xref: /llvm-project/llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp (revision 170a903144905bcc8d009dadccb33238a4ae9b78)
1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This implements routines for translating from LLVM IR into SelectionDAG IR.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "SelectionDAGBuilder.h"
14 #include "SDNodeDbgValue.h"
15 #include "llvm/ADT/APFloat.h"
16 #include "llvm/ADT/APInt.h"
17 #include "llvm/ADT/BitVector.h"
18 #include "llvm/ADT/None.h"
19 #include "llvm/ADT/Optional.h"
20 #include "llvm/ADT/STLExtras.h"
21 #include "llvm/ADT/SmallPtrSet.h"
22 #include "llvm/ADT/SmallSet.h"
23 #include "llvm/ADT/StringRef.h"
24 #include "llvm/ADT/Triple.h"
25 #include "llvm/ADT/Twine.h"
26 #include "llvm/Analysis/AliasAnalysis.h"
27 #include "llvm/Analysis/BranchProbabilityInfo.h"
28 #include "llvm/Analysis/ConstantFolding.h"
29 #include "llvm/Analysis/EHPersonalities.h"
30 #include "llvm/Analysis/MemoryLocation.h"
31 #include "llvm/Analysis/TargetLibraryInfo.h"
32 #include "llvm/Analysis/ValueTracking.h"
33 #include "llvm/CodeGen/Analysis.h"
34 #include "llvm/CodeGen/CodeGenCommonISel.h"
35 #include "llvm/CodeGen/FunctionLoweringInfo.h"
36 #include "llvm/CodeGen/GCMetadata.h"
37 #include "llvm/CodeGen/MachineBasicBlock.h"
38 #include "llvm/CodeGen/MachineFrameInfo.h"
39 #include "llvm/CodeGen/MachineFunction.h"
40 #include "llvm/CodeGen/MachineInstrBuilder.h"
41 #include "llvm/CodeGen/MachineInstrBundleIterator.h"
42 #include "llvm/CodeGen/MachineMemOperand.h"
43 #include "llvm/CodeGen/MachineModuleInfo.h"
44 #include "llvm/CodeGen/MachineOperand.h"
45 #include "llvm/CodeGen/MachineRegisterInfo.h"
46 #include "llvm/CodeGen/RuntimeLibcalls.h"
47 #include "llvm/CodeGen/SelectionDAG.h"
48 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
49 #include "llvm/CodeGen/StackMaps.h"
50 #include "llvm/CodeGen/SwiftErrorValueTracking.h"
51 #include "llvm/CodeGen/TargetFrameLowering.h"
52 #include "llvm/CodeGen/TargetInstrInfo.h"
53 #include "llvm/CodeGen/TargetOpcodes.h"
54 #include "llvm/CodeGen/TargetRegisterInfo.h"
55 #include "llvm/CodeGen/TargetSubtargetInfo.h"
56 #include "llvm/CodeGen/WinEHFuncInfo.h"
57 #include "llvm/IR/Argument.h"
58 #include "llvm/IR/Attributes.h"
59 #include "llvm/IR/BasicBlock.h"
60 #include "llvm/IR/CFG.h"
61 #include "llvm/IR/CallingConv.h"
62 #include "llvm/IR/Constant.h"
63 #include "llvm/IR/ConstantRange.h"
64 #include "llvm/IR/Constants.h"
65 #include "llvm/IR/DataLayout.h"
66 #include "llvm/IR/DebugInfoMetadata.h"
67 #include "llvm/IR/DerivedTypes.h"
68 #include "llvm/IR/DiagnosticInfo.h"
69 #include "llvm/IR/Function.h"
70 #include "llvm/IR/GetElementPtrTypeIterator.h"
71 #include "llvm/IR/InlineAsm.h"
72 #include "llvm/IR/InstrTypes.h"
73 #include "llvm/IR/Instructions.h"
74 #include "llvm/IR/IntrinsicInst.h"
75 #include "llvm/IR/Intrinsics.h"
76 #include "llvm/IR/IntrinsicsAArch64.h"
77 #include "llvm/IR/IntrinsicsWebAssembly.h"
78 #include "llvm/IR/LLVMContext.h"
79 #include "llvm/IR/Metadata.h"
80 #include "llvm/IR/Module.h"
81 #include "llvm/IR/Operator.h"
82 #include "llvm/IR/PatternMatch.h"
83 #include "llvm/IR/Statepoint.h"
84 #include "llvm/IR/Type.h"
85 #include "llvm/IR/User.h"
86 #include "llvm/IR/Value.h"
87 #include "llvm/MC/MCContext.h"
88 #include "llvm/Support/AtomicOrdering.h"
89 #include "llvm/Support/Casting.h"
90 #include "llvm/Support/CommandLine.h"
91 #include "llvm/Support/Compiler.h"
92 #include "llvm/Support/Debug.h"
93 #include "llvm/Support/MathExtras.h"
94 #include "llvm/Support/raw_ostream.h"
95 #include "llvm/Target/TargetIntrinsicInfo.h"
96 #include "llvm/Target/TargetMachine.h"
97 #include "llvm/Target/TargetOptions.h"
98 #include "llvm/Transforms/Utils/Local.h"
99 #include <cstddef>
100 #include <iterator>
101 #include <limits>
102 #include <tuple>
103 
104 using namespace llvm;
105 using namespace PatternMatch;
106 using namespace SwitchCG;
107 
108 #define DEBUG_TYPE "isel"
109 
110 /// LimitFloatPrecision - Generate low-precision inline sequences for
111 /// some float libcalls (6, 8 or 12 bits).
112 static unsigned LimitFloatPrecision;
113 
114 static cl::opt<bool>
115     InsertAssertAlign("insert-assert-align", cl::init(true),
116                       cl::desc("Insert the experimental `assertalign` node."),
117                       cl::ReallyHidden);
118 
119 static cl::opt<unsigned, true>
120     LimitFPPrecision("limit-float-precision",
121                      cl::desc("Generate low-precision inline sequences "
122                               "for some float libcalls"),
123                      cl::location(LimitFloatPrecision), cl::Hidden,
124                      cl::init(0));
125 
126 static cl::opt<unsigned> SwitchPeelThreshold(
127     "switch-peel-threshold", cl::Hidden, cl::init(66),
128     cl::desc("Set the case probability threshold for peeling the case from a "
129              "switch statement. A value greater than 100 will void this "
130              "optimization"));
131 
132 // Limit the width of DAG chains. This is important in general to prevent
133 // DAG-based analysis from blowing up. For example, alias analysis and
134 // load clustering may not complete in reasonable time. It is difficult to
135 // recognize and avoid this situation within each individual analysis, and
136 // future analyses are likely to have the same behavior. Limiting DAG width is
137 // the safe approach and will be especially important with global DAGs.
138 //
139 // MaxParallelChains default is arbitrarily high to avoid affecting
140 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st
141 // sequence over this should have been converted to llvm.memcpy by the
142 // frontend. It is easy to induce this behavior with .ll code such as:
143 // %buffer = alloca [4096 x i8]
144 // %data = load [4096 x i8]* %argPtr
145 // store [4096 x i8] %data, [4096 x i8]* %buffer
146 static const unsigned MaxParallelChains = 64;
147 
148 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
149                                       const SDValue *Parts, unsigned NumParts,
150                                       MVT PartVT, EVT ValueVT, const Value *V,
151                                       Optional<CallingConv::ID> CC);
152 
153 /// getCopyFromParts - Create a value that contains the specified legal parts
154 /// combined into the value they represent.  If the parts combine to a type
155 /// larger than ValueVT then AssertOp can be used to specify whether the extra
156 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
157 /// (ISD::AssertSext).
158 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL,
159                                 const SDValue *Parts, unsigned NumParts,
160                                 MVT PartVT, EVT ValueVT, const Value *V,
161                                 Optional<CallingConv::ID> CC = None,
162                                 Optional<ISD::NodeType> AssertOp = None) {
163   // Let the target assemble the parts if it wants to
164   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
165   if (SDValue Val = TLI.joinRegisterPartsIntoValue(DAG, DL, Parts, NumParts,
166                                                    PartVT, ValueVT, CC))
167     return Val;
168 
169   if (ValueVT.isVector())
170     return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V,
171                                   CC);
172 
173   assert(NumParts > 0 && "No parts to assemble!");
174   SDValue Val = Parts[0];
175 
176   if (NumParts > 1) {
177     // Assemble the value from multiple parts.
178     if (ValueVT.isInteger()) {
179       unsigned PartBits = PartVT.getSizeInBits();
180       unsigned ValueBits = ValueVT.getSizeInBits();
181 
182       // Assemble the power of 2 part.
183       unsigned RoundParts =
184           (NumParts & (NumParts - 1)) ? 1 << Log2_32(NumParts) : NumParts;
185       unsigned RoundBits = PartBits * RoundParts;
186       EVT RoundVT = RoundBits == ValueBits ?
187         ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
188       SDValue Lo, Hi;
189 
190       EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
191 
192       if (RoundParts > 2) {
193         Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
194                               PartVT, HalfVT, V);
195         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
196                               RoundParts / 2, PartVT, HalfVT, V);
197       } else {
198         Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
199         Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
200       }
201 
202       if (DAG.getDataLayout().isBigEndian())
203         std::swap(Lo, Hi);
204 
205       Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
206 
207       if (RoundParts < NumParts) {
208         // Assemble the trailing non-power-of-2 part.
209         unsigned OddParts = NumParts - RoundParts;
210         EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
211         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT,
212                               OddVT, V, CC);
213 
214         // Combine the round and odd parts.
215         Lo = Val;
216         if (DAG.getDataLayout().isBigEndian())
217           std::swap(Lo, Hi);
218         EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
219         Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
220         Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
221                          DAG.getConstant(Lo.getValueSizeInBits(), DL,
222                                          TLI.getShiftAmountTy(
223                                              TotalVT, DAG.getDataLayout())));
224         Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
225         Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
226       }
227     } else if (PartVT.isFloatingPoint()) {
228       // FP split into multiple FP parts (for ppcf128)
229       assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
230              "Unexpected split");
231       SDValue Lo, Hi;
232       Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
233       Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
234       if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
235         std::swap(Lo, Hi);
236       Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
237     } else {
238       // FP split into integer parts (soft fp)
239       assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
240              !PartVT.isVector() && "Unexpected split");
241       EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
242       Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC);
243     }
244   }
245 
246   // There is now one part, held in Val.  Correct it to match ValueVT.
247   // PartEVT is the type of the register class that holds the value.
248   // ValueVT is the type of the inline asm operation.
249   EVT PartEVT = Val.getValueType();
250 
251   if (PartEVT == ValueVT)
252     return Val;
253 
254   if (PartEVT.isInteger() && ValueVT.isFloatingPoint() &&
255       ValueVT.bitsLT(PartEVT)) {
256     // For an FP value in an integer part, we need to truncate to the right
257     // width first.
258     PartEVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
259     Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val);
260   }
261 
262   // Handle types that have the same size.
263   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
264     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
265 
266   // Handle types with different sizes.
267   if (PartEVT.isInteger() && ValueVT.isInteger()) {
268     if (ValueVT.bitsLT(PartEVT)) {
269       // For a truncate, see if we have any information to
270       // indicate whether the truncated bits will always be
271       // zero or sign-extension.
272       if (AssertOp.hasValue())
273         Val = DAG.getNode(*AssertOp, DL, PartEVT, Val,
274                           DAG.getValueType(ValueVT));
275       return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
276     }
277     return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
278   }
279 
280   if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
281     // FP_ROUND's are always exact here.
282     if (ValueVT.bitsLT(Val.getValueType()))
283       return DAG.getNode(
284           ISD::FP_ROUND, DL, ValueVT, Val,
285           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
286 
287     return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
288   }
289 
290   // Handle MMX to a narrower integer type by bitcasting MMX to integer and
291   // then truncating.
292   if (PartEVT == MVT::x86mmx && ValueVT.isInteger() &&
293       ValueVT.bitsLT(PartEVT)) {
294     Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val);
295     return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
296   }
297 
298   report_fatal_error("Unknown mismatch in getCopyFromParts!");
299 }
300 
301 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
302                                               const Twine &ErrMsg) {
303   const Instruction *I = dyn_cast_or_null<Instruction>(V);
304   if (!V)
305     return Ctx.emitError(ErrMsg);
306 
307   const char *AsmError = ", possible invalid constraint for vector type";
308   if (const CallInst *CI = dyn_cast<CallInst>(I))
309     if (CI->isInlineAsm())
310       return Ctx.emitError(I, ErrMsg + AsmError);
311 
312   return Ctx.emitError(I, ErrMsg);
313 }
314 
315 /// getCopyFromPartsVector - Create a value that contains the specified legal
316 /// parts combined into the value they represent.  If the parts combine to a
317 /// type larger than ValueVT then AssertOp can be used to specify whether the
318 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from
319 /// ValueVT (ISD::AssertSext).
320 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
321                                       const SDValue *Parts, unsigned NumParts,
322                                       MVT PartVT, EVT ValueVT, const Value *V,
323                                       Optional<CallingConv::ID> CallConv) {
324   assert(ValueVT.isVector() && "Not a vector value");
325   assert(NumParts > 0 && "No parts to assemble!");
326   const bool IsABIRegCopy = CallConv.hasValue();
327 
328   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
329   SDValue Val = Parts[0];
330 
331   // Handle a multi-element vector.
332   if (NumParts > 1) {
333     EVT IntermediateVT;
334     MVT RegisterVT;
335     unsigned NumIntermediates;
336     unsigned NumRegs;
337 
338     if (IsABIRegCopy) {
339       NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
340           *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT,
341           NumIntermediates, RegisterVT);
342     } else {
343       NumRegs =
344           TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
345                                      NumIntermediates, RegisterVT);
346     }
347 
348     assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
349     NumParts = NumRegs; // Silence a compiler warning.
350     assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
351     assert(RegisterVT.getSizeInBits() ==
352            Parts[0].getSimpleValueType().getSizeInBits() &&
353            "Part type sizes don't match!");
354 
355     // Assemble the parts into intermediate operands.
356     SmallVector<SDValue, 8> Ops(NumIntermediates);
357     if (NumIntermediates == NumParts) {
358       // If the register was not expanded, truncate or copy the value,
359       // as appropriate.
360       for (unsigned i = 0; i != NumParts; ++i)
361         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
362                                   PartVT, IntermediateVT, V, CallConv);
363     } else if (NumParts > 0) {
364       // If the intermediate type was expanded, build the intermediate
365       // operands from the parts.
366       assert(NumParts % NumIntermediates == 0 &&
367              "Must expand into a divisible number of parts!");
368       unsigned Factor = NumParts / NumIntermediates;
369       for (unsigned i = 0; i != NumIntermediates; ++i)
370         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
371                                   PartVT, IntermediateVT, V, CallConv);
372     }
373 
374     // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
375     // intermediate operands.
376     EVT BuiltVectorTy =
377         IntermediateVT.isVector()
378             ? EVT::getVectorVT(
379                   *DAG.getContext(), IntermediateVT.getScalarType(),
380                   IntermediateVT.getVectorElementCount() * NumParts)
381             : EVT::getVectorVT(*DAG.getContext(),
382                                IntermediateVT.getScalarType(),
383                                NumIntermediates);
384     Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
385                                                 : ISD::BUILD_VECTOR,
386                       DL, BuiltVectorTy, Ops);
387   }
388 
389   // There is now one part, held in Val.  Correct it to match ValueVT.
390   EVT PartEVT = Val.getValueType();
391 
392   if (PartEVT == ValueVT)
393     return Val;
394 
395   if (PartEVT.isVector()) {
396     // Vector/Vector bitcast.
397     if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
398       return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
399 
400     // If the element type of the source/dest vectors are the same, but the
401     // parts vector has more elements than the value vector, then we have a
402     // vector widening case (e.g. <2 x float> -> <4 x float>).  Extract the
403     // elements we want.
404     if (PartEVT.getVectorElementCount() != ValueVT.getVectorElementCount()) {
405       assert((PartEVT.getVectorElementCount().getKnownMinValue() >
406               ValueVT.getVectorElementCount().getKnownMinValue()) &&
407              (PartEVT.getVectorElementCount().isScalable() ==
408               ValueVT.getVectorElementCount().isScalable()) &&
409              "Cannot narrow, it would be a lossy transformation");
410       PartEVT =
411           EVT::getVectorVT(*DAG.getContext(), PartEVT.getVectorElementType(),
412                            ValueVT.getVectorElementCount());
413       Val = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, PartEVT, Val,
414                         DAG.getVectorIdxConstant(0, DL));
415       if (PartEVT == ValueVT)
416         return Val;
417     }
418 
419     // Promoted vector extract
420     return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
421   }
422 
423   // Trivial bitcast if the types are the same size and the destination
424   // vector type is legal.
425   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
426       TLI.isTypeLegal(ValueVT))
427     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
428 
429   if (ValueVT.getVectorNumElements() != 1) {
430      // Certain ABIs require that vectors are passed as integers. For vectors
431      // are the same size, this is an obvious bitcast.
432      if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) {
433        return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
434      } else if (ValueVT.bitsLT(PartEVT)) {
435        const uint64_t ValueSize = ValueVT.getFixedSizeInBits();
436        EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
437        // Drop the extra bits.
438        Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val);
439        return DAG.getBitcast(ValueVT, Val);
440      }
441 
442      diagnosePossiblyInvalidConstraint(
443          *DAG.getContext(), V, "non-trivial scalar-to-vector conversion");
444      return DAG.getUNDEF(ValueVT);
445   }
446 
447   // Handle cases such as i8 -> <1 x i1>
448   EVT ValueSVT = ValueVT.getVectorElementType();
449   if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) {
450     if (ValueSVT.getSizeInBits() == PartEVT.getSizeInBits())
451       Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val);
452     else
453       Val = ValueVT.isFloatingPoint()
454                 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT)
455                 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT);
456   }
457 
458   return DAG.getBuildVector(ValueVT, DL, Val);
459 }
460 
461 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl,
462                                  SDValue Val, SDValue *Parts, unsigned NumParts,
463                                  MVT PartVT, const Value *V,
464                                  Optional<CallingConv::ID> CallConv);
465 
466 /// getCopyToParts - Create a series of nodes that contain the specified value
467 /// split into legal parts.  If the parts contain more bits than Val, then, for
468 /// integers, ExtendKind can be used to specify how to generate the extra bits.
469 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val,
470                            SDValue *Parts, unsigned NumParts, MVT PartVT,
471                            const Value *V,
472                            Optional<CallingConv::ID> CallConv = None,
473                            ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
474   // Let the target split the parts if it wants to
475   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
476   if (TLI.splitValueIntoRegisterParts(DAG, DL, Val, Parts, NumParts, PartVT,
477                                       CallConv))
478     return;
479   EVT ValueVT = Val.getValueType();
480 
481   // Handle the vector case separately.
482   if (ValueVT.isVector())
483     return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V,
484                                 CallConv);
485 
486   unsigned PartBits = PartVT.getSizeInBits();
487   unsigned OrigNumParts = NumParts;
488   assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
489          "Copying to an illegal type!");
490 
491   if (NumParts == 0)
492     return;
493 
494   assert(!ValueVT.isVector() && "Vector case handled elsewhere");
495   EVT PartEVT = PartVT;
496   if (PartEVT == ValueVT) {
497     assert(NumParts == 1 && "No-op copy with multiple parts!");
498     Parts[0] = Val;
499     return;
500   }
501 
502   if (NumParts * PartBits > ValueVT.getSizeInBits()) {
503     // If the parts cover more bits than the value has, promote the value.
504     if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
505       assert(NumParts == 1 && "Do not know what to promote to!");
506       Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
507     } else {
508       if (ValueVT.isFloatingPoint()) {
509         // FP values need to be bitcast, then extended if they are being put
510         // into a larger container.
511         ValueVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
512         Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
513       }
514       assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
515              ValueVT.isInteger() &&
516              "Unknown mismatch!");
517       ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
518       Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
519       if (PartVT == MVT::x86mmx)
520         Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
521     }
522   } else if (PartBits == ValueVT.getSizeInBits()) {
523     // Different types of the same size.
524     assert(NumParts == 1 && PartEVT != ValueVT);
525     Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
526   } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
527     // If the parts cover less bits than value has, truncate the value.
528     assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
529            ValueVT.isInteger() &&
530            "Unknown mismatch!");
531     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
532     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
533     if (PartVT == MVT::x86mmx)
534       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
535   }
536 
537   // The value may have changed - recompute ValueVT.
538   ValueVT = Val.getValueType();
539   assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
540          "Failed to tile the value with PartVT!");
541 
542   if (NumParts == 1) {
543     if (PartEVT != ValueVT) {
544       diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
545                                         "scalar-to-vector conversion failed");
546       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
547     }
548 
549     Parts[0] = Val;
550     return;
551   }
552 
553   // Expand the value into multiple parts.
554   if (NumParts & (NumParts - 1)) {
555     // The number of parts is not a power of 2.  Split off and copy the tail.
556     assert(PartVT.isInteger() && ValueVT.isInteger() &&
557            "Do not know what to expand to!");
558     unsigned RoundParts = 1 << Log2_32(NumParts);
559     unsigned RoundBits = RoundParts * PartBits;
560     unsigned OddParts = NumParts - RoundParts;
561     SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
562       DAG.getShiftAmountConstant(RoundBits, ValueVT, DL));
563 
564     getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V,
565                    CallConv);
566 
567     if (DAG.getDataLayout().isBigEndian())
568       // The odd parts were reversed by getCopyToParts - unreverse them.
569       std::reverse(Parts + RoundParts, Parts + NumParts);
570 
571     NumParts = RoundParts;
572     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
573     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
574   }
575 
576   // The number of parts is a power of 2.  Repeatedly bisect the value using
577   // EXTRACT_ELEMENT.
578   Parts[0] = DAG.getNode(ISD::BITCAST, DL,
579                          EVT::getIntegerVT(*DAG.getContext(),
580                                            ValueVT.getSizeInBits()),
581                          Val);
582 
583   for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
584     for (unsigned i = 0; i < NumParts; i += StepSize) {
585       unsigned ThisBits = StepSize * PartBits / 2;
586       EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
587       SDValue &Part0 = Parts[i];
588       SDValue &Part1 = Parts[i+StepSize/2];
589 
590       Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
591                           ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
592       Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
593                           ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
594 
595       if (ThisBits == PartBits && ThisVT != PartVT) {
596         Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
597         Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
598       }
599     }
600   }
601 
602   if (DAG.getDataLayout().isBigEndian())
603     std::reverse(Parts, Parts + OrigNumParts);
604 }
605 
606 static SDValue widenVectorToPartType(SelectionDAG &DAG, SDValue Val,
607                                      const SDLoc &DL, EVT PartVT) {
608   if (!PartVT.isVector())
609     return SDValue();
610 
611   EVT ValueVT = Val.getValueType();
612   ElementCount PartNumElts = PartVT.getVectorElementCount();
613   ElementCount ValueNumElts = ValueVT.getVectorElementCount();
614 
615   // We only support widening vectors with equivalent element types and
616   // fixed/scalable properties. If a target needs to widen a fixed-length type
617   // to a scalable one, it should be possible to use INSERT_SUBVECTOR below.
618   if (ElementCount::isKnownLE(PartNumElts, ValueNumElts) ||
619       PartNumElts.isScalable() != ValueNumElts.isScalable() ||
620       PartVT.getVectorElementType() != ValueVT.getVectorElementType())
621     return SDValue();
622 
623   // Widening a scalable vector to another scalable vector is done by inserting
624   // the vector into a larger undef one.
625   if (PartNumElts.isScalable())
626     return DAG.getNode(ISD::INSERT_SUBVECTOR, DL, PartVT, DAG.getUNDEF(PartVT),
627                        Val, DAG.getVectorIdxConstant(0, DL));
628 
629   EVT ElementVT = PartVT.getVectorElementType();
630   // Vector widening case, e.g. <2 x float> -> <4 x float>.  Shuffle in
631   // undef elements.
632   SmallVector<SDValue, 16> Ops;
633   DAG.ExtractVectorElements(Val, Ops);
634   SDValue EltUndef = DAG.getUNDEF(ElementVT);
635   Ops.append((PartNumElts - ValueNumElts).getFixedValue(), EltUndef);
636 
637   // FIXME: Use CONCAT for 2x -> 4x.
638   return DAG.getBuildVector(PartVT, DL, Ops);
639 }
640 
641 /// getCopyToPartsVector - Create a series of nodes that contain the specified
642 /// value split into legal parts.
643 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL,
644                                  SDValue Val, SDValue *Parts, unsigned NumParts,
645                                  MVT PartVT, const Value *V,
646                                  Optional<CallingConv::ID> CallConv) {
647   EVT ValueVT = Val.getValueType();
648   assert(ValueVT.isVector() && "Not a vector");
649   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650   const bool IsABIRegCopy = CallConv.hasValue();
651 
652   if (NumParts == 1) {
653     EVT PartEVT = PartVT;
654     if (PartEVT == ValueVT) {
655       // Nothing to do.
656     } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
657       // Bitconvert vector->vector case.
658       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
659     } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) {
660       Val = Widened;
661     } else if (PartVT.isVector() &&
662                PartEVT.getVectorElementType().bitsGE(
663                    ValueVT.getVectorElementType()) &&
664                PartEVT.getVectorElementCount() ==
665                    ValueVT.getVectorElementCount()) {
666 
667       // Promoted vector extract
668       Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
669     } else if (PartEVT.isVector() &&
670                PartEVT.getVectorElementType() !=
671                    ValueVT.getVectorElementType() &&
672                TLI.getTypeAction(*DAG.getContext(), ValueVT) ==
673                    TargetLowering::TypeWidenVector) {
674       // Combination of widening and promotion.
675       EVT WidenVT =
676           EVT::getVectorVT(*DAG.getContext(), ValueVT.getVectorElementType(),
677                            PartVT.getVectorElementCount());
678       SDValue Widened = widenVectorToPartType(DAG, Val, DL, WidenVT);
679       Val = DAG.getAnyExtOrTrunc(Widened, DL, PartVT);
680     } else {
681       if (ValueVT.getVectorElementCount().isScalar()) {
682         Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
683                           DAG.getVectorIdxConstant(0, DL));
684       } else {
685         uint64_t ValueSize = ValueVT.getFixedSizeInBits();
686         assert(PartVT.getFixedSizeInBits() > ValueSize &&
687                "lossy conversion of vector to scalar type");
688         EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
689         Val = DAG.getBitcast(IntermediateType, Val);
690         Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
691       }
692     }
693 
694     assert(Val.getValueType() == PartVT && "Unexpected vector part value type");
695     Parts[0] = Val;
696     return;
697   }
698 
699   // Handle a multi-element vector.
700   EVT IntermediateVT;
701   MVT RegisterVT;
702   unsigned NumIntermediates;
703   unsigned NumRegs;
704   if (IsABIRegCopy) {
705     NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
706         *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT,
707         NumIntermediates, RegisterVT);
708   } else {
709     NumRegs =
710         TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
711                                    NumIntermediates, RegisterVT);
712   }
713 
714   assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
715   NumParts = NumRegs; // Silence a compiler warning.
716   assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
717 
718   assert(IntermediateVT.isScalableVector() == ValueVT.isScalableVector() &&
719          "Mixing scalable and fixed vectors when copying in parts");
720 
721   Optional<ElementCount> DestEltCnt;
722 
723   if (IntermediateVT.isVector())
724     DestEltCnt = IntermediateVT.getVectorElementCount() * NumIntermediates;
725   else
726     DestEltCnt = ElementCount::getFixed(NumIntermediates);
727 
728   EVT BuiltVectorTy = EVT::getVectorVT(
729       *DAG.getContext(), IntermediateVT.getScalarType(), DestEltCnt.getValue());
730 
731   if (ValueVT == BuiltVectorTy) {
732     // Nothing to do.
733   } else if (ValueVT.getSizeInBits() == BuiltVectorTy.getSizeInBits()) {
734     // Bitconvert vector->vector case.
735     Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val);
736   } else {
737     if (BuiltVectorTy.getVectorElementType().bitsGT(
738             ValueVT.getVectorElementType())) {
739       // Integer promotion.
740       ValueVT = EVT::getVectorVT(*DAG.getContext(),
741                                  BuiltVectorTy.getVectorElementType(),
742                                  ValueVT.getVectorElementCount());
743       Val = DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
744     }
745 
746     if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) {
747       Val = Widened;
748     }
749   }
750 
751   assert(Val.getValueType() == BuiltVectorTy && "Unexpected vector value type");
752 
753   // Split the vector into intermediate operands.
754   SmallVector<SDValue, 8> Ops(NumIntermediates);
755   for (unsigned i = 0; i != NumIntermediates; ++i) {
756     if (IntermediateVT.isVector()) {
757       // This does something sensible for scalable vectors - see the
758       // definition of EXTRACT_SUBVECTOR for further details.
759       unsigned IntermediateNumElts = IntermediateVT.getVectorMinNumElements();
760       Ops[i] =
761           DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
762                       DAG.getVectorIdxConstant(i * IntermediateNumElts, DL));
763     } else {
764       Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
765                            DAG.getVectorIdxConstant(i, DL));
766     }
767   }
768 
769   // Split the intermediate operands into legal parts.
770   if (NumParts == NumIntermediates) {
771     // If the register was not expanded, promote or copy the value,
772     // as appropriate.
773     for (unsigned i = 0; i != NumParts; ++i)
774       getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv);
775   } else if (NumParts > 0) {
776     // If the intermediate type was expanded, split each the value into
777     // legal parts.
778     assert(NumIntermediates != 0 && "division by zero");
779     assert(NumParts % NumIntermediates == 0 &&
780            "Must expand into a divisible number of parts!");
781     unsigned Factor = NumParts / NumIntermediates;
782     for (unsigned i = 0; i != NumIntermediates; ++i)
783       getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V,
784                      CallConv);
785   }
786 }
787 
788 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
789                            EVT valuevt, Optional<CallingConv::ID> CC)
790     : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
791       RegCount(1, regs.size()), CallConv(CC) {}
792 
793 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
794                            const DataLayout &DL, unsigned Reg, Type *Ty,
795                            Optional<CallingConv::ID> CC) {
796   ComputeValueVTs(TLI, DL, Ty, ValueVTs);
797 
798   CallConv = CC;
799 
800   for (EVT ValueVT : ValueVTs) {
801     unsigned NumRegs =
802         isABIMangled()
803             ? TLI.getNumRegistersForCallingConv(Context, CC.getValue(), ValueVT)
804             : TLI.getNumRegisters(Context, ValueVT);
805     MVT RegisterVT =
806         isABIMangled()
807             ? TLI.getRegisterTypeForCallingConv(Context, CC.getValue(), ValueVT)
808             : TLI.getRegisterType(Context, ValueVT);
809     for (unsigned i = 0; i != NumRegs; ++i)
810       Regs.push_back(Reg + i);
811     RegVTs.push_back(RegisterVT);
812     RegCount.push_back(NumRegs);
813     Reg += NumRegs;
814   }
815 }
816 
817 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
818                                       FunctionLoweringInfo &FuncInfo,
819                                       const SDLoc &dl, SDValue &Chain,
820                                       SDValue *Flag, const Value *V) const {
821   // A Value with type {} or [0 x %t] needs no registers.
822   if (ValueVTs.empty())
823     return SDValue();
824 
825   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
826 
827   // Assemble the legal parts into the final values.
828   SmallVector<SDValue, 4> Values(ValueVTs.size());
829   SmallVector<SDValue, 8> Parts;
830   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
831     // Copy the legal parts from the registers.
832     EVT ValueVT = ValueVTs[Value];
833     unsigned NumRegs = RegCount[Value];
834     MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv(
835                                           *DAG.getContext(),
836                                           CallConv.getValue(), RegVTs[Value])
837                                     : RegVTs[Value];
838 
839     Parts.resize(NumRegs);
840     for (unsigned i = 0; i != NumRegs; ++i) {
841       SDValue P;
842       if (!Flag) {
843         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
844       } else {
845         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
846         *Flag = P.getValue(2);
847       }
848 
849       Chain = P.getValue(1);
850       Parts[i] = P;
851 
852       // If the source register was virtual and if we know something about it,
853       // add an assert node.
854       if (!Register::isVirtualRegister(Regs[Part + i]) ||
855           !RegisterVT.isInteger())
856         continue;
857 
858       const FunctionLoweringInfo::LiveOutInfo *LOI =
859         FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
860       if (!LOI)
861         continue;
862 
863       unsigned RegSize = RegisterVT.getScalarSizeInBits();
864       unsigned NumSignBits = LOI->NumSignBits;
865       unsigned NumZeroBits = LOI->Known.countMinLeadingZeros();
866 
867       if (NumZeroBits == RegSize) {
868         // The current value is a zero.
869         // Explicitly express that as it would be easier for
870         // optimizations to kick in.
871         Parts[i] = DAG.getConstant(0, dl, RegisterVT);
872         continue;
873       }
874 
875       // FIXME: We capture more information than the dag can represent.  For
876       // now, just use the tightest assertzext/assertsext possible.
877       bool isSExt;
878       EVT FromVT(MVT::Other);
879       if (NumZeroBits) {
880         FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits);
881         isSExt = false;
882       } else if (NumSignBits > 1) {
883         FromVT =
884             EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1);
885         isSExt = true;
886       } else {
887         continue;
888       }
889       // Add an assertion node.
890       assert(FromVT != MVT::Other);
891       Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
892                              RegisterVT, P, DAG.getValueType(FromVT));
893     }
894 
895     Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs,
896                                      RegisterVT, ValueVT, V, CallConv);
897     Part += NumRegs;
898     Parts.clear();
899   }
900 
901   return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
902 }
903 
904 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
905                                  const SDLoc &dl, SDValue &Chain, SDValue *Flag,
906                                  const Value *V,
907                                  ISD::NodeType PreferredExtendType) const {
908   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
909   ISD::NodeType ExtendKind = PreferredExtendType;
910 
911   // Get the list of the values's legal parts.
912   unsigned NumRegs = Regs.size();
913   SmallVector<SDValue, 8> Parts(NumRegs);
914   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
915     unsigned NumParts = RegCount[Value];
916 
917     MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv(
918                                           *DAG.getContext(),
919                                           CallConv.getValue(), RegVTs[Value])
920                                     : RegVTs[Value];
921 
922     if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
923       ExtendKind = ISD::ZERO_EXTEND;
924 
925     getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part],
926                    NumParts, RegisterVT, V, CallConv, ExtendKind);
927     Part += NumParts;
928   }
929 
930   // Copy the parts into the registers.
931   SmallVector<SDValue, 8> Chains(NumRegs);
932   for (unsigned i = 0; i != NumRegs; ++i) {
933     SDValue Part;
934     if (!Flag) {
935       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
936     } else {
937       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
938       *Flag = Part.getValue(1);
939     }
940 
941     Chains[i] = Part.getValue(0);
942   }
943 
944   if (NumRegs == 1 || Flag)
945     // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
946     // flagged to it. That is the CopyToReg nodes and the user are considered
947     // a single scheduling unit. If we create a TokenFactor and return it as
948     // chain, then the TokenFactor is both a predecessor (operand) of the
949     // user as well as a successor (the TF operands are flagged to the user).
950     // c1, f1 = CopyToReg
951     // c2, f2 = CopyToReg
952     // c3     = TokenFactor c1, c2
953     // ...
954     //        = op c3, ..., f2
955     Chain = Chains[NumRegs-1];
956   else
957     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
958 }
959 
960 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
961                                         unsigned MatchingIdx, const SDLoc &dl,
962                                         SelectionDAG &DAG,
963                                         std::vector<SDValue> &Ops) const {
964   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
965 
966   unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
967   if (HasMatching)
968     Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
969   else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) {
970     // Put the register class of the virtual registers in the flag word.  That
971     // way, later passes can recompute register class constraints for inline
972     // assembly as well as normal instructions.
973     // Don't do this for tied operands that can use the regclass information
974     // from the def.
975     const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
976     const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
977     Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
978   }
979 
980   SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
981   Ops.push_back(Res);
982 
983   if (Code == InlineAsm::Kind_Clobber) {
984     // Clobbers should always have a 1:1 mapping with registers, and may
985     // reference registers that have illegal (e.g. vector) types. Hence, we
986     // shouldn't try to apply any sort of splitting logic to them.
987     assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() &&
988            "No 1:1 mapping from clobbers to regs?");
989     Register SP = TLI.getStackPointerRegisterToSaveRestore();
990     (void)SP;
991     for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) {
992       Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I]));
993       assert(
994           (Regs[I] != SP ||
995            DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) &&
996           "If we clobbered the stack pointer, MFI should know about it.");
997     }
998     return;
999   }
1000 
1001   for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
1002     MVT RegisterVT = RegVTs[Value];
1003     unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value],
1004                                            RegisterVT);
1005     for (unsigned i = 0; i != NumRegs; ++i) {
1006       assert(Reg < Regs.size() && "Mismatch in # registers expected");
1007       unsigned TheReg = Regs[Reg++];
1008       Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
1009     }
1010   }
1011 }
1012 
1013 SmallVector<std::pair<unsigned, TypeSize>, 4>
1014 RegsForValue::getRegsAndSizes() const {
1015   SmallVector<std::pair<unsigned, TypeSize>, 4> OutVec;
1016   unsigned I = 0;
1017   for (auto CountAndVT : zip_first(RegCount, RegVTs)) {
1018     unsigned RegCount = std::get<0>(CountAndVT);
1019     MVT RegisterVT = std::get<1>(CountAndVT);
1020     TypeSize RegisterSize = RegisterVT.getSizeInBits();
1021     for (unsigned E = I + RegCount; I != E; ++I)
1022       OutVec.push_back(std::make_pair(Regs[I], RegisterSize));
1023   }
1024   return OutVec;
1025 }
1026 
1027 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa,
1028                                const TargetLibraryInfo *li) {
1029   AA = aa;
1030   GFI = gfi;
1031   LibInfo = li;
1032   Context = DAG.getContext();
1033   LPadToCallSiteMap.clear();
1034   SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout());
1035 }
1036 
1037 void SelectionDAGBuilder::clear() {
1038   NodeMap.clear();
1039   UnusedArgNodeMap.clear();
1040   PendingLoads.clear();
1041   PendingExports.clear();
1042   PendingConstrainedFP.clear();
1043   PendingConstrainedFPStrict.clear();
1044   CurInst = nullptr;
1045   HasTailCall = false;
1046   SDNodeOrder = LowestSDNodeOrder;
1047   StatepointLowering.clear();
1048 }
1049 
1050 void SelectionDAGBuilder::clearDanglingDebugInfo() {
1051   DanglingDebugInfoMap.clear();
1052 }
1053 
1054 // Update DAG root to include dependencies on Pending chains.
1055 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) {
1056   SDValue Root = DAG.getRoot();
1057 
1058   if (Pending.empty())
1059     return Root;
1060 
1061   // Add current root to PendingChains, unless we already indirectly
1062   // depend on it.
1063   if (Root.getOpcode() != ISD::EntryToken) {
1064     unsigned i = 0, e = Pending.size();
1065     for (; i != e; ++i) {
1066       assert(Pending[i].getNode()->getNumOperands() > 1);
1067       if (Pending[i].getNode()->getOperand(0) == Root)
1068         break;  // Don't add the root if we already indirectly depend on it.
1069     }
1070 
1071     if (i == e)
1072       Pending.push_back(Root);
1073   }
1074 
1075   if (Pending.size() == 1)
1076     Root = Pending[0];
1077   else
1078     Root = DAG.getTokenFactor(getCurSDLoc(), Pending);
1079 
1080   DAG.setRoot(Root);
1081   Pending.clear();
1082   return Root;
1083 }
1084 
1085 SDValue SelectionDAGBuilder::getMemoryRoot() {
1086   return updateRoot(PendingLoads);
1087 }
1088 
1089 SDValue SelectionDAGBuilder::getRoot() {
1090   // Chain up all pending constrained intrinsics together with all
1091   // pending loads, by simply appending them to PendingLoads and
1092   // then calling getMemoryRoot().
1093   PendingLoads.reserve(PendingLoads.size() +
1094                        PendingConstrainedFP.size() +
1095                        PendingConstrainedFPStrict.size());
1096   PendingLoads.append(PendingConstrainedFP.begin(),
1097                       PendingConstrainedFP.end());
1098   PendingLoads.append(PendingConstrainedFPStrict.begin(),
1099                       PendingConstrainedFPStrict.end());
1100   PendingConstrainedFP.clear();
1101   PendingConstrainedFPStrict.clear();
1102   return getMemoryRoot();
1103 }
1104 
1105 SDValue SelectionDAGBuilder::getControlRoot() {
1106   // We need to emit pending fpexcept.strict constrained intrinsics,
1107   // so append them to the PendingExports list.
1108   PendingExports.append(PendingConstrainedFPStrict.begin(),
1109                         PendingConstrainedFPStrict.end());
1110   PendingConstrainedFPStrict.clear();
1111   return updateRoot(PendingExports);
1112 }
1113 
1114 void SelectionDAGBuilder::visit(const Instruction &I) {
1115   // Set up outgoing PHI node register values before emitting the terminator.
1116   if (I.isTerminator()) {
1117     HandlePHINodesInSuccessorBlocks(I.getParent());
1118   }
1119 
1120   // Increase the SDNodeOrder if dealing with a non-debug instruction.
1121   if (!isa<DbgInfoIntrinsic>(I))
1122     ++SDNodeOrder;
1123 
1124   CurInst = &I;
1125 
1126   visit(I.getOpcode(), I);
1127 
1128   if (!I.isTerminator() && !HasTailCall &&
1129       !isa<GCStatepointInst>(I)) // statepoints handle their exports internally
1130     CopyToExportRegsIfNeeded(&I);
1131 
1132   CurInst = nullptr;
1133 }
1134 
1135 void SelectionDAGBuilder::visitPHI(const PHINode &) {
1136   llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
1137 }
1138 
1139 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
1140   // Note: this doesn't use InstVisitor, because it has to work with
1141   // ConstantExpr's in addition to instructions.
1142   switch (Opcode) {
1143   default: llvm_unreachable("Unknown instruction type encountered!");
1144     // Build the switch statement using the Instruction.def file.
1145 #define HANDLE_INST(NUM, OPCODE, CLASS) \
1146     case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1147 #include "llvm/IR/Instruction.def"
1148   }
1149 }
1150 
1151 void SelectionDAGBuilder::addDanglingDebugInfo(const DbgValueInst *DI,
1152                                                DebugLoc DL, unsigned Order) {
1153   // We treat variadic dbg_values differently at this stage.
1154   if (DI->hasArgList()) {
1155     // For variadic dbg_values we will now insert an undef.
1156     // FIXME: We can potentially recover these!
1157     SmallVector<SDDbgOperand, 2> Locs;
1158     for (const Value *V : DI->getValues()) {
1159       auto Undef = UndefValue::get(V->getType());
1160       Locs.push_back(SDDbgOperand::fromConst(Undef));
1161     }
1162     SDDbgValue *SDV = DAG.getDbgValueList(
1163         DI->getVariable(), DI->getExpression(), Locs, {},
1164         /*IsIndirect=*/false, DL, Order, /*IsVariadic=*/true);
1165     DAG.AddDbgValue(SDV, /*isParameter=*/false);
1166   } else {
1167     // TODO: Dangling debug info will eventually either be resolved or produce
1168     // an Undef DBG_VALUE. However in the resolution case, a gap may appear
1169     // between the original dbg.value location and its resolved DBG_VALUE,
1170     // which we should ideally fill with an extra Undef DBG_VALUE.
1171     assert(DI->getNumVariableLocationOps() == 1 &&
1172            "DbgValueInst without an ArgList should have a single location "
1173            "operand.");
1174     DanglingDebugInfoMap[DI->getValue(0)].emplace_back(DI, DL, Order);
1175   }
1176 }
1177 
1178 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable,
1179                                                 const DIExpression *Expr) {
1180   auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) {
1181     const DbgValueInst *DI = DDI.getDI();
1182     DIVariable *DanglingVariable = DI->getVariable();
1183     DIExpression *DanglingExpr = DI->getExpression();
1184     if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) {
1185       LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << *DI << "\n");
1186       return true;
1187     }
1188     return false;
1189   };
1190 
1191   for (auto &DDIMI : DanglingDebugInfoMap) {
1192     DanglingDebugInfoVector &DDIV = DDIMI.second;
1193 
1194     // If debug info is to be dropped, run it through final checks to see
1195     // whether it can be salvaged.
1196     for (auto &DDI : DDIV)
1197       if (isMatchingDbgValue(DDI))
1198         salvageUnresolvedDbgValue(DDI);
1199 
1200     erase_if(DDIV, isMatchingDbgValue);
1201   }
1202 }
1203 
1204 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
1205 // generate the debug data structures now that we've seen its definition.
1206 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
1207                                                    SDValue Val) {
1208   auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V);
1209   if (DanglingDbgInfoIt == DanglingDebugInfoMap.end())
1210     return;
1211 
1212   DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second;
1213   for (auto &DDI : DDIV) {
1214     const DbgValueInst *DI = DDI.getDI();
1215     assert(!DI->hasArgList() && "Not implemented for variadic dbg_values");
1216     assert(DI && "Ill-formed DanglingDebugInfo");
1217     DebugLoc dl = DDI.getdl();
1218     unsigned ValSDNodeOrder = Val.getNode()->getIROrder();
1219     unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1220     DILocalVariable *Variable = DI->getVariable();
1221     DIExpression *Expr = DI->getExpression();
1222     assert(Variable->isValidLocationForIntrinsic(dl) &&
1223            "Expected inlined-at fields to agree");
1224     SDDbgValue *SDV;
1225     if (Val.getNode()) {
1226       // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a
1227       // FuncArgumentDbgValue (it would be hoisted to the function entry, and if
1228       // we couldn't resolve it directly when examining the DbgValue intrinsic
1229       // in the first place we should not be more successful here). Unless we
1230       // have some test case that prove this to be correct we should avoid
1231       // calling EmitFuncArgumentDbgValue here.
1232       if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl,
1233                                     FuncArgumentDbgValueKind::Value, Val)) {
1234         LLVM_DEBUG(dbgs() << "Resolve dangling debug info [order="
1235                           << DbgSDNodeOrder << "] for:\n  " << *DI << "\n");
1236         LLVM_DEBUG(dbgs() << "  By mapping to:\n    "; Val.dump());
1237         // Increase the SDNodeOrder for the DbgValue here to make sure it is
1238         // inserted after the definition of Val when emitting the instructions
1239         // after ISel. An alternative could be to teach
1240         // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly.
1241         LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs()
1242                    << "changing SDNodeOrder from " << DbgSDNodeOrder << " to "
1243                    << ValSDNodeOrder << "\n");
1244         SDV = getDbgValue(Val, Variable, Expr, dl,
1245                           std::max(DbgSDNodeOrder, ValSDNodeOrder));
1246         DAG.AddDbgValue(SDV, false);
1247       } else
1248         LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " << *DI
1249                           << "in EmitFuncArgumentDbgValue\n");
1250     } else {
1251       LLVM_DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
1252       auto Undef = UndefValue::get(DDI.getDI()->getValue(0)->getType());
1253       auto SDV =
1254           DAG.getConstantDbgValue(Variable, Expr, Undef, dl, DbgSDNodeOrder);
1255       DAG.AddDbgValue(SDV, false);
1256     }
1257   }
1258   DDIV.clear();
1259 }
1260 
1261 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) {
1262   // TODO: For the variadic implementation, instead of only checking the fail
1263   // state of `handleDebugValue`, we need know specifically which values were
1264   // invalid, so that we attempt to salvage only those values when processing
1265   // a DIArgList.
1266   assert(!DDI.getDI()->hasArgList() &&
1267          "Not implemented for variadic dbg_values");
1268   Value *V = DDI.getDI()->getValue(0);
1269   DILocalVariable *Var = DDI.getDI()->getVariable();
1270   DIExpression *Expr = DDI.getDI()->getExpression();
1271   DebugLoc DL = DDI.getdl();
1272   DebugLoc InstDL = DDI.getDI()->getDebugLoc();
1273   unsigned SDOrder = DDI.getSDNodeOrder();
1274   // Currently we consider only dbg.value intrinsics -- we tell the salvager
1275   // that DW_OP_stack_value is desired.
1276   assert(isa<DbgValueInst>(DDI.getDI()));
1277   bool StackValue = true;
1278 
1279   // Can this Value can be encoded without any further work?
1280   if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder, /*IsVariadic=*/false))
1281     return;
1282 
1283   // Attempt to salvage back through as many instructions as possible. Bail if
1284   // a non-instruction is seen, such as a constant expression or global
1285   // variable. FIXME: Further work could recover those too.
1286   while (isa<Instruction>(V)) {
1287     Instruction &VAsInst = *cast<Instruction>(V);
1288     // Temporary "0", awaiting real implementation.
1289     SmallVector<uint64_t, 16> Ops;
1290     SmallVector<Value *, 4> AdditionalValues;
1291     V = salvageDebugInfoImpl(VAsInst, Expr->getNumLocationOperands(), Ops,
1292                              AdditionalValues);
1293     // If we cannot salvage any further, and haven't yet found a suitable debug
1294     // expression, bail out.
1295     if (!V)
1296       break;
1297 
1298     // TODO: If AdditionalValues isn't empty, then the salvage can only be
1299     // represented with a DBG_VALUE_LIST, so we give up. When we have support
1300     // here for variadic dbg_values, remove that condition.
1301     if (!AdditionalValues.empty())
1302       break;
1303 
1304     // New value and expr now represent this debuginfo.
1305     Expr = DIExpression::appendOpsToArg(Expr, Ops, 0, StackValue);
1306 
1307     // Some kind of simplification occurred: check whether the operand of the
1308     // salvaged debug expression can be encoded in this DAG.
1309     if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder,
1310                          /*IsVariadic=*/false)) {
1311       LLVM_DEBUG(dbgs() << "Salvaged debug location info for:\n  "
1312                         << DDI.getDI() << "\nBy stripping back to:\n  " << V);
1313       return;
1314     }
1315   }
1316 
1317   // This was the final opportunity to salvage this debug information, and it
1318   // couldn't be done. Place an undef DBG_VALUE at this location to terminate
1319   // any earlier variable location.
1320   auto Undef = UndefValue::get(DDI.getDI()->getValue(0)->getType());
1321   auto SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder);
1322   DAG.AddDbgValue(SDV, false);
1323 
1324   LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n  " << DDI.getDI()
1325                     << "\n");
1326   LLVM_DEBUG(dbgs() << "  Last seen at:\n    " << *DDI.getDI()->getOperand(0)
1327                     << "\n");
1328 }
1329 
1330 bool SelectionDAGBuilder::handleDebugValue(ArrayRef<const Value *> Values,
1331                                            DILocalVariable *Var,
1332                                            DIExpression *Expr, DebugLoc dl,
1333                                            DebugLoc InstDL, unsigned Order,
1334                                            bool IsVariadic) {
1335   if (Values.empty())
1336     return true;
1337   SmallVector<SDDbgOperand> LocationOps;
1338   SmallVector<SDNode *> Dependencies;
1339   for (const Value *V : Values) {
1340     // Constant value.
1341     if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) ||
1342         isa<ConstantPointerNull>(V)) {
1343       LocationOps.emplace_back(SDDbgOperand::fromConst(V));
1344       continue;
1345     }
1346 
1347     // If the Value is a frame index, we can create a FrameIndex debug value
1348     // without relying on the DAG at all.
1349     if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1350       auto SI = FuncInfo.StaticAllocaMap.find(AI);
1351       if (SI != FuncInfo.StaticAllocaMap.end()) {
1352         LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(SI->second));
1353         continue;
1354       }
1355     }
1356 
1357     // Do not use getValue() in here; we don't want to generate code at
1358     // this point if it hasn't been done yet.
1359     SDValue N = NodeMap[V];
1360     if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map.
1361       N = UnusedArgNodeMap[V];
1362     if (N.getNode()) {
1363       // Only emit func arg dbg value for non-variadic dbg.values for now.
1364       if (!IsVariadic &&
1365           EmitFuncArgumentDbgValue(V, Var, Expr, dl,
1366                                    FuncArgumentDbgValueKind::Value, N))
1367         return true;
1368       if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
1369         // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can
1370         // describe stack slot locations.
1371         //
1372         // Consider "int x = 0; int *px = &x;". There are two kinds of
1373         // interesting debug values here after optimization:
1374         //
1375         //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
1376         //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
1377         //
1378         // Both describe the direct values of their associated variables.
1379         Dependencies.push_back(N.getNode());
1380         LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(FISDN->getIndex()));
1381         continue;
1382       }
1383       LocationOps.emplace_back(
1384           SDDbgOperand::fromNode(N.getNode(), N.getResNo()));
1385       continue;
1386     }
1387 
1388     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1389     // Special rules apply for the first dbg.values of parameter variables in a
1390     // function. Identify them by the fact they reference Argument Values, that
1391     // they're parameters, and they are parameters of the current function. We
1392     // need to let them dangle until they get an SDNode.
1393     bool IsParamOfFunc =
1394         isa<Argument>(V) && Var->isParameter() && !InstDL.getInlinedAt();
1395     if (IsParamOfFunc)
1396       return false;
1397 
1398     // The value is not used in this block yet (or it would have an SDNode).
1399     // We still want the value to appear for the user if possible -- if it has
1400     // an associated VReg, we can refer to that instead.
1401     auto VMI = FuncInfo.ValueMap.find(V);
1402     if (VMI != FuncInfo.ValueMap.end()) {
1403       unsigned Reg = VMI->second;
1404       // If this is a PHI node, it may be split up into several MI PHI nodes
1405       // (in FunctionLoweringInfo::set).
1406       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
1407                        V->getType(), None);
1408       if (RFV.occupiesMultipleRegs()) {
1409         // FIXME: We could potentially support variadic dbg_values here.
1410         if (IsVariadic)
1411           return false;
1412         unsigned Offset = 0;
1413         unsigned BitsToDescribe = 0;
1414         if (auto VarSize = Var->getSizeInBits())
1415           BitsToDescribe = *VarSize;
1416         if (auto Fragment = Expr->getFragmentInfo())
1417           BitsToDescribe = Fragment->SizeInBits;
1418         for (const auto &RegAndSize : RFV.getRegsAndSizes()) {
1419           // Bail out if all bits are described already.
1420           if (Offset >= BitsToDescribe)
1421             break;
1422           // TODO: handle scalable vectors.
1423           unsigned RegisterSize = RegAndSize.second;
1424           unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe)
1425                                       ? BitsToDescribe - Offset
1426                                       : RegisterSize;
1427           auto FragmentExpr = DIExpression::createFragmentExpression(
1428               Expr, Offset, FragmentSize);
1429           if (!FragmentExpr)
1430             continue;
1431           SDDbgValue *SDV = DAG.getVRegDbgValue(
1432               Var, *FragmentExpr, RegAndSize.first, false, dl, SDNodeOrder);
1433           DAG.AddDbgValue(SDV, false);
1434           Offset += RegisterSize;
1435         }
1436         return true;
1437       }
1438       // We can use simple vreg locations for variadic dbg_values as well.
1439       LocationOps.emplace_back(SDDbgOperand::fromVReg(Reg));
1440       continue;
1441     }
1442     // We failed to create a SDDbgOperand for V.
1443     return false;
1444   }
1445 
1446   // We have created a SDDbgOperand for each Value in Values.
1447   // Should use Order instead of SDNodeOrder?
1448   assert(!LocationOps.empty());
1449   SDDbgValue *SDV =
1450       DAG.getDbgValueList(Var, Expr, LocationOps, Dependencies,
1451                           /*IsIndirect=*/false, dl, SDNodeOrder, IsVariadic);
1452   DAG.AddDbgValue(SDV, /*isParameter=*/false);
1453   return true;
1454 }
1455 
1456 void SelectionDAGBuilder::resolveOrClearDbgInfo() {
1457   // Try to fixup any remaining dangling debug info -- and drop it if we can't.
1458   for (auto &Pair : DanglingDebugInfoMap)
1459     for (auto &DDI : Pair.second)
1460       salvageUnresolvedDbgValue(DDI);
1461   clearDanglingDebugInfo();
1462 }
1463 
1464 /// getCopyFromRegs - If there was virtual register allocated for the value V
1465 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1466 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1467   DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V);
1468   SDValue Result;
1469 
1470   if (It != FuncInfo.ValueMap.end()) {
1471     Register InReg = It->second;
1472 
1473     RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
1474                      DAG.getDataLayout(), InReg, Ty,
1475                      None); // This is not an ABI copy.
1476     SDValue Chain = DAG.getEntryNode();
1477     Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr,
1478                                  V);
1479     resolveDanglingDebugInfo(V, Result);
1480   }
1481 
1482   return Result;
1483 }
1484 
1485 /// getValue - Return an SDValue for the given Value.
1486 SDValue SelectionDAGBuilder::getValue(const Value *V) {
1487   // If we already have an SDValue for this value, use it. It's important
1488   // to do this first, so that we don't create a CopyFromReg if we already
1489   // have a regular SDValue.
1490   SDValue &N = NodeMap[V];
1491   if (N.getNode()) return N;
1492 
1493   // If there's a virtual register allocated and initialized for this
1494   // value, use it.
1495   if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
1496     return copyFromReg;
1497 
1498   // Otherwise create a new SDValue and remember it.
1499   SDValue Val = getValueImpl(V);
1500   NodeMap[V] = Val;
1501   resolveDanglingDebugInfo(V, Val);
1502   return Val;
1503 }
1504 
1505 /// getNonRegisterValue - Return an SDValue for the given Value, but
1506 /// don't look in FuncInfo.ValueMap for a virtual register.
1507 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1508   // If we already have an SDValue for this value, use it.
1509   SDValue &N = NodeMap[V];
1510   if (N.getNode()) {
1511     if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1512       // Remove the debug location from the node as the node is about to be used
1513       // in a location which may differ from the original debug location.  This
1514       // is relevant to Constant and ConstantFP nodes because they can appear
1515       // as constant expressions inside PHI nodes.
1516       N->setDebugLoc(DebugLoc());
1517     }
1518     return N;
1519   }
1520 
1521   // Otherwise create a new SDValue and remember it.
1522   SDValue Val = getValueImpl(V);
1523   NodeMap[V] = Val;
1524   resolveDanglingDebugInfo(V, Val);
1525   return Val;
1526 }
1527 
1528 /// getValueImpl - Helper function for getValue and getNonRegisterValue.
1529 /// Create an SDValue for the given value.
1530 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
1531   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1532 
1533   if (const Constant *C = dyn_cast<Constant>(V)) {
1534     EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
1535 
1536     if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
1537       return DAG.getConstant(*CI, getCurSDLoc(), VT);
1538 
1539     if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
1540       return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
1541 
1542     if (isa<ConstantPointerNull>(C)) {
1543       unsigned AS = V->getType()->getPointerAddressSpace();
1544       return DAG.getConstant(0, getCurSDLoc(),
1545                              TLI.getPointerTy(DAG.getDataLayout(), AS));
1546     }
1547 
1548     if (match(C, m_VScale(DAG.getDataLayout())))
1549       return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1));
1550 
1551     if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1552       return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
1553 
1554     if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
1555       return DAG.getUNDEF(VT);
1556 
1557     if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1558       visit(CE->getOpcode(), *CE);
1559       SDValue N1 = NodeMap[V];
1560       assert(N1.getNode() && "visit didn't populate the NodeMap!");
1561       return N1;
1562     }
1563 
1564     if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1565       SmallVector<SDValue, 4> Constants;
1566       for (const Use &U : C->operands()) {
1567         SDNode *Val = getValue(U).getNode();
1568         // If the operand is an empty aggregate, there are no values.
1569         if (!Val) continue;
1570         // Add each leaf value from the operand to the Constants list
1571         // to form a flattened list of all the values.
1572         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1573           Constants.push_back(SDValue(Val, i));
1574       }
1575 
1576       return DAG.getMergeValues(Constants, getCurSDLoc());
1577     }
1578 
1579     if (const ConstantDataSequential *CDS =
1580           dyn_cast<ConstantDataSequential>(C)) {
1581       SmallVector<SDValue, 4> Ops;
1582       for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
1583         SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1584         // Add each leaf value from the operand to the Constants list
1585         // to form a flattened list of all the values.
1586         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1587           Ops.push_back(SDValue(Val, i));
1588       }
1589 
1590       if (isa<ArrayType>(CDS->getType()))
1591         return DAG.getMergeValues(Ops, getCurSDLoc());
1592       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1593     }
1594 
1595     if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
1596       assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1597              "Unknown struct or array constant!");
1598 
1599       SmallVector<EVT, 4> ValueVTs;
1600       ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
1601       unsigned NumElts = ValueVTs.size();
1602       if (NumElts == 0)
1603         return SDValue(); // empty struct
1604       SmallVector<SDValue, 4> Constants(NumElts);
1605       for (unsigned i = 0; i != NumElts; ++i) {
1606         EVT EltVT = ValueVTs[i];
1607         if (isa<UndefValue>(C))
1608           Constants[i] = DAG.getUNDEF(EltVT);
1609         else if (EltVT.isFloatingPoint())
1610           Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1611         else
1612           Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
1613       }
1614 
1615       return DAG.getMergeValues(Constants, getCurSDLoc());
1616     }
1617 
1618     if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
1619       return DAG.getBlockAddress(BA, VT);
1620 
1621     if (const auto *Equiv = dyn_cast<DSOLocalEquivalent>(C))
1622       return getValue(Equiv->getGlobalValue());
1623 
1624     if (const auto *NC = dyn_cast<NoCFIValue>(C))
1625       return getValue(NC->getGlobalValue());
1626 
1627     VectorType *VecTy = cast<VectorType>(V->getType());
1628 
1629     // Now that we know the number and type of the elements, get that number of
1630     // elements into the Ops array based on what kind of constant it is.
1631     if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
1632       SmallVector<SDValue, 16> Ops;
1633       unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements();
1634       for (unsigned i = 0; i != NumElements; ++i)
1635         Ops.push_back(getValue(CV->getOperand(i)));
1636 
1637       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1638     }
1639 
1640     if (isa<ConstantAggregateZero>(C)) {
1641       EVT EltVT =
1642           TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
1643 
1644       SDValue Op;
1645       if (EltVT.isFloatingPoint())
1646         Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1647       else
1648         Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
1649 
1650       if (isa<ScalableVectorType>(VecTy))
1651         return NodeMap[V] = DAG.getSplatVector(VT, getCurSDLoc(), Op);
1652 
1653       SmallVector<SDValue, 16> Ops;
1654       Ops.assign(cast<FixedVectorType>(VecTy)->getNumElements(), Op);
1655       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1656     }
1657 
1658     llvm_unreachable("Unknown vector constant");
1659   }
1660 
1661   // If this is a static alloca, generate it as the frameindex instead of
1662   // computation.
1663   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1664     DenseMap<const AllocaInst*, int>::iterator SI =
1665       FuncInfo.StaticAllocaMap.find(AI);
1666     if (SI != FuncInfo.StaticAllocaMap.end())
1667       return DAG.getFrameIndex(SI->second,
1668                                TLI.getFrameIndexTy(DAG.getDataLayout()));
1669   }
1670 
1671   // If this is an instruction which fast-isel has deferred, select it now.
1672   if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
1673     unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1674 
1675     RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1676                      Inst->getType(), None);
1677     SDValue Chain = DAG.getEntryNode();
1678     return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1679   }
1680 
1681   if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V))
1682     return DAG.getMDNode(cast<MDNode>(MD->getMetadata()));
1683 
1684   if (const auto *BB = dyn_cast<BasicBlock>(V))
1685     return DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
1686 
1687   llvm_unreachable("Can't get register for value!");
1688 }
1689 
1690 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1691   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1692   bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX;
1693   bool IsCoreCLR = Pers == EHPersonality::CoreCLR;
1694   bool IsSEH = isAsynchronousEHPersonality(Pers);
1695   MachineBasicBlock *CatchPadMBB = FuncInfo.MBB;
1696   if (!IsSEH)
1697     CatchPadMBB->setIsEHScopeEntry();
1698   // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues.
1699   if (IsMSVCCXX || IsCoreCLR)
1700     CatchPadMBB->setIsEHFuncletEntry();
1701 }
1702 
1703 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1704   // Update machine-CFG edge.
1705   MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()];
1706   FuncInfo.MBB->addSuccessor(TargetMBB);
1707   TargetMBB->setIsEHCatchretTarget(true);
1708   DAG.getMachineFunction().setHasEHCatchret(true);
1709 
1710   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1711   bool IsSEH = isAsynchronousEHPersonality(Pers);
1712   if (IsSEH) {
1713     // If this is not a fall-through branch or optimizations are switched off,
1714     // emit the branch.
1715     if (TargetMBB != NextBlock(FuncInfo.MBB) ||
1716         TM.getOptLevel() == CodeGenOpt::None)
1717       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
1718                               getControlRoot(), DAG.getBasicBlock(TargetMBB)));
1719     return;
1720   }
1721 
1722   // Figure out the funclet membership for the catchret's successor.
1723   // This will be used by the FuncletLayout pass to determine how to order the
1724   // BB's.
1725   // A 'catchret' returns to the outer scope's color.
1726   Value *ParentPad = I.getCatchSwitchParentPad();
1727   const BasicBlock *SuccessorColor;
1728   if (isa<ConstantTokenNone>(ParentPad))
1729     SuccessorColor = &FuncInfo.Fn->getEntryBlock();
1730   else
1731     SuccessorColor = cast<Instruction>(ParentPad)->getParent();
1732   assert(SuccessorColor && "No parent funclet for catchret!");
1733   MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor];
1734   assert(SuccessorColorMBB && "No MBB for SuccessorColor!");
1735 
1736   // Create the terminator node.
1737   SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
1738                             getControlRoot(), DAG.getBasicBlock(TargetMBB),
1739                             DAG.getBasicBlock(SuccessorColorMBB));
1740   DAG.setRoot(Ret);
1741 }
1742 
1743 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
1744   // Don't emit any special code for the cleanuppad instruction. It just marks
1745   // the start of an EH scope/funclet.
1746   FuncInfo.MBB->setIsEHScopeEntry();
1747   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1748   if (Pers != EHPersonality::Wasm_CXX) {
1749     FuncInfo.MBB->setIsEHFuncletEntry();
1750     FuncInfo.MBB->setIsCleanupFuncletEntry();
1751   }
1752 }
1753 
1754 // In wasm EH, even though a catchpad may not catch an exception if a tag does
1755 // not match, it is OK to add only the first unwind destination catchpad to the
1756 // successors, because there will be at least one invoke instruction within the
1757 // catch scope that points to the next unwind destination, if one exists, so
1758 // CFGSort cannot mess up with BB sorting order.
1759 // (All catchpads with 'catch (type)' clauses have a 'llvm.rethrow' intrinsic
1760 // call within them, and catchpads only consisting of 'catch (...)' have a
1761 // '__cxa_end_catch' call within them, both of which generate invokes in case
1762 // the next unwind destination exists, i.e., the next unwind destination is not
1763 // the caller.)
1764 //
1765 // Having at most one EH pad successor is also simpler and helps later
1766 // transformations.
1767 //
1768 // For example,
1769 // current:
1770 //   invoke void @foo to ... unwind label %catch.dispatch
1771 // catch.dispatch:
1772 //   %0 = catchswitch within ... [label %catch.start] unwind label %next
1773 // catch.start:
1774 //   ...
1775 //   ... in this BB or some other child BB dominated by this BB there will be an
1776 //   invoke that points to 'next' BB as an unwind destination
1777 //
1778 // next: ; We don't need to add this to 'current' BB's successor
1779 //   ...
1780 static void findWasmUnwindDestinations(
1781     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1782     BranchProbability Prob,
1783     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1784         &UnwindDests) {
1785   while (EHPadBB) {
1786     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1787     if (isa<CleanupPadInst>(Pad)) {
1788       // Stop on cleanup pads.
1789       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1790       UnwindDests.back().first->setIsEHScopeEntry();
1791       break;
1792     } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1793       // Add the catchpad handlers to the possible destinations. We don't
1794       // continue to the unwind destination of the catchswitch for wasm.
1795       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1796         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1797         UnwindDests.back().first->setIsEHScopeEntry();
1798       }
1799       break;
1800     } else {
1801       continue;
1802     }
1803   }
1804 }
1805 
1806 /// When an invoke or a cleanupret unwinds to the next EH pad, there are
1807 /// many places it could ultimately go. In the IR, we have a single unwind
1808 /// destination, but in the machine CFG, we enumerate all the possible blocks.
1809 /// This function skips over imaginary basic blocks that hold catchswitch
1810 /// instructions, and finds all the "real" machine
1811 /// basic block destinations. As those destinations may not be successors of
1812 /// EHPadBB, here we also calculate the edge probability to those destinations.
1813 /// The passed-in Prob is the edge probability to EHPadBB.
1814 static void findUnwindDestinations(
1815     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1816     BranchProbability Prob,
1817     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1818         &UnwindDests) {
1819   EHPersonality Personality =
1820     classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1821   bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX;
1822   bool IsCoreCLR = Personality == EHPersonality::CoreCLR;
1823   bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX;
1824   bool IsSEH = isAsynchronousEHPersonality(Personality);
1825 
1826   if (IsWasmCXX) {
1827     findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests);
1828     assert(UnwindDests.size() <= 1 &&
1829            "There should be at most one unwind destination for wasm");
1830     return;
1831   }
1832 
1833   while (EHPadBB) {
1834     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1835     BasicBlock *NewEHPadBB = nullptr;
1836     if (isa<LandingPadInst>(Pad)) {
1837       // Stop on landingpads. They are not funclets.
1838       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1839       break;
1840     } else if (isa<CleanupPadInst>(Pad)) {
1841       // Stop on cleanup pads. Cleanups are always funclet entries for all known
1842       // personalities.
1843       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1844       UnwindDests.back().first->setIsEHScopeEntry();
1845       UnwindDests.back().first->setIsEHFuncletEntry();
1846       break;
1847     } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1848       // Add the catchpad handlers to the possible destinations.
1849       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1850         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1851         // For MSVC++ and the CLR, catchblocks are funclets and need prologues.
1852         if (IsMSVCCXX || IsCoreCLR)
1853           UnwindDests.back().first->setIsEHFuncletEntry();
1854         if (!IsSEH)
1855           UnwindDests.back().first->setIsEHScopeEntry();
1856       }
1857       NewEHPadBB = CatchSwitch->getUnwindDest();
1858     } else {
1859       continue;
1860     }
1861 
1862     BranchProbabilityInfo *BPI = FuncInfo.BPI;
1863     if (BPI && NewEHPadBB)
1864       Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB);
1865     EHPadBB = NewEHPadBB;
1866   }
1867 }
1868 
1869 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
1870   // Update successor info.
1871   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
1872   auto UnwindDest = I.getUnwindDest();
1873   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1874   BranchProbability UnwindDestProb =
1875       (BPI && UnwindDest)
1876           ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest)
1877           : BranchProbability::getZero();
1878   findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests);
1879   for (auto &UnwindDest : UnwindDests) {
1880     UnwindDest.first->setIsEHPad();
1881     addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second);
1882   }
1883   FuncInfo.MBB->normalizeSuccProbs();
1884 
1885   // Create the terminator node.
1886   SDValue Ret =
1887       DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
1888   DAG.setRoot(Ret);
1889 }
1890 
1891 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) {
1892   report_fatal_error("visitCatchSwitch not yet implemented!");
1893 }
1894 
1895 void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
1896   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1897   auto &DL = DAG.getDataLayout();
1898   SDValue Chain = getControlRoot();
1899   SmallVector<ISD::OutputArg, 8> Outs;
1900   SmallVector<SDValue, 8> OutVals;
1901 
1902   // Calls to @llvm.experimental.deoptimize don't generate a return value, so
1903   // lower
1904   //
1905   //   %val = call <ty> @llvm.experimental.deoptimize()
1906   //   ret <ty> %val
1907   //
1908   // differently.
1909   if (I.getParent()->getTerminatingDeoptimizeCall()) {
1910     LowerDeoptimizingReturn();
1911     return;
1912   }
1913 
1914   if (!FuncInfo.CanLowerReturn) {
1915     unsigned DemoteReg = FuncInfo.DemoteRegister;
1916     const Function *F = I.getParent()->getParent();
1917 
1918     // Emit a store of the return value through the virtual register.
1919     // Leave Outs empty so that LowerReturn won't try to load return
1920     // registers the usual way.
1921     SmallVector<EVT, 1> PtrValueVTs;
1922     ComputeValueVTs(TLI, DL,
1923                     F->getReturnType()->getPointerTo(
1924                         DAG.getDataLayout().getAllocaAddrSpace()),
1925                     PtrValueVTs);
1926 
1927     SDValue RetPtr =
1928         DAG.getCopyFromReg(Chain, getCurSDLoc(), DemoteReg, PtrValueVTs[0]);
1929     SDValue RetOp = getValue(I.getOperand(0));
1930 
1931     SmallVector<EVT, 4> ValueVTs, MemVTs;
1932     SmallVector<uint64_t, 4> Offsets;
1933     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs,
1934                     &Offsets);
1935     unsigned NumValues = ValueVTs.size();
1936 
1937     SmallVector<SDValue, 4> Chains(NumValues);
1938     Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType());
1939     for (unsigned i = 0; i != NumValues; ++i) {
1940       // An aggregate return value cannot wrap around the address space, so
1941       // offsets to its parts don't wrap either.
1942       SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr,
1943                                            TypeSize::Fixed(Offsets[i]));
1944 
1945       SDValue Val = RetOp.getValue(RetOp.getResNo() + i);
1946       if (MemVTs[i] != ValueVTs[i])
1947         Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]);
1948       Chains[i] = DAG.getStore(
1949           Chain, getCurSDLoc(), Val,
1950           // FIXME: better loc info would be nice.
1951           Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()),
1952           commonAlignment(BaseAlign, Offsets[i]));
1953     }
1954 
1955     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
1956                         MVT::Other, Chains);
1957   } else if (I.getNumOperands() != 0) {
1958     SmallVector<EVT, 4> ValueVTs;
1959     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
1960     unsigned NumValues = ValueVTs.size();
1961     if (NumValues) {
1962       SDValue RetOp = getValue(I.getOperand(0));
1963 
1964       const Function *F = I.getParent()->getParent();
1965 
1966       bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
1967           I.getOperand(0)->getType(), F->getCallingConv(),
1968           /*IsVarArg*/ false, DL);
1969 
1970       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1971       if (F->getAttributes().hasRetAttr(Attribute::SExt))
1972         ExtendKind = ISD::SIGN_EXTEND;
1973       else if (F->getAttributes().hasRetAttr(Attribute::ZExt))
1974         ExtendKind = ISD::ZERO_EXTEND;
1975 
1976       LLVMContext &Context = F->getContext();
1977       bool RetInReg = F->getAttributes().hasRetAttr(Attribute::InReg);
1978 
1979       for (unsigned j = 0; j != NumValues; ++j) {
1980         EVT VT = ValueVTs[j];
1981 
1982         if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1983           VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind);
1984 
1985         CallingConv::ID CC = F->getCallingConv();
1986 
1987         unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT);
1988         MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT);
1989         SmallVector<SDValue, 4> Parts(NumParts);
1990         getCopyToParts(DAG, getCurSDLoc(),
1991                        SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1992                        &Parts[0], NumParts, PartVT, &I, CC, ExtendKind);
1993 
1994         // 'inreg' on function refers to return value
1995         ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1996         if (RetInReg)
1997           Flags.setInReg();
1998 
1999         if (I.getOperand(0)->getType()->isPointerTy()) {
2000           Flags.setPointer();
2001           Flags.setPointerAddrSpace(
2002               cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace());
2003         }
2004 
2005         if (NeedsRegBlock) {
2006           Flags.setInConsecutiveRegs();
2007           if (j == NumValues - 1)
2008             Flags.setInConsecutiveRegsLast();
2009         }
2010 
2011         // Propagate extension type if any
2012         if (ExtendKind == ISD::SIGN_EXTEND)
2013           Flags.setSExt();
2014         else if (ExtendKind == ISD::ZERO_EXTEND)
2015           Flags.setZExt();
2016 
2017         for (unsigned i = 0; i < NumParts; ++i) {
2018           Outs.push_back(ISD::OutputArg(Flags,
2019                                         Parts[i].getValueType().getSimpleVT(),
2020                                         VT, /*isfixed=*/true, 0, 0));
2021           OutVals.push_back(Parts[i]);
2022         }
2023       }
2024     }
2025   }
2026 
2027   // Push in swifterror virtual register as the last element of Outs. This makes
2028   // sure swifterror virtual register will be returned in the swifterror
2029   // physical register.
2030   const Function *F = I.getParent()->getParent();
2031   if (TLI.supportSwiftError() &&
2032       F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
2033     assert(SwiftError.getFunctionArg() && "Need a swift error argument");
2034     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
2035     Flags.setSwiftError();
2036     Outs.push_back(ISD::OutputArg(
2037         Flags, /*vt=*/TLI.getPointerTy(DL), /*argvt=*/EVT(TLI.getPointerTy(DL)),
2038         /*isfixed=*/true, /*origidx=*/1, /*partOffs=*/0));
2039     // Create SDNode for the swifterror virtual register.
2040     OutVals.push_back(
2041         DAG.getRegister(SwiftError.getOrCreateVRegUseAt(
2042                             &I, FuncInfo.MBB, SwiftError.getFunctionArg()),
2043                         EVT(TLI.getPointerTy(DL))));
2044   }
2045 
2046   bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg();
2047   CallingConv::ID CallConv =
2048     DAG.getMachineFunction().getFunction().getCallingConv();
2049   Chain = DAG.getTargetLoweringInfo().LowerReturn(
2050       Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
2051 
2052   // Verify that the target's LowerReturn behaved as expected.
2053   assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
2054          "LowerReturn didn't return a valid chain!");
2055 
2056   // Update the DAG with the new chain value resulting from return lowering.
2057   DAG.setRoot(Chain);
2058 }
2059 
2060 /// CopyToExportRegsIfNeeded - If the given value has virtual registers
2061 /// created for it, emit nodes to copy the value into the virtual
2062 /// registers.
2063 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
2064   // Skip empty types
2065   if (V->getType()->isEmptyTy())
2066     return;
2067 
2068   DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V);
2069   if (VMI != FuncInfo.ValueMap.end()) {
2070     assert(!V->use_empty() && "Unused value assigned virtual registers!");
2071     CopyValueToVirtualRegister(V, VMI->second);
2072   }
2073 }
2074 
2075 /// ExportFromCurrentBlock - If this condition isn't known to be exported from
2076 /// the current basic block, add it to ValueMap now so that we'll get a
2077 /// CopyTo/FromReg.
2078 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
2079   // No need to export constants.
2080   if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
2081 
2082   // Already exported?
2083   if (FuncInfo.isExportedInst(V)) return;
2084 
2085   unsigned Reg = FuncInfo.InitializeRegForValue(V);
2086   CopyValueToVirtualRegister(V, Reg);
2087 }
2088 
2089 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
2090                                                      const BasicBlock *FromBB) {
2091   // The operands of the setcc have to be in this block.  We don't know
2092   // how to export them from some other block.
2093   if (const Instruction *VI = dyn_cast<Instruction>(V)) {
2094     // Can export from current BB.
2095     if (VI->getParent() == FromBB)
2096       return true;
2097 
2098     // Is already exported, noop.
2099     return FuncInfo.isExportedInst(V);
2100   }
2101 
2102   // If this is an argument, we can export it if the BB is the entry block or
2103   // if it is already exported.
2104   if (isa<Argument>(V)) {
2105     if (FromBB->isEntryBlock())
2106       return true;
2107 
2108     // Otherwise, can only export this if it is already exported.
2109     return FuncInfo.isExportedInst(V);
2110   }
2111 
2112   // Otherwise, constants can always be exported.
2113   return true;
2114 }
2115 
2116 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
2117 BranchProbability
2118 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src,
2119                                         const MachineBasicBlock *Dst) const {
2120   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2121   const BasicBlock *SrcBB = Src->getBasicBlock();
2122   const BasicBlock *DstBB = Dst->getBasicBlock();
2123   if (!BPI) {
2124     // If BPI is not available, set the default probability as 1 / N, where N is
2125     // the number of successors.
2126     auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
2127     return BranchProbability(1, SuccSize);
2128   }
2129   return BPI->getEdgeProbability(SrcBB, DstBB);
2130 }
2131 
2132 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src,
2133                                                MachineBasicBlock *Dst,
2134                                                BranchProbability Prob) {
2135   if (!FuncInfo.BPI)
2136     Src->addSuccessorWithoutProb(Dst);
2137   else {
2138     if (Prob.isUnknown())
2139       Prob = getEdgeProbability(Src, Dst);
2140     Src->addSuccessor(Dst, Prob);
2141   }
2142 }
2143 
2144 static bool InBlock(const Value *V, const BasicBlock *BB) {
2145   if (const Instruction *I = dyn_cast<Instruction>(V))
2146     return I->getParent() == BB;
2147   return true;
2148 }
2149 
2150 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
2151 /// This function emits a branch and is used at the leaves of an OR or an
2152 /// AND operator tree.
2153 void
2154 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
2155                                                   MachineBasicBlock *TBB,
2156                                                   MachineBasicBlock *FBB,
2157                                                   MachineBasicBlock *CurBB,
2158                                                   MachineBasicBlock *SwitchBB,
2159                                                   BranchProbability TProb,
2160                                                   BranchProbability FProb,
2161                                                   bool InvertCond) {
2162   const BasicBlock *BB = CurBB->getBasicBlock();
2163 
2164   // If the leaf of the tree is a comparison, merge the condition into
2165   // the caseblock.
2166   if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
2167     // The operands of the cmp have to be in this block.  We don't know
2168     // how to export them from some other block.  If this is the first block
2169     // of the sequence, no exporting is needed.
2170     if (CurBB == SwitchBB ||
2171         (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
2172          isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
2173       ISD::CondCode Condition;
2174       if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
2175         ICmpInst::Predicate Pred =
2176             InvertCond ? IC->getInversePredicate() : IC->getPredicate();
2177         Condition = getICmpCondCode(Pred);
2178       } else {
2179         const FCmpInst *FC = cast<FCmpInst>(Cond);
2180         FCmpInst::Predicate Pred =
2181             InvertCond ? FC->getInversePredicate() : FC->getPredicate();
2182         Condition = getFCmpCondCode(Pred);
2183         if (TM.Options.NoNaNsFPMath)
2184           Condition = getFCmpCodeWithoutNaN(Condition);
2185       }
2186 
2187       CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
2188                    TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2189       SL->SwitchCases.push_back(CB);
2190       return;
2191     }
2192   }
2193 
2194   // Create a CaseBlock record representing this branch.
2195   ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ;
2196   CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()),
2197                nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2198   SL->SwitchCases.push_back(CB);
2199 }
2200 
2201 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
2202                                                MachineBasicBlock *TBB,
2203                                                MachineBasicBlock *FBB,
2204                                                MachineBasicBlock *CurBB,
2205                                                MachineBasicBlock *SwitchBB,
2206                                                Instruction::BinaryOps Opc,
2207                                                BranchProbability TProb,
2208                                                BranchProbability FProb,
2209                                                bool InvertCond) {
2210   // Skip over not part of the tree and remember to invert op and operands at
2211   // next level.
2212   Value *NotCond;
2213   if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) &&
2214       InBlock(NotCond, CurBB->getBasicBlock())) {
2215     FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb,
2216                          !InvertCond);
2217     return;
2218   }
2219 
2220   const Instruction *BOp = dyn_cast<Instruction>(Cond);
2221   const Value *BOpOp0, *BOpOp1;
2222   // Compute the effective opcode for Cond, taking into account whether it needs
2223   // to be inverted, e.g.
2224   //   and (not (or A, B)), C
2225   // gets lowered as
2226   //   and (and (not A, not B), C)
2227   Instruction::BinaryOps BOpc = (Instruction::BinaryOps)0;
2228   if (BOp) {
2229     BOpc = match(BOp, m_LogicalAnd(m_Value(BOpOp0), m_Value(BOpOp1)))
2230                ? Instruction::And
2231                : (match(BOp, m_LogicalOr(m_Value(BOpOp0), m_Value(BOpOp1)))
2232                       ? Instruction::Or
2233                       : (Instruction::BinaryOps)0);
2234     if (InvertCond) {
2235       if (BOpc == Instruction::And)
2236         BOpc = Instruction::Or;
2237       else if (BOpc == Instruction::Or)
2238         BOpc = Instruction::And;
2239     }
2240   }
2241 
2242   // If this node is not part of the or/and tree, emit it as a branch.
2243   // Note that all nodes in the tree should have same opcode.
2244   bool BOpIsInOrAndTree = BOpc && BOpc == Opc && BOp->hasOneUse();
2245   if (!BOpIsInOrAndTree || BOp->getParent() != CurBB->getBasicBlock() ||
2246       !InBlock(BOpOp0, CurBB->getBasicBlock()) ||
2247       !InBlock(BOpOp1, CurBB->getBasicBlock())) {
2248     EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
2249                                  TProb, FProb, InvertCond);
2250     return;
2251   }
2252 
2253   //  Create TmpBB after CurBB.
2254   MachineFunction::iterator BBI(CurBB);
2255   MachineFunction &MF = DAG.getMachineFunction();
2256   MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
2257   CurBB->getParent()->insert(++BBI, TmpBB);
2258 
2259   if (Opc == Instruction::Or) {
2260     // Codegen X | Y as:
2261     // BB1:
2262     //   jmp_if_X TBB
2263     //   jmp TmpBB
2264     // TmpBB:
2265     //   jmp_if_Y TBB
2266     //   jmp FBB
2267     //
2268 
2269     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2270     // The requirement is that
2271     //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
2272     //     = TrueProb for original BB.
2273     // Assuming the original probabilities are A and B, one choice is to set
2274     // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to
2275     // A/(1+B) and 2B/(1+B). This choice assumes that
2276     //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
2277     // Another choice is to assume TrueProb for BB1 equals to TrueProb for
2278     // TmpBB, but the math is more complicated.
2279 
2280     auto NewTrueProb = TProb / 2;
2281     auto NewFalseProb = TProb / 2 + FProb;
2282     // Emit the LHS condition.
2283     FindMergedConditions(BOpOp0, TBB, TmpBB, CurBB, SwitchBB, Opc, NewTrueProb,
2284                          NewFalseProb, InvertCond);
2285 
2286     // Normalize A/2 and B to get A/(1+B) and 2B/(1+B).
2287     SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb};
2288     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2289     // Emit the RHS condition into TmpBB.
2290     FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0],
2291                          Probs[1], InvertCond);
2292   } else {
2293     assert(Opc == Instruction::And && "Unknown merge op!");
2294     // Codegen X & Y as:
2295     // BB1:
2296     //   jmp_if_X TmpBB
2297     //   jmp FBB
2298     // TmpBB:
2299     //   jmp_if_Y TBB
2300     //   jmp FBB
2301     //
2302     //  This requires creation of TmpBB after CurBB.
2303 
2304     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2305     // The requirement is that
2306     //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
2307     //     = FalseProb for original BB.
2308     // Assuming the original probabilities are A and B, one choice is to set
2309     // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to
2310     // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 ==
2311     // TrueProb for BB1 * FalseProb for TmpBB.
2312 
2313     auto NewTrueProb = TProb + FProb / 2;
2314     auto NewFalseProb = FProb / 2;
2315     // Emit the LHS condition.
2316     FindMergedConditions(BOpOp0, TmpBB, FBB, CurBB, SwitchBB, Opc, NewTrueProb,
2317                          NewFalseProb, InvertCond);
2318 
2319     // Normalize A and B/2 to get 2A/(1+A) and B/(1+A).
2320     SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2};
2321     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2322     // Emit the RHS condition into TmpBB.
2323     FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0],
2324                          Probs[1], InvertCond);
2325   }
2326 }
2327 
2328 /// If the set of cases should be emitted as a series of branches, return true.
2329 /// If we should emit this as a bunch of and/or'd together conditions, return
2330 /// false.
2331 bool
2332 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
2333   if (Cases.size() != 2) return true;
2334 
2335   // If this is two comparisons of the same values or'd or and'd together, they
2336   // will get folded into a single comparison, so don't emit two blocks.
2337   if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
2338        Cases[0].CmpRHS == Cases[1].CmpRHS) ||
2339       (Cases[0].CmpRHS == Cases[1].CmpLHS &&
2340        Cases[0].CmpLHS == Cases[1].CmpRHS)) {
2341     return false;
2342   }
2343 
2344   // Handle: (X != null) | (Y != null) --> (X|Y) != 0
2345   // Handle: (X == null) & (Y == null) --> (X|Y) == 0
2346   if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
2347       Cases[0].CC == Cases[1].CC &&
2348       isa<Constant>(Cases[0].CmpRHS) &&
2349       cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
2350     if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
2351       return false;
2352     if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
2353       return false;
2354   }
2355 
2356   return true;
2357 }
2358 
2359 void SelectionDAGBuilder::visitBr(const BranchInst &I) {
2360   MachineBasicBlock *BrMBB = FuncInfo.MBB;
2361 
2362   // Update machine-CFG edges.
2363   MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
2364 
2365   if (I.isUnconditional()) {
2366     // Update machine-CFG edges.
2367     BrMBB->addSuccessor(Succ0MBB);
2368 
2369     // If this is not a fall-through branch or optimizations are switched off,
2370     // emit the branch.
2371     if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
2372       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2373                               MVT::Other, getControlRoot(),
2374                               DAG.getBasicBlock(Succ0MBB)));
2375 
2376     return;
2377   }
2378 
2379   // If this condition is one of the special cases we handle, do special stuff
2380   // now.
2381   const Value *CondVal = I.getCondition();
2382   MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
2383 
2384   // If this is a series of conditions that are or'd or and'd together, emit
2385   // this as a sequence of branches instead of setcc's with and/or operations.
2386   // As long as jumps are not expensive (exceptions for multi-use logic ops,
2387   // unpredictable branches, and vector extracts because those jumps are likely
2388   // expensive for any target), this should improve performance.
2389   // For example, instead of something like:
2390   //     cmp A, B
2391   //     C = seteq
2392   //     cmp D, E
2393   //     F = setle
2394   //     or C, F
2395   //     jnz foo
2396   // Emit:
2397   //     cmp A, B
2398   //     je foo
2399   //     cmp D, E
2400   //     jle foo
2401   const Instruction *BOp = dyn_cast<Instruction>(CondVal);
2402   if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp &&
2403       BOp->hasOneUse() && !I.hasMetadata(LLVMContext::MD_unpredictable)) {
2404     Value *Vec;
2405     const Value *BOp0, *BOp1;
2406     Instruction::BinaryOps Opcode = (Instruction::BinaryOps)0;
2407     if (match(BOp, m_LogicalAnd(m_Value(BOp0), m_Value(BOp1))))
2408       Opcode = Instruction::And;
2409     else if (match(BOp, m_LogicalOr(m_Value(BOp0), m_Value(BOp1))))
2410       Opcode = Instruction::Or;
2411 
2412     if (Opcode && !(match(BOp0, m_ExtractElt(m_Value(Vec), m_Value())) &&
2413                     match(BOp1, m_ExtractElt(m_Specific(Vec), m_Value())))) {
2414       FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, Opcode,
2415                            getEdgeProbability(BrMBB, Succ0MBB),
2416                            getEdgeProbability(BrMBB, Succ1MBB),
2417                            /*InvertCond=*/false);
2418       // If the compares in later blocks need to use values not currently
2419       // exported from this block, export them now.  This block should always
2420       // be the first entry.
2421       assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
2422 
2423       // Allow some cases to be rejected.
2424       if (ShouldEmitAsBranches(SL->SwitchCases)) {
2425         for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) {
2426           ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS);
2427           ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS);
2428         }
2429 
2430         // Emit the branch for this block.
2431         visitSwitchCase(SL->SwitchCases[0], BrMBB);
2432         SL->SwitchCases.erase(SL->SwitchCases.begin());
2433         return;
2434       }
2435 
2436       // Okay, we decided not to do this, remove any inserted MBB's and clear
2437       // SwitchCases.
2438       for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i)
2439         FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB);
2440 
2441       SL->SwitchCases.clear();
2442     }
2443   }
2444 
2445   // Create a CaseBlock record representing this branch.
2446   CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
2447                nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc());
2448 
2449   // Use visitSwitchCase to actually insert the fast branch sequence for this
2450   // cond branch.
2451   visitSwitchCase(CB, BrMBB);
2452 }
2453 
2454 /// visitSwitchCase - Emits the necessary code to represent a single node in
2455 /// the binary search tree resulting from lowering a switch instruction.
2456 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
2457                                           MachineBasicBlock *SwitchBB) {
2458   SDValue Cond;
2459   SDValue CondLHS = getValue(CB.CmpLHS);
2460   SDLoc dl = CB.DL;
2461 
2462   if (CB.CC == ISD::SETTRUE) {
2463     // Branch or fall through to TrueBB.
2464     addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2465     SwitchBB->normalizeSuccProbs();
2466     if (CB.TrueBB != NextBlock(SwitchBB)) {
2467       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(),
2468                               DAG.getBasicBlock(CB.TrueBB)));
2469     }
2470     return;
2471   }
2472 
2473   auto &TLI = DAG.getTargetLoweringInfo();
2474   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType());
2475 
2476   // Build the setcc now.
2477   if (!CB.CmpMHS) {
2478     // Fold "(X == true)" to X and "(X == false)" to !X to
2479     // handle common cases produced by branch lowering.
2480     if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
2481         CB.CC == ISD::SETEQ)
2482       Cond = CondLHS;
2483     else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
2484              CB.CC == ISD::SETEQ) {
2485       SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
2486       Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
2487     } else {
2488       SDValue CondRHS = getValue(CB.CmpRHS);
2489 
2490       // If a pointer's DAG type is larger than its memory type then the DAG
2491       // values are zero-extended. This breaks signed comparisons so truncate
2492       // back to the underlying type before doing the compare.
2493       if (CondLHS.getValueType() != MemVT) {
2494         CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT);
2495         CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT);
2496       }
2497       Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC);
2498     }
2499   } else {
2500     assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
2501 
2502     const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
2503     const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
2504 
2505     SDValue CmpOp = getValue(CB.CmpMHS);
2506     EVT VT = CmpOp.getValueType();
2507 
2508     if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
2509       Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
2510                           ISD::SETLE);
2511     } else {
2512       SDValue SUB = DAG.getNode(ISD::SUB, dl,
2513                                 VT, CmpOp, DAG.getConstant(Low, dl, VT));
2514       Cond = DAG.getSetCC(dl, MVT::i1, SUB,
2515                           DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
2516     }
2517   }
2518 
2519   // Update successor info
2520   addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2521   // TrueBB and FalseBB are always different unless the incoming IR is
2522   // degenerate. This only happens when running llc on weird IR.
2523   if (CB.TrueBB != CB.FalseBB)
2524     addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb);
2525   SwitchBB->normalizeSuccProbs();
2526 
2527   // If the lhs block is the next block, invert the condition so that we can
2528   // fall through to the lhs instead of the rhs block.
2529   if (CB.TrueBB == NextBlock(SwitchBB)) {
2530     std::swap(CB.TrueBB, CB.FalseBB);
2531     SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
2532     Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
2533   }
2534 
2535   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2536                                MVT::Other, getControlRoot(), Cond,
2537                                DAG.getBasicBlock(CB.TrueBB));
2538 
2539   // Insert the false branch. Do this even if it's a fall through branch,
2540   // this makes it easier to do DAG optimizations which require inverting
2541   // the branch condition.
2542   BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2543                        DAG.getBasicBlock(CB.FalseBB));
2544 
2545   DAG.setRoot(BrCond);
2546 }
2547 
2548 /// visitJumpTable - Emit JumpTable node in the current MBB
2549 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) {
2550   // Emit the code for the jump table
2551   assert(JT.Reg != -1U && "Should lower JT Header first!");
2552   EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
2553   SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
2554                                      JT.Reg, PTy);
2555   SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
2556   SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
2557                                     MVT::Other, Index.getValue(1),
2558                                     Table, Index);
2559   DAG.setRoot(BrJumpTable);
2560 }
2561 
2562 /// visitJumpTableHeader - This function emits necessary code to produce index
2563 /// in the JumpTable from switch case.
2564 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT,
2565                                                JumpTableHeader &JTH,
2566                                                MachineBasicBlock *SwitchBB) {
2567   SDLoc dl = getCurSDLoc();
2568 
2569   // Subtract the lowest switch case value from the value being switched on.
2570   SDValue SwitchOp = getValue(JTH.SValue);
2571   EVT VT = SwitchOp.getValueType();
2572   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2573                             DAG.getConstant(JTH.First, dl, VT));
2574 
2575   // The SDNode we just created, which holds the value being switched on minus
2576   // the smallest case value, needs to be copied to a virtual register so it
2577   // can be used as an index into the jump table in a subsequent basic block.
2578   // This value may be smaller or larger than the target's pointer type, and
2579   // therefore require extension or truncating.
2580   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2581   SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
2582 
2583   unsigned JumpTableReg =
2584       FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
2585   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
2586                                     JumpTableReg, SwitchOp);
2587   JT.Reg = JumpTableReg;
2588 
2589   if (!JTH.FallthroughUnreachable) {
2590     // Emit the range check for the jump table, and branch to the default block
2591     // for the switch statement if the value being switched on exceeds the
2592     // largest case in the switch.
2593     SDValue CMP = DAG.getSetCC(
2594         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2595                                    Sub.getValueType()),
2596         Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
2597 
2598     SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2599                                  MVT::Other, CopyTo, CMP,
2600                                  DAG.getBasicBlock(JT.Default));
2601 
2602     // Avoid emitting unnecessary branches to the next block.
2603     if (JT.MBB != NextBlock(SwitchBB))
2604       BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2605                            DAG.getBasicBlock(JT.MBB));
2606 
2607     DAG.setRoot(BrCond);
2608   } else {
2609     // Avoid emitting unnecessary branches to the next block.
2610     if (JT.MBB != NextBlock(SwitchBB))
2611       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo,
2612                               DAG.getBasicBlock(JT.MBB)));
2613     else
2614       DAG.setRoot(CopyTo);
2615   }
2616 }
2617 
2618 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global
2619 /// variable if there exists one.
2620 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL,
2621                                  SDValue &Chain) {
2622   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2623   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2624   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
2625   MachineFunction &MF = DAG.getMachineFunction();
2626   Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent());
2627   MachineSDNode *Node =
2628       DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain);
2629   if (Global) {
2630     MachinePointerInfo MPInfo(Global);
2631     auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
2632                  MachineMemOperand::MODereferenceable;
2633     MachineMemOperand *MemRef = MF.getMachineMemOperand(
2634         MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlign(PtrTy));
2635     DAG.setNodeMemRefs(Node, {MemRef});
2636   }
2637   if (PtrTy != PtrMemTy)
2638     return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy);
2639   return SDValue(Node, 0);
2640 }
2641 
2642 /// Codegen a new tail for a stack protector check ParentMBB which has had its
2643 /// tail spliced into a stack protector check success bb.
2644 ///
2645 /// For a high level explanation of how this fits into the stack protector
2646 /// generation see the comment on the declaration of class
2647 /// StackProtectorDescriptor.
2648 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
2649                                                   MachineBasicBlock *ParentBB) {
2650 
2651   // First create the loads to the guard/stack slot for the comparison.
2652   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2653   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2654   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
2655 
2656   MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo();
2657   int FI = MFI.getStackProtectorIndex();
2658 
2659   SDValue Guard;
2660   SDLoc dl = getCurSDLoc();
2661   SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
2662   const Module &M = *ParentBB->getParent()->getFunction().getParent();
2663   Align Align =
2664       DAG.getDataLayout().getPrefTypeAlign(Type::getInt8PtrTy(M.getContext()));
2665 
2666   // Generate code to load the content of the guard slot.
2667   SDValue GuardVal = DAG.getLoad(
2668       PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr,
2669       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align,
2670       MachineMemOperand::MOVolatile);
2671 
2672   if (TLI.useStackGuardXorFP())
2673     GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl);
2674 
2675   // Retrieve guard check function, nullptr if instrumentation is inlined.
2676   if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) {
2677     // The target provides a guard check function to validate the guard value.
2678     // Generate a call to that function with the content of the guard slot as
2679     // argument.
2680     FunctionType *FnTy = GuardCheckFn->getFunctionType();
2681     assert(FnTy->getNumParams() == 1 && "Invalid function signature");
2682 
2683     TargetLowering::ArgListTy Args;
2684     TargetLowering::ArgListEntry Entry;
2685     Entry.Node = GuardVal;
2686     Entry.Ty = FnTy->getParamType(0);
2687     if (GuardCheckFn->hasParamAttribute(0, Attribute::AttrKind::InReg))
2688       Entry.IsInReg = true;
2689     Args.push_back(Entry);
2690 
2691     TargetLowering::CallLoweringInfo CLI(DAG);
2692     CLI.setDebugLoc(getCurSDLoc())
2693         .setChain(DAG.getEntryNode())
2694         .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(),
2695                    getValue(GuardCheckFn), std::move(Args));
2696 
2697     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
2698     DAG.setRoot(Result.second);
2699     return;
2700   }
2701 
2702   // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD.
2703   // Otherwise, emit a volatile load to retrieve the stack guard value.
2704   SDValue Chain = DAG.getEntryNode();
2705   if (TLI.useLoadStackGuardNode()) {
2706     Guard = getLoadStackGuard(DAG, dl, Chain);
2707   } else {
2708     const Value *IRGuard = TLI.getSDagStackGuard(M);
2709     SDValue GuardPtr = getValue(IRGuard);
2710 
2711     Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr,
2712                         MachinePointerInfo(IRGuard, 0), Align,
2713                         MachineMemOperand::MOVolatile);
2714   }
2715 
2716   // Perform the comparison via a getsetcc.
2717   SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
2718                                                         *DAG.getContext(),
2719                                                         Guard.getValueType()),
2720                              Guard, GuardVal, ISD::SETNE);
2721 
2722   // If the guard/stackslot do not equal, branch to failure MBB.
2723   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2724                                MVT::Other, GuardVal.getOperand(0),
2725                                Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
2726   // Otherwise branch to success MBB.
2727   SDValue Br = DAG.getNode(ISD::BR, dl,
2728                            MVT::Other, BrCond,
2729                            DAG.getBasicBlock(SPD.getSuccessMBB()));
2730 
2731   DAG.setRoot(Br);
2732 }
2733 
2734 /// Codegen the failure basic block for a stack protector check.
2735 ///
2736 /// A failure stack protector machine basic block consists simply of a call to
2737 /// __stack_chk_fail().
2738 ///
2739 /// For a high level explanation of how this fits into the stack protector
2740 /// generation see the comment on the declaration of class
2741 /// StackProtectorDescriptor.
2742 void
2743 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
2744   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2745   TargetLowering::MakeLibCallOptions CallOptions;
2746   CallOptions.setDiscardResult(true);
2747   SDValue Chain =
2748       TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
2749                       None, CallOptions, getCurSDLoc()).second;
2750   // On PS4, the "return address" must still be within the calling function,
2751   // even if it's at the very end, so emit an explicit TRAP here.
2752   // Passing 'true' for doesNotReturn above won't generate the trap for us.
2753   if (TM.getTargetTriple().isPS4())
2754     Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain);
2755   // WebAssembly needs an unreachable instruction after a non-returning call,
2756   // because the function return type can be different from __stack_chk_fail's
2757   // return type (void).
2758   if (TM.getTargetTriple().isWasm())
2759     Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain);
2760 
2761   DAG.setRoot(Chain);
2762 }
2763 
2764 /// visitBitTestHeader - This function emits necessary code to produce value
2765 /// suitable for "bit tests"
2766 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
2767                                              MachineBasicBlock *SwitchBB) {
2768   SDLoc dl = getCurSDLoc();
2769 
2770   // Subtract the minimum value.
2771   SDValue SwitchOp = getValue(B.SValue);
2772   EVT VT = SwitchOp.getValueType();
2773   SDValue RangeSub =
2774       DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT));
2775 
2776   // Determine the type of the test operands.
2777   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2778   bool UsePtrType = false;
2779   if (!TLI.isTypeLegal(VT)) {
2780     UsePtrType = true;
2781   } else {
2782     for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
2783       if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
2784         // Switch table case range are encoded into series of masks.
2785         // Just use pointer type, it's guaranteed to fit.
2786         UsePtrType = true;
2787         break;
2788       }
2789   }
2790   SDValue Sub = RangeSub;
2791   if (UsePtrType) {
2792     VT = TLI.getPointerTy(DAG.getDataLayout());
2793     Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
2794   }
2795 
2796   B.RegVT = VT.getSimpleVT();
2797   B.Reg = FuncInfo.CreateReg(B.RegVT);
2798   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
2799 
2800   MachineBasicBlock* MBB = B.Cases[0].ThisBB;
2801 
2802   if (!B.FallthroughUnreachable)
2803     addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb);
2804   addSuccessorWithProb(SwitchBB, MBB, B.Prob);
2805   SwitchBB->normalizeSuccProbs();
2806 
2807   SDValue Root = CopyTo;
2808   if (!B.FallthroughUnreachable) {
2809     // Conditional branch to the default block.
2810     SDValue RangeCmp = DAG.getSetCC(dl,
2811         TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2812                                RangeSub.getValueType()),
2813         RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()),
2814         ISD::SETUGT);
2815 
2816     Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp,
2817                        DAG.getBasicBlock(B.Default));
2818   }
2819 
2820   // Avoid emitting unnecessary branches to the next block.
2821   if (MBB != NextBlock(SwitchBB))
2822     Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB));
2823 
2824   DAG.setRoot(Root);
2825 }
2826 
2827 /// visitBitTestCase - this function produces one "bit test"
2828 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
2829                                            MachineBasicBlock* NextMBB,
2830                                            BranchProbability BranchProbToNext,
2831                                            unsigned Reg,
2832                                            BitTestCase &B,
2833                                            MachineBasicBlock *SwitchBB) {
2834   SDLoc dl = getCurSDLoc();
2835   MVT VT = BB.RegVT;
2836   SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
2837   SDValue Cmp;
2838   unsigned PopCount = countPopulation(B.Mask);
2839   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2840   if (PopCount == 1) {
2841     // Testing for a single bit; just compare the shift count with what it
2842     // would need to be to shift a 1 bit in that position.
2843     Cmp = DAG.getSetCC(
2844         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2845         ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
2846         ISD::SETEQ);
2847   } else if (PopCount == BB.Range) {
2848     // There is only one zero bit in the range, test for it directly.
2849     Cmp = DAG.getSetCC(
2850         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2851         ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
2852         ISD::SETNE);
2853   } else {
2854     // Make desired shift
2855     SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
2856                                     DAG.getConstant(1, dl, VT), ShiftOp);
2857 
2858     // Emit bit tests and jumps
2859     SDValue AndOp = DAG.getNode(ISD::AND, dl,
2860                                 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
2861     Cmp = DAG.getSetCC(
2862         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2863         AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
2864   }
2865 
2866   // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb.
2867   addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb);
2868   // The branch probability from SwitchBB to NextMBB is BranchProbToNext.
2869   addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
2870   // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is
2871   // one as they are relative probabilities (and thus work more like weights),
2872   // and hence we need to normalize them to let the sum of them become one.
2873   SwitchBB->normalizeSuccProbs();
2874 
2875   SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
2876                               MVT::Other, getControlRoot(),
2877                               Cmp, DAG.getBasicBlock(B.TargetBB));
2878 
2879   // Avoid emitting unnecessary branches to the next block.
2880   if (NextMBB != NextBlock(SwitchBB))
2881     BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
2882                         DAG.getBasicBlock(NextMBB));
2883 
2884   DAG.setRoot(BrAnd);
2885 }
2886 
2887 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
2888   MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
2889 
2890   // Retrieve successors. Look through artificial IR level blocks like
2891   // catchswitch for successors.
2892   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2893   const BasicBlock *EHPadBB = I.getSuccessor(1);
2894 
2895   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2896   // have to do anything here to lower funclet bundles.
2897   assert(!I.hasOperandBundlesOtherThan(
2898              {LLVMContext::OB_deopt, LLVMContext::OB_gc_transition,
2899               LLVMContext::OB_gc_live, LLVMContext::OB_funclet,
2900               LLVMContext::OB_cfguardtarget,
2901               LLVMContext::OB_clang_arc_attachedcall}) &&
2902          "Cannot lower invokes with arbitrary operand bundles yet!");
2903 
2904   const Value *Callee(I.getCalledOperand());
2905   const Function *Fn = dyn_cast<Function>(Callee);
2906   if (isa<InlineAsm>(Callee))
2907     visitInlineAsm(I, EHPadBB);
2908   else if (Fn && Fn->isIntrinsic()) {
2909     switch (Fn->getIntrinsicID()) {
2910     default:
2911       llvm_unreachable("Cannot invoke this intrinsic");
2912     case Intrinsic::donothing:
2913       // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2914     case Intrinsic::seh_try_begin:
2915     case Intrinsic::seh_scope_begin:
2916     case Intrinsic::seh_try_end:
2917     case Intrinsic::seh_scope_end:
2918       break;
2919     case Intrinsic::experimental_patchpoint_void:
2920     case Intrinsic::experimental_patchpoint_i64:
2921       visitPatchpoint(I, EHPadBB);
2922       break;
2923     case Intrinsic::experimental_gc_statepoint:
2924       LowerStatepoint(cast<GCStatepointInst>(I), EHPadBB);
2925       break;
2926     case Intrinsic::wasm_rethrow: {
2927       // This is usually done in visitTargetIntrinsic, but this intrinsic is
2928       // special because it can be invoked, so we manually lower it to a DAG
2929       // node here.
2930       SmallVector<SDValue, 8> Ops;
2931       Ops.push_back(getRoot()); // inchain
2932       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2933       Ops.push_back(
2934           DAG.getTargetConstant(Intrinsic::wasm_rethrow, getCurSDLoc(),
2935                                 TLI.getPointerTy(DAG.getDataLayout())));
2936       SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain
2937       DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops));
2938       break;
2939     }
2940     }
2941   } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) {
2942     // Currently we do not lower any intrinsic calls with deopt operand bundles.
2943     // Eventually we will support lowering the @llvm.experimental.deoptimize
2944     // intrinsic, and right now there are no plans to support other intrinsics
2945     // with deopt state.
2946     LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB);
2947   } else {
2948     LowerCallTo(I, getValue(Callee), false, false, EHPadBB);
2949   }
2950 
2951   // If the value of the invoke is used outside of its defining block, make it
2952   // available as a virtual register.
2953   // We already took care of the exported value for the statepoint instruction
2954   // during call to the LowerStatepoint.
2955   if (!isa<GCStatepointInst>(I)) {
2956     CopyToExportRegsIfNeeded(&I);
2957   }
2958 
2959   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
2960   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2961   BranchProbability EHPadBBProb =
2962       BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB)
2963           : BranchProbability::getZero();
2964   findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests);
2965 
2966   // Update successor info.
2967   addSuccessorWithProb(InvokeMBB, Return);
2968   for (auto &UnwindDest : UnwindDests) {
2969     UnwindDest.first->setIsEHPad();
2970     addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
2971   }
2972   InvokeMBB->normalizeSuccProbs();
2973 
2974   // Drop into normal successor.
2975   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(),
2976                           DAG.getBasicBlock(Return)));
2977 }
2978 
2979 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) {
2980   MachineBasicBlock *CallBrMBB = FuncInfo.MBB;
2981 
2982   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2983   // have to do anything here to lower funclet bundles.
2984   assert(!I.hasOperandBundlesOtherThan(
2985              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
2986          "Cannot lower callbrs with arbitrary operand bundles yet!");
2987 
2988   assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr");
2989   visitInlineAsm(I);
2990   CopyToExportRegsIfNeeded(&I);
2991 
2992   // Retrieve successors.
2993   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()];
2994 
2995   // Update successor info.
2996   addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne());
2997   for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) {
2998     MachineBasicBlock *Target = FuncInfo.MBBMap[I.getIndirectDest(i)];
2999     addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero());
3000     Target->setIsInlineAsmBrIndirectTarget();
3001   }
3002   CallBrMBB->normalizeSuccProbs();
3003 
3004   // Drop into default successor.
3005   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
3006                           MVT::Other, getControlRoot(),
3007                           DAG.getBasicBlock(Return)));
3008 }
3009 
3010 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
3011   llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
3012 }
3013 
3014 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
3015   assert(FuncInfo.MBB->isEHPad() &&
3016          "Call to landingpad not in landing pad!");
3017 
3018   // If there aren't registers to copy the values into (e.g., during SjLj
3019   // exceptions), then don't bother to create these DAG nodes.
3020   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3021   const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn();
3022   if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
3023       TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
3024     return;
3025 
3026   // If landingpad's return type is token type, we don't create DAG nodes
3027   // for its exception pointer and selector value. The extraction of exception
3028   // pointer or selector value from token type landingpads is not currently
3029   // supported.
3030   if (LP.getType()->isTokenTy())
3031     return;
3032 
3033   SmallVector<EVT, 2> ValueVTs;
3034   SDLoc dl = getCurSDLoc();
3035   ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
3036   assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
3037 
3038   // Get the two live-in registers as SDValues. The physregs have already been
3039   // copied into virtual registers.
3040   SDValue Ops[2];
3041   if (FuncInfo.ExceptionPointerVirtReg) {
3042     Ops[0] = DAG.getZExtOrTrunc(
3043         DAG.getCopyFromReg(DAG.getEntryNode(), dl,
3044                            FuncInfo.ExceptionPointerVirtReg,
3045                            TLI.getPointerTy(DAG.getDataLayout())),
3046         dl, ValueVTs[0]);
3047   } else {
3048     Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
3049   }
3050   Ops[1] = DAG.getZExtOrTrunc(
3051       DAG.getCopyFromReg(DAG.getEntryNode(), dl,
3052                          FuncInfo.ExceptionSelectorVirtReg,
3053                          TLI.getPointerTy(DAG.getDataLayout())),
3054       dl, ValueVTs[1]);
3055 
3056   // Merge into one.
3057   SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
3058                             DAG.getVTList(ValueVTs), Ops);
3059   setValue(&LP, Res);
3060 }
3061 
3062 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
3063                                            MachineBasicBlock *Last) {
3064   // Update JTCases.
3065   for (JumpTableBlock &JTB : SL->JTCases)
3066     if (JTB.first.HeaderBB == First)
3067       JTB.first.HeaderBB = Last;
3068 
3069   // Update BitTestCases.
3070   for (BitTestBlock &BTB : SL->BitTestCases)
3071     if (BTB.Parent == First)
3072       BTB.Parent = Last;
3073 }
3074 
3075 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
3076   MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
3077 
3078   // Update machine-CFG edges with unique successors.
3079   SmallSet<BasicBlock*, 32> Done;
3080   for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
3081     BasicBlock *BB = I.getSuccessor(i);
3082     bool Inserted = Done.insert(BB).second;
3083     if (!Inserted)
3084         continue;
3085 
3086     MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
3087     addSuccessorWithProb(IndirectBrMBB, Succ);
3088   }
3089   IndirectBrMBB->normalizeSuccProbs();
3090 
3091   DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
3092                           MVT::Other, getControlRoot(),
3093                           getValue(I.getAddress())));
3094 }
3095 
3096 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
3097   if (!DAG.getTarget().Options.TrapUnreachable)
3098     return;
3099 
3100   // We may be able to ignore unreachable behind a noreturn call.
3101   if (DAG.getTarget().Options.NoTrapAfterNoreturn) {
3102     const BasicBlock &BB = *I.getParent();
3103     if (&I != &BB.front()) {
3104       BasicBlock::const_iterator PredI =
3105         std::prev(BasicBlock::const_iterator(&I));
3106       if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) {
3107         if (Call->doesNotReturn())
3108           return;
3109       }
3110     }
3111   }
3112 
3113   DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
3114 }
3115 
3116 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) {
3117   SDNodeFlags Flags;
3118   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3119     Flags.copyFMF(*FPOp);
3120 
3121   SDValue Op = getValue(I.getOperand(0));
3122   SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(),
3123                                     Op, Flags);
3124   setValue(&I, UnNodeValue);
3125 }
3126 
3127 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) {
3128   SDNodeFlags Flags;
3129   if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) {
3130     Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap());
3131     Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap());
3132   }
3133   if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I))
3134     Flags.setExact(ExactOp->isExact());
3135   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3136     Flags.copyFMF(*FPOp);
3137 
3138   SDValue Op1 = getValue(I.getOperand(0));
3139   SDValue Op2 = getValue(I.getOperand(1));
3140   SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(),
3141                                      Op1, Op2, Flags);
3142   setValue(&I, BinNodeValue);
3143 }
3144 
3145 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
3146   SDValue Op1 = getValue(I.getOperand(0));
3147   SDValue Op2 = getValue(I.getOperand(1));
3148 
3149   EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
3150       Op1.getValueType(), DAG.getDataLayout());
3151 
3152   // Coerce the shift amount to the right type if we can. This exposes the
3153   // truncate or zext to optimization early.
3154   if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
3155     assert(ShiftTy.getSizeInBits() >= Log2_32_Ceil(Op1.getValueSizeInBits()) &&
3156            "Unexpected shift type");
3157     Op2 = DAG.getZExtOrTrunc(Op2, getCurSDLoc(), ShiftTy);
3158   }
3159 
3160   bool nuw = false;
3161   bool nsw = false;
3162   bool exact = false;
3163 
3164   if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
3165 
3166     if (const OverflowingBinaryOperator *OFBinOp =
3167             dyn_cast<const OverflowingBinaryOperator>(&I)) {
3168       nuw = OFBinOp->hasNoUnsignedWrap();
3169       nsw = OFBinOp->hasNoSignedWrap();
3170     }
3171     if (const PossiblyExactOperator *ExactOp =
3172             dyn_cast<const PossiblyExactOperator>(&I))
3173       exact = ExactOp->isExact();
3174   }
3175   SDNodeFlags Flags;
3176   Flags.setExact(exact);
3177   Flags.setNoSignedWrap(nsw);
3178   Flags.setNoUnsignedWrap(nuw);
3179   SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
3180                             Flags);
3181   setValue(&I, Res);
3182 }
3183 
3184 void SelectionDAGBuilder::visitSDiv(const User &I) {
3185   SDValue Op1 = getValue(I.getOperand(0));
3186   SDValue Op2 = getValue(I.getOperand(1));
3187 
3188   SDNodeFlags Flags;
3189   Flags.setExact(isa<PossiblyExactOperator>(&I) &&
3190                  cast<PossiblyExactOperator>(&I)->isExact());
3191   setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
3192                            Op2, Flags));
3193 }
3194 
3195 void SelectionDAGBuilder::visitICmp(const User &I) {
3196   ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
3197   if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
3198     predicate = IC->getPredicate();
3199   else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
3200     predicate = ICmpInst::Predicate(IC->getPredicate());
3201   SDValue Op1 = getValue(I.getOperand(0));
3202   SDValue Op2 = getValue(I.getOperand(1));
3203   ISD::CondCode Opcode = getICmpCondCode(predicate);
3204 
3205   auto &TLI = DAG.getTargetLoweringInfo();
3206   EVT MemVT =
3207       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3208 
3209   // If a pointer's DAG type is larger than its memory type then the DAG values
3210   // are zero-extended. This breaks signed comparisons so truncate back to the
3211   // underlying type before doing the compare.
3212   if (Op1.getValueType() != MemVT) {
3213     Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT);
3214     Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT);
3215   }
3216 
3217   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3218                                                         I.getType());
3219   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
3220 }
3221 
3222 void SelectionDAGBuilder::visitFCmp(const User &I) {
3223   FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
3224   if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
3225     predicate = FC->getPredicate();
3226   else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
3227     predicate = FCmpInst::Predicate(FC->getPredicate());
3228   SDValue Op1 = getValue(I.getOperand(0));
3229   SDValue Op2 = getValue(I.getOperand(1));
3230 
3231   ISD::CondCode Condition = getFCmpCondCode(predicate);
3232   auto *FPMO = cast<FPMathOperator>(&I);
3233   if (FPMO->hasNoNaNs() || TM.Options.NoNaNsFPMath)
3234     Condition = getFCmpCodeWithoutNaN(Condition);
3235 
3236   SDNodeFlags Flags;
3237   Flags.copyFMF(*FPMO);
3238   SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
3239 
3240   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3241                                                         I.getType());
3242   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
3243 }
3244 
3245 // Check if the condition of the select has one use or two users that are both
3246 // selects with the same condition.
3247 static bool hasOnlySelectUsers(const Value *Cond) {
3248   return llvm::all_of(Cond->users(), [](const Value *V) {
3249     return isa<SelectInst>(V);
3250   });
3251 }
3252 
3253 void SelectionDAGBuilder::visitSelect(const User &I) {
3254   SmallVector<EVT, 4> ValueVTs;
3255   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
3256                   ValueVTs);
3257   unsigned NumValues = ValueVTs.size();
3258   if (NumValues == 0) return;
3259 
3260   SmallVector<SDValue, 4> Values(NumValues);
3261   SDValue Cond     = getValue(I.getOperand(0));
3262   SDValue LHSVal   = getValue(I.getOperand(1));
3263   SDValue RHSVal   = getValue(I.getOperand(2));
3264   SmallVector<SDValue, 1> BaseOps(1, Cond);
3265   ISD::NodeType OpCode =
3266       Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT;
3267 
3268   bool IsUnaryAbs = false;
3269   bool Negate = false;
3270 
3271   SDNodeFlags Flags;
3272   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3273     Flags.copyFMF(*FPOp);
3274 
3275   // Min/max matching is only viable if all output VTs are the same.
3276   if (is_splat(ValueVTs)) {
3277     EVT VT = ValueVTs[0];
3278     LLVMContext &Ctx = *DAG.getContext();
3279     auto &TLI = DAG.getTargetLoweringInfo();
3280 
3281     // We care about the legality of the operation after it has been type
3282     // legalized.
3283     while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal)
3284       VT = TLI.getTypeToTransformTo(Ctx, VT);
3285 
3286     // If the vselect is legal, assume we want to leave this as a vector setcc +
3287     // vselect. Otherwise, if this is going to be scalarized, we want to see if
3288     // min/max is legal on the scalar type.
3289     bool UseScalarMinMax = VT.isVector() &&
3290       !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT);
3291 
3292     Value *LHS, *RHS;
3293     auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
3294     ISD::NodeType Opc = ISD::DELETED_NODE;
3295     switch (SPR.Flavor) {
3296     case SPF_UMAX:    Opc = ISD::UMAX; break;
3297     case SPF_UMIN:    Opc = ISD::UMIN; break;
3298     case SPF_SMAX:    Opc = ISD::SMAX; break;
3299     case SPF_SMIN:    Opc = ISD::SMIN; break;
3300     case SPF_FMINNUM:
3301       switch (SPR.NaNBehavior) {
3302       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3303       case SPNB_RETURNS_NAN:   Opc = ISD::FMINIMUM; break;
3304       case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
3305       case SPNB_RETURNS_ANY: {
3306         if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT))
3307           Opc = ISD::FMINNUM;
3308         else if (TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT))
3309           Opc = ISD::FMINIMUM;
3310         else if (UseScalarMinMax)
3311           Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ?
3312             ISD::FMINNUM : ISD::FMINIMUM;
3313         break;
3314       }
3315       }
3316       break;
3317     case SPF_FMAXNUM:
3318       switch (SPR.NaNBehavior) {
3319       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3320       case SPNB_RETURNS_NAN:   Opc = ISD::FMAXIMUM; break;
3321       case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
3322       case SPNB_RETURNS_ANY:
3323 
3324         if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT))
3325           Opc = ISD::FMAXNUM;
3326         else if (TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT))
3327           Opc = ISD::FMAXIMUM;
3328         else if (UseScalarMinMax)
3329           Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ?
3330             ISD::FMAXNUM : ISD::FMAXIMUM;
3331         break;
3332       }
3333       break;
3334     case SPF_NABS:
3335       Negate = true;
3336       LLVM_FALLTHROUGH;
3337     case SPF_ABS:
3338       IsUnaryAbs = true;
3339       Opc = ISD::ABS;
3340       break;
3341     default: break;
3342     }
3343 
3344     if (!IsUnaryAbs && Opc != ISD::DELETED_NODE &&
3345         (TLI.isOperationLegalOrCustom(Opc, VT) ||
3346          (UseScalarMinMax &&
3347           TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) &&
3348         // If the underlying comparison instruction is used by any other
3349         // instruction, the consumed instructions won't be destroyed, so it is
3350         // not profitable to convert to a min/max.
3351         hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) {
3352       OpCode = Opc;
3353       LHSVal = getValue(LHS);
3354       RHSVal = getValue(RHS);
3355       BaseOps.clear();
3356     }
3357 
3358     if (IsUnaryAbs) {
3359       OpCode = Opc;
3360       LHSVal = getValue(LHS);
3361       BaseOps.clear();
3362     }
3363   }
3364 
3365   if (IsUnaryAbs) {
3366     for (unsigned i = 0; i != NumValues; ++i) {
3367       SDLoc dl = getCurSDLoc();
3368       EVT VT = LHSVal.getNode()->getValueType(LHSVal.getResNo() + i);
3369       Values[i] =
3370           DAG.getNode(OpCode, dl, VT, LHSVal.getValue(LHSVal.getResNo() + i));
3371       if (Negate)
3372         Values[i] = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, dl, VT),
3373                                 Values[i]);
3374     }
3375   } else {
3376     for (unsigned i = 0; i != NumValues; ++i) {
3377       SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
3378       Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
3379       Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
3380       Values[i] = DAG.getNode(
3381           OpCode, getCurSDLoc(),
3382           LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops, Flags);
3383     }
3384   }
3385 
3386   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3387                            DAG.getVTList(ValueVTs), Values));
3388 }
3389 
3390 void SelectionDAGBuilder::visitTrunc(const User &I) {
3391   // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
3392   SDValue N = getValue(I.getOperand(0));
3393   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3394                                                         I.getType());
3395   setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
3396 }
3397 
3398 void SelectionDAGBuilder::visitZExt(const User &I) {
3399   // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3400   // ZExt also can't be a cast to bool for same reason. So, nothing much to do
3401   SDValue N = getValue(I.getOperand(0));
3402   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3403                                                         I.getType());
3404   setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
3405 }
3406 
3407 void SelectionDAGBuilder::visitSExt(const User &I) {
3408   // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3409   // SExt also can't be a cast to bool for same reason. So, nothing much to do
3410   SDValue N = getValue(I.getOperand(0));
3411   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3412                                                         I.getType());
3413   setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
3414 }
3415 
3416 void SelectionDAGBuilder::visitFPTrunc(const User &I) {
3417   // FPTrunc is never a no-op cast, no need to check
3418   SDValue N = getValue(I.getOperand(0));
3419   SDLoc dl = getCurSDLoc();
3420   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3421   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3422   setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
3423                            DAG.getTargetConstant(
3424                                0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
3425 }
3426 
3427 void SelectionDAGBuilder::visitFPExt(const User &I) {
3428   // FPExt is never a no-op cast, no need to check
3429   SDValue N = getValue(I.getOperand(0));
3430   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3431                                                         I.getType());
3432   setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
3433 }
3434 
3435 void SelectionDAGBuilder::visitFPToUI(const User &I) {
3436   // FPToUI is never a no-op cast, no need to check
3437   SDValue N = getValue(I.getOperand(0));
3438   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3439                                                         I.getType());
3440   setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
3441 }
3442 
3443 void SelectionDAGBuilder::visitFPToSI(const User &I) {
3444   // FPToSI is never a no-op cast, no need to check
3445   SDValue N = getValue(I.getOperand(0));
3446   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3447                                                         I.getType());
3448   setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
3449 }
3450 
3451 void SelectionDAGBuilder::visitUIToFP(const User &I) {
3452   // UIToFP is never a no-op cast, no need to check
3453   SDValue N = getValue(I.getOperand(0));
3454   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3455                                                         I.getType());
3456   setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
3457 }
3458 
3459 void SelectionDAGBuilder::visitSIToFP(const User &I) {
3460   // SIToFP is never a no-op cast, no need to check
3461   SDValue N = getValue(I.getOperand(0));
3462   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3463                                                         I.getType());
3464   setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
3465 }
3466 
3467 void SelectionDAGBuilder::visitPtrToInt(const User &I) {
3468   // What to do depends on the size of the integer and the size of the pointer.
3469   // We can either truncate, zero extend, or no-op, accordingly.
3470   SDValue N = getValue(I.getOperand(0));
3471   auto &TLI = DAG.getTargetLoweringInfo();
3472   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3473                                                         I.getType());
3474   EVT PtrMemVT =
3475       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3476   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3477   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT);
3478   setValue(&I, N);
3479 }
3480 
3481 void SelectionDAGBuilder::visitIntToPtr(const User &I) {
3482   // What to do depends on the size of the integer and the size of the pointer.
3483   // We can either truncate, zero extend, or no-op, accordingly.
3484   SDValue N = getValue(I.getOperand(0));
3485   auto &TLI = DAG.getTargetLoweringInfo();
3486   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3487   EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
3488   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3489   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT);
3490   setValue(&I, N);
3491 }
3492 
3493 void SelectionDAGBuilder::visitBitCast(const User &I) {
3494   SDValue N = getValue(I.getOperand(0));
3495   SDLoc dl = getCurSDLoc();
3496   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3497                                                         I.getType());
3498 
3499   // BitCast assures us that source and destination are the same size so this is
3500   // either a BITCAST or a no-op.
3501   if (DestVT != N.getValueType())
3502     setValue(&I, DAG.getNode(ISD::BITCAST, dl,
3503                              DestVT, N)); // convert types.
3504   // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3505   // might fold any kind of constant expression to an integer constant and that
3506   // is not what we are looking for. Only recognize a bitcast of a genuine
3507   // constant integer as an opaque constant.
3508   else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3509     setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
3510                                  /*isOpaque*/true));
3511   else
3512     setValue(&I, N);            // noop cast.
3513 }
3514 
3515 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3516   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3517   const Value *SV = I.getOperand(0);
3518   SDValue N = getValue(SV);
3519   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3520 
3521   unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3522   unsigned DestAS = I.getType()->getPointerAddressSpace();
3523 
3524   if (!TM.isNoopAddrSpaceCast(SrcAS, DestAS))
3525     N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3526 
3527   setValue(&I, N);
3528 }
3529 
3530 void SelectionDAGBuilder::visitInsertElement(const User &I) {
3531   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3532   SDValue InVec = getValue(I.getOperand(0));
3533   SDValue InVal = getValue(I.getOperand(1));
3534   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
3535                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3536   setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3537                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3538                            InVec, InVal, InIdx));
3539 }
3540 
3541 void SelectionDAGBuilder::visitExtractElement(const User &I) {
3542   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3543   SDValue InVec = getValue(I.getOperand(0));
3544   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
3545                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3546   setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3547                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3548                            InVec, InIdx));
3549 }
3550 
3551 void SelectionDAGBuilder::visitShuffleVector(const User &I) {
3552   SDValue Src1 = getValue(I.getOperand(0));
3553   SDValue Src2 = getValue(I.getOperand(1));
3554   ArrayRef<int> Mask;
3555   if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I))
3556     Mask = SVI->getShuffleMask();
3557   else
3558     Mask = cast<ConstantExpr>(I).getShuffleMask();
3559   SDLoc DL = getCurSDLoc();
3560   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3561   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3562   EVT SrcVT = Src1.getValueType();
3563 
3564   if (all_of(Mask, [](int Elem) { return Elem == 0; }) &&
3565       VT.isScalableVector()) {
3566     // Canonical splat form of first element of first input vector.
3567     SDValue FirstElt =
3568         DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1,
3569                     DAG.getVectorIdxConstant(0, DL));
3570     setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt));
3571     return;
3572   }
3573 
3574   // For now, we only handle splats for scalable vectors.
3575   // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation
3576   // for targets that support a SPLAT_VECTOR for non-scalable vector types.
3577   assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle");
3578 
3579   unsigned SrcNumElts = SrcVT.getVectorNumElements();
3580   unsigned MaskNumElts = Mask.size();
3581 
3582   if (SrcNumElts == MaskNumElts) {
3583     setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask));
3584     return;
3585   }
3586 
3587   // Normalize the shuffle vector since mask and vector length don't match.
3588   if (SrcNumElts < MaskNumElts) {
3589     // Mask is longer than the source vectors. We can use concatenate vector to
3590     // make the mask and vectors lengths match.
3591 
3592     if (MaskNumElts % SrcNumElts == 0) {
3593       // Mask length is a multiple of the source vector length.
3594       // Check if the shuffle is some kind of concatenation of the input
3595       // vectors.
3596       unsigned NumConcat = MaskNumElts / SrcNumElts;
3597       bool IsConcat = true;
3598       SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
3599       for (unsigned i = 0; i != MaskNumElts; ++i) {
3600         int Idx = Mask[i];
3601         if (Idx < 0)
3602           continue;
3603         // Ensure the indices in each SrcVT sized piece are sequential and that
3604         // the same source is used for the whole piece.
3605         if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
3606             (ConcatSrcs[i / SrcNumElts] >= 0 &&
3607              ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) {
3608           IsConcat = false;
3609           break;
3610         }
3611         // Remember which source this index came from.
3612         ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
3613       }
3614 
3615       // The shuffle is concatenating multiple vectors together. Just emit
3616       // a CONCAT_VECTORS operation.
3617       if (IsConcat) {
3618         SmallVector<SDValue, 8> ConcatOps;
3619         for (auto Src : ConcatSrcs) {
3620           if (Src < 0)
3621             ConcatOps.push_back(DAG.getUNDEF(SrcVT));
3622           else if (Src == 0)
3623             ConcatOps.push_back(Src1);
3624           else
3625             ConcatOps.push_back(Src2);
3626         }
3627         setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps));
3628         return;
3629       }
3630     }
3631 
3632     unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
3633     unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
3634     EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
3635                                     PaddedMaskNumElts);
3636 
3637     // Pad both vectors with undefs to make them the same length as the mask.
3638     SDValue UndefVal = DAG.getUNDEF(SrcVT);
3639 
3640     SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3641     SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
3642     MOps1[0] = Src1;
3643     MOps2[0] = Src2;
3644 
3645     Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1);
3646     Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2);
3647 
3648     // Readjust mask for new input vector length.
3649     SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
3650     for (unsigned i = 0; i != MaskNumElts; ++i) {
3651       int Idx = Mask[i];
3652       if (Idx >= (int)SrcNumElts)
3653         Idx -= SrcNumElts - PaddedMaskNumElts;
3654       MappedOps[i] = Idx;
3655     }
3656 
3657     SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps);
3658 
3659     // If the concatenated vector was padded, extract a subvector with the
3660     // correct number of elements.
3661     if (MaskNumElts != PaddedMaskNumElts)
3662       Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result,
3663                            DAG.getVectorIdxConstant(0, DL));
3664 
3665     setValue(&I, Result);
3666     return;
3667   }
3668 
3669   if (SrcNumElts > MaskNumElts) {
3670     // Analyze the access pattern of the vector to see if we can extract
3671     // two subvectors and do the shuffle.
3672     int StartIdx[2] = { -1, -1 };  // StartIdx to extract from
3673     bool CanExtract = true;
3674     for (int Idx : Mask) {
3675       unsigned Input = 0;
3676       if (Idx < 0)
3677         continue;
3678 
3679       if (Idx >= (int)SrcNumElts) {
3680         Input = 1;
3681         Idx -= SrcNumElts;
3682       }
3683 
3684       // If all the indices come from the same MaskNumElts sized portion of
3685       // the sources we can use extract. Also make sure the extract wouldn't
3686       // extract past the end of the source.
3687       int NewStartIdx = alignDown(Idx, MaskNumElts);
3688       if (NewStartIdx + MaskNumElts > SrcNumElts ||
3689           (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
3690         CanExtract = false;
3691       // Make sure we always update StartIdx as we use it to track if all
3692       // elements are undef.
3693       StartIdx[Input] = NewStartIdx;
3694     }
3695 
3696     if (StartIdx[0] < 0 && StartIdx[1] < 0) {
3697       setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
3698       return;
3699     }
3700     if (CanExtract) {
3701       // Extract appropriate subvector and generate a vector shuffle
3702       for (unsigned Input = 0; Input < 2; ++Input) {
3703         SDValue &Src = Input == 0 ? Src1 : Src2;
3704         if (StartIdx[Input] < 0)
3705           Src = DAG.getUNDEF(VT);
3706         else {
3707           Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src,
3708                             DAG.getVectorIdxConstant(StartIdx[Input], DL));
3709         }
3710       }
3711 
3712       // Calculate new mask.
3713       SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end());
3714       for (int &Idx : MappedOps) {
3715         if (Idx >= (int)SrcNumElts)
3716           Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3717         else if (Idx >= 0)
3718           Idx -= StartIdx[0];
3719       }
3720 
3721       setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps));
3722       return;
3723     }
3724   }
3725 
3726   // We can't use either concat vectors or extract subvectors so fall back to
3727   // replacing the shuffle with extract and build vector.
3728   // to insert and build vector.
3729   EVT EltVT = VT.getVectorElementType();
3730   SmallVector<SDValue,8> Ops;
3731   for (int Idx : Mask) {
3732     SDValue Res;
3733 
3734     if (Idx < 0) {
3735       Res = DAG.getUNDEF(EltVT);
3736     } else {
3737       SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3738       if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
3739 
3740       Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src,
3741                         DAG.getVectorIdxConstant(Idx, DL));
3742     }
3743 
3744     Ops.push_back(Res);
3745   }
3746 
3747   setValue(&I, DAG.getBuildVector(VT, DL, Ops));
3748 }
3749 
3750 void SelectionDAGBuilder::visitInsertValue(const User &I) {
3751   ArrayRef<unsigned> Indices;
3752   if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I))
3753     Indices = IV->getIndices();
3754   else
3755     Indices = cast<ConstantExpr>(&I)->getIndices();
3756 
3757   const Value *Op0 = I.getOperand(0);
3758   const Value *Op1 = I.getOperand(1);
3759   Type *AggTy = I.getType();
3760   Type *ValTy = Op1->getType();
3761   bool IntoUndef = isa<UndefValue>(Op0);
3762   bool FromUndef = isa<UndefValue>(Op1);
3763 
3764   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3765 
3766   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3767   SmallVector<EVT, 4> AggValueVTs;
3768   ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
3769   SmallVector<EVT, 4> ValValueVTs;
3770   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3771 
3772   unsigned NumAggValues = AggValueVTs.size();
3773   unsigned NumValValues = ValValueVTs.size();
3774   SmallVector<SDValue, 4> Values(NumAggValues);
3775 
3776   // Ignore an insertvalue that produces an empty object
3777   if (!NumAggValues) {
3778     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3779     return;
3780   }
3781 
3782   SDValue Agg = getValue(Op0);
3783   unsigned i = 0;
3784   // Copy the beginning value(s) from the original aggregate.
3785   for (; i != LinearIndex; ++i)
3786     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3787                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3788   // Copy values from the inserted value(s).
3789   if (NumValValues) {
3790     SDValue Val = getValue(Op1);
3791     for (; i != LinearIndex + NumValValues; ++i)
3792       Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3793                   SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3794   }
3795   // Copy remaining value(s) from the original aggregate.
3796   for (; i != NumAggValues; ++i)
3797     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3798                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3799 
3800   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3801                            DAG.getVTList(AggValueVTs), Values));
3802 }
3803 
3804 void SelectionDAGBuilder::visitExtractValue(const User &I) {
3805   ArrayRef<unsigned> Indices;
3806   if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I))
3807     Indices = EV->getIndices();
3808   else
3809     Indices = cast<ConstantExpr>(&I)->getIndices();
3810 
3811   const Value *Op0 = I.getOperand(0);
3812   Type *AggTy = Op0->getType();
3813   Type *ValTy = I.getType();
3814   bool OutOfUndef = isa<UndefValue>(Op0);
3815 
3816   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3817 
3818   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3819   SmallVector<EVT, 4> ValValueVTs;
3820   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3821 
3822   unsigned NumValValues = ValValueVTs.size();
3823 
3824   // Ignore a extractvalue that produces an empty object
3825   if (!NumValValues) {
3826     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3827     return;
3828   }
3829 
3830   SmallVector<SDValue, 4> Values(NumValValues);
3831 
3832   SDValue Agg = getValue(Op0);
3833   // Copy out the selected value(s).
3834   for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3835     Values[i - LinearIndex] =
3836       OutOfUndef ?
3837         DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
3838         SDValue(Agg.getNode(), Agg.getResNo() + i);
3839 
3840   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3841                            DAG.getVTList(ValValueVTs), Values));
3842 }
3843 
3844 void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
3845   Value *Op0 = I.getOperand(0);
3846   // Note that the pointer operand may be a vector of pointers. Take the scalar
3847   // element which holds a pointer.
3848   unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace();
3849   SDValue N = getValue(Op0);
3850   SDLoc dl = getCurSDLoc();
3851   auto &TLI = DAG.getTargetLoweringInfo();
3852 
3853   // Normalize Vector GEP - all scalar operands should be converted to the
3854   // splat vector.
3855   bool IsVectorGEP = I.getType()->isVectorTy();
3856   ElementCount VectorElementCount =
3857       IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount()
3858                   : ElementCount::getFixed(0);
3859 
3860   if (IsVectorGEP && !N.getValueType().isVector()) {
3861     LLVMContext &Context = *DAG.getContext();
3862     EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount);
3863     if (VectorElementCount.isScalable())
3864       N = DAG.getSplatVector(VT, dl, N);
3865     else
3866       N = DAG.getSplatBuildVector(VT, dl, N);
3867   }
3868 
3869   for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I);
3870        GTI != E; ++GTI) {
3871     const Value *Idx = GTI.getOperand();
3872     if (StructType *StTy = GTI.getStructTypeOrNull()) {
3873       unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
3874       if (Field) {
3875         // N = N + Offset
3876         uint64_t Offset =
3877             DAG.getDataLayout().getStructLayout(StTy)->getElementOffset(Field);
3878 
3879         // In an inbounds GEP with an offset that is nonnegative even when
3880         // interpreted as signed, assume there is no unsigned overflow.
3881         SDNodeFlags Flags;
3882         if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds())
3883           Flags.setNoUnsignedWrap(true);
3884 
3885         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
3886                         DAG.getConstant(Offset, dl, N.getValueType()), Flags);
3887       }
3888     } else {
3889       // IdxSize is the width of the arithmetic according to IR semantics.
3890       // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth
3891       // (and fix up the result later).
3892       unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS);
3893       MVT IdxTy = MVT::getIntegerVT(IdxSize);
3894       TypeSize ElementSize =
3895           DAG.getDataLayout().getTypeAllocSize(GTI.getIndexedType());
3896       // We intentionally mask away the high bits here; ElementSize may not
3897       // fit in IdxTy.
3898       APInt ElementMul(IdxSize, ElementSize.getKnownMinSize());
3899       bool ElementScalable = ElementSize.isScalable();
3900 
3901       // If this is a scalar constant or a splat vector of constants,
3902       // handle it quickly.
3903       const auto *C = dyn_cast<Constant>(Idx);
3904       if (C && isa<VectorType>(C->getType()))
3905         C = C->getSplatValue();
3906 
3907       const auto *CI = dyn_cast_or_null<ConstantInt>(C);
3908       if (CI && CI->isZero())
3909         continue;
3910       if (CI && !ElementScalable) {
3911         APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize);
3912         LLVMContext &Context = *DAG.getContext();
3913         SDValue OffsVal;
3914         if (IsVectorGEP)
3915           OffsVal = DAG.getConstant(
3916               Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount));
3917         else
3918           OffsVal = DAG.getConstant(Offs, dl, IdxTy);
3919 
3920         // In an inbounds GEP with an offset that is nonnegative even when
3921         // interpreted as signed, assume there is no unsigned overflow.
3922         SDNodeFlags Flags;
3923         if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds())
3924           Flags.setNoUnsignedWrap(true);
3925 
3926         OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType());
3927 
3928         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags);
3929         continue;
3930       }
3931 
3932       // N = N + Idx * ElementMul;
3933       SDValue IdxN = getValue(Idx);
3934 
3935       if (!IdxN.getValueType().isVector() && IsVectorGEP) {
3936         EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(),
3937                                   VectorElementCount);
3938         if (VectorElementCount.isScalable())
3939           IdxN = DAG.getSplatVector(VT, dl, IdxN);
3940         else
3941           IdxN = DAG.getSplatBuildVector(VT, dl, IdxN);
3942       }
3943 
3944       // If the index is smaller or larger than intptr_t, truncate or extend
3945       // it.
3946       IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
3947 
3948       if (ElementScalable) {
3949         EVT VScaleTy = N.getValueType().getScalarType();
3950         SDValue VScale = DAG.getNode(
3951             ISD::VSCALE, dl, VScaleTy,
3952             DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy));
3953         if (IsVectorGEP)
3954           VScale = DAG.getSplatVector(N.getValueType(), dl, VScale);
3955         IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale);
3956       } else {
3957         // If this is a multiply by a power of two, turn it into a shl
3958         // immediately.  This is a very common case.
3959         if (ElementMul != 1) {
3960           if (ElementMul.isPowerOf2()) {
3961             unsigned Amt = ElementMul.logBase2();
3962             IdxN = DAG.getNode(ISD::SHL, dl,
3963                                N.getValueType(), IdxN,
3964                                DAG.getConstant(Amt, dl, IdxN.getValueType()));
3965           } else {
3966             SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl,
3967                                             IdxN.getValueType());
3968             IdxN = DAG.getNode(ISD::MUL, dl,
3969                                N.getValueType(), IdxN, Scale);
3970           }
3971         }
3972       }
3973 
3974       N = DAG.getNode(ISD::ADD, dl,
3975                       N.getValueType(), N, IdxN);
3976     }
3977   }
3978 
3979   MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS);
3980   MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS);
3981   if (IsVectorGEP) {
3982     PtrTy = MVT::getVectorVT(PtrTy, VectorElementCount);
3983     PtrMemTy = MVT::getVectorVT(PtrMemTy, VectorElementCount);
3984   }
3985 
3986   if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds())
3987     N = DAG.getPtrExtendInReg(N, dl, PtrMemTy);
3988 
3989   setValue(&I, N);
3990 }
3991 
3992 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
3993   // If this is a fixed sized alloca in the entry block of the function,
3994   // allocate it statically on the stack.
3995   if (FuncInfo.StaticAllocaMap.count(&I))
3996     return;   // getValue will auto-populate this.
3997 
3998   SDLoc dl = getCurSDLoc();
3999   Type *Ty = I.getAllocatedType();
4000   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4001   auto &DL = DAG.getDataLayout();
4002   TypeSize TySize = DL.getTypeAllocSize(Ty);
4003   MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign());
4004 
4005   SDValue AllocSize = getValue(I.getArraySize());
4006 
4007   EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace());
4008   if (AllocSize.getValueType() != IntPtr)
4009     AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
4010 
4011   if (TySize.isScalable())
4012     AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize,
4013                             DAG.getVScale(dl, IntPtr,
4014                                           APInt(IntPtr.getScalarSizeInBits(),
4015                                                 TySize.getKnownMinValue())));
4016   else
4017     AllocSize =
4018         DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize,
4019                     DAG.getConstant(TySize.getFixedValue(), dl, IntPtr));
4020 
4021   // Handle alignment.  If the requested alignment is less than or equal to
4022   // the stack alignment, ignore it.  If the size is greater than or equal to
4023   // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
4024   Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign();
4025   if (*Alignment <= StackAlign)
4026     Alignment = None;
4027 
4028   const uint64_t StackAlignMask = StackAlign.value() - 1U;
4029   // Round the size of the allocation up to the stack alignment size
4030   // by add SA-1 to the size. This doesn't overflow because we're computing
4031   // an address inside an alloca.
4032   SDNodeFlags Flags;
4033   Flags.setNoUnsignedWrap(true);
4034   AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize,
4035                           DAG.getConstant(StackAlignMask, dl, IntPtr), Flags);
4036 
4037   // Mask out the low bits for alignment purposes.
4038   AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize,
4039                           DAG.getConstant(~StackAlignMask, dl, IntPtr));
4040 
4041   SDValue Ops[] = {
4042       getRoot(), AllocSize,
4043       DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)};
4044   SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
4045   SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
4046   setValue(&I, DSA);
4047   DAG.setRoot(DSA.getValue(1));
4048 
4049   assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects());
4050 }
4051 
4052 void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
4053   if (I.isAtomic())
4054     return visitAtomicLoad(I);
4055 
4056   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4057   const Value *SV = I.getOperand(0);
4058   if (TLI.supportSwiftError()) {
4059     // Swifterror values can come from either a function parameter with
4060     // swifterror attribute or an alloca with swifterror attribute.
4061     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
4062       if (Arg->hasSwiftErrorAttr())
4063         return visitLoadFromSwiftError(I);
4064     }
4065 
4066     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
4067       if (Alloca->isSwiftError())
4068         return visitLoadFromSwiftError(I);
4069     }
4070   }
4071 
4072   SDValue Ptr = getValue(SV);
4073 
4074   Type *Ty = I.getType();
4075   Align Alignment = I.getAlign();
4076 
4077   AAMDNodes AAInfo = I.getAAMetadata();
4078   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4079 
4080   SmallVector<EVT, 4> ValueVTs, MemVTs;
4081   SmallVector<uint64_t, 4> Offsets;
4082   ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets);
4083   unsigned NumValues = ValueVTs.size();
4084   if (NumValues == 0)
4085     return;
4086 
4087   bool isVolatile = I.isVolatile();
4088 
4089   SDValue Root;
4090   bool ConstantMemory = false;
4091   if (isVolatile)
4092     // Serialize volatile loads with other side effects.
4093     Root = getRoot();
4094   else if (NumValues > MaxParallelChains)
4095     Root = getMemoryRoot();
4096   else if (AA &&
4097            AA->pointsToConstantMemory(MemoryLocation(
4098                SV,
4099                LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4100                AAInfo))) {
4101     // Do not serialize (non-volatile) loads of constant memory with anything.
4102     Root = DAG.getEntryNode();
4103     ConstantMemory = true;
4104   } else {
4105     // Do not serialize non-volatile loads against each other.
4106     Root = DAG.getRoot();
4107   }
4108 
4109   SDLoc dl = getCurSDLoc();
4110 
4111   if (isVolatile)
4112     Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
4113 
4114   // An aggregate load cannot wrap around the address space, so offsets to its
4115   // parts don't wrap either.
4116   SDNodeFlags Flags;
4117   Flags.setNoUnsignedWrap(true);
4118 
4119   SmallVector<SDValue, 4> Values(NumValues);
4120   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4121   EVT PtrVT = Ptr.getValueType();
4122 
4123   MachineMemOperand::Flags MMOFlags
4124     = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout());
4125 
4126   unsigned ChainI = 0;
4127   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4128     // Serializing loads here may result in excessive register pressure, and
4129     // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
4130     // could recover a bit by hoisting nodes upward in the chain by recognizing
4131     // they are side-effect free or do not alias. The optimizer should really
4132     // avoid this case by converting large object/array copies to llvm.memcpy
4133     // (MaxParallelChains should always remain as failsafe).
4134     if (ChainI == MaxParallelChains) {
4135       assert(PendingLoads.empty() && "PendingLoads must be serialized first");
4136       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4137                                   makeArrayRef(Chains.data(), ChainI));
4138       Root = Chain;
4139       ChainI = 0;
4140     }
4141     SDValue A = DAG.getNode(ISD::ADD, dl,
4142                             PtrVT, Ptr,
4143                             DAG.getConstant(Offsets[i], dl, PtrVT),
4144                             Flags);
4145 
4146     SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A,
4147                             MachinePointerInfo(SV, Offsets[i]), Alignment,
4148                             MMOFlags, AAInfo, Ranges);
4149     Chains[ChainI] = L.getValue(1);
4150 
4151     if (MemVTs[i] != ValueVTs[i])
4152       L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]);
4153 
4154     Values[i] = L;
4155   }
4156 
4157   if (!ConstantMemory) {
4158     SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4159                                 makeArrayRef(Chains.data(), ChainI));
4160     if (isVolatile)
4161       DAG.setRoot(Chain);
4162     else
4163       PendingLoads.push_back(Chain);
4164   }
4165 
4166   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
4167                            DAG.getVTList(ValueVTs), Values));
4168 }
4169 
4170 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) {
4171   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4172          "call visitStoreToSwiftError when backend supports swifterror");
4173 
4174   SmallVector<EVT, 4> ValueVTs;
4175   SmallVector<uint64_t, 4> Offsets;
4176   const Value *SrcV = I.getOperand(0);
4177   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4178                   SrcV->getType(), ValueVTs, &Offsets);
4179   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4180          "expect a single EVT for swifterror");
4181 
4182   SDValue Src = getValue(SrcV);
4183   // Create a virtual register, then update the virtual register.
4184   Register VReg =
4185       SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand());
4186   // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue
4187   // Chain can be getRoot or getControlRoot.
4188   SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg,
4189                                       SDValue(Src.getNode(), Src.getResNo()));
4190   DAG.setRoot(CopyNode);
4191 }
4192 
4193 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) {
4194   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4195          "call visitLoadFromSwiftError when backend supports swifterror");
4196 
4197   assert(!I.isVolatile() &&
4198          !I.hasMetadata(LLVMContext::MD_nontemporal) &&
4199          !I.hasMetadata(LLVMContext::MD_invariant_load) &&
4200          "Support volatile, non temporal, invariant for load_from_swift_error");
4201 
4202   const Value *SV = I.getOperand(0);
4203   Type *Ty = I.getType();
4204   assert(
4205       (!AA ||
4206        !AA->pointsToConstantMemory(MemoryLocation(
4207            SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4208            I.getAAMetadata()))) &&
4209       "load_from_swift_error should not be constant memory");
4210 
4211   SmallVector<EVT, 4> ValueVTs;
4212   SmallVector<uint64_t, 4> Offsets;
4213   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty,
4214                   ValueVTs, &Offsets);
4215   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4216          "expect a single EVT for swifterror");
4217 
4218   // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT
4219   SDValue L = DAG.getCopyFromReg(
4220       getRoot(), getCurSDLoc(),
4221       SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]);
4222 
4223   setValue(&I, L);
4224 }
4225 
4226 void SelectionDAGBuilder::visitStore(const StoreInst &I) {
4227   if (I.isAtomic())
4228     return visitAtomicStore(I);
4229 
4230   const Value *SrcV = I.getOperand(0);
4231   const Value *PtrV = I.getOperand(1);
4232 
4233   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4234   if (TLI.supportSwiftError()) {
4235     // Swifterror values can come from either a function parameter with
4236     // swifterror attribute or an alloca with swifterror attribute.
4237     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
4238       if (Arg->hasSwiftErrorAttr())
4239         return visitStoreToSwiftError(I);
4240     }
4241 
4242     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
4243       if (Alloca->isSwiftError())
4244         return visitStoreToSwiftError(I);
4245     }
4246   }
4247 
4248   SmallVector<EVT, 4> ValueVTs, MemVTs;
4249   SmallVector<uint64_t, 4> Offsets;
4250   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4251                   SrcV->getType(), ValueVTs, &MemVTs, &Offsets);
4252   unsigned NumValues = ValueVTs.size();
4253   if (NumValues == 0)
4254     return;
4255 
4256   // Get the lowered operands. Note that we do this after
4257   // checking if NumResults is zero, because with zero results
4258   // the operands won't have values in the map.
4259   SDValue Src = getValue(SrcV);
4260   SDValue Ptr = getValue(PtrV);
4261 
4262   SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot();
4263   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4264   SDLoc dl = getCurSDLoc();
4265   Align Alignment = I.getAlign();
4266   AAMDNodes AAInfo = I.getAAMetadata();
4267 
4268   auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4269 
4270   // An aggregate load cannot wrap around the address space, so offsets to its
4271   // parts don't wrap either.
4272   SDNodeFlags Flags;
4273   Flags.setNoUnsignedWrap(true);
4274 
4275   unsigned ChainI = 0;
4276   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4277     // See visitLoad comments.
4278     if (ChainI == MaxParallelChains) {
4279       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4280                                   makeArrayRef(Chains.data(), ChainI));
4281       Root = Chain;
4282       ChainI = 0;
4283     }
4284     SDValue Add =
4285         DAG.getMemBasePlusOffset(Ptr, TypeSize::Fixed(Offsets[i]), dl, Flags);
4286     SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i);
4287     if (MemVTs[i] != ValueVTs[i])
4288       Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]);
4289     SDValue St =
4290         DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]),
4291                      Alignment, MMOFlags, AAInfo);
4292     Chains[ChainI] = St;
4293   }
4294 
4295   SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4296                                   makeArrayRef(Chains.data(), ChainI));
4297   DAG.setRoot(StoreNode);
4298 }
4299 
4300 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I,
4301                                            bool IsCompressing) {
4302   SDLoc sdl = getCurSDLoc();
4303 
4304   auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4305                                MaybeAlign &Alignment) {
4306     // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
4307     Src0 = I.getArgOperand(0);
4308     Ptr = I.getArgOperand(1);
4309     Alignment = cast<ConstantInt>(I.getArgOperand(2))->getMaybeAlignValue();
4310     Mask = I.getArgOperand(3);
4311   };
4312   auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4313                                     MaybeAlign &Alignment) {
4314     // llvm.masked.compressstore.*(Src0, Ptr, Mask)
4315     Src0 = I.getArgOperand(0);
4316     Ptr = I.getArgOperand(1);
4317     Mask = I.getArgOperand(2);
4318     Alignment = None;
4319   };
4320 
4321   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4322   MaybeAlign Alignment;
4323   if (IsCompressing)
4324     getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4325   else
4326     getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4327 
4328   SDValue Ptr = getValue(PtrOperand);
4329   SDValue Src0 = getValue(Src0Operand);
4330   SDValue Mask = getValue(MaskOperand);
4331   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4332 
4333   EVT VT = Src0.getValueType();
4334   if (!Alignment)
4335     Alignment = DAG.getEVTAlign(VT);
4336 
4337   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4338       MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore,
4339       MemoryLocation::UnknownSize, *Alignment, I.getAAMetadata());
4340   SDValue StoreNode =
4341       DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO,
4342                          ISD::UNINDEXED, false /* Truncating */, IsCompressing);
4343   DAG.setRoot(StoreNode);
4344   setValue(&I, StoreNode);
4345 }
4346 
4347 // Get a uniform base for the Gather/Scatter intrinsic.
4348 // The first argument of the Gather/Scatter intrinsic is a vector of pointers.
4349 // We try to represent it as a base pointer + vector of indices.
4350 // Usually, the vector of pointers comes from a 'getelementptr' instruction.
4351 // The first operand of the GEP may be a single pointer or a vector of pointers
4352 // Example:
4353 //   %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
4354 //  or
4355 //   %gep.ptr = getelementptr i32, i32* %ptr,        <8 x i32> %ind
4356 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
4357 //
4358 // When the first GEP operand is a single pointer - it is the uniform base we
4359 // are looking for. If first operand of the GEP is a splat vector - we
4360 // extract the splat value and use it as a uniform base.
4361 // In all other cases the function returns 'false'.
4362 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index,
4363                            ISD::MemIndexType &IndexType, SDValue &Scale,
4364                            SelectionDAGBuilder *SDB, const BasicBlock *CurBB) {
4365   SelectionDAG& DAG = SDB->DAG;
4366   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4367   const DataLayout &DL = DAG.getDataLayout();
4368 
4369   assert(Ptr->getType()->isVectorTy() && "Unexpected pointer type");
4370 
4371   // Handle splat constant pointer.
4372   if (auto *C = dyn_cast<Constant>(Ptr)) {
4373     C = C->getSplatValue();
4374     if (!C)
4375       return false;
4376 
4377     Base = SDB->getValue(C);
4378 
4379     ElementCount NumElts = cast<VectorType>(Ptr->getType())->getElementCount();
4380     EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts);
4381     Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT);
4382     IndexType = ISD::SIGNED_SCALED;
4383     Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4384     return true;
4385   }
4386 
4387   const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
4388   if (!GEP || GEP->getParent() != CurBB)
4389     return false;
4390 
4391   if (GEP->getNumOperands() != 2)
4392     return false;
4393 
4394   const Value *BasePtr = GEP->getPointerOperand();
4395   const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1);
4396 
4397   // Make sure the base is scalar and the index is a vector.
4398   if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy())
4399     return false;
4400 
4401   Base = SDB->getValue(BasePtr);
4402   Index = SDB->getValue(IndexVal);
4403   IndexType = ISD::SIGNED_SCALED;
4404 
4405   // MGATHER/MSCATTER only support scaling by a power-of-two.
4406   uint64_t ScaleVal = DL.getTypeAllocSize(GEP->getResultElementType());
4407   if (!isPowerOf2_64(ScaleVal))
4408     return false;
4409 
4410   Scale =
4411       DAG.getTargetConstant(ScaleVal, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4412   return true;
4413 }
4414 
4415 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
4416   SDLoc sdl = getCurSDLoc();
4417 
4418   // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask)
4419   const Value *Ptr = I.getArgOperand(1);
4420   SDValue Src0 = getValue(I.getArgOperand(0));
4421   SDValue Mask = getValue(I.getArgOperand(3));
4422   EVT VT = Src0.getValueType();
4423   Align Alignment = cast<ConstantInt>(I.getArgOperand(2))
4424                         ->getMaybeAlignValue()
4425                         .getValueOr(DAG.getEVTAlign(VT.getScalarType()));
4426   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4427 
4428   SDValue Base;
4429   SDValue Index;
4430   ISD::MemIndexType IndexType;
4431   SDValue Scale;
4432   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
4433                                     I.getParent());
4434 
4435   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
4436   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4437       MachinePointerInfo(AS), MachineMemOperand::MOStore,
4438       // TODO: Make MachineMemOperands aware of scalable
4439       // vectors.
4440       MemoryLocation::UnknownSize, Alignment, I.getAAMetadata());
4441   if (!UniformBase) {
4442     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4443     Index = getValue(Ptr);
4444     IndexType = ISD::SIGNED_UNSCALED;
4445     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4446   }
4447 
4448   EVT IdxVT = Index.getValueType();
4449   EVT EltTy = IdxVT.getVectorElementType();
4450   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
4451     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
4452     Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index);
4453   }
4454 
4455   SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale };
4456   SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
4457                                          Ops, MMO, IndexType, false);
4458   DAG.setRoot(Scatter);
4459   setValue(&I, Scatter);
4460 }
4461 
4462 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) {
4463   SDLoc sdl = getCurSDLoc();
4464 
4465   auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4466                               MaybeAlign &Alignment) {
4467     // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
4468     Ptr = I.getArgOperand(0);
4469     Alignment = cast<ConstantInt>(I.getArgOperand(1))->getMaybeAlignValue();
4470     Mask = I.getArgOperand(2);
4471     Src0 = I.getArgOperand(3);
4472   };
4473   auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4474                                  MaybeAlign &Alignment) {
4475     // @llvm.masked.expandload.*(Ptr, Mask, Src0)
4476     Ptr = I.getArgOperand(0);
4477     Alignment = None;
4478     Mask = I.getArgOperand(1);
4479     Src0 = I.getArgOperand(2);
4480   };
4481 
4482   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4483   MaybeAlign Alignment;
4484   if (IsExpanding)
4485     getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4486   else
4487     getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4488 
4489   SDValue Ptr = getValue(PtrOperand);
4490   SDValue Src0 = getValue(Src0Operand);
4491   SDValue Mask = getValue(MaskOperand);
4492   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4493 
4494   EVT VT = Src0.getValueType();
4495   if (!Alignment)
4496     Alignment = DAG.getEVTAlign(VT);
4497 
4498   AAMDNodes AAInfo = I.getAAMetadata();
4499   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4500 
4501   // Do not serialize masked loads of constant memory with anything.
4502   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
4503   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
4504 
4505   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
4506 
4507   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4508       MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad,
4509       MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges);
4510 
4511   SDValue Load =
4512       DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO,
4513                         ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding);
4514   if (AddToChain)
4515     PendingLoads.push_back(Load.getValue(1));
4516   setValue(&I, Load);
4517 }
4518 
4519 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
4520   SDLoc sdl = getCurSDLoc();
4521 
4522   // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
4523   const Value *Ptr = I.getArgOperand(0);
4524   SDValue Src0 = getValue(I.getArgOperand(3));
4525   SDValue Mask = getValue(I.getArgOperand(2));
4526 
4527   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4528   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4529   Align Alignment = cast<ConstantInt>(I.getArgOperand(1))
4530                         ->getMaybeAlignValue()
4531                         .getValueOr(DAG.getEVTAlign(VT.getScalarType()));
4532 
4533   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4534 
4535   SDValue Root = DAG.getRoot();
4536   SDValue Base;
4537   SDValue Index;
4538   ISD::MemIndexType IndexType;
4539   SDValue Scale;
4540   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
4541                                     I.getParent());
4542   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
4543   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4544       MachinePointerInfo(AS), MachineMemOperand::MOLoad,
4545       // TODO: Make MachineMemOperands aware of scalable
4546       // vectors.
4547       MemoryLocation::UnknownSize, Alignment, I.getAAMetadata(), Ranges);
4548 
4549   if (!UniformBase) {
4550     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4551     Index = getValue(Ptr);
4552     IndexType = ISD::SIGNED_UNSCALED;
4553     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4554   }
4555 
4556   EVT IdxVT = Index.getValueType();
4557   EVT EltTy = IdxVT.getVectorElementType();
4558   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
4559     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
4560     Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index);
4561   }
4562 
4563   SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale };
4564   SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
4565                                        Ops, MMO, IndexType, ISD::NON_EXTLOAD);
4566 
4567   PendingLoads.push_back(Gather.getValue(1));
4568   setValue(&I, Gather);
4569 }
4570 
4571 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
4572   SDLoc dl = getCurSDLoc();
4573   AtomicOrdering SuccessOrdering = I.getSuccessOrdering();
4574   AtomicOrdering FailureOrdering = I.getFailureOrdering();
4575   SyncScope::ID SSID = I.getSyncScopeID();
4576 
4577   SDValue InChain = getRoot();
4578 
4579   MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
4580   SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
4581 
4582   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4583   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
4584 
4585   MachineFunction &MF = DAG.getMachineFunction();
4586   MachineMemOperand *MMO = MF.getMachineMemOperand(
4587       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4588       DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, SuccessOrdering,
4589       FailureOrdering);
4590 
4591   SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS,
4592                                    dl, MemVT, VTs, InChain,
4593                                    getValue(I.getPointerOperand()),
4594                                    getValue(I.getCompareOperand()),
4595                                    getValue(I.getNewValOperand()), MMO);
4596 
4597   SDValue OutChain = L.getValue(2);
4598 
4599   setValue(&I, L);
4600   DAG.setRoot(OutChain);
4601 }
4602 
4603 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
4604   SDLoc dl = getCurSDLoc();
4605   ISD::NodeType NT;
4606   switch (I.getOperation()) {
4607   default: llvm_unreachable("Unknown atomicrmw operation");
4608   case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
4609   case AtomicRMWInst::Add:  NT = ISD::ATOMIC_LOAD_ADD; break;
4610   case AtomicRMWInst::Sub:  NT = ISD::ATOMIC_LOAD_SUB; break;
4611   case AtomicRMWInst::And:  NT = ISD::ATOMIC_LOAD_AND; break;
4612   case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
4613   case AtomicRMWInst::Or:   NT = ISD::ATOMIC_LOAD_OR; break;
4614   case AtomicRMWInst::Xor:  NT = ISD::ATOMIC_LOAD_XOR; break;
4615   case AtomicRMWInst::Max:  NT = ISD::ATOMIC_LOAD_MAX; break;
4616   case AtomicRMWInst::Min:  NT = ISD::ATOMIC_LOAD_MIN; break;
4617   case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
4618   case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
4619   case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break;
4620   case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break;
4621   }
4622   AtomicOrdering Ordering = I.getOrdering();
4623   SyncScope::ID SSID = I.getSyncScopeID();
4624 
4625   SDValue InChain = getRoot();
4626 
4627   auto MemVT = getValue(I.getValOperand()).getSimpleValueType();
4628   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4629   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
4630 
4631   MachineFunction &MF = DAG.getMachineFunction();
4632   MachineMemOperand *MMO = MF.getMachineMemOperand(
4633       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4634       DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, Ordering);
4635 
4636   SDValue L =
4637     DAG.getAtomic(NT, dl, MemVT, InChain,
4638                   getValue(I.getPointerOperand()), getValue(I.getValOperand()),
4639                   MMO);
4640 
4641   SDValue OutChain = L.getValue(1);
4642 
4643   setValue(&I, L);
4644   DAG.setRoot(OutChain);
4645 }
4646 
4647 void SelectionDAGBuilder::visitFence(const FenceInst &I) {
4648   SDLoc dl = getCurSDLoc();
4649   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4650   SDValue Ops[3];
4651   Ops[0] = getRoot();
4652   Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl,
4653                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
4654   Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl,
4655                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
4656   DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
4657 }
4658 
4659 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
4660   SDLoc dl = getCurSDLoc();
4661   AtomicOrdering Order = I.getOrdering();
4662   SyncScope::ID SSID = I.getSyncScopeID();
4663 
4664   SDValue InChain = getRoot();
4665 
4666   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4667   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4668   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
4669 
4670   if (!TLI.supportsUnalignedAtomics() &&
4671       I.getAlignment() < MemVT.getSizeInBits() / 8)
4672     report_fatal_error("Cannot generate unaligned atomic load");
4673 
4674   auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout());
4675 
4676   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4677       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4678       I.getAlign(), AAMDNodes(), nullptr, SSID, Order);
4679 
4680   InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
4681 
4682   SDValue Ptr = getValue(I.getPointerOperand());
4683 
4684   if (TLI.lowerAtomicLoadAsLoadSDNode(I)) {
4685     // TODO: Once this is better exercised by tests, it should be merged with
4686     // the normal path for loads to prevent future divergence.
4687     SDValue L = DAG.getLoad(MemVT, dl, InChain, Ptr, MMO);
4688     if (MemVT != VT)
4689       L = DAG.getPtrExtOrTrunc(L, dl, VT);
4690 
4691     setValue(&I, L);
4692     SDValue OutChain = L.getValue(1);
4693     if (!I.isUnordered())
4694       DAG.setRoot(OutChain);
4695     else
4696       PendingLoads.push_back(OutChain);
4697     return;
4698   }
4699 
4700   SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain,
4701                             Ptr, MMO);
4702 
4703   SDValue OutChain = L.getValue(1);
4704   if (MemVT != VT)
4705     L = DAG.getPtrExtOrTrunc(L, dl, VT);
4706 
4707   setValue(&I, L);
4708   DAG.setRoot(OutChain);
4709 }
4710 
4711 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
4712   SDLoc dl = getCurSDLoc();
4713 
4714   AtomicOrdering Ordering = I.getOrdering();
4715   SyncScope::ID SSID = I.getSyncScopeID();
4716 
4717   SDValue InChain = getRoot();
4718 
4719   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4720   EVT MemVT =
4721       TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
4722 
4723   if (I.getAlignment() < MemVT.getSizeInBits() / 8)
4724     report_fatal_error("Cannot generate unaligned atomic store");
4725 
4726   auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4727 
4728   MachineFunction &MF = DAG.getMachineFunction();
4729   MachineMemOperand *MMO = MF.getMachineMemOperand(
4730       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4731       I.getAlign(), AAMDNodes(), nullptr, SSID, Ordering);
4732 
4733   SDValue Val = getValue(I.getValueOperand());
4734   if (Val.getValueType() != MemVT)
4735     Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT);
4736   SDValue Ptr = getValue(I.getPointerOperand());
4737 
4738   if (TLI.lowerAtomicStoreAsStoreSDNode(I)) {
4739     // TODO: Once this is better exercised by tests, it should be merged with
4740     // the normal path for stores to prevent future divergence.
4741     SDValue S = DAG.getStore(InChain, dl, Val, Ptr, MMO);
4742     DAG.setRoot(S);
4743     return;
4744   }
4745   SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain,
4746                                    Ptr, Val, MMO);
4747 
4748 
4749   DAG.setRoot(OutChain);
4750 }
4751 
4752 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
4753 /// node.
4754 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
4755                                                unsigned Intrinsic) {
4756   // Ignore the callsite's attributes. A specific call site may be marked with
4757   // readnone, but the lowering code will expect the chain based on the
4758   // definition.
4759   const Function *F = I.getCalledFunction();
4760   bool HasChain = !F->doesNotAccessMemory();
4761   bool OnlyLoad = HasChain && F->onlyReadsMemory();
4762 
4763   // Build the operand list.
4764   SmallVector<SDValue, 8> Ops;
4765   if (HasChain) {  // If this intrinsic has side-effects, chainify it.
4766     if (OnlyLoad) {
4767       // We don't need to serialize loads against other loads.
4768       Ops.push_back(DAG.getRoot());
4769     } else {
4770       Ops.push_back(getRoot());
4771     }
4772   }
4773 
4774   // Info is set by getTgtMemIntrinsic
4775   TargetLowering::IntrinsicInfo Info;
4776   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4777   bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I,
4778                                                DAG.getMachineFunction(),
4779                                                Intrinsic);
4780 
4781   // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
4782   if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
4783       Info.opc == ISD::INTRINSIC_W_CHAIN)
4784     Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
4785                                         TLI.getPointerTy(DAG.getDataLayout())));
4786 
4787   // Add all operands of the call to the operand list.
4788   for (unsigned i = 0, e = I.arg_size(); i != e; ++i) {
4789     const Value *Arg = I.getArgOperand(i);
4790     if (!I.paramHasAttr(i, Attribute::ImmArg)) {
4791       Ops.push_back(getValue(Arg));
4792       continue;
4793     }
4794 
4795     // Use TargetConstant instead of a regular constant for immarg.
4796     EVT VT = TLI.getValueType(DAG.getDataLayout(), Arg->getType(), true);
4797     if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) {
4798       assert(CI->getBitWidth() <= 64 &&
4799              "large intrinsic immediates not handled");
4800       Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT));
4801     } else {
4802       Ops.push_back(
4803           DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT));
4804     }
4805   }
4806 
4807   SmallVector<EVT, 4> ValueVTs;
4808   ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
4809 
4810   if (HasChain)
4811     ValueVTs.push_back(MVT::Other);
4812 
4813   SDVTList VTs = DAG.getVTList(ValueVTs);
4814 
4815   // Propagate fast-math-flags from IR to node(s).
4816   SDNodeFlags Flags;
4817   if (auto *FPMO = dyn_cast<FPMathOperator>(&I))
4818     Flags.copyFMF(*FPMO);
4819   SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
4820 
4821   // Create the node.
4822   SDValue Result;
4823   if (IsTgtIntrinsic) {
4824     // This is target intrinsic that touches memory
4825     Result =
4826         DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops, Info.memVT,
4827                                 MachinePointerInfo(Info.ptrVal, Info.offset),
4828                                 Info.align, Info.flags, Info.size,
4829                                 I.getAAMetadata());
4830   } else if (!HasChain) {
4831     Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
4832   } else if (!I.getType()->isVoidTy()) {
4833     Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
4834   } else {
4835     Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
4836   }
4837 
4838   if (HasChain) {
4839     SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
4840     if (OnlyLoad)
4841       PendingLoads.push_back(Chain);
4842     else
4843       DAG.setRoot(Chain);
4844   }
4845 
4846   if (!I.getType()->isVoidTy()) {
4847     if (!isa<VectorType>(I.getType()))
4848       Result = lowerRangeToAssertZExt(DAG, I, Result);
4849 
4850     MaybeAlign Alignment = I.getRetAlign();
4851     if (!Alignment)
4852       Alignment = F->getAttributes().getRetAlignment();
4853     // Insert `assertalign` node if there's an alignment.
4854     if (InsertAssertAlign && Alignment) {
4855       Result =
4856           DAG.getAssertAlign(getCurSDLoc(), Result, Alignment.valueOrOne());
4857     }
4858 
4859     setValue(&I, Result);
4860   }
4861 }
4862 
4863 /// GetSignificand - Get the significand and build it into a floating-point
4864 /// number with exponent of 1:
4865 ///
4866 ///   Op = (Op & 0x007fffff) | 0x3f800000;
4867 ///
4868 /// where Op is the hexadecimal representation of floating point value.
4869 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) {
4870   SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4871                            DAG.getConstant(0x007fffff, dl, MVT::i32));
4872   SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
4873                            DAG.getConstant(0x3f800000, dl, MVT::i32));
4874   return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
4875 }
4876 
4877 /// GetExponent - Get the exponent:
4878 ///
4879 ///   (float)(int)(((Op & 0x7f800000) >> 23) - 127);
4880 ///
4881 /// where Op is the hexadecimal representation of floating point value.
4882 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op,
4883                            const TargetLowering &TLI, const SDLoc &dl) {
4884   SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4885                            DAG.getConstant(0x7f800000, dl, MVT::i32));
4886   SDValue t1 = DAG.getNode(
4887       ISD::SRL, dl, MVT::i32, t0,
4888       DAG.getConstant(23, dl,
4889                       TLI.getShiftAmountTy(MVT::i32, DAG.getDataLayout())));
4890   SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
4891                            DAG.getConstant(127, dl, MVT::i32));
4892   return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
4893 }
4894 
4895 /// getF32Constant - Get 32-bit floating point constant.
4896 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt,
4897                               const SDLoc &dl) {
4898   return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl,
4899                            MVT::f32);
4900 }
4901 
4902 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl,
4903                                        SelectionDAG &DAG) {
4904   // TODO: What fast-math-flags should be set on the floating-point nodes?
4905 
4906   //   IntegerPartOfX = ((int32_t)(t0);
4907   SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
4908 
4909   //   FractionalPartOfX = t0 - (float)IntegerPartOfX;
4910   SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4911   SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
4912 
4913   //   IntegerPartOfX <<= 23;
4914   IntegerPartOfX =
4915       DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
4916                   DAG.getConstant(23, dl,
4917                                   DAG.getTargetLoweringInfo().getShiftAmountTy(
4918                                       MVT::i32, DAG.getDataLayout())));
4919 
4920   SDValue TwoToFractionalPartOfX;
4921   if (LimitFloatPrecision <= 6) {
4922     // For floating-point precision of 6:
4923     //
4924     //   TwoToFractionalPartOfX =
4925     //     0.997535578f +
4926     //       (0.735607626f + 0.252464424f * x) * x;
4927     //
4928     // error 0.0144103317, which is 6 bits
4929     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4930                              getF32Constant(DAG, 0x3e814304, dl));
4931     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4932                              getF32Constant(DAG, 0x3f3c50c8, dl));
4933     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4934     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4935                                          getF32Constant(DAG, 0x3f7f5e7e, dl));
4936   } else if (LimitFloatPrecision <= 12) {
4937     // For floating-point precision of 12:
4938     //
4939     //   TwoToFractionalPartOfX =
4940     //     0.999892986f +
4941     //       (0.696457318f +
4942     //         (0.224338339f + 0.792043434e-1f * x) * x) * x;
4943     //
4944     // error 0.000107046256, which is 13 to 14 bits
4945     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4946                              getF32Constant(DAG, 0x3da235e3, dl));
4947     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4948                              getF32Constant(DAG, 0x3e65b8f3, dl));
4949     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4950     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4951                              getF32Constant(DAG, 0x3f324b07, dl));
4952     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4953     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4954                                          getF32Constant(DAG, 0x3f7ff8fd, dl));
4955   } else { // LimitFloatPrecision <= 18
4956     // For floating-point precision of 18:
4957     //
4958     //   TwoToFractionalPartOfX =
4959     //     0.999999982f +
4960     //       (0.693148872f +
4961     //         (0.240227044f +
4962     //           (0.554906021e-1f +
4963     //             (0.961591928e-2f +
4964     //               (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4965     // error 2.47208000*10^(-7), which is better than 18 bits
4966     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4967                              getF32Constant(DAG, 0x3924b03e, dl));
4968     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4969                              getF32Constant(DAG, 0x3ab24b87, dl));
4970     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4971     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4972                              getF32Constant(DAG, 0x3c1d8c17, dl));
4973     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4974     SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4975                              getF32Constant(DAG, 0x3d634a1d, dl));
4976     SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4977     SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4978                              getF32Constant(DAG, 0x3e75fe14, dl));
4979     SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4980     SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
4981                               getF32Constant(DAG, 0x3f317234, dl));
4982     SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4983     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4984                                          getF32Constant(DAG, 0x3f800000, dl));
4985   }
4986 
4987   // Add the exponent into the result in integer domain.
4988   SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
4989   return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4990                      DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
4991 }
4992 
4993 /// expandExp - Lower an exp intrinsic. Handles the special sequences for
4994 /// limited-precision mode.
4995 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4996                          const TargetLowering &TLI, SDNodeFlags Flags) {
4997   if (Op.getValueType() == MVT::f32 &&
4998       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4999 
5000     // Put the exponent in the right bit position for later addition to the
5001     // final result:
5002     //
5003     // t0 = Op * log2(e)
5004 
5005     // TODO: What fast-math-flags should be set here?
5006     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
5007                              DAG.getConstantFP(numbers::log2ef, dl, MVT::f32));
5008     return getLimitedPrecisionExp2(t0, dl, DAG);
5009   }
5010 
5011   // No special expansion.
5012   return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op, Flags);
5013 }
5014 
5015 /// expandLog - Lower a log intrinsic. Handles the special sequences for
5016 /// limited-precision mode.
5017 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5018                          const TargetLowering &TLI, SDNodeFlags Flags) {
5019   // TODO: What fast-math-flags should be set on the floating-point nodes?
5020 
5021   if (Op.getValueType() == MVT::f32 &&
5022       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5023     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5024 
5025     // Scale the exponent by log(2).
5026     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5027     SDValue LogOfExponent =
5028         DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5029                     DAG.getConstantFP(numbers::ln2f, dl, MVT::f32));
5030 
5031     // Get the significand and build it into a floating-point number with
5032     // exponent of 1.
5033     SDValue X = GetSignificand(DAG, Op1, dl);
5034 
5035     SDValue LogOfMantissa;
5036     if (LimitFloatPrecision <= 6) {
5037       // For floating-point precision of 6:
5038       //
5039       //   LogofMantissa =
5040       //     -1.1609546f +
5041       //       (1.4034025f - 0.23903021f * x) * x;
5042       //
5043       // error 0.0034276066, which is better than 8 bits
5044       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5045                                getF32Constant(DAG, 0xbe74c456, dl));
5046       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5047                                getF32Constant(DAG, 0x3fb3a2b1, dl));
5048       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5049       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5050                                   getF32Constant(DAG, 0x3f949a29, dl));
5051     } else if (LimitFloatPrecision <= 12) {
5052       // For floating-point precision of 12:
5053       //
5054       //   LogOfMantissa =
5055       //     -1.7417939f +
5056       //       (2.8212026f +
5057       //         (-1.4699568f +
5058       //           (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
5059       //
5060       // error 0.000061011436, which is 14 bits
5061       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5062                                getF32Constant(DAG, 0xbd67b6d6, dl));
5063       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5064                                getF32Constant(DAG, 0x3ee4f4b8, dl));
5065       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5066       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5067                                getF32Constant(DAG, 0x3fbc278b, dl));
5068       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5069       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5070                                getF32Constant(DAG, 0x40348e95, dl));
5071       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5072       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5073                                   getF32Constant(DAG, 0x3fdef31a, dl));
5074     } else { // LimitFloatPrecision <= 18
5075       // For floating-point precision of 18:
5076       //
5077       //   LogOfMantissa =
5078       //     -2.1072184f +
5079       //       (4.2372794f +
5080       //         (-3.7029485f +
5081       //           (2.2781945f +
5082       //             (-0.87823314f +
5083       //               (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
5084       //
5085       // error 0.0000023660568, which is better than 18 bits
5086       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5087                                getF32Constant(DAG, 0xbc91e5ac, dl));
5088       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5089                                getF32Constant(DAG, 0x3e4350aa, dl));
5090       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5091       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5092                                getF32Constant(DAG, 0x3f60d3e3, dl));
5093       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5094       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5095                                getF32Constant(DAG, 0x4011cdf0, dl));
5096       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5097       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5098                                getF32Constant(DAG, 0x406cfd1c, dl));
5099       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5100       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5101                                getF32Constant(DAG, 0x408797cb, dl));
5102       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5103       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5104                                   getF32Constant(DAG, 0x4006dcab, dl));
5105     }
5106 
5107     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
5108   }
5109 
5110   // No special expansion.
5111   return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op, Flags);
5112 }
5113 
5114 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
5115 /// limited-precision mode.
5116 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5117                           const TargetLowering &TLI, SDNodeFlags Flags) {
5118   // TODO: What fast-math-flags should be set on the floating-point nodes?
5119 
5120   if (Op.getValueType() == MVT::f32 &&
5121       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5122     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5123 
5124     // Get the exponent.
5125     SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
5126 
5127     // Get the significand and build it into a floating-point number with
5128     // exponent of 1.
5129     SDValue X = GetSignificand(DAG, Op1, dl);
5130 
5131     // Different possible minimax approximations of significand in
5132     // floating-point for various degrees of accuracy over [1,2].
5133     SDValue Log2ofMantissa;
5134     if (LimitFloatPrecision <= 6) {
5135       // For floating-point precision of 6:
5136       //
5137       //   Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
5138       //
5139       // error 0.0049451742, which is more than 7 bits
5140       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5141                                getF32Constant(DAG, 0xbeb08fe0, dl));
5142       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5143                                getF32Constant(DAG, 0x40019463, dl));
5144       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5145       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5146                                    getF32Constant(DAG, 0x3fd6633d, dl));
5147     } else if (LimitFloatPrecision <= 12) {
5148       // For floating-point precision of 12:
5149       //
5150       //   Log2ofMantissa =
5151       //     -2.51285454f +
5152       //       (4.07009056f +
5153       //         (-2.12067489f +
5154       //           (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
5155       //
5156       // error 0.0000876136000, which is better than 13 bits
5157       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5158                                getF32Constant(DAG, 0xbda7262e, dl));
5159       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5160                                getF32Constant(DAG, 0x3f25280b, dl));
5161       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5162       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5163                                getF32Constant(DAG, 0x4007b923, dl));
5164       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5165       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5166                                getF32Constant(DAG, 0x40823e2f, dl));
5167       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5168       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5169                                    getF32Constant(DAG, 0x4020d29c, dl));
5170     } else { // LimitFloatPrecision <= 18
5171       // For floating-point precision of 18:
5172       //
5173       //   Log2ofMantissa =
5174       //     -3.0400495f +
5175       //       (6.1129976f +
5176       //         (-5.3420409f +
5177       //           (3.2865683f +
5178       //             (-1.2669343f +
5179       //               (0.27515199f -
5180       //                 0.25691327e-1f * x) * x) * x) * x) * x) * x;
5181       //
5182       // error 0.0000018516, which is better than 18 bits
5183       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5184                                getF32Constant(DAG, 0xbcd2769e, dl));
5185       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5186                                getF32Constant(DAG, 0x3e8ce0b9, dl));
5187       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5188       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5189                                getF32Constant(DAG, 0x3fa22ae7, dl));
5190       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5191       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5192                                getF32Constant(DAG, 0x40525723, dl));
5193       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5194       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5195                                getF32Constant(DAG, 0x40aaf200, dl));
5196       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5197       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5198                                getF32Constant(DAG, 0x40c39dad, dl));
5199       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5200       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5201                                    getF32Constant(DAG, 0x4042902c, dl));
5202     }
5203 
5204     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
5205   }
5206 
5207   // No special expansion.
5208   return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op, Flags);
5209 }
5210 
5211 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
5212 /// limited-precision mode.
5213 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5214                            const TargetLowering &TLI, SDNodeFlags Flags) {
5215   // TODO: What fast-math-flags should be set on the floating-point nodes?
5216 
5217   if (Op.getValueType() == MVT::f32 &&
5218       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5219     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5220 
5221     // Scale the exponent by log10(2) [0.30102999f].
5222     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5223     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5224                                         getF32Constant(DAG, 0x3e9a209a, dl));
5225 
5226     // Get the significand and build it into a floating-point number with
5227     // exponent of 1.
5228     SDValue X = GetSignificand(DAG, Op1, dl);
5229 
5230     SDValue Log10ofMantissa;
5231     if (LimitFloatPrecision <= 6) {
5232       // For floating-point precision of 6:
5233       //
5234       //   Log10ofMantissa =
5235       //     -0.50419619f +
5236       //       (0.60948995f - 0.10380950f * x) * x;
5237       //
5238       // error 0.0014886165, which is 6 bits
5239       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5240                                getF32Constant(DAG, 0xbdd49a13, dl));
5241       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5242                                getF32Constant(DAG, 0x3f1c0789, dl));
5243       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5244       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5245                                     getF32Constant(DAG, 0x3f011300, dl));
5246     } else if (LimitFloatPrecision <= 12) {
5247       // For floating-point precision of 12:
5248       //
5249       //   Log10ofMantissa =
5250       //     -0.64831180f +
5251       //       (0.91751397f +
5252       //         (-0.31664806f + 0.47637168e-1f * x) * x) * x;
5253       //
5254       // error 0.00019228036, which is better than 12 bits
5255       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5256                                getF32Constant(DAG, 0x3d431f31, dl));
5257       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5258                                getF32Constant(DAG, 0x3ea21fb2, dl));
5259       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5260       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5261                                getF32Constant(DAG, 0x3f6ae232, dl));
5262       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5263       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5264                                     getF32Constant(DAG, 0x3f25f7c3, dl));
5265     } else { // LimitFloatPrecision <= 18
5266       // For floating-point precision of 18:
5267       //
5268       //   Log10ofMantissa =
5269       //     -0.84299375f +
5270       //       (1.5327582f +
5271       //         (-1.0688956f +
5272       //           (0.49102474f +
5273       //             (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
5274       //
5275       // error 0.0000037995730, which is better than 18 bits
5276       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5277                                getF32Constant(DAG, 0x3c5d51ce, dl));
5278       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5279                                getF32Constant(DAG, 0x3e00685a, dl));
5280       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5281       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5282                                getF32Constant(DAG, 0x3efb6798, dl));
5283       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5284       SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5285                                getF32Constant(DAG, 0x3f88d192, dl));
5286       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5287       SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5288                                getF32Constant(DAG, 0x3fc4316c, dl));
5289       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5290       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
5291                                     getF32Constant(DAG, 0x3f57ce70, dl));
5292     }
5293 
5294     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
5295   }
5296 
5297   // No special expansion.
5298   return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op, Flags);
5299 }
5300 
5301 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
5302 /// limited-precision mode.
5303 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5304                           const TargetLowering &TLI, SDNodeFlags Flags) {
5305   if (Op.getValueType() == MVT::f32 &&
5306       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
5307     return getLimitedPrecisionExp2(Op, dl, DAG);
5308 
5309   // No special expansion.
5310   return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op, Flags);
5311 }
5312 
5313 /// visitPow - Lower a pow intrinsic. Handles the special sequences for
5314 /// limited-precision mode with x == 10.0f.
5315 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS,
5316                          SelectionDAG &DAG, const TargetLowering &TLI,
5317                          SDNodeFlags Flags) {
5318   bool IsExp10 = false;
5319   if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
5320       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5321     if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
5322       APFloat Ten(10.0f);
5323       IsExp10 = LHSC->isExactlyValue(Ten);
5324     }
5325   }
5326 
5327   // TODO: What fast-math-flags should be set on the FMUL node?
5328   if (IsExp10) {
5329     // Put the exponent in the right bit position for later addition to the
5330     // final result:
5331     //
5332     //   #define LOG2OF10 3.3219281f
5333     //   t0 = Op * LOG2OF10;
5334     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
5335                              getF32Constant(DAG, 0x40549a78, dl));
5336     return getLimitedPrecisionExp2(t0, dl, DAG);
5337   }
5338 
5339   // No special expansion.
5340   return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS, Flags);
5341 }
5342 
5343 /// ExpandPowI - Expand a llvm.powi intrinsic.
5344 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS,
5345                           SelectionDAG &DAG) {
5346   // If RHS is a constant, we can expand this out to a multiplication tree,
5347   // otherwise we end up lowering to a call to __powidf2 (for example).  When
5348   // optimizing for size, we only want to do this if the expansion would produce
5349   // a small number of multiplies, otherwise we do the full expansion.
5350   if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
5351     // Get the exponent as a positive value.
5352     unsigned Val = RHSC->getSExtValue();
5353     if ((int)Val < 0) Val = -Val;
5354 
5355     // powi(x, 0) -> 1.0
5356     if (Val == 0)
5357       return DAG.getConstantFP(1.0, DL, LHS.getValueType());
5358 
5359     bool OptForSize = DAG.shouldOptForSize();
5360     if (!OptForSize ||
5361         // If optimizing for size, don't insert too many multiplies.
5362         // This inserts up to 5 multiplies.
5363         countPopulation(Val) + Log2_32(Val) < 7) {
5364       // We use the simple binary decomposition method to generate the multiply
5365       // sequence.  There are more optimal ways to do this (for example,
5366       // powi(x,15) generates one more multiply than it should), but this has
5367       // the benefit of being both really simple and much better than a libcall.
5368       SDValue Res;  // Logically starts equal to 1.0
5369       SDValue CurSquare = LHS;
5370       // TODO: Intrinsics should have fast-math-flags that propagate to these
5371       // nodes.
5372       while (Val) {
5373         if (Val & 1) {
5374           if (Res.getNode())
5375             Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
5376           else
5377             Res = CurSquare;  // 1.0*CurSquare.
5378         }
5379 
5380         CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
5381                                 CurSquare, CurSquare);
5382         Val >>= 1;
5383       }
5384 
5385       // If the original was negative, invert the result, producing 1/(x*x*x).
5386       if (RHSC->getSExtValue() < 0)
5387         Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
5388                           DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
5389       return Res;
5390     }
5391   }
5392 
5393   // Otherwise, expand to a libcall.
5394   return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
5395 }
5396 
5397 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL,
5398                             SDValue LHS, SDValue RHS, SDValue Scale,
5399                             SelectionDAG &DAG, const TargetLowering &TLI) {
5400   EVT VT = LHS.getValueType();
5401   bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT;
5402   bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT;
5403   LLVMContext &Ctx = *DAG.getContext();
5404 
5405   // If the type is legal but the operation isn't, this node might survive all
5406   // the way to operation legalization. If we end up there and we do not have
5407   // the ability to widen the type (if VT*2 is not legal), we cannot expand the
5408   // node.
5409 
5410   // Coax the legalizer into expanding the node during type legalization instead
5411   // by bumping the size by one bit. This will force it to Promote, enabling the
5412   // early expansion and avoiding the need to expand later.
5413 
5414   // We don't have to do this if Scale is 0; that can always be expanded, unless
5415   // it's a saturating signed operation. Those can experience true integer
5416   // division overflow, a case which we must avoid.
5417 
5418   // FIXME: We wouldn't have to do this (or any of the early
5419   // expansion/promotion) if it was possible to expand a libcall of an
5420   // illegal type during operation legalization. But it's not, so things
5421   // get a bit hacky.
5422   unsigned ScaleInt = cast<ConstantSDNode>(Scale)->getZExtValue();
5423   if ((ScaleInt > 0 || (Saturating && Signed)) &&
5424       (TLI.isTypeLegal(VT) ||
5425        (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) {
5426     TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction(
5427         Opcode, VT, ScaleInt);
5428     if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) {
5429       EVT PromVT;
5430       if (VT.isScalarInteger())
5431         PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1);
5432       else if (VT.isVector()) {
5433         PromVT = VT.getVectorElementType();
5434         PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1);
5435         PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount());
5436       } else
5437         llvm_unreachable("Wrong VT for DIVFIX?");
5438       if (Signed) {
5439         LHS = DAG.getSExtOrTrunc(LHS, DL, PromVT);
5440         RHS = DAG.getSExtOrTrunc(RHS, DL, PromVT);
5441       } else {
5442         LHS = DAG.getZExtOrTrunc(LHS, DL, PromVT);
5443         RHS = DAG.getZExtOrTrunc(RHS, DL, PromVT);
5444       }
5445       EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout());
5446       // For saturating operations, we need to shift up the LHS to get the
5447       // proper saturation width, and then shift down again afterwards.
5448       if (Saturating)
5449         LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS,
5450                           DAG.getConstant(1, DL, ShiftTy));
5451       SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale);
5452       if (Saturating)
5453         Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res,
5454                           DAG.getConstant(1, DL, ShiftTy));
5455       return DAG.getZExtOrTrunc(Res, DL, VT);
5456     }
5457   }
5458 
5459   return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale);
5460 }
5461 
5462 // getUnderlyingArgRegs - Find underlying registers used for a truncated,
5463 // bitcasted, or split argument. Returns a list of <Register, size in bits>
5464 static void
5465 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, TypeSize>> &Regs,
5466                      const SDValue &N) {
5467   switch (N.getOpcode()) {
5468   case ISD::CopyFromReg: {
5469     SDValue Op = N.getOperand(1);
5470     Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(),
5471                       Op.getValueType().getSizeInBits());
5472     return;
5473   }
5474   case ISD::BITCAST:
5475   case ISD::AssertZext:
5476   case ISD::AssertSext:
5477   case ISD::TRUNCATE:
5478     getUnderlyingArgRegs(Regs, N.getOperand(0));
5479     return;
5480   case ISD::BUILD_PAIR:
5481   case ISD::BUILD_VECTOR:
5482   case ISD::CONCAT_VECTORS:
5483     for (SDValue Op : N->op_values())
5484       getUnderlyingArgRegs(Regs, Op);
5485     return;
5486   default:
5487     return;
5488   }
5489 }
5490 
5491 /// If the DbgValueInst is a dbg_value of a function argument, create the
5492 /// corresponding DBG_VALUE machine instruction for it now.  At the end of
5493 /// instruction selection, they will be inserted to the entry BB.
5494 /// We don't currently support this for variadic dbg_values, as they shouldn't
5495 /// appear for function arguments or in the prologue.
5496 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
5497     const Value *V, DILocalVariable *Variable, DIExpression *Expr,
5498     DILocation *DL, FuncArgumentDbgValueKind Kind, const SDValue &N) {
5499   const Argument *Arg = dyn_cast<Argument>(V);
5500   if (!Arg)
5501     return false;
5502 
5503   MachineFunction &MF = DAG.getMachineFunction();
5504   const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5505 
5506   // Helper to create DBG_INSTR_REFs or DBG_VALUEs, depending on what kind
5507   // we've been asked to pursue.
5508   auto MakeVRegDbgValue = [&](Register Reg, DIExpression *FragExpr,
5509                               bool Indirect) {
5510     if (Reg.isVirtual() && MF.useDebugInstrRef()) {
5511       // For VRegs, in instruction referencing mode, create a DBG_INSTR_REF
5512       // pointing at the VReg, which will be patched up later.
5513       auto &Inst = TII->get(TargetOpcode::DBG_INSTR_REF);
5514       auto MIB = BuildMI(MF, DL, Inst);
5515       MIB.addReg(Reg);
5516       MIB.addImm(0);
5517       MIB.addMetadata(Variable);
5518       auto *NewDIExpr = FragExpr;
5519       // We don't have an "Indirect" field in DBG_INSTR_REF, fold that into
5520       // the DIExpression.
5521       if (Indirect)
5522         NewDIExpr = DIExpression::prepend(FragExpr, DIExpression::DerefBefore);
5523       MIB.addMetadata(NewDIExpr);
5524       return MIB;
5525     } else {
5526       // Create a completely standard DBG_VALUE.
5527       auto &Inst = TII->get(TargetOpcode::DBG_VALUE);
5528       return BuildMI(MF, DL, Inst, Indirect, Reg, Variable, FragExpr);
5529     }
5530   };
5531 
5532   if (Kind == FuncArgumentDbgValueKind::Value) {
5533     // ArgDbgValues are hoisted to the beginning of the entry block. So we
5534     // should only emit as ArgDbgValue if the dbg.value intrinsic is found in
5535     // the entry block.
5536     bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front();
5537     if (!IsInEntryBlock)
5538       return false;
5539 
5540     // ArgDbgValues are hoisted to the beginning of the entry block.  So we
5541     // should only emit as ArgDbgValue if the dbg.value intrinsic describes a
5542     // variable that also is a param.
5543     //
5544     // Although, if we are at the top of the entry block already, we can still
5545     // emit using ArgDbgValue. This might catch some situations when the
5546     // dbg.value refers to an argument that isn't used in the entry block, so
5547     // any CopyToReg node would be optimized out and the only way to express
5548     // this DBG_VALUE is by using the physical reg (or FI) as done in this
5549     // method.  ArgDbgValues are hoisted to the beginning of the entry block. So
5550     // we should only emit as ArgDbgValue if the Variable is an argument to the
5551     // current function, and the dbg.value intrinsic is found in the entry
5552     // block.
5553     bool VariableIsFunctionInputArg = Variable->isParameter() &&
5554         !DL->getInlinedAt();
5555     bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder;
5556     if (!IsInPrologue && !VariableIsFunctionInputArg)
5557       return false;
5558 
5559     // Here we assume that a function argument on IR level only can be used to
5560     // describe one input parameter on source level. If we for example have
5561     // source code like this
5562     //
5563     //    struct A { long x, y; };
5564     //    void foo(struct A a, long b) {
5565     //      ...
5566     //      b = a.x;
5567     //      ...
5568     //    }
5569     //
5570     // and IR like this
5571     //
5572     //  define void @foo(i32 %a1, i32 %a2, i32 %b)  {
5573     //  entry:
5574     //    call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment
5575     //    call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment
5576     //    call void @llvm.dbg.value(metadata i32 %b, "b",
5577     //    ...
5578     //    call void @llvm.dbg.value(metadata i32 %a1, "b"
5579     //    ...
5580     //
5581     // then the last dbg.value is describing a parameter "b" using a value that
5582     // is an argument. But since we already has used %a1 to describe a parameter
5583     // we should not handle that last dbg.value here (that would result in an
5584     // incorrect hoisting of the DBG_VALUE to the function entry).
5585     // Notice that we allow one dbg.value per IR level argument, to accommodate
5586     // for the situation with fragments above.
5587     if (VariableIsFunctionInputArg) {
5588       unsigned ArgNo = Arg->getArgNo();
5589       if (ArgNo >= FuncInfo.DescribedArgs.size())
5590         FuncInfo.DescribedArgs.resize(ArgNo + 1, false);
5591       else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo))
5592         return false;
5593       FuncInfo.DescribedArgs.set(ArgNo);
5594     }
5595   }
5596 
5597   bool IsIndirect = false;
5598   Optional<MachineOperand> Op;
5599   // Some arguments' frame index is recorded during argument lowering.
5600   int FI = FuncInfo.getArgumentFrameIndex(Arg);
5601   if (FI != std::numeric_limits<int>::max())
5602     Op = MachineOperand::CreateFI(FI);
5603 
5604   SmallVector<std::pair<unsigned, TypeSize>, 8> ArgRegsAndSizes;
5605   if (!Op && N.getNode()) {
5606     getUnderlyingArgRegs(ArgRegsAndSizes, N);
5607     Register Reg;
5608     if (ArgRegsAndSizes.size() == 1)
5609       Reg = ArgRegsAndSizes.front().first;
5610 
5611     if (Reg && Reg.isVirtual()) {
5612       MachineRegisterInfo &RegInfo = MF.getRegInfo();
5613       Register PR = RegInfo.getLiveInPhysReg(Reg);
5614       if (PR)
5615         Reg = PR;
5616     }
5617     if (Reg) {
5618       Op = MachineOperand::CreateReg(Reg, false);
5619       IsIndirect = Kind != FuncArgumentDbgValueKind::Value;
5620     }
5621   }
5622 
5623   if (!Op && N.getNode()) {
5624     // Check if frame index is available.
5625     SDValue LCandidate = peekThroughBitcasts(N);
5626     if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode()))
5627       if (FrameIndexSDNode *FINode =
5628           dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
5629         Op = MachineOperand::CreateFI(FINode->getIndex());
5630   }
5631 
5632   if (!Op) {
5633     // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg
5634     auto splitMultiRegDbgValue = [&](ArrayRef<std::pair<unsigned, TypeSize>>
5635                                          SplitRegs) {
5636       unsigned Offset = 0;
5637       for (const auto &RegAndSize : SplitRegs) {
5638         // If the expression is already a fragment, the current register
5639         // offset+size might extend beyond the fragment. In this case, only
5640         // the register bits that are inside the fragment are relevant.
5641         int RegFragmentSizeInBits = RegAndSize.second;
5642         if (auto ExprFragmentInfo = Expr->getFragmentInfo()) {
5643           uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits;
5644           // The register is entirely outside the expression fragment,
5645           // so is irrelevant for debug info.
5646           if (Offset >= ExprFragmentSizeInBits)
5647             break;
5648           // The register is partially outside the expression fragment, only
5649           // the low bits within the fragment are relevant for debug info.
5650           if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) {
5651             RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset;
5652           }
5653         }
5654 
5655         auto FragmentExpr = DIExpression::createFragmentExpression(
5656             Expr, Offset, RegFragmentSizeInBits);
5657         Offset += RegAndSize.second;
5658         // If a valid fragment expression cannot be created, the variable's
5659         // correct value cannot be determined and so it is set as Undef.
5660         if (!FragmentExpr) {
5661           SDDbgValue *SDV = DAG.getConstantDbgValue(
5662               Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder);
5663           DAG.AddDbgValue(SDV, false);
5664           continue;
5665         }
5666         MachineInstr *NewMI =
5667             MakeVRegDbgValue(RegAndSize.first, *FragmentExpr,
5668                              Kind != FuncArgumentDbgValueKind::Value);
5669         FuncInfo.ArgDbgValues.push_back(NewMI);
5670       }
5671     };
5672 
5673     // Check if ValueMap has reg number.
5674     DenseMap<const Value *, Register>::const_iterator
5675       VMI = FuncInfo.ValueMap.find(V);
5676     if (VMI != FuncInfo.ValueMap.end()) {
5677       const auto &TLI = DAG.getTargetLoweringInfo();
5678       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second,
5679                        V->getType(), None);
5680       if (RFV.occupiesMultipleRegs()) {
5681         splitMultiRegDbgValue(RFV.getRegsAndSizes());
5682         return true;
5683       }
5684 
5685       Op = MachineOperand::CreateReg(VMI->second, false);
5686       IsIndirect = Kind != FuncArgumentDbgValueKind::Value;
5687     } else if (ArgRegsAndSizes.size() > 1) {
5688       // This was split due to the calling convention, and no virtual register
5689       // mapping exists for the value.
5690       splitMultiRegDbgValue(ArgRegsAndSizes);
5691       return true;
5692     }
5693   }
5694 
5695   if (!Op)
5696     return false;
5697 
5698   assert(Variable->isValidLocationForIntrinsic(DL) &&
5699          "Expected inlined-at fields to agree");
5700   MachineInstr *NewMI = nullptr;
5701 
5702   if (Op->isReg())
5703     NewMI = MakeVRegDbgValue(Op->getReg(), Expr, IsIndirect);
5704   else
5705     NewMI = BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), true, *Op,
5706                     Variable, Expr);
5707 
5708   // Otherwise, use ArgDbgValues.
5709   FuncInfo.ArgDbgValues.push_back(NewMI);
5710   return true;
5711 }
5712 
5713 /// Return the appropriate SDDbgValue based on N.
5714 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N,
5715                                              DILocalVariable *Variable,
5716                                              DIExpression *Expr,
5717                                              const DebugLoc &dl,
5718                                              unsigned DbgSDNodeOrder) {
5719   if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
5720     // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe
5721     // stack slot locations.
5722     //
5723     // Consider "int x = 0; int *px = &x;". There are two kinds of interesting
5724     // debug values here after optimization:
5725     //
5726     //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
5727     //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
5728     //
5729     // Both describe the direct values of their associated variables.
5730     return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(),
5731                                      /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5732   }
5733   return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(),
5734                          /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5735 }
5736 
5737 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) {
5738   switch (Intrinsic) {
5739   case Intrinsic::smul_fix:
5740     return ISD::SMULFIX;
5741   case Intrinsic::umul_fix:
5742     return ISD::UMULFIX;
5743   case Intrinsic::smul_fix_sat:
5744     return ISD::SMULFIXSAT;
5745   case Intrinsic::umul_fix_sat:
5746     return ISD::UMULFIXSAT;
5747   case Intrinsic::sdiv_fix:
5748     return ISD::SDIVFIX;
5749   case Intrinsic::udiv_fix:
5750     return ISD::UDIVFIX;
5751   case Intrinsic::sdiv_fix_sat:
5752     return ISD::SDIVFIXSAT;
5753   case Intrinsic::udiv_fix_sat:
5754     return ISD::UDIVFIXSAT;
5755   default:
5756     llvm_unreachable("Unhandled fixed point intrinsic");
5757   }
5758 }
5759 
5760 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I,
5761                                            const char *FunctionName) {
5762   assert(FunctionName && "FunctionName must not be nullptr");
5763   SDValue Callee = DAG.getExternalSymbol(
5764       FunctionName,
5765       DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
5766   LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall());
5767 }
5768 
5769 /// Given a @llvm.call.preallocated.setup, return the corresponding
5770 /// preallocated call.
5771 static const CallBase *FindPreallocatedCall(const Value *PreallocatedSetup) {
5772   assert(cast<CallBase>(PreallocatedSetup)
5773                  ->getCalledFunction()
5774                  ->getIntrinsicID() == Intrinsic::call_preallocated_setup &&
5775          "expected call_preallocated_setup Value");
5776   for (auto *U : PreallocatedSetup->users()) {
5777     auto *UseCall = cast<CallBase>(U);
5778     const Function *Fn = UseCall->getCalledFunction();
5779     if (!Fn || Fn->getIntrinsicID() != Intrinsic::call_preallocated_arg) {
5780       return UseCall;
5781     }
5782   }
5783   llvm_unreachable("expected corresponding call to preallocated setup/arg");
5784 }
5785 
5786 /// Lower the call to the specified intrinsic function.
5787 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I,
5788                                              unsigned Intrinsic) {
5789   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5790   SDLoc sdl = getCurSDLoc();
5791   DebugLoc dl = getCurDebugLoc();
5792   SDValue Res;
5793 
5794   SDNodeFlags Flags;
5795   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
5796     Flags.copyFMF(*FPOp);
5797 
5798   switch (Intrinsic) {
5799   default:
5800     // By default, turn this into a target intrinsic node.
5801     visitTargetIntrinsic(I, Intrinsic);
5802     return;
5803   case Intrinsic::vscale: {
5804     match(&I, m_VScale(DAG.getDataLayout()));
5805     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5806     setValue(&I, DAG.getVScale(sdl, VT, APInt(VT.getSizeInBits(), 1)));
5807     return;
5808   }
5809   case Intrinsic::vastart:  visitVAStart(I); return;
5810   case Intrinsic::vaend:    visitVAEnd(I); return;
5811   case Intrinsic::vacopy:   visitVACopy(I); return;
5812   case Intrinsic::returnaddress:
5813     setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
5814                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
5815                              getValue(I.getArgOperand(0))));
5816     return;
5817   case Intrinsic::addressofreturnaddress:
5818     setValue(&I,
5819              DAG.getNode(ISD::ADDROFRETURNADDR, sdl,
5820                          TLI.getValueType(DAG.getDataLayout(), I.getType())));
5821     return;
5822   case Intrinsic::sponentry:
5823     setValue(&I,
5824              DAG.getNode(ISD::SPONENTRY, sdl,
5825                          TLI.getValueType(DAG.getDataLayout(), I.getType())));
5826     return;
5827   case Intrinsic::frameaddress:
5828     setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
5829                              TLI.getFrameIndexTy(DAG.getDataLayout()),
5830                              getValue(I.getArgOperand(0))));
5831     return;
5832   case Intrinsic::read_volatile_register:
5833   case Intrinsic::read_register: {
5834     Value *Reg = I.getArgOperand(0);
5835     SDValue Chain = getRoot();
5836     SDValue RegName =
5837         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5838     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5839     Res = DAG.getNode(ISD::READ_REGISTER, sdl,
5840       DAG.getVTList(VT, MVT::Other), Chain, RegName);
5841     setValue(&I, Res);
5842     DAG.setRoot(Res.getValue(1));
5843     return;
5844   }
5845   case Intrinsic::write_register: {
5846     Value *Reg = I.getArgOperand(0);
5847     Value *RegValue = I.getArgOperand(1);
5848     SDValue Chain = getRoot();
5849     SDValue RegName =
5850         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5851     DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
5852                             RegName, getValue(RegValue)));
5853     return;
5854   }
5855   case Intrinsic::memcpy: {
5856     const auto &MCI = cast<MemCpyInst>(I);
5857     SDValue Op1 = getValue(I.getArgOperand(0));
5858     SDValue Op2 = getValue(I.getArgOperand(1));
5859     SDValue Op3 = getValue(I.getArgOperand(2));
5860     // @llvm.memcpy defines 0 and 1 to both mean no alignment.
5861     Align DstAlign = MCI.getDestAlign().valueOrOne();
5862     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
5863     Align Alignment = commonAlignment(DstAlign, SrcAlign);
5864     bool isVol = MCI.isVolatile();
5865     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5866     // FIXME: Support passing different dest/src alignments to the memcpy DAG
5867     // node.
5868     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5869     SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol,
5870                                /* AlwaysInline */ false, isTC,
5871                                MachinePointerInfo(I.getArgOperand(0)),
5872                                MachinePointerInfo(I.getArgOperand(1)),
5873                                I.getAAMetadata());
5874     updateDAGForMaybeTailCall(MC);
5875     return;
5876   }
5877   case Intrinsic::memcpy_inline: {
5878     const auto &MCI = cast<MemCpyInlineInst>(I);
5879     SDValue Dst = getValue(I.getArgOperand(0));
5880     SDValue Src = getValue(I.getArgOperand(1));
5881     SDValue Size = getValue(I.getArgOperand(2));
5882     assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size");
5883     // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment.
5884     Align DstAlign = MCI.getDestAlign().valueOrOne();
5885     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
5886     Align Alignment = commonAlignment(DstAlign, SrcAlign);
5887     bool isVol = MCI.isVolatile();
5888     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5889     // FIXME: Support passing different dest/src alignments to the memcpy DAG
5890     // node.
5891     SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol,
5892                                /* AlwaysInline */ true, isTC,
5893                                MachinePointerInfo(I.getArgOperand(0)),
5894                                MachinePointerInfo(I.getArgOperand(1)),
5895                                I.getAAMetadata());
5896     updateDAGForMaybeTailCall(MC);
5897     return;
5898   }
5899   case Intrinsic::memset: {
5900     const auto &MSI = cast<MemSetInst>(I);
5901     SDValue Op1 = getValue(I.getArgOperand(0));
5902     SDValue Op2 = getValue(I.getArgOperand(1));
5903     SDValue Op3 = getValue(I.getArgOperand(2));
5904     // @llvm.memset defines 0 and 1 to both mean no alignment.
5905     Align Alignment = MSI.getDestAlign().valueOrOne();
5906     bool isVol = MSI.isVolatile();
5907     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5908     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5909     SDValue MS = DAG.getMemset(Root, sdl, Op1, Op2, Op3, Alignment, isVol, isTC,
5910                                MachinePointerInfo(I.getArgOperand(0)),
5911                                I.getAAMetadata());
5912     updateDAGForMaybeTailCall(MS);
5913     return;
5914   }
5915   case Intrinsic::memmove: {
5916     const auto &MMI = cast<MemMoveInst>(I);
5917     SDValue Op1 = getValue(I.getArgOperand(0));
5918     SDValue Op2 = getValue(I.getArgOperand(1));
5919     SDValue Op3 = getValue(I.getArgOperand(2));
5920     // @llvm.memmove defines 0 and 1 to both mean no alignment.
5921     Align DstAlign = MMI.getDestAlign().valueOrOne();
5922     Align SrcAlign = MMI.getSourceAlign().valueOrOne();
5923     Align Alignment = commonAlignment(DstAlign, SrcAlign);
5924     bool isVol = MMI.isVolatile();
5925     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5926     // FIXME: Support passing different dest/src alignments to the memmove DAG
5927     // node.
5928     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5929     SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol,
5930                                 isTC, MachinePointerInfo(I.getArgOperand(0)),
5931                                 MachinePointerInfo(I.getArgOperand(1)),
5932                                 I.getAAMetadata());
5933     updateDAGForMaybeTailCall(MM);
5934     return;
5935   }
5936   case Intrinsic::memcpy_element_unordered_atomic: {
5937     const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I);
5938     SDValue Dst = getValue(MI.getRawDest());
5939     SDValue Src = getValue(MI.getRawSource());
5940     SDValue Length = getValue(MI.getLength());
5941 
5942     unsigned DstAlign = MI.getDestAlignment();
5943     unsigned SrcAlign = MI.getSourceAlignment();
5944     Type *LengthTy = MI.getLength()->getType();
5945     unsigned ElemSz = MI.getElementSizeInBytes();
5946     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5947     SDValue MC = DAG.getAtomicMemcpy(getRoot(), sdl, Dst, DstAlign, Src,
5948                                      SrcAlign, Length, LengthTy, ElemSz, isTC,
5949                                      MachinePointerInfo(MI.getRawDest()),
5950                                      MachinePointerInfo(MI.getRawSource()));
5951     updateDAGForMaybeTailCall(MC);
5952     return;
5953   }
5954   case Intrinsic::memmove_element_unordered_atomic: {
5955     auto &MI = cast<AtomicMemMoveInst>(I);
5956     SDValue Dst = getValue(MI.getRawDest());
5957     SDValue Src = getValue(MI.getRawSource());
5958     SDValue Length = getValue(MI.getLength());
5959 
5960     unsigned DstAlign = MI.getDestAlignment();
5961     unsigned SrcAlign = MI.getSourceAlignment();
5962     Type *LengthTy = MI.getLength()->getType();
5963     unsigned ElemSz = MI.getElementSizeInBytes();
5964     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5965     SDValue MC = DAG.getAtomicMemmove(getRoot(), sdl, Dst, DstAlign, Src,
5966                                       SrcAlign, Length, LengthTy, ElemSz, isTC,
5967                                       MachinePointerInfo(MI.getRawDest()),
5968                                       MachinePointerInfo(MI.getRawSource()));
5969     updateDAGForMaybeTailCall(MC);
5970     return;
5971   }
5972   case Intrinsic::memset_element_unordered_atomic: {
5973     auto &MI = cast<AtomicMemSetInst>(I);
5974     SDValue Dst = getValue(MI.getRawDest());
5975     SDValue Val = getValue(MI.getValue());
5976     SDValue Length = getValue(MI.getLength());
5977 
5978     unsigned DstAlign = MI.getDestAlignment();
5979     Type *LengthTy = MI.getLength()->getType();
5980     unsigned ElemSz = MI.getElementSizeInBytes();
5981     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5982     SDValue MC = DAG.getAtomicMemset(getRoot(), sdl, Dst, DstAlign, Val, Length,
5983                                      LengthTy, ElemSz, isTC,
5984                                      MachinePointerInfo(MI.getRawDest()));
5985     updateDAGForMaybeTailCall(MC);
5986     return;
5987   }
5988   case Intrinsic::call_preallocated_setup: {
5989     const CallBase *PreallocatedCall = FindPreallocatedCall(&I);
5990     SDValue SrcValue = DAG.getSrcValue(PreallocatedCall);
5991     SDValue Res = DAG.getNode(ISD::PREALLOCATED_SETUP, sdl, MVT::Other,
5992                               getRoot(), SrcValue);
5993     setValue(&I, Res);
5994     DAG.setRoot(Res);
5995     return;
5996   }
5997   case Intrinsic::call_preallocated_arg: {
5998     const CallBase *PreallocatedCall = FindPreallocatedCall(I.getOperand(0));
5999     SDValue SrcValue = DAG.getSrcValue(PreallocatedCall);
6000     SDValue Ops[3];
6001     Ops[0] = getRoot();
6002     Ops[1] = SrcValue;
6003     Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl,
6004                                    MVT::i32); // arg index
6005     SDValue Res = DAG.getNode(
6006         ISD::PREALLOCATED_ARG, sdl,
6007         DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Ops);
6008     setValue(&I, Res);
6009     DAG.setRoot(Res.getValue(1));
6010     return;
6011   }
6012   case Intrinsic::dbg_addr:
6013   case Intrinsic::dbg_declare: {
6014     // Assume dbg.addr and dbg.declare can not currently use DIArgList, i.e.
6015     // they are non-variadic.
6016     const auto &DI = cast<DbgVariableIntrinsic>(I);
6017     assert(!DI.hasArgList() && "Only dbg.value should currently use DIArgList");
6018     DILocalVariable *Variable = DI.getVariable();
6019     DIExpression *Expression = DI.getExpression();
6020     dropDanglingDebugInfo(Variable, Expression);
6021     assert(Variable && "Missing variable");
6022     LLVM_DEBUG(dbgs() << "SelectionDAG visiting debug intrinsic: " << DI
6023                       << "\n");
6024     // Check if address has undef value.
6025     const Value *Address = DI.getVariableLocationOp(0);
6026     if (!Address || isa<UndefValue>(Address) ||
6027         (Address->use_empty() && !isa<Argument>(Address))) {
6028       LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI
6029                         << " (bad/undef/unused-arg address)\n");
6030       return;
6031     }
6032 
6033     bool isParameter = Variable->isParameter() || isa<Argument>(Address);
6034 
6035     // Check if this variable can be described by a frame index, typically
6036     // either as a static alloca or a byval parameter.
6037     int FI = std::numeric_limits<int>::max();
6038     if (const auto *AI =
6039             dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) {
6040       if (AI->isStaticAlloca()) {
6041         auto I = FuncInfo.StaticAllocaMap.find(AI);
6042         if (I != FuncInfo.StaticAllocaMap.end())
6043           FI = I->second;
6044       }
6045     } else if (const auto *Arg = dyn_cast<Argument>(
6046                    Address->stripInBoundsConstantOffsets())) {
6047       FI = FuncInfo.getArgumentFrameIndex(Arg);
6048     }
6049 
6050     // llvm.dbg.addr is control dependent and always generates indirect
6051     // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in
6052     // the MachineFunction variable table.
6053     if (FI != std::numeric_limits<int>::max()) {
6054       if (Intrinsic == Intrinsic::dbg_addr) {
6055         SDDbgValue *SDV = DAG.getFrameIndexDbgValue(
6056             Variable, Expression, FI, getRoot().getNode(), /*IsIndirect*/ true,
6057             dl, SDNodeOrder);
6058         DAG.AddDbgValue(SDV, isParameter);
6059       } else {
6060         LLVM_DEBUG(dbgs() << "Skipping " << DI
6061                           << " (variable info stashed in MF side table)\n");
6062       }
6063       return;
6064     }
6065 
6066     SDValue &N = NodeMap[Address];
6067     if (!N.getNode() && isa<Argument>(Address))
6068       // Check unused arguments map.
6069       N = UnusedArgNodeMap[Address];
6070     SDDbgValue *SDV;
6071     if (N.getNode()) {
6072       if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
6073         Address = BCI->getOperand(0);
6074       // Parameters are handled specially.
6075       auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
6076       if (isParameter && FINode) {
6077         // Byval parameter. We have a frame index at this point.
6078         SDV =
6079             DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(),
6080                                       /*IsIndirect*/ true, dl, SDNodeOrder);
6081       } else if (isa<Argument>(Address)) {
6082         // Address is an argument, so try to emit its dbg value using
6083         // virtual register info from the FuncInfo.ValueMap.
6084         EmitFuncArgumentDbgValue(Address, Variable, Expression, dl,
6085                                  FuncArgumentDbgValueKind::Declare, N);
6086         return;
6087       } else {
6088         SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
6089                               true, dl, SDNodeOrder);
6090       }
6091       DAG.AddDbgValue(SDV, isParameter);
6092     } else {
6093       // If Address is an argument then try to emit its dbg value using
6094       // virtual register info from the FuncInfo.ValueMap.
6095       if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl,
6096                                     FuncArgumentDbgValueKind::Declare, N)) {
6097         LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI
6098                           << " (could not emit func-arg dbg_value)\n");
6099       }
6100     }
6101     return;
6102   }
6103   case Intrinsic::dbg_label: {
6104     const DbgLabelInst &DI = cast<DbgLabelInst>(I);
6105     DILabel *Label = DI.getLabel();
6106     assert(Label && "Missing label");
6107 
6108     SDDbgLabel *SDV;
6109     SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder);
6110     DAG.AddDbgLabel(SDV);
6111     return;
6112   }
6113   case Intrinsic::dbg_value: {
6114     const DbgValueInst &DI = cast<DbgValueInst>(I);
6115     assert(DI.getVariable() && "Missing variable");
6116 
6117     DILocalVariable *Variable = DI.getVariable();
6118     DIExpression *Expression = DI.getExpression();
6119     dropDanglingDebugInfo(Variable, Expression);
6120     SmallVector<Value *, 4> Values(DI.getValues());
6121     if (Values.empty())
6122       return;
6123 
6124     if (llvm::is_contained(Values, nullptr))
6125       return;
6126 
6127     bool IsVariadic = DI.hasArgList();
6128     if (!handleDebugValue(Values, Variable, Expression, dl, DI.getDebugLoc(),
6129                           SDNodeOrder, IsVariadic))
6130       addDanglingDebugInfo(&DI, dl, SDNodeOrder);
6131     return;
6132   }
6133 
6134   case Intrinsic::eh_typeid_for: {
6135     // Find the type id for the given typeinfo.
6136     GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
6137     unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV);
6138     Res = DAG.getConstant(TypeID, sdl, MVT::i32);
6139     setValue(&I, Res);
6140     return;
6141   }
6142 
6143   case Intrinsic::eh_return_i32:
6144   case Intrinsic::eh_return_i64:
6145     DAG.getMachineFunction().setCallsEHReturn(true);
6146     DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
6147                             MVT::Other,
6148                             getControlRoot(),
6149                             getValue(I.getArgOperand(0)),
6150                             getValue(I.getArgOperand(1))));
6151     return;
6152   case Intrinsic::eh_unwind_init:
6153     DAG.getMachineFunction().setCallsUnwindInit(true);
6154     return;
6155   case Intrinsic::eh_dwarf_cfa:
6156     setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl,
6157                              TLI.getPointerTy(DAG.getDataLayout()),
6158                              getValue(I.getArgOperand(0))));
6159     return;
6160   case Intrinsic::eh_sjlj_callsite: {
6161     MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
6162     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(0));
6163     assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
6164 
6165     MMI.setCurrentCallSite(CI->getZExtValue());
6166     return;
6167   }
6168   case Intrinsic::eh_sjlj_functioncontext: {
6169     // Get and store the index of the function context.
6170     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
6171     AllocaInst *FnCtx =
6172       cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
6173     int FI = FuncInfo.StaticAllocaMap[FnCtx];
6174     MFI.setFunctionContextIndex(FI);
6175     return;
6176   }
6177   case Intrinsic::eh_sjlj_setjmp: {
6178     SDValue Ops[2];
6179     Ops[0] = getRoot();
6180     Ops[1] = getValue(I.getArgOperand(0));
6181     SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
6182                              DAG.getVTList(MVT::i32, MVT::Other), Ops);
6183     setValue(&I, Op.getValue(0));
6184     DAG.setRoot(Op.getValue(1));
6185     return;
6186   }
6187   case Intrinsic::eh_sjlj_longjmp:
6188     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
6189                             getRoot(), getValue(I.getArgOperand(0))));
6190     return;
6191   case Intrinsic::eh_sjlj_setup_dispatch:
6192     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
6193                             getRoot()));
6194     return;
6195   case Intrinsic::masked_gather:
6196     visitMaskedGather(I);
6197     return;
6198   case Intrinsic::masked_load:
6199     visitMaskedLoad(I);
6200     return;
6201   case Intrinsic::masked_scatter:
6202     visitMaskedScatter(I);
6203     return;
6204   case Intrinsic::masked_store:
6205     visitMaskedStore(I);
6206     return;
6207   case Intrinsic::masked_expandload:
6208     visitMaskedLoad(I, true /* IsExpanding */);
6209     return;
6210   case Intrinsic::masked_compressstore:
6211     visitMaskedStore(I, true /* IsCompressing */);
6212     return;
6213   case Intrinsic::powi:
6214     setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
6215                             getValue(I.getArgOperand(1)), DAG));
6216     return;
6217   case Intrinsic::log:
6218     setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6219     return;
6220   case Intrinsic::log2:
6221     setValue(&I,
6222              expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6223     return;
6224   case Intrinsic::log10:
6225     setValue(&I,
6226              expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6227     return;
6228   case Intrinsic::exp:
6229     setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6230     return;
6231   case Intrinsic::exp2:
6232     setValue(&I,
6233              expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6234     return;
6235   case Intrinsic::pow:
6236     setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
6237                            getValue(I.getArgOperand(1)), DAG, TLI, Flags));
6238     return;
6239   case Intrinsic::sqrt:
6240   case Intrinsic::fabs:
6241   case Intrinsic::sin:
6242   case Intrinsic::cos:
6243   case Intrinsic::floor:
6244   case Intrinsic::ceil:
6245   case Intrinsic::trunc:
6246   case Intrinsic::rint:
6247   case Intrinsic::nearbyint:
6248   case Intrinsic::round:
6249   case Intrinsic::roundeven:
6250   case Intrinsic::canonicalize: {
6251     unsigned Opcode;
6252     switch (Intrinsic) {
6253     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6254     case Intrinsic::sqrt:      Opcode = ISD::FSQRT;      break;
6255     case Intrinsic::fabs:      Opcode = ISD::FABS;       break;
6256     case Intrinsic::sin:       Opcode = ISD::FSIN;       break;
6257     case Intrinsic::cos:       Opcode = ISD::FCOS;       break;
6258     case Intrinsic::floor:     Opcode = ISD::FFLOOR;     break;
6259     case Intrinsic::ceil:      Opcode = ISD::FCEIL;      break;
6260     case Intrinsic::trunc:     Opcode = ISD::FTRUNC;     break;
6261     case Intrinsic::rint:      Opcode = ISD::FRINT;      break;
6262     case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
6263     case Intrinsic::round:     Opcode = ISD::FROUND;     break;
6264     case Intrinsic::roundeven: Opcode = ISD::FROUNDEVEN; break;
6265     case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break;
6266     }
6267 
6268     setValue(&I, DAG.getNode(Opcode, sdl,
6269                              getValue(I.getArgOperand(0)).getValueType(),
6270                              getValue(I.getArgOperand(0)), Flags));
6271     return;
6272   }
6273   case Intrinsic::lround:
6274   case Intrinsic::llround:
6275   case Intrinsic::lrint:
6276   case Intrinsic::llrint: {
6277     unsigned Opcode;
6278     switch (Intrinsic) {
6279     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6280     case Intrinsic::lround:  Opcode = ISD::LROUND;  break;
6281     case Intrinsic::llround: Opcode = ISD::LLROUND; break;
6282     case Intrinsic::lrint:   Opcode = ISD::LRINT;   break;
6283     case Intrinsic::llrint:  Opcode = ISD::LLRINT;  break;
6284     }
6285 
6286     EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6287     setValue(&I, DAG.getNode(Opcode, sdl, RetVT,
6288                              getValue(I.getArgOperand(0))));
6289     return;
6290   }
6291   case Intrinsic::minnum:
6292     setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
6293                              getValue(I.getArgOperand(0)).getValueType(),
6294                              getValue(I.getArgOperand(0)),
6295                              getValue(I.getArgOperand(1)), Flags));
6296     return;
6297   case Intrinsic::maxnum:
6298     setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
6299                              getValue(I.getArgOperand(0)).getValueType(),
6300                              getValue(I.getArgOperand(0)),
6301                              getValue(I.getArgOperand(1)), Flags));
6302     return;
6303   case Intrinsic::minimum:
6304     setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl,
6305                              getValue(I.getArgOperand(0)).getValueType(),
6306                              getValue(I.getArgOperand(0)),
6307                              getValue(I.getArgOperand(1)), Flags));
6308     return;
6309   case Intrinsic::maximum:
6310     setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl,
6311                              getValue(I.getArgOperand(0)).getValueType(),
6312                              getValue(I.getArgOperand(0)),
6313                              getValue(I.getArgOperand(1)), Flags));
6314     return;
6315   case Intrinsic::copysign:
6316     setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
6317                              getValue(I.getArgOperand(0)).getValueType(),
6318                              getValue(I.getArgOperand(0)),
6319                              getValue(I.getArgOperand(1)), Flags));
6320     return;
6321   case Intrinsic::arithmetic_fence: {
6322     setValue(&I, DAG.getNode(ISD::ARITH_FENCE, sdl,
6323                              getValue(I.getArgOperand(0)).getValueType(),
6324                              getValue(I.getArgOperand(0)), Flags));
6325     return;
6326   }
6327   case Intrinsic::fma:
6328     setValue(&I, DAG.getNode(
6329                      ISD::FMA, sdl, getValue(I.getArgOperand(0)).getValueType(),
6330                      getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)),
6331                      getValue(I.getArgOperand(2)), Flags));
6332     return;
6333 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC)                         \
6334   case Intrinsic::INTRINSIC:
6335 #include "llvm/IR/ConstrainedOps.def"
6336     visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I));
6337     return;
6338 #define BEGIN_REGISTER_VP_INTRINSIC(VPID, ...) case Intrinsic::VPID:
6339 #include "llvm/IR/VPIntrinsics.def"
6340     visitVectorPredicationIntrinsic(cast<VPIntrinsic>(I));
6341     return;
6342   case Intrinsic::fptrunc_round: {
6343     // Get the last argument, the metadata and convert it to an integer in the
6344     // call
6345     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(1))->getMetadata();
6346     Optional<RoundingMode> RoundMode =
6347         convertStrToRoundingMode(cast<MDString>(MD)->getString());
6348 
6349     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6350 
6351     // Propagate fast-math-flags from IR to node(s).
6352     SDNodeFlags Flags;
6353     Flags.copyFMF(*cast<FPMathOperator>(&I));
6354     SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
6355 
6356     SDValue Result;
6357     Result = DAG.getNode(
6358         ISD::FPTRUNC_ROUND, sdl, VT, getValue(I.getArgOperand(0)),
6359         DAG.getTargetConstant((int)RoundMode.getValue(), sdl,
6360                               TLI.getPointerTy(DAG.getDataLayout())));
6361     setValue(&I, Result);
6362 
6363     return;
6364   }
6365   case Intrinsic::fmuladd: {
6366     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6367     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
6368         TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) {
6369       setValue(&I, DAG.getNode(ISD::FMA, sdl,
6370                                getValue(I.getArgOperand(0)).getValueType(),
6371                                getValue(I.getArgOperand(0)),
6372                                getValue(I.getArgOperand(1)),
6373                                getValue(I.getArgOperand(2)), Flags));
6374     } else {
6375       // TODO: Intrinsic calls should have fast-math-flags.
6376       SDValue Mul = DAG.getNode(
6377           ISD::FMUL, sdl, getValue(I.getArgOperand(0)).getValueType(),
6378           getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), Flags);
6379       SDValue Add = DAG.getNode(ISD::FADD, sdl,
6380                                 getValue(I.getArgOperand(0)).getValueType(),
6381                                 Mul, getValue(I.getArgOperand(2)), Flags);
6382       setValue(&I, Add);
6383     }
6384     return;
6385   }
6386   case Intrinsic::convert_to_fp16:
6387     setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
6388                              DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
6389                                          getValue(I.getArgOperand(0)),
6390                                          DAG.getTargetConstant(0, sdl,
6391                                                                MVT::i32))));
6392     return;
6393   case Intrinsic::convert_from_fp16:
6394     setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
6395                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
6396                              DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
6397                                          getValue(I.getArgOperand(0)))));
6398     return;
6399   case Intrinsic::fptosi_sat: {
6400     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6401     setValue(&I, DAG.getNode(ISD::FP_TO_SINT_SAT, sdl, VT,
6402                              getValue(I.getArgOperand(0)),
6403                              DAG.getValueType(VT.getScalarType())));
6404     return;
6405   }
6406   case Intrinsic::fptoui_sat: {
6407     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6408     setValue(&I, DAG.getNode(ISD::FP_TO_UINT_SAT, sdl, VT,
6409                              getValue(I.getArgOperand(0)),
6410                              DAG.getValueType(VT.getScalarType())));
6411     return;
6412   }
6413   case Intrinsic::set_rounding:
6414     Res = DAG.getNode(ISD::SET_ROUNDING, sdl, MVT::Other,
6415                       {getRoot(), getValue(I.getArgOperand(0))});
6416     setValue(&I, Res);
6417     DAG.setRoot(Res.getValue(0));
6418     return;
6419   case Intrinsic::is_fpclass: {
6420     const DataLayout DLayout = DAG.getDataLayout();
6421     EVT DestVT = TLI.getValueType(DLayout, I.getType());
6422     EVT ArgVT = TLI.getValueType(DLayout, I.getArgOperand(0)->getType());
6423     unsigned Test = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
6424     MachineFunction &MF = DAG.getMachineFunction();
6425     const Function &F = MF.getFunction();
6426     SDValue Op = getValue(I.getArgOperand(0));
6427     SDNodeFlags Flags;
6428     Flags.setNoFPExcept(
6429         !F.getAttributes().hasFnAttr(llvm::Attribute::StrictFP));
6430     // If ISD::IS_FPCLASS should be expanded, do it right now, because the
6431     // expansion can use illegal types. Making expansion early allows
6432     // legalizing these types prior to selection.
6433     if (!TLI.isOperationLegalOrCustom(ISD::IS_FPCLASS, ArgVT)) {
6434       SDValue Result = TLI.expandIS_FPCLASS(DestVT, Op, Test, Flags, sdl, DAG);
6435       setValue(&I, Result);
6436       return;
6437     }
6438 
6439     SDValue Check = DAG.getTargetConstant(Test, sdl, MVT::i32);
6440     SDValue V = DAG.getNode(ISD::IS_FPCLASS, sdl, DestVT, {Op, Check}, Flags);
6441     setValue(&I, V);
6442     return;
6443   }
6444   case Intrinsic::pcmarker: {
6445     SDValue Tmp = getValue(I.getArgOperand(0));
6446     DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
6447     return;
6448   }
6449   case Intrinsic::readcyclecounter: {
6450     SDValue Op = getRoot();
6451     Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
6452                       DAG.getVTList(MVT::i64, MVT::Other), Op);
6453     setValue(&I, Res);
6454     DAG.setRoot(Res.getValue(1));
6455     return;
6456   }
6457   case Intrinsic::bitreverse:
6458     setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl,
6459                              getValue(I.getArgOperand(0)).getValueType(),
6460                              getValue(I.getArgOperand(0))));
6461     return;
6462   case Intrinsic::bswap:
6463     setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
6464                              getValue(I.getArgOperand(0)).getValueType(),
6465                              getValue(I.getArgOperand(0))));
6466     return;
6467   case Intrinsic::cttz: {
6468     SDValue Arg = getValue(I.getArgOperand(0));
6469     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
6470     EVT Ty = Arg.getValueType();
6471     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
6472                              sdl, Ty, Arg));
6473     return;
6474   }
6475   case Intrinsic::ctlz: {
6476     SDValue Arg = getValue(I.getArgOperand(0));
6477     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
6478     EVT Ty = Arg.getValueType();
6479     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
6480                              sdl, Ty, Arg));
6481     return;
6482   }
6483   case Intrinsic::ctpop: {
6484     SDValue Arg = getValue(I.getArgOperand(0));
6485     EVT Ty = Arg.getValueType();
6486     setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
6487     return;
6488   }
6489   case Intrinsic::fshl:
6490   case Intrinsic::fshr: {
6491     bool IsFSHL = Intrinsic == Intrinsic::fshl;
6492     SDValue X = getValue(I.getArgOperand(0));
6493     SDValue Y = getValue(I.getArgOperand(1));
6494     SDValue Z = getValue(I.getArgOperand(2));
6495     EVT VT = X.getValueType();
6496 
6497     if (X == Y) {
6498       auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR;
6499       setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z));
6500     } else {
6501       auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR;
6502       setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z));
6503     }
6504     return;
6505   }
6506   case Intrinsic::sadd_sat: {
6507     SDValue Op1 = getValue(I.getArgOperand(0));
6508     SDValue Op2 = getValue(I.getArgOperand(1));
6509     setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2));
6510     return;
6511   }
6512   case Intrinsic::uadd_sat: {
6513     SDValue Op1 = getValue(I.getArgOperand(0));
6514     SDValue Op2 = getValue(I.getArgOperand(1));
6515     setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2));
6516     return;
6517   }
6518   case Intrinsic::ssub_sat: {
6519     SDValue Op1 = getValue(I.getArgOperand(0));
6520     SDValue Op2 = getValue(I.getArgOperand(1));
6521     setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2));
6522     return;
6523   }
6524   case Intrinsic::usub_sat: {
6525     SDValue Op1 = getValue(I.getArgOperand(0));
6526     SDValue Op2 = getValue(I.getArgOperand(1));
6527     setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2));
6528     return;
6529   }
6530   case Intrinsic::sshl_sat: {
6531     SDValue Op1 = getValue(I.getArgOperand(0));
6532     SDValue Op2 = getValue(I.getArgOperand(1));
6533     setValue(&I, DAG.getNode(ISD::SSHLSAT, sdl, Op1.getValueType(), Op1, Op2));
6534     return;
6535   }
6536   case Intrinsic::ushl_sat: {
6537     SDValue Op1 = getValue(I.getArgOperand(0));
6538     SDValue Op2 = getValue(I.getArgOperand(1));
6539     setValue(&I, DAG.getNode(ISD::USHLSAT, sdl, Op1.getValueType(), Op1, Op2));
6540     return;
6541   }
6542   case Intrinsic::smul_fix:
6543   case Intrinsic::umul_fix:
6544   case Intrinsic::smul_fix_sat:
6545   case Intrinsic::umul_fix_sat: {
6546     SDValue Op1 = getValue(I.getArgOperand(0));
6547     SDValue Op2 = getValue(I.getArgOperand(1));
6548     SDValue Op3 = getValue(I.getArgOperand(2));
6549     setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
6550                              Op1.getValueType(), Op1, Op2, Op3));
6551     return;
6552   }
6553   case Intrinsic::sdiv_fix:
6554   case Intrinsic::udiv_fix:
6555   case Intrinsic::sdiv_fix_sat:
6556   case Intrinsic::udiv_fix_sat: {
6557     SDValue Op1 = getValue(I.getArgOperand(0));
6558     SDValue Op2 = getValue(I.getArgOperand(1));
6559     SDValue Op3 = getValue(I.getArgOperand(2));
6560     setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
6561                               Op1, Op2, Op3, DAG, TLI));
6562     return;
6563   }
6564   case Intrinsic::smax: {
6565     SDValue Op1 = getValue(I.getArgOperand(0));
6566     SDValue Op2 = getValue(I.getArgOperand(1));
6567     setValue(&I, DAG.getNode(ISD::SMAX, sdl, Op1.getValueType(), Op1, Op2));
6568     return;
6569   }
6570   case Intrinsic::smin: {
6571     SDValue Op1 = getValue(I.getArgOperand(0));
6572     SDValue Op2 = getValue(I.getArgOperand(1));
6573     setValue(&I, DAG.getNode(ISD::SMIN, sdl, Op1.getValueType(), Op1, Op2));
6574     return;
6575   }
6576   case Intrinsic::umax: {
6577     SDValue Op1 = getValue(I.getArgOperand(0));
6578     SDValue Op2 = getValue(I.getArgOperand(1));
6579     setValue(&I, DAG.getNode(ISD::UMAX, sdl, Op1.getValueType(), Op1, Op2));
6580     return;
6581   }
6582   case Intrinsic::umin: {
6583     SDValue Op1 = getValue(I.getArgOperand(0));
6584     SDValue Op2 = getValue(I.getArgOperand(1));
6585     setValue(&I, DAG.getNode(ISD::UMIN, sdl, Op1.getValueType(), Op1, Op2));
6586     return;
6587   }
6588   case Intrinsic::abs: {
6589     // TODO: Preserve "int min is poison" arg in SDAG?
6590     SDValue Op1 = getValue(I.getArgOperand(0));
6591     setValue(&I, DAG.getNode(ISD::ABS, sdl, Op1.getValueType(), Op1));
6592     return;
6593   }
6594   case Intrinsic::stacksave: {
6595     SDValue Op = getRoot();
6596     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6597     Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op);
6598     setValue(&I, Res);
6599     DAG.setRoot(Res.getValue(1));
6600     return;
6601   }
6602   case Intrinsic::stackrestore:
6603     Res = getValue(I.getArgOperand(0));
6604     DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
6605     return;
6606   case Intrinsic::get_dynamic_area_offset: {
6607     SDValue Op = getRoot();
6608     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
6609     EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
6610     // Result type for @llvm.get.dynamic.area.offset should match PtrTy for
6611     // target.
6612     if (PtrTy.getFixedSizeInBits() < ResTy.getFixedSizeInBits())
6613       report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset"
6614                          " intrinsic!");
6615     Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy),
6616                       Op);
6617     DAG.setRoot(Op);
6618     setValue(&I, Res);
6619     return;
6620   }
6621   case Intrinsic::stackguard: {
6622     MachineFunction &MF = DAG.getMachineFunction();
6623     const Module &M = *MF.getFunction().getParent();
6624     SDValue Chain = getRoot();
6625     if (TLI.useLoadStackGuardNode()) {
6626       Res = getLoadStackGuard(DAG, sdl, Chain);
6627     } else {
6628       EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
6629       const Value *Global = TLI.getSDagStackGuard(M);
6630       Align Align = DAG.getDataLayout().getPrefTypeAlign(Global->getType());
6631       Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global),
6632                         MachinePointerInfo(Global, 0), Align,
6633                         MachineMemOperand::MOVolatile);
6634     }
6635     if (TLI.useStackGuardXorFP())
6636       Res = TLI.emitStackGuardXorFP(DAG, Res, sdl);
6637     DAG.setRoot(Chain);
6638     setValue(&I, Res);
6639     return;
6640   }
6641   case Intrinsic::stackprotector: {
6642     // Emit code into the DAG to store the stack guard onto the stack.
6643     MachineFunction &MF = DAG.getMachineFunction();
6644     MachineFrameInfo &MFI = MF.getFrameInfo();
6645     SDValue Src, Chain = getRoot();
6646 
6647     if (TLI.useLoadStackGuardNode())
6648       Src = getLoadStackGuard(DAG, sdl, Chain);
6649     else
6650       Src = getValue(I.getArgOperand(0));   // The guard's value.
6651 
6652     AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
6653 
6654     int FI = FuncInfo.StaticAllocaMap[Slot];
6655     MFI.setStackProtectorIndex(FI);
6656     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
6657 
6658     SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
6659 
6660     // Store the stack protector onto the stack.
6661     Res = DAG.getStore(
6662         Chain, sdl, Src, FIN,
6663         MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
6664         MaybeAlign(), MachineMemOperand::MOVolatile);
6665     setValue(&I, Res);
6666     DAG.setRoot(Res);
6667     return;
6668   }
6669   case Intrinsic::objectsize:
6670     llvm_unreachable("llvm.objectsize.* should have been lowered already");
6671 
6672   case Intrinsic::is_constant:
6673     llvm_unreachable("llvm.is.constant.* should have been lowered already");
6674 
6675   case Intrinsic::annotation:
6676   case Intrinsic::ptr_annotation:
6677   case Intrinsic::launder_invariant_group:
6678   case Intrinsic::strip_invariant_group:
6679     // Drop the intrinsic, but forward the value
6680     setValue(&I, getValue(I.getOperand(0)));
6681     return;
6682 
6683   case Intrinsic::assume:
6684   case Intrinsic::experimental_noalias_scope_decl:
6685   case Intrinsic::var_annotation:
6686   case Intrinsic::sideeffect:
6687     // Discard annotate attributes, noalias scope declarations, assumptions, and
6688     // artificial side-effects.
6689     return;
6690 
6691   case Intrinsic::codeview_annotation: {
6692     // Emit a label associated with this metadata.
6693     MachineFunction &MF = DAG.getMachineFunction();
6694     MCSymbol *Label =
6695         MF.getMMI().getContext().createTempSymbol("annotation", true);
6696     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata();
6697     MF.addCodeViewAnnotation(Label, cast<MDNode>(MD));
6698     Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label);
6699     DAG.setRoot(Res);
6700     return;
6701   }
6702 
6703   case Intrinsic::init_trampoline: {
6704     const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
6705 
6706     SDValue Ops[6];
6707     Ops[0] = getRoot();
6708     Ops[1] = getValue(I.getArgOperand(0));
6709     Ops[2] = getValue(I.getArgOperand(1));
6710     Ops[3] = getValue(I.getArgOperand(2));
6711     Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
6712     Ops[5] = DAG.getSrcValue(F);
6713 
6714     Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
6715 
6716     DAG.setRoot(Res);
6717     return;
6718   }
6719   case Intrinsic::adjust_trampoline:
6720     setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
6721                              TLI.getPointerTy(DAG.getDataLayout()),
6722                              getValue(I.getArgOperand(0))));
6723     return;
6724   case Intrinsic::gcroot: {
6725     assert(DAG.getMachineFunction().getFunction().hasGC() &&
6726            "only valid in functions with gc specified, enforced by Verifier");
6727     assert(GFI && "implied by previous");
6728     const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
6729     const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
6730 
6731     FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
6732     GFI->addStackRoot(FI->getIndex(), TypeMap);
6733     return;
6734   }
6735   case Intrinsic::gcread:
6736   case Intrinsic::gcwrite:
6737     llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
6738   case Intrinsic::flt_rounds:
6739     Res = DAG.getNode(ISD::FLT_ROUNDS_, sdl, {MVT::i32, MVT::Other}, getRoot());
6740     setValue(&I, Res);
6741     DAG.setRoot(Res.getValue(1));
6742     return;
6743 
6744   case Intrinsic::expect:
6745     // Just replace __builtin_expect(exp, c) with EXP.
6746     setValue(&I, getValue(I.getArgOperand(0)));
6747     return;
6748 
6749   case Intrinsic::ubsantrap:
6750   case Intrinsic::debugtrap:
6751   case Intrinsic::trap: {
6752     StringRef TrapFuncName =
6753         I.getAttributes().getFnAttr("trap-func-name").getValueAsString();
6754     if (TrapFuncName.empty()) {
6755       switch (Intrinsic) {
6756       case Intrinsic::trap:
6757         DAG.setRoot(DAG.getNode(ISD::TRAP, sdl, MVT::Other, getRoot()));
6758         break;
6759       case Intrinsic::debugtrap:
6760         DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, sdl, MVT::Other, getRoot()));
6761         break;
6762       case Intrinsic::ubsantrap:
6763         DAG.setRoot(DAG.getNode(
6764             ISD::UBSANTRAP, sdl, MVT::Other, getRoot(),
6765             DAG.getTargetConstant(
6766                 cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(), sdl,
6767                 MVT::i32)));
6768         break;
6769       default: llvm_unreachable("unknown trap intrinsic");
6770       }
6771       return;
6772     }
6773     TargetLowering::ArgListTy Args;
6774     if (Intrinsic == Intrinsic::ubsantrap) {
6775       Args.push_back(TargetLoweringBase::ArgListEntry());
6776       Args[0].Val = I.getArgOperand(0);
6777       Args[0].Node = getValue(Args[0].Val);
6778       Args[0].Ty = Args[0].Val->getType();
6779     }
6780 
6781     TargetLowering::CallLoweringInfo CLI(DAG);
6782     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
6783         CallingConv::C, I.getType(),
6784         DAG.getExternalSymbol(TrapFuncName.data(),
6785                               TLI.getPointerTy(DAG.getDataLayout())),
6786         std::move(Args));
6787 
6788     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
6789     DAG.setRoot(Result.second);
6790     return;
6791   }
6792 
6793   case Intrinsic::uadd_with_overflow:
6794   case Intrinsic::sadd_with_overflow:
6795   case Intrinsic::usub_with_overflow:
6796   case Intrinsic::ssub_with_overflow:
6797   case Intrinsic::umul_with_overflow:
6798   case Intrinsic::smul_with_overflow: {
6799     ISD::NodeType Op;
6800     switch (Intrinsic) {
6801     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6802     case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
6803     case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
6804     case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
6805     case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
6806     case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
6807     case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
6808     }
6809     SDValue Op1 = getValue(I.getArgOperand(0));
6810     SDValue Op2 = getValue(I.getArgOperand(1));
6811 
6812     EVT ResultVT = Op1.getValueType();
6813     EVT OverflowVT = MVT::i1;
6814     if (ResultVT.isVector())
6815       OverflowVT = EVT::getVectorVT(
6816           *Context, OverflowVT, ResultVT.getVectorElementCount());
6817 
6818     SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT);
6819     setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
6820     return;
6821   }
6822   case Intrinsic::prefetch: {
6823     SDValue Ops[5];
6824     unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
6825     auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore;
6826     Ops[0] = DAG.getRoot();
6827     Ops[1] = getValue(I.getArgOperand(0));
6828     Ops[2] = getValue(I.getArgOperand(1));
6829     Ops[3] = getValue(I.getArgOperand(2));
6830     Ops[4] = getValue(I.getArgOperand(3));
6831     SDValue Result = DAG.getMemIntrinsicNode(
6832         ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops,
6833         EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)),
6834         /* align */ None, Flags);
6835 
6836     // Chain the prefetch in parallell with any pending loads, to stay out of
6837     // the way of later optimizations.
6838     PendingLoads.push_back(Result);
6839     Result = getRoot();
6840     DAG.setRoot(Result);
6841     return;
6842   }
6843   case Intrinsic::lifetime_start:
6844   case Intrinsic::lifetime_end: {
6845     bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
6846     // Stack coloring is not enabled in O0, discard region information.
6847     if (TM.getOptLevel() == CodeGenOpt::None)
6848       return;
6849 
6850     const int64_t ObjectSize =
6851         cast<ConstantInt>(I.getArgOperand(0))->getSExtValue();
6852     Value *const ObjectPtr = I.getArgOperand(1);
6853     SmallVector<const Value *, 4> Allocas;
6854     getUnderlyingObjects(ObjectPtr, Allocas);
6855 
6856     for (const Value *Alloca : Allocas) {
6857       const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(Alloca);
6858 
6859       // Could not find an Alloca.
6860       if (!LifetimeObject)
6861         continue;
6862 
6863       // First check that the Alloca is static, otherwise it won't have a
6864       // valid frame index.
6865       auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
6866       if (SI == FuncInfo.StaticAllocaMap.end())
6867         return;
6868 
6869       const int FrameIndex = SI->second;
6870       int64_t Offset;
6871       if (GetPointerBaseWithConstantOffset(
6872               ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject)
6873         Offset = -1; // Cannot determine offset from alloca to lifetime object.
6874       Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize,
6875                                 Offset);
6876       DAG.setRoot(Res);
6877     }
6878     return;
6879   }
6880   case Intrinsic::pseudoprobe: {
6881     auto Guid = cast<ConstantInt>(I.getArgOperand(0))->getZExtValue();
6882     auto Index = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
6883     auto Attr = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue();
6884     Res = DAG.getPseudoProbeNode(sdl, getRoot(), Guid, Index, Attr);
6885     DAG.setRoot(Res);
6886     return;
6887   }
6888   case Intrinsic::invariant_start:
6889     // Discard region information.
6890     setValue(&I,
6891              DAG.getUNDEF(TLI.getValueType(DAG.getDataLayout(), I.getType())));
6892     return;
6893   case Intrinsic::invariant_end:
6894     // Discard region information.
6895     return;
6896   case Intrinsic::clear_cache:
6897     /// FunctionName may be null.
6898     if (const char *FunctionName = TLI.getClearCacheBuiltinName())
6899       lowerCallToExternalSymbol(I, FunctionName);
6900     return;
6901   case Intrinsic::donothing:
6902   case Intrinsic::seh_try_begin:
6903   case Intrinsic::seh_scope_begin:
6904   case Intrinsic::seh_try_end:
6905   case Intrinsic::seh_scope_end:
6906     // ignore
6907     return;
6908   case Intrinsic::experimental_stackmap:
6909     visitStackmap(I);
6910     return;
6911   case Intrinsic::experimental_patchpoint_void:
6912   case Intrinsic::experimental_patchpoint_i64:
6913     visitPatchpoint(I);
6914     return;
6915   case Intrinsic::experimental_gc_statepoint:
6916     LowerStatepoint(cast<GCStatepointInst>(I));
6917     return;
6918   case Intrinsic::experimental_gc_result:
6919     visitGCResult(cast<GCResultInst>(I));
6920     return;
6921   case Intrinsic::experimental_gc_relocate:
6922     visitGCRelocate(cast<GCRelocateInst>(I));
6923     return;
6924   case Intrinsic::instrprof_cover:
6925     llvm_unreachable("instrprof failed to lower a cover");
6926   case Intrinsic::instrprof_increment:
6927     llvm_unreachable("instrprof failed to lower an increment");
6928   case Intrinsic::instrprof_value_profile:
6929     llvm_unreachable("instrprof failed to lower a value profiling call");
6930   case Intrinsic::localescape: {
6931     MachineFunction &MF = DAG.getMachineFunction();
6932     const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
6933 
6934     // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
6935     // is the same on all targets.
6936     for (unsigned Idx = 0, E = I.arg_size(); Idx < E; ++Idx) {
6937       Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
6938       if (isa<ConstantPointerNull>(Arg))
6939         continue; // Skip null pointers. They represent a hole in index space.
6940       AllocaInst *Slot = cast<AllocaInst>(Arg);
6941       assert(FuncInfo.StaticAllocaMap.count(Slot) &&
6942              "can only escape static allocas");
6943       int FI = FuncInfo.StaticAllocaMap[Slot];
6944       MCSymbol *FrameAllocSym =
6945           MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
6946               GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx);
6947       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
6948               TII->get(TargetOpcode::LOCAL_ESCAPE))
6949           .addSym(FrameAllocSym)
6950           .addFrameIndex(FI);
6951     }
6952 
6953     return;
6954   }
6955 
6956   case Intrinsic::localrecover: {
6957     // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
6958     MachineFunction &MF = DAG.getMachineFunction();
6959 
6960     // Get the symbol that defines the frame offset.
6961     auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
6962     auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
6963     unsigned IdxVal =
6964         unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max()));
6965     MCSymbol *FrameAllocSym =
6966         MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
6967             GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal);
6968 
6969     Value *FP = I.getArgOperand(1);
6970     SDValue FPVal = getValue(FP);
6971     EVT PtrVT = FPVal.getValueType();
6972 
6973     // Create a MCSymbol for the label to avoid any target lowering
6974     // that would make this PC relative.
6975     SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
6976     SDValue OffsetVal =
6977         DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
6978 
6979     // Add the offset to the FP.
6980     SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl);
6981     setValue(&I, Add);
6982 
6983     return;
6984   }
6985 
6986   case Intrinsic::eh_exceptionpointer:
6987   case Intrinsic::eh_exceptioncode: {
6988     // Get the exception pointer vreg, copy from it, and resize it to fit.
6989     const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0));
6990     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
6991     const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
6992     unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC);
6993     SDValue N = DAG.getCopyFromReg(DAG.getEntryNode(), sdl, VReg, PtrVT);
6994     if (Intrinsic == Intrinsic::eh_exceptioncode)
6995       N = DAG.getZExtOrTrunc(N, sdl, MVT::i32);
6996     setValue(&I, N);
6997     return;
6998   }
6999   case Intrinsic::xray_customevent: {
7000     // Here we want to make sure that the intrinsic behaves as if it has a
7001     // specific calling convention, and only for x86_64.
7002     // FIXME: Support other platforms later.
7003     const auto &Triple = DAG.getTarget().getTargetTriple();
7004     if (Triple.getArch() != Triple::x86_64)
7005       return;
7006 
7007     SmallVector<SDValue, 8> Ops;
7008 
7009     // We want to say that we always want the arguments in registers.
7010     SDValue LogEntryVal = getValue(I.getArgOperand(0));
7011     SDValue StrSizeVal = getValue(I.getArgOperand(1));
7012     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7013     SDValue Chain = getRoot();
7014     Ops.push_back(LogEntryVal);
7015     Ops.push_back(StrSizeVal);
7016     Ops.push_back(Chain);
7017 
7018     // We need to enforce the calling convention for the callsite, so that
7019     // argument ordering is enforced correctly, and that register allocation can
7020     // see that some registers may be assumed clobbered and have to preserve
7021     // them across calls to the intrinsic.
7022     MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL,
7023                                            sdl, NodeTys, Ops);
7024     SDValue patchableNode = SDValue(MN, 0);
7025     DAG.setRoot(patchableNode);
7026     setValue(&I, patchableNode);
7027     return;
7028   }
7029   case Intrinsic::xray_typedevent: {
7030     // Here we want to make sure that the intrinsic behaves as if it has a
7031     // specific calling convention, and only for x86_64.
7032     // FIXME: Support other platforms later.
7033     const auto &Triple = DAG.getTarget().getTargetTriple();
7034     if (Triple.getArch() != Triple::x86_64)
7035       return;
7036 
7037     SmallVector<SDValue, 8> Ops;
7038 
7039     // We want to say that we always want the arguments in registers.
7040     // It's unclear to me how manipulating the selection DAG here forces callers
7041     // to provide arguments in registers instead of on the stack.
7042     SDValue LogTypeId = getValue(I.getArgOperand(0));
7043     SDValue LogEntryVal = getValue(I.getArgOperand(1));
7044     SDValue StrSizeVal = getValue(I.getArgOperand(2));
7045     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7046     SDValue Chain = getRoot();
7047     Ops.push_back(LogTypeId);
7048     Ops.push_back(LogEntryVal);
7049     Ops.push_back(StrSizeVal);
7050     Ops.push_back(Chain);
7051 
7052     // We need to enforce the calling convention for the callsite, so that
7053     // argument ordering is enforced correctly, and that register allocation can
7054     // see that some registers may be assumed clobbered and have to preserve
7055     // them across calls to the intrinsic.
7056     MachineSDNode *MN = DAG.getMachineNode(
7057         TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, sdl, NodeTys, Ops);
7058     SDValue patchableNode = SDValue(MN, 0);
7059     DAG.setRoot(patchableNode);
7060     setValue(&I, patchableNode);
7061     return;
7062   }
7063   case Intrinsic::experimental_deoptimize:
7064     LowerDeoptimizeCall(&I);
7065     return;
7066   case Intrinsic::experimental_stepvector:
7067     visitStepVector(I);
7068     return;
7069   case Intrinsic::vector_reduce_fadd:
7070   case Intrinsic::vector_reduce_fmul:
7071   case Intrinsic::vector_reduce_add:
7072   case Intrinsic::vector_reduce_mul:
7073   case Intrinsic::vector_reduce_and:
7074   case Intrinsic::vector_reduce_or:
7075   case Intrinsic::vector_reduce_xor:
7076   case Intrinsic::vector_reduce_smax:
7077   case Intrinsic::vector_reduce_smin:
7078   case Intrinsic::vector_reduce_umax:
7079   case Intrinsic::vector_reduce_umin:
7080   case Intrinsic::vector_reduce_fmax:
7081   case Intrinsic::vector_reduce_fmin:
7082     visitVectorReduce(I, Intrinsic);
7083     return;
7084 
7085   case Intrinsic::icall_branch_funnel: {
7086     SmallVector<SDValue, 16> Ops;
7087     Ops.push_back(getValue(I.getArgOperand(0)));
7088 
7089     int64_t Offset;
7090     auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
7091         I.getArgOperand(1), Offset, DAG.getDataLayout()));
7092     if (!Base)
7093       report_fatal_error(
7094           "llvm.icall.branch.funnel operand must be a GlobalValue");
7095     Ops.push_back(DAG.getTargetGlobalAddress(Base, sdl, MVT::i64, 0));
7096 
7097     struct BranchFunnelTarget {
7098       int64_t Offset;
7099       SDValue Target;
7100     };
7101     SmallVector<BranchFunnelTarget, 8> Targets;
7102 
7103     for (unsigned Op = 1, N = I.arg_size(); Op != N; Op += 2) {
7104       auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
7105           I.getArgOperand(Op), Offset, DAG.getDataLayout()));
7106       if (ElemBase != Base)
7107         report_fatal_error("all llvm.icall.branch.funnel operands must refer "
7108                            "to the same GlobalValue");
7109 
7110       SDValue Val = getValue(I.getArgOperand(Op + 1));
7111       auto *GA = dyn_cast<GlobalAddressSDNode>(Val);
7112       if (!GA)
7113         report_fatal_error(
7114             "llvm.icall.branch.funnel operand must be a GlobalValue");
7115       Targets.push_back({Offset, DAG.getTargetGlobalAddress(
7116                                      GA->getGlobal(), sdl, Val.getValueType(),
7117                                      GA->getOffset())});
7118     }
7119     llvm::sort(Targets,
7120                [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) {
7121                  return T1.Offset < T2.Offset;
7122                });
7123 
7124     for (auto &T : Targets) {
7125       Ops.push_back(DAG.getTargetConstant(T.Offset, sdl, MVT::i32));
7126       Ops.push_back(T.Target);
7127     }
7128 
7129     Ops.push_back(DAG.getRoot()); // Chain
7130     SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, sdl,
7131                                  MVT::Other, Ops),
7132               0);
7133     DAG.setRoot(N);
7134     setValue(&I, N);
7135     HasTailCall = true;
7136     return;
7137   }
7138 
7139   case Intrinsic::wasm_landingpad_index:
7140     // Information this intrinsic contained has been transferred to
7141     // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely
7142     // delete it now.
7143     return;
7144 
7145   case Intrinsic::aarch64_settag:
7146   case Intrinsic::aarch64_settag_zero: {
7147     const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7148     bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero;
7149     SDValue Val = TSI.EmitTargetCodeForSetTag(
7150         DAG, sdl, getRoot(), getValue(I.getArgOperand(0)),
7151         getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)),
7152         ZeroMemory);
7153     DAG.setRoot(Val);
7154     setValue(&I, Val);
7155     return;
7156   }
7157   case Intrinsic::ptrmask: {
7158     SDValue Ptr = getValue(I.getOperand(0));
7159     SDValue Const = getValue(I.getOperand(1));
7160 
7161     EVT PtrVT = Ptr.getValueType();
7162     setValue(&I, DAG.getNode(ISD::AND, sdl, PtrVT, Ptr,
7163                              DAG.getZExtOrTrunc(Const, sdl, PtrVT)));
7164     return;
7165   }
7166   case Intrinsic::get_active_lane_mask: {
7167     EVT CCVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7168     SDValue Index = getValue(I.getOperand(0));
7169     EVT ElementVT = Index.getValueType();
7170 
7171     if (!TLI.shouldExpandGetActiveLaneMask(CCVT, ElementVT)) {
7172       visitTargetIntrinsic(I, Intrinsic);
7173       return;
7174     }
7175 
7176     SDValue TripCount = getValue(I.getOperand(1));
7177     auto VecTy = CCVT.changeVectorElementType(ElementVT);
7178 
7179     SDValue VectorIndex, VectorTripCount;
7180     if (VecTy.isScalableVector()) {
7181       VectorIndex = DAG.getSplatVector(VecTy, sdl, Index);
7182       VectorTripCount = DAG.getSplatVector(VecTy, sdl, TripCount);
7183     } else {
7184       VectorIndex = DAG.getSplatBuildVector(VecTy, sdl, Index);
7185       VectorTripCount = DAG.getSplatBuildVector(VecTy, sdl, TripCount);
7186     }
7187     SDValue VectorStep = DAG.getStepVector(sdl, VecTy);
7188     SDValue VectorInduction = DAG.getNode(
7189         ISD::UADDSAT, sdl, VecTy, VectorIndex, VectorStep);
7190     SDValue SetCC = DAG.getSetCC(sdl, CCVT, VectorInduction,
7191                                  VectorTripCount, ISD::CondCode::SETULT);
7192     setValue(&I, SetCC);
7193     return;
7194   }
7195   case Intrinsic::experimental_vector_insert: {
7196     SDValue Vec = getValue(I.getOperand(0));
7197     SDValue SubVec = getValue(I.getOperand(1));
7198     SDValue Index = getValue(I.getOperand(2));
7199 
7200     // The intrinsic's index type is i64, but the SDNode requires an index type
7201     // suitable for the target. Convert the index as required.
7202     MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout());
7203     if (Index.getValueType() != VectorIdxTy)
7204       Index = DAG.getVectorIdxConstant(
7205           cast<ConstantSDNode>(Index)->getZExtValue(), sdl);
7206 
7207     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7208     setValue(&I, DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, ResultVT, Vec, SubVec,
7209                              Index));
7210     return;
7211   }
7212   case Intrinsic::experimental_vector_extract: {
7213     SDValue Vec = getValue(I.getOperand(0));
7214     SDValue Index = getValue(I.getOperand(1));
7215     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7216 
7217     // The intrinsic's index type is i64, but the SDNode requires an index type
7218     // suitable for the target. Convert the index as required.
7219     MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout());
7220     if (Index.getValueType() != VectorIdxTy)
7221       Index = DAG.getVectorIdxConstant(
7222           cast<ConstantSDNode>(Index)->getZExtValue(), sdl);
7223 
7224     setValue(&I,
7225              DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ResultVT, Vec, Index));
7226     return;
7227   }
7228   case Intrinsic::experimental_vector_reverse:
7229     visitVectorReverse(I);
7230     return;
7231   case Intrinsic::experimental_vector_splice:
7232     visitVectorSplice(I);
7233     return;
7234   }
7235 }
7236 
7237 void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
7238     const ConstrainedFPIntrinsic &FPI) {
7239   SDLoc sdl = getCurSDLoc();
7240 
7241   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7242   SmallVector<EVT, 4> ValueVTs;
7243   ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs);
7244   ValueVTs.push_back(MVT::Other); // Out chain
7245 
7246   // We do not need to serialize constrained FP intrinsics against
7247   // each other or against (nonvolatile) loads, so they can be
7248   // chained like loads.
7249   SDValue Chain = DAG.getRoot();
7250   SmallVector<SDValue, 4> Opers;
7251   Opers.push_back(Chain);
7252   if (FPI.isUnaryOp()) {
7253     Opers.push_back(getValue(FPI.getArgOperand(0)));
7254   } else if (FPI.isTernaryOp()) {
7255     Opers.push_back(getValue(FPI.getArgOperand(0)));
7256     Opers.push_back(getValue(FPI.getArgOperand(1)));
7257     Opers.push_back(getValue(FPI.getArgOperand(2)));
7258   } else {
7259     Opers.push_back(getValue(FPI.getArgOperand(0)));
7260     Opers.push_back(getValue(FPI.getArgOperand(1)));
7261   }
7262 
7263   auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) {
7264     assert(Result.getNode()->getNumValues() == 2);
7265 
7266     // Push node to the appropriate list so that future instructions can be
7267     // chained up correctly.
7268     SDValue OutChain = Result.getValue(1);
7269     switch (EB) {
7270     case fp::ExceptionBehavior::ebIgnore:
7271       // The only reason why ebIgnore nodes still need to be chained is that
7272       // they might depend on the current rounding mode, and therefore must
7273       // not be moved across instruction that may change that mode.
7274       LLVM_FALLTHROUGH;
7275     case fp::ExceptionBehavior::ebMayTrap:
7276       // These must not be moved across calls or instructions that may change
7277       // floating-point exception masks.
7278       PendingConstrainedFP.push_back(OutChain);
7279       break;
7280     case fp::ExceptionBehavior::ebStrict:
7281       // These must not be moved across calls or instructions that may change
7282       // floating-point exception masks or read floating-point exception flags.
7283       // In addition, they cannot be optimized out even if unused.
7284       PendingConstrainedFPStrict.push_back(OutChain);
7285       break;
7286     }
7287   };
7288 
7289   SDVTList VTs = DAG.getVTList(ValueVTs);
7290   fp::ExceptionBehavior EB = FPI.getExceptionBehavior().getValue();
7291 
7292   SDNodeFlags Flags;
7293   if (EB == fp::ExceptionBehavior::ebIgnore)
7294     Flags.setNoFPExcept(true);
7295 
7296   if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI))
7297     Flags.copyFMF(*FPOp);
7298 
7299   unsigned Opcode;
7300   switch (FPI.getIntrinsicID()) {
7301   default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
7302 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN)               \
7303   case Intrinsic::INTRINSIC:                                                   \
7304     Opcode = ISD::STRICT_##DAGN;                                               \
7305     break;
7306 #include "llvm/IR/ConstrainedOps.def"
7307   case Intrinsic::experimental_constrained_fmuladd: {
7308     Opcode = ISD::STRICT_FMA;
7309     // Break fmuladd into fmul and fadd.
7310     if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict ||
7311         !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(),
7312                                         ValueVTs[0])) {
7313       Opers.pop_back();
7314       SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags);
7315       pushOutChain(Mul, EB);
7316       Opcode = ISD::STRICT_FADD;
7317       Opers.clear();
7318       Opers.push_back(Mul.getValue(1));
7319       Opers.push_back(Mul.getValue(0));
7320       Opers.push_back(getValue(FPI.getArgOperand(2)));
7321     }
7322     break;
7323   }
7324   }
7325 
7326   // A few strict DAG nodes carry additional operands that are not
7327   // set up by the default code above.
7328   switch (Opcode) {
7329   default: break;
7330   case ISD::STRICT_FP_ROUND:
7331     Opers.push_back(
7332         DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
7333     break;
7334   case ISD::STRICT_FSETCC:
7335   case ISD::STRICT_FSETCCS: {
7336     auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI);
7337     ISD::CondCode Condition = getFCmpCondCode(FPCmp->getPredicate());
7338     if (TM.Options.NoNaNsFPMath)
7339       Condition = getFCmpCodeWithoutNaN(Condition);
7340     Opers.push_back(DAG.getCondCode(Condition));
7341     break;
7342   }
7343   }
7344 
7345   SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags);
7346   pushOutChain(Result, EB);
7347 
7348   SDValue FPResult = Result.getValue(0);
7349   setValue(&FPI, FPResult);
7350 }
7351 
7352 static unsigned getISDForVPIntrinsic(const VPIntrinsic &VPIntrin) {
7353   Optional<unsigned> ResOPC;
7354   switch (VPIntrin.getIntrinsicID()) {
7355 #define HELPER_MAP_VPID_TO_VPSD(VPID, VPSD)                                    \
7356   case Intrinsic::VPID:                                                        \
7357     ResOPC = ISD::VPSD;                                                        \
7358     break;
7359 #include "llvm/IR/VPIntrinsics.def"
7360   }
7361 
7362   if (!ResOPC.hasValue())
7363     llvm_unreachable(
7364         "Inconsistency: no SDNode available for this VPIntrinsic!");
7365 
7366   if (*ResOPC == ISD::VP_REDUCE_SEQ_FADD ||
7367       *ResOPC == ISD::VP_REDUCE_SEQ_FMUL) {
7368     if (VPIntrin.getFastMathFlags().allowReassoc())
7369       return *ResOPC == ISD::VP_REDUCE_SEQ_FADD ? ISD::VP_REDUCE_FADD
7370                                                 : ISD::VP_REDUCE_FMUL;
7371   }
7372 
7373   return ResOPC.getValue();
7374 }
7375 
7376 void SelectionDAGBuilder::visitVPLoadGather(const VPIntrinsic &VPIntrin, EVT VT,
7377                                             SmallVector<SDValue, 7> &OpValues,
7378                                             bool IsGather) {
7379   SDLoc DL = getCurSDLoc();
7380   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7381   Value *PtrOperand = VPIntrin.getArgOperand(0);
7382   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7383   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7384   const MDNode *Ranges = VPIntrin.getMetadata(LLVMContext::MD_range);
7385   SDValue LD;
7386   bool AddToChain = true;
7387   if (!IsGather) {
7388     // Do not serialize variable-length loads of constant memory with
7389     // anything.
7390     if (!Alignment)
7391       Alignment = DAG.getEVTAlign(VT);
7392     MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
7393     AddToChain = !AA || !AA->pointsToConstantMemory(ML);
7394     SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
7395     MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7396         MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad,
7397         MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges);
7398     LD = DAG.getLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], OpValues[2],
7399                        MMO, false /*IsExpanding */);
7400   } else {
7401     if (!Alignment)
7402       Alignment = DAG.getEVTAlign(VT.getScalarType());
7403     unsigned AS =
7404         PtrOperand->getType()->getScalarType()->getPointerAddressSpace();
7405     MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7406         MachinePointerInfo(AS), MachineMemOperand::MOLoad,
7407         MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges);
7408     SDValue Base, Index, Scale;
7409     ISD::MemIndexType IndexType;
7410     bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale,
7411                                       this, VPIntrin.getParent());
7412     if (!UniformBase) {
7413       Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout()));
7414       Index = getValue(PtrOperand);
7415       IndexType = ISD::SIGNED_UNSCALED;
7416       Scale =
7417           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
7418     }
7419     EVT IdxVT = Index.getValueType();
7420     EVT EltTy = IdxVT.getVectorElementType();
7421     if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
7422       EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
7423       Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index);
7424     }
7425     LD = DAG.getGatherVP(
7426         DAG.getVTList(VT, MVT::Other), VT, DL,
7427         {DAG.getRoot(), Base, Index, Scale, OpValues[1], OpValues[2]}, MMO,
7428         IndexType);
7429   }
7430   if (AddToChain)
7431     PendingLoads.push_back(LD.getValue(1));
7432   setValue(&VPIntrin, LD);
7433 }
7434 
7435 void SelectionDAGBuilder::visitVPStoreScatter(const VPIntrinsic &VPIntrin,
7436                                               SmallVector<SDValue, 7> &OpValues,
7437                                               bool IsScatter) {
7438   SDLoc DL = getCurSDLoc();
7439   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7440   Value *PtrOperand = VPIntrin.getArgOperand(1);
7441   EVT VT = OpValues[0].getValueType();
7442   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7443   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7444   SDValue ST;
7445   if (!IsScatter) {
7446     if (!Alignment)
7447       Alignment = DAG.getEVTAlign(VT);
7448     SDValue Ptr = OpValues[1];
7449     SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
7450     MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7451         MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore,
7452         MemoryLocation::UnknownSize, *Alignment, AAInfo);
7453     ST = DAG.getStoreVP(getMemoryRoot(), DL, OpValues[0], Ptr, Offset,
7454                         OpValues[2], OpValues[3], VT, MMO, ISD::UNINDEXED,
7455                         /* IsTruncating */ false, /*IsCompressing*/ false);
7456   } else {
7457     if (!Alignment)
7458       Alignment = DAG.getEVTAlign(VT.getScalarType());
7459     unsigned AS =
7460         PtrOperand->getType()->getScalarType()->getPointerAddressSpace();
7461     MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7462         MachinePointerInfo(AS), MachineMemOperand::MOStore,
7463         MemoryLocation::UnknownSize, *Alignment, AAInfo);
7464     SDValue Base, Index, Scale;
7465     ISD::MemIndexType IndexType;
7466     bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale,
7467                                       this, VPIntrin.getParent());
7468     if (!UniformBase) {
7469       Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout()));
7470       Index = getValue(PtrOperand);
7471       IndexType = ISD::SIGNED_UNSCALED;
7472       Scale =
7473           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
7474     }
7475     EVT IdxVT = Index.getValueType();
7476     EVT EltTy = IdxVT.getVectorElementType();
7477     if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
7478       EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
7479       Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index);
7480     }
7481     ST = DAG.getScatterVP(DAG.getVTList(MVT::Other), VT, DL,
7482                           {getMemoryRoot(), OpValues[0], Base, Index, Scale,
7483                            OpValues[2], OpValues[3]},
7484                           MMO, IndexType);
7485   }
7486   DAG.setRoot(ST);
7487   setValue(&VPIntrin, ST);
7488 }
7489 
7490 void SelectionDAGBuilder::visitVPStridedLoad(
7491     const VPIntrinsic &VPIntrin, EVT VT, SmallVectorImpl<SDValue> &OpValues) {
7492   SDLoc DL = getCurSDLoc();
7493   Value *PtrOperand = VPIntrin.getArgOperand(0);
7494   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7495   if (!Alignment)
7496     Alignment = DAG.getEVTAlign(VT.getScalarType());
7497   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7498   const MDNode *Ranges = VPIntrin.getMetadata(LLVMContext::MD_range);
7499   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
7500   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
7501   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
7502   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7503       MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad,
7504       MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges);
7505 
7506   SDValue LD = DAG.getStridedLoadVP(VT, DL, InChain, OpValues[0], OpValues[1],
7507                                     OpValues[2], OpValues[3], MMO,
7508                                     false /*IsExpanding*/);
7509 
7510   if (AddToChain)
7511     PendingLoads.push_back(LD.getValue(1));
7512   setValue(&VPIntrin, LD);
7513 }
7514 
7515 void SelectionDAGBuilder::visitVPStridedStore(
7516     const VPIntrinsic &VPIntrin, SmallVectorImpl<SDValue> &OpValues) {
7517   SDLoc DL = getCurSDLoc();
7518   Value *PtrOperand = VPIntrin.getArgOperand(1);
7519   EVT VT = OpValues[0].getValueType();
7520   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7521   if (!Alignment)
7522     Alignment = DAG.getEVTAlign(VT.getScalarType());
7523   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7524   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7525       MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore,
7526       MemoryLocation::UnknownSize, *Alignment, AAInfo);
7527 
7528   SDValue ST = DAG.getStridedStoreVP(
7529       getMemoryRoot(), DL, OpValues[0], OpValues[1],
7530       DAG.getUNDEF(OpValues[1].getValueType()), OpValues[2], OpValues[3],
7531       OpValues[4], VT, MMO, ISD::UNINDEXED, /*IsTruncating*/ false,
7532       /*IsCompressing*/ false);
7533 
7534   DAG.setRoot(ST);
7535   setValue(&VPIntrin, ST);
7536 }
7537 
7538 void SelectionDAGBuilder::visitVPCmp(const VPCmpIntrinsic &VPIntrin) {
7539   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7540   SDLoc DL = getCurSDLoc();
7541 
7542   ISD::CondCode Condition;
7543   CmpInst::Predicate CondCode = VPIntrin.getPredicate();
7544   bool IsFP = VPIntrin.getOperand(0)->getType()->isFPOrFPVectorTy();
7545   if (IsFP) {
7546     // FIXME: Regular fcmps are FPMathOperators which may have fast-math (nnan)
7547     // flags, but calls that don't return floating-point types can't be
7548     // FPMathOperators, like vp.fcmp. This affects constrained fcmp too.
7549     Condition = getFCmpCondCode(CondCode);
7550     if (TM.Options.NoNaNsFPMath)
7551       Condition = getFCmpCodeWithoutNaN(Condition);
7552   } else {
7553     Condition = getICmpCondCode(CondCode);
7554   }
7555 
7556   SDValue Op1 = getValue(VPIntrin.getOperand(0));
7557   SDValue Op2 = getValue(VPIntrin.getOperand(1));
7558   // #2 is the condition code
7559   SDValue MaskOp = getValue(VPIntrin.getOperand(3));
7560   SDValue EVL = getValue(VPIntrin.getOperand(4));
7561   MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy();
7562   assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) &&
7563          "Unexpected target EVL type");
7564   EVL = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, EVL);
7565 
7566   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
7567                                                         VPIntrin.getType());
7568   setValue(&VPIntrin,
7569            DAG.getSetCCVP(DL, DestVT, Op1, Op2, Condition, MaskOp, EVL));
7570 }
7571 
7572 void SelectionDAGBuilder::visitVectorPredicationIntrinsic(
7573     const VPIntrinsic &VPIntrin) {
7574   SDLoc DL = getCurSDLoc();
7575   unsigned Opcode = getISDForVPIntrinsic(VPIntrin);
7576 
7577   auto IID = VPIntrin.getIntrinsicID();
7578 
7579   if (const auto *CmpI = dyn_cast<VPCmpIntrinsic>(&VPIntrin))
7580     return visitVPCmp(*CmpI);
7581 
7582   SmallVector<EVT, 4> ValueVTs;
7583   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7584   ComputeValueVTs(TLI, DAG.getDataLayout(), VPIntrin.getType(), ValueVTs);
7585   SDVTList VTs = DAG.getVTList(ValueVTs);
7586 
7587   auto EVLParamPos = VPIntrinsic::getVectorLengthParamPos(IID);
7588 
7589   MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy();
7590   assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) &&
7591          "Unexpected target EVL type");
7592 
7593   // Request operands.
7594   SmallVector<SDValue, 7> OpValues;
7595   for (unsigned I = 0; I < VPIntrin.arg_size(); ++I) {
7596     auto Op = getValue(VPIntrin.getArgOperand(I));
7597     if (I == EVLParamPos)
7598       Op = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, Op);
7599     OpValues.push_back(Op);
7600   }
7601 
7602   switch (Opcode) {
7603   default: {
7604     SDValue Result = DAG.getNode(Opcode, DL, VTs, OpValues);
7605     setValue(&VPIntrin, Result);
7606     break;
7607   }
7608   case ISD::VP_LOAD:
7609   case ISD::VP_GATHER:
7610     visitVPLoadGather(VPIntrin, ValueVTs[0], OpValues,
7611                       Opcode == ISD::VP_GATHER);
7612     break;
7613   case ISD::EXPERIMENTAL_VP_STRIDED_LOAD:
7614     visitVPStridedLoad(VPIntrin, ValueVTs[0], OpValues);
7615     break;
7616   case ISD::VP_STORE:
7617   case ISD::VP_SCATTER:
7618     visitVPStoreScatter(VPIntrin, OpValues, Opcode == ISD::VP_SCATTER);
7619     break;
7620   case ISD::EXPERIMENTAL_VP_STRIDED_STORE:
7621     visitVPStridedStore(VPIntrin, OpValues);
7622     break;
7623   }
7624 }
7625 
7626 SDValue SelectionDAGBuilder::lowerStartEH(SDValue Chain,
7627                                           const BasicBlock *EHPadBB,
7628                                           MCSymbol *&BeginLabel) {
7629   MachineFunction &MF = DAG.getMachineFunction();
7630   MachineModuleInfo &MMI = MF.getMMI();
7631 
7632   // Insert a label before the invoke call to mark the try range.  This can be
7633   // used to detect deletion of the invoke via the MachineModuleInfo.
7634   BeginLabel = MMI.getContext().createTempSymbol();
7635 
7636   // For SjLj, keep track of which landing pads go with which invokes
7637   // so as to maintain the ordering of pads in the LSDA.
7638   unsigned CallSiteIndex = MMI.getCurrentCallSite();
7639   if (CallSiteIndex) {
7640     MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
7641     LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex);
7642 
7643     // Now that the call site is handled, stop tracking it.
7644     MMI.setCurrentCallSite(0);
7645   }
7646 
7647   return DAG.getEHLabel(getCurSDLoc(), Chain, BeginLabel);
7648 }
7649 
7650 SDValue SelectionDAGBuilder::lowerEndEH(SDValue Chain, const InvokeInst *II,
7651                                         const BasicBlock *EHPadBB,
7652                                         MCSymbol *BeginLabel) {
7653   assert(BeginLabel && "BeginLabel should've been set");
7654 
7655   MachineFunction &MF = DAG.getMachineFunction();
7656   MachineModuleInfo &MMI = MF.getMMI();
7657 
7658   // Insert a label at the end of the invoke call to mark the try range.  This
7659   // can be used to detect deletion of the invoke via the MachineModuleInfo.
7660   MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
7661   Chain = DAG.getEHLabel(getCurSDLoc(), Chain, EndLabel);
7662 
7663   // Inform MachineModuleInfo of range.
7664   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
7665   // There is a platform (e.g. wasm) that uses funclet style IR but does not
7666   // actually use outlined funclets and their LSDA info style.
7667   if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) {
7668     assert(II && "II should've been set");
7669     WinEHFuncInfo *EHInfo = MF.getWinEHFuncInfo();
7670     EHInfo->addIPToStateRange(II, BeginLabel, EndLabel);
7671   } else if (!isScopedEHPersonality(Pers)) {
7672     assert(EHPadBB);
7673     MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel);
7674   }
7675 
7676   return Chain;
7677 }
7678 
7679 std::pair<SDValue, SDValue>
7680 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
7681                                     const BasicBlock *EHPadBB) {
7682   MCSymbol *BeginLabel = nullptr;
7683 
7684   if (EHPadBB) {
7685     // Both PendingLoads and PendingExports must be flushed here;
7686     // this call might not return.
7687     (void)getRoot();
7688     DAG.setRoot(lowerStartEH(getControlRoot(), EHPadBB, BeginLabel));
7689     CLI.setChain(getRoot());
7690   }
7691 
7692   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7693   std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
7694 
7695   assert((CLI.IsTailCall || Result.second.getNode()) &&
7696          "Non-null chain expected with non-tail call!");
7697   assert((Result.second.getNode() || !Result.first.getNode()) &&
7698          "Null value expected with tail call!");
7699 
7700   if (!Result.second.getNode()) {
7701     // As a special case, a null chain means that a tail call has been emitted
7702     // and the DAG root is already updated.
7703     HasTailCall = true;
7704 
7705     // Since there's no actual continuation from this block, nothing can be
7706     // relying on us setting vregs for them.
7707     PendingExports.clear();
7708   } else {
7709     DAG.setRoot(Result.second);
7710   }
7711 
7712   if (EHPadBB) {
7713     DAG.setRoot(lowerEndEH(getRoot(), cast_or_null<InvokeInst>(CLI.CB), EHPadBB,
7714                            BeginLabel));
7715   }
7716 
7717   return Result;
7718 }
7719 
7720 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee,
7721                                       bool isTailCall,
7722                                       bool isMustTailCall,
7723                                       const BasicBlock *EHPadBB) {
7724   auto &DL = DAG.getDataLayout();
7725   FunctionType *FTy = CB.getFunctionType();
7726   Type *RetTy = CB.getType();
7727 
7728   TargetLowering::ArgListTy Args;
7729   Args.reserve(CB.arg_size());
7730 
7731   const Value *SwiftErrorVal = nullptr;
7732   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7733 
7734   if (isTailCall) {
7735     // Avoid emitting tail calls in functions with the disable-tail-calls
7736     // attribute.
7737     auto *Caller = CB.getParent()->getParent();
7738     if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() ==
7739         "true" && !isMustTailCall)
7740       isTailCall = false;
7741 
7742     // We can't tail call inside a function with a swifterror argument. Lowering
7743     // does not support this yet. It would have to move into the swifterror
7744     // register before the call.
7745     if (TLI.supportSwiftError() &&
7746         Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
7747       isTailCall = false;
7748   }
7749 
7750   for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) {
7751     TargetLowering::ArgListEntry Entry;
7752     const Value *V = *I;
7753 
7754     // Skip empty types
7755     if (V->getType()->isEmptyTy())
7756       continue;
7757 
7758     SDValue ArgNode = getValue(V);
7759     Entry.Node = ArgNode; Entry.Ty = V->getType();
7760 
7761     Entry.setAttributes(&CB, I - CB.arg_begin());
7762 
7763     // Use swifterror virtual register as input to the call.
7764     if (Entry.IsSwiftError && TLI.supportSwiftError()) {
7765       SwiftErrorVal = V;
7766       // We find the virtual register for the actual swifterror argument.
7767       // Instead of using the Value, we use the virtual register instead.
7768       Entry.Node =
7769           DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V),
7770                           EVT(TLI.getPointerTy(DL)));
7771     }
7772 
7773     Args.push_back(Entry);
7774 
7775     // If we have an explicit sret argument that is an Instruction, (i.e., it
7776     // might point to function-local memory), we can't meaningfully tail-call.
7777     if (Entry.IsSRet && isa<Instruction>(V))
7778       isTailCall = false;
7779   }
7780 
7781   // If call site has a cfguardtarget operand bundle, create and add an
7782   // additional ArgListEntry.
7783   if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) {
7784     TargetLowering::ArgListEntry Entry;
7785     Value *V = Bundle->Inputs[0];
7786     SDValue ArgNode = getValue(V);
7787     Entry.Node = ArgNode;
7788     Entry.Ty = V->getType();
7789     Entry.IsCFGuardTarget = true;
7790     Args.push_back(Entry);
7791   }
7792 
7793   // Check if target-independent constraints permit a tail call here.
7794   // Target-dependent constraints are checked within TLI->LowerCallTo.
7795   if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget()))
7796     isTailCall = false;
7797 
7798   // Disable tail calls if there is an swifterror argument. Targets have not
7799   // been updated to support tail calls.
7800   if (TLI.supportSwiftError() && SwiftErrorVal)
7801     isTailCall = false;
7802 
7803   TargetLowering::CallLoweringInfo CLI(DAG);
7804   CLI.setDebugLoc(getCurSDLoc())
7805       .setChain(getRoot())
7806       .setCallee(RetTy, FTy, Callee, std::move(Args), CB)
7807       .setTailCall(isTailCall)
7808       .setConvergent(CB.isConvergent())
7809       .setIsPreallocated(
7810           CB.countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0);
7811   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
7812 
7813   if (Result.first.getNode()) {
7814     Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first);
7815     setValue(&CB, Result.first);
7816   }
7817 
7818   // The last element of CLI.InVals has the SDValue for swifterror return.
7819   // Here we copy it to a virtual register and update SwiftErrorMap for
7820   // book-keeping.
7821   if (SwiftErrorVal && TLI.supportSwiftError()) {
7822     // Get the last element of InVals.
7823     SDValue Src = CLI.InVals.back();
7824     Register VReg =
7825         SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal);
7826     SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src);
7827     DAG.setRoot(CopyNode);
7828   }
7829 }
7830 
7831 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
7832                              SelectionDAGBuilder &Builder) {
7833   // Check to see if this load can be trivially constant folded, e.g. if the
7834   // input is from a string literal.
7835   if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
7836     // Cast pointer to the type we really want to load.
7837     Type *LoadTy =
7838         Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits());
7839     if (LoadVT.isVector())
7840       LoadTy = FixedVectorType::get(LoadTy, LoadVT.getVectorNumElements());
7841 
7842     LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
7843                                          PointerType::getUnqual(LoadTy));
7844 
7845     if (const Constant *LoadCst =
7846             ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
7847                                          LoadTy, Builder.DAG.getDataLayout()))
7848       return Builder.getValue(LoadCst);
7849   }
7850 
7851   // Otherwise, we have to emit the load.  If the pointer is to unfoldable but
7852   // still constant memory, the input chain can be the entry node.
7853   SDValue Root;
7854   bool ConstantMemory = false;
7855 
7856   // Do not serialize (non-volatile) loads of constant memory with anything.
7857   if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) {
7858     Root = Builder.DAG.getEntryNode();
7859     ConstantMemory = true;
7860   } else {
7861     // Do not serialize non-volatile loads against each other.
7862     Root = Builder.DAG.getRoot();
7863   }
7864 
7865   SDValue Ptr = Builder.getValue(PtrVal);
7866   SDValue LoadVal =
7867       Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, Ptr,
7868                           MachinePointerInfo(PtrVal), Align(1));
7869 
7870   if (!ConstantMemory)
7871     Builder.PendingLoads.push_back(LoadVal.getValue(1));
7872   return LoadVal;
7873 }
7874 
7875 /// Record the value for an instruction that produces an integer result,
7876 /// converting the type where necessary.
7877 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
7878                                                   SDValue Value,
7879                                                   bool IsSigned) {
7880   EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
7881                                                     I.getType(), true);
7882   if (IsSigned)
7883     Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
7884   else
7885     Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
7886   setValue(&I, Value);
7887 }
7888 
7889 /// See if we can lower a memcmp/bcmp call into an optimized form. If so, return
7890 /// true and lower it. Otherwise return false, and it will be lowered like a
7891 /// normal call.
7892 /// The caller already checked that \p I calls the appropriate LibFunc with a
7893 /// correct prototype.
7894 bool SelectionDAGBuilder::visitMemCmpBCmpCall(const CallInst &I) {
7895   const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
7896   const Value *Size = I.getArgOperand(2);
7897   const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
7898   if (CSize && CSize->getZExtValue() == 0) {
7899     EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
7900                                                           I.getType(), true);
7901     setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
7902     return true;
7903   }
7904 
7905   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7906   std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp(
7907       DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS),
7908       getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS));
7909   if (Res.first.getNode()) {
7910     processIntegerCallValue(I, Res.first, true);
7911     PendingLoads.push_back(Res.second);
7912     return true;
7913   }
7914 
7915   // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS)  != 0
7916   // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS)  != 0
7917   if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I))
7918     return false;
7919 
7920   // If the target has a fast compare for the given size, it will return a
7921   // preferred load type for that size. Require that the load VT is legal and
7922   // that the target supports unaligned loads of that type. Otherwise, return
7923   // INVALID.
7924   auto hasFastLoadsAndCompare = [&](unsigned NumBits) {
7925     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7926     MVT LVT = TLI.hasFastEqualityCompare(NumBits);
7927     if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) {
7928       // TODO: Handle 5 byte compare as 4-byte + 1 byte.
7929       // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
7930       // TODO: Check alignment of src and dest ptrs.
7931       unsigned DstAS = LHS->getType()->getPointerAddressSpace();
7932       unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
7933       if (!TLI.isTypeLegal(LVT) ||
7934           !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) ||
7935           !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS))
7936         LVT = MVT::INVALID_SIMPLE_VALUE_TYPE;
7937     }
7938 
7939     return LVT;
7940   };
7941 
7942   // This turns into unaligned loads. We only do this if the target natively
7943   // supports the MVT we'll be loading or if it is small enough (<= 4) that
7944   // we'll only produce a small number of byte loads.
7945   MVT LoadVT;
7946   unsigned NumBitsToCompare = CSize->getZExtValue() * 8;
7947   switch (NumBitsToCompare) {
7948   default:
7949     return false;
7950   case 16:
7951     LoadVT = MVT::i16;
7952     break;
7953   case 32:
7954     LoadVT = MVT::i32;
7955     break;
7956   case 64:
7957   case 128:
7958   case 256:
7959     LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
7960     break;
7961   }
7962 
7963   if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE)
7964     return false;
7965 
7966   SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this);
7967   SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this);
7968 
7969   // Bitcast to a wide integer type if the loads are vectors.
7970   if (LoadVT.isVector()) {
7971     EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits());
7972     LoadL = DAG.getBitcast(CmpVT, LoadL);
7973     LoadR = DAG.getBitcast(CmpVT, LoadR);
7974   }
7975 
7976   SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE);
7977   processIntegerCallValue(I, Cmp, false);
7978   return true;
7979 }
7980 
7981 /// See if we can lower a memchr call into an optimized form. If so, return
7982 /// true and lower it. Otherwise return false, and it will be lowered like a
7983 /// normal call.
7984 /// The caller already checked that \p I calls the appropriate LibFunc with a
7985 /// correct prototype.
7986 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
7987   const Value *Src = I.getArgOperand(0);
7988   const Value *Char = I.getArgOperand(1);
7989   const Value *Length = I.getArgOperand(2);
7990 
7991   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7992   std::pair<SDValue, SDValue> Res =
7993     TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
7994                                 getValue(Src), getValue(Char), getValue(Length),
7995                                 MachinePointerInfo(Src));
7996   if (Res.first.getNode()) {
7997     setValue(&I, Res.first);
7998     PendingLoads.push_back(Res.second);
7999     return true;
8000   }
8001 
8002   return false;
8003 }
8004 
8005 /// See if we can lower a mempcpy call into an optimized form. If so, return
8006 /// true and lower it. Otherwise return false, and it will be lowered like a
8007 /// normal call.
8008 /// The caller already checked that \p I calls the appropriate LibFunc with a
8009 /// correct prototype.
8010 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) {
8011   SDValue Dst = getValue(I.getArgOperand(0));
8012   SDValue Src = getValue(I.getArgOperand(1));
8013   SDValue Size = getValue(I.getArgOperand(2));
8014 
8015   Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne();
8016   Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne();
8017   // DAG::getMemcpy needs Alignment to be defined.
8018   Align Alignment = std::min(DstAlign, SrcAlign);
8019 
8020   bool isVol = false;
8021   SDLoc sdl = getCurSDLoc();
8022 
8023   // In the mempcpy context we need to pass in a false value for isTailCall
8024   // because the return pointer needs to be adjusted by the size of
8025   // the copied memory.
8026   SDValue Root = isVol ? getRoot() : getMemoryRoot();
8027   SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, isVol, false,
8028                              /*isTailCall=*/false,
8029                              MachinePointerInfo(I.getArgOperand(0)),
8030                              MachinePointerInfo(I.getArgOperand(1)),
8031                              I.getAAMetadata());
8032   assert(MC.getNode() != nullptr &&
8033          "** memcpy should not be lowered as TailCall in mempcpy context **");
8034   DAG.setRoot(MC);
8035 
8036   // Check if Size needs to be truncated or extended.
8037   Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType());
8038 
8039   // Adjust return pointer to point just past the last dst byte.
8040   SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(),
8041                                     Dst, Size);
8042   setValue(&I, DstPlusSize);
8043   return true;
8044 }
8045 
8046 /// See if we can lower a strcpy call into an optimized form.  If so, return
8047 /// true and lower it, otherwise return false and it will be lowered like a
8048 /// normal call.
8049 /// The caller already checked that \p I calls the appropriate LibFunc with a
8050 /// correct prototype.
8051 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
8052   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
8053 
8054   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8055   std::pair<SDValue, SDValue> Res =
8056     TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
8057                                 getValue(Arg0), getValue(Arg1),
8058                                 MachinePointerInfo(Arg0),
8059                                 MachinePointerInfo(Arg1), isStpcpy);
8060   if (Res.first.getNode()) {
8061     setValue(&I, Res.first);
8062     DAG.setRoot(Res.second);
8063     return true;
8064   }
8065 
8066   return false;
8067 }
8068 
8069 /// See if we can lower a strcmp call into an optimized form.  If so, return
8070 /// true and lower it, otherwise return false and it will be lowered like a
8071 /// normal call.
8072 /// The caller already checked that \p I calls the appropriate LibFunc with a
8073 /// correct prototype.
8074 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
8075   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
8076 
8077   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8078   std::pair<SDValue, SDValue> Res =
8079     TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
8080                                 getValue(Arg0), getValue(Arg1),
8081                                 MachinePointerInfo(Arg0),
8082                                 MachinePointerInfo(Arg1));
8083   if (Res.first.getNode()) {
8084     processIntegerCallValue(I, Res.first, true);
8085     PendingLoads.push_back(Res.second);
8086     return true;
8087   }
8088 
8089   return false;
8090 }
8091 
8092 /// See if we can lower a strlen call into an optimized form.  If so, return
8093 /// true and lower it, otherwise return false and it will be lowered like a
8094 /// normal call.
8095 /// The caller already checked that \p I calls the appropriate LibFunc with a
8096 /// correct prototype.
8097 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
8098   const Value *Arg0 = I.getArgOperand(0);
8099 
8100   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8101   std::pair<SDValue, SDValue> Res =
8102     TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
8103                                 getValue(Arg0), MachinePointerInfo(Arg0));
8104   if (Res.first.getNode()) {
8105     processIntegerCallValue(I, Res.first, false);
8106     PendingLoads.push_back(Res.second);
8107     return true;
8108   }
8109 
8110   return false;
8111 }
8112 
8113 /// See if we can lower a strnlen call into an optimized form.  If so, return
8114 /// true and lower it, otherwise return false and it will be lowered like a
8115 /// normal call.
8116 /// The caller already checked that \p I calls the appropriate LibFunc with a
8117 /// correct prototype.
8118 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
8119   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
8120 
8121   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8122   std::pair<SDValue, SDValue> Res =
8123     TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
8124                                  getValue(Arg0), getValue(Arg1),
8125                                  MachinePointerInfo(Arg0));
8126   if (Res.first.getNode()) {
8127     processIntegerCallValue(I, Res.first, false);
8128     PendingLoads.push_back(Res.second);
8129     return true;
8130   }
8131 
8132   return false;
8133 }
8134 
8135 /// See if we can lower a unary floating-point operation into an SDNode with
8136 /// the specified Opcode.  If so, return true and lower it, otherwise return
8137 /// false and it will be lowered like a normal call.
8138 /// The caller already checked that \p I calls the appropriate LibFunc with a
8139 /// correct prototype.
8140 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
8141                                               unsigned Opcode) {
8142   // We already checked this call's prototype; verify it doesn't modify errno.
8143   if (!I.onlyReadsMemory())
8144     return false;
8145 
8146   SDNodeFlags Flags;
8147   Flags.copyFMF(cast<FPMathOperator>(I));
8148 
8149   SDValue Tmp = getValue(I.getArgOperand(0));
8150   setValue(&I,
8151            DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp, Flags));
8152   return true;
8153 }
8154 
8155 /// See if we can lower a binary floating-point operation into an SDNode with
8156 /// the specified Opcode. If so, return true and lower it. Otherwise return
8157 /// false, and it will be lowered like a normal call.
8158 /// The caller already checked that \p I calls the appropriate LibFunc with a
8159 /// correct prototype.
8160 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
8161                                                unsigned Opcode) {
8162   // We already checked this call's prototype; verify it doesn't modify errno.
8163   if (!I.onlyReadsMemory())
8164     return false;
8165 
8166   SDNodeFlags Flags;
8167   Flags.copyFMF(cast<FPMathOperator>(I));
8168 
8169   SDValue Tmp0 = getValue(I.getArgOperand(0));
8170   SDValue Tmp1 = getValue(I.getArgOperand(1));
8171   EVT VT = Tmp0.getValueType();
8172   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1, Flags));
8173   return true;
8174 }
8175 
8176 void SelectionDAGBuilder::visitCall(const CallInst &I) {
8177   // Handle inline assembly differently.
8178   if (I.isInlineAsm()) {
8179     visitInlineAsm(I);
8180     return;
8181   }
8182 
8183   if (Function *F = I.getCalledFunction()) {
8184     diagnoseDontCall(I);
8185 
8186     if (F->isDeclaration()) {
8187       // Is this an LLVM intrinsic or a target-specific intrinsic?
8188       unsigned IID = F->getIntrinsicID();
8189       if (!IID)
8190         if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo())
8191           IID = II->getIntrinsicID(F);
8192 
8193       if (IID) {
8194         visitIntrinsicCall(I, IID);
8195         return;
8196       }
8197     }
8198 
8199     // Check for well-known libc/libm calls.  If the function is internal, it
8200     // can't be a library call.  Don't do the check if marked as nobuiltin for
8201     // some reason or the call site requires strict floating point semantics.
8202     LibFunc Func;
8203     if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() &&
8204         F->hasName() && LibInfo->getLibFunc(*F, Func) &&
8205         LibInfo->hasOptimizedCodeGen(Func)) {
8206       switch (Func) {
8207       default: break;
8208       case LibFunc_bcmp:
8209         if (visitMemCmpBCmpCall(I))
8210           return;
8211         break;
8212       case LibFunc_copysign:
8213       case LibFunc_copysignf:
8214       case LibFunc_copysignl:
8215         // We already checked this call's prototype; verify it doesn't modify
8216         // errno.
8217         if (I.onlyReadsMemory()) {
8218           SDValue LHS = getValue(I.getArgOperand(0));
8219           SDValue RHS = getValue(I.getArgOperand(1));
8220           setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
8221                                    LHS.getValueType(), LHS, RHS));
8222           return;
8223         }
8224         break;
8225       case LibFunc_fabs:
8226       case LibFunc_fabsf:
8227       case LibFunc_fabsl:
8228         if (visitUnaryFloatCall(I, ISD::FABS))
8229           return;
8230         break;
8231       case LibFunc_fmin:
8232       case LibFunc_fminf:
8233       case LibFunc_fminl:
8234         if (visitBinaryFloatCall(I, ISD::FMINNUM))
8235           return;
8236         break;
8237       case LibFunc_fmax:
8238       case LibFunc_fmaxf:
8239       case LibFunc_fmaxl:
8240         if (visitBinaryFloatCall(I, ISD::FMAXNUM))
8241           return;
8242         break;
8243       case LibFunc_sin:
8244       case LibFunc_sinf:
8245       case LibFunc_sinl:
8246         if (visitUnaryFloatCall(I, ISD::FSIN))
8247           return;
8248         break;
8249       case LibFunc_cos:
8250       case LibFunc_cosf:
8251       case LibFunc_cosl:
8252         if (visitUnaryFloatCall(I, ISD::FCOS))
8253           return;
8254         break;
8255       case LibFunc_sqrt:
8256       case LibFunc_sqrtf:
8257       case LibFunc_sqrtl:
8258       case LibFunc_sqrt_finite:
8259       case LibFunc_sqrtf_finite:
8260       case LibFunc_sqrtl_finite:
8261         if (visitUnaryFloatCall(I, ISD::FSQRT))
8262           return;
8263         break;
8264       case LibFunc_floor:
8265       case LibFunc_floorf:
8266       case LibFunc_floorl:
8267         if (visitUnaryFloatCall(I, ISD::FFLOOR))
8268           return;
8269         break;
8270       case LibFunc_nearbyint:
8271       case LibFunc_nearbyintf:
8272       case LibFunc_nearbyintl:
8273         if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
8274           return;
8275         break;
8276       case LibFunc_ceil:
8277       case LibFunc_ceilf:
8278       case LibFunc_ceill:
8279         if (visitUnaryFloatCall(I, ISD::FCEIL))
8280           return;
8281         break;
8282       case LibFunc_rint:
8283       case LibFunc_rintf:
8284       case LibFunc_rintl:
8285         if (visitUnaryFloatCall(I, ISD::FRINT))
8286           return;
8287         break;
8288       case LibFunc_round:
8289       case LibFunc_roundf:
8290       case LibFunc_roundl:
8291         if (visitUnaryFloatCall(I, ISD::FROUND))
8292           return;
8293         break;
8294       case LibFunc_trunc:
8295       case LibFunc_truncf:
8296       case LibFunc_truncl:
8297         if (visitUnaryFloatCall(I, ISD::FTRUNC))
8298           return;
8299         break;
8300       case LibFunc_log2:
8301       case LibFunc_log2f:
8302       case LibFunc_log2l:
8303         if (visitUnaryFloatCall(I, ISD::FLOG2))
8304           return;
8305         break;
8306       case LibFunc_exp2:
8307       case LibFunc_exp2f:
8308       case LibFunc_exp2l:
8309         if (visitUnaryFloatCall(I, ISD::FEXP2))
8310           return;
8311         break;
8312       case LibFunc_memcmp:
8313         if (visitMemCmpBCmpCall(I))
8314           return;
8315         break;
8316       case LibFunc_mempcpy:
8317         if (visitMemPCpyCall(I))
8318           return;
8319         break;
8320       case LibFunc_memchr:
8321         if (visitMemChrCall(I))
8322           return;
8323         break;
8324       case LibFunc_strcpy:
8325         if (visitStrCpyCall(I, false))
8326           return;
8327         break;
8328       case LibFunc_stpcpy:
8329         if (visitStrCpyCall(I, true))
8330           return;
8331         break;
8332       case LibFunc_strcmp:
8333         if (visitStrCmpCall(I))
8334           return;
8335         break;
8336       case LibFunc_strlen:
8337         if (visitStrLenCall(I))
8338           return;
8339         break;
8340       case LibFunc_strnlen:
8341         if (visitStrNLenCall(I))
8342           return;
8343         break;
8344       }
8345     }
8346   }
8347 
8348   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
8349   // have to do anything here to lower funclet bundles.
8350   // CFGuardTarget bundles are lowered in LowerCallTo.
8351   assert(!I.hasOperandBundlesOtherThan(
8352              {LLVMContext::OB_deopt, LLVMContext::OB_funclet,
8353               LLVMContext::OB_cfguardtarget, LLVMContext::OB_preallocated,
8354               LLVMContext::OB_clang_arc_attachedcall}) &&
8355          "Cannot lower calls with arbitrary operand bundles!");
8356 
8357   SDValue Callee = getValue(I.getCalledOperand());
8358 
8359   if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
8360     LowerCallSiteWithDeoptBundle(&I, Callee, nullptr);
8361   else
8362     // Check if we can potentially perform a tail call. More detailed checking
8363     // is be done within LowerCallTo, after more information about the call is
8364     // known.
8365     LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall());
8366 }
8367 
8368 namespace {
8369 
8370 /// AsmOperandInfo - This contains information for each constraint that we are
8371 /// lowering.
8372 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
8373 public:
8374   /// CallOperand - If this is the result output operand or a clobber
8375   /// this is null, otherwise it is the incoming operand to the CallInst.
8376   /// This gets modified as the asm is processed.
8377   SDValue CallOperand;
8378 
8379   /// AssignedRegs - If this is a register or register class operand, this
8380   /// contains the set of register corresponding to the operand.
8381   RegsForValue AssignedRegs;
8382 
8383   explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
8384     : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) {
8385   }
8386 
8387   /// Whether or not this operand accesses memory
8388   bool hasMemory(const TargetLowering &TLI) const {
8389     // Indirect operand accesses access memory.
8390     if (isIndirect)
8391       return true;
8392 
8393     for (const auto &Code : Codes)
8394       if (TLI.getConstraintType(Code) == TargetLowering::C_Memory)
8395         return true;
8396 
8397     return false;
8398   }
8399 
8400   /// getCallOperandValEVT - Return the EVT of the Value* that this operand
8401   /// corresponds to.  If there is no Value* for this operand, it returns
8402   /// MVT::Other.
8403   EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
8404                            const DataLayout &DL,
8405                            llvm::Type *ParamElemType) const {
8406     if (!CallOperandVal) return MVT::Other;
8407 
8408     if (isa<BasicBlock>(CallOperandVal))
8409       return TLI.getProgramPointerTy(DL);
8410 
8411     llvm::Type *OpTy = CallOperandVal->getType();
8412 
8413     // FIXME: code duplicated from TargetLowering::ParseConstraints().
8414     // If this is an indirect operand, the operand is a pointer to the
8415     // accessed type.
8416     if (isIndirect) {
8417       OpTy = ParamElemType;
8418       assert(OpTy && "Indirect operand must have elementtype attribute");
8419     }
8420 
8421     // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
8422     if (StructType *STy = dyn_cast<StructType>(OpTy))
8423       if (STy->getNumElements() == 1)
8424         OpTy = STy->getElementType(0);
8425 
8426     // If OpTy is not a single value, it may be a struct/union that we
8427     // can tile with integers.
8428     if (!OpTy->isSingleValueType() && OpTy->isSized()) {
8429       unsigned BitSize = DL.getTypeSizeInBits(OpTy);
8430       switch (BitSize) {
8431       default: break;
8432       case 1:
8433       case 8:
8434       case 16:
8435       case 32:
8436       case 64:
8437       case 128:
8438         OpTy = IntegerType::get(Context, BitSize);
8439         break;
8440       }
8441     }
8442 
8443     return TLI.getAsmOperandValueType(DL, OpTy, true);
8444   }
8445 };
8446 
8447 
8448 } // end anonymous namespace
8449 
8450 /// Make sure that the output operand \p OpInfo and its corresponding input
8451 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error
8452 /// out).
8453 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo,
8454                                SDISelAsmOperandInfo &MatchingOpInfo,
8455                                SelectionDAG &DAG) {
8456   if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
8457     return;
8458 
8459   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
8460   const auto &TLI = DAG.getTargetLoweringInfo();
8461 
8462   std::pair<unsigned, const TargetRegisterClass *> MatchRC =
8463       TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
8464                                        OpInfo.ConstraintVT);
8465   std::pair<unsigned, const TargetRegisterClass *> InputRC =
8466       TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode,
8467                                        MatchingOpInfo.ConstraintVT);
8468   if ((OpInfo.ConstraintVT.isInteger() !=
8469        MatchingOpInfo.ConstraintVT.isInteger()) ||
8470       (MatchRC.second != InputRC.second)) {
8471     // FIXME: error out in a more elegant fashion
8472     report_fatal_error("Unsupported asm: input constraint"
8473                        " with a matching output constraint of"
8474                        " incompatible type!");
8475   }
8476   MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
8477 }
8478 
8479 /// Get a direct memory input to behave well as an indirect operand.
8480 /// This may introduce stores, hence the need for a \p Chain.
8481 /// \return The (possibly updated) chain.
8482 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location,
8483                                         SDISelAsmOperandInfo &OpInfo,
8484                                         SelectionDAG &DAG) {
8485   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8486 
8487   // If we don't have an indirect input, put it in the constpool if we can,
8488   // otherwise spill it to a stack slot.
8489   // TODO: This isn't quite right. We need to handle these according to
8490   // the addressing mode that the constraint wants. Also, this may take
8491   // an additional register for the computation and we don't want that
8492   // either.
8493 
8494   // If the operand is a float, integer, or vector constant, spill to a
8495   // constant pool entry to get its address.
8496   const Value *OpVal = OpInfo.CallOperandVal;
8497   if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
8498       isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
8499     OpInfo.CallOperand = DAG.getConstantPool(
8500         cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
8501     return Chain;
8502   }
8503 
8504   // Otherwise, create a stack slot and emit a store to it before the asm.
8505   Type *Ty = OpVal->getType();
8506   auto &DL = DAG.getDataLayout();
8507   uint64_t TySize = DL.getTypeAllocSize(Ty);
8508   MachineFunction &MF = DAG.getMachineFunction();
8509   int SSFI = MF.getFrameInfo().CreateStackObject(
8510       TySize, DL.getPrefTypeAlign(Ty), false);
8511   SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL));
8512   Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot,
8513                             MachinePointerInfo::getFixedStack(MF, SSFI),
8514                             TLI.getMemValueType(DL, Ty));
8515   OpInfo.CallOperand = StackSlot;
8516 
8517   return Chain;
8518 }
8519 
8520 /// GetRegistersForValue - Assign registers (virtual or physical) for the
8521 /// specified operand.  We prefer to assign virtual registers, to allow the
8522 /// register allocator to handle the assignment process.  However, if the asm
8523 /// uses features that we can't model on machineinstrs, we have SDISel do the
8524 /// allocation.  This produces generally horrible, but correct, code.
8525 ///
8526 ///   OpInfo describes the operand
8527 ///   RefOpInfo describes the matching operand if any, the operand otherwise
8528 static llvm::Optional<unsigned>
8529 getRegistersForValue(SelectionDAG &DAG, const SDLoc &DL,
8530                      SDISelAsmOperandInfo &OpInfo,
8531                      SDISelAsmOperandInfo &RefOpInfo) {
8532   LLVMContext &Context = *DAG.getContext();
8533   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8534 
8535   MachineFunction &MF = DAG.getMachineFunction();
8536   SmallVector<unsigned, 4> Regs;
8537   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8538 
8539   // No work to do for memory/address operands.
8540   if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
8541       OpInfo.ConstraintType == TargetLowering::C_Address)
8542     return None;
8543 
8544   // If this is a constraint for a single physreg, or a constraint for a
8545   // register class, find it.
8546   unsigned AssignedReg;
8547   const TargetRegisterClass *RC;
8548   std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint(
8549       &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT);
8550   // RC is unset only on failure. Return immediately.
8551   if (!RC)
8552     return None;
8553 
8554   // Get the actual register value type.  This is important, because the user
8555   // may have asked for (e.g.) the AX register in i32 type.  We need to
8556   // remember that AX is actually i16 to get the right extension.
8557   const MVT RegVT = *TRI.legalclasstypes_begin(*RC);
8558 
8559   if (OpInfo.ConstraintVT != MVT::Other && RegVT != MVT::Untyped) {
8560     // If this is an FP operand in an integer register (or visa versa), or more
8561     // generally if the operand value disagrees with the register class we plan
8562     // to stick it in, fix the operand type.
8563     //
8564     // If this is an input value, the bitcast to the new type is done now.
8565     // Bitcast for output value is done at the end of visitInlineAsm().
8566     if ((OpInfo.Type == InlineAsm::isOutput ||
8567          OpInfo.Type == InlineAsm::isInput) &&
8568         !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) {
8569       // Try to convert to the first EVT that the reg class contains.  If the
8570       // types are identical size, use a bitcast to convert (e.g. two differing
8571       // vector types).  Note: output bitcast is done at the end of
8572       // visitInlineAsm().
8573       if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
8574         // Exclude indirect inputs while they are unsupported because the code
8575         // to perform the load is missing and thus OpInfo.CallOperand still
8576         // refers to the input address rather than the pointed-to value.
8577         if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect)
8578           OpInfo.CallOperand =
8579               DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand);
8580         OpInfo.ConstraintVT = RegVT;
8581         // If the operand is an FP value and we want it in integer registers,
8582         // use the corresponding integer type. This turns an f64 value into
8583         // i64, which can be passed with two i32 values on a 32-bit machine.
8584       } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
8585         MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
8586         if (OpInfo.Type == InlineAsm::isInput)
8587           OpInfo.CallOperand =
8588               DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand);
8589         OpInfo.ConstraintVT = VT;
8590       }
8591     }
8592   }
8593 
8594   // No need to allocate a matching input constraint since the constraint it's
8595   // matching to has already been allocated.
8596   if (OpInfo.isMatchingInputConstraint())
8597     return None;
8598 
8599   EVT ValueVT = OpInfo.ConstraintVT;
8600   if (OpInfo.ConstraintVT == MVT::Other)
8601     ValueVT = RegVT;
8602 
8603   // Initialize NumRegs.
8604   unsigned NumRegs = 1;
8605   if (OpInfo.ConstraintVT != MVT::Other)
8606     NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT, RegVT);
8607 
8608   // If this is a constraint for a specific physical register, like {r17},
8609   // assign it now.
8610 
8611   // If this associated to a specific register, initialize iterator to correct
8612   // place. If virtual, make sure we have enough registers
8613 
8614   // Initialize iterator if necessary
8615   TargetRegisterClass::iterator I = RC->begin();
8616   MachineRegisterInfo &RegInfo = MF.getRegInfo();
8617 
8618   // Do not check for single registers.
8619   if (AssignedReg) {
8620     I = std::find(I, RC->end(), AssignedReg);
8621     if (I == RC->end()) {
8622       // RC does not contain the selected register, which indicates a
8623       // mismatch between the register and the required type/bitwidth.
8624       return {AssignedReg};
8625     }
8626   }
8627 
8628   for (; NumRegs; --NumRegs, ++I) {
8629     assert(I != RC->end() && "Ran out of registers to allocate!");
8630     Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC);
8631     Regs.push_back(R);
8632   }
8633 
8634   OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
8635   return None;
8636 }
8637 
8638 static unsigned
8639 findMatchingInlineAsmOperand(unsigned OperandNo,
8640                              const std::vector<SDValue> &AsmNodeOperands) {
8641   // Scan until we find the definition we already emitted of this operand.
8642   unsigned CurOp = InlineAsm::Op_FirstOperand;
8643   for (; OperandNo; --OperandNo) {
8644     // Advance to the next operand.
8645     unsigned OpFlag =
8646         cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
8647     assert((InlineAsm::isRegDefKind(OpFlag) ||
8648             InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
8649             InlineAsm::isMemKind(OpFlag)) &&
8650            "Skipped past definitions?");
8651     CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1;
8652   }
8653   return CurOp;
8654 }
8655 
8656 namespace {
8657 
8658 class ExtraFlags {
8659   unsigned Flags = 0;
8660 
8661 public:
8662   explicit ExtraFlags(const CallBase &Call) {
8663     const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
8664     if (IA->hasSideEffects())
8665       Flags |= InlineAsm::Extra_HasSideEffects;
8666     if (IA->isAlignStack())
8667       Flags |= InlineAsm::Extra_IsAlignStack;
8668     if (Call.isConvergent())
8669       Flags |= InlineAsm::Extra_IsConvergent;
8670     Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
8671   }
8672 
8673   void update(const TargetLowering::AsmOperandInfo &OpInfo) {
8674     // Ideally, we would only check against memory constraints.  However, the
8675     // meaning of an Other constraint can be target-specific and we can't easily
8676     // reason about it.  Therefore, be conservative and set MayLoad/MayStore
8677     // for Other constraints as well.
8678     if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
8679         OpInfo.ConstraintType == TargetLowering::C_Other) {
8680       if (OpInfo.Type == InlineAsm::isInput)
8681         Flags |= InlineAsm::Extra_MayLoad;
8682       else if (OpInfo.Type == InlineAsm::isOutput)
8683         Flags |= InlineAsm::Extra_MayStore;
8684       else if (OpInfo.Type == InlineAsm::isClobber)
8685         Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
8686     }
8687   }
8688 
8689   unsigned get() const { return Flags; }
8690 };
8691 
8692 } // end anonymous namespace
8693 
8694 /// visitInlineAsm - Handle a call to an InlineAsm object.
8695 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call,
8696                                          const BasicBlock *EHPadBB) {
8697   const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
8698 
8699   /// ConstraintOperands - Information about all of the constraints.
8700   SmallVector<SDISelAsmOperandInfo, 16> ConstraintOperands;
8701 
8702   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8703   TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
8704       DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call);
8705 
8706   // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack,
8707   // AsmDialect, MayLoad, MayStore).
8708   bool HasSideEffect = IA->hasSideEffects();
8709   ExtraFlags ExtraInfo(Call);
8710 
8711   unsigned ArgNo = 0;   // ArgNo - The argument of the CallInst.
8712   unsigned ResNo = 0;   // ResNo - The result number of the next output.
8713   for (auto &T : TargetConstraints) {
8714     ConstraintOperands.push_back(SDISelAsmOperandInfo(T));
8715     SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
8716 
8717     // Compute the value type for each operand.
8718     if (OpInfo.hasArg()) {
8719       OpInfo.CallOperandVal = Call.getArgOperand(ArgNo);
8720       OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
8721       Type *ParamElemTy = Call.getParamElementType(ArgNo);
8722       EVT VT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI,
8723                                            DAG.getDataLayout(), ParamElemTy);
8724       OpInfo.ConstraintVT = VT.isSimple() ? VT.getSimpleVT() : MVT::Other;
8725       ArgNo++;
8726     } else if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) {
8727       // The return value of the call is this value.  As such, there is no
8728       // corresponding argument.
8729       assert(!Call.getType()->isVoidTy() && "Bad inline asm!");
8730       if (StructType *STy = dyn_cast<StructType>(Call.getType())) {
8731         OpInfo.ConstraintVT = TLI.getSimpleValueType(
8732             DAG.getDataLayout(), STy->getElementType(ResNo));
8733       } else {
8734         assert(ResNo == 0 && "Asm only has one result!");
8735         OpInfo.ConstraintVT = TLI.getAsmOperandValueType(
8736             DAG.getDataLayout(), Call.getType()).getSimpleVT();
8737       }
8738       ++ResNo;
8739     } else {
8740       OpInfo.ConstraintVT = MVT::Other;
8741     }
8742 
8743     if (!HasSideEffect)
8744       HasSideEffect = OpInfo.hasMemory(TLI);
8745 
8746     // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
8747     // FIXME: Could we compute this on OpInfo rather than T?
8748 
8749     // Compute the constraint code and ConstraintType to use.
8750     TLI.ComputeConstraintToUse(T, SDValue());
8751 
8752     if (T.ConstraintType == TargetLowering::C_Immediate &&
8753         OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand))
8754       // We've delayed emitting a diagnostic like the "n" constraint because
8755       // inlining could cause an integer showing up.
8756       return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) +
8757                                           "' expects an integer constant "
8758                                           "expression");
8759 
8760     ExtraInfo.update(T);
8761   }
8762 
8763   // We won't need to flush pending loads if this asm doesn't touch
8764   // memory and is nonvolatile.
8765   SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot();
8766 
8767   bool EmitEHLabels = isa<InvokeInst>(Call) && IA->canThrow();
8768   if (EmitEHLabels) {
8769     assert(EHPadBB && "InvokeInst must have an EHPadBB");
8770   }
8771   bool IsCallBr = isa<CallBrInst>(Call);
8772 
8773   if (IsCallBr || EmitEHLabels) {
8774     // If this is a callbr or invoke we need to flush pending exports since
8775     // inlineasm_br and invoke are terminators.
8776     // We need to do this before nodes are glued to the inlineasm_br node.
8777     Chain = getControlRoot();
8778   }
8779 
8780   MCSymbol *BeginLabel = nullptr;
8781   if (EmitEHLabels) {
8782     Chain = lowerStartEH(Chain, EHPadBB, BeginLabel);
8783   }
8784 
8785   // Second pass over the constraints: compute which constraint option to use.
8786   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
8787     // If this is an output operand with a matching input operand, look up the
8788     // matching input. If their types mismatch, e.g. one is an integer, the
8789     // other is floating point, or their sizes are different, flag it as an
8790     // error.
8791     if (OpInfo.hasMatchingInput()) {
8792       SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
8793       patchMatchingInput(OpInfo, Input, DAG);
8794     }
8795 
8796     // Compute the constraint code and ConstraintType to use.
8797     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
8798 
8799     if ((OpInfo.ConstraintType == TargetLowering::C_Memory &&
8800          OpInfo.Type == InlineAsm::isClobber) ||
8801         OpInfo.ConstraintType == TargetLowering::C_Address)
8802       continue;
8803 
8804     // If this is a memory input, and if the operand is not indirect, do what we
8805     // need to provide an address for the memory input.
8806     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
8807         !OpInfo.isIndirect) {
8808       assert((OpInfo.isMultipleAlternative ||
8809               (OpInfo.Type == InlineAsm::isInput)) &&
8810              "Can only indirectify direct input operands!");
8811 
8812       // Memory operands really want the address of the value.
8813       Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG);
8814 
8815       // There is no longer a Value* corresponding to this operand.
8816       OpInfo.CallOperandVal = nullptr;
8817 
8818       // It is now an indirect operand.
8819       OpInfo.isIndirect = true;
8820     }
8821 
8822   }
8823 
8824   // AsmNodeOperands - The operands for the ISD::INLINEASM node.
8825   std::vector<SDValue> AsmNodeOperands;
8826   AsmNodeOperands.push_back(SDValue());  // reserve space for input chain
8827   AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
8828       IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout())));
8829 
8830   // If we have a !srcloc metadata node associated with it, we want to attach
8831   // this to the ultimately generated inline asm machineinstr.  To do this, we
8832   // pass in the third operand as this (potentially null) inline asm MDNode.
8833   const MDNode *SrcLoc = Call.getMetadata("srcloc");
8834   AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
8835 
8836   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
8837   // bits as operand 3.
8838   AsmNodeOperands.push_back(DAG.getTargetConstant(
8839       ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
8840 
8841   // Third pass: Loop over operands to prepare DAG-level operands.. As part of
8842   // this, assign virtual and physical registers for inputs and otput.
8843   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
8844     // Assign Registers.
8845     SDISelAsmOperandInfo &RefOpInfo =
8846         OpInfo.isMatchingInputConstraint()
8847             ? ConstraintOperands[OpInfo.getMatchedOperand()]
8848             : OpInfo;
8849     const auto RegError =
8850         getRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo);
8851     if (RegError.hasValue()) {
8852       const MachineFunction &MF = DAG.getMachineFunction();
8853       const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8854       const char *RegName = TRI.getName(RegError.getValue());
8855       emitInlineAsmError(Call, "register '" + Twine(RegName) +
8856                                    "' allocated for constraint '" +
8857                                    Twine(OpInfo.ConstraintCode) +
8858                                    "' does not match required type");
8859       return;
8860     }
8861 
8862     auto DetectWriteToReservedRegister = [&]() {
8863       const MachineFunction &MF = DAG.getMachineFunction();
8864       const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8865       for (unsigned Reg : OpInfo.AssignedRegs.Regs) {
8866         if (Register::isPhysicalRegister(Reg) &&
8867             TRI.isInlineAsmReadOnlyReg(MF, Reg)) {
8868           const char *RegName = TRI.getName(Reg);
8869           emitInlineAsmError(Call, "write to reserved register '" +
8870                                        Twine(RegName) + "'");
8871           return true;
8872         }
8873       }
8874       return false;
8875     };
8876     assert((OpInfo.ConstraintType != TargetLowering::C_Address ||
8877             (OpInfo.Type == InlineAsm::isInput &&
8878              !OpInfo.isMatchingInputConstraint())) &&
8879            "Only address as input operand is allowed.");
8880 
8881     switch (OpInfo.Type) {
8882     case InlineAsm::isOutput:
8883       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
8884         unsigned ConstraintID =
8885             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
8886         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
8887                "Failed to convert memory constraint code to constraint id.");
8888 
8889         // Add information to the INLINEASM node to know about this output.
8890         unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
8891         OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
8892         AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
8893                                                         MVT::i32));
8894         AsmNodeOperands.push_back(OpInfo.CallOperand);
8895       } else {
8896         // Otherwise, this outputs to a register (directly for C_Register /
8897         // C_RegisterClass, and a target-defined fashion for
8898         // C_Immediate/C_Other). Find a register that we can use.
8899         if (OpInfo.AssignedRegs.Regs.empty()) {
8900           emitInlineAsmError(
8901               Call, "couldn't allocate output register for constraint '" +
8902                         Twine(OpInfo.ConstraintCode) + "'");
8903           return;
8904         }
8905 
8906         if (DetectWriteToReservedRegister())
8907           return;
8908 
8909         // Add information to the INLINEASM node to know that this register is
8910         // set.
8911         OpInfo.AssignedRegs.AddInlineAsmOperands(
8912             OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber
8913                                   : InlineAsm::Kind_RegDef,
8914             false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
8915       }
8916       break;
8917 
8918     case InlineAsm::isInput: {
8919       SDValue InOperandVal = OpInfo.CallOperand;
8920 
8921       if (OpInfo.isMatchingInputConstraint()) {
8922         // If this is required to match an output register we have already set,
8923         // just use its register.
8924         auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(),
8925                                                   AsmNodeOperands);
8926         unsigned OpFlag =
8927           cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
8928         if (InlineAsm::isRegDefKind(OpFlag) ||
8929             InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
8930           // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
8931           if (OpInfo.isIndirect) {
8932             // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
8933             emitInlineAsmError(Call, "inline asm not supported yet: "
8934                                      "don't know how to handle tied "
8935                                      "indirect register inputs");
8936             return;
8937           }
8938 
8939           SmallVector<unsigned, 4> Regs;
8940           MachineFunction &MF = DAG.getMachineFunction();
8941           MachineRegisterInfo &MRI = MF.getRegInfo();
8942           const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8943           auto *R = cast<RegisterSDNode>(AsmNodeOperands[CurOp+1]);
8944           Register TiedReg = R->getReg();
8945           MVT RegVT = R->getSimpleValueType(0);
8946           const TargetRegisterClass *RC =
8947               TiedReg.isVirtual()     ? MRI.getRegClass(TiedReg)
8948               : RegVT != MVT::Untyped ? TLI.getRegClassFor(RegVT)
8949                                       : TRI.getMinimalPhysRegClass(TiedReg);
8950           unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag);
8951           for (unsigned i = 0; i != NumRegs; ++i)
8952             Regs.push_back(MRI.createVirtualRegister(RC));
8953 
8954           RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType());
8955 
8956           SDLoc dl = getCurSDLoc();
8957           // Use the produced MatchedRegs object to
8958           MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, &Call);
8959           MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
8960                                            true, OpInfo.getMatchedOperand(), dl,
8961                                            DAG, AsmNodeOperands);
8962           break;
8963         }
8964 
8965         assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
8966         assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
8967                "Unexpected number of operands");
8968         // Add information to the INLINEASM node to know about this input.
8969         // See InlineAsm.h isUseOperandTiedToDef.
8970         OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
8971         OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
8972                                                     OpInfo.getMatchedOperand());
8973         AsmNodeOperands.push_back(DAG.getTargetConstant(
8974             OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
8975         AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
8976         break;
8977       }
8978 
8979       // Treat indirect 'X' constraint as memory.
8980       if (OpInfo.ConstraintType == TargetLowering::C_Other &&
8981           OpInfo.isIndirect)
8982         OpInfo.ConstraintType = TargetLowering::C_Memory;
8983 
8984       if (OpInfo.ConstraintType == TargetLowering::C_Immediate ||
8985           OpInfo.ConstraintType == TargetLowering::C_Other) {
8986         std::vector<SDValue> Ops;
8987         TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
8988                                           Ops, DAG);
8989         if (Ops.empty()) {
8990           if (OpInfo.ConstraintType == TargetLowering::C_Immediate)
8991             if (isa<ConstantSDNode>(InOperandVal)) {
8992               emitInlineAsmError(Call, "value out of range for constraint '" +
8993                                            Twine(OpInfo.ConstraintCode) + "'");
8994               return;
8995             }
8996 
8997           emitInlineAsmError(Call,
8998                              "invalid operand for inline asm constraint '" +
8999                                  Twine(OpInfo.ConstraintCode) + "'");
9000           return;
9001         }
9002 
9003         // Add information to the INLINEASM node to know about this input.
9004         unsigned ResOpType =
9005           InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
9006         AsmNodeOperands.push_back(DAG.getTargetConstant(
9007             ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
9008         llvm::append_range(AsmNodeOperands, Ops);
9009         break;
9010       }
9011 
9012       if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
9013           OpInfo.ConstraintType == TargetLowering::C_Address) {
9014         assert((OpInfo.isIndirect ||
9015                 OpInfo.ConstraintType != TargetLowering::C_Memory) &&
9016                "Operand must be indirect to be a mem!");
9017         assert(InOperandVal.getValueType() ==
9018                    TLI.getPointerTy(DAG.getDataLayout()) &&
9019                "Memory operands expect pointer values");
9020 
9021         unsigned ConstraintID =
9022             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
9023         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
9024                "Failed to convert memory constraint code to constraint id.");
9025 
9026         // Add information to the INLINEASM node to know about this input.
9027         unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
9028         ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
9029         AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
9030                                                         getCurSDLoc(),
9031                                                         MVT::i32));
9032         AsmNodeOperands.push_back(InOperandVal);
9033         break;
9034       }
9035 
9036       assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
9037               OpInfo.ConstraintType == TargetLowering::C_Register) &&
9038              "Unknown constraint type!");
9039 
9040       // TODO: Support this.
9041       if (OpInfo.isIndirect) {
9042         emitInlineAsmError(
9043             Call, "Don't know how to handle indirect register inputs yet "
9044                   "for constraint '" +
9045                       Twine(OpInfo.ConstraintCode) + "'");
9046         return;
9047       }
9048 
9049       // Copy the input into the appropriate registers.
9050       if (OpInfo.AssignedRegs.Regs.empty()) {
9051         emitInlineAsmError(Call,
9052                            "couldn't allocate input reg for constraint '" +
9053                                Twine(OpInfo.ConstraintCode) + "'");
9054         return;
9055       }
9056 
9057       if (DetectWriteToReservedRegister())
9058         return;
9059 
9060       SDLoc dl = getCurSDLoc();
9061 
9062       OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag,
9063                                         &Call);
9064 
9065       OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
9066                                                dl, DAG, AsmNodeOperands);
9067       break;
9068     }
9069     case InlineAsm::isClobber:
9070       // Add the clobbered value to the operand list, so that the register
9071       // allocator is aware that the physreg got clobbered.
9072       if (!OpInfo.AssignedRegs.Regs.empty())
9073         OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
9074                                                  false, 0, getCurSDLoc(), DAG,
9075                                                  AsmNodeOperands);
9076       break;
9077     }
9078   }
9079 
9080   // Finish up input operands.  Set the input chain and add the flag last.
9081   AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
9082   if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
9083 
9084   unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM;
9085   Chain = DAG.getNode(ISDOpc, getCurSDLoc(),
9086                       DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
9087   Flag = Chain.getValue(1);
9088 
9089   // Do additional work to generate outputs.
9090 
9091   SmallVector<EVT, 1> ResultVTs;
9092   SmallVector<SDValue, 1> ResultValues;
9093   SmallVector<SDValue, 8> OutChains;
9094 
9095   llvm::Type *CallResultType = Call.getType();
9096   ArrayRef<Type *> ResultTypes;
9097   if (StructType *StructResult = dyn_cast<StructType>(CallResultType))
9098     ResultTypes = StructResult->elements();
9099   else if (!CallResultType->isVoidTy())
9100     ResultTypes = makeArrayRef(CallResultType);
9101 
9102   auto CurResultType = ResultTypes.begin();
9103   auto handleRegAssign = [&](SDValue V) {
9104     assert(CurResultType != ResultTypes.end() && "Unexpected value");
9105     assert((*CurResultType)->isSized() && "Unexpected unsized type");
9106     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType);
9107     ++CurResultType;
9108     // If the type of the inline asm call site return value is different but has
9109     // same size as the type of the asm output bitcast it.  One example of this
9110     // is for vectors with different width / number of elements.  This can
9111     // happen for register classes that can contain multiple different value
9112     // types.  The preg or vreg allocated may not have the same VT as was
9113     // expected.
9114     //
9115     // This can also happen for a return value that disagrees with the register
9116     // class it is put in, eg. a double in a general-purpose register on a
9117     // 32-bit machine.
9118     if (ResultVT != V.getValueType() &&
9119         ResultVT.getSizeInBits() == V.getValueSizeInBits())
9120       V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V);
9121     else if (ResultVT != V.getValueType() && ResultVT.isInteger() &&
9122              V.getValueType().isInteger()) {
9123       // If a result value was tied to an input value, the computed result
9124       // may have a wider width than the expected result.  Extract the
9125       // relevant portion.
9126       V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V);
9127     }
9128     assert(ResultVT == V.getValueType() && "Asm result value mismatch!");
9129     ResultVTs.push_back(ResultVT);
9130     ResultValues.push_back(V);
9131   };
9132 
9133   // Deal with output operands.
9134   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
9135     if (OpInfo.Type == InlineAsm::isOutput) {
9136       SDValue Val;
9137       // Skip trivial output operands.
9138       if (OpInfo.AssignedRegs.Regs.empty())
9139         continue;
9140 
9141       switch (OpInfo.ConstraintType) {
9142       case TargetLowering::C_Register:
9143       case TargetLowering::C_RegisterClass:
9144         Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
9145                                                   Chain, &Flag, &Call);
9146         break;
9147       case TargetLowering::C_Immediate:
9148       case TargetLowering::C_Other:
9149         Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(),
9150                                               OpInfo, DAG);
9151         break;
9152       case TargetLowering::C_Memory:
9153         break; // Already handled.
9154       case TargetLowering::C_Address:
9155         break; // Silence warning.
9156       case TargetLowering::C_Unknown:
9157         assert(false && "Unexpected unknown constraint");
9158       }
9159 
9160       // Indirect output manifest as stores. Record output chains.
9161       if (OpInfo.isIndirect) {
9162         const Value *Ptr = OpInfo.CallOperandVal;
9163         assert(Ptr && "Expected value CallOperandVal for indirect asm operand");
9164         SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr),
9165                                      MachinePointerInfo(Ptr));
9166         OutChains.push_back(Store);
9167       } else {
9168         // generate CopyFromRegs to associated registers.
9169         assert(!Call.getType()->isVoidTy() && "Bad inline asm!");
9170         if (Val.getOpcode() == ISD::MERGE_VALUES) {
9171           for (const SDValue &V : Val->op_values())
9172             handleRegAssign(V);
9173         } else
9174           handleRegAssign(Val);
9175       }
9176     }
9177   }
9178 
9179   // Set results.
9180   if (!ResultValues.empty()) {
9181     assert(CurResultType == ResultTypes.end() &&
9182            "Mismatch in number of ResultTypes");
9183     assert(ResultValues.size() == ResultTypes.size() &&
9184            "Mismatch in number of output operands in asm result");
9185 
9186     SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
9187                             DAG.getVTList(ResultVTs), ResultValues);
9188     setValue(&Call, V);
9189   }
9190 
9191   // Collect store chains.
9192   if (!OutChains.empty())
9193     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
9194 
9195   if (EmitEHLabels) {
9196     Chain = lowerEndEH(Chain, cast<InvokeInst>(&Call), EHPadBB, BeginLabel);
9197   }
9198 
9199   // Only Update Root if inline assembly has a memory effect.
9200   if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr ||
9201       EmitEHLabels)
9202     DAG.setRoot(Chain);
9203 }
9204 
9205 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call,
9206                                              const Twine &Message) {
9207   LLVMContext &Ctx = *DAG.getContext();
9208   Ctx.emitError(&Call, Message);
9209 
9210   // Make sure we leave the DAG in a valid state
9211   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9212   SmallVector<EVT, 1> ValueVTs;
9213   ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs);
9214 
9215   if (ValueVTs.empty())
9216     return;
9217 
9218   SmallVector<SDValue, 1> Ops;
9219   for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i)
9220     Ops.push_back(DAG.getUNDEF(ValueVTs[i]));
9221 
9222   setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc()));
9223 }
9224 
9225 void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
9226   DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
9227                           MVT::Other, getRoot(),
9228                           getValue(I.getArgOperand(0)),
9229                           DAG.getSrcValue(I.getArgOperand(0))));
9230 }
9231 
9232 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
9233   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9234   const DataLayout &DL = DAG.getDataLayout();
9235   SDValue V = DAG.getVAArg(
9236       TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(),
9237       getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)),
9238       DL.getABITypeAlign(I.getType()).value());
9239   DAG.setRoot(V.getValue(1));
9240 
9241   if (I.getType()->isPointerTy())
9242     V = DAG.getPtrExtOrTrunc(
9243         V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType()));
9244   setValue(&I, V);
9245 }
9246 
9247 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
9248   DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
9249                           MVT::Other, getRoot(),
9250                           getValue(I.getArgOperand(0)),
9251                           DAG.getSrcValue(I.getArgOperand(0))));
9252 }
9253 
9254 void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
9255   DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
9256                           MVT::Other, getRoot(),
9257                           getValue(I.getArgOperand(0)),
9258                           getValue(I.getArgOperand(1)),
9259                           DAG.getSrcValue(I.getArgOperand(0)),
9260                           DAG.getSrcValue(I.getArgOperand(1))));
9261 }
9262 
9263 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG,
9264                                                     const Instruction &I,
9265                                                     SDValue Op) {
9266   const MDNode *Range = I.getMetadata(LLVMContext::MD_range);
9267   if (!Range)
9268     return Op;
9269 
9270   ConstantRange CR = getConstantRangeFromMetadata(*Range);
9271   if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped())
9272     return Op;
9273 
9274   APInt Lo = CR.getUnsignedMin();
9275   if (!Lo.isMinValue())
9276     return Op;
9277 
9278   APInt Hi = CR.getUnsignedMax();
9279   unsigned Bits = std::max(Hi.getActiveBits(),
9280                            static_cast<unsigned>(IntegerType::MIN_INT_BITS));
9281 
9282   EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
9283 
9284   SDLoc SL = getCurSDLoc();
9285 
9286   SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op,
9287                              DAG.getValueType(SmallVT));
9288   unsigned NumVals = Op.getNode()->getNumValues();
9289   if (NumVals == 1)
9290     return ZExt;
9291 
9292   SmallVector<SDValue, 4> Ops;
9293 
9294   Ops.push_back(ZExt);
9295   for (unsigned I = 1; I != NumVals; ++I)
9296     Ops.push_back(Op.getValue(I));
9297 
9298   return DAG.getMergeValues(Ops, SL);
9299 }
9300 
9301 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of
9302 /// the call being lowered.
9303 ///
9304 /// This is a helper for lowering intrinsics that follow a target calling
9305 /// convention or require stack pointer adjustment. Only a subset of the
9306 /// intrinsic's operands need to participate in the calling convention.
9307 void SelectionDAGBuilder::populateCallLoweringInfo(
9308     TargetLowering::CallLoweringInfo &CLI, const CallBase *Call,
9309     unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy,
9310     bool IsPatchPoint) {
9311   TargetLowering::ArgListTy Args;
9312   Args.reserve(NumArgs);
9313 
9314   // Populate the argument list.
9315   // Attributes for args start at offset 1, after the return attribute.
9316   for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
9317        ArgI != ArgE; ++ArgI) {
9318     const Value *V = Call->getOperand(ArgI);
9319 
9320     assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
9321 
9322     TargetLowering::ArgListEntry Entry;
9323     Entry.Node = getValue(V);
9324     Entry.Ty = V->getType();
9325     Entry.setAttributes(Call, ArgI);
9326     Args.push_back(Entry);
9327   }
9328 
9329   CLI.setDebugLoc(getCurSDLoc())
9330       .setChain(getRoot())
9331       .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args))
9332       .setDiscardResult(Call->use_empty())
9333       .setIsPatchPoint(IsPatchPoint)
9334       .setIsPreallocated(
9335           Call->countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0);
9336 }
9337 
9338 /// Add a stack map intrinsic call's live variable operands to a stackmap
9339 /// or patchpoint target node's operand list.
9340 ///
9341 /// Constants are converted to TargetConstants purely as an optimization to
9342 /// avoid constant materialization and register allocation.
9343 ///
9344 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
9345 /// generate addess computation nodes, and so FinalizeISel can convert the
9346 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
9347 /// address materialization and register allocation, but may also be required
9348 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
9349 /// alloca in the entry block, then the runtime may assume that the alloca's
9350 /// StackMap location can be read immediately after compilation and that the
9351 /// location is valid at any point during execution (this is similar to the
9352 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
9353 /// only available in a register, then the runtime would need to trap when
9354 /// execution reaches the StackMap in order to read the alloca's location.
9355 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx,
9356                                 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops,
9357                                 SelectionDAGBuilder &Builder) {
9358   for (unsigned i = StartIdx, e = Call.arg_size(); i != e; ++i) {
9359     SDValue OpVal = Builder.getValue(Call.getArgOperand(i));
9360     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
9361       Ops.push_back(
9362         Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
9363       Ops.push_back(
9364         Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
9365     } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
9366       const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
9367       Ops.push_back(Builder.DAG.getTargetFrameIndex(
9368           FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout())));
9369     } else
9370       Ops.push_back(OpVal);
9371   }
9372 }
9373 
9374 /// Lower llvm.experimental.stackmap directly to its target opcode.
9375 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
9376   // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
9377   //                                  [live variables...])
9378 
9379   assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
9380 
9381   SDValue Chain, InFlag, Callee, NullPtr;
9382   SmallVector<SDValue, 32> Ops;
9383 
9384   SDLoc DL = getCurSDLoc();
9385   Callee = getValue(CI.getCalledOperand());
9386   NullPtr = DAG.getIntPtrConstant(0, DL, true);
9387 
9388   // The stackmap intrinsic only records the live variables (the arguments
9389   // passed to it) and emits NOPS (if requested). Unlike the patchpoint
9390   // intrinsic, this won't be lowered to a function call. This means we don't
9391   // have to worry about calling conventions and target specific lowering code.
9392   // Instead we perform the call lowering right here.
9393   //
9394   // chain, flag = CALLSEQ_START(chain, 0, 0)
9395   // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
9396   // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
9397   //
9398   Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL);
9399   InFlag = Chain.getValue(1);
9400 
9401   // Add the <id> and <numBytes> constants.
9402   SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
9403   Ops.push_back(DAG.getTargetConstant(
9404                   cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
9405   SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
9406   Ops.push_back(DAG.getTargetConstant(
9407                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
9408                   MVT::i32));
9409 
9410   // Push live variables for the stack map.
9411   addStackMapLiveVars(CI, 2, DL, Ops, *this);
9412 
9413   // We are not pushing any register mask info here on the operands list,
9414   // because the stackmap doesn't clobber anything.
9415 
9416   // Push the chain and the glue flag.
9417   Ops.push_back(Chain);
9418   Ops.push_back(InFlag);
9419 
9420   // Create the STACKMAP node.
9421   SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
9422   SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
9423   Chain = SDValue(SM, 0);
9424   InFlag = Chain.getValue(1);
9425 
9426   Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
9427 
9428   // Stackmaps don't generate values, so nothing goes into the NodeMap.
9429 
9430   // Set the root to the target-lowered call chain.
9431   DAG.setRoot(Chain);
9432 
9433   // Inform the Frame Information that we have a stackmap in this function.
9434   FuncInfo.MF->getFrameInfo().setHasStackMap();
9435 }
9436 
9437 /// Lower llvm.experimental.patchpoint directly to its target opcode.
9438 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB,
9439                                           const BasicBlock *EHPadBB) {
9440   // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
9441   //                                                 i32 <numBytes>,
9442   //                                                 i8* <target>,
9443   //                                                 i32 <numArgs>,
9444   //                                                 [Args...],
9445   //                                                 [live variables...])
9446 
9447   CallingConv::ID CC = CB.getCallingConv();
9448   bool IsAnyRegCC = CC == CallingConv::AnyReg;
9449   bool HasDef = !CB.getType()->isVoidTy();
9450   SDLoc dl = getCurSDLoc();
9451   SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos));
9452 
9453   // Handle immediate and symbolic callees.
9454   if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
9455     Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
9456                                    /*isTarget=*/true);
9457   else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
9458     Callee =  DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
9459                                          SDLoc(SymbolicCallee),
9460                                          SymbolicCallee->getValueType(0));
9461 
9462   // Get the real number of arguments participating in the call <numArgs>
9463   SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos));
9464   unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
9465 
9466   // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
9467   // Intrinsics include all meta-operands up to but not including CC.
9468   unsigned NumMetaOpers = PatchPointOpers::CCPos;
9469   assert(CB.arg_size() >= NumMetaOpers + NumArgs &&
9470          "Not enough arguments provided to the patchpoint intrinsic");
9471 
9472   // For AnyRegCC the arguments are lowered later on manually.
9473   unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
9474   Type *ReturnTy =
9475       IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType();
9476 
9477   TargetLowering::CallLoweringInfo CLI(DAG);
9478   populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee,
9479                            ReturnTy, true);
9480   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
9481 
9482   SDNode *CallEnd = Result.second.getNode();
9483   if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
9484     CallEnd = CallEnd->getOperand(0).getNode();
9485 
9486   /// Get a call instruction from the call sequence chain.
9487   /// Tail calls are not allowed.
9488   assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
9489          "Expected a callseq node.");
9490   SDNode *Call = CallEnd->getOperand(0).getNode();
9491   bool HasGlue = Call->getGluedNode();
9492 
9493   // Replace the target specific call node with the patchable intrinsic.
9494   SmallVector<SDValue, 8> Ops;
9495 
9496   // Add the <id> and <numBytes> constants.
9497   SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos));
9498   Ops.push_back(DAG.getTargetConstant(
9499                   cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
9500   SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos));
9501   Ops.push_back(DAG.getTargetConstant(
9502                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
9503                   MVT::i32));
9504 
9505   // Add the callee.
9506   Ops.push_back(Callee);
9507 
9508   // Adjust <numArgs> to account for any arguments that have been passed on the
9509   // stack instead.
9510   // Call Node: Chain, Target, {Args}, RegMask, [Glue]
9511   unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
9512   NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
9513   Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
9514 
9515   // Add the calling convention
9516   Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
9517 
9518   // Add the arguments we omitted previously. The register allocator should
9519   // place these in any free register.
9520   if (IsAnyRegCC)
9521     for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
9522       Ops.push_back(getValue(CB.getArgOperand(i)));
9523 
9524   // Push the arguments from the call instruction up to the register mask.
9525   SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
9526   Ops.append(Call->op_begin() + 2, e);
9527 
9528   // Push live variables for the stack map.
9529   addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this);
9530 
9531   // Push the register mask info.
9532   if (HasGlue)
9533     Ops.push_back(*(Call->op_end()-2));
9534   else
9535     Ops.push_back(*(Call->op_end()-1));
9536 
9537   // Push the chain (this is originally the first operand of the call, but
9538   // becomes now the last or second to last operand).
9539   Ops.push_back(*(Call->op_begin()));
9540 
9541   // Push the glue flag (last operand).
9542   if (HasGlue)
9543     Ops.push_back(*(Call->op_end()-1));
9544 
9545   SDVTList NodeTys;
9546   if (IsAnyRegCC && HasDef) {
9547     // Create the return types based on the intrinsic definition
9548     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9549     SmallVector<EVT, 3> ValueVTs;
9550     ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs);
9551     assert(ValueVTs.size() == 1 && "Expected only one return value type.");
9552 
9553     // There is always a chain and a glue type at the end
9554     ValueVTs.push_back(MVT::Other);
9555     ValueVTs.push_back(MVT::Glue);
9556     NodeTys = DAG.getVTList(ValueVTs);
9557   } else
9558     NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
9559 
9560   // Replace the target specific call node with a PATCHPOINT node.
9561   MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
9562                                          dl, NodeTys, Ops);
9563 
9564   // Update the NodeMap.
9565   if (HasDef) {
9566     if (IsAnyRegCC)
9567       setValue(&CB, SDValue(MN, 0));
9568     else
9569       setValue(&CB, Result.first);
9570   }
9571 
9572   // Fixup the consumers of the intrinsic. The chain and glue may be used in the
9573   // call sequence. Furthermore the location of the chain and glue can change
9574   // when the AnyReg calling convention is used and the intrinsic returns a
9575   // value.
9576   if (IsAnyRegCC && HasDef) {
9577     SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
9578     SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
9579     DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
9580   } else
9581     DAG.ReplaceAllUsesWith(Call, MN);
9582   DAG.DeleteNode(Call);
9583 
9584   // Inform the Frame Information that we have a patchpoint in this function.
9585   FuncInfo.MF->getFrameInfo().setHasPatchPoint();
9586 }
9587 
9588 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I,
9589                                             unsigned Intrinsic) {
9590   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9591   SDValue Op1 = getValue(I.getArgOperand(0));
9592   SDValue Op2;
9593   if (I.arg_size() > 1)
9594     Op2 = getValue(I.getArgOperand(1));
9595   SDLoc dl = getCurSDLoc();
9596   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
9597   SDValue Res;
9598   SDNodeFlags SDFlags;
9599   if (auto *FPMO = dyn_cast<FPMathOperator>(&I))
9600     SDFlags.copyFMF(*FPMO);
9601 
9602   switch (Intrinsic) {
9603   case Intrinsic::vector_reduce_fadd:
9604     if (SDFlags.hasAllowReassociation())
9605       Res = DAG.getNode(ISD::FADD, dl, VT, Op1,
9606                         DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2, SDFlags),
9607                         SDFlags);
9608     else
9609       Res = DAG.getNode(ISD::VECREDUCE_SEQ_FADD, dl, VT, Op1, Op2, SDFlags);
9610     break;
9611   case Intrinsic::vector_reduce_fmul:
9612     if (SDFlags.hasAllowReassociation())
9613       Res = DAG.getNode(ISD::FMUL, dl, VT, Op1,
9614                         DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2, SDFlags),
9615                         SDFlags);
9616     else
9617       Res = DAG.getNode(ISD::VECREDUCE_SEQ_FMUL, dl, VT, Op1, Op2, SDFlags);
9618     break;
9619   case Intrinsic::vector_reduce_add:
9620     Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1);
9621     break;
9622   case Intrinsic::vector_reduce_mul:
9623     Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1);
9624     break;
9625   case Intrinsic::vector_reduce_and:
9626     Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1);
9627     break;
9628   case Intrinsic::vector_reduce_or:
9629     Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1);
9630     break;
9631   case Intrinsic::vector_reduce_xor:
9632     Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1);
9633     break;
9634   case Intrinsic::vector_reduce_smax:
9635     Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1);
9636     break;
9637   case Intrinsic::vector_reduce_smin:
9638     Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1);
9639     break;
9640   case Intrinsic::vector_reduce_umax:
9641     Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1);
9642     break;
9643   case Intrinsic::vector_reduce_umin:
9644     Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1);
9645     break;
9646   case Intrinsic::vector_reduce_fmax:
9647     Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags);
9648     break;
9649   case Intrinsic::vector_reduce_fmin:
9650     Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags);
9651     break;
9652   default:
9653     llvm_unreachable("Unhandled vector reduce intrinsic");
9654   }
9655   setValue(&I, Res);
9656 }
9657 
9658 /// Returns an AttributeList representing the attributes applied to the return
9659 /// value of the given call.
9660 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
9661   SmallVector<Attribute::AttrKind, 2> Attrs;
9662   if (CLI.RetSExt)
9663     Attrs.push_back(Attribute::SExt);
9664   if (CLI.RetZExt)
9665     Attrs.push_back(Attribute::ZExt);
9666   if (CLI.IsInReg)
9667     Attrs.push_back(Attribute::InReg);
9668 
9669   return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex,
9670                             Attrs);
9671 }
9672 
9673 /// TargetLowering::LowerCallTo - This is the default LowerCallTo
9674 /// implementation, which just calls LowerCall.
9675 /// FIXME: When all targets are
9676 /// migrated to using LowerCall, this hook should be integrated into SDISel.
9677 std::pair<SDValue, SDValue>
9678 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
9679   // Handle the incoming return values from the call.
9680   CLI.Ins.clear();
9681   Type *OrigRetTy = CLI.RetTy;
9682   SmallVector<EVT, 4> RetTys;
9683   SmallVector<uint64_t, 4> Offsets;
9684   auto &DL = CLI.DAG.getDataLayout();
9685   ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
9686 
9687   if (CLI.IsPostTypeLegalization) {
9688     // If we are lowering a libcall after legalization, split the return type.
9689     SmallVector<EVT, 4> OldRetTys;
9690     SmallVector<uint64_t, 4> OldOffsets;
9691     RetTys.swap(OldRetTys);
9692     Offsets.swap(OldOffsets);
9693 
9694     for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) {
9695       EVT RetVT = OldRetTys[i];
9696       uint64_t Offset = OldOffsets[i];
9697       MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT);
9698       unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT);
9699       unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8;
9700       RetTys.append(NumRegs, RegisterVT);
9701       for (unsigned j = 0; j != NumRegs; ++j)
9702         Offsets.push_back(Offset + j * RegisterVTByteSZ);
9703     }
9704   }
9705 
9706   SmallVector<ISD::OutputArg, 4> Outs;
9707   GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
9708 
9709   bool CanLowerReturn =
9710       this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
9711                            CLI.IsVarArg, Outs, CLI.RetTy->getContext());
9712 
9713   SDValue DemoteStackSlot;
9714   int DemoteStackIdx = -100;
9715   if (!CanLowerReturn) {
9716     // FIXME: equivalent assert?
9717     // assert(!CS.hasInAllocaArgument() &&
9718     //        "sret demotion is incompatible with inalloca");
9719     uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
9720     Align Alignment = DL.getPrefTypeAlign(CLI.RetTy);
9721     MachineFunction &MF = CLI.DAG.getMachineFunction();
9722     DemoteStackIdx =
9723         MF.getFrameInfo().CreateStackObject(TySize, Alignment, false);
9724     Type *StackSlotPtrType = PointerType::get(CLI.RetTy,
9725                                               DL.getAllocaAddrSpace());
9726 
9727     DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL));
9728     ArgListEntry Entry;
9729     Entry.Node = DemoteStackSlot;
9730     Entry.Ty = StackSlotPtrType;
9731     Entry.IsSExt = false;
9732     Entry.IsZExt = false;
9733     Entry.IsInReg = false;
9734     Entry.IsSRet = true;
9735     Entry.IsNest = false;
9736     Entry.IsByVal = false;
9737     Entry.IsByRef = false;
9738     Entry.IsReturned = false;
9739     Entry.IsSwiftSelf = false;
9740     Entry.IsSwiftAsync = false;
9741     Entry.IsSwiftError = false;
9742     Entry.IsCFGuardTarget = false;
9743     Entry.Alignment = Alignment;
9744     CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
9745     CLI.NumFixedArgs += 1;
9746     CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
9747 
9748     // sret demotion isn't compatible with tail-calls, since the sret argument
9749     // points into the callers stack frame.
9750     CLI.IsTailCall = false;
9751   } else {
9752     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
9753         CLI.RetTy, CLI.CallConv, CLI.IsVarArg, DL);
9754     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
9755       ISD::ArgFlagsTy Flags;
9756       if (NeedsRegBlock) {
9757         Flags.setInConsecutiveRegs();
9758         if (I == RetTys.size() - 1)
9759           Flags.setInConsecutiveRegsLast();
9760       }
9761       EVT VT = RetTys[I];
9762       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
9763                                                      CLI.CallConv, VT);
9764       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
9765                                                        CLI.CallConv, VT);
9766       for (unsigned i = 0; i != NumRegs; ++i) {
9767         ISD::InputArg MyFlags;
9768         MyFlags.Flags = Flags;
9769         MyFlags.VT = RegisterVT;
9770         MyFlags.ArgVT = VT;
9771         MyFlags.Used = CLI.IsReturnValueUsed;
9772         if (CLI.RetTy->isPointerTy()) {
9773           MyFlags.Flags.setPointer();
9774           MyFlags.Flags.setPointerAddrSpace(
9775               cast<PointerType>(CLI.RetTy)->getAddressSpace());
9776         }
9777         if (CLI.RetSExt)
9778           MyFlags.Flags.setSExt();
9779         if (CLI.RetZExt)
9780           MyFlags.Flags.setZExt();
9781         if (CLI.IsInReg)
9782           MyFlags.Flags.setInReg();
9783         CLI.Ins.push_back(MyFlags);
9784       }
9785     }
9786   }
9787 
9788   // We push in swifterror return as the last element of CLI.Ins.
9789   ArgListTy &Args = CLI.getArgs();
9790   if (supportSwiftError()) {
9791     for (const ArgListEntry &Arg : Args) {
9792       if (Arg.IsSwiftError) {
9793         ISD::InputArg MyFlags;
9794         MyFlags.VT = getPointerTy(DL);
9795         MyFlags.ArgVT = EVT(getPointerTy(DL));
9796         MyFlags.Flags.setSwiftError();
9797         CLI.Ins.push_back(MyFlags);
9798       }
9799     }
9800   }
9801 
9802   // Handle all of the outgoing arguments.
9803   CLI.Outs.clear();
9804   CLI.OutVals.clear();
9805   for (unsigned i = 0, e = Args.size(); i != e; ++i) {
9806     SmallVector<EVT, 4> ValueVTs;
9807     ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
9808     // FIXME: Split arguments if CLI.IsPostTypeLegalization
9809     Type *FinalType = Args[i].Ty;
9810     if (Args[i].IsByVal)
9811       FinalType = Args[i].IndirectType;
9812     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
9813         FinalType, CLI.CallConv, CLI.IsVarArg, DL);
9814     for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
9815          ++Value) {
9816       EVT VT = ValueVTs[Value];
9817       Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
9818       SDValue Op = SDValue(Args[i].Node.getNode(),
9819                            Args[i].Node.getResNo() + Value);
9820       ISD::ArgFlagsTy Flags;
9821 
9822       // Certain targets (such as MIPS), may have a different ABI alignment
9823       // for a type depending on the context. Give the target a chance to
9824       // specify the alignment it wants.
9825       const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL));
9826       Flags.setOrigAlign(OriginalAlignment);
9827 
9828       if (Args[i].Ty->isPointerTy()) {
9829         Flags.setPointer();
9830         Flags.setPointerAddrSpace(
9831             cast<PointerType>(Args[i].Ty)->getAddressSpace());
9832       }
9833       if (Args[i].IsZExt)
9834         Flags.setZExt();
9835       if (Args[i].IsSExt)
9836         Flags.setSExt();
9837       if (Args[i].IsInReg) {
9838         // If we are using vectorcall calling convention, a structure that is
9839         // passed InReg - is surely an HVA
9840         if (CLI.CallConv == CallingConv::X86_VectorCall &&
9841             isa<StructType>(FinalType)) {
9842           // The first value of a structure is marked
9843           if (0 == Value)
9844             Flags.setHvaStart();
9845           Flags.setHva();
9846         }
9847         // Set InReg Flag
9848         Flags.setInReg();
9849       }
9850       if (Args[i].IsSRet)
9851         Flags.setSRet();
9852       if (Args[i].IsSwiftSelf)
9853         Flags.setSwiftSelf();
9854       if (Args[i].IsSwiftAsync)
9855         Flags.setSwiftAsync();
9856       if (Args[i].IsSwiftError)
9857         Flags.setSwiftError();
9858       if (Args[i].IsCFGuardTarget)
9859         Flags.setCFGuardTarget();
9860       if (Args[i].IsByVal)
9861         Flags.setByVal();
9862       if (Args[i].IsByRef)
9863         Flags.setByRef();
9864       if (Args[i].IsPreallocated) {
9865         Flags.setPreallocated();
9866         // Set the byval flag for CCAssignFn callbacks that don't know about
9867         // preallocated.  This way we can know how many bytes we should've
9868         // allocated and how many bytes a callee cleanup function will pop.  If
9869         // we port preallocated to more targets, we'll have to add custom
9870         // preallocated handling in the various CC lowering callbacks.
9871         Flags.setByVal();
9872       }
9873       if (Args[i].IsInAlloca) {
9874         Flags.setInAlloca();
9875         // Set the byval flag for CCAssignFn callbacks that don't know about
9876         // inalloca.  This way we can know how many bytes we should've allocated
9877         // and how many bytes a callee cleanup function will pop.  If we port
9878         // inalloca to more targets, we'll have to add custom inalloca handling
9879         // in the various CC lowering callbacks.
9880         Flags.setByVal();
9881       }
9882       Align MemAlign;
9883       if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) {
9884         unsigned FrameSize = DL.getTypeAllocSize(Args[i].IndirectType);
9885         Flags.setByValSize(FrameSize);
9886 
9887         // info is not there but there are cases it cannot get right.
9888         if (auto MA = Args[i].Alignment)
9889           MemAlign = *MA;
9890         else
9891           MemAlign = Align(getByValTypeAlignment(Args[i].IndirectType, DL));
9892       } else if (auto MA = Args[i].Alignment) {
9893         MemAlign = *MA;
9894       } else {
9895         MemAlign = OriginalAlignment;
9896       }
9897       Flags.setMemAlign(MemAlign);
9898       if (Args[i].IsNest)
9899         Flags.setNest();
9900       if (NeedsRegBlock)
9901         Flags.setInConsecutiveRegs();
9902 
9903       MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
9904                                                  CLI.CallConv, VT);
9905       unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
9906                                                         CLI.CallConv, VT);
9907       SmallVector<SDValue, 4> Parts(NumParts);
9908       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
9909 
9910       if (Args[i].IsSExt)
9911         ExtendKind = ISD::SIGN_EXTEND;
9912       else if (Args[i].IsZExt)
9913         ExtendKind = ISD::ZERO_EXTEND;
9914 
9915       // Conservatively only handle 'returned' on non-vectors that can be lowered,
9916       // for now.
9917       if (Args[i].IsReturned && !Op.getValueType().isVector() &&
9918           CanLowerReturn) {
9919         assert((CLI.RetTy == Args[i].Ty ||
9920                 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() &&
9921                  CLI.RetTy->getPointerAddressSpace() ==
9922                      Args[i].Ty->getPointerAddressSpace())) &&
9923                RetTys.size() == NumValues && "unexpected use of 'returned'");
9924         // Before passing 'returned' to the target lowering code, ensure that
9925         // either the register MVT and the actual EVT are the same size or that
9926         // the return value and argument are extended in the same way; in these
9927         // cases it's safe to pass the argument register value unchanged as the
9928         // return register value (although it's at the target's option whether
9929         // to do so)
9930         // TODO: allow code generation to take advantage of partially preserved
9931         // registers rather than clobbering the entire register when the
9932         // parameter extension method is not compatible with the return
9933         // extension method
9934         if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
9935             (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt &&
9936              CLI.RetZExt == Args[i].IsZExt))
9937           Flags.setReturned();
9938       }
9939 
9940       getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB,
9941                      CLI.CallConv, ExtendKind);
9942 
9943       for (unsigned j = 0; j != NumParts; ++j) {
9944         // if it isn't first piece, alignment must be 1
9945         // For scalable vectors the scalable part is currently handled
9946         // by individual targets, so we just use the known minimum size here.
9947         ISD::OutputArg MyFlags(
9948             Flags, Parts[j].getValueType().getSimpleVT(), VT,
9949             i < CLI.NumFixedArgs, i,
9950             j * Parts[j].getValueType().getStoreSize().getKnownMinSize());
9951         if (NumParts > 1 && j == 0)
9952           MyFlags.Flags.setSplit();
9953         else if (j != 0) {
9954           MyFlags.Flags.setOrigAlign(Align(1));
9955           if (j == NumParts - 1)
9956             MyFlags.Flags.setSplitEnd();
9957         }
9958 
9959         CLI.Outs.push_back(MyFlags);
9960         CLI.OutVals.push_back(Parts[j]);
9961       }
9962 
9963       if (NeedsRegBlock && Value == NumValues - 1)
9964         CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
9965     }
9966   }
9967 
9968   SmallVector<SDValue, 4> InVals;
9969   CLI.Chain = LowerCall(CLI, InVals);
9970 
9971   // Update CLI.InVals to use outside of this function.
9972   CLI.InVals = InVals;
9973 
9974   // Verify that the target's LowerCall behaved as expected.
9975   assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
9976          "LowerCall didn't return a valid chain!");
9977   assert((!CLI.IsTailCall || InVals.empty()) &&
9978          "LowerCall emitted a return value for a tail call!");
9979   assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
9980          "LowerCall didn't emit the correct number of values!");
9981 
9982   // For a tail call, the return value is merely live-out and there aren't
9983   // any nodes in the DAG representing it. Return a special value to
9984   // indicate that a tail call has been emitted and no more Instructions
9985   // should be processed in the current block.
9986   if (CLI.IsTailCall) {
9987     CLI.DAG.setRoot(CLI.Chain);
9988     return std::make_pair(SDValue(), SDValue());
9989   }
9990 
9991 #ifndef NDEBUG
9992   for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
9993     assert(InVals[i].getNode() && "LowerCall emitted a null value!");
9994     assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
9995            "LowerCall emitted a value with the wrong type!");
9996   }
9997 #endif
9998 
9999   SmallVector<SDValue, 4> ReturnValues;
10000   if (!CanLowerReturn) {
10001     // The instruction result is the result of loading from the
10002     // hidden sret parameter.
10003     SmallVector<EVT, 1> PVTs;
10004     Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace());
10005 
10006     ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
10007     assert(PVTs.size() == 1 && "Pointers should fit in one register");
10008     EVT PtrVT = PVTs[0];
10009 
10010     unsigned NumValues = RetTys.size();
10011     ReturnValues.resize(NumValues);
10012     SmallVector<SDValue, 4> Chains(NumValues);
10013 
10014     // An aggregate return value cannot wrap around the address space, so
10015     // offsets to its parts don't wrap either.
10016     SDNodeFlags Flags;
10017     Flags.setNoUnsignedWrap(true);
10018 
10019     MachineFunction &MF = CLI.DAG.getMachineFunction();
10020     Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx);
10021     for (unsigned i = 0; i < NumValues; ++i) {
10022       SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
10023                                     CLI.DAG.getConstant(Offsets[i], CLI.DL,
10024                                                         PtrVT), Flags);
10025       SDValue L = CLI.DAG.getLoad(
10026           RetTys[i], CLI.DL, CLI.Chain, Add,
10027           MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
10028                                             DemoteStackIdx, Offsets[i]),
10029           HiddenSRetAlign);
10030       ReturnValues[i] = L;
10031       Chains[i] = L.getValue(1);
10032     }
10033 
10034     CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
10035   } else {
10036     // Collect the legal value parts into potentially illegal values
10037     // that correspond to the original function's return values.
10038     Optional<ISD::NodeType> AssertOp;
10039     if (CLI.RetSExt)
10040       AssertOp = ISD::AssertSext;
10041     else if (CLI.RetZExt)
10042       AssertOp = ISD::AssertZext;
10043     unsigned CurReg = 0;
10044     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
10045       EVT VT = RetTys[I];
10046       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
10047                                                      CLI.CallConv, VT);
10048       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
10049                                                        CLI.CallConv, VT);
10050 
10051       ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
10052                                               NumRegs, RegisterVT, VT, nullptr,
10053                                               CLI.CallConv, AssertOp));
10054       CurReg += NumRegs;
10055     }
10056 
10057     // For a function returning void, there is no return value. We can't create
10058     // such a node, so we just return a null return value in that case. In
10059     // that case, nothing will actually look at the value.
10060     if (ReturnValues.empty())
10061       return std::make_pair(SDValue(), CLI.Chain);
10062   }
10063 
10064   SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
10065                                 CLI.DAG.getVTList(RetTys), ReturnValues);
10066   return std::make_pair(Res, CLI.Chain);
10067 }
10068 
10069 /// Places new result values for the node in Results (their number
10070 /// and types must exactly match those of the original return values of
10071 /// the node), or leaves Results empty, which indicates that the node is not
10072 /// to be custom lowered after all.
10073 void TargetLowering::LowerOperationWrapper(SDNode *N,
10074                                            SmallVectorImpl<SDValue> &Results,
10075                                            SelectionDAG &DAG) const {
10076   SDValue Res = LowerOperation(SDValue(N, 0), DAG);
10077 
10078   if (!Res.getNode())
10079     return;
10080 
10081   // If the original node has one result, take the return value from
10082   // LowerOperation as is. It might not be result number 0.
10083   if (N->getNumValues() == 1) {
10084     Results.push_back(Res);
10085     return;
10086   }
10087 
10088   // If the original node has multiple results, then the return node should
10089   // have the same number of results.
10090   assert((N->getNumValues() == Res->getNumValues()) &&
10091       "Lowering returned the wrong number of results!");
10092 
10093   // Places new result values base on N result number.
10094   for (unsigned I = 0, E = N->getNumValues(); I != E; ++I)
10095     Results.push_back(Res.getValue(I));
10096 }
10097 
10098 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
10099   llvm_unreachable("LowerOperation not implemented for this target!");
10100 }
10101 
10102 void SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V,
10103                                                      unsigned Reg,
10104                                                      ISD::NodeType ExtendType) {
10105   SDValue Op = getNonRegisterValue(V);
10106   assert((Op.getOpcode() != ISD::CopyFromReg ||
10107           cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
10108          "Copy from a reg to the same reg!");
10109   assert(!Register::isPhysicalRegister(Reg) && "Is a physreg");
10110 
10111   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10112   // If this is an InlineAsm we have to match the registers required, not the
10113   // notional registers required by the type.
10114 
10115   RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(),
10116                    None); // This is not an ABI copy.
10117   SDValue Chain = DAG.getEntryNode();
10118 
10119   if (ExtendType == ISD::ANY_EXTEND) {
10120     auto PreferredExtendIt = FuncInfo.PreferredExtendType.find(V);
10121     if (PreferredExtendIt != FuncInfo.PreferredExtendType.end())
10122       ExtendType = PreferredExtendIt->second;
10123   }
10124   RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
10125   PendingExports.push_back(Chain);
10126 }
10127 
10128 #include "llvm/CodeGen/SelectionDAGISel.h"
10129 
10130 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the
10131 /// entry block, return true.  This includes arguments used by switches, since
10132 /// the switch may expand into multiple basic blocks.
10133 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
10134   // With FastISel active, we may be splitting blocks, so force creation
10135   // of virtual registers for all non-dead arguments.
10136   if (FastISel)
10137     return A->use_empty();
10138 
10139   const BasicBlock &Entry = A->getParent()->front();
10140   for (const User *U : A->users())
10141     if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U))
10142       return false;  // Use not in entry block.
10143 
10144   return true;
10145 }
10146 
10147 using ArgCopyElisionMapTy =
10148     DenseMap<const Argument *,
10149              std::pair<const AllocaInst *, const StoreInst *>>;
10150 
10151 /// Scan the entry block of the function in FuncInfo for arguments that look
10152 /// like copies into a local alloca. Record any copied arguments in
10153 /// ArgCopyElisionCandidates.
10154 static void
10155 findArgumentCopyElisionCandidates(const DataLayout &DL,
10156                                   FunctionLoweringInfo *FuncInfo,
10157                                   ArgCopyElisionMapTy &ArgCopyElisionCandidates) {
10158   // Record the state of every static alloca used in the entry block. Argument
10159   // allocas are all used in the entry block, so we need approximately as many
10160   // entries as we have arguments.
10161   enum StaticAllocaInfo { Unknown, Clobbered, Elidable };
10162   SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas;
10163   unsigned NumArgs = FuncInfo->Fn->arg_size();
10164   StaticAllocas.reserve(NumArgs * 2);
10165 
10166   auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * {
10167     if (!V)
10168       return nullptr;
10169     V = V->stripPointerCasts();
10170     const auto *AI = dyn_cast<AllocaInst>(V);
10171     if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI))
10172       return nullptr;
10173     auto Iter = StaticAllocas.insert({AI, Unknown});
10174     return &Iter.first->second;
10175   };
10176 
10177   // Look for stores of arguments to static allocas. Look through bitcasts and
10178   // GEPs to handle type coercions, as long as the alloca is fully initialized
10179   // by the store. Any non-store use of an alloca escapes it and any subsequent
10180   // unanalyzed store might write it.
10181   // FIXME: Handle structs initialized with multiple stores.
10182   for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) {
10183     // Look for stores, and handle non-store uses conservatively.
10184     const auto *SI = dyn_cast<StoreInst>(&I);
10185     if (!SI) {
10186       // We will look through cast uses, so ignore them completely.
10187       if (I.isCast())
10188         continue;
10189       // Ignore debug info and pseudo op intrinsics, they don't escape or store
10190       // to allocas.
10191       if (I.isDebugOrPseudoInst())
10192         continue;
10193       // This is an unknown instruction. Assume it escapes or writes to all
10194       // static alloca operands.
10195       for (const Use &U : I.operands()) {
10196         if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U))
10197           *Info = StaticAllocaInfo::Clobbered;
10198       }
10199       continue;
10200     }
10201 
10202     // If the stored value is a static alloca, mark it as escaped.
10203     if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
10204       *Info = StaticAllocaInfo::Clobbered;
10205 
10206     // Check if the destination is a static alloca.
10207     const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
10208     StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst);
10209     if (!Info)
10210       continue;
10211     const AllocaInst *AI = cast<AllocaInst>(Dst);
10212 
10213     // Skip allocas that have been initialized or clobbered.
10214     if (*Info != StaticAllocaInfo::Unknown)
10215       continue;
10216 
10217     // Check if the stored value is an argument, and that this store fully
10218     // initializes the alloca.
10219     // If the argument type has padding bits we can't directly forward a pointer
10220     // as the upper bits may contain garbage.
10221     // Don't elide copies from the same argument twice.
10222     const Value *Val = SI->getValueOperand()->stripPointerCasts();
10223     const auto *Arg = dyn_cast<Argument>(Val);
10224     if (!Arg || Arg->hasPassPointeeByValueCopyAttr() ||
10225         Arg->getType()->isEmptyTy() ||
10226         DL.getTypeStoreSize(Arg->getType()) !=
10227             DL.getTypeAllocSize(AI->getAllocatedType()) ||
10228         !DL.typeSizeEqualsStoreSize(Arg->getType()) ||
10229         ArgCopyElisionCandidates.count(Arg)) {
10230       *Info = StaticAllocaInfo::Clobbered;
10231       continue;
10232     }
10233 
10234     LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI
10235                       << '\n');
10236 
10237     // Mark this alloca and store for argument copy elision.
10238     *Info = StaticAllocaInfo::Elidable;
10239     ArgCopyElisionCandidates.insert({Arg, {AI, SI}});
10240 
10241     // Stop scanning if we've seen all arguments. This will happen early in -O0
10242     // builds, which is useful, because -O0 builds have large entry blocks and
10243     // many allocas.
10244     if (ArgCopyElisionCandidates.size() == NumArgs)
10245       break;
10246   }
10247 }
10248 
10249 /// Try to elide argument copies from memory into a local alloca. Succeeds if
10250 /// ArgVal is a load from a suitable fixed stack object.
10251 static void tryToElideArgumentCopy(
10252     FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains,
10253     DenseMap<int, int> &ArgCopyElisionFrameIndexMap,
10254     SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs,
10255     ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg,
10256     SDValue ArgVal, bool &ArgHasUses) {
10257   // Check if this is a load from a fixed stack object.
10258   auto *LNode = dyn_cast<LoadSDNode>(ArgVal);
10259   if (!LNode)
10260     return;
10261   auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
10262   if (!FINode)
10263     return;
10264 
10265   // Check that the fixed stack object is the right size and alignment.
10266   // Look at the alignment that the user wrote on the alloca instead of looking
10267   // at the stack object.
10268   auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg);
10269   assert(ArgCopyIter != ArgCopyElisionCandidates.end());
10270   const AllocaInst *AI = ArgCopyIter->second.first;
10271   int FixedIndex = FINode->getIndex();
10272   int &AllocaIndex = FuncInfo.StaticAllocaMap[AI];
10273   int OldIndex = AllocaIndex;
10274   MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo();
10275   if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) {
10276     LLVM_DEBUG(
10277         dbgs() << "  argument copy elision failed due to bad fixed stack "
10278                   "object size\n");
10279     return;
10280   }
10281   Align RequiredAlignment = AI->getAlign();
10282   if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) {
10283     LLVM_DEBUG(dbgs() << "  argument copy elision failed: alignment of alloca "
10284                          "greater than stack argument alignment ("
10285                       << DebugStr(RequiredAlignment) << " vs "
10286                       << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n");
10287     return;
10288   }
10289 
10290   // Perform the elision. Delete the old stack object and replace its only use
10291   // in the variable info map. Mark the stack object as mutable.
10292   LLVM_DEBUG({
10293     dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n'
10294            << "  Replacing frame index " << OldIndex << " with " << FixedIndex
10295            << '\n';
10296   });
10297   MFI.RemoveStackObject(OldIndex);
10298   MFI.setIsImmutableObjectIndex(FixedIndex, false);
10299   AllocaIndex = FixedIndex;
10300   ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex});
10301   Chains.push_back(ArgVal.getValue(1));
10302 
10303   // Avoid emitting code for the store implementing the copy.
10304   const StoreInst *SI = ArgCopyIter->second.second;
10305   ElidedArgCopyInstrs.insert(SI);
10306 
10307   // Check for uses of the argument again so that we can avoid exporting ArgVal
10308   // if it is't used by anything other than the store.
10309   for (const Value *U : Arg.users()) {
10310     if (U != SI) {
10311       ArgHasUses = true;
10312       break;
10313     }
10314   }
10315 }
10316 
10317 void SelectionDAGISel::LowerArguments(const Function &F) {
10318   SelectionDAG &DAG = SDB->DAG;
10319   SDLoc dl = SDB->getCurSDLoc();
10320   const DataLayout &DL = DAG.getDataLayout();
10321   SmallVector<ISD::InputArg, 16> Ins;
10322 
10323   // In Naked functions we aren't going to save any registers.
10324   if (F.hasFnAttribute(Attribute::Naked))
10325     return;
10326 
10327   if (!FuncInfo->CanLowerReturn) {
10328     // Put in an sret pointer parameter before all the other parameters.
10329     SmallVector<EVT, 1> ValueVTs;
10330     ComputeValueVTs(*TLI, DAG.getDataLayout(),
10331                     F.getReturnType()->getPointerTo(
10332                         DAG.getDataLayout().getAllocaAddrSpace()),
10333                     ValueVTs);
10334 
10335     // NOTE: Assuming that a pointer will never break down to more than one VT
10336     // or one register.
10337     ISD::ArgFlagsTy Flags;
10338     Flags.setSRet();
10339     MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
10340     ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
10341                          ISD::InputArg::NoArgIndex, 0);
10342     Ins.push_back(RetArg);
10343   }
10344 
10345   // Look for stores of arguments to static allocas. Mark such arguments with a
10346   // flag to ask the target to give us the memory location of that argument if
10347   // available.
10348   ArgCopyElisionMapTy ArgCopyElisionCandidates;
10349   findArgumentCopyElisionCandidates(DL, FuncInfo.get(),
10350                                     ArgCopyElisionCandidates);
10351 
10352   // Set up the incoming argument description vector.
10353   for (const Argument &Arg : F.args()) {
10354     unsigned ArgNo = Arg.getArgNo();
10355     SmallVector<EVT, 4> ValueVTs;
10356     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
10357     bool isArgValueUsed = !Arg.use_empty();
10358     unsigned PartBase = 0;
10359     Type *FinalType = Arg.getType();
10360     if (Arg.hasAttribute(Attribute::ByVal))
10361       FinalType = Arg.getParamByValType();
10362     bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
10363         FinalType, F.getCallingConv(), F.isVarArg(), DL);
10364     for (unsigned Value = 0, NumValues = ValueVTs.size();
10365          Value != NumValues; ++Value) {
10366       EVT VT = ValueVTs[Value];
10367       Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
10368       ISD::ArgFlagsTy Flags;
10369 
10370 
10371       if (Arg.getType()->isPointerTy()) {
10372         Flags.setPointer();
10373         Flags.setPointerAddrSpace(
10374             cast<PointerType>(Arg.getType())->getAddressSpace());
10375       }
10376       if (Arg.hasAttribute(Attribute::ZExt))
10377         Flags.setZExt();
10378       if (Arg.hasAttribute(Attribute::SExt))
10379         Flags.setSExt();
10380       if (Arg.hasAttribute(Attribute::InReg)) {
10381         // If we are using vectorcall calling convention, a structure that is
10382         // passed InReg - is surely an HVA
10383         if (F.getCallingConv() == CallingConv::X86_VectorCall &&
10384             isa<StructType>(Arg.getType())) {
10385           // The first value of a structure is marked
10386           if (0 == Value)
10387             Flags.setHvaStart();
10388           Flags.setHva();
10389         }
10390         // Set InReg Flag
10391         Flags.setInReg();
10392       }
10393       if (Arg.hasAttribute(Attribute::StructRet))
10394         Flags.setSRet();
10395       if (Arg.hasAttribute(Attribute::SwiftSelf))
10396         Flags.setSwiftSelf();
10397       if (Arg.hasAttribute(Attribute::SwiftAsync))
10398         Flags.setSwiftAsync();
10399       if (Arg.hasAttribute(Attribute::SwiftError))
10400         Flags.setSwiftError();
10401       if (Arg.hasAttribute(Attribute::ByVal))
10402         Flags.setByVal();
10403       if (Arg.hasAttribute(Attribute::ByRef))
10404         Flags.setByRef();
10405       if (Arg.hasAttribute(Attribute::InAlloca)) {
10406         Flags.setInAlloca();
10407         // Set the byval flag for CCAssignFn callbacks that don't know about
10408         // inalloca.  This way we can know how many bytes we should've allocated
10409         // and how many bytes a callee cleanup function will pop.  If we port
10410         // inalloca to more targets, we'll have to add custom inalloca handling
10411         // in the various CC lowering callbacks.
10412         Flags.setByVal();
10413       }
10414       if (Arg.hasAttribute(Attribute::Preallocated)) {
10415         Flags.setPreallocated();
10416         // Set the byval flag for CCAssignFn callbacks that don't know about
10417         // preallocated.  This way we can know how many bytes we should've
10418         // allocated and how many bytes a callee cleanup function will pop.  If
10419         // we port preallocated to more targets, we'll have to add custom
10420         // preallocated handling in the various CC lowering callbacks.
10421         Flags.setByVal();
10422       }
10423 
10424       // Certain targets (such as MIPS), may have a different ABI alignment
10425       // for a type depending on the context. Give the target a chance to
10426       // specify the alignment it wants.
10427       const Align OriginalAlignment(
10428           TLI->getABIAlignmentForCallingConv(ArgTy, DL));
10429       Flags.setOrigAlign(OriginalAlignment);
10430 
10431       Align MemAlign;
10432       Type *ArgMemTy = nullptr;
10433       if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated() ||
10434           Flags.isByRef()) {
10435         if (!ArgMemTy)
10436           ArgMemTy = Arg.getPointeeInMemoryValueType();
10437 
10438         uint64_t MemSize = DL.getTypeAllocSize(ArgMemTy);
10439 
10440         // For in-memory arguments, size and alignment should be passed from FE.
10441         // BE will guess if this info is not there but there are cases it cannot
10442         // get right.
10443         if (auto ParamAlign = Arg.getParamStackAlign())
10444           MemAlign = *ParamAlign;
10445         else if ((ParamAlign = Arg.getParamAlign()))
10446           MemAlign = *ParamAlign;
10447         else
10448           MemAlign = Align(TLI->getByValTypeAlignment(ArgMemTy, DL));
10449         if (Flags.isByRef())
10450           Flags.setByRefSize(MemSize);
10451         else
10452           Flags.setByValSize(MemSize);
10453       } else if (auto ParamAlign = Arg.getParamStackAlign()) {
10454         MemAlign = *ParamAlign;
10455       } else {
10456         MemAlign = OriginalAlignment;
10457       }
10458       Flags.setMemAlign(MemAlign);
10459 
10460       if (Arg.hasAttribute(Attribute::Nest))
10461         Flags.setNest();
10462       if (NeedsRegBlock)
10463         Flags.setInConsecutiveRegs();
10464       if (ArgCopyElisionCandidates.count(&Arg))
10465         Flags.setCopyElisionCandidate();
10466       if (Arg.hasAttribute(Attribute::Returned))
10467         Flags.setReturned();
10468 
10469       MVT RegisterVT = TLI->getRegisterTypeForCallingConv(
10470           *CurDAG->getContext(), F.getCallingConv(), VT);
10471       unsigned NumRegs = TLI->getNumRegistersForCallingConv(
10472           *CurDAG->getContext(), F.getCallingConv(), VT);
10473       for (unsigned i = 0; i != NumRegs; ++i) {
10474         // For scalable vectors, use the minimum size; individual targets
10475         // are responsible for handling scalable vector arguments and
10476         // return values.
10477         ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
10478                  ArgNo, PartBase+i*RegisterVT.getStoreSize().getKnownMinSize());
10479         if (NumRegs > 1 && i == 0)
10480           MyFlags.Flags.setSplit();
10481         // if it isn't first piece, alignment must be 1
10482         else if (i > 0) {
10483           MyFlags.Flags.setOrigAlign(Align(1));
10484           if (i == NumRegs - 1)
10485             MyFlags.Flags.setSplitEnd();
10486         }
10487         Ins.push_back(MyFlags);
10488       }
10489       if (NeedsRegBlock && Value == NumValues - 1)
10490         Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
10491       PartBase += VT.getStoreSize().getKnownMinSize();
10492     }
10493   }
10494 
10495   // Call the target to set up the argument values.
10496   SmallVector<SDValue, 8> InVals;
10497   SDValue NewRoot = TLI->LowerFormalArguments(
10498       DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
10499 
10500   // Verify that the target's LowerFormalArguments behaved as expected.
10501   assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
10502          "LowerFormalArguments didn't return a valid chain!");
10503   assert(InVals.size() == Ins.size() &&
10504          "LowerFormalArguments didn't emit the correct number of values!");
10505   LLVM_DEBUG({
10506     for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
10507       assert(InVals[i].getNode() &&
10508              "LowerFormalArguments emitted a null value!");
10509       assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
10510              "LowerFormalArguments emitted a value with the wrong type!");
10511     }
10512   });
10513 
10514   // Update the DAG with the new chain value resulting from argument lowering.
10515   DAG.setRoot(NewRoot);
10516 
10517   // Set up the argument values.
10518   unsigned i = 0;
10519   if (!FuncInfo->CanLowerReturn) {
10520     // Create a virtual register for the sret pointer, and put in a copy
10521     // from the sret argument into it.
10522     SmallVector<EVT, 1> ValueVTs;
10523     ComputeValueVTs(*TLI, DAG.getDataLayout(),
10524                     F.getReturnType()->getPointerTo(
10525                         DAG.getDataLayout().getAllocaAddrSpace()),
10526                     ValueVTs);
10527     MVT VT = ValueVTs[0].getSimpleVT();
10528     MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
10529     Optional<ISD::NodeType> AssertOp = None;
10530     SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT,
10531                                         nullptr, F.getCallingConv(), AssertOp);
10532 
10533     MachineFunction& MF = SDB->DAG.getMachineFunction();
10534     MachineRegisterInfo& RegInfo = MF.getRegInfo();
10535     Register SRetReg =
10536         RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
10537     FuncInfo->DemoteRegister = SRetReg;
10538     NewRoot =
10539         SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
10540     DAG.setRoot(NewRoot);
10541 
10542     // i indexes lowered arguments.  Bump it past the hidden sret argument.
10543     ++i;
10544   }
10545 
10546   SmallVector<SDValue, 4> Chains;
10547   DenseMap<int, int> ArgCopyElisionFrameIndexMap;
10548   for (const Argument &Arg : F.args()) {
10549     SmallVector<SDValue, 4> ArgValues;
10550     SmallVector<EVT, 4> ValueVTs;
10551     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
10552     unsigned NumValues = ValueVTs.size();
10553     if (NumValues == 0)
10554       continue;
10555 
10556     bool ArgHasUses = !Arg.use_empty();
10557 
10558     // Elide the copying store if the target loaded this argument from a
10559     // suitable fixed stack object.
10560     if (Ins[i].Flags.isCopyElisionCandidate()) {
10561       tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap,
10562                              ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg,
10563                              InVals[i], ArgHasUses);
10564     }
10565 
10566     // If this argument is unused then remember its value. It is used to generate
10567     // debugging information.
10568     bool isSwiftErrorArg =
10569         TLI->supportSwiftError() &&
10570         Arg.hasAttribute(Attribute::SwiftError);
10571     if (!ArgHasUses && !isSwiftErrorArg) {
10572       SDB->setUnusedArgValue(&Arg, InVals[i]);
10573 
10574       // Also remember any frame index for use in FastISel.
10575       if (FrameIndexSDNode *FI =
10576           dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
10577         FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
10578     }
10579 
10580     for (unsigned Val = 0; Val != NumValues; ++Val) {
10581       EVT VT = ValueVTs[Val];
10582       MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(),
10583                                                       F.getCallingConv(), VT);
10584       unsigned NumParts = TLI->getNumRegistersForCallingConv(
10585           *CurDAG->getContext(), F.getCallingConv(), VT);
10586 
10587       // Even an apparent 'unused' swifterror argument needs to be returned. So
10588       // we do generate a copy for it that can be used on return from the
10589       // function.
10590       if (ArgHasUses || isSwiftErrorArg) {
10591         Optional<ISD::NodeType> AssertOp;
10592         if (Arg.hasAttribute(Attribute::SExt))
10593           AssertOp = ISD::AssertSext;
10594         else if (Arg.hasAttribute(Attribute::ZExt))
10595           AssertOp = ISD::AssertZext;
10596 
10597         ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
10598                                              PartVT, VT, nullptr,
10599                                              F.getCallingConv(), AssertOp));
10600       }
10601 
10602       i += NumParts;
10603     }
10604 
10605     // We don't need to do anything else for unused arguments.
10606     if (ArgValues.empty())
10607       continue;
10608 
10609     // Note down frame index.
10610     if (FrameIndexSDNode *FI =
10611         dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
10612       FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
10613 
10614     SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
10615                                      SDB->getCurSDLoc());
10616 
10617     SDB->setValue(&Arg, Res);
10618     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
10619       // We want to associate the argument with the frame index, among
10620       // involved operands, that correspond to the lowest address. The
10621       // getCopyFromParts function, called earlier, is swapping the order of
10622       // the operands to BUILD_PAIR depending on endianness. The result of
10623       // that swapping is that the least significant bits of the argument will
10624       // be in the first operand of the BUILD_PAIR node, and the most
10625       // significant bits will be in the second operand.
10626       unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0;
10627       if (LoadSDNode *LNode =
10628           dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode()))
10629         if (FrameIndexSDNode *FI =
10630             dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
10631           FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
10632     }
10633 
10634     // Analyses past this point are naive and don't expect an assertion.
10635     if (Res.getOpcode() == ISD::AssertZext)
10636       Res = Res.getOperand(0);
10637 
10638     // Update the SwiftErrorVRegDefMap.
10639     if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) {
10640       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
10641       if (Register::isVirtualRegister(Reg))
10642         SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(),
10643                                    Reg);
10644     }
10645 
10646     // If this argument is live outside of the entry block, insert a copy from
10647     // wherever we got it to the vreg that other BB's will reference it as.
10648     if (Res.getOpcode() == ISD::CopyFromReg) {
10649       // If we can, though, try to skip creating an unnecessary vreg.
10650       // FIXME: This isn't very clean... it would be nice to make this more
10651       // general.
10652       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
10653       if (Register::isVirtualRegister(Reg)) {
10654         FuncInfo->ValueMap[&Arg] = Reg;
10655         continue;
10656       }
10657     }
10658     if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) {
10659       FuncInfo->InitializeRegForValue(&Arg);
10660       SDB->CopyToExportRegsIfNeeded(&Arg);
10661     }
10662   }
10663 
10664   if (!Chains.empty()) {
10665     Chains.push_back(NewRoot);
10666     NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
10667   }
10668 
10669   DAG.setRoot(NewRoot);
10670 
10671   assert(i == InVals.size() && "Argument register count mismatch!");
10672 
10673   // If any argument copy elisions occurred and we have debug info, update the
10674   // stale frame indices used in the dbg.declare variable info table.
10675   MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo();
10676   if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) {
10677     for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) {
10678       auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot);
10679       if (I != ArgCopyElisionFrameIndexMap.end())
10680         VI.Slot = I->second;
10681     }
10682   }
10683 
10684   // Finally, if the target has anything special to do, allow it to do so.
10685   emitFunctionEntryCode();
10686 }
10687 
10688 /// Handle PHI nodes in successor blocks.  Emit code into the SelectionDAG to
10689 /// ensure constants are generated when needed.  Remember the virtual registers
10690 /// that need to be added to the Machine PHI nodes as input.  We cannot just
10691 /// directly add them, because expansion might result in multiple MBB's for one
10692 /// BB.  As such, the start of the BB might correspond to a different MBB than
10693 /// the end.
10694 void
10695 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
10696   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10697   const Instruction *TI = LLVMBB->getTerminator();
10698 
10699   SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
10700 
10701   // Check PHI nodes in successors that expect a value to be available from this
10702   // block.
10703   for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
10704     const BasicBlock *SuccBB = TI->getSuccessor(succ);
10705     if (!isa<PHINode>(SuccBB->begin())) continue;
10706     MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
10707 
10708     // If this terminator has multiple identical successors (common for
10709     // switches), only handle each succ once.
10710     if (!SuccsHandled.insert(SuccMBB).second)
10711       continue;
10712 
10713     MachineBasicBlock::iterator MBBI = SuccMBB->begin();
10714 
10715     // At this point we know that there is a 1-1 correspondence between LLVM PHI
10716     // nodes and Machine PHI nodes, but the incoming operands have not been
10717     // emitted yet.
10718     for (const PHINode &PN : SuccBB->phis()) {
10719       // Ignore dead phi's.
10720       if (PN.use_empty())
10721         continue;
10722 
10723       // Skip empty types
10724       if (PN.getType()->isEmptyTy())
10725         continue;
10726 
10727       unsigned Reg;
10728       const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB);
10729 
10730       if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
10731         unsigned &RegOut = ConstantsOut[C];
10732         if (RegOut == 0) {
10733           RegOut = FuncInfo.CreateRegs(C);
10734           // We need to zero/sign extend ConstantInt phi operands to match
10735           // assumptions in FunctionLoweringInfo::ComputePHILiveOutRegInfo.
10736           ISD::NodeType ExtendType = ISD::ANY_EXTEND;
10737           if (auto *CI = dyn_cast<ConstantInt>(C))
10738             ExtendType = TLI.signExtendConstant(CI) ? ISD::SIGN_EXTEND
10739                                                     : ISD::ZERO_EXTEND;
10740           CopyValueToVirtualRegister(C, RegOut, ExtendType);
10741         }
10742         Reg = RegOut;
10743       } else {
10744         DenseMap<const Value *, Register>::iterator I =
10745           FuncInfo.ValueMap.find(PHIOp);
10746         if (I != FuncInfo.ValueMap.end())
10747           Reg = I->second;
10748         else {
10749           assert(isa<AllocaInst>(PHIOp) &&
10750                  FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
10751                  "Didn't codegen value into a register!??");
10752           Reg = FuncInfo.CreateRegs(PHIOp);
10753           CopyValueToVirtualRegister(PHIOp, Reg);
10754         }
10755       }
10756 
10757       // Remember that this register needs to added to the machine PHI node as
10758       // the input for this MBB.
10759       SmallVector<EVT, 4> ValueVTs;
10760       ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs);
10761       for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
10762         EVT VT = ValueVTs[vti];
10763         unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
10764         for (unsigned i = 0, e = NumRegisters; i != e; ++i)
10765           FuncInfo.PHINodesToUpdate.push_back(
10766               std::make_pair(&*MBBI++, Reg + i));
10767         Reg += NumRegisters;
10768       }
10769     }
10770   }
10771 
10772   ConstantsOut.clear();
10773 }
10774 
10775 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
10776   MachineFunction::iterator I(MBB);
10777   if (++I == FuncInfo.MF->end())
10778     return nullptr;
10779   return &*I;
10780 }
10781 
10782 /// During lowering new call nodes can be created (such as memset, etc.).
10783 /// Those will become new roots of the current DAG, but complications arise
10784 /// when they are tail calls. In such cases, the call lowering will update
10785 /// the root, but the builder still needs to know that a tail call has been
10786 /// lowered in order to avoid generating an additional return.
10787 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
10788   // If the node is null, we do have a tail call.
10789   if (MaybeTC.getNode() != nullptr)
10790     DAG.setRoot(MaybeTC);
10791   else
10792     HasTailCall = true;
10793 }
10794 
10795 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
10796                                         MachineBasicBlock *SwitchMBB,
10797                                         MachineBasicBlock *DefaultMBB) {
10798   MachineFunction *CurMF = FuncInfo.MF;
10799   MachineBasicBlock *NextMBB = nullptr;
10800   MachineFunction::iterator BBI(W.MBB);
10801   if (++BBI != FuncInfo.MF->end())
10802     NextMBB = &*BBI;
10803 
10804   unsigned Size = W.LastCluster - W.FirstCluster + 1;
10805 
10806   BranchProbabilityInfo *BPI = FuncInfo.BPI;
10807 
10808   if (Size == 2 && W.MBB == SwitchMBB) {
10809     // If any two of the cases has the same destination, and if one value
10810     // is the same as the other, but has one bit unset that the other has set,
10811     // use bit manipulation to do two compares at once.  For example:
10812     // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
10813     // TODO: This could be extended to merge any 2 cases in switches with 3
10814     // cases.
10815     // TODO: Handle cases where W.CaseBB != SwitchBB.
10816     CaseCluster &Small = *W.FirstCluster;
10817     CaseCluster &Big = *W.LastCluster;
10818 
10819     if (Small.Low == Small.High && Big.Low == Big.High &&
10820         Small.MBB == Big.MBB) {
10821       const APInt &SmallValue = Small.Low->getValue();
10822       const APInt &BigValue = Big.Low->getValue();
10823 
10824       // Check that there is only one bit different.
10825       APInt CommonBit = BigValue ^ SmallValue;
10826       if (CommonBit.isPowerOf2()) {
10827         SDValue CondLHS = getValue(Cond);
10828         EVT VT = CondLHS.getValueType();
10829         SDLoc DL = getCurSDLoc();
10830 
10831         SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
10832                                  DAG.getConstant(CommonBit, DL, VT));
10833         SDValue Cond = DAG.getSetCC(
10834             DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
10835             ISD::SETEQ);
10836 
10837         // Update successor info.
10838         // Both Small and Big will jump to Small.BB, so we sum up the
10839         // probabilities.
10840         addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob);
10841         if (BPI)
10842           addSuccessorWithProb(
10843               SwitchMBB, DefaultMBB,
10844               // The default destination is the first successor in IR.
10845               BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0));
10846         else
10847           addSuccessorWithProb(SwitchMBB, DefaultMBB);
10848 
10849         // Insert the true branch.
10850         SDValue BrCond =
10851             DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
10852                         DAG.getBasicBlock(Small.MBB));
10853         // Insert the false branch.
10854         BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
10855                              DAG.getBasicBlock(DefaultMBB));
10856 
10857         DAG.setRoot(BrCond);
10858         return;
10859       }
10860     }
10861   }
10862 
10863   if (TM.getOptLevel() != CodeGenOpt::None) {
10864     // Here, we order cases by probability so the most likely case will be
10865     // checked first. However, two clusters can have the same probability in
10866     // which case their relative ordering is non-deterministic. So we use Low
10867     // as a tie-breaker as clusters are guaranteed to never overlap.
10868     llvm::sort(W.FirstCluster, W.LastCluster + 1,
10869                [](const CaseCluster &a, const CaseCluster &b) {
10870       return a.Prob != b.Prob ?
10871              a.Prob > b.Prob :
10872              a.Low->getValue().slt(b.Low->getValue());
10873     });
10874 
10875     // Rearrange the case blocks so that the last one falls through if possible
10876     // without changing the order of probabilities.
10877     for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
10878       --I;
10879       if (I->Prob > W.LastCluster->Prob)
10880         break;
10881       if (I->Kind == CC_Range && I->MBB == NextMBB) {
10882         std::swap(*I, *W.LastCluster);
10883         break;
10884       }
10885     }
10886   }
10887 
10888   // Compute total probability.
10889   BranchProbability DefaultProb = W.DefaultProb;
10890   BranchProbability UnhandledProbs = DefaultProb;
10891   for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
10892     UnhandledProbs += I->Prob;
10893 
10894   MachineBasicBlock *CurMBB = W.MBB;
10895   for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
10896     bool FallthroughUnreachable = false;
10897     MachineBasicBlock *Fallthrough;
10898     if (I == W.LastCluster) {
10899       // For the last cluster, fall through to the default destination.
10900       Fallthrough = DefaultMBB;
10901       FallthroughUnreachable = isa<UnreachableInst>(
10902           DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg());
10903     } else {
10904       Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
10905       CurMF->insert(BBI, Fallthrough);
10906       // Put Cond in a virtual register to make it available from the new blocks.
10907       ExportFromCurrentBlock(Cond);
10908     }
10909     UnhandledProbs -= I->Prob;
10910 
10911     switch (I->Kind) {
10912       case CC_JumpTable: {
10913         // FIXME: Optimize away range check based on pivot comparisons.
10914         JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first;
10915         SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second;
10916 
10917         // The jump block hasn't been inserted yet; insert it here.
10918         MachineBasicBlock *JumpMBB = JT->MBB;
10919         CurMF->insert(BBI, JumpMBB);
10920 
10921         auto JumpProb = I->Prob;
10922         auto FallthroughProb = UnhandledProbs;
10923 
10924         // If the default statement is a target of the jump table, we evenly
10925         // distribute the default probability to successors of CurMBB. Also
10926         // update the probability on the edge from JumpMBB to Fallthrough.
10927         for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
10928                                               SE = JumpMBB->succ_end();
10929              SI != SE; ++SI) {
10930           if (*SI == DefaultMBB) {
10931             JumpProb += DefaultProb / 2;
10932             FallthroughProb -= DefaultProb / 2;
10933             JumpMBB->setSuccProbability(SI, DefaultProb / 2);
10934             JumpMBB->normalizeSuccProbs();
10935             break;
10936           }
10937         }
10938 
10939         if (FallthroughUnreachable)
10940           JTH->FallthroughUnreachable = true;
10941 
10942         if (!JTH->FallthroughUnreachable)
10943           addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
10944         addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
10945         CurMBB->normalizeSuccProbs();
10946 
10947         // The jump table header will be inserted in our current block, do the
10948         // range check, and fall through to our fallthrough block.
10949         JTH->HeaderBB = CurMBB;
10950         JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
10951 
10952         // If we're in the right place, emit the jump table header right now.
10953         if (CurMBB == SwitchMBB) {
10954           visitJumpTableHeader(*JT, *JTH, SwitchMBB);
10955           JTH->Emitted = true;
10956         }
10957         break;
10958       }
10959       case CC_BitTests: {
10960         // FIXME: Optimize away range check based on pivot comparisons.
10961         BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex];
10962 
10963         // The bit test blocks haven't been inserted yet; insert them here.
10964         for (BitTestCase &BTC : BTB->Cases)
10965           CurMF->insert(BBI, BTC.ThisBB);
10966 
10967         // Fill in fields of the BitTestBlock.
10968         BTB->Parent = CurMBB;
10969         BTB->Default = Fallthrough;
10970 
10971         BTB->DefaultProb = UnhandledProbs;
10972         // If the cases in bit test don't form a contiguous range, we evenly
10973         // distribute the probability on the edge to Fallthrough to two
10974         // successors of CurMBB.
10975         if (!BTB->ContiguousRange) {
10976           BTB->Prob += DefaultProb / 2;
10977           BTB->DefaultProb -= DefaultProb / 2;
10978         }
10979 
10980         if (FallthroughUnreachable)
10981           BTB->FallthroughUnreachable = true;
10982 
10983         // If we're in the right place, emit the bit test header right now.
10984         if (CurMBB == SwitchMBB) {
10985           visitBitTestHeader(*BTB, SwitchMBB);
10986           BTB->Emitted = true;
10987         }
10988         break;
10989       }
10990       case CC_Range: {
10991         const Value *RHS, *LHS, *MHS;
10992         ISD::CondCode CC;
10993         if (I->Low == I->High) {
10994           // Check Cond == I->Low.
10995           CC = ISD::SETEQ;
10996           LHS = Cond;
10997           RHS=I->Low;
10998           MHS = nullptr;
10999         } else {
11000           // Check I->Low <= Cond <= I->High.
11001           CC = ISD::SETLE;
11002           LHS = I->Low;
11003           MHS = Cond;
11004           RHS = I->High;
11005         }
11006 
11007         // If Fallthrough is unreachable, fold away the comparison.
11008         if (FallthroughUnreachable)
11009           CC = ISD::SETTRUE;
11010 
11011         // The false probability is the sum of all unhandled cases.
11012         CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB,
11013                      getCurSDLoc(), I->Prob, UnhandledProbs);
11014 
11015         if (CurMBB == SwitchMBB)
11016           visitSwitchCase(CB, SwitchMBB);
11017         else
11018           SL->SwitchCases.push_back(CB);
11019 
11020         break;
11021       }
11022     }
11023     CurMBB = Fallthrough;
11024   }
11025 }
11026 
11027 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
11028                                               CaseClusterIt First,
11029                                               CaseClusterIt Last) {
11030   return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
11031     if (X.Prob != CC.Prob)
11032       return X.Prob > CC.Prob;
11033 
11034     // Ties are broken by comparing the case value.
11035     return X.Low->getValue().slt(CC.Low->getValue());
11036   });
11037 }
11038 
11039 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
11040                                         const SwitchWorkListItem &W,
11041                                         Value *Cond,
11042                                         MachineBasicBlock *SwitchMBB) {
11043   assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
11044          "Clusters not sorted?");
11045 
11046   assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
11047 
11048   // Balance the tree based on branch probabilities to create a near-optimal (in
11049   // terms of search time given key frequency) binary search tree. See e.g. Kurt
11050   // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
11051   CaseClusterIt LastLeft = W.FirstCluster;
11052   CaseClusterIt FirstRight = W.LastCluster;
11053   auto LeftProb = LastLeft->Prob + W.DefaultProb / 2;
11054   auto RightProb = FirstRight->Prob + W.DefaultProb / 2;
11055 
11056   // Move LastLeft and FirstRight towards each other from opposite directions to
11057   // find a partitioning of the clusters which balances the probability on both
11058   // sides. If LeftProb and RightProb are equal, alternate which side is
11059   // taken to ensure 0-probability nodes are distributed evenly.
11060   unsigned I = 0;
11061   while (LastLeft + 1 < FirstRight) {
11062     if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1)))
11063       LeftProb += (++LastLeft)->Prob;
11064     else
11065       RightProb += (--FirstRight)->Prob;
11066     I++;
11067   }
11068 
11069   while (true) {
11070     // Our binary search tree differs from a typical BST in that ours can have up
11071     // to three values in each leaf. The pivot selection above doesn't take that
11072     // into account, which means the tree might require more nodes and be less
11073     // efficient. We compensate for this here.
11074 
11075     unsigned NumLeft = LastLeft - W.FirstCluster + 1;
11076     unsigned NumRight = W.LastCluster - FirstRight + 1;
11077 
11078     if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
11079       // If one side has less than 3 clusters, and the other has more than 3,
11080       // consider taking a cluster from the other side.
11081 
11082       if (NumLeft < NumRight) {
11083         // Consider moving the first cluster on the right to the left side.
11084         CaseCluster &CC = *FirstRight;
11085         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
11086         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
11087         if (LeftSideRank <= RightSideRank) {
11088           // Moving the cluster to the left does not demote it.
11089           ++LastLeft;
11090           ++FirstRight;
11091           continue;
11092         }
11093       } else {
11094         assert(NumRight < NumLeft);
11095         // Consider moving the last element on the left to the right side.
11096         CaseCluster &CC = *LastLeft;
11097         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
11098         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
11099         if (RightSideRank <= LeftSideRank) {
11100           // Moving the cluster to the right does not demot it.
11101           --LastLeft;
11102           --FirstRight;
11103           continue;
11104         }
11105       }
11106     }
11107     break;
11108   }
11109 
11110   assert(LastLeft + 1 == FirstRight);
11111   assert(LastLeft >= W.FirstCluster);
11112   assert(FirstRight <= W.LastCluster);
11113 
11114   // Use the first element on the right as pivot since we will make less-than
11115   // comparisons against it.
11116   CaseClusterIt PivotCluster = FirstRight;
11117   assert(PivotCluster > W.FirstCluster);
11118   assert(PivotCluster <= W.LastCluster);
11119 
11120   CaseClusterIt FirstLeft = W.FirstCluster;
11121   CaseClusterIt LastRight = W.LastCluster;
11122 
11123   const ConstantInt *Pivot = PivotCluster->Low;
11124 
11125   // New blocks will be inserted immediately after the current one.
11126   MachineFunction::iterator BBI(W.MBB);
11127   ++BBI;
11128 
11129   // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
11130   // we can branch to its destination directly if it's squeezed exactly in
11131   // between the known lower bound and Pivot - 1.
11132   MachineBasicBlock *LeftMBB;
11133   if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
11134       FirstLeft->Low == W.GE &&
11135       (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
11136     LeftMBB = FirstLeft->MBB;
11137   } else {
11138     LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
11139     FuncInfo.MF->insert(BBI, LeftMBB);
11140     WorkList.push_back(
11141         {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2});
11142     // Put Cond in a virtual register to make it available from the new blocks.
11143     ExportFromCurrentBlock(Cond);
11144   }
11145 
11146   // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
11147   // single cluster, RHS.Low == Pivot, and we can branch to its destination
11148   // directly if RHS.High equals the current upper bound.
11149   MachineBasicBlock *RightMBB;
11150   if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
11151       W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
11152     RightMBB = FirstRight->MBB;
11153   } else {
11154     RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
11155     FuncInfo.MF->insert(BBI, RightMBB);
11156     WorkList.push_back(
11157         {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2});
11158     // Put Cond in a virtual register to make it available from the new blocks.
11159     ExportFromCurrentBlock(Cond);
11160   }
11161 
11162   // Create the CaseBlock record that will be used to lower the branch.
11163   CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
11164                getCurSDLoc(), LeftProb, RightProb);
11165 
11166   if (W.MBB == SwitchMBB)
11167     visitSwitchCase(CB, SwitchMBB);
11168   else
11169     SL->SwitchCases.push_back(CB);
11170 }
11171 
11172 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb
11173 // from the swith statement.
11174 static BranchProbability scaleCaseProbality(BranchProbability CaseProb,
11175                                             BranchProbability PeeledCaseProb) {
11176   if (PeeledCaseProb == BranchProbability::getOne())
11177     return BranchProbability::getZero();
11178   BranchProbability SwitchProb = PeeledCaseProb.getCompl();
11179 
11180   uint32_t Numerator = CaseProb.getNumerator();
11181   uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator());
11182   return BranchProbability(Numerator, std::max(Numerator, Denominator));
11183 }
11184 
11185 // Try to peel the top probability case if it exceeds the threshold.
11186 // Return current MachineBasicBlock for the switch statement if the peeling
11187 // does not occur.
11188 // If the peeling is performed, return the newly created MachineBasicBlock
11189 // for the peeled switch statement. Also update Clusters to remove the peeled
11190 // case. PeeledCaseProb is the BranchProbability for the peeled case.
11191 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster(
11192     const SwitchInst &SI, CaseClusterVector &Clusters,
11193     BranchProbability &PeeledCaseProb) {
11194   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
11195   // Don't perform if there is only one cluster or optimizing for size.
11196   if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 ||
11197       TM.getOptLevel() == CodeGenOpt::None ||
11198       SwitchMBB->getParent()->getFunction().hasMinSize())
11199     return SwitchMBB;
11200 
11201   BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100);
11202   unsigned PeeledCaseIndex = 0;
11203   bool SwitchPeeled = false;
11204   for (unsigned Index = 0; Index < Clusters.size(); ++Index) {
11205     CaseCluster &CC = Clusters[Index];
11206     if (CC.Prob < TopCaseProb)
11207       continue;
11208     TopCaseProb = CC.Prob;
11209     PeeledCaseIndex = Index;
11210     SwitchPeeled = true;
11211   }
11212   if (!SwitchPeeled)
11213     return SwitchMBB;
11214 
11215   LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: "
11216                     << TopCaseProb << "\n");
11217 
11218   // Record the MBB for the peeled switch statement.
11219   MachineFunction::iterator BBI(SwitchMBB);
11220   ++BBI;
11221   MachineBasicBlock *PeeledSwitchMBB =
11222       FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock());
11223   FuncInfo.MF->insert(BBI, PeeledSwitchMBB);
11224 
11225   ExportFromCurrentBlock(SI.getCondition());
11226   auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
11227   SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt,
11228                           nullptr,   nullptr,      TopCaseProb.getCompl()};
11229   lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
11230 
11231   Clusters.erase(PeeledCaseIt);
11232   for (CaseCluster &CC : Clusters) {
11233     LLVM_DEBUG(
11234         dbgs() << "Scale the probablity for one cluster, before scaling: "
11235                << CC.Prob << "\n");
11236     CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb);
11237     LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n");
11238   }
11239   PeeledCaseProb = TopCaseProb;
11240   return PeeledSwitchMBB;
11241 }
11242 
11243 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
11244   // Extract cases from the switch.
11245   BranchProbabilityInfo *BPI = FuncInfo.BPI;
11246   CaseClusterVector Clusters;
11247   Clusters.reserve(SI.getNumCases());
11248   for (auto I : SI.cases()) {
11249     MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
11250     const ConstantInt *CaseVal = I.getCaseValue();
11251     BranchProbability Prob =
11252         BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
11253             : BranchProbability(1, SI.getNumCases() + 1);
11254     Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
11255   }
11256 
11257   MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
11258 
11259   // Cluster adjacent cases with the same destination. We do this at all
11260   // optimization levels because it's cheap to do and will make codegen faster
11261   // if there are many clusters.
11262   sortAndRangeify(Clusters);
11263 
11264   // The branch probablity of the peeled case.
11265   BranchProbability PeeledCaseProb = BranchProbability::getZero();
11266   MachineBasicBlock *PeeledSwitchMBB =
11267       peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
11268 
11269   // If there is only the default destination, jump there directly.
11270   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
11271   if (Clusters.empty()) {
11272     assert(PeeledSwitchMBB == SwitchMBB);
11273     SwitchMBB->addSuccessor(DefaultMBB);
11274     if (DefaultMBB != NextBlock(SwitchMBB)) {
11275       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
11276                               getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
11277     }
11278     return;
11279   }
11280 
11281   SL->findJumpTables(Clusters, &SI, DefaultMBB, DAG.getPSI(), DAG.getBFI());
11282   SL->findBitTestClusters(Clusters, &SI);
11283 
11284   LLVM_DEBUG({
11285     dbgs() << "Case clusters: ";
11286     for (const CaseCluster &C : Clusters) {
11287       if (C.Kind == CC_JumpTable)
11288         dbgs() << "JT:";
11289       if (C.Kind == CC_BitTests)
11290         dbgs() << "BT:";
11291 
11292       C.Low->getValue().print(dbgs(), true);
11293       if (C.Low != C.High) {
11294         dbgs() << '-';
11295         C.High->getValue().print(dbgs(), true);
11296       }
11297       dbgs() << ' ';
11298     }
11299     dbgs() << '\n';
11300   });
11301 
11302   assert(!Clusters.empty());
11303   SwitchWorkList WorkList;
11304   CaseClusterIt First = Clusters.begin();
11305   CaseClusterIt Last = Clusters.end() - 1;
11306   auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
11307   // Scale the branchprobability for DefaultMBB if the peel occurs and
11308   // DefaultMBB is not replaced.
11309   if (PeeledCaseProb != BranchProbability::getZero() &&
11310       DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()])
11311     DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb);
11312   WorkList.push_back(
11313       {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
11314 
11315   while (!WorkList.empty()) {
11316     SwitchWorkListItem W = WorkList.pop_back_val();
11317     unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
11318 
11319     if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None &&
11320         !DefaultMBB->getParent()->getFunction().hasMinSize()) {
11321       // For optimized builds, lower large range as a balanced binary tree.
11322       splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
11323       continue;
11324     }
11325 
11326     lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
11327   }
11328 }
11329 
11330 void SelectionDAGBuilder::visitStepVector(const CallInst &I) {
11331   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11332   auto DL = getCurSDLoc();
11333   EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
11334   setValue(&I, DAG.getStepVector(DL, ResultVT));
11335 }
11336 
11337 void SelectionDAGBuilder::visitVectorReverse(const CallInst &I) {
11338   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11339   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
11340 
11341   SDLoc DL = getCurSDLoc();
11342   SDValue V = getValue(I.getOperand(0));
11343   assert(VT == V.getValueType() && "Malformed vector.reverse!");
11344 
11345   if (VT.isScalableVector()) {
11346     setValue(&I, DAG.getNode(ISD::VECTOR_REVERSE, DL, VT, V));
11347     return;
11348   }
11349 
11350   // Use VECTOR_SHUFFLE for the fixed-length vector
11351   // to maintain existing behavior.
11352   SmallVector<int, 8> Mask;
11353   unsigned NumElts = VT.getVectorMinNumElements();
11354   for (unsigned i = 0; i != NumElts; ++i)
11355     Mask.push_back(NumElts - 1 - i);
11356 
11357   setValue(&I, DAG.getVectorShuffle(VT, DL, V, DAG.getUNDEF(VT), Mask));
11358 }
11359 
11360 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) {
11361   SmallVector<EVT, 4> ValueVTs;
11362   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
11363                   ValueVTs);
11364   unsigned NumValues = ValueVTs.size();
11365   if (NumValues == 0) return;
11366 
11367   SmallVector<SDValue, 4> Values(NumValues);
11368   SDValue Op = getValue(I.getOperand(0));
11369 
11370   for (unsigned i = 0; i != NumValues; ++i)
11371     Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i],
11372                             SDValue(Op.getNode(), Op.getResNo() + i));
11373 
11374   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
11375                            DAG.getVTList(ValueVTs), Values));
11376 }
11377 
11378 void SelectionDAGBuilder::visitVectorSplice(const CallInst &I) {
11379   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11380   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
11381 
11382   SDLoc DL = getCurSDLoc();
11383   SDValue V1 = getValue(I.getOperand(0));
11384   SDValue V2 = getValue(I.getOperand(1));
11385   int64_t Imm = cast<ConstantInt>(I.getOperand(2))->getSExtValue();
11386 
11387   // VECTOR_SHUFFLE doesn't support a scalable mask so use a dedicated node.
11388   if (VT.isScalableVector()) {
11389     MVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
11390     setValue(&I, DAG.getNode(ISD::VECTOR_SPLICE, DL, VT, V1, V2,
11391                              DAG.getConstant(Imm, DL, IdxVT)));
11392     return;
11393   }
11394 
11395   unsigned NumElts = VT.getVectorNumElements();
11396 
11397   uint64_t Idx = (NumElts + Imm) % NumElts;
11398 
11399   // Use VECTOR_SHUFFLE to maintain original behaviour for fixed-length vectors.
11400   SmallVector<int, 8> Mask;
11401   for (unsigned i = 0; i < NumElts; ++i)
11402     Mask.push_back(Idx + i);
11403   setValue(&I, DAG.getVectorShuffle(VT, DL, V1, V2, Mask));
11404 }
11405