1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements routines for translating from LLVM IR into SelectionDAG IR. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "SelectionDAGBuilder.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/BitVector.h" 18 #include "llvm/ADT/STLExtras.h" 19 #include "llvm/ADT/SmallPtrSet.h" 20 #include "llvm/ADT/SmallSet.h" 21 #include "llvm/ADT/StringRef.h" 22 #include "llvm/ADT/Twine.h" 23 #include "llvm/Analysis/AliasAnalysis.h" 24 #include "llvm/Analysis/BranchProbabilityInfo.h" 25 #include "llvm/Analysis/ConstantFolding.h" 26 #include "llvm/Analysis/Loads.h" 27 #include "llvm/Analysis/MemoryLocation.h" 28 #include "llvm/Analysis/TargetLibraryInfo.h" 29 #include "llvm/Analysis/TargetTransformInfo.h" 30 #include "llvm/Analysis/ValueTracking.h" 31 #include "llvm/Analysis/VectorUtils.h" 32 #include "llvm/CodeGen/Analysis.h" 33 #include "llvm/CodeGen/AssignmentTrackingAnalysis.h" 34 #include "llvm/CodeGen/CodeGenCommonISel.h" 35 #include "llvm/CodeGen/FunctionLoweringInfo.h" 36 #include "llvm/CodeGen/GCMetadata.h" 37 #include "llvm/CodeGen/ISDOpcodes.h" 38 #include "llvm/CodeGen/MachineBasicBlock.h" 39 #include "llvm/CodeGen/MachineFrameInfo.h" 40 #include "llvm/CodeGen/MachineFunction.h" 41 #include "llvm/CodeGen/MachineInstrBuilder.h" 42 #include "llvm/CodeGen/MachineInstrBundleIterator.h" 43 #include "llvm/CodeGen/MachineMemOperand.h" 44 #include "llvm/CodeGen/MachineModuleInfo.h" 45 #include "llvm/CodeGen/MachineOperand.h" 46 #include "llvm/CodeGen/MachineRegisterInfo.h" 47 #include "llvm/CodeGen/RuntimeLibcalls.h" 48 #include "llvm/CodeGen/SelectionDAG.h" 49 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 50 #include "llvm/CodeGen/StackMaps.h" 51 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 52 #include "llvm/CodeGen/TargetFrameLowering.h" 53 #include "llvm/CodeGen/TargetInstrInfo.h" 54 #include "llvm/CodeGen/TargetOpcodes.h" 55 #include "llvm/CodeGen/TargetRegisterInfo.h" 56 #include "llvm/CodeGen/TargetSubtargetInfo.h" 57 #include "llvm/CodeGen/WinEHFuncInfo.h" 58 #include "llvm/IR/Argument.h" 59 #include "llvm/IR/Attributes.h" 60 #include "llvm/IR/BasicBlock.h" 61 #include "llvm/IR/CFG.h" 62 #include "llvm/IR/CallingConv.h" 63 #include "llvm/IR/Constant.h" 64 #include "llvm/IR/ConstantRange.h" 65 #include "llvm/IR/Constants.h" 66 #include "llvm/IR/DataLayout.h" 67 #include "llvm/IR/DebugInfo.h" 68 #include "llvm/IR/DebugInfoMetadata.h" 69 #include "llvm/IR/DerivedTypes.h" 70 #include "llvm/IR/DiagnosticInfo.h" 71 #include "llvm/IR/EHPersonalities.h" 72 #include "llvm/IR/Function.h" 73 #include "llvm/IR/GetElementPtrTypeIterator.h" 74 #include "llvm/IR/InlineAsm.h" 75 #include "llvm/IR/InstrTypes.h" 76 #include "llvm/IR/Instructions.h" 77 #include "llvm/IR/IntrinsicInst.h" 78 #include "llvm/IR/Intrinsics.h" 79 #include "llvm/IR/IntrinsicsAArch64.h" 80 #include "llvm/IR/IntrinsicsAMDGPU.h" 81 #include "llvm/IR/IntrinsicsWebAssembly.h" 82 #include "llvm/IR/LLVMContext.h" 83 #include "llvm/IR/MemoryModelRelaxationAnnotations.h" 84 #include "llvm/IR/Metadata.h" 85 #include "llvm/IR/Module.h" 86 #include "llvm/IR/Operator.h" 87 #include "llvm/IR/PatternMatch.h" 88 #include "llvm/IR/Statepoint.h" 89 #include "llvm/IR/Type.h" 90 #include "llvm/IR/User.h" 91 #include "llvm/IR/Value.h" 92 #include "llvm/MC/MCContext.h" 93 #include "llvm/Support/AtomicOrdering.h" 94 #include "llvm/Support/Casting.h" 95 #include "llvm/Support/CommandLine.h" 96 #include "llvm/Support/Compiler.h" 97 #include "llvm/Support/Debug.h" 98 #include "llvm/Support/InstructionCost.h" 99 #include "llvm/Support/MathExtras.h" 100 #include "llvm/Support/raw_ostream.h" 101 #include "llvm/Target/TargetIntrinsicInfo.h" 102 #include "llvm/Target/TargetMachine.h" 103 #include "llvm/Target/TargetOptions.h" 104 #include "llvm/TargetParser/Triple.h" 105 #include "llvm/Transforms/Utils/Local.h" 106 #include <cstddef> 107 #include <deque> 108 #include <iterator> 109 #include <limits> 110 #include <optional> 111 #include <tuple> 112 113 using namespace llvm; 114 using namespace PatternMatch; 115 using namespace SwitchCG; 116 117 #define DEBUG_TYPE "isel" 118 119 /// LimitFloatPrecision - Generate low-precision inline sequences for 120 /// some float libcalls (6, 8 or 12 bits). 121 static unsigned LimitFloatPrecision; 122 123 static cl::opt<bool> 124 InsertAssertAlign("insert-assert-align", cl::init(true), 125 cl::desc("Insert the experimental `assertalign` node."), 126 cl::ReallyHidden); 127 128 static cl::opt<unsigned, true> 129 LimitFPPrecision("limit-float-precision", 130 cl::desc("Generate low-precision inline sequences " 131 "for some float libcalls"), 132 cl::location(LimitFloatPrecision), cl::Hidden, 133 cl::init(0)); 134 135 static cl::opt<unsigned> SwitchPeelThreshold( 136 "switch-peel-threshold", cl::Hidden, cl::init(66), 137 cl::desc("Set the case probability threshold for peeling the case from a " 138 "switch statement. A value greater than 100 will void this " 139 "optimization")); 140 141 // Limit the width of DAG chains. This is important in general to prevent 142 // DAG-based analysis from blowing up. For example, alias analysis and 143 // load clustering may not complete in reasonable time. It is difficult to 144 // recognize and avoid this situation within each individual analysis, and 145 // future analyses are likely to have the same behavior. Limiting DAG width is 146 // the safe approach and will be especially important with global DAGs. 147 // 148 // MaxParallelChains default is arbitrarily high to avoid affecting 149 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 150 // sequence over this should have been converted to llvm.memcpy by the 151 // frontend. It is easy to induce this behavior with .ll code such as: 152 // %buffer = alloca [4096 x i8] 153 // %data = load [4096 x i8]* %argPtr 154 // store [4096 x i8] %data, [4096 x i8]* %buffer 155 static const unsigned MaxParallelChains = 64; 156 157 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 158 const SDValue *Parts, unsigned NumParts, 159 MVT PartVT, EVT ValueVT, const Value *V, 160 SDValue InChain, 161 std::optional<CallingConv::ID> CC); 162 163 /// getCopyFromParts - Create a value that contains the specified legal parts 164 /// combined into the value they represent. If the parts combine to a type 165 /// larger than ValueVT then AssertOp can be used to specify whether the extra 166 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 167 /// (ISD::AssertSext). 168 static SDValue 169 getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts, 170 unsigned NumParts, MVT PartVT, EVT ValueVT, const Value *V, 171 SDValue InChain, 172 std::optional<CallingConv::ID> CC = std::nullopt, 173 std::optional<ISD::NodeType> AssertOp = std::nullopt) { 174 // Let the target assemble the parts if it wants to 175 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 176 if (SDValue Val = TLI.joinRegisterPartsIntoValue(DAG, DL, Parts, NumParts, 177 PartVT, ValueVT, CC)) 178 return Val; 179 180 if (ValueVT.isVector()) 181 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V, 182 InChain, CC); 183 184 assert(NumParts > 0 && "No parts to assemble!"); 185 SDValue Val = Parts[0]; 186 187 if (NumParts > 1) { 188 // Assemble the value from multiple parts. 189 if (ValueVT.isInteger()) { 190 unsigned PartBits = PartVT.getSizeInBits(); 191 unsigned ValueBits = ValueVT.getSizeInBits(); 192 193 // Assemble the power of 2 part. 194 unsigned RoundParts = llvm::bit_floor(NumParts); 195 unsigned RoundBits = PartBits * RoundParts; 196 EVT RoundVT = RoundBits == ValueBits ? 197 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 198 SDValue Lo, Hi; 199 200 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 201 202 if (RoundParts > 2) { 203 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, PartVT, HalfVT, V, 204 InChain); 205 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, RoundParts / 2, 206 PartVT, HalfVT, V, InChain); 207 } else { 208 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 209 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 210 } 211 212 if (DAG.getDataLayout().isBigEndian()) 213 std::swap(Lo, Hi); 214 215 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 216 217 if (RoundParts < NumParts) { 218 // Assemble the trailing non-power-of-2 part. 219 unsigned OddParts = NumParts - RoundParts; 220 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 221 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT, 222 OddVT, V, InChain, CC); 223 224 // Combine the round and odd parts. 225 Lo = Val; 226 if (DAG.getDataLayout().isBigEndian()) 227 std::swap(Lo, Hi); 228 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 229 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 230 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 231 DAG.getConstant(Lo.getValueSizeInBits(), DL, 232 TLI.getShiftAmountTy( 233 TotalVT, DAG.getDataLayout()))); 234 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 235 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 236 } 237 } else if (PartVT.isFloatingPoint()) { 238 // FP split into multiple FP parts (for ppcf128) 239 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 240 "Unexpected split"); 241 SDValue Lo, Hi; 242 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 243 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 244 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 245 std::swap(Lo, Hi); 246 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 247 } else { 248 // FP split into integer parts (soft fp) 249 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 250 !PartVT.isVector() && "Unexpected split"); 251 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 252 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, 253 InChain, CC); 254 } 255 } 256 257 // There is now one part, held in Val. Correct it to match ValueVT. 258 // PartEVT is the type of the register class that holds the value. 259 // ValueVT is the type of the inline asm operation. 260 EVT PartEVT = Val.getValueType(); 261 262 if (PartEVT == ValueVT) 263 return Val; 264 265 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 266 ValueVT.bitsLT(PartEVT)) { 267 // For an FP value in an integer part, we need to truncate to the right 268 // width first. 269 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 270 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 271 } 272 273 // Handle types that have the same size. 274 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 275 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 276 277 // Handle types with different sizes. 278 if (PartEVT.isInteger() && ValueVT.isInteger()) { 279 if (ValueVT.bitsLT(PartEVT)) { 280 // For a truncate, see if we have any information to 281 // indicate whether the truncated bits will always be 282 // zero or sign-extension. 283 if (AssertOp) 284 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 285 DAG.getValueType(ValueVT)); 286 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 287 } 288 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 289 } 290 291 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 292 // FP_ROUND's are always exact here. 293 if (ValueVT.bitsLT(Val.getValueType())) { 294 295 SDValue NoChange = 296 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 297 298 if (DAG.getMachineFunction().getFunction().getAttributes().hasFnAttr( 299 llvm::Attribute::StrictFP)) { 300 return DAG.getNode(ISD::STRICT_FP_ROUND, DL, 301 DAG.getVTList(ValueVT, MVT::Other), InChain, Val, 302 NoChange); 303 } 304 305 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val, NoChange); 306 } 307 308 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 309 } 310 311 // Handle MMX to a narrower integer type by bitcasting MMX to integer and 312 // then truncating. 313 if (PartEVT == MVT::x86mmx && ValueVT.isInteger() && 314 ValueVT.bitsLT(PartEVT)) { 315 Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val); 316 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 317 } 318 319 report_fatal_error("Unknown mismatch in getCopyFromParts!"); 320 } 321 322 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 323 const Twine &ErrMsg) { 324 const Instruction *I = dyn_cast_or_null<Instruction>(V); 325 if (!V) 326 return Ctx.emitError(ErrMsg); 327 328 const char *AsmError = ", possible invalid constraint for vector type"; 329 if (const CallInst *CI = dyn_cast<CallInst>(I)) 330 if (CI->isInlineAsm()) 331 return Ctx.emitError(I, ErrMsg + AsmError); 332 333 return Ctx.emitError(I, ErrMsg); 334 } 335 336 /// getCopyFromPartsVector - Create a value that contains the specified legal 337 /// parts combined into the value they represent. If the parts combine to a 338 /// type larger than ValueVT then AssertOp can be used to specify whether the 339 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 340 /// ValueVT (ISD::AssertSext). 341 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 342 const SDValue *Parts, unsigned NumParts, 343 MVT PartVT, EVT ValueVT, const Value *V, 344 SDValue InChain, 345 std::optional<CallingConv::ID> CallConv) { 346 assert(ValueVT.isVector() && "Not a vector value"); 347 assert(NumParts > 0 && "No parts to assemble!"); 348 const bool IsABIRegCopy = CallConv.has_value(); 349 350 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 351 SDValue Val = Parts[0]; 352 353 // Handle a multi-element vector. 354 if (NumParts > 1) { 355 EVT IntermediateVT; 356 MVT RegisterVT; 357 unsigned NumIntermediates; 358 unsigned NumRegs; 359 360 if (IsABIRegCopy) { 361 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 362 *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, 363 NumIntermediates, RegisterVT); 364 } else { 365 NumRegs = 366 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 367 NumIntermediates, RegisterVT); 368 } 369 370 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 371 NumParts = NumRegs; // Silence a compiler warning. 372 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 373 assert(RegisterVT.getSizeInBits() == 374 Parts[0].getSimpleValueType().getSizeInBits() && 375 "Part type sizes don't match!"); 376 377 // Assemble the parts into intermediate operands. 378 SmallVector<SDValue, 8> Ops(NumIntermediates); 379 if (NumIntermediates == NumParts) { 380 // If the register was not expanded, truncate or copy the value, 381 // as appropriate. 382 for (unsigned i = 0; i != NumParts; ++i) 383 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, PartVT, IntermediateVT, 384 V, InChain, CallConv); 385 } else if (NumParts > 0) { 386 // If the intermediate type was expanded, build the intermediate 387 // operands from the parts. 388 assert(NumParts % NumIntermediates == 0 && 389 "Must expand into a divisible number of parts!"); 390 unsigned Factor = NumParts / NumIntermediates; 391 for (unsigned i = 0; i != NumIntermediates; ++i) 392 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, PartVT, 393 IntermediateVT, V, InChain, CallConv); 394 } 395 396 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 397 // intermediate operands. 398 EVT BuiltVectorTy = 399 IntermediateVT.isVector() 400 ? EVT::getVectorVT( 401 *DAG.getContext(), IntermediateVT.getScalarType(), 402 IntermediateVT.getVectorElementCount() * NumParts) 403 : EVT::getVectorVT(*DAG.getContext(), 404 IntermediateVT.getScalarType(), 405 NumIntermediates); 406 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 407 : ISD::BUILD_VECTOR, 408 DL, BuiltVectorTy, Ops); 409 } 410 411 // There is now one part, held in Val. Correct it to match ValueVT. 412 EVT PartEVT = Val.getValueType(); 413 414 if (PartEVT == ValueVT) 415 return Val; 416 417 if (PartEVT.isVector()) { 418 // Vector/Vector bitcast. 419 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 420 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 421 422 // If the parts vector has more elements than the value vector, then we 423 // have a vector widening case (e.g. <2 x float> -> <4 x float>). 424 // Extract the elements we want. 425 if (PartEVT.getVectorElementCount() != ValueVT.getVectorElementCount()) { 426 assert((PartEVT.getVectorElementCount().getKnownMinValue() > 427 ValueVT.getVectorElementCount().getKnownMinValue()) && 428 (PartEVT.getVectorElementCount().isScalable() == 429 ValueVT.getVectorElementCount().isScalable()) && 430 "Cannot narrow, it would be a lossy transformation"); 431 PartEVT = 432 EVT::getVectorVT(*DAG.getContext(), PartEVT.getVectorElementType(), 433 ValueVT.getVectorElementCount()); 434 Val = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, PartEVT, Val, 435 DAG.getVectorIdxConstant(0, DL)); 436 if (PartEVT == ValueVT) 437 return Val; 438 if (PartEVT.isInteger() && ValueVT.isFloatingPoint()) 439 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 440 441 // Vector/Vector bitcast (e.g. <2 x bfloat> -> <2 x half>). 442 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 443 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 444 } 445 446 // Promoted vector extract 447 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 448 } 449 450 // Trivial bitcast if the types are the same size and the destination 451 // vector type is legal. 452 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 453 TLI.isTypeLegal(ValueVT)) 454 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 455 456 if (ValueVT.getVectorNumElements() != 1) { 457 // Certain ABIs require that vectors are passed as integers. For vectors 458 // are the same size, this is an obvious bitcast. 459 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) { 460 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 461 } else if (ValueVT.bitsLT(PartEVT)) { 462 const uint64_t ValueSize = ValueVT.getFixedSizeInBits(); 463 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 464 // Drop the extra bits. 465 Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val); 466 return DAG.getBitcast(ValueVT, Val); 467 } 468 469 diagnosePossiblyInvalidConstraint( 470 *DAG.getContext(), V, "non-trivial scalar-to-vector conversion"); 471 return DAG.getUNDEF(ValueVT); 472 } 473 474 // Handle cases such as i8 -> <1 x i1> 475 EVT ValueSVT = ValueVT.getVectorElementType(); 476 if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) { 477 unsigned ValueSize = ValueSVT.getSizeInBits(); 478 if (ValueSize == PartEVT.getSizeInBits()) { 479 Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val); 480 } else if (ValueSVT.isFloatingPoint() && PartEVT.isInteger()) { 481 // It's possible a scalar floating point type gets softened to integer and 482 // then promoted to a larger integer. If PartEVT is the larger integer 483 // we need to truncate it and then bitcast to the FP type. 484 assert(ValueSVT.bitsLT(PartEVT) && "Unexpected types"); 485 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 486 Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val); 487 Val = DAG.getBitcast(ValueSVT, Val); 488 } else { 489 Val = ValueVT.isFloatingPoint() 490 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT) 491 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT); 492 } 493 } 494 495 return DAG.getBuildVector(ValueVT, DL, Val); 496 } 497 498 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 499 SDValue Val, SDValue *Parts, unsigned NumParts, 500 MVT PartVT, const Value *V, 501 std::optional<CallingConv::ID> CallConv); 502 503 /// getCopyToParts - Create a series of nodes that contain the specified value 504 /// split into legal parts. If the parts contain more bits than Val, then, for 505 /// integers, ExtendKind can be used to specify how to generate the extra bits. 506 static void 507 getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts, 508 unsigned NumParts, MVT PartVT, const Value *V, 509 std::optional<CallingConv::ID> CallConv = std::nullopt, 510 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 511 // Let the target split the parts if it wants to 512 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 513 if (TLI.splitValueIntoRegisterParts(DAG, DL, Val, Parts, NumParts, PartVT, 514 CallConv)) 515 return; 516 EVT ValueVT = Val.getValueType(); 517 518 // Handle the vector case separately. 519 if (ValueVT.isVector()) 520 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V, 521 CallConv); 522 523 unsigned OrigNumParts = NumParts; 524 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 525 "Copying to an illegal type!"); 526 527 if (NumParts == 0) 528 return; 529 530 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 531 EVT PartEVT = PartVT; 532 if (PartEVT == ValueVT) { 533 assert(NumParts == 1 && "No-op copy with multiple parts!"); 534 Parts[0] = Val; 535 return; 536 } 537 538 unsigned PartBits = PartVT.getSizeInBits(); 539 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 540 // If the parts cover more bits than the value has, promote the value. 541 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 542 assert(NumParts == 1 && "Do not know what to promote to!"); 543 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 544 } else { 545 if (ValueVT.isFloatingPoint()) { 546 // FP values need to be bitcast, then extended if they are being put 547 // into a larger container. 548 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 549 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 550 } 551 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 552 ValueVT.isInteger() && 553 "Unknown mismatch!"); 554 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 555 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 556 if (PartVT == MVT::x86mmx) 557 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 558 } 559 } else if (PartBits == ValueVT.getSizeInBits()) { 560 // Different types of the same size. 561 assert(NumParts == 1 && PartEVT != ValueVT); 562 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 563 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 564 // If the parts cover less bits than value has, truncate the value. 565 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 566 ValueVT.isInteger() && 567 "Unknown mismatch!"); 568 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 569 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 570 if (PartVT == MVT::x86mmx) 571 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 572 } 573 574 // The value may have changed - recompute ValueVT. 575 ValueVT = Val.getValueType(); 576 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 577 "Failed to tile the value with PartVT!"); 578 579 if (NumParts == 1) { 580 if (PartEVT != ValueVT) { 581 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 582 "scalar-to-vector conversion failed"); 583 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 584 } 585 586 Parts[0] = Val; 587 return; 588 } 589 590 // Expand the value into multiple parts. 591 if (NumParts & (NumParts - 1)) { 592 // The number of parts is not a power of 2. Split off and copy the tail. 593 assert(PartVT.isInteger() && ValueVT.isInteger() && 594 "Do not know what to expand to!"); 595 unsigned RoundParts = llvm::bit_floor(NumParts); 596 unsigned RoundBits = RoundParts * PartBits; 597 unsigned OddParts = NumParts - RoundParts; 598 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 599 DAG.getShiftAmountConstant(RoundBits, ValueVT, DL)); 600 601 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V, 602 CallConv); 603 604 if (DAG.getDataLayout().isBigEndian()) 605 // The odd parts were reversed by getCopyToParts - unreverse them. 606 std::reverse(Parts + RoundParts, Parts + NumParts); 607 608 NumParts = RoundParts; 609 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 610 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 611 } 612 613 // The number of parts is a power of 2. Repeatedly bisect the value using 614 // EXTRACT_ELEMENT. 615 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 616 EVT::getIntegerVT(*DAG.getContext(), 617 ValueVT.getSizeInBits()), 618 Val); 619 620 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 621 for (unsigned i = 0; i < NumParts; i += StepSize) { 622 unsigned ThisBits = StepSize * PartBits / 2; 623 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 624 SDValue &Part0 = Parts[i]; 625 SDValue &Part1 = Parts[i+StepSize/2]; 626 627 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 628 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 629 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 630 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 631 632 if (ThisBits == PartBits && ThisVT != PartVT) { 633 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 634 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 635 } 636 } 637 } 638 639 if (DAG.getDataLayout().isBigEndian()) 640 std::reverse(Parts, Parts + OrigNumParts); 641 } 642 643 static SDValue widenVectorToPartType(SelectionDAG &DAG, SDValue Val, 644 const SDLoc &DL, EVT PartVT) { 645 if (!PartVT.isVector()) 646 return SDValue(); 647 648 EVT ValueVT = Val.getValueType(); 649 EVT PartEVT = PartVT.getVectorElementType(); 650 EVT ValueEVT = ValueVT.getVectorElementType(); 651 ElementCount PartNumElts = PartVT.getVectorElementCount(); 652 ElementCount ValueNumElts = ValueVT.getVectorElementCount(); 653 654 // We only support widening vectors with equivalent element types and 655 // fixed/scalable properties. If a target needs to widen a fixed-length type 656 // to a scalable one, it should be possible to use INSERT_SUBVECTOR below. 657 if (ElementCount::isKnownLE(PartNumElts, ValueNumElts) || 658 PartNumElts.isScalable() != ValueNumElts.isScalable()) 659 return SDValue(); 660 661 // Have a try for bf16 because some targets share its ABI with fp16. 662 if (ValueEVT == MVT::bf16 && PartEVT == MVT::f16) { 663 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 664 "Cannot widen to illegal type"); 665 Val = DAG.getNode(ISD::BITCAST, DL, 666 ValueVT.changeVectorElementType(MVT::f16), Val); 667 } else if (PartEVT != ValueEVT) { 668 return SDValue(); 669 } 670 671 // Widening a scalable vector to another scalable vector is done by inserting 672 // the vector into a larger undef one. 673 if (PartNumElts.isScalable()) 674 return DAG.getNode(ISD::INSERT_SUBVECTOR, DL, PartVT, DAG.getUNDEF(PartVT), 675 Val, DAG.getVectorIdxConstant(0, DL)); 676 677 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 678 // undef elements. 679 SmallVector<SDValue, 16> Ops; 680 DAG.ExtractVectorElements(Val, Ops); 681 SDValue EltUndef = DAG.getUNDEF(PartEVT); 682 Ops.append((PartNumElts - ValueNumElts).getFixedValue(), EltUndef); 683 684 // FIXME: Use CONCAT for 2x -> 4x. 685 return DAG.getBuildVector(PartVT, DL, Ops); 686 } 687 688 /// getCopyToPartsVector - Create a series of nodes that contain the specified 689 /// value split into legal parts. 690 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 691 SDValue Val, SDValue *Parts, unsigned NumParts, 692 MVT PartVT, const Value *V, 693 std::optional<CallingConv::ID> CallConv) { 694 EVT ValueVT = Val.getValueType(); 695 assert(ValueVT.isVector() && "Not a vector"); 696 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 697 const bool IsABIRegCopy = CallConv.has_value(); 698 699 if (NumParts == 1) { 700 EVT PartEVT = PartVT; 701 if (PartEVT == ValueVT) { 702 // Nothing to do. 703 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 704 // Bitconvert vector->vector case. 705 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 706 } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) { 707 Val = Widened; 708 } else if (PartVT.isVector() && 709 PartEVT.getVectorElementType().bitsGE( 710 ValueVT.getVectorElementType()) && 711 PartEVT.getVectorElementCount() == 712 ValueVT.getVectorElementCount()) { 713 714 // Promoted vector extract 715 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 716 } else if (PartEVT.isVector() && 717 PartEVT.getVectorElementType() != 718 ValueVT.getVectorElementType() && 719 TLI.getTypeAction(*DAG.getContext(), ValueVT) == 720 TargetLowering::TypeWidenVector) { 721 // Combination of widening and promotion. 722 EVT WidenVT = 723 EVT::getVectorVT(*DAG.getContext(), ValueVT.getVectorElementType(), 724 PartVT.getVectorElementCount()); 725 SDValue Widened = widenVectorToPartType(DAG, Val, DL, WidenVT); 726 Val = DAG.getAnyExtOrTrunc(Widened, DL, PartVT); 727 } else { 728 // Don't extract an integer from a float vector. This can happen if the 729 // FP type gets softened to integer and then promoted. The promotion 730 // prevents it from being picked up by the earlier bitcast case. 731 if (ValueVT.getVectorElementCount().isScalar() && 732 (!ValueVT.isFloatingPoint() || !PartVT.isInteger())) { 733 // If we reach this condition and PartVT is FP, this means that 734 // ValueVT is also FP and both have a different size, otherwise we 735 // would have bitcasted them. Producing an EXTRACT_VECTOR_ELT here 736 // would be invalid since that would mean the smaller FP type has to 737 // be extended to the larger one. 738 if (PartVT.isFloatingPoint()) { 739 Val = DAG.getBitcast(ValueVT.getScalarType(), Val); 740 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 741 } else 742 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 743 DAG.getVectorIdxConstant(0, DL)); 744 } else { 745 uint64_t ValueSize = ValueVT.getFixedSizeInBits(); 746 assert(PartVT.getFixedSizeInBits() > ValueSize && 747 "lossy conversion of vector to scalar type"); 748 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 749 Val = DAG.getBitcast(IntermediateType, Val); 750 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 751 } 752 } 753 754 assert(Val.getValueType() == PartVT && "Unexpected vector part value type"); 755 Parts[0] = Val; 756 return; 757 } 758 759 // Handle a multi-element vector. 760 EVT IntermediateVT; 761 MVT RegisterVT; 762 unsigned NumIntermediates; 763 unsigned NumRegs; 764 if (IsABIRegCopy) { 765 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 766 *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, NumIntermediates, 767 RegisterVT); 768 } else { 769 NumRegs = 770 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 771 NumIntermediates, RegisterVT); 772 } 773 774 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 775 NumParts = NumRegs; // Silence a compiler warning. 776 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 777 778 assert(IntermediateVT.isScalableVector() == ValueVT.isScalableVector() && 779 "Mixing scalable and fixed vectors when copying in parts"); 780 781 std::optional<ElementCount> DestEltCnt; 782 783 if (IntermediateVT.isVector()) 784 DestEltCnt = IntermediateVT.getVectorElementCount() * NumIntermediates; 785 else 786 DestEltCnt = ElementCount::getFixed(NumIntermediates); 787 788 EVT BuiltVectorTy = EVT::getVectorVT( 789 *DAG.getContext(), IntermediateVT.getScalarType(), *DestEltCnt); 790 791 if (ValueVT == BuiltVectorTy) { 792 // Nothing to do. 793 } else if (ValueVT.getSizeInBits() == BuiltVectorTy.getSizeInBits()) { 794 // Bitconvert vector->vector case. 795 Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val); 796 } else { 797 if (BuiltVectorTy.getVectorElementType().bitsGT( 798 ValueVT.getVectorElementType())) { 799 // Integer promotion. 800 ValueVT = EVT::getVectorVT(*DAG.getContext(), 801 BuiltVectorTy.getVectorElementType(), 802 ValueVT.getVectorElementCount()); 803 Val = DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 804 } 805 806 if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) { 807 Val = Widened; 808 } 809 } 810 811 assert(Val.getValueType() == BuiltVectorTy && "Unexpected vector value type"); 812 813 // Split the vector into intermediate operands. 814 SmallVector<SDValue, 8> Ops(NumIntermediates); 815 for (unsigned i = 0; i != NumIntermediates; ++i) { 816 if (IntermediateVT.isVector()) { 817 // This does something sensible for scalable vectors - see the 818 // definition of EXTRACT_SUBVECTOR for further details. 819 unsigned IntermediateNumElts = IntermediateVT.getVectorMinNumElements(); 820 Ops[i] = 821 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 822 DAG.getVectorIdxConstant(i * IntermediateNumElts, DL)); 823 } else { 824 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 825 DAG.getVectorIdxConstant(i, DL)); 826 } 827 } 828 829 // Split the intermediate operands into legal parts. 830 if (NumParts == NumIntermediates) { 831 // If the register was not expanded, promote or copy the value, 832 // as appropriate. 833 for (unsigned i = 0; i != NumParts; ++i) 834 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv); 835 } else if (NumParts > 0) { 836 // If the intermediate type was expanded, split each the value into 837 // legal parts. 838 assert(NumIntermediates != 0 && "division by zero"); 839 assert(NumParts % NumIntermediates == 0 && 840 "Must expand into a divisible number of parts!"); 841 unsigned Factor = NumParts / NumIntermediates; 842 for (unsigned i = 0; i != NumIntermediates; ++i) 843 getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V, 844 CallConv); 845 } 846 } 847 848 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 849 EVT valuevt, std::optional<CallingConv::ID> CC) 850 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs), 851 RegCount(1, regs.size()), CallConv(CC) {} 852 853 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 854 const DataLayout &DL, unsigned Reg, Type *Ty, 855 std::optional<CallingConv::ID> CC) { 856 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 857 858 CallConv = CC; 859 860 for (EVT ValueVT : ValueVTs) { 861 unsigned NumRegs = 862 isABIMangled() 863 ? TLI.getNumRegistersForCallingConv(Context, *CC, ValueVT) 864 : TLI.getNumRegisters(Context, ValueVT); 865 MVT RegisterVT = 866 isABIMangled() 867 ? TLI.getRegisterTypeForCallingConv(Context, *CC, ValueVT) 868 : TLI.getRegisterType(Context, ValueVT); 869 for (unsigned i = 0; i != NumRegs; ++i) 870 Regs.push_back(Reg + i); 871 RegVTs.push_back(RegisterVT); 872 RegCount.push_back(NumRegs); 873 Reg += NumRegs; 874 } 875 } 876 877 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 878 FunctionLoweringInfo &FuncInfo, 879 const SDLoc &dl, SDValue &Chain, 880 SDValue *Glue, const Value *V) const { 881 // A Value with type {} or [0 x %t] needs no registers. 882 if (ValueVTs.empty()) 883 return SDValue(); 884 885 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 886 887 // Assemble the legal parts into the final values. 888 SmallVector<SDValue, 4> Values(ValueVTs.size()); 889 SmallVector<SDValue, 8> Parts; 890 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 891 // Copy the legal parts from the registers. 892 EVT ValueVT = ValueVTs[Value]; 893 unsigned NumRegs = RegCount[Value]; 894 MVT RegisterVT = isABIMangled() 895 ? TLI.getRegisterTypeForCallingConv( 896 *DAG.getContext(), *CallConv, RegVTs[Value]) 897 : RegVTs[Value]; 898 899 Parts.resize(NumRegs); 900 for (unsigned i = 0; i != NumRegs; ++i) { 901 SDValue P; 902 if (!Glue) { 903 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 904 } else { 905 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Glue); 906 *Glue = P.getValue(2); 907 } 908 909 Chain = P.getValue(1); 910 Parts[i] = P; 911 912 // If the source register was virtual and if we know something about it, 913 // add an assert node. 914 if (!Register::isVirtualRegister(Regs[Part + i]) || 915 !RegisterVT.isInteger()) 916 continue; 917 918 const FunctionLoweringInfo::LiveOutInfo *LOI = 919 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 920 if (!LOI) 921 continue; 922 923 unsigned RegSize = RegisterVT.getScalarSizeInBits(); 924 unsigned NumSignBits = LOI->NumSignBits; 925 unsigned NumZeroBits = LOI->Known.countMinLeadingZeros(); 926 927 if (NumZeroBits == RegSize) { 928 // The current value is a zero. 929 // Explicitly express that as it would be easier for 930 // optimizations to kick in. 931 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 932 continue; 933 } 934 935 // FIXME: We capture more information than the dag can represent. For 936 // now, just use the tightest assertzext/assertsext possible. 937 bool isSExt; 938 EVT FromVT(MVT::Other); 939 if (NumZeroBits) { 940 FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits); 941 isSExt = false; 942 } else if (NumSignBits > 1) { 943 FromVT = 944 EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1); 945 isSExt = true; 946 } else { 947 continue; 948 } 949 // Add an assertion node. 950 assert(FromVT != MVT::Other); 951 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 952 RegisterVT, P, DAG.getValueType(FromVT)); 953 } 954 955 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs, 956 RegisterVT, ValueVT, V, Chain, CallConv); 957 Part += NumRegs; 958 Parts.clear(); 959 } 960 961 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 962 } 963 964 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 965 const SDLoc &dl, SDValue &Chain, SDValue *Glue, 966 const Value *V, 967 ISD::NodeType PreferredExtendType) const { 968 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 969 ISD::NodeType ExtendKind = PreferredExtendType; 970 971 // Get the list of the values's legal parts. 972 unsigned NumRegs = Regs.size(); 973 SmallVector<SDValue, 8> Parts(NumRegs); 974 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 975 unsigned NumParts = RegCount[Value]; 976 977 MVT RegisterVT = isABIMangled() 978 ? TLI.getRegisterTypeForCallingConv( 979 *DAG.getContext(), *CallConv, RegVTs[Value]) 980 : RegVTs[Value]; 981 982 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 983 ExtendKind = ISD::ZERO_EXTEND; 984 985 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part], 986 NumParts, RegisterVT, V, CallConv, ExtendKind); 987 Part += NumParts; 988 } 989 990 // Copy the parts into the registers. 991 SmallVector<SDValue, 8> Chains(NumRegs); 992 for (unsigned i = 0; i != NumRegs; ++i) { 993 SDValue Part; 994 if (!Glue) { 995 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 996 } else { 997 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Glue); 998 *Glue = Part.getValue(1); 999 } 1000 1001 Chains[i] = Part.getValue(0); 1002 } 1003 1004 if (NumRegs == 1 || Glue) 1005 // If NumRegs > 1 && Glue is used then the use of the last CopyToReg is 1006 // flagged to it. That is the CopyToReg nodes and the user are considered 1007 // a single scheduling unit. If we create a TokenFactor and return it as 1008 // chain, then the TokenFactor is both a predecessor (operand) of the 1009 // user as well as a successor (the TF operands are flagged to the user). 1010 // c1, f1 = CopyToReg 1011 // c2, f2 = CopyToReg 1012 // c3 = TokenFactor c1, c2 1013 // ... 1014 // = op c3, ..., f2 1015 Chain = Chains[NumRegs-1]; 1016 else 1017 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 1018 } 1019 1020 void RegsForValue::AddInlineAsmOperands(InlineAsm::Kind Code, bool HasMatching, 1021 unsigned MatchingIdx, const SDLoc &dl, 1022 SelectionDAG &DAG, 1023 std::vector<SDValue> &Ops) const { 1024 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1025 1026 InlineAsm::Flag Flag(Code, Regs.size()); 1027 if (HasMatching) 1028 Flag.setMatchingOp(MatchingIdx); 1029 else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) { 1030 // Put the register class of the virtual registers in the flag word. That 1031 // way, later passes can recompute register class constraints for inline 1032 // assembly as well as normal instructions. 1033 // Don't do this for tied operands that can use the regclass information 1034 // from the def. 1035 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 1036 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 1037 Flag.setRegClass(RC->getID()); 1038 } 1039 1040 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 1041 Ops.push_back(Res); 1042 1043 if (Code == InlineAsm::Kind::Clobber) { 1044 // Clobbers should always have a 1:1 mapping with registers, and may 1045 // reference registers that have illegal (e.g. vector) types. Hence, we 1046 // shouldn't try to apply any sort of splitting logic to them. 1047 assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() && 1048 "No 1:1 mapping from clobbers to regs?"); 1049 Register SP = TLI.getStackPointerRegisterToSaveRestore(); 1050 (void)SP; 1051 for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) { 1052 Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I])); 1053 assert( 1054 (Regs[I] != SP || 1055 DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) && 1056 "If we clobbered the stack pointer, MFI should know about it."); 1057 } 1058 return; 1059 } 1060 1061 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 1062 MVT RegisterVT = RegVTs[Value]; 1063 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value], 1064 RegisterVT); 1065 for (unsigned i = 0; i != NumRegs; ++i) { 1066 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 1067 unsigned TheReg = Regs[Reg++]; 1068 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 1069 } 1070 } 1071 } 1072 1073 SmallVector<std::pair<unsigned, TypeSize>, 4> 1074 RegsForValue::getRegsAndSizes() const { 1075 SmallVector<std::pair<unsigned, TypeSize>, 4> OutVec; 1076 unsigned I = 0; 1077 for (auto CountAndVT : zip_first(RegCount, RegVTs)) { 1078 unsigned RegCount = std::get<0>(CountAndVT); 1079 MVT RegisterVT = std::get<1>(CountAndVT); 1080 TypeSize RegisterSize = RegisterVT.getSizeInBits(); 1081 for (unsigned E = I + RegCount; I != E; ++I) 1082 OutVec.push_back(std::make_pair(Regs[I], RegisterSize)); 1083 } 1084 return OutVec; 1085 } 1086 1087 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa, 1088 AssumptionCache *ac, 1089 const TargetLibraryInfo *li) { 1090 AA = aa; 1091 AC = ac; 1092 GFI = gfi; 1093 LibInfo = li; 1094 Context = DAG.getContext(); 1095 LPadToCallSiteMap.clear(); 1096 SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout()); 1097 AssignmentTrackingEnabled = isAssignmentTrackingEnabled( 1098 *DAG.getMachineFunction().getFunction().getParent()); 1099 } 1100 1101 void SelectionDAGBuilder::clear() { 1102 NodeMap.clear(); 1103 UnusedArgNodeMap.clear(); 1104 PendingLoads.clear(); 1105 PendingExports.clear(); 1106 PendingConstrainedFP.clear(); 1107 PendingConstrainedFPStrict.clear(); 1108 CurInst = nullptr; 1109 HasTailCall = false; 1110 SDNodeOrder = LowestSDNodeOrder; 1111 StatepointLowering.clear(); 1112 } 1113 1114 void SelectionDAGBuilder::clearDanglingDebugInfo() { 1115 DanglingDebugInfoMap.clear(); 1116 } 1117 1118 // Update DAG root to include dependencies on Pending chains. 1119 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) { 1120 SDValue Root = DAG.getRoot(); 1121 1122 if (Pending.empty()) 1123 return Root; 1124 1125 // Add current root to PendingChains, unless we already indirectly 1126 // depend on it. 1127 if (Root.getOpcode() != ISD::EntryToken) { 1128 unsigned i = 0, e = Pending.size(); 1129 for (; i != e; ++i) { 1130 assert(Pending[i].getNode()->getNumOperands() > 1); 1131 if (Pending[i].getNode()->getOperand(0) == Root) 1132 break; // Don't add the root if we already indirectly depend on it. 1133 } 1134 1135 if (i == e) 1136 Pending.push_back(Root); 1137 } 1138 1139 if (Pending.size() == 1) 1140 Root = Pending[0]; 1141 else 1142 Root = DAG.getTokenFactor(getCurSDLoc(), Pending); 1143 1144 DAG.setRoot(Root); 1145 Pending.clear(); 1146 return Root; 1147 } 1148 1149 SDValue SelectionDAGBuilder::getMemoryRoot() { 1150 return updateRoot(PendingLoads); 1151 } 1152 1153 SDValue SelectionDAGBuilder::getRoot() { 1154 // Chain up all pending constrained intrinsics together with all 1155 // pending loads, by simply appending them to PendingLoads and 1156 // then calling getMemoryRoot(). 1157 PendingLoads.reserve(PendingLoads.size() + 1158 PendingConstrainedFP.size() + 1159 PendingConstrainedFPStrict.size()); 1160 PendingLoads.append(PendingConstrainedFP.begin(), 1161 PendingConstrainedFP.end()); 1162 PendingLoads.append(PendingConstrainedFPStrict.begin(), 1163 PendingConstrainedFPStrict.end()); 1164 PendingConstrainedFP.clear(); 1165 PendingConstrainedFPStrict.clear(); 1166 return getMemoryRoot(); 1167 } 1168 1169 SDValue SelectionDAGBuilder::getControlRoot() { 1170 // We need to emit pending fpexcept.strict constrained intrinsics, 1171 // so append them to the PendingExports list. 1172 PendingExports.append(PendingConstrainedFPStrict.begin(), 1173 PendingConstrainedFPStrict.end()); 1174 PendingConstrainedFPStrict.clear(); 1175 return updateRoot(PendingExports); 1176 } 1177 1178 void SelectionDAGBuilder::handleDebugDeclare(Value *Address, 1179 DILocalVariable *Variable, 1180 DIExpression *Expression, 1181 DebugLoc DL) { 1182 assert(Variable && "Missing variable"); 1183 1184 // Check if address has undef value. 1185 if (!Address || isa<UndefValue>(Address) || 1186 (Address->use_empty() && !isa<Argument>(Address))) { 1187 LLVM_DEBUG( 1188 dbgs() 1189 << "dbg_declare: Dropping debug info (bad/undef/unused-arg address)\n"); 1190 return; 1191 } 1192 1193 bool IsParameter = Variable->isParameter() || isa<Argument>(Address); 1194 1195 SDValue &N = NodeMap[Address]; 1196 if (!N.getNode() && isa<Argument>(Address)) 1197 // Check unused arguments map. 1198 N = UnusedArgNodeMap[Address]; 1199 SDDbgValue *SDV; 1200 if (N.getNode()) { 1201 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 1202 Address = BCI->getOperand(0); 1203 // Parameters are handled specially. 1204 auto *FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 1205 if (IsParameter && FINode) { 1206 // Byval parameter. We have a frame index at this point. 1207 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(), 1208 /*IsIndirect*/ true, DL, SDNodeOrder); 1209 } else if (isa<Argument>(Address)) { 1210 // Address is an argument, so try to emit its dbg value using 1211 // virtual register info from the FuncInfo.ValueMap. 1212 EmitFuncArgumentDbgValue(Address, Variable, Expression, DL, 1213 FuncArgumentDbgValueKind::Declare, N); 1214 return; 1215 } else { 1216 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 1217 true, DL, SDNodeOrder); 1218 } 1219 DAG.AddDbgValue(SDV, IsParameter); 1220 } else { 1221 // If Address is an argument then try to emit its dbg value using 1222 // virtual register info from the FuncInfo.ValueMap. 1223 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, DL, 1224 FuncArgumentDbgValueKind::Declare, N)) { 1225 LLVM_DEBUG(dbgs() << "dbg_declare: Dropping debug info" 1226 << " (could not emit func-arg dbg_value)\n"); 1227 } 1228 } 1229 return; 1230 } 1231 1232 void SelectionDAGBuilder::visitDbgInfo(const Instruction &I) { 1233 // Add SDDbgValue nodes for any var locs here. Do so before updating 1234 // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}. 1235 if (FunctionVarLocs const *FnVarLocs = DAG.getFunctionVarLocs()) { 1236 // Add SDDbgValue nodes for any var locs here. Do so before updating 1237 // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}. 1238 for (auto It = FnVarLocs->locs_begin(&I), End = FnVarLocs->locs_end(&I); 1239 It != End; ++It) { 1240 auto *Var = FnVarLocs->getDILocalVariable(It->VariableID); 1241 dropDanglingDebugInfo(Var, It->Expr); 1242 if (It->Values.isKillLocation(It->Expr)) { 1243 handleKillDebugValue(Var, It->Expr, It->DL, SDNodeOrder); 1244 continue; 1245 } 1246 SmallVector<Value *> Values(It->Values.location_ops()); 1247 if (!handleDebugValue(Values, Var, It->Expr, It->DL, SDNodeOrder, 1248 It->Values.hasArgList())) { 1249 SmallVector<Value *, 4> Vals; 1250 for (Value *V : It->Values.location_ops()) 1251 Vals.push_back(V); 1252 addDanglingDebugInfo(Vals, 1253 FnVarLocs->getDILocalVariable(It->VariableID), 1254 It->Expr, Vals.size() > 1, It->DL, SDNodeOrder); 1255 } 1256 } 1257 } 1258 1259 // We must skip DbgVariableRecords if they've already been processed above as 1260 // we have just emitted the debug values resulting from assignment tracking 1261 // analysis, making any existing DbgVariableRecords redundant (and probably 1262 // less correct). We still need to process DbgLabelRecords. This does sink 1263 // DbgLabelRecords to the bottom of the group of debug records. That sholdn't 1264 // be important as it does so deterministcally and ordering between 1265 // DbgLabelRecords and DbgVariableRecords is immaterial (other than for MIR/IR 1266 // printing). 1267 bool SkipDbgVariableRecords = DAG.getFunctionVarLocs(); 1268 // Is there is any debug-info attached to this instruction, in the form of 1269 // DbgRecord non-instruction debug-info records. 1270 for (DbgRecord &DR : I.getDbgRecordRange()) { 1271 if (DbgLabelRecord *DLR = dyn_cast<DbgLabelRecord>(&DR)) { 1272 assert(DLR->getLabel() && "Missing label"); 1273 SDDbgLabel *SDV = 1274 DAG.getDbgLabel(DLR->getLabel(), DLR->getDebugLoc(), SDNodeOrder); 1275 DAG.AddDbgLabel(SDV); 1276 continue; 1277 } 1278 1279 if (SkipDbgVariableRecords) 1280 continue; 1281 DbgVariableRecord &DVR = cast<DbgVariableRecord>(DR); 1282 DILocalVariable *Variable = DVR.getVariable(); 1283 DIExpression *Expression = DVR.getExpression(); 1284 dropDanglingDebugInfo(Variable, Expression); 1285 1286 if (DVR.getType() == DbgVariableRecord::LocationType::Declare) { 1287 if (FuncInfo.PreprocessedDVRDeclares.contains(&DVR)) 1288 continue; 1289 LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DVR 1290 << "\n"); 1291 handleDebugDeclare(DVR.getVariableLocationOp(0), Variable, Expression, 1292 DVR.getDebugLoc()); 1293 continue; 1294 } 1295 1296 // A DbgVariableRecord with no locations is a kill location. 1297 SmallVector<Value *, 4> Values(DVR.location_ops()); 1298 if (Values.empty()) { 1299 handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(), 1300 SDNodeOrder); 1301 continue; 1302 } 1303 1304 // A DbgVariableRecord with an undef or absent location is also a kill 1305 // location. 1306 if (llvm::any_of(Values, 1307 [](Value *V) { return !V || isa<UndefValue>(V); })) { 1308 handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(), 1309 SDNodeOrder); 1310 continue; 1311 } 1312 1313 bool IsVariadic = DVR.hasArgList(); 1314 if (!handleDebugValue(Values, Variable, Expression, DVR.getDebugLoc(), 1315 SDNodeOrder, IsVariadic)) { 1316 addDanglingDebugInfo(Values, Variable, Expression, IsVariadic, 1317 DVR.getDebugLoc(), SDNodeOrder); 1318 } 1319 } 1320 } 1321 1322 void SelectionDAGBuilder::visit(const Instruction &I) { 1323 visitDbgInfo(I); 1324 1325 // Set up outgoing PHI node register values before emitting the terminator. 1326 if (I.isTerminator()) { 1327 HandlePHINodesInSuccessorBlocks(I.getParent()); 1328 } 1329 1330 // Increase the SDNodeOrder if dealing with a non-debug instruction. 1331 if (!isa<DbgInfoIntrinsic>(I)) 1332 ++SDNodeOrder; 1333 1334 CurInst = &I; 1335 1336 // Set inserted listener only if required. 1337 bool NodeInserted = false; 1338 std::unique_ptr<SelectionDAG::DAGNodeInsertedListener> InsertedListener; 1339 MDNode *PCSectionsMD = I.getMetadata(LLVMContext::MD_pcsections); 1340 MDNode *MMRA = I.getMetadata(LLVMContext::MD_mmra); 1341 if (PCSectionsMD || MMRA) { 1342 InsertedListener = std::make_unique<SelectionDAG::DAGNodeInsertedListener>( 1343 DAG, [&](SDNode *) { NodeInserted = true; }); 1344 } 1345 1346 visit(I.getOpcode(), I); 1347 1348 if (!I.isTerminator() && !HasTailCall && 1349 !isa<GCStatepointInst>(I)) // statepoints handle their exports internally 1350 CopyToExportRegsIfNeeded(&I); 1351 1352 // Handle metadata. 1353 if (PCSectionsMD || MMRA) { 1354 auto It = NodeMap.find(&I); 1355 if (It != NodeMap.end()) { 1356 if (PCSectionsMD) 1357 DAG.addPCSections(It->second.getNode(), PCSectionsMD); 1358 if (MMRA) 1359 DAG.addMMRAMetadata(It->second.getNode(), MMRA); 1360 } else if (NodeInserted) { 1361 // This should not happen; if it does, don't let it go unnoticed so we can 1362 // fix it. Relevant visit*() function is probably missing a setValue(). 1363 errs() << "warning: loosing !pcsections and/or !mmra metadata [" 1364 << I.getModule()->getName() << "]\n"; 1365 LLVM_DEBUG(I.dump()); 1366 assert(false); 1367 } 1368 } 1369 1370 CurInst = nullptr; 1371 } 1372 1373 void SelectionDAGBuilder::visitPHI(const PHINode &) { 1374 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 1375 } 1376 1377 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 1378 // Note: this doesn't use InstVisitor, because it has to work with 1379 // ConstantExpr's in addition to instructions. 1380 switch (Opcode) { 1381 default: llvm_unreachable("Unknown instruction type encountered!"); 1382 // Build the switch statement using the Instruction.def file. 1383 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 1384 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 1385 #include "llvm/IR/Instruction.def" 1386 } 1387 } 1388 1389 static bool handleDanglingVariadicDebugInfo(SelectionDAG &DAG, 1390 DILocalVariable *Variable, 1391 DebugLoc DL, unsigned Order, 1392 SmallVectorImpl<Value *> &Values, 1393 DIExpression *Expression) { 1394 // For variadic dbg_values we will now insert an undef. 1395 // FIXME: We can potentially recover these! 1396 SmallVector<SDDbgOperand, 2> Locs; 1397 for (const Value *V : Values) { 1398 auto *Undef = UndefValue::get(V->getType()); 1399 Locs.push_back(SDDbgOperand::fromConst(Undef)); 1400 } 1401 SDDbgValue *SDV = DAG.getDbgValueList(Variable, Expression, Locs, {}, 1402 /*IsIndirect=*/false, DL, Order, 1403 /*IsVariadic=*/true); 1404 DAG.AddDbgValue(SDV, /*isParameter=*/false); 1405 return true; 1406 } 1407 1408 void SelectionDAGBuilder::addDanglingDebugInfo(SmallVectorImpl<Value *> &Values, 1409 DILocalVariable *Var, 1410 DIExpression *Expr, 1411 bool IsVariadic, DebugLoc DL, 1412 unsigned Order) { 1413 if (IsVariadic) { 1414 handleDanglingVariadicDebugInfo(DAG, Var, DL, Order, Values, Expr); 1415 return; 1416 } 1417 // TODO: Dangling debug info will eventually either be resolved or produce 1418 // an Undef DBG_VALUE. However in the resolution case, a gap may appear 1419 // between the original dbg.value location and its resolved DBG_VALUE, 1420 // which we should ideally fill with an extra Undef DBG_VALUE. 1421 assert(Values.size() == 1); 1422 DanglingDebugInfoMap[Values[0]].emplace_back(Var, Expr, DL, Order); 1423 } 1424 1425 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable, 1426 const DIExpression *Expr) { 1427 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) { 1428 DIVariable *DanglingVariable = DDI.getVariable(); 1429 DIExpression *DanglingExpr = DDI.getExpression(); 1430 if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) { 1431 LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " 1432 << printDDI(nullptr, DDI) << "\n"); 1433 return true; 1434 } 1435 return false; 1436 }; 1437 1438 for (auto &DDIMI : DanglingDebugInfoMap) { 1439 DanglingDebugInfoVector &DDIV = DDIMI.second; 1440 1441 // If debug info is to be dropped, run it through final checks to see 1442 // whether it can be salvaged. 1443 for (auto &DDI : DDIV) 1444 if (isMatchingDbgValue(DDI)) 1445 salvageUnresolvedDbgValue(DDIMI.first, DDI); 1446 1447 erase_if(DDIV, isMatchingDbgValue); 1448 } 1449 } 1450 1451 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 1452 // generate the debug data structures now that we've seen its definition. 1453 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 1454 SDValue Val) { 1455 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V); 1456 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end()) 1457 return; 1458 1459 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second; 1460 for (auto &DDI : DDIV) { 1461 DebugLoc DL = DDI.getDebugLoc(); 1462 unsigned ValSDNodeOrder = Val.getNode()->getIROrder(); 1463 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1464 DILocalVariable *Variable = DDI.getVariable(); 1465 DIExpression *Expr = DDI.getExpression(); 1466 assert(Variable->isValidLocationForIntrinsic(DL) && 1467 "Expected inlined-at fields to agree"); 1468 SDDbgValue *SDV; 1469 if (Val.getNode()) { 1470 // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a 1471 // FuncArgumentDbgValue (it would be hoisted to the function entry, and if 1472 // we couldn't resolve it directly when examining the DbgValue intrinsic 1473 // in the first place we should not be more successful here). Unless we 1474 // have some test case that prove this to be correct we should avoid 1475 // calling EmitFuncArgumentDbgValue here. 1476 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, DL, 1477 FuncArgumentDbgValueKind::Value, Val)) { 1478 LLVM_DEBUG(dbgs() << "Resolve dangling debug info for " 1479 << printDDI(V, DDI) << "\n"); 1480 LLVM_DEBUG(dbgs() << " By mapping to:\n "; Val.dump()); 1481 // Increase the SDNodeOrder for the DbgValue here to make sure it is 1482 // inserted after the definition of Val when emitting the instructions 1483 // after ISel. An alternative could be to teach 1484 // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly. 1485 LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs() 1486 << "changing SDNodeOrder from " << DbgSDNodeOrder << " to " 1487 << ValSDNodeOrder << "\n"); 1488 SDV = getDbgValue(Val, Variable, Expr, DL, 1489 std::max(DbgSDNodeOrder, ValSDNodeOrder)); 1490 DAG.AddDbgValue(SDV, false); 1491 } else 1492 LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " 1493 << printDDI(V, DDI) 1494 << " in EmitFuncArgumentDbgValue\n"); 1495 } else { 1496 LLVM_DEBUG(dbgs() << "Dropping debug info for " << printDDI(V, DDI) 1497 << "\n"); 1498 auto Undef = UndefValue::get(V->getType()); 1499 auto SDV = 1500 DAG.getConstantDbgValue(Variable, Expr, Undef, DL, DbgSDNodeOrder); 1501 DAG.AddDbgValue(SDV, false); 1502 } 1503 } 1504 DDIV.clear(); 1505 } 1506 1507 void SelectionDAGBuilder::salvageUnresolvedDbgValue(const Value *V, 1508 DanglingDebugInfo &DDI) { 1509 // TODO: For the variadic implementation, instead of only checking the fail 1510 // state of `handleDebugValue`, we need know specifically which values were 1511 // invalid, so that we attempt to salvage only those values when processing 1512 // a DIArgList. 1513 const Value *OrigV = V; 1514 DILocalVariable *Var = DDI.getVariable(); 1515 DIExpression *Expr = DDI.getExpression(); 1516 DebugLoc DL = DDI.getDebugLoc(); 1517 unsigned SDOrder = DDI.getSDNodeOrder(); 1518 1519 // Currently we consider only dbg.value intrinsics -- we tell the salvager 1520 // that DW_OP_stack_value is desired. 1521 bool StackValue = true; 1522 1523 // Can this Value can be encoded without any further work? 1524 if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) 1525 return; 1526 1527 // Attempt to salvage back through as many instructions as possible. Bail if 1528 // a non-instruction is seen, such as a constant expression or global 1529 // variable. FIXME: Further work could recover those too. 1530 while (isa<Instruction>(V)) { 1531 const Instruction &VAsInst = *cast<const Instruction>(V); 1532 // Temporary "0", awaiting real implementation. 1533 SmallVector<uint64_t, 16> Ops; 1534 SmallVector<Value *, 4> AdditionalValues; 1535 V = salvageDebugInfoImpl(const_cast<Instruction &>(VAsInst), 1536 Expr->getNumLocationOperands(), Ops, 1537 AdditionalValues); 1538 // If we cannot salvage any further, and haven't yet found a suitable debug 1539 // expression, bail out. 1540 if (!V) 1541 break; 1542 1543 // TODO: If AdditionalValues isn't empty, then the salvage can only be 1544 // represented with a DBG_VALUE_LIST, so we give up. When we have support 1545 // here for variadic dbg_values, remove that condition. 1546 if (!AdditionalValues.empty()) 1547 break; 1548 1549 // New value and expr now represent this debuginfo. 1550 Expr = DIExpression::appendOpsToArg(Expr, Ops, 0, StackValue); 1551 1552 // Some kind of simplification occurred: check whether the operand of the 1553 // salvaged debug expression can be encoded in this DAG. 1554 if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) { 1555 LLVM_DEBUG( 1556 dbgs() << "Salvaged debug location info for:\n " << *Var << "\n" 1557 << *OrigV << "\nBy stripping back to:\n " << *V << "\n"); 1558 return; 1559 } 1560 } 1561 1562 // This was the final opportunity to salvage this debug information, and it 1563 // couldn't be done. Place an undef DBG_VALUE at this location to terminate 1564 // any earlier variable location. 1565 assert(OrigV && "V shouldn't be null"); 1566 auto *Undef = UndefValue::get(OrigV->getType()); 1567 auto *SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder); 1568 DAG.AddDbgValue(SDV, false); 1569 LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n " 1570 << printDDI(OrigV, DDI) << "\n"); 1571 } 1572 1573 void SelectionDAGBuilder::handleKillDebugValue(DILocalVariable *Var, 1574 DIExpression *Expr, 1575 DebugLoc DbgLoc, 1576 unsigned Order) { 1577 Value *Poison = PoisonValue::get(Type::getInt1Ty(*Context)); 1578 DIExpression *NewExpr = 1579 const_cast<DIExpression *>(DIExpression::convertToUndefExpression(Expr)); 1580 handleDebugValue(Poison, Var, NewExpr, DbgLoc, Order, 1581 /*IsVariadic*/ false); 1582 } 1583 1584 bool SelectionDAGBuilder::handleDebugValue(ArrayRef<const Value *> Values, 1585 DILocalVariable *Var, 1586 DIExpression *Expr, DebugLoc DbgLoc, 1587 unsigned Order, bool IsVariadic) { 1588 if (Values.empty()) 1589 return true; 1590 1591 // Filter EntryValue locations out early. 1592 if (visitEntryValueDbgValue(Values, Var, Expr, DbgLoc)) 1593 return true; 1594 1595 SmallVector<SDDbgOperand> LocationOps; 1596 SmallVector<SDNode *> Dependencies; 1597 for (const Value *V : Values) { 1598 // Constant value. 1599 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) || 1600 isa<ConstantPointerNull>(V)) { 1601 LocationOps.emplace_back(SDDbgOperand::fromConst(V)); 1602 continue; 1603 } 1604 1605 // Look through IntToPtr constants. 1606 if (auto *CE = dyn_cast<ConstantExpr>(V)) 1607 if (CE->getOpcode() == Instruction::IntToPtr) { 1608 LocationOps.emplace_back(SDDbgOperand::fromConst(CE->getOperand(0))); 1609 continue; 1610 } 1611 1612 // If the Value is a frame index, we can create a FrameIndex debug value 1613 // without relying on the DAG at all. 1614 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1615 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1616 if (SI != FuncInfo.StaticAllocaMap.end()) { 1617 LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(SI->second)); 1618 continue; 1619 } 1620 } 1621 1622 // Do not use getValue() in here; we don't want to generate code at 1623 // this point if it hasn't been done yet. 1624 SDValue N = NodeMap[V]; 1625 if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map. 1626 N = UnusedArgNodeMap[V]; 1627 if (N.getNode()) { 1628 // Only emit func arg dbg value for non-variadic dbg.values for now. 1629 if (!IsVariadic && 1630 EmitFuncArgumentDbgValue(V, Var, Expr, DbgLoc, 1631 FuncArgumentDbgValueKind::Value, N)) 1632 return true; 1633 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 1634 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can 1635 // describe stack slot locations. 1636 // 1637 // Consider "int x = 0; int *px = &x;". There are two kinds of 1638 // interesting debug values here after optimization: 1639 // 1640 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 1641 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 1642 // 1643 // Both describe the direct values of their associated variables. 1644 Dependencies.push_back(N.getNode()); 1645 LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(FISDN->getIndex())); 1646 continue; 1647 } 1648 LocationOps.emplace_back( 1649 SDDbgOperand::fromNode(N.getNode(), N.getResNo())); 1650 continue; 1651 } 1652 1653 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1654 // Special rules apply for the first dbg.values of parameter variables in a 1655 // function. Identify them by the fact they reference Argument Values, that 1656 // they're parameters, and they are parameters of the current function. We 1657 // need to let them dangle until they get an SDNode. 1658 bool IsParamOfFunc = 1659 isa<Argument>(V) && Var->isParameter() && !DbgLoc.getInlinedAt(); 1660 if (IsParamOfFunc) 1661 return false; 1662 1663 // The value is not used in this block yet (or it would have an SDNode). 1664 // We still want the value to appear for the user if possible -- if it has 1665 // an associated VReg, we can refer to that instead. 1666 auto VMI = FuncInfo.ValueMap.find(V); 1667 if (VMI != FuncInfo.ValueMap.end()) { 1668 unsigned Reg = VMI->second; 1669 // If this is a PHI node, it may be split up into several MI PHI nodes 1670 // (in FunctionLoweringInfo::set). 1671 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 1672 V->getType(), std::nullopt); 1673 if (RFV.occupiesMultipleRegs()) { 1674 // FIXME: We could potentially support variadic dbg_values here. 1675 if (IsVariadic) 1676 return false; 1677 unsigned Offset = 0; 1678 unsigned BitsToDescribe = 0; 1679 if (auto VarSize = Var->getSizeInBits()) 1680 BitsToDescribe = *VarSize; 1681 if (auto Fragment = Expr->getFragmentInfo()) 1682 BitsToDescribe = Fragment->SizeInBits; 1683 for (const auto &RegAndSize : RFV.getRegsAndSizes()) { 1684 // Bail out if all bits are described already. 1685 if (Offset >= BitsToDescribe) 1686 break; 1687 // TODO: handle scalable vectors. 1688 unsigned RegisterSize = RegAndSize.second; 1689 unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe) 1690 ? BitsToDescribe - Offset 1691 : RegisterSize; 1692 auto FragmentExpr = DIExpression::createFragmentExpression( 1693 Expr, Offset, FragmentSize); 1694 if (!FragmentExpr) 1695 continue; 1696 SDDbgValue *SDV = DAG.getVRegDbgValue( 1697 Var, *FragmentExpr, RegAndSize.first, false, DbgLoc, Order); 1698 DAG.AddDbgValue(SDV, false); 1699 Offset += RegisterSize; 1700 } 1701 return true; 1702 } 1703 // We can use simple vreg locations for variadic dbg_values as well. 1704 LocationOps.emplace_back(SDDbgOperand::fromVReg(Reg)); 1705 continue; 1706 } 1707 // We failed to create a SDDbgOperand for V. 1708 return false; 1709 } 1710 1711 // We have created a SDDbgOperand for each Value in Values. 1712 assert(!LocationOps.empty()); 1713 SDDbgValue *SDV = 1714 DAG.getDbgValueList(Var, Expr, LocationOps, Dependencies, 1715 /*IsIndirect=*/false, DbgLoc, Order, IsVariadic); 1716 DAG.AddDbgValue(SDV, /*isParameter=*/false); 1717 return true; 1718 } 1719 1720 void SelectionDAGBuilder::resolveOrClearDbgInfo() { 1721 // Try to fixup any remaining dangling debug info -- and drop it if we can't. 1722 for (auto &Pair : DanglingDebugInfoMap) 1723 for (auto &DDI : Pair.second) 1724 salvageUnresolvedDbgValue(const_cast<Value *>(Pair.first), DDI); 1725 clearDanglingDebugInfo(); 1726 } 1727 1728 /// getCopyFromRegs - If there was virtual register allocated for the value V 1729 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 1730 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 1731 DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V); 1732 SDValue Result; 1733 1734 if (It != FuncInfo.ValueMap.end()) { 1735 Register InReg = It->second; 1736 1737 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1738 DAG.getDataLayout(), InReg, Ty, 1739 std::nullopt); // This is not an ABI copy. 1740 SDValue Chain = DAG.getEntryNode(); 1741 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, 1742 V); 1743 resolveDanglingDebugInfo(V, Result); 1744 } 1745 1746 return Result; 1747 } 1748 1749 /// getValue - Return an SDValue for the given Value. 1750 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1751 // If we already have an SDValue for this value, use it. It's important 1752 // to do this first, so that we don't create a CopyFromReg if we already 1753 // have a regular SDValue. 1754 SDValue &N = NodeMap[V]; 1755 if (N.getNode()) return N; 1756 1757 // If there's a virtual register allocated and initialized for this 1758 // value, use it. 1759 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1760 return copyFromReg; 1761 1762 // Otherwise create a new SDValue and remember it. 1763 SDValue Val = getValueImpl(V); 1764 NodeMap[V] = Val; 1765 resolveDanglingDebugInfo(V, Val); 1766 return Val; 1767 } 1768 1769 /// getNonRegisterValue - Return an SDValue for the given Value, but 1770 /// don't look in FuncInfo.ValueMap for a virtual register. 1771 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1772 // If we already have an SDValue for this value, use it. 1773 SDValue &N = NodeMap[V]; 1774 if (N.getNode()) { 1775 if (isIntOrFPConstant(N)) { 1776 // Remove the debug location from the node as the node is about to be used 1777 // in a location which may differ from the original debug location. This 1778 // is relevant to Constant and ConstantFP nodes because they can appear 1779 // as constant expressions inside PHI nodes. 1780 N->setDebugLoc(DebugLoc()); 1781 } 1782 return N; 1783 } 1784 1785 // Otherwise create a new SDValue and remember it. 1786 SDValue Val = getValueImpl(V); 1787 NodeMap[V] = Val; 1788 resolveDanglingDebugInfo(V, Val); 1789 return Val; 1790 } 1791 1792 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1793 /// Create an SDValue for the given value. 1794 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1795 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1796 1797 if (const Constant *C = dyn_cast<Constant>(V)) { 1798 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1799 1800 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1801 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1802 1803 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1804 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1805 1806 if (const ConstantPtrAuth *CPA = dyn_cast<ConstantPtrAuth>(C)) { 1807 return DAG.getNode(ISD::PtrAuthGlobalAddress, getCurSDLoc(), VT, 1808 getValue(CPA->getPointer()), getValue(CPA->getKey()), 1809 getValue(CPA->getAddrDiscriminator()), 1810 getValue(CPA->getDiscriminator())); 1811 } 1812 1813 if (isa<ConstantPointerNull>(C)) { 1814 unsigned AS = V->getType()->getPointerAddressSpace(); 1815 return DAG.getConstant(0, getCurSDLoc(), 1816 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1817 } 1818 1819 if (match(C, m_VScale())) 1820 return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)); 1821 1822 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1823 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1824 1825 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1826 return DAG.getUNDEF(VT); 1827 1828 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1829 visit(CE->getOpcode(), *CE); 1830 SDValue N1 = NodeMap[V]; 1831 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1832 return N1; 1833 } 1834 1835 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1836 SmallVector<SDValue, 4> Constants; 1837 for (const Use &U : C->operands()) { 1838 SDNode *Val = getValue(U).getNode(); 1839 // If the operand is an empty aggregate, there are no values. 1840 if (!Val) continue; 1841 // Add each leaf value from the operand to the Constants list 1842 // to form a flattened list of all the values. 1843 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1844 Constants.push_back(SDValue(Val, i)); 1845 } 1846 1847 return DAG.getMergeValues(Constants, getCurSDLoc()); 1848 } 1849 1850 if (const ConstantDataSequential *CDS = 1851 dyn_cast<ConstantDataSequential>(C)) { 1852 SmallVector<SDValue, 4> Ops; 1853 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1854 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1855 // Add each leaf value from the operand to the Constants list 1856 // to form a flattened list of all the values. 1857 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1858 Ops.push_back(SDValue(Val, i)); 1859 } 1860 1861 if (isa<ArrayType>(CDS->getType())) 1862 return DAG.getMergeValues(Ops, getCurSDLoc()); 1863 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1864 } 1865 1866 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1867 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1868 "Unknown struct or array constant!"); 1869 1870 SmallVector<EVT, 4> ValueVTs; 1871 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1872 unsigned NumElts = ValueVTs.size(); 1873 if (NumElts == 0) 1874 return SDValue(); // empty struct 1875 SmallVector<SDValue, 4> Constants(NumElts); 1876 for (unsigned i = 0; i != NumElts; ++i) { 1877 EVT EltVT = ValueVTs[i]; 1878 if (isa<UndefValue>(C)) 1879 Constants[i] = DAG.getUNDEF(EltVT); 1880 else if (EltVT.isFloatingPoint()) 1881 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1882 else 1883 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1884 } 1885 1886 return DAG.getMergeValues(Constants, getCurSDLoc()); 1887 } 1888 1889 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1890 return DAG.getBlockAddress(BA, VT); 1891 1892 if (const auto *Equiv = dyn_cast<DSOLocalEquivalent>(C)) 1893 return getValue(Equiv->getGlobalValue()); 1894 1895 if (const auto *NC = dyn_cast<NoCFIValue>(C)) 1896 return getValue(NC->getGlobalValue()); 1897 1898 if (VT == MVT::aarch64svcount) { 1899 assert(C->isNullValue() && "Can only zero this target type!"); 1900 return DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, 1901 DAG.getConstant(0, getCurSDLoc(), MVT::nxv16i1)); 1902 } 1903 1904 VectorType *VecTy = cast<VectorType>(V->getType()); 1905 1906 // Now that we know the number and type of the elements, get that number of 1907 // elements into the Ops array based on what kind of constant it is. 1908 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1909 SmallVector<SDValue, 16> Ops; 1910 unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements(); 1911 for (unsigned i = 0; i != NumElements; ++i) 1912 Ops.push_back(getValue(CV->getOperand(i))); 1913 1914 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1915 } 1916 1917 if (isa<ConstantAggregateZero>(C)) { 1918 EVT EltVT = 1919 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1920 1921 SDValue Op; 1922 if (EltVT.isFloatingPoint()) 1923 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1924 else 1925 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1926 1927 return NodeMap[V] = DAG.getSplat(VT, getCurSDLoc(), Op); 1928 } 1929 1930 llvm_unreachable("Unknown vector constant"); 1931 } 1932 1933 // If this is a static alloca, generate it as the frameindex instead of 1934 // computation. 1935 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1936 DenseMap<const AllocaInst*, int>::iterator SI = 1937 FuncInfo.StaticAllocaMap.find(AI); 1938 if (SI != FuncInfo.StaticAllocaMap.end()) 1939 return DAG.getFrameIndex( 1940 SI->second, TLI.getValueType(DAG.getDataLayout(), AI->getType())); 1941 } 1942 1943 // If this is an instruction which fast-isel has deferred, select it now. 1944 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1945 Register InReg = FuncInfo.InitializeRegForValue(Inst); 1946 1947 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1948 Inst->getType(), std::nullopt); 1949 SDValue Chain = DAG.getEntryNode(); 1950 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1951 } 1952 1953 if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V)) 1954 return DAG.getMDNode(cast<MDNode>(MD->getMetadata())); 1955 1956 if (const auto *BB = dyn_cast<BasicBlock>(V)) 1957 return DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 1958 1959 llvm_unreachable("Can't get register for value!"); 1960 } 1961 1962 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1963 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1964 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1965 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1966 bool IsSEH = isAsynchronousEHPersonality(Pers); 1967 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1968 if (!IsSEH) 1969 CatchPadMBB->setIsEHScopeEntry(); 1970 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1971 if (IsMSVCCXX || IsCoreCLR) 1972 CatchPadMBB->setIsEHFuncletEntry(); 1973 } 1974 1975 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1976 // Update machine-CFG edge. 1977 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1978 FuncInfo.MBB->addSuccessor(TargetMBB); 1979 TargetMBB->setIsEHCatchretTarget(true); 1980 DAG.getMachineFunction().setHasEHCatchret(true); 1981 1982 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1983 bool IsSEH = isAsynchronousEHPersonality(Pers); 1984 if (IsSEH) { 1985 // If this is not a fall-through branch or optimizations are switched off, 1986 // emit the branch. 1987 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1988 TM.getOptLevel() == CodeGenOptLevel::None) 1989 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1990 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1991 return; 1992 } 1993 1994 // Figure out the funclet membership for the catchret's successor. 1995 // This will be used by the FuncletLayout pass to determine how to order the 1996 // BB's. 1997 // A 'catchret' returns to the outer scope's color. 1998 Value *ParentPad = I.getCatchSwitchParentPad(); 1999 const BasicBlock *SuccessorColor; 2000 if (isa<ConstantTokenNone>(ParentPad)) 2001 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 2002 else 2003 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 2004 assert(SuccessorColor && "No parent funclet for catchret!"); 2005 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 2006 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 2007 2008 // Create the terminator node. 2009 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 2010 getControlRoot(), DAG.getBasicBlock(TargetMBB), 2011 DAG.getBasicBlock(SuccessorColorMBB)); 2012 DAG.setRoot(Ret); 2013 } 2014 2015 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 2016 // Don't emit any special code for the cleanuppad instruction. It just marks 2017 // the start of an EH scope/funclet. 2018 FuncInfo.MBB->setIsEHScopeEntry(); 2019 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 2020 if (Pers != EHPersonality::Wasm_CXX) { 2021 FuncInfo.MBB->setIsEHFuncletEntry(); 2022 FuncInfo.MBB->setIsCleanupFuncletEntry(); 2023 } 2024 } 2025 2026 // In wasm EH, even though a catchpad may not catch an exception if a tag does 2027 // not match, it is OK to add only the first unwind destination catchpad to the 2028 // successors, because there will be at least one invoke instruction within the 2029 // catch scope that points to the next unwind destination, if one exists, so 2030 // CFGSort cannot mess up with BB sorting order. 2031 // (All catchpads with 'catch (type)' clauses have a 'llvm.rethrow' intrinsic 2032 // call within them, and catchpads only consisting of 'catch (...)' have a 2033 // '__cxa_end_catch' call within them, both of which generate invokes in case 2034 // the next unwind destination exists, i.e., the next unwind destination is not 2035 // the caller.) 2036 // 2037 // Having at most one EH pad successor is also simpler and helps later 2038 // transformations. 2039 // 2040 // For example, 2041 // current: 2042 // invoke void @foo to ... unwind label %catch.dispatch 2043 // catch.dispatch: 2044 // %0 = catchswitch within ... [label %catch.start] unwind label %next 2045 // catch.start: 2046 // ... 2047 // ... in this BB or some other child BB dominated by this BB there will be an 2048 // invoke that points to 'next' BB as an unwind destination 2049 // 2050 // next: ; We don't need to add this to 'current' BB's successor 2051 // ... 2052 static void findWasmUnwindDestinations( 2053 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 2054 BranchProbability Prob, 2055 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 2056 &UnwindDests) { 2057 while (EHPadBB) { 2058 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 2059 if (isa<CleanupPadInst>(Pad)) { 2060 // Stop on cleanup pads. 2061 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 2062 UnwindDests.back().first->setIsEHScopeEntry(); 2063 break; 2064 } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 2065 // Add the catchpad handlers to the possible destinations. We don't 2066 // continue to the unwind destination of the catchswitch for wasm. 2067 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 2068 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 2069 UnwindDests.back().first->setIsEHScopeEntry(); 2070 } 2071 break; 2072 } else { 2073 continue; 2074 } 2075 } 2076 } 2077 2078 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 2079 /// many places it could ultimately go. In the IR, we have a single unwind 2080 /// destination, but in the machine CFG, we enumerate all the possible blocks. 2081 /// This function skips over imaginary basic blocks that hold catchswitch 2082 /// instructions, and finds all the "real" machine 2083 /// basic block destinations. As those destinations may not be successors of 2084 /// EHPadBB, here we also calculate the edge probability to those destinations. 2085 /// The passed-in Prob is the edge probability to EHPadBB. 2086 static void findUnwindDestinations( 2087 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 2088 BranchProbability Prob, 2089 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 2090 &UnwindDests) { 2091 EHPersonality Personality = 2092 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 2093 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 2094 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 2095 bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX; 2096 bool IsSEH = isAsynchronousEHPersonality(Personality); 2097 2098 if (IsWasmCXX) { 2099 findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests); 2100 assert(UnwindDests.size() <= 1 && 2101 "There should be at most one unwind destination for wasm"); 2102 return; 2103 } 2104 2105 while (EHPadBB) { 2106 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 2107 BasicBlock *NewEHPadBB = nullptr; 2108 if (isa<LandingPadInst>(Pad)) { 2109 // Stop on landingpads. They are not funclets. 2110 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 2111 break; 2112 } else if (isa<CleanupPadInst>(Pad)) { 2113 // Stop on cleanup pads. Cleanups are always funclet entries for all known 2114 // personalities. 2115 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 2116 UnwindDests.back().first->setIsEHScopeEntry(); 2117 UnwindDests.back().first->setIsEHFuncletEntry(); 2118 break; 2119 } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 2120 // Add the catchpad handlers to the possible destinations. 2121 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 2122 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 2123 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 2124 if (IsMSVCCXX || IsCoreCLR) 2125 UnwindDests.back().first->setIsEHFuncletEntry(); 2126 if (!IsSEH) 2127 UnwindDests.back().first->setIsEHScopeEntry(); 2128 } 2129 NewEHPadBB = CatchSwitch->getUnwindDest(); 2130 } else { 2131 continue; 2132 } 2133 2134 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2135 if (BPI && NewEHPadBB) 2136 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 2137 EHPadBB = NewEHPadBB; 2138 } 2139 } 2140 2141 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 2142 // Update successor info. 2143 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2144 auto UnwindDest = I.getUnwindDest(); 2145 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2146 BranchProbability UnwindDestProb = 2147 (BPI && UnwindDest) 2148 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 2149 : BranchProbability::getZero(); 2150 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 2151 for (auto &UnwindDest : UnwindDests) { 2152 UnwindDest.first->setIsEHPad(); 2153 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 2154 } 2155 FuncInfo.MBB->normalizeSuccProbs(); 2156 2157 // Create the terminator node. 2158 SDValue Ret = 2159 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 2160 DAG.setRoot(Ret); 2161 } 2162 2163 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 2164 report_fatal_error("visitCatchSwitch not yet implemented!"); 2165 } 2166 2167 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 2168 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2169 auto &DL = DAG.getDataLayout(); 2170 SDValue Chain = getControlRoot(); 2171 SmallVector<ISD::OutputArg, 8> Outs; 2172 SmallVector<SDValue, 8> OutVals; 2173 2174 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 2175 // lower 2176 // 2177 // %val = call <ty> @llvm.experimental.deoptimize() 2178 // ret <ty> %val 2179 // 2180 // differently. 2181 if (I.getParent()->getTerminatingDeoptimizeCall()) { 2182 LowerDeoptimizingReturn(); 2183 return; 2184 } 2185 2186 if (!FuncInfo.CanLowerReturn) { 2187 unsigned DemoteReg = FuncInfo.DemoteRegister; 2188 const Function *F = I.getParent()->getParent(); 2189 2190 // Emit a store of the return value through the virtual register. 2191 // Leave Outs empty so that LowerReturn won't try to load return 2192 // registers the usual way. 2193 SmallVector<EVT, 1> PtrValueVTs; 2194 ComputeValueVTs(TLI, DL, 2195 PointerType::get(F->getContext(), 2196 DAG.getDataLayout().getAllocaAddrSpace()), 2197 PtrValueVTs); 2198 2199 SDValue RetPtr = 2200 DAG.getCopyFromReg(Chain, getCurSDLoc(), DemoteReg, PtrValueVTs[0]); 2201 SDValue RetOp = getValue(I.getOperand(0)); 2202 2203 SmallVector<EVT, 4> ValueVTs, MemVTs; 2204 SmallVector<uint64_t, 4> Offsets; 2205 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs, 2206 &Offsets, 0); 2207 unsigned NumValues = ValueVTs.size(); 2208 2209 SmallVector<SDValue, 4> Chains(NumValues); 2210 Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType()); 2211 for (unsigned i = 0; i != NumValues; ++i) { 2212 // An aggregate return value cannot wrap around the address space, so 2213 // offsets to its parts don't wrap either. 2214 SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, 2215 TypeSize::getFixed(Offsets[i])); 2216 2217 SDValue Val = RetOp.getValue(RetOp.getResNo() + i); 2218 if (MemVTs[i] != ValueVTs[i]) 2219 Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]); 2220 Chains[i] = DAG.getStore( 2221 Chain, getCurSDLoc(), Val, 2222 // FIXME: better loc info would be nice. 2223 Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()), 2224 commonAlignment(BaseAlign, Offsets[i])); 2225 } 2226 2227 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 2228 MVT::Other, Chains); 2229 } else if (I.getNumOperands() != 0) { 2230 SmallVector<EVT, 4> ValueVTs; 2231 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 2232 unsigned NumValues = ValueVTs.size(); 2233 if (NumValues) { 2234 SDValue RetOp = getValue(I.getOperand(0)); 2235 2236 const Function *F = I.getParent()->getParent(); 2237 2238 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( 2239 I.getOperand(0)->getType(), F->getCallingConv(), 2240 /*IsVarArg*/ false, DL); 2241 2242 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 2243 if (F->getAttributes().hasRetAttr(Attribute::SExt)) 2244 ExtendKind = ISD::SIGN_EXTEND; 2245 else if (F->getAttributes().hasRetAttr(Attribute::ZExt)) 2246 ExtendKind = ISD::ZERO_EXTEND; 2247 2248 LLVMContext &Context = F->getContext(); 2249 bool RetInReg = F->getAttributes().hasRetAttr(Attribute::InReg); 2250 2251 for (unsigned j = 0; j != NumValues; ++j) { 2252 EVT VT = ValueVTs[j]; 2253 2254 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 2255 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 2256 2257 CallingConv::ID CC = F->getCallingConv(); 2258 2259 unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT); 2260 MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT); 2261 SmallVector<SDValue, 4> Parts(NumParts); 2262 getCopyToParts(DAG, getCurSDLoc(), 2263 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 2264 &Parts[0], NumParts, PartVT, &I, CC, ExtendKind); 2265 2266 // 'inreg' on function refers to return value 2267 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 2268 if (RetInReg) 2269 Flags.setInReg(); 2270 2271 if (I.getOperand(0)->getType()->isPointerTy()) { 2272 Flags.setPointer(); 2273 Flags.setPointerAddrSpace( 2274 cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace()); 2275 } 2276 2277 if (NeedsRegBlock) { 2278 Flags.setInConsecutiveRegs(); 2279 if (j == NumValues - 1) 2280 Flags.setInConsecutiveRegsLast(); 2281 } 2282 2283 // Propagate extension type if any 2284 if (ExtendKind == ISD::SIGN_EXTEND) 2285 Flags.setSExt(); 2286 else if (ExtendKind == ISD::ZERO_EXTEND) 2287 Flags.setZExt(); 2288 2289 for (unsigned i = 0; i < NumParts; ++i) { 2290 Outs.push_back(ISD::OutputArg(Flags, 2291 Parts[i].getValueType().getSimpleVT(), 2292 VT, /*isfixed=*/true, 0, 0)); 2293 OutVals.push_back(Parts[i]); 2294 } 2295 } 2296 } 2297 } 2298 2299 // Push in swifterror virtual register as the last element of Outs. This makes 2300 // sure swifterror virtual register will be returned in the swifterror 2301 // physical register. 2302 const Function *F = I.getParent()->getParent(); 2303 if (TLI.supportSwiftError() && 2304 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 2305 assert(SwiftError.getFunctionArg() && "Need a swift error argument"); 2306 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 2307 Flags.setSwiftError(); 2308 Outs.push_back(ISD::OutputArg( 2309 Flags, /*vt=*/TLI.getPointerTy(DL), /*argvt=*/EVT(TLI.getPointerTy(DL)), 2310 /*isfixed=*/true, /*origidx=*/1, /*partOffs=*/0)); 2311 // Create SDNode for the swifterror virtual register. 2312 OutVals.push_back( 2313 DAG.getRegister(SwiftError.getOrCreateVRegUseAt( 2314 &I, FuncInfo.MBB, SwiftError.getFunctionArg()), 2315 EVT(TLI.getPointerTy(DL)))); 2316 } 2317 2318 bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg(); 2319 CallingConv::ID CallConv = 2320 DAG.getMachineFunction().getFunction().getCallingConv(); 2321 Chain = DAG.getTargetLoweringInfo().LowerReturn( 2322 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 2323 2324 // Verify that the target's LowerReturn behaved as expected. 2325 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 2326 "LowerReturn didn't return a valid chain!"); 2327 2328 // Update the DAG with the new chain value resulting from return lowering. 2329 DAG.setRoot(Chain); 2330 } 2331 2332 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 2333 /// created for it, emit nodes to copy the value into the virtual 2334 /// registers. 2335 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 2336 // Skip empty types 2337 if (V->getType()->isEmptyTy()) 2338 return; 2339 2340 DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V); 2341 if (VMI != FuncInfo.ValueMap.end()) { 2342 assert((!V->use_empty() || isa<CallBrInst>(V)) && 2343 "Unused value assigned virtual registers!"); 2344 CopyValueToVirtualRegister(V, VMI->second); 2345 } 2346 } 2347 2348 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 2349 /// the current basic block, add it to ValueMap now so that we'll get a 2350 /// CopyTo/FromReg. 2351 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 2352 // No need to export constants. 2353 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 2354 2355 // Already exported? 2356 if (FuncInfo.isExportedInst(V)) return; 2357 2358 Register Reg = FuncInfo.InitializeRegForValue(V); 2359 CopyValueToVirtualRegister(V, Reg); 2360 } 2361 2362 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 2363 const BasicBlock *FromBB) { 2364 // The operands of the setcc have to be in this block. We don't know 2365 // how to export them from some other block. 2366 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 2367 // Can export from current BB. 2368 if (VI->getParent() == FromBB) 2369 return true; 2370 2371 // Is already exported, noop. 2372 return FuncInfo.isExportedInst(V); 2373 } 2374 2375 // If this is an argument, we can export it if the BB is the entry block or 2376 // if it is already exported. 2377 if (isa<Argument>(V)) { 2378 if (FromBB->isEntryBlock()) 2379 return true; 2380 2381 // Otherwise, can only export this if it is already exported. 2382 return FuncInfo.isExportedInst(V); 2383 } 2384 2385 // Otherwise, constants can always be exported. 2386 return true; 2387 } 2388 2389 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 2390 BranchProbability 2391 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 2392 const MachineBasicBlock *Dst) const { 2393 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2394 const BasicBlock *SrcBB = Src->getBasicBlock(); 2395 const BasicBlock *DstBB = Dst->getBasicBlock(); 2396 if (!BPI) { 2397 // If BPI is not available, set the default probability as 1 / N, where N is 2398 // the number of successors. 2399 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1); 2400 return BranchProbability(1, SuccSize); 2401 } 2402 return BPI->getEdgeProbability(SrcBB, DstBB); 2403 } 2404 2405 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 2406 MachineBasicBlock *Dst, 2407 BranchProbability Prob) { 2408 if (!FuncInfo.BPI) 2409 Src->addSuccessorWithoutProb(Dst); 2410 else { 2411 if (Prob.isUnknown()) 2412 Prob = getEdgeProbability(Src, Dst); 2413 Src->addSuccessor(Dst, Prob); 2414 } 2415 } 2416 2417 static bool InBlock(const Value *V, const BasicBlock *BB) { 2418 if (const Instruction *I = dyn_cast<Instruction>(V)) 2419 return I->getParent() == BB; 2420 return true; 2421 } 2422 2423 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 2424 /// This function emits a branch and is used at the leaves of an OR or an 2425 /// AND operator tree. 2426 void 2427 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 2428 MachineBasicBlock *TBB, 2429 MachineBasicBlock *FBB, 2430 MachineBasicBlock *CurBB, 2431 MachineBasicBlock *SwitchBB, 2432 BranchProbability TProb, 2433 BranchProbability FProb, 2434 bool InvertCond) { 2435 const BasicBlock *BB = CurBB->getBasicBlock(); 2436 2437 // If the leaf of the tree is a comparison, merge the condition into 2438 // the caseblock. 2439 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 2440 // The operands of the cmp have to be in this block. We don't know 2441 // how to export them from some other block. If this is the first block 2442 // of the sequence, no exporting is needed. 2443 if (CurBB == SwitchBB || 2444 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 2445 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 2446 ISD::CondCode Condition; 2447 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 2448 ICmpInst::Predicate Pred = 2449 InvertCond ? IC->getInversePredicate() : IC->getPredicate(); 2450 Condition = getICmpCondCode(Pred); 2451 } else { 2452 const FCmpInst *FC = cast<FCmpInst>(Cond); 2453 FCmpInst::Predicate Pred = 2454 InvertCond ? FC->getInversePredicate() : FC->getPredicate(); 2455 Condition = getFCmpCondCode(Pred); 2456 if (TM.Options.NoNaNsFPMath) 2457 Condition = getFCmpCodeWithoutNaN(Condition); 2458 } 2459 2460 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 2461 TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2462 SL->SwitchCases.push_back(CB); 2463 return; 2464 } 2465 } 2466 2467 // Create a CaseBlock record representing this branch. 2468 ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ; 2469 CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()), 2470 nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2471 SL->SwitchCases.push_back(CB); 2472 } 2473 2474 // Collect dependencies on V recursively. This is used for the cost analysis in 2475 // `shouldKeepJumpConditionsTogether`. 2476 static bool collectInstructionDeps( 2477 SmallMapVector<const Instruction *, bool, 8> *Deps, const Value *V, 2478 SmallMapVector<const Instruction *, bool, 8> *Necessary = nullptr, 2479 unsigned Depth = 0) { 2480 // Return false if we have an incomplete count. 2481 if (Depth >= SelectionDAG::MaxRecursionDepth) 2482 return false; 2483 2484 auto *I = dyn_cast<Instruction>(V); 2485 if (I == nullptr) 2486 return true; 2487 2488 if (Necessary != nullptr) { 2489 // This instruction is necessary for the other side of the condition so 2490 // don't count it. 2491 if (Necessary->contains(I)) 2492 return true; 2493 } 2494 2495 // Already added this dep. 2496 if (!Deps->try_emplace(I, false).second) 2497 return true; 2498 2499 for (unsigned OpIdx = 0, E = I->getNumOperands(); OpIdx < E; ++OpIdx) 2500 if (!collectInstructionDeps(Deps, I->getOperand(OpIdx), Necessary, 2501 Depth + 1)) 2502 return false; 2503 return true; 2504 } 2505 2506 bool SelectionDAGBuilder::shouldKeepJumpConditionsTogether( 2507 const FunctionLoweringInfo &FuncInfo, const BranchInst &I, 2508 Instruction::BinaryOps Opc, const Value *Lhs, const Value *Rhs, 2509 TargetLoweringBase::CondMergingParams Params) const { 2510 if (I.getNumSuccessors() != 2) 2511 return false; 2512 2513 if (!I.isConditional()) 2514 return false; 2515 2516 if (Params.BaseCost < 0) 2517 return false; 2518 2519 // Baseline cost. 2520 InstructionCost CostThresh = Params.BaseCost; 2521 2522 BranchProbabilityInfo *BPI = nullptr; 2523 if (Params.LikelyBias || Params.UnlikelyBias) 2524 BPI = FuncInfo.BPI; 2525 if (BPI != nullptr) { 2526 // See if we are either likely to get an early out or compute both lhs/rhs 2527 // of the condition. 2528 BasicBlock *IfFalse = I.getSuccessor(0); 2529 BasicBlock *IfTrue = I.getSuccessor(1); 2530 2531 std::optional<bool> Likely; 2532 if (BPI->isEdgeHot(I.getParent(), IfTrue)) 2533 Likely = true; 2534 else if (BPI->isEdgeHot(I.getParent(), IfFalse)) 2535 Likely = false; 2536 2537 if (Likely) { 2538 if (Opc == (*Likely ? Instruction::And : Instruction::Or)) 2539 // Its likely we will have to compute both lhs and rhs of condition 2540 CostThresh += Params.LikelyBias; 2541 else { 2542 if (Params.UnlikelyBias < 0) 2543 return false; 2544 // Its likely we will get an early out. 2545 CostThresh -= Params.UnlikelyBias; 2546 } 2547 } 2548 } 2549 2550 if (CostThresh <= 0) 2551 return false; 2552 2553 // Collect "all" instructions that lhs condition is dependent on. 2554 // Use map for stable iteration (to avoid non-determanism of iteration of 2555 // SmallPtrSet). The `bool` value is just a dummy. 2556 SmallMapVector<const Instruction *, bool, 8> LhsDeps, RhsDeps; 2557 collectInstructionDeps(&LhsDeps, Lhs); 2558 // Collect "all" instructions that rhs condition is dependent on AND are 2559 // dependencies of lhs. This gives us an estimate on which instructions we 2560 // stand to save by splitting the condition. 2561 if (!collectInstructionDeps(&RhsDeps, Rhs, &LhsDeps)) 2562 return false; 2563 // Add the compare instruction itself unless its a dependency on the LHS. 2564 if (const auto *RhsI = dyn_cast<Instruction>(Rhs)) 2565 if (!LhsDeps.contains(RhsI)) 2566 RhsDeps.try_emplace(RhsI, false); 2567 2568 const auto &TLI = DAG.getTargetLoweringInfo(); 2569 const auto &TTI = 2570 TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction()); 2571 2572 InstructionCost CostOfIncluding = 0; 2573 // See if this instruction will need to computed independently of whether RHS 2574 // is. 2575 Value *BrCond = I.getCondition(); 2576 auto ShouldCountInsn = [&RhsDeps, &BrCond](const Instruction *Ins) { 2577 for (const auto *U : Ins->users()) { 2578 // If user is independent of RHS calculation we don't need to count it. 2579 if (auto *UIns = dyn_cast<Instruction>(U)) 2580 if (UIns != BrCond && !RhsDeps.contains(UIns)) 2581 return false; 2582 } 2583 return true; 2584 }; 2585 2586 // Prune instructions from RHS Deps that are dependencies of unrelated 2587 // instructions. The value (SelectionDAG::MaxRecursionDepth) is fairly 2588 // arbitrary and just meant to cap the how much time we spend in the pruning 2589 // loop. Its highly unlikely to come into affect. 2590 const unsigned MaxPruneIters = SelectionDAG::MaxRecursionDepth; 2591 // Stop after a certain point. No incorrectness from including too many 2592 // instructions. 2593 for (unsigned PruneIters = 0; PruneIters < MaxPruneIters; ++PruneIters) { 2594 const Instruction *ToDrop = nullptr; 2595 for (const auto &InsPair : RhsDeps) { 2596 if (!ShouldCountInsn(InsPair.first)) { 2597 ToDrop = InsPair.first; 2598 break; 2599 } 2600 } 2601 if (ToDrop == nullptr) 2602 break; 2603 RhsDeps.erase(ToDrop); 2604 } 2605 2606 for (const auto &InsPair : RhsDeps) { 2607 // Finally accumulate latency that we can only attribute to computing the 2608 // RHS condition. Use latency because we are essentially trying to calculate 2609 // the cost of the dependency chain. 2610 // Possible TODO: We could try to estimate ILP and make this more precise. 2611 CostOfIncluding += 2612 TTI.getInstructionCost(InsPair.first, TargetTransformInfo::TCK_Latency); 2613 2614 if (CostOfIncluding > CostThresh) 2615 return false; 2616 } 2617 return true; 2618 } 2619 2620 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 2621 MachineBasicBlock *TBB, 2622 MachineBasicBlock *FBB, 2623 MachineBasicBlock *CurBB, 2624 MachineBasicBlock *SwitchBB, 2625 Instruction::BinaryOps Opc, 2626 BranchProbability TProb, 2627 BranchProbability FProb, 2628 bool InvertCond) { 2629 // Skip over not part of the tree and remember to invert op and operands at 2630 // next level. 2631 Value *NotCond; 2632 if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) && 2633 InBlock(NotCond, CurBB->getBasicBlock())) { 2634 FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb, 2635 !InvertCond); 2636 return; 2637 } 2638 2639 const Instruction *BOp = dyn_cast<Instruction>(Cond); 2640 const Value *BOpOp0, *BOpOp1; 2641 // Compute the effective opcode for Cond, taking into account whether it needs 2642 // to be inverted, e.g. 2643 // and (not (or A, B)), C 2644 // gets lowered as 2645 // and (and (not A, not B), C) 2646 Instruction::BinaryOps BOpc = (Instruction::BinaryOps)0; 2647 if (BOp) { 2648 BOpc = match(BOp, m_LogicalAnd(m_Value(BOpOp0), m_Value(BOpOp1))) 2649 ? Instruction::And 2650 : (match(BOp, m_LogicalOr(m_Value(BOpOp0), m_Value(BOpOp1))) 2651 ? Instruction::Or 2652 : (Instruction::BinaryOps)0); 2653 if (InvertCond) { 2654 if (BOpc == Instruction::And) 2655 BOpc = Instruction::Or; 2656 else if (BOpc == Instruction::Or) 2657 BOpc = Instruction::And; 2658 } 2659 } 2660 2661 // If this node is not part of the or/and tree, emit it as a branch. 2662 // Note that all nodes in the tree should have same opcode. 2663 bool BOpIsInOrAndTree = BOpc && BOpc == Opc && BOp->hasOneUse(); 2664 if (!BOpIsInOrAndTree || BOp->getParent() != CurBB->getBasicBlock() || 2665 !InBlock(BOpOp0, CurBB->getBasicBlock()) || 2666 !InBlock(BOpOp1, CurBB->getBasicBlock())) { 2667 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 2668 TProb, FProb, InvertCond); 2669 return; 2670 } 2671 2672 // Create TmpBB after CurBB. 2673 MachineFunction::iterator BBI(CurBB); 2674 MachineFunction &MF = DAG.getMachineFunction(); 2675 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 2676 CurBB->getParent()->insert(++BBI, TmpBB); 2677 2678 if (Opc == Instruction::Or) { 2679 // Codegen X | Y as: 2680 // BB1: 2681 // jmp_if_X TBB 2682 // jmp TmpBB 2683 // TmpBB: 2684 // jmp_if_Y TBB 2685 // jmp FBB 2686 // 2687 2688 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2689 // The requirement is that 2690 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 2691 // = TrueProb for original BB. 2692 // Assuming the original probabilities are A and B, one choice is to set 2693 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 2694 // A/(1+B) and 2B/(1+B). This choice assumes that 2695 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 2696 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 2697 // TmpBB, but the math is more complicated. 2698 2699 auto NewTrueProb = TProb / 2; 2700 auto NewFalseProb = TProb / 2 + FProb; 2701 // Emit the LHS condition. 2702 FindMergedConditions(BOpOp0, TBB, TmpBB, CurBB, SwitchBB, Opc, NewTrueProb, 2703 NewFalseProb, InvertCond); 2704 2705 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 2706 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 2707 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2708 // Emit the RHS condition into TmpBB. 2709 FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0], 2710 Probs[1], InvertCond); 2711 } else { 2712 assert(Opc == Instruction::And && "Unknown merge op!"); 2713 // Codegen X & Y as: 2714 // BB1: 2715 // jmp_if_X TmpBB 2716 // jmp FBB 2717 // TmpBB: 2718 // jmp_if_Y TBB 2719 // jmp FBB 2720 // 2721 // This requires creation of TmpBB after CurBB. 2722 2723 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2724 // The requirement is that 2725 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 2726 // = FalseProb for original BB. 2727 // Assuming the original probabilities are A and B, one choice is to set 2728 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 2729 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 2730 // TrueProb for BB1 * FalseProb for TmpBB. 2731 2732 auto NewTrueProb = TProb + FProb / 2; 2733 auto NewFalseProb = FProb / 2; 2734 // Emit the LHS condition. 2735 FindMergedConditions(BOpOp0, TmpBB, FBB, CurBB, SwitchBB, Opc, NewTrueProb, 2736 NewFalseProb, InvertCond); 2737 2738 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 2739 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 2740 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2741 // Emit the RHS condition into TmpBB. 2742 FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0], 2743 Probs[1], InvertCond); 2744 } 2745 } 2746 2747 /// If the set of cases should be emitted as a series of branches, return true. 2748 /// If we should emit this as a bunch of and/or'd together conditions, return 2749 /// false. 2750 bool 2751 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 2752 if (Cases.size() != 2) return true; 2753 2754 // If this is two comparisons of the same values or'd or and'd together, they 2755 // will get folded into a single comparison, so don't emit two blocks. 2756 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 2757 Cases[0].CmpRHS == Cases[1].CmpRHS) || 2758 (Cases[0].CmpRHS == Cases[1].CmpLHS && 2759 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 2760 return false; 2761 } 2762 2763 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 2764 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 2765 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 2766 Cases[0].CC == Cases[1].CC && 2767 isa<Constant>(Cases[0].CmpRHS) && 2768 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 2769 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 2770 return false; 2771 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 2772 return false; 2773 } 2774 2775 return true; 2776 } 2777 2778 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 2779 MachineBasicBlock *BrMBB = FuncInfo.MBB; 2780 2781 // Update machine-CFG edges. 2782 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 2783 2784 if (I.isUnconditional()) { 2785 // Update machine-CFG edges. 2786 BrMBB->addSuccessor(Succ0MBB); 2787 2788 // If this is not a fall-through branch or optimizations are switched off, 2789 // emit the branch. 2790 if (Succ0MBB != NextBlock(BrMBB) || 2791 TM.getOptLevel() == CodeGenOptLevel::None) { 2792 auto Br = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 2793 getControlRoot(), DAG.getBasicBlock(Succ0MBB)); 2794 setValue(&I, Br); 2795 DAG.setRoot(Br); 2796 } 2797 2798 return; 2799 } 2800 2801 // If this condition is one of the special cases we handle, do special stuff 2802 // now. 2803 const Value *CondVal = I.getCondition(); 2804 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 2805 2806 // If this is a series of conditions that are or'd or and'd together, emit 2807 // this as a sequence of branches instead of setcc's with and/or operations. 2808 // As long as jumps are not expensive (exceptions for multi-use logic ops, 2809 // unpredictable branches, and vector extracts because those jumps are likely 2810 // expensive for any target), this should improve performance. 2811 // For example, instead of something like: 2812 // cmp A, B 2813 // C = seteq 2814 // cmp D, E 2815 // F = setle 2816 // or C, F 2817 // jnz foo 2818 // Emit: 2819 // cmp A, B 2820 // je foo 2821 // cmp D, E 2822 // jle foo 2823 const Instruction *BOp = dyn_cast<Instruction>(CondVal); 2824 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp && 2825 BOp->hasOneUse() && !I.hasMetadata(LLVMContext::MD_unpredictable)) { 2826 Value *Vec; 2827 const Value *BOp0, *BOp1; 2828 Instruction::BinaryOps Opcode = (Instruction::BinaryOps)0; 2829 if (match(BOp, m_LogicalAnd(m_Value(BOp0), m_Value(BOp1)))) 2830 Opcode = Instruction::And; 2831 else if (match(BOp, m_LogicalOr(m_Value(BOp0), m_Value(BOp1)))) 2832 Opcode = Instruction::Or; 2833 2834 if (Opcode && 2835 !(match(BOp0, m_ExtractElt(m_Value(Vec), m_Value())) && 2836 match(BOp1, m_ExtractElt(m_Specific(Vec), m_Value()))) && 2837 !shouldKeepJumpConditionsTogether( 2838 FuncInfo, I, Opcode, BOp0, BOp1, 2839 DAG.getTargetLoweringInfo().getJumpConditionMergingParams( 2840 Opcode, BOp0, BOp1))) { 2841 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, Opcode, 2842 getEdgeProbability(BrMBB, Succ0MBB), 2843 getEdgeProbability(BrMBB, Succ1MBB), 2844 /*InvertCond=*/false); 2845 // If the compares in later blocks need to use values not currently 2846 // exported from this block, export them now. This block should always 2847 // be the first entry. 2848 assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 2849 2850 // Allow some cases to be rejected. 2851 if (ShouldEmitAsBranches(SL->SwitchCases)) { 2852 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) { 2853 ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS); 2854 ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS); 2855 } 2856 2857 // Emit the branch for this block. 2858 visitSwitchCase(SL->SwitchCases[0], BrMBB); 2859 SL->SwitchCases.erase(SL->SwitchCases.begin()); 2860 return; 2861 } 2862 2863 // Okay, we decided not to do this, remove any inserted MBB's and clear 2864 // SwitchCases. 2865 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) 2866 FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB); 2867 2868 SL->SwitchCases.clear(); 2869 } 2870 } 2871 2872 // Create a CaseBlock record representing this branch. 2873 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 2874 nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc()); 2875 2876 // Use visitSwitchCase to actually insert the fast branch sequence for this 2877 // cond branch. 2878 visitSwitchCase(CB, BrMBB); 2879 } 2880 2881 /// visitSwitchCase - Emits the necessary code to represent a single node in 2882 /// the binary search tree resulting from lowering a switch instruction. 2883 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 2884 MachineBasicBlock *SwitchBB) { 2885 SDValue Cond; 2886 SDValue CondLHS = getValue(CB.CmpLHS); 2887 SDLoc dl = CB.DL; 2888 2889 if (CB.CC == ISD::SETTRUE) { 2890 // Branch or fall through to TrueBB. 2891 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2892 SwitchBB->normalizeSuccProbs(); 2893 if (CB.TrueBB != NextBlock(SwitchBB)) { 2894 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(), 2895 DAG.getBasicBlock(CB.TrueBB))); 2896 } 2897 return; 2898 } 2899 2900 auto &TLI = DAG.getTargetLoweringInfo(); 2901 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType()); 2902 2903 // Build the setcc now. 2904 if (!CB.CmpMHS) { 2905 // Fold "(X == true)" to X and "(X == false)" to !X to 2906 // handle common cases produced by branch lowering. 2907 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 2908 CB.CC == ISD::SETEQ) 2909 Cond = CondLHS; 2910 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 2911 CB.CC == ISD::SETEQ) { 2912 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 2913 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 2914 } else { 2915 SDValue CondRHS = getValue(CB.CmpRHS); 2916 2917 // If a pointer's DAG type is larger than its memory type then the DAG 2918 // values are zero-extended. This breaks signed comparisons so truncate 2919 // back to the underlying type before doing the compare. 2920 if (CondLHS.getValueType() != MemVT) { 2921 CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT); 2922 CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT); 2923 } 2924 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC); 2925 } 2926 } else { 2927 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 2928 2929 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 2930 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 2931 2932 SDValue CmpOp = getValue(CB.CmpMHS); 2933 EVT VT = CmpOp.getValueType(); 2934 2935 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 2936 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 2937 ISD::SETLE); 2938 } else { 2939 SDValue SUB = DAG.getNode(ISD::SUB, dl, 2940 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 2941 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 2942 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 2943 } 2944 } 2945 2946 // Update successor info 2947 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2948 // TrueBB and FalseBB are always different unless the incoming IR is 2949 // degenerate. This only happens when running llc on weird IR. 2950 if (CB.TrueBB != CB.FalseBB) 2951 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 2952 SwitchBB->normalizeSuccProbs(); 2953 2954 // If the lhs block is the next block, invert the condition so that we can 2955 // fall through to the lhs instead of the rhs block. 2956 if (CB.TrueBB == NextBlock(SwitchBB)) { 2957 std::swap(CB.TrueBB, CB.FalseBB); 2958 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 2959 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 2960 } 2961 2962 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2963 MVT::Other, getControlRoot(), Cond, 2964 DAG.getBasicBlock(CB.TrueBB)); 2965 2966 setValue(CurInst, BrCond); 2967 2968 // Insert the false branch. Do this even if it's a fall through branch, 2969 // this makes it easier to do DAG optimizations which require inverting 2970 // the branch condition. 2971 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2972 DAG.getBasicBlock(CB.FalseBB)); 2973 2974 DAG.setRoot(BrCond); 2975 } 2976 2977 /// visitJumpTable - Emit JumpTable node in the current MBB 2978 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) { 2979 // Emit the code for the jump table 2980 assert(JT.SL && "Should set SDLoc for SelectionDAG!"); 2981 assert(JT.Reg != -1U && "Should lower JT Header first!"); 2982 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2983 SDValue Index = DAG.getCopyFromReg(getControlRoot(), *JT.SL, JT.Reg, PTy); 2984 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 2985 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, *JT.SL, MVT::Other, 2986 Index.getValue(1), Table, Index); 2987 DAG.setRoot(BrJumpTable); 2988 } 2989 2990 /// visitJumpTableHeader - This function emits necessary code to produce index 2991 /// in the JumpTable from switch case. 2992 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT, 2993 JumpTableHeader &JTH, 2994 MachineBasicBlock *SwitchBB) { 2995 assert(JT.SL && "Should set SDLoc for SelectionDAG!"); 2996 const SDLoc &dl = *JT.SL; 2997 2998 // Subtract the lowest switch case value from the value being switched on. 2999 SDValue SwitchOp = getValue(JTH.SValue); 3000 EVT VT = SwitchOp.getValueType(); 3001 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 3002 DAG.getConstant(JTH.First, dl, VT)); 3003 3004 // The SDNode we just created, which holds the value being switched on minus 3005 // the smallest case value, needs to be copied to a virtual register so it 3006 // can be used as an index into the jump table in a subsequent basic block. 3007 // This value may be smaller or larger than the target's pointer type, and 3008 // therefore require extension or truncating. 3009 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3010 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 3011 3012 unsigned JumpTableReg = 3013 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 3014 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 3015 JumpTableReg, SwitchOp); 3016 JT.Reg = JumpTableReg; 3017 3018 if (!JTH.FallthroughUnreachable) { 3019 // Emit the range check for the jump table, and branch to the default block 3020 // for the switch statement if the value being switched on exceeds the 3021 // largest case in the switch. 3022 SDValue CMP = DAG.getSetCC( 3023 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 3024 Sub.getValueType()), 3025 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 3026 3027 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 3028 MVT::Other, CopyTo, CMP, 3029 DAG.getBasicBlock(JT.Default)); 3030 3031 // Avoid emitting unnecessary branches to the next block. 3032 if (JT.MBB != NextBlock(SwitchBB)) 3033 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 3034 DAG.getBasicBlock(JT.MBB)); 3035 3036 DAG.setRoot(BrCond); 3037 } else { 3038 // Avoid emitting unnecessary branches to the next block. 3039 if (JT.MBB != NextBlock(SwitchBB)) 3040 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo, 3041 DAG.getBasicBlock(JT.MBB))); 3042 else 3043 DAG.setRoot(CopyTo); 3044 } 3045 } 3046 3047 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 3048 /// variable if there exists one. 3049 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 3050 SDValue &Chain) { 3051 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3052 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 3053 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 3054 MachineFunction &MF = DAG.getMachineFunction(); 3055 Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent()); 3056 MachineSDNode *Node = 3057 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 3058 if (Global) { 3059 MachinePointerInfo MPInfo(Global); 3060 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 3061 MachineMemOperand::MODereferenceable; 3062 MachineMemOperand *MemRef = MF.getMachineMemOperand( 3063 MPInfo, Flags, LocationSize::precise(PtrTy.getSizeInBits() / 8), 3064 DAG.getEVTAlign(PtrTy)); 3065 DAG.setNodeMemRefs(Node, {MemRef}); 3066 } 3067 if (PtrTy != PtrMemTy) 3068 return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy); 3069 return SDValue(Node, 0); 3070 } 3071 3072 /// Codegen a new tail for a stack protector check ParentMBB which has had its 3073 /// tail spliced into a stack protector check success bb. 3074 /// 3075 /// For a high level explanation of how this fits into the stack protector 3076 /// generation see the comment on the declaration of class 3077 /// StackProtectorDescriptor. 3078 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 3079 MachineBasicBlock *ParentBB) { 3080 3081 // First create the loads to the guard/stack slot for the comparison. 3082 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3083 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 3084 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 3085 3086 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 3087 int FI = MFI.getStackProtectorIndex(); 3088 3089 SDValue Guard; 3090 SDLoc dl = getCurSDLoc(); 3091 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 3092 const Module &M = *ParentBB->getParent()->getFunction().getParent(); 3093 Align Align = 3094 DAG.getDataLayout().getPrefTypeAlign(PointerType::get(M.getContext(), 0)); 3095 3096 // Generate code to load the content of the guard slot. 3097 SDValue GuardVal = DAG.getLoad( 3098 PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr, 3099 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 3100 MachineMemOperand::MOVolatile); 3101 3102 if (TLI.useStackGuardXorFP()) 3103 GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl); 3104 3105 // Retrieve guard check function, nullptr if instrumentation is inlined. 3106 if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) { 3107 // The target provides a guard check function to validate the guard value. 3108 // Generate a call to that function with the content of the guard slot as 3109 // argument. 3110 FunctionType *FnTy = GuardCheckFn->getFunctionType(); 3111 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 3112 3113 TargetLowering::ArgListTy Args; 3114 TargetLowering::ArgListEntry Entry; 3115 Entry.Node = GuardVal; 3116 Entry.Ty = FnTy->getParamType(0); 3117 if (GuardCheckFn->hasParamAttribute(0, Attribute::AttrKind::InReg)) 3118 Entry.IsInReg = true; 3119 Args.push_back(Entry); 3120 3121 TargetLowering::CallLoweringInfo CLI(DAG); 3122 CLI.setDebugLoc(getCurSDLoc()) 3123 .setChain(DAG.getEntryNode()) 3124 .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(), 3125 getValue(GuardCheckFn), std::move(Args)); 3126 3127 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 3128 DAG.setRoot(Result.second); 3129 return; 3130 } 3131 3132 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 3133 // Otherwise, emit a volatile load to retrieve the stack guard value. 3134 SDValue Chain = DAG.getEntryNode(); 3135 if (TLI.useLoadStackGuardNode()) { 3136 Guard = getLoadStackGuard(DAG, dl, Chain); 3137 } else { 3138 const Value *IRGuard = TLI.getSDagStackGuard(M); 3139 SDValue GuardPtr = getValue(IRGuard); 3140 3141 Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr, 3142 MachinePointerInfo(IRGuard, 0), Align, 3143 MachineMemOperand::MOVolatile); 3144 } 3145 3146 // Perform the comparison via a getsetcc. 3147 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 3148 *DAG.getContext(), 3149 Guard.getValueType()), 3150 Guard, GuardVal, ISD::SETNE); 3151 3152 // If the guard/stackslot do not equal, branch to failure MBB. 3153 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 3154 MVT::Other, GuardVal.getOperand(0), 3155 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 3156 // Otherwise branch to success MBB. 3157 SDValue Br = DAG.getNode(ISD::BR, dl, 3158 MVT::Other, BrCond, 3159 DAG.getBasicBlock(SPD.getSuccessMBB())); 3160 3161 DAG.setRoot(Br); 3162 } 3163 3164 /// Codegen the failure basic block for a stack protector check. 3165 /// 3166 /// A failure stack protector machine basic block consists simply of a call to 3167 /// __stack_chk_fail(). 3168 /// 3169 /// For a high level explanation of how this fits into the stack protector 3170 /// generation see the comment on the declaration of class 3171 /// StackProtectorDescriptor. 3172 void 3173 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 3174 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3175 TargetLowering::MakeLibCallOptions CallOptions; 3176 CallOptions.setDiscardResult(true); 3177 SDValue Chain = 3178 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 3179 std::nullopt, CallOptions, getCurSDLoc()) 3180 .second; 3181 // On PS4/PS5, the "return address" must still be within the calling 3182 // function, even if it's at the very end, so emit an explicit TRAP here. 3183 // Passing 'true' for doesNotReturn above won't generate the trap for us. 3184 if (TM.getTargetTriple().isPS()) 3185 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 3186 // WebAssembly needs an unreachable instruction after a non-returning call, 3187 // because the function return type can be different from __stack_chk_fail's 3188 // return type (void). 3189 if (TM.getTargetTriple().isWasm()) 3190 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 3191 3192 DAG.setRoot(Chain); 3193 } 3194 3195 /// visitBitTestHeader - This function emits necessary code to produce value 3196 /// suitable for "bit tests" 3197 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 3198 MachineBasicBlock *SwitchBB) { 3199 SDLoc dl = getCurSDLoc(); 3200 3201 // Subtract the minimum value. 3202 SDValue SwitchOp = getValue(B.SValue); 3203 EVT VT = SwitchOp.getValueType(); 3204 SDValue RangeSub = 3205 DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT)); 3206 3207 // Determine the type of the test operands. 3208 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3209 bool UsePtrType = false; 3210 if (!TLI.isTypeLegal(VT)) { 3211 UsePtrType = true; 3212 } else { 3213 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 3214 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 3215 // Switch table case range are encoded into series of masks. 3216 // Just use pointer type, it's guaranteed to fit. 3217 UsePtrType = true; 3218 break; 3219 } 3220 } 3221 SDValue Sub = RangeSub; 3222 if (UsePtrType) { 3223 VT = TLI.getPointerTy(DAG.getDataLayout()); 3224 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 3225 } 3226 3227 B.RegVT = VT.getSimpleVT(); 3228 B.Reg = FuncInfo.CreateReg(B.RegVT); 3229 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 3230 3231 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 3232 3233 if (!B.FallthroughUnreachable) 3234 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 3235 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 3236 SwitchBB->normalizeSuccProbs(); 3237 3238 SDValue Root = CopyTo; 3239 if (!B.FallthroughUnreachable) { 3240 // Conditional branch to the default block. 3241 SDValue RangeCmp = DAG.getSetCC(dl, 3242 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 3243 RangeSub.getValueType()), 3244 RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()), 3245 ISD::SETUGT); 3246 3247 Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp, 3248 DAG.getBasicBlock(B.Default)); 3249 } 3250 3251 // Avoid emitting unnecessary branches to the next block. 3252 if (MBB != NextBlock(SwitchBB)) 3253 Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB)); 3254 3255 DAG.setRoot(Root); 3256 } 3257 3258 /// visitBitTestCase - this function produces one "bit test" 3259 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 3260 MachineBasicBlock* NextMBB, 3261 BranchProbability BranchProbToNext, 3262 unsigned Reg, 3263 BitTestCase &B, 3264 MachineBasicBlock *SwitchBB) { 3265 SDLoc dl = getCurSDLoc(); 3266 MVT VT = BB.RegVT; 3267 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 3268 SDValue Cmp; 3269 unsigned PopCount = llvm::popcount(B.Mask); 3270 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3271 if (PopCount == 1) { 3272 // Testing for a single bit; just compare the shift count with what it 3273 // would need to be to shift a 1 bit in that position. 3274 Cmp = DAG.getSetCC( 3275 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 3276 ShiftOp, DAG.getConstant(llvm::countr_zero(B.Mask), dl, VT), 3277 ISD::SETEQ); 3278 } else if (PopCount == BB.Range) { 3279 // There is only one zero bit in the range, test for it directly. 3280 Cmp = DAG.getSetCC( 3281 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 3282 ShiftOp, DAG.getConstant(llvm::countr_one(B.Mask), dl, VT), ISD::SETNE); 3283 } else { 3284 // Make desired shift 3285 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 3286 DAG.getConstant(1, dl, VT), ShiftOp); 3287 3288 // Emit bit tests and jumps 3289 SDValue AndOp = DAG.getNode(ISD::AND, dl, 3290 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 3291 Cmp = DAG.getSetCC( 3292 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 3293 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 3294 } 3295 3296 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 3297 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 3298 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 3299 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 3300 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 3301 // one as they are relative probabilities (and thus work more like weights), 3302 // and hence we need to normalize them to let the sum of them become one. 3303 SwitchBB->normalizeSuccProbs(); 3304 3305 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 3306 MVT::Other, getControlRoot(), 3307 Cmp, DAG.getBasicBlock(B.TargetBB)); 3308 3309 // Avoid emitting unnecessary branches to the next block. 3310 if (NextMBB != NextBlock(SwitchBB)) 3311 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 3312 DAG.getBasicBlock(NextMBB)); 3313 3314 DAG.setRoot(BrAnd); 3315 } 3316 3317 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 3318 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 3319 3320 // Retrieve successors. Look through artificial IR level blocks like 3321 // catchswitch for successors. 3322 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 3323 const BasicBlock *EHPadBB = I.getSuccessor(1); 3324 MachineBasicBlock *EHPadMBB = FuncInfo.MBBMap[EHPadBB]; 3325 3326 // Deopt and ptrauth bundles are lowered in helper functions, and we don't 3327 // have to do anything here to lower funclet bundles. 3328 assert(!I.hasOperandBundlesOtherThan( 3329 {LLVMContext::OB_deopt, LLVMContext::OB_gc_transition, 3330 LLVMContext::OB_gc_live, LLVMContext::OB_funclet, 3331 LLVMContext::OB_cfguardtarget, LLVMContext::OB_ptrauth, 3332 LLVMContext::OB_clang_arc_attachedcall}) && 3333 "Cannot lower invokes with arbitrary operand bundles yet!"); 3334 3335 const Value *Callee(I.getCalledOperand()); 3336 const Function *Fn = dyn_cast<Function>(Callee); 3337 if (isa<InlineAsm>(Callee)) 3338 visitInlineAsm(I, EHPadBB); 3339 else if (Fn && Fn->isIntrinsic()) { 3340 switch (Fn->getIntrinsicID()) { 3341 default: 3342 llvm_unreachable("Cannot invoke this intrinsic"); 3343 case Intrinsic::donothing: 3344 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 3345 case Intrinsic::seh_try_begin: 3346 case Intrinsic::seh_scope_begin: 3347 case Intrinsic::seh_try_end: 3348 case Intrinsic::seh_scope_end: 3349 if (EHPadMBB) 3350 // a block referenced by EH table 3351 // so dtor-funclet not removed by opts 3352 EHPadMBB->setMachineBlockAddressTaken(); 3353 break; 3354 case Intrinsic::experimental_patchpoint_void: 3355 case Intrinsic::experimental_patchpoint: 3356 visitPatchpoint(I, EHPadBB); 3357 break; 3358 case Intrinsic::experimental_gc_statepoint: 3359 LowerStatepoint(cast<GCStatepointInst>(I), EHPadBB); 3360 break; 3361 case Intrinsic::wasm_rethrow: { 3362 // This is usually done in visitTargetIntrinsic, but this intrinsic is 3363 // special because it can be invoked, so we manually lower it to a DAG 3364 // node here. 3365 SmallVector<SDValue, 8> Ops; 3366 Ops.push_back(getControlRoot()); // inchain for the terminator node 3367 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3368 Ops.push_back( 3369 DAG.getTargetConstant(Intrinsic::wasm_rethrow, getCurSDLoc(), 3370 TLI.getPointerTy(DAG.getDataLayout()))); 3371 SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain 3372 DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops)); 3373 break; 3374 } 3375 } 3376 } else if (I.hasDeoptState()) { 3377 // Currently we do not lower any intrinsic calls with deopt operand bundles. 3378 // Eventually we will support lowering the @llvm.experimental.deoptimize 3379 // intrinsic, and right now there are no plans to support other intrinsics 3380 // with deopt state. 3381 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 3382 } else if (I.countOperandBundlesOfType(LLVMContext::OB_ptrauth)) { 3383 LowerCallSiteWithPtrAuthBundle(cast<CallBase>(I), EHPadBB); 3384 } else { 3385 LowerCallTo(I, getValue(Callee), false, false, EHPadBB); 3386 } 3387 3388 // If the value of the invoke is used outside of its defining block, make it 3389 // available as a virtual register. 3390 // We already took care of the exported value for the statepoint instruction 3391 // during call to the LowerStatepoint. 3392 if (!isa<GCStatepointInst>(I)) { 3393 CopyToExportRegsIfNeeded(&I); 3394 } 3395 3396 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 3397 BranchProbabilityInfo *BPI = FuncInfo.BPI; 3398 BranchProbability EHPadBBProb = 3399 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 3400 : BranchProbability::getZero(); 3401 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 3402 3403 // Update successor info. 3404 addSuccessorWithProb(InvokeMBB, Return); 3405 for (auto &UnwindDest : UnwindDests) { 3406 UnwindDest.first->setIsEHPad(); 3407 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 3408 } 3409 InvokeMBB->normalizeSuccProbs(); 3410 3411 // Drop into normal successor. 3412 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(), 3413 DAG.getBasicBlock(Return))); 3414 } 3415 3416 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) { 3417 MachineBasicBlock *CallBrMBB = FuncInfo.MBB; 3418 3419 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 3420 // have to do anything here to lower funclet bundles. 3421 assert(!I.hasOperandBundlesOtherThan( 3422 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 3423 "Cannot lower callbrs with arbitrary operand bundles yet!"); 3424 3425 assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr"); 3426 visitInlineAsm(I); 3427 CopyToExportRegsIfNeeded(&I); 3428 3429 // Retrieve successors. 3430 SmallPtrSet<BasicBlock *, 8> Dests; 3431 Dests.insert(I.getDefaultDest()); 3432 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()]; 3433 3434 // Update successor info. 3435 addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne()); 3436 for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) { 3437 BasicBlock *Dest = I.getIndirectDest(i); 3438 MachineBasicBlock *Target = FuncInfo.MBBMap[Dest]; 3439 Target->setIsInlineAsmBrIndirectTarget(); 3440 Target->setMachineBlockAddressTaken(); 3441 Target->setLabelMustBeEmitted(); 3442 // Don't add duplicate machine successors. 3443 if (Dests.insert(Dest).second) 3444 addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero()); 3445 } 3446 CallBrMBB->normalizeSuccProbs(); 3447 3448 // Drop into default successor. 3449 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 3450 MVT::Other, getControlRoot(), 3451 DAG.getBasicBlock(Return))); 3452 } 3453 3454 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 3455 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 3456 } 3457 3458 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 3459 assert(FuncInfo.MBB->isEHPad() && 3460 "Call to landingpad not in landing pad!"); 3461 3462 // If there aren't registers to copy the values into (e.g., during SjLj 3463 // exceptions), then don't bother to create these DAG nodes. 3464 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3465 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 3466 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 3467 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 3468 return; 3469 3470 // If landingpad's return type is token type, we don't create DAG nodes 3471 // for its exception pointer and selector value. The extraction of exception 3472 // pointer or selector value from token type landingpads is not currently 3473 // supported. 3474 if (LP.getType()->isTokenTy()) 3475 return; 3476 3477 SmallVector<EVT, 2> ValueVTs; 3478 SDLoc dl = getCurSDLoc(); 3479 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 3480 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 3481 3482 // Get the two live-in registers as SDValues. The physregs have already been 3483 // copied into virtual registers. 3484 SDValue Ops[2]; 3485 if (FuncInfo.ExceptionPointerVirtReg) { 3486 Ops[0] = DAG.getZExtOrTrunc( 3487 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 3488 FuncInfo.ExceptionPointerVirtReg, 3489 TLI.getPointerTy(DAG.getDataLayout())), 3490 dl, ValueVTs[0]); 3491 } else { 3492 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 3493 } 3494 Ops[1] = DAG.getZExtOrTrunc( 3495 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 3496 FuncInfo.ExceptionSelectorVirtReg, 3497 TLI.getPointerTy(DAG.getDataLayout())), 3498 dl, ValueVTs[1]); 3499 3500 // Merge into one. 3501 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 3502 DAG.getVTList(ValueVTs), Ops); 3503 setValue(&LP, Res); 3504 } 3505 3506 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 3507 MachineBasicBlock *Last) { 3508 // Update JTCases. 3509 for (JumpTableBlock &JTB : SL->JTCases) 3510 if (JTB.first.HeaderBB == First) 3511 JTB.first.HeaderBB = Last; 3512 3513 // Update BitTestCases. 3514 for (BitTestBlock &BTB : SL->BitTestCases) 3515 if (BTB.Parent == First) 3516 BTB.Parent = Last; 3517 } 3518 3519 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 3520 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 3521 3522 // Update machine-CFG edges with unique successors. 3523 SmallSet<BasicBlock*, 32> Done; 3524 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 3525 BasicBlock *BB = I.getSuccessor(i); 3526 bool Inserted = Done.insert(BB).second; 3527 if (!Inserted) 3528 continue; 3529 3530 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 3531 addSuccessorWithProb(IndirectBrMBB, Succ); 3532 } 3533 IndirectBrMBB->normalizeSuccProbs(); 3534 3535 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 3536 MVT::Other, getControlRoot(), 3537 getValue(I.getAddress()))); 3538 } 3539 3540 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 3541 if (!DAG.getTarget().Options.TrapUnreachable) 3542 return; 3543 3544 // We may be able to ignore unreachable behind a noreturn call. 3545 if (const CallInst *Call = dyn_cast_or_null<CallInst>(I.getPrevNode()); 3546 Call && Call->doesNotReturn()) { 3547 if (DAG.getTarget().Options.NoTrapAfterNoreturn) 3548 return; 3549 // Do not emit an additional trap instruction. 3550 if (Call->isNonContinuableTrap()) 3551 return; 3552 } 3553 3554 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 3555 } 3556 3557 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) { 3558 SDNodeFlags Flags; 3559 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3560 Flags.copyFMF(*FPOp); 3561 3562 SDValue Op = getValue(I.getOperand(0)); 3563 SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(), 3564 Op, Flags); 3565 setValue(&I, UnNodeValue); 3566 } 3567 3568 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) { 3569 SDNodeFlags Flags; 3570 if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) { 3571 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap()); 3572 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap()); 3573 } 3574 if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) 3575 Flags.setExact(ExactOp->isExact()); 3576 if (auto *DisjointOp = dyn_cast<PossiblyDisjointInst>(&I)) 3577 Flags.setDisjoint(DisjointOp->isDisjoint()); 3578 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3579 Flags.copyFMF(*FPOp); 3580 3581 SDValue Op1 = getValue(I.getOperand(0)); 3582 SDValue Op2 = getValue(I.getOperand(1)); 3583 SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), 3584 Op1, Op2, Flags); 3585 setValue(&I, BinNodeValue); 3586 } 3587 3588 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 3589 SDValue Op1 = getValue(I.getOperand(0)); 3590 SDValue Op2 = getValue(I.getOperand(1)); 3591 3592 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 3593 Op1.getValueType(), DAG.getDataLayout()); 3594 3595 // Coerce the shift amount to the right type if we can. This exposes the 3596 // truncate or zext to optimization early. 3597 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 3598 assert(ShiftTy.getSizeInBits() >= Log2_32_Ceil(Op1.getValueSizeInBits()) && 3599 "Unexpected shift type"); 3600 Op2 = DAG.getZExtOrTrunc(Op2, getCurSDLoc(), ShiftTy); 3601 } 3602 3603 bool nuw = false; 3604 bool nsw = false; 3605 bool exact = false; 3606 3607 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 3608 3609 if (const OverflowingBinaryOperator *OFBinOp = 3610 dyn_cast<const OverflowingBinaryOperator>(&I)) { 3611 nuw = OFBinOp->hasNoUnsignedWrap(); 3612 nsw = OFBinOp->hasNoSignedWrap(); 3613 } 3614 if (const PossiblyExactOperator *ExactOp = 3615 dyn_cast<const PossiblyExactOperator>(&I)) 3616 exact = ExactOp->isExact(); 3617 } 3618 SDNodeFlags Flags; 3619 Flags.setExact(exact); 3620 Flags.setNoSignedWrap(nsw); 3621 Flags.setNoUnsignedWrap(nuw); 3622 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 3623 Flags); 3624 setValue(&I, Res); 3625 } 3626 3627 void SelectionDAGBuilder::visitSDiv(const User &I) { 3628 SDValue Op1 = getValue(I.getOperand(0)); 3629 SDValue Op2 = getValue(I.getOperand(1)); 3630 3631 SDNodeFlags Flags; 3632 Flags.setExact(isa<PossiblyExactOperator>(&I) && 3633 cast<PossiblyExactOperator>(&I)->isExact()); 3634 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 3635 Op2, Flags)); 3636 } 3637 3638 void SelectionDAGBuilder::visitICmp(const ICmpInst &I) { 3639 ICmpInst::Predicate predicate = I.getPredicate(); 3640 SDValue Op1 = getValue(I.getOperand(0)); 3641 SDValue Op2 = getValue(I.getOperand(1)); 3642 ISD::CondCode Opcode = getICmpCondCode(predicate); 3643 3644 auto &TLI = DAG.getTargetLoweringInfo(); 3645 EVT MemVT = 3646 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3647 3648 // If a pointer's DAG type is larger than its memory type then the DAG values 3649 // are zero-extended. This breaks signed comparisons so truncate back to the 3650 // underlying type before doing the compare. 3651 if (Op1.getValueType() != MemVT) { 3652 Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT); 3653 Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT); 3654 } 3655 3656 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3657 I.getType()); 3658 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 3659 } 3660 3661 void SelectionDAGBuilder::visitFCmp(const FCmpInst &I) { 3662 FCmpInst::Predicate predicate = I.getPredicate(); 3663 SDValue Op1 = getValue(I.getOperand(0)); 3664 SDValue Op2 = getValue(I.getOperand(1)); 3665 3666 ISD::CondCode Condition = getFCmpCondCode(predicate); 3667 auto *FPMO = cast<FPMathOperator>(&I); 3668 if (FPMO->hasNoNaNs() || TM.Options.NoNaNsFPMath) 3669 Condition = getFCmpCodeWithoutNaN(Condition); 3670 3671 SDNodeFlags Flags; 3672 Flags.copyFMF(*FPMO); 3673 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 3674 3675 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3676 I.getType()); 3677 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 3678 } 3679 3680 // Check if the condition of the select has one use or two users that are both 3681 // selects with the same condition. 3682 static bool hasOnlySelectUsers(const Value *Cond) { 3683 return llvm::all_of(Cond->users(), [](const Value *V) { 3684 return isa<SelectInst>(V); 3685 }); 3686 } 3687 3688 void SelectionDAGBuilder::visitSelect(const User &I) { 3689 SmallVector<EVT, 4> ValueVTs; 3690 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 3691 ValueVTs); 3692 unsigned NumValues = ValueVTs.size(); 3693 if (NumValues == 0) return; 3694 3695 SmallVector<SDValue, 4> Values(NumValues); 3696 SDValue Cond = getValue(I.getOperand(0)); 3697 SDValue LHSVal = getValue(I.getOperand(1)); 3698 SDValue RHSVal = getValue(I.getOperand(2)); 3699 SmallVector<SDValue, 1> BaseOps(1, Cond); 3700 ISD::NodeType OpCode = 3701 Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT; 3702 3703 bool IsUnaryAbs = false; 3704 bool Negate = false; 3705 3706 SDNodeFlags Flags; 3707 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3708 Flags.copyFMF(*FPOp); 3709 3710 Flags.setUnpredictable( 3711 cast<SelectInst>(I).getMetadata(LLVMContext::MD_unpredictable)); 3712 3713 // Min/max matching is only viable if all output VTs are the same. 3714 if (all_equal(ValueVTs)) { 3715 EVT VT = ValueVTs[0]; 3716 LLVMContext &Ctx = *DAG.getContext(); 3717 auto &TLI = DAG.getTargetLoweringInfo(); 3718 3719 // We care about the legality of the operation after it has been type 3720 // legalized. 3721 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal) 3722 VT = TLI.getTypeToTransformTo(Ctx, VT); 3723 3724 // If the vselect is legal, assume we want to leave this as a vector setcc + 3725 // vselect. Otherwise, if this is going to be scalarized, we want to see if 3726 // min/max is legal on the scalar type. 3727 bool UseScalarMinMax = VT.isVector() && 3728 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 3729 3730 // ValueTracking's select pattern matching does not account for -0.0, 3731 // so we can't lower to FMINIMUM/FMAXIMUM because those nodes specify that 3732 // -0.0 is less than +0.0. 3733 Value *LHS, *RHS; 3734 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 3735 ISD::NodeType Opc = ISD::DELETED_NODE; 3736 switch (SPR.Flavor) { 3737 case SPF_UMAX: Opc = ISD::UMAX; break; 3738 case SPF_UMIN: Opc = ISD::UMIN; break; 3739 case SPF_SMAX: Opc = ISD::SMAX; break; 3740 case SPF_SMIN: Opc = ISD::SMIN; break; 3741 case SPF_FMINNUM: 3742 switch (SPR.NaNBehavior) { 3743 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3744 case SPNB_RETURNS_NAN: break; 3745 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 3746 case SPNB_RETURNS_ANY: 3747 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) || 3748 (UseScalarMinMax && 3749 TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()))) 3750 Opc = ISD::FMINNUM; 3751 break; 3752 } 3753 break; 3754 case SPF_FMAXNUM: 3755 switch (SPR.NaNBehavior) { 3756 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3757 case SPNB_RETURNS_NAN: break; 3758 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 3759 case SPNB_RETURNS_ANY: 3760 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) || 3761 (UseScalarMinMax && 3762 TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()))) 3763 Opc = ISD::FMAXNUM; 3764 break; 3765 } 3766 break; 3767 case SPF_NABS: 3768 Negate = true; 3769 [[fallthrough]]; 3770 case SPF_ABS: 3771 IsUnaryAbs = true; 3772 Opc = ISD::ABS; 3773 break; 3774 default: break; 3775 } 3776 3777 if (!IsUnaryAbs && Opc != ISD::DELETED_NODE && 3778 (TLI.isOperationLegalOrCustomOrPromote(Opc, VT) || 3779 (UseScalarMinMax && 3780 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 3781 // If the underlying comparison instruction is used by any other 3782 // instruction, the consumed instructions won't be destroyed, so it is 3783 // not profitable to convert to a min/max. 3784 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 3785 OpCode = Opc; 3786 LHSVal = getValue(LHS); 3787 RHSVal = getValue(RHS); 3788 BaseOps.clear(); 3789 } 3790 3791 if (IsUnaryAbs) { 3792 OpCode = Opc; 3793 LHSVal = getValue(LHS); 3794 BaseOps.clear(); 3795 } 3796 } 3797 3798 if (IsUnaryAbs) { 3799 for (unsigned i = 0; i != NumValues; ++i) { 3800 SDLoc dl = getCurSDLoc(); 3801 EVT VT = LHSVal.getNode()->getValueType(LHSVal.getResNo() + i); 3802 Values[i] = 3803 DAG.getNode(OpCode, dl, VT, LHSVal.getValue(LHSVal.getResNo() + i)); 3804 if (Negate) 3805 Values[i] = DAG.getNegative(Values[i], dl, VT); 3806 } 3807 } else { 3808 for (unsigned i = 0; i != NumValues; ++i) { 3809 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 3810 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3811 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 3812 Values[i] = DAG.getNode( 3813 OpCode, getCurSDLoc(), 3814 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops, Flags); 3815 } 3816 } 3817 3818 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3819 DAG.getVTList(ValueVTs), Values)); 3820 } 3821 3822 void SelectionDAGBuilder::visitTrunc(const User &I) { 3823 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 3824 SDValue N = getValue(I.getOperand(0)); 3825 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3826 I.getType()); 3827 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 3828 } 3829 3830 void SelectionDAGBuilder::visitZExt(const User &I) { 3831 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3832 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 3833 SDValue N = getValue(I.getOperand(0)); 3834 auto &TLI = DAG.getTargetLoweringInfo(); 3835 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3836 3837 SDNodeFlags Flags; 3838 if (auto *PNI = dyn_cast<PossiblyNonNegInst>(&I)) 3839 Flags.setNonNeg(PNI->hasNonNeg()); 3840 3841 // Eagerly use nonneg information to canonicalize towards sign_extend if 3842 // that is the target's preference. 3843 // TODO: Let the target do this later. 3844 if (Flags.hasNonNeg() && 3845 TLI.isSExtCheaperThanZExt(N.getValueType(), DestVT)) { 3846 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3847 return; 3848 } 3849 3850 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N, Flags)); 3851 } 3852 3853 void SelectionDAGBuilder::visitSExt(const User &I) { 3854 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3855 // SExt also can't be a cast to bool for same reason. So, nothing much to do 3856 SDValue N = getValue(I.getOperand(0)); 3857 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3858 I.getType()); 3859 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3860 } 3861 3862 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 3863 // FPTrunc is never a no-op cast, no need to check 3864 SDValue N = getValue(I.getOperand(0)); 3865 SDLoc dl = getCurSDLoc(); 3866 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3867 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3868 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 3869 DAG.getTargetConstant( 3870 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 3871 } 3872 3873 void SelectionDAGBuilder::visitFPExt(const User &I) { 3874 // FPExt is never a no-op cast, no need to check 3875 SDValue N = getValue(I.getOperand(0)); 3876 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3877 I.getType()); 3878 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 3879 } 3880 3881 void SelectionDAGBuilder::visitFPToUI(const User &I) { 3882 // FPToUI is never a no-op cast, no need to check 3883 SDValue N = getValue(I.getOperand(0)); 3884 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3885 I.getType()); 3886 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 3887 } 3888 3889 void SelectionDAGBuilder::visitFPToSI(const User &I) { 3890 // FPToSI is never a no-op cast, no need to check 3891 SDValue N = getValue(I.getOperand(0)); 3892 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3893 I.getType()); 3894 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 3895 } 3896 3897 void SelectionDAGBuilder::visitUIToFP(const User &I) { 3898 // UIToFP is never a no-op cast, no need to check 3899 SDValue N = getValue(I.getOperand(0)); 3900 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3901 I.getType()); 3902 SDNodeFlags Flags; 3903 if (auto *PNI = dyn_cast<PossiblyNonNegInst>(&I)) 3904 Flags.setNonNeg(PNI->hasNonNeg()); 3905 3906 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N, Flags)); 3907 } 3908 3909 void SelectionDAGBuilder::visitSIToFP(const User &I) { 3910 // SIToFP is never a no-op cast, no need to check 3911 SDValue N = getValue(I.getOperand(0)); 3912 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3913 I.getType()); 3914 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3915 } 3916 3917 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3918 // What to do depends on the size of the integer and the size of the pointer. 3919 // We can either truncate, zero extend, or no-op, accordingly. 3920 SDValue N = getValue(I.getOperand(0)); 3921 auto &TLI = DAG.getTargetLoweringInfo(); 3922 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3923 I.getType()); 3924 EVT PtrMemVT = 3925 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3926 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3927 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT); 3928 setValue(&I, N); 3929 } 3930 3931 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3932 // What to do depends on the size of the integer and the size of the pointer. 3933 // We can either truncate, zero extend, or no-op, accordingly. 3934 SDValue N = getValue(I.getOperand(0)); 3935 auto &TLI = DAG.getTargetLoweringInfo(); 3936 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3937 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 3938 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3939 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT); 3940 setValue(&I, N); 3941 } 3942 3943 void SelectionDAGBuilder::visitBitCast(const User &I) { 3944 SDValue N = getValue(I.getOperand(0)); 3945 SDLoc dl = getCurSDLoc(); 3946 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3947 I.getType()); 3948 3949 // BitCast assures us that source and destination are the same size so this is 3950 // either a BITCAST or a no-op. 3951 if (DestVT != N.getValueType()) 3952 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 3953 DestVT, N)); // convert types. 3954 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3955 // might fold any kind of constant expression to an integer constant and that 3956 // is not what we are looking for. Only recognize a bitcast of a genuine 3957 // constant integer as an opaque constant. 3958 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3959 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 3960 /*isOpaque*/true)); 3961 else 3962 setValue(&I, N); // noop cast. 3963 } 3964 3965 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3966 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3967 const Value *SV = I.getOperand(0); 3968 SDValue N = getValue(SV); 3969 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3970 3971 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3972 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3973 3974 if (!TM.isNoopAddrSpaceCast(SrcAS, DestAS)) 3975 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3976 3977 setValue(&I, N); 3978 } 3979 3980 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3981 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3982 SDValue InVec = getValue(I.getOperand(0)); 3983 SDValue InVal = getValue(I.getOperand(1)); 3984 SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 3985 TLI.getVectorIdxTy(DAG.getDataLayout())); 3986 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3987 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3988 InVec, InVal, InIdx)); 3989 } 3990 3991 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3992 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3993 SDValue InVec = getValue(I.getOperand(0)); 3994 SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 3995 TLI.getVectorIdxTy(DAG.getDataLayout())); 3996 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3997 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3998 InVec, InIdx)); 3999 } 4000 4001 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 4002 SDValue Src1 = getValue(I.getOperand(0)); 4003 SDValue Src2 = getValue(I.getOperand(1)); 4004 ArrayRef<int> Mask; 4005 if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I)) 4006 Mask = SVI->getShuffleMask(); 4007 else 4008 Mask = cast<ConstantExpr>(I).getShuffleMask(); 4009 SDLoc DL = getCurSDLoc(); 4010 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4011 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4012 EVT SrcVT = Src1.getValueType(); 4013 4014 if (all_of(Mask, [](int Elem) { return Elem == 0; }) && 4015 VT.isScalableVector()) { 4016 // Canonical splat form of first element of first input vector. 4017 SDValue FirstElt = 4018 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1, 4019 DAG.getVectorIdxConstant(0, DL)); 4020 setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt)); 4021 return; 4022 } 4023 4024 // For now, we only handle splats for scalable vectors. 4025 // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation 4026 // for targets that support a SPLAT_VECTOR for non-scalable vector types. 4027 assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle"); 4028 4029 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 4030 unsigned MaskNumElts = Mask.size(); 4031 4032 if (SrcNumElts == MaskNumElts) { 4033 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 4034 return; 4035 } 4036 4037 // Normalize the shuffle vector since mask and vector length don't match. 4038 if (SrcNumElts < MaskNumElts) { 4039 // Mask is longer than the source vectors. We can use concatenate vector to 4040 // make the mask and vectors lengths match. 4041 4042 if (MaskNumElts % SrcNumElts == 0) { 4043 // Mask length is a multiple of the source vector length. 4044 // Check if the shuffle is some kind of concatenation of the input 4045 // vectors. 4046 unsigned NumConcat = MaskNumElts / SrcNumElts; 4047 bool IsConcat = true; 4048 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 4049 for (unsigned i = 0; i != MaskNumElts; ++i) { 4050 int Idx = Mask[i]; 4051 if (Idx < 0) 4052 continue; 4053 // Ensure the indices in each SrcVT sized piece are sequential and that 4054 // the same source is used for the whole piece. 4055 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 4056 (ConcatSrcs[i / SrcNumElts] >= 0 && 4057 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 4058 IsConcat = false; 4059 break; 4060 } 4061 // Remember which source this index came from. 4062 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 4063 } 4064 4065 // The shuffle is concatenating multiple vectors together. Just emit 4066 // a CONCAT_VECTORS operation. 4067 if (IsConcat) { 4068 SmallVector<SDValue, 8> ConcatOps; 4069 for (auto Src : ConcatSrcs) { 4070 if (Src < 0) 4071 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 4072 else if (Src == 0) 4073 ConcatOps.push_back(Src1); 4074 else 4075 ConcatOps.push_back(Src2); 4076 } 4077 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 4078 return; 4079 } 4080 } 4081 4082 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 4083 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 4084 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 4085 PaddedMaskNumElts); 4086 4087 // Pad both vectors with undefs to make them the same length as the mask. 4088 SDValue UndefVal = DAG.getUNDEF(SrcVT); 4089 4090 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 4091 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 4092 MOps1[0] = Src1; 4093 MOps2[0] = Src2; 4094 4095 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 4096 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 4097 4098 // Readjust mask for new input vector length. 4099 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 4100 for (unsigned i = 0; i != MaskNumElts; ++i) { 4101 int Idx = Mask[i]; 4102 if (Idx >= (int)SrcNumElts) 4103 Idx -= SrcNumElts - PaddedMaskNumElts; 4104 MappedOps[i] = Idx; 4105 } 4106 4107 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 4108 4109 // If the concatenated vector was padded, extract a subvector with the 4110 // correct number of elements. 4111 if (MaskNumElts != PaddedMaskNumElts) 4112 Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 4113 DAG.getVectorIdxConstant(0, DL)); 4114 4115 setValue(&I, Result); 4116 return; 4117 } 4118 4119 if (SrcNumElts > MaskNumElts) { 4120 // Analyze the access pattern of the vector to see if we can extract 4121 // two subvectors and do the shuffle. 4122 int StartIdx[2] = { -1, -1 }; // StartIdx to extract from 4123 bool CanExtract = true; 4124 for (int Idx : Mask) { 4125 unsigned Input = 0; 4126 if (Idx < 0) 4127 continue; 4128 4129 if (Idx >= (int)SrcNumElts) { 4130 Input = 1; 4131 Idx -= SrcNumElts; 4132 } 4133 4134 // If all the indices come from the same MaskNumElts sized portion of 4135 // the sources we can use extract. Also make sure the extract wouldn't 4136 // extract past the end of the source. 4137 int NewStartIdx = alignDown(Idx, MaskNumElts); 4138 if (NewStartIdx + MaskNumElts > SrcNumElts || 4139 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx)) 4140 CanExtract = false; 4141 // Make sure we always update StartIdx as we use it to track if all 4142 // elements are undef. 4143 StartIdx[Input] = NewStartIdx; 4144 } 4145 4146 if (StartIdx[0] < 0 && StartIdx[1] < 0) { 4147 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 4148 return; 4149 } 4150 if (CanExtract) { 4151 // Extract appropriate subvector and generate a vector shuffle 4152 for (unsigned Input = 0; Input < 2; ++Input) { 4153 SDValue &Src = Input == 0 ? Src1 : Src2; 4154 if (StartIdx[Input] < 0) 4155 Src = DAG.getUNDEF(VT); 4156 else { 4157 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 4158 DAG.getVectorIdxConstant(StartIdx[Input], DL)); 4159 } 4160 } 4161 4162 // Calculate new mask. 4163 SmallVector<int, 8> MappedOps(Mask); 4164 for (int &Idx : MappedOps) { 4165 if (Idx >= (int)SrcNumElts) 4166 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 4167 else if (Idx >= 0) 4168 Idx -= StartIdx[0]; 4169 } 4170 4171 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 4172 return; 4173 } 4174 } 4175 4176 // We can't use either concat vectors or extract subvectors so fall back to 4177 // replacing the shuffle with extract and build vector. 4178 // to insert and build vector. 4179 EVT EltVT = VT.getVectorElementType(); 4180 SmallVector<SDValue,8> Ops; 4181 for (int Idx : Mask) { 4182 SDValue Res; 4183 4184 if (Idx < 0) { 4185 Res = DAG.getUNDEF(EltVT); 4186 } else { 4187 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 4188 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 4189 4190 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src, 4191 DAG.getVectorIdxConstant(Idx, DL)); 4192 } 4193 4194 Ops.push_back(Res); 4195 } 4196 4197 setValue(&I, DAG.getBuildVector(VT, DL, Ops)); 4198 } 4199 4200 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 4201 ArrayRef<unsigned> Indices = I.getIndices(); 4202 const Value *Op0 = I.getOperand(0); 4203 const Value *Op1 = I.getOperand(1); 4204 Type *AggTy = I.getType(); 4205 Type *ValTy = Op1->getType(); 4206 bool IntoUndef = isa<UndefValue>(Op0); 4207 bool FromUndef = isa<UndefValue>(Op1); 4208 4209 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 4210 4211 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4212 SmallVector<EVT, 4> AggValueVTs; 4213 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 4214 SmallVector<EVT, 4> ValValueVTs; 4215 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 4216 4217 unsigned NumAggValues = AggValueVTs.size(); 4218 unsigned NumValValues = ValValueVTs.size(); 4219 SmallVector<SDValue, 4> Values(NumAggValues); 4220 4221 // Ignore an insertvalue that produces an empty object 4222 if (!NumAggValues) { 4223 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 4224 return; 4225 } 4226 4227 SDValue Agg = getValue(Op0); 4228 unsigned i = 0; 4229 // Copy the beginning value(s) from the original aggregate. 4230 for (; i != LinearIndex; ++i) 4231 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 4232 SDValue(Agg.getNode(), Agg.getResNo() + i); 4233 // Copy values from the inserted value(s). 4234 if (NumValValues) { 4235 SDValue Val = getValue(Op1); 4236 for (; i != LinearIndex + NumValValues; ++i) 4237 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 4238 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 4239 } 4240 // Copy remaining value(s) from the original aggregate. 4241 for (; i != NumAggValues; ++i) 4242 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 4243 SDValue(Agg.getNode(), Agg.getResNo() + i); 4244 4245 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 4246 DAG.getVTList(AggValueVTs), Values)); 4247 } 4248 4249 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 4250 ArrayRef<unsigned> Indices = I.getIndices(); 4251 const Value *Op0 = I.getOperand(0); 4252 Type *AggTy = Op0->getType(); 4253 Type *ValTy = I.getType(); 4254 bool OutOfUndef = isa<UndefValue>(Op0); 4255 4256 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 4257 4258 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4259 SmallVector<EVT, 4> ValValueVTs; 4260 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 4261 4262 unsigned NumValValues = ValValueVTs.size(); 4263 4264 // Ignore a extractvalue that produces an empty object 4265 if (!NumValValues) { 4266 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 4267 return; 4268 } 4269 4270 SmallVector<SDValue, 4> Values(NumValValues); 4271 4272 SDValue Agg = getValue(Op0); 4273 // Copy out the selected value(s). 4274 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 4275 Values[i - LinearIndex] = 4276 OutOfUndef ? 4277 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 4278 SDValue(Agg.getNode(), Agg.getResNo() + i); 4279 4280 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 4281 DAG.getVTList(ValValueVTs), Values)); 4282 } 4283 4284 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 4285 Value *Op0 = I.getOperand(0); 4286 // Note that the pointer operand may be a vector of pointers. Take the scalar 4287 // element which holds a pointer. 4288 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 4289 SDValue N = getValue(Op0); 4290 SDLoc dl = getCurSDLoc(); 4291 auto &TLI = DAG.getTargetLoweringInfo(); 4292 4293 // Normalize Vector GEP - all scalar operands should be converted to the 4294 // splat vector. 4295 bool IsVectorGEP = I.getType()->isVectorTy(); 4296 ElementCount VectorElementCount = 4297 IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount() 4298 : ElementCount::getFixed(0); 4299 4300 if (IsVectorGEP && !N.getValueType().isVector()) { 4301 LLVMContext &Context = *DAG.getContext(); 4302 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount); 4303 N = DAG.getSplat(VT, dl, N); 4304 } 4305 4306 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 4307 GTI != E; ++GTI) { 4308 const Value *Idx = GTI.getOperand(); 4309 if (StructType *StTy = GTI.getStructTypeOrNull()) { 4310 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 4311 if (Field) { 4312 // N = N + Offset 4313 uint64_t Offset = 4314 DAG.getDataLayout().getStructLayout(StTy)->getElementOffset(Field); 4315 4316 // In an inbounds GEP with an offset that is nonnegative even when 4317 // interpreted as signed, assume there is no unsigned overflow. 4318 SDNodeFlags Flags; 4319 if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds()) 4320 Flags.setNoUnsignedWrap(true); 4321 4322 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 4323 DAG.getConstant(Offset, dl, N.getValueType()), Flags); 4324 } 4325 } else { 4326 // IdxSize is the width of the arithmetic according to IR semantics. 4327 // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth 4328 // (and fix up the result later). 4329 unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS); 4330 MVT IdxTy = MVT::getIntegerVT(IdxSize); 4331 TypeSize ElementSize = 4332 GTI.getSequentialElementStride(DAG.getDataLayout()); 4333 // We intentionally mask away the high bits here; ElementSize may not 4334 // fit in IdxTy. 4335 APInt ElementMul(IdxSize, ElementSize.getKnownMinValue()); 4336 bool ElementScalable = ElementSize.isScalable(); 4337 4338 // If this is a scalar constant or a splat vector of constants, 4339 // handle it quickly. 4340 const auto *C = dyn_cast<Constant>(Idx); 4341 if (C && isa<VectorType>(C->getType())) 4342 C = C->getSplatValue(); 4343 4344 const auto *CI = dyn_cast_or_null<ConstantInt>(C); 4345 if (CI && CI->isZero()) 4346 continue; 4347 if (CI && !ElementScalable) { 4348 APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize); 4349 LLVMContext &Context = *DAG.getContext(); 4350 SDValue OffsVal; 4351 if (IsVectorGEP) 4352 OffsVal = DAG.getConstant( 4353 Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount)); 4354 else 4355 OffsVal = DAG.getConstant(Offs, dl, IdxTy); 4356 4357 // In an inbounds GEP with an offset that is nonnegative even when 4358 // interpreted as signed, assume there is no unsigned overflow. 4359 SDNodeFlags Flags; 4360 if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds()) 4361 Flags.setNoUnsignedWrap(true); 4362 4363 OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType()); 4364 4365 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags); 4366 continue; 4367 } 4368 4369 // N = N + Idx * ElementMul; 4370 SDValue IdxN = getValue(Idx); 4371 4372 if (!IdxN.getValueType().isVector() && IsVectorGEP) { 4373 EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), 4374 VectorElementCount); 4375 IdxN = DAG.getSplat(VT, dl, IdxN); 4376 } 4377 4378 // If the index is smaller or larger than intptr_t, truncate or extend 4379 // it. 4380 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 4381 4382 if (ElementScalable) { 4383 EVT VScaleTy = N.getValueType().getScalarType(); 4384 SDValue VScale = DAG.getNode( 4385 ISD::VSCALE, dl, VScaleTy, 4386 DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy)); 4387 if (IsVectorGEP) 4388 VScale = DAG.getSplatVector(N.getValueType(), dl, VScale); 4389 IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale); 4390 } else { 4391 // If this is a multiply by a power of two, turn it into a shl 4392 // immediately. This is a very common case. 4393 if (ElementMul != 1) { 4394 if (ElementMul.isPowerOf2()) { 4395 unsigned Amt = ElementMul.logBase2(); 4396 IdxN = DAG.getNode(ISD::SHL, dl, 4397 N.getValueType(), IdxN, 4398 DAG.getConstant(Amt, dl, IdxN.getValueType())); 4399 } else { 4400 SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl, 4401 IdxN.getValueType()); 4402 IdxN = DAG.getNode(ISD::MUL, dl, 4403 N.getValueType(), IdxN, Scale); 4404 } 4405 } 4406 } 4407 4408 N = DAG.getNode(ISD::ADD, dl, 4409 N.getValueType(), N, IdxN); 4410 } 4411 } 4412 4413 MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS); 4414 MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS); 4415 if (IsVectorGEP) { 4416 PtrTy = MVT::getVectorVT(PtrTy, VectorElementCount); 4417 PtrMemTy = MVT::getVectorVT(PtrMemTy, VectorElementCount); 4418 } 4419 4420 if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds()) 4421 N = DAG.getPtrExtendInReg(N, dl, PtrMemTy); 4422 4423 setValue(&I, N); 4424 } 4425 4426 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 4427 // If this is a fixed sized alloca in the entry block of the function, 4428 // allocate it statically on the stack. 4429 if (FuncInfo.StaticAllocaMap.count(&I)) 4430 return; // getValue will auto-populate this. 4431 4432 SDLoc dl = getCurSDLoc(); 4433 Type *Ty = I.getAllocatedType(); 4434 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4435 auto &DL = DAG.getDataLayout(); 4436 TypeSize TySize = DL.getTypeAllocSize(Ty); 4437 MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign()); 4438 4439 SDValue AllocSize = getValue(I.getArraySize()); 4440 4441 EVT IntPtr = TLI.getPointerTy(DL, I.getAddressSpace()); 4442 if (AllocSize.getValueType() != IntPtr) 4443 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 4444 4445 if (TySize.isScalable()) 4446 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize, 4447 DAG.getVScale(dl, IntPtr, 4448 APInt(IntPtr.getScalarSizeInBits(), 4449 TySize.getKnownMinValue()))); 4450 else { 4451 SDValue TySizeValue = 4452 DAG.getConstant(TySize.getFixedValue(), dl, MVT::getIntegerVT(64)); 4453 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize, 4454 DAG.getZExtOrTrunc(TySizeValue, dl, IntPtr)); 4455 } 4456 4457 // Handle alignment. If the requested alignment is less than or equal to 4458 // the stack alignment, ignore it. If the size is greater than or equal to 4459 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 4460 Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign(); 4461 if (*Alignment <= StackAlign) 4462 Alignment = std::nullopt; 4463 4464 const uint64_t StackAlignMask = StackAlign.value() - 1U; 4465 // Round the size of the allocation up to the stack alignment size 4466 // by add SA-1 to the size. This doesn't overflow because we're computing 4467 // an address inside an alloca. 4468 SDNodeFlags Flags; 4469 Flags.setNoUnsignedWrap(true); 4470 AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize, 4471 DAG.getConstant(StackAlignMask, dl, IntPtr), Flags); 4472 4473 // Mask out the low bits for alignment purposes. 4474 AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize, 4475 DAG.getConstant(~StackAlignMask, dl, IntPtr)); 4476 4477 SDValue Ops[] = { 4478 getRoot(), AllocSize, 4479 DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)}; 4480 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 4481 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 4482 setValue(&I, DSA); 4483 DAG.setRoot(DSA.getValue(1)); 4484 4485 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 4486 } 4487 4488 static const MDNode *getRangeMetadata(const Instruction &I) { 4489 // If !noundef is not present, then !range violation results in a poison 4490 // value rather than immediate undefined behavior. In theory, transferring 4491 // these annotations to SDAG is fine, but in practice there are key SDAG 4492 // transforms that are known not to be poison-safe, such as folding logical 4493 // and/or to bitwise and/or. For now, only transfer !range if !noundef is 4494 // also present. 4495 if (!I.hasMetadata(LLVMContext::MD_noundef)) 4496 return nullptr; 4497 return I.getMetadata(LLVMContext::MD_range); 4498 } 4499 4500 static std::optional<ConstantRange> getRange(const Instruction &I) { 4501 if (const auto *CB = dyn_cast<CallBase>(&I)) { 4502 // see comment in getRangeMetadata about this check 4503 if (CB->hasRetAttr(Attribute::NoUndef)) 4504 return CB->getRange(); 4505 } 4506 if (const MDNode *Range = getRangeMetadata(I)) 4507 return getConstantRangeFromMetadata(*Range); 4508 return std::nullopt; 4509 } 4510 4511 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 4512 if (I.isAtomic()) 4513 return visitAtomicLoad(I); 4514 4515 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4516 const Value *SV = I.getOperand(0); 4517 if (TLI.supportSwiftError()) { 4518 // Swifterror values can come from either a function parameter with 4519 // swifterror attribute or an alloca with swifterror attribute. 4520 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 4521 if (Arg->hasSwiftErrorAttr()) 4522 return visitLoadFromSwiftError(I); 4523 } 4524 4525 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 4526 if (Alloca->isSwiftError()) 4527 return visitLoadFromSwiftError(I); 4528 } 4529 } 4530 4531 SDValue Ptr = getValue(SV); 4532 4533 Type *Ty = I.getType(); 4534 SmallVector<EVT, 4> ValueVTs, MemVTs; 4535 SmallVector<TypeSize, 4> Offsets; 4536 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets); 4537 unsigned NumValues = ValueVTs.size(); 4538 if (NumValues == 0) 4539 return; 4540 4541 Align Alignment = I.getAlign(); 4542 AAMDNodes AAInfo = I.getAAMetadata(); 4543 const MDNode *Ranges = getRangeMetadata(I); 4544 bool isVolatile = I.isVolatile(); 4545 MachineMemOperand::Flags MMOFlags = 4546 TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo); 4547 4548 SDValue Root; 4549 bool ConstantMemory = false; 4550 if (isVolatile) 4551 // Serialize volatile loads with other side effects. 4552 Root = getRoot(); 4553 else if (NumValues > MaxParallelChains) 4554 Root = getMemoryRoot(); 4555 else if (AA && 4556 AA->pointsToConstantMemory(MemoryLocation( 4557 SV, 4558 LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4559 AAInfo))) { 4560 // Do not serialize (non-volatile) loads of constant memory with anything. 4561 Root = DAG.getEntryNode(); 4562 ConstantMemory = true; 4563 MMOFlags |= MachineMemOperand::MOInvariant; 4564 } else { 4565 // Do not serialize non-volatile loads against each other. 4566 Root = DAG.getRoot(); 4567 } 4568 4569 SDLoc dl = getCurSDLoc(); 4570 4571 if (isVolatile) 4572 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 4573 4574 SmallVector<SDValue, 4> Values(NumValues); 4575 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4576 4577 unsigned ChainI = 0; 4578 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4579 // Serializing loads here may result in excessive register pressure, and 4580 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 4581 // could recover a bit by hoisting nodes upward in the chain by recognizing 4582 // they are side-effect free or do not alias. The optimizer should really 4583 // avoid this case by converting large object/array copies to llvm.memcpy 4584 // (MaxParallelChains should always remain as failsafe). 4585 if (ChainI == MaxParallelChains) { 4586 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 4587 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4588 ArrayRef(Chains.data(), ChainI)); 4589 Root = Chain; 4590 ChainI = 0; 4591 } 4592 4593 // TODO: MachinePointerInfo only supports a fixed length offset. 4594 MachinePointerInfo PtrInfo = 4595 !Offsets[i].isScalable() || Offsets[i].isZero() 4596 ? MachinePointerInfo(SV, Offsets[i].getKnownMinValue()) 4597 : MachinePointerInfo(); 4598 4599 SDValue A = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]); 4600 SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, PtrInfo, Alignment, 4601 MMOFlags, AAInfo, Ranges); 4602 Chains[ChainI] = L.getValue(1); 4603 4604 if (MemVTs[i] != ValueVTs[i]) 4605 L = DAG.getPtrExtOrTrunc(L, dl, ValueVTs[i]); 4606 4607 Values[i] = L; 4608 } 4609 4610 if (!ConstantMemory) { 4611 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4612 ArrayRef(Chains.data(), ChainI)); 4613 if (isVolatile) 4614 DAG.setRoot(Chain); 4615 else 4616 PendingLoads.push_back(Chain); 4617 } 4618 4619 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 4620 DAG.getVTList(ValueVTs), Values)); 4621 } 4622 4623 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 4624 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4625 "call visitStoreToSwiftError when backend supports swifterror"); 4626 4627 SmallVector<EVT, 4> ValueVTs; 4628 SmallVector<uint64_t, 4> Offsets; 4629 const Value *SrcV = I.getOperand(0); 4630 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4631 SrcV->getType(), ValueVTs, &Offsets, 0); 4632 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4633 "expect a single EVT for swifterror"); 4634 4635 SDValue Src = getValue(SrcV); 4636 // Create a virtual register, then update the virtual register. 4637 Register VReg = 4638 SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand()); 4639 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 4640 // Chain can be getRoot or getControlRoot. 4641 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 4642 SDValue(Src.getNode(), Src.getResNo())); 4643 DAG.setRoot(CopyNode); 4644 } 4645 4646 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 4647 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4648 "call visitLoadFromSwiftError when backend supports swifterror"); 4649 4650 assert(!I.isVolatile() && 4651 !I.hasMetadata(LLVMContext::MD_nontemporal) && 4652 !I.hasMetadata(LLVMContext::MD_invariant_load) && 4653 "Support volatile, non temporal, invariant for load_from_swift_error"); 4654 4655 const Value *SV = I.getOperand(0); 4656 Type *Ty = I.getType(); 4657 assert( 4658 (!AA || 4659 !AA->pointsToConstantMemory(MemoryLocation( 4660 SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4661 I.getAAMetadata()))) && 4662 "load_from_swift_error should not be constant memory"); 4663 4664 SmallVector<EVT, 4> ValueVTs; 4665 SmallVector<uint64_t, 4> Offsets; 4666 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 4667 ValueVTs, &Offsets, 0); 4668 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4669 "expect a single EVT for swifterror"); 4670 4671 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 4672 SDValue L = DAG.getCopyFromReg( 4673 getRoot(), getCurSDLoc(), 4674 SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]); 4675 4676 setValue(&I, L); 4677 } 4678 4679 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 4680 if (I.isAtomic()) 4681 return visitAtomicStore(I); 4682 4683 const Value *SrcV = I.getOperand(0); 4684 const Value *PtrV = I.getOperand(1); 4685 4686 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4687 if (TLI.supportSwiftError()) { 4688 // Swifterror values can come from either a function parameter with 4689 // swifterror attribute or an alloca with swifterror attribute. 4690 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 4691 if (Arg->hasSwiftErrorAttr()) 4692 return visitStoreToSwiftError(I); 4693 } 4694 4695 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 4696 if (Alloca->isSwiftError()) 4697 return visitStoreToSwiftError(I); 4698 } 4699 } 4700 4701 SmallVector<EVT, 4> ValueVTs, MemVTs; 4702 SmallVector<TypeSize, 4> Offsets; 4703 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4704 SrcV->getType(), ValueVTs, &MemVTs, &Offsets); 4705 unsigned NumValues = ValueVTs.size(); 4706 if (NumValues == 0) 4707 return; 4708 4709 // Get the lowered operands. Note that we do this after 4710 // checking if NumResults is zero, because with zero results 4711 // the operands won't have values in the map. 4712 SDValue Src = getValue(SrcV); 4713 SDValue Ptr = getValue(PtrV); 4714 4715 SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot(); 4716 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4717 SDLoc dl = getCurSDLoc(); 4718 Align Alignment = I.getAlign(); 4719 AAMDNodes AAInfo = I.getAAMetadata(); 4720 4721 auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4722 4723 unsigned ChainI = 0; 4724 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4725 // See visitLoad comments. 4726 if (ChainI == MaxParallelChains) { 4727 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4728 ArrayRef(Chains.data(), ChainI)); 4729 Root = Chain; 4730 ChainI = 0; 4731 } 4732 4733 // TODO: MachinePointerInfo only supports a fixed length offset. 4734 MachinePointerInfo PtrInfo = 4735 !Offsets[i].isScalable() || Offsets[i].isZero() 4736 ? MachinePointerInfo(PtrV, Offsets[i].getKnownMinValue()) 4737 : MachinePointerInfo(); 4738 4739 SDValue Add = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]); 4740 SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i); 4741 if (MemVTs[i] != ValueVTs[i]) 4742 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]); 4743 SDValue St = 4744 DAG.getStore(Root, dl, Val, Add, PtrInfo, Alignment, MMOFlags, AAInfo); 4745 Chains[ChainI] = St; 4746 } 4747 4748 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4749 ArrayRef(Chains.data(), ChainI)); 4750 setValue(&I, StoreNode); 4751 DAG.setRoot(StoreNode); 4752 } 4753 4754 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 4755 bool IsCompressing) { 4756 SDLoc sdl = getCurSDLoc(); 4757 4758 auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4759 Align &Alignment) { 4760 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 4761 Src0 = I.getArgOperand(0); 4762 Ptr = I.getArgOperand(1); 4763 Alignment = cast<ConstantInt>(I.getArgOperand(2))->getAlignValue(); 4764 Mask = I.getArgOperand(3); 4765 }; 4766 auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4767 Align &Alignment) { 4768 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 4769 Src0 = I.getArgOperand(0); 4770 Ptr = I.getArgOperand(1); 4771 Mask = I.getArgOperand(2); 4772 Alignment = I.getParamAlign(1).valueOrOne(); 4773 }; 4774 4775 Value *PtrOperand, *MaskOperand, *Src0Operand; 4776 Align Alignment; 4777 if (IsCompressing) 4778 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4779 else 4780 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4781 4782 SDValue Ptr = getValue(PtrOperand); 4783 SDValue Src0 = getValue(Src0Operand); 4784 SDValue Mask = getValue(MaskOperand); 4785 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4786 4787 EVT VT = Src0.getValueType(); 4788 4789 auto MMOFlags = MachineMemOperand::MOStore; 4790 if (I.hasMetadata(LLVMContext::MD_nontemporal)) 4791 MMOFlags |= MachineMemOperand::MONonTemporal; 4792 4793 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4794 MachinePointerInfo(PtrOperand), MMOFlags, 4795 LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata()); 4796 4797 const auto &TLI = DAG.getTargetLoweringInfo(); 4798 const auto &TTI = 4799 TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction()); 4800 SDValue StoreNode = 4801 !IsCompressing && 4802 TTI.hasConditionalLoadStoreForType(I.getArgOperand(0)->getType()) 4803 ? TLI.visitMaskedStore(DAG, sdl, getMemoryRoot(), MMO, Ptr, Src0, 4804 Mask) 4805 : DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, 4806 VT, MMO, ISD::UNINDEXED, /*Truncating=*/false, 4807 IsCompressing); 4808 DAG.setRoot(StoreNode); 4809 setValue(&I, StoreNode); 4810 } 4811 4812 // Get a uniform base for the Gather/Scatter intrinsic. 4813 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 4814 // We try to represent it as a base pointer + vector of indices. 4815 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 4816 // The first operand of the GEP may be a single pointer or a vector of pointers 4817 // Example: 4818 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 4819 // or 4820 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 4821 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 4822 // 4823 // When the first GEP operand is a single pointer - it is the uniform base we 4824 // are looking for. If first operand of the GEP is a splat vector - we 4825 // extract the splat value and use it as a uniform base. 4826 // In all other cases the function returns 'false'. 4827 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index, 4828 ISD::MemIndexType &IndexType, SDValue &Scale, 4829 SelectionDAGBuilder *SDB, const BasicBlock *CurBB, 4830 uint64_t ElemSize) { 4831 SelectionDAG& DAG = SDB->DAG; 4832 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4833 const DataLayout &DL = DAG.getDataLayout(); 4834 4835 assert(Ptr->getType()->isVectorTy() && "Unexpected pointer type"); 4836 4837 // Handle splat constant pointer. 4838 if (auto *C = dyn_cast<Constant>(Ptr)) { 4839 C = C->getSplatValue(); 4840 if (!C) 4841 return false; 4842 4843 Base = SDB->getValue(C); 4844 4845 ElementCount NumElts = cast<VectorType>(Ptr->getType())->getElementCount(); 4846 EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts); 4847 Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT); 4848 IndexType = ISD::SIGNED_SCALED; 4849 Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4850 return true; 4851 } 4852 4853 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 4854 if (!GEP || GEP->getParent() != CurBB) 4855 return false; 4856 4857 if (GEP->getNumOperands() != 2) 4858 return false; 4859 4860 const Value *BasePtr = GEP->getPointerOperand(); 4861 const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1); 4862 4863 // Make sure the base is scalar and the index is a vector. 4864 if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy()) 4865 return false; 4866 4867 TypeSize ScaleVal = DL.getTypeAllocSize(GEP->getResultElementType()); 4868 if (ScaleVal.isScalable()) 4869 return false; 4870 4871 // Target may not support the required addressing mode. 4872 if (ScaleVal != 1 && 4873 !TLI.isLegalScaleForGatherScatter(ScaleVal.getFixedValue(), ElemSize)) 4874 return false; 4875 4876 Base = SDB->getValue(BasePtr); 4877 Index = SDB->getValue(IndexVal); 4878 IndexType = ISD::SIGNED_SCALED; 4879 4880 Scale = 4881 DAG.getTargetConstant(ScaleVal, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4882 return true; 4883 } 4884 4885 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 4886 SDLoc sdl = getCurSDLoc(); 4887 4888 // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask) 4889 const Value *Ptr = I.getArgOperand(1); 4890 SDValue Src0 = getValue(I.getArgOperand(0)); 4891 SDValue Mask = getValue(I.getArgOperand(3)); 4892 EVT VT = Src0.getValueType(); 4893 Align Alignment = cast<ConstantInt>(I.getArgOperand(2)) 4894 ->getMaybeAlignValue() 4895 .value_or(DAG.getEVTAlign(VT.getScalarType())); 4896 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4897 4898 SDValue Base; 4899 SDValue Index; 4900 ISD::MemIndexType IndexType; 4901 SDValue Scale; 4902 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 4903 I.getParent(), VT.getScalarStoreSize()); 4904 4905 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4906 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4907 MachinePointerInfo(AS), MachineMemOperand::MOStore, 4908 LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata()); 4909 if (!UniformBase) { 4910 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4911 Index = getValue(Ptr); 4912 IndexType = ISD::SIGNED_SCALED; 4913 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4914 } 4915 4916 EVT IdxVT = Index.getValueType(); 4917 EVT EltTy = IdxVT.getVectorElementType(); 4918 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 4919 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 4920 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 4921 } 4922 4923 SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale }; 4924 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 4925 Ops, MMO, IndexType, false); 4926 DAG.setRoot(Scatter); 4927 setValue(&I, Scatter); 4928 } 4929 4930 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 4931 SDLoc sdl = getCurSDLoc(); 4932 4933 auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4934 Align &Alignment) { 4935 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 4936 Ptr = I.getArgOperand(0); 4937 Alignment = cast<ConstantInt>(I.getArgOperand(1))->getAlignValue(); 4938 Mask = I.getArgOperand(2); 4939 Src0 = I.getArgOperand(3); 4940 }; 4941 auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4942 Align &Alignment) { 4943 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 4944 Ptr = I.getArgOperand(0); 4945 Alignment = I.getParamAlign(0).valueOrOne(); 4946 Mask = I.getArgOperand(1); 4947 Src0 = I.getArgOperand(2); 4948 }; 4949 4950 Value *PtrOperand, *MaskOperand, *Src0Operand; 4951 Align Alignment; 4952 if (IsExpanding) 4953 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4954 else 4955 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4956 4957 SDValue Ptr = getValue(PtrOperand); 4958 SDValue Src0 = getValue(Src0Operand); 4959 SDValue Mask = getValue(MaskOperand); 4960 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4961 4962 EVT VT = Src0.getValueType(); 4963 AAMDNodes AAInfo = I.getAAMetadata(); 4964 const MDNode *Ranges = getRangeMetadata(I); 4965 4966 // Do not serialize masked loads of constant memory with anything. 4967 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 4968 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 4969 4970 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 4971 4972 auto MMOFlags = MachineMemOperand::MOLoad; 4973 if (I.hasMetadata(LLVMContext::MD_nontemporal)) 4974 MMOFlags |= MachineMemOperand::MONonTemporal; 4975 4976 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4977 MachinePointerInfo(PtrOperand), MMOFlags, 4978 LocationSize::beforeOrAfterPointer(), Alignment, AAInfo, Ranges); 4979 4980 const auto &TLI = DAG.getTargetLoweringInfo(); 4981 const auto &TTI = 4982 TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction()); 4983 // The Load/Res may point to different values and both of them are output 4984 // variables. 4985 SDValue Load; 4986 SDValue Res; 4987 if (!IsExpanding && 4988 TTI.hasConditionalLoadStoreForType(Src0Operand->getType())) 4989 Res = TLI.visitMaskedLoad(DAG, sdl, InChain, MMO, Load, Ptr, Src0, Mask); 4990 else 4991 Res = Load = 4992 DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO, 4993 ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding); 4994 if (AddToChain) 4995 PendingLoads.push_back(Load.getValue(1)); 4996 setValue(&I, Res); 4997 } 4998 4999 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 5000 SDLoc sdl = getCurSDLoc(); 5001 5002 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 5003 const Value *Ptr = I.getArgOperand(0); 5004 SDValue Src0 = getValue(I.getArgOperand(3)); 5005 SDValue Mask = getValue(I.getArgOperand(2)); 5006 5007 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5008 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5009 Align Alignment = cast<ConstantInt>(I.getArgOperand(1)) 5010 ->getMaybeAlignValue() 5011 .value_or(DAG.getEVTAlign(VT.getScalarType())); 5012 5013 const MDNode *Ranges = getRangeMetadata(I); 5014 5015 SDValue Root = DAG.getRoot(); 5016 SDValue Base; 5017 SDValue Index; 5018 ISD::MemIndexType IndexType; 5019 SDValue Scale; 5020 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 5021 I.getParent(), VT.getScalarStoreSize()); 5022 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 5023 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 5024 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 5025 LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata(), 5026 Ranges); 5027 5028 if (!UniformBase) { 5029 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 5030 Index = getValue(Ptr); 5031 IndexType = ISD::SIGNED_SCALED; 5032 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 5033 } 5034 5035 EVT IdxVT = Index.getValueType(); 5036 EVT EltTy = IdxVT.getVectorElementType(); 5037 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 5038 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 5039 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 5040 } 5041 5042 SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale }; 5043 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 5044 Ops, MMO, IndexType, ISD::NON_EXTLOAD); 5045 5046 PendingLoads.push_back(Gather.getValue(1)); 5047 setValue(&I, Gather); 5048 } 5049 5050 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 5051 SDLoc dl = getCurSDLoc(); 5052 AtomicOrdering SuccessOrdering = I.getSuccessOrdering(); 5053 AtomicOrdering FailureOrdering = I.getFailureOrdering(); 5054 SyncScope::ID SSID = I.getSyncScopeID(); 5055 5056 SDValue InChain = getRoot(); 5057 5058 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 5059 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 5060 5061 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5062 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 5063 5064 MachineFunction &MF = DAG.getMachineFunction(); 5065 MachineMemOperand *MMO = MF.getMachineMemOperand( 5066 MachinePointerInfo(I.getPointerOperand()), Flags, 5067 LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT), 5068 AAMDNodes(), nullptr, SSID, SuccessOrdering, FailureOrdering); 5069 5070 SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, 5071 dl, MemVT, VTs, InChain, 5072 getValue(I.getPointerOperand()), 5073 getValue(I.getCompareOperand()), 5074 getValue(I.getNewValOperand()), MMO); 5075 5076 SDValue OutChain = L.getValue(2); 5077 5078 setValue(&I, L); 5079 DAG.setRoot(OutChain); 5080 } 5081 5082 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 5083 SDLoc dl = getCurSDLoc(); 5084 ISD::NodeType NT; 5085 switch (I.getOperation()) { 5086 default: llvm_unreachable("Unknown atomicrmw operation"); 5087 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 5088 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 5089 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 5090 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 5091 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 5092 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 5093 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 5094 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 5095 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 5096 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 5097 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 5098 case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break; 5099 case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break; 5100 case AtomicRMWInst::FMax: NT = ISD::ATOMIC_LOAD_FMAX; break; 5101 case AtomicRMWInst::FMin: NT = ISD::ATOMIC_LOAD_FMIN; break; 5102 case AtomicRMWInst::UIncWrap: 5103 NT = ISD::ATOMIC_LOAD_UINC_WRAP; 5104 break; 5105 case AtomicRMWInst::UDecWrap: 5106 NT = ISD::ATOMIC_LOAD_UDEC_WRAP; 5107 break; 5108 } 5109 AtomicOrdering Ordering = I.getOrdering(); 5110 SyncScope::ID SSID = I.getSyncScopeID(); 5111 5112 SDValue InChain = getRoot(); 5113 5114 auto MemVT = getValue(I.getValOperand()).getSimpleValueType(); 5115 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5116 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 5117 5118 MachineFunction &MF = DAG.getMachineFunction(); 5119 MachineMemOperand *MMO = MF.getMachineMemOperand( 5120 MachinePointerInfo(I.getPointerOperand()), Flags, 5121 LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT), 5122 AAMDNodes(), nullptr, SSID, Ordering); 5123 5124 SDValue L = 5125 DAG.getAtomic(NT, dl, MemVT, InChain, 5126 getValue(I.getPointerOperand()), getValue(I.getValOperand()), 5127 MMO); 5128 5129 SDValue OutChain = L.getValue(1); 5130 5131 setValue(&I, L); 5132 DAG.setRoot(OutChain); 5133 } 5134 5135 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 5136 SDLoc dl = getCurSDLoc(); 5137 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5138 SDValue Ops[3]; 5139 Ops[0] = getRoot(); 5140 Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl, 5141 TLI.getFenceOperandTy(DAG.getDataLayout())); 5142 Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl, 5143 TLI.getFenceOperandTy(DAG.getDataLayout())); 5144 SDValue N = DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops); 5145 setValue(&I, N); 5146 DAG.setRoot(N); 5147 } 5148 5149 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 5150 SDLoc dl = getCurSDLoc(); 5151 AtomicOrdering Order = I.getOrdering(); 5152 SyncScope::ID SSID = I.getSyncScopeID(); 5153 5154 SDValue InChain = getRoot(); 5155 5156 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5157 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5158 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 5159 5160 if (!TLI.supportsUnalignedAtomics() && 5161 I.getAlign().value() < MemVT.getSizeInBits() / 8) 5162 report_fatal_error("Cannot generate unaligned atomic load"); 5163 5164 auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo); 5165 5166 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 5167 MachinePointerInfo(I.getPointerOperand()), Flags, 5168 LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(), 5169 nullptr, SSID, Order); 5170 5171 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 5172 5173 SDValue Ptr = getValue(I.getPointerOperand()); 5174 SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain, 5175 Ptr, MMO); 5176 5177 SDValue OutChain = L.getValue(1); 5178 if (MemVT != VT) 5179 L = DAG.getPtrExtOrTrunc(L, dl, VT); 5180 5181 setValue(&I, L); 5182 DAG.setRoot(OutChain); 5183 } 5184 5185 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 5186 SDLoc dl = getCurSDLoc(); 5187 5188 AtomicOrdering Ordering = I.getOrdering(); 5189 SyncScope::ID SSID = I.getSyncScopeID(); 5190 5191 SDValue InChain = getRoot(); 5192 5193 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5194 EVT MemVT = 5195 TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 5196 5197 if (!TLI.supportsUnalignedAtomics() && 5198 I.getAlign().value() < MemVT.getSizeInBits() / 8) 5199 report_fatal_error("Cannot generate unaligned atomic store"); 5200 5201 auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 5202 5203 MachineFunction &MF = DAG.getMachineFunction(); 5204 MachineMemOperand *MMO = MF.getMachineMemOperand( 5205 MachinePointerInfo(I.getPointerOperand()), Flags, 5206 LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(), 5207 nullptr, SSID, Ordering); 5208 5209 SDValue Val = getValue(I.getValueOperand()); 5210 if (Val.getValueType() != MemVT) 5211 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT); 5212 SDValue Ptr = getValue(I.getPointerOperand()); 5213 5214 SDValue OutChain = 5215 DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, Val, Ptr, MMO); 5216 5217 setValue(&I, OutChain); 5218 DAG.setRoot(OutChain); 5219 } 5220 5221 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 5222 /// node. 5223 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 5224 unsigned Intrinsic) { 5225 // Ignore the callsite's attributes. A specific call site may be marked with 5226 // readnone, but the lowering code will expect the chain based on the 5227 // definition. 5228 const Function *F = I.getCalledFunction(); 5229 bool HasChain = !F->doesNotAccessMemory(); 5230 bool OnlyLoad = HasChain && F->onlyReadsMemory(); 5231 5232 // Build the operand list. 5233 SmallVector<SDValue, 8> Ops; 5234 if (HasChain) { // If this intrinsic has side-effects, chainify it. 5235 if (OnlyLoad) { 5236 // We don't need to serialize loads against other loads. 5237 Ops.push_back(DAG.getRoot()); 5238 } else { 5239 Ops.push_back(getRoot()); 5240 } 5241 } 5242 5243 // Info is set by getTgtMemIntrinsic 5244 TargetLowering::IntrinsicInfo Info; 5245 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5246 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, 5247 DAG.getMachineFunction(), 5248 Intrinsic); 5249 5250 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 5251 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 5252 Info.opc == ISD::INTRINSIC_W_CHAIN) 5253 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 5254 TLI.getPointerTy(DAG.getDataLayout()))); 5255 5256 // Add all operands of the call to the operand list. 5257 for (unsigned i = 0, e = I.arg_size(); i != e; ++i) { 5258 const Value *Arg = I.getArgOperand(i); 5259 if (!I.paramHasAttr(i, Attribute::ImmArg)) { 5260 Ops.push_back(getValue(Arg)); 5261 continue; 5262 } 5263 5264 // Use TargetConstant instead of a regular constant for immarg. 5265 EVT VT = TLI.getValueType(DAG.getDataLayout(), Arg->getType(), true); 5266 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) { 5267 assert(CI->getBitWidth() <= 64 && 5268 "large intrinsic immediates not handled"); 5269 Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT)); 5270 } else { 5271 Ops.push_back( 5272 DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT)); 5273 } 5274 } 5275 5276 SmallVector<EVT, 4> ValueVTs; 5277 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 5278 5279 if (HasChain) 5280 ValueVTs.push_back(MVT::Other); 5281 5282 SDVTList VTs = DAG.getVTList(ValueVTs); 5283 5284 // Propagate fast-math-flags from IR to node(s). 5285 SDNodeFlags Flags; 5286 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) 5287 Flags.copyFMF(*FPMO); 5288 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 5289 5290 // Create the node. 5291 SDValue Result; 5292 5293 if (auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl)) { 5294 auto *Token = Bundle->Inputs[0].get(); 5295 SDValue ConvControlToken = getValue(Token); 5296 assert(Ops.back().getValueType() != MVT::Glue && 5297 "Did not expected another glue node here."); 5298 ConvControlToken = 5299 DAG.getNode(ISD::CONVERGENCECTRL_GLUE, {}, MVT::Glue, ConvControlToken); 5300 Ops.push_back(ConvControlToken); 5301 } 5302 5303 // In some cases, custom collection of operands from CallInst I may be needed. 5304 TLI.CollectTargetIntrinsicOperands(I, Ops, DAG); 5305 if (IsTgtIntrinsic) { 5306 // This is target intrinsic that touches memory 5307 // 5308 // TODO: We currently just fallback to address space 0 if getTgtMemIntrinsic 5309 // didn't yield anything useful. 5310 MachinePointerInfo MPI; 5311 if (Info.ptrVal) 5312 MPI = MachinePointerInfo(Info.ptrVal, Info.offset); 5313 else if (Info.fallbackAddressSpace) 5314 MPI = MachinePointerInfo(*Info.fallbackAddressSpace); 5315 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops, 5316 Info.memVT, MPI, Info.align, Info.flags, 5317 Info.size, I.getAAMetadata()); 5318 } else if (!HasChain) { 5319 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 5320 } else if (!I.getType()->isVoidTy()) { 5321 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 5322 } else { 5323 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 5324 } 5325 5326 if (HasChain) { 5327 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 5328 if (OnlyLoad) 5329 PendingLoads.push_back(Chain); 5330 else 5331 DAG.setRoot(Chain); 5332 } 5333 5334 if (!I.getType()->isVoidTy()) { 5335 if (!isa<VectorType>(I.getType())) 5336 Result = lowerRangeToAssertZExt(DAG, I, Result); 5337 5338 MaybeAlign Alignment = I.getRetAlign(); 5339 5340 // Insert `assertalign` node if there's an alignment. 5341 if (InsertAssertAlign && Alignment) { 5342 Result = 5343 DAG.getAssertAlign(getCurSDLoc(), Result, Alignment.valueOrOne()); 5344 } 5345 } 5346 5347 setValue(&I, Result); 5348 } 5349 5350 /// GetSignificand - Get the significand and build it into a floating-point 5351 /// number with exponent of 1: 5352 /// 5353 /// Op = (Op & 0x007fffff) | 0x3f800000; 5354 /// 5355 /// where Op is the hexadecimal representation of floating point value. 5356 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 5357 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 5358 DAG.getConstant(0x007fffff, dl, MVT::i32)); 5359 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 5360 DAG.getConstant(0x3f800000, dl, MVT::i32)); 5361 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 5362 } 5363 5364 /// GetExponent - Get the exponent: 5365 /// 5366 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 5367 /// 5368 /// where Op is the hexadecimal representation of floating point value. 5369 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 5370 const TargetLowering &TLI, const SDLoc &dl) { 5371 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 5372 DAG.getConstant(0x7f800000, dl, MVT::i32)); 5373 SDValue t1 = DAG.getNode( 5374 ISD::SRL, dl, MVT::i32, t0, 5375 DAG.getConstant(23, dl, 5376 TLI.getShiftAmountTy(MVT::i32, DAG.getDataLayout()))); 5377 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 5378 DAG.getConstant(127, dl, MVT::i32)); 5379 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 5380 } 5381 5382 /// getF32Constant - Get 32-bit floating point constant. 5383 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 5384 const SDLoc &dl) { 5385 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 5386 MVT::f32); 5387 } 5388 5389 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 5390 SelectionDAG &DAG) { 5391 // TODO: What fast-math-flags should be set on the floating-point nodes? 5392 5393 // IntegerPartOfX = ((int32_t)(t0); 5394 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 5395 5396 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 5397 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 5398 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 5399 5400 // IntegerPartOfX <<= 23; 5401 IntegerPartOfX = 5402 DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 5403 DAG.getConstant(23, dl, 5404 DAG.getTargetLoweringInfo().getShiftAmountTy( 5405 MVT::i32, DAG.getDataLayout()))); 5406 5407 SDValue TwoToFractionalPartOfX; 5408 if (LimitFloatPrecision <= 6) { 5409 // For floating-point precision of 6: 5410 // 5411 // TwoToFractionalPartOfX = 5412 // 0.997535578f + 5413 // (0.735607626f + 0.252464424f * x) * x; 5414 // 5415 // error 0.0144103317, which is 6 bits 5416 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5417 getF32Constant(DAG, 0x3e814304, dl)); 5418 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5419 getF32Constant(DAG, 0x3f3c50c8, dl)); 5420 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5421 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5422 getF32Constant(DAG, 0x3f7f5e7e, dl)); 5423 } else if (LimitFloatPrecision <= 12) { 5424 // For floating-point precision of 12: 5425 // 5426 // TwoToFractionalPartOfX = 5427 // 0.999892986f + 5428 // (0.696457318f + 5429 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 5430 // 5431 // error 0.000107046256, which is 13 to 14 bits 5432 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5433 getF32Constant(DAG, 0x3da235e3, dl)); 5434 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5435 getF32Constant(DAG, 0x3e65b8f3, dl)); 5436 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5437 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5438 getF32Constant(DAG, 0x3f324b07, dl)); 5439 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5440 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5441 getF32Constant(DAG, 0x3f7ff8fd, dl)); 5442 } else { // LimitFloatPrecision <= 18 5443 // For floating-point precision of 18: 5444 // 5445 // TwoToFractionalPartOfX = 5446 // 0.999999982f + 5447 // (0.693148872f + 5448 // (0.240227044f + 5449 // (0.554906021e-1f + 5450 // (0.961591928e-2f + 5451 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 5452 // error 2.47208000*10^(-7), which is better than 18 bits 5453 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5454 getF32Constant(DAG, 0x3924b03e, dl)); 5455 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5456 getF32Constant(DAG, 0x3ab24b87, dl)); 5457 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5458 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5459 getF32Constant(DAG, 0x3c1d8c17, dl)); 5460 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5461 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5462 getF32Constant(DAG, 0x3d634a1d, dl)); 5463 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5464 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5465 getF32Constant(DAG, 0x3e75fe14, dl)); 5466 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5467 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 5468 getF32Constant(DAG, 0x3f317234, dl)); 5469 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 5470 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 5471 getF32Constant(DAG, 0x3f800000, dl)); 5472 } 5473 5474 // Add the exponent into the result in integer domain. 5475 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 5476 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 5477 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 5478 } 5479 5480 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 5481 /// limited-precision mode. 5482 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5483 const TargetLowering &TLI, SDNodeFlags Flags) { 5484 if (Op.getValueType() == MVT::f32 && 5485 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5486 5487 // Put the exponent in the right bit position for later addition to the 5488 // final result: 5489 // 5490 // t0 = Op * log2(e) 5491 5492 // TODO: What fast-math-flags should be set here? 5493 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 5494 DAG.getConstantFP(numbers::log2ef, dl, MVT::f32)); 5495 return getLimitedPrecisionExp2(t0, dl, DAG); 5496 } 5497 5498 // No special expansion. 5499 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op, Flags); 5500 } 5501 5502 /// expandLog - Lower a log intrinsic. Handles the special sequences for 5503 /// limited-precision mode. 5504 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5505 const TargetLowering &TLI, SDNodeFlags Flags) { 5506 // TODO: What fast-math-flags should be set on the floating-point nodes? 5507 5508 if (Op.getValueType() == MVT::f32 && 5509 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5510 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5511 5512 // Scale the exponent by log(2). 5513 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5514 SDValue LogOfExponent = 5515 DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5516 DAG.getConstantFP(numbers::ln2f, dl, MVT::f32)); 5517 5518 // Get the significand and build it into a floating-point number with 5519 // exponent of 1. 5520 SDValue X = GetSignificand(DAG, Op1, dl); 5521 5522 SDValue LogOfMantissa; 5523 if (LimitFloatPrecision <= 6) { 5524 // For floating-point precision of 6: 5525 // 5526 // LogofMantissa = 5527 // -1.1609546f + 5528 // (1.4034025f - 0.23903021f * x) * x; 5529 // 5530 // error 0.0034276066, which is better than 8 bits 5531 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5532 getF32Constant(DAG, 0xbe74c456, dl)); 5533 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5534 getF32Constant(DAG, 0x3fb3a2b1, dl)); 5535 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5536 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5537 getF32Constant(DAG, 0x3f949a29, dl)); 5538 } else if (LimitFloatPrecision <= 12) { 5539 // For floating-point precision of 12: 5540 // 5541 // LogOfMantissa = 5542 // -1.7417939f + 5543 // (2.8212026f + 5544 // (-1.4699568f + 5545 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 5546 // 5547 // error 0.000061011436, which is 14 bits 5548 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5549 getF32Constant(DAG, 0xbd67b6d6, dl)); 5550 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5551 getF32Constant(DAG, 0x3ee4f4b8, dl)); 5552 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5553 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5554 getF32Constant(DAG, 0x3fbc278b, dl)); 5555 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5556 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5557 getF32Constant(DAG, 0x40348e95, dl)); 5558 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5559 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5560 getF32Constant(DAG, 0x3fdef31a, dl)); 5561 } else { // LimitFloatPrecision <= 18 5562 // For floating-point precision of 18: 5563 // 5564 // LogOfMantissa = 5565 // -2.1072184f + 5566 // (4.2372794f + 5567 // (-3.7029485f + 5568 // (2.2781945f + 5569 // (-0.87823314f + 5570 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 5571 // 5572 // error 0.0000023660568, which is better than 18 bits 5573 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5574 getF32Constant(DAG, 0xbc91e5ac, dl)); 5575 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5576 getF32Constant(DAG, 0x3e4350aa, dl)); 5577 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5578 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5579 getF32Constant(DAG, 0x3f60d3e3, dl)); 5580 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5581 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5582 getF32Constant(DAG, 0x4011cdf0, dl)); 5583 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5584 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5585 getF32Constant(DAG, 0x406cfd1c, dl)); 5586 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5587 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5588 getF32Constant(DAG, 0x408797cb, dl)); 5589 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5590 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5591 getF32Constant(DAG, 0x4006dcab, dl)); 5592 } 5593 5594 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 5595 } 5596 5597 // No special expansion. 5598 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op, Flags); 5599 } 5600 5601 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 5602 /// limited-precision mode. 5603 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5604 const TargetLowering &TLI, SDNodeFlags Flags) { 5605 // TODO: What fast-math-flags should be set on the floating-point nodes? 5606 5607 if (Op.getValueType() == MVT::f32 && 5608 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5609 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5610 5611 // Get the exponent. 5612 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 5613 5614 // Get the significand and build it into a floating-point number with 5615 // exponent of 1. 5616 SDValue X = GetSignificand(DAG, Op1, dl); 5617 5618 // Different possible minimax approximations of significand in 5619 // floating-point for various degrees of accuracy over [1,2]. 5620 SDValue Log2ofMantissa; 5621 if (LimitFloatPrecision <= 6) { 5622 // For floating-point precision of 6: 5623 // 5624 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 5625 // 5626 // error 0.0049451742, which is more than 7 bits 5627 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5628 getF32Constant(DAG, 0xbeb08fe0, dl)); 5629 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5630 getF32Constant(DAG, 0x40019463, dl)); 5631 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5632 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5633 getF32Constant(DAG, 0x3fd6633d, dl)); 5634 } else if (LimitFloatPrecision <= 12) { 5635 // For floating-point precision of 12: 5636 // 5637 // Log2ofMantissa = 5638 // -2.51285454f + 5639 // (4.07009056f + 5640 // (-2.12067489f + 5641 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 5642 // 5643 // error 0.0000876136000, which is better than 13 bits 5644 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5645 getF32Constant(DAG, 0xbda7262e, dl)); 5646 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5647 getF32Constant(DAG, 0x3f25280b, dl)); 5648 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5649 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5650 getF32Constant(DAG, 0x4007b923, dl)); 5651 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5652 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5653 getF32Constant(DAG, 0x40823e2f, dl)); 5654 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5655 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5656 getF32Constant(DAG, 0x4020d29c, dl)); 5657 } else { // LimitFloatPrecision <= 18 5658 // For floating-point precision of 18: 5659 // 5660 // Log2ofMantissa = 5661 // -3.0400495f + 5662 // (6.1129976f + 5663 // (-5.3420409f + 5664 // (3.2865683f + 5665 // (-1.2669343f + 5666 // (0.27515199f - 5667 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 5668 // 5669 // error 0.0000018516, which is better than 18 bits 5670 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5671 getF32Constant(DAG, 0xbcd2769e, dl)); 5672 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5673 getF32Constant(DAG, 0x3e8ce0b9, dl)); 5674 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5675 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5676 getF32Constant(DAG, 0x3fa22ae7, dl)); 5677 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5678 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5679 getF32Constant(DAG, 0x40525723, dl)); 5680 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5681 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5682 getF32Constant(DAG, 0x40aaf200, dl)); 5683 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5684 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5685 getF32Constant(DAG, 0x40c39dad, dl)); 5686 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5687 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5688 getF32Constant(DAG, 0x4042902c, dl)); 5689 } 5690 5691 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 5692 } 5693 5694 // No special expansion. 5695 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op, Flags); 5696 } 5697 5698 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 5699 /// limited-precision mode. 5700 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5701 const TargetLowering &TLI, SDNodeFlags Flags) { 5702 // TODO: What fast-math-flags should be set on the floating-point nodes? 5703 5704 if (Op.getValueType() == MVT::f32 && 5705 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5706 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5707 5708 // Scale the exponent by log10(2) [0.30102999f]. 5709 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5710 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5711 getF32Constant(DAG, 0x3e9a209a, dl)); 5712 5713 // Get the significand and build it into a floating-point number with 5714 // exponent of 1. 5715 SDValue X = GetSignificand(DAG, Op1, dl); 5716 5717 SDValue Log10ofMantissa; 5718 if (LimitFloatPrecision <= 6) { 5719 // For floating-point precision of 6: 5720 // 5721 // Log10ofMantissa = 5722 // -0.50419619f + 5723 // (0.60948995f - 0.10380950f * x) * x; 5724 // 5725 // error 0.0014886165, which is 6 bits 5726 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5727 getF32Constant(DAG, 0xbdd49a13, dl)); 5728 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5729 getF32Constant(DAG, 0x3f1c0789, dl)); 5730 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5731 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5732 getF32Constant(DAG, 0x3f011300, dl)); 5733 } else if (LimitFloatPrecision <= 12) { 5734 // For floating-point precision of 12: 5735 // 5736 // Log10ofMantissa = 5737 // -0.64831180f + 5738 // (0.91751397f + 5739 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 5740 // 5741 // error 0.00019228036, which is better than 12 bits 5742 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5743 getF32Constant(DAG, 0x3d431f31, dl)); 5744 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5745 getF32Constant(DAG, 0x3ea21fb2, dl)); 5746 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5747 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5748 getF32Constant(DAG, 0x3f6ae232, dl)); 5749 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5750 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5751 getF32Constant(DAG, 0x3f25f7c3, dl)); 5752 } else { // LimitFloatPrecision <= 18 5753 // For floating-point precision of 18: 5754 // 5755 // Log10ofMantissa = 5756 // -0.84299375f + 5757 // (1.5327582f + 5758 // (-1.0688956f + 5759 // (0.49102474f + 5760 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 5761 // 5762 // error 0.0000037995730, which is better than 18 bits 5763 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5764 getF32Constant(DAG, 0x3c5d51ce, dl)); 5765 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5766 getF32Constant(DAG, 0x3e00685a, dl)); 5767 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5768 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5769 getF32Constant(DAG, 0x3efb6798, dl)); 5770 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5771 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5772 getF32Constant(DAG, 0x3f88d192, dl)); 5773 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5774 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5775 getF32Constant(DAG, 0x3fc4316c, dl)); 5776 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5777 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 5778 getF32Constant(DAG, 0x3f57ce70, dl)); 5779 } 5780 5781 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 5782 } 5783 5784 // No special expansion. 5785 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op, Flags); 5786 } 5787 5788 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 5789 /// limited-precision mode. 5790 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5791 const TargetLowering &TLI, SDNodeFlags Flags) { 5792 if (Op.getValueType() == MVT::f32 && 5793 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 5794 return getLimitedPrecisionExp2(Op, dl, DAG); 5795 5796 // No special expansion. 5797 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op, Flags); 5798 } 5799 5800 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 5801 /// limited-precision mode with x == 10.0f. 5802 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 5803 SelectionDAG &DAG, const TargetLowering &TLI, 5804 SDNodeFlags Flags) { 5805 bool IsExp10 = false; 5806 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 5807 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5808 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 5809 APFloat Ten(10.0f); 5810 IsExp10 = LHSC->isExactlyValue(Ten); 5811 } 5812 } 5813 5814 // TODO: What fast-math-flags should be set on the FMUL node? 5815 if (IsExp10) { 5816 // Put the exponent in the right bit position for later addition to the 5817 // final result: 5818 // 5819 // #define LOG2OF10 3.3219281f 5820 // t0 = Op * LOG2OF10; 5821 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 5822 getF32Constant(DAG, 0x40549a78, dl)); 5823 return getLimitedPrecisionExp2(t0, dl, DAG); 5824 } 5825 5826 // No special expansion. 5827 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS, Flags); 5828 } 5829 5830 /// ExpandPowI - Expand a llvm.powi intrinsic. 5831 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 5832 SelectionDAG &DAG) { 5833 // If RHS is a constant, we can expand this out to a multiplication tree if 5834 // it's beneficial on the target, otherwise we end up lowering to a call to 5835 // __powidf2 (for example). 5836 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 5837 unsigned Val = RHSC->getSExtValue(); 5838 5839 // powi(x, 0) -> 1.0 5840 if (Val == 0) 5841 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 5842 5843 if (DAG.getTargetLoweringInfo().isBeneficialToExpandPowI( 5844 Val, DAG.shouldOptForSize())) { 5845 // Get the exponent as a positive value. 5846 if ((int)Val < 0) 5847 Val = -Val; 5848 // We use the simple binary decomposition method to generate the multiply 5849 // sequence. There are more optimal ways to do this (for example, 5850 // powi(x,15) generates one more multiply than it should), but this has 5851 // the benefit of being both really simple and much better than a libcall. 5852 SDValue Res; // Logically starts equal to 1.0 5853 SDValue CurSquare = LHS; 5854 // TODO: Intrinsics should have fast-math-flags that propagate to these 5855 // nodes. 5856 while (Val) { 5857 if (Val & 1) { 5858 if (Res.getNode()) 5859 Res = 5860 DAG.getNode(ISD::FMUL, DL, Res.getValueType(), Res, CurSquare); 5861 else 5862 Res = CurSquare; // 1.0*CurSquare. 5863 } 5864 5865 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 5866 CurSquare, CurSquare); 5867 Val >>= 1; 5868 } 5869 5870 // If the original was negative, invert the result, producing 1/(x*x*x). 5871 if (RHSC->getSExtValue() < 0) 5872 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 5873 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 5874 return Res; 5875 } 5876 } 5877 5878 // Otherwise, expand to a libcall. 5879 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 5880 } 5881 5882 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL, 5883 SDValue LHS, SDValue RHS, SDValue Scale, 5884 SelectionDAG &DAG, const TargetLowering &TLI) { 5885 EVT VT = LHS.getValueType(); 5886 bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT; 5887 bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT; 5888 LLVMContext &Ctx = *DAG.getContext(); 5889 5890 // If the type is legal but the operation isn't, this node might survive all 5891 // the way to operation legalization. If we end up there and we do not have 5892 // the ability to widen the type (if VT*2 is not legal), we cannot expand the 5893 // node. 5894 5895 // Coax the legalizer into expanding the node during type legalization instead 5896 // by bumping the size by one bit. This will force it to Promote, enabling the 5897 // early expansion and avoiding the need to expand later. 5898 5899 // We don't have to do this if Scale is 0; that can always be expanded, unless 5900 // it's a saturating signed operation. Those can experience true integer 5901 // division overflow, a case which we must avoid. 5902 5903 // FIXME: We wouldn't have to do this (or any of the early 5904 // expansion/promotion) if it was possible to expand a libcall of an 5905 // illegal type during operation legalization. But it's not, so things 5906 // get a bit hacky. 5907 unsigned ScaleInt = Scale->getAsZExtVal(); 5908 if ((ScaleInt > 0 || (Saturating && Signed)) && 5909 (TLI.isTypeLegal(VT) || 5910 (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) { 5911 TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction( 5912 Opcode, VT, ScaleInt); 5913 if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) { 5914 EVT PromVT; 5915 if (VT.isScalarInteger()) 5916 PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1); 5917 else if (VT.isVector()) { 5918 PromVT = VT.getVectorElementType(); 5919 PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1); 5920 PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount()); 5921 } else 5922 llvm_unreachable("Wrong VT for DIVFIX?"); 5923 LHS = DAG.getExtOrTrunc(Signed, LHS, DL, PromVT); 5924 RHS = DAG.getExtOrTrunc(Signed, RHS, DL, PromVT); 5925 EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout()); 5926 // For saturating operations, we need to shift up the LHS to get the 5927 // proper saturation width, and then shift down again afterwards. 5928 if (Saturating) 5929 LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS, 5930 DAG.getConstant(1, DL, ShiftTy)); 5931 SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale); 5932 if (Saturating) 5933 Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res, 5934 DAG.getConstant(1, DL, ShiftTy)); 5935 return DAG.getZExtOrTrunc(Res, DL, VT); 5936 } 5937 } 5938 5939 return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale); 5940 } 5941 5942 // getUnderlyingArgRegs - Find underlying registers used for a truncated, 5943 // bitcasted, or split argument. Returns a list of <Register, size in bits> 5944 static void 5945 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, TypeSize>> &Regs, 5946 const SDValue &N) { 5947 switch (N.getOpcode()) { 5948 case ISD::CopyFromReg: { 5949 SDValue Op = N.getOperand(1); 5950 Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(), 5951 Op.getValueType().getSizeInBits()); 5952 return; 5953 } 5954 case ISD::BITCAST: 5955 case ISD::AssertZext: 5956 case ISD::AssertSext: 5957 case ISD::TRUNCATE: 5958 getUnderlyingArgRegs(Regs, N.getOperand(0)); 5959 return; 5960 case ISD::BUILD_PAIR: 5961 case ISD::BUILD_VECTOR: 5962 case ISD::CONCAT_VECTORS: 5963 for (SDValue Op : N->op_values()) 5964 getUnderlyingArgRegs(Regs, Op); 5965 return; 5966 default: 5967 return; 5968 } 5969 } 5970 5971 /// If the DbgValueInst is a dbg_value of a function argument, create the 5972 /// corresponding DBG_VALUE machine instruction for it now. At the end of 5973 /// instruction selection, they will be inserted to the entry BB. 5974 /// We don't currently support this for variadic dbg_values, as they shouldn't 5975 /// appear for function arguments or in the prologue. 5976 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 5977 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 5978 DILocation *DL, FuncArgumentDbgValueKind Kind, const SDValue &N) { 5979 const Argument *Arg = dyn_cast<Argument>(V); 5980 if (!Arg) 5981 return false; 5982 5983 MachineFunction &MF = DAG.getMachineFunction(); 5984 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5985 5986 // Helper to create DBG_INSTR_REFs or DBG_VALUEs, depending on what kind 5987 // we've been asked to pursue. 5988 auto MakeVRegDbgValue = [&](Register Reg, DIExpression *FragExpr, 5989 bool Indirect) { 5990 if (Reg.isVirtual() && MF.useDebugInstrRef()) { 5991 // For VRegs, in instruction referencing mode, create a DBG_INSTR_REF 5992 // pointing at the VReg, which will be patched up later. 5993 auto &Inst = TII->get(TargetOpcode::DBG_INSTR_REF); 5994 SmallVector<MachineOperand, 1> MOs({MachineOperand::CreateReg( 5995 /* Reg */ Reg, /* isDef */ false, /* isImp */ false, 5996 /* isKill */ false, /* isDead */ false, 5997 /* isUndef */ false, /* isEarlyClobber */ false, 5998 /* SubReg */ 0, /* isDebug */ true)}); 5999 6000 auto *NewDIExpr = FragExpr; 6001 // We don't have an "Indirect" field in DBG_INSTR_REF, fold that into 6002 // the DIExpression. 6003 if (Indirect) 6004 NewDIExpr = DIExpression::prepend(FragExpr, DIExpression::DerefBefore); 6005 SmallVector<uint64_t, 2> Ops({dwarf::DW_OP_LLVM_arg, 0}); 6006 NewDIExpr = DIExpression::prependOpcodes(NewDIExpr, Ops); 6007 return BuildMI(MF, DL, Inst, false, MOs, Variable, NewDIExpr); 6008 } else { 6009 // Create a completely standard DBG_VALUE. 6010 auto &Inst = TII->get(TargetOpcode::DBG_VALUE); 6011 return BuildMI(MF, DL, Inst, Indirect, Reg, Variable, FragExpr); 6012 } 6013 }; 6014 6015 if (Kind == FuncArgumentDbgValueKind::Value) { 6016 // ArgDbgValues are hoisted to the beginning of the entry block. So we 6017 // should only emit as ArgDbgValue if the dbg.value intrinsic is found in 6018 // the entry block. 6019 bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front(); 6020 if (!IsInEntryBlock) 6021 return false; 6022 6023 // ArgDbgValues are hoisted to the beginning of the entry block. So we 6024 // should only emit as ArgDbgValue if the dbg.value intrinsic describes a 6025 // variable that also is a param. 6026 // 6027 // Although, if we are at the top of the entry block already, we can still 6028 // emit using ArgDbgValue. This might catch some situations when the 6029 // dbg.value refers to an argument that isn't used in the entry block, so 6030 // any CopyToReg node would be optimized out and the only way to express 6031 // this DBG_VALUE is by using the physical reg (or FI) as done in this 6032 // method. ArgDbgValues are hoisted to the beginning of the entry block. So 6033 // we should only emit as ArgDbgValue if the Variable is an argument to the 6034 // current function, and the dbg.value intrinsic is found in the entry 6035 // block. 6036 bool VariableIsFunctionInputArg = Variable->isParameter() && 6037 !DL->getInlinedAt(); 6038 bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder; 6039 if (!IsInPrologue && !VariableIsFunctionInputArg) 6040 return false; 6041 6042 // Here we assume that a function argument on IR level only can be used to 6043 // describe one input parameter on source level. If we for example have 6044 // source code like this 6045 // 6046 // struct A { long x, y; }; 6047 // void foo(struct A a, long b) { 6048 // ... 6049 // b = a.x; 6050 // ... 6051 // } 6052 // 6053 // and IR like this 6054 // 6055 // define void @foo(i32 %a1, i32 %a2, i32 %b) { 6056 // entry: 6057 // call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment 6058 // call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment 6059 // call void @llvm.dbg.value(metadata i32 %b, "b", 6060 // ... 6061 // call void @llvm.dbg.value(metadata i32 %a1, "b" 6062 // ... 6063 // 6064 // then the last dbg.value is describing a parameter "b" using a value that 6065 // is an argument. But since we already has used %a1 to describe a parameter 6066 // we should not handle that last dbg.value here (that would result in an 6067 // incorrect hoisting of the DBG_VALUE to the function entry). 6068 // Notice that we allow one dbg.value per IR level argument, to accommodate 6069 // for the situation with fragments above. 6070 // If there is no node for the value being handled, we return true to skip 6071 // the normal generation of debug info, as it would kill existing debug 6072 // info for the parameter in case of duplicates. 6073 if (VariableIsFunctionInputArg) { 6074 unsigned ArgNo = Arg->getArgNo(); 6075 if (ArgNo >= FuncInfo.DescribedArgs.size()) 6076 FuncInfo.DescribedArgs.resize(ArgNo + 1, false); 6077 else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo)) 6078 return !NodeMap[V].getNode(); 6079 FuncInfo.DescribedArgs.set(ArgNo); 6080 } 6081 } 6082 6083 bool IsIndirect = false; 6084 std::optional<MachineOperand> Op; 6085 // Some arguments' frame index is recorded during argument lowering. 6086 int FI = FuncInfo.getArgumentFrameIndex(Arg); 6087 if (FI != std::numeric_limits<int>::max()) 6088 Op = MachineOperand::CreateFI(FI); 6089 6090 SmallVector<std::pair<unsigned, TypeSize>, 8> ArgRegsAndSizes; 6091 if (!Op && N.getNode()) { 6092 getUnderlyingArgRegs(ArgRegsAndSizes, N); 6093 Register Reg; 6094 if (ArgRegsAndSizes.size() == 1) 6095 Reg = ArgRegsAndSizes.front().first; 6096 6097 if (Reg && Reg.isVirtual()) { 6098 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 6099 Register PR = RegInfo.getLiveInPhysReg(Reg); 6100 if (PR) 6101 Reg = PR; 6102 } 6103 if (Reg) { 6104 Op = MachineOperand::CreateReg(Reg, false); 6105 IsIndirect = Kind != FuncArgumentDbgValueKind::Value; 6106 } 6107 } 6108 6109 if (!Op && N.getNode()) { 6110 // Check if frame index is available. 6111 SDValue LCandidate = peekThroughBitcasts(N); 6112 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode())) 6113 if (FrameIndexSDNode *FINode = 6114 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 6115 Op = MachineOperand::CreateFI(FINode->getIndex()); 6116 } 6117 6118 if (!Op) { 6119 // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg 6120 auto splitMultiRegDbgValue = [&](ArrayRef<std::pair<unsigned, TypeSize>> 6121 SplitRegs) { 6122 unsigned Offset = 0; 6123 for (const auto &RegAndSize : SplitRegs) { 6124 // If the expression is already a fragment, the current register 6125 // offset+size might extend beyond the fragment. In this case, only 6126 // the register bits that are inside the fragment are relevant. 6127 int RegFragmentSizeInBits = RegAndSize.second; 6128 if (auto ExprFragmentInfo = Expr->getFragmentInfo()) { 6129 uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits; 6130 // The register is entirely outside the expression fragment, 6131 // so is irrelevant for debug info. 6132 if (Offset >= ExprFragmentSizeInBits) 6133 break; 6134 // The register is partially outside the expression fragment, only 6135 // the low bits within the fragment are relevant for debug info. 6136 if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) { 6137 RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset; 6138 } 6139 } 6140 6141 auto FragmentExpr = DIExpression::createFragmentExpression( 6142 Expr, Offset, RegFragmentSizeInBits); 6143 Offset += RegAndSize.second; 6144 // If a valid fragment expression cannot be created, the variable's 6145 // correct value cannot be determined and so it is set as Undef. 6146 if (!FragmentExpr) { 6147 SDDbgValue *SDV = DAG.getConstantDbgValue( 6148 Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder); 6149 DAG.AddDbgValue(SDV, false); 6150 continue; 6151 } 6152 MachineInstr *NewMI = 6153 MakeVRegDbgValue(RegAndSize.first, *FragmentExpr, 6154 Kind != FuncArgumentDbgValueKind::Value); 6155 FuncInfo.ArgDbgValues.push_back(NewMI); 6156 } 6157 }; 6158 6159 // Check if ValueMap has reg number. 6160 DenseMap<const Value *, Register>::const_iterator 6161 VMI = FuncInfo.ValueMap.find(V); 6162 if (VMI != FuncInfo.ValueMap.end()) { 6163 const auto &TLI = DAG.getTargetLoweringInfo(); 6164 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second, 6165 V->getType(), std::nullopt); 6166 if (RFV.occupiesMultipleRegs()) { 6167 splitMultiRegDbgValue(RFV.getRegsAndSizes()); 6168 return true; 6169 } 6170 6171 Op = MachineOperand::CreateReg(VMI->second, false); 6172 IsIndirect = Kind != FuncArgumentDbgValueKind::Value; 6173 } else if (ArgRegsAndSizes.size() > 1) { 6174 // This was split due to the calling convention, and no virtual register 6175 // mapping exists for the value. 6176 splitMultiRegDbgValue(ArgRegsAndSizes); 6177 return true; 6178 } 6179 } 6180 6181 if (!Op) 6182 return false; 6183 6184 assert(Variable->isValidLocationForIntrinsic(DL) && 6185 "Expected inlined-at fields to agree"); 6186 MachineInstr *NewMI = nullptr; 6187 6188 if (Op->isReg()) 6189 NewMI = MakeVRegDbgValue(Op->getReg(), Expr, IsIndirect); 6190 else 6191 NewMI = BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), true, *Op, 6192 Variable, Expr); 6193 6194 // Otherwise, use ArgDbgValues. 6195 FuncInfo.ArgDbgValues.push_back(NewMI); 6196 return true; 6197 } 6198 6199 /// Return the appropriate SDDbgValue based on N. 6200 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 6201 DILocalVariable *Variable, 6202 DIExpression *Expr, 6203 const DebugLoc &dl, 6204 unsigned DbgSDNodeOrder) { 6205 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 6206 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 6207 // stack slot locations. 6208 // 6209 // Consider "int x = 0; int *px = &x;". There are two kinds of interesting 6210 // debug values here after optimization: 6211 // 6212 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 6213 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 6214 // 6215 // Both describe the direct values of their associated variables. 6216 return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), 6217 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 6218 } 6219 return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), 6220 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 6221 } 6222 6223 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) { 6224 switch (Intrinsic) { 6225 case Intrinsic::smul_fix: 6226 return ISD::SMULFIX; 6227 case Intrinsic::umul_fix: 6228 return ISD::UMULFIX; 6229 case Intrinsic::smul_fix_sat: 6230 return ISD::SMULFIXSAT; 6231 case Intrinsic::umul_fix_sat: 6232 return ISD::UMULFIXSAT; 6233 case Intrinsic::sdiv_fix: 6234 return ISD::SDIVFIX; 6235 case Intrinsic::udiv_fix: 6236 return ISD::UDIVFIX; 6237 case Intrinsic::sdiv_fix_sat: 6238 return ISD::SDIVFIXSAT; 6239 case Intrinsic::udiv_fix_sat: 6240 return ISD::UDIVFIXSAT; 6241 default: 6242 llvm_unreachable("Unhandled fixed point intrinsic"); 6243 } 6244 } 6245 6246 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I, 6247 const char *FunctionName) { 6248 assert(FunctionName && "FunctionName must not be nullptr"); 6249 SDValue Callee = DAG.getExternalSymbol( 6250 FunctionName, 6251 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 6252 LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall()); 6253 } 6254 6255 /// Given a @llvm.call.preallocated.setup, return the corresponding 6256 /// preallocated call. 6257 static const CallBase *FindPreallocatedCall(const Value *PreallocatedSetup) { 6258 assert(cast<CallBase>(PreallocatedSetup) 6259 ->getCalledFunction() 6260 ->getIntrinsicID() == Intrinsic::call_preallocated_setup && 6261 "expected call_preallocated_setup Value"); 6262 for (const auto *U : PreallocatedSetup->users()) { 6263 auto *UseCall = cast<CallBase>(U); 6264 const Function *Fn = UseCall->getCalledFunction(); 6265 if (!Fn || Fn->getIntrinsicID() != Intrinsic::call_preallocated_arg) { 6266 return UseCall; 6267 } 6268 } 6269 llvm_unreachable("expected corresponding call to preallocated setup/arg"); 6270 } 6271 6272 /// If DI is a debug value with an EntryValue expression, lower it using the 6273 /// corresponding physical register of the associated Argument value 6274 /// (guaranteed to exist by the verifier). 6275 bool SelectionDAGBuilder::visitEntryValueDbgValue( 6276 ArrayRef<const Value *> Values, DILocalVariable *Variable, 6277 DIExpression *Expr, DebugLoc DbgLoc) { 6278 if (!Expr->isEntryValue() || !hasSingleElement(Values)) 6279 return false; 6280 6281 // These properties are guaranteed by the verifier. 6282 const Argument *Arg = cast<Argument>(Values[0]); 6283 assert(Arg->hasAttribute(Attribute::AttrKind::SwiftAsync)); 6284 6285 auto ArgIt = FuncInfo.ValueMap.find(Arg); 6286 if (ArgIt == FuncInfo.ValueMap.end()) { 6287 LLVM_DEBUG( 6288 dbgs() << "Dropping dbg.value: expression is entry_value but " 6289 "couldn't find an associated register for the Argument\n"); 6290 return true; 6291 } 6292 Register ArgVReg = ArgIt->getSecond(); 6293 6294 for (auto [PhysReg, VirtReg] : FuncInfo.RegInfo->liveins()) 6295 if (ArgVReg == VirtReg || ArgVReg == PhysReg) { 6296 SDDbgValue *SDV = DAG.getVRegDbgValue( 6297 Variable, Expr, PhysReg, false /*IsIndidrect*/, DbgLoc, SDNodeOrder); 6298 DAG.AddDbgValue(SDV, false /*treat as dbg.declare byval parameter*/); 6299 return true; 6300 } 6301 LLVM_DEBUG(dbgs() << "Dropping dbg.value: expression is entry_value but " 6302 "couldn't find a physical register\n"); 6303 return true; 6304 } 6305 6306 /// Lower the call to the specified intrinsic function. 6307 void SelectionDAGBuilder::visitConvergenceControl(const CallInst &I, 6308 unsigned Intrinsic) { 6309 SDLoc sdl = getCurSDLoc(); 6310 switch (Intrinsic) { 6311 case Intrinsic::experimental_convergence_anchor: 6312 setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ANCHOR, sdl, MVT::Untyped)); 6313 break; 6314 case Intrinsic::experimental_convergence_entry: 6315 setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ENTRY, sdl, MVT::Untyped)); 6316 break; 6317 case Intrinsic::experimental_convergence_loop: { 6318 auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl); 6319 auto *Token = Bundle->Inputs[0].get(); 6320 setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_LOOP, sdl, MVT::Untyped, 6321 getValue(Token))); 6322 break; 6323 } 6324 } 6325 } 6326 6327 void SelectionDAGBuilder::visitVectorHistogram(const CallInst &I, 6328 unsigned IntrinsicID) { 6329 // For now, we're only lowering an 'add' histogram. 6330 // We can add others later, e.g. saturating adds, min/max. 6331 assert(IntrinsicID == Intrinsic::experimental_vector_histogram_add && 6332 "Tried to lower unsupported histogram type"); 6333 SDLoc sdl = getCurSDLoc(); 6334 Value *Ptr = I.getOperand(0); 6335 SDValue Inc = getValue(I.getOperand(1)); 6336 SDValue Mask = getValue(I.getOperand(2)); 6337 6338 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6339 DataLayout TargetDL = DAG.getDataLayout(); 6340 EVT VT = Inc.getValueType(); 6341 Align Alignment = DAG.getEVTAlign(VT); 6342 6343 const MDNode *Ranges = getRangeMetadata(I); 6344 6345 SDValue Root = DAG.getRoot(); 6346 SDValue Base; 6347 SDValue Index; 6348 ISD::MemIndexType IndexType; 6349 SDValue Scale; 6350 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 6351 I.getParent(), VT.getScalarStoreSize()); 6352 6353 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 6354 6355 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 6356 MachinePointerInfo(AS), 6357 MachineMemOperand::MOLoad | MachineMemOperand::MOStore, 6358 MemoryLocation::UnknownSize, Alignment, I.getAAMetadata(), Ranges); 6359 6360 if (!UniformBase) { 6361 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 6362 Index = getValue(Ptr); 6363 IndexType = ISD::SIGNED_SCALED; 6364 Scale = 6365 DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 6366 } 6367 6368 EVT IdxVT = Index.getValueType(); 6369 EVT EltTy = IdxVT.getVectorElementType(); 6370 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 6371 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 6372 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 6373 } 6374 6375 SDValue ID = DAG.getTargetConstant(IntrinsicID, sdl, MVT::i32); 6376 6377 SDValue Ops[] = {Root, Inc, Mask, Base, Index, Scale, ID}; 6378 SDValue Histogram = DAG.getMaskedHistogram(DAG.getVTList(MVT::Other), VT, sdl, 6379 Ops, MMO, IndexType); 6380 6381 setValue(&I, Histogram); 6382 DAG.setRoot(Histogram); 6383 } 6384 6385 /// Lower the call to the specified intrinsic function. 6386 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, 6387 unsigned Intrinsic) { 6388 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6389 SDLoc sdl = getCurSDLoc(); 6390 DebugLoc dl = getCurDebugLoc(); 6391 SDValue Res; 6392 6393 SDNodeFlags Flags; 6394 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 6395 Flags.copyFMF(*FPOp); 6396 6397 switch (Intrinsic) { 6398 default: 6399 // By default, turn this into a target intrinsic node. 6400 visitTargetIntrinsic(I, Intrinsic); 6401 return; 6402 case Intrinsic::vscale: { 6403 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6404 setValue(&I, DAG.getVScale(sdl, VT, APInt(VT.getSizeInBits(), 1))); 6405 return; 6406 } 6407 case Intrinsic::vastart: visitVAStart(I); return; 6408 case Intrinsic::vaend: visitVAEnd(I); return; 6409 case Intrinsic::vacopy: visitVACopy(I); return; 6410 case Intrinsic::returnaddress: 6411 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 6412 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6413 getValue(I.getArgOperand(0)))); 6414 return; 6415 case Intrinsic::addressofreturnaddress: 6416 setValue(&I, 6417 DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 6418 TLI.getValueType(DAG.getDataLayout(), I.getType()))); 6419 return; 6420 case Intrinsic::sponentry: 6421 setValue(&I, 6422 DAG.getNode(ISD::SPONENTRY, sdl, 6423 TLI.getValueType(DAG.getDataLayout(), I.getType()))); 6424 return; 6425 case Intrinsic::frameaddress: 6426 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 6427 TLI.getFrameIndexTy(DAG.getDataLayout()), 6428 getValue(I.getArgOperand(0)))); 6429 return; 6430 case Intrinsic::read_volatile_register: 6431 case Intrinsic::read_register: { 6432 Value *Reg = I.getArgOperand(0); 6433 SDValue Chain = getRoot(); 6434 SDValue RegName = 6435 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 6436 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6437 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 6438 DAG.getVTList(VT, MVT::Other), Chain, RegName); 6439 setValue(&I, Res); 6440 DAG.setRoot(Res.getValue(1)); 6441 return; 6442 } 6443 case Intrinsic::write_register: { 6444 Value *Reg = I.getArgOperand(0); 6445 Value *RegValue = I.getArgOperand(1); 6446 SDValue Chain = getRoot(); 6447 SDValue RegName = 6448 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 6449 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 6450 RegName, getValue(RegValue))); 6451 return; 6452 } 6453 case Intrinsic::memcpy: { 6454 const auto &MCI = cast<MemCpyInst>(I); 6455 SDValue Op1 = getValue(I.getArgOperand(0)); 6456 SDValue Op2 = getValue(I.getArgOperand(1)); 6457 SDValue Op3 = getValue(I.getArgOperand(2)); 6458 // @llvm.memcpy defines 0 and 1 to both mean no alignment. 6459 Align DstAlign = MCI.getDestAlign().valueOrOne(); 6460 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 6461 Align Alignment = std::min(DstAlign, SrcAlign); 6462 bool isVol = MCI.isVolatile(); 6463 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6464 // FIXME: Support passing different dest/src alignments to the memcpy DAG 6465 // node. 6466 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6467 SDValue MC = DAG.getMemcpy( 6468 Root, sdl, Op1, Op2, Op3, Alignment, isVol, 6469 /* AlwaysInline */ false, isTC, MachinePointerInfo(I.getArgOperand(0)), 6470 MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata(), AA); 6471 updateDAGForMaybeTailCall(MC); 6472 return; 6473 } 6474 case Intrinsic::memcpy_inline: { 6475 const auto &MCI = cast<MemCpyInlineInst>(I); 6476 SDValue Dst = getValue(I.getArgOperand(0)); 6477 SDValue Src = getValue(I.getArgOperand(1)); 6478 SDValue Size = getValue(I.getArgOperand(2)); 6479 assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size"); 6480 // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment. 6481 Align DstAlign = MCI.getDestAlign().valueOrOne(); 6482 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 6483 Align Alignment = std::min(DstAlign, SrcAlign); 6484 bool isVol = MCI.isVolatile(); 6485 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6486 // FIXME: Support passing different dest/src alignments to the memcpy DAG 6487 // node. 6488 SDValue MC = DAG.getMemcpy( 6489 getRoot(), sdl, Dst, Src, Size, Alignment, isVol, 6490 /* AlwaysInline */ true, isTC, MachinePointerInfo(I.getArgOperand(0)), 6491 MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata(), AA); 6492 updateDAGForMaybeTailCall(MC); 6493 return; 6494 } 6495 case Intrinsic::memset: { 6496 const auto &MSI = cast<MemSetInst>(I); 6497 SDValue Op1 = getValue(I.getArgOperand(0)); 6498 SDValue Op2 = getValue(I.getArgOperand(1)); 6499 SDValue Op3 = getValue(I.getArgOperand(2)); 6500 // @llvm.memset defines 0 and 1 to both mean no alignment. 6501 Align Alignment = MSI.getDestAlign().valueOrOne(); 6502 bool isVol = MSI.isVolatile(); 6503 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6504 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6505 SDValue MS = DAG.getMemset( 6506 Root, sdl, Op1, Op2, Op3, Alignment, isVol, /* AlwaysInline */ false, 6507 isTC, MachinePointerInfo(I.getArgOperand(0)), I.getAAMetadata()); 6508 updateDAGForMaybeTailCall(MS); 6509 return; 6510 } 6511 case Intrinsic::memset_inline: { 6512 const auto &MSII = cast<MemSetInlineInst>(I); 6513 SDValue Dst = getValue(I.getArgOperand(0)); 6514 SDValue Value = getValue(I.getArgOperand(1)); 6515 SDValue Size = getValue(I.getArgOperand(2)); 6516 assert(isa<ConstantSDNode>(Size) && "memset_inline needs constant size"); 6517 // @llvm.memset defines 0 and 1 to both mean no alignment. 6518 Align DstAlign = MSII.getDestAlign().valueOrOne(); 6519 bool isVol = MSII.isVolatile(); 6520 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6521 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6522 SDValue MC = DAG.getMemset(Root, sdl, Dst, Value, Size, DstAlign, isVol, 6523 /* AlwaysInline */ true, isTC, 6524 MachinePointerInfo(I.getArgOperand(0)), 6525 I.getAAMetadata()); 6526 updateDAGForMaybeTailCall(MC); 6527 return; 6528 } 6529 case Intrinsic::memmove: { 6530 const auto &MMI = cast<MemMoveInst>(I); 6531 SDValue Op1 = getValue(I.getArgOperand(0)); 6532 SDValue Op2 = getValue(I.getArgOperand(1)); 6533 SDValue Op3 = getValue(I.getArgOperand(2)); 6534 // @llvm.memmove defines 0 and 1 to both mean no alignment. 6535 Align DstAlign = MMI.getDestAlign().valueOrOne(); 6536 Align SrcAlign = MMI.getSourceAlign().valueOrOne(); 6537 Align Alignment = std::min(DstAlign, SrcAlign); 6538 bool isVol = MMI.isVolatile(); 6539 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6540 // FIXME: Support passing different dest/src alignments to the memmove DAG 6541 // node. 6542 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6543 SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 6544 isTC, MachinePointerInfo(I.getArgOperand(0)), 6545 MachinePointerInfo(I.getArgOperand(1)), 6546 I.getAAMetadata(), AA); 6547 updateDAGForMaybeTailCall(MM); 6548 return; 6549 } 6550 case Intrinsic::memcpy_element_unordered_atomic: { 6551 const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I); 6552 SDValue Dst = getValue(MI.getRawDest()); 6553 SDValue Src = getValue(MI.getRawSource()); 6554 SDValue Length = getValue(MI.getLength()); 6555 6556 Type *LengthTy = MI.getLength()->getType(); 6557 unsigned ElemSz = MI.getElementSizeInBytes(); 6558 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6559 SDValue MC = 6560 DAG.getAtomicMemcpy(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz, 6561 isTC, MachinePointerInfo(MI.getRawDest()), 6562 MachinePointerInfo(MI.getRawSource())); 6563 updateDAGForMaybeTailCall(MC); 6564 return; 6565 } 6566 case Intrinsic::memmove_element_unordered_atomic: { 6567 auto &MI = cast<AtomicMemMoveInst>(I); 6568 SDValue Dst = getValue(MI.getRawDest()); 6569 SDValue Src = getValue(MI.getRawSource()); 6570 SDValue Length = getValue(MI.getLength()); 6571 6572 Type *LengthTy = MI.getLength()->getType(); 6573 unsigned ElemSz = MI.getElementSizeInBytes(); 6574 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6575 SDValue MC = 6576 DAG.getAtomicMemmove(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz, 6577 isTC, MachinePointerInfo(MI.getRawDest()), 6578 MachinePointerInfo(MI.getRawSource())); 6579 updateDAGForMaybeTailCall(MC); 6580 return; 6581 } 6582 case Intrinsic::memset_element_unordered_atomic: { 6583 auto &MI = cast<AtomicMemSetInst>(I); 6584 SDValue Dst = getValue(MI.getRawDest()); 6585 SDValue Val = getValue(MI.getValue()); 6586 SDValue Length = getValue(MI.getLength()); 6587 6588 Type *LengthTy = MI.getLength()->getType(); 6589 unsigned ElemSz = MI.getElementSizeInBytes(); 6590 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6591 SDValue MC = 6592 DAG.getAtomicMemset(getRoot(), sdl, Dst, Val, Length, LengthTy, ElemSz, 6593 isTC, MachinePointerInfo(MI.getRawDest())); 6594 updateDAGForMaybeTailCall(MC); 6595 return; 6596 } 6597 case Intrinsic::call_preallocated_setup: { 6598 const CallBase *PreallocatedCall = FindPreallocatedCall(&I); 6599 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 6600 SDValue Res = DAG.getNode(ISD::PREALLOCATED_SETUP, sdl, MVT::Other, 6601 getRoot(), SrcValue); 6602 setValue(&I, Res); 6603 DAG.setRoot(Res); 6604 return; 6605 } 6606 case Intrinsic::call_preallocated_arg: { 6607 const CallBase *PreallocatedCall = FindPreallocatedCall(I.getOperand(0)); 6608 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 6609 SDValue Ops[3]; 6610 Ops[0] = getRoot(); 6611 Ops[1] = SrcValue; 6612 Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl, 6613 MVT::i32); // arg index 6614 SDValue Res = DAG.getNode( 6615 ISD::PREALLOCATED_ARG, sdl, 6616 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Ops); 6617 setValue(&I, Res); 6618 DAG.setRoot(Res.getValue(1)); 6619 return; 6620 } 6621 case Intrinsic::dbg_declare: { 6622 const auto &DI = cast<DbgDeclareInst>(I); 6623 // Debug intrinsics are handled separately in assignment tracking mode. 6624 // Some intrinsics are handled right after Argument lowering. 6625 if (AssignmentTrackingEnabled || 6626 FuncInfo.PreprocessedDbgDeclares.count(&DI)) 6627 return; 6628 LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DI << "\n"); 6629 DILocalVariable *Variable = DI.getVariable(); 6630 DIExpression *Expression = DI.getExpression(); 6631 dropDanglingDebugInfo(Variable, Expression); 6632 // Assume dbg.declare can not currently use DIArgList, i.e. 6633 // it is non-variadic. 6634 assert(!DI.hasArgList() && "Only dbg.value should currently use DIArgList"); 6635 handleDebugDeclare(DI.getVariableLocationOp(0), Variable, Expression, 6636 DI.getDebugLoc()); 6637 return; 6638 } 6639 case Intrinsic::dbg_label: { 6640 const DbgLabelInst &DI = cast<DbgLabelInst>(I); 6641 DILabel *Label = DI.getLabel(); 6642 assert(Label && "Missing label"); 6643 6644 SDDbgLabel *SDV; 6645 SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder); 6646 DAG.AddDbgLabel(SDV); 6647 return; 6648 } 6649 case Intrinsic::dbg_assign: { 6650 // Debug intrinsics are handled separately in assignment tracking mode. 6651 if (AssignmentTrackingEnabled) 6652 return; 6653 // If assignment tracking hasn't been enabled then fall through and treat 6654 // the dbg.assign as a dbg.value. 6655 [[fallthrough]]; 6656 } 6657 case Intrinsic::dbg_value: { 6658 // Debug intrinsics are handled separately in assignment tracking mode. 6659 if (AssignmentTrackingEnabled) 6660 return; 6661 const DbgValueInst &DI = cast<DbgValueInst>(I); 6662 assert(DI.getVariable() && "Missing variable"); 6663 6664 DILocalVariable *Variable = DI.getVariable(); 6665 DIExpression *Expression = DI.getExpression(); 6666 dropDanglingDebugInfo(Variable, Expression); 6667 6668 if (DI.isKillLocation()) { 6669 handleKillDebugValue(Variable, Expression, DI.getDebugLoc(), SDNodeOrder); 6670 return; 6671 } 6672 6673 SmallVector<Value *, 4> Values(DI.getValues()); 6674 if (Values.empty()) 6675 return; 6676 6677 bool IsVariadic = DI.hasArgList(); 6678 if (!handleDebugValue(Values, Variable, Expression, DI.getDebugLoc(), 6679 SDNodeOrder, IsVariadic)) 6680 addDanglingDebugInfo(Values, Variable, Expression, IsVariadic, 6681 DI.getDebugLoc(), SDNodeOrder); 6682 return; 6683 } 6684 6685 case Intrinsic::eh_typeid_for: { 6686 // Find the type id for the given typeinfo. 6687 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 6688 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 6689 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 6690 setValue(&I, Res); 6691 return; 6692 } 6693 6694 case Intrinsic::eh_return_i32: 6695 case Intrinsic::eh_return_i64: 6696 DAG.getMachineFunction().setCallsEHReturn(true); 6697 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 6698 MVT::Other, 6699 getControlRoot(), 6700 getValue(I.getArgOperand(0)), 6701 getValue(I.getArgOperand(1)))); 6702 return; 6703 case Intrinsic::eh_unwind_init: 6704 DAG.getMachineFunction().setCallsUnwindInit(true); 6705 return; 6706 case Intrinsic::eh_dwarf_cfa: 6707 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 6708 TLI.getPointerTy(DAG.getDataLayout()), 6709 getValue(I.getArgOperand(0)))); 6710 return; 6711 case Intrinsic::eh_sjlj_callsite: { 6712 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 6713 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(0)); 6714 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 6715 6716 MMI.setCurrentCallSite(CI->getZExtValue()); 6717 return; 6718 } 6719 case Intrinsic::eh_sjlj_functioncontext: { 6720 // Get and store the index of the function context. 6721 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 6722 AllocaInst *FnCtx = 6723 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 6724 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 6725 MFI.setFunctionContextIndex(FI); 6726 return; 6727 } 6728 case Intrinsic::eh_sjlj_setjmp: { 6729 SDValue Ops[2]; 6730 Ops[0] = getRoot(); 6731 Ops[1] = getValue(I.getArgOperand(0)); 6732 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 6733 DAG.getVTList(MVT::i32, MVT::Other), Ops); 6734 setValue(&I, Op.getValue(0)); 6735 DAG.setRoot(Op.getValue(1)); 6736 return; 6737 } 6738 case Intrinsic::eh_sjlj_longjmp: 6739 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 6740 getRoot(), getValue(I.getArgOperand(0)))); 6741 return; 6742 case Intrinsic::eh_sjlj_setup_dispatch: 6743 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 6744 getRoot())); 6745 return; 6746 case Intrinsic::masked_gather: 6747 visitMaskedGather(I); 6748 return; 6749 case Intrinsic::masked_load: 6750 visitMaskedLoad(I); 6751 return; 6752 case Intrinsic::masked_scatter: 6753 visitMaskedScatter(I); 6754 return; 6755 case Intrinsic::masked_store: 6756 visitMaskedStore(I); 6757 return; 6758 case Intrinsic::masked_expandload: 6759 visitMaskedLoad(I, true /* IsExpanding */); 6760 return; 6761 case Intrinsic::masked_compressstore: 6762 visitMaskedStore(I, true /* IsCompressing */); 6763 return; 6764 case Intrinsic::powi: 6765 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 6766 getValue(I.getArgOperand(1)), DAG)); 6767 return; 6768 case Intrinsic::log: 6769 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6770 return; 6771 case Intrinsic::log2: 6772 setValue(&I, 6773 expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6774 return; 6775 case Intrinsic::log10: 6776 setValue(&I, 6777 expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6778 return; 6779 case Intrinsic::exp: 6780 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6781 return; 6782 case Intrinsic::exp2: 6783 setValue(&I, 6784 expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6785 return; 6786 case Intrinsic::pow: 6787 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 6788 getValue(I.getArgOperand(1)), DAG, TLI, Flags)); 6789 return; 6790 case Intrinsic::sqrt: 6791 case Intrinsic::fabs: 6792 case Intrinsic::sin: 6793 case Intrinsic::cos: 6794 case Intrinsic::tan: 6795 case Intrinsic::asin: 6796 case Intrinsic::acos: 6797 case Intrinsic::atan: 6798 case Intrinsic::sinh: 6799 case Intrinsic::cosh: 6800 case Intrinsic::tanh: 6801 case Intrinsic::exp10: 6802 case Intrinsic::floor: 6803 case Intrinsic::ceil: 6804 case Intrinsic::trunc: 6805 case Intrinsic::rint: 6806 case Intrinsic::nearbyint: 6807 case Intrinsic::round: 6808 case Intrinsic::roundeven: 6809 case Intrinsic::canonicalize: { 6810 unsigned Opcode; 6811 // clang-format off 6812 switch (Intrinsic) { 6813 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6814 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 6815 case Intrinsic::fabs: Opcode = ISD::FABS; break; 6816 case Intrinsic::sin: Opcode = ISD::FSIN; break; 6817 case Intrinsic::cos: Opcode = ISD::FCOS; break; 6818 case Intrinsic::tan: Opcode = ISD::FTAN; break; 6819 case Intrinsic::asin: Opcode = ISD::FASIN; break; 6820 case Intrinsic::acos: Opcode = ISD::FACOS; break; 6821 case Intrinsic::atan: Opcode = ISD::FATAN; break; 6822 case Intrinsic::sinh: Opcode = ISD::FSINH; break; 6823 case Intrinsic::cosh: Opcode = ISD::FCOSH; break; 6824 case Intrinsic::tanh: Opcode = ISD::FTANH; break; 6825 case Intrinsic::exp10: Opcode = ISD::FEXP10; break; 6826 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 6827 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 6828 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 6829 case Intrinsic::rint: Opcode = ISD::FRINT; break; 6830 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 6831 case Intrinsic::round: Opcode = ISD::FROUND; break; 6832 case Intrinsic::roundeven: Opcode = ISD::FROUNDEVEN; break; 6833 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 6834 } 6835 // clang-format on 6836 6837 setValue(&I, DAG.getNode(Opcode, sdl, 6838 getValue(I.getArgOperand(0)).getValueType(), 6839 getValue(I.getArgOperand(0)), Flags)); 6840 return; 6841 } 6842 case Intrinsic::lround: 6843 case Intrinsic::llround: 6844 case Intrinsic::lrint: 6845 case Intrinsic::llrint: { 6846 unsigned Opcode; 6847 // clang-format off 6848 switch (Intrinsic) { 6849 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6850 case Intrinsic::lround: Opcode = ISD::LROUND; break; 6851 case Intrinsic::llround: Opcode = ISD::LLROUND; break; 6852 case Intrinsic::lrint: Opcode = ISD::LRINT; break; 6853 case Intrinsic::llrint: Opcode = ISD::LLRINT; break; 6854 } 6855 // clang-format on 6856 6857 EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6858 setValue(&I, DAG.getNode(Opcode, sdl, RetVT, 6859 getValue(I.getArgOperand(0)))); 6860 return; 6861 } 6862 case Intrinsic::minnum: 6863 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 6864 getValue(I.getArgOperand(0)).getValueType(), 6865 getValue(I.getArgOperand(0)), 6866 getValue(I.getArgOperand(1)), Flags)); 6867 return; 6868 case Intrinsic::maxnum: 6869 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 6870 getValue(I.getArgOperand(0)).getValueType(), 6871 getValue(I.getArgOperand(0)), 6872 getValue(I.getArgOperand(1)), Flags)); 6873 return; 6874 case Intrinsic::minimum: 6875 setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl, 6876 getValue(I.getArgOperand(0)).getValueType(), 6877 getValue(I.getArgOperand(0)), 6878 getValue(I.getArgOperand(1)), Flags)); 6879 return; 6880 case Intrinsic::maximum: 6881 setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl, 6882 getValue(I.getArgOperand(0)).getValueType(), 6883 getValue(I.getArgOperand(0)), 6884 getValue(I.getArgOperand(1)), Flags)); 6885 return; 6886 case Intrinsic::copysign: 6887 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 6888 getValue(I.getArgOperand(0)).getValueType(), 6889 getValue(I.getArgOperand(0)), 6890 getValue(I.getArgOperand(1)), Flags)); 6891 return; 6892 case Intrinsic::ldexp: 6893 setValue(&I, DAG.getNode(ISD::FLDEXP, sdl, 6894 getValue(I.getArgOperand(0)).getValueType(), 6895 getValue(I.getArgOperand(0)), 6896 getValue(I.getArgOperand(1)), Flags)); 6897 return; 6898 case Intrinsic::frexp: { 6899 SmallVector<EVT, 2> ValueVTs; 6900 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 6901 SDVTList VTs = DAG.getVTList(ValueVTs); 6902 setValue(&I, 6903 DAG.getNode(ISD::FFREXP, sdl, VTs, getValue(I.getArgOperand(0)))); 6904 return; 6905 } 6906 case Intrinsic::arithmetic_fence: { 6907 setValue(&I, DAG.getNode(ISD::ARITH_FENCE, sdl, 6908 getValue(I.getArgOperand(0)).getValueType(), 6909 getValue(I.getArgOperand(0)), Flags)); 6910 return; 6911 } 6912 case Intrinsic::fma: 6913 setValue(&I, DAG.getNode( 6914 ISD::FMA, sdl, getValue(I.getArgOperand(0)).getValueType(), 6915 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), 6916 getValue(I.getArgOperand(2)), Flags)); 6917 return; 6918 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC) \ 6919 case Intrinsic::INTRINSIC: 6920 #include "llvm/IR/ConstrainedOps.def" 6921 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I)); 6922 return; 6923 #define BEGIN_REGISTER_VP_INTRINSIC(VPID, ...) case Intrinsic::VPID: 6924 #include "llvm/IR/VPIntrinsics.def" 6925 visitVectorPredicationIntrinsic(cast<VPIntrinsic>(I)); 6926 return; 6927 case Intrinsic::fptrunc_round: { 6928 // Get the last argument, the metadata and convert it to an integer in the 6929 // call 6930 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(1))->getMetadata(); 6931 std::optional<RoundingMode> RoundMode = 6932 convertStrToRoundingMode(cast<MDString>(MD)->getString()); 6933 6934 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6935 6936 // Propagate fast-math-flags from IR to node(s). 6937 SDNodeFlags Flags; 6938 Flags.copyFMF(*cast<FPMathOperator>(&I)); 6939 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 6940 6941 SDValue Result; 6942 Result = DAG.getNode( 6943 ISD::FPTRUNC_ROUND, sdl, VT, getValue(I.getArgOperand(0)), 6944 DAG.getTargetConstant((int)*RoundMode, sdl, 6945 TLI.getPointerTy(DAG.getDataLayout()))); 6946 setValue(&I, Result); 6947 6948 return; 6949 } 6950 case Intrinsic::fmuladd: { 6951 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6952 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 6953 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 6954 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6955 getValue(I.getArgOperand(0)).getValueType(), 6956 getValue(I.getArgOperand(0)), 6957 getValue(I.getArgOperand(1)), 6958 getValue(I.getArgOperand(2)), Flags)); 6959 } else { 6960 // TODO: Intrinsic calls should have fast-math-flags. 6961 SDValue Mul = DAG.getNode( 6962 ISD::FMUL, sdl, getValue(I.getArgOperand(0)).getValueType(), 6963 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), Flags); 6964 SDValue Add = DAG.getNode(ISD::FADD, sdl, 6965 getValue(I.getArgOperand(0)).getValueType(), 6966 Mul, getValue(I.getArgOperand(2)), Flags); 6967 setValue(&I, Add); 6968 } 6969 return; 6970 } 6971 case Intrinsic::convert_to_fp16: 6972 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 6973 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 6974 getValue(I.getArgOperand(0)), 6975 DAG.getTargetConstant(0, sdl, 6976 MVT::i32)))); 6977 return; 6978 case Intrinsic::convert_from_fp16: 6979 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 6980 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6981 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 6982 getValue(I.getArgOperand(0))))); 6983 return; 6984 case Intrinsic::fptosi_sat: { 6985 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6986 setValue(&I, DAG.getNode(ISD::FP_TO_SINT_SAT, sdl, VT, 6987 getValue(I.getArgOperand(0)), 6988 DAG.getValueType(VT.getScalarType()))); 6989 return; 6990 } 6991 case Intrinsic::fptoui_sat: { 6992 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6993 setValue(&I, DAG.getNode(ISD::FP_TO_UINT_SAT, sdl, VT, 6994 getValue(I.getArgOperand(0)), 6995 DAG.getValueType(VT.getScalarType()))); 6996 return; 6997 } 6998 case Intrinsic::set_rounding: 6999 Res = DAG.getNode(ISD::SET_ROUNDING, sdl, MVT::Other, 7000 {getRoot(), getValue(I.getArgOperand(0))}); 7001 setValue(&I, Res); 7002 DAG.setRoot(Res.getValue(0)); 7003 return; 7004 case Intrinsic::is_fpclass: { 7005 const DataLayout DLayout = DAG.getDataLayout(); 7006 EVT DestVT = TLI.getValueType(DLayout, I.getType()); 7007 EVT ArgVT = TLI.getValueType(DLayout, I.getArgOperand(0)->getType()); 7008 FPClassTest Test = static_cast<FPClassTest>( 7009 cast<ConstantInt>(I.getArgOperand(1))->getZExtValue()); 7010 MachineFunction &MF = DAG.getMachineFunction(); 7011 const Function &F = MF.getFunction(); 7012 SDValue Op = getValue(I.getArgOperand(0)); 7013 SDNodeFlags Flags; 7014 Flags.setNoFPExcept( 7015 !F.getAttributes().hasFnAttr(llvm::Attribute::StrictFP)); 7016 // If ISD::IS_FPCLASS should be expanded, do it right now, because the 7017 // expansion can use illegal types. Making expansion early allows 7018 // legalizing these types prior to selection. 7019 if (!TLI.isOperationLegalOrCustom(ISD::IS_FPCLASS, ArgVT)) { 7020 SDValue Result = TLI.expandIS_FPCLASS(DestVT, Op, Test, Flags, sdl, DAG); 7021 setValue(&I, Result); 7022 return; 7023 } 7024 7025 SDValue Check = DAG.getTargetConstant(Test, sdl, MVT::i32); 7026 SDValue V = DAG.getNode(ISD::IS_FPCLASS, sdl, DestVT, {Op, Check}, Flags); 7027 setValue(&I, V); 7028 return; 7029 } 7030 case Intrinsic::get_fpenv: { 7031 const DataLayout DLayout = DAG.getDataLayout(); 7032 EVT EnvVT = TLI.getValueType(DLayout, I.getType()); 7033 Align TempAlign = DAG.getEVTAlign(EnvVT); 7034 SDValue Chain = getRoot(); 7035 // Use GET_FPENV if it is legal or custom. Otherwise use memory-based node 7036 // and temporary storage in stack. 7037 if (TLI.isOperationLegalOrCustom(ISD::GET_FPENV, EnvVT)) { 7038 Res = DAG.getNode( 7039 ISD::GET_FPENV, sdl, 7040 DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()), 7041 MVT::Other), 7042 Chain); 7043 } else { 7044 SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value()); 7045 int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex(); 7046 auto MPI = 7047 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI); 7048 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7049 MPI, MachineMemOperand::MOStore, LocationSize::beforeOrAfterPointer(), 7050 TempAlign); 7051 Chain = DAG.getGetFPEnv(Chain, sdl, Temp, EnvVT, MMO); 7052 Res = DAG.getLoad(EnvVT, sdl, Chain, Temp, MPI); 7053 } 7054 setValue(&I, Res); 7055 DAG.setRoot(Res.getValue(1)); 7056 return; 7057 } 7058 case Intrinsic::set_fpenv: { 7059 const DataLayout DLayout = DAG.getDataLayout(); 7060 SDValue Env = getValue(I.getArgOperand(0)); 7061 EVT EnvVT = Env.getValueType(); 7062 Align TempAlign = DAG.getEVTAlign(EnvVT); 7063 SDValue Chain = getRoot(); 7064 // If SET_FPENV is custom or legal, use it. Otherwise use loading 7065 // environment from memory. 7066 if (TLI.isOperationLegalOrCustom(ISD::SET_FPENV, EnvVT)) { 7067 Chain = DAG.getNode(ISD::SET_FPENV, sdl, MVT::Other, Chain, Env); 7068 } else { 7069 // Allocate space in stack, copy environment bits into it and use this 7070 // memory in SET_FPENV_MEM. 7071 SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value()); 7072 int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex(); 7073 auto MPI = 7074 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI); 7075 Chain = DAG.getStore(Chain, sdl, Env, Temp, MPI, TempAlign, 7076 MachineMemOperand::MOStore); 7077 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7078 MPI, MachineMemOperand::MOLoad, LocationSize::beforeOrAfterPointer(), 7079 TempAlign); 7080 Chain = DAG.getSetFPEnv(Chain, sdl, Temp, EnvVT, MMO); 7081 } 7082 DAG.setRoot(Chain); 7083 return; 7084 } 7085 case Intrinsic::reset_fpenv: 7086 DAG.setRoot(DAG.getNode(ISD::RESET_FPENV, sdl, MVT::Other, getRoot())); 7087 return; 7088 case Intrinsic::get_fpmode: 7089 Res = DAG.getNode( 7090 ISD::GET_FPMODE, sdl, 7091 DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()), 7092 MVT::Other), 7093 DAG.getRoot()); 7094 setValue(&I, Res); 7095 DAG.setRoot(Res.getValue(1)); 7096 return; 7097 case Intrinsic::set_fpmode: 7098 Res = DAG.getNode(ISD::SET_FPMODE, sdl, MVT::Other, {DAG.getRoot()}, 7099 getValue(I.getArgOperand(0))); 7100 DAG.setRoot(Res); 7101 return; 7102 case Intrinsic::reset_fpmode: { 7103 Res = DAG.getNode(ISD::RESET_FPMODE, sdl, MVT::Other, getRoot()); 7104 DAG.setRoot(Res); 7105 return; 7106 } 7107 case Intrinsic::pcmarker: { 7108 SDValue Tmp = getValue(I.getArgOperand(0)); 7109 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 7110 return; 7111 } 7112 case Intrinsic::readcyclecounter: { 7113 SDValue Op = getRoot(); 7114 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 7115 DAG.getVTList(MVT::i64, MVT::Other), Op); 7116 setValue(&I, Res); 7117 DAG.setRoot(Res.getValue(1)); 7118 return; 7119 } 7120 case Intrinsic::readsteadycounter: { 7121 SDValue Op = getRoot(); 7122 Res = DAG.getNode(ISD::READSTEADYCOUNTER, sdl, 7123 DAG.getVTList(MVT::i64, MVT::Other), Op); 7124 setValue(&I, Res); 7125 DAG.setRoot(Res.getValue(1)); 7126 return; 7127 } 7128 case Intrinsic::bitreverse: 7129 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 7130 getValue(I.getArgOperand(0)).getValueType(), 7131 getValue(I.getArgOperand(0)))); 7132 return; 7133 case Intrinsic::bswap: 7134 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 7135 getValue(I.getArgOperand(0)).getValueType(), 7136 getValue(I.getArgOperand(0)))); 7137 return; 7138 case Intrinsic::cttz: { 7139 SDValue Arg = getValue(I.getArgOperand(0)); 7140 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 7141 EVT Ty = Arg.getValueType(); 7142 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 7143 sdl, Ty, Arg)); 7144 return; 7145 } 7146 case Intrinsic::ctlz: { 7147 SDValue Arg = getValue(I.getArgOperand(0)); 7148 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 7149 EVT Ty = Arg.getValueType(); 7150 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 7151 sdl, Ty, Arg)); 7152 return; 7153 } 7154 case Intrinsic::ctpop: { 7155 SDValue Arg = getValue(I.getArgOperand(0)); 7156 EVT Ty = Arg.getValueType(); 7157 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 7158 return; 7159 } 7160 case Intrinsic::fshl: 7161 case Intrinsic::fshr: { 7162 bool IsFSHL = Intrinsic == Intrinsic::fshl; 7163 SDValue X = getValue(I.getArgOperand(0)); 7164 SDValue Y = getValue(I.getArgOperand(1)); 7165 SDValue Z = getValue(I.getArgOperand(2)); 7166 EVT VT = X.getValueType(); 7167 7168 if (X == Y) { 7169 auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR; 7170 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z)); 7171 } else { 7172 auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR; 7173 setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z)); 7174 } 7175 return; 7176 } 7177 case Intrinsic::sadd_sat: { 7178 SDValue Op1 = getValue(I.getArgOperand(0)); 7179 SDValue Op2 = getValue(I.getArgOperand(1)); 7180 setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 7181 return; 7182 } 7183 case Intrinsic::uadd_sat: { 7184 SDValue Op1 = getValue(I.getArgOperand(0)); 7185 SDValue Op2 = getValue(I.getArgOperand(1)); 7186 setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 7187 return; 7188 } 7189 case Intrinsic::ssub_sat: { 7190 SDValue Op1 = getValue(I.getArgOperand(0)); 7191 SDValue Op2 = getValue(I.getArgOperand(1)); 7192 setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 7193 return; 7194 } 7195 case Intrinsic::usub_sat: { 7196 SDValue Op1 = getValue(I.getArgOperand(0)); 7197 SDValue Op2 = getValue(I.getArgOperand(1)); 7198 setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 7199 return; 7200 } 7201 case Intrinsic::sshl_sat: { 7202 SDValue Op1 = getValue(I.getArgOperand(0)); 7203 SDValue Op2 = getValue(I.getArgOperand(1)); 7204 setValue(&I, DAG.getNode(ISD::SSHLSAT, sdl, Op1.getValueType(), Op1, Op2)); 7205 return; 7206 } 7207 case Intrinsic::ushl_sat: { 7208 SDValue Op1 = getValue(I.getArgOperand(0)); 7209 SDValue Op2 = getValue(I.getArgOperand(1)); 7210 setValue(&I, DAG.getNode(ISD::USHLSAT, sdl, Op1.getValueType(), Op1, Op2)); 7211 return; 7212 } 7213 case Intrinsic::smul_fix: 7214 case Intrinsic::umul_fix: 7215 case Intrinsic::smul_fix_sat: 7216 case Intrinsic::umul_fix_sat: { 7217 SDValue Op1 = getValue(I.getArgOperand(0)); 7218 SDValue Op2 = getValue(I.getArgOperand(1)); 7219 SDValue Op3 = getValue(I.getArgOperand(2)); 7220 setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 7221 Op1.getValueType(), Op1, Op2, Op3)); 7222 return; 7223 } 7224 case Intrinsic::sdiv_fix: 7225 case Intrinsic::udiv_fix: 7226 case Intrinsic::sdiv_fix_sat: 7227 case Intrinsic::udiv_fix_sat: { 7228 SDValue Op1 = getValue(I.getArgOperand(0)); 7229 SDValue Op2 = getValue(I.getArgOperand(1)); 7230 SDValue Op3 = getValue(I.getArgOperand(2)); 7231 setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 7232 Op1, Op2, Op3, DAG, TLI)); 7233 return; 7234 } 7235 case Intrinsic::smax: { 7236 SDValue Op1 = getValue(I.getArgOperand(0)); 7237 SDValue Op2 = getValue(I.getArgOperand(1)); 7238 setValue(&I, DAG.getNode(ISD::SMAX, sdl, Op1.getValueType(), Op1, Op2)); 7239 return; 7240 } 7241 case Intrinsic::smin: { 7242 SDValue Op1 = getValue(I.getArgOperand(0)); 7243 SDValue Op2 = getValue(I.getArgOperand(1)); 7244 setValue(&I, DAG.getNode(ISD::SMIN, sdl, Op1.getValueType(), Op1, Op2)); 7245 return; 7246 } 7247 case Intrinsic::umax: { 7248 SDValue Op1 = getValue(I.getArgOperand(0)); 7249 SDValue Op2 = getValue(I.getArgOperand(1)); 7250 setValue(&I, DAG.getNode(ISD::UMAX, sdl, Op1.getValueType(), Op1, Op2)); 7251 return; 7252 } 7253 case Intrinsic::umin: { 7254 SDValue Op1 = getValue(I.getArgOperand(0)); 7255 SDValue Op2 = getValue(I.getArgOperand(1)); 7256 setValue(&I, DAG.getNode(ISD::UMIN, sdl, Op1.getValueType(), Op1, Op2)); 7257 return; 7258 } 7259 case Intrinsic::abs: { 7260 // TODO: Preserve "int min is poison" arg in SDAG? 7261 SDValue Op1 = getValue(I.getArgOperand(0)); 7262 setValue(&I, DAG.getNode(ISD::ABS, sdl, Op1.getValueType(), Op1)); 7263 return; 7264 } 7265 case Intrinsic::scmp: { 7266 SDValue Op1 = getValue(I.getArgOperand(0)); 7267 SDValue Op2 = getValue(I.getArgOperand(1)); 7268 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7269 setValue(&I, DAG.getNode(ISD::SCMP, sdl, DestVT, Op1, Op2)); 7270 break; 7271 } 7272 case Intrinsic::ucmp: { 7273 SDValue Op1 = getValue(I.getArgOperand(0)); 7274 SDValue Op2 = getValue(I.getArgOperand(1)); 7275 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7276 setValue(&I, DAG.getNode(ISD::UCMP, sdl, DestVT, Op1, Op2)); 7277 break; 7278 } 7279 case Intrinsic::stacksave: { 7280 SDValue Op = getRoot(); 7281 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7282 Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op); 7283 setValue(&I, Res); 7284 DAG.setRoot(Res.getValue(1)); 7285 return; 7286 } 7287 case Intrinsic::stackrestore: 7288 Res = getValue(I.getArgOperand(0)); 7289 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 7290 return; 7291 case Intrinsic::get_dynamic_area_offset: { 7292 SDValue Op = getRoot(); 7293 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 7294 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7295 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 7296 // target. 7297 if (PtrTy.getFixedSizeInBits() < ResTy.getFixedSizeInBits()) 7298 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 7299 " intrinsic!"); 7300 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 7301 Op); 7302 DAG.setRoot(Op); 7303 setValue(&I, Res); 7304 return; 7305 } 7306 case Intrinsic::stackguard: { 7307 MachineFunction &MF = DAG.getMachineFunction(); 7308 const Module &M = *MF.getFunction().getParent(); 7309 EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7310 SDValue Chain = getRoot(); 7311 if (TLI.useLoadStackGuardNode()) { 7312 Res = getLoadStackGuard(DAG, sdl, Chain); 7313 Res = DAG.getPtrExtOrTrunc(Res, sdl, PtrTy); 7314 } else { 7315 const Value *Global = TLI.getSDagStackGuard(M); 7316 Align Align = DAG.getDataLayout().getPrefTypeAlign(Global->getType()); 7317 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 7318 MachinePointerInfo(Global, 0), Align, 7319 MachineMemOperand::MOVolatile); 7320 } 7321 if (TLI.useStackGuardXorFP()) 7322 Res = TLI.emitStackGuardXorFP(DAG, Res, sdl); 7323 DAG.setRoot(Chain); 7324 setValue(&I, Res); 7325 return; 7326 } 7327 case Intrinsic::stackprotector: { 7328 // Emit code into the DAG to store the stack guard onto the stack. 7329 MachineFunction &MF = DAG.getMachineFunction(); 7330 MachineFrameInfo &MFI = MF.getFrameInfo(); 7331 SDValue Src, Chain = getRoot(); 7332 7333 if (TLI.useLoadStackGuardNode()) 7334 Src = getLoadStackGuard(DAG, sdl, Chain); 7335 else 7336 Src = getValue(I.getArgOperand(0)); // The guard's value. 7337 7338 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 7339 7340 int FI = FuncInfo.StaticAllocaMap[Slot]; 7341 MFI.setStackProtectorIndex(FI); 7342 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 7343 7344 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 7345 7346 // Store the stack protector onto the stack. 7347 Res = DAG.getStore( 7348 Chain, sdl, Src, FIN, 7349 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), 7350 MaybeAlign(), MachineMemOperand::MOVolatile); 7351 setValue(&I, Res); 7352 DAG.setRoot(Res); 7353 return; 7354 } 7355 case Intrinsic::objectsize: 7356 llvm_unreachable("llvm.objectsize.* should have been lowered already"); 7357 7358 case Intrinsic::is_constant: 7359 llvm_unreachable("llvm.is.constant.* should have been lowered already"); 7360 7361 case Intrinsic::annotation: 7362 case Intrinsic::ptr_annotation: 7363 case Intrinsic::launder_invariant_group: 7364 case Intrinsic::strip_invariant_group: 7365 // Drop the intrinsic, but forward the value 7366 setValue(&I, getValue(I.getOperand(0))); 7367 return; 7368 7369 case Intrinsic::assume: 7370 case Intrinsic::experimental_noalias_scope_decl: 7371 case Intrinsic::var_annotation: 7372 case Intrinsic::sideeffect: 7373 // Discard annotate attributes, noalias scope declarations, assumptions, and 7374 // artificial side-effects. 7375 return; 7376 7377 case Intrinsic::codeview_annotation: { 7378 // Emit a label associated with this metadata. 7379 MachineFunction &MF = DAG.getMachineFunction(); 7380 MCSymbol *Label = 7381 MF.getMMI().getContext().createTempSymbol("annotation", true); 7382 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata(); 7383 MF.addCodeViewAnnotation(Label, cast<MDNode>(MD)); 7384 Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label); 7385 DAG.setRoot(Res); 7386 return; 7387 } 7388 7389 case Intrinsic::init_trampoline: { 7390 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 7391 7392 SDValue Ops[6]; 7393 Ops[0] = getRoot(); 7394 Ops[1] = getValue(I.getArgOperand(0)); 7395 Ops[2] = getValue(I.getArgOperand(1)); 7396 Ops[3] = getValue(I.getArgOperand(2)); 7397 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 7398 Ops[5] = DAG.getSrcValue(F); 7399 7400 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 7401 7402 DAG.setRoot(Res); 7403 return; 7404 } 7405 case Intrinsic::adjust_trampoline: 7406 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 7407 TLI.getPointerTy(DAG.getDataLayout()), 7408 getValue(I.getArgOperand(0)))); 7409 return; 7410 case Intrinsic::gcroot: { 7411 assert(DAG.getMachineFunction().getFunction().hasGC() && 7412 "only valid in functions with gc specified, enforced by Verifier"); 7413 assert(GFI && "implied by previous"); 7414 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 7415 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 7416 7417 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 7418 GFI->addStackRoot(FI->getIndex(), TypeMap); 7419 return; 7420 } 7421 case Intrinsic::gcread: 7422 case Intrinsic::gcwrite: 7423 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 7424 case Intrinsic::get_rounding: 7425 Res = DAG.getNode(ISD::GET_ROUNDING, sdl, {MVT::i32, MVT::Other}, getRoot()); 7426 setValue(&I, Res); 7427 DAG.setRoot(Res.getValue(1)); 7428 return; 7429 7430 case Intrinsic::expect: 7431 // Just replace __builtin_expect(exp, c) with EXP. 7432 setValue(&I, getValue(I.getArgOperand(0))); 7433 return; 7434 7435 case Intrinsic::ubsantrap: 7436 case Intrinsic::debugtrap: 7437 case Intrinsic::trap: { 7438 StringRef TrapFuncName = 7439 I.getAttributes().getFnAttr("trap-func-name").getValueAsString(); 7440 if (TrapFuncName.empty()) { 7441 switch (Intrinsic) { 7442 case Intrinsic::trap: 7443 DAG.setRoot(DAG.getNode(ISD::TRAP, sdl, MVT::Other, getRoot())); 7444 break; 7445 case Intrinsic::debugtrap: 7446 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, sdl, MVT::Other, getRoot())); 7447 break; 7448 case Intrinsic::ubsantrap: 7449 DAG.setRoot(DAG.getNode( 7450 ISD::UBSANTRAP, sdl, MVT::Other, getRoot(), 7451 DAG.getTargetConstant( 7452 cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(), sdl, 7453 MVT::i32))); 7454 break; 7455 default: llvm_unreachable("unknown trap intrinsic"); 7456 } 7457 return; 7458 } 7459 TargetLowering::ArgListTy Args; 7460 if (Intrinsic == Intrinsic::ubsantrap) { 7461 Args.push_back(TargetLoweringBase::ArgListEntry()); 7462 Args[0].Val = I.getArgOperand(0); 7463 Args[0].Node = getValue(Args[0].Val); 7464 Args[0].Ty = Args[0].Val->getType(); 7465 } 7466 7467 TargetLowering::CallLoweringInfo CLI(DAG); 7468 CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee( 7469 CallingConv::C, I.getType(), 7470 DAG.getExternalSymbol(TrapFuncName.data(), 7471 TLI.getPointerTy(DAG.getDataLayout())), 7472 std::move(Args)); 7473 7474 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 7475 DAG.setRoot(Result.second); 7476 return; 7477 } 7478 7479 case Intrinsic::allow_runtime_check: 7480 case Intrinsic::allow_ubsan_check: 7481 setValue(&I, getValue(ConstantInt::getTrue(I.getType()))); 7482 return; 7483 7484 case Intrinsic::uadd_with_overflow: 7485 case Intrinsic::sadd_with_overflow: 7486 case Intrinsic::usub_with_overflow: 7487 case Intrinsic::ssub_with_overflow: 7488 case Intrinsic::umul_with_overflow: 7489 case Intrinsic::smul_with_overflow: { 7490 ISD::NodeType Op; 7491 switch (Intrinsic) { 7492 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 7493 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 7494 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 7495 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 7496 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 7497 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 7498 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 7499 } 7500 SDValue Op1 = getValue(I.getArgOperand(0)); 7501 SDValue Op2 = getValue(I.getArgOperand(1)); 7502 7503 EVT ResultVT = Op1.getValueType(); 7504 EVT OverflowVT = MVT::i1; 7505 if (ResultVT.isVector()) 7506 OverflowVT = EVT::getVectorVT( 7507 *Context, OverflowVT, ResultVT.getVectorElementCount()); 7508 7509 SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT); 7510 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 7511 return; 7512 } 7513 case Intrinsic::prefetch: { 7514 SDValue Ops[5]; 7515 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 7516 auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore; 7517 Ops[0] = DAG.getRoot(); 7518 Ops[1] = getValue(I.getArgOperand(0)); 7519 Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl, 7520 MVT::i32); 7521 Ops[3] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(2)), sdl, 7522 MVT::i32); 7523 Ops[4] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(3)), sdl, 7524 MVT::i32); 7525 SDValue Result = DAG.getMemIntrinsicNode( 7526 ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops, 7527 EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)), 7528 /* align */ std::nullopt, Flags); 7529 7530 // Chain the prefetch in parallel with any pending loads, to stay out of 7531 // the way of later optimizations. 7532 PendingLoads.push_back(Result); 7533 Result = getRoot(); 7534 DAG.setRoot(Result); 7535 return; 7536 } 7537 case Intrinsic::lifetime_start: 7538 case Intrinsic::lifetime_end: { 7539 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 7540 // Stack coloring is not enabled in O0, discard region information. 7541 if (TM.getOptLevel() == CodeGenOptLevel::None) 7542 return; 7543 7544 const int64_t ObjectSize = 7545 cast<ConstantInt>(I.getArgOperand(0))->getSExtValue(); 7546 Value *const ObjectPtr = I.getArgOperand(1); 7547 SmallVector<const Value *, 4> Allocas; 7548 getUnderlyingObjects(ObjectPtr, Allocas); 7549 7550 for (const Value *Alloca : Allocas) { 7551 const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(Alloca); 7552 7553 // Could not find an Alloca. 7554 if (!LifetimeObject) 7555 continue; 7556 7557 // First check that the Alloca is static, otherwise it won't have a 7558 // valid frame index. 7559 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 7560 if (SI == FuncInfo.StaticAllocaMap.end()) 7561 return; 7562 7563 const int FrameIndex = SI->second; 7564 int64_t Offset; 7565 if (GetPointerBaseWithConstantOffset( 7566 ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject) 7567 Offset = -1; // Cannot determine offset from alloca to lifetime object. 7568 Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize, 7569 Offset); 7570 DAG.setRoot(Res); 7571 } 7572 return; 7573 } 7574 case Intrinsic::pseudoprobe: { 7575 auto Guid = cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(); 7576 auto Index = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 7577 auto Attr = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue(); 7578 Res = DAG.getPseudoProbeNode(sdl, getRoot(), Guid, Index, Attr); 7579 DAG.setRoot(Res); 7580 return; 7581 } 7582 case Intrinsic::invariant_start: 7583 // Discard region information. 7584 setValue(&I, 7585 DAG.getUNDEF(TLI.getValueType(DAG.getDataLayout(), I.getType()))); 7586 return; 7587 case Intrinsic::invariant_end: 7588 // Discard region information. 7589 return; 7590 case Intrinsic::clear_cache: { 7591 SDValue InputChain = DAG.getRoot(); 7592 SDValue StartVal = getValue(I.getArgOperand(0)); 7593 SDValue EndVal = getValue(I.getArgOperand(1)); 7594 Res = DAG.getNode(ISD::CLEAR_CACHE, sdl, DAG.getVTList(MVT::Other), 7595 {InputChain, StartVal, EndVal}); 7596 setValue(&I, Res); 7597 DAG.setRoot(Res); 7598 return; 7599 } 7600 case Intrinsic::donothing: 7601 case Intrinsic::seh_try_begin: 7602 case Intrinsic::seh_scope_begin: 7603 case Intrinsic::seh_try_end: 7604 case Intrinsic::seh_scope_end: 7605 // ignore 7606 return; 7607 case Intrinsic::experimental_stackmap: 7608 visitStackmap(I); 7609 return; 7610 case Intrinsic::experimental_patchpoint_void: 7611 case Intrinsic::experimental_patchpoint: 7612 visitPatchpoint(I); 7613 return; 7614 case Intrinsic::experimental_gc_statepoint: 7615 LowerStatepoint(cast<GCStatepointInst>(I)); 7616 return; 7617 case Intrinsic::experimental_gc_result: 7618 visitGCResult(cast<GCResultInst>(I)); 7619 return; 7620 case Intrinsic::experimental_gc_relocate: 7621 visitGCRelocate(cast<GCRelocateInst>(I)); 7622 return; 7623 case Intrinsic::instrprof_cover: 7624 llvm_unreachable("instrprof failed to lower a cover"); 7625 case Intrinsic::instrprof_increment: 7626 llvm_unreachable("instrprof failed to lower an increment"); 7627 case Intrinsic::instrprof_timestamp: 7628 llvm_unreachable("instrprof failed to lower a timestamp"); 7629 case Intrinsic::instrprof_value_profile: 7630 llvm_unreachable("instrprof failed to lower a value profiling call"); 7631 case Intrinsic::instrprof_mcdc_parameters: 7632 llvm_unreachable("instrprof failed to lower mcdc parameters"); 7633 case Intrinsic::instrprof_mcdc_tvbitmap_update: 7634 llvm_unreachable("instrprof failed to lower an mcdc tvbitmap update"); 7635 case Intrinsic::localescape: { 7636 MachineFunction &MF = DAG.getMachineFunction(); 7637 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 7638 7639 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 7640 // is the same on all targets. 7641 for (unsigned Idx = 0, E = I.arg_size(); Idx < E; ++Idx) { 7642 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 7643 if (isa<ConstantPointerNull>(Arg)) 7644 continue; // Skip null pointers. They represent a hole in index space. 7645 AllocaInst *Slot = cast<AllocaInst>(Arg); 7646 assert(FuncInfo.StaticAllocaMap.count(Slot) && 7647 "can only escape static allocas"); 7648 int FI = FuncInfo.StaticAllocaMap[Slot]; 7649 MCSymbol *FrameAllocSym = 7650 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 7651 GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx); 7652 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 7653 TII->get(TargetOpcode::LOCAL_ESCAPE)) 7654 .addSym(FrameAllocSym) 7655 .addFrameIndex(FI); 7656 } 7657 7658 return; 7659 } 7660 7661 case Intrinsic::localrecover: { 7662 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 7663 MachineFunction &MF = DAG.getMachineFunction(); 7664 7665 // Get the symbol that defines the frame offset. 7666 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 7667 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 7668 unsigned IdxVal = 7669 unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max())); 7670 MCSymbol *FrameAllocSym = 7671 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 7672 GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal); 7673 7674 Value *FP = I.getArgOperand(1); 7675 SDValue FPVal = getValue(FP); 7676 EVT PtrVT = FPVal.getValueType(); 7677 7678 // Create a MCSymbol for the label to avoid any target lowering 7679 // that would make this PC relative. 7680 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 7681 SDValue OffsetVal = 7682 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 7683 7684 // Add the offset to the FP. 7685 SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl); 7686 setValue(&I, Add); 7687 7688 return; 7689 } 7690 7691 case Intrinsic::eh_exceptionpointer: 7692 case Intrinsic::eh_exceptioncode: { 7693 // Get the exception pointer vreg, copy from it, and resize it to fit. 7694 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 7695 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 7696 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 7697 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 7698 SDValue N = DAG.getCopyFromReg(DAG.getEntryNode(), sdl, VReg, PtrVT); 7699 if (Intrinsic == Intrinsic::eh_exceptioncode) 7700 N = DAG.getZExtOrTrunc(N, sdl, MVT::i32); 7701 setValue(&I, N); 7702 return; 7703 } 7704 case Intrinsic::xray_customevent: { 7705 // Here we want to make sure that the intrinsic behaves as if it has a 7706 // specific calling convention. 7707 const auto &Triple = DAG.getTarget().getTargetTriple(); 7708 if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64) 7709 return; 7710 7711 SmallVector<SDValue, 8> Ops; 7712 7713 // We want to say that we always want the arguments in registers. 7714 SDValue LogEntryVal = getValue(I.getArgOperand(0)); 7715 SDValue StrSizeVal = getValue(I.getArgOperand(1)); 7716 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7717 SDValue Chain = getRoot(); 7718 Ops.push_back(LogEntryVal); 7719 Ops.push_back(StrSizeVal); 7720 Ops.push_back(Chain); 7721 7722 // We need to enforce the calling convention for the callsite, so that 7723 // argument ordering is enforced correctly, and that register allocation can 7724 // see that some registers may be assumed clobbered and have to preserve 7725 // them across calls to the intrinsic. 7726 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL, 7727 sdl, NodeTys, Ops); 7728 SDValue patchableNode = SDValue(MN, 0); 7729 DAG.setRoot(patchableNode); 7730 setValue(&I, patchableNode); 7731 return; 7732 } 7733 case Intrinsic::xray_typedevent: { 7734 // Here we want to make sure that the intrinsic behaves as if it has a 7735 // specific calling convention. 7736 const auto &Triple = DAG.getTarget().getTargetTriple(); 7737 if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64) 7738 return; 7739 7740 SmallVector<SDValue, 8> Ops; 7741 7742 // We want to say that we always want the arguments in registers. 7743 // It's unclear to me how manipulating the selection DAG here forces callers 7744 // to provide arguments in registers instead of on the stack. 7745 SDValue LogTypeId = getValue(I.getArgOperand(0)); 7746 SDValue LogEntryVal = getValue(I.getArgOperand(1)); 7747 SDValue StrSizeVal = getValue(I.getArgOperand(2)); 7748 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7749 SDValue Chain = getRoot(); 7750 Ops.push_back(LogTypeId); 7751 Ops.push_back(LogEntryVal); 7752 Ops.push_back(StrSizeVal); 7753 Ops.push_back(Chain); 7754 7755 // We need to enforce the calling convention for the callsite, so that 7756 // argument ordering is enforced correctly, and that register allocation can 7757 // see that some registers may be assumed clobbered and have to preserve 7758 // them across calls to the intrinsic. 7759 MachineSDNode *MN = DAG.getMachineNode( 7760 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, sdl, NodeTys, Ops); 7761 SDValue patchableNode = SDValue(MN, 0); 7762 DAG.setRoot(patchableNode); 7763 setValue(&I, patchableNode); 7764 return; 7765 } 7766 case Intrinsic::experimental_deoptimize: 7767 LowerDeoptimizeCall(&I); 7768 return; 7769 case Intrinsic::experimental_stepvector: 7770 visitStepVector(I); 7771 return; 7772 case Intrinsic::vector_reduce_fadd: 7773 case Intrinsic::vector_reduce_fmul: 7774 case Intrinsic::vector_reduce_add: 7775 case Intrinsic::vector_reduce_mul: 7776 case Intrinsic::vector_reduce_and: 7777 case Intrinsic::vector_reduce_or: 7778 case Intrinsic::vector_reduce_xor: 7779 case Intrinsic::vector_reduce_smax: 7780 case Intrinsic::vector_reduce_smin: 7781 case Intrinsic::vector_reduce_umax: 7782 case Intrinsic::vector_reduce_umin: 7783 case Intrinsic::vector_reduce_fmax: 7784 case Intrinsic::vector_reduce_fmin: 7785 case Intrinsic::vector_reduce_fmaximum: 7786 case Intrinsic::vector_reduce_fminimum: 7787 visitVectorReduce(I, Intrinsic); 7788 return; 7789 7790 case Intrinsic::icall_branch_funnel: { 7791 SmallVector<SDValue, 16> Ops; 7792 Ops.push_back(getValue(I.getArgOperand(0))); 7793 7794 int64_t Offset; 7795 auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 7796 I.getArgOperand(1), Offset, DAG.getDataLayout())); 7797 if (!Base) 7798 report_fatal_error( 7799 "llvm.icall.branch.funnel operand must be a GlobalValue"); 7800 Ops.push_back(DAG.getTargetGlobalAddress(Base, sdl, MVT::i64, 0)); 7801 7802 struct BranchFunnelTarget { 7803 int64_t Offset; 7804 SDValue Target; 7805 }; 7806 SmallVector<BranchFunnelTarget, 8> Targets; 7807 7808 for (unsigned Op = 1, N = I.arg_size(); Op != N; Op += 2) { 7809 auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 7810 I.getArgOperand(Op), Offset, DAG.getDataLayout())); 7811 if (ElemBase != Base) 7812 report_fatal_error("all llvm.icall.branch.funnel operands must refer " 7813 "to the same GlobalValue"); 7814 7815 SDValue Val = getValue(I.getArgOperand(Op + 1)); 7816 auto *GA = dyn_cast<GlobalAddressSDNode>(Val); 7817 if (!GA) 7818 report_fatal_error( 7819 "llvm.icall.branch.funnel operand must be a GlobalValue"); 7820 Targets.push_back({Offset, DAG.getTargetGlobalAddress( 7821 GA->getGlobal(), sdl, Val.getValueType(), 7822 GA->getOffset())}); 7823 } 7824 llvm::sort(Targets, 7825 [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) { 7826 return T1.Offset < T2.Offset; 7827 }); 7828 7829 for (auto &T : Targets) { 7830 Ops.push_back(DAG.getTargetConstant(T.Offset, sdl, MVT::i32)); 7831 Ops.push_back(T.Target); 7832 } 7833 7834 Ops.push_back(DAG.getRoot()); // Chain 7835 SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, sdl, 7836 MVT::Other, Ops), 7837 0); 7838 DAG.setRoot(N); 7839 setValue(&I, N); 7840 HasTailCall = true; 7841 return; 7842 } 7843 7844 case Intrinsic::wasm_landingpad_index: 7845 // Information this intrinsic contained has been transferred to 7846 // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely 7847 // delete it now. 7848 return; 7849 7850 case Intrinsic::aarch64_settag: 7851 case Intrinsic::aarch64_settag_zero: { 7852 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7853 bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero; 7854 SDValue Val = TSI.EmitTargetCodeForSetTag( 7855 DAG, sdl, getRoot(), getValue(I.getArgOperand(0)), 7856 getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)), 7857 ZeroMemory); 7858 DAG.setRoot(Val); 7859 setValue(&I, Val); 7860 return; 7861 } 7862 case Intrinsic::amdgcn_cs_chain: { 7863 assert(I.arg_size() == 5 && "Additional args not supported yet"); 7864 assert(cast<ConstantInt>(I.getOperand(4))->isZero() && 7865 "Non-zero flags not supported yet"); 7866 7867 // At this point we don't care if it's amdgpu_cs_chain or 7868 // amdgpu_cs_chain_preserve. 7869 CallingConv::ID CC = CallingConv::AMDGPU_CS_Chain; 7870 7871 Type *RetTy = I.getType(); 7872 assert(RetTy->isVoidTy() && "Should not return"); 7873 7874 SDValue Callee = getValue(I.getOperand(0)); 7875 7876 // We only have 2 actual args: one for the SGPRs and one for the VGPRs. 7877 // We'll also tack the value of the EXEC mask at the end. 7878 TargetLowering::ArgListTy Args; 7879 Args.reserve(3); 7880 7881 for (unsigned Idx : {2, 3, 1}) { 7882 TargetLowering::ArgListEntry Arg; 7883 Arg.Node = getValue(I.getOperand(Idx)); 7884 Arg.Ty = I.getOperand(Idx)->getType(); 7885 Arg.setAttributes(&I, Idx); 7886 Args.push_back(Arg); 7887 } 7888 7889 assert(Args[0].IsInReg && "SGPR args should be marked inreg"); 7890 assert(!Args[1].IsInReg && "VGPR args should not be marked inreg"); 7891 Args[2].IsInReg = true; // EXEC should be inreg 7892 7893 TargetLowering::CallLoweringInfo CLI(DAG); 7894 CLI.setDebugLoc(getCurSDLoc()) 7895 .setChain(getRoot()) 7896 .setCallee(CC, RetTy, Callee, std::move(Args)) 7897 .setNoReturn(true) 7898 .setTailCall(true) 7899 .setConvergent(I.isConvergent()); 7900 CLI.CB = &I; 7901 std::pair<SDValue, SDValue> Result = 7902 lowerInvokable(CLI, /*EHPadBB*/ nullptr); 7903 (void)Result; 7904 assert(!Result.first.getNode() && !Result.second.getNode() && 7905 "Should've lowered as tail call"); 7906 7907 HasTailCall = true; 7908 return; 7909 } 7910 case Intrinsic::ptrmask: { 7911 SDValue Ptr = getValue(I.getOperand(0)); 7912 SDValue Mask = getValue(I.getOperand(1)); 7913 7914 // On arm64_32, pointers are 32 bits when stored in memory, but 7915 // zero-extended to 64 bits when in registers. Thus the mask is 32 bits to 7916 // match the index type, but the pointer is 64 bits, so the the mask must be 7917 // zero-extended up to 64 bits to match the pointer. 7918 EVT PtrVT = 7919 TLI.getValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 7920 EVT MemVT = 7921 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 7922 assert(PtrVT == Ptr.getValueType()); 7923 assert(MemVT == Mask.getValueType()); 7924 if (MemVT != PtrVT) 7925 Mask = DAG.getPtrExtOrTrunc(Mask, sdl, PtrVT); 7926 7927 setValue(&I, DAG.getNode(ISD::AND, sdl, PtrVT, Ptr, Mask)); 7928 return; 7929 } 7930 case Intrinsic::threadlocal_address: { 7931 setValue(&I, getValue(I.getOperand(0))); 7932 return; 7933 } 7934 case Intrinsic::get_active_lane_mask: { 7935 EVT CCVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7936 SDValue Index = getValue(I.getOperand(0)); 7937 EVT ElementVT = Index.getValueType(); 7938 7939 if (!TLI.shouldExpandGetActiveLaneMask(CCVT, ElementVT)) { 7940 visitTargetIntrinsic(I, Intrinsic); 7941 return; 7942 } 7943 7944 SDValue TripCount = getValue(I.getOperand(1)); 7945 EVT VecTy = EVT::getVectorVT(*DAG.getContext(), ElementVT, 7946 CCVT.getVectorElementCount()); 7947 7948 SDValue VectorIndex = DAG.getSplat(VecTy, sdl, Index); 7949 SDValue VectorTripCount = DAG.getSplat(VecTy, sdl, TripCount); 7950 SDValue VectorStep = DAG.getStepVector(sdl, VecTy); 7951 SDValue VectorInduction = DAG.getNode( 7952 ISD::UADDSAT, sdl, VecTy, VectorIndex, VectorStep); 7953 SDValue SetCC = DAG.getSetCC(sdl, CCVT, VectorInduction, 7954 VectorTripCount, ISD::CondCode::SETULT); 7955 setValue(&I, SetCC); 7956 return; 7957 } 7958 case Intrinsic::experimental_get_vector_length: { 7959 assert(cast<ConstantInt>(I.getOperand(1))->getSExtValue() > 0 && 7960 "Expected positive VF"); 7961 unsigned VF = cast<ConstantInt>(I.getOperand(1))->getZExtValue(); 7962 bool IsScalable = cast<ConstantInt>(I.getOperand(2))->isOne(); 7963 7964 SDValue Count = getValue(I.getOperand(0)); 7965 EVT CountVT = Count.getValueType(); 7966 7967 if (!TLI.shouldExpandGetVectorLength(CountVT, VF, IsScalable)) { 7968 visitTargetIntrinsic(I, Intrinsic); 7969 return; 7970 } 7971 7972 // Expand to a umin between the trip count and the maximum elements the type 7973 // can hold. 7974 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7975 7976 // Extend the trip count to at least the result VT. 7977 if (CountVT.bitsLT(VT)) { 7978 Count = DAG.getNode(ISD::ZERO_EXTEND, sdl, VT, Count); 7979 CountVT = VT; 7980 } 7981 7982 SDValue MaxEVL = DAG.getElementCount(sdl, CountVT, 7983 ElementCount::get(VF, IsScalable)); 7984 7985 SDValue UMin = DAG.getNode(ISD::UMIN, sdl, CountVT, Count, MaxEVL); 7986 // Clip to the result type if needed. 7987 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, sdl, VT, UMin); 7988 7989 setValue(&I, Trunc); 7990 return; 7991 } 7992 case Intrinsic::experimental_vector_partial_reduce_add: { 7993 SDValue OpNode = getValue(I.getOperand(1)); 7994 EVT ReducedTy = EVT::getEVT(I.getType()); 7995 EVT FullTy = OpNode.getValueType(); 7996 7997 unsigned Stride = ReducedTy.getVectorMinNumElements(); 7998 unsigned ScaleFactor = FullTy.getVectorMinNumElements() / Stride; 7999 8000 // Collect all of the subvectors 8001 std::deque<SDValue> Subvectors; 8002 Subvectors.push_back(getValue(I.getOperand(0))); 8003 for (unsigned i = 0; i < ScaleFactor; i++) { 8004 auto SourceIndex = DAG.getVectorIdxConstant(i * Stride, sdl); 8005 Subvectors.push_back(DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ReducedTy, 8006 {OpNode, SourceIndex})); 8007 } 8008 8009 // Flatten the subvector tree 8010 while (Subvectors.size() > 1) { 8011 Subvectors.push_back(DAG.getNode(ISD::ADD, sdl, ReducedTy, 8012 {Subvectors[0], Subvectors[1]})); 8013 Subvectors.pop_front(); 8014 Subvectors.pop_front(); 8015 } 8016 8017 assert(Subvectors.size() == 1 && 8018 "There should only be one subvector after tree flattening"); 8019 8020 setValue(&I, Subvectors[0]); 8021 return; 8022 } 8023 case Intrinsic::experimental_cttz_elts: { 8024 auto DL = getCurSDLoc(); 8025 SDValue Op = getValue(I.getOperand(0)); 8026 EVT OpVT = Op.getValueType(); 8027 8028 if (!TLI.shouldExpandCttzElements(OpVT)) { 8029 visitTargetIntrinsic(I, Intrinsic); 8030 return; 8031 } 8032 8033 if (OpVT.getScalarType() != MVT::i1) { 8034 // Compare the input vector elements to zero & use to count trailing zeros 8035 SDValue AllZero = DAG.getConstant(0, DL, OpVT); 8036 OpVT = EVT::getVectorVT(*DAG.getContext(), MVT::i1, 8037 OpVT.getVectorElementCount()); 8038 Op = DAG.getSetCC(DL, OpVT, Op, AllZero, ISD::SETNE); 8039 } 8040 8041 // If the zero-is-poison flag is set, we can assume the upper limit 8042 // of the result is VF-1. 8043 bool ZeroIsPoison = 8044 !cast<ConstantSDNode>(getValue(I.getOperand(1)))->isZero(); 8045 ConstantRange VScaleRange(1, true); // Dummy value. 8046 if (isa<ScalableVectorType>(I.getOperand(0)->getType())) 8047 VScaleRange = getVScaleRange(I.getCaller(), 64); 8048 unsigned EltWidth = TLI.getBitWidthForCttzElements( 8049 I.getType(), OpVT.getVectorElementCount(), ZeroIsPoison, &VScaleRange); 8050 8051 MVT NewEltTy = MVT::getIntegerVT(EltWidth); 8052 8053 // Create the new vector type & get the vector length 8054 EVT NewVT = EVT::getVectorVT(*DAG.getContext(), NewEltTy, 8055 OpVT.getVectorElementCount()); 8056 8057 SDValue VL = 8058 DAG.getElementCount(DL, NewEltTy, OpVT.getVectorElementCount()); 8059 8060 SDValue StepVec = DAG.getStepVector(DL, NewVT); 8061 SDValue SplatVL = DAG.getSplat(NewVT, DL, VL); 8062 SDValue StepVL = DAG.getNode(ISD::SUB, DL, NewVT, SplatVL, StepVec); 8063 SDValue Ext = DAG.getNode(ISD::SIGN_EXTEND, DL, NewVT, Op); 8064 SDValue And = DAG.getNode(ISD::AND, DL, NewVT, StepVL, Ext); 8065 SDValue Max = DAG.getNode(ISD::VECREDUCE_UMAX, DL, NewEltTy, And); 8066 SDValue Sub = DAG.getNode(ISD::SUB, DL, NewEltTy, VL, Max); 8067 8068 EVT RetTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8069 SDValue Ret = DAG.getZExtOrTrunc(Sub, DL, RetTy); 8070 8071 setValue(&I, Ret); 8072 return; 8073 } 8074 case Intrinsic::vector_insert: { 8075 SDValue Vec = getValue(I.getOperand(0)); 8076 SDValue SubVec = getValue(I.getOperand(1)); 8077 SDValue Index = getValue(I.getOperand(2)); 8078 8079 // The intrinsic's index type is i64, but the SDNode requires an index type 8080 // suitable for the target. Convert the index as required. 8081 MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout()); 8082 if (Index.getValueType() != VectorIdxTy) 8083 Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl); 8084 8085 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8086 setValue(&I, DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, ResultVT, Vec, SubVec, 8087 Index)); 8088 return; 8089 } 8090 case Intrinsic::vector_extract: { 8091 SDValue Vec = getValue(I.getOperand(0)); 8092 SDValue Index = getValue(I.getOperand(1)); 8093 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8094 8095 // The intrinsic's index type is i64, but the SDNode requires an index type 8096 // suitable for the target. Convert the index as required. 8097 MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout()); 8098 if (Index.getValueType() != VectorIdxTy) 8099 Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl); 8100 8101 setValue(&I, 8102 DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ResultVT, Vec, Index)); 8103 return; 8104 } 8105 case Intrinsic::vector_reverse: 8106 visitVectorReverse(I); 8107 return; 8108 case Intrinsic::vector_splice: 8109 visitVectorSplice(I); 8110 return; 8111 case Intrinsic::callbr_landingpad: 8112 visitCallBrLandingPad(I); 8113 return; 8114 case Intrinsic::vector_interleave2: 8115 visitVectorInterleave(I); 8116 return; 8117 case Intrinsic::vector_deinterleave2: 8118 visitVectorDeinterleave(I); 8119 return; 8120 case Intrinsic::experimental_convergence_anchor: 8121 case Intrinsic::experimental_convergence_entry: 8122 case Intrinsic::experimental_convergence_loop: 8123 visitConvergenceControl(I, Intrinsic); 8124 return; 8125 case Intrinsic::experimental_vector_histogram_add: { 8126 visitVectorHistogram(I, Intrinsic); 8127 return; 8128 } 8129 } 8130 } 8131 8132 void SelectionDAGBuilder::visitConstrainedFPIntrinsic( 8133 const ConstrainedFPIntrinsic &FPI) { 8134 SDLoc sdl = getCurSDLoc(); 8135 8136 // We do not need to serialize constrained FP intrinsics against 8137 // each other or against (nonvolatile) loads, so they can be 8138 // chained like loads. 8139 SDValue Chain = DAG.getRoot(); 8140 SmallVector<SDValue, 4> Opers; 8141 Opers.push_back(Chain); 8142 for (unsigned I = 0, E = FPI.getNonMetadataArgCount(); I != E; ++I) 8143 Opers.push_back(getValue(FPI.getArgOperand(I))); 8144 8145 auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) { 8146 assert(Result.getNode()->getNumValues() == 2); 8147 8148 // Push node to the appropriate list so that future instructions can be 8149 // chained up correctly. 8150 SDValue OutChain = Result.getValue(1); 8151 switch (EB) { 8152 case fp::ExceptionBehavior::ebIgnore: 8153 // The only reason why ebIgnore nodes still need to be chained is that 8154 // they might depend on the current rounding mode, and therefore must 8155 // not be moved across instruction that may change that mode. 8156 [[fallthrough]]; 8157 case fp::ExceptionBehavior::ebMayTrap: 8158 // These must not be moved across calls or instructions that may change 8159 // floating-point exception masks. 8160 PendingConstrainedFP.push_back(OutChain); 8161 break; 8162 case fp::ExceptionBehavior::ebStrict: 8163 // These must not be moved across calls or instructions that may change 8164 // floating-point exception masks or read floating-point exception flags. 8165 // In addition, they cannot be optimized out even if unused. 8166 PendingConstrainedFPStrict.push_back(OutChain); 8167 break; 8168 } 8169 }; 8170 8171 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8172 EVT VT = TLI.getValueType(DAG.getDataLayout(), FPI.getType()); 8173 SDVTList VTs = DAG.getVTList(VT, MVT::Other); 8174 fp::ExceptionBehavior EB = *FPI.getExceptionBehavior(); 8175 8176 SDNodeFlags Flags; 8177 if (EB == fp::ExceptionBehavior::ebIgnore) 8178 Flags.setNoFPExcept(true); 8179 8180 if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI)) 8181 Flags.copyFMF(*FPOp); 8182 8183 unsigned Opcode; 8184 switch (FPI.getIntrinsicID()) { 8185 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 8186 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 8187 case Intrinsic::INTRINSIC: \ 8188 Opcode = ISD::STRICT_##DAGN; \ 8189 break; 8190 #include "llvm/IR/ConstrainedOps.def" 8191 case Intrinsic::experimental_constrained_fmuladd: { 8192 Opcode = ISD::STRICT_FMA; 8193 // Break fmuladd into fmul and fadd. 8194 if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict || 8195 !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 8196 Opers.pop_back(); 8197 SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags); 8198 pushOutChain(Mul, EB); 8199 Opcode = ISD::STRICT_FADD; 8200 Opers.clear(); 8201 Opers.push_back(Mul.getValue(1)); 8202 Opers.push_back(Mul.getValue(0)); 8203 Opers.push_back(getValue(FPI.getArgOperand(2))); 8204 } 8205 break; 8206 } 8207 } 8208 8209 // A few strict DAG nodes carry additional operands that are not 8210 // set up by the default code above. 8211 switch (Opcode) { 8212 default: break; 8213 case ISD::STRICT_FP_ROUND: 8214 Opers.push_back( 8215 DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 8216 break; 8217 case ISD::STRICT_FSETCC: 8218 case ISD::STRICT_FSETCCS: { 8219 auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI); 8220 ISD::CondCode Condition = getFCmpCondCode(FPCmp->getPredicate()); 8221 if (TM.Options.NoNaNsFPMath) 8222 Condition = getFCmpCodeWithoutNaN(Condition); 8223 Opers.push_back(DAG.getCondCode(Condition)); 8224 break; 8225 } 8226 } 8227 8228 SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags); 8229 pushOutChain(Result, EB); 8230 8231 SDValue FPResult = Result.getValue(0); 8232 setValue(&FPI, FPResult); 8233 } 8234 8235 static unsigned getISDForVPIntrinsic(const VPIntrinsic &VPIntrin) { 8236 std::optional<unsigned> ResOPC; 8237 switch (VPIntrin.getIntrinsicID()) { 8238 case Intrinsic::vp_ctlz: { 8239 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne(); 8240 ResOPC = IsZeroUndef ? ISD::VP_CTLZ_ZERO_UNDEF : ISD::VP_CTLZ; 8241 break; 8242 } 8243 case Intrinsic::vp_cttz: { 8244 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne(); 8245 ResOPC = IsZeroUndef ? ISD::VP_CTTZ_ZERO_UNDEF : ISD::VP_CTTZ; 8246 break; 8247 } 8248 case Intrinsic::vp_cttz_elts: { 8249 bool IsZeroPoison = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne(); 8250 ResOPC = IsZeroPoison ? ISD::VP_CTTZ_ELTS_ZERO_UNDEF : ISD::VP_CTTZ_ELTS; 8251 break; 8252 } 8253 #define HELPER_MAP_VPID_TO_VPSD(VPID, VPSD) \ 8254 case Intrinsic::VPID: \ 8255 ResOPC = ISD::VPSD; \ 8256 break; 8257 #include "llvm/IR/VPIntrinsics.def" 8258 } 8259 8260 if (!ResOPC) 8261 llvm_unreachable( 8262 "Inconsistency: no SDNode available for this VPIntrinsic!"); 8263 8264 if (*ResOPC == ISD::VP_REDUCE_SEQ_FADD || 8265 *ResOPC == ISD::VP_REDUCE_SEQ_FMUL) { 8266 if (VPIntrin.getFastMathFlags().allowReassoc()) 8267 return *ResOPC == ISD::VP_REDUCE_SEQ_FADD ? ISD::VP_REDUCE_FADD 8268 : ISD::VP_REDUCE_FMUL; 8269 } 8270 8271 return *ResOPC; 8272 } 8273 8274 void SelectionDAGBuilder::visitVPLoad( 8275 const VPIntrinsic &VPIntrin, EVT VT, 8276 const SmallVectorImpl<SDValue> &OpValues) { 8277 SDLoc DL = getCurSDLoc(); 8278 Value *PtrOperand = VPIntrin.getArgOperand(0); 8279 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8280 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8281 const MDNode *Ranges = getRangeMetadata(VPIntrin); 8282 SDValue LD; 8283 // Do not serialize variable-length loads of constant memory with 8284 // anything. 8285 if (!Alignment) 8286 Alignment = DAG.getEVTAlign(VT); 8287 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 8288 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 8289 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 8290 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8291 MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad, 8292 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges); 8293 LD = DAG.getLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], OpValues[2], 8294 MMO, false /*IsExpanding */); 8295 if (AddToChain) 8296 PendingLoads.push_back(LD.getValue(1)); 8297 setValue(&VPIntrin, LD); 8298 } 8299 8300 void SelectionDAGBuilder::visitVPGather( 8301 const VPIntrinsic &VPIntrin, EVT VT, 8302 const SmallVectorImpl<SDValue> &OpValues) { 8303 SDLoc DL = getCurSDLoc(); 8304 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8305 Value *PtrOperand = VPIntrin.getArgOperand(0); 8306 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8307 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8308 const MDNode *Ranges = getRangeMetadata(VPIntrin); 8309 SDValue LD; 8310 if (!Alignment) 8311 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8312 unsigned AS = 8313 PtrOperand->getType()->getScalarType()->getPointerAddressSpace(); 8314 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8315 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 8316 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges); 8317 SDValue Base, Index, Scale; 8318 ISD::MemIndexType IndexType; 8319 bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale, 8320 this, VPIntrin.getParent(), 8321 VT.getScalarStoreSize()); 8322 if (!UniformBase) { 8323 Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout())); 8324 Index = getValue(PtrOperand); 8325 IndexType = ISD::SIGNED_SCALED; 8326 Scale = DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 8327 } 8328 EVT IdxVT = Index.getValueType(); 8329 EVT EltTy = IdxVT.getVectorElementType(); 8330 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 8331 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 8332 Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index); 8333 } 8334 LD = DAG.getGatherVP( 8335 DAG.getVTList(VT, MVT::Other), VT, DL, 8336 {DAG.getRoot(), Base, Index, Scale, OpValues[1], OpValues[2]}, MMO, 8337 IndexType); 8338 PendingLoads.push_back(LD.getValue(1)); 8339 setValue(&VPIntrin, LD); 8340 } 8341 8342 void SelectionDAGBuilder::visitVPStore( 8343 const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) { 8344 SDLoc DL = getCurSDLoc(); 8345 Value *PtrOperand = VPIntrin.getArgOperand(1); 8346 EVT VT = OpValues[0].getValueType(); 8347 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8348 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8349 SDValue ST; 8350 if (!Alignment) 8351 Alignment = DAG.getEVTAlign(VT); 8352 SDValue Ptr = OpValues[1]; 8353 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 8354 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8355 MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore, 8356 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo); 8357 ST = DAG.getStoreVP(getMemoryRoot(), DL, OpValues[0], Ptr, Offset, 8358 OpValues[2], OpValues[3], VT, MMO, ISD::UNINDEXED, 8359 /* IsTruncating */ false, /*IsCompressing*/ false); 8360 DAG.setRoot(ST); 8361 setValue(&VPIntrin, ST); 8362 } 8363 8364 void SelectionDAGBuilder::visitVPScatter( 8365 const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) { 8366 SDLoc DL = getCurSDLoc(); 8367 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8368 Value *PtrOperand = VPIntrin.getArgOperand(1); 8369 EVT VT = OpValues[0].getValueType(); 8370 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8371 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8372 SDValue ST; 8373 if (!Alignment) 8374 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8375 unsigned AS = 8376 PtrOperand->getType()->getScalarType()->getPointerAddressSpace(); 8377 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8378 MachinePointerInfo(AS), MachineMemOperand::MOStore, 8379 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo); 8380 SDValue Base, Index, Scale; 8381 ISD::MemIndexType IndexType; 8382 bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale, 8383 this, VPIntrin.getParent(), 8384 VT.getScalarStoreSize()); 8385 if (!UniformBase) { 8386 Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout())); 8387 Index = getValue(PtrOperand); 8388 IndexType = ISD::SIGNED_SCALED; 8389 Scale = 8390 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 8391 } 8392 EVT IdxVT = Index.getValueType(); 8393 EVT EltTy = IdxVT.getVectorElementType(); 8394 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 8395 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 8396 Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index); 8397 } 8398 ST = DAG.getScatterVP(DAG.getVTList(MVT::Other), VT, DL, 8399 {getMemoryRoot(), OpValues[0], Base, Index, Scale, 8400 OpValues[2], OpValues[3]}, 8401 MMO, IndexType); 8402 DAG.setRoot(ST); 8403 setValue(&VPIntrin, ST); 8404 } 8405 8406 void SelectionDAGBuilder::visitVPStridedLoad( 8407 const VPIntrinsic &VPIntrin, EVT VT, 8408 const SmallVectorImpl<SDValue> &OpValues) { 8409 SDLoc DL = getCurSDLoc(); 8410 Value *PtrOperand = VPIntrin.getArgOperand(0); 8411 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8412 if (!Alignment) 8413 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8414 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8415 const MDNode *Ranges = getRangeMetadata(VPIntrin); 8416 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 8417 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 8418 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 8419 unsigned AS = PtrOperand->getType()->getPointerAddressSpace(); 8420 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8421 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 8422 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges); 8423 8424 SDValue LD = DAG.getStridedLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], 8425 OpValues[2], OpValues[3], MMO, 8426 false /*IsExpanding*/); 8427 8428 if (AddToChain) 8429 PendingLoads.push_back(LD.getValue(1)); 8430 setValue(&VPIntrin, LD); 8431 } 8432 8433 void SelectionDAGBuilder::visitVPStridedStore( 8434 const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) { 8435 SDLoc DL = getCurSDLoc(); 8436 Value *PtrOperand = VPIntrin.getArgOperand(1); 8437 EVT VT = OpValues[0].getValueType(); 8438 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8439 if (!Alignment) 8440 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8441 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8442 unsigned AS = PtrOperand->getType()->getPointerAddressSpace(); 8443 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8444 MachinePointerInfo(AS), MachineMemOperand::MOStore, 8445 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo); 8446 8447 SDValue ST = DAG.getStridedStoreVP( 8448 getMemoryRoot(), DL, OpValues[0], OpValues[1], 8449 DAG.getUNDEF(OpValues[1].getValueType()), OpValues[2], OpValues[3], 8450 OpValues[4], VT, MMO, ISD::UNINDEXED, /*IsTruncating*/ false, 8451 /*IsCompressing*/ false); 8452 8453 DAG.setRoot(ST); 8454 setValue(&VPIntrin, ST); 8455 } 8456 8457 void SelectionDAGBuilder::visitVPCmp(const VPCmpIntrinsic &VPIntrin) { 8458 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8459 SDLoc DL = getCurSDLoc(); 8460 8461 ISD::CondCode Condition; 8462 CmpInst::Predicate CondCode = VPIntrin.getPredicate(); 8463 bool IsFP = VPIntrin.getOperand(0)->getType()->isFPOrFPVectorTy(); 8464 if (IsFP) { 8465 // FIXME: Regular fcmps are FPMathOperators which may have fast-math (nnan) 8466 // flags, but calls that don't return floating-point types can't be 8467 // FPMathOperators, like vp.fcmp. This affects constrained fcmp too. 8468 Condition = getFCmpCondCode(CondCode); 8469 if (TM.Options.NoNaNsFPMath) 8470 Condition = getFCmpCodeWithoutNaN(Condition); 8471 } else { 8472 Condition = getICmpCondCode(CondCode); 8473 } 8474 8475 SDValue Op1 = getValue(VPIntrin.getOperand(0)); 8476 SDValue Op2 = getValue(VPIntrin.getOperand(1)); 8477 // #2 is the condition code 8478 SDValue MaskOp = getValue(VPIntrin.getOperand(3)); 8479 SDValue EVL = getValue(VPIntrin.getOperand(4)); 8480 MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy(); 8481 assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) && 8482 "Unexpected target EVL type"); 8483 EVL = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, EVL); 8484 8485 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8486 VPIntrin.getType()); 8487 setValue(&VPIntrin, 8488 DAG.getSetCCVP(DL, DestVT, Op1, Op2, Condition, MaskOp, EVL)); 8489 } 8490 8491 void SelectionDAGBuilder::visitVectorPredicationIntrinsic( 8492 const VPIntrinsic &VPIntrin) { 8493 SDLoc DL = getCurSDLoc(); 8494 unsigned Opcode = getISDForVPIntrinsic(VPIntrin); 8495 8496 auto IID = VPIntrin.getIntrinsicID(); 8497 8498 if (const auto *CmpI = dyn_cast<VPCmpIntrinsic>(&VPIntrin)) 8499 return visitVPCmp(*CmpI); 8500 8501 SmallVector<EVT, 4> ValueVTs; 8502 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8503 ComputeValueVTs(TLI, DAG.getDataLayout(), VPIntrin.getType(), ValueVTs); 8504 SDVTList VTs = DAG.getVTList(ValueVTs); 8505 8506 auto EVLParamPos = VPIntrinsic::getVectorLengthParamPos(IID); 8507 8508 MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy(); 8509 assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) && 8510 "Unexpected target EVL type"); 8511 8512 // Request operands. 8513 SmallVector<SDValue, 7> OpValues; 8514 for (unsigned I = 0; I < VPIntrin.arg_size(); ++I) { 8515 auto Op = getValue(VPIntrin.getArgOperand(I)); 8516 if (I == EVLParamPos) 8517 Op = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, Op); 8518 OpValues.push_back(Op); 8519 } 8520 8521 switch (Opcode) { 8522 default: { 8523 SDNodeFlags SDFlags; 8524 if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin)) 8525 SDFlags.copyFMF(*FPMO); 8526 SDValue Result = DAG.getNode(Opcode, DL, VTs, OpValues, SDFlags); 8527 setValue(&VPIntrin, Result); 8528 break; 8529 } 8530 case ISD::VP_LOAD: 8531 visitVPLoad(VPIntrin, ValueVTs[0], OpValues); 8532 break; 8533 case ISD::VP_GATHER: 8534 visitVPGather(VPIntrin, ValueVTs[0], OpValues); 8535 break; 8536 case ISD::EXPERIMENTAL_VP_STRIDED_LOAD: 8537 visitVPStridedLoad(VPIntrin, ValueVTs[0], OpValues); 8538 break; 8539 case ISD::VP_STORE: 8540 visitVPStore(VPIntrin, OpValues); 8541 break; 8542 case ISD::VP_SCATTER: 8543 visitVPScatter(VPIntrin, OpValues); 8544 break; 8545 case ISD::EXPERIMENTAL_VP_STRIDED_STORE: 8546 visitVPStridedStore(VPIntrin, OpValues); 8547 break; 8548 case ISD::VP_FMULADD: { 8549 assert(OpValues.size() == 5 && "Unexpected number of operands"); 8550 SDNodeFlags SDFlags; 8551 if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin)) 8552 SDFlags.copyFMF(*FPMO); 8553 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 8554 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), ValueVTs[0])) { 8555 setValue(&VPIntrin, DAG.getNode(ISD::VP_FMA, DL, VTs, OpValues, SDFlags)); 8556 } else { 8557 SDValue Mul = DAG.getNode( 8558 ISD::VP_FMUL, DL, VTs, 8559 {OpValues[0], OpValues[1], OpValues[3], OpValues[4]}, SDFlags); 8560 SDValue Add = 8561 DAG.getNode(ISD::VP_FADD, DL, VTs, 8562 {Mul, OpValues[2], OpValues[3], OpValues[4]}, SDFlags); 8563 setValue(&VPIntrin, Add); 8564 } 8565 break; 8566 } 8567 case ISD::VP_IS_FPCLASS: { 8568 const DataLayout DLayout = DAG.getDataLayout(); 8569 EVT DestVT = TLI.getValueType(DLayout, VPIntrin.getType()); 8570 auto Constant = OpValues[1]->getAsZExtVal(); 8571 SDValue Check = DAG.getTargetConstant(Constant, DL, MVT::i32); 8572 SDValue V = DAG.getNode(ISD::VP_IS_FPCLASS, DL, DestVT, 8573 {OpValues[0], Check, OpValues[2], OpValues[3]}); 8574 setValue(&VPIntrin, V); 8575 return; 8576 } 8577 case ISD::VP_INTTOPTR: { 8578 SDValue N = OpValues[0]; 8579 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), VPIntrin.getType()); 8580 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), VPIntrin.getType()); 8581 N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1], 8582 OpValues[2]); 8583 N = DAG.getVPZExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1], 8584 OpValues[2]); 8585 setValue(&VPIntrin, N); 8586 break; 8587 } 8588 case ISD::VP_PTRTOINT: { 8589 SDValue N = OpValues[0]; 8590 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8591 VPIntrin.getType()); 8592 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), 8593 VPIntrin.getOperand(0)->getType()); 8594 N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1], 8595 OpValues[2]); 8596 N = DAG.getVPZExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1], 8597 OpValues[2]); 8598 setValue(&VPIntrin, N); 8599 break; 8600 } 8601 case ISD::VP_ABS: 8602 case ISD::VP_CTLZ: 8603 case ISD::VP_CTLZ_ZERO_UNDEF: 8604 case ISD::VP_CTTZ: 8605 case ISD::VP_CTTZ_ZERO_UNDEF: 8606 case ISD::VP_CTTZ_ELTS_ZERO_UNDEF: 8607 case ISD::VP_CTTZ_ELTS: { 8608 SDValue Result = 8609 DAG.getNode(Opcode, DL, VTs, {OpValues[0], OpValues[2], OpValues[3]}); 8610 setValue(&VPIntrin, Result); 8611 break; 8612 } 8613 } 8614 } 8615 8616 SDValue SelectionDAGBuilder::lowerStartEH(SDValue Chain, 8617 const BasicBlock *EHPadBB, 8618 MCSymbol *&BeginLabel) { 8619 MachineFunction &MF = DAG.getMachineFunction(); 8620 MachineModuleInfo &MMI = MF.getMMI(); 8621 8622 // Insert a label before the invoke call to mark the try range. This can be 8623 // used to detect deletion of the invoke via the MachineModuleInfo. 8624 BeginLabel = MMI.getContext().createTempSymbol(); 8625 8626 // For SjLj, keep track of which landing pads go with which invokes 8627 // so as to maintain the ordering of pads in the LSDA. 8628 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 8629 if (CallSiteIndex) { 8630 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 8631 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 8632 8633 // Now that the call site is handled, stop tracking it. 8634 MMI.setCurrentCallSite(0); 8635 } 8636 8637 return DAG.getEHLabel(getCurSDLoc(), Chain, BeginLabel); 8638 } 8639 8640 SDValue SelectionDAGBuilder::lowerEndEH(SDValue Chain, const InvokeInst *II, 8641 const BasicBlock *EHPadBB, 8642 MCSymbol *BeginLabel) { 8643 assert(BeginLabel && "BeginLabel should've been set"); 8644 8645 MachineFunction &MF = DAG.getMachineFunction(); 8646 MachineModuleInfo &MMI = MF.getMMI(); 8647 8648 // Insert a label at the end of the invoke call to mark the try range. This 8649 // can be used to detect deletion of the invoke via the MachineModuleInfo. 8650 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 8651 Chain = DAG.getEHLabel(getCurSDLoc(), Chain, EndLabel); 8652 8653 // Inform MachineModuleInfo of range. 8654 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 8655 // There is a platform (e.g. wasm) that uses funclet style IR but does not 8656 // actually use outlined funclets and their LSDA info style. 8657 if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) { 8658 assert(II && "II should've been set"); 8659 WinEHFuncInfo *EHInfo = MF.getWinEHFuncInfo(); 8660 EHInfo->addIPToStateRange(II, BeginLabel, EndLabel); 8661 } else if (!isScopedEHPersonality(Pers)) { 8662 assert(EHPadBB); 8663 MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 8664 } 8665 8666 return Chain; 8667 } 8668 8669 std::pair<SDValue, SDValue> 8670 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 8671 const BasicBlock *EHPadBB) { 8672 MCSymbol *BeginLabel = nullptr; 8673 8674 if (EHPadBB) { 8675 // Both PendingLoads and PendingExports must be flushed here; 8676 // this call might not return. 8677 (void)getRoot(); 8678 DAG.setRoot(lowerStartEH(getControlRoot(), EHPadBB, BeginLabel)); 8679 CLI.setChain(getRoot()); 8680 } 8681 8682 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8683 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 8684 8685 assert((CLI.IsTailCall || Result.second.getNode()) && 8686 "Non-null chain expected with non-tail call!"); 8687 assert((Result.second.getNode() || !Result.first.getNode()) && 8688 "Null value expected with tail call!"); 8689 8690 if (!Result.second.getNode()) { 8691 // As a special case, a null chain means that a tail call has been emitted 8692 // and the DAG root is already updated. 8693 HasTailCall = true; 8694 8695 // Since there's no actual continuation from this block, nothing can be 8696 // relying on us setting vregs for them. 8697 PendingExports.clear(); 8698 } else { 8699 DAG.setRoot(Result.second); 8700 } 8701 8702 if (EHPadBB) { 8703 DAG.setRoot(lowerEndEH(getRoot(), cast_or_null<InvokeInst>(CLI.CB), EHPadBB, 8704 BeginLabel)); 8705 Result.second = getRoot(); 8706 } 8707 8708 return Result; 8709 } 8710 8711 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee, 8712 bool isTailCall, bool isMustTailCall, 8713 const BasicBlock *EHPadBB, 8714 const TargetLowering::PtrAuthInfo *PAI) { 8715 auto &DL = DAG.getDataLayout(); 8716 FunctionType *FTy = CB.getFunctionType(); 8717 Type *RetTy = CB.getType(); 8718 8719 TargetLowering::ArgListTy Args; 8720 Args.reserve(CB.arg_size()); 8721 8722 const Value *SwiftErrorVal = nullptr; 8723 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8724 8725 if (isTailCall) { 8726 // Avoid emitting tail calls in functions with the disable-tail-calls 8727 // attribute. 8728 auto *Caller = CB.getParent()->getParent(); 8729 if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() == 8730 "true" && !isMustTailCall) 8731 isTailCall = false; 8732 8733 // We can't tail call inside a function with a swifterror argument. Lowering 8734 // does not support this yet. It would have to move into the swifterror 8735 // register before the call. 8736 if (TLI.supportSwiftError() && 8737 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 8738 isTailCall = false; 8739 } 8740 8741 for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) { 8742 TargetLowering::ArgListEntry Entry; 8743 const Value *V = *I; 8744 8745 // Skip empty types 8746 if (V->getType()->isEmptyTy()) 8747 continue; 8748 8749 SDValue ArgNode = getValue(V); 8750 Entry.Node = ArgNode; Entry.Ty = V->getType(); 8751 8752 Entry.setAttributes(&CB, I - CB.arg_begin()); 8753 8754 // Use swifterror virtual register as input to the call. 8755 if (Entry.IsSwiftError && TLI.supportSwiftError()) { 8756 SwiftErrorVal = V; 8757 // We find the virtual register for the actual swifterror argument. 8758 // Instead of using the Value, we use the virtual register instead. 8759 Entry.Node = 8760 DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V), 8761 EVT(TLI.getPointerTy(DL))); 8762 } 8763 8764 Args.push_back(Entry); 8765 8766 // If we have an explicit sret argument that is an Instruction, (i.e., it 8767 // might point to function-local memory), we can't meaningfully tail-call. 8768 if (Entry.IsSRet && isa<Instruction>(V)) 8769 isTailCall = false; 8770 } 8771 8772 // If call site has a cfguardtarget operand bundle, create and add an 8773 // additional ArgListEntry. 8774 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) { 8775 TargetLowering::ArgListEntry Entry; 8776 Value *V = Bundle->Inputs[0]; 8777 SDValue ArgNode = getValue(V); 8778 Entry.Node = ArgNode; 8779 Entry.Ty = V->getType(); 8780 Entry.IsCFGuardTarget = true; 8781 Args.push_back(Entry); 8782 } 8783 8784 // Check if target-independent constraints permit a tail call here. 8785 // Target-dependent constraints are checked within TLI->LowerCallTo. 8786 if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget())) 8787 isTailCall = false; 8788 8789 // Disable tail calls if there is an swifterror argument. Targets have not 8790 // been updated to support tail calls. 8791 if (TLI.supportSwiftError() && SwiftErrorVal) 8792 isTailCall = false; 8793 8794 ConstantInt *CFIType = nullptr; 8795 if (CB.isIndirectCall()) { 8796 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_kcfi)) { 8797 if (!TLI.supportKCFIBundles()) 8798 report_fatal_error( 8799 "Target doesn't support calls with kcfi operand bundles."); 8800 CFIType = cast<ConstantInt>(Bundle->Inputs[0]); 8801 assert(CFIType->getType()->isIntegerTy(32) && "Invalid CFI type"); 8802 } 8803 } 8804 8805 SDValue ConvControlToken; 8806 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_convergencectrl)) { 8807 auto *Token = Bundle->Inputs[0].get(); 8808 ConvControlToken = getValue(Token); 8809 } 8810 8811 TargetLowering::CallLoweringInfo CLI(DAG); 8812 CLI.setDebugLoc(getCurSDLoc()) 8813 .setChain(getRoot()) 8814 .setCallee(RetTy, FTy, Callee, std::move(Args), CB) 8815 .setTailCall(isTailCall) 8816 .setConvergent(CB.isConvergent()) 8817 .setIsPreallocated( 8818 CB.countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0) 8819 .setCFIType(CFIType) 8820 .setConvergenceControlToken(ConvControlToken); 8821 8822 // Set the pointer authentication info if we have it. 8823 if (PAI) { 8824 if (!TLI.supportPtrAuthBundles()) 8825 report_fatal_error( 8826 "This target doesn't support calls with ptrauth operand bundles."); 8827 CLI.setPtrAuth(*PAI); 8828 } 8829 8830 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 8831 8832 if (Result.first.getNode()) { 8833 Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first); 8834 setValue(&CB, Result.first); 8835 } 8836 8837 // The last element of CLI.InVals has the SDValue for swifterror return. 8838 // Here we copy it to a virtual register and update SwiftErrorMap for 8839 // book-keeping. 8840 if (SwiftErrorVal && TLI.supportSwiftError()) { 8841 // Get the last element of InVals. 8842 SDValue Src = CLI.InVals.back(); 8843 Register VReg = 8844 SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal); 8845 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 8846 DAG.setRoot(CopyNode); 8847 } 8848 } 8849 8850 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 8851 SelectionDAGBuilder &Builder) { 8852 // Check to see if this load can be trivially constant folded, e.g. if the 8853 // input is from a string literal. 8854 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 8855 // Cast pointer to the type we really want to load. 8856 Type *LoadTy = 8857 Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits()); 8858 if (LoadVT.isVector()) 8859 LoadTy = FixedVectorType::get(LoadTy, LoadVT.getVectorNumElements()); 8860 8861 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 8862 PointerType::getUnqual(LoadTy)); 8863 8864 if (const Constant *LoadCst = 8865 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput), 8866 LoadTy, Builder.DAG.getDataLayout())) 8867 return Builder.getValue(LoadCst); 8868 } 8869 8870 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 8871 // still constant memory, the input chain can be the entry node. 8872 SDValue Root; 8873 bool ConstantMemory = false; 8874 8875 // Do not serialize (non-volatile) loads of constant memory with anything. 8876 if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) { 8877 Root = Builder.DAG.getEntryNode(); 8878 ConstantMemory = true; 8879 } else { 8880 // Do not serialize non-volatile loads against each other. 8881 Root = Builder.DAG.getRoot(); 8882 } 8883 8884 SDValue Ptr = Builder.getValue(PtrVal); 8885 SDValue LoadVal = 8886 Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, Ptr, 8887 MachinePointerInfo(PtrVal), Align(1)); 8888 8889 if (!ConstantMemory) 8890 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 8891 return LoadVal; 8892 } 8893 8894 /// Record the value for an instruction that produces an integer result, 8895 /// converting the type where necessary. 8896 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 8897 SDValue Value, 8898 bool IsSigned) { 8899 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8900 I.getType(), true); 8901 Value = DAG.getExtOrTrunc(IsSigned, Value, getCurSDLoc(), VT); 8902 setValue(&I, Value); 8903 } 8904 8905 /// See if we can lower a memcmp/bcmp call into an optimized form. If so, return 8906 /// true and lower it. Otherwise return false, and it will be lowered like a 8907 /// normal call. 8908 /// The caller already checked that \p I calls the appropriate LibFunc with a 8909 /// correct prototype. 8910 bool SelectionDAGBuilder::visitMemCmpBCmpCall(const CallInst &I) { 8911 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 8912 const Value *Size = I.getArgOperand(2); 8913 const ConstantSDNode *CSize = dyn_cast<ConstantSDNode>(getValue(Size)); 8914 if (CSize && CSize->getZExtValue() == 0) { 8915 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8916 I.getType(), true); 8917 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 8918 return true; 8919 } 8920 8921 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 8922 std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp( 8923 DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS), 8924 getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS)); 8925 if (Res.first.getNode()) { 8926 processIntegerCallValue(I, Res.first, true); 8927 PendingLoads.push_back(Res.second); 8928 return true; 8929 } 8930 8931 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 8932 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 8933 if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I)) 8934 return false; 8935 8936 // If the target has a fast compare for the given size, it will return a 8937 // preferred load type for that size. Require that the load VT is legal and 8938 // that the target supports unaligned loads of that type. Otherwise, return 8939 // INVALID. 8940 auto hasFastLoadsAndCompare = [&](unsigned NumBits) { 8941 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8942 MVT LVT = TLI.hasFastEqualityCompare(NumBits); 8943 if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) { 8944 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 8945 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 8946 // TODO: Check alignment of src and dest ptrs. 8947 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 8948 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 8949 if (!TLI.isTypeLegal(LVT) || 8950 !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) || 8951 !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS)) 8952 LVT = MVT::INVALID_SIMPLE_VALUE_TYPE; 8953 } 8954 8955 return LVT; 8956 }; 8957 8958 // This turns into unaligned loads. We only do this if the target natively 8959 // supports the MVT we'll be loading or if it is small enough (<= 4) that 8960 // we'll only produce a small number of byte loads. 8961 MVT LoadVT; 8962 unsigned NumBitsToCompare = CSize->getZExtValue() * 8; 8963 switch (NumBitsToCompare) { 8964 default: 8965 return false; 8966 case 16: 8967 LoadVT = MVT::i16; 8968 break; 8969 case 32: 8970 LoadVT = MVT::i32; 8971 break; 8972 case 64: 8973 case 128: 8974 case 256: 8975 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare); 8976 break; 8977 } 8978 8979 if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE) 8980 return false; 8981 8982 SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this); 8983 SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this); 8984 8985 // Bitcast to a wide integer type if the loads are vectors. 8986 if (LoadVT.isVector()) { 8987 EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits()); 8988 LoadL = DAG.getBitcast(CmpVT, LoadL); 8989 LoadR = DAG.getBitcast(CmpVT, LoadR); 8990 } 8991 8992 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE); 8993 processIntegerCallValue(I, Cmp, false); 8994 return true; 8995 } 8996 8997 /// See if we can lower a memchr call into an optimized form. If so, return 8998 /// true and lower it. Otherwise return false, and it will be lowered like a 8999 /// normal call. 9000 /// The caller already checked that \p I calls the appropriate LibFunc with a 9001 /// correct prototype. 9002 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 9003 const Value *Src = I.getArgOperand(0); 9004 const Value *Char = I.getArgOperand(1); 9005 const Value *Length = I.getArgOperand(2); 9006 9007 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9008 std::pair<SDValue, SDValue> Res = 9009 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 9010 getValue(Src), getValue(Char), getValue(Length), 9011 MachinePointerInfo(Src)); 9012 if (Res.first.getNode()) { 9013 setValue(&I, Res.first); 9014 PendingLoads.push_back(Res.second); 9015 return true; 9016 } 9017 9018 return false; 9019 } 9020 9021 /// See if we can lower a mempcpy call into an optimized form. If so, return 9022 /// true and lower it. Otherwise return false, and it will be lowered like a 9023 /// normal call. 9024 /// The caller already checked that \p I calls the appropriate LibFunc with a 9025 /// correct prototype. 9026 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 9027 SDValue Dst = getValue(I.getArgOperand(0)); 9028 SDValue Src = getValue(I.getArgOperand(1)); 9029 SDValue Size = getValue(I.getArgOperand(2)); 9030 9031 Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne(); 9032 Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne(); 9033 // DAG::getMemcpy needs Alignment to be defined. 9034 Align Alignment = std::min(DstAlign, SrcAlign); 9035 9036 SDLoc sdl = getCurSDLoc(); 9037 9038 // In the mempcpy context we need to pass in a false value for isTailCall 9039 // because the return pointer needs to be adjusted by the size of 9040 // the copied memory. 9041 SDValue Root = getMemoryRoot(); 9042 SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, false, false, 9043 /*isTailCall=*/false, 9044 MachinePointerInfo(I.getArgOperand(0)), 9045 MachinePointerInfo(I.getArgOperand(1)), 9046 I.getAAMetadata()); 9047 assert(MC.getNode() != nullptr && 9048 "** memcpy should not be lowered as TailCall in mempcpy context **"); 9049 DAG.setRoot(MC); 9050 9051 // Check if Size needs to be truncated or extended. 9052 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 9053 9054 // Adjust return pointer to point just past the last dst byte. 9055 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 9056 Dst, Size); 9057 setValue(&I, DstPlusSize); 9058 return true; 9059 } 9060 9061 /// See if we can lower a strcpy call into an optimized form. If so, return 9062 /// true and lower it, otherwise return false and it will be lowered like a 9063 /// normal call. 9064 /// The caller already checked that \p I calls the appropriate LibFunc with a 9065 /// correct prototype. 9066 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 9067 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 9068 9069 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9070 std::pair<SDValue, SDValue> Res = 9071 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 9072 getValue(Arg0), getValue(Arg1), 9073 MachinePointerInfo(Arg0), 9074 MachinePointerInfo(Arg1), isStpcpy); 9075 if (Res.first.getNode()) { 9076 setValue(&I, Res.first); 9077 DAG.setRoot(Res.second); 9078 return true; 9079 } 9080 9081 return false; 9082 } 9083 9084 /// See if we can lower a strcmp call into an optimized form. If so, return 9085 /// true and lower it, otherwise return false and it will be lowered like a 9086 /// normal call. 9087 /// The caller already checked that \p I calls the appropriate LibFunc with a 9088 /// correct prototype. 9089 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 9090 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 9091 9092 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9093 std::pair<SDValue, SDValue> Res = 9094 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 9095 getValue(Arg0), getValue(Arg1), 9096 MachinePointerInfo(Arg0), 9097 MachinePointerInfo(Arg1)); 9098 if (Res.first.getNode()) { 9099 processIntegerCallValue(I, Res.first, true); 9100 PendingLoads.push_back(Res.second); 9101 return true; 9102 } 9103 9104 return false; 9105 } 9106 9107 /// See if we can lower a strlen call into an optimized form. If so, return 9108 /// true and lower it, otherwise return false and it will be lowered like a 9109 /// normal call. 9110 /// The caller already checked that \p I calls the appropriate LibFunc with a 9111 /// correct prototype. 9112 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 9113 const Value *Arg0 = I.getArgOperand(0); 9114 9115 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9116 std::pair<SDValue, SDValue> Res = 9117 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 9118 getValue(Arg0), MachinePointerInfo(Arg0)); 9119 if (Res.first.getNode()) { 9120 processIntegerCallValue(I, Res.first, false); 9121 PendingLoads.push_back(Res.second); 9122 return true; 9123 } 9124 9125 return false; 9126 } 9127 9128 /// See if we can lower a strnlen call into an optimized form. If so, return 9129 /// true and lower it, otherwise return false and it will be lowered like a 9130 /// normal call. 9131 /// The caller already checked that \p I calls the appropriate LibFunc with a 9132 /// correct prototype. 9133 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 9134 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 9135 9136 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9137 std::pair<SDValue, SDValue> Res = 9138 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 9139 getValue(Arg0), getValue(Arg1), 9140 MachinePointerInfo(Arg0)); 9141 if (Res.first.getNode()) { 9142 processIntegerCallValue(I, Res.first, false); 9143 PendingLoads.push_back(Res.second); 9144 return true; 9145 } 9146 9147 return false; 9148 } 9149 9150 /// See if we can lower a unary floating-point operation into an SDNode with 9151 /// the specified Opcode. If so, return true and lower it, otherwise return 9152 /// false and it will be lowered like a normal call. 9153 /// The caller already checked that \p I calls the appropriate LibFunc with a 9154 /// correct prototype. 9155 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 9156 unsigned Opcode) { 9157 // We already checked this call's prototype; verify it doesn't modify errno. 9158 if (!I.onlyReadsMemory()) 9159 return false; 9160 9161 SDNodeFlags Flags; 9162 Flags.copyFMF(cast<FPMathOperator>(I)); 9163 9164 SDValue Tmp = getValue(I.getArgOperand(0)); 9165 setValue(&I, 9166 DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp, Flags)); 9167 return true; 9168 } 9169 9170 /// See if we can lower a binary floating-point operation into an SDNode with 9171 /// the specified Opcode. If so, return true and lower it. Otherwise return 9172 /// false, and it will be lowered like a normal call. 9173 /// The caller already checked that \p I calls the appropriate LibFunc with a 9174 /// correct prototype. 9175 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 9176 unsigned Opcode) { 9177 // We already checked this call's prototype; verify it doesn't modify errno. 9178 if (!I.onlyReadsMemory()) 9179 return false; 9180 9181 SDNodeFlags Flags; 9182 Flags.copyFMF(cast<FPMathOperator>(I)); 9183 9184 SDValue Tmp0 = getValue(I.getArgOperand(0)); 9185 SDValue Tmp1 = getValue(I.getArgOperand(1)); 9186 EVT VT = Tmp0.getValueType(); 9187 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1, Flags)); 9188 return true; 9189 } 9190 9191 void SelectionDAGBuilder::visitCall(const CallInst &I) { 9192 // Handle inline assembly differently. 9193 if (I.isInlineAsm()) { 9194 visitInlineAsm(I); 9195 return; 9196 } 9197 9198 diagnoseDontCall(I); 9199 9200 if (Function *F = I.getCalledFunction()) { 9201 if (F->isDeclaration()) { 9202 // Is this an LLVM intrinsic or a target-specific intrinsic? 9203 unsigned IID = F->getIntrinsicID(); 9204 if (!IID) 9205 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) 9206 IID = II->getIntrinsicID(F); 9207 9208 if (IID) { 9209 visitIntrinsicCall(I, IID); 9210 return; 9211 } 9212 } 9213 9214 // Check for well-known libc/libm calls. If the function is internal, it 9215 // can't be a library call. Don't do the check if marked as nobuiltin for 9216 // some reason or the call site requires strict floating point semantics. 9217 LibFunc Func; 9218 if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() && 9219 F->hasName() && LibInfo->getLibFunc(*F, Func) && 9220 LibInfo->hasOptimizedCodeGen(Func)) { 9221 switch (Func) { 9222 default: break; 9223 case LibFunc_bcmp: 9224 if (visitMemCmpBCmpCall(I)) 9225 return; 9226 break; 9227 case LibFunc_copysign: 9228 case LibFunc_copysignf: 9229 case LibFunc_copysignl: 9230 // We already checked this call's prototype; verify it doesn't modify 9231 // errno. 9232 if (I.onlyReadsMemory()) { 9233 SDValue LHS = getValue(I.getArgOperand(0)); 9234 SDValue RHS = getValue(I.getArgOperand(1)); 9235 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 9236 LHS.getValueType(), LHS, RHS)); 9237 return; 9238 } 9239 break; 9240 case LibFunc_fabs: 9241 case LibFunc_fabsf: 9242 case LibFunc_fabsl: 9243 if (visitUnaryFloatCall(I, ISD::FABS)) 9244 return; 9245 break; 9246 case LibFunc_fmin: 9247 case LibFunc_fminf: 9248 case LibFunc_fminl: 9249 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 9250 return; 9251 break; 9252 case LibFunc_fmax: 9253 case LibFunc_fmaxf: 9254 case LibFunc_fmaxl: 9255 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 9256 return; 9257 break; 9258 case LibFunc_sin: 9259 case LibFunc_sinf: 9260 case LibFunc_sinl: 9261 if (visitUnaryFloatCall(I, ISD::FSIN)) 9262 return; 9263 break; 9264 case LibFunc_cos: 9265 case LibFunc_cosf: 9266 case LibFunc_cosl: 9267 if (visitUnaryFloatCall(I, ISD::FCOS)) 9268 return; 9269 break; 9270 case LibFunc_tan: 9271 case LibFunc_tanf: 9272 case LibFunc_tanl: 9273 if (visitUnaryFloatCall(I, ISD::FTAN)) 9274 return; 9275 break; 9276 case LibFunc_asin: 9277 case LibFunc_asinf: 9278 case LibFunc_asinl: 9279 if (visitUnaryFloatCall(I, ISD::FASIN)) 9280 return; 9281 break; 9282 case LibFunc_acos: 9283 case LibFunc_acosf: 9284 case LibFunc_acosl: 9285 if (visitUnaryFloatCall(I, ISD::FACOS)) 9286 return; 9287 break; 9288 case LibFunc_atan: 9289 case LibFunc_atanf: 9290 case LibFunc_atanl: 9291 if (visitUnaryFloatCall(I, ISD::FATAN)) 9292 return; 9293 break; 9294 case LibFunc_sinh: 9295 case LibFunc_sinhf: 9296 case LibFunc_sinhl: 9297 if (visitUnaryFloatCall(I, ISD::FSINH)) 9298 return; 9299 break; 9300 case LibFunc_cosh: 9301 case LibFunc_coshf: 9302 case LibFunc_coshl: 9303 if (visitUnaryFloatCall(I, ISD::FCOSH)) 9304 return; 9305 break; 9306 case LibFunc_tanh: 9307 case LibFunc_tanhf: 9308 case LibFunc_tanhl: 9309 if (visitUnaryFloatCall(I, ISD::FTANH)) 9310 return; 9311 break; 9312 case LibFunc_sqrt: 9313 case LibFunc_sqrtf: 9314 case LibFunc_sqrtl: 9315 case LibFunc_sqrt_finite: 9316 case LibFunc_sqrtf_finite: 9317 case LibFunc_sqrtl_finite: 9318 if (visitUnaryFloatCall(I, ISD::FSQRT)) 9319 return; 9320 break; 9321 case LibFunc_floor: 9322 case LibFunc_floorf: 9323 case LibFunc_floorl: 9324 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 9325 return; 9326 break; 9327 case LibFunc_nearbyint: 9328 case LibFunc_nearbyintf: 9329 case LibFunc_nearbyintl: 9330 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 9331 return; 9332 break; 9333 case LibFunc_ceil: 9334 case LibFunc_ceilf: 9335 case LibFunc_ceill: 9336 if (visitUnaryFloatCall(I, ISD::FCEIL)) 9337 return; 9338 break; 9339 case LibFunc_rint: 9340 case LibFunc_rintf: 9341 case LibFunc_rintl: 9342 if (visitUnaryFloatCall(I, ISD::FRINT)) 9343 return; 9344 break; 9345 case LibFunc_round: 9346 case LibFunc_roundf: 9347 case LibFunc_roundl: 9348 if (visitUnaryFloatCall(I, ISD::FROUND)) 9349 return; 9350 break; 9351 case LibFunc_trunc: 9352 case LibFunc_truncf: 9353 case LibFunc_truncl: 9354 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 9355 return; 9356 break; 9357 case LibFunc_log2: 9358 case LibFunc_log2f: 9359 case LibFunc_log2l: 9360 if (visitUnaryFloatCall(I, ISD::FLOG2)) 9361 return; 9362 break; 9363 case LibFunc_exp2: 9364 case LibFunc_exp2f: 9365 case LibFunc_exp2l: 9366 if (visitUnaryFloatCall(I, ISD::FEXP2)) 9367 return; 9368 break; 9369 case LibFunc_exp10: 9370 case LibFunc_exp10f: 9371 case LibFunc_exp10l: 9372 if (visitUnaryFloatCall(I, ISD::FEXP10)) 9373 return; 9374 break; 9375 case LibFunc_ldexp: 9376 case LibFunc_ldexpf: 9377 case LibFunc_ldexpl: 9378 if (visitBinaryFloatCall(I, ISD::FLDEXP)) 9379 return; 9380 break; 9381 case LibFunc_memcmp: 9382 if (visitMemCmpBCmpCall(I)) 9383 return; 9384 break; 9385 case LibFunc_mempcpy: 9386 if (visitMemPCpyCall(I)) 9387 return; 9388 break; 9389 case LibFunc_memchr: 9390 if (visitMemChrCall(I)) 9391 return; 9392 break; 9393 case LibFunc_strcpy: 9394 if (visitStrCpyCall(I, false)) 9395 return; 9396 break; 9397 case LibFunc_stpcpy: 9398 if (visitStrCpyCall(I, true)) 9399 return; 9400 break; 9401 case LibFunc_strcmp: 9402 if (visitStrCmpCall(I)) 9403 return; 9404 break; 9405 case LibFunc_strlen: 9406 if (visitStrLenCall(I)) 9407 return; 9408 break; 9409 case LibFunc_strnlen: 9410 if (visitStrNLenCall(I)) 9411 return; 9412 break; 9413 } 9414 } 9415 } 9416 9417 if (I.countOperandBundlesOfType(LLVMContext::OB_ptrauth)) { 9418 LowerCallSiteWithPtrAuthBundle(cast<CallBase>(I), /*EHPadBB=*/nullptr); 9419 return; 9420 } 9421 9422 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 9423 // have to do anything here to lower funclet bundles. 9424 // CFGuardTarget bundles are lowered in LowerCallTo. 9425 assert(!I.hasOperandBundlesOtherThan( 9426 {LLVMContext::OB_deopt, LLVMContext::OB_funclet, 9427 LLVMContext::OB_cfguardtarget, LLVMContext::OB_preallocated, 9428 LLVMContext::OB_clang_arc_attachedcall, LLVMContext::OB_kcfi, 9429 LLVMContext::OB_convergencectrl}) && 9430 "Cannot lower calls with arbitrary operand bundles!"); 9431 9432 SDValue Callee = getValue(I.getCalledOperand()); 9433 9434 if (I.hasDeoptState()) 9435 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 9436 else 9437 // Check if we can potentially perform a tail call. More detailed checking 9438 // is be done within LowerCallTo, after more information about the call is 9439 // known. 9440 LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall()); 9441 } 9442 9443 void SelectionDAGBuilder::LowerCallSiteWithPtrAuthBundle( 9444 const CallBase &CB, const BasicBlock *EHPadBB) { 9445 auto PAB = CB.getOperandBundle("ptrauth"); 9446 const Value *CalleeV = CB.getCalledOperand(); 9447 9448 // Gather the call ptrauth data from the operand bundle: 9449 // [ i32 <key>, i64 <discriminator> ] 9450 const auto *Key = cast<ConstantInt>(PAB->Inputs[0]); 9451 const Value *Discriminator = PAB->Inputs[1]; 9452 9453 assert(Key->getType()->isIntegerTy(32) && "Invalid ptrauth key"); 9454 assert(Discriminator->getType()->isIntegerTy(64) && 9455 "Invalid ptrauth discriminator"); 9456 9457 // Functions should never be ptrauth-called directly. 9458 assert(!isa<Function>(CalleeV) && "invalid direct ptrauth call"); 9459 9460 // Otherwise, do an authenticated indirect call. 9461 TargetLowering::PtrAuthInfo PAI = {Key->getZExtValue(), 9462 getValue(Discriminator)}; 9463 9464 LowerCallTo(CB, getValue(CalleeV), CB.isTailCall(), CB.isMustTailCall(), 9465 EHPadBB, &PAI); 9466 } 9467 9468 namespace { 9469 9470 /// AsmOperandInfo - This contains information for each constraint that we are 9471 /// lowering. 9472 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 9473 public: 9474 /// CallOperand - If this is the result output operand or a clobber 9475 /// this is null, otherwise it is the incoming operand to the CallInst. 9476 /// This gets modified as the asm is processed. 9477 SDValue CallOperand; 9478 9479 /// AssignedRegs - If this is a register or register class operand, this 9480 /// contains the set of register corresponding to the operand. 9481 RegsForValue AssignedRegs; 9482 9483 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 9484 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) { 9485 } 9486 9487 /// Whether or not this operand accesses memory 9488 bool hasMemory(const TargetLowering &TLI) const { 9489 // Indirect operand accesses access memory. 9490 if (isIndirect) 9491 return true; 9492 9493 for (const auto &Code : Codes) 9494 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 9495 return true; 9496 9497 return false; 9498 } 9499 }; 9500 9501 9502 } // end anonymous namespace 9503 9504 /// Make sure that the output operand \p OpInfo and its corresponding input 9505 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 9506 /// out). 9507 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 9508 SDISelAsmOperandInfo &MatchingOpInfo, 9509 SelectionDAG &DAG) { 9510 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 9511 return; 9512 9513 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 9514 const auto &TLI = DAG.getTargetLoweringInfo(); 9515 9516 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 9517 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 9518 OpInfo.ConstraintVT); 9519 std::pair<unsigned, const TargetRegisterClass *> InputRC = 9520 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 9521 MatchingOpInfo.ConstraintVT); 9522 if ((OpInfo.ConstraintVT.isInteger() != 9523 MatchingOpInfo.ConstraintVT.isInteger()) || 9524 (MatchRC.second != InputRC.second)) { 9525 // FIXME: error out in a more elegant fashion 9526 report_fatal_error("Unsupported asm: input constraint" 9527 " with a matching output constraint of" 9528 " incompatible type!"); 9529 } 9530 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 9531 } 9532 9533 /// Get a direct memory input to behave well as an indirect operand. 9534 /// This may introduce stores, hence the need for a \p Chain. 9535 /// \return The (possibly updated) chain. 9536 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 9537 SDISelAsmOperandInfo &OpInfo, 9538 SelectionDAG &DAG) { 9539 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9540 9541 // If we don't have an indirect input, put it in the constpool if we can, 9542 // otherwise spill it to a stack slot. 9543 // TODO: This isn't quite right. We need to handle these according to 9544 // the addressing mode that the constraint wants. Also, this may take 9545 // an additional register for the computation and we don't want that 9546 // either. 9547 9548 // If the operand is a float, integer, or vector constant, spill to a 9549 // constant pool entry to get its address. 9550 const Value *OpVal = OpInfo.CallOperandVal; 9551 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 9552 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 9553 OpInfo.CallOperand = DAG.getConstantPool( 9554 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 9555 return Chain; 9556 } 9557 9558 // Otherwise, create a stack slot and emit a store to it before the asm. 9559 Type *Ty = OpVal->getType(); 9560 auto &DL = DAG.getDataLayout(); 9561 uint64_t TySize = DL.getTypeAllocSize(Ty); 9562 MachineFunction &MF = DAG.getMachineFunction(); 9563 int SSFI = MF.getFrameInfo().CreateStackObject( 9564 TySize, DL.getPrefTypeAlign(Ty), false); 9565 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL)); 9566 Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot, 9567 MachinePointerInfo::getFixedStack(MF, SSFI), 9568 TLI.getMemValueType(DL, Ty)); 9569 OpInfo.CallOperand = StackSlot; 9570 9571 return Chain; 9572 } 9573 9574 /// GetRegistersForValue - Assign registers (virtual or physical) for the 9575 /// specified operand. We prefer to assign virtual registers, to allow the 9576 /// register allocator to handle the assignment process. However, if the asm 9577 /// uses features that we can't model on machineinstrs, we have SDISel do the 9578 /// allocation. This produces generally horrible, but correct, code. 9579 /// 9580 /// OpInfo describes the operand 9581 /// RefOpInfo describes the matching operand if any, the operand otherwise 9582 static std::optional<unsigned> 9583 getRegistersForValue(SelectionDAG &DAG, const SDLoc &DL, 9584 SDISelAsmOperandInfo &OpInfo, 9585 SDISelAsmOperandInfo &RefOpInfo) { 9586 LLVMContext &Context = *DAG.getContext(); 9587 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9588 9589 MachineFunction &MF = DAG.getMachineFunction(); 9590 SmallVector<unsigned, 4> Regs; 9591 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9592 9593 // No work to do for memory/address operands. 9594 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 9595 OpInfo.ConstraintType == TargetLowering::C_Address) 9596 return std::nullopt; 9597 9598 // If this is a constraint for a single physreg, or a constraint for a 9599 // register class, find it. 9600 unsigned AssignedReg; 9601 const TargetRegisterClass *RC; 9602 std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint( 9603 &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT); 9604 // RC is unset only on failure. Return immediately. 9605 if (!RC) 9606 return std::nullopt; 9607 9608 // Get the actual register value type. This is important, because the user 9609 // may have asked for (e.g.) the AX register in i32 type. We need to 9610 // remember that AX is actually i16 to get the right extension. 9611 const MVT RegVT = *TRI.legalclasstypes_begin(*RC); 9612 9613 if (OpInfo.ConstraintVT != MVT::Other && RegVT != MVT::Untyped) { 9614 // If this is an FP operand in an integer register (or visa versa), or more 9615 // generally if the operand value disagrees with the register class we plan 9616 // to stick it in, fix the operand type. 9617 // 9618 // If this is an input value, the bitcast to the new type is done now. 9619 // Bitcast for output value is done at the end of visitInlineAsm(). 9620 if ((OpInfo.Type == InlineAsm::isOutput || 9621 OpInfo.Type == InlineAsm::isInput) && 9622 !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) { 9623 // Try to convert to the first EVT that the reg class contains. If the 9624 // types are identical size, use a bitcast to convert (e.g. two differing 9625 // vector types). Note: output bitcast is done at the end of 9626 // visitInlineAsm(). 9627 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 9628 // Exclude indirect inputs while they are unsupported because the code 9629 // to perform the load is missing and thus OpInfo.CallOperand still 9630 // refers to the input address rather than the pointed-to value. 9631 if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect) 9632 OpInfo.CallOperand = 9633 DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand); 9634 OpInfo.ConstraintVT = RegVT; 9635 // If the operand is an FP value and we want it in integer registers, 9636 // use the corresponding integer type. This turns an f64 value into 9637 // i64, which can be passed with two i32 values on a 32-bit machine. 9638 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 9639 MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 9640 if (OpInfo.Type == InlineAsm::isInput) 9641 OpInfo.CallOperand = 9642 DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand); 9643 OpInfo.ConstraintVT = VT; 9644 } 9645 } 9646 } 9647 9648 // No need to allocate a matching input constraint since the constraint it's 9649 // matching to has already been allocated. 9650 if (OpInfo.isMatchingInputConstraint()) 9651 return std::nullopt; 9652 9653 EVT ValueVT = OpInfo.ConstraintVT; 9654 if (OpInfo.ConstraintVT == MVT::Other) 9655 ValueVT = RegVT; 9656 9657 // Initialize NumRegs. 9658 unsigned NumRegs = 1; 9659 if (OpInfo.ConstraintVT != MVT::Other) 9660 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT, RegVT); 9661 9662 // If this is a constraint for a specific physical register, like {r17}, 9663 // assign it now. 9664 9665 // If this associated to a specific register, initialize iterator to correct 9666 // place. If virtual, make sure we have enough registers 9667 9668 // Initialize iterator if necessary 9669 TargetRegisterClass::iterator I = RC->begin(); 9670 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 9671 9672 // Do not check for single registers. 9673 if (AssignedReg) { 9674 I = std::find(I, RC->end(), AssignedReg); 9675 if (I == RC->end()) { 9676 // RC does not contain the selected register, which indicates a 9677 // mismatch between the register and the required type/bitwidth. 9678 return {AssignedReg}; 9679 } 9680 } 9681 9682 for (; NumRegs; --NumRegs, ++I) { 9683 assert(I != RC->end() && "Ran out of registers to allocate!"); 9684 Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC); 9685 Regs.push_back(R); 9686 } 9687 9688 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 9689 return std::nullopt; 9690 } 9691 9692 static unsigned 9693 findMatchingInlineAsmOperand(unsigned OperandNo, 9694 const std::vector<SDValue> &AsmNodeOperands) { 9695 // Scan until we find the definition we already emitted of this operand. 9696 unsigned CurOp = InlineAsm::Op_FirstOperand; 9697 for (; OperandNo; --OperandNo) { 9698 // Advance to the next operand. 9699 unsigned OpFlag = AsmNodeOperands[CurOp]->getAsZExtVal(); 9700 const InlineAsm::Flag F(OpFlag); 9701 assert( 9702 (F.isRegDefKind() || F.isRegDefEarlyClobberKind() || F.isMemKind()) && 9703 "Skipped past definitions?"); 9704 CurOp += F.getNumOperandRegisters() + 1; 9705 } 9706 return CurOp; 9707 } 9708 9709 namespace { 9710 9711 class ExtraFlags { 9712 unsigned Flags = 0; 9713 9714 public: 9715 explicit ExtraFlags(const CallBase &Call) { 9716 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 9717 if (IA->hasSideEffects()) 9718 Flags |= InlineAsm::Extra_HasSideEffects; 9719 if (IA->isAlignStack()) 9720 Flags |= InlineAsm::Extra_IsAlignStack; 9721 if (Call.isConvergent()) 9722 Flags |= InlineAsm::Extra_IsConvergent; 9723 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 9724 } 9725 9726 void update(const TargetLowering::AsmOperandInfo &OpInfo) { 9727 // Ideally, we would only check against memory constraints. However, the 9728 // meaning of an Other constraint can be target-specific and we can't easily 9729 // reason about it. Therefore, be conservative and set MayLoad/MayStore 9730 // for Other constraints as well. 9731 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 9732 OpInfo.ConstraintType == TargetLowering::C_Other) { 9733 if (OpInfo.Type == InlineAsm::isInput) 9734 Flags |= InlineAsm::Extra_MayLoad; 9735 else if (OpInfo.Type == InlineAsm::isOutput) 9736 Flags |= InlineAsm::Extra_MayStore; 9737 else if (OpInfo.Type == InlineAsm::isClobber) 9738 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 9739 } 9740 } 9741 9742 unsigned get() const { return Flags; } 9743 }; 9744 9745 } // end anonymous namespace 9746 9747 static bool isFunction(SDValue Op) { 9748 if (Op && Op.getOpcode() == ISD::GlobalAddress) { 9749 if (auto *GA = dyn_cast<GlobalAddressSDNode>(Op)) { 9750 auto Fn = dyn_cast_or_null<Function>(GA->getGlobal()); 9751 9752 // In normal "call dllimport func" instruction (non-inlineasm) it force 9753 // indirect access by specifing call opcode. And usually specially print 9754 // asm with indirect symbol (i.g: "*") according to opcode. Inline asm can 9755 // not do in this way now. (In fact, this is similar with "Data Access" 9756 // action). So here we ignore dllimport function. 9757 if (Fn && !Fn->hasDLLImportStorageClass()) 9758 return true; 9759 } 9760 } 9761 return false; 9762 } 9763 9764 /// visitInlineAsm - Handle a call to an InlineAsm object. 9765 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call, 9766 const BasicBlock *EHPadBB) { 9767 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 9768 9769 /// ConstraintOperands - Information about all of the constraints. 9770 SmallVector<SDISelAsmOperandInfo, 16> ConstraintOperands; 9771 9772 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9773 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 9774 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call); 9775 9776 // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack, 9777 // AsmDialect, MayLoad, MayStore). 9778 bool HasSideEffect = IA->hasSideEffects(); 9779 ExtraFlags ExtraInfo(Call); 9780 9781 for (auto &T : TargetConstraints) { 9782 ConstraintOperands.push_back(SDISelAsmOperandInfo(T)); 9783 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 9784 9785 if (OpInfo.CallOperandVal) 9786 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 9787 9788 if (!HasSideEffect) 9789 HasSideEffect = OpInfo.hasMemory(TLI); 9790 9791 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 9792 // FIXME: Could we compute this on OpInfo rather than T? 9793 9794 // Compute the constraint code and ConstraintType to use. 9795 TLI.ComputeConstraintToUse(T, SDValue()); 9796 9797 if (T.ConstraintType == TargetLowering::C_Immediate && 9798 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand)) 9799 // We've delayed emitting a diagnostic like the "n" constraint because 9800 // inlining could cause an integer showing up. 9801 return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) + 9802 "' expects an integer constant " 9803 "expression"); 9804 9805 ExtraInfo.update(T); 9806 } 9807 9808 // We won't need to flush pending loads if this asm doesn't touch 9809 // memory and is nonvolatile. 9810 SDValue Glue, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot(); 9811 9812 bool EmitEHLabels = isa<InvokeInst>(Call); 9813 if (EmitEHLabels) { 9814 assert(EHPadBB && "InvokeInst must have an EHPadBB"); 9815 } 9816 bool IsCallBr = isa<CallBrInst>(Call); 9817 9818 if (IsCallBr || EmitEHLabels) { 9819 // If this is a callbr or invoke we need to flush pending exports since 9820 // inlineasm_br and invoke are terminators. 9821 // We need to do this before nodes are glued to the inlineasm_br node. 9822 Chain = getControlRoot(); 9823 } 9824 9825 MCSymbol *BeginLabel = nullptr; 9826 if (EmitEHLabels) { 9827 Chain = lowerStartEH(Chain, EHPadBB, BeginLabel); 9828 } 9829 9830 int OpNo = -1; 9831 SmallVector<StringRef> AsmStrs; 9832 IA->collectAsmStrs(AsmStrs); 9833 9834 // Second pass over the constraints: compute which constraint option to use. 9835 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 9836 if (OpInfo.hasArg() || OpInfo.Type == InlineAsm::isOutput) 9837 OpNo++; 9838 9839 // If this is an output operand with a matching input operand, look up the 9840 // matching input. If their types mismatch, e.g. one is an integer, the 9841 // other is floating point, or their sizes are different, flag it as an 9842 // error. 9843 if (OpInfo.hasMatchingInput()) { 9844 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 9845 patchMatchingInput(OpInfo, Input, DAG); 9846 } 9847 9848 // Compute the constraint code and ConstraintType to use. 9849 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 9850 9851 if ((OpInfo.ConstraintType == TargetLowering::C_Memory && 9852 OpInfo.Type == InlineAsm::isClobber) || 9853 OpInfo.ConstraintType == TargetLowering::C_Address) 9854 continue; 9855 9856 // In Linux PIC model, there are 4 cases about value/label addressing: 9857 // 9858 // 1: Function call or Label jmp inside the module. 9859 // 2: Data access (such as global variable, static variable) inside module. 9860 // 3: Function call or Label jmp outside the module. 9861 // 4: Data access (such as global variable) outside the module. 9862 // 9863 // Due to current llvm inline asm architecture designed to not "recognize" 9864 // the asm code, there are quite troubles for us to treat mem addressing 9865 // differently for same value/adress used in different instuctions. 9866 // For example, in pic model, call a func may in plt way or direclty 9867 // pc-related, but lea/mov a function adress may use got. 9868 // 9869 // Here we try to "recognize" function call for the case 1 and case 3 in 9870 // inline asm. And try to adjust the constraint for them. 9871 // 9872 // TODO: Due to current inline asm didn't encourage to jmp to the outsider 9873 // label, so here we don't handle jmp function label now, but we need to 9874 // enhance it (especilly in PIC model) if we meet meaningful requirements. 9875 if (OpInfo.isIndirect && isFunction(OpInfo.CallOperand) && 9876 TLI.isInlineAsmTargetBranch(AsmStrs, OpNo) && 9877 TM.getCodeModel() != CodeModel::Large) { 9878 OpInfo.isIndirect = false; 9879 OpInfo.ConstraintType = TargetLowering::C_Address; 9880 } 9881 9882 // If this is a memory input, and if the operand is not indirect, do what we 9883 // need to provide an address for the memory input. 9884 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 9885 !OpInfo.isIndirect) { 9886 assert((OpInfo.isMultipleAlternative || 9887 (OpInfo.Type == InlineAsm::isInput)) && 9888 "Can only indirectify direct input operands!"); 9889 9890 // Memory operands really want the address of the value. 9891 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 9892 9893 // There is no longer a Value* corresponding to this operand. 9894 OpInfo.CallOperandVal = nullptr; 9895 9896 // It is now an indirect operand. 9897 OpInfo.isIndirect = true; 9898 } 9899 9900 } 9901 9902 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 9903 std::vector<SDValue> AsmNodeOperands; 9904 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 9905 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 9906 IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout()))); 9907 9908 // If we have a !srcloc metadata node associated with it, we want to attach 9909 // this to the ultimately generated inline asm machineinstr. To do this, we 9910 // pass in the third operand as this (potentially null) inline asm MDNode. 9911 const MDNode *SrcLoc = Call.getMetadata("srcloc"); 9912 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 9913 9914 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 9915 // bits as operand 3. 9916 AsmNodeOperands.push_back(DAG.getTargetConstant( 9917 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 9918 9919 // Third pass: Loop over operands to prepare DAG-level operands.. As part of 9920 // this, assign virtual and physical registers for inputs and otput. 9921 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 9922 // Assign Registers. 9923 SDISelAsmOperandInfo &RefOpInfo = 9924 OpInfo.isMatchingInputConstraint() 9925 ? ConstraintOperands[OpInfo.getMatchedOperand()] 9926 : OpInfo; 9927 const auto RegError = 9928 getRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo); 9929 if (RegError) { 9930 const MachineFunction &MF = DAG.getMachineFunction(); 9931 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9932 const char *RegName = TRI.getName(*RegError); 9933 emitInlineAsmError(Call, "register '" + Twine(RegName) + 9934 "' allocated for constraint '" + 9935 Twine(OpInfo.ConstraintCode) + 9936 "' does not match required type"); 9937 return; 9938 } 9939 9940 auto DetectWriteToReservedRegister = [&]() { 9941 const MachineFunction &MF = DAG.getMachineFunction(); 9942 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9943 for (unsigned Reg : OpInfo.AssignedRegs.Regs) { 9944 if (Register::isPhysicalRegister(Reg) && 9945 TRI.isInlineAsmReadOnlyReg(MF, Reg)) { 9946 const char *RegName = TRI.getName(Reg); 9947 emitInlineAsmError(Call, "write to reserved register '" + 9948 Twine(RegName) + "'"); 9949 return true; 9950 } 9951 } 9952 return false; 9953 }; 9954 assert((OpInfo.ConstraintType != TargetLowering::C_Address || 9955 (OpInfo.Type == InlineAsm::isInput && 9956 !OpInfo.isMatchingInputConstraint())) && 9957 "Only address as input operand is allowed."); 9958 9959 switch (OpInfo.Type) { 9960 case InlineAsm::isOutput: 9961 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 9962 const InlineAsm::ConstraintCode ConstraintID = 9963 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 9964 assert(ConstraintID != InlineAsm::ConstraintCode::Unknown && 9965 "Failed to convert memory constraint code to constraint id."); 9966 9967 // Add information to the INLINEASM node to know about this output. 9968 InlineAsm::Flag OpFlags(InlineAsm::Kind::Mem, 1); 9969 OpFlags.setMemConstraint(ConstraintID); 9970 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 9971 MVT::i32)); 9972 AsmNodeOperands.push_back(OpInfo.CallOperand); 9973 } else { 9974 // Otherwise, this outputs to a register (directly for C_Register / 9975 // C_RegisterClass, and a target-defined fashion for 9976 // C_Immediate/C_Other). Find a register that we can use. 9977 if (OpInfo.AssignedRegs.Regs.empty()) { 9978 emitInlineAsmError( 9979 Call, "couldn't allocate output register for constraint '" + 9980 Twine(OpInfo.ConstraintCode) + "'"); 9981 return; 9982 } 9983 9984 if (DetectWriteToReservedRegister()) 9985 return; 9986 9987 // Add information to the INLINEASM node to know that this register is 9988 // set. 9989 OpInfo.AssignedRegs.AddInlineAsmOperands( 9990 OpInfo.isEarlyClobber ? InlineAsm::Kind::RegDefEarlyClobber 9991 : InlineAsm::Kind::RegDef, 9992 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 9993 } 9994 break; 9995 9996 case InlineAsm::isInput: 9997 case InlineAsm::isLabel: { 9998 SDValue InOperandVal = OpInfo.CallOperand; 9999 10000 if (OpInfo.isMatchingInputConstraint()) { 10001 // If this is required to match an output register we have already set, 10002 // just use its register. 10003 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 10004 AsmNodeOperands); 10005 InlineAsm::Flag Flag(AsmNodeOperands[CurOp]->getAsZExtVal()); 10006 if (Flag.isRegDefKind() || Flag.isRegDefEarlyClobberKind()) { 10007 if (OpInfo.isIndirect) { 10008 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 10009 emitInlineAsmError(Call, "inline asm not supported yet: " 10010 "don't know how to handle tied " 10011 "indirect register inputs"); 10012 return; 10013 } 10014 10015 SmallVector<unsigned, 4> Regs; 10016 MachineFunction &MF = DAG.getMachineFunction(); 10017 MachineRegisterInfo &MRI = MF.getRegInfo(); 10018 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 10019 auto *R = cast<RegisterSDNode>(AsmNodeOperands[CurOp+1]); 10020 Register TiedReg = R->getReg(); 10021 MVT RegVT = R->getSimpleValueType(0); 10022 const TargetRegisterClass *RC = 10023 TiedReg.isVirtual() ? MRI.getRegClass(TiedReg) 10024 : RegVT != MVT::Untyped ? TLI.getRegClassFor(RegVT) 10025 : TRI.getMinimalPhysRegClass(TiedReg); 10026 for (unsigned i = 0, e = Flag.getNumOperandRegisters(); i != e; ++i) 10027 Regs.push_back(MRI.createVirtualRegister(RC)); 10028 10029 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 10030 10031 SDLoc dl = getCurSDLoc(); 10032 // Use the produced MatchedRegs object to 10033 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue, &Call); 10034 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, true, 10035 OpInfo.getMatchedOperand(), dl, DAG, 10036 AsmNodeOperands); 10037 break; 10038 } 10039 10040 assert(Flag.isMemKind() && "Unknown matching constraint!"); 10041 assert(Flag.getNumOperandRegisters() == 1 && 10042 "Unexpected number of operands"); 10043 // Add information to the INLINEASM node to know about this input. 10044 // See InlineAsm.h isUseOperandTiedToDef. 10045 Flag.clearMemConstraint(); 10046 Flag.setMatchingOp(OpInfo.getMatchedOperand()); 10047 AsmNodeOperands.push_back(DAG.getTargetConstant( 10048 Flag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 10049 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 10050 break; 10051 } 10052 10053 // Treat indirect 'X' constraint as memory. 10054 if (OpInfo.ConstraintType == TargetLowering::C_Other && 10055 OpInfo.isIndirect) 10056 OpInfo.ConstraintType = TargetLowering::C_Memory; 10057 10058 if (OpInfo.ConstraintType == TargetLowering::C_Immediate || 10059 OpInfo.ConstraintType == TargetLowering::C_Other) { 10060 std::vector<SDValue> Ops; 10061 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 10062 Ops, DAG); 10063 if (Ops.empty()) { 10064 if (OpInfo.ConstraintType == TargetLowering::C_Immediate) 10065 if (isa<ConstantSDNode>(InOperandVal)) { 10066 emitInlineAsmError(Call, "value out of range for constraint '" + 10067 Twine(OpInfo.ConstraintCode) + "'"); 10068 return; 10069 } 10070 10071 emitInlineAsmError(Call, 10072 "invalid operand for inline asm constraint '" + 10073 Twine(OpInfo.ConstraintCode) + "'"); 10074 return; 10075 } 10076 10077 // Add information to the INLINEASM node to know about this input. 10078 InlineAsm::Flag ResOpType(InlineAsm::Kind::Imm, Ops.size()); 10079 AsmNodeOperands.push_back(DAG.getTargetConstant( 10080 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 10081 llvm::append_range(AsmNodeOperands, Ops); 10082 break; 10083 } 10084 10085 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 10086 assert((OpInfo.isIndirect || 10087 OpInfo.ConstraintType != TargetLowering::C_Memory) && 10088 "Operand must be indirect to be a mem!"); 10089 assert(InOperandVal.getValueType() == 10090 TLI.getPointerTy(DAG.getDataLayout()) && 10091 "Memory operands expect pointer values"); 10092 10093 const InlineAsm::ConstraintCode ConstraintID = 10094 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 10095 assert(ConstraintID != InlineAsm::ConstraintCode::Unknown && 10096 "Failed to convert memory constraint code to constraint id."); 10097 10098 // Add information to the INLINEASM node to know about this input. 10099 InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1); 10100 ResOpType.setMemConstraint(ConstraintID); 10101 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 10102 getCurSDLoc(), 10103 MVT::i32)); 10104 AsmNodeOperands.push_back(InOperandVal); 10105 break; 10106 } 10107 10108 if (OpInfo.ConstraintType == TargetLowering::C_Address) { 10109 const InlineAsm::ConstraintCode ConstraintID = 10110 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 10111 assert(ConstraintID != InlineAsm::ConstraintCode::Unknown && 10112 "Failed to convert memory constraint code to constraint id."); 10113 10114 InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1); 10115 10116 SDValue AsmOp = InOperandVal; 10117 if (isFunction(InOperandVal)) { 10118 auto *GA = cast<GlobalAddressSDNode>(InOperandVal); 10119 ResOpType = InlineAsm::Flag(InlineAsm::Kind::Func, 1); 10120 AsmOp = DAG.getTargetGlobalAddress(GA->getGlobal(), getCurSDLoc(), 10121 InOperandVal.getValueType(), 10122 GA->getOffset()); 10123 } 10124 10125 // Add information to the INLINEASM node to know about this input. 10126 ResOpType.setMemConstraint(ConstraintID); 10127 10128 AsmNodeOperands.push_back( 10129 DAG.getTargetConstant(ResOpType, getCurSDLoc(), MVT::i32)); 10130 10131 AsmNodeOperands.push_back(AsmOp); 10132 break; 10133 } 10134 10135 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 10136 OpInfo.ConstraintType != TargetLowering::C_Register) { 10137 emitInlineAsmError(Call, "unknown asm constraint '" + 10138 Twine(OpInfo.ConstraintCode) + "'"); 10139 return; 10140 } 10141 10142 // TODO: Support this. 10143 if (OpInfo.isIndirect) { 10144 emitInlineAsmError( 10145 Call, "Don't know how to handle indirect register inputs yet " 10146 "for constraint '" + 10147 Twine(OpInfo.ConstraintCode) + "'"); 10148 return; 10149 } 10150 10151 // Copy the input into the appropriate registers. 10152 if (OpInfo.AssignedRegs.Regs.empty()) { 10153 emitInlineAsmError(Call, 10154 "couldn't allocate input reg for constraint '" + 10155 Twine(OpInfo.ConstraintCode) + "'"); 10156 return; 10157 } 10158 10159 if (DetectWriteToReservedRegister()) 10160 return; 10161 10162 SDLoc dl = getCurSDLoc(); 10163 10164 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue, 10165 &Call); 10166 10167 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, false, 10168 0, dl, DAG, AsmNodeOperands); 10169 break; 10170 } 10171 case InlineAsm::isClobber: 10172 // Add the clobbered value to the operand list, so that the register 10173 // allocator is aware that the physreg got clobbered. 10174 if (!OpInfo.AssignedRegs.Regs.empty()) 10175 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::Clobber, 10176 false, 0, getCurSDLoc(), DAG, 10177 AsmNodeOperands); 10178 break; 10179 } 10180 } 10181 10182 // Finish up input operands. Set the input chain and add the flag last. 10183 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 10184 if (Glue.getNode()) AsmNodeOperands.push_back(Glue); 10185 10186 unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM; 10187 Chain = DAG.getNode(ISDOpc, getCurSDLoc(), 10188 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 10189 Glue = Chain.getValue(1); 10190 10191 // Do additional work to generate outputs. 10192 10193 SmallVector<EVT, 1> ResultVTs; 10194 SmallVector<SDValue, 1> ResultValues; 10195 SmallVector<SDValue, 8> OutChains; 10196 10197 llvm::Type *CallResultType = Call.getType(); 10198 ArrayRef<Type *> ResultTypes; 10199 if (StructType *StructResult = dyn_cast<StructType>(CallResultType)) 10200 ResultTypes = StructResult->elements(); 10201 else if (!CallResultType->isVoidTy()) 10202 ResultTypes = ArrayRef(CallResultType); 10203 10204 auto CurResultType = ResultTypes.begin(); 10205 auto handleRegAssign = [&](SDValue V) { 10206 assert(CurResultType != ResultTypes.end() && "Unexpected value"); 10207 assert((*CurResultType)->isSized() && "Unexpected unsized type"); 10208 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType); 10209 ++CurResultType; 10210 // If the type of the inline asm call site return value is different but has 10211 // same size as the type of the asm output bitcast it. One example of this 10212 // is for vectors with different width / number of elements. This can 10213 // happen for register classes that can contain multiple different value 10214 // types. The preg or vreg allocated may not have the same VT as was 10215 // expected. 10216 // 10217 // This can also happen for a return value that disagrees with the register 10218 // class it is put in, eg. a double in a general-purpose register on a 10219 // 32-bit machine. 10220 if (ResultVT != V.getValueType() && 10221 ResultVT.getSizeInBits() == V.getValueSizeInBits()) 10222 V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V); 10223 else if (ResultVT != V.getValueType() && ResultVT.isInteger() && 10224 V.getValueType().isInteger()) { 10225 // If a result value was tied to an input value, the computed result 10226 // may have a wider width than the expected result. Extract the 10227 // relevant portion. 10228 V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V); 10229 } 10230 assert(ResultVT == V.getValueType() && "Asm result value mismatch!"); 10231 ResultVTs.push_back(ResultVT); 10232 ResultValues.push_back(V); 10233 }; 10234 10235 // Deal with output operands. 10236 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 10237 if (OpInfo.Type == InlineAsm::isOutput) { 10238 SDValue Val; 10239 // Skip trivial output operands. 10240 if (OpInfo.AssignedRegs.Regs.empty()) 10241 continue; 10242 10243 switch (OpInfo.ConstraintType) { 10244 case TargetLowering::C_Register: 10245 case TargetLowering::C_RegisterClass: 10246 Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 10247 Chain, &Glue, &Call); 10248 break; 10249 case TargetLowering::C_Immediate: 10250 case TargetLowering::C_Other: 10251 Val = TLI.LowerAsmOutputForConstraint(Chain, Glue, getCurSDLoc(), 10252 OpInfo, DAG); 10253 break; 10254 case TargetLowering::C_Memory: 10255 break; // Already handled. 10256 case TargetLowering::C_Address: 10257 break; // Silence warning. 10258 case TargetLowering::C_Unknown: 10259 assert(false && "Unexpected unknown constraint"); 10260 } 10261 10262 // Indirect output manifest as stores. Record output chains. 10263 if (OpInfo.isIndirect) { 10264 const Value *Ptr = OpInfo.CallOperandVal; 10265 assert(Ptr && "Expected value CallOperandVal for indirect asm operand"); 10266 SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr), 10267 MachinePointerInfo(Ptr)); 10268 OutChains.push_back(Store); 10269 } else { 10270 // generate CopyFromRegs to associated registers. 10271 assert(!Call.getType()->isVoidTy() && "Bad inline asm!"); 10272 if (Val.getOpcode() == ISD::MERGE_VALUES) { 10273 for (const SDValue &V : Val->op_values()) 10274 handleRegAssign(V); 10275 } else 10276 handleRegAssign(Val); 10277 } 10278 } 10279 } 10280 10281 // Set results. 10282 if (!ResultValues.empty()) { 10283 assert(CurResultType == ResultTypes.end() && 10284 "Mismatch in number of ResultTypes"); 10285 assert(ResultValues.size() == ResultTypes.size() && 10286 "Mismatch in number of output operands in asm result"); 10287 10288 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 10289 DAG.getVTList(ResultVTs), ResultValues); 10290 setValue(&Call, V); 10291 } 10292 10293 // Collect store chains. 10294 if (!OutChains.empty()) 10295 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 10296 10297 if (EmitEHLabels) { 10298 Chain = lowerEndEH(Chain, cast<InvokeInst>(&Call), EHPadBB, BeginLabel); 10299 } 10300 10301 // Only Update Root if inline assembly has a memory effect. 10302 if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr || 10303 EmitEHLabels) 10304 DAG.setRoot(Chain); 10305 } 10306 10307 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call, 10308 const Twine &Message) { 10309 LLVMContext &Ctx = *DAG.getContext(); 10310 Ctx.emitError(&Call, Message); 10311 10312 // Make sure we leave the DAG in a valid state 10313 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10314 SmallVector<EVT, 1> ValueVTs; 10315 ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs); 10316 10317 if (ValueVTs.empty()) 10318 return; 10319 10320 SmallVector<SDValue, 1> Ops; 10321 for (const EVT &VT : ValueVTs) 10322 Ops.push_back(DAG.getUNDEF(VT)); 10323 10324 setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc())); 10325 } 10326 10327 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 10328 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 10329 MVT::Other, getRoot(), 10330 getValue(I.getArgOperand(0)), 10331 DAG.getSrcValue(I.getArgOperand(0)))); 10332 } 10333 10334 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 10335 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10336 const DataLayout &DL = DAG.getDataLayout(); 10337 SDValue V = DAG.getVAArg( 10338 TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(), 10339 getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)), 10340 DL.getABITypeAlign(I.getType()).value()); 10341 DAG.setRoot(V.getValue(1)); 10342 10343 if (I.getType()->isPointerTy()) 10344 V = DAG.getPtrExtOrTrunc( 10345 V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType())); 10346 setValue(&I, V); 10347 } 10348 10349 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 10350 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 10351 MVT::Other, getRoot(), 10352 getValue(I.getArgOperand(0)), 10353 DAG.getSrcValue(I.getArgOperand(0)))); 10354 } 10355 10356 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 10357 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 10358 MVT::Other, getRoot(), 10359 getValue(I.getArgOperand(0)), 10360 getValue(I.getArgOperand(1)), 10361 DAG.getSrcValue(I.getArgOperand(0)), 10362 DAG.getSrcValue(I.getArgOperand(1)))); 10363 } 10364 10365 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 10366 const Instruction &I, 10367 SDValue Op) { 10368 std::optional<ConstantRange> CR = getRange(I); 10369 10370 if (!CR || CR->isFullSet() || CR->isEmptySet() || CR->isUpperWrapped()) 10371 return Op; 10372 10373 APInt Lo = CR->getUnsignedMin(); 10374 if (!Lo.isMinValue()) 10375 return Op; 10376 10377 APInt Hi = CR->getUnsignedMax(); 10378 unsigned Bits = std::max(Hi.getActiveBits(), 10379 static_cast<unsigned>(IntegerType::MIN_INT_BITS)); 10380 10381 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 10382 10383 SDLoc SL = getCurSDLoc(); 10384 10385 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 10386 DAG.getValueType(SmallVT)); 10387 unsigned NumVals = Op.getNode()->getNumValues(); 10388 if (NumVals == 1) 10389 return ZExt; 10390 10391 SmallVector<SDValue, 4> Ops; 10392 10393 Ops.push_back(ZExt); 10394 for (unsigned I = 1; I != NumVals; ++I) 10395 Ops.push_back(Op.getValue(I)); 10396 10397 return DAG.getMergeValues(Ops, SL); 10398 } 10399 10400 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of 10401 /// the call being lowered. 10402 /// 10403 /// This is a helper for lowering intrinsics that follow a target calling 10404 /// convention or require stack pointer adjustment. Only a subset of the 10405 /// intrinsic's operands need to participate in the calling convention. 10406 void SelectionDAGBuilder::populateCallLoweringInfo( 10407 TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, 10408 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 10409 AttributeSet RetAttrs, bool IsPatchPoint) { 10410 TargetLowering::ArgListTy Args; 10411 Args.reserve(NumArgs); 10412 10413 // Populate the argument list. 10414 // Attributes for args start at offset 1, after the return attribute. 10415 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs; 10416 ArgI != ArgE; ++ArgI) { 10417 const Value *V = Call->getOperand(ArgI); 10418 10419 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 10420 10421 TargetLowering::ArgListEntry Entry; 10422 Entry.Node = getValue(V); 10423 Entry.Ty = V->getType(); 10424 Entry.setAttributes(Call, ArgI); 10425 Args.push_back(Entry); 10426 } 10427 10428 CLI.setDebugLoc(getCurSDLoc()) 10429 .setChain(getRoot()) 10430 .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args), 10431 RetAttrs) 10432 .setDiscardResult(Call->use_empty()) 10433 .setIsPatchPoint(IsPatchPoint) 10434 .setIsPreallocated( 10435 Call->countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0); 10436 } 10437 10438 /// Add a stack map intrinsic call's live variable operands to a stackmap 10439 /// or patchpoint target node's operand list. 10440 /// 10441 /// Constants are converted to TargetConstants purely as an optimization to 10442 /// avoid constant materialization and register allocation. 10443 /// 10444 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 10445 /// generate addess computation nodes, and so FinalizeISel can convert the 10446 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 10447 /// address materialization and register allocation, but may also be required 10448 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 10449 /// alloca in the entry block, then the runtime may assume that the alloca's 10450 /// StackMap location can be read immediately after compilation and that the 10451 /// location is valid at any point during execution (this is similar to the 10452 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 10453 /// only available in a register, then the runtime would need to trap when 10454 /// execution reaches the StackMap in order to read the alloca's location. 10455 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx, 10456 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 10457 SelectionDAGBuilder &Builder) { 10458 SelectionDAG &DAG = Builder.DAG; 10459 for (unsigned I = StartIdx; I < Call.arg_size(); I++) { 10460 SDValue Op = Builder.getValue(Call.getArgOperand(I)); 10461 10462 // Things on the stack are pointer-typed, meaning that they are already 10463 // legal and can be emitted directly to target nodes. 10464 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { 10465 Ops.push_back(DAG.getTargetFrameIndex(FI->getIndex(), Op.getValueType())); 10466 } else { 10467 // Otherwise emit a target independent node to be legalised. 10468 Ops.push_back(Builder.getValue(Call.getArgOperand(I))); 10469 } 10470 } 10471 } 10472 10473 /// Lower llvm.experimental.stackmap. 10474 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 10475 // void @llvm.experimental.stackmap(i64 <id>, i32 <numShadowBytes>, 10476 // [live variables...]) 10477 10478 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 10479 10480 SDValue Chain, InGlue, Callee; 10481 SmallVector<SDValue, 32> Ops; 10482 10483 SDLoc DL = getCurSDLoc(); 10484 Callee = getValue(CI.getCalledOperand()); 10485 10486 // The stackmap intrinsic only records the live variables (the arguments 10487 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 10488 // intrinsic, this won't be lowered to a function call. This means we don't 10489 // have to worry about calling conventions and target specific lowering code. 10490 // Instead we perform the call lowering right here. 10491 // 10492 // chain, flag = CALLSEQ_START(chain, 0, 0) 10493 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 10494 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 10495 // 10496 Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL); 10497 InGlue = Chain.getValue(1); 10498 10499 // Add the STACKMAP operands, starting with DAG house-keeping. 10500 Ops.push_back(Chain); 10501 Ops.push_back(InGlue); 10502 10503 // Add the <id>, <numShadowBytes> operands. 10504 // 10505 // These do not require legalisation, and can be emitted directly to target 10506 // constant nodes. 10507 SDValue ID = getValue(CI.getArgOperand(0)); 10508 assert(ID.getValueType() == MVT::i64); 10509 SDValue IDConst = 10510 DAG.getTargetConstant(ID->getAsZExtVal(), DL, ID.getValueType()); 10511 Ops.push_back(IDConst); 10512 10513 SDValue Shad = getValue(CI.getArgOperand(1)); 10514 assert(Shad.getValueType() == MVT::i32); 10515 SDValue ShadConst = 10516 DAG.getTargetConstant(Shad->getAsZExtVal(), DL, Shad.getValueType()); 10517 Ops.push_back(ShadConst); 10518 10519 // Add the live variables. 10520 addStackMapLiveVars(CI, 2, DL, Ops, *this); 10521 10522 // Create the STACKMAP node. 10523 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 10524 Chain = DAG.getNode(ISD::STACKMAP, DL, NodeTys, Ops); 10525 InGlue = Chain.getValue(1); 10526 10527 Chain = DAG.getCALLSEQ_END(Chain, 0, 0, InGlue, DL); 10528 10529 // Stackmaps don't generate values, so nothing goes into the NodeMap. 10530 10531 // Set the root to the target-lowered call chain. 10532 DAG.setRoot(Chain); 10533 10534 // Inform the Frame Information that we have a stackmap in this function. 10535 FuncInfo.MF->getFrameInfo().setHasStackMap(); 10536 } 10537 10538 /// Lower llvm.experimental.patchpoint directly to its target opcode. 10539 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB, 10540 const BasicBlock *EHPadBB) { 10541 // <ty> @llvm.experimental.patchpoint.<ty>(i64 <id>, 10542 // i32 <numBytes>, 10543 // i8* <target>, 10544 // i32 <numArgs>, 10545 // [Args...], 10546 // [live variables...]) 10547 10548 CallingConv::ID CC = CB.getCallingConv(); 10549 bool IsAnyRegCC = CC == CallingConv::AnyReg; 10550 bool HasDef = !CB.getType()->isVoidTy(); 10551 SDLoc dl = getCurSDLoc(); 10552 SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos)); 10553 10554 // Handle immediate and symbolic callees. 10555 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 10556 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 10557 /*isTarget=*/true); 10558 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 10559 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 10560 SDLoc(SymbolicCallee), 10561 SymbolicCallee->getValueType(0)); 10562 10563 // Get the real number of arguments participating in the call <numArgs> 10564 SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos)); 10565 unsigned NumArgs = NArgVal->getAsZExtVal(); 10566 10567 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 10568 // Intrinsics include all meta-operands up to but not including CC. 10569 unsigned NumMetaOpers = PatchPointOpers::CCPos; 10570 assert(CB.arg_size() >= NumMetaOpers + NumArgs && 10571 "Not enough arguments provided to the patchpoint intrinsic"); 10572 10573 // For AnyRegCC the arguments are lowered later on manually. 10574 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 10575 Type *ReturnTy = 10576 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType(); 10577 10578 TargetLowering::CallLoweringInfo CLI(DAG); 10579 populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee, 10580 ReturnTy, CB.getAttributes().getRetAttrs(), true); 10581 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 10582 10583 SDNode *CallEnd = Result.second.getNode(); 10584 if (CallEnd->getOpcode() == ISD::EH_LABEL) 10585 CallEnd = CallEnd->getOperand(0).getNode(); 10586 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 10587 CallEnd = CallEnd->getOperand(0).getNode(); 10588 10589 /// Get a call instruction from the call sequence chain. 10590 /// Tail calls are not allowed. 10591 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 10592 "Expected a callseq node."); 10593 SDNode *Call = CallEnd->getOperand(0).getNode(); 10594 bool HasGlue = Call->getGluedNode(); 10595 10596 // Replace the target specific call node with the patchable intrinsic. 10597 SmallVector<SDValue, 8> Ops; 10598 10599 // Push the chain. 10600 Ops.push_back(*(Call->op_begin())); 10601 10602 // Optionally, push the glue (if any). 10603 if (HasGlue) 10604 Ops.push_back(*(Call->op_end() - 1)); 10605 10606 // Push the register mask info. 10607 if (HasGlue) 10608 Ops.push_back(*(Call->op_end() - 2)); 10609 else 10610 Ops.push_back(*(Call->op_end() - 1)); 10611 10612 // Add the <id> and <numBytes> constants. 10613 SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos)); 10614 Ops.push_back(DAG.getTargetConstant(IDVal->getAsZExtVal(), dl, MVT::i64)); 10615 SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos)); 10616 Ops.push_back(DAG.getTargetConstant(NBytesVal->getAsZExtVal(), dl, MVT::i32)); 10617 10618 // Add the callee. 10619 Ops.push_back(Callee); 10620 10621 // Adjust <numArgs> to account for any arguments that have been passed on the 10622 // stack instead. 10623 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 10624 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 10625 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 10626 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 10627 10628 // Add the calling convention 10629 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 10630 10631 // Add the arguments we omitted previously. The register allocator should 10632 // place these in any free register. 10633 if (IsAnyRegCC) 10634 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 10635 Ops.push_back(getValue(CB.getArgOperand(i))); 10636 10637 // Push the arguments from the call instruction. 10638 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 10639 Ops.append(Call->op_begin() + 2, e); 10640 10641 // Push live variables for the stack map. 10642 addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this); 10643 10644 SDVTList NodeTys; 10645 if (IsAnyRegCC && HasDef) { 10646 // Create the return types based on the intrinsic definition 10647 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10648 SmallVector<EVT, 3> ValueVTs; 10649 ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs); 10650 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 10651 10652 // There is always a chain and a glue type at the end 10653 ValueVTs.push_back(MVT::Other); 10654 ValueVTs.push_back(MVT::Glue); 10655 NodeTys = DAG.getVTList(ValueVTs); 10656 } else 10657 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 10658 10659 // Replace the target specific call node with a PATCHPOINT node. 10660 SDValue PPV = DAG.getNode(ISD::PATCHPOINT, dl, NodeTys, Ops); 10661 10662 // Update the NodeMap. 10663 if (HasDef) { 10664 if (IsAnyRegCC) 10665 setValue(&CB, SDValue(PPV.getNode(), 0)); 10666 else 10667 setValue(&CB, Result.first); 10668 } 10669 10670 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 10671 // call sequence. Furthermore the location of the chain and glue can change 10672 // when the AnyReg calling convention is used and the intrinsic returns a 10673 // value. 10674 if (IsAnyRegCC && HasDef) { 10675 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 10676 SDValue To[] = {PPV.getValue(1), PPV.getValue(2)}; 10677 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 10678 } else 10679 DAG.ReplaceAllUsesWith(Call, PPV.getNode()); 10680 DAG.DeleteNode(Call); 10681 10682 // Inform the Frame Information that we have a patchpoint in this function. 10683 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 10684 } 10685 10686 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I, 10687 unsigned Intrinsic) { 10688 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10689 SDValue Op1 = getValue(I.getArgOperand(0)); 10690 SDValue Op2; 10691 if (I.arg_size() > 1) 10692 Op2 = getValue(I.getArgOperand(1)); 10693 SDLoc dl = getCurSDLoc(); 10694 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 10695 SDValue Res; 10696 SDNodeFlags SDFlags; 10697 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) 10698 SDFlags.copyFMF(*FPMO); 10699 10700 switch (Intrinsic) { 10701 case Intrinsic::vector_reduce_fadd: 10702 if (SDFlags.hasAllowReassociation()) 10703 Res = DAG.getNode(ISD::FADD, dl, VT, Op1, 10704 DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2, SDFlags), 10705 SDFlags); 10706 else 10707 Res = DAG.getNode(ISD::VECREDUCE_SEQ_FADD, dl, VT, Op1, Op2, SDFlags); 10708 break; 10709 case Intrinsic::vector_reduce_fmul: 10710 if (SDFlags.hasAllowReassociation()) 10711 Res = DAG.getNode(ISD::FMUL, dl, VT, Op1, 10712 DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2, SDFlags), 10713 SDFlags); 10714 else 10715 Res = DAG.getNode(ISD::VECREDUCE_SEQ_FMUL, dl, VT, Op1, Op2, SDFlags); 10716 break; 10717 case Intrinsic::vector_reduce_add: 10718 Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1); 10719 break; 10720 case Intrinsic::vector_reduce_mul: 10721 Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1); 10722 break; 10723 case Intrinsic::vector_reduce_and: 10724 Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1); 10725 break; 10726 case Intrinsic::vector_reduce_or: 10727 Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1); 10728 break; 10729 case Intrinsic::vector_reduce_xor: 10730 Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1); 10731 break; 10732 case Intrinsic::vector_reduce_smax: 10733 Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1); 10734 break; 10735 case Intrinsic::vector_reduce_smin: 10736 Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1); 10737 break; 10738 case Intrinsic::vector_reduce_umax: 10739 Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1); 10740 break; 10741 case Intrinsic::vector_reduce_umin: 10742 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); 10743 break; 10744 case Intrinsic::vector_reduce_fmax: 10745 Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags); 10746 break; 10747 case Intrinsic::vector_reduce_fmin: 10748 Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags); 10749 break; 10750 case Intrinsic::vector_reduce_fmaximum: 10751 Res = DAG.getNode(ISD::VECREDUCE_FMAXIMUM, dl, VT, Op1, SDFlags); 10752 break; 10753 case Intrinsic::vector_reduce_fminimum: 10754 Res = DAG.getNode(ISD::VECREDUCE_FMINIMUM, dl, VT, Op1, SDFlags); 10755 break; 10756 default: 10757 llvm_unreachable("Unhandled vector reduce intrinsic"); 10758 } 10759 setValue(&I, Res); 10760 } 10761 10762 /// Returns an AttributeList representing the attributes applied to the return 10763 /// value of the given call. 10764 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 10765 SmallVector<Attribute::AttrKind, 2> Attrs; 10766 if (CLI.RetSExt) 10767 Attrs.push_back(Attribute::SExt); 10768 if (CLI.RetZExt) 10769 Attrs.push_back(Attribute::ZExt); 10770 if (CLI.IsInReg) 10771 Attrs.push_back(Attribute::InReg); 10772 10773 return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex, 10774 Attrs); 10775 } 10776 10777 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 10778 /// implementation, which just calls LowerCall. 10779 /// FIXME: When all targets are 10780 /// migrated to using LowerCall, this hook should be integrated into SDISel. 10781 std::pair<SDValue, SDValue> 10782 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 10783 // Handle the incoming return values from the call. 10784 CLI.Ins.clear(); 10785 Type *OrigRetTy = CLI.RetTy; 10786 SmallVector<EVT, 4> RetTys; 10787 SmallVector<TypeSize, 4> Offsets; 10788 auto &DL = CLI.DAG.getDataLayout(); 10789 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 10790 10791 if (CLI.IsPostTypeLegalization) { 10792 // If we are lowering a libcall after legalization, split the return type. 10793 SmallVector<EVT, 4> OldRetTys; 10794 SmallVector<TypeSize, 4> OldOffsets; 10795 RetTys.swap(OldRetTys); 10796 Offsets.swap(OldOffsets); 10797 10798 for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) { 10799 EVT RetVT = OldRetTys[i]; 10800 uint64_t Offset = OldOffsets[i]; 10801 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT); 10802 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT); 10803 unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8; 10804 RetTys.append(NumRegs, RegisterVT); 10805 for (unsigned j = 0; j != NumRegs; ++j) 10806 Offsets.push_back(TypeSize::getFixed(Offset + j * RegisterVTByteSZ)); 10807 } 10808 } 10809 10810 SmallVector<ISD::OutputArg, 4> Outs; 10811 GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 10812 10813 bool CanLowerReturn = 10814 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 10815 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 10816 10817 SDValue DemoteStackSlot; 10818 int DemoteStackIdx = -100; 10819 if (!CanLowerReturn) { 10820 // FIXME: equivalent assert? 10821 // assert(!CS.hasInAllocaArgument() && 10822 // "sret demotion is incompatible with inalloca"); 10823 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 10824 Align Alignment = DL.getPrefTypeAlign(CLI.RetTy); 10825 MachineFunction &MF = CLI.DAG.getMachineFunction(); 10826 DemoteStackIdx = 10827 MF.getFrameInfo().CreateStackObject(TySize, Alignment, false); 10828 Type *StackSlotPtrType = PointerType::get(CLI.RetTy, 10829 DL.getAllocaAddrSpace()); 10830 10831 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL)); 10832 ArgListEntry Entry; 10833 Entry.Node = DemoteStackSlot; 10834 Entry.Ty = StackSlotPtrType; 10835 Entry.IsSExt = false; 10836 Entry.IsZExt = false; 10837 Entry.IsInReg = false; 10838 Entry.IsSRet = true; 10839 Entry.IsNest = false; 10840 Entry.IsByVal = false; 10841 Entry.IsByRef = false; 10842 Entry.IsReturned = false; 10843 Entry.IsSwiftSelf = false; 10844 Entry.IsSwiftAsync = false; 10845 Entry.IsSwiftError = false; 10846 Entry.IsCFGuardTarget = false; 10847 Entry.Alignment = Alignment; 10848 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 10849 CLI.NumFixedArgs += 1; 10850 CLI.getArgs()[0].IndirectType = CLI.RetTy; 10851 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 10852 10853 // sret demotion isn't compatible with tail-calls, since the sret argument 10854 // points into the callers stack frame. 10855 CLI.IsTailCall = false; 10856 } else { 10857 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 10858 CLI.RetTy, CLI.CallConv, CLI.IsVarArg, DL); 10859 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 10860 ISD::ArgFlagsTy Flags; 10861 if (NeedsRegBlock) { 10862 Flags.setInConsecutiveRegs(); 10863 if (I == RetTys.size() - 1) 10864 Flags.setInConsecutiveRegsLast(); 10865 } 10866 EVT VT = RetTys[I]; 10867 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 10868 CLI.CallConv, VT); 10869 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 10870 CLI.CallConv, VT); 10871 for (unsigned i = 0; i != NumRegs; ++i) { 10872 ISD::InputArg MyFlags; 10873 MyFlags.Flags = Flags; 10874 MyFlags.VT = RegisterVT; 10875 MyFlags.ArgVT = VT; 10876 MyFlags.Used = CLI.IsReturnValueUsed; 10877 if (CLI.RetTy->isPointerTy()) { 10878 MyFlags.Flags.setPointer(); 10879 MyFlags.Flags.setPointerAddrSpace( 10880 cast<PointerType>(CLI.RetTy)->getAddressSpace()); 10881 } 10882 if (CLI.RetSExt) 10883 MyFlags.Flags.setSExt(); 10884 if (CLI.RetZExt) 10885 MyFlags.Flags.setZExt(); 10886 if (CLI.IsInReg) 10887 MyFlags.Flags.setInReg(); 10888 CLI.Ins.push_back(MyFlags); 10889 } 10890 } 10891 } 10892 10893 // We push in swifterror return as the last element of CLI.Ins. 10894 ArgListTy &Args = CLI.getArgs(); 10895 if (supportSwiftError()) { 10896 for (const ArgListEntry &Arg : Args) { 10897 if (Arg.IsSwiftError) { 10898 ISD::InputArg MyFlags; 10899 MyFlags.VT = getPointerTy(DL); 10900 MyFlags.ArgVT = EVT(getPointerTy(DL)); 10901 MyFlags.Flags.setSwiftError(); 10902 CLI.Ins.push_back(MyFlags); 10903 } 10904 } 10905 } 10906 10907 // Handle all of the outgoing arguments. 10908 CLI.Outs.clear(); 10909 CLI.OutVals.clear(); 10910 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 10911 SmallVector<EVT, 4> ValueVTs; 10912 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 10913 // FIXME: Split arguments if CLI.IsPostTypeLegalization 10914 Type *FinalType = Args[i].Ty; 10915 if (Args[i].IsByVal) 10916 FinalType = Args[i].IndirectType; 10917 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 10918 FinalType, CLI.CallConv, CLI.IsVarArg, DL); 10919 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 10920 ++Value) { 10921 EVT VT = ValueVTs[Value]; 10922 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 10923 SDValue Op = SDValue(Args[i].Node.getNode(), 10924 Args[i].Node.getResNo() + Value); 10925 ISD::ArgFlagsTy Flags; 10926 10927 // Certain targets (such as MIPS), may have a different ABI alignment 10928 // for a type depending on the context. Give the target a chance to 10929 // specify the alignment it wants. 10930 const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL)); 10931 Flags.setOrigAlign(OriginalAlignment); 10932 10933 if (Args[i].Ty->isPointerTy()) { 10934 Flags.setPointer(); 10935 Flags.setPointerAddrSpace( 10936 cast<PointerType>(Args[i].Ty)->getAddressSpace()); 10937 } 10938 if (Args[i].IsZExt) 10939 Flags.setZExt(); 10940 if (Args[i].IsSExt) 10941 Flags.setSExt(); 10942 if (Args[i].IsInReg) { 10943 // If we are using vectorcall calling convention, a structure that is 10944 // passed InReg - is surely an HVA 10945 if (CLI.CallConv == CallingConv::X86_VectorCall && 10946 isa<StructType>(FinalType)) { 10947 // The first value of a structure is marked 10948 if (0 == Value) 10949 Flags.setHvaStart(); 10950 Flags.setHva(); 10951 } 10952 // Set InReg Flag 10953 Flags.setInReg(); 10954 } 10955 if (Args[i].IsSRet) 10956 Flags.setSRet(); 10957 if (Args[i].IsSwiftSelf) 10958 Flags.setSwiftSelf(); 10959 if (Args[i].IsSwiftAsync) 10960 Flags.setSwiftAsync(); 10961 if (Args[i].IsSwiftError) 10962 Flags.setSwiftError(); 10963 if (Args[i].IsCFGuardTarget) 10964 Flags.setCFGuardTarget(); 10965 if (Args[i].IsByVal) 10966 Flags.setByVal(); 10967 if (Args[i].IsByRef) 10968 Flags.setByRef(); 10969 if (Args[i].IsPreallocated) { 10970 Flags.setPreallocated(); 10971 // Set the byval flag for CCAssignFn callbacks that don't know about 10972 // preallocated. This way we can know how many bytes we should've 10973 // allocated and how many bytes a callee cleanup function will pop. If 10974 // we port preallocated to more targets, we'll have to add custom 10975 // preallocated handling in the various CC lowering callbacks. 10976 Flags.setByVal(); 10977 } 10978 if (Args[i].IsInAlloca) { 10979 Flags.setInAlloca(); 10980 // Set the byval flag for CCAssignFn callbacks that don't know about 10981 // inalloca. This way we can know how many bytes we should've allocated 10982 // and how many bytes a callee cleanup function will pop. If we port 10983 // inalloca to more targets, we'll have to add custom inalloca handling 10984 // in the various CC lowering callbacks. 10985 Flags.setByVal(); 10986 } 10987 Align MemAlign; 10988 if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) { 10989 unsigned FrameSize = DL.getTypeAllocSize(Args[i].IndirectType); 10990 Flags.setByValSize(FrameSize); 10991 10992 // info is not there but there are cases it cannot get right. 10993 if (auto MA = Args[i].Alignment) 10994 MemAlign = *MA; 10995 else 10996 MemAlign = Align(getByValTypeAlignment(Args[i].IndirectType, DL)); 10997 } else if (auto MA = Args[i].Alignment) { 10998 MemAlign = *MA; 10999 } else { 11000 MemAlign = OriginalAlignment; 11001 } 11002 Flags.setMemAlign(MemAlign); 11003 if (Args[i].IsNest) 11004 Flags.setNest(); 11005 if (NeedsRegBlock) 11006 Flags.setInConsecutiveRegs(); 11007 11008 MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 11009 CLI.CallConv, VT); 11010 unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 11011 CLI.CallConv, VT); 11012 SmallVector<SDValue, 4> Parts(NumParts); 11013 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 11014 11015 if (Args[i].IsSExt) 11016 ExtendKind = ISD::SIGN_EXTEND; 11017 else if (Args[i].IsZExt) 11018 ExtendKind = ISD::ZERO_EXTEND; 11019 11020 // Conservatively only handle 'returned' on non-vectors that can be lowered, 11021 // for now. 11022 if (Args[i].IsReturned && !Op.getValueType().isVector() && 11023 CanLowerReturn) { 11024 assert((CLI.RetTy == Args[i].Ty || 11025 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() && 11026 CLI.RetTy->getPointerAddressSpace() == 11027 Args[i].Ty->getPointerAddressSpace())) && 11028 RetTys.size() == NumValues && "unexpected use of 'returned'"); 11029 // Before passing 'returned' to the target lowering code, ensure that 11030 // either the register MVT and the actual EVT are the same size or that 11031 // the return value and argument are extended in the same way; in these 11032 // cases it's safe to pass the argument register value unchanged as the 11033 // return register value (although it's at the target's option whether 11034 // to do so) 11035 // TODO: allow code generation to take advantage of partially preserved 11036 // registers rather than clobbering the entire register when the 11037 // parameter extension method is not compatible with the return 11038 // extension method 11039 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 11040 (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt && 11041 CLI.RetZExt == Args[i].IsZExt)) 11042 Flags.setReturned(); 11043 } 11044 11045 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB, 11046 CLI.CallConv, ExtendKind); 11047 11048 for (unsigned j = 0; j != NumParts; ++j) { 11049 // if it isn't first piece, alignment must be 1 11050 // For scalable vectors the scalable part is currently handled 11051 // by individual targets, so we just use the known minimum size here. 11052 ISD::OutputArg MyFlags( 11053 Flags, Parts[j].getValueType().getSimpleVT(), VT, 11054 i < CLI.NumFixedArgs, i, 11055 j * Parts[j].getValueType().getStoreSize().getKnownMinValue()); 11056 if (NumParts > 1 && j == 0) 11057 MyFlags.Flags.setSplit(); 11058 else if (j != 0) { 11059 MyFlags.Flags.setOrigAlign(Align(1)); 11060 if (j == NumParts - 1) 11061 MyFlags.Flags.setSplitEnd(); 11062 } 11063 11064 CLI.Outs.push_back(MyFlags); 11065 CLI.OutVals.push_back(Parts[j]); 11066 } 11067 11068 if (NeedsRegBlock && Value == NumValues - 1) 11069 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 11070 } 11071 } 11072 11073 SmallVector<SDValue, 4> InVals; 11074 CLI.Chain = LowerCall(CLI, InVals); 11075 11076 // Update CLI.InVals to use outside of this function. 11077 CLI.InVals = InVals; 11078 11079 // Verify that the target's LowerCall behaved as expected. 11080 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 11081 "LowerCall didn't return a valid chain!"); 11082 assert((!CLI.IsTailCall || InVals.empty()) && 11083 "LowerCall emitted a return value for a tail call!"); 11084 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 11085 "LowerCall didn't emit the correct number of values!"); 11086 11087 // For a tail call, the return value is merely live-out and there aren't 11088 // any nodes in the DAG representing it. Return a special value to 11089 // indicate that a tail call has been emitted and no more Instructions 11090 // should be processed in the current block. 11091 if (CLI.IsTailCall) { 11092 CLI.DAG.setRoot(CLI.Chain); 11093 return std::make_pair(SDValue(), SDValue()); 11094 } 11095 11096 #ifndef NDEBUG 11097 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 11098 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 11099 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 11100 "LowerCall emitted a value with the wrong type!"); 11101 } 11102 #endif 11103 11104 SmallVector<SDValue, 4> ReturnValues; 11105 if (!CanLowerReturn) { 11106 // The instruction result is the result of loading from the 11107 // hidden sret parameter. 11108 SmallVector<EVT, 1> PVTs; 11109 Type *PtrRetTy = 11110 PointerType::get(OrigRetTy->getContext(), DL.getAllocaAddrSpace()); 11111 11112 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 11113 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 11114 EVT PtrVT = PVTs[0]; 11115 11116 unsigned NumValues = RetTys.size(); 11117 ReturnValues.resize(NumValues); 11118 SmallVector<SDValue, 4> Chains(NumValues); 11119 11120 // An aggregate return value cannot wrap around the address space, so 11121 // offsets to its parts don't wrap either. 11122 SDNodeFlags Flags; 11123 Flags.setNoUnsignedWrap(true); 11124 11125 MachineFunction &MF = CLI.DAG.getMachineFunction(); 11126 Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx); 11127 for (unsigned i = 0; i < NumValues; ++i) { 11128 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 11129 CLI.DAG.getConstant(Offsets[i], CLI.DL, 11130 PtrVT), Flags); 11131 SDValue L = CLI.DAG.getLoad( 11132 RetTys[i], CLI.DL, CLI.Chain, Add, 11133 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 11134 DemoteStackIdx, Offsets[i]), 11135 HiddenSRetAlign); 11136 ReturnValues[i] = L; 11137 Chains[i] = L.getValue(1); 11138 } 11139 11140 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 11141 } else { 11142 // Collect the legal value parts into potentially illegal values 11143 // that correspond to the original function's return values. 11144 std::optional<ISD::NodeType> AssertOp; 11145 if (CLI.RetSExt) 11146 AssertOp = ISD::AssertSext; 11147 else if (CLI.RetZExt) 11148 AssertOp = ISD::AssertZext; 11149 unsigned CurReg = 0; 11150 for (EVT VT : RetTys) { 11151 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 11152 CLI.CallConv, VT); 11153 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 11154 CLI.CallConv, VT); 11155 11156 ReturnValues.push_back(getCopyFromParts( 11157 CLI.DAG, CLI.DL, &InVals[CurReg], NumRegs, RegisterVT, VT, nullptr, 11158 CLI.Chain, CLI.CallConv, AssertOp)); 11159 CurReg += NumRegs; 11160 } 11161 11162 // For a function returning void, there is no return value. We can't create 11163 // such a node, so we just return a null return value in that case. In 11164 // that case, nothing will actually look at the value. 11165 if (ReturnValues.empty()) 11166 return std::make_pair(SDValue(), CLI.Chain); 11167 } 11168 11169 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 11170 CLI.DAG.getVTList(RetTys), ReturnValues); 11171 return std::make_pair(Res, CLI.Chain); 11172 } 11173 11174 /// Places new result values for the node in Results (their number 11175 /// and types must exactly match those of the original return values of 11176 /// the node), or leaves Results empty, which indicates that the node is not 11177 /// to be custom lowered after all. 11178 void TargetLowering::LowerOperationWrapper(SDNode *N, 11179 SmallVectorImpl<SDValue> &Results, 11180 SelectionDAG &DAG) const { 11181 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 11182 11183 if (!Res.getNode()) 11184 return; 11185 11186 // If the original node has one result, take the return value from 11187 // LowerOperation as is. It might not be result number 0. 11188 if (N->getNumValues() == 1) { 11189 Results.push_back(Res); 11190 return; 11191 } 11192 11193 // If the original node has multiple results, then the return node should 11194 // have the same number of results. 11195 assert((N->getNumValues() == Res->getNumValues()) && 11196 "Lowering returned the wrong number of results!"); 11197 11198 // Places new result values base on N result number. 11199 for (unsigned I = 0, E = N->getNumValues(); I != E; ++I) 11200 Results.push_back(Res.getValue(I)); 11201 } 11202 11203 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 11204 llvm_unreachable("LowerOperation not implemented for this target!"); 11205 } 11206 11207 void SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, 11208 unsigned Reg, 11209 ISD::NodeType ExtendType) { 11210 SDValue Op = getNonRegisterValue(V); 11211 assert((Op.getOpcode() != ISD::CopyFromReg || 11212 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 11213 "Copy from a reg to the same reg!"); 11214 assert(!Register::isPhysicalRegister(Reg) && "Is a physreg"); 11215 11216 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11217 // If this is an InlineAsm we have to match the registers required, not the 11218 // notional registers required by the type. 11219 11220 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(), 11221 std::nullopt); // This is not an ABI copy. 11222 SDValue Chain = DAG.getEntryNode(); 11223 11224 if (ExtendType == ISD::ANY_EXTEND) { 11225 auto PreferredExtendIt = FuncInfo.PreferredExtendType.find(V); 11226 if (PreferredExtendIt != FuncInfo.PreferredExtendType.end()) 11227 ExtendType = PreferredExtendIt->second; 11228 } 11229 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 11230 PendingExports.push_back(Chain); 11231 } 11232 11233 #include "llvm/CodeGen/SelectionDAGISel.h" 11234 11235 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 11236 /// entry block, return true. This includes arguments used by switches, since 11237 /// the switch may expand into multiple basic blocks. 11238 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 11239 // With FastISel active, we may be splitting blocks, so force creation 11240 // of virtual registers for all non-dead arguments. 11241 if (FastISel) 11242 return A->use_empty(); 11243 11244 const BasicBlock &Entry = A->getParent()->front(); 11245 for (const User *U : A->users()) 11246 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 11247 return false; // Use not in entry block. 11248 11249 return true; 11250 } 11251 11252 using ArgCopyElisionMapTy = 11253 DenseMap<const Argument *, 11254 std::pair<const AllocaInst *, const StoreInst *>>; 11255 11256 /// Scan the entry block of the function in FuncInfo for arguments that look 11257 /// like copies into a local alloca. Record any copied arguments in 11258 /// ArgCopyElisionCandidates. 11259 static void 11260 findArgumentCopyElisionCandidates(const DataLayout &DL, 11261 FunctionLoweringInfo *FuncInfo, 11262 ArgCopyElisionMapTy &ArgCopyElisionCandidates) { 11263 // Record the state of every static alloca used in the entry block. Argument 11264 // allocas are all used in the entry block, so we need approximately as many 11265 // entries as we have arguments. 11266 enum StaticAllocaInfo { Unknown, Clobbered, Elidable }; 11267 SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas; 11268 unsigned NumArgs = FuncInfo->Fn->arg_size(); 11269 StaticAllocas.reserve(NumArgs * 2); 11270 11271 auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * { 11272 if (!V) 11273 return nullptr; 11274 V = V->stripPointerCasts(); 11275 const auto *AI = dyn_cast<AllocaInst>(V); 11276 if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI)) 11277 return nullptr; 11278 auto Iter = StaticAllocas.insert({AI, Unknown}); 11279 return &Iter.first->second; 11280 }; 11281 11282 // Look for stores of arguments to static allocas. Look through bitcasts and 11283 // GEPs to handle type coercions, as long as the alloca is fully initialized 11284 // by the store. Any non-store use of an alloca escapes it and any subsequent 11285 // unanalyzed store might write it. 11286 // FIXME: Handle structs initialized with multiple stores. 11287 for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) { 11288 // Look for stores, and handle non-store uses conservatively. 11289 const auto *SI = dyn_cast<StoreInst>(&I); 11290 if (!SI) { 11291 // We will look through cast uses, so ignore them completely. 11292 if (I.isCast()) 11293 continue; 11294 // Ignore debug info and pseudo op intrinsics, they don't escape or store 11295 // to allocas. 11296 if (I.isDebugOrPseudoInst()) 11297 continue; 11298 // This is an unknown instruction. Assume it escapes or writes to all 11299 // static alloca operands. 11300 for (const Use &U : I.operands()) { 11301 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U)) 11302 *Info = StaticAllocaInfo::Clobbered; 11303 } 11304 continue; 11305 } 11306 11307 // If the stored value is a static alloca, mark it as escaped. 11308 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand())) 11309 *Info = StaticAllocaInfo::Clobbered; 11310 11311 // Check if the destination is a static alloca. 11312 const Value *Dst = SI->getPointerOperand()->stripPointerCasts(); 11313 StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst); 11314 if (!Info) 11315 continue; 11316 const AllocaInst *AI = cast<AllocaInst>(Dst); 11317 11318 // Skip allocas that have been initialized or clobbered. 11319 if (*Info != StaticAllocaInfo::Unknown) 11320 continue; 11321 11322 // Check if the stored value is an argument, and that this store fully 11323 // initializes the alloca. 11324 // If the argument type has padding bits we can't directly forward a pointer 11325 // as the upper bits may contain garbage. 11326 // Don't elide copies from the same argument twice. 11327 const Value *Val = SI->getValueOperand()->stripPointerCasts(); 11328 const auto *Arg = dyn_cast<Argument>(Val); 11329 if (!Arg || Arg->hasPassPointeeByValueCopyAttr() || 11330 Arg->getType()->isEmptyTy() || 11331 DL.getTypeStoreSize(Arg->getType()) != 11332 DL.getTypeAllocSize(AI->getAllocatedType()) || 11333 !DL.typeSizeEqualsStoreSize(Arg->getType()) || 11334 ArgCopyElisionCandidates.count(Arg)) { 11335 *Info = StaticAllocaInfo::Clobbered; 11336 continue; 11337 } 11338 11339 LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI 11340 << '\n'); 11341 11342 // Mark this alloca and store for argument copy elision. 11343 *Info = StaticAllocaInfo::Elidable; 11344 ArgCopyElisionCandidates.insert({Arg, {AI, SI}}); 11345 11346 // Stop scanning if we've seen all arguments. This will happen early in -O0 11347 // builds, which is useful, because -O0 builds have large entry blocks and 11348 // many allocas. 11349 if (ArgCopyElisionCandidates.size() == NumArgs) 11350 break; 11351 } 11352 } 11353 11354 /// Try to elide argument copies from memory into a local alloca. Succeeds if 11355 /// ArgVal is a load from a suitable fixed stack object. 11356 static void tryToElideArgumentCopy( 11357 FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains, 11358 DenseMap<int, int> &ArgCopyElisionFrameIndexMap, 11359 SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs, 11360 ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, 11361 ArrayRef<SDValue> ArgVals, bool &ArgHasUses) { 11362 // Check if this is a load from a fixed stack object. 11363 auto *LNode = dyn_cast<LoadSDNode>(ArgVals[0]); 11364 if (!LNode) 11365 return; 11366 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()); 11367 if (!FINode) 11368 return; 11369 11370 // Check that the fixed stack object is the right size and alignment. 11371 // Look at the alignment that the user wrote on the alloca instead of looking 11372 // at the stack object. 11373 auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg); 11374 assert(ArgCopyIter != ArgCopyElisionCandidates.end()); 11375 const AllocaInst *AI = ArgCopyIter->second.first; 11376 int FixedIndex = FINode->getIndex(); 11377 int &AllocaIndex = FuncInfo.StaticAllocaMap[AI]; 11378 int OldIndex = AllocaIndex; 11379 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo(); 11380 if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) { 11381 LLVM_DEBUG( 11382 dbgs() << " argument copy elision failed due to bad fixed stack " 11383 "object size\n"); 11384 return; 11385 } 11386 Align RequiredAlignment = AI->getAlign(); 11387 if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) { 11388 LLVM_DEBUG(dbgs() << " argument copy elision failed: alignment of alloca " 11389 "greater than stack argument alignment (" 11390 << DebugStr(RequiredAlignment) << " vs " 11391 << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n"); 11392 return; 11393 } 11394 11395 // Perform the elision. Delete the old stack object and replace its only use 11396 // in the variable info map. Mark the stack object as mutable and aliased. 11397 LLVM_DEBUG({ 11398 dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n' 11399 << " Replacing frame index " << OldIndex << " with " << FixedIndex 11400 << '\n'; 11401 }); 11402 MFI.RemoveStackObject(OldIndex); 11403 MFI.setIsImmutableObjectIndex(FixedIndex, false); 11404 MFI.setIsAliasedObjectIndex(FixedIndex, true); 11405 AllocaIndex = FixedIndex; 11406 ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex}); 11407 for (SDValue ArgVal : ArgVals) 11408 Chains.push_back(ArgVal.getValue(1)); 11409 11410 // Avoid emitting code for the store implementing the copy. 11411 const StoreInst *SI = ArgCopyIter->second.second; 11412 ElidedArgCopyInstrs.insert(SI); 11413 11414 // Check for uses of the argument again so that we can avoid exporting ArgVal 11415 // if it is't used by anything other than the store. 11416 for (const Value *U : Arg.users()) { 11417 if (U != SI) { 11418 ArgHasUses = true; 11419 break; 11420 } 11421 } 11422 } 11423 11424 void SelectionDAGISel::LowerArguments(const Function &F) { 11425 SelectionDAG &DAG = SDB->DAG; 11426 SDLoc dl = SDB->getCurSDLoc(); 11427 const DataLayout &DL = DAG.getDataLayout(); 11428 SmallVector<ISD::InputArg, 16> Ins; 11429 11430 // In Naked functions we aren't going to save any registers. 11431 if (F.hasFnAttribute(Attribute::Naked)) 11432 return; 11433 11434 if (!FuncInfo->CanLowerReturn) { 11435 // Put in an sret pointer parameter before all the other parameters. 11436 SmallVector<EVT, 1> ValueVTs; 11437 ComputeValueVTs(*TLI, DAG.getDataLayout(), 11438 PointerType::get(F.getContext(), 11439 DAG.getDataLayout().getAllocaAddrSpace()), 11440 ValueVTs); 11441 11442 // NOTE: Assuming that a pointer will never break down to more than one VT 11443 // or one register. 11444 ISD::ArgFlagsTy Flags; 11445 Flags.setSRet(); 11446 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 11447 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 11448 ISD::InputArg::NoArgIndex, 0); 11449 Ins.push_back(RetArg); 11450 } 11451 11452 // Look for stores of arguments to static allocas. Mark such arguments with a 11453 // flag to ask the target to give us the memory location of that argument if 11454 // available. 11455 ArgCopyElisionMapTy ArgCopyElisionCandidates; 11456 findArgumentCopyElisionCandidates(DL, FuncInfo.get(), 11457 ArgCopyElisionCandidates); 11458 11459 // Set up the incoming argument description vector. 11460 for (const Argument &Arg : F.args()) { 11461 unsigned ArgNo = Arg.getArgNo(); 11462 SmallVector<EVT, 4> ValueVTs; 11463 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 11464 bool isArgValueUsed = !Arg.use_empty(); 11465 unsigned PartBase = 0; 11466 Type *FinalType = Arg.getType(); 11467 if (Arg.hasAttribute(Attribute::ByVal)) 11468 FinalType = Arg.getParamByValType(); 11469 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 11470 FinalType, F.getCallingConv(), F.isVarArg(), DL); 11471 for (unsigned Value = 0, NumValues = ValueVTs.size(); 11472 Value != NumValues; ++Value) { 11473 EVT VT = ValueVTs[Value]; 11474 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 11475 ISD::ArgFlagsTy Flags; 11476 11477 11478 if (Arg.getType()->isPointerTy()) { 11479 Flags.setPointer(); 11480 Flags.setPointerAddrSpace( 11481 cast<PointerType>(Arg.getType())->getAddressSpace()); 11482 } 11483 if (Arg.hasAttribute(Attribute::ZExt)) 11484 Flags.setZExt(); 11485 if (Arg.hasAttribute(Attribute::SExt)) 11486 Flags.setSExt(); 11487 if (Arg.hasAttribute(Attribute::InReg)) { 11488 // If we are using vectorcall calling convention, a structure that is 11489 // passed InReg - is surely an HVA 11490 if (F.getCallingConv() == CallingConv::X86_VectorCall && 11491 isa<StructType>(Arg.getType())) { 11492 // The first value of a structure is marked 11493 if (0 == Value) 11494 Flags.setHvaStart(); 11495 Flags.setHva(); 11496 } 11497 // Set InReg Flag 11498 Flags.setInReg(); 11499 } 11500 if (Arg.hasAttribute(Attribute::StructRet)) 11501 Flags.setSRet(); 11502 if (Arg.hasAttribute(Attribute::SwiftSelf)) 11503 Flags.setSwiftSelf(); 11504 if (Arg.hasAttribute(Attribute::SwiftAsync)) 11505 Flags.setSwiftAsync(); 11506 if (Arg.hasAttribute(Attribute::SwiftError)) 11507 Flags.setSwiftError(); 11508 if (Arg.hasAttribute(Attribute::ByVal)) 11509 Flags.setByVal(); 11510 if (Arg.hasAttribute(Attribute::ByRef)) 11511 Flags.setByRef(); 11512 if (Arg.hasAttribute(Attribute::InAlloca)) { 11513 Flags.setInAlloca(); 11514 // Set the byval flag for CCAssignFn callbacks that don't know about 11515 // inalloca. This way we can know how many bytes we should've allocated 11516 // and how many bytes a callee cleanup function will pop. If we port 11517 // inalloca to more targets, we'll have to add custom inalloca handling 11518 // in the various CC lowering callbacks. 11519 Flags.setByVal(); 11520 } 11521 if (Arg.hasAttribute(Attribute::Preallocated)) { 11522 Flags.setPreallocated(); 11523 // Set the byval flag for CCAssignFn callbacks that don't know about 11524 // preallocated. This way we can know how many bytes we should've 11525 // allocated and how many bytes a callee cleanup function will pop. If 11526 // we port preallocated to more targets, we'll have to add custom 11527 // preallocated handling in the various CC lowering callbacks. 11528 Flags.setByVal(); 11529 } 11530 11531 // Certain targets (such as MIPS), may have a different ABI alignment 11532 // for a type depending on the context. Give the target a chance to 11533 // specify the alignment it wants. 11534 const Align OriginalAlignment( 11535 TLI->getABIAlignmentForCallingConv(ArgTy, DL)); 11536 Flags.setOrigAlign(OriginalAlignment); 11537 11538 Align MemAlign; 11539 Type *ArgMemTy = nullptr; 11540 if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated() || 11541 Flags.isByRef()) { 11542 if (!ArgMemTy) 11543 ArgMemTy = Arg.getPointeeInMemoryValueType(); 11544 11545 uint64_t MemSize = DL.getTypeAllocSize(ArgMemTy); 11546 11547 // For in-memory arguments, size and alignment should be passed from FE. 11548 // BE will guess if this info is not there but there are cases it cannot 11549 // get right. 11550 if (auto ParamAlign = Arg.getParamStackAlign()) 11551 MemAlign = *ParamAlign; 11552 else if ((ParamAlign = Arg.getParamAlign())) 11553 MemAlign = *ParamAlign; 11554 else 11555 MemAlign = Align(TLI->getByValTypeAlignment(ArgMemTy, DL)); 11556 if (Flags.isByRef()) 11557 Flags.setByRefSize(MemSize); 11558 else 11559 Flags.setByValSize(MemSize); 11560 } else if (auto ParamAlign = Arg.getParamStackAlign()) { 11561 MemAlign = *ParamAlign; 11562 } else { 11563 MemAlign = OriginalAlignment; 11564 } 11565 Flags.setMemAlign(MemAlign); 11566 11567 if (Arg.hasAttribute(Attribute::Nest)) 11568 Flags.setNest(); 11569 if (NeedsRegBlock) 11570 Flags.setInConsecutiveRegs(); 11571 if (ArgCopyElisionCandidates.count(&Arg)) 11572 Flags.setCopyElisionCandidate(); 11573 if (Arg.hasAttribute(Attribute::Returned)) 11574 Flags.setReturned(); 11575 11576 MVT RegisterVT = TLI->getRegisterTypeForCallingConv( 11577 *CurDAG->getContext(), F.getCallingConv(), VT); 11578 unsigned NumRegs = TLI->getNumRegistersForCallingConv( 11579 *CurDAG->getContext(), F.getCallingConv(), VT); 11580 for (unsigned i = 0; i != NumRegs; ++i) { 11581 // For scalable vectors, use the minimum size; individual targets 11582 // are responsible for handling scalable vector arguments and 11583 // return values. 11584 ISD::InputArg MyFlags( 11585 Flags, RegisterVT, VT, isArgValueUsed, ArgNo, 11586 PartBase + i * RegisterVT.getStoreSize().getKnownMinValue()); 11587 if (NumRegs > 1 && i == 0) 11588 MyFlags.Flags.setSplit(); 11589 // if it isn't first piece, alignment must be 1 11590 else if (i > 0) { 11591 MyFlags.Flags.setOrigAlign(Align(1)); 11592 if (i == NumRegs - 1) 11593 MyFlags.Flags.setSplitEnd(); 11594 } 11595 Ins.push_back(MyFlags); 11596 } 11597 if (NeedsRegBlock && Value == NumValues - 1) 11598 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 11599 PartBase += VT.getStoreSize().getKnownMinValue(); 11600 } 11601 } 11602 11603 // Call the target to set up the argument values. 11604 SmallVector<SDValue, 8> InVals; 11605 SDValue NewRoot = TLI->LowerFormalArguments( 11606 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 11607 11608 // Verify that the target's LowerFormalArguments behaved as expected. 11609 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 11610 "LowerFormalArguments didn't return a valid chain!"); 11611 assert(InVals.size() == Ins.size() && 11612 "LowerFormalArguments didn't emit the correct number of values!"); 11613 LLVM_DEBUG({ 11614 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 11615 assert(InVals[i].getNode() && 11616 "LowerFormalArguments emitted a null value!"); 11617 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 11618 "LowerFormalArguments emitted a value with the wrong type!"); 11619 } 11620 }); 11621 11622 // Update the DAG with the new chain value resulting from argument lowering. 11623 DAG.setRoot(NewRoot); 11624 11625 // Set up the argument values. 11626 unsigned i = 0; 11627 if (!FuncInfo->CanLowerReturn) { 11628 // Create a virtual register for the sret pointer, and put in a copy 11629 // from the sret argument into it. 11630 SmallVector<EVT, 1> ValueVTs; 11631 ComputeValueVTs(*TLI, DAG.getDataLayout(), 11632 PointerType::get(F.getContext(), 11633 DAG.getDataLayout().getAllocaAddrSpace()), 11634 ValueVTs); 11635 MVT VT = ValueVTs[0].getSimpleVT(); 11636 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 11637 std::optional<ISD::NodeType> AssertOp; 11638 SDValue ArgValue = 11639 getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, nullptr, NewRoot, 11640 F.getCallingConv(), AssertOp); 11641 11642 MachineFunction& MF = SDB->DAG.getMachineFunction(); 11643 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 11644 Register SRetReg = 11645 RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 11646 FuncInfo->DemoteRegister = SRetReg; 11647 NewRoot = 11648 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 11649 DAG.setRoot(NewRoot); 11650 11651 // i indexes lowered arguments. Bump it past the hidden sret argument. 11652 ++i; 11653 } 11654 11655 SmallVector<SDValue, 4> Chains; 11656 DenseMap<int, int> ArgCopyElisionFrameIndexMap; 11657 for (const Argument &Arg : F.args()) { 11658 SmallVector<SDValue, 4> ArgValues; 11659 SmallVector<EVT, 4> ValueVTs; 11660 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 11661 unsigned NumValues = ValueVTs.size(); 11662 if (NumValues == 0) 11663 continue; 11664 11665 bool ArgHasUses = !Arg.use_empty(); 11666 11667 // Elide the copying store if the target loaded this argument from a 11668 // suitable fixed stack object. 11669 if (Ins[i].Flags.isCopyElisionCandidate()) { 11670 unsigned NumParts = 0; 11671 for (EVT VT : ValueVTs) 11672 NumParts += TLI->getNumRegistersForCallingConv(*CurDAG->getContext(), 11673 F.getCallingConv(), VT); 11674 11675 tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap, 11676 ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg, 11677 ArrayRef(&InVals[i], NumParts), ArgHasUses); 11678 } 11679 11680 // If this argument is unused then remember its value. It is used to generate 11681 // debugging information. 11682 bool isSwiftErrorArg = 11683 TLI->supportSwiftError() && 11684 Arg.hasAttribute(Attribute::SwiftError); 11685 if (!ArgHasUses && !isSwiftErrorArg) { 11686 SDB->setUnusedArgValue(&Arg, InVals[i]); 11687 11688 // Also remember any frame index for use in FastISel. 11689 if (FrameIndexSDNode *FI = 11690 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 11691 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 11692 } 11693 11694 for (unsigned Val = 0; Val != NumValues; ++Val) { 11695 EVT VT = ValueVTs[Val]; 11696 MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), 11697 F.getCallingConv(), VT); 11698 unsigned NumParts = TLI->getNumRegistersForCallingConv( 11699 *CurDAG->getContext(), F.getCallingConv(), VT); 11700 11701 // Even an apparent 'unused' swifterror argument needs to be returned. So 11702 // we do generate a copy for it that can be used on return from the 11703 // function. 11704 if (ArgHasUses || isSwiftErrorArg) { 11705 std::optional<ISD::NodeType> AssertOp; 11706 if (Arg.hasAttribute(Attribute::SExt)) 11707 AssertOp = ISD::AssertSext; 11708 else if (Arg.hasAttribute(Attribute::ZExt)) 11709 AssertOp = ISD::AssertZext; 11710 11711 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts, 11712 PartVT, VT, nullptr, NewRoot, 11713 F.getCallingConv(), AssertOp)); 11714 } 11715 11716 i += NumParts; 11717 } 11718 11719 // We don't need to do anything else for unused arguments. 11720 if (ArgValues.empty()) 11721 continue; 11722 11723 // Note down frame index. 11724 if (FrameIndexSDNode *FI = 11725 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 11726 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 11727 11728 SDValue Res = DAG.getMergeValues(ArrayRef(ArgValues.data(), NumValues), 11729 SDB->getCurSDLoc()); 11730 11731 SDB->setValue(&Arg, Res); 11732 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 11733 // We want to associate the argument with the frame index, among 11734 // involved operands, that correspond to the lowest address. The 11735 // getCopyFromParts function, called earlier, is swapping the order of 11736 // the operands to BUILD_PAIR depending on endianness. The result of 11737 // that swapping is that the least significant bits of the argument will 11738 // be in the first operand of the BUILD_PAIR node, and the most 11739 // significant bits will be in the second operand. 11740 unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0; 11741 if (LoadSDNode *LNode = 11742 dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode())) 11743 if (FrameIndexSDNode *FI = 11744 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 11745 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 11746 } 11747 11748 // Analyses past this point are naive and don't expect an assertion. 11749 if (Res.getOpcode() == ISD::AssertZext) 11750 Res = Res.getOperand(0); 11751 11752 // Update the SwiftErrorVRegDefMap. 11753 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 11754 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 11755 if (Register::isVirtualRegister(Reg)) 11756 SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(), 11757 Reg); 11758 } 11759 11760 // If this argument is live outside of the entry block, insert a copy from 11761 // wherever we got it to the vreg that other BB's will reference it as. 11762 if (Res.getOpcode() == ISD::CopyFromReg) { 11763 // If we can, though, try to skip creating an unnecessary vreg. 11764 // FIXME: This isn't very clean... it would be nice to make this more 11765 // general. 11766 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 11767 if (Register::isVirtualRegister(Reg)) { 11768 FuncInfo->ValueMap[&Arg] = Reg; 11769 continue; 11770 } 11771 } 11772 if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) { 11773 FuncInfo->InitializeRegForValue(&Arg); 11774 SDB->CopyToExportRegsIfNeeded(&Arg); 11775 } 11776 } 11777 11778 if (!Chains.empty()) { 11779 Chains.push_back(NewRoot); 11780 NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 11781 } 11782 11783 DAG.setRoot(NewRoot); 11784 11785 assert(i == InVals.size() && "Argument register count mismatch!"); 11786 11787 // If any argument copy elisions occurred and we have debug info, update the 11788 // stale frame indices used in the dbg.declare variable info table. 11789 if (!ArgCopyElisionFrameIndexMap.empty()) { 11790 for (MachineFunction::VariableDbgInfo &VI : 11791 MF->getInStackSlotVariableDbgInfo()) { 11792 auto I = ArgCopyElisionFrameIndexMap.find(VI.getStackSlot()); 11793 if (I != ArgCopyElisionFrameIndexMap.end()) 11794 VI.updateStackSlot(I->second); 11795 } 11796 } 11797 11798 // Finally, if the target has anything special to do, allow it to do so. 11799 emitFunctionEntryCode(); 11800 } 11801 11802 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 11803 /// ensure constants are generated when needed. Remember the virtual registers 11804 /// that need to be added to the Machine PHI nodes as input. We cannot just 11805 /// directly add them, because expansion might result in multiple MBB's for one 11806 /// BB. As such, the start of the BB might correspond to a different MBB than 11807 /// the end. 11808 void 11809 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 11810 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11811 11812 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 11813 11814 // Check PHI nodes in successors that expect a value to be available from this 11815 // block. 11816 for (const BasicBlock *SuccBB : successors(LLVMBB->getTerminator())) { 11817 if (!isa<PHINode>(SuccBB->begin())) continue; 11818 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 11819 11820 // If this terminator has multiple identical successors (common for 11821 // switches), only handle each succ once. 11822 if (!SuccsHandled.insert(SuccMBB).second) 11823 continue; 11824 11825 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 11826 11827 // At this point we know that there is a 1-1 correspondence between LLVM PHI 11828 // nodes and Machine PHI nodes, but the incoming operands have not been 11829 // emitted yet. 11830 for (const PHINode &PN : SuccBB->phis()) { 11831 // Ignore dead phi's. 11832 if (PN.use_empty()) 11833 continue; 11834 11835 // Skip empty types 11836 if (PN.getType()->isEmptyTy()) 11837 continue; 11838 11839 unsigned Reg; 11840 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB); 11841 11842 if (const auto *C = dyn_cast<Constant>(PHIOp)) { 11843 unsigned &RegOut = ConstantsOut[C]; 11844 if (RegOut == 0) { 11845 RegOut = FuncInfo.CreateRegs(C); 11846 // We need to zero/sign extend ConstantInt phi operands to match 11847 // assumptions in FunctionLoweringInfo::ComputePHILiveOutRegInfo. 11848 ISD::NodeType ExtendType = ISD::ANY_EXTEND; 11849 if (auto *CI = dyn_cast<ConstantInt>(C)) 11850 ExtendType = TLI.signExtendConstant(CI) ? ISD::SIGN_EXTEND 11851 : ISD::ZERO_EXTEND; 11852 CopyValueToVirtualRegister(C, RegOut, ExtendType); 11853 } 11854 Reg = RegOut; 11855 } else { 11856 DenseMap<const Value *, Register>::iterator I = 11857 FuncInfo.ValueMap.find(PHIOp); 11858 if (I != FuncInfo.ValueMap.end()) 11859 Reg = I->second; 11860 else { 11861 assert(isa<AllocaInst>(PHIOp) && 11862 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 11863 "Didn't codegen value into a register!??"); 11864 Reg = FuncInfo.CreateRegs(PHIOp); 11865 CopyValueToVirtualRegister(PHIOp, Reg); 11866 } 11867 } 11868 11869 // Remember that this register needs to added to the machine PHI node as 11870 // the input for this MBB. 11871 SmallVector<EVT, 4> ValueVTs; 11872 ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs); 11873 for (EVT VT : ValueVTs) { 11874 const unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 11875 for (unsigned i = 0; i != NumRegisters; ++i) 11876 FuncInfo.PHINodesToUpdate.push_back( 11877 std::make_pair(&*MBBI++, Reg + i)); 11878 Reg += NumRegisters; 11879 } 11880 } 11881 } 11882 11883 ConstantsOut.clear(); 11884 } 11885 11886 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 11887 MachineFunction::iterator I(MBB); 11888 if (++I == FuncInfo.MF->end()) 11889 return nullptr; 11890 return &*I; 11891 } 11892 11893 /// During lowering new call nodes can be created (such as memset, etc.). 11894 /// Those will become new roots of the current DAG, but complications arise 11895 /// when they are tail calls. In such cases, the call lowering will update 11896 /// the root, but the builder still needs to know that a tail call has been 11897 /// lowered in order to avoid generating an additional return. 11898 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 11899 // If the node is null, we do have a tail call. 11900 if (MaybeTC.getNode() != nullptr) 11901 DAG.setRoot(MaybeTC); 11902 else 11903 HasTailCall = true; 11904 } 11905 11906 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 11907 MachineBasicBlock *SwitchMBB, 11908 MachineBasicBlock *DefaultMBB) { 11909 MachineFunction *CurMF = FuncInfo.MF; 11910 MachineBasicBlock *NextMBB = nullptr; 11911 MachineFunction::iterator BBI(W.MBB); 11912 if (++BBI != FuncInfo.MF->end()) 11913 NextMBB = &*BBI; 11914 11915 unsigned Size = W.LastCluster - W.FirstCluster + 1; 11916 11917 BranchProbabilityInfo *BPI = FuncInfo.BPI; 11918 11919 if (Size == 2 && W.MBB == SwitchMBB) { 11920 // If any two of the cases has the same destination, and if one value 11921 // is the same as the other, but has one bit unset that the other has set, 11922 // use bit manipulation to do two compares at once. For example: 11923 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 11924 // TODO: This could be extended to merge any 2 cases in switches with 3 11925 // cases. 11926 // TODO: Handle cases where W.CaseBB != SwitchBB. 11927 CaseCluster &Small = *W.FirstCluster; 11928 CaseCluster &Big = *W.LastCluster; 11929 11930 if (Small.Low == Small.High && Big.Low == Big.High && 11931 Small.MBB == Big.MBB) { 11932 const APInt &SmallValue = Small.Low->getValue(); 11933 const APInt &BigValue = Big.Low->getValue(); 11934 11935 // Check that there is only one bit different. 11936 APInt CommonBit = BigValue ^ SmallValue; 11937 if (CommonBit.isPowerOf2()) { 11938 SDValue CondLHS = getValue(Cond); 11939 EVT VT = CondLHS.getValueType(); 11940 SDLoc DL = getCurSDLoc(); 11941 11942 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 11943 DAG.getConstant(CommonBit, DL, VT)); 11944 SDValue Cond = DAG.getSetCC( 11945 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 11946 ISD::SETEQ); 11947 11948 // Update successor info. 11949 // Both Small and Big will jump to Small.BB, so we sum up the 11950 // probabilities. 11951 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 11952 if (BPI) 11953 addSuccessorWithProb( 11954 SwitchMBB, DefaultMBB, 11955 // The default destination is the first successor in IR. 11956 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 11957 else 11958 addSuccessorWithProb(SwitchMBB, DefaultMBB); 11959 11960 // Insert the true branch. 11961 SDValue BrCond = 11962 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 11963 DAG.getBasicBlock(Small.MBB)); 11964 // Insert the false branch. 11965 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 11966 DAG.getBasicBlock(DefaultMBB)); 11967 11968 DAG.setRoot(BrCond); 11969 return; 11970 } 11971 } 11972 } 11973 11974 if (TM.getOptLevel() != CodeGenOptLevel::None) { 11975 // Here, we order cases by probability so the most likely case will be 11976 // checked first. However, two clusters can have the same probability in 11977 // which case their relative ordering is non-deterministic. So we use Low 11978 // as a tie-breaker as clusters are guaranteed to never overlap. 11979 llvm::sort(W.FirstCluster, W.LastCluster + 1, 11980 [](const CaseCluster &a, const CaseCluster &b) { 11981 return a.Prob != b.Prob ? 11982 a.Prob > b.Prob : 11983 a.Low->getValue().slt(b.Low->getValue()); 11984 }); 11985 11986 // Rearrange the case blocks so that the last one falls through if possible 11987 // without changing the order of probabilities. 11988 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 11989 --I; 11990 if (I->Prob > W.LastCluster->Prob) 11991 break; 11992 if (I->Kind == CC_Range && I->MBB == NextMBB) { 11993 std::swap(*I, *W.LastCluster); 11994 break; 11995 } 11996 } 11997 } 11998 11999 // Compute total probability. 12000 BranchProbability DefaultProb = W.DefaultProb; 12001 BranchProbability UnhandledProbs = DefaultProb; 12002 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 12003 UnhandledProbs += I->Prob; 12004 12005 MachineBasicBlock *CurMBB = W.MBB; 12006 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 12007 bool FallthroughUnreachable = false; 12008 MachineBasicBlock *Fallthrough; 12009 if (I == W.LastCluster) { 12010 // For the last cluster, fall through to the default destination. 12011 Fallthrough = DefaultMBB; 12012 FallthroughUnreachable = isa<UnreachableInst>( 12013 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg()); 12014 } else { 12015 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 12016 CurMF->insert(BBI, Fallthrough); 12017 // Put Cond in a virtual register to make it available from the new blocks. 12018 ExportFromCurrentBlock(Cond); 12019 } 12020 UnhandledProbs -= I->Prob; 12021 12022 switch (I->Kind) { 12023 case CC_JumpTable: { 12024 // FIXME: Optimize away range check based on pivot comparisons. 12025 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first; 12026 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second; 12027 12028 // The jump block hasn't been inserted yet; insert it here. 12029 MachineBasicBlock *JumpMBB = JT->MBB; 12030 CurMF->insert(BBI, JumpMBB); 12031 12032 auto JumpProb = I->Prob; 12033 auto FallthroughProb = UnhandledProbs; 12034 12035 // If the default statement is a target of the jump table, we evenly 12036 // distribute the default probability to successors of CurMBB. Also 12037 // update the probability on the edge from JumpMBB to Fallthrough. 12038 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 12039 SE = JumpMBB->succ_end(); 12040 SI != SE; ++SI) { 12041 if (*SI == DefaultMBB) { 12042 JumpProb += DefaultProb / 2; 12043 FallthroughProb -= DefaultProb / 2; 12044 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 12045 JumpMBB->normalizeSuccProbs(); 12046 break; 12047 } 12048 } 12049 12050 // If the default clause is unreachable, propagate that knowledge into 12051 // JTH->FallthroughUnreachable which will use it to suppress the range 12052 // check. 12053 // 12054 // However, don't do this if we're doing branch target enforcement, 12055 // because a table branch _without_ a range check can be a tempting JOP 12056 // gadget - out-of-bounds inputs that are impossible in correct 12057 // execution become possible again if an attacker can influence the 12058 // control flow. So if an attacker doesn't already have a BTI bypass 12059 // available, we don't want them to be able to get one out of this 12060 // table branch. 12061 if (FallthroughUnreachable) { 12062 Function &CurFunc = CurMF->getFunction(); 12063 if (!CurFunc.hasFnAttribute("branch-target-enforcement")) 12064 JTH->FallthroughUnreachable = true; 12065 } 12066 12067 if (!JTH->FallthroughUnreachable) 12068 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 12069 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 12070 CurMBB->normalizeSuccProbs(); 12071 12072 // The jump table header will be inserted in our current block, do the 12073 // range check, and fall through to our fallthrough block. 12074 JTH->HeaderBB = CurMBB; 12075 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 12076 12077 // If we're in the right place, emit the jump table header right now. 12078 if (CurMBB == SwitchMBB) { 12079 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 12080 JTH->Emitted = true; 12081 } 12082 break; 12083 } 12084 case CC_BitTests: { 12085 // FIXME: Optimize away range check based on pivot comparisons. 12086 BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex]; 12087 12088 // The bit test blocks haven't been inserted yet; insert them here. 12089 for (BitTestCase &BTC : BTB->Cases) 12090 CurMF->insert(BBI, BTC.ThisBB); 12091 12092 // Fill in fields of the BitTestBlock. 12093 BTB->Parent = CurMBB; 12094 BTB->Default = Fallthrough; 12095 12096 BTB->DefaultProb = UnhandledProbs; 12097 // If the cases in bit test don't form a contiguous range, we evenly 12098 // distribute the probability on the edge to Fallthrough to two 12099 // successors of CurMBB. 12100 if (!BTB->ContiguousRange) { 12101 BTB->Prob += DefaultProb / 2; 12102 BTB->DefaultProb -= DefaultProb / 2; 12103 } 12104 12105 if (FallthroughUnreachable) 12106 BTB->FallthroughUnreachable = true; 12107 12108 // If we're in the right place, emit the bit test header right now. 12109 if (CurMBB == SwitchMBB) { 12110 visitBitTestHeader(*BTB, SwitchMBB); 12111 BTB->Emitted = true; 12112 } 12113 break; 12114 } 12115 case CC_Range: { 12116 const Value *RHS, *LHS, *MHS; 12117 ISD::CondCode CC; 12118 if (I->Low == I->High) { 12119 // Check Cond == I->Low. 12120 CC = ISD::SETEQ; 12121 LHS = Cond; 12122 RHS=I->Low; 12123 MHS = nullptr; 12124 } else { 12125 // Check I->Low <= Cond <= I->High. 12126 CC = ISD::SETLE; 12127 LHS = I->Low; 12128 MHS = Cond; 12129 RHS = I->High; 12130 } 12131 12132 // If Fallthrough is unreachable, fold away the comparison. 12133 if (FallthroughUnreachable) 12134 CC = ISD::SETTRUE; 12135 12136 // The false probability is the sum of all unhandled cases. 12137 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, 12138 getCurSDLoc(), I->Prob, UnhandledProbs); 12139 12140 if (CurMBB == SwitchMBB) 12141 visitSwitchCase(CB, SwitchMBB); 12142 else 12143 SL->SwitchCases.push_back(CB); 12144 12145 break; 12146 } 12147 } 12148 CurMBB = Fallthrough; 12149 } 12150 } 12151 12152 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 12153 const SwitchWorkListItem &W, 12154 Value *Cond, 12155 MachineBasicBlock *SwitchMBB) { 12156 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 12157 "Clusters not sorted?"); 12158 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 12159 12160 auto [LastLeft, FirstRight, LeftProb, RightProb] = 12161 SL->computeSplitWorkItemInfo(W); 12162 12163 // Use the first element on the right as pivot since we will make less-than 12164 // comparisons against it. 12165 CaseClusterIt PivotCluster = FirstRight; 12166 assert(PivotCluster > W.FirstCluster); 12167 assert(PivotCluster <= W.LastCluster); 12168 12169 CaseClusterIt FirstLeft = W.FirstCluster; 12170 CaseClusterIt LastRight = W.LastCluster; 12171 12172 const ConstantInt *Pivot = PivotCluster->Low; 12173 12174 // New blocks will be inserted immediately after the current one. 12175 MachineFunction::iterator BBI(W.MBB); 12176 ++BBI; 12177 12178 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 12179 // we can branch to its destination directly if it's squeezed exactly in 12180 // between the known lower bound and Pivot - 1. 12181 MachineBasicBlock *LeftMBB; 12182 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 12183 FirstLeft->Low == W.GE && 12184 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 12185 LeftMBB = FirstLeft->MBB; 12186 } else { 12187 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 12188 FuncInfo.MF->insert(BBI, LeftMBB); 12189 WorkList.push_back( 12190 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 12191 // Put Cond in a virtual register to make it available from the new blocks. 12192 ExportFromCurrentBlock(Cond); 12193 } 12194 12195 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 12196 // single cluster, RHS.Low == Pivot, and we can branch to its destination 12197 // directly if RHS.High equals the current upper bound. 12198 MachineBasicBlock *RightMBB; 12199 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 12200 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 12201 RightMBB = FirstRight->MBB; 12202 } else { 12203 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 12204 FuncInfo.MF->insert(BBI, RightMBB); 12205 WorkList.push_back( 12206 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 12207 // Put Cond in a virtual register to make it available from the new blocks. 12208 ExportFromCurrentBlock(Cond); 12209 } 12210 12211 // Create the CaseBlock record that will be used to lower the branch. 12212 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 12213 getCurSDLoc(), LeftProb, RightProb); 12214 12215 if (W.MBB == SwitchMBB) 12216 visitSwitchCase(CB, SwitchMBB); 12217 else 12218 SL->SwitchCases.push_back(CB); 12219 } 12220 12221 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb 12222 // from the swith statement. 12223 static BranchProbability scaleCaseProbality(BranchProbability CaseProb, 12224 BranchProbability PeeledCaseProb) { 12225 if (PeeledCaseProb == BranchProbability::getOne()) 12226 return BranchProbability::getZero(); 12227 BranchProbability SwitchProb = PeeledCaseProb.getCompl(); 12228 12229 uint32_t Numerator = CaseProb.getNumerator(); 12230 uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator()); 12231 return BranchProbability(Numerator, std::max(Numerator, Denominator)); 12232 } 12233 12234 // Try to peel the top probability case if it exceeds the threshold. 12235 // Return current MachineBasicBlock for the switch statement if the peeling 12236 // does not occur. 12237 // If the peeling is performed, return the newly created MachineBasicBlock 12238 // for the peeled switch statement. Also update Clusters to remove the peeled 12239 // case. PeeledCaseProb is the BranchProbability for the peeled case. 12240 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster( 12241 const SwitchInst &SI, CaseClusterVector &Clusters, 12242 BranchProbability &PeeledCaseProb) { 12243 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 12244 // Don't perform if there is only one cluster or optimizing for size. 12245 if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 || 12246 TM.getOptLevel() == CodeGenOptLevel::None || 12247 SwitchMBB->getParent()->getFunction().hasMinSize()) 12248 return SwitchMBB; 12249 12250 BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100); 12251 unsigned PeeledCaseIndex = 0; 12252 bool SwitchPeeled = false; 12253 for (unsigned Index = 0; Index < Clusters.size(); ++Index) { 12254 CaseCluster &CC = Clusters[Index]; 12255 if (CC.Prob < TopCaseProb) 12256 continue; 12257 TopCaseProb = CC.Prob; 12258 PeeledCaseIndex = Index; 12259 SwitchPeeled = true; 12260 } 12261 if (!SwitchPeeled) 12262 return SwitchMBB; 12263 12264 LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " 12265 << TopCaseProb << "\n"); 12266 12267 // Record the MBB for the peeled switch statement. 12268 MachineFunction::iterator BBI(SwitchMBB); 12269 ++BBI; 12270 MachineBasicBlock *PeeledSwitchMBB = 12271 FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock()); 12272 FuncInfo.MF->insert(BBI, PeeledSwitchMBB); 12273 12274 ExportFromCurrentBlock(SI.getCondition()); 12275 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex; 12276 SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt, 12277 nullptr, nullptr, TopCaseProb.getCompl()}; 12278 lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB); 12279 12280 Clusters.erase(PeeledCaseIt); 12281 for (CaseCluster &CC : Clusters) { 12282 LLVM_DEBUG( 12283 dbgs() << "Scale the probablity for one cluster, before scaling: " 12284 << CC.Prob << "\n"); 12285 CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb); 12286 LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n"); 12287 } 12288 PeeledCaseProb = TopCaseProb; 12289 return PeeledSwitchMBB; 12290 } 12291 12292 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 12293 // Extract cases from the switch. 12294 BranchProbabilityInfo *BPI = FuncInfo.BPI; 12295 CaseClusterVector Clusters; 12296 Clusters.reserve(SI.getNumCases()); 12297 for (auto I : SI.cases()) { 12298 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 12299 const ConstantInt *CaseVal = I.getCaseValue(); 12300 BranchProbability Prob = 12301 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 12302 : BranchProbability(1, SI.getNumCases() + 1); 12303 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 12304 } 12305 12306 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 12307 12308 // Cluster adjacent cases with the same destination. We do this at all 12309 // optimization levels because it's cheap to do and will make codegen faster 12310 // if there are many clusters. 12311 sortAndRangeify(Clusters); 12312 12313 // The branch probablity of the peeled case. 12314 BranchProbability PeeledCaseProb = BranchProbability::getZero(); 12315 MachineBasicBlock *PeeledSwitchMBB = 12316 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb); 12317 12318 // If there is only the default destination, jump there directly. 12319 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 12320 if (Clusters.empty()) { 12321 assert(PeeledSwitchMBB == SwitchMBB); 12322 SwitchMBB->addSuccessor(DefaultMBB); 12323 if (DefaultMBB != NextBlock(SwitchMBB)) { 12324 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 12325 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 12326 } 12327 return; 12328 } 12329 12330 SL->findJumpTables(Clusters, &SI, getCurSDLoc(), DefaultMBB, DAG.getPSI(), 12331 DAG.getBFI()); 12332 SL->findBitTestClusters(Clusters, &SI); 12333 12334 LLVM_DEBUG({ 12335 dbgs() << "Case clusters: "; 12336 for (const CaseCluster &C : Clusters) { 12337 if (C.Kind == CC_JumpTable) 12338 dbgs() << "JT:"; 12339 if (C.Kind == CC_BitTests) 12340 dbgs() << "BT:"; 12341 12342 C.Low->getValue().print(dbgs(), true); 12343 if (C.Low != C.High) { 12344 dbgs() << '-'; 12345 C.High->getValue().print(dbgs(), true); 12346 } 12347 dbgs() << ' '; 12348 } 12349 dbgs() << '\n'; 12350 }); 12351 12352 assert(!Clusters.empty()); 12353 SwitchWorkList WorkList; 12354 CaseClusterIt First = Clusters.begin(); 12355 CaseClusterIt Last = Clusters.end() - 1; 12356 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB); 12357 // Scale the branchprobability for DefaultMBB if the peel occurs and 12358 // DefaultMBB is not replaced. 12359 if (PeeledCaseProb != BranchProbability::getZero() && 12360 DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()]) 12361 DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb); 12362 WorkList.push_back( 12363 {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 12364 12365 while (!WorkList.empty()) { 12366 SwitchWorkListItem W = WorkList.pop_back_val(); 12367 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 12368 12369 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOptLevel::None && 12370 !DefaultMBB->getParent()->getFunction().hasMinSize()) { 12371 // For optimized builds, lower large range as a balanced binary tree. 12372 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 12373 continue; 12374 } 12375 12376 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 12377 } 12378 } 12379 12380 void SelectionDAGBuilder::visitStepVector(const CallInst &I) { 12381 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12382 auto DL = getCurSDLoc(); 12383 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12384 setValue(&I, DAG.getStepVector(DL, ResultVT)); 12385 } 12386 12387 void SelectionDAGBuilder::visitVectorReverse(const CallInst &I) { 12388 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12389 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12390 12391 SDLoc DL = getCurSDLoc(); 12392 SDValue V = getValue(I.getOperand(0)); 12393 assert(VT == V.getValueType() && "Malformed vector.reverse!"); 12394 12395 if (VT.isScalableVector()) { 12396 setValue(&I, DAG.getNode(ISD::VECTOR_REVERSE, DL, VT, V)); 12397 return; 12398 } 12399 12400 // Use VECTOR_SHUFFLE for the fixed-length vector 12401 // to maintain existing behavior. 12402 SmallVector<int, 8> Mask; 12403 unsigned NumElts = VT.getVectorMinNumElements(); 12404 for (unsigned i = 0; i != NumElts; ++i) 12405 Mask.push_back(NumElts - 1 - i); 12406 12407 setValue(&I, DAG.getVectorShuffle(VT, DL, V, DAG.getUNDEF(VT), Mask)); 12408 } 12409 12410 void SelectionDAGBuilder::visitVectorDeinterleave(const CallInst &I) { 12411 auto DL = getCurSDLoc(); 12412 SDValue InVec = getValue(I.getOperand(0)); 12413 EVT OutVT = 12414 InVec.getValueType().getHalfNumVectorElementsVT(*DAG.getContext()); 12415 12416 unsigned OutNumElts = OutVT.getVectorMinNumElements(); 12417 12418 // ISD Node needs the input vectors split into two equal parts 12419 SDValue Lo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec, 12420 DAG.getVectorIdxConstant(0, DL)); 12421 SDValue Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec, 12422 DAG.getVectorIdxConstant(OutNumElts, DL)); 12423 12424 // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing 12425 // legalisation and combines. 12426 if (OutVT.isFixedLengthVector()) { 12427 SDValue Even = DAG.getVectorShuffle(OutVT, DL, Lo, Hi, 12428 createStrideMask(0, 2, OutNumElts)); 12429 SDValue Odd = DAG.getVectorShuffle(OutVT, DL, Lo, Hi, 12430 createStrideMask(1, 2, OutNumElts)); 12431 SDValue Res = DAG.getMergeValues({Even, Odd}, getCurSDLoc()); 12432 setValue(&I, Res); 12433 return; 12434 } 12435 12436 SDValue Res = DAG.getNode(ISD::VECTOR_DEINTERLEAVE, DL, 12437 DAG.getVTList(OutVT, OutVT), Lo, Hi); 12438 setValue(&I, Res); 12439 } 12440 12441 void SelectionDAGBuilder::visitVectorInterleave(const CallInst &I) { 12442 auto DL = getCurSDLoc(); 12443 EVT InVT = getValue(I.getOperand(0)).getValueType(); 12444 SDValue InVec0 = getValue(I.getOperand(0)); 12445 SDValue InVec1 = getValue(I.getOperand(1)); 12446 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12447 EVT OutVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12448 12449 // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing 12450 // legalisation and combines. 12451 if (OutVT.isFixedLengthVector()) { 12452 unsigned NumElts = InVT.getVectorMinNumElements(); 12453 SDValue V = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, InVec0, InVec1); 12454 setValue(&I, DAG.getVectorShuffle(OutVT, DL, V, DAG.getUNDEF(OutVT), 12455 createInterleaveMask(NumElts, 2))); 12456 return; 12457 } 12458 12459 SDValue Res = DAG.getNode(ISD::VECTOR_INTERLEAVE, DL, 12460 DAG.getVTList(InVT, InVT), InVec0, InVec1); 12461 Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, Res.getValue(0), 12462 Res.getValue(1)); 12463 setValue(&I, Res); 12464 } 12465 12466 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) { 12467 SmallVector<EVT, 4> ValueVTs; 12468 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 12469 ValueVTs); 12470 unsigned NumValues = ValueVTs.size(); 12471 if (NumValues == 0) return; 12472 12473 SmallVector<SDValue, 4> Values(NumValues); 12474 SDValue Op = getValue(I.getOperand(0)); 12475 12476 for (unsigned i = 0; i != NumValues; ++i) 12477 Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i], 12478 SDValue(Op.getNode(), Op.getResNo() + i)); 12479 12480 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 12481 DAG.getVTList(ValueVTs), Values)); 12482 } 12483 12484 void SelectionDAGBuilder::visitVectorSplice(const CallInst &I) { 12485 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12486 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12487 12488 SDLoc DL = getCurSDLoc(); 12489 SDValue V1 = getValue(I.getOperand(0)); 12490 SDValue V2 = getValue(I.getOperand(1)); 12491 int64_t Imm = cast<ConstantInt>(I.getOperand(2))->getSExtValue(); 12492 12493 // VECTOR_SHUFFLE doesn't support a scalable mask so use a dedicated node. 12494 if (VT.isScalableVector()) { 12495 setValue(&I, DAG.getNode(ISD::VECTOR_SPLICE, DL, VT, V1, V2, 12496 DAG.getVectorIdxConstant(Imm, DL))); 12497 return; 12498 } 12499 12500 unsigned NumElts = VT.getVectorNumElements(); 12501 12502 uint64_t Idx = (NumElts + Imm) % NumElts; 12503 12504 // Use VECTOR_SHUFFLE to maintain original behaviour for fixed-length vectors. 12505 SmallVector<int, 8> Mask; 12506 for (unsigned i = 0; i < NumElts; ++i) 12507 Mask.push_back(Idx + i); 12508 setValue(&I, DAG.getVectorShuffle(VT, DL, V1, V2, Mask)); 12509 } 12510 12511 // Consider the following MIR after SelectionDAG, which produces output in 12512 // phyregs in the first case or virtregs in the second case. 12513 // 12514 // INLINEASM_BR ..., implicit-def $ebx, ..., implicit-def $edx 12515 // %5:gr32 = COPY $ebx 12516 // %6:gr32 = COPY $edx 12517 // %1:gr32 = COPY %6:gr32 12518 // %0:gr32 = COPY %5:gr32 12519 // 12520 // INLINEASM_BR ..., def %5:gr32, ..., def %6:gr32 12521 // %1:gr32 = COPY %6:gr32 12522 // %0:gr32 = COPY %5:gr32 12523 // 12524 // Given %0, we'd like to return $ebx in the first case and %5 in the second. 12525 // Given %1, we'd like to return $edx in the first case and %6 in the second. 12526 // 12527 // If a callbr has outputs, it will have a single mapping in FuncInfo.ValueMap 12528 // to a single virtreg (such as %0). The remaining outputs monotonically 12529 // increase in virtreg number from there. If a callbr has no outputs, then it 12530 // should not have a corresponding callbr landingpad; in fact, the callbr 12531 // landingpad would not even be able to refer to such a callbr. 12532 static Register FollowCopyChain(MachineRegisterInfo &MRI, Register Reg) { 12533 MachineInstr *MI = MRI.def_begin(Reg)->getParent(); 12534 // There is definitely at least one copy. 12535 assert(MI->getOpcode() == TargetOpcode::COPY && 12536 "start of copy chain MUST be COPY"); 12537 Reg = MI->getOperand(1).getReg(); 12538 MI = MRI.def_begin(Reg)->getParent(); 12539 // There may be an optional second copy. 12540 if (MI->getOpcode() == TargetOpcode::COPY) { 12541 assert(Reg.isVirtual() && "expected COPY of virtual register"); 12542 Reg = MI->getOperand(1).getReg(); 12543 assert(Reg.isPhysical() && "expected COPY of physical register"); 12544 MI = MRI.def_begin(Reg)->getParent(); 12545 } 12546 // The start of the chain must be an INLINEASM_BR. 12547 assert(MI->getOpcode() == TargetOpcode::INLINEASM_BR && 12548 "end of copy chain MUST be INLINEASM_BR"); 12549 return Reg; 12550 } 12551 12552 // We must do this walk rather than the simpler 12553 // setValue(&I, getCopyFromRegs(CBR, CBR->getType())); 12554 // otherwise we will end up with copies of virtregs only valid along direct 12555 // edges. 12556 void SelectionDAGBuilder::visitCallBrLandingPad(const CallInst &I) { 12557 SmallVector<EVT, 8> ResultVTs; 12558 SmallVector<SDValue, 8> ResultValues; 12559 const auto *CBR = 12560 cast<CallBrInst>(I.getParent()->getUniquePredecessor()->getTerminator()); 12561 12562 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12563 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 12564 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 12565 12566 unsigned InitialDef = FuncInfo.ValueMap[CBR]; 12567 SDValue Chain = DAG.getRoot(); 12568 12569 // Re-parse the asm constraints string. 12570 TargetLowering::AsmOperandInfoVector TargetConstraints = 12571 TLI.ParseConstraints(DAG.getDataLayout(), TRI, *CBR); 12572 for (auto &T : TargetConstraints) { 12573 SDISelAsmOperandInfo OpInfo(T); 12574 if (OpInfo.Type != InlineAsm::isOutput) 12575 continue; 12576 12577 // Pencil in OpInfo.ConstraintType and OpInfo.ConstraintVT based on the 12578 // individual constraint. 12579 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 12580 12581 switch (OpInfo.ConstraintType) { 12582 case TargetLowering::C_Register: 12583 case TargetLowering::C_RegisterClass: { 12584 // Fill in OpInfo.AssignedRegs.Regs. 12585 getRegistersForValue(DAG, getCurSDLoc(), OpInfo, OpInfo); 12586 12587 // getRegistersForValue may produce 1 to many registers based on whether 12588 // the OpInfo.ConstraintVT is legal on the target or not. 12589 for (unsigned &Reg : OpInfo.AssignedRegs.Regs) { 12590 Register OriginalDef = FollowCopyChain(MRI, InitialDef++); 12591 if (Register::isPhysicalRegister(OriginalDef)) 12592 FuncInfo.MBB->addLiveIn(OriginalDef); 12593 // Update the assigned registers to use the original defs. 12594 Reg = OriginalDef; 12595 } 12596 12597 SDValue V = OpInfo.AssignedRegs.getCopyFromRegs( 12598 DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, CBR); 12599 ResultValues.push_back(V); 12600 ResultVTs.push_back(OpInfo.ConstraintVT); 12601 break; 12602 } 12603 case TargetLowering::C_Other: { 12604 SDValue Flag; 12605 SDValue V = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 12606 OpInfo, DAG); 12607 ++InitialDef; 12608 ResultValues.push_back(V); 12609 ResultVTs.push_back(OpInfo.ConstraintVT); 12610 break; 12611 } 12612 default: 12613 break; 12614 } 12615 } 12616 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 12617 DAG.getVTList(ResultVTs), ResultValues); 12618 setValue(&I, V); 12619 } 12620