1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements routines for translating from LLVM IR into SelectionDAG IR. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "SelectionDAGBuilder.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/BitVector.h" 18 #include "llvm/ADT/STLExtras.h" 19 #include "llvm/ADT/SmallPtrSet.h" 20 #include "llvm/ADT/SmallSet.h" 21 #include "llvm/ADT/StringRef.h" 22 #include "llvm/ADT/Twine.h" 23 #include "llvm/Analysis/AliasAnalysis.h" 24 #include "llvm/Analysis/BranchProbabilityInfo.h" 25 #include "llvm/Analysis/ConstantFolding.h" 26 #include "llvm/Analysis/Loads.h" 27 #include "llvm/Analysis/MemoryLocation.h" 28 #include "llvm/Analysis/TargetLibraryInfo.h" 29 #include "llvm/Analysis/TargetTransformInfo.h" 30 #include "llvm/Analysis/ValueTracking.h" 31 #include "llvm/Analysis/VectorUtils.h" 32 #include "llvm/CodeGen/Analysis.h" 33 #include "llvm/CodeGen/AssignmentTrackingAnalysis.h" 34 #include "llvm/CodeGen/CodeGenCommonISel.h" 35 #include "llvm/CodeGen/FunctionLoweringInfo.h" 36 #include "llvm/CodeGen/GCMetadata.h" 37 #include "llvm/CodeGen/ISDOpcodes.h" 38 #include "llvm/CodeGen/MachineBasicBlock.h" 39 #include "llvm/CodeGen/MachineFrameInfo.h" 40 #include "llvm/CodeGen/MachineFunction.h" 41 #include "llvm/CodeGen/MachineInstrBuilder.h" 42 #include "llvm/CodeGen/MachineInstrBundleIterator.h" 43 #include "llvm/CodeGen/MachineMemOperand.h" 44 #include "llvm/CodeGen/MachineModuleInfo.h" 45 #include "llvm/CodeGen/MachineOperand.h" 46 #include "llvm/CodeGen/MachineRegisterInfo.h" 47 #include "llvm/CodeGen/RuntimeLibcallUtil.h" 48 #include "llvm/CodeGen/SelectionDAG.h" 49 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 50 #include "llvm/CodeGen/StackMaps.h" 51 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 52 #include "llvm/CodeGen/TargetFrameLowering.h" 53 #include "llvm/CodeGen/TargetInstrInfo.h" 54 #include "llvm/CodeGen/TargetOpcodes.h" 55 #include "llvm/CodeGen/TargetRegisterInfo.h" 56 #include "llvm/CodeGen/TargetSubtargetInfo.h" 57 #include "llvm/CodeGen/WinEHFuncInfo.h" 58 #include "llvm/IR/Argument.h" 59 #include "llvm/IR/Attributes.h" 60 #include "llvm/IR/BasicBlock.h" 61 #include "llvm/IR/CFG.h" 62 #include "llvm/IR/CallingConv.h" 63 #include "llvm/IR/Constant.h" 64 #include "llvm/IR/ConstantRange.h" 65 #include "llvm/IR/Constants.h" 66 #include "llvm/IR/DataLayout.h" 67 #include "llvm/IR/DebugInfo.h" 68 #include "llvm/IR/DebugInfoMetadata.h" 69 #include "llvm/IR/DerivedTypes.h" 70 #include "llvm/IR/DiagnosticInfo.h" 71 #include "llvm/IR/EHPersonalities.h" 72 #include "llvm/IR/Function.h" 73 #include "llvm/IR/GetElementPtrTypeIterator.h" 74 #include "llvm/IR/InlineAsm.h" 75 #include "llvm/IR/InstrTypes.h" 76 #include "llvm/IR/Instructions.h" 77 #include "llvm/IR/IntrinsicInst.h" 78 #include "llvm/IR/Intrinsics.h" 79 #include "llvm/IR/IntrinsicsAArch64.h" 80 #include "llvm/IR/IntrinsicsAMDGPU.h" 81 #include "llvm/IR/IntrinsicsWebAssembly.h" 82 #include "llvm/IR/LLVMContext.h" 83 #include "llvm/IR/MemoryModelRelaxationAnnotations.h" 84 #include "llvm/IR/Metadata.h" 85 #include "llvm/IR/Module.h" 86 #include "llvm/IR/Operator.h" 87 #include "llvm/IR/PatternMatch.h" 88 #include "llvm/IR/Statepoint.h" 89 #include "llvm/IR/Type.h" 90 #include "llvm/IR/User.h" 91 #include "llvm/IR/Value.h" 92 #include "llvm/MC/MCContext.h" 93 #include "llvm/Support/AtomicOrdering.h" 94 #include "llvm/Support/Casting.h" 95 #include "llvm/Support/CommandLine.h" 96 #include "llvm/Support/Compiler.h" 97 #include "llvm/Support/Debug.h" 98 #include "llvm/Support/InstructionCost.h" 99 #include "llvm/Support/MathExtras.h" 100 #include "llvm/Support/raw_ostream.h" 101 #include "llvm/Target/TargetIntrinsicInfo.h" 102 #include "llvm/Target/TargetMachine.h" 103 #include "llvm/Target/TargetOptions.h" 104 #include "llvm/TargetParser/Triple.h" 105 #include "llvm/Transforms/Utils/Local.h" 106 #include <cstddef> 107 #include <deque> 108 #include <iterator> 109 #include <limits> 110 #include <optional> 111 #include <tuple> 112 113 using namespace llvm; 114 using namespace PatternMatch; 115 using namespace SwitchCG; 116 117 #define DEBUG_TYPE "isel" 118 119 /// LimitFloatPrecision - Generate low-precision inline sequences for 120 /// some float libcalls (6, 8 or 12 bits). 121 static unsigned LimitFloatPrecision; 122 123 static cl::opt<bool> 124 InsertAssertAlign("insert-assert-align", cl::init(true), 125 cl::desc("Insert the experimental `assertalign` node."), 126 cl::ReallyHidden); 127 128 static cl::opt<unsigned, true> 129 LimitFPPrecision("limit-float-precision", 130 cl::desc("Generate low-precision inline sequences " 131 "for some float libcalls"), 132 cl::location(LimitFloatPrecision), cl::Hidden, 133 cl::init(0)); 134 135 static cl::opt<unsigned> SwitchPeelThreshold( 136 "switch-peel-threshold", cl::Hidden, cl::init(66), 137 cl::desc("Set the case probability threshold for peeling the case from a " 138 "switch statement. A value greater than 100 will void this " 139 "optimization")); 140 141 // Limit the width of DAG chains. This is important in general to prevent 142 // DAG-based analysis from blowing up. For example, alias analysis and 143 // load clustering may not complete in reasonable time. It is difficult to 144 // recognize and avoid this situation within each individual analysis, and 145 // future analyses are likely to have the same behavior. Limiting DAG width is 146 // the safe approach and will be especially important with global DAGs. 147 // 148 // MaxParallelChains default is arbitrarily high to avoid affecting 149 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 150 // sequence over this should have been converted to llvm.memcpy by the 151 // frontend. It is easy to induce this behavior with .ll code such as: 152 // %buffer = alloca [4096 x i8] 153 // %data = load [4096 x i8]* %argPtr 154 // store [4096 x i8] %data, [4096 x i8]* %buffer 155 static const unsigned MaxParallelChains = 64; 156 157 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 158 const SDValue *Parts, unsigned NumParts, 159 MVT PartVT, EVT ValueVT, const Value *V, 160 SDValue InChain, 161 std::optional<CallingConv::ID> CC); 162 163 /// getCopyFromParts - Create a value that contains the specified legal parts 164 /// combined into the value they represent. If the parts combine to a type 165 /// larger than ValueVT then AssertOp can be used to specify whether the extra 166 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 167 /// (ISD::AssertSext). 168 static SDValue 169 getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts, 170 unsigned NumParts, MVT PartVT, EVT ValueVT, const Value *V, 171 SDValue InChain, 172 std::optional<CallingConv::ID> CC = std::nullopt, 173 std::optional<ISD::NodeType> AssertOp = std::nullopt) { 174 // Let the target assemble the parts if it wants to 175 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 176 if (SDValue Val = TLI.joinRegisterPartsIntoValue(DAG, DL, Parts, NumParts, 177 PartVT, ValueVT, CC)) 178 return Val; 179 180 if (ValueVT.isVector()) 181 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V, 182 InChain, CC); 183 184 assert(NumParts > 0 && "No parts to assemble!"); 185 SDValue Val = Parts[0]; 186 187 if (NumParts > 1) { 188 // Assemble the value from multiple parts. 189 if (ValueVT.isInteger()) { 190 unsigned PartBits = PartVT.getSizeInBits(); 191 unsigned ValueBits = ValueVT.getSizeInBits(); 192 193 // Assemble the power of 2 part. 194 unsigned RoundParts = llvm::bit_floor(NumParts); 195 unsigned RoundBits = PartBits * RoundParts; 196 EVT RoundVT = RoundBits == ValueBits ? 197 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 198 SDValue Lo, Hi; 199 200 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 201 202 if (RoundParts > 2) { 203 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, PartVT, HalfVT, V, 204 InChain); 205 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, RoundParts / 2, 206 PartVT, HalfVT, V, InChain); 207 } else { 208 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 209 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 210 } 211 212 if (DAG.getDataLayout().isBigEndian()) 213 std::swap(Lo, Hi); 214 215 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 216 217 if (RoundParts < NumParts) { 218 // Assemble the trailing non-power-of-2 part. 219 unsigned OddParts = NumParts - RoundParts; 220 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 221 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT, 222 OddVT, V, InChain, CC); 223 224 // Combine the round and odd parts. 225 Lo = Val; 226 if (DAG.getDataLayout().isBigEndian()) 227 std::swap(Lo, Hi); 228 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 229 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 230 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 231 DAG.getConstant(Lo.getValueSizeInBits(), DL, 232 TLI.getShiftAmountTy( 233 TotalVT, DAG.getDataLayout()))); 234 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 235 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 236 } 237 } else if (PartVT.isFloatingPoint()) { 238 // FP split into multiple FP parts (for ppcf128) 239 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 240 "Unexpected split"); 241 SDValue Lo, Hi; 242 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 243 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 244 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 245 std::swap(Lo, Hi); 246 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 247 } else { 248 // FP split into integer parts (soft fp) 249 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 250 !PartVT.isVector() && "Unexpected split"); 251 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 252 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, 253 InChain, CC); 254 } 255 } 256 257 // There is now one part, held in Val. Correct it to match ValueVT. 258 // PartEVT is the type of the register class that holds the value. 259 // ValueVT is the type of the inline asm operation. 260 EVT PartEVT = Val.getValueType(); 261 262 if (PartEVT == ValueVT) 263 return Val; 264 265 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 266 ValueVT.bitsLT(PartEVT)) { 267 // For an FP value in an integer part, we need to truncate to the right 268 // width first. 269 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 270 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 271 } 272 273 // Handle types that have the same size. 274 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 275 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 276 277 // Handle types with different sizes. 278 if (PartEVT.isInteger() && ValueVT.isInteger()) { 279 if (ValueVT.bitsLT(PartEVT)) { 280 // For a truncate, see if we have any information to 281 // indicate whether the truncated bits will always be 282 // zero or sign-extension. 283 if (AssertOp) 284 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 285 DAG.getValueType(ValueVT)); 286 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 287 } 288 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 289 } 290 291 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 292 // FP_ROUND's are always exact here. 293 if (ValueVT.bitsLT(Val.getValueType())) { 294 295 SDValue NoChange = 296 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 297 298 if (DAG.getMachineFunction().getFunction().getAttributes().hasFnAttr( 299 llvm::Attribute::StrictFP)) { 300 return DAG.getNode(ISD::STRICT_FP_ROUND, DL, 301 DAG.getVTList(ValueVT, MVT::Other), InChain, Val, 302 NoChange); 303 } 304 305 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val, NoChange); 306 } 307 308 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 309 } 310 311 // Handle MMX to a narrower integer type by bitcasting MMX to integer and 312 // then truncating. 313 if (PartEVT == MVT::x86mmx && ValueVT.isInteger() && 314 ValueVT.bitsLT(PartEVT)) { 315 Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val); 316 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 317 } 318 319 report_fatal_error("Unknown mismatch in getCopyFromParts!"); 320 } 321 322 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 323 const Twine &ErrMsg) { 324 const Instruction *I = dyn_cast_or_null<Instruction>(V); 325 if (!V) 326 return Ctx.emitError(ErrMsg); 327 328 const char *AsmError = ", possible invalid constraint for vector type"; 329 if (const CallInst *CI = dyn_cast<CallInst>(I)) 330 if (CI->isInlineAsm()) 331 return Ctx.emitError(I, ErrMsg + AsmError); 332 333 return Ctx.emitError(I, ErrMsg); 334 } 335 336 /// getCopyFromPartsVector - Create a value that contains the specified legal 337 /// parts combined into the value they represent. If the parts combine to a 338 /// type larger than ValueVT then AssertOp can be used to specify whether the 339 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 340 /// ValueVT (ISD::AssertSext). 341 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 342 const SDValue *Parts, unsigned NumParts, 343 MVT PartVT, EVT ValueVT, const Value *V, 344 SDValue InChain, 345 std::optional<CallingConv::ID> CallConv) { 346 assert(ValueVT.isVector() && "Not a vector value"); 347 assert(NumParts > 0 && "No parts to assemble!"); 348 const bool IsABIRegCopy = CallConv.has_value(); 349 350 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 351 SDValue Val = Parts[0]; 352 353 // Handle a multi-element vector. 354 if (NumParts > 1) { 355 EVT IntermediateVT; 356 MVT RegisterVT; 357 unsigned NumIntermediates; 358 unsigned NumRegs; 359 360 if (IsABIRegCopy) { 361 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 362 *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, 363 NumIntermediates, RegisterVT); 364 } else { 365 NumRegs = 366 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 367 NumIntermediates, RegisterVT); 368 } 369 370 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 371 NumParts = NumRegs; // Silence a compiler warning. 372 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 373 assert(RegisterVT.getSizeInBits() == 374 Parts[0].getSimpleValueType().getSizeInBits() && 375 "Part type sizes don't match!"); 376 377 // Assemble the parts into intermediate operands. 378 SmallVector<SDValue, 8> Ops(NumIntermediates); 379 if (NumIntermediates == NumParts) { 380 // If the register was not expanded, truncate or copy the value, 381 // as appropriate. 382 for (unsigned i = 0; i != NumParts; ++i) 383 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, PartVT, IntermediateVT, 384 V, InChain, CallConv); 385 } else if (NumParts > 0) { 386 // If the intermediate type was expanded, build the intermediate 387 // operands from the parts. 388 assert(NumParts % NumIntermediates == 0 && 389 "Must expand into a divisible number of parts!"); 390 unsigned Factor = NumParts / NumIntermediates; 391 for (unsigned i = 0; i != NumIntermediates; ++i) 392 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, PartVT, 393 IntermediateVT, V, InChain, CallConv); 394 } 395 396 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 397 // intermediate operands. 398 EVT BuiltVectorTy = 399 IntermediateVT.isVector() 400 ? EVT::getVectorVT( 401 *DAG.getContext(), IntermediateVT.getScalarType(), 402 IntermediateVT.getVectorElementCount() * NumParts) 403 : EVT::getVectorVT(*DAG.getContext(), 404 IntermediateVT.getScalarType(), 405 NumIntermediates); 406 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 407 : ISD::BUILD_VECTOR, 408 DL, BuiltVectorTy, Ops); 409 } 410 411 // There is now one part, held in Val. Correct it to match ValueVT. 412 EVT PartEVT = Val.getValueType(); 413 414 if (PartEVT == ValueVT) 415 return Val; 416 417 if (PartEVT.isVector()) { 418 // Vector/Vector bitcast. 419 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 420 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 421 422 // If the parts vector has more elements than the value vector, then we 423 // have a vector widening case (e.g. <2 x float> -> <4 x float>). 424 // Extract the elements we want. 425 if (PartEVT.getVectorElementCount() != ValueVT.getVectorElementCount()) { 426 assert((PartEVT.getVectorElementCount().getKnownMinValue() > 427 ValueVT.getVectorElementCount().getKnownMinValue()) && 428 (PartEVT.getVectorElementCount().isScalable() == 429 ValueVT.getVectorElementCount().isScalable()) && 430 "Cannot narrow, it would be a lossy transformation"); 431 PartEVT = 432 EVT::getVectorVT(*DAG.getContext(), PartEVT.getVectorElementType(), 433 ValueVT.getVectorElementCount()); 434 Val = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, PartEVT, Val, 435 DAG.getVectorIdxConstant(0, DL)); 436 if (PartEVT == ValueVT) 437 return Val; 438 if (PartEVT.isInteger() && ValueVT.isFloatingPoint()) 439 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 440 441 // Vector/Vector bitcast (e.g. <2 x bfloat> -> <2 x half>). 442 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 443 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 444 } 445 446 // Promoted vector extract 447 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 448 } 449 450 // Trivial bitcast if the types are the same size and the destination 451 // vector type is legal. 452 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 453 TLI.isTypeLegal(ValueVT)) 454 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 455 456 if (ValueVT.getVectorNumElements() != 1) { 457 // Certain ABIs require that vectors are passed as integers. For vectors 458 // are the same size, this is an obvious bitcast. 459 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) { 460 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 461 } else if (ValueVT.bitsLT(PartEVT)) { 462 const uint64_t ValueSize = ValueVT.getFixedSizeInBits(); 463 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 464 // Drop the extra bits. 465 Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val); 466 return DAG.getBitcast(ValueVT, Val); 467 } 468 469 diagnosePossiblyInvalidConstraint( 470 *DAG.getContext(), V, "non-trivial scalar-to-vector conversion"); 471 return DAG.getUNDEF(ValueVT); 472 } 473 474 // Handle cases such as i8 -> <1 x i1> 475 EVT ValueSVT = ValueVT.getVectorElementType(); 476 if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) { 477 unsigned ValueSize = ValueSVT.getSizeInBits(); 478 if (ValueSize == PartEVT.getSizeInBits()) { 479 Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val); 480 } else if (ValueSVT.isFloatingPoint() && PartEVT.isInteger()) { 481 // It's possible a scalar floating point type gets softened to integer and 482 // then promoted to a larger integer. If PartEVT is the larger integer 483 // we need to truncate it and then bitcast to the FP type. 484 assert(ValueSVT.bitsLT(PartEVT) && "Unexpected types"); 485 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 486 Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val); 487 Val = DAG.getBitcast(ValueSVT, Val); 488 } else { 489 Val = ValueVT.isFloatingPoint() 490 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT) 491 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT); 492 } 493 } 494 495 return DAG.getBuildVector(ValueVT, DL, Val); 496 } 497 498 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 499 SDValue Val, SDValue *Parts, unsigned NumParts, 500 MVT PartVT, const Value *V, 501 std::optional<CallingConv::ID> CallConv); 502 503 /// getCopyToParts - Create a series of nodes that contain the specified value 504 /// split into legal parts. If the parts contain more bits than Val, then, for 505 /// integers, ExtendKind can be used to specify how to generate the extra bits. 506 static void 507 getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts, 508 unsigned NumParts, MVT PartVT, const Value *V, 509 std::optional<CallingConv::ID> CallConv = std::nullopt, 510 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 511 // Let the target split the parts if it wants to 512 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 513 if (TLI.splitValueIntoRegisterParts(DAG, DL, Val, Parts, NumParts, PartVT, 514 CallConv)) 515 return; 516 EVT ValueVT = Val.getValueType(); 517 518 // Handle the vector case separately. 519 if (ValueVT.isVector()) 520 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V, 521 CallConv); 522 523 unsigned OrigNumParts = NumParts; 524 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 525 "Copying to an illegal type!"); 526 527 if (NumParts == 0) 528 return; 529 530 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 531 EVT PartEVT = PartVT; 532 if (PartEVT == ValueVT) { 533 assert(NumParts == 1 && "No-op copy with multiple parts!"); 534 Parts[0] = Val; 535 return; 536 } 537 538 unsigned PartBits = PartVT.getSizeInBits(); 539 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 540 // If the parts cover more bits than the value has, promote the value. 541 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 542 assert(NumParts == 1 && "Do not know what to promote to!"); 543 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 544 } else { 545 if (ValueVT.isFloatingPoint()) { 546 // FP values need to be bitcast, then extended if they are being put 547 // into a larger container. 548 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 549 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 550 } 551 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 552 ValueVT.isInteger() && 553 "Unknown mismatch!"); 554 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 555 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 556 if (PartVT == MVT::x86mmx) 557 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 558 } 559 } else if (PartBits == ValueVT.getSizeInBits()) { 560 // Different types of the same size. 561 assert(NumParts == 1 && PartEVT != ValueVT); 562 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 563 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 564 // If the parts cover less bits than value has, truncate the value. 565 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 566 ValueVT.isInteger() && 567 "Unknown mismatch!"); 568 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 569 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 570 if (PartVT == MVT::x86mmx) 571 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 572 } 573 574 // The value may have changed - recompute ValueVT. 575 ValueVT = Val.getValueType(); 576 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 577 "Failed to tile the value with PartVT!"); 578 579 if (NumParts == 1) { 580 if (PartEVT != ValueVT) { 581 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 582 "scalar-to-vector conversion failed"); 583 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 584 } 585 586 Parts[0] = Val; 587 return; 588 } 589 590 // Expand the value into multiple parts. 591 if (NumParts & (NumParts - 1)) { 592 // The number of parts is not a power of 2. Split off and copy the tail. 593 assert(PartVT.isInteger() && ValueVT.isInteger() && 594 "Do not know what to expand to!"); 595 unsigned RoundParts = llvm::bit_floor(NumParts); 596 unsigned RoundBits = RoundParts * PartBits; 597 unsigned OddParts = NumParts - RoundParts; 598 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 599 DAG.getShiftAmountConstant(RoundBits, ValueVT, DL)); 600 601 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V, 602 CallConv); 603 604 if (DAG.getDataLayout().isBigEndian()) 605 // The odd parts were reversed by getCopyToParts - unreverse them. 606 std::reverse(Parts + RoundParts, Parts + NumParts); 607 608 NumParts = RoundParts; 609 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 610 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 611 } 612 613 // The number of parts is a power of 2. Repeatedly bisect the value using 614 // EXTRACT_ELEMENT. 615 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 616 EVT::getIntegerVT(*DAG.getContext(), 617 ValueVT.getSizeInBits()), 618 Val); 619 620 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 621 for (unsigned i = 0; i < NumParts; i += StepSize) { 622 unsigned ThisBits = StepSize * PartBits / 2; 623 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 624 SDValue &Part0 = Parts[i]; 625 SDValue &Part1 = Parts[i+StepSize/2]; 626 627 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 628 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 629 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 630 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 631 632 if (ThisBits == PartBits && ThisVT != PartVT) { 633 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 634 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 635 } 636 } 637 } 638 639 if (DAG.getDataLayout().isBigEndian()) 640 std::reverse(Parts, Parts + OrigNumParts); 641 } 642 643 static SDValue widenVectorToPartType(SelectionDAG &DAG, SDValue Val, 644 const SDLoc &DL, EVT PartVT) { 645 if (!PartVT.isVector()) 646 return SDValue(); 647 648 EVT ValueVT = Val.getValueType(); 649 EVT PartEVT = PartVT.getVectorElementType(); 650 EVT ValueEVT = ValueVT.getVectorElementType(); 651 ElementCount PartNumElts = PartVT.getVectorElementCount(); 652 ElementCount ValueNumElts = ValueVT.getVectorElementCount(); 653 654 // We only support widening vectors with equivalent element types and 655 // fixed/scalable properties. If a target needs to widen a fixed-length type 656 // to a scalable one, it should be possible to use INSERT_SUBVECTOR below. 657 if (ElementCount::isKnownLE(PartNumElts, ValueNumElts) || 658 PartNumElts.isScalable() != ValueNumElts.isScalable()) 659 return SDValue(); 660 661 // Have a try for bf16 because some targets share its ABI with fp16. 662 if (ValueEVT == MVT::bf16 && PartEVT == MVT::f16) { 663 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 664 "Cannot widen to illegal type"); 665 Val = DAG.getNode(ISD::BITCAST, DL, 666 ValueVT.changeVectorElementType(MVT::f16), Val); 667 } else if (PartEVT != ValueEVT) { 668 return SDValue(); 669 } 670 671 // Widening a scalable vector to another scalable vector is done by inserting 672 // the vector into a larger undef one. 673 if (PartNumElts.isScalable()) 674 return DAG.getNode(ISD::INSERT_SUBVECTOR, DL, PartVT, DAG.getUNDEF(PartVT), 675 Val, DAG.getVectorIdxConstant(0, DL)); 676 677 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 678 // undef elements. 679 SmallVector<SDValue, 16> Ops; 680 DAG.ExtractVectorElements(Val, Ops); 681 SDValue EltUndef = DAG.getUNDEF(PartEVT); 682 Ops.append((PartNumElts - ValueNumElts).getFixedValue(), EltUndef); 683 684 // FIXME: Use CONCAT for 2x -> 4x. 685 return DAG.getBuildVector(PartVT, DL, Ops); 686 } 687 688 /// getCopyToPartsVector - Create a series of nodes that contain the specified 689 /// value split into legal parts. 690 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 691 SDValue Val, SDValue *Parts, unsigned NumParts, 692 MVT PartVT, const Value *V, 693 std::optional<CallingConv::ID> CallConv) { 694 EVT ValueVT = Val.getValueType(); 695 assert(ValueVT.isVector() && "Not a vector"); 696 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 697 const bool IsABIRegCopy = CallConv.has_value(); 698 699 if (NumParts == 1) { 700 EVT PartEVT = PartVT; 701 if (PartEVT == ValueVT) { 702 // Nothing to do. 703 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 704 // Bitconvert vector->vector case. 705 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 706 } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) { 707 Val = Widened; 708 } else if (PartVT.isVector() && 709 PartEVT.getVectorElementType().bitsGE( 710 ValueVT.getVectorElementType()) && 711 PartEVT.getVectorElementCount() == 712 ValueVT.getVectorElementCount()) { 713 714 // Promoted vector extract 715 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 716 } else if (PartEVT.isVector() && 717 PartEVT.getVectorElementType() != 718 ValueVT.getVectorElementType() && 719 TLI.getTypeAction(*DAG.getContext(), ValueVT) == 720 TargetLowering::TypeWidenVector) { 721 // Combination of widening and promotion. 722 EVT WidenVT = 723 EVT::getVectorVT(*DAG.getContext(), ValueVT.getVectorElementType(), 724 PartVT.getVectorElementCount()); 725 SDValue Widened = widenVectorToPartType(DAG, Val, DL, WidenVT); 726 Val = DAG.getAnyExtOrTrunc(Widened, DL, PartVT); 727 } else { 728 // Don't extract an integer from a float vector. This can happen if the 729 // FP type gets softened to integer and then promoted. The promotion 730 // prevents it from being picked up by the earlier bitcast case. 731 if (ValueVT.getVectorElementCount().isScalar() && 732 (!ValueVT.isFloatingPoint() || !PartVT.isInteger())) { 733 // If we reach this condition and PartVT is FP, this means that 734 // ValueVT is also FP and both have a different size, otherwise we 735 // would have bitcasted them. Producing an EXTRACT_VECTOR_ELT here 736 // would be invalid since that would mean the smaller FP type has to 737 // be extended to the larger one. 738 if (PartVT.isFloatingPoint()) { 739 Val = DAG.getBitcast(ValueVT.getScalarType(), Val); 740 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 741 } else 742 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 743 DAG.getVectorIdxConstant(0, DL)); 744 } else { 745 uint64_t ValueSize = ValueVT.getFixedSizeInBits(); 746 assert(PartVT.getFixedSizeInBits() > ValueSize && 747 "lossy conversion of vector to scalar type"); 748 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 749 Val = DAG.getBitcast(IntermediateType, Val); 750 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 751 } 752 } 753 754 assert(Val.getValueType() == PartVT && "Unexpected vector part value type"); 755 Parts[0] = Val; 756 return; 757 } 758 759 // Handle a multi-element vector. 760 EVT IntermediateVT; 761 MVT RegisterVT; 762 unsigned NumIntermediates; 763 unsigned NumRegs; 764 if (IsABIRegCopy) { 765 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 766 *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, NumIntermediates, 767 RegisterVT); 768 } else { 769 NumRegs = 770 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 771 NumIntermediates, RegisterVT); 772 } 773 774 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 775 NumParts = NumRegs; // Silence a compiler warning. 776 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 777 778 assert(IntermediateVT.isScalableVector() == ValueVT.isScalableVector() && 779 "Mixing scalable and fixed vectors when copying in parts"); 780 781 std::optional<ElementCount> DestEltCnt; 782 783 if (IntermediateVT.isVector()) 784 DestEltCnt = IntermediateVT.getVectorElementCount() * NumIntermediates; 785 else 786 DestEltCnt = ElementCount::getFixed(NumIntermediates); 787 788 EVT BuiltVectorTy = EVT::getVectorVT( 789 *DAG.getContext(), IntermediateVT.getScalarType(), *DestEltCnt); 790 791 if (ValueVT == BuiltVectorTy) { 792 // Nothing to do. 793 } else if (ValueVT.getSizeInBits() == BuiltVectorTy.getSizeInBits()) { 794 // Bitconvert vector->vector case. 795 Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val); 796 } else { 797 if (BuiltVectorTy.getVectorElementType().bitsGT( 798 ValueVT.getVectorElementType())) { 799 // Integer promotion. 800 ValueVT = EVT::getVectorVT(*DAG.getContext(), 801 BuiltVectorTy.getVectorElementType(), 802 ValueVT.getVectorElementCount()); 803 Val = DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 804 } 805 806 if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) { 807 Val = Widened; 808 } 809 } 810 811 assert(Val.getValueType() == BuiltVectorTy && "Unexpected vector value type"); 812 813 // Split the vector into intermediate operands. 814 SmallVector<SDValue, 8> Ops(NumIntermediates); 815 for (unsigned i = 0; i != NumIntermediates; ++i) { 816 if (IntermediateVT.isVector()) { 817 // This does something sensible for scalable vectors - see the 818 // definition of EXTRACT_SUBVECTOR for further details. 819 unsigned IntermediateNumElts = IntermediateVT.getVectorMinNumElements(); 820 Ops[i] = 821 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 822 DAG.getVectorIdxConstant(i * IntermediateNumElts, DL)); 823 } else { 824 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 825 DAG.getVectorIdxConstant(i, DL)); 826 } 827 } 828 829 // Split the intermediate operands into legal parts. 830 if (NumParts == NumIntermediates) { 831 // If the register was not expanded, promote or copy the value, 832 // as appropriate. 833 for (unsigned i = 0; i != NumParts; ++i) 834 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv); 835 } else if (NumParts > 0) { 836 // If the intermediate type was expanded, split each the value into 837 // legal parts. 838 assert(NumIntermediates != 0 && "division by zero"); 839 assert(NumParts % NumIntermediates == 0 && 840 "Must expand into a divisible number of parts!"); 841 unsigned Factor = NumParts / NumIntermediates; 842 for (unsigned i = 0; i != NumIntermediates; ++i) 843 getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V, 844 CallConv); 845 } 846 } 847 848 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 849 EVT valuevt, std::optional<CallingConv::ID> CC) 850 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs), 851 RegCount(1, regs.size()), CallConv(CC) {} 852 853 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 854 const DataLayout &DL, unsigned Reg, Type *Ty, 855 std::optional<CallingConv::ID> CC) { 856 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 857 858 CallConv = CC; 859 860 for (EVT ValueVT : ValueVTs) { 861 unsigned NumRegs = 862 isABIMangled() 863 ? TLI.getNumRegistersForCallingConv(Context, *CC, ValueVT) 864 : TLI.getNumRegisters(Context, ValueVT); 865 MVT RegisterVT = 866 isABIMangled() 867 ? TLI.getRegisterTypeForCallingConv(Context, *CC, ValueVT) 868 : TLI.getRegisterType(Context, ValueVT); 869 for (unsigned i = 0; i != NumRegs; ++i) 870 Regs.push_back(Reg + i); 871 RegVTs.push_back(RegisterVT); 872 RegCount.push_back(NumRegs); 873 Reg += NumRegs; 874 } 875 } 876 877 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 878 FunctionLoweringInfo &FuncInfo, 879 const SDLoc &dl, SDValue &Chain, 880 SDValue *Glue, const Value *V) const { 881 // A Value with type {} or [0 x %t] needs no registers. 882 if (ValueVTs.empty()) 883 return SDValue(); 884 885 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 886 887 // Assemble the legal parts into the final values. 888 SmallVector<SDValue, 4> Values(ValueVTs.size()); 889 SmallVector<SDValue, 8> Parts; 890 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 891 // Copy the legal parts from the registers. 892 EVT ValueVT = ValueVTs[Value]; 893 unsigned NumRegs = RegCount[Value]; 894 MVT RegisterVT = isABIMangled() 895 ? TLI.getRegisterTypeForCallingConv( 896 *DAG.getContext(), *CallConv, RegVTs[Value]) 897 : RegVTs[Value]; 898 899 Parts.resize(NumRegs); 900 for (unsigned i = 0; i != NumRegs; ++i) { 901 SDValue P; 902 if (!Glue) { 903 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 904 } else { 905 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Glue); 906 *Glue = P.getValue(2); 907 } 908 909 Chain = P.getValue(1); 910 Parts[i] = P; 911 912 // If the source register was virtual and if we know something about it, 913 // add an assert node. 914 if (!Register::isVirtualRegister(Regs[Part + i]) || 915 !RegisterVT.isInteger()) 916 continue; 917 918 const FunctionLoweringInfo::LiveOutInfo *LOI = 919 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 920 if (!LOI) 921 continue; 922 923 unsigned RegSize = RegisterVT.getScalarSizeInBits(); 924 unsigned NumSignBits = LOI->NumSignBits; 925 unsigned NumZeroBits = LOI->Known.countMinLeadingZeros(); 926 927 if (NumZeroBits == RegSize) { 928 // The current value is a zero. 929 // Explicitly express that as it would be easier for 930 // optimizations to kick in. 931 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 932 continue; 933 } 934 935 // FIXME: We capture more information than the dag can represent. For 936 // now, just use the tightest assertzext/assertsext possible. 937 bool isSExt; 938 EVT FromVT(MVT::Other); 939 if (NumZeroBits) { 940 FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits); 941 isSExt = false; 942 } else if (NumSignBits > 1) { 943 FromVT = 944 EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1); 945 isSExt = true; 946 } else { 947 continue; 948 } 949 // Add an assertion node. 950 assert(FromVT != MVT::Other); 951 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 952 RegisterVT, P, DAG.getValueType(FromVT)); 953 } 954 955 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs, 956 RegisterVT, ValueVT, V, Chain, CallConv); 957 Part += NumRegs; 958 Parts.clear(); 959 } 960 961 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 962 } 963 964 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 965 const SDLoc &dl, SDValue &Chain, SDValue *Glue, 966 const Value *V, 967 ISD::NodeType PreferredExtendType) const { 968 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 969 ISD::NodeType ExtendKind = PreferredExtendType; 970 971 // Get the list of the values's legal parts. 972 unsigned NumRegs = Regs.size(); 973 SmallVector<SDValue, 8> Parts(NumRegs); 974 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 975 unsigned NumParts = RegCount[Value]; 976 977 MVT RegisterVT = isABIMangled() 978 ? TLI.getRegisterTypeForCallingConv( 979 *DAG.getContext(), *CallConv, RegVTs[Value]) 980 : RegVTs[Value]; 981 982 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 983 ExtendKind = ISD::ZERO_EXTEND; 984 985 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part], 986 NumParts, RegisterVT, V, CallConv, ExtendKind); 987 Part += NumParts; 988 } 989 990 // Copy the parts into the registers. 991 SmallVector<SDValue, 8> Chains(NumRegs); 992 for (unsigned i = 0; i != NumRegs; ++i) { 993 SDValue Part; 994 if (!Glue) { 995 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 996 } else { 997 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Glue); 998 *Glue = Part.getValue(1); 999 } 1000 1001 Chains[i] = Part.getValue(0); 1002 } 1003 1004 if (NumRegs == 1 || Glue) 1005 // If NumRegs > 1 && Glue is used then the use of the last CopyToReg is 1006 // flagged to it. That is the CopyToReg nodes and the user are considered 1007 // a single scheduling unit. If we create a TokenFactor and return it as 1008 // chain, then the TokenFactor is both a predecessor (operand) of the 1009 // user as well as a successor (the TF operands are flagged to the user). 1010 // c1, f1 = CopyToReg 1011 // c2, f2 = CopyToReg 1012 // c3 = TokenFactor c1, c2 1013 // ... 1014 // = op c3, ..., f2 1015 Chain = Chains[NumRegs-1]; 1016 else 1017 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 1018 } 1019 1020 void RegsForValue::AddInlineAsmOperands(InlineAsm::Kind Code, bool HasMatching, 1021 unsigned MatchingIdx, const SDLoc &dl, 1022 SelectionDAG &DAG, 1023 std::vector<SDValue> &Ops) const { 1024 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1025 1026 InlineAsm::Flag Flag(Code, Regs.size()); 1027 if (HasMatching) 1028 Flag.setMatchingOp(MatchingIdx); 1029 else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) { 1030 // Put the register class of the virtual registers in the flag word. That 1031 // way, later passes can recompute register class constraints for inline 1032 // assembly as well as normal instructions. 1033 // Don't do this for tied operands that can use the regclass information 1034 // from the def. 1035 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 1036 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 1037 Flag.setRegClass(RC->getID()); 1038 } 1039 1040 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 1041 Ops.push_back(Res); 1042 1043 if (Code == InlineAsm::Kind::Clobber) { 1044 // Clobbers should always have a 1:1 mapping with registers, and may 1045 // reference registers that have illegal (e.g. vector) types. Hence, we 1046 // shouldn't try to apply any sort of splitting logic to them. 1047 assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() && 1048 "No 1:1 mapping from clobbers to regs?"); 1049 Register SP = TLI.getStackPointerRegisterToSaveRestore(); 1050 (void)SP; 1051 for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) { 1052 Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I])); 1053 assert( 1054 (Regs[I] != SP || 1055 DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) && 1056 "If we clobbered the stack pointer, MFI should know about it."); 1057 } 1058 return; 1059 } 1060 1061 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 1062 MVT RegisterVT = RegVTs[Value]; 1063 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value], 1064 RegisterVT); 1065 for (unsigned i = 0; i != NumRegs; ++i) { 1066 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 1067 unsigned TheReg = Regs[Reg++]; 1068 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 1069 } 1070 } 1071 } 1072 1073 SmallVector<std::pair<unsigned, TypeSize>, 4> 1074 RegsForValue::getRegsAndSizes() const { 1075 SmallVector<std::pair<unsigned, TypeSize>, 4> OutVec; 1076 unsigned I = 0; 1077 for (auto CountAndVT : zip_first(RegCount, RegVTs)) { 1078 unsigned RegCount = std::get<0>(CountAndVT); 1079 MVT RegisterVT = std::get<1>(CountAndVT); 1080 TypeSize RegisterSize = RegisterVT.getSizeInBits(); 1081 for (unsigned E = I + RegCount; I != E; ++I) 1082 OutVec.push_back(std::make_pair(Regs[I], RegisterSize)); 1083 } 1084 return OutVec; 1085 } 1086 1087 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa, 1088 AssumptionCache *ac, 1089 const TargetLibraryInfo *li) { 1090 AA = aa; 1091 AC = ac; 1092 GFI = gfi; 1093 LibInfo = li; 1094 Context = DAG.getContext(); 1095 LPadToCallSiteMap.clear(); 1096 SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout()); 1097 AssignmentTrackingEnabled = isAssignmentTrackingEnabled( 1098 *DAG.getMachineFunction().getFunction().getParent()); 1099 } 1100 1101 void SelectionDAGBuilder::clear() { 1102 NodeMap.clear(); 1103 UnusedArgNodeMap.clear(); 1104 PendingLoads.clear(); 1105 PendingExports.clear(); 1106 PendingConstrainedFP.clear(); 1107 PendingConstrainedFPStrict.clear(); 1108 CurInst = nullptr; 1109 HasTailCall = false; 1110 SDNodeOrder = LowestSDNodeOrder; 1111 StatepointLowering.clear(); 1112 } 1113 1114 void SelectionDAGBuilder::clearDanglingDebugInfo() { 1115 DanglingDebugInfoMap.clear(); 1116 } 1117 1118 // Update DAG root to include dependencies on Pending chains. 1119 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) { 1120 SDValue Root = DAG.getRoot(); 1121 1122 if (Pending.empty()) 1123 return Root; 1124 1125 // Add current root to PendingChains, unless we already indirectly 1126 // depend on it. 1127 if (Root.getOpcode() != ISD::EntryToken) { 1128 unsigned i = 0, e = Pending.size(); 1129 for (; i != e; ++i) { 1130 assert(Pending[i].getNode()->getNumOperands() > 1); 1131 if (Pending[i].getNode()->getOperand(0) == Root) 1132 break; // Don't add the root if we already indirectly depend on it. 1133 } 1134 1135 if (i == e) 1136 Pending.push_back(Root); 1137 } 1138 1139 if (Pending.size() == 1) 1140 Root = Pending[0]; 1141 else 1142 Root = DAG.getTokenFactor(getCurSDLoc(), Pending); 1143 1144 DAG.setRoot(Root); 1145 Pending.clear(); 1146 return Root; 1147 } 1148 1149 SDValue SelectionDAGBuilder::getMemoryRoot() { 1150 return updateRoot(PendingLoads); 1151 } 1152 1153 SDValue SelectionDAGBuilder::getRoot() { 1154 // Chain up all pending constrained intrinsics together with all 1155 // pending loads, by simply appending them to PendingLoads and 1156 // then calling getMemoryRoot(). 1157 PendingLoads.reserve(PendingLoads.size() + 1158 PendingConstrainedFP.size() + 1159 PendingConstrainedFPStrict.size()); 1160 PendingLoads.append(PendingConstrainedFP.begin(), 1161 PendingConstrainedFP.end()); 1162 PendingLoads.append(PendingConstrainedFPStrict.begin(), 1163 PendingConstrainedFPStrict.end()); 1164 PendingConstrainedFP.clear(); 1165 PendingConstrainedFPStrict.clear(); 1166 return getMemoryRoot(); 1167 } 1168 1169 SDValue SelectionDAGBuilder::getControlRoot() { 1170 // We need to emit pending fpexcept.strict constrained intrinsics, 1171 // so append them to the PendingExports list. 1172 PendingExports.append(PendingConstrainedFPStrict.begin(), 1173 PendingConstrainedFPStrict.end()); 1174 PendingConstrainedFPStrict.clear(); 1175 return updateRoot(PendingExports); 1176 } 1177 1178 void SelectionDAGBuilder::handleDebugDeclare(Value *Address, 1179 DILocalVariable *Variable, 1180 DIExpression *Expression, 1181 DebugLoc DL) { 1182 assert(Variable && "Missing variable"); 1183 1184 // Check if address has undef value. 1185 if (!Address || isa<UndefValue>(Address) || 1186 (Address->use_empty() && !isa<Argument>(Address))) { 1187 LLVM_DEBUG( 1188 dbgs() 1189 << "dbg_declare: Dropping debug info (bad/undef/unused-arg address)\n"); 1190 return; 1191 } 1192 1193 bool IsParameter = Variable->isParameter() || isa<Argument>(Address); 1194 1195 SDValue &N = NodeMap[Address]; 1196 if (!N.getNode() && isa<Argument>(Address)) 1197 // Check unused arguments map. 1198 N = UnusedArgNodeMap[Address]; 1199 SDDbgValue *SDV; 1200 if (N.getNode()) { 1201 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 1202 Address = BCI->getOperand(0); 1203 // Parameters are handled specially. 1204 auto *FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 1205 if (IsParameter && FINode) { 1206 // Byval parameter. We have a frame index at this point. 1207 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(), 1208 /*IsIndirect*/ true, DL, SDNodeOrder); 1209 } else if (isa<Argument>(Address)) { 1210 // Address is an argument, so try to emit its dbg value using 1211 // virtual register info from the FuncInfo.ValueMap. 1212 EmitFuncArgumentDbgValue(Address, Variable, Expression, DL, 1213 FuncArgumentDbgValueKind::Declare, N); 1214 return; 1215 } else { 1216 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 1217 true, DL, SDNodeOrder); 1218 } 1219 DAG.AddDbgValue(SDV, IsParameter); 1220 } else { 1221 // If Address is an argument then try to emit its dbg value using 1222 // virtual register info from the FuncInfo.ValueMap. 1223 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, DL, 1224 FuncArgumentDbgValueKind::Declare, N)) { 1225 LLVM_DEBUG(dbgs() << "dbg_declare: Dropping debug info" 1226 << " (could not emit func-arg dbg_value)\n"); 1227 } 1228 } 1229 return; 1230 } 1231 1232 void SelectionDAGBuilder::visitDbgInfo(const Instruction &I) { 1233 // Add SDDbgValue nodes for any var locs here. Do so before updating 1234 // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}. 1235 if (FunctionVarLocs const *FnVarLocs = DAG.getFunctionVarLocs()) { 1236 // Add SDDbgValue nodes for any var locs here. Do so before updating 1237 // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}. 1238 for (auto It = FnVarLocs->locs_begin(&I), End = FnVarLocs->locs_end(&I); 1239 It != End; ++It) { 1240 auto *Var = FnVarLocs->getDILocalVariable(It->VariableID); 1241 dropDanglingDebugInfo(Var, It->Expr); 1242 if (It->Values.isKillLocation(It->Expr)) { 1243 handleKillDebugValue(Var, It->Expr, It->DL, SDNodeOrder); 1244 continue; 1245 } 1246 SmallVector<Value *> Values(It->Values.location_ops()); 1247 if (!handleDebugValue(Values, Var, It->Expr, It->DL, SDNodeOrder, 1248 It->Values.hasArgList())) { 1249 SmallVector<Value *, 4> Vals(It->Values.location_ops()); 1250 addDanglingDebugInfo(Vals, 1251 FnVarLocs->getDILocalVariable(It->VariableID), 1252 It->Expr, Vals.size() > 1, It->DL, SDNodeOrder); 1253 } 1254 } 1255 } 1256 1257 // We must skip DbgVariableRecords if they've already been processed above as 1258 // we have just emitted the debug values resulting from assignment tracking 1259 // analysis, making any existing DbgVariableRecords redundant (and probably 1260 // less correct). We still need to process DbgLabelRecords. This does sink 1261 // DbgLabelRecords to the bottom of the group of debug records. That sholdn't 1262 // be important as it does so deterministcally and ordering between 1263 // DbgLabelRecords and DbgVariableRecords is immaterial (other than for MIR/IR 1264 // printing). 1265 bool SkipDbgVariableRecords = DAG.getFunctionVarLocs(); 1266 // Is there is any debug-info attached to this instruction, in the form of 1267 // DbgRecord non-instruction debug-info records. 1268 for (DbgRecord &DR : I.getDbgRecordRange()) { 1269 if (DbgLabelRecord *DLR = dyn_cast<DbgLabelRecord>(&DR)) { 1270 assert(DLR->getLabel() && "Missing label"); 1271 SDDbgLabel *SDV = 1272 DAG.getDbgLabel(DLR->getLabel(), DLR->getDebugLoc(), SDNodeOrder); 1273 DAG.AddDbgLabel(SDV); 1274 continue; 1275 } 1276 1277 if (SkipDbgVariableRecords) 1278 continue; 1279 DbgVariableRecord &DVR = cast<DbgVariableRecord>(DR); 1280 DILocalVariable *Variable = DVR.getVariable(); 1281 DIExpression *Expression = DVR.getExpression(); 1282 dropDanglingDebugInfo(Variable, Expression); 1283 1284 if (DVR.getType() == DbgVariableRecord::LocationType::Declare) { 1285 if (FuncInfo.PreprocessedDVRDeclares.contains(&DVR)) 1286 continue; 1287 LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DVR 1288 << "\n"); 1289 handleDebugDeclare(DVR.getVariableLocationOp(0), Variable, Expression, 1290 DVR.getDebugLoc()); 1291 continue; 1292 } 1293 1294 // A DbgVariableRecord with no locations is a kill location. 1295 SmallVector<Value *, 4> Values(DVR.location_ops()); 1296 if (Values.empty()) { 1297 handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(), 1298 SDNodeOrder); 1299 continue; 1300 } 1301 1302 // A DbgVariableRecord with an undef or absent location is also a kill 1303 // location. 1304 if (llvm::any_of(Values, 1305 [](Value *V) { return !V || isa<UndefValue>(V); })) { 1306 handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(), 1307 SDNodeOrder); 1308 continue; 1309 } 1310 1311 bool IsVariadic = DVR.hasArgList(); 1312 if (!handleDebugValue(Values, Variable, Expression, DVR.getDebugLoc(), 1313 SDNodeOrder, IsVariadic)) { 1314 addDanglingDebugInfo(Values, Variable, Expression, IsVariadic, 1315 DVR.getDebugLoc(), SDNodeOrder); 1316 } 1317 } 1318 } 1319 1320 void SelectionDAGBuilder::visit(const Instruction &I) { 1321 visitDbgInfo(I); 1322 1323 // Set up outgoing PHI node register values before emitting the terminator. 1324 if (I.isTerminator()) { 1325 HandlePHINodesInSuccessorBlocks(I.getParent()); 1326 } 1327 1328 // Increase the SDNodeOrder if dealing with a non-debug instruction. 1329 if (!isa<DbgInfoIntrinsic>(I)) 1330 ++SDNodeOrder; 1331 1332 CurInst = &I; 1333 1334 // Set inserted listener only if required. 1335 bool NodeInserted = false; 1336 std::unique_ptr<SelectionDAG::DAGNodeInsertedListener> InsertedListener; 1337 MDNode *PCSectionsMD = I.getMetadata(LLVMContext::MD_pcsections); 1338 MDNode *MMRA = I.getMetadata(LLVMContext::MD_mmra); 1339 if (PCSectionsMD || MMRA) { 1340 InsertedListener = std::make_unique<SelectionDAG::DAGNodeInsertedListener>( 1341 DAG, [&](SDNode *) { NodeInserted = true; }); 1342 } 1343 1344 visit(I.getOpcode(), I); 1345 1346 if (!I.isTerminator() && !HasTailCall && 1347 !isa<GCStatepointInst>(I)) // statepoints handle their exports internally 1348 CopyToExportRegsIfNeeded(&I); 1349 1350 // Handle metadata. 1351 if (PCSectionsMD || MMRA) { 1352 auto It = NodeMap.find(&I); 1353 if (It != NodeMap.end()) { 1354 if (PCSectionsMD) 1355 DAG.addPCSections(It->second.getNode(), PCSectionsMD); 1356 if (MMRA) 1357 DAG.addMMRAMetadata(It->second.getNode(), MMRA); 1358 } else if (NodeInserted) { 1359 // This should not happen; if it does, don't let it go unnoticed so we can 1360 // fix it. Relevant visit*() function is probably missing a setValue(). 1361 errs() << "warning: loosing !pcsections and/or !mmra metadata [" 1362 << I.getModule()->getName() << "]\n"; 1363 LLVM_DEBUG(I.dump()); 1364 assert(false); 1365 } 1366 } 1367 1368 CurInst = nullptr; 1369 } 1370 1371 void SelectionDAGBuilder::visitPHI(const PHINode &) { 1372 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 1373 } 1374 1375 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 1376 // Note: this doesn't use InstVisitor, because it has to work with 1377 // ConstantExpr's in addition to instructions. 1378 switch (Opcode) { 1379 default: llvm_unreachable("Unknown instruction type encountered!"); 1380 // Build the switch statement using the Instruction.def file. 1381 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 1382 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 1383 #include "llvm/IR/Instruction.def" 1384 } 1385 } 1386 1387 static bool handleDanglingVariadicDebugInfo(SelectionDAG &DAG, 1388 DILocalVariable *Variable, 1389 DebugLoc DL, unsigned Order, 1390 SmallVectorImpl<Value *> &Values, 1391 DIExpression *Expression) { 1392 // For variadic dbg_values we will now insert an undef. 1393 // FIXME: We can potentially recover these! 1394 SmallVector<SDDbgOperand, 2> Locs; 1395 for (const Value *V : Values) { 1396 auto *Undef = UndefValue::get(V->getType()); 1397 Locs.push_back(SDDbgOperand::fromConst(Undef)); 1398 } 1399 SDDbgValue *SDV = DAG.getDbgValueList(Variable, Expression, Locs, {}, 1400 /*IsIndirect=*/false, DL, Order, 1401 /*IsVariadic=*/true); 1402 DAG.AddDbgValue(SDV, /*isParameter=*/false); 1403 return true; 1404 } 1405 1406 void SelectionDAGBuilder::addDanglingDebugInfo(SmallVectorImpl<Value *> &Values, 1407 DILocalVariable *Var, 1408 DIExpression *Expr, 1409 bool IsVariadic, DebugLoc DL, 1410 unsigned Order) { 1411 if (IsVariadic) { 1412 handleDanglingVariadicDebugInfo(DAG, Var, DL, Order, Values, Expr); 1413 return; 1414 } 1415 // TODO: Dangling debug info will eventually either be resolved or produce 1416 // an Undef DBG_VALUE. However in the resolution case, a gap may appear 1417 // between the original dbg.value location and its resolved DBG_VALUE, 1418 // which we should ideally fill with an extra Undef DBG_VALUE. 1419 assert(Values.size() == 1); 1420 DanglingDebugInfoMap[Values[0]].emplace_back(Var, Expr, DL, Order); 1421 } 1422 1423 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable, 1424 const DIExpression *Expr) { 1425 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) { 1426 DIVariable *DanglingVariable = DDI.getVariable(); 1427 DIExpression *DanglingExpr = DDI.getExpression(); 1428 if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) { 1429 LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " 1430 << printDDI(nullptr, DDI) << "\n"); 1431 return true; 1432 } 1433 return false; 1434 }; 1435 1436 for (auto &DDIMI : DanglingDebugInfoMap) { 1437 DanglingDebugInfoVector &DDIV = DDIMI.second; 1438 1439 // If debug info is to be dropped, run it through final checks to see 1440 // whether it can be salvaged. 1441 for (auto &DDI : DDIV) 1442 if (isMatchingDbgValue(DDI)) 1443 salvageUnresolvedDbgValue(DDIMI.first, DDI); 1444 1445 erase_if(DDIV, isMatchingDbgValue); 1446 } 1447 } 1448 1449 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 1450 // generate the debug data structures now that we've seen its definition. 1451 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 1452 SDValue Val) { 1453 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V); 1454 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end()) 1455 return; 1456 1457 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second; 1458 for (auto &DDI : DDIV) { 1459 DebugLoc DL = DDI.getDebugLoc(); 1460 unsigned ValSDNodeOrder = Val.getNode()->getIROrder(); 1461 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1462 DILocalVariable *Variable = DDI.getVariable(); 1463 DIExpression *Expr = DDI.getExpression(); 1464 assert(Variable->isValidLocationForIntrinsic(DL) && 1465 "Expected inlined-at fields to agree"); 1466 SDDbgValue *SDV; 1467 if (Val.getNode()) { 1468 // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a 1469 // FuncArgumentDbgValue (it would be hoisted to the function entry, and if 1470 // we couldn't resolve it directly when examining the DbgValue intrinsic 1471 // in the first place we should not be more successful here). Unless we 1472 // have some test case that prove this to be correct we should avoid 1473 // calling EmitFuncArgumentDbgValue here. 1474 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, DL, 1475 FuncArgumentDbgValueKind::Value, Val)) { 1476 LLVM_DEBUG(dbgs() << "Resolve dangling debug info for " 1477 << printDDI(V, DDI) << "\n"); 1478 LLVM_DEBUG(dbgs() << " By mapping to:\n "; Val.dump()); 1479 // Increase the SDNodeOrder for the DbgValue here to make sure it is 1480 // inserted after the definition of Val when emitting the instructions 1481 // after ISel. An alternative could be to teach 1482 // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly. 1483 LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs() 1484 << "changing SDNodeOrder from " << DbgSDNodeOrder << " to " 1485 << ValSDNodeOrder << "\n"); 1486 SDV = getDbgValue(Val, Variable, Expr, DL, 1487 std::max(DbgSDNodeOrder, ValSDNodeOrder)); 1488 DAG.AddDbgValue(SDV, false); 1489 } else 1490 LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " 1491 << printDDI(V, DDI) 1492 << " in EmitFuncArgumentDbgValue\n"); 1493 } else { 1494 LLVM_DEBUG(dbgs() << "Dropping debug info for " << printDDI(V, DDI) 1495 << "\n"); 1496 auto Undef = UndefValue::get(V->getType()); 1497 auto SDV = 1498 DAG.getConstantDbgValue(Variable, Expr, Undef, DL, DbgSDNodeOrder); 1499 DAG.AddDbgValue(SDV, false); 1500 } 1501 } 1502 DDIV.clear(); 1503 } 1504 1505 void SelectionDAGBuilder::salvageUnresolvedDbgValue(const Value *V, 1506 DanglingDebugInfo &DDI) { 1507 // TODO: For the variadic implementation, instead of only checking the fail 1508 // state of `handleDebugValue`, we need know specifically which values were 1509 // invalid, so that we attempt to salvage only those values when processing 1510 // a DIArgList. 1511 const Value *OrigV = V; 1512 DILocalVariable *Var = DDI.getVariable(); 1513 DIExpression *Expr = DDI.getExpression(); 1514 DebugLoc DL = DDI.getDebugLoc(); 1515 unsigned SDOrder = DDI.getSDNodeOrder(); 1516 1517 // Currently we consider only dbg.value intrinsics -- we tell the salvager 1518 // that DW_OP_stack_value is desired. 1519 bool StackValue = true; 1520 1521 // Can this Value can be encoded without any further work? 1522 if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) 1523 return; 1524 1525 // Attempt to salvage back through as many instructions as possible. Bail if 1526 // a non-instruction is seen, such as a constant expression or global 1527 // variable. FIXME: Further work could recover those too. 1528 while (isa<Instruction>(V)) { 1529 const Instruction &VAsInst = *cast<const Instruction>(V); 1530 // Temporary "0", awaiting real implementation. 1531 SmallVector<uint64_t, 16> Ops; 1532 SmallVector<Value *, 4> AdditionalValues; 1533 V = salvageDebugInfoImpl(const_cast<Instruction &>(VAsInst), 1534 Expr->getNumLocationOperands(), Ops, 1535 AdditionalValues); 1536 // If we cannot salvage any further, and haven't yet found a suitable debug 1537 // expression, bail out. 1538 if (!V) 1539 break; 1540 1541 // TODO: If AdditionalValues isn't empty, then the salvage can only be 1542 // represented with a DBG_VALUE_LIST, so we give up. When we have support 1543 // here for variadic dbg_values, remove that condition. 1544 if (!AdditionalValues.empty()) 1545 break; 1546 1547 // New value and expr now represent this debuginfo. 1548 Expr = DIExpression::appendOpsToArg(Expr, Ops, 0, StackValue); 1549 1550 // Some kind of simplification occurred: check whether the operand of the 1551 // salvaged debug expression can be encoded in this DAG. 1552 if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) { 1553 LLVM_DEBUG( 1554 dbgs() << "Salvaged debug location info for:\n " << *Var << "\n" 1555 << *OrigV << "\nBy stripping back to:\n " << *V << "\n"); 1556 return; 1557 } 1558 } 1559 1560 // This was the final opportunity to salvage this debug information, and it 1561 // couldn't be done. Place an undef DBG_VALUE at this location to terminate 1562 // any earlier variable location. 1563 assert(OrigV && "V shouldn't be null"); 1564 auto *Undef = UndefValue::get(OrigV->getType()); 1565 auto *SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder); 1566 DAG.AddDbgValue(SDV, false); 1567 LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n " 1568 << printDDI(OrigV, DDI) << "\n"); 1569 } 1570 1571 void SelectionDAGBuilder::handleKillDebugValue(DILocalVariable *Var, 1572 DIExpression *Expr, 1573 DebugLoc DbgLoc, 1574 unsigned Order) { 1575 Value *Poison = PoisonValue::get(Type::getInt1Ty(*Context)); 1576 DIExpression *NewExpr = 1577 const_cast<DIExpression *>(DIExpression::convertToUndefExpression(Expr)); 1578 handleDebugValue(Poison, Var, NewExpr, DbgLoc, Order, 1579 /*IsVariadic*/ false); 1580 } 1581 1582 bool SelectionDAGBuilder::handleDebugValue(ArrayRef<const Value *> Values, 1583 DILocalVariable *Var, 1584 DIExpression *Expr, DebugLoc DbgLoc, 1585 unsigned Order, bool IsVariadic) { 1586 if (Values.empty()) 1587 return true; 1588 1589 // Filter EntryValue locations out early. 1590 if (visitEntryValueDbgValue(Values, Var, Expr, DbgLoc)) 1591 return true; 1592 1593 SmallVector<SDDbgOperand> LocationOps; 1594 SmallVector<SDNode *> Dependencies; 1595 for (const Value *V : Values) { 1596 // Constant value. 1597 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) || 1598 isa<ConstantPointerNull>(V)) { 1599 LocationOps.emplace_back(SDDbgOperand::fromConst(V)); 1600 continue; 1601 } 1602 1603 // Look through IntToPtr constants. 1604 if (auto *CE = dyn_cast<ConstantExpr>(V)) 1605 if (CE->getOpcode() == Instruction::IntToPtr) { 1606 LocationOps.emplace_back(SDDbgOperand::fromConst(CE->getOperand(0))); 1607 continue; 1608 } 1609 1610 // If the Value is a frame index, we can create a FrameIndex debug value 1611 // without relying on the DAG at all. 1612 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1613 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1614 if (SI != FuncInfo.StaticAllocaMap.end()) { 1615 LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(SI->second)); 1616 continue; 1617 } 1618 } 1619 1620 // Do not use getValue() in here; we don't want to generate code at 1621 // this point if it hasn't been done yet. 1622 SDValue N = NodeMap[V]; 1623 if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map. 1624 N = UnusedArgNodeMap[V]; 1625 if (N.getNode()) { 1626 // Only emit func arg dbg value for non-variadic dbg.values for now. 1627 if (!IsVariadic && 1628 EmitFuncArgumentDbgValue(V, Var, Expr, DbgLoc, 1629 FuncArgumentDbgValueKind::Value, N)) 1630 return true; 1631 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 1632 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can 1633 // describe stack slot locations. 1634 // 1635 // Consider "int x = 0; int *px = &x;". There are two kinds of 1636 // interesting debug values here after optimization: 1637 // 1638 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 1639 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 1640 // 1641 // Both describe the direct values of their associated variables. 1642 Dependencies.push_back(N.getNode()); 1643 LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(FISDN->getIndex())); 1644 continue; 1645 } 1646 LocationOps.emplace_back( 1647 SDDbgOperand::fromNode(N.getNode(), N.getResNo())); 1648 continue; 1649 } 1650 1651 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1652 // Special rules apply for the first dbg.values of parameter variables in a 1653 // function. Identify them by the fact they reference Argument Values, that 1654 // they're parameters, and they are parameters of the current function. We 1655 // need to let them dangle until they get an SDNode. 1656 bool IsParamOfFunc = 1657 isa<Argument>(V) && Var->isParameter() && !DbgLoc.getInlinedAt(); 1658 if (IsParamOfFunc) 1659 return false; 1660 1661 // The value is not used in this block yet (or it would have an SDNode). 1662 // We still want the value to appear for the user if possible -- if it has 1663 // an associated VReg, we can refer to that instead. 1664 auto VMI = FuncInfo.ValueMap.find(V); 1665 if (VMI != FuncInfo.ValueMap.end()) { 1666 unsigned Reg = VMI->second; 1667 // If this is a PHI node, it may be split up into several MI PHI nodes 1668 // (in FunctionLoweringInfo::set). 1669 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 1670 V->getType(), std::nullopt); 1671 if (RFV.occupiesMultipleRegs()) { 1672 // FIXME: We could potentially support variadic dbg_values here. 1673 if (IsVariadic) 1674 return false; 1675 unsigned Offset = 0; 1676 unsigned BitsToDescribe = 0; 1677 if (auto VarSize = Var->getSizeInBits()) 1678 BitsToDescribe = *VarSize; 1679 if (auto Fragment = Expr->getFragmentInfo()) 1680 BitsToDescribe = Fragment->SizeInBits; 1681 for (const auto &RegAndSize : RFV.getRegsAndSizes()) { 1682 // Bail out if all bits are described already. 1683 if (Offset >= BitsToDescribe) 1684 break; 1685 // TODO: handle scalable vectors. 1686 unsigned RegisterSize = RegAndSize.second; 1687 unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe) 1688 ? BitsToDescribe - Offset 1689 : RegisterSize; 1690 auto FragmentExpr = DIExpression::createFragmentExpression( 1691 Expr, Offset, FragmentSize); 1692 if (!FragmentExpr) 1693 continue; 1694 SDDbgValue *SDV = DAG.getVRegDbgValue( 1695 Var, *FragmentExpr, RegAndSize.first, false, DbgLoc, Order); 1696 DAG.AddDbgValue(SDV, false); 1697 Offset += RegisterSize; 1698 } 1699 return true; 1700 } 1701 // We can use simple vreg locations for variadic dbg_values as well. 1702 LocationOps.emplace_back(SDDbgOperand::fromVReg(Reg)); 1703 continue; 1704 } 1705 // We failed to create a SDDbgOperand for V. 1706 return false; 1707 } 1708 1709 // We have created a SDDbgOperand for each Value in Values. 1710 assert(!LocationOps.empty()); 1711 SDDbgValue *SDV = 1712 DAG.getDbgValueList(Var, Expr, LocationOps, Dependencies, 1713 /*IsIndirect=*/false, DbgLoc, Order, IsVariadic); 1714 DAG.AddDbgValue(SDV, /*isParameter=*/false); 1715 return true; 1716 } 1717 1718 void SelectionDAGBuilder::resolveOrClearDbgInfo() { 1719 // Try to fixup any remaining dangling debug info -- and drop it if we can't. 1720 for (auto &Pair : DanglingDebugInfoMap) 1721 for (auto &DDI : Pair.second) 1722 salvageUnresolvedDbgValue(const_cast<Value *>(Pair.first), DDI); 1723 clearDanglingDebugInfo(); 1724 } 1725 1726 /// getCopyFromRegs - If there was virtual register allocated for the value V 1727 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 1728 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 1729 DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V); 1730 SDValue Result; 1731 1732 if (It != FuncInfo.ValueMap.end()) { 1733 Register InReg = It->second; 1734 1735 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1736 DAG.getDataLayout(), InReg, Ty, 1737 std::nullopt); // This is not an ABI copy. 1738 SDValue Chain = DAG.getEntryNode(); 1739 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, 1740 V); 1741 resolveDanglingDebugInfo(V, Result); 1742 } 1743 1744 return Result; 1745 } 1746 1747 /// getValue - Return an SDValue for the given Value. 1748 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1749 // If we already have an SDValue for this value, use it. It's important 1750 // to do this first, so that we don't create a CopyFromReg if we already 1751 // have a regular SDValue. 1752 SDValue &N = NodeMap[V]; 1753 if (N.getNode()) return N; 1754 1755 // If there's a virtual register allocated and initialized for this 1756 // value, use it. 1757 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1758 return copyFromReg; 1759 1760 // Otherwise create a new SDValue and remember it. 1761 SDValue Val = getValueImpl(V); 1762 NodeMap[V] = Val; 1763 resolveDanglingDebugInfo(V, Val); 1764 return Val; 1765 } 1766 1767 /// getNonRegisterValue - Return an SDValue for the given Value, but 1768 /// don't look in FuncInfo.ValueMap for a virtual register. 1769 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1770 // If we already have an SDValue for this value, use it. 1771 SDValue &N = NodeMap[V]; 1772 if (N.getNode()) { 1773 if (isIntOrFPConstant(N)) { 1774 // Remove the debug location from the node as the node is about to be used 1775 // in a location which may differ from the original debug location. This 1776 // is relevant to Constant and ConstantFP nodes because they can appear 1777 // as constant expressions inside PHI nodes. 1778 N->setDebugLoc(DebugLoc()); 1779 } 1780 return N; 1781 } 1782 1783 // Otherwise create a new SDValue and remember it. 1784 SDValue Val = getValueImpl(V); 1785 NodeMap[V] = Val; 1786 resolveDanglingDebugInfo(V, Val); 1787 return Val; 1788 } 1789 1790 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1791 /// Create an SDValue for the given value. 1792 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1793 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1794 1795 if (const Constant *C = dyn_cast<Constant>(V)) { 1796 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1797 1798 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1799 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1800 1801 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1802 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1803 1804 if (const ConstantPtrAuth *CPA = dyn_cast<ConstantPtrAuth>(C)) { 1805 return DAG.getNode(ISD::PtrAuthGlobalAddress, getCurSDLoc(), VT, 1806 getValue(CPA->getPointer()), getValue(CPA->getKey()), 1807 getValue(CPA->getAddrDiscriminator()), 1808 getValue(CPA->getDiscriminator())); 1809 } 1810 1811 if (isa<ConstantPointerNull>(C)) { 1812 unsigned AS = V->getType()->getPointerAddressSpace(); 1813 return DAG.getConstant(0, getCurSDLoc(), 1814 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1815 } 1816 1817 if (match(C, m_VScale())) 1818 return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)); 1819 1820 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1821 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1822 1823 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1824 return DAG.getUNDEF(VT); 1825 1826 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1827 visit(CE->getOpcode(), *CE); 1828 SDValue N1 = NodeMap[V]; 1829 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1830 return N1; 1831 } 1832 1833 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1834 SmallVector<SDValue, 4> Constants; 1835 for (const Use &U : C->operands()) { 1836 SDNode *Val = getValue(U).getNode(); 1837 // If the operand is an empty aggregate, there are no values. 1838 if (!Val) continue; 1839 // Add each leaf value from the operand to the Constants list 1840 // to form a flattened list of all the values. 1841 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1842 Constants.push_back(SDValue(Val, i)); 1843 } 1844 1845 return DAG.getMergeValues(Constants, getCurSDLoc()); 1846 } 1847 1848 if (const ConstantDataSequential *CDS = 1849 dyn_cast<ConstantDataSequential>(C)) { 1850 SmallVector<SDValue, 4> Ops; 1851 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1852 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1853 // Add each leaf value from the operand to the Constants list 1854 // to form a flattened list of all the values. 1855 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1856 Ops.push_back(SDValue(Val, i)); 1857 } 1858 1859 if (isa<ArrayType>(CDS->getType())) 1860 return DAG.getMergeValues(Ops, getCurSDLoc()); 1861 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1862 } 1863 1864 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1865 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1866 "Unknown struct or array constant!"); 1867 1868 SmallVector<EVT, 4> ValueVTs; 1869 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1870 unsigned NumElts = ValueVTs.size(); 1871 if (NumElts == 0) 1872 return SDValue(); // empty struct 1873 SmallVector<SDValue, 4> Constants(NumElts); 1874 for (unsigned i = 0; i != NumElts; ++i) { 1875 EVT EltVT = ValueVTs[i]; 1876 if (isa<UndefValue>(C)) 1877 Constants[i] = DAG.getUNDEF(EltVT); 1878 else if (EltVT.isFloatingPoint()) 1879 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1880 else 1881 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1882 } 1883 1884 return DAG.getMergeValues(Constants, getCurSDLoc()); 1885 } 1886 1887 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1888 return DAG.getBlockAddress(BA, VT); 1889 1890 if (const auto *Equiv = dyn_cast<DSOLocalEquivalent>(C)) 1891 return getValue(Equiv->getGlobalValue()); 1892 1893 if (const auto *NC = dyn_cast<NoCFIValue>(C)) 1894 return getValue(NC->getGlobalValue()); 1895 1896 if (VT == MVT::aarch64svcount) { 1897 assert(C->isNullValue() && "Can only zero this target type!"); 1898 return DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, 1899 DAG.getConstant(0, getCurSDLoc(), MVT::nxv16i1)); 1900 } 1901 1902 VectorType *VecTy = cast<VectorType>(V->getType()); 1903 1904 // Now that we know the number and type of the elements, get that number of 1905 // elements into the Ops array based on what kind of constant it is. 1906 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1907 SmallVector<SDValue, 16> Ops; 1908 unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements(); 1909 for (unsigned i = 0; i != NumElements; ++i) 1910 Ops.push_back(getValue(CV->getOperand(i))); 1911 1912 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1913 } 1914 1915 if (isa<ConstantAggregateZero>(C)) { 1916 EVT EltVT = 1917 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1918 1919 SDValue Op; 1920 if (EltVT.isFloatingPoint()) 1921 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1922 else 1923 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1924 1925 return NodeMap[V] = DAG.getSplat(VT, getCurSDLoc(), Op); 1926 } 1927 1928 llvm_unreachable("Unknown vector constant"); 1929 } 1930 1931 // If this is a static alloca, generate it as the frameindex instead of 1932 // computation. 1933 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1934 DenseMap<const AllocaInst*, int>::iterator SI = 1935 FuncInfo.StaticAllocaMap.find(AI); 1936 if (SI != FuncInfo.StaticAllocaMap.end()) 1937 return DAG.getFrameIndex( 1938 SI->second, TLI.getValueType(DAG.getDataLayout(), AI->getType())); 1939 } 1940 1941 // If this is an instruction which fast-isel has deferred, select it now. 1942 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1943 Register InReg = FuncInfo.InitializeRegForValue(Inst); 1944 1945 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1946 Inst->getType(), std::nullopt); 1947 SDValue Chain = DAG.getEntryNode(); 1948 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1949 } 1950 1951 if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V)) 1952 return DAG.getMDNode(cast<MDNode>(MD->getMetadata())); 1953 1954 if (const auto *BB = dyn_cast<BasicBlock>(V)) 1955 return DAG.getBasicBlock(FuncInfo.getMBB(BB)); 1956 1957 llvm_unreachable("Can't get register for value!"); 1958 } 1959 1960 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1961 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1962 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1963 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1964 bool IsSEH = isAsynchronousEHPersonality(Pers); 1965 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1966 if (!IsSEH) 1967 CatchPadMBB->setIsEHScopeEntry(); 1968 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1969 if (IsMSVCCXX || IsCoreCLR) 1970 CatchPadMBB->setIsEHFuncletEntry(); 1971 } 1972 1973 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1974 // Update machine-CFG edge. 1975 MachineBasicBlock *TargetMBB = FuncInfo.getMBB(I.getSuccessor()); 1976 FuncInfo.MBB->addSuccessor(TargetMBB); 1977 TargetMBB->setIsEHCatchretTarget(true); 1978 DAG.getMachineFunction().setHasEHCatchret(true); 1979 1980 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1981 bool IsSEH = isAsynchronousEHPersonality(Pers); 1982 if (IsSEH) { 1983 // If this is not a fall-through branch or optimizations are switched off, 1984 // emit the branch. 1985 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1986 TM.getOptLevel() == CodeGenOptLevel::None) 1987 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1988 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1989 return; 1990 } 1991 1992 // Figure out the funclet membership for the catchret's successor. 1993 // This will be used by the FuncletLayout pass to determine how to order the 1994 // BB's. 1995 // A 'catchret' returns to the outer scope's color. 1996 Value *ParentPad = I.getCatchSwitchParentPad(); 1997 const BasicBlock *SuccessorColor; 1998 if (isa<ConstantTokenNone>(ParentPad)) 1999 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 2000 else 2001 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 2002 assert(SuccessorColor && "No parent funclet for catchret!"); 2003 MachineBasicBlock *SuccessorColorMBB = FuncInfo.getMBB(SuccessorColor); 2004 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 2005 2006 // Create the terminator node. 2007 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 2008 getControlRoot(), DAG.getBasicBlock(TargetMBB), 2009 DAG.getBasicBlock(SuccessorColorMBB)); 2010 DAG.setRoot(Ret); 2011 } 2012 2013 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 2014 // Don't emit any special code for the cleanuppad instruction. It just marks 2015 // the start of an EH scope/funclet. 2016 FuncInfo.MBB->setIsEHScopeEntry(); 2017 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 2018 if (Pers != EHPersonality::Wasm_CXX) { 2019 FuncInfo.MBB->setIsEHFuncletEntry(); 2020 FuncInfo.MBB->setIsCleanupFuncletEntry(); 2021 } 2022 } 2023 2024 // In wasm EH, even though a catchpad may not catch an exception if a tag does 2025 // not match, it is OK to add only the first unwind destination catchpad to the 2026 // successors, because there will be at least one invoke instruction within the 2027 // catch scope that points to the next unwind destination, if one exists, so 2028 // CFGSort cannot mess up with BB sorting order. 2029 // (All catchpads with 'catch (type)' clauses have a 'llvm.rethrow' intrinsic 2030 // call within them, and catchpads only consisting of 'catch (...)' have a 2031 // '__cxa_end_catch' call within them, both of which generate invokes in case 2032 // the next unwind destination exists, i.e., the next unwind destination is not 2033 // the caller.) 2034 // 2035 // Having at most one EH pad successor is also simpler and helps later 2036 // transformations. 2037 // 2038 // For example, 2039 // current: 2040 // invoke void @foo to ... unwind label %catch.dispatch 2041 // catch.dispatch: 2042 // %0 = catchswitch within ... [label %catch.start] unwind label %next 2043 // catch.start: 2044 // ... 2045 // ... in this BB or some other child BB dominated by this BB there will be an 2046 // invoke that points to 'next' BB as an unwind destination 2047 // 2048 // next: ; We don't need to add this to 'current' BB's successor 2049 // ... 2050 static void findWasmUnwindDestinations( 2051 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 2052 BranchProbability Prob, 2053 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 2054 &UnwindDests) { 2055 while (EHPadBB) { 2056 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 2057 if (isa<CleanupPadInst>(Pad)) { 2058 // Stop on cleanup pads. 2059 UnwindDests.emplace_back(FuncInfo.getMBB(EHPadBB), Prob); 2060 UnwindDests.back().first->setIsEHScopeEntry(); 2061 break; 2062 } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 2063 // Add the catchpad handlers to the possible destinations. We don't 2064 // continue to the unwind destination of the catchswitch for wasm. 2065 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 2066 UnwindDests.emplace_back(FuncInfo.getMBB(CatchPadBB), Prob); 2067 UnwindDests.back().first->setIsEHScopeEntry(); 2068 } 2069 break; 2070 } else { 2071 continue; 2072 } 2073 } 2074 } 2075 2076 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 2077 /// many places it could ultimately go. In the IR, we have a single unwind 2078 /// destination, but in the machine CFG, we enumerate all the possible blocks. 2079 /// This function skips over imaginary basic blocks that hold catchswitch 2080 /// instructions, and finds all the "real" machine 2081 /// basic block destinations. As those destinations may not be successors of 2082 /// EHPadBB, here we also calculate the edge probability to those destinations. 2083 /// The passed-in Prob is the edge probability to EHPadBB. 2084 static void findUnwindDestinations( 2085 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 2086 BranchProbability Prob, 2087 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 2088 &UnwindDests) { 2089 EHPersonality Personality = 2090 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 2091 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 2092 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 2093 bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX; 2094 bool IsSEH = isAsynchronousEHPersonality(Personality); 2095 2096 if (IsWasmCXX) { 2097 findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests); 2098 assert(UnwindDests.size() <= 1 && 2099 "There should be at most one unwind destination for wasm"); 2100 return; 2101 } 2102 2103 while (EHPadBB) { 2104 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 2105 BasicBlock *NewEHPadBB = nullptr; 2106 if (isa<LandingPadInst>(Pad)) { 2107 // Stop on landingpads. They are not funclets. 2108 UnwindDests.emplace_back(FuncInfo.getMBB(EHPadBB), Prob); 2109 break; 2110 } else if (isa<CleanupPadInst>(Pad)) { 2111 // Stop on cleanup pads. Cleanups are always funclet entries for all known 2112 // personalities. 2113 UnwindDests.emplace_back(FuncInfo.getMBB(EHPadBB), Prob); 2114 UnwindDests.back().first->setIsEHScopeEntry(); 2115 UnwindDests.back().first->setIsEHFuncletEntry(); 2116 break; 2117 } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 2118 // Add the catchpad handlers to the possible destinations. 2119 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 2120 UnwindDests.emplace_back(FuncInfo.getMBB(CatchPadBB), Prob); 2121 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 2122 if (IsMSVCCXX || IsCoreCLR) 2123 UnwindDests.back().first->setIsEHFuncletEntry(); 2124 if (!IsSEH) 2125 UnwindDests.back().first->setIsEHScopeEntry(); 2126 } 2127 NewEHPadBB = CatchSwitch->getUnwindDest(); 2128 } else { 2129 continue; 2130 } 2131 2132 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2133 if (BPI && NewEHPadBB) 2134 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 2135 EHPadBB = NewEHPadBB; 2136 } 2137 } 2138 2139 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 2140 // Update successor info. 2141 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2142 auto UnwindDest = I.getUnwindDest(); 2143 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2144 BranchProbability UnwindDestProb = 2145 (BPI && UnwindDest) 2146 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 2147 : BranchProbability::getZero(); 2148 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 2149 for (auto &UnwindDest : UnwindDests) { 2150 UnwindDest.first->setIsEHPad(); 2151 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 2152 } 2153 FuncInfo.MBB->normalizeSuccProbs(); 2154 2155 // Create the terminator node. 2156 SDValue Ret = 2157 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 2158 DAG.setRoot(Ret); 2159 } 2160 2161 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 2162 report_fatal_error("visitCatchSwitch not yet implemented!"); 2163 } 2164 2165 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 2166 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2167 auto &DL = DAG.getDataLayout(); 2168 SDValue Chain = getControlRoot(); 2169 SmallVector<ISD::OutputArg, 8> Outs; 2170 SmallVector<SDValue, 8> OutVals; 2171 2172 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 2173 // lower 2174 // 2175 // %val = call <ty> @llvm.experimental.deoptimize() 2176 // ret <ty> %val 2177 // 2178 // differently. 2179 if (I.getParent()->getTerminatingDeoptimizeCall()) { 2180 LowerDeoptimizingReturn(); 2181 return; 2182 } 2183 2184 if (!FuncInfo.CanLowerReturn) { 2185 unsigned DemoteReg = FuncInfo.DemoteRegister; 2186 const Function *F = I.getParent()->getParent(); 2187 2188 // Emit a store of the return value through the virtual register. 2189 // Leave Outs empty so that LowerReturn won't try to load return 2190 // registers the usual way. 2191 SmallVector<EVT, 1> PtrValueVTs; 2192 ComputeValueVTs(TLI, DL, 2193 PointerType::get(F->getContext(), 2194 DAG.getDataLayout().getAllocaAddrSpace()), 2195 PtrValueVTs); 2196 2197 SDValue RetPtr = 2198 DAG.getCopyFromReg(Chain, getCurSDLoc(), DemoteReg, PtrValueVTs[0]); 2199 SDValue RetOp = getValue(I.getOperand(0)); 2200 2201 SmallVector<EVT, 4> ValueVTs, MemVTs; 2202 SmallVector<uint64_t, 4> Offsets; 2203 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs, 2204 &Offsets, 0); 2205 unsigned NumValues = ValueVTs.size(); 2206 2207 SmallVector<SDValue, 4> Chains(NumValues); 2208 Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType()); 2209 for (unsigned i = 0; i != NumValues; ++i) { 2210 // An aggregate return value cannot wrap around the address space, so 2211 // offsets to its parts don't wrap either. 2212 SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, 2213 TypeSize::getFixed(Offsets[i])); 2214 2215 SDValue Val = RetOp.getValue(RetOp.getResNo() + i); 2216 if (MemVTs[i] != ValueVTs[i]) 2217 Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]); 2218 Chains[i] = DAG.getStore( 2219 Chain, getCurSDLoc(), Val, 2220 // FIXME: better loc info would be nice. 2221 Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()), 2222 commonAlignment(BaseAlign, Offsets[i])); 2223 } 2224 2225 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 2226 MVT::Other, Chains); 2227 } else if (I.getNumOperands() != 0) { 2228 SmallVector<EVT, 4> ValueVTs; 2229 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 2230 unsigned NumValues = ValueVTs.size(); 2231 if (NumValues) { 2232 SDValue RetOp = getValue(I.getOperand(0)); 2233 2234 const Function *F = I.getParent()->getParent(); 2235 2236 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( 2237 I.getOperand(0)->getType(), F->getCallingConv(), 2238 /*IsVarArg*/ false, DL); 2239 2240 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 2241 if (F->getAttributes().hasRetAttr(Attribute::SExt)) 2242 ExtendKind = ISD::SIGN_EXTEND; 2243 else if (F->getAttributes().hasRetAttr(Attribute::ZExt)) 2244 ExtendKind = ISD::ZERO_EXTEND; 2245 2246 LLVMContext &Context = F->getContext(); 2247 bool RetInReg = F->getAttributes().hasRetAttr(Attribute::InReg); 2248 2249 for (unsigned j = 0; j != NumValues; ++j) { 2250 EVT VT = ValueVTs[j]; 2251 2252 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 2253 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 2254 2255 CallingConv::ID CC = F->getCallingConv(); 2256 2257 unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT); 2258 MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT); 2259 SmallVector<SDValue, 4> Parts(NumParts); 2260 getCopyToParts(DAG, getCurSDLoc(), 2261 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 2262 &Parts[0], NumParts, PartVT, &I, CC, ExtendKind); 2263 2264 // 'inreg' on function refers to return value 2265 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 2266 if (RetInReg) 2267 Flags.setInReg(); 2268 2269 if (I.getOperand(0)->getType()->isPointerTy()) { 2270 Flags.setPointer(); 2271 Flags.setPointerAddrSpace( 2272 cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace()); 2273 } 2274 2275 if (NeedsRegBlock) { 2276 Flags.setInConsecutiveRegs(); 2277 if (j == NumValues - 1) 2278 Flags.setInConsecutiveRegsLast(); 2279 } 2280 2281 // Propagate extension type if any 2282 if (ExtendKind == ISD::SIGN_EXTEND) 2283 Flags.setSExt(); 2284 else if (ExtendKind == ISD::ZERO_EXTEND) 2285 Flags.setZExt(); 2286 2287 for (unsigned i = 0; i < NumParts; ++i) { 2288 Outs.push_back(ISD::OutputArg(Flags, 2289 Parts[i].getValueType().getSimpleVT(), 2290 VT, /*isfixed=*/true, 0, 0)); 2291 OutVals.push_back(Parts[i]); 2292 } 2293 } 2294 } 2295 } 2296 2297 // Push in swifterror virtual register as the last element of Outs. This makes 2298 // sure swifterror virtual register will be returned in the swifterror 2299 // physical register. 2300 const Function *F = I.getParent()->getParent(); 2301 if (TLI.supportSwiftError() && 2302 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 2303 assert(SwiftError.getFunctionArg() && "Need a swift error argument"); 2304 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 2305 Flags.setSwiftError(); 2306 Outs.push_back(ISD::OutputArg( 2307 Flags, /*vt=*/TLI.getPointerTy(DL), /*argvt=*/EVT(TLI.getPointerTy(DL)), 2308 /*isfixed=*/true, /*origidx=*/1, /*partOffs=*/0)); 2309 // Create SDNode for the swifterror virtual register. 2310 OutVals.push_back( 2311 DAG.getRegister(SwiftError.getOrCreateVRegUseAt( 2312 &I, FuncInfo.MBB, SwiftError.getFunctionArg()), 2313 EVT(TLI.getPointerTy(DL)))); 2314 } 2315 2316 bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg(); 2317 CallingConv::ID CallConv = 2318 DAG.getMachineFunction().getFunction().getCallingConv(); 2319 Chain = DAG.getTargetLoweringInfo().LowerReturn( 2320 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 2321 2322 // Verify that the target's LowerReturn behaved as expected. 2323 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 2324 "LowerReturn didn't return a valid chain!"); 2325 2326 // Update the DAG with the new chain value resulting from return lowering. 2327 DAG.setRoot(Chain); 2328 } 2329 2330 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 2331 /// created for it, emit nodes to copy the value into the virtual 2332 /// registers. 2333 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 2334 // Skip empty types 2335 if (V->getType()->isEmptyTy()) 2336 return; 2337 2338 DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V); 2339 if (VMI != FuncInfo.ValueMap.end()) { 2340 assert((!V->use_empty() || isa<CallBrInst>(V)) && 2341 "Unused value assigned virtual registers!"); 2342 CopyValueToVirtualRegister(V, VMI->second); 2343 } 2344 } 2345 2346 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 2347 /// the current basic block, add it to ValueMap now so that we'll get a 2348 /// CopyTo/FromReg. 2349 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 2350 // No need to export constants. 2351 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 2352 2353 // Already exported? 2354 if (FuncInfo.isExportedInst(V)) return; 2355 2356 Register Reg = FuncInfo.InitializeRegForValue(V); 2357 CopyValueToVirtualRegister(V, Reg); 2358 } 2359 2360 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 2361 const BasicBlock *FromBB) { 2362 // The operands of the setcc have to be in this block. We don't know 2363 // how to export them from some other block. 2364 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 2365 // Can export from current BB. 2366 if (VI->getParent() == FromBB) 2367 return true; 2368 2369 // Is already exported, noop. 2370 return FuncInfo.isExportedInst(V); 2371 } 2372 2373 // If this is an argument, we can export it if the BB is the entry block or 2374 // if it is already exported. 2375 if (isa<Argument>(V)) { 2376 if (FromBB->isEntryBlock()) 2377 return true; 2378 2379 // Otherwise, can only export this if it is already exported. 2380 return FuncInfo.isExportedInst(V); 2381 } 2382 2383 // Otherwise, constants can always be exported. 2384 return true; 2385 } 2386 2387 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 2388 BranchProbability 2389 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 2390 const MachineBasicBlock *Dst) const { 2391 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2392 const BasicBlock *SrcBB = Src->getBasicBlock(); 2393 const BasicBlock *DstBB = Dst->getBasicBlock(); 2394 if (!BPI) { 2395 // If BPI is not available, set the default probability as 1 / N, where N is 2396 // the number of successors. 2397 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1); 2398 return BranchProbability(1, SuccSize); 2399 } 2400 return BPI->getEdgeProbability(SrcBB, DstBB); 2401 } 2402 2403 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 2404 MachineBasicBlock *Dst, 2405 BranchProbability Prob) { 2406 if (!FuncInfo.BPI) 2407 Src->addSuccessorWithoutProb(Dst); 2408 else { 2409 if (Prob.isUnknown()) 2410 Prob = getEdgeProbability(Src, Dst); 2411 Src->addSuccessor(Dst, Prob); 2412 } 2413 } 2414 2415 static bool InBlock(const Value *V, const BasicBlock *BB) { 2416 if (const Instruction *I = dyn_cast<Instruction>(V)) 2417 return I->getParent() == BB; 2418 return true; 2419 } 2420 2421 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 2422 /// This function emits a branch and is used at the leaves of an OR or an 2423 /// AND operator tree. 2424 void 2425 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 2426 MachineBasicBlock *TBB, 2427 MachineBasicBlock *FBB, 2428 MachineBasicBlock *CurBB, 2429 MachineBasicBlock *SwitchBB, 2430 BranchProbability TProb, 2431 BranchProbability FProb, 2432 bool InvertCond) { 2433 const BasicBlock *BB = CurBB->getBasicBlock(); 2434 2435 // If the leaf of the tree is a comparison, merge the condition into 2436 // the caseblock. 2437 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 2438 // The operands of the cmp have to be in this block. We don't know 2439 // how to export them from some other block. If this is the first block 2440 // of the sequence, no exporting is needed. 2441 if (CurBB == SwitchBB || 2442 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 2443 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 2444 ISD::CondCode Condition; 2445 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 2446 ICmpInst::Predicate Pred = 2447 InvertCond ? IC->getInversePredicate() : IC->getPredicate(); 2448 Condition = getICmpCondCode(Pred); 2449 } else { 2450 const FCmpInst *FC = cast<FCmpInst>(Cond); 2451 FCmpInst::Predicate Pred = 2452 InvertCond ? FC->getInversePredicate() : FC->getPredicate(); 2453 Condition = getFCmpCondCode(Pred); 2454 if (TM.Options.NoNaNsFPMath) 2455 Condition = getFCmpCodeWithoutNaN(Condition); 2456 } 2457 2458 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 2459 TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2460 SL->SwitchCases.push_back(CB); 2461 return; 2462 } 2463 } 2464 2465 // Create a CaseBlock record representing this branch. 2466 ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ; 2467 CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()), 2468 nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2469 SL->SwitchCases.push_back(CB); 2470 } 2471 2472 // Collect dependencies on V recursively. This is used for the cost analysis in 2473 // `shouldKeepJumpConditionsTogether`. 2474 static bool collectInstructionDeps( 2475 SmallMapVector<const Instruction *, bool, 8> *Deps, const Value *V, 2476 SmallMapVector<const Instruction *, bool, 8> *Necessary = nullptr, 2477 unsigned Depth = 0) { 2478 // Return false if we have an incomplete count. 2479 if (Depth >= SelectionDAG::MaxRecursionDepth) 2480 return false; 2481 2482 auto *I = dyn_cast<Instruction>(V); 2483 if (I == nullptr) 2484 return true; 2485 2486 if (Necessary != nullptr) { 2487 // This instruction is necessary for the other side of the condition so 2488 // don't count it. 2489 if (Necessary->contains(I)) 2490 return true; 2491 } 2492 2493 // Already added this dep. 2494 if (!Deps->try_emplace(I, false).second) 2495 return true; 2496 2497 for (unsigned OpIdx = 0, E = I->getNumOperands(); OpIdx < E; ++OpIdx) 2498 if (!collectInstructionDeps(Deps, I->getOperand(OpIdx), Necessary, 2499 Depth + 1)) 2500 return false; 2501 return true; 2502 } 2503 2504 bool SelectionDAGBuilder::shouldKeepJumpConditionsTogether( 2505 const FunctionLoweringInfo &FuncInfo, const BranchInst &I, 2506 Instruction::BinaryOps Opc, const Value *Lhs, const Value *Rhs, 2507 TargetLoweringBase::CondMergingParams Params) const { 2508 if (I.getNumSuccessors() != 2) 2509 return false; 2510 2511 if (!I.isConditional()) 2512 return false; 2513 2514 if (Params.BaseCost < 0) 2515 return false; 2516 2517 // Baseline cost. 2518 InstructionCost CostThresh = Params.BaseCost; 2519 2520 BranchProbabilityInfo *BPI = nullptr; 2521 if (Params.LikelyBias || Params.UnlikelyBias) 2522 BPI = FuncInfo.BPI; 2523 if (BPI != nullptr) { 2524 // See if we are either likely to get an early out or compute both lhs/rhs 2525 // of the condition. 2526 BasicBlock *IfFalse = I.getSuccessor(0); 2527 BasicBlock *IfTrue = I.getSuccessor(1); 2528 2529 std::optional<bool> Likely; 2530 if (BPI->isEdgeHot(I.getParent(), IfTrue)) 2531 Likely = true; 2532 else if (BPI->isEdgeHot(I.getParent(), IfFalse)) 2533 Likely = false; 2534 2535 if (Likely) { 2536 if (Opc == (*Likely ? Instruction::And : Instruction::Or)) 2537 // Its likely we will have to compute both lhs and rhs of condition 2538 CostThresh += Params.LikelyBias; 2539 else { 2540 if (Params.UnlikelyBias < 0) 2541 return false; 2542 // Its likely we will get an early out. 2543 CostThresh -= Params.UnlikelyBias; 2544 } 2545 } 2546 } 2547 2548 if (CostThresh <= 0) 2549 return false; 2550 2551 // Collect "all" instructions that lhs condition is dependent on. 2552 // Use map for stable iteration (to avoid non-determanism of iteration of 2553 // SmallPtrSet). The `bool` value is just a dummy. 2554 SmallMapVector<const Instruction *, bool, 8> LhsDeps, RhsDeps; 2555 collectInstructionDeps(&LhsDeps, Lhs); 2556 // Collect "all" instructions that rhs condition is dependent on AND are 2557 // dependencies of lhs. This gives us an estimate on which instructions we 2558 // stand to save by splitting the condition. 2559 if (!collectInstructionDeps(&RhsDeps, Rhs, &LhsDeps)) 2560 return false; 2561 // Add the compare instruction itself unless its a dependency on the LHS. 2562 if (const auto *RhsI = dyn_cast<Instruction>(Rhs)) 2563 if (!LhsDeps.contains(RhsI)) 2564 RhsDeps.try_emplace(RhsI, false); 2565 2566 const auto &TLI = DAG.getTargetLoweringInfo(); 2567 const auto &TTI = 2568 TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction()); 2569 2570 InstructionCost CostOfIncluding = 0; 2571 // See if this instruction will need to computed independently of whether RHS 2572 // is. 2573 Value *BrCond = I.getCondition(); 2574 auto ShouldCountInsn = [&RhsDeps, &BrCond](const Instruction *Ins) { 2575 for (const auto *U : Ins->users()) { 2576 // If user is independent of RHS calculation we don't need to count it. 2577 if (auto *UIns = dyn_cast<Instruction>(U)) 2578 if (UIns != BrCond && !RhsDeps.contains(UIns)) 2579 return false; 2580 } 2581 return true; 2582 }; 2583 2584 // Prune instructions from RHS Deps that are dependencies of unrelated 2585 // instructions. The value (SelectionDAG::MaxRecursionDepth) is fairly 2586 // arbitrary and just meant to cap the how much time we spend in the pruning 2587 // loop. Its highly unlikely to come into affect. 2588 const unsigned MaxPruneIters = SelectionDAG::MaxRecursionDepth; 2589 // Stop after a certain point. No incorrectness from including too many 2590 // instructions. 2591 for (unsigned PruneIters = 0; PruneIters < MaxPruneIters; ++PruneIters) { 2592 const Instruction *ToDrop = nullptr; 2593 for (const auto &InsPair : RhsDeps) { 2594 if (!ShouldCountInsn(InsPair.first)) { 2595 ToDrop = InsPair.first; 2596 break; 2597 } 2598 } 2599 if (ToDrop == nullptr) 2600 break; 2601 RhsDeps.erase(ToDrop); 2602 } 2603 2604 for (const auto &InsPair : RhsDeps) { 2605 // Finally accumulate latency that we can only attribute to computing the 2606 // RHS condition. Use latency because we are essentially trying to calculate 2607 // the cost of the dependency chain. 2608 // Possible TODO: We could try to estimate ILP and make this more precise. 2609 CostOfIncluding += 2610 TTI.getInstructionCost(InsPair.first, TargetTransformInfo::TCK_Latency); 2611 2612 if (CostOfIncluding > CostThresh) 2613 return false; 2614 } 2615 return true; 2616 } 2617 2618 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 2619 MachineBasicBlock *TBB, 2620 MachineBasicBlock *FBB, 2621 MachineBasicBlock *CurBB, 2622 MachineBasicBlock *SwitchBB, 2623 Instruction::BinaryOps Opc, 2624 BranchProbability TProb, 2625 BranchProbability FProb, 2626 bool InvertCond) { 2627 // Skip over not part of the tree and remember to invert op and operands at 2628 // next level. 2629 Value *NotCond; 2630 if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) && 2631 InBlock(NotCond, CurBB->getBasicBlock())) { 2632 FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb, 2633 !InvertCond); 2634 return; 2635 } 2636 2637 const Instruction *BOp = dyn_cast<Instruction>(Cond); 2638 const Value *BOpOp0, *BOpOp1; 2639 // Compute the effective opcode for Cond, taking into account whether it needs 2640 // to be inverted, e.g. 2641 // and (not (or A, B)), C 2642 // gets lowered as 2643 // and (and (not A, not B), C) 2644 Instruction::BinaryOps BOpc = (Instruction::BinaryOps)0; 2645 if (BOp) { 2646 BOpc = match(BOp, m_LogicalAnd(m_Value(BOpOp0), m_Value(BOpOp1))) 2647 ? Instruction::And 2648 : (match(BOp, m_LogicalOr(m_Value(BOpOp0), m_Value(BOpOp1))) 2649 ? Instruction::Or 2650 : (Instruction::BinaryOps)0); 2651 if (InvertCond) { 2652 if (BOpc == Instruction::And) 2653 BOpc = Instruction::Or; 2654 else if (BOpc == Instruction::Or) 2655 BOpc = Instruction::And; 2656 } 2657 } 2658 2659 // If this node is not part of the or/and tree, emit it as a branch. 2660 // Note that all nodes in the tree should have same opcode. 2661 bool BOpIsInOrAndTree = BOpc && BOpc == Opc && BOp->hasOneUse(); 2662 if (!BOpIsInOrAndTree || BOp->getParent() != CurBB->getBasicBlock() || 2663 !InBlock(BOpOp0, CurBB->getBasicBlock()) || 2664 !InBlock(BOpOp1, CurBB->getBasicBlock())) { 2665 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 2666 TProb, FProb, InvertCond); 2667 return; 2668 } 2669 2670 // Create TmpBB after CurBB. 2671 MachineFunction::iterator BBI(CurBB); 2672 MachineFunction &MF = DAG.getMachineFunction(); 2673 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 2674 CurBB->getParent()->insert(++BBI, TmpBB); 2675 2676 if (Opc == Instruction::Or) { 2677 // Codegen X | Y as: 2678 // BB1: 2679 // jmp_if_X TBB 2680 // jmp TmpBB 2681 // TmpBB: 2682 // jmp_if_Y TBB 2683 // jmp FBB 2684 // 2685 2686 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2687 // The requirement is that 2688 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 2689 // = TrueProb for original BB. 2690 // Assuming the original probabilities are A and B, one choice is to set 2691 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 2692 // A/(1+B) and 2B/(1+B). This choice assumes that 2693 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 2694 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 2695 // TmpBB, but the math is more complicated. 2696 2697 auto NewTrueProb = TProb / 2; 2698 auto NewFalseProb = TProb / 2 + FProb; 2699 // Emit the LHS condition. 2700 FindMergedConditions(BOpOp0, TBB, TmpBB, CurBB, SwitchBB, Opc, NewTrueProb, 2701 NewFalseProb, InvertCond); 2702 2703 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 2704 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 2705 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2706 // Emit the RHS condition into TmpBB. 2707 FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0], 2708 Probs[1], InvertCond); 2709 } else { 2710 assert(Opc == Instruction::And && "Unknown merge op!"); 2711 // Codegen X & Y as: 2712 // BB1: 2713 // jmp_if_X TmpBB 2714 // jmp FBB 2715 // TmpBB: 2716 // jmp_if_Y TBB 2717 // jmp FBB 2718 // 2719 // This requires creation of TmpBB after CurBB. 2720 2721 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2722 // The requirement is that 2723 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 2724 // = FalseProb for original BB. 2725 // Assuming the original probabilities are A and B, one choice is to set 2726 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 2727 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 2728 // TrueProb for BB1 * FalseProb for TmpBB. 2729 2730 auto NewTrueProb = TProb + FProb / 2; 2731 auto NewFalseProb = FProb / 2; 2732 // Emit the LHS condition. 2733 FindMergedConditions(BOpOp0, TmpBB, FBB, CurBB, SwitchBB, Opc, NewTrueProb, 2734 NewFalseProb, InvertCond); 2735 2736 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 2737 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 2738 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2739 // Emit the RHS condition into TmpBB. 2740 FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0], 2741 Probs[1], InvertCond); 2742 } 2743 } 2744 2745 /// If the set of cases should be emitted as a series of branches, return true. 2746 /// If we should emit this as a bunch of and/or'd together conditions, return 2747 /// false. 2748 bool 2749 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 2750 if (Cases.size() != 2) return true; 2751 2752 // If this is two comparisons of the same values or'd or and'd together, they 2753 // will get folded into a single comparison, so don't emit two blocks. 2754 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 2755 Cases[0].CmpRHS == Cases[1].CmpRHS) || 2756 (Cases[0].CmpRHS == Cases[1].CmpLHS && 2757 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 2758 return false; 2759 } 2760 2761 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 2762 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 2763 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 2764 Cases[0].CC == Cases[1].CC && 2765 isa<Constant>(Cases[0].CmpRHS) && 2766 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 2767 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 2768 return false; 2769 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 2770 return false; 2771 } 2772 2773 return true; 2774 } 2775 2776 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 2777 MachineBasicBlock *BrMBB = FuncInfo.MBB; 2778 2779 // Update machine-CFG edges. 2780 MachineBasicBlock *Succ0MBB = FuncInfo.getMBB(I.getSuccessor(0)); 2781 2782 if (I.isUnconditional()) { 2783 // Update machine-CFG edges. 2784 BrMBB->addSuccessor(Succ0MBB); 2785 2786 // If this is not a fall-through branch or optimizations are switched off, 2787 // emit the branch. 2788 if (Succ0MBB != NextBlock(BrMBB) || 2789 TM.getOptLevel() == CodeGenOptLevel::None) { 2790 auto Br = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 2791 getControlRoot(), DAG.getBasicBlock(Succ0MBB)); 2792 setValue(&I, Br); 2793 DAG.setRoot(Br); 2794 } 2795 2796 return; 2797 } 2798 2799 // If this condition is one of the special cases we handle, do special stuff 2800 // now. 2801 const Value *CondVal = I.getCondition(); 2802 MachineBasicBlock *Succ1MBB = FuncInfo.getMBB(I.getSuccessor(1)); 2803 2804 // If this is a series of conditions that are or'd or and'd together, emit 2805 // this as a sequence of branches instead of setcc's with and/or operations. 2806 // As long as jumps are not expensive (exceptions for multi-use logic ops, 2807 // unpredictable branches, and vector extracts because those jumps are likely 2808 // expensive for any target), this should improve performance. 2809 // For example, instead of something like: 2810 // cmp A, B 2811 // C = seteq 2812 // cmp D, E 2813 // F = setle 2814 // or C, F 2815 // jnz foo 2816 // Emit: 2817 // cmp A, B 2818 // je foo 2819 // cmp D, E 2820 // jle foo 2821 const Instruction *BOp = dyn_cast<Instruction>(CondVal); 2822 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp && 2823 BOp->hasOneUse() && !I.hasMetadata(LLVMContext::MD_unpredictable)) { 2824 Value *Vec; 2825 const Value *BOp0, *BOp1; 2826 Instruction::BinaryOps Opcode = (Instruction::BinaryOps)0; 2827 if (match(BOp, m_LogicalAnd(m_Value(BOp0), m_Value(BOp1)))) 2828 Opcode = Instruction::And; 2829 else if (match(BOp, m_LogicalOr(m_Value(BOp0), m_Value(BOp1)))) 2830 Opcode = Instruction::Or; 2831 2832 if (Opcode && 2833 !(match(BOp0, m_ExtractElt(m_Value(Vec), m_Value())) && 2834 match(BOp1, m_ExtractElt(m_Specific(Vec), m_Value()))) && 2835 !shouldKeepJumpConditionsTogether( 2836 FuncInfo, I, Opcode, BOp0, BOp1, 2837 DAG.getTargetLoweringInfo().getJumpConditionMergingParams( 2838 Opcode, BOp0, BOp1))) { 2839 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, Opcode, 2840 getEdgeProbability(BrMBB, Succ0MBB), 2841 getEdgeProbability(BrMBB, Succ1MBB), 2842 /*InvertCond=*/false); 2843 // If the compares in later blocks need to use values not currently 2844 // exported from this block, export them now. This block should always 2845 // be the first entry. 2846 assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 2847 2848 // Allow some cases to be rejected. 2849 if (ShouldEmitAsBranches(SL->SwitchCases)) { 2850 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) { 2851 ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS); 2852 ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS); 2853 } 2854 2855 // Emit the branch for this block. 2856 visitSwitchCase(SL->SwitchCases[0], BrMBB); 2857 SL->SwitchCases.erase(SL->SwitchCases.begin()); 2858 return; 2859 } 2860 2861 // Okay, we decided not to do this, remove any inserted MBB's and clear 2862 // SwitchCases. 2863 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) 2864 FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB); 2865 2866 SL->SwitchCases.clear(); 2867 } 2868 } 2869 2870 // Create a CaseBlock record representing this branch. 2871 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 2872 nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc()); 2873 2874 // Use visitSwitchCase to actually insert the fast branch sequence for this 2875 // cond branch. 2876 visitSwitchCase(CB, BrMBB); 2877 } 2878 2879 /// visitSwitchCase - Emits the necessary code to represent a single node in 2880 /// the binary search tree resulting from lowering a switch instruction. 2881 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 2882 MachineBasicBlock *SwitchBB) { 2883 SDValue Cond; 2884 SDValue CondLHS = getValue(CB.CmpLHS); 2885 SDLoc dl = CB.DL; 2886 2887 if (CB.CC == ISD::SETTRUE) { 2888 // Branch or fall through to TrueBB. 2889 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2890 SwitchBB->normalizeSuccProbs(); 2891 if (CB.TrueBB != NextBlock(SwitchBB)) { 2892 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(), 2893 DAG.getBasicBlock(CB.TrueBB))); 2894 } 2895 return; 2896 } 2897 2898 auto &TLI = DAG.getTargetLoweringInfo(); 2899 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType()); 2900 2901 // Build the setcc now. 2902 if (!CB.CmpMHS) { 2903 // Fold "(X == true)" to X and "(X == false)" to !X to 2904 // handle common cases produced by branch lowering. 2905 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 2906 CB.CC == ISD::SETEQ) 2907 Cond = CondLHS; 2908 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 2909 CB.CC == ISD::SETEQ) { 2910 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 2911 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 2912 } else { 2913 SDValue CondRHS = getValue(CB.CmpRHS); 2914 2915 // If a pointer's DAG type is larger than its memory type then the DAG 2916 // values are zero-extended. This breaks signed comparisons so truncate 2917 // back to the underlying type before doing the compare. 2918 if (CondLHS.getValueType() != MemVT) { 2919 CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT); 2920 CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT); 2921 } 2922 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC); 2923 } 2924 } else { 2925 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 2926 2927 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 2928 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 2929 2930 SDValue CmpOp = getValue(CB.CmpMHS); 2931 EVT VT = CmpOp.getValueType(); 2932 2933 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 2934 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 2935 ISD::SETLE); 2936 } else { 2937 SDValue SUB = DAG.getNode(ISD::SUB, dl, 2938 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 2939 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 2940 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 2941 } 2942 } 2943 2944 // Update successor info 2945 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2946 // TrueBB and FalseBB are always different unless the incoming IR is 2947 // degenerate. This only happens when running llc on weird IR. 2948 if (CB.TrueBB != CB.FalseBB) 2949 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 2950 SwitchBB->normalizeSuccProbs(); 2951 2952 // If the lhs block is the next block, invert the condition so that we can 2953 // fall through to the lhs instead of the rhs block. 2954 if (CB.TrueBB == NextBlock(SwitchBB)) { 2955 std::swap(CB.TrueBB, CB.FalseBB); 2956 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 2957 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 2958 } 2959 2960 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2961 MVT::Other, getControlRoot(), Cond, 2962 DAG.getBasicBlock(CB.TrueBB)); 2963 2964 setValue(CurInst, BrCond); 2965 2966 // Insert the false branch. Do this even if it's a fall through branch, 2967 // this makes it easier to do DAG optimizations which require inverting 2968 // the branch condition. 2969 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2970 DAG.getBasicBlock(CB.FalseBB)); 2971 2972 DAG.setRoot(BrCond); 2973 } 2974 2975 /// visitJumpTable - Emit JumpTable node in the current MBB 2976 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) { 2977 // Emit the code for the jump table 2978 assert(JT.SL && "Should set SDLoc for SelectionDAG!"); 2979 assert(JT.Reg != -1U && "Should lower JT Header first!"); 2980 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2981 SDValue Index = DAG.getCopyFromReg(getControlRoot(), *JT.SL, JT.Reg, PTy); 2982 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 2983 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, *JT.SL, MVT::Other, 2984 Index.getValue(1), Table, Index); 2985 DAG.setRoot(BrJumpTable); 2986 } 2987 2988 /// visitJumpTableHeader - This function emits necessary code to produce index 2989 /// in the JumpTable from switch case. 2990 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT, 2991 JumpTableHeader &JTH, 2992 MachineBasicBlock *SwitchBB) { 2993 assert(JT.SL && "Should set SDLoc for SelectionDAG!"); 2994 const SDLoc &dl = *JT.SL; 2995 2996 // Subtract the lowest switch case value from the value being switched on. 2997 SDValue SwitchOp = getValue(JTH.SValue); 2998 EVT VT = SwitchOp.getValueType(); 2999 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 3000 DAG.getConstant(JTH.First, dl, VT)); 3001 3002 // The SDNode we just created, which holds the value being switched on minus 3003 // the smallest case value, needs to be copied to a virtual register so it 3004 // can be used as an index into the jump table in a subsequent basic block. 3005 // This value may be smaller or larger than the target's pointer type, and 3006 // therefore require extension or truncating. 3007 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3008 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 3009 3010 unsigned JumpTableReg = 3011 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 3012 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 3013 JumpTableReg, SwitchOp); 3014 JT.Reg = JumpTableReg; 3015 3016 if (!JTH.FallthroughUnreachable) { 3017 // Emit the range check for the jump table, and branch to the default block 3018 // for the switch statement if the value being switched on exceeds the 3019 // largest case in the switch. 3020 SDValue CMP = DAG.getSetCC( 3021 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 3022 Sub.getValueType()), 3023 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 3024 3025 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 3026 MVT::Other, CopyTo, CMP, 3027 DAG.getBasicBlock(JT.Default)); 3028 3029 // Avoid emitting unnecessary branches to the next block. 3030 if (JT.MBB != NextBlock(SwitchBB)) 3031 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 3032 DAG.getBasicBlock(JT.MBB)); 3033 3034 DAG.setRoot(BrCond); 3035 } else { 3036 // Avoid emitting unnecessary branches to the next block. 3037 if (JT.MBB != NextBlock(SwitchBB)) 3038 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo, 3039 DAG.getBasicBlock(JT.MBB))); 3040 else 3041 DAG.setRoot(CopyTo); 3042 } 3043 } 3044 3045 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 3046 /// variable if there exists one. 3047 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 3048 SDValue &Chain) { 3049 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3050 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 3051 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 3052 MachineFunction &MF = DAG.getMachineFunction(); 3053 Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent()); 3054 MachineSDNode *Node = 3055 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 3056 if (Global) { 3057 MachinePointerInfo MPInfo(Global); 3058 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 3059 MachineMemOperand::MODereferenceable; 3060 MachineMemOperand *MemRef = MF.getMachineMemOperand( 3061 MPInfo, Flags, LocationSize::precise(PtrTy.getSizeInBits() / 8), 3062 DAG.getEVTAlign(PtrTy)); 3063 DAG.setNodeMemRefs(Node, {MemRef}); 3064 } 3065 if (PtrTy != PtrMemTy) 3066 return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy); 3067 return SDValue(Node, 0); 3068 } 3069 3070 /// Codegen a new tail for a stack protector check ParentMBB which has had its 3071 /// tail spliced into a stack protector check success bb. 3072 /// 3073 /// For a high level explanation of how this fits into the stack protector 3074 /// generation see the comment on the declaration of class 3075 /// StackProtectorDescriptor. 3076 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 3077 MachineBasicBlock *ParentBB) { 3078 3079 // First create the loads to the guard/stack slot for the comparison. 3080 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3081 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 3082 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 3083 3084 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 3085 int FI = MFI.getStackProtectorIndex(); 3086 3087 SDValue Guard; 3088 SDLoc dl = getCurSDLoc(); 3089 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 3090 const Module &M = *ParentBB->getParent()->getFunction().getParent(); 3091 Align Align = 3092 DAG.getDataLayout().getPrefTypeAlign(PointerType::get(M.getContext(), 0)); 3093 3094 // Generate code to load the content of the guard slot. 3095 SDValue GuardVal = DAG.getLoad( 3096 PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr, 3097 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 3098 MachineMemOperand::MOVolatile); 3099 3100 if (TLI.useStackGuardXorFP()) 3101 GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl); 3102 3103 // Retrieve guard check function, nullptr if instrumentation is inlined. 3104 if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) { 3105 // The target provides a guard check function to validate the guard value. 3106 // Generate a call to that function with the content of the guard slot as 3107 // argument. 3108 FunctionType *FnTy = GuardCheckFn->getFunctionType(); 3109 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 3110 3111 TargetLowering::ArgListTy Args; 3112 TargetLowering::ArgListEntry Entry; 3113 Entry.Node = GuardVal; 3114 Entry.Ty = FnTy->getParamType(0); 3115 if (GuardCheckFn->hasParamAttribute(0, Attribute::AttrKind::InReg)) 3116 Entry.IsInReg = true; 3117 Args.push_back(Entry); 3118 3119 TargetLowering::CallLoweringInfo CLI(DAG); 3120 CLI.setDebugLoc(getCurSDLoc()) 3121 .setChain(DAG.getEntryNode()) 3122 .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(), 3123 getValue(GuardCheckFn), std::move(Args)); 3124 3125 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 3126 DAG.setRoot(Result.second); 3127 return; 3128 } 3129 3130 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 3131 // Otherwise, emit a volatile load to retrieve the stack guard value. 3132 SDValue Chain = DAG.getEntryNode(); 3133 if (TLI.useLoadStackGuardNode()) { 3134 Guard = getLoadStackGuard(DAG, dl, Chain); 3135 } else { 3136 const Value *IRGuard = TLI.getSDagStackGuard(M); 3137 SDValue GuardPtr = getValue(IRGuard); 3138 3139 Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr, 3140 MachinePointerInfo(IRGuard, 0), Align, 3141 MachineMemOperand::MOVolatile); 3142 } 3143 3144 // Perform the comparison via a getsetcc. 3145 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 3146 *DAG.getContext(), 3147 Guard.getValueType()), 3148 Guard, GuardVal, ISD::SETNE); 3149 3150 // If the guard/stackslot do not equal, branch to failure MBB. 3151 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 3152 MVT::Other, GuardVal.getOperand(0), 3153 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 3154 // Otherwise branch to success MBB. 3155 SDValue Br = DAG.getNode(ISD::BR, dl, 3156 MVT::Other, BrCond, 3157 DAG.getBasicBlock(SPD.getSuccessMBB())); 3158 3159 DAG.setRoot(Br); 3160 } 3161 3162 /// Codegen the failure basic block for a stack protector check. 3163 /// 3164 /// A failure stack protector machine basic block consists simply of a call to 3165 /// __stack_chk_fail(). 3166 /// 3167 /// For a high level explanation of how this fits into the stack protector 3168 /// generation see the comment on the declaration of class 3169 /// StackProtectorDescriptor. 3170 void 3171 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 3172 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3173 TargetLowering::MakeLibCallOptions CallOptions; 3174 CallOptions.setDiscardResult(true); 3175 SDValue Chain = 3176 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 3177 std::nullopt, CallOptions, getCurSDLoc()) 3178 .second; 3179 // On PS4/PS5, the "return address" must still be within the calling 3180 // function, even if it's at the very end, so emit an explicit TRAP here. 3181 // Passing 'true' for doesNotReturn above won't generate the trap for us. 3182 if (TM.getTargetTriple().isPS()) 3183 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 3184 // WebAssembly needs an unreachable instruction after a non-returning call, 3185 // because the function return type can be different from __stack_chk_fail's 3186 // return type (void). 3187 if (TM.getTargetTriple().isWasm()) 3188 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 3189 3190 DAG.setRoot(Chain); 3191 } 3192 3193 /// visitBitTestHeader - This function emits necessary code to produce value 3194 /// suitable for "bit tests" 3195 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 3196 MachineBasicBlock *SwitchBB) { 3197 SDLoc dl = getCurSDLoc(); 3198 3199 // Subtract the minimum value. 3200 SDValue SwitchOp = getValue(B.SValue); 3201 EVT VT = SwitchOp.getValueType(); 3202 SDValue RangeSub = 3203 DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT)); 3204 3205 // Determine the type of the test operands. 3206 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3207 bool UsePtrType = false; 3208 if (!TLI.isTypeLegal(VT)) { 3209 UsePtrType = true; 3210 } else { 3211 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 3212 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 3213 // Switch table case range are encoded into series of masks. 3214 // Just use pointer type, it's guaranteed to fit. 3215 UsePtrType = true; 3216 break; 3217 } 3218 } 3219 SDValue Sub = RangeSub; 3220 if (UsePtrType) { 3221 VT = TLI.getPointerTy(DAG.getDataLayout()); 3222 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 3223 } 3224 3225 B.RegVT = VT.getSimpleVT(); 3226 B.Reg = FuncInfo.CreateReg(B.RegVT); 3227 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 3228 3229 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 3230 3231 if (!B.FallthroughUnreachable) 3232 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 3233 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 3234 SwitchBB->normalizeSuccProbs(); 3235 3236 SDValue Root = CopyTo; 3237 if (!B.FallthroughUnreachable) { 3238 // Conditional branch to the default block. 3239 SDValue RangeCmp = DAG.getSetCC(dl, 3240 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 3241 RangeSub.getValueType()), 3242 RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()), 3243 ISD::SETUGT); 3244 3245 Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp, 3246 DAG.getBasicBlock(B.Default)); 3247 } 3248 3249 // Avoid emitting unnecessary branches to the next block. 3250 if (MBB != NextBlock(SwitchBB)) 3251 Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB)); 3252 3253 DAG.setRoot(Root); 3254 } 3255 3256 /// visitBitTestCase - this function produces one "bit test" 3257 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 3258 MachineBasicBlock* NextMBB, 3259 BranchProbability BranchProbToNext, 3260 unsigned Reg, 3261 BitTestCase &B, 3262 MachineBasicBlock *SwitchBB) { 3263 SDLoc dl = getCurSDLoc(); 3264 MVT VT = BB.RegVT; 3265 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 3266 SDValue Cmp; 3267 unsigned PopCount = llvm::popcount(B.Mask); 3268 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3269 if (PopCount == 1) { 3270 // Testing for a single bit; just compare the shift count with what it 3271 // would need to be to shift a 1 bit in that position. 3272 Cmp = DAG.getSetCC( 3273 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 3274 ShiftOp, DAG.getConstant(llvm::countr_zero(B.Mask), dl, VT), 3275 ISD::SETEQ); 3276 } else if (PopCount == BB.Range) { 3277 // There is only one zero bit in the range, test for it directly. 3278 Cmp = DAG.getSetCC( 3279 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 3280 ShiftOp, DAG.getConstant(llvm::countr_one(B.Mask), dl, VT), ISD::SETNE); 3281 } else { 3282 // Make desired shift 3283 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 3284 DAG.getConstant(1, dl, VT), ShiftOp); 3285 3286 // Emit bit tests and jumps 3287 SDValue AndOp = DAG.getNode(ISD::AND, dl, 3288 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 3289 Cmp = DAG.getSetCC( 3290 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 3291 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 3292 } 3293 3294 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 3295 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 3296 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 3297 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 3298 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 3299 // one as they are relative probabilities (and thus work more like weights), 3300 // and hence we need to normalize them to let the sum of them become one. 3301 SwitchBB->normalizeSuccProbs(); 3302 3303 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 3304 MVT::Other, getControlRoot(), 3305 Cmp, DAG.getBasicBlock(B.TargetBB)); 3306 3307 // Avoid emitting unnecessary branches to the next block. 3308 if (NextMBB != NextBlock(SwitchBB)) 3309 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 3310 DAG.getBasicBlock(NextMBB)); 3311 3312 DAG.setRoot(BrAnd); 3313 } 3314 3315 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 3316 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 3317 3318 // Retrieve successors. Look through artificial IR level blocks like 3319 // catchswitch for successors. 3320 MachineBasicBlock *Return = FuncInfo.getMBB(I.getSuccessor(0)); 3321 const BasicBlock *EHPadBB = I.getSuccessor(1); 3322 MachineBasicBlock *EHPadMBB = FuncInfo.getMBB(EHPadBB); 3323 3324 // Deopt and ptrauth bundles are lowered in helper functions, and we don't 3325 // have to do anything here to lower funclet bundles. 3326 assert(!I.hasOperandBundlesOtherThan( 3327 {LLVMContext::OB_deopt, LLVMContext::OB_gc_transition, 3328 LLVMContext::OB_gc_live, LLVMContext::OB_funclet, 3329 LLVMContext::OB_cfguardtarget, LLVMContext::OB_ptrauth, 3330 LLVMContext::OB_clang_arc_attachedcall}) && 3331 "Cannot lower invokes with arbitrary operand bundles yet!"); 3332 3333 const Value *Callee(I.getCalledOperand()); 3334 const Function *Fn = dyn_cast<Function>(Callee); 3335 if (isa<InlineAsm>(Callee)) 3336 visitInlineAsm(I, EHPadBB); 3337 else if (Fn && Fn->isIntrinsic()) { 3338 switch (Fn->getIntrinsicID()) { 3339 default: 3340 llvm_unreachable("Cannot invoke this intrinsic"); 3341 case Intrinsic::donothing: 3342 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 3343 case Intrinsic::seh_try_begin: 3344 case Intrinsic::seh_scope_begin: 3345 case Intrinsic::seh_try_end: 3346 case Intrinsic::seh_scope_end: 3347 if (EHPadMBB) 3348 // a block referenced by EH table 3349 // so dtor-funclet not removed by opts 3350 EHPadMBB->setMachineBlockAddressTaken(); 3351 break; 3352 case Intrinsic::experimental_patchpoint_void: 3353 case Intrinsic::experimental_patchpoint: 3354 visitPatchpoint(I, EHPadBB); 3355 break; 3356 case Intrinsic::experimental_gc_statepoint: 3357 LowerStatepoint(cast<GCStatepointInst>(I), EHPadBB); 3358 break; 3359 case Intrinsic::wasm_rethrow: { 3360 // This is usually done in visitTargetIntrinsic, but this intrinsic is 3361 // special because it can be invoked, so we manually lower it to a DAG 3362 // node here. 3363 SmallVector<SDValue, 8> Ops; 3364 Ops.push_back(getControlRoot()); // inchain for the terminator node 3365 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3366 Ops.push_back( 3367 DAG.getTargetConstant(Intrinsic::wasm_rethrow, getCurSDLoc(), 3368 TLI.getPointerTy(DAG.getDataLayout()))); 3369 SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain 3370 DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops)); 3371 break; 3372 } 3373 } 3374 } else if (I.hasDeoptState()) { 3375 // Currently we do not lower any intrinsic calls with deopt operand bundles. 3376 // Eventually we will support lowering the @llvm.experimental.deoptimize 3377 // intrinsic, and right now there are no plans to support other intrinsics 3378 // with deopt state. 3379 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 3380 } else if (I.countOperandBundlesOfType(LLVMContext::OB_ptrauth)) { 3381 LowerCallSiteWithPtrAuthBundle(cast<CallBase>(I), EHPadBB); 3382 } else { 3383 LowerCallTo(I, getValue(Callee), false, false, EHPadBB); 3384 } 3385 3386 // If the value of the invoke is used outside of its defining block, make it 3387 // available as a virtual register. 3388 // We already took care of the exported value for the statepoint instruction 3389 // during call to the LowerStatepoint. 3390 if (!isa<GCStatepointInst>(I)) { 3391 CopyToExportRegsIfNeeded(&I); 3392 } 3393 3394 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 3395 BranchProbabilityInfo *BPI = FuncInfo.BPI; 3396 BranchProbability EHPadBBProb = 3397 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 3398 : BranchProbability::getZero(); 3399 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 3400 3401 // Update successor info. 3402 addSuccessorWithProb(InvokeMBB, Return); 3403 for (auto &UnwindDest : UnwindDests) { 3404 UnwindDest.first->setIsEHPad(); 3405 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 3406 } 3407 InvokeMBB->normalizeSuccProbs(); 3408 3409 // Drop into normal successor. 3410 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(), 3411 DAG.getBasicBlock(Return))); 3412 } 3413 3414 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) { 3415 MachineBasicBlock *CallBrMBB = FuncInfo.MBB; 3416 3417 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 3418 // have to do anything here to lower funclet bundles. 3419 assert(!I.hasOperandBundlesOtherThan( 3420 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 3421 "Cannot lower callbrs with arbitrary operand bundles yet!"); 3422 3423 assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr"); 3424 visitInlineAsm(I); 3425 CopyToExportRegsIfNeeded(&I); 3426 3427 // Retrieve successors. 3428 SmallPtrSet<BasicBlock *, 8> Dests; 3429 Dests.insert(I.getDefaultDest()); 3430 MachineBasicBlock *Return = FuncInfo.getMBB(I.getDefaultDest()); 3431 3432 // Update successor info. 3433 addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne()); 3434 for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) { 3435 BasicBlock *Dest = I.getIndirectDest(i); 3436 MachineBasicBlock *Target = FuncInfo.getMBB(Dest); 3437 Target->setIsInlineAsmBrIndirectTarget(); 3438 Target->setMachineBlockAddressTaken(); 3439 Target->setLabelMustBeEmitted(); 3440 // Don't add duplicate machine successors. 3441 if (Dests.insert(Dest).second) 3442 addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero()); 3443 } 3444 CallBrMBB->normalizeSuccProbs(); 3445 3446 // Drop into default successor. 3447 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 3448 MVT::Other, getControlRoot(), 3449 DAG.getBasicBlock(Return))); 3450 } 3451 3452 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 3453 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 3454 } 3455 3456 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 3457 assert(FuncInfo.MBB->isEHPad() && 3458 "Call to landingpad not in landing pad!"); 3459 3460 // If there aren't registers to copy the values into (e.g., during SjLj 3461 // exceptions), then don't bother to create these DAG nodes. 3462 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3463 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 3464 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 3465 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 3466 return; 3467 3468 // If landingpad's return type is token type, we don't create DAG nodes 3469 // for its exception pointer and selector value. The extraction of exception 3470 // pointer or selector value from token type landingpads is not currently 3471 // supported. 3472 if (LP.getType()->isTokenTy()) 3473 return; 3474 3475 SmallVector<EVT, 2> ValueVTs; 3476 SDLoc dl = getCurSDLoc(); 3477 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 3478 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 3479 3480 // Get the two live-in registers as SDValues. The physregs have already been 3481 // copied into virtual registers. 3482 SDValue Ops[2]; 3483 if (FuncInfo.ExceptionPointerVirtReg) { 3484 Ops[0] = DAG.getZExtOrTrunc( 3485 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 3486 FuncInfo.ExceptionPointerVirtReg, 3487 TLI.getPointerTy(DAG.getDataLayout())), 3488 dl, ValueVTs[0]); 3489 } else { 3490 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 3491 } 3492 Ops[1] = DAG.getZExtOrTrunc( 3493 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 3494 FuncInfo.ExceptionSelectorVirtReg, 3495 TLI.getPointerTy(DAG.getDataLayout())), 3496 dl, ValueVTs[1]); 3497 3498 // Merge into one. 3499 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 3500 DAG.getVTList(ValueVTs), Ops); 3501 setValue(&LP, Res); 3502 } 3503 3504 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 3505 MachineBasicBlock *Last) { 3506 // Update JTCases. 3507 for (JumpTableBlock &JTB : SL->JTCases) 3508 if (JTB.first.HeaderBB == First) 3509 JTB.first.HeaderBB = Last; 3510 3511 // Update BitTestCases. 3512 for (BitTestBlock &BTB : SL->BitTestCases) 3513 if (BTB.Parent == First) 3514 BTB.Parent = Last; 3515 } 3516 3517 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 3518 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 3519 3520 // Update machine-CFG edges with unique successors. 3521 SmallSet<BasicBlock*, 32> Done; 3522 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 3523 BasicBlock *BB = I.getSuccessor(i); 3524 bool Inserted = Done.insert(BB).second; 3525 if (!Inserted) 3526 continue; 3527 3528 MachineBasicBlock *Succ = FuncInfo.getMBB(BB); 3529 addSuccessorWithProb(IndirectBrMBB, Succ); 3530 } 3531 IndirectBrMBB->normalizeSuccProbs(); 3532 3533 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 3534 MVT::Other, getControlRoot(), 3535 getValue(I.getAddress()))); 3536 } 3537 3538 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 3539 if (!DAG.getTarget().Options.TrapUnreachable) 3540 return; 3541 3542 // We may be able to ignore unreachable behind a noreturn call. 3543 if (const CallInst *Call = dyn_cast_or_null<CallInst>(I.getPrevNode()); 3544 Call && Call->doesNotReturn()) { 3545 if (DAG.getTarget().Options.NoTrapAfterNoreturn) 3546 return; 3547 // Do not emit an additional trap instruction. 3548 if (Call->isNonContinuableTrap()) 3549 return; 3550 } 3551 3552 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 3553 } 3554 3555 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) { 3556 SDNodeFlags Flags; 3557 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3558 Flags.copyFMF(*FPOp); 3559 3560 SDValue Op = getValue(I.getOperand(0)); 3561 SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(), 3562 Op, Flags); 3563 setValue(&I, UnNodeValue); 3564 } 3565 3566 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) { 3567 SDNodeFlags Flags; 3568 if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) { 3569 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap()); 3570 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap()); 3571 } 3572 if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) 3573 Flags.setExact(ExactOp->isExact()); 3574 if (auto *DisjointOp = dyn_cast<PossiblyDisjointInst>(&I)) 3575 Flags.setDisjoint(DisjointOp->isDisjoint()); 3576 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3577 Flags.copyFMF(*FPOp); 3578 3579 SDValue Op1 = getValue(I.getOperand(0)); 3580 SDValue Op2 = getValue(I.getOperand(1)); 3581 SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), 3582 Op1, Op2, Flags); 3583 setValue(&I, BinNodeValue); 3584 } 3585 3586 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 3587 SDValue Op1 = getValue(I.getOperand(0)); 3588 SDValue Op2 = getValue(I.getOperand(1)); 3589 3590 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 3591 Op1.getValueType(), DAG.getDataLayout()); 3592 3593 // Coerce the shift amount to the right type if we can. This exposes the 3594 // truncate or zext to optimization early. 3595 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 3596 assert(ShiftTy.getSizeInBits() >= Log2_32_Ceil(Op1.getValueSizeInBits()) && 3597 "Unexpected shift type"); 3598 Op2 = DAG.getZExtOrTrunc(Op2, getCurSDLoc(), ShiftTy); 3599 } 3600 3601 bool nuw = false; 3602 bool nsw = false; 3603 bool exact = false; 3604 3605 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 3606 3607 if (const OverflowingBinaryOperator *OFBinOp = 3608 dyn_cast<const OverflowingBinaryOperator>(&I)) { 3609 nuw = OFBinOp->hasNoUnsignedWrap(); 3610 nsw = OFBinOp->hasNoSignedWrap(); 3611 } 3612 if (const PossiblyExactOperator *ExactOp = 3613 dyn_cast<const PossiblyExactOperator>(&I)) 3614 exact = ExactOp->isExact(); 3615 } 3616 SDNodeFlags Flags; 3617 Flags.setExact(exact); 3618 Flags.setNoSignedWrap(nsw); 3619 Flags.setNoUnsignedWrap(nuw); 3620 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 3621 Flags); 3622 setValue(&I, Res); 3623 } 3624 3625 void SelectionDAGBuilder::visitSDiv(const User &I) { 3626 SDValue Op1 = getValue(I.getOperand(0)); 3627 SDValue Op2 = getValue(I.getOperand(1)); 3628 3629 SDNodeFlags Flags; 3630 Flags.setExact(isa<PossiblyExactOperator>(&I) && 3631 cast<PossiblyExactOperator>(&I)->isExact()); 3632 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 3633 Op2, Flags)); 3634 } 3635 3636 void SelectionDAGBuilder::visitICmp(const ICmpInst &I) { 3637 ICmpInst::Predicate predicate = I.getPredicate(); 3638 SDValue Op1 = getValue(I.getOperand(0)); 3639 SDValue Op2 = getValue(I.getOperand(1)); 3640 ISD::CondCode Opcode = getICmpCondCode(predicate); 3641 3642 auto &TLI = DAG.getTargetLoweringInfo(); 3643 EVT MemVT = 3644 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3645 3646 // If a pointer's DAG type is larger than its memory type then the DAG values 3647 // are zero-extended. This breaks signed comparisons so truncate back to the 3648 // underlying type before doing the compare. 3649 if (Op1.getValueType() != MemVT) { 3650 Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT); 3651 Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT); 3652 } 3653 3654 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3655 I.getType()); 3656 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 3657 } 3658 3659 void SelectionDAGBuilder::visitFCmp(const FCmpInst &I) { 3660 FCmpInst::Predicate predicate = I.getPredicate(); 3661 SDValue Op1 = getValue(I.getOperand(0)); 3662 SDValue Op2 = getValue(I.getOperand(1)); 3663 3664 ISD::CondCode Condition = getFCmpCondCode(predicate); 3665 auto *FPMO = cast<FPMathOperator>(&I); 3666 if (FPMO->hasNoNaNs() || TM.Options.NoNaNsFPMath) 3667 Condition = getFCmpCodeWithoutNaN(Condition); 3668 3669 SDNodeFlags Flags; 3670 Flags.copyFMF(*FPMO); 3671 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 3672 3673 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3674 I.getType()); 3675 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 3676 } 3677 3678 // Check if the condition of the select has one use or two users that are both 3679 // selects with the same condition. 3680 static bool hasOnlySelectUsers(const Value *Cond) { 3681 return llvm::all_of(Cond->users(), [](const Value *V) { 3682 return isa<SelectInst>(V); 3683 }); 3684 } 3685 3686 void SelectionDAGBuilder::visitSelect(const User &I) { 3687 SmallVector<EVT, 4> ValueVTs; 3688 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 3689 ValueVTs); 3690 unsigned NumValues = ValueVTs.size(); 3691 if (NumValues == 0) return; 3692 3693 SmallVector<SDValue, 4> Values(NumValues); 3694 SDValue Cond = getValue(I.getOperand(0)); 3695 SDValue LHSVal = getValue(I.getOperand(1)); 3696 SDValue RHSVal = getValue(I.getOperand(2)); 3697 SmallVector<SDValue, 1> BaseOps(1, Cond); 3698 ISD::NodeType OpCode = 3699 Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT; 3700 3701 bool IsUnaryAbs = false; 3702 bool Negate = false; 3703 3704 SDNodeFlags Flags; 3705 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3706 Flags.copyFMF(*FPOp); 3707 3708 Flags.setUnpredictable( 3709 cast<SelectInst>(I).getMetadata(LLVMContext::MD_unpredictable)); 3710 3711 // Min/max matching is only viable if all output VTs are the same. 3712 if (all_equal(ValueVTs)) { 3713 EVT VT = ValueVTs[0]; 3714 LLVMContext &Ctx = *DAG.getContext(); 3715 auto &TLI = DAG.getTargetLoweringInfo(); 3716 3717 // We care about the legality of the operation after it has been type 3718 // legalized. 3719 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal) 3720 VT = TLI.getTypeToTransformTo(Ctx, VT); 3721 3722 // If the vselect is legal, assume we want to leave this as a vector setcc + 3723 // vselect. Otherwise, if this is going to be scalarized, we want to see if 3724 // min/max is legal on the scalar type. 3725 bool UseScalarMinMax = VT.isVector() && 3726 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 3727 3728 // ValueTracking's select pattern matching does not account for -0.0, 3729 // so we can't lower to FMINIMUM/FMAXIMUM because those nodes specify that 3730 // -0.0 is less than +0.0. 3731 const Value *LHS, *RHS; 3732 auto SPR = matchSelectPattern(&I, LHS, RHS); 3733 ISD::NodeType Opc = ISD::DELETED_NODE; 3734 switch (SPR.Flavor) { 3735 case SPF_UMAX: Opc = ISD::UMAX; break; 3736 case SPF_UMIN: Opc = ISD::UMIN; break; 3737 case SPF_SMAX: Opc = ISD::SMAX; break; 3738 case SPF_SMIN: Opc = ISD::SMIN; break; 3739 case SPF_FMINNUM: 3740 switch (SPR.NaNBehavior) { 3741 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3742 case SPNB_RETURNS_NAN: break; 3743 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 3744 case SPNB_RETURNS_ANY: 3745 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) || 3746 (UseScalarMinMax && 3747 TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()))) 3748 Opc = ISD::FMINNUM; 3749 break; 3750 } 3751 break; 3752 case SPF_FMAXNUM: 3753 switch (SPR.NaNBehavior) { 3754 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3755 case SPNB_RETURNS_NAN: break; 3756 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 3757 case SPNB_RETURNS_ANY: 3758 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) || 3759 (UseScalarMinMax && 3760 TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()))) 3761 Opc = ISD::FMAXNUM; 3762 break; 3763 } 3764 break; 3765 case SPF_NABS: 3766 Negate = true; 3767 [[fallthrough]]; 3768 case SPF_ABS: 3769 IsUnaryAbs = true; 3770 Opc = ISD::ABS; 3771 break; 3772 default: break; 3773 } 3774 3775 if (!IsUnaryAbs && Opc != ISD::DELETED_NODE && 3776 (TLI.isOperationLegalOrCustomOrPromote(Opc, VT) || 3777 (UseScalarMinMax && 3778 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 3779 // If the underlying comparison instruction is used by any other 3780 // instruction, the consumed instructions won't be destroyed, so it is 3781 // not profitable to convert to a min/max. 3782 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 3783 OpCode = Opc; 3784 LHSVal = getValue(LHS); 3785 RHSVal = getValue(RHS); 3786 BaseOps.clear(); 3787 } 3788 3789 if (IsUnaryAbs) { 3790 OpCode = Opc; 3791 LHSVal = getValue(LHS); 3792 BaseOps.clear(); 3793 } 3794 } 3795 3796 if (IsUnaryAbs) { 3797 for (unsigned i = 0; i != NumValues; ++i) { 3798 SDLoc dl = getCurSDLoc(); 3799 EVT VT = LHSVal.getNode()->getValueType(LHSVal.getResNo() + i); 3800 Values[i] = 3801 DAG.getNode(OpCode, dl, VT, LHSVal.getValue(LHSVal.getResNo() + i)); 3802 if (Negate) 3803 Values[i] = DAG.getNegative(Values[i], dl, VT); 3804 } 3805 } else { 3806 for (unsigned i = 0; i != NumValues; ++i) { 3807 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 3808 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3809 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 3810 Values[i] = DAG.getNode( 3811 OpCode, getCurSDLoc(), 3812 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops, Flags); 3813 } 3814 } 3815 3816 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3817 DAG.getVTList(ValueVTs), Values)); 3818 } 3819 3820 void SelectionDAGBuilder::visitTrunc(const User &I) { 3821 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 3822 SDValue N = getValue(I.getOperand(0)); 3823 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3824 I.getType()); 3825 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 3826 } 3827 3828 void SelectionDAGBuilder::visitZExt(const User &I) { 3829 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3830 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 3831 SDValue N = getValue(I.getOperand(0)); 3832 auto &TLI = DAG.getTargetLoweringInfo(); 3833 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3834 3835 SDNodeFlags Flags; 3836 if (auto *PNI = dyn_cast<PossiblyNonNegInst>(&I)) 3837 Flags.setNonNeg(PNI->hasNonNeg()); 3838 3839 // Eagerly use nonneg information to canonicalize towards sign_extend if 3840 // that is the target's preference. 3841 // TODO: Let the target do this later. 3842 if (Flags.hasNonNeg() && 3843 TLI.isSExtCheaperThanZExt(N.getValueType(), DestVT)) { 3844 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3845 return; 3846 } 3847 3848 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N, Flags)); 3849 } 3850 3851 void SelectionDAGBuilder::visitSExt(const User &I) { 3852 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3853 // SExt also can't be a cast to bool for same reason. So, nothing much to do 3854 SDValue N = getValue(I.getOperand(0)); 3855 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3856 I.getType()); 3857 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3858 } 3859 3860 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 3861 // FPTrunc is never a no-op cast, no need to check 3862 SDValue N = getValue(I.getOperand(0)); 3863 SDLoc dl = getCurSDLoc(); 3864 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3865 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3866 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 3867 DAG.getTargetConstant( 3868 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 3869 } 3870 3871 void SelectionDAGBuilder::visitFPExt(const User &I) { 3872 // FPExt is never a no-op cast, no need to check 3873 SDValue N = getValue(I.getOperand(0)); 3874 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3875 I.getType()); 3876 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 3877 } 3878 3879 void SelectionDAGBuilder::visitFPToUI(const User &I) { 3880 // FPToUI is never a no-op cast, no need to check 3881 SDValue N = getValue(I.getOperand(0)); 3882 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3883 I.getType()); 3884 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 3885 } 3886 3887 void SelectionDAGBuilder::visitFPToSI(const User &I) { 3888 // FPToSI is never a no-op cast, no need to check 3889 SDValue N = getValue(I.getOperand(0)); 3890 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3891 I.getType()); 3892 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 3893 } 3894 3895 void SelectionDAGBuilder::visitUIToFP(const User &I) { 3896 // UIToFP is never a no-op cast, no need to check 3897 SDValue N = getValue(I.getOperand(0)); 3898 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3899 I.getType()); 3900 SDNodeFlags Flags; 3901 if (auto *PNI = dyn_cast<PossiblyNonNegInst>(&I)) 3902 Flags.setNonNeg(PNI->hasNonNeg()); 3903 3904 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N, Flags)); 3905 } 3906 3907 void SelectionDAGBuilder::visitSIToFP(const User &I) { 3908 // SIToFP is never a no-op cast, no need to check 3909 SDValue N = getValue(I.getOperand(0)); 3910 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3911 I.getType()); 3912 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3913 } 3914 3915 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3916 // What to do depends on the size of the integer and the size of the pointer. 3917 // We can either truncate, zero extend, or no-op, accordingly. 3918 SDValue N = getValue(I.getOperand(0)); 3919 auto &TLI = DAG.getTargetLoweringInfo(); 3920 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3921 I.getType()); 3922 EVT PtrMemVT = 3923 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3924 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3925 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT); 3926 setValue(&I, N); 3927 } 3928 3929 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3930 // What to do depends on the size of the integer and the size of the pointer. 3931 // We can either truncate, zero extend, or no-op, accordingly. 3932 SDValue N = getValue(I.getOperand(0)); 3933 auto &TLI = DAG.getTargetLoweringInfo(); 3934 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3935 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 3936 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3937 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT); 3938 setValue(&I, N); 3939 } 3940 3941 void SelectionDAGBuilder::visitBitCast(const User &I) { 3942 SDValue N = getValue(I.getOperand(0)); 3943 SDLoc dl = getCurSDLoc(); 3944 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3945 I.getType()); 3946 3947 // BitCast assures us that source and destination are the same size so this is 3948 // either a BITCAST or a no-op. 3949 if (DestVT != N.getValueType()) 3950 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 3951 DestVT, N)); // convert types. 3952 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3953 // might fold any kind of constant expression to an integer constant and that 3954 // is not what we are looking for. Only recognize a bitcast of a genuine 3955 // constant integer as an opaque constant. 3956 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3957 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 3958 /*isOpaque*/true)); 3959 else 3960 setValue(&I, N); // noop cast. 3961 } 3962 3963 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3964 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3965 const Value *SV = I.getOperand(0); 3966 SDValue N = getValue(SV); 3967 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3968 3969 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3970 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3971 3972 if (!TM.isNoopAddrSpaceCast(SrcAS, DestAS)) 3973 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3974 3975 setValue(&I, N); 3976 } 3977 3978 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3979 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3980 SDValue InVec = getValue(I.getOperand(0)); 3981 SDValue InVal = getValue(I.getOperand(1)); 3982 SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 3983 TLI.getVectorIdxTy(DAG.getDataLayout())); 3984 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3985 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3986 InVec, InVal, InIdx)); 3987 } 3988 3989 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3990 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3991 SDValue InVec = getValue(I.getOperand(0)); 3992 SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 3993 TLI.getVectorIdxTy(DAG.getDataLayout())); 3994 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3995 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3996 InVec, InIdx)); 3997 } 3998 3999 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 4000 SDValue Src1 = getValue(I.getOperand(0)); 4001 SDValue Src2 = getValue(I.getOperand(1)); 4002 ArrayRef<int> Mask; 4003 if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I)) 4004 Mask = SVI->getShuffleMask(); 4005 else 4006 Mask = cast<ConstantExpr>(I).getShuffleMask(); 4007 SDLoc DL = getCurSDLoc(); 4008 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4009 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4010 EVT SrcVT = Src1.getValueType(); 4011 4012 if (all_of(Mask, [](int Elem) { return Elem == 0; }) && 4013 VT.isScalableVector()) { 4014 // Canonical splat form of first element of first input vector. 4015 SDValue FirstElt = 4016 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1, 4017 DAG.getVectorIdxConstant(0, DL)); 4018 setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt)); 4019 return; 4020 } 4021 4022 // For now, we only handle splats for scalable vectors. 4023 // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation 4024 // for targets that support a SPLAT_VECTOR for non-scalable vector types. 4025 assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle"); 4026 4027 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 4028 unsigned MaskNumElts = Mask.size(); 4029 4030 if (SrcNumElts == MaskNumElts) { 4031 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 4032 return; 4033 } 4034 4035 // Normalize the shuffle vector since mask and vector length don't match. 4036 if (SrcNumElts < MaskNumElts) { 4037 // Mask is longer than the source vectors. We can use concatenate vector to 4038 // make the mask and vectors lengths match. 4039 4040 if (MaskNumElts % SrcNumElts == 0) { 4041 // Mask length is a multiple of the source vector length. 4042 // Check if the shuffle is some kind of concatenation of the input 4043 // vectors. 4044 unsigned NumConcat = MaskNumElts / SrcNumElts; 4045 bool IsConcat = true; 4046 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 4047 for (unsigned i = 0; i != MaskNumElts; ++i) { 4048 int Idx = Mask[i]; 4049 if (Idx < 0) 4050 continue; 4051 // Ensure the indices in each SrcVT sized piece are sequential and that 4052 // the same source is used for the whole piece. 4053 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 4054 (ConcatSrcs[i / SrcNumElts] >= 0 && 4055 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 4056 IsConcat = false; 4057 break; 4058 } 4059 // Remember which source this index came from. 4060 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 4061 } 4062 4063 // The shuffle is concatenating multiple vectors together. Just emit 4064 // a CONCAT_VECTORS operation. 4065 if (IsConcat) { 4066 SmallVector<SDValue, 8> ConcatOps; 4067 for (auto Src : ConcatSrcs) { 4068 if (Src < 0) 4069 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 4070 else if (Src == 0) 4071 ConcatOps.push_back(Src1); 4072 else 4073 ConcatOps.push_back(Src2); 4074 } 4075 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 4076 return; 4077 } 4078 } 4079 4080 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 4081 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 4082 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 4083 PaddedMaskNumElts); 4084 4085 // Pad both vectors with undefs to make them the same length as the mask. 4086 SDValue UndefVal = DAG.getUNDEF(SrcVT); 4087 4088 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 4089 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 4090 MOps1[0] = Src1; 4091 MOps2[0] = Src2; 4092 4093 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 4094 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 4095 4096 // Readjust mask for new input vector length. 4097 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 4098 for (unsigned i = 0; i != MaskNumElts; ++i) { 4099 int Idx = Mask[i]; 4100 if (Idx >= (int)SrcNumElts) 4101 Idx -= SrcNumElts - PaddedMaskNumElts; 4102 MappedOps[i] = Idx; 4103 } 4104 4105 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 4106 4107 // If the concatenated vector was padded, extract a subvector with the 4108 // correct number of elements. 4109 if (MaskNumElts != PaddedMaskNumElts) 4110 Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 4111 DAG.getVectorIdxConstant(0, DL)); 4112 4113 setValue(&I, Result); 4114 return; 4115 } 4116 4117 if (SrcNumElts > MaskNumElts) { 4118 // Analyze the access pattern of the vector to see if we can extract 4119 // two subvectors and do the shuffle. 4120 int StartIdx[2] = { -1, -1 }; // StartIdx to extract from 4121 bool CanExtract = true; 4122 for (int Idx : Mask) { 4123 unsigned Input = 0; 4124 if (Idx < 0) 4125 continue; 4126 4127 if (Idx >= (int)SrcNumElts) { 4128 Input = 1; 4129 Idx -= SrcNumElts; 4130 } 4131 4132 // If all the indices come from the same MaskNumElts sized portion of 4133 // the sources we can use extract. Also make sure the extract wouldn't 4134 // extract past the end of the source. 4135 int NewStartIdx = alignDown(Idx, MaskNumElts); 4136 if (NewStartIdx + MaskNumElts > SrcNumElts || 4137 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx)) 4138 CanExtract = false; 4139 // Make sure we always update StartIdx as we use it to track if all 4140 // elements are undef. 4141 StartIdx[Input] = NewStartIdx; 4142 } 4143 4144 if (StartIdx[0] < 0 && StartIdx[1] < 0) { 4145 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 4146 return; 4147 } 4148 if (CanExtract) { 4149 // Extract appropriate subvector and generate a vector shuffle 4150 for (unsigned Input = 0; Input < 2; ++Input) { 4151 SDValue &Src = Input == 0 ? Src1 : Src2; 4152 if (StartIdx[Input] < 0) 4153 Src = DAG.getUNDEF(VT); 4154 else { 4155 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 4156 DAG.getVectorIdxConstant(StartIdx[Input], DL)); 4157 } 4158 } 4159 4160 // Calculate new mask. 4161 SmallVector<int, 8> MappedOps(Mask); 4162 for (int &Idx : MappedOps) { 4163 if (Idx >= (int)SrcNumElts) 4164 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 4165 else if (Idx >= 0) 4166 Idx -= StartIdx[0]; 4167 } 4168 4169 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 4170 return; 4171 } 4172 } 4173 4174 // We can't use either concat vectors or extract subvectors so fall back to 4175 // replacing the shuffle with extract and build vector. 4176 // to insert and build vector. 4177 EVT EltVT = VT.getVectorElementType(); 4178 SmallVector<SDValue,8> Ops; 4179 for (int Idx : Mask) { 4180 SDValue Res; 4181 4182 if (Idx < 0) { 4183 Res = DAG.getUNDEF(EltVT); 4184 } else { 4185 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 4186 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 4187 4188 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src, 4189 DAG.getVectorIdxConstant(Idx, DL)); 4190 } 4191 4192 Ops.push_back(Res); 4193 } 4194 4195 setValue(&I, DAG.getBuildVector(VT, DL, Ops)); 4196 } 4197 4198 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 4199 ArrayRef<unsigned> Indices = I.getIndices(); 4200 const Value *Op0 = I.getOperand(0); 4201 const Value *Op1 = I.getOperand(1); 4202 Type *AggTy = I.getType(); 4203 Type *ValTy = Op1->getType(); 4204 bool IntoUndef = isa<UndefValue>(Op0); 4205 bool FromUndef = isa<UndefValue>(Op1); 4206 4207 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 4208 4209 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4210 SmallVector<EVT, 4> AggValueVTs; 4211 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 4212 SmallVector<EVT, 4> ValValueVTs; 4213 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 4214 4215 unsigned NumAggValues = AggValueVTs.size(); 4216 unsigned NumValValues = ValValueVTs.size(); 4217 SmallVector<SDValue, 4> Values(NumAggValues); 4218 4219 // Ignore an insertvalue that produces an empty object 4220 if (!NumAggValues) { 4221 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 4222 return; 4223 } 4224 4225 SDValue Agg = getValue(Op0); 4226 unsigned i = 0; 4227 // Copy the beginning value(s) from the original aggregate. 4228 for (; i != LinearIndex; ++i) 4229 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 4230 SDValue(Agg.getNode(), Agg.getResNo() + i); 4231 // Copy values from the inserted value(s). 4232 if (NumValValues) { 4233 SDValue Val = getValue(Op1); 4234 for (; i != LinearIndex + NumValValues; ++i) 4235 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 4236 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 4237 } 4238 // Copy remaining value(s) from the original aggregate. 4239 for (; i != NumAggValues; ++i) 4240 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 4241 SDValue(Agg.getNode(), Agg.getResNo() + i); 4242 4243 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 4244 DAG.getVTList(AggValueVTs), Values)); 4245 } 4246 4247 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 4248 ArrayRef<unsigned> Indices = I.getIndices(); 4249 const Value *Op0 = I.getOperand(0); 4250 Type *AggTy = Op0->getType(); 4251 Type *ValTy = I.getType(); 4252 bool OutOfUndef = isa<UndefValue>(Op0); 4253 4254 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 4255 4256 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4257 SmallVector<EVT, 4> ValValueVTs; 4258 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 4259 4260 unsigned NumValValues = ValValueVTs.size(); 4261 4262 // Ignore a extractvalue that produces an empty object 4263 if (!NumValValues) { 4264 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 4265 return; 4266 } 4267 4268 SmallVector<SDValue, 4> Values(NumValValues); 4269 4270 SDValue Agg = getValue(Op0); 4271 // Copy out the selected value(s). 4272 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 4273 Values[i - LinearIndex] = 4274 OutOfUndef ? 4275 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 4276 SDValue(Agg.getNode(), Agg.getResNo() + i); 4277 4278 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 4279 DAG.getVTList(ValValueVTs), Values)); 4280 } 4281 4282 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 4283 Value *Op0 = I.getOperand(0); 4284 // Note that the pointer operand may be a vector of pointers. Take the scalar 4285 // element which holds a pointer. 4286 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 4287 SDValue N = getValue(Op0); 4288 SDLoc dl = getCurSDLoc(); 4289 auto &TLI = DAG.getTargetLoweringInfo(); 4290 GEPNoWrapFlags NW = cast<GEPOperator>(I).getNoWrapFlags(); 4291 4292 // Normalize Vector GEP - all scalar operands should be converted to the 4293 // splat vector. 4294 bool IsVectorGEP = I.getType()->isVectorTy(); 4295 ElementCount VectorElementCount = 4296 IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount() 4297 : ElementCount::getFixed(0); 4298 4299 if (IsVectorGEP && !N.getValueType().isVector()) { 4300 LLVMContext &Context = *DAG.getContext(); 4301 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount); 4302 N = DAG.getSplat(VT, dl, N); 4303 } 4304 4305 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 4306 GTI != E; ++GTI) { 4307 const Value *Idx = GTI.getOperand(); 4308 if (StructType *StTy = GTI.getStructTypeOrNull()) { 4309 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 4310 if (Field) { 4311 // N = N + Offset 4312 uint64_t Offset = 4313 DAG.getDataLayout().getStructLayout(StTy)->getElementOffset(Field); 4314 4315 // In an inbounds GEP with an offset that is nonnegative even when 4316 // interpreted as signed, assume there is no unsigned overflow. 4317 SDNodeFlags Flags; 4318 if (NW.hasNoUnsignedWrap() || 4319 (int64_t(Offset) >= 0 && NW.hasNoUnsignedSignedWrap())) 4320 Flags.setNoUnsignedWrap(true); 4321 4322 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 4323 DAG.getConstant(Offset, dl, N.getValueType()), Flags); 4324 } 4325 } else { 4326 // IdxSize is the width of the arithmetic according to IR semantics. 4327 // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth 4328 // (and fix up the result later). 4329 unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS); 4330 MVT IdxTy = MVT::getIntegerVT(IdxSize); 4331 TypeSize ElementSize = 4332 GTI.getSequentialElementStride(DAG.getDataLayout()); 4333 // We intentionally mask away the high bits here; ElementSize may not 4334 // fit in IdxTy. 4335 APInt ElementMul(IdxSize, ElementSize.getKnownMinValue()); 4336 bool ElementScalable = ElementSize.isScalable(); 4337 4338 // If this is a scalar constant or a splat vector of constants, 4339 // handle it quickly. 4340 const auto *C = dyn_cast<Constant>(Idx); 4341 if (C && isa<VectorType>(C->getType())) 4342 C = C->getSplatValue(); 4343 4344 const auto *CI = dyn_cast_or_null<ConstantInt>(C); 4345 if (CI && CI->isZero()) 4346 continue; 4347 if (CI && !ElementScalable) { 4348 APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize); 4349 LLVMContext &Context = *DAG.getContext(); 4350 SDValue OffsVal; 4351 if (IsVectorGEP) 4352 OffsVal = DAG.getConstant( 4353 Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount)); 4354 else 4355 OffsVal = DAG.getConstant(Offs, dl, IdxTy); 4356 4357 // In an inbounds GEP with an offset that is nonnegative even when 4358 // interpreted as signed, assume there is no unsigned overflow. 4359 SDNodeFlags Flags; 4360 if (NW.hasNoUnsignedWrap() || 4361 (Offs.isNonNegative() && NW.hasNoUnsignedSignedWrap())) 4362 Flags.setNoUnsignedWrap(true); 4363 4364 OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType()); 4365 4366 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags); 4367 continue; 4368 } 4369 4370 // N = N + Idx * ElementMul; 4371 SDValue IdxN = getValue(Idx); 4372 4373 if (!IdxN.getValueType().isVector() && IsVectorGEP) { 4374 EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), 4375 VectorElementCount); 4376 IdxN = DAG.getSplat(VT, dl, IdxN); 4377 } 4378 4379 // If the index is smaller or larger than intptr_t, truncate or extend 4380 // it. 4381 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 4382 4383 if (ElementScalable) { 4384 EVT VScaleTy = N.getValueType().getScalarType(); 4385 SDValue VScale = DAG.getNode( 4386 ISD::VSCALE, dl, VScaleTy, 4387 DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy)); 4388 if (IsVectorGEP) 4389 VScale = DAG.getSplatVector(N.getValueType(), dl, VScale); 4390 IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale); 4391 } else { 4392 // If this is a multiply by a power of two, turn it into a shl 4393 // immediately. This is a very common case. 4394 if (ElementMul != 1) { 4395 if (ElementMul.isPowerOf2()) { 4396 unsigned Amt = ElementMul.logBase2(); 4397 IdxN = DAG.getNode(ISD::SHL, dl, 4398 N.getValueType(), IdxN, 4399 DAG.getConstant(Amt, dl, IdxN.getValueType())); 4400 } else { 4401 SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl, 4402 IdxN.getValueType()); 4403 IdxN = DAG.getNode(ISD::MUL, dl, 4404 N.getValueType(), IdxN, Scale); 4405 } 4406 } 4407 } 4408 4409 N = DAG.getNode(ISD::ADD, dl, 4410 N.getValueType(), N, IdxN); 4411 } 4412 } 4413 4414 MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS); 4415 MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS); 4416 if (IsVectorGEP) { 4417 PtrTy = MVT::getVectorVT(PtrTy, VectorElementCount); 4418 PtrMemTy = MVT::getVectorVT(PtrMemTy, VectorElementCount); 4419 } 4420 4421 if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds()) 4422 N = DAG.getPtrExtendInReg(N, dl, PtrMemTy); 4423 4424 setValue(&I, N); 4425 } 4426 4427 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 4428 // If this is a fixed sized alloca in the entry block of the function, 4429 // allocate it statically on the stack. 4430 if (FuncInfo.StaticAllocaMap.count(&I)) 4431 return; // getValue will auto-populate this. 4432 4433 SDLoc dl = getCurSDLoc(); 4434 Type *Ty = I.getAllocatedType(); 4435 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4436 auto &DL = DAG.getDataLayout(); 4437 TypeSize TySize = DL.getTypeAllocSize(Ty); 4438 MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign()); 4439 4440 SDValue AllocSize = getValue(I.getArraySize()); 4441 4442 EVT IntPtr = TLI.getPointerTy(DL, I.getAddressSpace()); 4443 if (AllocSize.getValueType() != IntPtr) 4444 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 4445 4446 if (TySize.isScalable()) 4447 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize, 4448 DAG.getVScale(dl, IntPtr, 4449 APInt(IntPtr.getScalarSizeInBits(), 4450 TySize.getKnownMinValue()))); 4451 else { 4452 SDValue TySizeValue = 4453 DAG.getConstant(TySize.getFixedValue(), dl, MVT::getIntegerVT(64)); 4454 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize, 4455 DAG.getZExtOrTrunc(TySizeValue, dl, IntPtr)); 4456 } 4457 4458 // Handle alignment. If the requested alignment is less than or equal to 4459 // the stack alignment, ignore it. If the size is greater than or equal to 4460 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 4461 Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign(); 4462 if (*Alignment <= StackAlign) 4463 Alignment = std::nullopt; 4464 4465 const uint64_t StackAlignMask = StackAlign.value() - 1U; 4466 // Round the size of the allocation up to the stack alignment size 4467 // by add SA-1 to the size. This doesn't overflow because we're computing 4468 // an address inside an alloca. 4469 SDNodeFlags Flags; 4470 Flags.setNoUnsignedWrap(true); 4471 AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize, 4472 DAG.getConstant(StackAlignMask, dl, IntPtr), Flags); 4473 4474 // Mask out the low bits for alignment purposes. 4475 AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize, 4476 DAG.getConstant(~StackAlignMask, dl, IntPtr)); 4477 4478 SDValue Ops[] = { 4479 getRoot(), AllocSize, 4480 DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)}; 4481 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 4482 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 4483 setValue(&I, DSA); 4484 DAG.setRoot(DSA.getValue(1)); 4485 4486 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 4487 } 4488 4489 static const MDNode *getRangeMetadata(const Instruction &I) { 4490 // If !noundef is not present, then !range violation results in a poison 4491 // value rather than immediate undefined behavior. In theory, transferring 4492 // these annotations to SDAG is fine, but in practice there are key SDAG 4493 // transforms that are known not to be poison-safe, such as folding logical 4494 // and/or to bitwise and/or. For now, only transfer !range if !noundef is 4495 // also present. 4496 if (!I.hasMetadata(LLVMContext::MD_noundef)) 4497 return nullptr; 4498 return I.getMetadata(LLVMContext::MD_range); 4499 } 4500 4501 static std::optional<ConstantRange> getRange(const Instruction &I) { 4502 if (const auto *CB = dyn_cast<CallBase>(&I)) { 4503 // see comment in getRangeMetadata about this check 4504 if (CB->hasRetAttr(Attribute::NoUndef)) 4505 return CB->getRange(); 4506 } 4507 if (const MDNode *Range = getRangeMetadata(I)) 4508 return getConstantRangeFromMetadata(*Range); 4509 return std::nullopt; 4510 } 4511 4512 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 4513 if (I.isAtomic()) 4514 return visitAtomicLoad(I); 4515 4516 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4517 const Value *SV = I.getOperand(0); 4518 if (TLI.supportSwiftError()) { 4519 // Swifterror values can come from either a function parameter with 4520 // swifterror attribute or an alloca with swifterror attribute. 4521 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 4522 if (Arg->hasSwiftErrorAttr()) 4523 return visitLoadFromSwiftError(I); 4524 } 4525 4526 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 4527 if (Alloca->isSwiftError()) 4528 return visitLoadFromSwiftError(I); 4529 } 4530 } 4531 4532 SDValue Ptr = getValue(SV); 4533 4534 Type *Ty = I.getType(); 4535 SmallVector<EVT, 4> ValueVTs, MemVTs; 4536 SmallVector<TypeSize, 4> Offsets; 4537 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets); 4538 unsigned NumValues = ValueVTs.size(); 4539 if (NumValues == 0) 4540 return; 4541 4542 Align Alignment = I.getAlign(); 4543 AAMDNodes AAInfo = I.getAAMetadata(); 4544 const MDNode *Ranges = getRangeMetadata(I); 4545 bool isVolatile = I.isVolatile(); 4546 MachineMemOperand::Flags MMOFlags = 4547 TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo); 4548 4549 SDValue Root; 4550 bool ConstantMemory = false; 4551 if (isVolatile) 4552 // Serialize volatile loads with other side effects. 4553 Root = getRoot(); 4554 else if (NumValues > MaxParallelChains) 4555 Root = getMemoryRoot(); 4556 else if (AA && 4557 AA->pointsToConstantMemory(MemoryLocation( 4558 SV, 4559 LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4560 AAInfo))) { 4561 // Do not serialize (non-volatile) loads of constant memory with anything. 4562 Root = DAG.getEntryNode(); 4563 ConstantMemory = true; 4564 MMOFlags |= MachineMemOperand::MOInvariant; 4565 } else { 4566 // Do not serialize non-volatile loads against each other. 4567 Root = DAG.getRoot(); 4568 } 4569 4570 SDLoc dl = getCurSDLoc(); 4571 4572 if (isVolatile) 4573 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 4574 4575 SmallVector<SDValue, 4> Values(NumValues); 4576 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4577 4578 unsigned ChainI = 0; 4579 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4580 // Serializing loads here may result in excessive register pressure, and 4581 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 4582 // could recover a bit by hoisting nodes upward in the chain by recognizing 4583 // they are side-effect free or do not alias. The optimizer should really 4584 // avoid this case by converting large object/array copies to llvm.memcpy 4585 // (MaxParallelChains should always remain as failsafe). 4586 if (ChainI == MaxParallelChains) { 4587 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 4588 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4589 ArrayRef(Chains.data(), ChainI)); 4590 Root = Chain; 4591 ChainI = 0; 4592 } 4593 4594 // TODO: MachinePointerInfo only supports a fixed length offset. 4595 MachinePointerInfo PtrInfo = 4596 !Offsets[i].isScalable() || Offsets[i].isZero() 4597 ? MachinePointerInfo(SV, Offsets[i].getKnownMinValue()) 4598 : MachinePointerInfo(); 4599 4600 SDValue A = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]); 4601 SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, PtrInfo, Alignment, 4602 MMOFlags, AAInfo, Ranges); 4603 Chains[ChainI] = L.getValue(1); 4604 4605 if (MemVTs[i] != ValueVTs[i]) 4606 L = DAG.getPtrExtOrTrunc(L, dl, ValueVTs[i]); 4607 4608 Values[i] = L; 4609 } 4610 4611 if (!ConstantMemory) { 4612 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4613 ArrayRef(Chains.data(), ChainI)); 4614 if (isVolatile) 4615 DAG.setRoot(Chain); 4616 else 4617 PendingLoads.push_back(Chain); 4618 } 4619 4620 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 4621 DAG.getVTList(ValueVTs), Values)); 4622 } 4623 4624 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 4625 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4626 "call visitStoreToSwiftError when backend supports swifterror"); 4627 4628 SmallVector<EVT, 4> ValueVTs; 4629 SmallVector<uint64_t, 4> Offsets; 4630 const Value *SrcV = I.getOperand(0); 4631 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4632 SrcV->getType(), ValueVTs, &Offsets, 0); 4633 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4634 "expect a single EVT for swifterror"); 4635 4636 SDValue Src = getValue(SrcV); 4637 // Create a virtual register, then update the virtual register. 4638 Register VReg = 4639 SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand()); 4640 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 4641 // Chain can be getRoot or getControlRoot. 4642 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 4643 SDValue(Src.getNode(), Src.getResNo())); 4644 DAG.setRoot(CopyNode); 4645 } 4646 4647 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 4648 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4649 "call visitLoadFromSwiftError when backend supports swifterror"); 4650 4651 assert(!I.isVolatile() && 4652 !I.hasMetadata(LLVMContext::MD_nontemporal) && 4653 !I.hasMetadata(LLVMContext::MD_invariant_load) && 4654 "Support volatile, non temporal, invariant for load_from_swift_error"); 4655 4656 const Value *SV = I.getOperand(0); 4657 Type *Ty = I.getType(); 4658 assert( 4659 (!AA || 4660 !AA->pointsToConstantMemory(MemoryLocation( 4661 SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4662 I.getAAMetadata()))) && 4663 "load_from_swift_error should not be constant memory"); 4664 4665 SmallVector<EVT, 4> ValueVTs; 4666 SmallVector<uint64_t, 4> Offsets; 4667 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 4668 ValueVTs, &Offsets, 0); 4669 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4670 "expect a single EVT for swifterror"); 4671 4672 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 4673 SDValue L = DAG.getCopyFromReg( 4674 getRoot(), getCurSDLoc(), 4675 SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]); 4676 4677 setValue(&I, L); 4678 } 4679 4680 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 4681 if (I.isAtomic()) 4682 return visitAtomicStore(I); 4683 4684 const Value *SrcV = I.getOperand(0); 4685 const Value *PtrV = I.getOperand(1); 4686 4687 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4688 if (TLI.supportSwiftError()) { 4689 // Swifterror values can come from either a function parameter with 4690 // swifterror attribute or an alloca with swifterror attribute. 4691 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 4692 if (Arg->hasSwiftErrorAttr()) 4693 return visitStoreToSwiftError(I); 4694 } 4695 4696 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 4697 if (Alloca->isSwiftError()) 4698 return visitStoreToSwiftError(I); 4699 } 4700 } 4701 4702 SmallVector<EVT, 4> ValueVTs, MemVTs; 4703 SmallVector<TypeSize, 4> Offsets; 4704 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4705 SrcV->getType(), ValueVTs, &MemVTs, &Offsets); 4706 unsigned NumValues = ValueVTs.size(); 4707 if (NumValues == 0) 4708 return; 4709 4710 // Get the lowered operands. Note that we do this after 4711 // checking if NumResults is zero, because with zero results 4712 // the operands won't have values in the map. 4713 SDValue Src = getValue(SrcV); 4714 SDValue Ptr = getValue(PtrV); 4715 4716 SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot(); 4717 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4718 SDLoc dl = getCurSDLoc(); 4719 Align Alignment = I.getAlign(); 4720 AAMDNodes AAInfo = I.getAAMetadata(); 4721 4722 auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4723 4724 unsigned ChainI = 0; 4725 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4726 // See visitLoad comments. 4727 if (ChainI == MaxParallelChains) { 4728 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4729 ArrayRef(Chains.data(), ChainI)); 4730 Root = Chain; 4731 ChainI = 0; 4732 } 4733 4734 // TODO: MachinePointerInfo only supports a fixed length offset. 4735 MachinePointerInfo PtrInfo = 4736 !Offsets[i].isScalable() || Offsets[i].isZero() 4737 ? MachinePointerInfo(PtrV, Offsets[i].getKnownMinValue()) 4738 : MachinePointerInfo(); 4739 4740 SDValue Add = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]); 4741 SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i); 4742 if (MemVTs[i] != ValueVTs[i]) 4743 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]); 4744 SDValue St = 4745 DAG.getStore(Root, dl, Val, Add, PtrInfo, Alignment, MMOFlags, AAInfo); 4746 Chains[ChainI] = St; 4747 } 4748 4749 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4750 ArrayRef(Chains.data(), ChainI)); 4751 setValue(&I, StoreNode); 4752 DAG.setRoot(StoreNode); 4753 } 4754 4755 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 4756 bool IsCompressing) { 4757 SDLoc sdl = getCurSDLoc(); 4758 4759 auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4760 Align &Alignment) { 4761 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 4762 Src0 = I.getArgOperand(0); 4763 Ptr = I.getArgOperand(1); 4764 Alignment = cast<ConstantInt>(I.getArgOperand(2))->getAlignValue(); 4765 Mask = I.getArgOperand(3); 4766 }; 4767 auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4768 Align &Alignment) { 4769 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 4770 Src0 = I.getArgOperand(0); 4771 Ptr = I.getArgOperand(1); 4772 Mask = I.getArgOperand(2); 4773 Alignment = I.getParamAlign(1).valueOrOne(); 4774 }; 4775 4776 Value *PtrOperand, *MaskOperand, *Src0Operand; 4777 Align Alignment; 4778 if (IsCompressing) 4779 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4780 else 4781 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4782 4783 SDValue Ptr = getValue(PtrOperand); 4784 SDValue Src0 = getValue(Src0Operand); 4785 SDValue Mask = getValue(MaskOperand); 4786 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4787 4788 EVT VT = Src0.getValueType(); 4789 4790 auto MMOFlags = MachineMemOperand::MOStore; 4791 if (I.hasMetadata(LLVMContext::MD_nontemporal)) 4792 MMOFlags |= MachineMemOperand::MONonTemporal; 4793 4794 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4795 MachinePointerInfo(PtrOperand), MMOFlags, 4796 LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata()); 4797 4798 const auto &TLI = DAG.getTargetLoweringInfo(); 4799 const auto &TTI = 4800 TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction()); 4801 SDValue StoreNode = 4802 !IsCompressing && 4803 TTI.hasConditionalLoadStoreForType(I.getArgOperand(0)->getType()) 4804 ? TLI.visitMaskedStore(DAG, sdl, getMemoryRoot(), MMO, Ptr, Src0, 4805 Mask) 4806 : DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, 4807 VT, MMO, ISD::UNINDEXED, /*Truncating=*/false, 4808 IsCompressing); 4809 DAG.setRoot(StoreNode); 4810 setValue(&I, StoreNode); 4811 } 4812 4813 // Get a uniform base for the Gather/Scatter intrinsic. 4814 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 4815 // We try to represent it as a base pointer + vector of indices. 4816 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 4817 // The first operand of the GEP may be a single pointer or a vector of pointers 4818 // Example: 4819 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 4820 // or 4821 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 4822 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 4823 // 4824 // When the first GEP operand is a single pointer - it is the uniform base we 4825 // are looking for. If first operand of the GEP is a splat vector - we 4826 // extract the splat value and use it as a uniform base. 4827 // In all other cases the function returns 'false'. 4828 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index, 4829 ISD::MemIndexType &IndexType, SDValue &Scale, 4830 SelectionDAGBuilder *SDB, const BasicBlock *CurBB, 4831 uint64_t ElemSize) { 4832 SelectionDAG& DAG = SDB->DAG; 4833 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4834 const DataLayout &DL = DAG.getDataLayout(); 4835 4836 assert(Ptr->getType()->isVectorTy() && "Unexpected pointer type"); 4837 4838 // Handle splat constant pointer. 4839 if (auto *C = dyn_cast<Constant>(Ptr)) { 4840 C = C->getSplatValue(); 4841 if (!C) 4842 return false; 4843 4844 Base = SDB->getValue(C); 4845 4846 ElementCount NumElts = cast<VectorType>(Ptr->getType())->getElementCount(); 4847 EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts); 4848 Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT); 4849 IndexType = ISD::SIGNED_SCALED; 4850 Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4851 return true; 4852 } 4853 4854 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 4855 if (!GEP || GEP->getParent() != CurBB) 4856 return false; 4857 4858 if (GEP->getNumOperands() != 2) 4859 return false; 4860 4861 const Value *BasePtr = GEP->getPointerOperand(); 4862 const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1); 4863 4864 // Make sure the base is scalar and the index is a vector. 4865 if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy()) 4866 return false; 4867 4868 TypeSize ScaleVal = DL.getTypeAllocSize(GEP->getResultElementType()); 4869 if (ScaleVal.isScalable()) 4870 return false; 4871 4872 // Target may not support the required addressing mode. 4873 if (ScaleVal != 1 && 4874 !TLI.isLegalScaleForGatherScatter(ScaleVal.getFixedValue(), ElemSize)) 4875 return false; 4876 4877 Base = SDB->getValue(BasePtr); 4878 Index = SDB->getValue(IndexVal); 4879 IndexType = ISD::SIGNED_SCALED; 4880 4881 Scale = 4882 DAG.getTargetConstant(ScaleVal, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4883 return true; 4884 } 4885 4886 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 4887 SDLoc sdl = getCurSDLoc(); 4888 4889 // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask) 4890 const Value *Ptr = I.getArgOperand(1); 4891 SDValue Src0 = getValue(I.getArgOperand(0)); 4892 SDValue Mask = getValue(I.getArgOperand(3)); 4893 EVT VT = Src0.getValueType(); 4894 Align Alignment = cast<ConstantInt>(I.getArgOperand(2)) 4895 ->getMaybeAlignValue() 4896 .value_or(DAG.getEVTAlign(VT.getScalarType())); 4897 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4898 4899 SDValue Base; 4900 SDValue Index; 4901 ISD::MemIndexType IndexType; 4902 SDValue Scale; 4903 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 4904 I.getParent(), VT.getScalarStoreSize()); 4905 4906 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4907 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4908 MachinePointerInfo(AS), MachineMemOperand::MOStore, 4909 LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata()); 4910 if (!UniformBase) { 4911 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4912 Index = getValue(Ptr); 4913 IndexType = ISD::SIGNED_SCALED; 4914 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4915 } 4916 4917 EVT IdxVT = Index.getValueType(); 4918 EVT EltTy = IdxVT.getVectorElementType(); 4919 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 4920 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 4921 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 4922 } 4923 4924 SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale }; 4925 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 4926 Ops, MMO, IndexType, false); 4927 DAG.setRoot(Scatter); 4928 setValue(&I, Scatter); 4929 } 4930 4931 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 4932 SDLoc sdl = getCurSDLoc(); 4933 4934 auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4935 Align &Alignment) { 4936 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 4937 Ptr = I.getArgOperand(0); 4938 Alignment = cast<ConstantInt>(I.getArgOperand(1))->getAlignValue(); 4939 Mask = I.getArgOperand(2); 4940 Src0 = I.getArgOperand(3); 4941 }; 4942 auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4943 Align &Alignment) { 4944 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 4945 Ptr = I.getArgOperand(0); 4946 Alignment = I.getParamAlign(0).valueOrOne(); 4947 Mask = I.getArgOperand(1); 4948 Src0 = I.getArgOperand(2); 4949 }; 4950 4951 Value *PtrOperand, *MaskOperand, *Src0Operand; 4952 Align Alignment; 4953 if (IsExpanding) 4954 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4955 else 4956 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4957 4958 SDValue Ptr = getValue(PtrOperand); 4959 SDValue Src0 = getValue(Src0Operand); 4960 SDValue Mask = getValue(MaskOperand); 4961 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4962 4963 EVT VT = Src0.getValueType(); 4964 AAMDNodes AAInfo = I.getAAMetadata(); 4965 const MDNode *Ranges = getRangeMetadata(I); 4966 4967 // Do not serialize masked loads of constant memory with anything. 4968 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 4969 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 4970 4971 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 4972 4973 auto MMOFlags = MachineMemOperand::MOLoad; 4974 if (I.hasMetadata(LLVMContext::MD_nontemporal)) 4975 MMOFlags |= MachineMemOperand::MONonTemporal; 4976 4977 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4978 MachinePointerInfo(PtrOperand), MMOFlags, 4979 LocationSize::beforeOrAfterPointer(), Alignment, AAInfo, Ranges); 4980 4981 const auto &TLI = DAG.getTargetLoweringInfo(); 4982 const auto &TTI = 4983 TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction()); 4984 // The Load/Res may point to different values and both of them are output 4985 // variables. 4986 SDValue Load; 4987 SDValue Res; 4988 if (!IsExpanding && 4989 TTI.hasConditionalLoadStoreForType(Src0Operand->getType())) 4990 Res = TLI.visitMaskedLoad(DAG, sdl, InChain, MMO, Load, Ptr, Src0, Mask); 4991 else 4992 Res = Load = 4993 DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO, 4994 ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding); 4995 if (AddToChain) 4996 PendingLoads.push_back(Load.getValue(1)); 4997 setValue(&I, Res); 4998 } 4999 5000 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 5001 SDLoc sdl = getCurSDLoc(); 5002 5003 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 5004 const Value *Ptr = I.getArgOperand(0); 5005 SDValue Src0 = getValue(I.getArgOperand(3)); 5006 SDValue Mask = getValue(I.getArgOperand(2)); 5007 5008 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5009 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5010 Align Alignment = cast<ConstantInt>(I.getArgOperand(1)) 5011 ->getMaybeAlignValue() 5012 .value_or(DAG.getEVTAlign(VT.getScalarType())); 5013 5014 const MDNode *Ranges = getRangeMetadata(I); 5015 5016 SDValue Root = DAG.getRoot(); 5017 SDValue Base; 5018 SDValue Index; 5019 ISD::MemIndexType IndexType; 5020 SDValue Scale; 5021 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 5022 I.getParent(), VT.getScalarStoreSize()); 5023 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 5024 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 5025 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 5026 LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata(), 5027 Ranges); 5028 5029 if (!UniformBase) { 5030 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 5031 Index = getValue(Ptr); 5032 IndexType = ISD::SIGNED_SCALED; 5033 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 5034 } 5035 5036 EVT IdxVT = Index.getValueType(); 5037 EVT EltTy = IdxVT.getVectorElementType(); 5038 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 5039 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 5040 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 5041 } 5042 5043 SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale }; 5044 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 5045 Ops, MMO, IndexType, ISD::NON_EXTLOAD); 5046 5047 PendingLoads.push_back(Gather.getValue(1)); 5048 setValue(&I, Gather); 5049 } 5050 5051 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 5052 SDLoc dl = getCurSDLoc(); 5053 AtomicOrdering SuccessOrdering = I.getSuccessOrdering(); 5054 AtomicOrdering FailureOrdering = I.getFailureOrdering(); 5055 SyncScope::ID SSID = I.getSyncScopeID(); 5056 5057 SDValue InChain = getRoot(); 5058 5059 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 5060 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 5061 5062 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5063 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 5064 5065 MachineFunction &MF = DAG.getMachineFunction(); 5066 MachineMemOperand *MMO = MF.getMachineMemOperand( 5067 MachinePointerInfo(I.getPointerOperand()), Flags, 5068 LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT), 5069 AAMDNodes(), nullptr, SSID, SuccessOrdering, FailureOrdering); 5070 5071 SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, 5072 dl, MemVT, VTs, InChain, 5073 getValue(I.getPointerOperand()), 5074 getValue(I.getCompareOperand()), 5075 getValue(I.getNewValOperand()), MMO); 5076 5077 SDValue OutChain = L.getValue(2); 5078 5079 setValue(&I, L); 5080 DAG.setRoot(OutChain); 5081 } 5082 5083 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 5084 SDLoc dl = getCurSDLoc(); 5085 ISD::NodeType NT; 5086 switch (I.getOperation()) { 5087 default: llvm_unreachable("Unknown atomicrmw operation"); 5088 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 5089 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 5090 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 5091 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 5092 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 5093 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 5094 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 5095 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 5096 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 5097 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 5098 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 5099 case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break; 5100 case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break; 5101 case AtomicRMWInst::FMax: NT = ISD::ATOMIC_LOAD_FMAX; break; 5102 case AtomicRMWInst::FMin: NT = ISD::ATOMIC_LOAD_FMIN; break; 5103 case AtomicRMWInst::UIncWrap: 5104 NT = ISD::ATOMIC_LOAD_UINC_WRAP; 5105 break; 5106 case AtomicRMWInst::UDecWrap: 5107 NT = ISD::ATOMIC_LOAD_UDEC_WRAP; 5108 break; 5109 } 5110 AtomicOrdering Ordering = I.getOrdering(); 5111 SyncScope::ID SSID = I.getSyncScopeID(); 5112 5113 SDValue InChain = getRoot(); 5114 5115 auto MemVT = getValue(I.getValOperand()).getSimpleValueType(); 5116 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5117 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 5118 5119 MachineFunction &MF = DAG.getMachineFunction(); 5120 MachineMemOperand *MMO = MF.getMachineMemOperand( 5121 MachinePointerInfo(I.getPointerOperand()), Flags, 5122 LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT), 5123 AAMDNodes(), nullptr, SSID, Ordering); 5124 5125 SDValue L = 5126 DAG.getAtomic(NT, dl, MemVT, InChain, 5127 getValue(I.getPointerOperand()), getValue(I.getValOperand()), 5128 MMO); 5129 5130 SDValue OutChain = L.getValue(1); 5131 5132 setValue(&I, L); 5133 DAG.setRoot(OutChain); 5134 } 5135 5136 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 5137 SDLoc dl = getCurSDLoc(); 5138 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5139 SDValue Ops[3]; 5140 Ops[0] = getRoot(); 5141 Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl, 5142 TLI.getFenceOperandTy(DAG.getDataLayout())); 5143 Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl, 5144 TLI.getFenceOperandTy(DAG.getDataLayout())); 5145 SDValue N = DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops); 5146 setValue(&I, N); 5147 DAG.setRoot(N); 5148 } 5149 5150 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 5151 SDLoc dl = getCurSDLoc(); 5152 AtomicOrdering Order = I.getOrdering(); 5153 SyncScope::ID SSID = I.getSyncScopeID(); 5154 5155 SDValue InChain = getRoot(); 5156 5157 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5158 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5159 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 5160 5161 if (!TLI.supportsUnalignedAtomics() && 5162 I.getAlign().value() < MemVT.getSizeInBits() / 8) 5163 report_fatal_error("Cannot generate unaligned atomic load"); 5164 5165 auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo); 5166 5167 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 5168 MachinePointerInfo(I.getPointerOperand()), Flags, 5169 LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(), 5170 nullptr, SSID, Order); 5171 5172 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 5173 5174 SDValue Ptr = getValue(I.getPointerOperand()); 5175 SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain, 5176 Ptr, MMO); 5177 5178 SDValue OutChain = L.getValue(1); 5179 if (MemVT != VT) 5180 L = DAG.getPtrExtOrTrunc(L, dl, VT); 5181 5182 setValue(&I, L); 5183 DAG.setRoot(OutChain); 5184 } 5185 5186 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 5187 SDLoc dl = getCurSDLoc(); 5188 5189 AtomicOrdering Ordering = I.getOrdering(); 5190 SyncScope::ID SSID = I.getSyncScopeID(); 5191 5192 SDValue InChain = getRoot(); 5193 5194 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5195 EVT MemVT = 5196 TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 5197 5198 if (!TLI.supportsUnalignedAtomics() && 5199 I.getAlign().value() < MemVT.getSizeInBits() / 8) 5200 report_fatal_error("Cannot generate unaligned atomic store"); 5201 5202 auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 5203 5204 MachineFunction &MF = DAG.getMachineFunction(); 5205 MachineMemOperand *MMO = MF.getMachineMemOperand( 5206 MachinePointerInfo(I.getPointerOperand()), Flags, 5207 LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(), 5208 nullptr, SSID, Ordering); 5209 5210 SDValue Val = getValue(I.getValueOperand()); 5211 if (Val.getValueType() != MemVT) 5212 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT); 5213 SDValue Ptr = getValue(I.getPointerOperand()); 5214 5215 SDValue OutChain = 5216 DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, Val, Ptr, MMO); 5217 5218 setValue(&I, OutChain); 5219 DAG.setRoot(OutChain); 5220 } 5221 5222 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 5223 /// node. 5224 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 5225 unsigned Intrinsic) { 5226 // Ignore the callsite's attributes. A specific call site may be marked with 5227 // readnone, but the lowering code will expect the chain based on the 5228 // definition. 5229 const Function *F = I.getCalledFunction(); 5230 bool HasChain = !F->doesNotAccessMemory(); 5231 bool OnlyLoad = HasChain && F->onlyReadsMemory(); 5232 5233 // Build the operand list. 5234 SmallVector<SDValue, 8> Ops; 5235 if (HasChain) { // If this intrinsic has side-effects, chainify it. 5236 if (OnlyLoad) { 5237 // We don't need to serialize loads against other loads. 5238 Ops.push_back(DAG.getRoot()); 5239 } else { 5240 Ops.push_back(getRoot()); 5241 } 5242 } 5243 5244 // Info is set by getTgtMemIntrinsic 5245 TargetLowering::IntrinsicInfo Info; 5246 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5247 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, 5248 DAG.getMachineFunction(), 5249 Intrinsic); 5250 5251 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 5252 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 5253 Info.opc == ISD::INTRINSIC_W_CHAIN) 5254 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 5255 TLI.getPointerTy(DAG.getDataLayout()))); 5256 5257 // Add all operands of the call to the operand list. 5258 for (unsigned i = 0, e = I.arg_size(); i != e; ++i) { 5259 const Value *Arg = I.getArgOperand(i); 5260 if (!I.paramHasAttr(i, Attribute::ImmArg)) { 5261 Ops.push_back(getValue(Arg)); 5262 continue; 5263 } 5264 5265 // Use TargetConstant instead of a regular constant for immarg. 5266 EVT VT = TLI.getValueType(DAG.getDataLayout(), Arg->getType(), true); 5267 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) { 5268 assert(CI->getBitWidth() <= 64 && 5269 "large intrinsic immediates not handled"); 5270 Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT)); 5271 } else { 5272 Ops.push_back( 5273 DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT)); 5274 } 5275 } 5276 5277 SmallVector<EVT, 4> ValueVTs; 5278 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 5279 5280 if (HasChain) 5281 ValueVTs.push_back(MVT::Other); 5282 5283 SDVTList VTs = DAG.getVTList(ValueVTs); 5284 5285 // Propagate fast-math-flags from IR to node(s). 5286 SDNodeFlags Flags; 5287 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) 5288 Flags.copyFMF(*FPMO); 5289 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 5290 5291 // Create the node. 5292 SDValue Result; 5293 5294 if (auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl)) { 5295 auto *Token = Bundle->Inputs[0].get(); 5296 SDValue ConvControlToken = getValue(Token); 5297 assert(Ops.back().getValueType() != MVT::Glue && 5298 "Did not expected another glue node here."); 5299 ConvControlToken = 5300 DAG.getNode(ISD::CONVERGENCECTRL_GLUE, {}, MVT::Glue, ConvControlToken); 5301 Ops.push_back(ConvControlToken); 5302 } 5303 5304 // In some cases, custom collection of operands from CallInst I may be needed. 5305 TLI.CollectTargetIntrinsicOperands(I, Ops, DAG); 5306 if (IsTgtIntrinsic) { 5307 // This is target intrinsic that touches memory 5308 // 5309 // TODO: We currently just fallback to address space 0 if getTgtMemIntrinsic 5310 // didn't yield anything useful. 5311 MachinePointerInfo MPI; 5312 if (Info.ptrVal) 5313 MPI = MachinePointerInfo(Info.ptrVal, Info.offset); 5314 else if (Info.fallbackAddressSpace) 5315 MPI = MachinePointerInfo(*Info.fallbackAddressSpace); 5316 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops, 5317 Info.memVT, MPI, Info.align, Info.flags, 5318 Info.size, I.getAAMetadata()); 5319 } else if (!HasChain) { 5320 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 5321 } else if (!I.getType()->isVoidTy()) { 5322 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 5323 } else { 5324 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 5325 } 5326 5327 if (HasChain) { 5328 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 5329 if (OnlyLoad) 5330 PendingLoads.push_back(Chain); 5331 else 5332 DAG.setRoot(Chain); 5333 } 5334 5335 if (!I.getType()->isVoidTy()) { 5336 if (!isa<VectorType>(I.getType())) 5337 Result = lowerRangeToAssertZExt(DAG, I, Result); 5338 5339 MaybeAlign Alignment = I.getRetAlign(); 5340 5341 // Insert `assertalign` node if there's an alignment. 5342 if (InsertAssertAlign && Alignment) { 5343 Result = 5344 DAG.getAssertAlign(getCurSDLoc(), Result, Alignment.valueOrOne()); 5345 } 5346 } 5347 5348 setValue(&I, Result); 5349 } 5350 5351 /// GetSignificand - Get the significand and build it into a floating-point 5352 /// number with exponent of 1: 5353 /// 5354 /// Op = (Op & 0x007fffff) | 0x3f800000; 5355 /// 5356 /// where Op is the hexadecimal representation of floating point value. 5357 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 5358 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 5359 DAG.getConstant(0x007fffff, dl, MVT::i32)); 5360 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 5361 DAG.getConstant(0x3f800000, dl, MVT::i32)); 5362 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 5363 } 5364 5365 /// GetExponent - Get the exponent: 5366 /// 5367 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 5368 /// 5369 /// where Op is the hexadecimal representation of floating point value. 5370 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 5371 const TargetLowering &TLI, const SDLoc &dl) { 5372 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 5373 DAG.getConstant(0x7f800000, dl, MVT::i32)); 5374 SDValue t1 = DAG.getNode( 5375 ISD::SRL, dl, MVT::i32, t0, 5376 DAG.getConstant(23, dl, 5377 TLI.getShiftAmountTy(MVT::i32, DAG.getDataLayout()))); 5378 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 5379 DAG.getConstant(127, dl, MVT::i32)); 5380 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 5381 } 5382 5383 /// getF32Constant - Get 32-bit floating point constant. 5384 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 5385 const SDLoc &dl) { 5386 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 5387 MVT::f32); 5388 } 5389 5390 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 5391 SelectionDAG &DAG) { 5392 // TODO: What fast-math-flags should be set on the floating-point nodes? 5393 5394 // IntegerPartOfX = ((int32_t)(t0); 5395 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 5396 5397 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 5398 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 5399 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 5400 5401 // IntegerPartOfX <<= 23; 5402 IntegerPartOfX = 5403 DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 5404 DAG.getConstant(23, dl, 5405 DAG.getTargetLoweringInfo().getShiftAmountTy( 5406 MVT::i32, DAG.getDataLayout()))); 5407 5408 SDValue TwoToFractionalPartOfX; 5409 if (LimitFloatPrecision <= 6) { 5410 // For floating-point precision of 6: 5411 // 5412 // TwoToFractionalPartOfX = 5413 // 0.997535578f + 5414 // (0.735607626f + 0.252464424f * x) * x; 5415 // 5416 // error 0.0144103317, which is 6 bits 5417 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5418 getF32Constant(DAG, 0x3e814304, dl)); 5419 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5420 getF32Constant(DAG, 0x3f3c50c8, dl)); 5421 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5422 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5423 getF32Constant(DAG, 0x3f7f5e7e, dl)); 5424 } else if (LimitFloatPrecision <= 12) { 5425 // For floating-point precision of 12: 5426 // 5427 // TwoToFractionalPartOfX = 5428 // 0.999892986f + 5429 // (0.696457318f + 5430 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 5431 // 5432 // error 0.000107046256, which is 13 to 14 bits 5433 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5434 getF32Constant(DAG, 0x3da235e3, dl)); 5435 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5436 getF32Constant(DAG, 0x3e65b8f3, dl)); 5437 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5438 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5439 getF32Constant(DAG, 0x3f324b07, dl)); 5440 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5441 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5442 getF32Constant(DAG, 0x3f7ff8fd, dl)); 5443 } else { // LimitFloatPrecision <= 18 5444 // For floating-point precision of 18: 5445 // 5446 // TwoToFractionalPartOfX = 5447 // 0.999999982f + 5448 // (0.693148872f + 5449 // (0.240227044f + 5450 // (0.554906021e-1f + 5451 // (0.961591928e-2f + 5452 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 5453 // error 2.47208000*10^(-7), which is better than 18 bits 5454 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5455 getF32Constant(DAG, 0x3924b03e, dl)); 5456 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5457 getF32Constant(DAG, 0x3ab24b87, dl)); 5458 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5459 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5460 getF32Constant(DAG, 0x3c1d8c17, dl)); 5461 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5462 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5463 getF32Constant(DAG, 0x3d634a1d, dl)); 5464 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5465 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5466 getF32Constant(DAG, 0x3e75fe14, dl)); 5467 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5468 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 5469 getF32Constant(DAG, 0x3f317234, dl)); 5470 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 5471 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 5472 getF32Constant(DAG, 0x3f800000, dl)); 5473 } 5474 5475 // Add the exponent into the result in integer domain. 5476 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 5477 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 5478 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 5479 } 5480 5481 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 5482 /// limited-precision mode. 5483 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5484 const TargetLowering &TLI, SDNodeFlags Flags) { 5485 if (Op.getValueType() == MVT::f32 && 5486 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5487 5488 // Put the exponent in the right bit position for later addition to the 5489 // final result: 5490 // 5491 // t0 = Op * log2(e) 5492 5493 // TODO: What fast-math-flags should be set here? 5494 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 5495 DAG.getConstantFP(numbers::log2ef, dl, MVT::f32)); 5496 return getLimitedPrecisionExp2(t0, dl, DAG); 5497 } 5498 5499 // No special expansion. 5500 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op, Flags); 5501 } 5502 5503 /// expandLog - Lower a log intrinsic. Handles the special sequences for 5504 /// limited-precision mode. 5505 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5506 const TargetLowering &TLI, SDNodeFlags Flags) { 5507 // TODO: What fast-math-flags should be set on the floating-point nodes? 5508 5509 if (Op.getValueType() == MVT::f32 && 5510 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5511 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5512 5513 // Scale the exponent by log(2). 5514 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5515 SDValue LogOfExponent = 5516 DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5517 DAG.getConstantFP(numbers::ln2f, dl, MVT::f32)); 5518 5519 // Get the significand and build it into a floating-point number with 5520 // exponent of 1. 5521 SDValue X = GetSignificand(DAG, Op1, dl); 5522 5523 SDValue LogOfMantissa; 5524 if (LimitFloatPrecision <= 6) { 5525 // For floating-point precision of 6: 5526 // 5527 // LogofMantissa = 5528 // -1.1609546f + 5529 // (1.4034025f - 0.23903021f * x) * x; 5530 // 5531 // error 0.0034276066, which is better than 8 bits 5532 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5533 getF32Constant(DAG, 0xbe74c456, dl)); 5534 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5535 getF32Constant(DAG, 0x3fb3a2b1, dl)); 5536 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5537 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5538 getF32Constant(DAG, 0x3f949a29, dl)); 5539 } else if (LimitFloatPrecision <= 12) { 5540 // For floating-point precision of 12: 5541 // 5542 // LogOfMantissa = 5543 // -1.7417939f + 5544 // (2.8212026f + 5545 // (-1.4699568f + 5546 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 5547 // 5548 // error 0.000061011436, which is 14 bits 5549 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5550 getF32Constant(DAG, 0xbd67b6d6, dl)); 5551 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5552 getF32Constant(DAG, 0x3ee4f4b8, dl)); 5553 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5554 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5555 getF32Constant(DAG, 0x3fbc278b, dl)); 5556 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5557 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5558 getF32Constant(DAG, 0x40348e95, dl)); 5559 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5560 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5561 getF32Constant(DAG, 0x3fdef31a, dl)); 5562 } else { // LimitFloatPrecision <= 18 5563 // For floating-point precision of 18: 5564 // 5565 // LogOfMantissa = 5566 // -2.1072184f + 5567 // (4.2372794f + 5568 // (-3.7029485f + 5569 // (2.2781945f + 5570 // (-0.87823314f + 5571 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 5572 // 5573 // error 0.0000023660568, which is better than 18 bits 5574 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5575 getF32Constant(DAG, 0xbc91e5ac, dl)); 5576 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5577 getF32Constant(DAG, 0x3e4350aa, dl)); 5578 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5579 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5580 getF32Constant(DAG, 0x3f60d3e3, dl)); 5581 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5582 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5583 getF32Constant(DAG, 0x4011cdf0, dl)); 5584 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5585 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5586 getF32Constant(DAG, 0x406cfd1c, dl)); 5587 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5588 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5589 getF32Constant(DAG, 0x408797cb, dl)); 5590 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5591 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5592 getF32Constant(DAG, 0x4006dcab, dl)); 5593 } 5594 5595 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 5596 } 5597 5598 // No special expansion. 5599 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op, Flags); 5600 } 5601 5602 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 5603 /// limited-precision mode. 5604 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5605 const TargetLowering &TLI, SDNodeFlags Flags) { 5606 // TODO: What fast-math-flags should be set on the floating-point nodes? 5607 5608 if (Op.getValueType() == MVT::f32 && 5609 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5610 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5611 5612 // Get the exponent. 5613 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 5614 5615 // Get the significand and build it into a floating-point number with 5616 // exponent of 1. 5617 SDValue X = GetSignificand(DAG, Op1, dl); 5618 5619 // Different possible minimax approximations of significand in 5620 // floating-point for various degrees of accuracy over [1,2]. 5621 SDValue Log2ofMantissa; 5622 if (LimitFloatPrecision <= 6) { 5623 // For floating-point precision of 6: 5624 // 5625 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 5626 // 5627 // error 0.0049451742, which is more than 7 bits 5628 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5629 getF32Constant(DAG, 0xbeb08fe0, dl)); 5630 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5631 getF32Constant(DAG, 0x40019463, dl)); 5632 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5633 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5634 getF32Constant(DAG, 0x3fd6633d, dl)); 5635 } else if (LimitFloatPrecision <= 12) { 5636 // For floating-point precision of 12: 5637 // 5638 // Log2ofMantissa = 5639 // -2.51285454f + 5640 // (4.07009056f + 5641 // (-2.12067489f + 5642 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 5643 // 5644 // error 0.0000876136000, which is better than 13 bits 5645 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5646 getF32Constant(DAG, 0xbda7262e, dl)); 5647 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5648 getF32Constant(DAG, 0x3f25280b, dl)); 5649 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5650 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5651 getF32Constant(DAG, 0x4007b923, dl)); 5652 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5653 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5654 getF32Constant(DAG, 0x40823e2f, dl)); 5655 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5656 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5657 getF32Constant(DAG, 0x4020d29c, dl)); 5658 } else { // LimitFloatPrecision <= 18 5659 // For floating-point precision of 18: 5660 // 5661 // Log2ofMantissa = 5662 // -3.0400495f + 5663 // (6.1129976f + 5664 // (-5.3420409f + 5665 // (3.2865683f + 5666 // (-1.2669343f + 5667 // (0.27515199f - 5668 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 5669 // 5670 // error 0.0000018516, which is better than 18 bits 5671 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5672 getF32Constant(DAG, 0xbcd2769e, dl)); 5673 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5674 getF32Constant(DAG, 0x3e8ce0b9, dl)); 5675 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5676 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5677 getF32Constant(DAG, 0x3fa22ae7, dl)); 5678 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5679 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5680 getF32Constant(DAG, 0x40525723, dl)); 5681 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5682 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5683 getF32Constant(DAG, 0x40aaf200, dl)); 5684 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5685 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5686 getF32Constant(DAG, 0x40c39dad, dl)); 5687 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5688 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5689 getF32Constant(DAG, 0x4042902c, dl)); 5690 } 5691 5692 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 5693 } 5694 5695 // No special expansion. 5696 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op, Flags); 5697 } 5698 5699 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 5700 /// limited-precision mode. 5701 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5702 const TargetLowering &TLI, SDNodeFlags Flags) { 5703 // TODO: What fast-math-flags should be set on the floating-point nodes? 5704 5705 if (Op.getValueType() == MVT::f32 && 5706 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5707 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5708 5709 // Scale the exponent by log10(2) [0.30102999f]. 5710 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5711 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5712 getF32Constant(DAG, 0x3e9a209a, dl)); 5713 5714 // Get the significand and build it into a floating-point number with 5715 // exponent of 1. 5716 SDValue X = GetSignificand(DAG, Op1, dl); 5717 5718 SDValue Log10ofMantissa; 5719 if (LimitFloatPrecision <= 6) { 5720 // For floating-point precision of 6: 5721 // 5722 // Log10ofMantissa = 5723 // -0.50419619f + 5724 // (0.60948995f - 0.10380950f * x) * x; 5725 // 5726 // error 0.0014886165, which is 6 bits 5727 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5728 getF32Constant(DAG, 0xbdd49a13, dl)); 5729 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5730 getF32Constant(DAG, 0x3f1c0789, dl)); 5731 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5732 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5733 getF32Constant(DAG, 0x3f011300, dl)); 5734 } else if (LimitFloatPrecision <= 12) { 5735 // For floating-point precision of 12: 5736 // 5737 // Log10ofMantissa = 5738 // -0.64831180f + 5739 // (0.91751397f + 5740 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 5741 // 5742 // error 0.00019228036, which is better than 12 bits 5743 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5744 getF32Constant(DAG, 0x3d431f31, dl)); 5745 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5746 getF32Constant(DAG, 0x3ea21fb2, dl)); 5747 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5748 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5749 getF32Constant(DAG, 0x3f6ae232, dl)); 5750 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5751 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5752 getF32Constant(DAG, 0x3f25f7c3, dl)); 5753 } else { // LimitFloatPrecision <= 18 5754 // For floating-point precision of 18: 5755 // 5756 // Log10ofMantissa = 5757 // -0.84299375f + 5758 // (1.5327582f + 5759 // (-1.0688956f + 5760 // (0.49102474f + 5761 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 5762 // 5763 // error 0.0000037995730, which is better than 18 bits 5764 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5765 getF32Constant(DAG, 0x3c5d51ce, dl)); 5766 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5767 getF32Constant(DAG, 0x3e00685a, dl)); 5768 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5769 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5770 getF32Constant(DAG, 0x3efb6798, dl)); 5771 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5772 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5773 getF32Constant(DAG, 0x3f88d192, dl)); 5774 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5775 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5776 getF32Constant(DAG, 0x3fc4316c, dl)); 5777 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5778 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 5779 getF32Constant(DAG, 0x3f57ce70, dl)); 5780 } 5781 5782 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 5783 } 5784 5785 // No special expansion. 5786 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op, Flags); 5787 } 5788 5789 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 5790 /// limited-precision mode. 5791 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5792 const TargetLowering &TLI, SDNodeFlags Flags) { 5793 if (Op.getValueType() == MVT::f32 && 5794 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 5795 return getLimitedPrecisionExp2(Op, dl, DAG); 5796 5797 // No special expansion. 5798 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op, Flags); 5799 } 5800 5801 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 5802 /// limited-precision mode with x == 10.0f. 5803 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 5804 SelectionDAG &DAG, const TargetLowering &TLI, 5805 SDNodeFlags Flags) { 5806 bool IsExp10 = false; 5807 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 5808 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5809 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 5810 APFloat Ten(10.0f); 5811 IsExp10 = LHSC->isExactlyValue(Ten); 5812 } 5813 } 5814 5815 // TODO: What fast-math-flags should be set on the FMUL node? 5816 if (IsExp10) { 5817 // Put the exponent in the right bit position for later addition to the 5818 // final result: 5819 // 5820 // #define LOG2OF10 3.3219281f 5821 // t0 = Op * LOG2OF10; 5822 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 5823 getF32Constant(DAG, 0x40549a78, dl)); 5824 return getLimitedPrecisionExp2(t0, dl, DAG); 5825 } 5826 5827 // No special expansion. 5828 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS, Flags); 5829 } 5830 5831 /// ExpandPowI - Expand a llvm.powi intrinsic. 5832 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 5833 SelectionDAG &DAG) { 5834 // If RHS is a constant, we can expand this out to a multiplication tree if 5835 // it's beneficial on the target, otherwise we end up lowering to a call to 5836 // __powidf2 (for example). 5837 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 5838 unsigned Val = RHSC->getSExtValue(); 5839 5840 // powi(x, 0) -> 1.0 5841 if (Val == 0) 5842 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 5843 5844 if (DAG.getTargetLoweringInfo().isBeneficialToExpandPowI( 5845 Val, DAG.shouldOptForSize())) { 5846 // Get the exponent as a positive value. 5847 if ((int)Val < 0) 5848 Val = -Val; 5849 // We use the simple binary decomposition method to generate the multiply 5850 // sequence. There are more optimal ways to do this (for example, 5851 // powi(x,15) generates one more multiply than it should), but this has 5852 // the benefit of being both really simple and much better than a libcall. 5853 SDValue Res; // Logically starts equal to 1.0 5854 SDValue CurSquare = LHS; 5855 // TODO: Intrinsics should have fast-math-flags that propagate to these 5856 // nodes. 5857 while (Val) { 5858 if (Val & 1) { 5859 if (Res.getNode()) 5860 Res = 5861 DAG.getNode(ISD::FMUL, DL, Res.getValueType(), Res, CurSquare); 5862 else 5863 Res = CurSquare; // 1.0*CurSquare. 5864 } 5865 5866 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 5867 CurSquare, CurSquare); 5868 Val >>= 1; 5869 } 5870 5871 // If the original was negative, invert the result, producing 1/(x*x*x). 5872 if (RHSC->getSExtValue() < 0) 5873 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 5874 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 5875 return Res; 5876 } 5877 } 5878 5879 // Otherwise, expand to a libcall. 5880 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 5881 } 5882 5883 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL, 5884 SDValue LHS, SDValue RHS, SDValue Scale, 5885 SelectionDAG &DAG, const TargetLowering &TLI) { 5886 EVT VT = LHS.getValueType(); 5887 bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT; 5888 bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT; 5889 LLVMContext &Ctx = *DAG.getContext(); 5890 5891 // If the type is legal but the operation isn't, this node might survive all 5892 // the way to operation legalization. If we end up there and we do not have 5893 // the ability to widen the type (if VT*2 is not legal), we cannot expand the 5894 // node. 5895 5896 // Coax the legalizer into expanding the node during type legalization instead 5897 // by bumping the size by one bit. This will force it to Promote, enabling the 5898 // early expansion and avoiding the need to expand later. 5899 5900 // We don't have to do this if Scale is 0; that can always be expanded, unless 5901 // it's a saturating signed operation. Those can experience true integer 5902 // division overflow, a case which we must avoid. 5903 5904 // FIXME: We wouldn't have to do this (or any of the early 5905 // expansion/promotion) if it was possible to expand a libcall of an 5906 // illegal type during operation legalization. But it's not, so things 5907 // get a bit hacky. 5908 unsigned ScaleInt = Scale->getAsZExtVal(); 5909 if ((ScaleInt > 0 || (Saturating && Signed)) && 5910 (TLI.isTypeLegal(VT) || 5911 (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) { 5912 TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction( 5913 Opcode, VT, ScaleInt); 5914 if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) { 5915 EVT PromVT; 5916 if (VT.isScalarInteger()) 5917 PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1); 5918 else if (VT.isVector()) { 5919 PromVT = VT.getVectorElementType(); 5920 PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1); 5921 PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount()); 5922 } else 5923 llvm_unreachable("Wrong VT for DIVFIX?"); 5924 LHS = DAG.getExtOrTrunc(Signed, LHS, DL, PromVT); 5925 RHS = DAG.getExtOrTrunc(Signed, RHS, DL, PromVT); 5926 EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout()); 5927 // For saturating operations, we need to shift up the LHS to get the 5928 // proper saturation width, and then shift down again afterwards. 5929 if (Saturating) 5930 LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS, 5931 DAG.getConstant(1, DL, ShiftTy)); 5932 SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale); 5933 if (Saturating) 5934 Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res, 5935 DAG.getConstant(1, DL, ShiftTy)); 5936 return DAG.getZExtOrTrunc(Res, DL, VT); 5937 } 5938 } 5939 5940 return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale); 5941 } 5942 5943 // getUnderlyingArgRegs - Find underlying registers used for a truncated, 5944 // bitcasted, or split argument. Returns a list of <Register, size in bits> 5945 static void 5946 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, TypeSize>> &Regs, 5947 const SDValue &N) { 5948 switch (N.getOpcode()) { 5949 case ISD::CopyFromReg: { 5950 SDValue Op = N.getOperand(1); 5951 Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(), 5952 Op.getValueType().getSizeInBits()); 5953 return; 5954 } 5955 case ISD::BITCAST: 5956 case ISD::AssertZext: 5957 case ISD::AssertSext: 5958 case ISD::TRUNCATE: 5959 getUnderlyingArgRegs(Regs, N.getOperand(0)); 5960 return; 5961 case ISD::BUILD_PAIR: 5962 case ISD::BUILD_VECTOR: 5963 case ISD::CONCAT_VECTORS: 5964 for (SDValue Op : N->op_values()) 5965 getUnderlyingArgRegs(Regs, Op); 5966 return; 5967 default: 5968 return; 5969 } 5970 } 5971 5972 /// If the DbgValueInst is a dbg_value of a function argument, create the 5973 /// corresponding DBG_VALUE machine instruction for it now. At the end of 5974 /// instruction selection, they will be inserted to the entry BB. 5975 /// We don't currently support this for variadic dbg_values, as they shouldn't 5976 /// appear for function arguments or in the prologue. 5977 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 5978 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 5979 DILocation *DL, FuncArgumentDbgValueKind Kind, const SDValue &N) { 5980 const Argument *Arg = dyn_cast<Argument>(V); 5981 if (!Arg) 5982 return false; 5983 5984 MachineFunction &MF = DAG.getMachineFunction(); 5985 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5986 5987 // Helper to create DBG_INSTR_REFs or DBG_VALUEs, depending on what kind 5988 // we've been asked to pursue. 5989 auto MakeVRegDbgValue = [&](Register Reg, DIExpression *FragExpr, 5990 bool Indirect) { 5991 if (Reg.isVirtual() && MF.useDebugInstrRef()) { 5992 // For VRegs, in instruction referencing mode, create a DBG_INSTR_REF 5993 // pointing at the VReg, which will be patched up later. 5994 auto &Inst = TII->get(TargetOpcode::DBG_INSTR_REF); 5995 SmallVector<MachineOperand, 1> MOs({MachineOperand::CreateReg( 5996 /* Reg */ Reg, /* isDef */ false, /* isImp */ false, 5997 /* isKill */ false, /* isDead */ false, 5998 /* isUndef */ false, /* isEarlyClobber */ false, 5999 /* SubReg */ 0, /* isDebug */ true)}); 6000 6001 auto *NewDIExpr = FragExpr; 6002 // We don't have an "Indirect" field in DBG_INSTR_REF, fold that into 6003 // the DIExpression. 6004 if (Indirect) 6005 NewDIExpr = DIExpression::prepend(FragExpr, DIExpression::DerefBefore); 6006 SmallVector<uint64_t, 2> Ops({dwarf::DW_OP_LLVM_arg, 0}); 6007 NewDIExpr = DIExpression::prependOpcodes(NewDIExpr, Ops); 6008 return BuildMI(MF, DL, Inst, false, MOs, Variable, NewDIExpr); 6009 } else { 6010 // Create a completely standard DBG_VALUE. 6011 auto &Inst = TII->get(TargetOpcode::DBG_VALUE); 6012 return BuildMI(MF, DL, Inst, Indirect, Reg, Variable, FragExpr); 6013 } 6014 }; 6015 6016 if (Kind == FuncArgumentDbgValueKind::Value) { 6017 // ArgDbgValues are hoisted to the beginning of the entry block. So we 6018 // should only emit as ArgDbgValue if the dbg.value intrinsic is found in 6019 // the entry block. 6020 bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front(); 6021 if (!IsInEntryBlock) 6022 return false; 6023 6024 // ArgDbgValues are hoisted to the beginning of the entry block. So we 6025 // should only emit as ArgDbgValue if the dbg.value intrinsic describes a 6026 // variable that also is a param. 6027 // 6028 // Although, if we are at the top of the entry block already, we can still 6029 // emit using ArgDbgValue. This might catch some situations when the 6030 // dbg.value refers to an argument that isn't used in the entry block, so 6031 // any CopyToReg node would be optimized out and the only way to express 6032 // this DBG_VALUE is by using the physical reg (or FI) as done in this 6033 // method. ArgDbgValues are hoisted to the beginning of the entry block. So 6034 // we should only emit as ArgDbgValue if the Variable is an argument to the 6035 // current function, and the dbg.value intrinsic is found in the entry 6036 // block. 6037 bool VariableIsFunctionInputArg = Variable->isParameter() && 6038 !DL->getInlinedAt(); 6039 bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder; 6040 if (!IsInPrologue && !VariableIsFunctionInputArg) 6041 return false; 6042 6043 // Here we assume that a function argument on IR level only can be used to 6044 // describe one input parameter on source level. If we for example have 6045 // source code like this 6046 // 6047 // struct A { long x, y; }; 6048 // void foo(struct A a, long b) { 6049 // ... 6050 // b = a.x; 6051 // ... 6052 // } 6053 // 6054 // and IR like this 6055 // 6056 // define void @foo(i32 %a1, i32 %a2, i32 %b) { 6057 // entry: 6058 // call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment 6059 // call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment 6060 // call void @llvm.dbg.value(metadata i32 %b, "b", 6061 // ... 6062 // call void @llvm.dbg.value(metadata i32 %a1, "b" 6063 // ... 6064 // 6065 // then the last dbg.value is describing a parameter "b" using a value that 6066 // is an argument. But since we already has used %a1 to describe a parameter 6067 // we should not handle that last dbg.value here (that would result in an 6068 // incorrect hoisting of the DBG_VALUE to the function entry). 6069 // Notice that we allow one dbg.value per IR level argument, to accommodate 6070 // for the situation with fragments above. 6071 // If there is no node for the value being handled, we return true to skip 6072 // the normal generation of debug info, as it would kill existing debug 6073 // info for the parameter in case of duplicates. 6074 if (VariableIsFunctionInputArg) { 6075 unsigned ArgNo = Arg->getArgNo(); 6076 if (ArgNo >= FuncInfo.DescribedArgs.size()) 6077 FuncInfo.DescribedArgs.resize(ArgNo + 1, false); 6078 else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo)) 6079 return !NodeMap[V].getNode(); 6080 FuncInfo.DescribedArgs.set(ArgNo); 6081 } 6082 } 6083 6084 bool IsIndirect = false; 6085 std::optional<MachineOperand> Op; 6086 // Some arguments' frame index is recorded during argument lowering. 6087 int FI = FuncInfo.getArgumentFrameIndex(Arg); 6088 if (FI != std::numeric_limits<int>::max()) 6089 Op = MachineOperand::CreateFI(FI); 6090 6091 SmallVector<std::pair<unsigned, TypeSize>, 8> ArgRegsAndSizes; 6092 if (!Op && N.getNode()) { 6093 getUnderlyingArgRegs(ArgRegsAndSizes, N); 6094 Register Reg; 6095 if (ArgRegsAndSizes.size() == 1) 6096 Reg = ArgRegsAndSizes.front().first; 6097 6098 if (Reg && Reg.isVirtual()) { 6099 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 6100 Register PR = RegInfo.getLiveInPhysReg(Reg); 6101 if (PR) 6102 Reg = PR; 6103 } 6104 if (Reg) { 6105 Op = MachineOperand::CreateReg(Reg, false); 6106 IsIndirect = Kind != FuncArgumentDbgValueKind::Value; 6107 } 6108 } 6109 6110 if (!Op && N.getNode()) { 6111 // Check if frame index is available. 6112 SDValue LCandidate = peekThroughBitcasts(N); 6113 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode())) 6114 if (FrameIndexSDNode *FINode = 6115 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 6116 Op = MachineOperand::CreateFI(FINode->getIndex()); 6117 } 6118 6119 if (!Op) { 6120 // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg 6121 auto splitMultiRegDbgValue = [&](ArrayRef<std::pair<unsigned, TypeSize>> 6122 SplitRegs) { 6123 unsigned Offset = 0; 6124 for (const auto &RegAndSize : SplitRegs) { 6125 // If the expression is already a fragment, the current register 6126 // offset+size might extend beyond the fragment. In this case, only 6127 // the register bits that are inside the fragment are relevant. 6128 int RegFragmentSizeInBits = RegAndSize.second; 6129 if (auto ExprFragmentInfo = Expr->getFragmentInfo()) { 6130 uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits; 6131 // The register is entirely outside the expression fragment, 6132 // so is irrelevant for debug info. 6133 if (Offset >= ExprFragmentSizeInBits) 6134 break; 6135 // The register is partially outside the expression fragment, only 6136 // the low bits within the fragment are relevant for debug info. 6137 if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) { 6138 RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset; 6139 } 6140 } 6141 6142 auto FragmentExpr = DIExpression::createFragmentExpression( 6143 Expr, Offset, RegFragmentSizeInBits); 6144 Offset += RegAndSize.second; 6145 // If a valid fragment expression cannot be created, the variable's 6146 // correct value cannot be determined and so it is set as Undef. 6147 if (!FragmentExpr) { 6148 SDDbgValue *SDV = DAG.getConstantDbgValue( 6149 Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder); 6150 DAG.AddDbgValue(SDV, false); 6151 continue; 6152 } 6153 MachineInstr *NewMI = 6154 MakeVRegDbgValue(RegAndSize.first, *FragmentExpr, 6155 Kind != FuncArgumentDbgValueKind::Value); 6156 FuncInfo.ArgDbgValues.push_back(NewMI); 6157 } 6158 }; 6159 6160 // Check if ValueMap has reg number. 6161 DenseMap<const Value *, Register>::const_iterator 6162 VMI = FuncInfo.ValueMap.find(V); 6163 if (VMI != FuncInfo.ValueMap.end()) { 6164 const auto &TLI = DAG.getTargetLoweringInfo(); 6165 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second, 6166 V->getType(), std::nullopt); 6167 if (RFV.occupiesMultipleRegs()) { 6168 splitMultiRegDbgValue(RFV.getRegsAndSizes()); 6169 return true; 6170 } 6171 6172 Op = MachineOperand::CreateReg(VMI->second, false); 6173 IsIndirect = Kind != FuncArgumentDbgValueKind::Value; 6174 } else if (ArgRegsAndSizes.size() > 1) { 6175 // This was split due to the calling convention, and no virtual register 6176 // mapping exists for the value. 6177 splitMultiRegDbgValue(ArgRegsAndSizes); 6178 return true; 6179 } 6180 } 6181 6182 if (!Op) 6183 return false; 6184 6185 assert(Variable->isValidLocationForIntrinsic(DL) && 6186 "Expected inlined-at fields to agree"); 6187 MachineInstr *NewMI = nullptr; 6188 6189 if (Op->isReg()) 6190 NewMI = MakeVRegDbgValue(Op->getReg(), Expr, IsIndirect); 6191 else 6192 NewMI = BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), true, *Op, 6193 Variable, Expr); 6194 6195 // Otherwise, use ArgDbgValues. 6196 FuncInfo.ArgDbgValues.push_back(NewMI); 6197 return true; 6198 } 6199 6200 /// Return the appropriate SDDbgValue based on N. 6201 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 6202 DILocalVariable *Variable, 6203 DIExpression *Expr, 6204 const DebugLoc &dl, 6205 unsigned DbgSDNodeOrder) { 6206 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 6207 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 6208 // stack slot locations. 6209 // 6210 // Consider "int x = 0; int *px = &x;". There are two kinds of interesting 6211 // debug values here after optimization: 6212 // 6213 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 6214 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 6215 // 6216 // Both describe the direct values of their associated variables. 6217 return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), 6218 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 6219 } 6220 return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), 6221 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 6222 } 6223 6224 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) { 6225 switch (Intrinsic) { 6226 case Intrinsic::smul_fix: 6227 return ISD::SMULFIX; 6228 case Intrinsic::umul_fix: 6229 return ISD::UMULFIX; 6230 case Intrinsic::smul_fix_sat: 6231 return ISD::SMULFIXSAT; 6232 case Intrinsic::umul_fix_sat: 6233 return ISD::UMULFIXSAT; 6234 case Intrinsic::sdiv_fix: 6235 return ISD::SDIVFIX; 6236 case Intrinsic::udiv_fix: 6237 return ISD::UDIVFIX; 6238 case Intrinsic::sdiv_fix_sat: 6239 return ISD::SDIVFIXSAT; 6240 case Intrinsic::udiv_fix_sat: 6241 return ISD::UDIVFIXSAT; 6242 default: 6243 llvm_unreachable("Unhandled fixed point intrinsic"); 6244 } 6245 } 6246 6247 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I, 6248 const char *FunctionName) { 6249 assert(FunctionName && "FunctionName must not be nullptr"); 6250 SDValue Callee = DAG.getExternalSymbol( 6251 FunctionName, 6252 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 6253 LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall()); 6254 } 6255 6256 /// Given a @llvm.call.preallocated.setup, return the corresponding 6257 /// preallocated call. 6258 static const CallBase *FindPreallocatedCall(const Value *PreallocatedSetup) { 6259 assert(cast<CallBase>(PreallocatedSetup) 6260 ->getCalledFunction() 6261 ->getIntrinsicID() == Intrinsic::call_preallocated_setup && 6262 "expected call_preallocated_setup Value"); 6263 for (const auto *U : PreallocatedSetup->users()) { 6264 auto *UseCall = cast<CallBase>(U); 6265 const Function *Fn = UseCall->getCalledFunction(); 6266 if (!Fn || Fn->getIntrinsicID() != Intrinsic::call_preallocated_arg) { 6267 return UseCall; 6268 } 6269 } 6270 llvm_unreachable("expected corresponding call to preallocated setup/arg"); 6271 } 6272 6273 /// If DI is a debug value with an EntryValue expression, lower it using the 6274 /// corresponding physical register of the associated Argument value 6275 /// (guaranteed to exist by the verifier). 6276 bool SelectionDAGBuilder::visitEntryValueDbgValue( 6277 ArrayRef<const Value *> Values, DILocalVariable *Variable, 6278 DIExpression *Expr, DebugLoc DbgLoc) { 6279 if (!Expr->isEntryValue() || !hasSingleElement(Values)) 6280 return false; 6281 6282 // These properties are guaranteed by the verifier. 6283 const Argument *Arg = cast<Argument>(Values[0]); 6284 assert(Arg->hasAttribute(Attribute::AttrKind::SwiftAsync)); 6285 6286 auto ArgIt = FuncInfo.ValueMap.find(Arg); 6287 if (ArgIt == FuncInfo.ValueMap.end()) { 6288 LLVM_DEBUG( 6289 dbgs() << "Dropping dbg.value: expression is entry_value but " 6290 "couldn't find an associated register for the Argument\n"); 6291 return true; 6292 } 6293 Register ArgVReg = ArgIt->getSecond(); 6294 6295 for (auto [PhysReg, VirtReg] : FuncInfo.RegInfo->liveins()) 6296 if (ArgVReg == VirtReg || ArgVReg == PhysReg) { 6297 SDDbgValue *SDV = DAG.getVRegDbgValue( 6298 Variable, Expr, PhysReg, false /*IsIndidrect*/, DbgLoc, SDNodeOrder); 6299 DAG.AddDbgValue(SDV, false /*treat as dbg.declare byval parameter*/); 6300 return true; 6301 } 6302 LLVM_DEBUG(dbgs() << "Dropping dbg.value: expression is entry_value but " 6303 "couldn't find a physical register\n"); 6304 return true; 6305 } 6306 6307 /// Lower the call to the specified intrinsic function. 6308 void SelectionDAGBuilder::visitConvergenceControl(const CallInst &I, 6309 unsigned Intrinsic) { 6310 SDLoc sdl = getCurSDLoc(); 6311 switch (Intrinsic) { 6312 case Intrinsic::experimental_convergence_anchor: 6313 setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ANCHOR, sdl, MVT::Untyped)); 6314 break; 6315 case Intrinsic::experimental_convergence_entry: 6316 setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ENTRY, sdl, MVT::Untyped)); 6317 break; 6318 case Intrinsic::experimental_convergence_loop: { 6319 auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl); 6320 auto *Token = Bundle->Inputs[0].get(); 6321 setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_LOOP, sdl, MVT::Untyped, 6322 getValue(Token))); 6323 break; 6324 } 6325 } 6326 } 6327 6328 void SelectionDAGBuilder::visitVectorHistogram(const CallInst &I, 6329 unsigned IntrinsicID) { 6330 // For now, we're only lowering an 'add' histogram. 6331 // We can add others later, e.g. saturating adds, min/max. 6332 assert(IntrinsicID == Intrinsic::experimental_vector_histogram_add && 6333 "Tried to lower unsupported histogram type"); 6334 SDLoc sdl = getCurSDLoc(); 6335 Value *Ptr = I.getOperand(0); 6336 SDValue Inc = getValue(I.getOperand(1)); 6337 SDValue Mask = getValue(I.getOperand(2)); 6338 6339 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6340 DataLayout TargetDL = DAG.getDataLayout(); 6341 EVT VT = Inc.getValueType(); 6342 Align Alignment = DAG.getEVTAlign(VT); 6343 6344 const MDNode *Ranges = getRangeMetadata(I); 6345 6346 SDValue Root = DAG.getRoot(); 6347 SDValue Base; 6348 SDValue Index; 6349 ISD::MemIndexType IndexType; 6350 SDValue Scale; 6351 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 6352 I.getParent(), VT.getScalarStoreSize()); 6353 6354 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 6355 6356 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 6357 MachinePointerInfo(AS), 6358 MachineMemOperand::MOLoad | MachineMemOperand::MOStore, 6359 MemoryLocation::UnknownSize, Alignment, I.getAAMetadata(), Ranges); 6360 6361 if (!UniformBase) { 6362 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 6363 Index = getValue(Ptr); 6364 IndexType = ISD::SIGNED_SCALED; 6365 Scale = 6366 DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 6367 } 6368 6369 EVT IdxVT = Index.getValueType(); 6370 EVT EltTy = IdxVT.getVectorElementType(); 6371 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 6372 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 6373 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 6374 } 6375 6376 SDValue ID = DAG.getTargetConstant(IntrinsicID, sdl, MVT::i32); 6377 6378 SDValue Ops[] = {Root, Inc, Mask, Base, Index, Scale, ID}; 6379 SDValue Histogram = DAG.getMaskedHistogram(DAG.getVTList(MVT::Other), VT, sdl, 6380 Ops, MMO, IndexType); 6381 6382 setValue(&I, Histogram); 6383 DAG.setRoot(Histogram); 6384 } 6385 6386 /// Lower the call to the specified intrinsic function. 6387 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, 6388 unsigned Intrinsic) { 6389 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6390 SDLoc sdl = getCurSDLoc(); 6391 DebugLoc dl = getCurDebugLoc(); 6392 SDValue Res; 6393 6394 SDNodeFlags Flags; 6395 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 6396 Flags.copyFMF(*FPOp); 6397 6398 switch (Intrinsic) { 6399 default: 6400 // By default, turn this into a target intrinsic node. 6401 visitTargetIntrinsic(I, Intrinsic); 6402 return; 6403 case Intrinsic::vscale: { 6404 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6405 setValue(&I, DAG.getVScale(sdl, VT, APInt(VT.getSizeInBits(), 1))); 6406 return; 6407 } 6408 case Intrinsic::vastart: visitVAStart(I); return; 6409 case Intrinsic::vaend: visitVAEnd(I); return; 6410 case Intrinsic::vacopy: visitVACopy(I); return; 6411 case Intrinsic::returnaddress: 6412 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 6413 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6414 getValue(I.getArgOperand(0)))); 6415 return; 6416 case Intrinsic::addressofreturnaddress: 6417 setValue(&I, 6418 DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 6419 TLI.getValueType(DAG.getDataLayout(), I.getType()))); 6420 return; 6421 case Intrinsic::sponentry: 6422 setValue(&I, 6423 DAG.getNode(ISD::SPONENTRY, sdl, 6424 TLI.getValueType(DAG.getDataLayout(), I.getType()))); 6425 return; 6426 case Intrinsic::frameaddress: 6427 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 6428 TLI.getFrameIndexTy(DAG.getDataLayout()), 6429 getValue(I.getArgOperand(0)))); 6430 return; 6431 case Intrinsic::read_volatile_register: 6432 case Intrinsic::read_register: { 6433 Value *Reg = I.getArgOperand(0); 6434 SDValue Chain = getRoot(); 6435 SDValue RegName = 6436 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 6437 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6438 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 6439 DAG.getVTList(VT, MVT::Other), Chain, RegName); 6440 setValue(&I, Res); 6441 DAG.setRoot(Res.getValue(1)); 6442 return; 6443 } 6444 case Intrinsic::write_register: { 6445 Value *Reg = I.getArgOperand(0); 6446 Value *RegValue = I.getArgOperand(1); 6447 SDValue Chain = getRoot(); 6448 SDValue RegName = 6449 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 6450 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 6451 RegName, getValue(RegValue))); 6452 return; 6453 } 6454 case Intrinsic::memcpy: { 6455 const auto &MCI = cast<MemCpyInst>(I); 6456 SDValue Op1 = getValue(I.getArgOperand(0)); 6457 SDValue Op2 = getValue(I.getArgOperand(1)); 6458 SDValue Op3 = getValue(I.getArgOperand(2)); 6459 // @llvm.memcpy defines 0 and 1 to both mean no alignment. 6460 Align DstAlign = MCI.getDestAlign().valueOrOne(); 6461 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 6462 Align Alignment = std::min(DstAlign, SrcAlign); 6463 bool isVol = MCI.isVolatile(); 6464 // FIXME: Support passing different dest/src alignments to the memcpy DAG 6465 // node. 6466 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6467 SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 6468 /* AlwaysInline */ false, &I, std::nullopt, 6469 MachinePointerInfo(I.getArgOperand(0)), 6470 MachinePointerInfo(I.getArgOperand(1)), 6471 I.getAAMetadata(), AA); 6472 updateDAGForMaybeTailCall(MC); 6473 return; 6474 } 6475 case Intrinsic::memcpy_inline: { 6476 const auto &MCI = cast<MemCpyInlineInst>(I); 6477 SDValue Dst = getValue(I.getArgOperand(0)); 6478 SDValue Src = getValue(I.getArgOperand(1)); 6479 SDValue Size = getValue(I.getArgOperand(2)); 6480 assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size"); 6481 // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment. 6482 Align DstAlign = MCI.getDestAlign().valueOrOne(); 6483 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 6484 Align Alignment = std::min(DstAlign, SrcAlign); 6485 bool isVol = MCI.isVolatile(); 6486 // FIXME: Support passing different dest/src alignments to the memcpy DAG 6487 // node. 6488 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol, 6489 /* AlwaysInline */ true, &I, std::nullopt, 6490 MachinePointerInfo(I.getArgOperand(0)), 6491 MachinePointerInfo(I.getArgOperand(1)), 6492 I.getAAMetadata(), AA); 6493 updateDAGForMaybeTailCall(MC); 6494 return; 6495 } 6496 case Intrinsic::memset: { 6497 const auto &MSI = cast<MemSetInst>(I); 6498 SDValue Op1 = getValue(I.getArgOperand(0)); 6499 SDValue Op2 = getValue(I.getArgOperand(1)); 6500 SDValue Op3 = getValue(I.getArgOperand(2)); 6501 // @llvm.memset defines 0 and 1 to both mean no alignment. 6502 Align Alignment = MSI.getDestAlign().valueOrOne(); 6503 bool isVol = MSI.isVolatile(); 6504 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6505 SDValue MS = DAG.getMemset( 6506 Root, sdl, Op1, Op2, Op3, Alignment, isVol, /* AlwaysInline */ false, 6507 &I, MachinePointerInfo(I.getArgOperand(0)), I.getAAMetadata()); 6508 updateDAGForMaybeTailCall(MS); 6509 return; 6510 } 6511 case Intrinsic::memset_inline: { 6512 const auto &MSII = cast<MemSetInlineInst>(I); 6513 SDValue Dst = getValue(I.getArgOperand(0)); 6514 SDValue Value = getValue(I.getArgOperand(1)); 6515 SDValue Size = getValue(I.getArgOperand(2)); 6516 assert(isa<ConstantSDNode>(Size) && "memset_inline needs constant size"); 6517 // @llvm.memset defines 0 and 1 to both mean no alignment. 6518 Align DstAlign = MSII.getDestAlign().valueOrOne(); 6519 bool isVol = MSII.isVolatile(); 6520 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6521 SDValue MC = DAG.getMemset(Root, sdl, Dst, Value, Size, DstAlign, isVol, 6522 /* AlwaysInline */ true, &I, 6523 MachinePointerInfo(I.getArgOperand(0)), 6524 I.getAAMetadata()); 6525 updateDAGForMaybeTailCall(MC); 6526 return; 6527 } 6528 case Intrinsic::memmove: { 6529 const auto &MMI = cast<MemMoveInst>(I); 6530 SDValue Op1 = getValue(I.getArgOperand(0)); 6531 SDValue Op2 = getValue(I.getArgOperand(1)); 6532 SDValue Op3 = getValue(I.getArgOperand(2)); 6533 // @llvm.memmove defines 0 and 1 to both mean no alignment. 6534 Align DstAlign = MMI.getDestAlign().valueOrOne(); 6535 Align SrcAlign = MMI.getSourceAlign().valueOrOne(); 6536 Align Alignment = std::min(DstAlign, SrcAlign); 6537 bool isVol = MMI.isVolatile(); 6538 // FIXME: Support passing different dest/src alignments to the memmove DAG 6539 // node. 6540 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6541 SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol, &I, 6542 /* OverrideTailCall */ std::nullopt, 6543 MachinePointerInfo(I.getArgOperand(0)), 6544 MachinePointerInfo(I.getArgOperand(1)), 6545 I.getAAMetadata(), AA); 6546 updateDAGForMaybeTailCall(MM); 6547 return; 6548 } 6549 case Intrinsic::memcpy_element_unordered_atomic: { 6550 const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I); 6551 SDValue Dst = getValue(MI.getRawDest()); 6552 SDValue Src = getValue(MI.getRawSource()); 6553 SDValue Length = getValue(MI.getLength()); 6554 6555 Type *LengthTy = MI.getLength()->getType(); 6556 unsigned ElemSz = MI.getElementSizeInBytes(); 6557 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6558 SDValue MC = 6559 DAG.getAtomicMemcpy(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz, 6560 isTC, MachinePointerInfo(MI.getRawDest()), 6561 MachinePointerInfo(MI.getRawSource())); 6562 updateDAGForMaybeTailCall(MC); 6563 return; 6564 } 6565 case Intrinsic::memmove_element_unordered_atomic: { 6566 auto &MI = cast<AtomicMemMoveInst>(I); 6567 SDValue Dst = getValue(MI.getRawDest()); 6568 SDValue Src = getValue(MI.getRawSource()); 6569 SDValue Length = getValue(MI.getLength()); 6570 6571 Type *LengthTy = MI.getLength()->getType(); 6572 unsigned ElemSz = MI.getElementSizeInBytes(); 6573 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6574 SDValue MC = 6575 DAG.getAtomicMemmove(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz, 6576 isTC, MachinePointerInfo(MI.getRawDest()), 6577 MachinePointerInfo(MI.getRawSource())); 6578 updateDAGForMaybeTailCall(MC); 6579 return; 6580 } 6581 case Intrinsic::memset_element_unordered_atomic: { 6582 auto &MI = cast<AtomicMemSetInst>(I); 6583 SDValue Dst = getValue(MI.getRawDest()); 6584 SDValue Val = getValue(MI.getValue()); 6585 SDValue Length = getValue(MI.getLength()); 6586 6587 Type *LengthTy = MI.getLength()->getType(); 6588 unsigned ElemSz = MI.getElementSizeInBytes(); 6589 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6590 SDValue MC = 6591 DAG.getAtomicMemset(getRoot(), sdl, Dst, Val, Length, LengthTy, ElemSz, 6592 isTC, MachinePointerInfo(MI.getRawDest())); 6593 updateDAGForMaybeTailCall(MC); 6594 return; 6595 } 6596 case Intrinsic::call_preallocated_setup: { 6597 const CallBase *PreallocatedCall = FindPreallocatedCall(&I); 6598 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 6599 SDValue Res = DAG.getNode(ISD::PREALLOCATED_SETUP, sdl, MVT::Other, 6600 getRoot(), SrcValue); 6601 setValue(&I, Res); 6602 DAG.setRoot(Res); 6603 return; 6604 } 6605 case Intrinsic::call_preallocated_arg: { 6606 const CallBase *PreallocatedCall = FindPreallocatedCall(I.getOperand(0)); 6607 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 6608 SDValue Ops[3]; 6609 Ops[0] = getRoot(); 6610 Ops[1] = SrcValue; 6611 Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl, 6612 MVT::i32); // arg index 6613 SDValue Res = DAG.getNode( 6614 ISD::PREALLOCATED_ARG, sdl, 6615 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Ops); 6616 setValue(&I, Res); 6617 DAG.setRoot(Res.getValue(1)); 6618 return; 6619 } 6620 case Intrinsic::dbg_declare: { 6621 const auto &DI = cast<DbgDeclareInst>(I); 6622 // Debug intrinsics are handled separately in assignment tracking mode. 6623 // Some intrinsics are handled right after Argument lowering. 6624 if (AssignmentTrackingEnabled || 6625 FuncInfo.PreprocessedDbgDeclares.count(&DI)) 6626 return; 6627 LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DI << "\n"); 6628 DILocalVariable *Variable = DI.getVariable(); 6629 DIExpression *Expression = DI.getExpression(); 6630 dropDanglingDebugInfo(Variable, Expression); 6631 // Assume dbg.declare can not currently use DIArgList, i.e. 6632 // it is non-variadic. 6633 assert(!DI.hasArgList() && "Only dbg.value should currently use DIArgList"); 6634 handleDebugDeclare(DI.getVariableLocationOp(0), Variable, Expression, 6635 DI.getDebugLoc()); 6636 return; 6637 } 6638 case Intrinsic::dbg_label: { 6639 const DbgLabelInst &DI = cast<DbgLabelInst>(I); 6640 DILabel *Label = DI.getLabel(); 6641 assert(Label && "Missing label"); 6642 6643 SDDbgLabel *SDV; 6644 SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder); 6645 DAG.AddDbgLabel(SDV); 6646 return; 6647 } 6648 case Intrinsic::dbg_assign: { 6649 // Debug intrinsics are handled separately in assignment tracking mode. 6650 if (AssignmentTrackingEnabled) 6651 return; 6652 // If assignment tracking hasn't been enabled then fall through and treat 6653 // the dbg.assign as a dbg.value. 6654 [[fallthrough]]; 6655 } 6656 case Intrinsic::dbg_value: { 6657 // Debug intrinsics are handled separately in assignment tracking mode. 6658 if (AssignmentTrackingEnabled) 6659 return; 6660 const DbgValueInst &DI = cast<DbgValueInst>(I); 6661 assert(DI.getVariable() && "Missing variable"); 6662 6663 DILocalVariable *Variable = DI.getVariable(); 6664 DIExpression *Expression = DI.getExpression(); 6665 dropDanglingDebugInfo(Variable, Expression); 6666 6667 if (DI.isKillLocation()) { 6668 handleKillDebugValue(Variable, Expression, DI.getDebugLoc(), SDNodeOrder); 6669 return; 6670 } 6671 6672 SmallVector<Value *, 4> Values(DI.getValues()); 6673 if (Values.empty()) 6674 return; 6675 6676 bool IsVariadic = DI.hasArgList(); 6677 if (!handleDebugValue(Values, Variable, Expression, DI.getDebugLoc(), 6678 SDNodeOrder, IsVariadic)) 6679 addDanglingDebugInfo(Values, Variable, Expression, IsVariadic, 6680 DI.getDebugLoc(), SDNodeOrder); 6681 return; 6682 } 6683 6684 case Intrinsic::eh_typeid_for: { 6685 // Find the type id for the given typeinfo. 6686 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 6687 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 6688 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 6689 setValue(&I, Res); 6690 return; 6691 } 6692 6693 case Intrinsic::eh_return_i32: 6694 case Intrinsic::eh_return_i64: 6695 DAG.getMachineFunction().setCallsEHReturn(true); 6696 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 6697 MVT::Other, 6698 getControlRoot(), 6699 getValue(I.getArgOperand(0)), 6700 getValue(I.getArgOperand(1)))); 6701 return; 6702 case Intrinsic::eh_unwind_init: 6703 DAG.getMachineFunction().setCallsUnwindInit(true); 6704 return; 6705 case Intrinsic::eh_dwarf_cfa: 6706 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 6707 TLI.getPointerTy(DAG.getDataLayout()), 6708 getValue(I.getArgOperand(0)))); 6709 return; 6710 case Intrinsic::eh_sjlj_callsite: { 6711 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(0)); 6712 assert(FuncInfo.getCurrentCallSite() == 0 && "Overlapping call sites!"); 6713 6714 FuncInfo.setCurrentCallSite(CI->getZExtValue()); 6715 return; 6716 } 6717 case Intrinsic::eh_sjlj_functioncontext: { 6718 // Get and store the index of the function context. 6719 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 6720 AllocaInst *FnCtx = 6721 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 6722 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 6723 MFI.setFunctionContextIndex(FI); 6724 return; 6725 } 6726 case Intrinsic::eh_sjlj_setjmp: { 6727 SDValue Ops[2]; 6728 Ops[0] = getRoot(); 6729 Ops[1] = getValue(I.getArgOperand(0)); 6730 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 6731 DAG.getVTList(MVT::i32, MVT::Other), Ops); 6732 setValue(&I, Op.getValue(0)); 6733 DAG.setRoot(Op.getValue(1)); 6734 return; 6735 } 6736 case Intrinsic::eh_sjlj_longjmp: 6737 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 6738 getRoot(), getValue(I.getArgOperand(0)))); 6739 return; 6740 case Intrinsic::eh_sjlj_setup_dispatch: 6741 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 6742 getRoot())); 6743 return; 6744 case Intrinsic::masked_gather: 6745 visitMaskedGather(I); 6746 return; 6747 case Intrinsic::masked_load: 6748 visitMaskedLoad(I); 6749 return; 6750 case Intrinsic::masked_scatter: 6751 visitMaskedScatter(I); 6752 return; 6753 case Intrinsic::masked_store: 6754 visitMaskedStore(I); 6755 return; 6756 case Intrinsic::masked_expandload: 6757 visitMaskedLoad(I, true /* IsExpanding */); 6758 return; 6759 case Intrinsic::masked_compressstore: 6760 visitMaskedStore(I, true /* IsCompressing */); 6761 return; 6762 case Intrinsic::powi: 6763 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 6764 getValue(I.getArgOperand(1)), DAG)); 6765 return; 6766 case Intrinsic::log: 6767 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6768 return; 6769 case Intrinsic::log2: 6770 setValue(&I, 6771 expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6772 return; 6773 case Intrinsic::log10: 6774 setValue(&I, 6775 expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6776 return; 6777 case Intrinsic::exp: 6778 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6779 return; 6780 case Intrinsic::exp2: 6781 setValue(&I, 6782 expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6783 return; 6784 case Intrinsic::pow: 6785 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 6786 getValue(I.getArgOperand(1)), DAG, TLI, Flags)); 6787 return; 6788 case Intrinsic::sqrt: 6789 case Intrinsic::fabs: 6790 case Intrinsic::sin: 6791 case Intrinsic::cos: 6792 case Intrinsic::tan: 6793 case Intrinsic::asin: 6794 case Intrinsic::acos: 6795 case Intrinsic::atan: 6796 case Intrinsic::sinh: 6797 case Intrinsic::cosh: 6798 case Intrinsic::tanh: 6799 case Intrinsic::exp10: 6800 case Intrinsic::floor: 6801 case Intrinsic::ceil: 6802 case Intrinsic::trunc: 6803 case Intrinsic::rint: 6804 case Intrinsic::nearbyint: 6805 case Intrinsic::round: 6806 case Intrinsic::roundeven: 6807 case Intrinsic::canonicalize: { 6808 unsigned Opcode; 6809 // clang-format off 6810 switch (Intrinsic) { 6811 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6812 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 6813 case Intrinsic::fabs: Opcode = ISD::FABS; break; 6814 case Intrinsic::sin: Opcode = ISD::FSIN; break; 6815 case Intrinsic::cos: Opcode = ISD::FCOS; break; 6816 case Intrinsic::tan: Opcode = ISD::FTAN; break; 6817 case Intrinsic::asin: Opcode = ISD::FASIN; break; 6818 case Intrinsic::acos: Opcode = ISD::FACOS; break; 6819 case Intrinsic::atan: Opcode = ISD::FATAN; break; 6820 case Intrinsic::sinh: Opcode = ISD::FSINH; break; 6821 case Intrinsic::cosh: Opcode = ISD::FCOSH; break; 6822 case Intrinsic::tanh: Opcode = ISD::FTANH; break; 6823 case Intrinsic::exp10: Opcode = ISD::FEXP10; break; 6824 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 6825 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 6826 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 6827 case Intrinsic::rint: Opcode = ISD::FRINT; break; 6828 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 6829 case Intrinsic::round: Opcode = ISD::FROUND; break; 6830 case Intrinsic::roundeven: Opcode = ISD::FROUNDEVEN; break; 6831 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 6832 } 6833 // clang-format on 6834 6835 setValue(&I, DAG.getNode(Opcode, sdl, 6836 getValue(I.getArgOperand(0)).getValueType(), 6837 getValue(I.getArgOperand(0)), Flags)); 6838 return; 6839 } 6840 case Intrinsic::lround: 6841 case Intrinsic::llround: 6842 case Intrinsic::lrint: 6843 case Intrinsic::llrint: { 6844 unsigned Opcode; 6845 // clang-format off 6846 switch (Intrinsic) { 6847 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6848 case Intrinsic::lround: Opcode = ISD::LROUND; break; 6849 case Intrinsic::llround: Opcode = ISD::LLROUND; break; 6850 case Intrinsic::lrint: Opcode = ISD::LRINT; break; 6851 case Intrinsic::llrint: Opcode = ISD::LLRINT; break; 6852 } 6853 // clang-format on 6854 6855 EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6856 setValue(&I, DAG.getNode(Opcode, sdl, RetVT, 6857 getValue(I.getArgOperand(0)))); 6858 return; 6859 } 6860 case Intrinsic::minnum: 6861 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 6862 getValue(I.getArgOperand(0)).getValueType(), 6863 getValue(I.getArgOperand(0)), 6864 getValue(I.getArgOperand(1)), Flags)); 6865 return; 6866 case Intrinsic::maxnum: 6867 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 6868 getValue(I.getArgOperand(0)).getValueType(), 6869 getValue(I.getArgOperand(0)), 6870 getValue(I.getArgOperand(1)), Flags)); 6871 return; 6872 case Intrinsic::minimum: 6873 setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl, 6874 getValue(I.getArgOperand(0)).getValueType(), 6875 getValue(I.getArgOperand(0)), 6876 getValue(I.getArgOperand(1)), Flags)); 6877 return; 6878 case Intrinsic::maximum: 6879 setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl, 6880 getValue(I.getArgOperand(0)).getValueType(), 6881 getValue(I.getArgOperand(0)), 6882 getValue(I.getArgOperand(1)), Flags)); 6883 return; 6884 case Intrinsic::copysign: 6885 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 6886 getValue(I.getArgOperand(0)).getValueType(), 6887 getValue(I.getArgOperand(0)), 6888 getValue(I.getArgOperand(1)), Flags)); 6889 return; 6890 case Intrinsic::ldexp: 6891 setValue(&I, DAG.getNode(ISD::FLDEXP, sdl, 6892 getValue(I.getArgOperand(0)).getValueType(), 6893 getValue(I.getArgOperand(0)), 6894 getValue(I.getArgOperand(1)), Flags)); 6895 return; 6896 case Intrinsic::frexp: { 6897 SmallVector<EVT, 2> ValueVTs; 6898 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 6899 SDVTList VTs = DAG.getVTList(ValueVTs); 6900 setValue(&I, 6901 DAG.getNode(ISD::FFREXP, sdl, VTs, getValue(I.getArgOperand(0)))); 6902 return; 6903 } 6904 case Intrinsic::arithmetic_fence: { 6905 setValue(&I, DAG.getNode(ISD::ARITH_FENCE, sdl, 6906 getValue(I.getArgOperand(0)).getValueType(), 6907 getValue(I.getArgOperand(0)), Flags)); 6908 return; 6909 } 6910 case Intrinsic::fma: 6911 setValue(&I, DAG.getNode( 6912 ISD::FMA, sdl, getValue(I.getArgOperand(0)).getValueType(), 6913 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), 6914 getValue(I.getArgOperand(2)), Flags)); 6915 return; 6916 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC) \ 6917 case Intrinsic::INTRINSIC: 6918 #include "llvm/IR/ConstrainedOps.def" 6919 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I)); 6920 return; 6921 #define BEGIN_REGISTER_VP_INTRINSIC(VPID, ...) case Intrinsic::VPID: 6922 #include "llvm/IR/VPIntrinsics.def" 6923 visitVectorPredicationIntrinsic(cast<VPIntrinsic>(I)); 6924 return; 6925 case Intrinsic::fptrunc_round: { 6926 // Get the last argument, the metadata and convert it to an integer in the 6927 // call 6928 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(1))->getMetadata(); 6929 std::optional<RoundingMode> RoundMode = 6930 convertStrToRoundingMode(cast<MDString>(MD)->getString()); 6931 6932 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6933 6934 // Propagate fast-math-flags from IR to node(s). 6935 SDNodeFlags Flags; 6936 Flags.copyFMF(*cast<FPMathOperator>(&I)); 6937 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 6938 6939 SDValue Result; 6940 Result = DAG.getNode( 6941 ISD::FPTRUNC_ROUND, sdl, VT, getValue(I.getArgOperand(0)), 6942 DAG.getTargetConstant((int)*RoundMode, sdl, 6943 TLI.getPointerTy(DAG.getDataLayout()))); 6944 setValue(&I, Result); 6945 6946 return; 6947 } 6948 case Intrinsic::fmuladd: { 6949 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6950 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 6951 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 6952 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6953 getValue(I.getArgOperand(0)).getValueType(), 6954 getValue(I.getArgOperand(0)), 6955 getValue(I.getArgOperand(1)), 6956 getValue(I.getArgOperand(2)), Flags)); 6957 } else { 6958 // TODO: Intrinsic calls should have fast-math-flags. 6959 SDValue Mul = DAG.getNode( 6960 ISD::FMUL, sdl, getValue(I.getArgOperand(0)).getValueType(), 6961 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), Flags); 6962 SDValue Add = DAG.getNode(ISD::FADD, sdl, 6963 getValue(I.getArgOperand(0)).getValueType(), 6964 Mul, getValue(I.getArgOperand(2)), Flags); 6965 setValue(&I, Add); 6966 } 6967 return; 6968 } 6969 case Intrinsic::convert_to_fp16: 6970 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 6971 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 6972 getValue(I.getArgOperand(0)), 6973 DAG.getTargetConstant(0, sdl, 6974 MVT::i32)))); 6975 return; 6976 case Intrinsic::convert_from_fp16: 6977 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 6978 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6979 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 6980 getValue(I.getArgOperand(0))))); 6981 return; 6982 case Intrinsic::fptosi_sat: { 6983 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6984 setValue(&I, DAG.getNode(ISD::FP_TO_SINT_SAT, sdl, VT, 6985 getValue(I.getArgOperand(0)), 6986 DAG.getValueType(VT.getScalarType()))); 6987 return; 6988 } 6989 case Intrinsic::fptoui_sat: { 6990 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6991 setValue(&I, DAG.getNode(ISD::FP_TO_UINT_SAT, sdl, VT, 6992 getValue(I.getArgOperand(0)), 6993 DAG.getValueType(VT.getScalarType()))); 6994 return; 6995 } 6996 case Intrinsic::set_rounding: 6997 Res = DAG.getNode(ISD::SET_ROUNDING, sdl, MVT::Other, 6998 {getRoot(), getValue(I.getArgOperand(0))}); 6999 setValue(&I, Res); 7000 DAG.setRoot(Res.getValue(0)); 7001 return; 7002 case Intrinsic::is_fpclass: { 7003 const DataLayout DLayout = DAG.getDataLayout(); 7004 EVT DestVT = TLI.getValueType(DLayout, I.getType()); 7005 EVT ArgVT = TLI.getValueType(DLayout, I.getArgOperand(0)->getType()); 7006 FPClassTest Test = static_cast<FPClassTest>( 7007 cast<ConstantInt>(I.getArgOperand(1))->getZExtValue()); 7008 MachineFunction &MF = DAG.getMachineFunction(); 7009 const Function &F = MF.getFunction(); 7010 SDValue Op = getValue(I.getArgOperand(0)); 7011 SDNodeFlags Flags; 7012 Flags.setNoFPExcept( 7013 !F.getAttributes().hasFnAttr(llvm::Attribute::StrictFP)); 7014 // If ISD::IS_FPCLASS should be expanded, do it right now, because the 7015 // expansion can use illegal types. Making expansion early allows 7016 // legalizing these types prior to selection. 7017 if (!TLI.isOperationLegalOrCustom(ISD::IS_FPCLASS, ArgVT)) { 7018 SDValue Result = TLI.expandIS_FPCLASS(DestVT, Op, Test, Flags, sdl, DAG); 7019 setValue(&I, Result); 7020 return; 7021 } 7022 7023 SDValue Check = DAG.getTargetConstant(Test, sdl, MVT::i32); 7024 SDValue V = DAG.getNode(ISD::IS_FPCLASS, sdl, DestVT, {Op, Check}, Flags); 7025 setValue(&I, V); 7026 return; 7027 } 7028 case Intrinsic::get_fpenv: { 7029 const DataLayout DLayout = DAG.getDataLayout(); 7030 EVT EnvVT = TLI.getValueType(DLayout, I.getType()); 7031 Align TempAlign = DAG.getEVTAlign(EnvVT); 7032 SDValue Chain = getRoot(); 7033 // Use GET_FPENV if it is legal or custom. Otherwise use memory-based node 7034 // and temporary storage in stack. 7035 if (TLI.isOperationLegalOrCustom(ISD::GET_FPENV, EnvVT)) { 7036 Res = DAG.getNode( 7037 ISD::GET_FPENV, sdl, 7038 DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()), 7039 MVT::Other), 7040 Chain); 7041 } else { 7042 SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value()); 7043 int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex(); 7044 auto MPI = 7045 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI); 7046 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7047 MPI, MachineMemOperand::MOStore, LocationSize::beforeOrAfterPointer(), 7048 TempAlign); 7049 Chain = DAG.getGetFPEnv(Chain, sdl, Temp, EnvVT, MMO); 7050 Res = DAG.getLoad(EnvVT, sdl, Chain, Temp, MPI); 7051 } 7052 setValue(&I, Res); 7053 DAG.setRoot(Res.getValue(1)); 7054 return; 7055 } 7056 case Intrinsic::set_fpenv: { 7057 const DataLayout DLayout = DAG.getDataLayout(); 7058 SDValue Env = getValue(I.getArgOperand(0)); 7059 EVT EnvVT = Env.getValueType(); 7060 Align TempAlign = DAG.getEVTAlign(EnvVT); 7061 SDValue Chain = getRoot(); 7062 // If SET_FPENV is custom or legal, use it. Otherwise use loading 7063 // environment from memory. 7064 if (TLI.isOperationLegalOrCustom(ISD::SET_FPENV, EnvVT)) { 7065 Chain = DAG.getNode(ISD::SET_FPENV, sdl, MVT::Other, Chain, Env); 7066 } else { 7067 // Allocate space in stack, copy environment bits into it and use this 7068 // memory in SET_FPENV_MEM. 7069 SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value()); 7070 int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex(); 7071 auto MPI = 7072 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI); 7073 Chain = DAG.getStore(Chain, sdl, Env, Temp, MPI, TempAlign, 7074 MachineMemOperand::MOStore); 7075 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7076 MPI, MachineMemOperand::MOLoad, LocationSize::beforeOrAfterPointer(), 7077 TempAlign); 7078 Chain = DAG.getSetFPEnv(Chain, sdl, Temp, EnvVT, MMO); 7079 } 7080 DAG.setRoot(Chain); 7081 return; 7082 } 7083 case Intrinsic::reset_fpenv: 7084 DAG.setRoot(DAG.getNode(ISD::RESET_FPENV, sdl, MVT::Other, getRoot())); 7085 return; 7086 case Intrinsic::get_fpmode: 7087 Res = DAG.getNode( 7088 ISD::GET_FPMODE, sdl, 7089 DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()), 7090 MVT::Other), 7091 DAG.getRoot()); 7092 setValue(&I, Res); 7093 DAG.setRoot(Res.getValue(1)); 7094 return; 7095 case Intrinsic::set_fpmode: 7096 Res = DAG.getNode(ISD::SET_FPMODE, sdl, MVT::Other, {DAG.getRoot()}, 7097 getValue(I.getArgOperand(0))); 7098 DAG.setRoot(Res); 7099 return; 7100 case Intrinsic::reset_fpmode: { 7101 Res = DAG.getNode(ISD::RESET_FPMODE, sdl, MVT::Other, getRoot()); 7102 DAG.setRoot(Res); 7103 return; 7104 } 7105 case Intrinsic::pcmarker: { 7106 SDValue Tmp = getValue(I.getArgOperand(0)); 7107 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 7108 return; 7109 } 7110 case Intrinsic::readcyclecounter: { 7111 SDValue Op = getRoot(); 7112 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 7113 DAG.getVTList(MVT::i64, MVT::Other), Op); 7114 setValue(&I, Res); 7115 DAG.setRoot(Res.getValue(1)); 7116 return; 7117 } 7118 case Intrinsic::readsteadycounter: { 7119 SDValue Op = getRoot(); 7120 Res = DAG.getNode(ISD::READSTEADYCOUNTER, sdl, 7121 DAG.getVTList(MVT::i64, MVT::Other), Op); 7122 setValue(&I, Res); 7123 DAG.setRoot(Res.getValue(1)); 7124 return; 7125 } 7126 case Intrinsic::bitreverse: 7127 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 7128 getValue(I.getArgOperand(0)).getValueType(), 7129 getValue(I.getArgOperand(0)))); 7130 return; 7131 case Intrinsic::bswap: 7132 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 7133 getValue(I.getArgOperand(0)).getValueType(), 7134 getValue(I.getArgOperand(0)))); 7135 return; 7136 case Intrinsic::cttz: { 7137 SDValue Arg = getValue(I.getArgOperand(0)); 7138 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 7139 EVT Ty = Arg.getValueType(); 7140 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 7141 sdl, Ty, Arg)); 7142 return; 7143 } 7144 case Intrinsic::ctlz: { 7145 SDValue Arg = getValue(I.getArgOperand(0)); 7146 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 7147 EVT Ty = Arg.getValueType(); 7148 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 7149 sdl, Ty, Arg)); 7150 return; 7151 } 7152 case Intrinsic::ctpop: { 7153 SDValue Arg = getValue(I.getArgOperand(0)); 7154 EVT Ty = Arg.getValueType(); 7155 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 7156 return; 7157 } 7158 case Intrinsic::fshl: 7159 case Intrinsic::fshr: { 7160 bool IsFSHL = Intrinsic == Intrinsic::fshl; 7161 SDValue X = getValue(I.getArgOperand(0)); 7162 SDValue Y = getValue(I.getArgOperand(1)); 7163 SDValue Z = getValue(I.getArgOperand(2)); 7164 EVT VT = X.getValueType(); 7165 7166 if (X == Y) { 7167 auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR; 7168 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z)); 7169 } else { 7170 auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR; 7171 setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z)); 7172 } 7173 return; 7174 } 7175 case Intrinsic::sadd_sat: { 7176 SDValue Op1 = getValue(I.getArgOperand(0)); 7177 SDValue Op2 = getValue(I.getArgOperand(1)); 7178 setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 7179 return; 7180 } 7181 case Intrinsic::uadd_sat: { 7182 SDValue Op1 = getValue(I.getArgOperand(0)); 7183 SDValue Op2 = getValue(I.getArgOperand(1)); 7184 setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 7185 return; 7186 } 7187 case Intrinsic::ssub_sat: { 7188 SDValue Op1 = getValue(I.getArgOperand(0)); 7189 SDValue Op2 = getValue(I.getArgOperand(1)); 7190 setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 7191 return; 7192 } 7193 case Intrinsic::usub_sat: { 7194 SDValue Op1 = getValue(I.getArgOperand(0)); 7195 SDValue Op2 = getValue(I.getArgOperand(1)); 7196 setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 7197 return; 7198 } 7199 case Intrinsic::sshl_sat: { 7200 SDValue Op1 = getValue(I.getArgOperand(0)); 7201 SDValue Op2 = getValue(I.getArgOperand(1)); 7202 setValue(&I, DAG.getNode(ISD::SSHLSAT, sdl, Op1.getValueType(), Op1, Op2)); 7203 return; 7204 } 7205 case Intrinsic::ushl_sat: { 7206 SDValue Op1 = getValue(I.getArgOperand(0)); 7207 SDValue Op2 = getValue(I.getArgOperand(1)); 7208 setValue(&I, DAG.getNode(ISD::USHLSAT, sdl, Op1.getValueType(), Op1, Op2)); 7209 return; 7210 } 7211 case Intrinsic::smul_fix: 7212 case Intrinsic::umul_fix: 7213 case Intrinsic::smul_fix_sat: 7214 case Intrinsic::umul_fix_sat: { 7215 SDValue Op1 = getValue(I.getArgOperand(0)); 7216 SDValue Op2 = getValue(I.getArgOperand(1)); 7217 SDValue Op3 = getValue(I.getArgOperand(2)); 7218 setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 7219 Op1.getValueType(), Op1, Op2, Op3)); 7220 return; 7221 } 7222 case Intrinsic::sdiv_fix: 7223 case Intrinsic::udiv_fix: 7224 case Intrinsic::sdiv_fix_sat: 7225 case Intrinsic::udiv_fix_sat: { 7226 SDValue Op1 = getValue(I.getArgOperand(0)); 7227 SDValue Op2 = getValue(I.getArgOperand(1)); 7228 SDValue Op3 = getValue(I.getArgOperand(2)); 7229 setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 7230 Op1, Op2, Op3, DAG, TLI)); 7231 return; 7232 } 7233 case Intrinsic::smax: { 7234 SDValue Op1 = getValue(I.getArgOperand(0)); 7235 SDValue Op2 = getValue(I.getArgOperand(1)); 7236 setValue(&I, DAG.getNode(ISD::SMAX, sdl, Op1.getValueType(), Op1, Op2)); 7237 return; 7238 } 7239 case Intrinsic::smin: { 7240 SDValue Op1 = getValue(I.getArgOperand(0)); 7241 SDValue Op2 = getValue(I.getArgOperand(1)); 7242 setValue(&I, DAG.getNode(ISD::SMIN, sdl, Op1.getValueType(), Op1, Op2)); 7243 return; 7244 } 7245 case Intrinsic::umax: { 7246 SDValue Op1 = getValue(I.getArgOperand(0)); 7247 SDValue Op2 = getValue(I.getArgOperand(1)); 7248 setValue(&I, DAG.getNode(ISD::UMAX, sdl, Op1.getValueType(), Op1, Op2)); 7249 return; 7250 } 7251 case Intrinsic::umin: { 7252 SDValue Op1 = getValue(I.getArgOperand(0)); 7253 SDValue Op2 = getValue(I.getArgOperand(1)); 7254 setValue(&I, DAG.getNode(ISD::UMIN, sdl, Op1.getValueType(), Op1, Op2)); 7255 return; 7256 } 7257 case Intrinsic::abs: { 7258 // TODO: Preserve "int min is poison" arg in SDAG? 7259 SDValue Op1 = getValue(I.getArgOperand(0)); 7260 setValue(&I, DAG.getNode(ISD::ABS, sdl, Op1.getValueType(), Op1)); 7261 return; 7262 } 7263 case Intrinsic::scmp: { 7264 SDValue Op1 = getValue(I.getArgOperand(0)); 7265 SDValue Op2 = getValue(I.getArgOperand(1)); 7266 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7267 setValue(&I, DAG.getNode(ISD::SCMP, sdl, DestVT, Op1, Op2)); 7268 break; 7269 } 7270 case Intrinsic::ucmp: { 7271 SDValue Op1 = getValue(I.getArgOperand(0)); 7272 SDValue Op2 = getValue(I.getArgOperand(1)); 7273 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7274 setValue(&I, DAG.getNode(ISD::UCMP, sdl, DestVT, Op1, Op2)); 7275 break; 7276 } 7277 case Intrinsic::stacksave: { 7278 SDValue Op = getRoot(); 7279 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7280 Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op); 7281 setValue(&I, Res); 7282 DAG.setRoot(Res.getValue(1)); 7283 return; 7284 } 7285 case Intrinsic::stackrestore: 7286 Res = getValue(I.getArgOperand(0)); 7287 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 7288 return; 7289 case Intrinsic::get_dynamic_area_offset: { 7290 SDValue Op = getRoot(); 7291 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 7292 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7293 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 7294 // target. 7295 if (PtrTy.getFixedSizeInBits() < ResTy.getFixedSizeInBits()) 7296 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 7297 " intrinsic!"); 7298 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 7299 Op); 7300 DAG.setRoot(Op); 7301 setValue(&I, Res); 7302 return; 7303 } 7304 case Intrinsic::stackguard: { 7305 MachineFunction &MF = DAG.getMachineFunction(); 7306 const Module &M = *MF.getFunction().getParent(); 7307 EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7308 SDValue Chain = getRoot(); 7309 if (TLI.useLoadStackGuardNode()) { 7310 Res = getLoadStackGuard(DAG, sdl, Chain); 7311 Res = DAG.getPtrExtOrTrunc(Res, sdl, PtrTy); 7312 } else { 7313 const Value *Global = TLI.getSDagStackGuard(M); 7314 Align Align = DAG.getDataLayout().getPrefTypeAlign(Global->getType()); 7315 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 7316 MachinePointerInfo(Global, 0), Align, 7317 MachineMemOperand::MOVolatile); 7318 } 7319 if (TLI.useStackGuardXorFP()) 7320 Res = TLI.emitStackGuardXorFP(DAG, Res, sdl); 7321 DAG.setRoot(Chain); 7322 setValue(&I, Res); 7323 return; 7324 } 7325 case Intrinsic::stackprotector: { 7326 // Emit code into the DAG to store the stack guard onto the stack. 7327 MachineFunction &MF = DAG.getMachineFunction(); 7328 MachineFrameInfo &MFI = MF.getFrameInfo(); 7329 SDValue Src, Chain = getRoot(); 7330 7331 if (TLI.useLoadStackGuardNode()) 7332 Src = getLoadStackGuard(DAG, sdl, Chain); 7333 else 7334 Src = getValue(I.getArgOperand(0)); // The guard's value. 7335 7336 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 7337 7338 int FI = FuncInfo.StaticAllocaMap[Slot]; 7339 MFI.setStackProtectorIndex(FI); 7340 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 7341 7342 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 7343 7344 // Store the stack protector onto the stack. 7345 Res = DAG.getStore( 7346 Chain, sdl, Src, FIN, 7347 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), 7348 MaybeAlign(), MachineMemOperand::MOVolatile); 7349 setValue(&I, Res); 7350 DAG.setRoot(Res); 7351 return; 7352 } 7353 case Intrinsic::objectsize: 7354 llvm_unreachable("llvm.objectsize.* should have been lowered already"); 7355 7356 case Intrinsic::is_constant: 7357 llvm_unreachable("llvm.is.constant.* should have been lowered already"); 7358 7359 case Intrinsic::annotation: 7360 case Intrinsic::ptr_annotation: 7361 case Intrinsic::launder_invariant_group: 7362 case Intrinsic::strip_invariant_group: 7363 // Drop the intrinsic, but forward the value 7364 setValue(&I, getValue(I.getOperand(0))); 7365 return; 7366 7367 case Intrinsic::assume: 7368 case Intrinsic::experimental_noalias_scope_decl: 7369 case Intrinsic::var_annotation: 7370 case Intrinsic::sideeffect: 7371 // Discard annotate attributes, noalias scope declarations, assumptions, and 7372 // artificial side-effects. 7373 return; 7374 7375 case Intrinsic::codeview_annotation: { 7376 // Emit a label associated with this metadata. 7377 MachineFunction &MF = DAG.getMachineFunction(); 7378 MCSymbol *Label = MF.getContext().createTempSymbol("annotation", true); 7379 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata(); 7380 MF.addCodeViewAnnotation(Label, cast<MDNode>(MD)); 7381 Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label); 7382 DAG.setRoot(Res); 7383 return; 7384 } 7385 7386 case Intrinsic::init_trampoline: { 7387 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 7388 7389 SDValue Ops[6]; 7390 Ops[0] = getRoot(); 7391 Ops[1] = getValue(I.getArgOperand(0)); 7392 Ops[2] = getValue(I.getArgOperand(1)); 7393 Ops[3] = getValue(I.getArgOperand(2)); 7394 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 7395 Ops[5] = DAG.getSrcValue(F); 7396 7397 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 7398 7399 DAG.setRoot(Res); 7400 return; 7401 } 7402 case Intrinsic::adjust_trampoline: 7403 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 7404 TLI.getPointerTy(DAG.getDataLayout()), 7405 getValue(I.getArgOperand(0)))); 7406 return; 7407 case Intrinsic::gcroot: { 7408 assert(DAG.getMachineFunction().getFunction().hasGC() && 7409 "only valid in functions with gc specified, enforced by Verifier"); 7410 assert(GFI && "implied by previous"); 7411 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 7412 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 7413 7414 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 7415 GFI->addStackRoot(FI->getIndex(), TypeMap); 7416 return; 7417 } 7418 case Intrinsic::gcread: 7419 case Intrinsic::gcwrite: 7420 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 7421 case Intrinsic::get_rounding: 7422 Res = DAG.getNode(ISD::GET_ROUNDING, sdl, {MVT::i32, MVT::Other}, getRoot()); 7423 setValue(&I, Res); 7424 DAG.setRoot(Res.getValue(1)); 7425 return; 7426 7427 case Intrinsic::expect: 7428 // Just replace __builtin_expect(exp, c) with EXP. 7429 setValue(&I, getValue(I.getArgOperand(0))); 7430 return; 7431 7432 case Intrinsic::ubsantrap: 7433 case Intrinsic::debugtrap: 7434 case Intrinsic::trap: { 7435 StringRef TrapFuncName = 7436 I.getAttributes().getFnAttr("trap-func-name").getValueAsString(); 7437 if (TrapFuncName.empty()) { 7438 switch (Intrinsic) { 7439 case Intrinsic::trap: 7440 DAG.setRoot(DAG.getNode(ISD::TRAP, sdl, MVT::Other, getRoot())); 7441 break; 7442 case Intrinsic::debugtrap: 7443 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, sdl, MVT::Other, getRoot())); 7444 break; 7445 case Intrinsic::ubsantrap: 7446 DAG.setRoot(DAG.getNode( 7447 ISD::UBSANTRAP, sdl, MVT::Other, getRoot(), 7448 DAG.getTargetConstant( 7449 cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(), sdl, 7450 MVT::i32))); 7451 break; 7452 default: llvm_unreachable("unknown trap intrinsic"); 7453 } 7454 DAG.addNoMergeSiteInfo(DAG.getRoot().getNode(), 7455 I.hasFnAttr(Attribute::NoMerge)); 7456 return; 7457 } 7458 TargetLowering::ArgListTy Args; 7459 if (Intrinsic == Intrinsic::ubsantrap) { 7460 Args.push_back(TargetLoweringBase::ArgListEntry()); 7461 Args[0].Val = I.getArgOperand(0); 7462 Args[0].Node = getValue(Args[0].Val); 7463 Args[0].Ty = Args[0].Val->getType(); 7464 } 7465 7466 TargetLowering::CallLoweringInfo CLI(DAG); 7467 CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee( 7468 CallingConv::C, I.getType(), 7469 DAG.getExternalSymbol(TrapFuncName.data(), 7470 TLI.getPointerTy(DAG.getDataLayout())), 7471 std::move(Args)); 7472 CLI.NoMerge = I.hasFnAttr(Attribute::NoMerge); 7473 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 7474 DAG.setRoot(Result.second); 7475 return; 7476 } 7477 7478 case Intrinsic::allow_runtime_check: 7479 case Intrinsic::allow_ubsan_check: 7480 setValue(&I, getValue(ConstantInt::getTrue(I.getType()))); 7481 return; 7482 7483 case Intrinsic::uadd_with_overflow: 7484 case Intrinsic::sadd_with_overflow: 7485 case Intrinsic::usub_with_overflow: 7486 case Intrinsic::ssub_with_overflow: 7487 case Intrinsic::umul_with_overflow: 7488 case Intrinsic::smul_with_overflow: { 7489 ISD::NodeType Op; 7490 switch (Intrinsic) { 7491 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 7492 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 7493 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 7494 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 7495 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 7496 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 7497 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 7498 } 7499 SDValue Op1 = getValue(I.getArgOperand(0)); 7500 SDValue Op2 = getValue(I.getArgOperand(1)); 7501 7502 EVT ResultVT = Op1.getValueType(); 7503 EVT OverflowVT = MVT::i1; 7504 if (ResultVT.isVector()) 7505 OverflowVT = EVT::getVectorVT( 7506 *Context, OverflowVT, ResultVT.getVectorElementCount()); 7507 7508 SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT); 7509 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 7510 return; 7511 } 7512 case Intrinsic::prefetch: { 7513 SDValue Ops[5]; 7514 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 7515 auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore; 7516 Ops[0] = DAG.getRoot(); 7517 Ops[1] = getValue(I.getArgOperand(0)); 7518 Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl, 7519 MVT::i32); 7520 Ops[3] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(2)), sdl, 7521 MVT::i32); 7522 Ops[4] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(3)), sdl, 7523 MVT::i32); 7524 SDValue Result = DAG.getMemIntrinsicNode( 7525 ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops, 7526 EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)), 7527 /* align */ std::nullopt, Flags); 7528 7529 // Chain the prefetch in parallel with any pending loads, to stay out of 7530 // the way of later optimizations. 7531 PendingLoads.push_back(Result); 7532 Result = getRoot(); 7533 DAG.setRoot(Result); 7534 return; 7535 } 7536 case Intrinsic::lifetime_start: 7537 case Intrinsic::lifetime_end: { 7538 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 7539 // Stack coloring is not enabled in O0, discard region information. 7540 if (TM.getOptLevel() == CodeGenOptLevel::None) 7541 return; 7542 7543 const int64_t ObjectSize = 7544 cast<ConstantInt>(I.getArgOperand(0))->getSExtValue(); 7545 Value *const ObjectPtr = I.getArgOperand(1); 7546 SmallVector<const Value *, 4> Allocas; 7547 getUnderlyingObjects(ObjectPtr, Allocas); 7548 7549 for (const Value *Alloca : Allocas) { 7550 const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(Alloca); 7551 7552 // Could not find an Alloca. 7553 if (!LifetimeObject) 7554 continue; 7555 7556 // First check that the Alloca is static, otherwise it won't have a 7557 // valid frame index. 7558 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 7559 if (SI == FuncInfo.StaticAllocaMap.end()) 7560 return; 7561 7562 const int FrameIndex = SI->second; 7563 int64_t Offset; 7564 if (GetPointerBaseWithConstantOffset( 7565 ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject) 7566 Offset = -1; // Cannot determine offset from alloca to lifetime object. 7567 Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize, 7568 Offset); 7569 DAG.setRoot(Res); 7570 } 7571 return; 7572 } 7573 case Intrinsic::pseudoprobe: { 7574 auto Guid = cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(); 7575 auto Index = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 7576 auto Attr = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue(); 7577 Res = DAG.getPseudoProbeNode(sdl, getRoot(), Guid, Index, Attr); 7578 DAG.setRoot(Res); 7579 return; 7580 } 7581 case Intrinsic::invariant_start: 7582 // Discard region information. 7583 setValue(&I, 7584 DAG.getUNDEF(TLI.getValueType(DAG.getDataLayout(), I.getType()))); 7585 return; 7586 case Intrinsic::invariant_end: 7587 // Discard region information. 7588 return; 7589 case Intrinsic::clear_cache: { 7590 SDValue InputChain = DAG.getRoot(); 7591 SDValue StartVal = getValue(I.getArgOperand(0)); 7592 SDValue EndVal = getValue(I.getArgOperand(1)); 7593 Res = DAG.getNode(ISD::CLEAR_CACHE, sdl, DAG.getVTList(MVT::Other), 7594 {InputChain, StartVal, EndVal}); 7595 setValue(&I, Res); 7596 DAG.setRoot(Res); 7597 return; 7598 } 7599 case Intrinsic::donothing: 7600 case Intrinsic::seh_try_begin: 7601 case Intrinsic::seh_scope_begin: 7602 case Intrinsic::seh_try_end: 7603 case Intrinsic::seh_scope_end: 7604 // ignore 7605 return; 7606 case Intrinsic::experimental_stackmap: 7607 visitStackmap(I); 7608 return; 7609 case Intrinsic::experimental_patchpoint_void: 7610 case Intrinsic::experimental_patchpoint: 7611 visitPatchpoint(I); 7612 return; 7613 case Intrinsic::experimental_gc_statepoint: 7614 LowerStatepoint(cast<GCStatepointInst>(I)); 7615 return; 7616 case Intrinsic::experimental_gc_result: 7617 visitGCResult(cast<GCResultInst>(I)); 7618 return; 7619 case Intrinsic::experimental_gc_relocate: 7620 visitGCRelocate(cast<GCRelocateInst>(I)); 7621 return; 7622 case Intrinsic::instrprof_cover: 7623 llvm_unreachable("instrprof failed to lower a cover"); 7624 case Intrinsic::instrprof_increment: 7625 llvm_unreachable("instrprof failed to lower an increment"); 7626 case Intrinsic::instrprof_timestamp: 7627 llvm_unreachable("instrprof failed to lower a timestamp"); 7628 case Intrinsic::instrprof_value_profile: 7629 llvm_unreachable("instrprof failed to lower a value profiling call"); 7630 case Intrinsic::instrprof_mcdc_parameters: 7631 llvm_unreachable("instrprof failed to lower mcdc parameters"); 7632 case Intrinsic::instrprof_mcdc_tvbitmap_update: 7633 llvm_unreachable("instrprof failed to lower an mcdc tvbitmap update"); 7634 case Intrinsic::localescape: { 7635 MachineFunction &MF = DAG.getMachineFunction(); 7636 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 7637 7638 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 7639 // is the same on all targets. 7640 for (unsigned Idx = 0, E = I.arg_size(); Idx < E; ++Idx) { 7641 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 7642 if (isa<ConstantPointerNull>(Arg)) 7643 continue; // Skip null pointers. They represent a hole in index space. 7644 AllocaInst *Slot = cast<AllocaInst>(Arg); 7645 assert(FuncInfo.StaticAllocaMap.count(Slot) && 7646 "can only escape static allocas"); 7647 int FI = FuncInfo.StaticAllocaMap[Slot]; 7648 MCSymbol *FrameAllocSym = MF.getContext().getOrCreateFrameAllocSymbol( 7649 GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx); 7650 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 7651 TII->get(TargetOpcode::LOCAL_ESCAPE)) 7652 .addSym(FrameAllocSym) 7653 .addFrameIndex(FI); 7654 } 7655 7656 return; 7657 } 7658 7659 case Intrinsic::localrecover: { 7660 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 7661 MachineFunction &MF = DAG.getMachineFunction(); 7662 7663 // Get the symbol that defines the frame offset. 7664 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 7665 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 7666 unsigned IdxVal = 7667 unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max())); 7668 MCSymbol *FrameAllocSym = MF.getContext().getOrCreateFrameAllocSymbol( 7669 GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal); 7670 7671 Value *FP = I.getArgOperand(1); 7672 SDValue FPVal = getValue(FP); 7673 EVT PtrVT = FPVal.getValueType(); 7674 7675 // Create a MCSymbol for the label to avoid any target lowering 7676 // that would make this PC relative. 7677 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 7678 SDValue OffsetVal = 7679 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 7680 7681 // Add the offset to the FP. 7682 SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl); 7683 setValue(&I, Add); 7684 7685 return; 7686 } 7687 7688 case Intrinsic::eh_exceptionpointer: 7689 case Intrinsic::eh_exceptioncode: { 7690 // Get the exception pointer vreg, copy from it, and resize it to fit. 7691 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 7692 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 7693 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 7694 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 7695 SDValue N = DAG.getCopyFromReg(DAG.getEntryNode(), sdl, VReg, PtrVT); 7696 if (Intrinsic == Intrinsic::eh_exceptioncode) 7697 N = DAG.getZExtOrTrunc(N, sdl, MVT::i32); 7698 setValue(&I, N); 7699 return; 7700 } 7701 case Intrinsic::xray_customevent: { 7702 // Here we want to make sure that the intrinsic behaves as if it has a 7703 // specific calling convention. 7704 const auto &Triple = DAG.getTarget().getTargetTriple(); 7705 if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64) 7706 return; 7707 7708 SmallVector<SDValue, 8> Ops; 7709 7710 // We want to say that we always want the arguments in registers. 7711 SDValue LogEntryVal = getValue(I.getArgOperand(0)); 7712 SDValue StrSizeVal = getValue(I.getArgOperand(1)); 7713 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7714 SDValue Chain = getRoot(); 7715 Ops.push_back(LogEntryVal); 7716 Ops.push_back(StrSizeVal); 7717 Ops.push_back(Chain); 7718 7719 // We need to enforce the calling convention for the callsite, so that 7720 // argument ordering is enforced correctly, and that register allocation can 7721 // see that some registers may be assumed clobbered and have to preserve 7722 // them across calls to the intrinsic. 7723 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL, 7724 sdl, NodeTys, Ops); 7725 SDValue patchableNode = SDValue(MN, 0); 7726 DAG.setRoot(patchableNode); 7727 setValue(&I, patchableNode); 7728 return; 7729 } 7730 case Intrinsic::xray_typedevent: { 7731 // Here we want to make sure that the intrinsic behaves as if it has a 7732 // specific calling convention. 7733 const auto &Triple = DAG.getTarget().getTargetTriple(); 7734 if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64) 7735 return; 7736 7737 SmallVector<SDValue, 8> Ops; 7738 7739 // We want to say that we always want the arguments in registers. 7740 // It's unclear to me how manipulating the selection DAG here forces callers 7741 // to provide arguments in registers instead of on the stack. 7742 SDValue LogTypeId = getValue(I.getArgOperand(0)); 7743 SDValue LogEntryVal = getValue(I.getArgOperand(1)); 7744 SDValue StrSizeVal = getValue(I.getArgOperand(2)); 7745 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7746 SDValue Chain = getRoot(); 7747 Ops.push_back(LogTypeId); 7748 Ops.push_back(LogEntryVal); 7749 Ops.push_back(StrSizeVal); 7750 Ops.push_back(Chain); 7751 7752 // We need to enforce the calling convention for the callsite, so that 7753 // argument ordering is enforced correctly, and that register allocation can 7754 // see that some registers may be assumed clobbered and have to preserve 7755 // them across calls to the intrinsic. 7756 MachineSDNode *MN = DAG.getMachineNode( 7757 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, sdl, NodeTys, Ops); 7758 SDValue patchableNode = SDValue(MN, 0); 7759 DAG.setRoot(patchableNode); 7760 setValue(&I, patchableNode); 7761 return; 7762 } 7763 case Intrinsic::experimental_deoptimize: 7764 LowerDeoptimizeCall(&I); 7765 return; 7766 case Intrinsic::experimental_stepvector: 7767 visitStepVector(I); 7768 return; 7769 case Intrinsic::vector_reduce_fadd: 7770 case Intrinsic::vector_reduce_fmul: 7771 case Intrinsic::vector_reduce_add: 7772 case Intrinsic::vector_reduce_mul: 7773 case Intrinsic::vector_reduce_and: 7774 case Intrinsic::vector_reduce_or: 7775 case Intrinsic::vector_reduce_xor: 7776 case Intrinsic::vector_reduce_smax: 7777 case Intrinsic::vector_reduce_smin: 7778 case Intrinsic::vector_reduce_umax: 7779 case Intrinsic::vector_reduce_umin: 7780 case Intrinsic::vector_reduce_fmax: 7781 case Intrinsic::vector_reduce_fmin: 7782 case Intrinsic::vector_reduce_fmaximum: 7783 case Intrinsic::vector_reduce_fminimum: 7784 visitVectorReduce(I, Intrinsic); 7785 return; 7786 7787 case Intrinsic::icall_branch_funnel: { 7788 SmallVector<SDValue, 16> Ops; 7789 Ops.push_back(getValue(I.getArgOperand(0))); 7790 7791 int64_t Offset; 7792 auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 7793 I.getArgOperand(1), Offset, DAG.getDataLayout())); 7794 if (!Base) 7795 report_fatal_error( 7796 "llvm.icall.branch.funnel operand must be a GlobalValue"); 7797 Ops.push_back(DAG.getTargetGlobalAddress(Base, sdl, MVT::i64, 0)); 7798 7799 struct BranchFunnelTarget { 7800 int64_t Offset; 7801 SDValue Target; 7802 }; 7803 SmallVector<BranchFunnelTarget, 8> Targets; 7804 7805 for (unsigned Op = 1, N = I.arg_size(); Op != N; Op += 2) { 7806 auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 7807 I.getArgOperand(Op), Offset, DAG.getDataLayout())); 7808 if (ElemBase != Base) 7809 report_fatal_error("all llvm.icall.branch.funnel operands must refer " 7810 "to the same GlobalValue"); 7811 7812 SDValue Val = getValue(I.getArgOperand(Op + 1)); 7813 auto *GA = dyn_cast<GlobalAddressSDNode>(Val); 7814 if (!GA) 7815 report_fatal_error( 7816 "llvm.icall.branch.funnel operand must be a GlobalValue"); 7817 Targets.push_back({Offset, DAG.getTargetGlobalAddress( 7818 GA->getGlobal(), sdl, Val.getValueType(), 7819 GA->getOffset())}); 7820 } 7821 llvm::sort(Targets, 7822 [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) { 7823 return T1.Offset < T2.Offset; 7824 }); 7825 7826 for (auto &T : Targets) { 7827 Ops.push_back(DAG.getTargetConstant(T.Offset, sdl, MVT::i32)); 7828 Ops.push_back(T.Target); 7829 } 7830 7831 Ops.push_back(DAG.getRoot()); // Chain 7832 SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, sdl, 7833 MVT::Other, Ops), 7834 0); 7835 DAG.setRoot(N); 7836 setValue(&I, N); 7837 HasTailCall = true; 7838 return; 7839 } 7840 7841 case Intrinsic::wasm_landingpad_index: 7842 // Information this intrinsic contained has been transferred to 7843 // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely 7844 // delete it now. 7845 return; 7846 7847 case Intrinsic::aarch64_settag: 7848 case Intrinsic::aarch64_settag_zero: { 7849 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7850 bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero; 7851 SDValue Val = TSI.EmitTargetCodeForSetTag( 7852 DAG, sdl, getRoot(), getValue(I.getArgOperand(0)), 7853 getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)), 7854 ZeroMemory); 7855 DAG.setRoot(Val); 7856 setValue(&I, Val); 7857 return; 7858 } 7859 case Intrinsic::amdgcn_cs_chain: { 7860 assert(I.arg_size() == 5 && "Additional args not supported yet"); 7861 assert(cast<ConstantInt>(I.getOperand(4))->isZero() && 7862 "Non-zero flags not supported yet"); 7863 7864 // At this point we don't care if it's amdgpu_cs_chain or 7865 // amdgpu_cs_chain_preserve. 7866 CallingConv::ID CC = CallingConv::AMDGPU_CS_Chain; 7867 7868 Type *RetTy = I.getType(); 7869 assert(RetTy->isVoidTy() && "Should not return"); 7870 7871 SDValue Callee = getValue(I.getOperand(0)); 7872 7873 // We only have 2 actual args: one for the SGPRs and one for the VGPRs. 7874 // We'll also tack the value of the EXEC mask at the end. 7875 TargetLowering::ArgListTy Args; 7876 Args.reserve(3); 7877 7878 for (unsigned Idx : {2, 3, 1}) { 7879 TargetLowering::ArgListEntry Arg; 7880 Arg.Node = getValue(I.getOperand(Idx)); 7881 Arg.Ty = I.getOperand(Idx)->getType(); 7882 Arg.setAttributes(&I, Idx); 7883 Args.push_back(Arg); 7884 } 7885 7886 assert(Args[0].IsInReg && "SGPR args should be marked inreg"); 7887 assert(!Args[1].IsInReg && "VGPR args should not be marked inreg"); 7888 Args[2].IsInReg = true; // EXEC should be inreg 7889 7890 TargetLowering::CallLoweringInfo CLI(DAG); 7891 CLI.setDebugLoc(getCurSDLoc()) 7892 .setChain(getRoot()) 7893 .setCallee(CC, RetTy, Callee, std::move(Args)) 7894 .setNoReturn(true) 7895 .setTailCall(true) 7896 .setConvergent(I.isConvergent()); 7897 CLI.CB = &I; 7898 std::pair<SDValue, SDValue> Result = 7899 lowerInvokable(CLI, /*EHPadBB*/ nullptr); 7900 (void)Result; 7901 assert(!Result.first.getNode() && !Result.second.getNode() && 7902 "Should've lowered as tail call"); 7903 7904 HasTailCall = true; 7905 return; 7906 } 7907 case Intrinsic::ptrmask: { 7908 SDValue Ptr = getValue(I.getOperand(0)); 7909 SDValue Mask = getValue(I.getOperand(1)); 7910 7911 // On arm64_32, pointers are 32 bits when stored in memory, but 7912 // zero-extended to 64 bits when in registers. Thus the mask is 32 bits to 7913 // match the index type, but the pointer is 64 bits, so the the mask must be 7914 // zero-extended up to 64 bits to match the pointer. 7915 EVT PtrVT = 7916 TLI.getValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 7917 EVT MemVT = 7918 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 7919 assert(PtrVT == Ptr.getValueType()); 7920 assert(MemVT == Mask.getValueType()); 7921 if (MemVT != PtrVT) 7922 Mask = DAG.getPtrExtOrTrunc(Mask, sdl, PtrVT); 7923 7924 setValue(&I, DAG.getNode(ISD::AND, sdl, PtrVT, Ptr, Mask)); 7925 return; 7926 } 7927 case Intrinsic::threadlocal_address: { 7928 setValue(&I, getValue(I.getOperand(0))); 7929 return; 7930 } 7931 case Intrinsic::get_active_lane_mask: { 7932 EVT CCVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7933 SDValue Index = getValue(I.getOperand(0)); 7934 EVT ElementVT = Index.getValueType(); 7935 7936 if (!TLI.shouldExpandGetActiveLaneMask(CCVT, ElementVT)) { 7937 visitTargetIntrinsic(I, Intrinsic); 7938 return; 7939 } 7940 7941 SDValue TripCount = getValue(I.getOperand(1)); 7942 EVT VecTy = EVT::getVectorVT(*DAG.getContext(), ElementVT, 7943 CCVT.getVectorElementCount()); 7944 7945 SDValue VectorIndex = DAG.getSplat(VecTy, sdl, Index); 7946 SDValue VectorTripCount = DAG.getSplat(VecTy, sdl, TripCount); 7947 SDValue VectorStep = DAG.getStepVector(sdl, VecTy); 7948 SDValue VectorInduction = DAG.getNode( 7949 ISD::UADDSAT, sdl, VecTy, VectorIndex, VectorStep); 7950 SDValue SetCC = DAG.getSetCC(sdl, CCVT, VectorInduction, 7951 VectorTripCount, ISD::CondCode::SETULT); 7952 setValue(&I, SetCC); 7953 return; 7954 } 7955 case Intrinsic::experimental_get_vector_length: { 7956 assert(cast<ConstantInt>(I.getOperand(1))->getSExtValue() > 0 && 7957 "Expected positive VF"); 7958 unsigned VF = cast<ConstantInt>(I.getOperand(1))->getZExtValue(); 7959 bool IsScalable = cast<ConstantInt>(I.getOperand(2))->isOne(); 7960 7961 SDValue Count = getValue(I.getOperand(0)); 7962 EVT CountVT = Count.getValueType(); 7963 7964 if (!TLI.shouldExpandGetVectorLength(CountVT, VF, IsScalable)) { 7965 visitTargetIntrinsic(I, Intrinsic); 7966 return; 7967 } 7968 7969 // Expand to a umin between the trip count and the maximum elements the type 7970 // can hold. 7971 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7972 7973 // Extend the trip count to at least the result VT. 7974 if (CountVT.bitsLT(VT)) { 7975 Count = DAG.getNode(ISD::ZERO_EXTEND, sdl, VT, Count); 7976 CountVT = VT; 7977 } 7978 7979 SDValue MaxEVL = DAG.getElementCount(sdl, CountVT, 7980 ElementCount::get(VF, IsScalable)); 7981 7982 SDValue UMin = DAG.getNode(ISD::UMIN, sdl, CountVT, Count, MaxEVL); 7983 // Clip to the result type if needed. 7984 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, sdl, VT, UMin); 7985 7986 setValue(&I, Trunc); 7987 return; 7988 } 7989 case Intrinsic::experimental_vector_partial_reduce_add: { 7990 SDValue OpNode = getValue(I.getOperand(1)); 7991 EVT ReducedTy = EVT::getEVT(I.getType()); 7992 EVT FullTy = OpNode.getValueType(); 7993 7994 unsigned Stride = ReducedTy.getVectorMinNumElements(); 7995 unsigned ScaleFactor = FullTy.getVectorMinNumElements() / Stride; 7996 7997 // Collect all of the subvectors 7998 std::deque<SDValue> Subvectors; 7999 Subvectors.push_back(getValue(I.getOperand(0))); 8000 for (unsigned i = 0; i < ScaleFactor; i++) { 8001 auto SourceIndex = DAG.getVectorIdxConstant(i * Stride, sdl); 8002 Subvectors.push_back(DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ReducedTy, 8003 {OpNode, SourceIndex})); 8004 } 8005 8006 // Flatten the subvector tree 8007 while (Subvectors.size() > 1) { 8008 Subvectors.push_back(DAG.getNode(ISD::ADD, sdl, ReducedTy, 8009 {Subvectors[0], Subvectors[1]})); 8010 Subvectors.pop_front(); 8011 Subvectors.pop_front(); 8012 } 8013 8014 assert(Subvectors.size() == 1 && 8015 "There should only be one subvector after tree flattening"); 8016 8017 setValue(&I, Subvectors[0]); 8018 return; 8019 } 8020 case Intrinsic::experimental_cttz_elts: { 8021 auto DL = getCurSDLoc(); 8022 SDValue Op = getValue(I.getOperand(0)); 8023 EVT OpVT = Op.getValueType(); 8024 8025 if (!TLI.shouldExpandCttzElements(OpVT)) { 8026 visitTargetIntrinsic(I, Intrinsic); 8027 return; 8028 } 8029 8030 if (OpVT.getScalarType() != MVT::i1) { 8031 // Compare the input vector elements to zero & use to count trailing zeros 8032 SDValue AllZero = DAG.getConstant(0, DL, OpVT); 8033 OpVT = EVT::getVectorVT(*DAG.getContext(), MVT::i1, 8034 OpVT.getVectorElementCount()); 8035 Op = DAG.getSetCC(DL, OpVT, Op, AllZero, ISD::SETNE); 8036 } 8037 8038 // If the zero-is-poison flag is set, we can assume the upper limit 8039 // of the result is VF-1. 8040 bool ZeroIsPoison = 8041 !cast<ConstantSDNode>(getValue(I.getOperand(1)))->isZero(); 8042 ConstantRange VScaleRange(1, true); // Dummy value. 8043 if (isa<ScalableVectorType>(I.getOperand(0)->getType())) 8044 VScaleRange = getVScaleRange(I.getCaller(), 64); 8045 unsigned EltWidth = TLI.getBitWidthForCttzElements( 8046 I.getType(), OpVT.getVectorElementCount(), ZeroIsPoison, &VScaleRange); 8047 8048 MVT NewEltTy = MVT::getIntegerVT(EltWidth); 8049 8050 // Create the new vector type & get the vector length 8051 EVT NewVT = EVT::getVectorVT(*DAG.getContext(), NewEltTy, 8052 OpVT.getVectorElementCount()); 8053 8054 SDValue VL = 8055 DAG.getElementCount(DL, NewEltTy, OpVT.getVectorElementCount()); 8056 8057 SDValue StepVec = DAG.getStepVector(DL, NewVT); 8058 SDValue SplatVL = DAG.getSplat(NewVT, DL, VL); 8059 SDValue StepVL = DAG.getNode(ISD::SUB, DL, NewVT, SplatVL, StepVec); 8060 SDValue Ext = DAG.getNode(ISD::SIGN_EXTEND, DL, NewVT, Op); 8061 SDValue And = DAG.getNode(ISD::AND, DL, NewVT, StepVL, Ext); 8062 SDValue Max = DAG.getNode(ISD::VECREDUCE_UMAX, DL, NewEltTy, And); 8063 SDValue Sub = DAG.getNode(ISD::SUB, DL, NewEltTy, VL, Max); 8064 8065 EVT RetTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8066 SDValue Ret = DAG.getZExtOrTrunc(Sub, DL, RetTy); 8067 8068 setValue(&I, Ret); 8069 return; 8070 } 8071 case Intrinsic::vector_insert: { 8072 SDValue Vec = getValue(I.getOperand(0)); 8073 SDValue SubVec = getValue(I.getOperand(1)); 8074 SDValue Index = getValue(I.getOperand(2)); 8075 8076 // The intrinsic's index type is i64, but the SDNode requires an index type 8077 // suitable for the target. Convert the index as required. 8078 MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout()); 8079 if (Index.getValueType() != VectorIdxTy) 8080 Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl); 8081 8082 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8083 setValue(&I, DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, ResultVT, Vec, SubVec, 8084 Index)); 8085 return; 8086 } 8087 case Intrinsic::vector_extract: { 8088 SDValue Vec = getValue(I.getOperand(0)); 8089 SDValue Index = getValue(I.getOperand(1)); 8090 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8091 8092 // The intrinsic's index type is i64, but the SDNode requires an index type 8093 // suitable for the target. Convert the index as required. 8094 MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout()); 8095 if (Index.getValueType() != VectorIdxTy) 8096 Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl); 8097 8098 setValue(&I, 8099 DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ResultVT, Vec, Index)); 8100 return; 8101 } 8102 case Intrinsic::vector_reverse: 8103 visitVectorReverse(I); 8104 return; 8105 case Intrinsic::vector_splice: 8106 visitVectorSplice(I); 8107 return; 8108 case Intrinsic::callbr_landingpad: 8109 visitCallBrLandingPad(I); 8110 return; 8111 case Intrinsic::vector_interleave2: 8112 visitVectorInterleave(I); 8113 return; 8114 case Intrinsic::vector_deinterleave2: 8115 visitVectorDeinterleave(I); 8116 return; 8117 case Intrinsic::experimental_vector_compress: 8118 setValue(&I, DAG.getNode(ISD::VECTOR_COMPRESS, sdl, 8119 getValue(I.getArgOperand(0)).getValueType(), 8120 getValue(I.getArgOperand(0)), 8121 getValue(I.getArgOperand(1)), 8122 getValue(I.getArgOperand(2)), Flags)); 8123 return; 8124 case Intrinsic::experimental_convergence_anchor: 8125 case Intrinsic::experimental_convergence_entry: 8126 case Intrinsic::experimental_convergence_loop: 8127 visitConvergenceControl(I, Intrinsic); 8128 return; 8129 case Intrinsic::experimental_vector_histogram_add: { 8130 visitVectorHistogram(I, Intrinsic); 8131 return; 8132 } 8133 } 8134 } 8135 8136 void SelectionDAGBuilder::visitConstrainedFPIntrinsic( 8137 const ConstrainedFPIntrinsic &FPI) { 8138 SDLoc sdl = getCurSDLoc(); 8139 8140 // We do not need to serialize constrained FP intrinsics against 8141 // each other or against (nonvolatile) loads, so they can be 8142 // chained like loads. 8143 SDValue Chain = DAG.getRoot(); 8144 SmallVector<SDValue, 4> Opers; 8145 Opers.push_back(Chain); 8146 for (unsigned I = 0, E = FPI.getNonMetadataArgCount(); I != E; ++I) 8147 Opers.push_back(getValue(FPI.getArgOperand(I))); 8148 8149 auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) { 8150 assert(Result.getNode()->getNumValues() == 2); 8151 8152 // Push node to the appropriate list so that future instructions can be 8153 // chained up correctly. 8154 SDValue OutChain = Result.getValue(1); 8155 switch (EB) { 8156 case fp::ExceptionBehavior::ebIgnore: 8157 // The only reason why ebIgnore nodes still need to be chained is that 8158 // they might depend on the current rounding mode, and therefore must 8159 // not be moved across instruction that may change that mode. 8160 [[fallthrough]]; 8161 case fp::ExceptionBehavior::ebMayTrap: 8162 // These must not be moved across calls or instructions that may change 8163 // floating-point exception masks. 8164 PendingConstrainedFP.push_back(OutChain); 8165 break; 8166 case fp::ExceptionBehavior::ebStrict: 8167 // These must not be moved across calls or instructions that may change 8168 // floating-point exception masks or read floating-point exception flags. 8169 // In addition, they cannot be optimized out even if unused. 8170 PendingConstrainedFPStrict.push_back(OutChain); 8171 break; 8172 } 8173 }; 8174 8175 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8176 EVT VT = TLI.getValueType(DAG.getDataLayout(), FPI.getType()); 8177 SDVTList VTs = DAG.getVTList(VT, MVT::Other); 8178 fp::ExceptionBehavior EB = *FPI.getExceptionBehavior(); 8179 8180 SDNodeFlags Flags; 8181 if (EB == fp::ExceptionBehavior::ebIgnore) 8182 Flags.setNoFPExcept(true); 8183 8184 if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI)) 8185 Flags.copyFMF(*FPOp); 8186 8187 unsigned Opcode; 8188 switch (FPI.getIntrinsicID()) { 8189 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 8190 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 8191 case Intrinsic::INTRINSIC: \ 8192 Opcode = ISD::STRICT_##DAGN; \ 8193 break; 8194 #include "llvm/IR/ConstrainedOps.def" 8195 case Intrinsic::experimental_constrained_fmuladd: { 8196 Opcode = ISD::STRICT_FMA; 8197 // Break fmuladd into fmul and fadd. 8198 if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict || 8199 !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 8200 Opers.pop_back(); 8201 SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags); 8202 pushOutChain(Mul, EB); 8203 Opcode = ISD::STRICT_FADD; 8204 Opers.clear(); 8205 Opers.push_back(Mul.getValue(1)); 8206 Opers.push_back(Mul.getValue(0)); 8207 Opers.push_back(getValue(FPI.getArgOperand(2))); 8208 } 8209 break; 8210 } 8211 } 8212 8213 // A few strict DAG nodes carry additional operands that are not 8214 // set up by the default code above. 8215 switch (Opcode) { 8216 default: break; 8217 case ISD::STRICT_FP_ROUND: 8218 Opers.push_back( 8219 DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 8220 break; 8221 case ISD::STRICT_FSETCC: 8222 case ISD::STRICT_FSETCCS: { 8223 auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI); 8224 ISD::CondCode Condition = getFCmpCondCode(FPCmp->getPredicate()); 8225 if (TM.Options.NoNaNsFPMath) 8226 Condition = getFCmpCodeWithoutNaN(Condition); 8227 Opers.push_back(DAG.getCondCode(Condition)); 8228 break; 8229 } 8230 } 8231 8232 SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags); 8233 pushOutChain(Result, EB); 8234 8235 SDValue FPResult = Result.getValue(0); 8236 setValue(&FPI, FPResult); 8237 } 8238 8239 static unsigned getISDForVPIntrinsic(const VPIntrinsic &VPIntrin) { 8240 std::optional<unsigned> ResOPC; 8241 switch (VPIntrin.getIntrinsicID()) { 8242 case Intrinsic::vp_ctlz: { 8243 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne(); 8244 ResOPC = IsZeroUndef ? ISD::VP_CTLZ_ZERO_UNDEF : ISD::VP_CTLZ; 8245 break; 8246 } 8247 case Intrinsic::vp_cttz: { 8248 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne(); 8249 ResOPC = IsZeroUndef ? ISD::VP_CTTZ_ZERO_UNDEF : ISD::VP_CTTZ; 8250 break; 8251 } 8252 case Intrinsic::vp_cttz_elts: { 8253 bool IsZeroPoison = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne(); 8254 ResOPC = IsZeroPoison ? ISD::VP_CTTZ_ELTS_ZERO_UNDEF : ISD::VP_CTTZ_ELTS; 8255 break; 8256 } 8257 #define HELPER_MAP_VPID_TO_VPSD(VPID, VPSD) \ 8258 case Intrinsic::VPID: \ 8259 ResOPC = ISD::VPSD; \ 8260 break; 8261 #include "llvm/IR/VPIntrinsics.def" 8262 } 8263 8264 if (!ResOPC) 8265 llvm_unreachable( 8266 "Inconsistency: no SDNode available for this VPIntrinsic!"); 8267 8268 if (*ResOPC == ISD::VP_REDUCE_SEQ_FADD || 8269 *ResOPC == ISD::VP_REDUCE_SEQ_FMUL) { 8270 if (VPIntrin.getFastMathFlags().allowReassoc()) 8271 return *ResOPC == ISD::VP_REDUCE_SEQ_FADD ? ISD::VP_REDUCE_FADD 8272 : ISD::VP_REDUCE_FMUL; 8273 } 8274 8275 return *ResOPC; 8276 } 8277 8278 void SelectionDAGBuilder::visitVPLoad( 8279 const VPIntrinsic &VPIntrin, EVT VT, 8280 const SmallVectorImpl<SDValue> &OpValues) { 8281 SDLoc DL = getCurSDLoc(); 8282 Value *PtrOperand = VPIntrin.getArgOperand(0); 8283 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8284 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8285 const MDNode *Ranges = getRangeMetadata(VPIntrin); 8286 SDValue LD; 8287 // Do not serialize variable-length loads of constant memory with 8288 // anything. 8289 if (!Alignment) 8290 Alignment = DAG.getEVTAlign(VT); 8291 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 8292 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 8293 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 8294 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8295 MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad, 8296 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges); 8297 LD = DAG.getLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], OpValues[2], 8298 MMO, false /*IsExpanding */); 8299 if (AddToChain) 8300 PendingLoads.push_back(LD.getValue(1)); 8301 setValue(&VPIntrin, LD); 8302 } 8303 8304 void SelectionDAGBuilder::visitVPGather( 8305 const VPIntrinsic &VPIntrin, EVT VT, 8306 const SmallVectorImpl<SDValue> &OpValues) { 8307 SDLoc DL = getCurSDLoc(); 8308 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8309 Value *PtrOperand = VPIntrin.getArgOperand(0); 8310 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8311 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8312 const MDNode *Ranges = getRangeMetadata(VPIntrin); 8313 SDValue LD; 8314 if (!Alignment) 8315 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8316 unsigned AS = 8317 PtrOperand->getType()->getScalarType()->getPointerAddressSpace(); 8318 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8319 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 8320 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges); 8321 SDValue Base, Index, Scale; 8322 ISD::MemIndexType IndexType; 8323 bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale, 8324 this, VPIntrin.getParent(), 8325 VT.getScalarStoreSize()); 8326 if (!UniformBase) { 8327 Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout())); 8328 Index = getValue(PtrOperand); 8329 IndexType = ISD::SIGNED_SCALED; 8330 Scale = DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 8331 } 8332 EVT IdxVT = Index.getValueType(); 8333 EVT EltTy = IdxVT.getVectorElementType(); 8334 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 8335 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 8336 Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index); 8337 } 8338 LD = DAG.getGatherVP( 8339 DAG.getVTList(VT, MVT::Other), VT, DL, 8340 {DAG.getRoot(), Base, Index, Scale, OpValues[1], OpValues[2]}, MMO, 8341 IndexType); 8342 PendingLoads.push_back(LD.getValue(1)); 8343 setValue(&VPIntrin, LD); 8344 } 8345 8346 void SelectionDAGBuilder::visitVPStore( 8347 const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) { 8348 SDLoc DL = getCurSDLoc(); 8349 Value *PtrOperand = VPIntrin.getArgOperand(1); 8350 EVT VT = OpValues[0].getValueType(); 8351 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8352 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8353 SDValue ST; 8354 if (!Alignment) 8355 Alignment = DAG.getEVTAlign(VT); 8356 SDValue Ptr = OpValues[1]; 8357 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 8358 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8359 MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore, 8360 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo); 8361 ST = DAG.getStoreVP(getMemoryRoot(), DL, OpValues[0], Ptr, Offset, 8362 OpValues[2], OpValues[3], VT, MMO, ISD::UNINDEXED, 8363 /* IsTruncating */ false, /*IsCompressing*/ false); 8364 DAG.setRoot(ST); 8365 setValue(&VPIntrin, ST); 8366 } 8367 8368 void SelectionDAGBuilder::visitVPScatter( 8369 const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) { 8370 SDLoc DL = getCurSDLoc(); 8371 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8372 Value *PtrOperand = VPIntrin.getArgOperand(1); 8373 EVT VT = OpValues[0].getValueType(); 8374 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8375 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8376 SDValue ST; 8377 if (!Alignment) 8378 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8379 unsigned AS = 8380 PtrOperand->getType()->getScalarType()->getPointerAddressSpace(); 8381 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8382 MachinePointerInfo(AS), MachineMemOperand::MOStore, 8383 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo); 8384 SDValue Base, Index, Scale; 8385 ISD::MemIndexType IndexType; 8386 bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale, 8387 this, VPIntrin.getParent(), 8388 VT.getScalarStoreSize()); 8389 if (!UniformBase) { 8390 Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout())); 8391 Index = getValue(PtrOperand); 8392 IndexType = ISD::SIGNED_SCALED; 8393 Scale = 8394 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 8395 } 8396 EVT IdxVT = Index.getValueType(); 8397 EVT EltTy = IdxVT.getVectorElementType(); 8398 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 8399 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 8400 Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index); 8401 } 8402 ST = DAG.getScatterVP(DAG.getVTList(MVT::Other), VT, DL, 8403 {getMemoryRoot(), OpValues[0], Base, Index, Scale, 8404 OpValues[2], OpValues[3]}, 8405 MMO, IndexType); 8406 DAG.setRoot(ST); 8407 setValue(&VPIntrin, ST); 8408 } 8409 8410 void SelectionDAGBuilder::visitVPStridedLoad( 8411 const VPIntrinsic &VPIntrin, EVT VT, 8412 const SmallVectorImpl<SDValue> &OpValues) { 8413 SDLoc DL = getCurSDLoc(); 8414 Value *PtrOperand = VPIntrin.getArgOperand(0); 8415 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8416 if (!Alignment) 8417 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8418 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8419 const MDNode *Ranges = getRangeMetadata(VPIntrin); 8420 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 8421 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 8422 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 8423 unsigned AS = PtrOperand->getType()->getPointerAddressSpace(); 8424 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8425 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 8426 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges); 8427 8428 SDValue LD = DAG.getStridedLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], 8429 OpValues[2], OpValues[3], MMO, 8430 false /*IsExpanding*/); 8431 8432 if (AddToChain) 8433 PendingLoads.push_back(LD.getValue(1)); 8434 setValue(&VPIntrin, LD); 8435 } 8436 8437 void SelectionDAGBuilder::visitVPStridedStore( 8438 const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) { 8439 SDLoc DL = getCurSDLoc(); 8440 Value *PtrOperand = VPIntrin.getArgOperand(1); 8441 EVT VT = OpValues[0].getValueType(); 8442 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8443 if (!Alignment) 8444 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8445 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8446 unsigned AS = PtrOperand->getType()->getPointerAddressSpace(); 8447 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8448 MachinePointerInfo(AS), MachineMemOperand::MOStore, 8449 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo); 8450 8451 SDValue ST = DAG.getStridedStoreVP( 8452 getMemoryRoot(), DL, OpValues[0], OpValues[1], 8453 DAG.getUNDEF(OpValues[1].getValueType()), OpValues[2], OpValues[3], 8454 OpValues[4], VT, MMO, ISD::UNINDEXED, /*IsTruncating*/ false, 8455 /*IsCompressing*/ false); 8456 8457 DAG.setRoot(ST); 8458 setValue(&VPIntrin, ST); 8459 } 8460 8461 void SelectionDAGBuilder::visitVPCmp(const VPCmpIntrinsic &VPIntrin) { 8462 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8463 SDLoc DL = getCurSDLoc(); 8464 8465 ISD::CondCode Condition; 8466 CmpInst::Predicate CondCode = VPIntrin.getPredicate(); 8467 bool IsFP = VPIntrin.getOperand(0)->getType()->isFPOrFPVectorTy(); 8468 if (IsFP) { 8469 // FIXME: Regular fcmps are FPMathOperators which may have fast-math (nnan) 8470 // flags, but calls that don't return floating-point types can't be 8471 // FPMathOperators, like vp.fcmp. This affects constrained fcmp too. 8472 Condition = getFCmpCondCode(CondCode); 8473 if (TM.Options.NoNaNsFPMath) 8474 Condition = getFCmpCodeWithoutNaN(Condition); 8475 } else { 8476 Condition = getICmpCondCode(CondCode); 8477 } 8478 8479 SDValue Op1 = getValue(VPIntrin.getOperand(0)); 8480 SDValue Op2 = getValue(VPIntrin.getOperand(1)); 8481 // #2 is the condition code 8482 SDValue MaskOp = getValue(VPIntrin.getOperand(3)); 8483 SDValue EVL = getValue(VPIntrin.getOperand(4)); 8484 MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy(); 8485 assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) && 8486 "Unexpected target EVL type"); 8487 EVL = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, EVL); 8488 8489 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8490 VPIntrin.getType()); 8491 setValue(&VPIntrin, 8492 DAG.getSetCCVP(DL, DestVT, Op1, Op2, Condition, MaskOp, EVL)); 8493 } 8494 8495 void SelectionDAGBuilder::visitVectorPredicationIntrinsic( 8496 const VPIntrinsic &VPIntrin) { 8497 SDLoc DL = getCurSDLoc(); 8498 unsigned Opcode = getISDForVPIntrinsic(VPIntrin); 8499 8500 auto IID = VPIntrin.getIntrinsicID(); 8501 8502 if (const auto *CmpI = dyn_cast<VPCmpIntrinsic>(&VPIntrin)) 8503 return visitVPCmp(*CmpI); 8504 8505 SmallVector<EVT, 4> ValueVTs; 8506 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8507 ComputeValueVTs(TLI, DAG.getDataLayout(), VPIntrin.getType(), ValueVTs); 8508 SDVTList VTs = DAG.getVTList(ValueVTs); 8509 8510 auto EVLParamPos = VPIntrinsic::getVectorLengthParamPos(IID); 8511 8512 MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy(); 8513 assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) && 8514 "Unexpected target EVL type"); 8515 8516 // Request operands. 8517 SmallVector<SDValue, 7> OpValues; 8518 for (unsigned I = 0; I < VPIntrin.arg_size(); ++I) { 8519 auto Op = getValue(VPIntrin.getArgOperand(I)); 8520 if (I == EVLParamPos) 8521 Op = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, Op); 8522 OpValues.push_back(Op); 8523 } 8524 8525 switch (Opcode) { 8526 default: { 8527 SDNodeFlags SDFlags; 8528 if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin)) 8529 SDFlags.copyFMF(*FPMO); 8530 SDValue Result = DAG.getNode(Opcode, DL, VTs, OpValues, SDFlags); 8531 setValue(&VPIntrin, Result); 8532 break; 8533 } 8534 case ISD::VP_LOAD: 8535 visitVPLoad(VPIntrin, ValueVTs[0], OpValues); 8536 break; 8537 case ISD::VP_GATHER: 8538 visitVPGather(VPIntrin, ValueVTs[0], OpValues); 8539 break; 8540 case ISD::EXPERIMENTAL_VP_STRIDED_LOAD: 8541 visitVPStridedLoad(VPIntrin, ValueVTs[0], OpValues); 8542 break; 8543 case ISD::VP_STORE: 8544 visitVPStore(VPIntrin, OpValues); 8545 break; 8546 case ISD::VP_SCATTER: 8547 visitVPScatter(VPIntrin, OpValues); 8548 break; 8549 case ISD::EXPERIMENTAL_VP_STRIDED_STORE: 8550 visitVPStridedStore(VPIntrin, OpValues); 8551 break; 8552 case ISD::VP_FMULADD: { 8553 assert(OpValues.size() == 5 && "Unexpected number of operands"); 8554 SDNodeFlags SDFlags; 8555 if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin)) 8556 SDFlags.copyFMF(*FPMO); 8557 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 8558 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), ValueVTs[0])) { 8559 setValue(&VPIntrin, DAG.getNode(ISD::VP_FMA, DL, VTs, OpValues, SDFlags)); 8560 } else { 8561 SDValue Mul = DAG.getNode( 8562 ISD::VP_FMUL, DL, VTs, 8563 {OpValues[0], OpValues[1], OpValues[3], OpValues[4]}, SDFlags); 8564 SDValue Add = 8565 DAG.getNode(ISD::VP_FADD, DL, VTs, 8566 {Mul, OpValues[2], OpValues[3], OpValues[4]}, SDFlags); 8567 setValue(&VPIntrin, Add); 8568 } 8569 break; 8570 } 8571 case ISD::VP_IS_FPCLASS: { 8572 const DataLayout DLayout = DAG.getDataLayout(); 8573 EVT DestVT = TLI.getValueType(DLayout, VPIntrin.getType()); 8574 auto Constant = OpValues[1]->getAsZExtVal(); 8575 SDValue Check = DAG.getTargetConstant(Constant, DL, MVT::i32); 8576 SDValue V = DAG.getNode(ISD::VP_IS_FPCLASS, DL, DestVT, 8577 {OpValues[0], Check, OpValues[2], OpValues[3]}); 8578 setValue(&VPIntrin, V); 8579 return; 8580 } 8581 case ISD::VP_INTTOPTR: { 8582 SDValue N = OpValues[0]; 8583 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), VPIntrin.getType()); 8584 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), VPIntrin.getType()); 8585 N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1], 8586 OpValues[2]); 8587 N = DAG.getVPZExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1], 8588 OpValues[2]); 8589 setValue(&VPIntrin, N); 8590 break; 8591 } 8592 case ISD::VP_PTRTOINT: { 8593 SDValue N = OpValues[0]; 8594 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8595 VPIntrin.getType()); 8596 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), 8597 VPIntrin.getOperand(0)->getType()); 8598 N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1], 8599 OpValues[2]); 8600 N = DAG.getVPZExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1], 8601 OpValues[2]); 8602 setValue(&VPIntrin, N); 8603 break; 8604 } 8605 case ISD::VP_ABS: 8606 case ISD::VP_CTLZ: 8607 case ISD::VP_CTLZ_ZERO_UNDEF: 8608 case ISD::VP_CTTZ: 8609 case ISD::VP_CTTZ_ZERO_UNDEF: 8610 case ISD::VP_CTTZ_ELTS_ZERO_UNDEF: 8611 case ISD::VP_CTTZ_ELTS: { 8612 SDValue Result = 8613 DAG.getNode(Opcode, DL, VTs, {OpValues[0], OpValues[2], OpValues[3]}); 8614 setValue(&VPIntrin, Result); 8615 break; 8616 } 8617 } 8618 } 8619 8620 SDValue SelectionDAGBuilder::lowerStartEH(SDValue Chain, 8621 const BasicBlock *EHPadBB, 8622 MCSymbol *&BeginLabel) { 8623 MachineFunction &MF = DAG.getMachineFunction(); 8624 8625 // Insert a label before the invoke call to mark the try range. This can be 8626 // used to detect deletion of the invoke via the MachineModuleInfo. 8627 BeginLabel = MF.getContext().createTempSymbol(); 8628 8629 // For SjLj, keep track of which landing pads go with which invokes 8630 // so as to maintain the ordering of pads in the LSDA. 8631 unsigned CallSiteIndex = FuncInfo.getCurrentCallSite(); 8632 if (CallSiteIndex) { 8633 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 8634 LPadToCallSiteMap[FuncInfo.getMBB(EHPadBB)].push_back(CallSiteIndex); 8635 8636 // Now that the call site is handled, stop tracking it. 8637 FuncInfo.setCurrentCallSite(0); 8638 } 8639 8640 return DAG.getEHLabel(getCurSDLoc(), Chain, BeginLabel); 8641 } 8642 8643 SDValue SelectionDAGBuilder::lowerEndEH(SDValue Chain, const InvokeInst *II, 8644 const BasicBlock *EHPadBB, 8645 MCSymbol *BeginLabel) { 8646 assert(BeginLabel && "BeginLabel should've been set"); 8647 8648 MachineFunction &MF = DAG.getMachineFunction(); 8649 8650 // Insert a label at the end of the invoke call to mark the try range. This 8651 // can be used to detect deletion of the invoke via the MachineModuleInfo. 8652 MCSymbol *EndLabel = MF.getContext().createTempSymbol(); 8653 Chain = DAG.getEHLabel(getCurSDLoc(), Chain, EndLabel); 8654 8655 // Inform MachineModuleInfo of range. 8656 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 8657 // There is a platform (e.g. wasm) that uses funclet style IR but does not 8658 // actually use outlined funclets and their LSDA info style. 8659 if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) { 8660 assert(II && "II should've been set"); 8661 WinEHFuncInfo *EHInfo = MF.getWinEHFuncInfo(); 8662 EHInfo->addIPToStateRange(II, BeginLabel, EndLabel); 8663 } else if (!isScopedEHPersonality(Pers)) { 8664 assert(EHPadBB); 8665 MF.addInvoke(FuncInfo.getMBB(EHPadBB), BeginLabel, EndLabel); 8666 } 8667 8668 return Chain; 8669 } 8670 8671 std::pair<SDValue, SDValue> 8672 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 8673 const BasicBlock *EHPadBB) { 8674 MCSymbol *BeginLabel = nullptr; 8675 8676 if (EHPadBB) { 8677 // Both PendingLoads and PendingExports must be flushed here; 8678 // this call might not return. 8679 (void)getRoot(); 8680 DAG.setRoot(lowerStartEH(getControlRoot(), EHPadBB, BeginLabel)); 8681 CLI.setChain(getRoot()); 8682 } 8683 8684 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8685 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 8686 8687 assert((CLI.IsTailCall || Result.second.getNode()) && 8688 "Non-null chain expected with non-tail call!"); 8689 assert((Result.second.getNode() || !Result.first.getNode()) && 8690 "Null value expected with tail call!"); 8691 8692 if (!Result.second.getNode()) { 8693 // As a special case, a null chain means that a tail call has been emitted 8694 // and the DAG root is already updated. 8695 HasTailCall = true; 8696 8697 // Since there's no actual continuation from this block, nothing can be 8698 // relying on us setting vregs for them. 8699 PendingExports.clear(); 8700 } else { 8701 DAG.setRoot(Result.second); 8702 } 8703 8704 if (EHPadBB) { 8705 DAG.setRoot(lowerEndEH(getRoot(), cast_or_null<InvokeInst>(CLI.CB), EHPadBB, 8706 BeginLabel)); 8707 Result.second = getRoot(); 8708 } 8709 8710 return Result; 8711 } 8712 8713 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee, 8714 bool isTailCall, bool isMustTailCall, 8715 const BasicBlock *EHPadBB, 8716 const TargetLowering::PtrAuthInfo *PAI) { 8717 auto &DL = DAG.getDataLayout(); 8718 FunctionType *FTy = CB.getFunctionType(); 8719 Type *RetTy = CB.getType(); 8720 8721 TargetLowering::ArgListTy Args; 8722 Args.reserve(CB.arg_size()); 8723 8724 const Value *SwiftErrorVal = nullptr; 8725 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8726 8727 if (isTailCall) { 8728 // Avoid emitting tail calls in functions with the disable-tail-calls 8729 // attribute. 8730 auto *Caller = CB.getParent()->getParent(); 8731 if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() == 8732 "true" && !isMustTailCall) 8733 isTailCall = false; 8734 8735 // We can't tail call inside a function with a swifterror argument. Lowering 8736 // does not support this yet. It would have to move into the swifterror 8737 // register before the call. 8738 if (TLI.supportSwiftError() && 8739 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 8740 isTailCall = false; 8741 } 8742 8743 for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) { 8744 TargetLowering::ArgListEntry Entry; 8745 const Value *V = *I; 8746 8747 // Skip empty types 8748 if (V->getType()->isEmptyTy()) 8749 continue; 8750 8751 SDValue ArgNode = getValue(V); 8752 Entry.Node = ArgNode; Entry.Ty = V->getType(); 8753 8754 Entry.setAttributes(&CB, I - CB.arg_begin()); 8755 8756 // Use swifterror virtual register as input to the call. 8757 if (Entry.IsSwiftError && TLI.supportSwiftError()) { 8758 SwiftErrorVal = V; 8759 // We find the virtual register for the actual swifterror argument. 8760 // Instead of using the Value, we use the virtual register instead. 8761 Entry.Node = 8762 DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V), 8763 EVT(TLI.getPointerTy(DL))); 8764 } 8765 8766 Args.push_back(Entry); 8767 8768 // If we have an explicit sret argument that is an Instruction, (i.e., it 8769 // might point to function-local memory), we can't meaningfully tail-call. 8770 if (Entry.IsSRet && isa<Instruction>(V)) 8771 isTailCall = false; 8772 } 8773 8774 // If call site has a cfguardtarget operand bundle, create and add an 8775 // additional ArgListEntry. 8776 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) { 8777 TargetLowering::ArgListEntry Entry; 8778 Value *V = Bundle->Inputs[0]; 8779 SDValue ArgNode = getValue(V); 8780 Entry.Node = ArgNode; 8781 Entry.Ty = V->getType(); 8782 Entry.IsCFGuardTarget = true; 8783 Args.push_back(Entry); 8784 } 8785 8786 // Check if target-independent constraints permit a tail call here. 8787 // Target-dependent constraints are checked within TLI->LowerCallTo. 8788 if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget())) 8789 isTailCall = false; 8790 8791 // Disable tail calls if there is an swifterror argument. Targets have not 8792 // been updated to support tail calls. 8793 if (TLI.supportSwiftError() && SwiftErrorVal) 8794 isTailCall = false; 8795 8796 ConstantInt *CFIType = nullptr; 8797 if (CB.isIndirectCall()) { 8798 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_kcfi)) { 8799 if (!TLI.supportKCFIBundles()) 8800 report_fatal_error( 8801 "Target doesn't support calls with kcfi operand bundles."); 8802 CFIType = cast<ConstantInt>(Bundle->Inputs[0]); 8803 assert(CFIType->getType()->isIntegerTy(32) && "Invalid CFI type"); 8804 } 8805 } 8806 8807 SDValue ConvControlToken; 8808 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_convergencectrl)) { 8809 auto *Token = Bundle->Inputs[0].get(); 8810 ConvControlToken = getValue(Token); 8811 } 8812 8813 TargetLowering::CallLoweringInfo CLI(DAG); 8814 CLI.setDebugLoc(getCurSDLoc()) 8815 .setChain(getRoot()) 8816 .setCallee(RetTy, FTy, Callee, std::move(Args), CB) 8817 .setTailCall(isTailCall) 8818 .setConvergent(CB.isConvergent()) 8819 .setIsPreallocated( 8820 CB.countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0) 8821 .setCFIType(CFIType) 8822 .setConvergenceControlToken(ConvControlToken); 8823 8824 // Set the pointer authentication info if we have it. 8825 if (PAI) { 8826 if (!TLI.supportPtrAuthBundles()) 8827 report_fatal_error( 8828 "This target doesn't support calls with ptrauth operand bundles."); 8829 CLI.setPtrAuth(*PAI); 8830 } 8831 8832 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 8833 8834 if (Result.first.getNode()) { 8835 Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first); 8836 setValue(&CB, Result.first); 8837 } 8838 8839 // The last element of CLI.InVals has the SDValue for swifterror return. 8840 // Here we copy it to a virtual register and update SwiftErrorMap for 8841 // book-keeping. 8842 if (SwiftErrorVal && TLI.supportSwiftError()) { 8843 // Get the last element of InVals. 8844 SDValue Src = CLI.InVals.back(); 8845 Register VReg = 8846 SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal); 8847 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 8848 DAG.setRoot(CopyNode); 8849 } 8850 } 8851 8852 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 8853 SelectionDAGBuilder &Builder) { 8854 // Check to see if this load can be trivially constant folded, e.g. if the 8855 // input is from a string literal. 8856 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 8857 // Cast pointer to the type we really want to load. 8858 Type *LoadTy = 8859 Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits()); 8860 if (LoadVT.isVector()) 8861 LoadTy = FixedVectorType::get(LoadTy, LoadVT.getVectorNumElements()); 8862 8863 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 8864 PointerType::getUnqual(LoadTy)); 8865 8866 if (const Constant *LoadCst = 8867 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput), 8868 LoadTy, Builder.DAG.getDataLayout())) 8869 return Builder.getValue(LoadCst); 8870 } 8871 8872 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 8873 // still constant memory, the input chain can be the entry node. 8874 SDValue Root; 8875 bool ConstantMemory = false; 8876 8877 // Do not serialize (non-volatile) loads of constant memory with anything. 8878 if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) { 8879 Root = Builder.DAG.getEntryNode(); 8880 ConstantMemory = true; 8881 } else { 8882 // Do not serialize non-volatile loads against each other. 8883 Root = Builder.DAG.getRoot(); 8884 } 8885 8886 SDValue Ptr = Builder.getValue(PtrVal); 8887 SDValue LoadVal = 8888 Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, Ptr, 8889 MachinePointerInfo(PtrVal), Align(1)); 8890 8891 if (!ConstantMemory) 8892 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 8893 return LoadVal; 8894 } 8895 8896 /// Record the value for an instruction that produces an integer result, 8897 /// converting the type where necessary. 8898 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 8899 SDValue Value, 8900 bool IsSigned) { 8901 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8902 I.getType(), true); 8903 Value = DAG.getExtOrTrunc(IsSigned, Value, getCurSDLoc(), VT); 8904 setValue(&I, Value); 8905 } 8906 8907 /// See if we can lower a memcmp/bcmp call into an optimized form. If so, return 8908 /// true and lower it. Otherwise return false, and it will be lowered like a 8909 /// normal call. 8910 /// The caller already checked that \p I calls the appropriate LibFunc with a 8911 /// correct prototype. 8912 bool SelectionDAGBuilder::visitMemCmpBCmpCall(const CallInst &I) { 8913 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 8914 const Value *Size = I.getArgOperand(2); 8915 const ConstantSDNode *CSize = dyn_cast<ConstantSDNode>(getValue(Size)); 8916 if (CSize && CSize->getZExtValue() == 0) { 8917 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8918 I.getType(), true); 8919 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 8920 return true; 8921 } 8922 8923 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 8924 std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp( 8925 DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS), 8926 getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS)); 8927 if (Res.first.getNode()) { 8928 processIntegerCallValue(I, Res.first, true); 8929 PendingLoads.push_back(Res.second); 8930 return true; 8931 } 8932 8933 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 8934 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 8935 if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I)) 8936 return false; 8937 8938 // If the target has a fast compare for the given size, it will return a 8939 // preferred load type for that size. Require that the load VT is legal and 8940 // that the target supports unaligned loads of that type. Otherwise, return 8941 // INVALID. 8942 auto hasFastLoadsAndCompare = [&](unsigned NumBits) { 8943 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8944 MVT LVT = TLI.hasFastEqualityCompare(NumBits); 8945 if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) { 8946 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 8947 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 8948 // TODO: Check alignment of src and dest ptrs. 8949 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 8950 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 8951 if (!TLI.isTypeLegal(LVT) || 8952 !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) || 8953 !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS)) 8954 LVT = MVT::INVALID_SIMPLE_VALUE_TYPE; 8955 } 8956 8957 return LVT; 8958 }; 8959 8960 // This turns into unaligned loads. We only do this if the target natively 8961 // supports the MVT we'll be loading or if it is small enough (<= 4) that 8962 // we'll only produce a small number of byte loads. 8963 MVT LoadVT; 8964 unsigned NumBitsToCompare = CSize->getZExtValue() * 8; 8965 switch (NumBitsToCompare) { 8966 default: 8967 return false; 8968 case 16: 8969 LoadVT = MVT::i16; 8970 break; 8971 case 32: 8972 LoadVT = MVT::i32; 8973 break; 8974 case 64: 8975 case 128: 8976 case 256: 8977 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare); 8978 break; 8979 } 8980 8981 if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE) 8982 return false; 8983 8984 SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this); 8985 SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this); 8986 8987 // Bitcast to a wide integer type if the loads are vectors. 8988 if (LoadVT.isVector()) { 8989 EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits()); 8990 LoadL = DAG.getBitcast(CmpVT, LoadL); 8991 LoadR = DAG.getBitcast(CmpVT, LoadR); 8992 } 8993 8994 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE); 8995 processIntegerCallValue(I, Cmp, false); 8996 return true; 8997 } 8998 8999 /// See if we can lower a memchr call into an optimized form. If so, return 9000 /// true and lower it. Otherwise return false, and it will be lowered like a 9001 /// normal call. 9002 /// The caller already checked that \p I calls the appropriate LibFunc with a 9003 /// correct prototype. 9004 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 9005 const Value *Src = I.getArgOperand(0); 9006 const Value *Char = I.getArgOperand(1); 9007 const Value *Length = I.getArgOperand(2); 9008 9009 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9010 std::pair<SDValue, SDValue> Res = 9011 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 9012 getValue(Src), getValue(Char), getValue(Length), 9013 MachinePointerInfo(Src)); 9014 if (Res.first.getNode()) { 9015 setValue(&I, Res.first); 9016 PendingLoads.push_back(Res.second); 9017 return true; 9018 } 9019 9020 return false; 9021 } 9022 9023 /// See if we can lower a mempcpy call into an optimized form. If so, return 9024 /// true and lower it. Otherwise return false, and it will be lowered like a 9025 /// normal call. 9026 /// The caller already checked that \p I calls the appropriate LibFunc with a 9027 /// correct prototype. 9028 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 9029 SDValue Dst = getValue(I.getArgOperand(0)); 9030 SDValue Src = getValue(I.getArgOperand(1)); 9031 SDValue Size = getValue(I.getArgOperand(2)); 9032 9033 Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne(); 9034 Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne(); 9035 // DAG::getMemcpy needs Alignment to be defined. 9036 Align Alignment = std::min(DstAlign, SrcAlign); 9037 9038 SDLoc sdl = getCurSDLoc(); 9039 9040 // In the mempcpy context we need to pass in a false value for isTailCall 9041 // because the return pointer needs to be adjusted by the size of 9042 // the copied memory. 9043 SDValue Root = getMemoryRoot(); 9044 SDValue MC = DAG.getMemcpy( 9045 Root, sdl, Dst, Src, Size, Alignment, false, false, /*CI=*/nullptr, 9046 std::nullopt, MachinePointerInfo(I.getArgOperand(0)), 9047 MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata()); 9048 assert(MC.getNode() != nullptr && 9049 "** memcpy should not be lowered as TailCall in mempcpy context **"); 9050 DAG.setRoot(MC); 9051 9052 // Check if Size needs to be truncated or extended. 9053 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 9054 9055 // Adjust return pointer to point just past the last dst byte. 9056 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 9057 Dst, Size); 9058 setValue(&I, DstPlusSize); 9059 return true; 9060 } 9061 9062 /// See if we can lower a strcpy call into an optimized form. If so, return 9063 /// true and lower it, otherwise return false and it will be lowered like a 9064 /// normal call. 9065 /// The caller already checked that \p I calls the appropriate LibFunc with a 9066 /// correct prototype. 9067 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 9068 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 9069 9070 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9071 std::pair<SDValue, SDValue> Res = 9072 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 9073 getValue(Arg0), getValue(Arg1), 9074 MachinePointerInfo(Arg0), 9075 MachinePointerInfo(Arg1), isStpcpy); 9076 if (Res.first.getNode()) { 9077 setValue(&I, Res.first); 9078 DAG.setRoot(Res.second); 9079 return true; 9080 } 9081 9082 return false; 9083 } 9084 9085 /// See if we can lower a strcmp call into an optimized form. If so, return 9086 /// true and lower it, otherwise return false and it will be lowered like a 9087 /// normal call. 9088 /// The caller already checked that \p I calls the appropriate LibFunc with a 9089 /// correct prototype. 9090 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 9091 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 9092 9093 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9094 std::pair<SDValue, SDValue> Res = 9095 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 9096 getValue(Arg0), getValue(Arg1), 9097 MachinePointerInfo(Arg0), 9098 MachinePointerInfo(Arg1)); 9099 if (Res.first.getNode()) { 9100 processIntegerCallValue(I, Res.first, true); 9101 PendingLoads.push_back(Res.second); 9102 return true; 9103 } 9104 9105 return false; 9106 } 9107 9108 /// See if we can lower a strlen call into an optimized form. If so, return 9109 /// true and lower it, otherwise return false and it will be lowered like a 9110 /// normal call. 9111 /// The caller already checked that \p I calls the appropriate LibFunc with a 9112 /// correct prototype. 9113 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 9114 const Value *Arg0 = I.getArgOperand(0); 9115 9116 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9117 std::pair<SDValue, SDValue> Res = 9118 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 9119 getValue(Arg0), MachinePointerInfo(Arg0)); 9120 if (Res.first.getNode()) { 9121 processIntegerCallValue(I, Res.first, false); 9122 PendingLoads.push_back(Res.second); 9123 return true; 9124 } 9125 9126 return false; 9127 } 9128 9129 /// See if we can lower a strnlen call into an optimized form. If so, return 9130 /// true and lower it, otherwise return false and it will be lowered like a 9131 /// normal call. 9132 /// The caller already checked that \p I calls the appropriate LibFunc with a 9133 /// correct prototype. 9134 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 9135 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 9136 9137 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9138 std::pair<SDValue, SDValue> Res = 9139 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 9140 getValue(Arg0), getValue(Arg1), 9141 MachinePointerInfo(Arg0)); 9142 if (Res.first.getNode()) { 9143 processIntegerCallValue(I, Res.first, false); 9144 PendingLoads.push_back(Res.second); 9145 return true; 9146 } 9147 9148 return false; 9149 } 9150 9151 /// See if we can lower a unary floating-point operation into an SDNode with 9152 /// the specified Opcode. If so, return true and lower it, otherwise return 9153 /// false and it will be lowered like a normal call. 9154 /// The caller already checked that \p I calls the appropriate LibFunc with a 9155 /// correct prototype. 9156 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 9157 unsigned Opcode) { 9158 // We already checked this call's prototype; verify it doesn't modify errno. 9159 if (!I.onlyReadsMemory()) 9160 return false; 9161 9162 SDNodeFlags Flags; 9163 Flags.copyFMF(cast<FPMathOperator>(I)); 9164 9165 SDValue Tmp = getValue(I.getArgOperand(0)); 9166 setValue(&I, 9167 DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp, Flags)); 9168 return true; 9169 } 9170 9171 /// See if we can lower a binary floating-point operation into an SDNode with 9172 /// the specified Opcode. If so, return true and lower it. Otherwise return 9173 /// false, and it will be lowered like a normal call. 9174 /// The caller already checked that \p I calls the appropriate LibFunc with a 9175 /// correct prototype. 9176 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 9177 unsigned Opcode) { 9178 // We already checked this call's prototype; verify it doesn't modify errno. 9179 if (!I.onlyReadsMemory()) 9180 return false; 9181 9182 SDNodeFlags Flags; 9183 Flags.copyFMF(cast<FPMathOperator>(I)); 9184 9185 SDValue Tmp0 = getValue(I.getArgOperand(0)); 9186 SDValue Tmp1 = getValue(I.getArgOperand(1)); 9187 EVT VT = Tmp0.getValueType(); 9188 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1, Flags)); 9189 return true; 9190 } 9191 9192 void SelectionDAGBuilder::visitCall(const CallInst &I) { 9193 // Handle inline assembly differently. 9194 if (I.isInlineAsm()) { 9195 visitInlineAsm(I); 9196 return; 9197 } 9198 9199 diagnoseDontCall(I); 9200 9201 if (Function *F = I.getCalledFunction()) { 9202 if (F->isDeclaration()) { 9203 // Is this an LLVM intrinsic or a target-specific intrinsic? 9204 unsigned IID = F->getIntrinsicID(); 9205 if (!IID) 9206 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) 9207 IID = II->getIntrinsicID(F); 9208 9209 if (IID) { 9210 visitIntrinsicCall(I, IID); 9211 return; 9212 } 9213 } 9214 9215 // Check for well-known libc/libm calls. If the function is internal, it 9216 // can't be a library call. Don't do the check if marked as nobuiltin for 9217 // some reason or the call site requires strict floating point semantics. 9218 LibFunc Func; 9219 if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() && 9220 F->hasName() && LibInfo->getLibFunc(*F, Func) && 9221 LibInfo->hasOptimizedCodeGen(Func)) { 9222 switch (Func) { 9223 default: break; 9224 case LibFunc_bcmp: 9225 if (visitMemCmpBCmpCall(I)) 9226 return; 9227 break; 9228 case LibFunc_copysign: 9229 case LibFunc_copysignf: 9230 case LibFunc_copysignl: 9231 // We already checked this call's prototype; verify it doesn't modify 9232 // errno. 9233 if (I.onlyReadsMemory()) { 9234 SDValue LHS = getValue(I.getArgOperand(0)); 9235 SDValue RHS = getValue(I.getArgOperand(1)); 9236 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 9237 LHS.getValueType(), LHS, RHS)); 9238 return; 9239 } 9240 break; 9241 case LibFunc_fabs: 9242 case LibFunc_fabsf: 9243 case LibFunc_fabsl: 9244 if (visitUnaryFloatCall(I, ISD::FABS)) 9245 return; 9246 break; 9247 case LibFunc_fmin: 9248 case LibFunc_fminf: 9249 case LibFunc_fminl: 9250 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 9251 return; 9252 break; 9253 case LibFunc_fmax: 9254 case LibFunc_fmaxf: 9255 case LibFunc_fmaxl: 9256 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 9257 return; 9258 break; 9259 case LibFunc_sin: 9260 case LibFunc_sinf: 9261 case LibFunc_sinl: 9262 if (visitUnaryFloatCall(I, ISD::FSIN)) 9263 return; 9264 break; 9265 case LibFunc_cos: 9266 case LibFunc_cosf: 9267 case LibFunc_cosl: 9268 if (visitUnaryFloatCall(I, ISD::FCOS)) 9269 return; 9270 break; 9271 case LibFunc_tan: 9272 case LibFunc_tanf: 9273 case LibFunc_tanl: 9274 if (visitUnaryFloatCall(I, ISD::FTAN)) 9275 return; 9276 break; 9277 case LibFunc_asin: 9278 case LibFunc_asinf: 9279 case LibFunc_asinl: 9280 if (visitUnaryFloatCall(I, ISD::FASIN)) 9281 return; 9282 break; 9283 case LibFunc_acos: 9284 case LibFunc_acosf: 9285 case LibFunc_acosl: 9286 if (visitUnaryFloatCall(I, ISD::FACOS)) 9287 return; 9288 break; 9289 case LibFunc_atan: 9290 case LibFunc_atanf: 9291 case LibFunc_atanl: 9292 if (visitUnaryFloatCall(I, ISD::FATAN)) 9293 return; 9294 break; 9295 case LibFunc_sinh: 9296 case LibFunc_sinhf: 9297 case LibFunc_sinhl: 9298 if (visitUnaryFloatCall(I, ISD::FSINH)) 9299 return; 9300 break; 9301 case LibFunc_cosh: 9302 case LibFunc_coshf: 9303 case LibFunc_coshl: 9304 if (visitUnaryFloatCall(I, ISD::FCOSH)) 9305 return; 9306 break; 9307 case LibFunc_tanh: 9308 case LibFunc_tanhf: 9309 case LibFunc_tanhl: 9310 if (visitUnaryFloatCall(I, ISD::FTANH)) 9311 return; 9312 break; 9313 case LibFunc_sqrt: 9314 case LibFunc_sqrtf: 9315 case LibFunc_sqrtl: 9316 case LibFunc_sqrt_finite: 9317 case LibFunc_sqrtf_finite: 9318 case LibFunc_sqrtl_finite: 9319 if (visitUnaryFloatCall(I, ISD::FSQRT)) 9320 return; 9321 break; 9322 case LibFunc_floor: 9323 case LibFunc_floorf: 9324 case LibFunc_floorl: 9325 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 9326 return; 9327 break; 9328 case LibFunc_nearbyint: 9329 case LibFunc_nearbyintf: 9330 case LibFunc_nearbyintl: 9331 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 9332 return; 9333 break; 9334 case LibFunc_ceil: 9335 case LibFunc_ceilf: 9336 case LibFunc_ceill: 9337 if (visitUnaryFloatCall(I, ISD::FCEIL)) 9338 return; 9339 break; 9340 case LibFunc_rint: 9341 case LibFunc_rintf: 9342 case LibFunc_rintl: 9343 if (visitUnaryFloatCall(I, ISD::FRINT)) 9344 return; 9345 break; 9346 case LibFunc_round: 9347 case LibFunc_roundf: 9348 case LibFunc_roundl: 9349 if (visitUnaryFloatCall(I, ISD::FROUND)) 9350 return; 9351 break; 9352 case LibFunc_trunc: 9353 case LibFunc_truncf: 9354 case LibFunc_truncl: 9355 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 9356 return; 9357 break; 9358 case LibFunc_log2: 9359 case LibFunc_log2f: 9360 case LibFunc_log2l: 9361 if (visitUnaryFloatCall(I, ISD::FLOG2)) 9362 return; 9363 break; 9364 case LibFunc_exp2: 9365 case LibFunc_exp2f: 9366 case LibFunc_exp2l: 9367 if (visitUnaryFloatCall(I, ISD::FEXP2)) 9368 return; 9369 break; 9370 case LibFunc_exp10: 9371 case LibFunc_exp10f: 9372 case LibFunc_exp10l: 9373 if (visitUnaryFloatCall(I, ISD::FEXP10)) 9374 return; 9375 break; 9376 case LibFunc_ldexp: 9377 case LibFunc_ldexpf: 9378 case LibFunc_ldexpl: 9379 if (visitBinaryFloatCall(I, ISD::FLDEXP)) 9380 return; 9381 break; 9382 case LibFunc_memcmp: 9383 if (visitMemCmpBCmpCall(I)) 9384 return; 9385 break; 9386 case LibFunc_mempcpy: 9387 if (visitMemPCpyCall(I)) 9388 return; 9389 break; 9390 case LibFunc_memchr: 9391 if (visitMemChrCall(I)) 9392 return; 9393 break; 9394 case LibFunc_strcpy: 9395 if (visitStrCpyCall(I, false)) 9396 return; 9397 break; 9398 case LibFunc_stpcpy: 9399 if (visitStrCpyCall(I, true)) 9400 return; 9401 break; 9402 case LibFunc_strcmp: 9403 if (visitStrCmpCall(I)) 9404 return; 9405 break; 9406 case LibFunc_strlen: 9407 if (visitStrLenCall(I)) 9408 return; 9409 break; 9410 case LibFunc_strnlen: 9411 if (visitStrNLenCall(I)) 9412 return; 9413 break; 9414 } 9415 } 9416 } 9417 9418 if (I.countOperandBundlesOfType(LLVMContext::OB_ptrauth)) { 9419 LowerCallSiteWithPtrAuthBundle(cast<CallBase>(I), /*EHPadBB=*/nullptr); 9420 return; 9421 } 9422 9423 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 9424 // have to do anything here to lower funclet bundles. 9425 // CFGuardTarget bundles are lowered in LowerCallTo. 9426 assert(!I.hasOperandBundlesOtherThan( 9427 {LLVMContext::OB_deopt, LLVMContext::OB_funclet, 9428 LLVMContext::OB_cfguardtarget, LLVMContext::OB_preallocated, 9429 LLVMContext::OB_clang_arc_attachedcall, LLVMContext::OB_kcfi, 9430 LLVMContext::OB_convergencectrl}) && 9431 "Cannot lower calls with arbitrary operand bundles!"); 9432 9433 SDValue Callee = getValue(I.getCalledOperand()); 9434 9435 if (I.hasDeoptState()) 9436 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 9437 else 9438 // Check if we can potentially perform a tail call. More detailed checking 9439 // is be done within LowerCallTo, after more information about the call is 9440 // known. 9441 LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall()); 9442 } 9443 9444 void SelectionDAGBuilder::LowerCallSiteWithPtrAuthBundle( 9445 const CallBase &CB, const BasicBlock *EHPadBB) { 9446 auto PAB = CB.getOperandBundle("ptrauth"); 9447 const Value *CalleeV = CB.getCalledOperand(); 9448 9449 // Gather the call ptrauth data from the operand bundle: 9450 // [ i32 <key>, i64 <discriminator> ] 9451 const auto *Key = cast<ConstantInt>(PAB->Inputs[0]); 9452 const Value *Discriminator = PAB->Inputs[1]; 9453 9454 assert(Key->getType()->isIntegerTy(32) && "Invalid ptrauth key"); 9455 assert(Discriminator->getType()->isIntegerTy(64) && 9456 "Invalid ptrauth discriminator"); 9457 9458 // Look through ptrauth constants to find the raw callee. 9459 // Do a direct unauthenticated call if we found it and everything matches. 9460 if (const auto *CalleeCPA = dyn_cast<ConstantPtrAuth>(CalleeV)) 9461 if (CalleeCPA->isKnownCompatibleWith(Key, Discriminator, 9462 DAG.getDataLayout())) 9463 return LowerCallTo(CB, getValue(CalleeCPA->getPointer()), CB.isTailCall(), 9464 CB.isMustTailCall(), EHPadBB); 9465 9466 // Functions should never be ptrauth-called directly. 9467 assert(!isa<Function>(CalleeV) && "invalid direct ptrauth call"); 9468 9469 // Otherwise, do an authenticated indirect call. 9470 TargetLowering::PtrAuthInfo PAI = {Key->getZExtValue(), 9471 getValue(Discriminator)}; 9472 9473 LowerCallTo(CB, getValue(CalleeV), CB.isTailCall(), CB.isMustTailCall(), 9474 EHPadBB, &PAI); 9475 } 9476 9477 namespace { 9478 9479 /// AsmOperandInfo - This contains information for each constraint that we are 9480 /// lowering. 9481 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 9482 public: 9483 /// CallOperand - If this is the result output operand or a clobber 9484 /// this is null, otherwise it is the incoming operand to the CallInst. 9485 /// This gets modified as the asm is processed. 9486 SDValue CallOperand; 9487 9488 /// AssignedRegs - If this is a register or register class operand, this 9489 /// contains the set of register corresponding to the operand. 9490 RegsForValue AssignedRegs; 9491 9492 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 9493 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) { 9494 } 9495 9496 /// Whether or not this operand accesses memory 9497 bool hasMemory(const TargetLowering &TLI) const { 9498 // Indirect operand accesses access memory. 9499 if (isIndirect) 9500 return true; 9501 9502 for (const auto &Code : Codes) 9503 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 9504 return true; 9505 9506 return false; 9507 } 9508 }; 9509 9510 9511 } // end anonymous namespace 9512 9513 /// Make sure that the output operand \p OpInfo and its corresponding input 9514 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 9515 /// out). 9516 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 9517 SDISelAsmOperandInfo &MatchingOpInfo, 9518 SelectionDAG &DAG) { 9519 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 9520 return; 9521 9522 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 9523 const auto &TLI = DAG.getTargetLoweringInfo(); 9524 9525 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 9526 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 9527 OpInfo.ConstraintVT); 9528 std::pair<unsigned, const TargetRegisterClass *> InputRC = 9529 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 9530 MatchingOpInfo.ConstraintVT); 9531 if ((OpInfo.ConstraintVT.isInteger() != 9532 MatchingOpInfo.ConstraintVT.isInteger()) || 9533 (MatchRC.second != InputRC.second)) { 9534 // FIXME: error out in a more elegant fashion 9535 report_fatal_error("Unsupported asm: input constraint" 9536 " with a matching output constraint of" 9537 " incompatible type!"); 9538 } 9539 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 9540 } 9541 9542 /// Get a direct memory input to behave well as an indirect operand. 9543 /// This may introduce stores, hence the need for a \p Chain. 9544 /// \return The (possibly updated) chain. 9545 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 9546 SDISelAsmOperandInfo &OpInfo, 9547 SelectionDAG &DAG) { 9548 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9549 9550 // If we don't have an indirect input, put it in the constpool if we can, 9551 // otherwise spill it to a stack slot. 9552 // TODO: This isn't quite right. We need to handle these according to 9553 // the addressing mode that the constraint wants. Also, this may take 9554 // an additional register for the computation and we don't want that 9555 // either. 9556 9557 // If the operand is a float, integer, or vector constant, spill to a 9558 // constant pool entry to get its address. 9559 const Value *OpVal = OpInfo.CallOperandVal; 9560 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 9561 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 9562 OpInfo.CallOperand = DAG.getConstantPool( 9563 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 9564 return Chain; 9565 } 9566 9567 // Otherwise, create a stack slot and emit a store to it before the asm. 9568 Type *Ty = OpVal->getType(); 9569 auto &DL = DAG.getDataLayout(); 9570 TypeSize TySize = DL.getTypeAllocSize(Ty); 9571 MachineFunction &MF = DAG.getMachineFunction(); 9572 const TargetFrameLowering *TFI = MF.getSubtarget().getFrameLowering(); 9573 int StackID = 0; 9574 if (TySize.isScalable()) 9575 StackID = TFI->getStackIDForScalableVectors(); 9576 int SSFI = MF.getFrameInfo().CreateStackObject(TySize.getKnownMinValue(), 9577 DL.getPrefTypeAlign(Ty), false, 9578 nullptr, StackID); 9579 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL)); 9580 Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot, 9581 MachinePointerInfo::getFixedStack(MF, SSFI), 9582 TLI.getMemValueType(DL, Ty)); 9583 OpInfo.CallOperand = StackSlot; 9584 9585 return Chain; 9586 } 9587 9588 /// GetRegistersForValue - Assign registers (virtual or physical) for the 9589 /// specified operand. We prefer to assign virtual registers, to allow the 9590 /// register allocator to handle the assignment process. However, if the asm 9591 /// uses features that we can't model on machineinstrs, we have SDISel do the 9592 /// allocation. This produces generally horrible, but correct, code. 9593 /// 9594 /// OpInfo describes the operand 9595 /// RefOpInfo describes the matching operand if any, the operand otherwise 9596 static std::optional<unsigned> 9597 getRegistersForValue(SelectionDAG &DAG, const SDLoc &DL, 9598 SDISelAsmOperandInfo &OpInfo, 9599 SDISelAsmOperandInfo &RefOpInfo) { 9600 LLVMContext &Context = *DAG.getContext(); 9601 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9602 9603 MachineFunction &MF = DAG.getMachineFunction(); 9604 SmallVector<unsigned, 4> Regs; 9605 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9606 9607 // No work to do for memory/address operands. 9608 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 9609 OpInfo.ConstraintType == TargetLowering::C_Address) 9610 return std::nullopt; 9611 9612 // If this is a constraint for a single physreg, or a constraint for a 9613 // register class, find it. 9614 unsigned AssignedReg; 9615 const TargetRegisterClass *RC; 9616 std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint( 9617 &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT); 9618 // RC is unset only on failure. Return immediately. 9619 if (!RC) 9620 return std::nullopt; 9621 9622 // Get the actual register value type. This is important, because the user 9623 // may have asked for (e.g.) the AX register in i32 type. We need to 9624 // remember that AX is actually i16 to get the right extension. 9625 const MVT RegVT = *TRI.legalclasstypes_begin(*RC); 9626 9627 if (OpInfo.ConstraintVT != MVT::Other && RegVT != MVT::Untyped) { 9628 // If this is an FP operand in an integer register (or visa versa), or more 9629 // generally if the operand value disagrees with the register class we plan 9630 // to stick it in, fix the operand type. 9631 // 9632 // If this is an input value, the bitcast to the new type is done now. 9633 // Bitcast for output value is done at the end of visitInlineAsm(). 9634 if ((OpInfo.Type == InlineAsm::isOutput || 9635 OpInfo.Type == InlineAsm::isInput) && 9636 !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) { 9637 // Try to convert to the first EVT that the reg class contains. If the 9638 // types are identical size, use a bitcast to convert (e.g. two differing 9639 // vector types). Note: output bitcast is done at the end of 9640 // visitInlineAsm(). 9641 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 9642 // Exclude indirect inputs while they are unsupported because the code 9643 // to perform the load is missing and thus OpInfo.CallOperand still 9644 // refers to the input address rather than the pointed-to value. 9645 if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect) 9646 OpInfo.CallOperand = 9647 DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand); 9648 OpInfo.ConstraintVT = RegVT; 9649 // If the operand is an FP value and we want it in integer registers, 9650 // use the corresponding integer type. This turns an f64 value into 9651 // i64, which can be passed with two i32 values on a 32-bit machine. 9652 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 9653 MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 9654 if (OpInfo.Type == InlineAsm::isInput) 9655 OpInfo.CallOperand = 9656 DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand); 9657 OpInfo.ConstraintVT = VT; 9658 } 9659 } 9660 } 9661 9662 // No need to allocate a matching input constraint since the constraint it's 9663 // matching to has already been allocated. 9664 if (OpInfo.isMatchingInputConstraint()) 9665 return std::nullopt; 9666 9667 EVT ValueVT = OpInfo.ConstraintVT; 9668 if (OpInfo.ConstraintVT == MVT::Other) 9669 ValueVT = RegVT; 9670 9671 // Initialize NumRegs. 9672 unsigned NumRegs = 1; 9673 if (OpInfo.ConstraintVT != MVT::Other) 9674 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT, RegVT); 9675 9676 // If this is a constraint for a specific physical register, like {r17}, 9677 // assign it now. 9678 9679 // If this associated to a specific register, initialize iterator to correct 9680 // place. If virtual, make sure we have enough registers 9681 9682 // Initialize iterator if necessary 9683 TargetRegisterClass::iterator I = RC->begin(); 9684 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 9685 9686 // Do not check for single registers. 9687 if (AssignedReg) { 9688 I = std::find(I, RC->end(), AssignedReg); 9689 if (I == RC->end()) { 9690 // RC does not contain the selected register, which indicates a 9691 // mismatch between the register and the required type/bitwidth. 9692 return {AssignedReg}; 9693 } 9694 } 9695 9696 for (; NumRegs; --NumRegs, ++I) { 9697 assert(I != RC->end() && "Ran out of registers to allocate!"); 9698 Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC); 9699 Regs.push_back(R); 9700 } 9701 9702 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 9703 return std::nullopt; 9704 } 9705 9706 static unsigned 9707 findMatchingInlineAsmOperand(unsigned OperandNo, 9708 const std::vector<SDValue> &AsmNodeOperands) { 9709 // Scan until we find the definition we already emitted of this operand. 9710 unsigned CurOp = InlineAsm::Op_FirstOperand; 9711 for (; OperandNo; --OperandNo) { 9712 // Advance to the next operand. 9713 unsigned OpFlag = AsmNodeOperands[CurOp]->getAsZExtVal(); 9714 const InlineAsm::Flag F(OpFlag); 9715 assert( 9716 (F.isRegDefKind() || F.isRegDefEarlyClobberKind() || F.isMemKind()) && 9717 "Skipped past definitions?"); 9718 CurOp += F.getNumOperandRegisters() + 1; 9719 } 9720 return CurOp; 9721 } 9722 9723 namespace { 9724 9725 class ExtraFlags { 9726 unsigned Flags = 0; 9727 9728 public: 9729 explicit ExtraFlags(const CallBase &Call) { 9730 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 9731 if (IA->hasSideEffects()) 9732 Flags |= InlineAsm::Extra_HasSideEffects; 9733 if (IA->isAlignStack()) 9734 Flags |= InlineAsm::Extra_IsAlignStack; 9735 if (Call.isConvergent()) 9736 Flags |= InlineAsm::Extra_IsConvergent; 9737 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 9738 } 9739 9740 void update(const TargetLowering::AsmOperandInfo &OpInfo) { 9741 // Ideally, we would only check against memory constraints. However, the 9742 // meaning of an Other constraint can be target-specific and we can't easily 9743 // reason about it. Therefore, be conservative and set MayLoad/MayStore 9744 // for Other constraints as well. 9745 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 9746 OpInfo.ConstraintType == TargetLowering::C_Other) { 9747 if (OpInfo.Type == InlineAsm::isInput) 9748 Flags |= InlineAsm::Extra_MayLoad; 9749 else if (OpInfo.Type == InlineAsm::isOutput) 9750 Flags |= InlineAsm::Extra_MayStore; 9751 else if (OpInfo.Type == InlineAsm::isClobber) 9752 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 9753 } 9754 } 9755 9756 unsigned get() const { return Flags; } 9757 }; 9758 9759 } // end anonymous namespace 9760 9761 static bool isFunction(SDValue Op) { 9762 if (Op && Op.getOpcode() == ISD::GlobalAddress) { 9763 if (auto *GA = dyn_cast<GlobalAddressSDNode>(Op)) { 9764 auto Fn = dyn_cast_or_null<Function>(GA->getGlobal()); 9765 9766 // In normal "call dllimport func" instruction (non-inlineasm) it force 9767 // indirect access by specifing call opcode. And usually specially print 9768 // asm with indirect symbol (i.g: "*") according to opcode. Inline asm can 9769 // not do in this way now. (In fact, this is similar with "Data Access" 9770 // action). So here we ignore dllimport function. 9771 if (Fn && !Fn->hasDLLImportStorageClass()) 9772 return true; 9773 } 9774 } 9775 return false; 9776 } 9777 9778 /// visitInlineAsm - Handle a call to an InlineAsm object. 9779 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call, 9780 const BasicBlock *EHPadBB) { 9781 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 9782 9783 /// ConstraintOperands - Information about all of the constraints. 9784 SmallVector<SDISelAsmOperandInfo, 16> ConstraintOperands; 9785 9786 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9787 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 9788 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call); 9789 9790 // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack, 9791 // AsmDialect, MayLoad, MayStore). 9792 bool HasSideEffect = IA->hasSideEffects(); 9793 ExtraFlags ExtraInfo(Call); 9794 9795 for (auto &T : TargetConstraints) { 9796 ConstraintOperands.push_back(SDISelAsmOperandInfo(T)); 9797 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 9798 9799 if (OpInfo.CallOperandVal) 9800 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 9801 9802 if (!HasSideEffect) 9803 HasSideEffect = OpInfo.hasMemory(TLI); 9804 9805 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 9806 // FIXME: Could we compute this on OpInfo rather than T? 9807 9808 // Compute the constraint code and ConstraintType to use. 9809 TLI.ComputeConstraintToUse(T, SDValue()); 9810 9811 if (T.ConstraintType == TargetLowering::C_Immediate && 9812 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand)) 9813 // We've delayed emitting a diagnostic like the "n" constraint because 9814 // inlining could cause an integer showing up. 9815 return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) + 9816 "' expects an integer constant " 9817 "expression"); 9818 9819 ExtraInfo.update(T); 9820 } 9821 9822 // We won't need to flush pending loads if this asm doesn't touch 9823 // memory and is nonvolatile. 9824 SDValue Glue, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot(); 9825 9826 bool EmitEHLabels = isa<InvokeInst>(Call); 9827 if (EmitEHLabels) { 9828 assert(EHPadBB && "InvokeInst must have an EHPadBB"); 9829 } 9830 bool IsCallBr = isa<CallBrInst>(Call); 9831 9832 if (IsCallBr || EmitEHLabels) { 9833 // If this is a callbr or invoke we need to flush pending exports since 9834 // inlineasm_br and invoke are terminators. 9835 // We need to do this before nodes are glued to the inlineasm_br node. 9836 Chain = getControlRoot(); 9837 } 9838 9839 MCSymbol *BeginLabel = nullptr; 9840 if (EmitEHLabels) { 9841 Chain = lowerStartEH(Chain, EHPadBB, BeginLabel); 9842 } 9843 9844 int OpNo = -1; 9845 SmallVector<StringRef> AsmStrs; 9846 IA->collectAsmStrs(AsmStrs); 9847 9848 // Second pass over the constraints: compute which constraint option to use. 9849 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 9850 if (OpInfo.hasArg() || OpInfo.Type == InlineAsm::isOutput) 9851 OpNo++; 9852 9853 // If this is an output operand with a matching input operand, look up the 9854 // matching input. If their types mismatch, e.g. one is an integer, the 9855 // other is floating point, or their sizes are different, flag it as an 9856 // error. 9857 if (OpInfo.hasMatchingInput()) { 9858 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 9859 patchMatchingInput(OpInfo, Input, DAG); 9860 } 9861 9862 // Compute the constraint code and ConstraintType to use. 9863 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 9864 9865 if ((OpInfo.ConstraintType == TargetLowering::C_Memory && 9866 OpInfo.Type == InlineAsm::isClobber) || 9867 OpInfo.ConstraintType == TargetLowering::C_Address) 9868 continue; 9869 9870 // In Linux PIC model, there are 4 cases about value/label addressing: 9871 // 9872 // 1: Function call or Label jmp inside the module. 9873 // 2: Data access (such as global variable, static variable) inside module. 9874 // 3: Function call or Label jmp outside the module. 9875 // 4: Data access (such as global variable) outside the module. 9876 // 9877 // Due to current llvm inline asm architecture designed to not "recognize" 9878 // the asm code, there are quite troubles for us to treat mem addressing 9879 // differently for same value/adress used in different instuctions. 9880 // For example, in pic model, call a func may in plt way or direclty 9881 // pc-related, but lea/mov a function adress may use got. 9882 // 9883 // Here we try to "recognize" function call for the case 1 and case 3 in 9884 // inline asm. And try to adjust the constraint for them. 9885 // 9886 // TODO: Due to current inline asm didn't encourage to jmp to the outsider 9887 // label, so here we don't handle jmp function label now, but we need to 9888 // enhance it (especilly in PIC model) if we meet meaningful requirements. 9889 if (OpInfo.isIndirect && isFunction(OpInfo.CallOperand) && 9890 TLI.isInlineAsmTargetBranch(AsmStrs, OpNo) && 9891 TM.getCodeModel() != CodeModel::Large) { 9892 OpInfo.isIndirect = false; 9893 OpInfo.ConstraintType = TargetLowering::C_Address; 9894 } 9895 9896 // If this is a memory input, and if the operand is not indirect, do what we 9897 // need to provide an address for the memory input. 9898 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 9899 !OpInfo.isIndirect) { 9900 assert((OpInfo.isMultipleAlternative || 9901 (OpInfo.Type == InlineAsm::isInput)) && 9902 "Can only indirectify direct input operands!"); 9903 9904 // Memory operands really want the address of the value. 9905 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 9906 9907 // There is no longer a Value* corresponding to this operand. 9908 OpInfo.CallOperandVal = nullptr; 9909 9910 // It is now an indirect operand. 9911 OpInfo.isIndirect = true; 9912 } 9913 9914 } 9915 9916 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 9917 std::vector<SDValue> AsmNodeOperands; 9918 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 9919 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 9920 IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout()))); 9921 9922 // If we have a !srcloc metadata node associated with it, we want to attach 9923 // this to the ultimately generated inline asm machineinstr. To do this, we 9924 // pass in the third operand as this (potentially null) inline asm MDNode. 9925 const MDNode *SrcLoc = Call.getMetadata("srcloc"); 9926 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 9927 9928 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 9929 // bits as operand 3. 9930 AsmNodeOperands.push_back(DAG.getTargetConstant( 9931 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 9932 9933 // Third pass: Loop over operands to prepare DAG-level operands.. As part of 9934 // this, assign virtual and physical registers for inputs and otput. 9935 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 9936 // Assign Registers. 9937 SDISelAsmOperandInfo &RefOpInfo = 9938 OpInfo.isMatchingInputConstraint() 9939 ? ConstraintOperands[OpInfo.getMatchedOperand()] 9940 : OpInfo; 9941 const auto RegError = 9942 getRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo); 9943 if (RegError) { 9944 const MachineFunction &MF = DAG.getMachineFunction(); 9945 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9946 const char *RegName = TRI.getName(*RegError); 9947 emitInlineAsmError(Call, "register '" + Twine(RegName) + 9948 "' allocated for constraint '" + 9949 Twine(OpInfo.ConstraintCode) + 9950 "' does not match required type"); 9951 return; 9952 } 9953 9954 auto DetectWriteToReservedRegister = [&]() { 9955 const MachineFunction &MF = DAG.getMachineFunction(); 9956 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9957 for (unsigned Reg : OpInfo.AssignedRegs.Regs) { 9958 if (Register::isPhysicalRegister(Reg) && 9959 TRI.isInlineAsmReadOnlyReg(MF, Reg)) { 9960 const char *RegName = TRI.getName(Reg); 9961 emitInlineAsmError(Call, "write to reserved register '" + 9962 Twine(RegName) + "'"); 9963 return true; 9964 } 9965 } 9966 return false; 9967 }; 9968 assert((OpInfo.ConstraintType != TargetLowering::C_Address || 9969 (OpInfo.Type == InlineAsm::isInput && 9970 !OpInfo.isMatchingInputConstraint())) && 9971 "Only address as input operand is allowed."); 9972 9973 switch (OpInfo.Type) { 9974 case InlineAsm::isOutput: 9975 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 9976 const InlineAsm::ConstraintCode ConstraintID = 9977 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 9978 assert(ConstraintID != InlineAsm::ConstraintCode::Unknown && 9979 "Failed to convert memory constraint code to constraint id."); 9980 9981 // Add information to the INLINEASM node to know about this output. 9982 InlineAsm::Flag OpFlags(InlineAsm::Kind::Mem, 1); 9983 OpFlags.setMemConstraint(ConstraintID); 9984 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 9985 MVT::i32)); 9986 AsmNodeOperands.push_back(OpInfo.CallOperand); 9987 } else { 9988 // Otherwise, this outputs to a register (directly for C_Register / 9989 // C_RegisterClass, and a target-defined fashion for 9990 // C_Immediate/C_Other). Find a register that we can use. 9991 if (OpInfo.AssignedRegs.Regs.empty()) { 9992 emitInlineAsmError( 9993 Call, "couldn't allocate output register for constraint '" + 9994 Twine(OpInfo.ConstraintCode) + "'"); 9995 return; 9996 } 9997 9998 if (DetectWriteToReservedRegister()) 9999 return; 10000 10001 // Add information to the INLINEASM node to know that this register is 10002 // set. 10003 OpInfo.AssignedRegs.AddInlineAsmOperands( 10004 OpInfo.isEarlyClobber ? InlineAsm::Kind::RegDefEarlyClobber 10005 : InlineAsm::Kind::RegDef, 10006 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 10007 } 10008 break; 10009 10010 case InlineAsm::isInput: 10011 case InlineAsm::isLabel: { 10012 SDValue InOperandVal = OpInfo.CallOperand; 10013 10014 if (OpInfo.isMatchingInputConstraint()) { 10015 // If this is required to match an output register we have already set, 10016 // just use its register. 10017 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 10018 AsmNodeOperands); 10019 InlineAsm::Flag Flag(AsmNodeOperands[CurOp]->getAsZExtVal()); 10020 if (Flag.isRegDefKind() || Flag.isRegDefEarlyClobberKind()) { 10021 if (OpInfo.isIndirect) { 10022 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 10023 emitInlineAsmError(Call, "inline asm not supported yet: " 10024 "don't know how to handle tied " 10025 "indirect register inputs"); 10026 return; 10027 } 10028 10029 SmallVector<unsigned, 4> Regs; 10030 MachineFunction &MF = DAG.getMachineFunction(); 10031 MachineRegisterInfo &MRI = MF.getRegInfo(); 10032 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 10033 auto *R = cast<RegisterSDNode>(AsmNodeOperands[CurOp+1]); 10034 Register TiedReg = R->getReg(); 10035 MVT RegVT = R->getSimpleValueType(0); 10036 const TargetRegisterClass *RC = 10037 TiedReg.isVirtual() ? MRI.getRegClass(TiedReg) 10038 : RegVT != MVT::Untyped ? TLI.getRegClassFor(RegVT) 10039 : TRI.getMinimalPhysRegClass(TiedReg); 10040 for (unsigned i = 0, e = Flag.getNumOperandRegisters(); i != e; ++i) 10041 Regs.push_back(MRI.createVirtualRegister(RC)); 10042 10043 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 10044 10045 SDLoc dl = getCurSDLoc(); 10046 // Use the produced MatchedRegs object to 10047 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue, &Call); 10048 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, true, 10049 OpInfo.getMatchedOperand(), dl, DAG, 10050 AsmNodeOperands); 10051 break; 10052 } 10053 10054 assert(Flag.isMemKind() && "Unknown matching constraint!"); 10055 assert(Flag.getNumOperandRegisters() == 1 && 10056 "Unexpected number of operands"); 10057 // Add information to the INLINEASM node to know about this input. 10058 // See InlineAsm.h isUseOperandTiedToDef. 10059 Flag.clearMemConstraint(); 10060 Flag.setMatchingOp(OpInfo.getMatchedOperand()); 10061 AsmNodeOperands.push_back(DAG.getTargetConstant( 10062 Flag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 10063 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 10064 break; 10065 } 10066 10067 // Treat indirect 'X' constraint as memory. 10068 if (OpInfo.ConstraintType == TargetLowering::C_Other && 10069 OpInfo.isIndirect) 10070 OpInfo.ConstraintType = TargetLowering::C_Memory; 10071 10072 if (OpInfo.ConstraintType == TargetLowering::C_Immediate || 10073 OpInfo.ConstraintType == TargetLowering::C_Other) { 10074 std::vector<SDValue> Ops; 10075 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 10076 Ops, DAG); 10077 if (Ops.empty()) { 10078 if (OpInfo.ConstraintType == TargetLowering::C_Immediate) 10079 if (isa<ConstantSDNode>(InOperandVal)) { 10080 emitInlineAsmError(Call, "value out of range for constraint '" + 10081 Twine(OpInfo.ConstraintCode) + "'"); 10082 return; 10083 } 10084 10085 emitInlineAsmError(Call, 10086 "invalid operand for inline asm constraint '" + 10087 Twine(OpInfo.ConstraintCode) + "'"); 10088 return; 10089 } 10090 10091 // Add information to the INLINEASM node to know about this input. 10092 InlineAsm::Flag ResOpType(InlineAsm::Kind::Imm, Ops.size()); 10093 AsmNodeOperands.push_back(DAG.getTargetConstant( 10094 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 10095 llvm::append_range(AsmNodeOperands, Ops); 10096 break; 10097 } 10098 10099 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 10100 assert((OpInfo.isIndirect || 10101 OpInfo.ConstraintType != TargetLowering::C_Memory) && 10102 "Operand must be indirect to be a mem!"); 10103 assert(InOperandVal.getValueType() == 10104 TLI.getPointerTy(DAG.getDataLayout()) && 10105 "Memory operands expect pointer values"); 10106 10107 const InlineAsm::ConstraintCode ConstraintID = 10108 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 10109 assert(ConstraintID != InlineAsm::ConstraintCode::Unknown && 10110 "Failed to convert memory constraint code to constraint id."); 10111 10112 // Add information to the INLINEASM node to know about this input. 10113 InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1); 10114 ResOpType.setMemConstraint(ConstraintID); 10115 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 10116 getCurSDLoc(), 10117 MVT::i32)); 10118 AsmNodeOperands.push_back(InOperandVal); 10119 break; 10120 } 10121 10122 if (OpInfo.ConstraintType == TargetLowering::C_Address) { 10123 const InlineAsm::ConstraintCode ConstraintID = 10124 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 10125 assert(ConstraintID != InlineAsm::ConstraintCode::Unknown && 10126 "Failed to convert memory constraint code to constraint id."); 10127 10128 InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1); 10129 10130 SDValue AsmOp = InOperandVal; 10131 if (isFunction(InOperandVal)) { 10132 auto *GA = cast<GlobalAddressSDNode>(InOperandVal); 10133 ResOpType = InlineAsm::Flag(InlineAsm::Kind::Func, 1); 10134 AsmOp = DAG.getTargetGlobalAddress(GA->getGlobal(), getCurSDLoc(), 10135 InOperandVal.getValueType(), 10136 GA->getOffset()); 10137 } 10138 10139 // Add information to the INLINEASM node to know about this input. 10140 ResOpType.setMemConstraint(ConstraintID); 10141 10142 AsmNodeOperands.push_back( 10143 DAG.getTargetConstant(ResOpType, getCurSDLoc(), MVT::i32)); 10144 10145 AsmNodeOperands.push_back(AsmOp); 10146 break; 10147 } 10148 10149 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 10150 OpInfo.ConstraintType != TargetLowering::C_Register) { 10151 emitInlineAsmError(Call, "unknown asm constraint '" + 10152 Twine(OpInfo.ConstraintCode) + "'"); 10153 return; 10154 } 10155 10156 // TODO: Support this. 10157 if (OpInfo.isIndirect) { 10158 emitInlineAsmError( 10159 Call, "Don't know how to handle indirect register inputs yet " 10160 "for constraint '" + 10161 Twine(OpInfo.ConstraintCode) + "'"); 10162 return; 10163 } 10164 10165 // Copy the input into the appropriate registers. 10166 if (OpInfo.AssignedRegs.Regs.empty()) { 10167 emitInlineAsmError(Call, 10168 "couldn't allocate input reg for constraint '" + 10169 Twine(OpInfo.ConstraintCode) + "'"); 10170 return; 10171 } 10172 10173 if (DetectWriteToReservedRegister()) 10174 return; 10175 10176 SDLoc dl = getCurSDLoc(); 10177 10178 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue, 10179 &Call); 10180 10181 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, false, 10182 0, dl, DAG, AsmNodeOperands); 10183 break; 10184 } 10185 case InlineAsm::isClobber: 10186 // Add the clobbered value to the operand list, so that the register 10187 // allocator is aware that the physreg got clobbered. 10188 if (!OpInfo.AssignedRegs.Regs.empty()) 10189 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::Clobber, 10190 false, 0, getCurSDLoc(), DAG, 10191 AsmNodeOperands); 10192 break; 10193 } 10194 } 10195 10196 // Finish up input operands. Set the input chain and add the flag last. 10197 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 10198 if (Glue.getNode()) AsmNodeOperands.push_back(Glue); 10199 10200 unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM; 10201 Chain = DAG.getNode(ISDOpc, getCurSDLoc(), 10202 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 10203 Glue = Chain.getValue(1); 10204 10205 // Do additional work to generate outputs. 10206 10207 SmallVector<EVT, 1> ResultVTs; 10208 SmallVector<SDValue, 1> ResultValues; 10209 SmallVector<SDValue, 8> OutChains; 10210 10211 llvm::Type *CallResultType = Call.getType(); 10212 ArrayRef<Type *> ResultTypes; 10213 if (StructType *StructResult = dyn_cast<StructType>(CallResultType)) 10214 ResultTypes = StructResult->elements(); 10215 else if (!CallResultType->isVoidTy()) 10216 ResultTypes = ArrayRef(CallResultType); 10217 10218 auto CurResultType = ResultTypes.begin(); 10219 auto handleRegAssign = [&](SDValue V) { 10220 assert(CurResultType != ResultTypes.end() && "Unexpected value"); 10221 assert((*CurResultType)->isSized() && "Unexpected unsized type"); 10222 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType); 10223 ++CurResultType; 10224 // If the type of the inline asm call site return value is different but has 10225 // same size as the type of the asm output bitcast it. One example of this 10226 // is for vectors with different width / number of elements. This can 10227 // happen for register classes that can contain multiple different value 10228 // types. The preg or vreg allocated may not have the same VT as was 10229 // expected. 10230 // 10231 // This can also happen for a return value that disagrees with the register 10232 // class it is put in, eg. a double in a general-purpose register on a 10233 // 32-bit machine. 10234 if (ResultVT != V.getValueType() && 10235 ResultVT.getSizeInBits() == V.getValueSizeInBits()) 10236 V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V); 10237 else if (ResultVT != V.getValueType() && ResultVT.isInteger() && 10238 V.getValueType().isInteger()) { 10239 // If a result value was tied to an input value, the computed result 10240 // may have a wider width than the expected result. Extract the 10241 // relevant portion. 10242 V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V); 10243 } 10244 assert(ResultVT == V.getValueType() && "Asm result value mismatch!"); 10245 ResultVTs.push_back(ResultVT); 10246 ResultValues.push_back(V); 10247 }; 10248 10249 // Deal with output operands. 10250 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 10251 if (OpInfo.Type == InlineAsm::isOutput) { 10252 SDValue Val; 10253 // Skip trivial output operands. 10254 if (OpInfo.AssignedRegs.Regs.empty()) 10255 continue; 10256 10257 switch (OpInfo.ConstraintType) { 10258 case TargetLowering::C_Register: 10259 case TargetLowering::C_RegisterClass: 10260 Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 10261 Chain, &Glue, &Call); 10262 break; 10263 case TargetLowering::C_Immediate: 10264 case TargetLowering::C_Other: 10265 Val = TLI.LowerAsmOutputForConstraint(Chain, Glue, getCurSDLoc(), 10266 OpInfo, DAG); 10267 break; 10268 case TargetLowering::C_Memory: 10269 break; // Already handled. 10270 case TargetLowering::C_Address: 10271 break; // Silence warning. 10272 case TargetLowering::C_Unknown: 10273 assert(false && "Unexpected unknown constraint"); 10274 } 10275 10276 // Indirect output manifest as stores. Record output chains. 10277 if (OpInfo.isIndirect) { 10278 const Value *Ptr = OpInfo.CallOperandVal; 10279 assert(Ptr && "Expected value CallOperandVal for indirect asm operand"); 10280 SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr), 10281 MachinePointerInfo(Ptr)); 10282 OutChains.push_back(Store); 10283 } else { 10284 // generate CopyFromRegs to associated registers. 10285 assert(!Call.getType()->isVoidTy() && "Bad inline asm!"); 10286 if (Val.getOpcode() == ISD::MERGE_VALUES) { 10287 for (const SDValue &V : Val->op_values()) 10288 handleRegAssign(V); 10289 } else 10290 handleRegAssign(Val); 10291 } 10292 } 10293 } 10294 10295 // Set results. 10296 if (!ResultValues.empty()) { 10297 assert(CurResultType == ResultTypes.end() && 10298 "Mismatch in number of ResultTypes"); 10299 assert(ResultValues.size() == ResultTypes.size() && 10300 "Mismatch in number of output operands in asm result"); 10301 10302 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 10303 DAG.getVTList(ResultVTs), ResultValues); 10304 setValue(&Call, V); 10305 } 10306 10307 // Collect store chains. 10308 if (!OutChains.empty()) 10309 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 10310 10311 if (EmitEHLabels) { 10312 Chain = lowerEndEH(Chain, cast<InvokeInst>(&Call), EHPadBB, BeginLabel); 10313 } 10314 10315 // Only Update Root if inline assembly has a memory effect. 10316 if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr || 10317 EmitEHLabels) 10318 DAG.setRoot(Chain); 10319 } 10320 10321 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call, 10322 const Twine &Message) { 10323 LLVMContext &Ctx = *DAG.getContext(); 10324 Ctx.emitError(&Call, Message); 10325 10326 // Make sure we leave the DAG in a valid state 10327 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10328 SmallVector<EVT, 1> ValueVTs; 10329 ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs); 10330 10331 if (ValueVTs.empty()) 10332 return; 10333 10334 SmallVector<SDValue, 1> Ops; 10335 for (const EVT &VT : ValueVTs) 10336 Ops.push_back(DAG.getUNDEF(VT)); 10337 10338 setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc())); 10339 } 10340 10341 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 10342 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 10343 MVT::Other, getRoot(), 10344 getValue(I.getArgOperand(0)), 10345 DAG.getSrcValue(I.getArgOperand(0)))); 10346 } 10347 10348 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 10349 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10350 const DataLayout &DL = DAG.getDataLayout(); 10351 SDValue V = DAG.getVAArg( 10352 TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(), 10353 getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)), 10354 DL.getABITypeAlign(I.getType()).value()); 10355 DAG.setRoot(V.getValue(1)); 10356 10357 if (I.getType()->isPointerTy()) 10358 V = DAG.getPtrExtOrTrunc( 10359 V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType())); 10360 setValue(&I, V); 10361 } 10362 10363 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 10364 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 10365 MVT::Other, getRoot(), 10366 getValue(I.getArgOperand(0)), 10367 DAG.getSrcValue(I.getArgOperand(0)))); 10368 } 10369 10370 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 10371 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 10372 MVT::Other, getRoot(), 10373 getValue(I.getArgOperand(0)), 10374 getValue(I.getArgOperand(1)), 10375 DAG.getSrcValue(I.getArgOperand(0)), 10376 DAG.getSrcValue(I.getArgOperand(1)))); 10377 } 10378 10379 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 10380 const Instruction &I, 10381 SDValue Op) { 10382 std::optional<ConstantRange> CR = getRange(I); 10383 10384 if (!CR || CR->isFullSet() || CR->isEmptySet() || CR->isUpperWrapped()) 10385 return Op; 10386 10387 APInt Lo = CR->getUnsignedMin(); 10388 if (!Lo.isMinValue()) 10389 return Op; 10390 10391 APInt Hi = CR->getUnsignedMax(); 10392 unsigned Bits = std::max(Hi.getActiveBits(), 10393 static_cast<unsigned>(IntegerType::MIN_INT_BITS)); 10394 10395 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 10396 10397 SDLoc SL = getCurSDLoc(); 10398 10399 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 10400 DAG.getValueType(SmallVT)); 10401 unsigned NumVals = Op.getNode()->getNumValues(); 10402 if (NumVals == 1) 10403 return ZExt; 10404 10405 SmallVector<SDValue, 4> Ops; 10406 10407 Ops.push_back(ZExt); 10408 for (unsigned I = 1; I != NumVals; ++I) 10409 Ops.push_back(Op.getValue(I)); 10410 10411 return DAG.getMergeValues(Ops, SL); 10412 } 10413 10414 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of 10415 /// the call being lowered. 10416 /// 10417 /// This is a helper for lowering intrinsics that follow a target calling 10418 /// convention or require stack pointer adjustment. Only a subset of the 10419 /// intrinsic's operands need to participate in the calling convention. 10420 void SelectionDAGBuilder::populateCallLoweringInfo( 10421 TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, 10422 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 10423 AttributeSet RetAttrs, bool IsPatchPoint) { 10424 TargetLowering::ArgListTy Args; 10425 Args.reserve(NumArgs); 10426 10427 // Populate the argument list. 10428 // Attributes for args start at offset 1, after the return attribute. 10429 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs; 10430 ArgI != ArgE; ++ArgI) { 10431 const Value *V = Call->getOperand(ArgI); 10432 10433 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 10434 10435 TargetLowering::ArgListEntry Entry; 10436 Entry.Node = getValue(V); 10437 Entry.Ty = V->getType(); 10438 Entry.setAttributes(Call, ArgI); 10439 Args.push_back(Entry); 10440 } 10441 10442 CLI.setDebugLoc(getCurSDLoc()) 10443 .setChain(getRoot()) 10444 .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args), 10445 RetAttrs) 10446 .setDiscardResult(Call->use_empty()) 10447 .setIsPatchPoint(IsPatchPoint) 10448 .setIsPreallocated( 10449 Call->countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0); 10450 } 10451 10452 /// Add a stack map intrinsic call's live variable operands to a stackmap 10453 /// or patchpoint target node's operand list. 10454 /// 10455 /// Constants are converted to TargetConstants purely as an optimization to 10456 /// avoid constant materialization and register allocation. 10457 /// 10458 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 10459 /// generate addess computation nodes, and so FinalizeISel can convert the 10460 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 10461 /// address materialization and register allocation, but may also be required 10462 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 10463 /// alloca in the entry block, then the runtime may assume that the alloca's 10464 /// StackMap location can be read immediately after compilation and that the 10465 /// location is valid at any point during execution (this is similar to the 10466 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 10467 /// only available in a register, then the runtime would need to trap when 10468 /// execution reaches the StackMap in order to read the alloca's location. 10469 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx, 10470 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 10471 SelectionDAGBuilder &Builder) { 10472 SelectionDAG &DAG = Builder.DAG; 10473 for (unsigned I = StartIdx; I < Call.arg_size(); I++) { 10474 SDValue Op = Builder.getValue(Call.getArgOperand(I)); 10475 10476 // Things on the stack are pointer-typed, meaning that they are already 10477 // legal and can be emitted directly to target nodes. 10478 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { 10479 Ops.push_back(DAG.getTargetFrameIndex(FI->getIndex(), Op.getValueType())); 10480 } else { 10481 // Otherwise emit a target independent node to be legalised. 10482 Ops.push_back(Builder.getValue(Call.getArgOperand(I))); 10483 } 10484 } 10485 } 10486 10487 /// Lower llvm.experimental.stackmap. 10488 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 10489 // void @llvm.experimental.stackmap(i64 <id>, i32 <numShadowBytes>, 10490 // [live variables...]) 10491 10492 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 10493 10494 SDValue Chain, InGlue, Callee; 10495 SmallVector<SDValue, 32> Ops; 10496 10497 SDLoc DL = getCurSDLoc(); 10498 Callee = getValue(CI.getCalledOperand()); 10499 10500 // The stackmap intrinsic only records the live variables (the arguments 10501 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 10502 // intrinsic, this won't be lowered to a function call. This means we don't 10503 // have to worry about calling conventions and target specific lowering code. 10504 // Instead we perform the call lowering right here. 10505 // 10506 // chain, flag = CALLSEQ_START(chain, 0, 0) 10507 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 10508 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 10509 // 10510 Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL); 10511 InGlue = Chain.getValue(1); 10512 10513 // Add the STACKMAP operands, starting with DAG house-keeping. 10514 Ops.push_back(Chain); 10515 Ops.push_back(InGlue); 10516 10517 // Add the <id>, <numShadowBytes> operands. 10518 // 10519 // These do not require legalisation, and can be emitted directly to target 10520 // constant nodes. 10521 SDValue ID = getValue(CI.getArgOperand(0)); 10522 assert(ID.getValueType() == MVT::i64); 10523 SDValue IDConst = 10524 DAG.getTargetConstant(ID->getAsZExtVal(), DL, ID.getValueType()); 10525 Ops.push_back(IDConst); 10526 10527 SDValue Shad = getValue(CI.getArgOperand(1)); 10528 assert(Shad.getValueType() == MVT::i32); 10529 SDValue ShadConst = 10530 DAG.getTargetConstant(Shad->getAsZExtVal(), DL, Shad.getValueType()); 10531 Ops.push_back(ShadConst); 10532 10533 // Add the live variables. 10534 addStackMapLiveVars(CI, 2, DL, Ops, *this); 10535 10536 // Create the STACKMAP node. 10537 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 10538 Chain = DAG.getNode(ISD::STACKMAP, DL, NodeTys, Ops); 10539 InGlue = Chain.getValue(1); 10540 10541 Chain = DAG.getCALLSEQ_END(Chain, 0, 0, InGlue, DL); 10542 10543 // Stackmaps don't generate values, so nothing goes into the NodeMap. 10544 10545 // Set the root to the target-lowered call chain. 10546 DAG.setRoot(Chain); 10547 10548 // Inform the Frame Information that we have a stackmap in this function. 10549 FuncInfo.MF->getFrameInfo().setHasStackMap(); 10550 } 10551 10552 /// Lower llvm.experimental.patchpoint directly to its target opcode. 10553 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB, 10554 const BasicBlock *EHPadBB) { 10555 // <ty> @llvm.experimental.patchpoint.<ty>(i64 <id>, 10556 // i32 <numBytes>, 10557 // i8* <target>, 10558 // i32 <numArgs>, 10559 // [Args...], 10560 // [live variables...]) 10561 10562 CallingConv::ID CC = CB.getCallingConv(); 10563 bool IsAnyRegCC = CC == CallingConv::AnyReg; 10564 bool HasDef = !CB.getType()->isVoidTy(); 10565 SDLoc dl = getCurSDLoc(); 10566 SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos)); 10567 10568 // Handle immediate and symbolic callees. 10569 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 10570 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 10571 /*isTarget=*/true); 10572 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 10573 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 10574 SDLoc(SymbolicCallee), 10575 SymbolicCallee->getValueType(0)); 10576 10577 // Get the real number of arguments participating in the call <numArgs> 10578 SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos)); 10579 unsigned NumArgs = NArgVal->getAsZExtVal(); 10580 10581 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 10582 // Intrinsics include all meta-operands up to but not including CC. 10583 unsigned NumMetaOpers = PatchPointOpers::CCPos; 10584 assert(CB.arg_size() >= NumMetaOpers + NumArgs && 10585 "Not enough arguments provided to the patchpoint intrinsic"); 10586 10587 // For AnyRegCC the arguments are lowered later on manually. 10588 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 10589 Type *ReturnTy = 10590 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType(); 10591 10592 TargetLowering::CallLoweringInfo CLI(DAG); 10593 populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee, 10594 ReturnTy, CB.getAttributes().getRetAttrs(), true); 10595 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 10596 10597 SDNode *CallEnd = Result.second.getNode(); 10598 if (CallEnd->getOpcode() == ISD::EH_LABEL) 10599 CallEnd = CallEnd->getOperand(0).getNode(); 10600 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 10601 CallEnd = CallEnd->getOperand(0).getNode(); 10602 10603 /// Get a call instruction from the call sequence chain. 10604 /// Tail calls are not allowed. 10605 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 10606 "Expected a callseq node."); 10607 SDNode *Call = CallEnd->getOperand(0).getNode(); 10608 bool HasGlue = Call->getGluedNode(); 10609 10610 // Replace the target specific call node with the patchable intrinsic. 10611 SmallVector<SDValue, 8> Ops; 10612 10613 // Push the chain. 10614 Ops.push_back(*(Call->op_begin())); 10615 10616 // Optionally, push the glue (if any). 10617 if (HasGlue) 10618 Ops.push_back(*(Call->op_end() - 1)); 10619 10620 // Push the register mask info. 10621 if (HasGlue) 10622 Ops.push_back(*(Call->op_end() - 2)); 10623 else 10624 Ops.push_back(*(Call->op_end() - 1)); 10625 10626 // Add the <id> and <numBytes> constants. 10627 SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos)); 10628 Ops.push_back(DAG.getTargetConstant(IDVal->getAsZExtVal(), dl, MVT::i64)); 10629 SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos)); 10630 Ops.push_back(DAG.getTargetConstant(NBytesVal->getAsZExtVal(), dl, MVT::i32)); 10631 10632 // Add the callee. 10633 Ops.push_back(Callee); 10634 10635 // Adjust <numArgs> to account for any arguments that have been passed on the 10636 // stack instead. 10637 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 10638 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 10639 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 10640 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 10641 10642 // Add the calling convention 10643 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 10644 10645 // Add the arguments we omitted previously. The register allocator should 10646 // place these in any free register. 10647 if (IsAnyRegCC) 10648 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 10649 Ops.push_back(getValue(CB.getArgOperand(i))); 10650 10651 // Push the arguments from the call instruction. 10652 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 10653 Ops.append(Call->op_begin() + 2, e); 10654 10655 // Push live variables for the stack map. 10656 addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this); 10657 10658 SDVTList NodeTys; 10659 if (IsAnyRegCC && HasDef) { 10660 // Create the return types based on the intrinsic definition 10661 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10662 SmallVector<EVT, 3> ValueVTs; 10663 ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs); 10664 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 10665 10666 // There is always a chain and a glue type at the end 10667 ValueVTs.push_back(MVT::Other); 10668 ValueVTs.push_back(MVT::Glue); 10669 NodeTys = DAG.getVTList(ValueVTs); 10670 } else 10671 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 10672 10673 // Replace the target specific call node with a PATCHPOINT node. 10674 SDValue PPV = DAG.getNode(ISD::PATCHPOINT, dl, NodeTys, Ops); 10675 10676 // Update the NodeMap. 10677 if (HasDef) { 10678 if (IsAnyRegCC) 10679 setValue(&CB, SDValue(PPV.getNode(), 0)); 10680 else 10681 setValue(&CB, Result.first); 10682 } 10683 10684 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 10685 // call sequence. Furthermore the location of the chain and glue can change 10686 // when the AnyReg calling convention is used and the intrinsic returns a 10687 // value. 10688 if (IsAnyRegCC && HasDef) { 10689 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 10690 SDValue To[] = {PPV.getValue(1), PPV.getValue(2)}; 10691 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 10692 } else 10693 DAG.ReplaceAllUsesWith(Call, PPV.getNode()); 10694 DAG.DeleteNode(Call); 10695 10696 // Inform the Frame Information that we have a patchpoint in this function. 10697 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 10698 } 10699 10700 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I, 10701 unsigned Intrinsic) { 10702 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10703 SDValue Op1 = getValue(I.getArgOperand(0)); 10704 SDValue Op2; 10705 if (I.arg_size() > 1) 10706 Op2 = getValue(I.getArgOperand(1)); 10707 SDLoc dl = getCurSDLoc(); 10708 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 10709 SDValue Res; 10710 SDNodeFlags SDFlags; 10711 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) 10712 SDFlags.copyFMF(*FPMO); 10713 10714 switch (Intrinsic) { 10715 case Intrinsic::vector_reduce_fadd: 10716 if (SDFlags.hasAllowReassociation()) 10717 Res = DAG.getNode(ISD::FADD, dl, VT, Op1, 10718 DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2, SDFlags), 10719 SDFlags); 10720 else 10721 Res = DAG.getNode(ISD::VECREDUCE_SEQ_FADD, dl, VT, Op1, Op2, SDFlags); 10722 break; 10723 case Intrinsic::vector_reduce_fmul: 10724 if (SDFlags.hasAllowReassociation()) 10725 Res = DAG.getNode(ISD::FMUL, dl, VT, Op1, 10726 DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2, SDFlags), 10727 SDFlags); 10728 else 10729 Res = DAG.getNode(ISD::VECREDUCE_SEQ_FMUL, dl, VT, Op1, Op2, SDFlags); 10730 break; 10731 case Intrinsic::vector_reduce_add: 10732 Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1); 10733 break; 10734 case Intrinsic::vector_reduce_mul: 10735 Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1); 10736 break; 10737 case Intrinsic::vector_reduce_and: 10738 Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1); 10739 break; 10740 case Intrinsic::vector_reduce_or: 10741 Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1); 10742 break; 10743 case Intrinsic::vector_reduce_xor: 10744 Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1); 10745 break; 10746 case Intrinsic::vector_reduce_smax: 10747 Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1); 10748 break; 10749 case Intrinsic::vector_reduce_smin: 10750 Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1); 10751 break; 10752 case Intrinsic::vector_reduce_umax: 10753 Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1); 10754 break; 10755 case Intrinsic::vector_reduce_umin: 10756 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); 10757 break; 10758 case Intrinsic::vector_reduce_fmax: 10759 Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags); 10760 break; 10761 case Intrinsic::vector_reduce_fmin: 10762 Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags); 10763 break; 10764 case Intrinsic::vector_reduce_fmaximum: 10765 Res = DAG.getNode(ISD::VECREDUCE_FMAXIMUM, dl, VT, Op1, SDFlags); 10766 break; 10767 case Intrinsic::vector_reduce_fminimum: 10768 Res = DAG.getNode(ISD::VECREDUCE_FMINIMUM, dl, VT, Op1, SDFlags); 10769 break; 10770 default: 10771 llvm_unreachable("Unhandled vector reduce intrinsic"); 10772 } 10773 setValue(&I, Res); 10774 } 10775 10776 /// Returns an AttributeList representing the attributes applied to the return 10777 /// value of the given call. 10778 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 10779 SmallVector<Attribute::AttrKind, 2> Attrs; 10780 if (CLI.RetSExt) 10781 Attrs.push_back(Attribute::SExt); 10782 if (CLI.RetZExt) 10783 Attrs.push_back(Attribute::ZExt); 10784 if (CLI.IsInReg) 10785 Attrs.push_back(Attribute::InReg); 10786 10787 return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex, 10788 Attrs); 10789 } 10790 10791 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 10792 /// implementation, which just calls LowerCall. 10793 /// FIXME: When all targets are 10794 /// migrated to using LowerCall, this hook should be integrated into SDISel. 10795 std::pair<SDValue, SDValue> 10796 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 10797 // Handle the incoming return values from the call. 10798 CLI.Ins.clear(); 10799 Type *OrigRetTy = CLI.RetTy; 10800 SmallVector<EVT, 4> RetTys; 10801 SmallVector<TypeSize, 4> Offsets; 10802 auto &DL = CLI.DAG.getDataLayout(); 10803 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 10804 10805 if (CLI.IsPostTypeLegalization) { 10806 // If we are lowering a libcall after legalization, split the return type. 10807 SmallVector<EVT, 4> OldRetTys; 10808 SmallVector<TypeSize, 4> OldOffsets; 10809 RetTys.swap(OldRetTys); 10810 Offsets.swap(OldOffsets); 10811 10812 for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) { 10813 EVT RetVT = OldRetTys[i]; 10814 uint64_t Offset = OldOffsets[i]; 10815 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT); 10816 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT); 10817 unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8; 10818 RetTys.append(NumRegs, RegisterVT); 10819 for (unsigned j = 0; j != NumRegs; ++j) 10820 Offsets.push_back(TypeSize::getFixed(Offset + j * RegisterVTByteSZ)); 10821 } 10822 } 10823 10824 SmallVector<ISD::OutputArg, 4> Outs; 10825 GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 10826 10827 bool CanLowerReturn = 10828 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 10829 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 10830 10831 SDValue DemoteStackSlot; 10832 int DemoteStackIdx = -100; 10833 if (!CanLowerReturn) { 10834 // FIXME: equivalent assert? 10835 // assert(!CS.hasInAllocaArgument() && 10836 // "sret demotion is incompatible with inalloca"); 10837 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 10838 Align Alignment = DL.getPrefTypeAlign(CLI.RetTy); 10839 MachineFunction &MF = CLI.DAG.getMachineFunction(); 10840 DemoteStackIdx = 10841 MF.getFrameInfo().CreateStackObject(TySize, Alignment, false); 10842 Type *StackSlotPtrType = PointerType::get(CLI.RetTy, 10843 DL.getAllocaAddrSpace()); 10844 10845 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL)); 10846 ArgListEntry Entry; 10847 Entry.Node = DemoteStackSlot; 10848 Entry.Ty = StackSlotPtrType; 10849 Entry.IsSExt = false; 10850 Entry.IsZExt = false; 10851 Entry.IsInReg = false; 10852 Entry.IsSRet = true; 10853 Entry.IsNest = false; 10854 Entry.IsByVal = false; 10855 Entry.IsByRef = false; 10856 Entry.IsReturned = false; 10857 Entry.IsSwiftSelf = false; 10858 Entry.IsSwiftAsync = false; 10859 Entry.IsSwiftError = false; 10860 Entry.IsCFGuardTarget = false; 10861 Entry.Alignment = Alignment; 10862 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 10863 CLI.NumFixedArgs += 1; 10864 CLI.getArgs()[0].IndirectType = CLI.RetTy; 10865 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 10866 10867 // sret demotion isn't compatible with tail-calls, since the sret argument 10868 // points into the callers stack frame. 10869 CLI.IsTailCall = false; 10870 } else { 10871 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 10872 CLI.RetTy, CLI.CallConv, CLI.IsVarArg, DL); 10873 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 10874 ISD::ArgFlagsTy Flags; 10875 if (NeedsRegBlock) { 10876 Flags.setInConsecutiveRegs(); 10877 if (I == RetTys.size() - 1) 10878 Flags.setInConsecutiveRegsLast(); 10879 } 10880 EVT VT = RetTys[I]; 10881 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 10882 CLI.CallConv, VT); 10883 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 10884 CLI.CallConv, VT); 10885 for (unsigned i = 0; i != NumRegs; ++i) { 10886 ISD::InputArg MyFlags; 10887 MyFlags.Flags = Flags; 10888 MyFlags.VT = RegisterVT; 10889 MyFlags.ArgVT = VT; 10890 MyFlags.Used = CLI.IsReturnValueUsed; 10891 if (CLI.RetTy->isPointerTy()) { 10892 MyFlags.Flags.setPointer(); 10893 MyFlags.Flags.setPointerAddrSpace( 10894 cast<PointerType>(CLI.RetTy)->getAddressSpace()); 10895 } 10896 if (CLI.RetSExt) 10897 MyFlags.Flags.setSExt(); 10898 if (CLI.RetZExt) 10899 MyFlags.Flags.setZExt(); 10900 if (CLI.IsInReg) 10901 MyFlags.Flags.setInReg(); 10902 CLI.Ins.push_back(MyFlags); 10903 } 10904 } 10905 } 10906 10907 // We push in swifterror return as the last element of CLI.Ins. 10908 ArgListTy &Args = CLI.getArgs(); 10909 if (supportSwiftError()) { 10910 for (const ArgListEntry &Arg : Args) { 10911 if (Arg.IsSwiftError) { 10912 ISD::InputArg MyFlags; 10913 MyFlags.VT = getPointerTy(DL); 10914 MyFlags.ArgVT = EVT(getPointerTy(DL)); 10915 MyFlags.Flags.setSwiftError(); 10916 CLI.Ins.push_back(MyFlags); 10917 } 10918 } 10919 } 10920 10921 // Handle all of the outgoing arguments. 10922 CLI.Outs.clear(); 10923 CLI.OutVals.clear(); 10924 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 10925 SmallVector<EVT, 4> ValueVTs; 10926 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 10927 // FIXME: Split arguments if CLI.IsPostTypeLegalization 10928 Type *FinalType = Args[i].Ty; 10929 if (Args[i].IsByVal) 10930 FinalType = Args[i].IndirectType; 10931 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 10932 FinalType, CLI.CallConv, CLI.IsVarArg, DL); 10933 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 10934 ++Value) { 10935 EVT VT = ValueVTs[Value]; 10936 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 10937 SDValue Op = SDValue(Args[i].Node.getNode(), 10938 Args[i].Node.getResNo() + Value); 10939 ISD::ArgFlagsTy Flags; 10940 10941 // Certain targets (such as MIPS), may have a different ABI alignment 10942 // for a type depending on the context. Give the target a chance to 10943 // specify the alignment it wants. 10944 const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL)); 10945 Flags.setOrigAlign(OriginalAlignment); 10946 10947 if (Args[i].Ty->isPointerTy()) { 10948 Flags.setPointer(); 10949 Flags.setPointerAddrSpace( 10950 cast<PointerType>(Args[i].Ty)->getAddressSpace()); 10951 } 10952 if (Args[i].IsZExt) 10953 Flags.setZExt(); 10954 if (Args[i].IsSExt) 10955 Flags.setSExt(); 10956 if (Args[i].IsInReg) { 10957 // If we are using vectorcall calling convention, a structure that is 10958 // passed InReg - is surely an HVA 10959 if (CLI.CallConv == CallingConv::X86_VectorCall && 10960 isa<StructType>(FinalType)) { 10961 // The first value of a structure is marked 10962 if (0 == Value) 10963 Flags.setHvaStart(); 10964 Flags.setHva(); 10965 } 10966 // Set InReg Flag 10967 Flags.setInReg(); 10968 } 10969 if (Args[i].IsSRet) 10970 Flags.setSRet(); 10971 if (Args[i].IsSwiftSelf) 10972 Flags.setSwiftSelf(); 10973 if (Args[i].IsSwiftAsync) 10974 Flags.setSwiftAsync(); 10975 if (Args[i].IsSwiftError) 10976 Flags.setSwiftError(); 10977 if (Args[i].IsCFGuardTarget) 10978 Flags.setCFGuardTarget(); 10979 if (Args[i].IsByVal) 10980 Flags.setByVal(); 10981 if (Args[i].IsByRef) 10982 Flags.setByRef(); 10983 if (Args[i].IsPreallocated) { 10984 Flags.setPreallocated(); 10985 // Set the byval flag for CCAssignFn callbacks that don't know about 10986 // preallocated. This way we can know how many bytes we should've 10987 // allocated and how many bytes a callee cleanup function will pop. If 10988 // we port preallocated to more targets, we'll have to add custom 10989 // preallocated handling in the various CC lowering callbacks. 10990 Flags.setByVal(); 10991 } 10992 if (Args[i].IsInAlloca) { 10993 Flags.setInAlloca(); 10994 // Set the byval flag for CCAssignFn callbacks that don't know about 10995 // inalloca. This way we can know how many bytes we should've allocated 10996 // and how many bytes a callee cleanup function will pop. If we port 10997 // inalloca to more targets, we'll have to add custom inalloca handling 10998 // in the various CC lowering callbacks. 10999 Flags.setByVal(); 11000 } 11001 Align MemAlign; 11002 if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) { 11003 unsigned FrameSize = DL.getTypeAllocSize(Args[i].IndirectType); 11004 Flags.setByValSize(FrameSize); 11005 11006 // info is not there but there are cases it cannot get right. 11007 if (auto MA = Args[i].Alignment) 11008 MemAlign = *MA; 11009 else 11010 MemAlign = Align(getByValTypeAlignment(Args[i].IndirectType, DL)); 11011 } else if (auto MA = Args[i].Alignment) { 11012 MemAlign = *MA; 11013 } else { 11014 MemAlign = OriginalAlignment; 11015 } 11016 Flags.setMemAlign(MemAlign); 11017 if (Args[i].IsNest) 11018 Flags.setNest(); 11019 if (NeedsRegBlock) 11020 Flags.setInConsecutiveRegs(); 11021 11022 MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 11023 CLI.CallConv, VT); 11024 unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 11025 CLI.CallConv, VT); 11026 SmallVector<SDValue, 4> Parts(NumParts); 11027 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 11028 11029 if (Args[i].IsSExt) 11030 ExtendKind = ISD::SIGN_EXTEND; 11031 else if (Args[i].IsZExt) 11032 ExtendKind = ISD::ZERO_EXTEND; 11033 11034 // Conservatively only handle 'returned' on non-vectors that can be lowered, 11035 // for now. 11036 if (Args[i].IsReturned && !Op.getValueType().isVector() && 11037 CanLowerReturn) { 11038 assert((CLI.RetTy == Args[i].Ty || 11039 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() && 11040 CLI.RetTy->getPointerAddressSpace() == 11041 Args[i].Ty->getPointerAddressSpace())) && 11042 RetTys.size() == NumValues && "unexpected use of 'returned'"); 11043 // Before passing 'returned' to the target lowering code, ensure that 11044 // either the register MVT and the actual EVT are the same size or that 11045 // the return value and argument are extended in the same way; in these 11046 // cases it's safe to pass the argument register value unchanged as the 11047 // return register value (although it's at the target's option whether 11048 // to do so) 11049 // TODO: allow code generation to take advantage of partially preserved 11050 // registers rather than clobbering the entire register when the 11051 // parameter extension method is not compatible with the return 11052 // extension method 11053 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 11054 (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt && 11055 CLI.RetZExt == Args[i].IsZExt)) 11056 Flags.setReturned(); 11057 } 11058 11059 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB, 11060 CLI.CallConv, ExtendKind); 11061 11062 for (unsigned j = 0; j != NumParts; ++j) { 11063 // if it isn't first piece, alignment must be 1 11064 // For scalable vectors the scalable part is currently handled 11065 // by individual targets, so we just use the known minimum size here. 11066 ISD::OutputArg MyFlags( 11067 Flags, Parts[j].getValueType().getSimpleVT(), VT, 11068 i < CLI.NumFixedArgs, i, 11069 j * Parts[j].getValueType().getStoreSize().getKnownMinValue()); 11070 if (NumParts > 1 && j == 0) 11071 MyFlags.Flags.setSplit(); 11072 else if (j != 0) { 11073 MyFlags.Flags.setOrigAlign(Align(1)); 11074 if (j == NumParts - 1) 11075 MyFlags.Flags.setSplitEnd(); 11076 } 11077 11078 CLI.Outs.push_back(MyFlags); 11079 CLI.OutVals.push_back(Parts[j]); 11080 } 11081 11082 if (NeedsRegBlock && Value == NumValues - 1) 11083 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 11084 } 11085 } 11086 11087 SmallVector<SDValue, 4> InVals; 11088 CLI.Chain = LowerCall(CLI, InVals); 11089 11090 // Update CLI.InVals to use outside of this function. 11091 CLI.InVals = InVals; 11092 11093 // Verify that the target's LowerCall behaved as expected. 11094 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 11095 "LowerCall didn't return a valid chain!"); 11096 assert((!CLI.IsTailCall || InVals.empty()) && 11097 "LowerCall emitted a return value for a tail call!"); 11098 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 11099 "LowerCall didn't emit the correct number of values!"); 11100 11101 // For a tail call, the return value is merely live-out and there aren't 11102 // any nodes in the DAG representing it. Return a special value to 11103 // indicate that a tail call has been emitted and no more Instructions 11104 // should be processed in the current block. 11105 if (CLI.IsTailCall) { 11106 CLI.DAG.setRoot(CLI.Chain); 11107 return std::make_pair(SDValue(), SDValue()); 11108 } 11109 11110 #ifndef NDEBUG 11111 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 11112 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 11113 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 11114 "LowerCall emitted a value with the wrong type!"); 11115 } 11116 #endif 11117 11118 SmallVector<SDValue, 4> ReturnValues; 11119 if (!CanLowerReturn) { 11120 // The instruction result is the result of loading from the 11121 // hidden sret parameter. 11122 SmallVector<EVT, 1> PVTs; 11123 Type *PtrRetTy = 11124 PointerType::get(OrigRetTy->getContext(), DL.getAllocaAddrSpace()); 11125 11126 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 11127 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 11128 EVT PtrVT = PVTs[0]; 11129 11130 unsigned NumValues = RetTys.size(); 11131 ReturnValues.resize(NumValues); 11132 SmallVector<SDValue, 4> Chains(NumValues); 11133 11134 // An aggregate return value cannot wrap around the address space, so 11135 // offsets to its parts don't wrap either. 11136 SDNodeFlags Flags; 11137 Flags.setNoUnsignedWrap(true); 11138 11139 MachineFunction &MF = CLI.DAG.getMachineFunction(); 11140 Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx); 11141 for (unsigned i = 0; i < NumValues; ++i) { 11142 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 11143 CLI.DAG.getConstant(Offsets[i], CLI.DL, 11144 PtrVT), Flags); 11145 SDValue L = CLI.DAG.getLoad( 11146 RetTys[i], CLI.DL, CLI.Chain, Add, 11147 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 11148 DemoteStackIdx, Offsets[i]), 11149 HiddenSRetAlign); 11150 ReturnValues[i] = L; 11151 Chains[i] = L.getValue(1); 11152 } 11153 11154 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 11155 } else { 11156 // Collect the legal value parts into potentially illegal values 11157 // that correspond to the original function's return values. 11158 std::optional<ISD::NodeType> AssertOp; 11159 if (CLI.RetSExt) 11160 AssertOp = ISD::AssertSext; 11161 else if (CLI.RetZExt) 11162 AssertOp = ISD::AssertZext; 11163 unsigned CurReg = 0; 11164 for (EVT VT : RetTys) { 11165 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 11166 CLI.CallConv, VT); 11167 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 11168 CLI.CallConv, VT); 11169 11170 ReturnValues.push_back(getCopyFromParts( 11171 CLI.DAG, CLI.DL, &InVals[CurReg], NumRegs, RegisterVT, VT, nullptr, 11172 CLI.Chain, CLI.CallConv, AssertOp)); 11173 CurReg += NumRegs; 11174 } 11175 11176 // For a function returning void, there is no return value. We can't create 11177 // such a node, so we just return a null return value in that case. In 11178 // that case, nothing will actually look at the value. 11179 if (ReturnValues.empty()) 11180 return std::make_pair(SDValue(), CLI.Chain); 11181 } 11182 11183 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 11184 CLI.DAG.getVTList(RetTys), ReturnValues); 11185 return std::make_pair(Res, CLI.Chain); 11186 } 11187 11188 /// Places new result values for the node in Results (their number 11189 /// and types must exactly match those of the original return values of 11190 /// the node), or leaves Results empty, which indicates that the node is not 11191 /// to be custom lowered after all. 11192 void TargetLowering::LowerOperationWrapper(SDNode *N, 11193 SmallVectorImpl<SDValue> &Results, 11194 SelectionDAG &DAG) const { 11195 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 11196 11197 if (!Res.getNode()) 11198 return; 11199 11200 // If the original node has one result, take the return value from 11201 // LowerOperation as is. It might not be result number 0. 11202 if (N->getNumValues() == 1) { 11203 Results.push_back(Res); 11204 return; 11205 } 11206 11207 // If the original node has multiple results, then the return node should 11208 // have the same number of results. 11209 assert((N->getNumValues() == Res->getNumValues()) && 11210 "Lowering returned the wrong number of results!"); 11211 11212 // Places new result values base on N result number. 11213 for (unsigned I = 0, E = N->getNumValues(); I != E; ++I) 11214 Results.push_back(Res.getValue(I)); 11215 } 11216 11217 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 11218 llvm_unreachable("LowerOperation not implemented for this target!"); 11219 } 11220 11221 void SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, 11222 unsigned Reg, 11223 ISD::NodeType ExtendType) { 11224 SDValue Op = getNonRegisterValue(V); 11225 assert((Op.getOpcode() != ISD::CopyFromReg || 11226 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 11227 "Copy from a reg to the same reg!"); 11228 assert(!Register::isPhysicalRegister(Reg) && "Is a physreg"); 11229 11230 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11231 // If this is an InlineAsm we have to match the registers required, not the 11232 // notional registers required by the type. 11233 11234 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(), 11235 std::nullopt); // This is not an ABI copy. 11236 SDValue Chain = DAG.getEntryNode(); 11237 11238 if (ExtendType == ISD::ANY_EXTEND) { 11239 auto PreferredExtendIt = FuncInfo.PreferredExtendType.find(V); 11240 if (PreferredExtendIt != FuncInfo.PreferredExtendType.end()) 11241 ExtendType = PreferredExtendIt->second; 11242 } 11243 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 11244 PendingExports.push_back(Chain); 11245 } 11246 11247 #include "llvm/CodeGen/SelectionDAGISel.h" 11248 11249 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 11250 /// entry block, return true. This includes arguments used by switches, since 11251 /// the switch may expand into multiple basic blocks. 11252 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 11253 // With FastISel active, we may be splitting blocks, so force creation 11254 // of virtual registers for all non-dead arguments. 11255 if (FastISel) 11256 return A->use_empty(); 11257 11258 const BasicBlock &Entry = A->getParent()->front(); 11259 for (const User *U : A->users()) 11260 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 11261 return false; // Use not in entry block. 11262 11263 return true; 11264 } 11265 11266 using ArgCopyElisionMapTy = 11267 DenseMap<const Argument *, 11268 std::pair<const AllocaInst *, const StoreInst *>>; 11269 11270 /// Scan the entry block of the function in FuncInfo for arguments that look 11271 /// like copies into a local alloca. Record any copied arguments in 11272 /// ArgCopyElisionCandidates. 11273 static void 11274 findArgumentCopyElisionCandidates(const DataLayout &DL, 11275 FunctionLoweringInfo *FuncInfo, 11276 ArgCopyElisionMapTy &ArgCopyElisionCandidates) { 11277 // Record the state of every static alloca used in the entry block. Argument 11278 // allocas are all used in the entry block, so we need approximately as many 11279 // entries as we have arguments. 11280 enum StaticAllocaInfo { Unknown, Clobbered, Elidable }; 11281 SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas; 11282 unsigned NumArgs = FuncInfo->Fn->arg_size(); 11283 StaticAllocas.reserve(NumArgs * 2); 11284 11285 auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * { 11286 if (!V) 11287 return nullptr; 11288 V = V->stripPointerCasts(); 11289 const auto *AI = dyn_cast<AllocaInst>(V); 11290 if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI)) 11291 return nullptr; 11292 auto Iter = StaticAllocas.insert({AI, Unknown}); 11293 return &Iter.first->second; 11294 }; 11295 11296 // Look for stores of arguments to static allocas. Look through bitcasts and 11297 // GEPs to handle type coercions, as long as the alloca is fully initialized 11298 // by the store. Any non-store use of an alloca escapes it and any subsequent 11299 // unanalyzed store might write it. 11300 // FIXME: Handle structs initialized with multiple stores. 11301 for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) { 11302 // Look for stores, and handle non-store uses conservatively. 11303 const auto *SI = dyn_cast<StoreInst>(&I); 11304 if (!SI) { 11305 // We will look through cast uses, so ignore them completely. 11306 if (I.isCast()) 11307 continue; 11308 // Ignore debug info and pseudo op intrinsics, they don't escape or store 11309 // to allocas. 11310 if (I.isDebugOrPseudoInst()) 11311 continue; 11312 // This is an unknown instruction. Assume it escapes or writes to all 11313 // static alloca operands. 11314 for (const Use &U : I.operands()) { 11315 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U)) 11316 *Info = StaticAllocaInfo::Clobbered; 11317 } 11318 continue; 11319 } 11320 11321 // If the stored value is a static alloca, mark it as escaped. 11322 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand())) 11323 *Info = StaticAllocaInfo::Clobbered; 11324 11325 // Check if the destination is a static alloca. 11326 const Value *Dst = SI->getPointerOperand()->stripPointerCasts(); 11327 StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst); 11328 if (!Info) 11329 continue; 11330 const AllocaInst *AI = cast<AllocaInst>(Dst); 11331 11332 // Skip allocas that have been initialized or clobbered. 11333 if (*Info != StaticAllocaInfo::Unknown) 11334 continue; 11335 11336 // Check if the stored value is an argument, and that this store fully 11337 // initializes the alloca. 11338 // If the argument type has padding bits we can't directly forward a pointer 11339 // as the upper bits may contain garbage. 11340 // Don't elide copies from the same argument twice. 11341 const Value *Val = SI->getValueOperand()->stripPointerCasts(); 11342 const auto *Arg = dyn_cast<Argument>(Val); 11343 if (!Arg || Arg->hasPassPointeeByValueCopyAttr() || 11344 Arg->getType()->isEmptyTy() || 11345 DL.getTypeStoreSize(Arg->getType()) != 11346 DL.getTypeAllocSize(AI->getAllocatedType()) || 11347 !DL.typeSizeEqualsStoreSize(Arg->getType()) || 11348 ArgCopyElisionCandidates.count(Arg)) { 11349 *Info = StaticAllocaInfo::Clobbered; 11350 continue; 11351 } 11352 11353 LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI 11354 << '\n'); 11355 11356 // Mark this alloca and store for argument copy elision. 11357 *Info = StaticAllocaInfo::Elidable; 11358 ArgCopyElisionCandidates.insert({Arg, {AI, SI}}); 11359 11360 // Stop scanning if we've seen all arguments. This will happen early in -O0 11361 // builds, which is useful, because -O0 builds have large entry blocks and 11362 // many allocas. 11363 if (ArgCopyElisionCandidates.size() == NumArgs) 11364 break; 11365 } 11366 } 11367 11368 /// Try to elide argument copies from memory into a local alloca. Succeeds if 11369 /// ArgVal is a load from a suitable fixed stack object. 11370 static void tryToElideArgumentCopy( 11371 FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains, 11372 DenseMap<int, int> &ArgCopyElisionFrameIndexMap, 11373 SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs, 11374 ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, 11375 ArrayRef<SDValue> ArgVals, bool &ArgHasUses) { 11376 // Check if this is a load from a fixed stack object. 11377 auto *LNode = dyn_cast<LoadSDNode>(ArgVals[0]); 11378 if (!LNode) 11379 return; 11380 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()); 11381 if (!FINode) 11382 return; 11383 11384 // Check that the fixed stack object is the right size and alignment. 11385 // Look at the alignment that the user wrote on the alloca instead of looking 11386 // at the stack object. 11387 auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg); 11388 assert(ArgCopyIter != ArgCopyElisionCandidates.end()); 11389 const AllocaInst *AI = ArgCopyIter->second.first; 11390 int FixedIndex = FINode->getIndex(); 11391 int &AllocaIndex = FuncInfo.StaticAllocaMap[AI]; 11392 int OldIndex = AllocaIndex; 11393 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo(); 11394 if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) { 11395 LLVM_DEBUG( 11396 dbgs() << " argument copy elision failed due to bad fixed stack " 11397 "object size\n"); 11398 return; 11399 } 11400 Align RequiredAlignment = AI->getAlign(); 11401 if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) { 11402 LLVM_DEBUG(dbgs() << " argument copy elision failed: alignment of alloca " 11403 "greater than stack argument alignment (" 11404 << DebugStr(RequiredAlignment) << " vs " 11405 << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n"); 11406 return; 11407 } 11408 11409 // Perform the elision. Delete the old stack object and replace its only use 11410 // in the variable info map. Mark the stack object as mutable and aliased. 11411 LLVM_DEBUG({ 11412 dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n' 11413 << " Replacing frame index " << OldIndex << " with " << FixedIndex 11414 << '\n'; 11415 }); 11416 MFI.RemoveStackObject(OldIndex); 11417 MFI.setIsImmutableObjectIndex(FixedIndex, false); 11418 MFI.setIsAliasedObjectIndex(FixedIndex, true); 11419 AllocaIndex = FixedIndex; 11420 ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex}); 11421 for (SDValue ArgVal : ArgVals) 11422 Chains.push_back(ArgVal.getValue(1)); 11423 11424 // Avoid emitting code for the store implementing the copy. 11425 const StoreInst *SI = ArgCopyIter->second.second; 11426 ElidedArgCopyInstrs.insert(SI); 11427 11428 // Check for uses of the argument again so that we can avoid exporting ArgVal 11429 // if it is't used by anything other than the store. 11430 for (const Value *U : Arg.users()) { 11431 if (U != SI) { 11432 ArgHasUses = true; 11433 break; 11434 } 11435 } 11436 } 11437 11438 void SelectionDAGISel::LowerArguments(const Function &F) { 11439 SelectionDAG &DAG = SDB->DAG; 11440 SDLoc dl = SDB->getCurSDLoc(); 11441 const DataLayout &DL = DAG.getDataLayout(); 11442 SmallVector<ISD::InputArg, 16> Ins; 11443 11444 // In Naked functions we aren't going to save any registers. 11445 if (F.hasFnAttribute(Attribute::Naked)) 11446 return; 11447 11448 if (!FuncInfo->CanLowerReturn) { 11449 // Put in an sret pointer parameter before all the other parameters. 11450 SmallVector<EVT, 1> ValueVTs; 11451 ComputeValueVTs(*TLI, DAG.getDataLayout(), 11452 PointerType::get(F.getContext(), 11453 DAG.getDataLayout().getAllocaAddrSpace()), 11454 ValueVTs); 11455 11456 // NOTE: Assuming that a pointer will never break down to more than one VT 11457 // or one register. 11458 ISD::ArgFlagsTy Flags; 11459 Flags.setSRet(); 11460 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 11461 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 11462 ISD::InputArg::NoArgIndex, 0); 11463 Ins.push_back(RetArg); 11464 } 11465 11466 // Look for stores of arguments to static allocas. Mark such arguments with a 11467 // flag to ask the target to give us the memory location of that argument if 11468 // available. 11469 ArgCopyElisionMapTy ArgCopyElisionCandidates; 11470 findArgumentCopyElisionCandidates(DL, FuncInfo.get(), 11471 ArgCopyElisionCandidates); 11472 11473 // Set up the incoming argument description vector. 11474 for (const Argument &Arg : F.args()) { 11475 unsigned ArgNo = Arg.getArgNo(); 11476 SmallVector<EVT, 4> ValueVTs; 11477 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 11478 bool isArgValueUsed = !Arg.use_empty(); 11479 unsigned PartBase = 0; 11480 Type *FinalType = Arg.getType(); 11481 if (Arg.hasAttribute(Attribute::ByVal)) 11482 FinalType = Arg.getParamByValType(); 11483 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 11484 FinalType, F.getCallingConv(), F.isVarArg(), DL); 11485 for (unsigned Value = 0, NumValues = ValueVTs.size(); 11486 Value != NumValues; ++Value) { 11487 EVT VT = ValueVTs[Value]; 11488 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 11489 ISD::ArgFlagsTy Flags; 11490 11491 11492 if (Arg.getType()->isPointerTy()) { 11493 Flags.setPointer(); 11494 Flags.setPointerAddrSpace( 11495 cast<PointerType>(Arg.getType())->getAddressSpace()); 11496 } 11497 if (Arg.hasAttribute(Attribute::ZExt)) 11498 Flags.setZExt(); 11499 if (Arg.hasAttribute(Attribute::SExt)) 11500 Flags.setSExt(); 11501 if (Arg.hasAttribute(Attribute::InReg)) { 11502 // If we are using vectorcall calling convention, a structure that is 11503 // passed InReg - is surely an HVA 11504 if (F.getCallingConv() == CallingConv::X86_VectorCall && 11505 isa<StructType>(Arg.getType())) { 11506 // The first value of a structure is marked 11507 if (0 == Value) 11508 Flags.setHvaStart(); 11509 Flags.setHva(); 11510 } 11511 // Set InReg Flag 11512 Flags.setInReg(); 11513 } 11514 if (Arg.hasAttribute(Attribute::StructRet)) 11515 Flags.setSRet(); 11516 if (Arg.hasAttribute(Attribute::SwiftSelf)) 11517 Flags.setSwiftSelf(); 11518 if (Arg.hasAttribute(Attribute::SwiftAsync)) 11519 Flags.setSwiftAsync(); 11520 if (Arg.hasAttribute(Attribute::SwiftError)) 11521 Flags.setSwiftError(); 11522 if (Arg.hasAttribute(Attribute::ByVal)) 11523 Flags.setByVal(); 11524 if (Arg.hasAttribute(Attribute::ByRef)) 11525 Flags.setByRef(); 11526 if (Arg.hasAttribute(Attribute::InAlloca)) { 11527 Flags.setInAlloca(); 11528 // Set the byval flag for CCAssignFn callbacks that don't know about 11529 // inalloca. This way we can know how many bytes we should've allocated 11530 // and how many bytes a callee cleanup function will pop. If we port 11531 // inalloca to more targets, we'll have to add custom inalloca handling 11532 // in the various CC lowering callbacks. 11533 Flags.setByVal(); 11534 } 11535 if (Arg.hasAttribute(Attribute::Preallocated)) { 11536 Flags.setPreallocated(); 11537 // Set the byval flag for CCAssignFn callbacks that don't know about 11538 // preallocated. This way we can know how many bytes we should've 11539 // allocated and how many bytes a callee cleanup function will pop. If 11540 // we port preallocated to more targets, we'll have to add custom 11541 // preallocated handling in the various CC lowering callbacks. 11542 Flags.setByVal(); 11543 } 11544 11545 // Certain targets (such as MIPS), may have a different ABI alignment 11546 // for a type depending on the context. Give the target a chance to 11547 // specify the alignment it wants. 11548 const Align OriginalAlignment( 11549 TLI->getABIAlignmentForCallingConv(ArgTy, DL)); 11550 Flags.setOrigAlign(OriginalAlignment); 11551 11552 Align MemAlign; 11553 Type *ArgMemTy = nullptr; 11554 if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated() || 11555 Flags.isByRef()) { 11556 if (!ArgMemTy) 11557 ArgMemTy = Arg.getPointeeInMemoryValueType(); 11558 11559 uint64_t MemSize = DL.getTypeAllocSize(ArgMemTy); 11560 11561 // For in-memory arguments, size and alignment should be passed from FE. 11562 // BE will guess if this info is not there but there are cases it cannot 11563 // get right. 11564 if (auto ParamAlign = Arg.getParamStackAlign()) 11565 MemAlign = *ParamAlign; 11566 else if ((ParamAlign = Arg.getParamAlign())) 11567 MemAlign = *ParamAlign; 11568 else 11569 MemAlign = Align(TLI->getByValTypeAlignment(ArgMemTy, DL)); 11570 if (Flags.isByRef()) 11571 Flags.setByRefSize(MemSize); 11572 else 11573 Flags.setByValSize(MemSize); 11574 } else if (auto ParamAlign = Arg.getParamStackAlign()) { 11575 MemAlign = *ParamAlign; 11576 } else { 11577 MemAlign = OriginalAlignment; 11578 } 11579 Flags.setMemAlign(MemAlign); 11580 11581 if (Arg.hasAttribute(Attribute::Nest)) 11582 Flags.setNest(); 11583 if (NeedsRegBlock) 11584 Flags.setInConsecutiveRegs(); 11585 if (ArgCopyElisionCandidates.count(&Arg)) 11586 Flags.setCopyElisionCandidate(); 11587 if (Arg.hasAttribute(Attribute::Returned)) 11588 Flags.setReturned(); 11589 11590 MVT RegisterVT = TLI->getRegisterTypeForCallingConv( 11591 *CurDAG->getContext(), F.getCallingConv(), VT); 11592 unsigned NumRegs = TLI->getNumRegistersForCallingConv( 11593 *CurDAG->getContext(), F.getCallingConv(), VT); 11594 for (unsigned i = 0; i != NumRegs; ++i) { 11595 // For scalable vectors, use the minimum size; individual targets 11596 // are responsible for handling scalable vector arguments and 11597 // return values. 11598 ISD::InputArg MyFlags( 11599 Flags, RegisterVT, VT, isArgValueUsed, ArgNo, 11600 PartBase + i * RegisterVT.getStoreSize().getKnownMinValue()); 11601 if (NumRegs > 1 && i == 0) 11602 MyFlags.Flags.setSplit(); 11603 // if it isn't first piece, alignment must be 1 11604 else if (i > 0) { 11605 MyFlags.Flags.setOrigAlign(Align(1)); 11606 if (i == NumRegs - 1) 11607 MyFlags.Flags.setSplitEnd(); 11608 } 11609 Ins.push_back(MyFlags); 11610 } 11611 if (NeedsRegBlock && Value == NumValues - 1) 11612 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 11613 PartBase += VT.getStoreSize().getKnownMinValue(); 11614 } 11615 } 11616 11617 // Call the target to set up the argument values. 11618 SmallVector<SDValue, 8> InVals; 11619 SDValue NewRoot = TLI->LowerFormalArguments( 11620 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 11621 11622 // Verify that the target's LowerFormalArguments behaved as expected. 11623 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 11624 "LowerFormalArguments didn't return a valid chain!"); 11625 assert(InVals.size() == Ins.size() && 11626 "LowerFormalArguments didn't emit the correct number of values!"); 11627 LLVM_DEBUG({ 11628 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 11629 assert(InVals[i].getNode() && 11630 "LowerFormalArguments emitted a null value!"); 11631 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 11632 "LowerFormalArguments emitted a value with the wrong type!"); 11633 } 11634 }); 11635 11636 // Update the DAG with the new chain value resulting from argument lowering. 11637 DAG.setRoot(NewRoot); 11638 11639 // Set up the argument values. 11640 unsigned i = 0; 11641 if (!FuncInfo->CanLowerReturn) { 11642 // Create a virtual register for the sret pointer, and put in a copy 11643 // from the sret argument into it. 11644 SmallVector<EVT, 1> ValueVTs; 11645 ComputeValueVTs(*TLI, DAG.getDataLayout(), 11646 PointerType::get(F.getContext(), 11647 DAG.getDataLayout().getAllocaAddrSpace()), 11648 ValueVTs); 11649 MVT VT = ValueVTs[0].getSimpleVT(); 11650 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 11651 std::optional<ISD::NodeType> AssertOp; 11652 SDValue ArgValue = 11653 getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, nullptr, NewRoot, 11654 F.getCallingConv(), AssertOp); 11655 11656 MachineFunction& MF = SDB->DAG.getMachineFunction(); 11657 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 11658 Register SRetReg = 11659 RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 11660 FuncInfo->DemoteRegister = SRetReg; 11661 NewRoot = 11662 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 11663 DAG.setRoot(NewRoot); 11664 11665 // i indexes lowered arguments. Bump it past the hidden sret argument. 11666 ++i; 11667 } 11668 11669 SmallVector<SDValue, 4> Chains; 11670 DenseMap<int, int> ArgCopyElisionFrameIndexMap; 11671 for (const Argument &Arg : F.args()) { 11672 SmallVector<SDValue, 4> ArgValues; 11673 SmallVector<EVT, 4> ValueVTs; 11674 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 11675 unsigned NumValues = ValueVTs.size(); 11676 if (NumValues == 0) 11677 continue; 11678 11679 bool ArgHasUses = !Arg.use_empty(); 11680 11681 // Elide the copying store if the target loaded this argument from a 11682 // suitable fixed stack object. 11683 if (Ins[i].Flags.isCopyElisionCandidate()) { 11684 unsigned NumParts = 0; 11685 for (EVT VT : ValueVTs) 11686 NumParts += TLI->getNumRegistersForCallingConv(*CurDAG->getContext(), 11687 F.getCallingConv(), VT); 11688 11689 tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap, 11690 ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg, 11691 ArrayRef(&InVals[i], NumParts), ArgHasUses); 11692 } 11693 11694 // If this argument is unused then remember its value. It is used to generate 11695 // debugging information. 11696 bool isSwiftErrorArg = 11697 TLI->supportSwiftError() && 11698 Arg.hasAttribute(Attribute::SwiftError); 11699 if (!ArgHasUses && !isSwiftErrorArg) { 11700 SDB->setUnusedArgValue(&Arg, InVals[i]); 11701 11702 // Also remember any frame index for use in FastISel. 11703 if (FrameIndexSDNode *FI = 11704 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 11705 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 11706 } 11707 11708 for (unsigned Val = 0; Val != NumValues; ++Val) { 11709 EVT VT = ValueVTs[Val]; 11710 MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), 11711 F.getCallingConv(), VT); 11712 unsigned NumParts = TLI->getNumRegistersForCallingConv( 11713 *CurDAG->getContext(), F.getCallingConv(), VT); 11714 11715 // Even an apparent 'unused' swifterror argument needs to be returned. So 11716 // we do generate a copy for it that can be used on return from the 11717 // function. 11718 if (ArgHasUses || isSwiftErrorArg) { 11719 std::optional<ISD::NodeType> AssertOp; 11720 if (Arg.hasAttribute(Attribute::SExt)) 11721 AssertOp = ISD::AssertSext; 11722 else if (Arg.hasAttribute(Attribute::ZExt)) 11723 AssertOp = ISD::AssertZext; 11724 11725 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts, 11726 PartVT, VT, nullptr, NewRoot, 11727 F.getCallingConv(), AssertOp)); 11728 } 11729 11730 i += NumParts; 11731 } 11732 11733 // We don't need to do anything else for unused arguments. 11734 if (ArgValues.empty()) 11735 continue; 11736 11737 // Note down frame index. 11738 if (FrameIndexSDNode *FI = 11739 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 11740 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 11741 11742 SDValue Res = DAG.getMergeValues(ArrayRef(ArgValues.data(), NumValues), 11743 SDB->getCurSDLoc()); 11744 11745 SDB->setValue(&Arg, Res); 11746 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 11747 // We want to associate the argument with the frame index, among 11748 // involved operands, that correspond to the lowest address. The 11749 // getCopyFromParts function, called earlier, is swapping the order of 11750 // the operands to BUILD_PAIR depending on endianness. The result of 11751 // that swapping is that the least significant bits of the argument will 11752 // be in the first operand of the BUILD_PAIR node, and the most 11753 // significant bits will be in the second operand. 11754 unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0; 11755 if (LoadSDNode *LNode = 11756 dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode())) 11757 if (FrameIndexSDNode *FI = 11758 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 11759 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 11760 } 11761 11762 // Analyses past this point are naive and don't expect an assertion. 11763 if (Res.getOpcode() == ISD::AssertZext) 11764 Res = Res.getOperand(0); 11765 11766 // Update the SwiftErrorVRegDefMap. 11767 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 11768 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 11769 if (Register::isVirtualRegister(Reg)) 11770 SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(), 11771 Reg); 11772 } 11773 11774 // If this argument is live outside of the entry block, insert a copy from 11775 // wherever we got it to the vreg that other BB's will reference it as. 11776 if (Res.getOpcode() == ISD::CopyFromReg) { 11777 // If we can, though, try to skip creating an unnecessary vreg. 11778 // FIXME: This isn't very clean... it would be nice to make this more 11779 // general. 11780 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 11781 if (Register::isVirtualRegister(Reg)) { 11782 FuncInfo->ValueMap[&Arg] = Reg; 11783 continue; 11784 } 11785 } 11786 if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) { 11787 FuncInfo->InitializeRegForValue(&Arg); 11788 SDB->CopyToExportRegsIfNeeded(&Arg); 11789 } 11790 } 11791 11792 if (!Chains.empty()) { 11793 Chains.push_back(NewRoot); 11794 NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 11795 } 11796 11797 DAG.setRoot(NewRoot); 11798 11799 assert(i == InVals.size() && "Argument register count mismatch!"); 11800 11801 // If any argument copy elisions occurred and we have debug info, update the 11802 // stale frame indices used in the dbg.declare variable info table. 11803 if (!ArgCopyElisionFrameIndexMap.empty()) { 11804 for (MachineFunction::VariableDbgInfo &VI : 11805 MF->getInStackSlotVariableDbgInfo()) { 11806 auto I = ArgCopyElisionFrameIndexMap.find(VI.getStackSlot()); 11807 if (I != ArgCopyElisionFrameIndexMap.end()) 11808 VI.updateStackSlot(I->second); 11809 } 11810 } 11811 11812 // Finally, if the target has anything special to do, allow it to do so. 11813 emitFunctionEntryCode(); 11814 } 11815 11816 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 11817 /// ensure constants are generated when needed. Remember the virtual registers 11818 /// that need to be added to the Machine PHI nodes as input. We cannot just 11819 /// directly add them, because expansion might result in multiple MBB's for one 11820 /// BB. As such, the start of the BB might correspond to a different MBB than 11821 /// the end. 11822 void 11823 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 11824 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11825 11826 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 11827 11828 // Check PHI nodes in successors that expect a value to be available from this 11829 // block. 11830 for (const BasicBlock *SuccBB : successors(LLVMBB->getTerminator())) { 11831 if (!isa<PHINode>(SuccBB->begin())) continue; 11832 MachineBasicBlock *SuccMBB = FuncInfo.getMBB(SuccBB); 11833 11834 // If this terminator has multiple identical successors (common for 11835 // switches), only handle each succ once. 11836 if (!SuccsHandled.insert(SuccMBB).second) 11837 continue; 11838 11839 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 11840 11841 // At this point we know that there is a 1-1 correspondence between LLVM PHI 11842 // nodes and Machine PHI nodes, but the incoming operands have not been 11843 // emitted yet. 11844 for (const PHINode &PN : SuccBB->phis()) { 11845 // Ignore dead phi's. 11846 if (PN.use_empty()) 11847 continue; 11848 11849 // Skip empty types 11850 if (PN.getType()->isEmptyTy()) 11851 continue; 11852 11853 unsigned Reg; 11854 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB); 11855 11856 if (const auto *C = dyn_cast<Constant>(PHIOp)) { 11857 unsigned &RegOut = ConstantsOut[C]; 11858 if (RegOut == 0) { 11859 RegOut = FuncInfo.CreateRegs(C); 11860 // We need to zero/sign extend ConstantInt phi operands to match 11861 // assumptions in FunctionLoweringInfo::ComputePHILiveOutRegInfo. 11862 ISD::NodeType ExtendType = ISD::ANY_EXTEND; 11863 if (auto *CI = dyn_cast<ConstantInt>(C)) 11864 ExtendType = TLI.signExtendConstant(CI) ? ISD::SIGN_EXTEND 11865 : ISD::ZERO_EXTEND; 11866 CopyValueToVirtualRegister(C, RegOut, ExtendType); 11867 } 11868 Reg = RegOut; 11869 } else { 11870 DenseMap<const Value *, Register>::iterator I = 11871 FuncInfo.ValueMap.find(PHIOp); 11872 if (I != FuncInfo.ValueMap.end()) 11873 Reg = I->second; 11874 else { 11875 assert(isa<AllocaInst>(PHIOp) && 11876 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 11877 "Didn't codegen value into a register!??"); 11878 Reg = FuncInfo.CreateRegs(PHIOp); 11879 CopyValueToVirtualRegister(PHIOp, Reg); 11880 } 11881 } 11882 11883 // Remember that this register needs to added to the machine PHI node as 11884 // the input for this MBB. 11885 SmallVector<EVT, 4> ValueVTs; 11886 ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs); 11887 for (EVT VT : ValueVTs) { 11888 const unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 11889 for (unsigned i = 0; i != NumRegisters; ++i) 11890 FuncInfo.PHINodesToUpdate.push_back( 11891 std::make_pair(&*MBBI++, Reg + i)); 11892 Reg += NumRegisters; 11893 } 11894 } 11895 } 11896 11897 ConstantsOut.clear(); 11898 } 11899 11900 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 11901 MachineFunction::iterator I(MBB); 11902 if (++I == FuncInfo.MF->end()) 11903 return nullptr; 11904 return &*I; 11905 } 11906 11907 /// During lowering new call nodes can be created (such as memset, etc.). 11908 /// Those will become new roots of the current DAG, but complications arise 11909 /// when they are tail calls. In such cases, the call lowering will update 11910 /// the root, but the builder still needs to know that a tail call has been 11911 /// lowered in order to avoid generating an additional return. 11912 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 11913 // If the node is null, we do have a tail call. 11914 if (MaybeTC.getNode() != nullptr) 11915 DAG.setRoot(MaybeTC); 11916 else 11917 HasTailCall = true; 11918 } 11919 11920 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 11921 MachineBasicBlock *SwitchMBB, 11922 MachineBasicBlock *DefaultMBB) { 11923 MachineFunction *CurMF = FuncInfo.MF; 11924 MachineBasicBlock *NextMBB = nullptr; 11925 MachineFunction::iterator BBI(W.MBB); 11926 if (++BBI != FuncInfo.MF->end()) 11927 NextMBB = &*BBI; 11928 11929 unsigned Size = W.LastCluster - W.FirstCluster + 1; 11930 11931 BranchProbabilityInfo *BPI = FuncInfo.BPI; 11932 11933 if (Size == 2 && W.MBB == SwitchMBB) { 11934 // If any two of the cases has the same destination, and if one value 11935 // is the same as the other, but has one bit unset that the other has set, 11936 // use bit manipulation to do two compares at once. For example: 11937 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 11938 // TODO: This could be extended to merge any 2 cases in switches with 3 11939 // cases. 11940 // TODO: Handle cases where W.CaseBB != SwitchBB. 11941 CaseCluster &Small = *W.FirstCluster; 11942 CaseCluster &Big = *W.LastCluster; 11943 11944 if (Small.Low == Small.High && Big.Low == Big.High && 11945 Small.MBB == Big.MBB) { 11946 const APInt &SmallValue = Small.Low->getValue(); 11947 const APInt &BigValue = Big.Low->getValue(); 11948 11949 // Check that there is only one bit different. 11950 APInt CommonBit = BigValue ^ SmallValue; 11951 if (CommonBit.isPowerOf2()) { 11952 SDValue CondLHS = getValue(Cond); 11953 EVT VT = CondLHS.getValueType(); 11954 SDLoc DL = getCurSDLoc(); 11955 11956 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 11957 DAG.getConstant(CommonBit, DL, VT)); 11958 SDValue Cond = DAG.getSetCC( 11959 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 11960 ISD::SETEQ); 11961 11962 // Update successor info. 11963 // Both Small and Big will jump to Small.BB, so we sum up the 11964 // probabilities. 11965 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 11966 if (BPI) 11967 addSuccessorWithProb( 11968 SwitchMBB, DefaultMBB, 11969 // The default destination is the first successor in IR. 11970 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 11971 else 11972 addSuccessorWithProb(SwitchMBB, DefaultMBB); 11973 11974 // Insert the true branch. 11975 SDValue BrCond = 11976 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 11977 DAG.getBasicBlock(Small.MBB)); 11978 // Insert the false branch. 11979 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 11980 DAG.getBasicBlock(DefaultMBB)); 11981 11982 DAG.setRoot(BrCond); 11983 return; 11984 } 11985 } 11986 } 11987 11988 if (TM.getOptLevel() != CodeGenOptLevel::None) { 11989 // Here, we order cases by probability so the most likely case will be 11990 // checked first. However, two clusters can have the same probability in 11991 // which case their relative ordering is non-deterministic. So we use Low 11992 // as a tie-breaker as clusters are guaranteed to never overlap. 11993 llvm::sort(W.FirstCluster, W.LastCluster + 1, 11994 [](const CaseCluster &a, const CaseCluster &b) { 11995 return a.Prob != b.Prob ? 11996 a.Prob > b.Prob : 11997 a.Low->getValue().slt(b.Low->getValue()); 11998 }); 11999 12000 // Rearrange the case blocks so that the last one falls through if possible 12001 // without changing the order of probabilities. 12002 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 12003 --I; 12004 if (I->Prob > W.LastCluster->Prob) 12005 break; 12006 if (I->Kind == CC_Range && I->MBB == NextMBB) { 12007 std::swap(*I, *W.LastCluster); 12008 break; 12009 } 12010 } 12011 } 12012 12013 // Compute total probability. 12014 BranchProbability DefaultProb = W.DefaultProb; 12015 BranchProbability UnhandledProbs = DefaultProb; 12016 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 12017 UnhandledProbs += I->Prob; 12018 12019 MachineBasicBlock *CurMBB = W.MBB; 12020 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 12021 bool FallthroughUnreachable = false; 12022 MachineBasicBlock *Fallthrough; 12023 if (I == W.LastCluster) { 12024 // For the last cluster, fall through to the default destination. 12025 Fallthrough = DefaultMBB; 12026 FallthroughUnreachable = isa<UnreachableInst>( 12027 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg()); 12028 } else { 12029 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 12030 CurMF->insert(BBI, Fallthrough); 12031 // Put Cond in a virtual register to make it available from the new blocks. 12032 ExportFromCurrentBlock(Cond); 12033 } 12034 UnhandledProbs -= I->Prob; 12035 12036 switch (I->Kind) { 12037 case CC_JumpTable: { 12038 // FIXME: Optimize away range check based on pivot comparisons. 12039 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first; 12040 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second; 12041 12042 // The jump block hasn't been inserted yet; insert it here. 12043 MachineBasicBlock *JumpMBB = JT->MBB; 12044 CurMF->insert(BBI, JumpMBB); 12045 12046 auto JumpProb = I->Prob; 12047 auto FallthroughProb = UnhandledProbs; 12048 12049 // If the default statement is a target of the jump table, we evenly 12050 // distribute the default probability to successors of CurMBB. Also 12051 // update the probability on the edge from JumpMBB to Fallthrough. 12052 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 12053 SE = JumpMBB->succ_end(); 12054 SI != SE; ++SI) { 12055 if (*SI == DefaultMBB) { 12056 JumpProb += DefaultProb / 2; 12057 FallthroughProb -= DefaultProb / 2; 12058 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 12059 JumpMBB->normalizeSuccProbs(); 12060 break; 12061 } 12062 } 12063 12064 // If the default clause is unreachable, propagate that knowledge into 12065 // JTH->FallthroughUnreachable which will use it to suppress the range 12066 // check. 12067 // 12068 // However, don't do this if we're doing branch target enforcement, 12069 // because a table branch _without_ a range check can be a tempting JOP 12070 // gadget - out-of-bounds inputs that are impossible in correct 12071 // execution become possible again if an attacker can influence the 12072 // control flow. So if an attacker doesn't already have a BTI bypass 12073 // available, we don't want them to be able to get one out of this 12074 // table branch. 12075 if (FallthroughUnreachable) { 12076 Function &CurFunc = CurMF->getFunction(); 12077 if (!CurFunc.hasFnAttribute("branch-target-enforcement")) 12078 JTH->FallthroughUnreachable = true; 12079 } 12080 12081 if (!JTH->FallthroughUnreachable) 12082 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 12083 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 12084 CurMBB->normalizeSuccProbs(); 12085 12086 // The jump table header will be inserted in our current block, do the 12087 // range check, and fall through to our fallthrough block. 12088 JTH->HeaderBB = CurMBB; 12089 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 12090 12091 // If we're in the right place, emit the jump table header right now. 12092 if (CurMBB == SwitchMBB) { 12093 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 12094 JTH->Emitted = true; 12095 } 12096 break; 12097 } 12098 case CC_BitTests: { 12099 // FIXME: Optimize away range check based on pivot comparisons. 12100 BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex]; 12101 12102 // The bit test blocks haven't been inserted yet; insert them here. 12103 for (BitTestCase &BTC : BTB->Cases) 12104 CurMF->insert(BBI, BTC.ThisBB); 12105 12106 // Fill in fields of the BitTestBlock. 12107 BTB->Parent = CurMBB; 12108 BTB->Default = Fallthrough; 12109 12110 BTB->DefaultProb = UnhandledProbs; 12111 // If the cases in bit test don't form a contiguous range, we evenly 12112 // distribute the probability on the edge to Fallthrough to two 12113 // successors of CurMBB. 12114 if (!BTB->ContiguousRange) { 12115 BTB->Prob += DefaultProb / 2; 12116 BTB->DefaultProb -= DefaultProb / 2; 12117 } 12118 12119 if (FallthroughUnreachable) 12120 BTB->FallthroughUnreachable = true; 12121 12122 // If we're in the right place, emit the bit test header right now. 12123 if (CurMBB == SwitchMBB) { 12124 visitBitTestHeader(*BTB, SwitchMBB); 12125 BTB->Emitted = true; 12126 } 12127 break; 12128 } 12129 case CC_Range: { 12130 const Value *RHS, *LHS, *MHS; 12131 ISD::CondCode CC; 12132 if (I->Low == I->High) { 12133 // Check Cond == I->Low. 12134 CC = ISD::SETEQ; 12135 LHS = Cond; 12136 RHS=I->Low; 12137 MHS = nullptr; 12138 } else { 12139 // Check I->Low <= Cond <= I->High. 12140 CC = ISD::SETLE; 12141 LHS = I->Low; 12142 MHS = Cond; 12143 RHS = I->High; 12144 } 12145 12146 // If Fallthrough is unreachable, fold away the comparison. 12147 if (FallthroughUnreachable) 12148 CC = ISD::SETTRUE; 12149 12150 // The false probability is the sum of all unhandled cases. 12151 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, 12152 getCurSDLoc(), I->Prob, UnhandledProbs); 12153 12154 if (CurMBB == SwitchMBB) 12155 visitSwitchCase(CB, SwitchMBB); 12156 else 12157 SL->SwitchCases.push_back(CB); 12158 12159 break; 12160 } 12161 } 12162 CurMBB = Fallthrough; 12163 } 12164 } 12165 12166 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 12167 const SwitchWorkListItem &W, 12168 Value *Cond, 12169 MachineBasicBlock *SwitchMBB) { 12170 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 12171 "Clusters not sorted?"); 12172 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 12173 12174 auto [LastLeft, FirstRight, LeftProb, RightProb] = 12175 SL->computeSplitWorkItemInfo(W); 12176 12177 // Use the first element on the right as pivot since we will make less-than 12178 // comparisons against it. 12179 CaseClusterIt PivotCluster = FirstRight; 12180 assert(PivotCluster > W.FirstCluster); 12181 assert(PivotCluster <= W.LastCluster); 12182 12183 CaseClusterIt FirstLeft = W.FirstCluster; 12184 CaseClusterIt LastRight = W.LastCluster; 12185 12186 const ConstantInt *Pivot = PivotCluster->Low; 12187 12188 // New blocks will be inserted immediately after the current one. 12189 MachineFunction::iterator BBI(W.MBB); 12190 ++BBI; 12191 12192 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 12193 // we can branch to its destination directly if it's squeezed exactly in 12194 // between the known lower bound and Pivot - 1. 12195 MachineBasicBlock *LeftMBB; 12196 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 12197 FirstLeft->Low == W.GE && 12198 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 12199 LeftMBB = FirstLeft->MBB; 12200 } else { 12201 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 12202 FuncInfo.MF->insert(BBI, LeftMBB); 12203 WorkList.push_back( 12204 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 12205 // Put Cond in a virtual register to make it available from the new blocks. 12206 ExportFromCurrentBlock(Cond); 12207 } 12208 12209 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 12210 // single cluster, RHS.Low == Pivot, and we can branch to its destination 12211 // directly if RHS.High equals the current upper bound. 12212 MachineBasicBlock *RightMBB; 12213 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 12214 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 12215 RightMBB = FirstRight->MBB; 12216 } else { 12217 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 12218 FuncInfo.MF->insert(BBI, RightMBB); 12219 WorkList.push_back( 12220 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 12221 // Put Cond in a virtual register to make it available from the new blocks. 12222 ExportFromCurrentBlock(Cond); 12223 } 12224 12225 // Create the CaseBlock record that will be used to lower the branch. 12226 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 12227 getCurSDLoc(), LeftProb, RightProb); 12228 12229 if (W.MBB == SwitchMBB) 12230 visitSwitchCase(CB, SwitchMBB); 12231 else 12232 SL->SwitchCases.push_back(CB); 12233 } 12234 12235 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb 12236 // from the swith statement. 12237 static BranchProbability scaleCaseProbality(BranchProbability CaseProb, 12238 BranchProbability PeeledCaseProb) { 12239 if (PeeledCaseProb == BranchProbability::getOne()) 12240 return BranchProbability::getZero(); 12241 BranchProbability SwitchProb = PeeledCaseProb.getCompl(); 12242 12243 uint32_t Numerator = CaseProb.getNumerator(); 12244 uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator()); 12245 return BranchProbability(Numerator, std::max(Numerator, Denominator)); 12246 } 12247 12248 // Try to peel the top probability case if it exceeds the threshold. 12249 // Return current MachineBasicBlock for the switch statement if the peeling 12250 // does not occur. 12251 // If the peeling is performed, return the newly created MachineBasicBlock 12252 // for the peeled switch statement. Also update Clusters to remove the peeled 12253 // case. PeeledCaseProb is the BranchProbability for the peeled case. 12254 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster( 12255 const SwitchInst &SI, CaseClusterVector &Clusters, 12256 BranchProbability &PeeledCaseProb) { 12257 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 12258 // Don't perform if there is only one cluster or optimizing for size. 12259 if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 || 12260 TM.getOptLevel() == CodeGenOptLevel::None || 12261 SwitchMBB->getParent()->getFunction().hasMinSize()) 12262 return SwitchMBB; 12263 12264 BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100); 12265 unsigned PeeledCaseIndex = 0; 12266 bool SwitchPeeled = false; 12267 for (unsigned Index = 0; Index < Clusters.size(); ++Index) { 12268 CaseCluster &CC = Clusters[Index]; 12269 if (CC.Prob < TopCaseProb) 12270 continue; 12271 TopCaseProb = CC.Prob; 12272 PeeledCaseIndex = Index; 12273 SwitchPeeled = true; 12274 } 12275 if (!SwitchPeeled) 12276 return SwitchMBB; 12277 12278 LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " 12279 << TopCaseProb << "\n"); 12280 12281 // Record the MBB for the peeled switch statement. 12282 MachineFunction::iterator BBI(SwitchMBB); 12283 ++BBI; 12284 MachineBasicBlock *PeeledSwitchMBB = 12285 FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock()); 12286 FuncInfo.MF->insert(BBI, PeeledSwitchMBB); 12287 12288 ExportFromCurrentBlock(SI.getCondition()); 12289 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex; 12290 SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt, 12291 nullptr, nullptr, TopCaseProb.getCompl()}; 12292 lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB); 12293 12294 Clusters.erase(PeeledCaseIt); 12295 for (CaseCluster &CC : Clusters) { 12296 LLVM_DEBUG( 12297 dbgs() << "Scale the probablity for one cluster, before scaling: " 12298 << CC.Prob << "\n"); 12299 CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb); 12300 LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n"); 12301 } 12302 PeeledCaseProb = TopCaseProb; 12303 return PeeledSwitchMBB; 12304 } 12305 12306 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 12307 // Extract cases from the switch. 12308 BranchProbabilityInfo *BPI = FuncInfo.BPI; 12309 CaseClusterVector Clusters; 12310 Clusters.reserve(SI.getNumCases()); 12311 for (auto I : SI.cases()) { 12312 MachineBasicBlock *Succ = FuncInfo.getMBB(I.getCaseSuccessor()); 12313 const ConstantInt *CaseVal = I.getCaseValue(); 12314 BranchProbability Prob = 12315 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 12316 : BranchProbability(1, SI.getNumCases() + 1); 12317 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 12318 } 12319 12320 MachineBasicBlock *DefaultMBB = FuncInfo.getMBB(SI.getDefaultDest()); 12321 12322 // Cluster adjacent cases with the same destination. We do this at all 12323 // optimization levels because it's cheap to do and will make codegen faster 12324 // if there are many clusters. 12325 sortAndRangeify(Clusters); 12326 12327 // The branch probablity of the peeled case. 12328 BranchProbability PeeledCaseProb = BranchProbability::getZero(); 12329 MachineBasicBlock *PeeledSwitchMBB = 12330 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb); 12331 12332 // If there is only the default destination, jump there directly. 12333 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 12334 if (Clusters.empty()) { 12335 assert(PeeledSwitchMBB == SwitchMBB); 12336 SwitchMBB->addSuccessor(DefaultMBB); 12337 if (DefaultMBB != NextBlock(SwitchMBB)) { 12338 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 12339 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 12340 } 12341 return; 12342 } 12343 12344 SL->findJumpTables(Clusters, &SI, getCurSDLoc(), DefaultMBB, DAG.getPSI(), 12345 DAG.getBFI()); 12346 SL->findBitTestClusters(Clusters, &SI); 12347 12348 LLVM_DEBUG({ 12349 dbgs() << "Case clusters: "; 12350 for (const CaseCluster &C : Clusters) { 12351 if (C.Kind == CC_JumpTable) 12352 dbgs() << "JT:"; 12353 if (C.Kind == CC_BitTests) 12354 dbgs() << "BT:"; 12355 12356 C.Low->getValue().print(dbgs(), true); 12357 if (C.Low != C.High) { 12358 dbgs() << '-'; 12359 C.High->getValue().print(dbgs(), true); 12360 } 12361 dbgs() << ' '; 12362 } 12363 dbgs() << '\n'; 12364 }); 12365 12366 assert(!Clusters.empty()); 12367 SwitchWorkList WorkList; 12368 CaseClusterIt First = Clusters.begin(); 12369 CaseClusterIt Last = Clusters.end() - 1; 12370 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB); 12371 // Scale the branchprobability for DefaultMBB if the peel occurs and 12372 // DefaultMBB is not replaced. 12373 if (PeeledCaseProb != BranchProbability::getZero() && 12374 DefaultMBB == FuncInfo.getMBB(SI.getDefaultDest())) 12375 DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb); 12376 WorkList.push_back( 12377 {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 12378 12379 while (!WorkList.empty()) { 12380 SwitchWorkListItem W = WorkList.pop_back_val(); 12381 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 12382 12383 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOptLevel::None && 12384 !DefaultMBB->getParent()->getFunction().hasMinSize()) { 12385 // For optimized builds, lower large range as a balanced binary tree. 12386 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 12387 continue; 12388 } 12389 12390 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 12391 } 12392 } 12393 12394 void SelectionDAGBuilder::visitStepVector(const CallInst &I) { 12395 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12396 auto DL = getCurSDLoc(); 12397 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12398 setValue(&I, DAG.getStepVector(DL, ResultVT)); 12399 } 12400 12401 void SelectionDAGBuilder::visitVectorReverse(const CallInst &I) { 12402 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12403 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12404 12405 SDLoc DL = getCurSDLoc(); 12406 SDValue V = getValue(I.getOperand(0)); 12407 assert(VT == V.getValueType() && "Malformed vector.reverse!"); 12408 12409 if (VT.isScalableVector()) { 12410 setValue(&I, DAG.getNode(ISD::VECTOR_REVERSE, DL, VT, V)); 12411 return; 12412 } 12413 12414 // Use VECTOR_SHUFFLE for the fixed-length vector 12415 // to maintain existing behavior. 12416 SmallVector<int, 8> Mask; 12417 unsigned NumElts = VT.getVectorMinNumElements(); 12418 for (unsigned i = 0; i != NumElts; ++i) 12419 Mask.push_back(NumElts - 1 - i); 12420 12421 setValue(&I, DAG.getVectorShuffle(VT, DL, V, DAG.getUNDEF(VT), Mask)); 12422 } 12423 12424 void SelectionDAGBuilder::visitVectorDeinterleave(const CallInst &I) { 12425 auto DL = getCurSDLoc(); 12426 SDValue InVec = getValue(I.getOperand(0)); 12427 EVT OutVT = 12428 InVec.getValueType().getHalfNumVectorElementsVT(*DAG.getContext()); 12429 12430 unsigned OutNumElts = OutVT.getVectorMinNumElements(); 12431 12432 // ISD Node needs the input vectors split into two equal parts 12433 SDValue Lo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec, 12434 DAG.getVectorIdxConstant(0, DL)); 12435 SDValue Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec, 12436 DAG.getVectorIdxConstant(OutNumElts, DL)); 12437 12438 // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing 12439 // legalisation and combines. 12440 if (OutVT.isFixedLengthVector()) { 12441 SDValue Even = DAG.getVectorShuffle(OutVT, DL, Lo, Hi, 12442 createStrideMask(0, 2, OutNumElts)); 12443 SDValue Odd = DAG.getVectorShuffle(OutVT, DL, Lo, Hi, 12444 createStrideMask(1, 2, OutNumElts)); 12445 SDValue Res = DAG.getMergeValues({Even, Odd}, getCurSDLoc()); 12446 setValue(&I, Res); 12447 return; 12448 } 12449 12450 SDValue Res = DAG.getNode(ISD::VECTOR_DEINTERLEAVE, DL, 12451 DAG.getVTList(OutVT, OutVT), Lo, Hi); 12452 setValue(&I, Res); 12453 } 12454 12455 void SelectionDAGBuilder::visitVectorInterleave(const CallInst &I) { 12456 auto DL = getCurSDLoc(); 12457 EVT InVT = getValue(I.getOperand(0)).getValueType(); 12458 SDValue InVec0 = getValue(I.getOperand(0)); 12459 SDValue InVec1 = getValue(I.getOperand(1)); 12460 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12461 EVT OutVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12462 12463 // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing 12464 // legalisation and combines. 12465 if (OutVT.isFixedLengthVector()) { 12466 unsigned NumElts = InVT.getVectorMinNumElements(); 12467 SDValue V = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, InVec0, InVec1); 12468 setValue(&I, DAG.getVectorShuffle(OutVT, DL, V, DAG.getUNDEF(OutVT), 12469 createInterleaveMask(NumElts, 2))); 12470 return; 12471 } 12472 12473 SDValue Res = DAG.getNode(ISD::VECTOR_INTERLEAVE, DL, 12474 DAG.getVTList(InVT, InVT), InVec0, InVec1); 12475 Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, Res.getValue(0), 12476 Res.getValue(1)); 12477 setValue(&I, Res); 12478 } 12479 12480 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) { 12481 SmallVector<EVT, 4> ValueVTs; 12482 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 12483 ValueVTs); 12484 unsigned NumValues = ValueVTs.size(); 12485 if (NumValues == 0) return; 12486 12487 SmallVector<SDValue, 4> Values(NumValues); 12488 SDValue Op = getValue(I.getOperand(0)); 12489 12490 for (unsigned i = 0; i != NumValues; ++i) 12491 Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i], 12492 SDValue(Op.getNode(), Op.getResNo() + i)); 12493 12494 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 12495 DAG.getVTList(ValueVTs), Values)); 12496 } 12497 12498 void SelectionDAGBuilder::visitVectorSplice(const CallInst &I) { 12499 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12500 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12501 12502 SDLoc DL = getCurSDLoc(); 12503 SDValue V1 = getValue(I.getOperand(0)); 12504 SDValue V2 = getValue(I.getOperand(1)); 12505 int64_t Imm = cast<ConstantInt>(I.getOperand(2))->getSExtValue(); 12506 12507 // VECTOR_SHUFFLE doesn't support a scalable mask so use a dedicated node. 12508 if (VT.isScalableVector()) { 12509 setValue(&I, DAG.getNode(ISD::VECTOR_SPLICE, DL, VT, V1, V2, 12510 DAG.getVectorIdxConstant(Imm, DL))); 12511 return; 12512 } 12513 12514 unsigned NumElts = VT.getVectorNumElements(); 12515 12516 uint64_t Idx = (NumElts + Imm) % NumElts; 12517 12518 // Use VECTOR_SHUFFLE to maintain original behaviour for fixed-length vectors. 12519 SmallVector<int, 8> Mask; 12520 for (unsigned i = 0; i < NumElts; ++i) 12521 Mask.push_back(Idx + i); 12522 setValue(&I, DAG.getVectorShuffle(VT, DL, V1, V2, Mask)); 12523 } 12524 12525 // Consider the following MIR after SelectionDAG, which produces output in 12526 // phyregs in the first case or virtregs in the second case. 12527 // 12528 // INLINEASM_BR ..., implicit-def $ebx, ..., implicit-def $edx 12529 // %5:gr32 = COPY $ebx 12530 // %6:gr32 = COPY $edx 12531 // %1:gr32 = COPY %6:gr32 12532 // %0:gr32 = COPY %5:gr32 12533 // 12534 // INLINEASM_BR ..., def %5:gr32, ..., def %6:gr32 12535 // %1:gr32 = COPY %6:gr32 12536 // %0:gr32 = COPY %5:gr32 12537 // 12538 // Given %0, we'd like to return $ebx in the first case and %5 in the second. 12539 // Given %1, we'd like to return $edx in the first case and %6 in the second. 12540 // 12541 // If a callbr has outputs, it will have a single mapping in FuncInfo.ValueMap 12542 // to a single virtreg (such as %0). The remaining outputs monotonically 12543 // increase in virtreg number from there. If a callbr has no outputs, then it 12544 // should not have a corresponding callbr landingpad; in fact, the callbr 12545 // landingpad would not even be able to refer to such a callbr. 12546 static Register FollowCopyChain(MachineRegisterInfo &MRI, Register Reg) { 12547 MachineInstr *MI = MRI.def_begin(Reg)->getParent(); 12548 // There is definitely at least one copy. 12549 assert(MI->getOpcode() == TargetOpcode::COPY && 12550 "start of copy chain MUST be COPY"); 12551 Reg = MI->getOperand(1).getReg(); 12552 MI = MRI.def_begin(Reg)->getParent(); 12553 // There may be an optional second copy. 12554 if (MI->getOpcode() == TargetOpcode::COPY) { 12555 assert(Reg.isVirtual() && "expected COPY of virtual register"); 12556 Reg = MI->getOperand(1).getReg(); 12557 assert(Reg.isPhysical() && "expected COPY of physical register"); 12558 MI = MRI.def_begin(Reg)->getParent(); 12559 } 12560 // The start of the chain must be an INLINEASM_BR. 12561 assert(MI->getOpcode() == TargetOpcode::INLINEASM_BR && 12562 "end of copy chain MUST be INLINEASM_BR"); 12563 return Reg; 12564 } 12565 12566 // We must do this walk rather than the simpler 12567 // setValue(&I, getCopyFromRegs(CBR, CBR->getType())); 12568 // otherwise we will end up with copies of virtregs only valid along direct 12569 // edges. 12570 void SelectionDAGBuilder::visitCallBrLandingPad(const CallInst &I) { 12571 SmallVector<EVT, 8> ResultVTs; 12572 SmallVector<SDValue, 8> ResultValues; 12573 const auto *CBR = 12574 cast<CallBrInst>(I.getParent()->getUniquePredecessor()->getTerminator()); 12575 12576 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12577 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 12578 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 12579 12580 unsigned InitialDef = FuncInfo.ValueMap[CBR]; 12581 SDValue Chain = DAG.getRoot(); 12582 12583 // Re-parse the asm constraints string. 12584 TargetLowering::AsmOperandInfoVector TargetConstraints = 12585 TLI.ParseConstraints(DAG.getDataLayout(), TRI, *CBR); 12586 for (auto &T : TargetConstraints) { 12587 SDISelAsmOperandInfo OpInfo(T); 12588 if (OpInfo.Type != InlineAsm::isOutput) 12589 continue; 12590 12591 // Pencil in OpInfo.ConstraintType and OpInfo.ConstraintVT based on the 12592 // individual constraint. 12593 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 12594 12595 switch (OpInfo.ConstraintType) { 12596 case TargetLowering::C_Register: 12597 case TargetLowering::C_RegisterClass: { 12598 // Fill in OpInfo.AssignedRegs.Regs. 12599 getRegistersForValue(DAG, getCurSDLoc(), OpInfo, OpInfo); 12600 12601 // getRegistersForValue may produce 1 to many registers based on whether 12602 // the OpInfo.ConstraintVT is legal on the target or not. 12603 for (unsigned &Reg : OpInfo.AssignedRegs.Regs) { 12604 Register OriginalDef = FollowCopyChain(MRI, InitialDef++); 12605 if (Register::isPhysicalRegister(OriginalDef)) 12606 FuncInfo.MBB->addLiveIn(OriginalDef); 12607 // Update the assigned registers to use the original defs. 12608 Reg = OriginalDef; 12609 } 12610 12611 SDValue V = OpInfo.AssignedRegs.getCopyFromRegs( 12612 DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, CBR); 12613 ResultValues.push_back(V); 12614 ResultVTs.push_back(OpInfo.ConstraintVT); 12615 break; 12616 } 12617 case TargetLowering::C_Other: { 12618 SDValue Flag; 12619 SDValue V = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 12620 OpInfo, DAG); 12621 ++InitialDef; 12622 ResultValues.push_back(V); 12623 ResultVTs.push_back(OpInfo.ConstraintVT); 12624 break; 12625 } 12626 default: 12627 break; 12628 } 12629 } 12630 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 12631 DAG.getVTList(ResultVTs), ResultValues); 12632 setValue(&I, V); 12633 } 12634