xref: /llvm-project/clang/test/OpenMP/target_teams_distribute_codegen.cpp (revision 1586075a00bfae764db60ad23a2b58cc1007061d)
1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --function-signature --include-generated-funcs --replace-value-regex "__omp_offloading_[0-9a-z]+_[0-9a-z]+" "reduction_size[.].+[.]" "pl_cond[.].+[.|,]" --prefix-filecheck-ir-name _
2 // Test host codegen.
3 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK1
4 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
5 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK1
6 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK3
7 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
8 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK3
9 
10 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
11 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
12 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
13 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
14 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
15 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
16 
17 // Test target codegen - host bc file has to be created first.
18 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm-bc %s -o %t-ppc-host.bc
19 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK9
20 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o %t %s
21 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK9
22 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm-bc %s -o %t-x86-host.bc
23 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK11
24 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o %t %s
25 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK11
26 
27 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm-bc %s -o %t-ppc-host.bc
28 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
29 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o %t %s
30 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
31 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm-bc %s -o %t-x86-host.bc
32 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
33 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o %t %s
34 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
35 
36 // Test host codegen.
37 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK1
38 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
39 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK1
40 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK3
41 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
42 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK3
43 
44 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
45 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
46 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
47 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
48 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
49 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
50 
51 // Test target codegen - host bc file has to be created first.
52 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm-bc %s -o %t-ppc-host.bc
53 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK9
54 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o %t %s
55 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK9
56 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm-bc %s -o %t-x86-host.bc
57 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK11
58 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o %t %s
59 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap  %s --check-prefix=CHECK11
60 
61 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm-bc %s -o %t-ppc-host.bc
62 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
63 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o %t %s
64 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
65 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm-bc %s -o %t-x86-host.bc
66 // RUN: %clang_cc1 -no-opaque-pointers -verify -fopenmp-simd -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
67 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o %t %s
68 // RUN: %clang_cc1 -no-opaque-pointers -fopenmp-simd -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
69 
70 // expected-no-diagnostics
71 #ifndef HEADER
72 #define HEADER
73 
74 
75 
76 
77 // We have 8 target regions, but only 7 that actually will generate offloading
78 // code, only 6 will have mapped arguments, and only 4 have all-constant map
79 // sizes.
80 
81 
82 
83 // Check target registration is registered as a Ctor.
84 
85 
86 template<typename tx, typename ty>
87 struct TT{
88   tx X;
89   ty Y;
90 };
91 
92 int global;
93 
94 int foo(int n) {
95   int a = 0;
96   short aa = 0;
97   float b[10];
98   float bn[n];
99   double c[5][10];
100   double cn[5][n];
101   TT<long long, char> d;
102 
103   #pragma omp target teams distribute num_teams(a) thread_limit(a) firstprivate(aa) nowait
104   for (int i = 0; i < 10; ++i) {
105   }
106 
107   #pragma omp target teams distribute if(target: 0)
108   for (int i = 0; i < 10; ++i) {
109     a += 1;
110   }
111 
112 
113   #pragma omp target teams distribute if(target: 1)
114   for (int i = 0; i < 10; ++i) {
115     aa += 1;
116   }
117 
118 
119 
120   #pragma omp target teams distribute if(target: n>10)
121   for (int i = 0; i < 10; ++i) {
122     a += 1;
123     aa += 1;
124   }
125 
126   // We capture 3 VLA sizes in this target region
127 
128 
129 
130 
131 
132   // The names below are not necessarily consistent with the names used for the
133   // addresses above as some are repeated.
134 
135 
136 
137 
138 
139 
140 
141 
142 
143 
144 
145   #pragma omp target teams distribute if(target: n>20) dist_schedule(static, n)
146   for (int i = 0; i < 10; ++i) {
147     a += 1;
148     b[2] += 1.0;
149     bn[3] += 1.0;
150     c[1][2] += 1.0;
151     cn[1][3] += 1.0;
152     d.X += 1;
153     d.Y += 1;
154   }
155 
156   return a;
157 }
158 
159 // Check that the offloading functions are emitted and that the arguments are
160 // correct and loaded correctly for the target regions in foo().
161 
162 
163 
164 
165 // Create stack storage and store argument in there.
166 
167 // Create stack storage and store argument in there.
168 
169 // Create stack storage and store argument in there.
170 
171 // Create local storage for each capture.
172 
173 
174 
175 // To reduce complexity, we're only going as far as validating the signature of the outlined parallel function.
176 
177 template<typename tx>
178 tx ftemplate(int n) {
179   tx a = 0;
180   short aa = 0;
181   tx b[10];
182 
183   #pragma omp target teams distribute if(target: n>40)
184   for (int i = 0; i < 10; ++i) {
185     a += 1;
186     aa += 1;
187     b[2] += 1;
188   }
189 
190   return a;
191 }
192 
193 static
194 int fstatic(int n) {
195   int a = 0;
196   short aa = 0;
197   char aaa = 0;
198   int b[10];
199 
200   #pragma omp target teams distribute if(target: n>50)
201   for (int i = a; i < n; ++i) {
202     a += 1;
203     aa += 1;
204     aaa += 1;
205     b[2] += 1;
206   }
207 
208   return a;
209 }
210 
211 struct S1 {
212   double a;
213 
214   int r1(int n){
215     int b = n+1;
216     short int c[2][n];
217 
218     #pragma omp target teams distribute if(target: n>60)
219     for (int i = 0; i < 10; ++i) {
220       this->a = (double)b + 1.5;
221       c[1][1] = ++a;
222     }
223 
224     return c[1][1] + (int)b;
225   }
226 };
227 
228 int bar(int n){
229   int a = 0;
230 
231   a += foo(n);
232 
233   S1 S;
234   a += S.r1(n);
235 
236   a += fstatic(n);
237 
238   a += ftemplate<int>(n);
239 
240   return a;
241 }
242 
243 
244 
245 // We capture 2 VLA sizes in this target region
246 
247 
248 // The names below are not necessarily consistent with the names used for the
249 // addresses above as some are repeated.
250 
251 
252 
253 
254 
255 
256 
257 
258 
259 
260 
261 
262 
263 
264 
265 
266 
267 
268 
269 
270 
271 // Check that the offloading functions are emitted and that the arguments are
272 // correct and loaded correctly for the target regions of the callees of bar().
273 
274 // Create local storage for each capture.
275 // Store captures in the context.
276 
277 
278 // To reduce complexity, we're only going as far as validating the signature of the outlined parallel function.
279 
280 
281 // Create local storage for each capture.
282 // Store captures in the context.
283 
284 
285 
286 
287 // To reduce complexity, we're only going as far as validating the signature of the outlined parallel function.
288 
289 // Create local storage for each capture.
290 // Store captures in the context.
291 
292 
293 
294 // To reduce complexity, we're only going as far as validating the signature of the outlined parallel function.
295 
296 #endif
297 // CHECK1-LABEL: define {{[^@]+}}@_Z3fooi
298 // CHECK1-SAME: (i32 noundef signext [[N:%.*]]) #[[ATTR0:[0-9]+]] {
299 // CHECK1-NEXT:  entry:
300 // CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
301 // CHECK1-NEXT:    [[A:%.*]] = alloca i32, align 4
302 // CHECK1-NEXT:    [[AA:%.*]] = alloca i16, align 2
303 // CHECK1-NEXT:    [[B:%.*]] = alloca [10 x float], align 4
304 // CHECK1-NEXT:    [[SAVED_STACK:%.*]] = alloca i8*, align 8
305 // CHECK1-NEXT:    [[__VLA_EXPR0:%.*]] = alloca i64, align 8
306 // CHECK1-NEXT:    [[C:%.*]] = alloca [5 x [10 x double]], align 8
307 // CHECK1-NEXT:    [[__VLA_EXPR1:%.*]] = alloca i64, align 8
308 // CHECK1-NEXT:    [[D:%.*]] = alloca [[STRUCT_TT:%.*]], align 8
309 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
310 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
311 // CHECK1-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
312 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
313 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__CASTED4:%.*]] = alloca i64, align 8
314 // CHECK1-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [3 x i8*], align 8
315 // CHECK1-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [3 x i8*], align 8
316 // CHECK1-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [3 x i8*], align 8
317 // CHECK1-NEXT:    [[AGG_CAPTURED:%.*]] = alloca [[STRUCT_ANON:%.*]], align 4
318 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
319 // CHECK1-NEXT:    [[AA_CASTED7:%.*]] = alloca i64, align 8
320 // CHECK1-NEXT:    [[DOTOFFLOAD_BASEPTRS9:%.*]] = alloca [1 x i8*], align 8
321 // CHECK1-NEXT:    [[DOTOFFLOAD_PTRS10:%.*]] = alloca [1 x i8*], align 8
322 // CHECK1-NEXT:    [[DOTOFFLOAD_MAPPERS11:%.*]] = alloca [1 x i8*], align 8
323 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
324 // CHECK1-NEXT:    [[A_CASTED12:%.*]] = alloca i64, align 8
325 // CHECK1-NEXT:    [[AA_CASTED14:%.*]] = alloca i64, align 8
326 // CHECK1-NEXT:    [[DOTOFFLOAD_BASEPTRS16:%.*]] = alloca [2 x i8*], align 8
327 // CHECK1-NEXT:    [[DOTOFFLOAD_PTRS17:%.*]] = alloca [2 x i8*], align 8
328 // CHECK1-NEXT:    [[DOTOFFLOAD_MAPPERS18:%.*]] = alloca [2 x i8*], align 8
329 // CHECK1-NEXT:    [[_TMP19:%.*]] = alloca i32, align 4
330 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR_23:%.*]] = alloca i32, align 4
331 // CHECK1-NEXT:    [[A_CASTED24:%.*]] = alloca i64, align 8
332 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__CASTED26:%.*]] = alloca i64, align 8
333 // CHECK1-NEXT:    [[DOTOFFLOAD_BASEPTRS30:%.*]] = alloca [10 x i8*], align 8
334 // CHECK1-NEXT:    [[DOTOFFLOAD_PTRS31:%.*]] = alloca [10 x i8*], align 8
335 // CHECK1-NEXT:    [[DOTOFFLOAD_MAPPERS32:%.*]] = alloca [10 x i8*], align 8
336 // CHECK1-NEXT:    [[DOTOFFLOAD_SIZES:%.*]] = alloca [10 x i64], align 8
337 // CHECK1-NEXT:    [[_TMP33:%.*]] = alloca i32, align 4
338 // CHECK1-NEXT:    [[TMP0:%.*]] = call i32 @__kmpc_global_thread_num(%struct.ident_t* @[[GLOB2:[0-9]+]])
339 // CHECK1-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
340 // CHECK1-NEXT:    store i32 0, i32* [[A]], align 4
341 // CHECK1-NEXT:    store i16 0, i16* [[AA]], align 2
342 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_ADDR]], align 4
343 // CHECK1-NEXT:    [[TMP2:%.*]] = zext i32 [[TMP1]] to i64
344 // CHECK1-NEXT:    [[TMP3:%.*]] = call i8* @llvm.stacksave()
345 // CHECK1-NEXT:    store i8* [[TMP3]], i8** [[SAVED_STACK]], align 8
346 // CHECK1-NEXT:    [[VLA:%.*]] = alloca float, i64 [[TMP2]], align 4
347 // CHECK1-NEXT:    store i64 [[TMP2]], i64* [[__VLA_EXPR0]], align 8
348 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[N_ADDR]], align 4
349 // CHECK1-NEXT:    [[TMP5:%.*]] = zext i32 [[TMP4]] to i64
350 // CHECK1-NEXT:    [[TMP6:%.*]] = mul nuw i64 5, [[TMP5]]
351 // CHECK1-NEXT:    [[VLA1:%.*]] = alloca double, i64 [[TMP6]], align 8
352 // CHECK1-NEXT:    store i64 [[TMP5]], i64* [[__VLA_EXPR1]], align 8
353 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[A]], align 4
354 // CHECK1-NEXT:    store i32 [[TMP7]], i32* [[DOTCAPTURE_EXPR_]], align 4
355 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[A]], align 4
356 // CHECK1-NEXT:    store i32 [[TMP8]], i32* [[DOTCAPTURE_EXPR_2]], align 4
357 // CHECK1-NEXT:    [[TMP9:%.*]] = load i16, i16* [[AA]], align 2
358 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
359 // CHECK1-NEXT:    store i16 [[TMP9]], i16* [[CONV]], align 2
360 // CHECK1-NEXT:    [[TMP10:%.*]] = load i64, i64* [[AA_CASTED]], align 8
361 // CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
362 // CHECK1-NEXT:    [[CONV3:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
363 // CHECK1-NEXT:    store i32 [[TMP11]], i32* [[CONV3]], align 4
364 // CHECK1-NEXT:    [[TMP12:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8
365 // CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
366 // CHECK1-NEXT:    [[CONV5:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED4]] to i32*
367 // CHECK1-NEXT:    store i32 [[TMP13]], i32* [[CONV5]], align 4
368 // CHECK1-NEXT:    [[TMP14:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED4]], align 8
369 // CHECK1-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
370 // CHECK1-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to i64*
371 // CHECK1-NEXT:    store i64 [[TMP10]], i64* [[TMP16]], align 8
372 // CHECK1-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
373 // CHECK1-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to i64*
374 // CHECK1-NEXT:    store i64 [[TMP10]], i64* [[TMP18]], align 8
375 // CHECK1-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
376 // CHECK1-NEXT:    store i8* null, i8** [[TMP19]], align 8
377 // CHECK1-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
378 // CHECK1-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to i64*
379 // CHECK1-NEXT:    store i64 [[TMP12]], i64* [[TMP21]], align 8
380 // CHECK1-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
381 // CHECK1-NEXT:    [[TMP23:%.*]] = bitcast i8** [[TMP22]] to i64*
382 // CHECK1-NEXT:    store i64 [[TMP12]], i64* [[TMP23]], align 8
383 // CHECK1-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
384 // CHECK1-NEXT:    store i8* null, i8** [[TMP24]], align 8
385 // CHECK1-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
386 // CHECK1-NEXT:    [[TMP26:%.*]] = bitcast i8** [[TMP25]] to i64*
387 // CHECK1-NEXT:    store i64 [[TMP14]], i64* [[TMP26]], align 8
388 // CHECK1-NEXT:    [[TMP27:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
389 // CHECK1-NEXT:    [[TMP28:%.*]] = bitcast i8** [[TMP27]] to i64*
390 // CHECK1-NEXT:    store i64 [[TMP14]], i64* [[TMP28]], align 8
391 // CHECK1-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
392 // CHECK1-NEXT:    store i8* null, i8** [[TMP29]], align 8
393 // CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
394 // CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
395 // CHECK1-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[STRUCT_ANON]], %struct.anon* [[AGG_CAPTURED]], i32 0, i32 0
396 // CHECK1-NEXT:    [[TMP33:%.*]] = load i16, i16* [[AA]], align 2
397 // CHECK1-NEXT:    store i16 [[TMP33]], i16* [[TMP32]], align 4
398 // CHECK1-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [[STRUCT_ANON]], %struct.anon* [[AGG_CAPTURED]], i32 0, i32 1
399 // CHECK1-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
400 // CHECK1-NEXT:    store i32 [[TMP35]], i32* [[TMP34]], align 4
401 // CHECK1-NEXT:    [[TMP36:%.*]] = getelementptr inbounds [[STRUCT_ANON]], %struct.anon* [[AGG_CAPTURED]], i32 0, i32 2
402 // CHECK1-NEXT:    [[TMP37:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
403 // CHECK1-NEXT:    store i32 [[TMP37]], i32* [[TMP36]], align 4
404 // CHECK1-NEXT:    [[TMP38:%.*]] = call i8* @__kmpc_omp_target_task_alloc(%struct.ident_t* @[[GLOB2]], i32 [[TMP0]], i32 1, i64 120, i64 12, i32 (i32, i8*)* bitcast (i32 (i32, %struct.kmp_task_t_with_privates*)* @.omp_task_entry. to i32 (i32, i8*)*), i64 -1)
405 // CHECK1-NEXT:    [[TMP39:%.*]] = bitcast i8* [[TMP38]] to %struct.kmp_task_t_with_privates*
406 // CHECK1-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T_WITH_PRIVATES:%.*]], %struct.kmp_task_t_with_privates* [[TMP39]], i32 0, i32 0
407 // CHECK1-NEXT:    [[TMP41:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T:%.*]], %struct.kmp_task_t* [[TMP40]], i32 0, i32 0
408 // CHECK1-NEXT:    [[TMP42:%.*]] = load i8*, i8** [[TMP41]], align 8
409 // CHECK1-NEXT:    [[TMP43:%.*]] = bitcast %struct.anon* [[AGG_CAPTURED]] to i8*
410 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP42]], i8* align 4 [[TMP43]], i64 12, i1 false)
411 // CHECK1-NEXT:    [[TMP44:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T_WITH_PRIVATES]], %struct.kmp_task_t_with_privates* [[TMP39]], i32 0, i32 1
412 // CHECK1-NEXT:    [[TMP45:%.*]] = bitcast i8* [[TMP42]] to %struct.anon*
413 // CHECK1-NEXT:    [[TMP46:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T:%.*]], %struct..kmp_privates.t* [[TMP44]], i32 0, i32 0
414 // CHECK1-NEXT:    [[TMP47:%.*]] = bitcast [3 x i8*]* [[TMP46]] to i8*
415 // CHECK1-NEXT:    [[TMP48:%.*]] = bitcast i8** [[TMP30]] to i8*
416 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 8 [[TMP47]], i8* align 8 [[TMP48]], i64 24, i1 false)
417 // CHECK1-NEXT:    [[TMP49:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP44]], i32 0, i32 1
418 // CHECK1-NEXT:    [[TMP50:%.*]] = bitcast [3 x i8*]* [[TMP49]] to i8*
419 // CHECK1-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP31]] to i8*
420 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 8 [[TMP50]], i8* align 8 [[TMP51]], i64 24, i1 false)
421 // CHECK1-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP44]], i32 0, i32 2
422 // CHECK1-NEXT:    [[TMP53:%.*]] = bitcast [3 x i64]* [[TMP52]] to i8*
423 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 8 [[TMP53]], i8* align 8 bitcast ([3 x i64]* @.offload_sizes to i8*), i64 24, i1 false)
424 // CHECK1-NEXT:    [[TMP54:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP44]], i32 0, i32 3
425 // CHECK1-NEXT:    [[TMP55:%.*]] = load i16, i16* [[AA]], align 2
426 // CHECK1-NEXT:    store i16 [[TMP55]], i16* [[TMP54]], align 8
427 // CHECK1-NEXT:    [[TMP56:%.*]] = call i32 @__kmpc_omp_task(%struct.ident_t* @[[GLOB2]], i32 [[TMP0]], i8* [[TMP38]])
428 // CHECK1-NEXT:    [[TMP57:%.*]] = load i32, i32* [[A]], align 4
429 // CHECK1-NEXT:    [[CONV6:%.*]] = bitcast i64* [[A_CASTED]] to i32*
430 // CHECK1-NEXT:    store i32 [[TMP57]], i32* [[CONV6]], align 4
431 // CHECK1-NEXT:    [[TMP58:%.*]] = load i64, i64* [[A_CASTED]], align 8
432 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l107(i64 [[TMP58]]) #[[ATTR3:[0-9]+]]
433 // CHECK1-NEXT:    [[TMP59:%.*]] = load i16, i16* [[AA]], align 2
434 // CHECK1-NEXT:    [[CONV8:%.*]] = bitcast i64* [[AA_CASTED7]] to i16*
435 // CHECK1-NEXT:    store i16 [[TMP59]], i16* [[CONV8]], align 2
436 // CHECK1-NEXT:    [[TMP60:%.*]] = load i64, i64* [[AA_CASTED7]], align 8
437 // CHECK1-NEXT:    [[TMP61:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_BASEPTRS9]], i32 0, i32 0
438 // CHECK1-NEXT:    [[TMP62:%.*]] = bitcast i8** [[TMP61]] to i64*
439 // CHECK1-NEXT:    store i64 [[TMP60]], i64* [[TMP62]], align 8
440 // CHECK1-NEXT:    [[TMP63:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_PTRS10]], i32 0, i32 0
441 // CHECK1-NEXT:    [[TMP64:%.*]] = bitcast i8** [[TMP63]] to i64*
442 // CHECK1-NEXT:    store i64 [[TMP60]], i64* [[TMP64]], align 8
443 // CHECK1-NEXT:    [[TMP65:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_MAPPERS11]], i64 0, i64 0
444 // CHECK1-NEXT:    store i8* null, i8** [[TMP65]], align 8
445 // CHECK1-NEXT:    [[TMP66:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_BASEPTRS9]], i32 0, i32 0
446 // CHECK1-NEXT:    [[TMP67:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_PTRS10]], i32 0, i32 0
447 // CHECK1-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
448 // CHECK1-NEXT:    [[TMP68:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 0
449 // CHECK1-NEXT:    store i32 1, i32* [[TMP68]], align 4
450 // CHECK1-NEXT:    [[TMP69:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 1
451 // CHECK1-NEXT:    store i32 1, i32* [[TMP69]], align 4
452 // CHECK1-NEXT:    [[TMP70:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 2
453 // CHECK1-NEXT:    store i8** [[TMP66]], i8*** [[TMP70]], align 8
454 // CHECK1-NEXT:    [[TMP71:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 3
455 // CHECK1-NEXT:    store i8** [[TMP67]], i8*** [[TMP71]], align 8
456 // CHECK1-NEXT:    [[TMP72:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 4
457 // CHECK1-NEXT:    store i64* getelementptr inbounds ([1 x i64], [1 x i64]* @.offload_sizes.4, i32 0, i32 0), i64** [[TMP72]], align 8
458 // CHECK1-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 5
459 // CHECK1-NEXT:    store i64* getelementptr inbounds ([1 x i64], [1 x i64]* @.offload_maptypes.5, i32 0, i32 0), i64** [[TMP73]], align 8
460 // CHECK1-NEXT:    [[TMP74:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 6
461 // CHECK1-NEXT:    store i8** null, i8*** [[TMP74]], align 8
462 // CHECK1-NEXT:    [[TMP75:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 7
463 // CHECK1-NEXT:    store i8** null, i8*** [[TMP75]], align 8
464 // CHECK1-NEXT:    [[TMP76:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 8
465 // CHECK1-NEXT:    store i64 10, i64* [[TMP76]], align 8
466 // CHECK1-NEXT:    [[TMP77:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l113.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]])
467 // CHECK1-NEXT:    [[TMP78:%.*]] = icmp ne i32 [[TMP77]], 0
468 // CHECK1-NEXT:    br i1 [[TMP78]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
469 // CHECK1:       omp_offload.failed:
470 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l113(i64 [[TMP60]]) #[[ATTR3]]
471 // CHECK1-NEXT:    br label [[OMP_OFFLOAD_CONT]]
472 // CHECK1:       omp_offload.cont:
473 // CHECK1-NEXT:    [[TMP79:%.*]] = load i32, i32* [[A]], align 4
474 // CHECK1-NEXT:    [[CONV13:%.*]] = bitcast i64* [[A_CASTED12]] to i32*
475 // CHECK1-NEXT:    store i32 [[TMP79]], i32* [[CONV13]], align 4
476 // CHECK1-NEXT:    [[TMP80:%.*]] = load i64, i64* [[A_CASTED12]], align 8
477 // CHECK1-NEXT:    [[TMP81:%.*]] = load i16, i16* [[AA]], align 2
478 // CHECK1-NEXT:    [[CONV15:%.*]] = bitcast i64* [[AA_CASTED14]] to i16*
479 // CHECK1-NEXT:    store i16 [[TMP81]], i16* [[CONV15]], align 2
480 // CHECK1-NEXT:    [[TMP82:%.*]] = load i64, i64* [[AA_CASTED14]], align 8
481 // CHECK1-NEXT:    [[TMP83:%.*]] = load i32, i32* [[N_ADDR]], align 4
482 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP83]], 10
483 // CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_IF_THEN:%.*]], label [[OMP_IF_ELSE:%.*]]
484 // CHECK1:       omp_if.then:
485 // CHECK1-NEXT:    [[TMP84:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_BASEPTRS16]], i32 0, i32 0
486 // CHECK1-NEXT:    [[TMP85:%.*]] = bitcast i8** [[TMP84]] to i64*
487 // CHECK1-NEXT:    store i64 [[TMP80]], i64* [[TMP85]], align 8
488 // CHECK1-NEXT:    [[TMP86:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_PTRS17]], i32 0, i32 0
489 // CHECK1-NEXT:    [[TMP87:%.*]] = bitcast i8** [[TMP86]] to i64*
490 // CHECK1-NEXT:    store i64 [[TMP80]], i64* [[TMP87]], align 8
491 // CHECK1-NEXT:    [[TMP88:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_MAPPERS18]], i64 0, i64 0
492 // CHECK1-NEXT:    store i8* null, i8** [[TMP88]], align 8
493 // CHECK1-NEXT:    [[TMP89:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_BASEPTRS16]], i32 0, i32 1
494 // CHECK1-NEXT:    [[TMP90:%.*]] = bitcast i8** [[TMP89]] to i64*
495 // CHECK1-NEXT:    store i64 [[TMP82]], i64* [[TMP90]], align 8
496 // CHECK1-NEXT:    [[TMP91:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_PTRS17]], i32 0, i32 1
497 // CHECK1-NEXT:    [[TMP92:%.*]] = bitcast i8** [[TMP91]] to i64*
498 // CHECK1-NEXT:    store i64 [[TMP82]], i64* [[TMP92]], align 8
499 // CHECK1-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_MAPPERS18]], i64 0, i64 1
500 // CHECK1-NEXT:    store i8* null, i8** [[TMP93]], align 8
501 // CHECK1-NEXT:    [[TMP94:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_BASEPTRS16]], i32 0, i32 0
502 // CHECK1-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_PTRS17]], i32 0, i32 0
503 // CHECK1-NEXT:    [[KERNEL_ARGS20:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
504 // CHECK1-NEXT:    [[TMP96:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]], i32 0, i32 0
505 // CHECK1-NEXT:    store i32 1, i32* [[TMP96]], align 4
506 // CHECK1-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]], i32 0, i32 1
507 // CHECK1-NEXT:    store i32 2, i32* [[TMP97]], align 4
508 // CHECK1-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]], i32 0, i32 2
509 // CHECK1-NEXT:    store i8** [[TMP94]], i8*** [[TMP98]], align 8
510 // CHECK1-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]], i32 0, i32 3
511 // CHECK1-NEXT:    store i8** [[TMP95]], i8*** [[TMP99]], align 8
512 // CHECK1-NEXT:    [[TMP100:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]], i32 0, i32 4
513 // CHECK1-NEXT:    store i64* getelementptr inbounds ([2 x i64], [2 x i64]* @.offload_sizes.7, i32 0, i32 0), i64** [[TMP100]], align 8
514 // CHECK1-NEXT:    [[TMP101:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]], i32 0, i32 5
515 // CHECK1-NEXT:    store i64* getelementptr inbounds ([2 x i64], [2 x i64]* @.offload_maptypes.8, i32 0, i32 0), i64** [[TMP101]], align 8
516 // CHECK1-NEXT:    [[TMP102:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]], i32 0, i32 6
517 // CHECK1-NEXT:    store i8** null, i8*** [[TMP102]], align 8
518 // CHECK1-NEXT:    [[TMP103:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]], i32 0, i32 7
519 // CHECK1-NEXT:    store i8** null, i8*** [[TMP103]], align 8
520 // CHECK1-NEXT:    [[TMP104:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]], i32 0, i32 8
521 // CHECK1-NEXT:    store i64 10, i64* [[TMP104]], align 8
522 // CHECK1-NEXT:    [[TMP105:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS20]])
523 // CHECK1-NEXT:    [[TMP106:%.*]] = icmp ne i32 [[TMP105]], 0
524 // CHECK1-NEXT:    br i1 [[TMP106]], label [[OMP_OFFLOAD_FAILED21:%.*]], label [[OMP_OFFLOAD_CONT22:%.*]]
525 // CHECK1:       omp_offload.failed21:
526 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120(i64 [[TMP80]], i64 [[TMP82]]) #[[ATTR3]]
527 // CHECK1-NEXT:    br label [[OMP_OFFLOAD_CONT22]]
528 // CHECK1:       omp_offload.cont22:
529 // CHECK1-NEXT:    br label [[OMP_IF_END:%.*]]
530 // CHECK1:       omp_if.else:
531 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120(i64 [[TMP80]], i64 [[TMP82]]) #[[ATTR3]]
532 // CHECK1-NEXT:    br label [[OMP_IF_END]]
533 // CHECK1:       omp_if.end:
534 // CHECK1-NEXT:    [[TMP107:%.*]] = load i32, i32* [[N_ADDR]], align 4
535 // CHECK1-NEXT:    store i32 [[TMP107]], i32* [[DOTCAPTURE_EXPR_23]], align 4
536 // CHECK1-NEXT:    [[TMP108:%.*]] = load i32, i32* [[A]], align 4
537 // CHECK1-NEXT:    [[CONV25:%.*]] = bitcast i64* [[A_CASTED24]] to i32*
538 // CHECK1-NEXT:    store i32 [[TMP108]], i32* [[CONV25]], align 4
539 // CHECK1-NEXT:    [[TMP109:%.*]] = load i64, i64* [[A_CASTED24]], align 8
540 // CHECK1-NEXT:    [[TMP110:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_23]], align 4
541 // CHECK1-NEXT:    [[CONV27:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED26]] to i32*
542 // CHECK1-NEXT:    store i32 [[TMP110]], i32* [[CONV27]], align 4
543 // CHECK1-NEXT:    [[TMP111:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED26]], align 8
544 // CHECK1-NEXT:    [[TMP112:%.*]] = load i32, i32* [[N_ADDR]], align 4
545 // CHECK1-NEXT:    [[CMP28:%.*]] = icmp sgt i32 [[TMP112]], 20
546 // CHECK1-NEXT:    br i1 [[CMP28]], label [[OMP_IF_THEN29:%.*]], label [[OMP_IF_ELSE37:%.*]]
547 // CHECK1:       omp_if.then29:
548 // CHECK1-NEXT:    [[TMP113:%.*]] = mul nuw i64 [[TMP2]], 4
549 // CHECK1-NEXT:    [[TMP114:%.*]] = mul nuw i64 5, [[TMP5]]
550 // CHECK1-NEXT:    [[TMP115:%.*]] = mul nuw i64 [[TMP114]], 8
551 // CHECK1-NEXT:    [[TMP116:%.*]] = bitcast [10 x i64]* [[DOTOFFLOAD_SIZES]] to i8*
552 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 8 [[TMP116]], i8* align 8 bitcast ([10 x i64]* @.offload_sizes.10 to i8*), i64 80, i1 false)
553 // CHECK1-NEXT:    [[TMP117:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
554 // CHECK1-NEXT:    [[TMP118:%.*]] = bitcast i8** [[TMP117]] to i64*
555 // CHECK1-NEXT:    store i64 [[TMP109]], i64* [[TMP118]], align 8
556 // CHECK1-NEXT:    [[TMP119:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
557 // CHECK1-NEXT:    [[TMP120:%.*]] = bitcast i8** [[TMP119]] to i64*
558 // CHECK1-NEXT:    store i64 [[TMP109]], i64* [[TMP120]], align 8
559 // CHECK1-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 0
560 // CHECK1-NEXT:    store i8* null, i8** [[TMP121]], align 8
561 // CHECK1-NEXT:    [[TMP122:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 1
562 // CHECK1-NEXT:    [[TMP123:%.*]] = bitcast i8** [[TMP122]] to [10 x float]**
563 // CHECK1-NEXT:    store [10 x float]* [[B]], [10 x float]** [[TMP123]], align 8
564 // CHECK1-NEXT:    [[TMP124:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 1
565 // CHECK1-NEXT:    [[TMP125:%.*]] = bitcast i8** [[TMP124]] to [10 x float]**
566 // CHECK1-NEXT:    store [10 x float]* [[B]], [10 x float]** [[TMP125]], align 8
567 // CHECK1-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 1
568 // CHECK1-NEXT:    store i8* null, i8** [[TMP126]], align 8
569 // CHECK1-NEXT:    [[TMP127:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 2
570 // CHECK1-NEXT:    [[TMP128:%.*]] = bitcast i8** [[TMP127]] to i64*
571 // CHECK1-NEXT:    store i64 [[TMP2]], i64* [[TMP128]], align 8
572 // CHECK1-NEXT:    [[TMP129:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 2
573 // CHECK1-NEXT:    [[TMP130:%.*]] = bitcast i8** [[TMP129]] to i64*
574 // CHECK1-NEXT:    store i64 [[TMP2]], i64* [[TMP130]], align 8
575 // CHECK1-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 2
576 // CHECK1-NEXT:    store i8* null, i8** [[TMP131]], align 8
577 // CHECK1-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 3
578 // CHECK1-NEXT:    [[TMP133:%.*]] = bitcast i8** [[TMP132]] to float**
579 // CHECK1-NEXT:    store float* [[VLA]], float** [[TMP133]], align 8
580 // CHECK1-NEXT:    [[TMP134:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 3
581 // CHECK1-NEXT:    [[TMP135:%.*]] = bitcast i8** [[TMP134]] to float**
582 // CHECK1-NEXT:    store float* [[VLA]], float** [[TMP135]], align 8
583 // CHECK1-NEXT:    [[TMP136:%.*]] = getelementptr inbounds [10 x i64], [10 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 3
584 // CHECK1-NEXT:    store i64 [[TMP113]], i64* [[TMP136]], align 8
585 // CHECK1-NEXT:    [[TMP137:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 3
586 // CHECK1-NEXT:    store i8* null, i8** [[TMP137]], align 8
587 // CHECK1-NEXT:    [[TMP138:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 4
588 // CHECK1-NEXT:    [[TMP139:%.*]] = bitcast i8** [[TMP138]] to [5 x [10 x double]]**
589 // CHECK1-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[TMP139]], align 8
590 // CHECK1-NEXT:    [[TMP140:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 4
591 // CHECK1-NEXT:    [[TMP141:%.*]] = bitcast i8** [[TMP140]] to [5 x [10 x double]]**
592 // CHECK1-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[TMP141]], align 8
593 // CHECK1-NEXT:    [[TMP142:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 4
594 // CHECK1-NEXT:    store i8* null, i8** [[TMP142]], align 8
595 // CHECK1-NEXT:    [[TMP143:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 5
596 // CHECK1-NEXT:    [[TMP144:%.*]] = bitcast i8** [[TMP143]] to i64*
597 // CHECK1-NEXT:    store i64 5, i64* [[TMP144]], align 8
598 // CHECK1-NEXT:    [[TMP145:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 5
599 // CHECK1-NEXT:    [[TMP146:%.*]] = bitcast i8** [[TMP145]] to i64*
600 // CHECK1-NEXT:    store i64 5, i64* [[TMP146]], align 8
601 // CHECK1-NEXT:    [[TMP147:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 5
602 // CHECK1-NEXT:    store i8* null, i8** [[TMP147]], align 8
603 // CHECK1-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 6
604 // CHECK1-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i64*
605 // CHECK1-NEXT:    store i64 [[TMP5]], i64* [[TMP149]], align 8
606 // CHECK1-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 6
607 // CHECK1-NEXT:    [[TMP151:%.*]] = bitcast i8** [[TMP150]] to i64*
608 // CHECK1-NEXT:    store i64 [[TMP5]], i64* [[TMP151]], align 8
609 // CHECK1-NEXT:    [[TMP152:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 6
610 // CHECK1-NEXT:    store i8* null, i8** [[TMP152]], align 8
611 // CHECK1-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 7
612 // CHECK1-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to double**
613 // CHECK1-NEXT:    store double* [[VLA1]], double** [[TMP154]], align 8
614 // CHECK1-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 7
615 // CHECK1-NEXT:    [[TMP156:%.*]] = bitcast i8** [[TMP155]] to double**
616 // CHECK1-NEXT:    store double* [[VLA1]], double** [[TMP156]], align 8
617 // CHECK1-NEXT:    [[TMP157:%.*]] = getelementptr inbounds [10 x i64], [10 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 7
618 // CHECK1-NEXT:    store i64 [[TMP115]], i64* [[TMP157]], align 8
619 // CHECK1-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 7
620 // CHECK1-NEXT:    store i8* null, i8** [[TMP158]], align 8
621 // CHECK1-NEXT:    [[TMP159:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 8
622 // CHECK1-NEXT:    [[TMP160:%.*]] = bitcast i8** [[TMP159]] to %struct.TT**
623 // CHECK1-NEXT:    store %struct.TT* [[D]], %struct.TT** [[TMP160]], align 8
624 // CHECK1-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 8
625 // CHECK1-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to %struct.TT**
626 // CHECK1-NEXT:    store %struct.TT* [[D]], %struct.TT** [[TMP162]], align 8
627 // CHECK1-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 8
628 // CHECK1-NEXT:    store i8* null, i8** [[TMP163]], align 8
629 // CHECK1-NEXT:    [[TMP164:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 9
630 // CHECK1-NEXT:    [[TMP165:%.*]] = bitcast i8** [[TMP164]] to i64*
631 // CHECK1-NEXT:    store i64 [[TMP111]], i64* [[TMP165]], align 8
632 // CHECK1-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 9
633 // CHECK1-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to i64*
634 // CHECK1-NEXT:    store i64 [[TMP111]], i64* [[TMP167]], align 8
635 // CHECK1-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS32]], i64 0, i64 9
636 // CHECK1-NEXT:    store i8* null, i8** [[TMP168]], align 8
637 // CHECK1-NEXT:    [[TMP169:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS30]], i32 0, i32 0
638 // CHECK1-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS31]], i32 0, i32 0
639 // CHECK1-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [10 x i64], [10 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 0
640 // CHECK1-NEXT:    [[KERNEL_ARGS34:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
641 // CHECK1-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]], i32 0, i32 0
642 // CHECK1-NEXT:    store i32 1, i32* [[TMP172]], align 4
643 // CHECK1-NEXT:    [[TMP173:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]], i32 0, i32 1
644 // CHECK1-NEXT:    store i32 10, i32* [[TMP173]], align 4
645 // CHECK1-NEXT:    [[TMP174:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]], i32 0, i32 2
646 // CHECK1-NEXT:    store i8** [[TMP169]], i8*** [[TMP174]], align 8
647 // CHECK1-NEXT:    [[TMP175:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]], i32 0, i32 3
648 // CHECK1-NEXT:    store i8** [[TMP170]], i8*** [[TMP175]], align 8
649 // CHECK1-NEXT:    [[TMP176:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]], i32 0, i32 4
650 // CHECK1-NEXT:    store i64* [[TMP171]], i64** [[TMP176]], align 8
651 // CHECK1-NEXT:    [[TMP177:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]], i32 0, i32 5
652 // CHECK1-NEXT:    store i64* getelementptr inbounds ([10 x i64], [10 x i64]* @.offload_maptypes.11, i32 0, i32 0), i64** [[TMP177]], align 8
653 // CHECK1-NEXT:    [[TMP178:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]], i32 0, i32 6
654 // CHECK1-NEXT:    store i8** null, i8*** [[TMP178]], align 8
655 // CHECK1-NEXT:    [[TMP179:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]], i32 0, i32 7
656 // CHECK1-NEXT:    store i8** null, i8*** [[TMP179]], align 8
657 // CHECK1-NEXT:    [[TMP180:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]], i32 0, i32 8
658 // CHECK1-NEXT:    store i64 10, i64* [[TMP180]], align 8
659 // CHECK1-NEXT:    [[TMP181:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS34]])
660 // CHECK1-NEXT:    [[TMP182:%.*]] = icmp ne i32 [[TMP181]], 0
661 // CHECK1-NEXT:    br i1 [[TMP182]], label [[OMP_OFFLOAD_FAILED35:%.*]], label [[OMP_OFFLOAD_CONT36:%.*]]
662 // CHECK1:       omp_offload.failed35:
663 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145(i64 [[TMP109]], [10 x float]* [[B]], i64 [[TMP2]], float* [[VLA]], [5 x [10 x double]]* [[C]], i64 5, i64 [[TMP5]], double* [[VLA1]], %struct.TT* [[D]], i64 [[TMP111]]) #[[ATTR3]]
664 // CHECK1-NEXT:    br label [[OMP_OFFLOAD_CONT36]]
665 // CHECK1:       omp_offload.cont36:
666 // CHECK1-NEXT:    br label [[OMP_IF_END38:%.*]]
667 // CHECK1:       omp_if.else37:
668 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145(i64 [[TMP109]], [10 x float]* [[B]], i64 [[TMP2]], float* [[VLA]], [5 x [10 x double]]* [[C]], i64 5, i64 [[TMP5]], double* [[VLA1]], %struct.TT* [[D]], i64 [[TMP111]]) #[[ATTR3]]
669 // CHECK1-NEXT:    br label [[OMP_IF_END38]]
670 // CHECK1:       omp_if.end38:
671 // CHECK1-NEXT:    [[TMP183:%.*]] = load i32, i32* [[A]], align 4
672 // CHECK1-NEXT:    [[TMP184:%.*]] = load i8*, i8** [[SAVED_STACK]], align 8
673 // CHECK1-NEXT:    call void @llvm.stackrestore(i8* [[TMP184]])
674 // CHECK1-NEXT:    ret i32 [[TMP183]]
675 //
676 //
677 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l103
678 // CHECK1-SAME: (i64 noundef [[AA:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]], i64 noundef [[DOTCAPTURE_EXPR_1:%.*]]) #[[ATTR2:[0-9]+]] {
679 // CHECK1-NEXT:  entry:
680 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
681 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
682 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__ADDR2:%.*]] = alloca i64, align 8
683 // CHECK1-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
684 // CHECK1-NEXT:    [[TMP0:%.*]] = call i32 @__kmpc_global_thread_num(%struct.ident_t* @[[GLOB2]])
685 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
686 // CHECK1-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
687 // CHECK1-NEXT:    store i64 [[DOTCAPTURE_EXPR_1]], i64* [[DOTCAPTURE_EXPR__ADDR2]], align 8
688 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
689 // CHECK1-NEXT:    [[CONV3:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
690 // CHECK1-NEXT:    [[CONV4:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR2]] to i32*
691 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[CONV3]], align 4
692 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[CONV4]], align 4
693 // CHECK1-NEXT:    call void @__kmpc_push_num_teams(%struct.ident_t* @[[GLOB2]], i32 [[TMP0]], i32 [[TMP1]], i32 [[TMP2]])
694 // CHECK1-NEXT:    [[TMP3:%.*]] = load i16, i16* [[CONV]], align 2
695 // CHECK1-NEXT:    [[CONV5:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
696 // CHECK1-NEXT:    store i16 [[TMP3]], i16* [[CONV5]], align 2
697 // CHECK1-NEXT:    [[TMP4:%.*]] = load i64, i64* [[AA_CASTED]], align 8
698 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64)* @.omp_outlined. to void (i32*, i32*, ...)*), i64 [[TMP4]])
699 // CHECK1-NEXT:    ret void
700 //
701 //
702 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined.
703 // CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[AA:%.*]]) #[[ATTR2]] {
704 // CHECK1-NEXT:  entry:
705 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
706 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
707 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
708 // CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
709 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
710 // CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
711 // CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
712 // CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
713 // CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
714 // CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
715 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
716 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
717 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
718 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
719 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
720 // CHECK1-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
721 // CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
722 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
723 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
724 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
725 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
726 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
727 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
728 // CHECK1-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
729 // CHECK1:       cond.true:
730 // CHECK1-NEXT:    br label [[COND_END:%.*]]
731 // CHECK1:       cond.false:
732 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
733 // CHECK1-NEXT:    br label [[COND_END]]
734 // CHECK1:       cond.end:
735 // CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
736 // CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
737 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
738 // CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
739 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
740 // CHECK1:       omp.inner.for.cond:
741 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
742 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
743 // CHECK1-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
744 // CHECK1-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
745 // CHECK1:       omp.inner.for.body:
746 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
747 // CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
748 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
749 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
750 // CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
751 // CHECK1:       omp.body.continue:
752 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
753 // CHECK1:       omp.inner.for.inc:
754 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
755 // CHECK1-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP8]], 1
756 // CHECK1-NEXT:    store i32 [[ADD2]], i32* [[DOTOMP_IV]], align 4
757 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]]
758 // CHECK1:       omp.inner.for.end:
759 // CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
760 // CHECK1:       omp.loop.exit:
761 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
762 // CHECK1-NEXT:    ret void
763 //
764 //
765 // CHECK1-LABEL: define {{[^@]+}}@.omp_task_privates_map.
766 // CHECK1-SAME: (%struct..kmp_privates.t* noalias noundef [[TMP0:%.*]], i16** noalias noundef [[TMP1:%.*]], [3 x i8*]** noalias noundef [[TMP2:%.*]], [3 x i8*]** noalias noundef [[TMP3:%.*]], [3 x i64]** noalias noundef [[TMP4:%.*]]) #[[ATTR4:[0-9]+]] {
767 // CHECK1-NEXT:  entry:
768 // CHECK1-NEXT:    [[DOTADDR:%.*]] = alloca %struct..kmp_privates.t*, align 8
769 // CHECK1-NEXT:    [[DOTADDR1:%.*]] = alloca i16**, align 8
770 // CHECK1-NEXT:    [[DOTADDR2:%.*]] = alloca [3 x i8*]**, align 8
771 // CHECK1-NEXT:    [[DOTADDR3:%.*]] = alloca [3 x i8*]**, align 8
772 // CHECK1-NEXT:    [[DOTADDR4:%.*]] = alloca [3 x i64]**, align 8
773 // CHECK1-NEXT:    store %struct..kmp_privates.t* [[TMP0]], %struct..kmp_privates.t** [[DOTADDR]], align 8
774 // CHECK1-NEXT:    store i16** [[TMP1]], i16*** [[DOTADDR1]], align 8
775 // CHECK1-NEXT:    store [3 x i8*]** [[TMP2]], [3 x i8*]*** [[DOTADDR2]], align 8
776 // CHECK1-NEXT:    store [3 x i8*]** [[TMP3]], [3 x i8*]*** [[DOTADDR3]], align 8
777 // CHECK1-NEXT:    store [3 x i64]** [[TMP4]], [3 x i64]*** [[DOTADDR4]], align 8
778 // CHECK1-NEXT:    [[TMP5:%.*]] = load %struct..kmp_privates.t*, %struct..kmp_privates.t** [[DOTADDR]], align 8
779 // CHECK1-NEXT:    [[TMP6:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T:%.*]], %struct..kmp_privates.t* [[TMP5]], i32 0, i32 0
780 // CHECK1-NEXT:    [[TMP7:%.*]] = load [3 x i8*]**, [3 x i8*]*** [[DOTADDR2]], align 8
781 // CHECK1-NEXT:    store [3 x i8*]* [[TMP6]], [3 x i8*]** [[TMP7]], align 8
782 // CHECK1-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP5]], i32 0, i32 1
783 // CHECK1-NEXT:    [[TMP9:%.*]] = load [3 x i8*]**, [3 x i8*]*** [[DOTADDR3]], align 8
784 // CHECK1-NEXT:    store [3 x i8*]* [[TMP8]], [3 x i8*]** [[TMP9]], align 8
785 // CHECK1-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP5]], i32 0, i32 2
786 // CHECK1-NEXT:    [[TMP11:%.*]] = load [3 x i64]**, [3 x i64]*** [[DOTADDR4]], align 8
787 // CHECK1-NEXT:    store [3 x i64]* [[TMP10]], [3 x i64]** [[TMP11]], align 8
788 // CHECK1-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP5]], i32 0, i32 3
789 // CHECK1-NEXT:    [[TMP13:%.*]] = load i16**, i16*** [[DOTADDR1]], align 8
790 // CHECK1-NEXT:    store i16* [[TMP12]], i16** [[TMP13]], align 8
791 // CHECK1-NEXT:    ret void
792 //
793 //
794 // CHECK1-LABEL: define {{[^@]+}}@.omp_task_entry.
795 // CHECK1-SAME: (i32 noundef signext [[TMP0:%.*]], %struct.kmp_task_t_with_privates* noalias noundef [[TMP1:%.*]]) #[[ATTR5:[0-9]+]] {
796 // CHECK1-NEXT:  entry:
797 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR_I:%.*]] = alloca i32, align 4
798 // CHECK1-NEXT:    [[DOTPART_ID__ADDR_I:%.*]] = alloca i32*, align 8
799 // CHECK1-NEXT:    [[DOTPRIVATES__ADDR_I:%.*]] = alloca i8*, align 8
800 // CHECK1-NEXT:    [[DOTCOPY_FN__ADDR_I:%.*]] = alloca void (i8*, ...)*, align 8
801 // CHECK1-NEXT:    [[DOTTASK_T__ADDR_I:%.*]] = alloca i8*, align 8
802 // CHECK1-NEXT:    [[__CONTEXT_ADDR_I:%.*]] = alloca %struct.anon*, align 8
803 // CHECK1-NEXT:    [[DOTFIRSTPRIV_PTR_ADDR_I:%.*]] = alloca i16*, align 8
804 // CHECK1-NEXT:    [[DOTFIRSTPRIV_PTR_ADDR1_I:%.*]] = alloca [3 x i8*]*, align 8
805 // CHECK1-NEXT:    [[DOTFIRSTPRIV_PTR_ADDR2_I:%.*]] = alloca [3 x i8*]*, align 8
806 // CHECK1-NEXT:    [[DOTFIRSTPRIV_PTR_ADDR3_I:%.*]] = alloca [3 x i64]*, align 8
807 // CHECK1-NEXT:    [[AA_CASTED_I:%.*]] = alloca i64, align 8
808 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__CASTED_I:%.*]] = alloca i64, align 8
809 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__CASTED5_I:%.*]] = alloca i64, align 8
810 // CHECK1-NEXT:    [[KERNEL_ARGS_I:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
811 // CHECK1-NEXT:    [[DOTADDR:%.*]] = alloca i32, align 4
812 // CHECK1-NEXT:    [[DOTADDR1:%.*]] = alloca %struct.kmp_task_t_with_privates*, align 8
813 // CHECK1-NEXT:    store i32 [[TMP0]], i32* [[DOTADDR]], align 4
814 // CHECK1-NEXT:    store %struct.kmp_task_t_with_privates* [[TMP1]], %struct.kmp_task_t_with_privates** [[DOTADDR1]], align 8
815 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTADDR]], align 4
816 // CHECK1-NEXT:    [[TMP3:%.*]] = load %struct.kmp_task_t_with_privates*, %struct.kmp_task_t_with_privates** [[DOTADDR1]], align 8
817 // CHECK1-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T_WITH_PRIVATES:%.*]], %struct.kmp_task_t_with_privates* [[TMP3]], i32 0, i32 0
818 // CHECK1-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T:%.*]], %struct.kmp_task_t* [[TMP4]], i32 0, i32 2
819 // CHECK1-NEXT:    [[TMP6:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T]], %struct.kmp_task_t* [[TMP4]], i32 0, i32 0
820 // CHECK1-NEXT:    [[TMP7:%.*]] = load i8*, i8** [[TMP6]], align 8
821 // CHECK1-NEXT:    [[TMP8:%.*]] = bitcast i8* [[TMP7]] to %struct.anon*
822 // CHECK1-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T_WITH_PRIVATES]], %struct.kmp_task_t_with_privates* [[TMP3]], i32 0, i32 1
823 // CHECK1-NEXT:    [[TMP10:%.*]] = bitcast %struct..kmp_privates.t* [[TMP9]] to i8*
824 // CHECK1-NEXT:    [[TMP11:%.*]] = bitcast %struct.kmp_task_t_with_privates* [[TMP3]] to i8*
825 // CHECK1-NEXT:    call void @llvm.experimental.noalias.scope.decl(metadata [[META12:![0-9]+]])
826 // CHECK1-NEXT:    call void @llvm.experimental.noalias.scope.decl(metadata [[META15:![0-9]+]])
827 // CHECK1-NEXT:    call void @llvm.experimental.noalias.scope.decl(metadata [[META17:![0-9]+]])
828 // CHECK1-NEXT:    call void @llvm.experimental.noalias.scope.decl(metadata [[META19:![0-9]+]])
829 // CHECK1-NEXT:    store i32 [[TMP2]], i32* [[DOTGLOBAL_TID__ADDR_I]], align 4, !noalias !21
830 // CHECK1-NEXT:    store i32* [[TMP5]], i32** [[DOTPART_ID__ADDR_I]], align 8, !noalias !21
831 // CHECK1-NEXT:    store i8* [[TMP10]], i8** [[DOTPRIVATES__ADDR_I]], align 8, !noalias !21
832 // CHECK1-NEXT:    store void (i8*, ...)* bitcast (void (%struct..kmp_privates.t*, i16**, [3 x i8*]**, [3 x i8*]**, [3 x i64]**)* @.omp_task_privates_map. to void (i8*, ...)*), void (i8*, ...)** [[DOTCOPY_FN__ADDR_I]], align 8, !noalias !21
833 // CHECK1-NEXT:    store i8* [[TMP11]], i8** [[DOTTASK_T__ADDR_I]], align 8, !noalias !21
834 // CHECK1-NEXT:    store %struct.anon* [[TMP8]], %struct.anon** [[__CONTEXT_ADDR_I]], align 8, !noalias !21
835 // CHECK1-NEXT:    [[TMP12:%.*]] = load %struct.anon*, %struct.anon** [[__CONTEXT_ADDR_I]], align 8, !noalias !21
836 // CHECK1-NEXT:    [[TMP13:%.*]] = load void (i8*, ...)*, void (i8*, ...)** [[DOTCOPY_FN__ADDR_I]], align 8, !noalias !21
837 // CHECK1-NEXT:    [[TMP14:%.*]] = load i8*, i8** [[DOTPRIVATES__ADDR_I]], align 8, !noalias !21
838 // CHECK1-NEXT:    [[TMP15:%.*]] = bitcast void (i8*, ...)* [[TMP13]] to void (i8*, i16**, [3 x i8*]**, [3 x i8*]**, [3 x i64]**)*
839 // CHECK1-NEXT:    call void [[TMP15]](i8* [[TMP14]], i16** [[DOTFIRSTPRIV_PTR_ADDR_I]], [3 x i8*]** [[DOTFIRSTPRIV_PTR_ADDR1_I]], [3 x i8*]** [[DOTFIRSTPRIV_PTR_ADDR2_I]], [3 x i64]** [[DOTFIRSTPRIV_PTR_ADDR3_I]]) #[[ATTR3]]
840 // CHECK1-NEXT:    [[TMP16:%.*]] = load i16*, i16** [[DOTFIRSTPRIV_PTR_ADDR_I]], align 8, !noalias !21
841 // CHECK1-NEXT:    [[TMP17:%.*]] = load [3 x i8*]*, [3 x i8*]** [[DOTFIRSTPRIV_PTR_ADDR1_I]], align 8, !noalias !21
842 // CHECK1-NEXT:    [[TMP18:%.*]] = load [3 x i8*]*, [3 x i8*]** [[DOTFIRSTPRIV_PTR_ADDR2_I]], align 8, !noalias !21
843 // CHECK1-NEXT:    [[TMP19:%.*]] = load [3 x i64]*, [3 x i64]** [[DOTFIRSTPRIV_PTR_ADDR3_I]], align 8, !noalias !21
844 // CHECK1-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[TMP17]], i64 0, i64 0
845 // CHECK1-NEXT:    [[TMP21:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[TMP18]], i64 0, i64 0
846 // CHECK1-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [3 x i64], [3 x i64]* [[TMP19]], i64 0, i64 0
847 // CHECK1-NEXT:    [[TMP23:%.*]] = getelementptr inbounds [[STRUCT_ANON:%.*]], %struct.anon* [[TMP12]], i32 0, i32 1
848 // CHECK1-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [[STRUCT_ANON]], %struct.anon* [[TMP12]], i32 0, i32 2
849 // CHECK1-NEXT:    [[TMP25:%.*]] = load i32, i32* [[TMP23]], align 4
850 // CHECK1-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP24]], align 4
851 // CHECK1-NEXT:    [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 0
852 // CHECK1-NEXT:    store i32 1, i32* [[TMP27]], align 4, !noalias !21
853 // CHECK1-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 1
854 // CHECK1-NEXT:    store i32 3, i32* [[TMP28]], align 4, !noalias !21
855 // CHECK1-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 2
856 // CHECK1-NEXT:    store i8** [[TMP20]], i8*** [[TMP29]], align 8, !noalias !21
857 // CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 3
858 // CHECK1-NEXT:    store i8** [[TMP21]], i8*** [[TMP30]], align 8, !noalias !21
859 // CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 4
860 // CHECK1-NEXT:    store i64* [[TMP22]], i64** [[TMP31]], align 8, !noalias !21
861 // CHECK1-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 5
862 // CHECK1-NEXT:    store i64* getelementptr inbounds ([3 x i64], [3 x i64]* @.offload_maptypes, i32 0, i32 0), i64** [[TMP32]], align 8, !noalias !21
863 // CHECK1-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 6
864 // CHECK1-NEXT:    store i8** null, i8*** [[TMP33]], align 8, !noalias !21
865 // CHECK1-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 7
866 // CHECK1-NEXT:    store i8** null, i8*** [[TMP34]], align 8, !noalias !21
867 // CHECK1-NEXT:    [[TMP35:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 8
868 // CHECK1-NEXT:    store i64 10, i64* [[TMP35]], align 8, !noalias !21
869 // CHECK1-NEXT:    [[TMP36:%.*]] = call i32 @__tgt_target_kernel_nowait(%struct.ident_t* @[[GLOB2]], i64 -1, i32 [[TMP25]], i32 [[TMP26]], i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l103.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i8* null, i32 0, i8* null) #[[ATTR3]]
870 // CHECK1-NEXT:    [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
871 // CHECK1-NEXT:    br i1 [[TMP37]], label [[OMP_OFFLOAD_FAILED_I:%.*]], label [[DOTOMP_OUTLINED__1_EXIT:%.*]]
872 // CHECK1:       omp_offload.failed.i:
873 // CHECK1-NEXT:    [[TMP38:%.*]] = load i16, i16* [[TMP16]], align 2
874 // CHECK1-NEXT:    [[CONV_I:%.*]] = bitcast i64* [[AA_CASTED_I]] to i16*
875 // CHECK1-NEXT:    store i16 [[TMP38]], i16* [[CONV_I]], align 2, !noalias !21
876 // CHECK1-NEXT:    [[TMP39:%.*]] = load i64, i64* [[AA_CASTED_I]], align 8, !noalias !21
877 // CHECK1-NEXT:    [[TMP40:%.*]] = load i32, i32* [[TMP23]], align 4
878 // CHECK1-NEXT:    [[CONV4_I:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED_I]] to i32*
879 // CHECK1-NEXT:    store i32 [[TMP40]], i32* [[CONV4_I]], align 4, !noalias !21
880 // CHECK1-NEXT:    [[TMP41:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED_I]], align 8, !noalias !21
881 // CHECK1-NEXT:    [[TMP42:%.*]] = load i32, i32* [[TMP24]], align 4
882 // CHECK1-NEXT:    [[CONV6_I:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED5_I]] to i32*
883 // CHECK1-NEXT:    store i32 [[TMP42]], i32* [[CONV6_I]], align 4, !noalias !21
884 // CHECK1-NEXT:    [[TMP43:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED5_I]], align 8, !noalias !21
885 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l103(i64 [[TMP39]], i64 [[TMP41]], i64 [[TMP43]]) #[[ATTR3]]
886 // CHECK1-NEXT:    br label [[DOTOMP_OUTLINED__1_EXIT]]
887 // CHECK1:       .omp_outlined..1.exit:
888 // CHECK1-NEXT:    ret i32 0
889 //
890 //
891 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l107
892 // CHECK1-SAME: (i64 noundef [[A:%.*]]) #[[ATTR2]] {
893 // CHECK1-NEXT:  entry:
894 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
895 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
896 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
897 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
898 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, i32* [[CONV]], align 4
899 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[A_CASTED]] to i32*
900 // CHECK1-NEXT:    store i32 [[TMP0]], i32* [[CONV1]], align 4
901 // CHECK1-NEXT:    [[TMP1:%.*]] = load i64, i64* [[A_CASTED]], align 8
902 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i64 [[TMP1]])
903 // CHECK1-NEXT:    ret void
904 //
905 //
906 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..2
907 // CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[A:%.*]]) #[[ATTR2]] {
908 // CHECK1-NEXT:  entry:
909 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
910 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
911 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
912 // CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
913 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
914 // CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
915 // CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
916 // CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
917 // CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
918 // CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
919 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
920 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
921 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
922 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
923 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
924 // CHECK1-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
925 // CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
926 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
927 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
928 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
929 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
930 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
931 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
932 // CHECK1-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
933 // CHECK1:       cond.true:
934 // CHECK1-NEXT:    br label [[COND_END:%.*]]
935 // CHECK1:       cond.false:
936 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
937 // CHECK1-NEXT:    br label [[COND_END]]
938 // CHECK1:       cond.end:
939 // CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
940 // CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
941 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
942 // CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
943 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
944 // CHECK1:       omp.inner.for.cond:
945 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
946 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
947 // CHECK1-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
948 // CHECK1-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
949 // CHECK1:       omp.inner.for.body:
950 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
951 // CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
952 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
953 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
954 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[CONV]], align 4
955 // CHECK1-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP8]], 1
956 // CHECK1-NEXT:    store i32 [[ADD2]], i32* [[CONV]], align 4
957 // CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
958 // CHECK1:       omp.body.continue:
959 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
960 // CHECK1:       omp.inner.for.inc:
961 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
962 // CHECK1-NEXT:    [[ADD3:%.*]] = add nsw i32 [[TMP9]], 1
963 // CHECK1-NEXT:    store i32 [[ADD3]], i32* [[DOTOMP_IV]], align 4
964 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]]
965 // CHECK1:       omp.inner.for.end:
966 // CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
967 // CHECK1:       omp.loop.exit:
968 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
969 // CHECK1-NEXT:    ret void
970 //
971 //
972 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l113
973 // CHECK1-SAME: (i64 noundef [[AA:%.*]]) #[[ATTR2]] {
974 // CHECK1-NEXT:  entry:
975 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
976 // CHECK1-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
977 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
978 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
979 // CHECK1-NEXT:    [[TMP0:%.*]] = load i16, i16* [[CONV]], align 2
980 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
981 // CHECK1-NEXT:    store i16 [[TMP0]], i16* [[CONV1]], align 2
982 // CHECK1-NEXT:    [[TMP1:%.*]] = load i64, i64* [[AA_CASTED]], align 8
983 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i64 [[TMP1]])
984 // CHECK1-NEXT:    ret void
985 //
986 //
987 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..3
988 // CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[AA:%.*]]) #[[ATTR2]] {
989 // CHECK1-NEXT:  entry:
990 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
991 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
992 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
993 // CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
994 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
995 // CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
996 // CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
997 // CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
998 // CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
999 // CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
1000 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
1001 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
1002 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
1003 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
1004 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
1005 // CHECK1-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
1006 // CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
1007 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
1008 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
1009 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
1010 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
1011 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1012 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
1013 // CHECK1-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1014 // CHECK1:       cond.true:
1015 // CHECK1-NEXT:    br label [[COND_END:%.*]]
1016 // CHECK1:       cond.false:
1017 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1018 // CHECK1-NEXT:    br label [[COND_END]]
1019 // CHECK1:       cond.end:
1020 // CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
1021 // CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
1022 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
1023 // CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
1024 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
1025 // CHECK1:       omp.inner.for.cond:
1026 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1027 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1028 // CHECK1-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
1029 // CHECK1-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1030 // CHECK1:       omp.inner.for.body:
1031 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1032 // CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
1033 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1034 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
1035 // CHECK1-NEXT:    [[TMP8:%.*]] = load i16, i16* [[CONV]], align 2
1036 // CHECK1-NEXT:    [[CONV2:%.*]] = sext i16 [[TMP8]] to i32
1037 // CHECK1-NEXT:    [[ADD3:%.*]] = add nsw i32 [[CONV2]], 1
1038 // CHECK1-NEXT:    [[CONV4:%.*]] = trunc i32 [[ADD3]] to i16
1039 // CHECK1-NEXT:    store i16 [[CONV4]], i16* [[CONV]], align 2
1040 // CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
1041 // CHECK1:       omp.body.continue:
1042 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
1043 // CHECK1:       omp.inner.for.inc:
1044 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1045 // CHECK1-NEXT:    [[ADD5:%.*]] = add nsw i32 [[TMP9]], 1
1046 // CHECK1-NEXT:    store i32 [[ADD5]], i32* [[DOTOMP_IV]], align 4
1047 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]]
1048 // CHECK1:       omp.inner.for.end:
1049 // CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
1050 // CHECK1:       omp.loop.exit:
1051 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
1052 // CHECK1-NEXT:    ret void
1053 //
1054 //
1055 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120
1056 // CHECK1-SAME: (i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]]) #[[ATTR2]] {
1057 // CHECK1-NEXT:  entry:
1058 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
1059 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
1060 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
1061 // CHECK1-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
1062 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
1063 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
1064 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
1065 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
1066 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, i32* [[CONV]], align 4
1067 // CHECK1-NEXT:    [[CONV2:%.*]] = bitcast i64* [[A_CASTED]] to i32*
1068 // CHECK1-NEXT:    store i32 [[TMP0]], i32* [[CONV2]], align 4
1069 // CHECK1-NEXT:    [[TMP1:%.*]] = load i64, i64* [[A_CASTED]], align 8
1070 // CHECK1-NEXT:    [[TMP2:%.*]] = load i16, i16* [[CONV1]], align 2
1071 // CHECK1-NEXT:    [[CONV3:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
1072 // CHECK1-NEXT:    store i16 [[TMP2]], i16* [[CONV3]], align 2
1073 // CHECK1-NEXT:    [[TMP3:%.*]] = load i64, i64* [[AA_CASTED]], align 8
1074 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i64 [[TMP1]], i64 [[TMP3]])
1075 // CHECK1-NEXT:    ret void
1076 //
1077 //
1078 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..6
1079 // CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]]) #[[ATTR2]] {
1080 // CHECK1-NEXT:  entry:
1081 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
1082 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
1083 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
1084 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
1085 // CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
1086 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
1087 // CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
1088 // CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
1089 // CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1090 // CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1091 // CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
1092 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
1093 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
1094 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
1095 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
1096 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
1097 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
1098 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
1099 // CHECK1-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
1100 // CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
1101 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
1102 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
1103 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
1104 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
1105 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1106 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
1107 // CHECK1-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1108 // CHECK1:       cond.true:
1109 // CHECK1-NEXT:    br label [[COND_END:%.*]]
1110 // CHECK1:       cond.false:
1111 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1112 // CHECK1-NEXT:    br label [[COND_END]]
1113 // CHECK1:       cond.end:
1114 // CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
1115 // CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
1116 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
1117 // CHECK1-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
1118 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
1119 // CHECK1:       omp.inner.for.cond:
1120 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1121 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1122 // CHECK1-NEXT:    [[CMP2:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
1123 // CHECK1-NEXT:    br i1 [[CMP2]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1124 // CHECK1:       omp.inner.for.body:
1125 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1126 // CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
1127 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1128 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
1129 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[CONV]], align 4
1130 // CHECK1-NEXT:    [[ADD3:%.*]] = add nsw i32 [[TMP8]], 1
1131 // CHECK1-NEXT:    store i32 [[ADD3]], i32* [[CONV]], align 4
1132 // CHECK1-NEXT:    [[TMP9:%.*]] = load i16, i16* [[CONV1]], align 2
1133 // CHECK1-NEXT:    [[CONV4:%.*]] = sext i16 [[TMP9]] to i32
1134 // CHECK1-NEXT:    [[ADD5:%.*]] = add nsw i32 [[CONV4]], 1
1135 // CHECK1-NEXT:    [[CONV6:%.*]] = trunc i32 [[ADD5]] to i16
1136 // CHECK1-NEXT:    store i16 [[CONV6]], i16* [[CONV1]], align 2
1137 // CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
1138 // CHECK1:       omp.body.continue:
1139 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
1140 // CHECK1:       omp.inner.for.inc:
1141 // CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1142 // CHECK1-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP10]], 1
1143 // CHECK1-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_IV]], align 4
1144 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]]
1145 // CHECK1:       omp.inner.for.end:
1146 // CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
1147 // CHECK1:       omp.loop.exit:
1148 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
1149 // CHECK1-NEXT:    ret void
1150 //
1151 //
1152 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145
1153 // CHECK1-SAME: (i64 noundef [[A:%.*]], [10 x float]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]], i64 noundef [[VLA:%.*]], float* noundef nonnull align 4 dereferenceable(4) [[BN:%.*]], [5 x [10 x double]]* noundef nonnull align 8 dereferenceable(400) [[C:%.*]], i64 noundef [[VLA1:%.*]], i64 noundef [[VLA3:%.*]], double* noundef nonnull align 8 dereferenceable(8) [[CN:%.*]], %struct.TT* noundef nonnull align 8 dereferenceable(16) [[D:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
1154 // CHECK1-NEXT:  entry:
1155 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
1156 // CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca [10 x float]*, align 8
1157 // CHECK1-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
1158 // CHECK1-NEXT:    [[BN_ADDR:%.*]] = alloca float*, align 8
1159 // CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca [5 x [10 x double]]*, align 8
1160 // CHECK1-NEXT:    [[VLA_ADDR2:%.*]] = alloca i64, align 8
1161 // CHECK1-NEXT:    [[VLA_ADDR4:%.*]] = alloca i64, align 8
1162 // CHECK1-NEXT:    [[CN_ADDR:%.*]] = alloca double*, align 8
1163 // CHECK1-NEXT:    [[D_ADDR:%.*]] = alloca %struct.TT*, align 8
1164 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
1165 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
1166 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
1167 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
1168 // CHECK1-NEXT:    store [10 x float]* [[B]], [10 x float]** [[B_ADDR]], align 8
1169 // CHECK1-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
1170 // CHECK1-NEXT:    store float* [[BN]], float** [[BN_ADDR]], align 8
1171 // CHECK1-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[C_ADDR]], align 8
1172 // CHECK1-NEXT:    store i64 [[VLA1]], i64* [[VLA_ADDR2]], align 8
1173 // CHECK1-NEXT:    store i64 [[VLA3]], i64* [[VLA_ADDR4]], align 8
1174 // CHECK1-NEXT:    store double* [[CN]], double** [[CN_ADDR]], align 8
1175 // CHECK1-NEXT:    store %struct.TT* [[D]], %struct.TT** [[D_ADDR]], align 8
1176 // CHECK1-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
1177 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
1178 // CHECK1-NEXT:    [[TMP0:%.*]] = load [10 x float]*, [10 x float]** [[B_ADDR]], align 8
1179 // CHECK1-NEXT:    [[TMP1:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
1180 // CHECK1-NEXT:    [[TMP2:%.*]] = load float*, float** [[BN_ADDR]], align 8
1181 // CHECK1-NEXT:    [[TMP3:%.*]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[C_ADDR]], align 8
1182 // CHECK1-NEXT:    [[TMP4:%.*]] = load i64, i64* [[VLA_ADDR2]], align 8
1183 // CHECK1-NEXT:    [[TMP5:%.*]] = load i64, i64* [[VLA_ADDR4]], align 8
1184 // CHECK1-NEXT:    [[TMP6:%.*]] = load double*, double** [[CN_ADDR]], align 8
1185 // CHECK1-NEXT:    [[TMP7:%.*]] = load %struct.TT*, %struct.TT** [[D_ADDR]], align 8
1186 // CHECK1-NEXT:    [[CONV5:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
1187 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[CONV]], align 4
1188 // CHECK1-NEXT:    [[CONV6:%.*]] = bitcast i64* [[A_CASTED]] to i32*
1189 // CHECK1-NEXT:    store i32 [[TMP8]], i32* [[CONV6]], align 4
1190 // CHECK1-NEXT:    [[TMP9:%.*]] = load i64, i64* [[A_CASTED]], align 8
1191 // CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV5]], align 4
1192 // CHECK1-NEXT:    [[CONV7:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
1193 // CHECK1-NEXT:    store i32 [[TMP10]], i32* [[CONV7]], align 4
1194 // CHECK1-NEXT:    [[TMP11:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8
1195 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 10, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, [10 x float]*, i64, float*, [5 x [10 x double]]*, i64, i64, double*, %struct.TT*, i64)* @.omp_outlined..9 to void (i32*, i32*, ...)*), i64 [[TMP9]], [10 x float]* [[TMP0]], i64 [[TMP1]], float* [[TMP2]], [5 x [10 x double]]* [[TMP3]], i64 [[TMP4]], i64 [[TMP5]], double* [[TMP6]], %struct.TT* [[TMP7]], i64 [[TMP11]])
1196 // CHECK1-NEXT:    ret void
1197 //
1198 //
1199 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..9
1200 // CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[A:%.*]], [10 x float]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]], i64 noundef [[VLA:%.*]], float* noundef nonnull align 4 dereferenceable(4) [[BN:%.*]], [5 x [10 x double]]* noundef nonnull align 8 dereferenceable(400) [[C:%.*]], i64 noundef [[VLA1:%.*]], i64 noundef [[VLA3:%.*]], double* noundef nonnull align 8 dereferenceable(8) [[CN:%.*]], %struct.TT* noundef nonnull align 8 dereferenceable(16) [[D:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
1201 // CHECK1-NEXT:  entry:
1202 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
1203 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
1204 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
1205 // CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca [10 x float]*, align 8
1206 // CHECK1-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
1207 // CHECK1-NEXT:    [[BN_ADDR:%.*]] = alloca float*, align 8
1208 // CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca [5 x [10 x double]]*, align 8
1209 // CHECK1-NEXT:    [[VLA_ADDR2:%.*]] = alloca i64, align 8
1210 // CHECK1-NEXT:    [[VLA_ADDR4:%.*]] = alloca i64, align 8
1211 // CHECK1-NEXT:    [[CN_ADDR:%.*]] = alloca double*, align 8
1212 // CHECK1-NEXT:    [[D_ADDR:%.*]] = alloca %struct.TT*, align 8
1213 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
1214 // CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
1215 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
1216 // CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
1217 // CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
1218 // CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1219 // CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1220 // CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
1221 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
1222 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
1223 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
1224 // CHECK1-NEXT:    store [10 x float]* [[B]], [10 x float]** [[B_ADDR]], align 8
1225 // CHECK1-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
1226 // CHECK1-NEXT:    store float* [[BN]], float** [[BN_ADDR]], align 8
1227 // CHECK1-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[C_ADDR]], align 8
1228 // CHECK1-NEXT:    store i64 [[VLA1]], i64* [[VLA_ADDR2]], align 8
1229 // CHECK1-NEXT:    store i64 [[VLA3]], i64* [[VLA_ADDR4]], align 8
1230 // CHECK1-NEXT:    store double* [[CN]], double** [[CN_ADDR]], align 8
1231 // CHECK1-NEXT:    store %struct.TT* [[D]], %struct.TT** [[D_ADDR]], align 8
1232 // CHECK1-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
1233 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
1234 // CHECK1-NEXT:    [[TMP0:%.*]] = load [10 x float]*, [10 x float]** [[B_ADDR]], align 8
1235 // CHECK1-NEXT:    [[TMP1:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
1236 // CHECK1-NEXT:    [[TMP2:%.*]] = load float*, float** [[BN_ADDR]], align 8
1237 // CHECK1-NEXT:    [[TMP3:%.*]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[C_ADDR]], align 8
1238 // CHECK1-NEXT:    [[TMP4:%.*]] = load i64, i64* [[VLA_ADDR2]], align 8
1239 // CHECK1-NEXT:    [[TMP5:%.*]] = load i64, i64* [[VLA_ADDR4]], align 8
1240 // CHECK1-NEXT:    [[TMP6:%.*]] = load double*, double** [[CN_ADDR]], align 8
1241 // CHECK1-NEXT:    [[TMP7:%.*]] = load %struct.TT*, %struct.TT** [[D_ADDR]], align 8
1242 // CHECK1-NEXT:    [[CONV5:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
1243 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
1244 // CHECK1-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
1245 // CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
1246 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
1247 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[CONV5]], align 4
1248 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
1249 // CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
1250 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP8]])
1251 // CHECK1-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
1252 // CHECK1:       omp.dispatch.cond:
1253 // CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1254 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP11]], 9
1255 // CHECK1-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1256 // CHECK1:       cond.true:
1257 // CHECK1-NEXT:    br label [[COND_END:%.*]]
1258 // CHECK1:       cond.false:
1259 // CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1260 // CHECK1-NEXT:    br label [[COND_END]]
1261 // CHECK1:       cond.end:
1262 // CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP12]], [[COND_FALSE]] ]
1263 // CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
1264 // CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
1265 // CHECK1-NEXT:    store i32 [[TMP13]], i32* [[DOTOMP_IV]], align 4
1266 // CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1267 // CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1268 // CHECK1-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP14]], [[TMP15]]
1269 // CHECK1-NEXT:    br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
1270 // CHECK1:       omp.dispatch.body:
1271 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
1272 // CHECK1:       omp.inner.for.cond:
1273 // CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP22:![0-9]+]]
1274 // CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP22]]
1275 // CHECK1-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP16]], [[TMP17]]
1276 // CHECK1-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1277 // CHECK1:       omp.inner.for.body:
1278 // CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP22]]
1279 // CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP18]], 1
1280 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1281 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[I]], align 4, !llvm.access.group [[ACC_GRP22]]
1282 // CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[CONV]], align 4, !llvm.access.group [[ACC_GRP22]]
1283 // CHECK1-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP19]], 1
1284 // CHECK1-NEXT:    store i32 [[ADD8]], i32* [[CONV]], align 4, !llvm.access.group [[ACC_GRP22]]
1285 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x float], [10 x float]* [[TMP0]], i64 0, i64 2
1286 // CHECK1-NEXT:    [[TMP20:%.*]] = load float, float* [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP22]]
1287 // CHECK1-NEXT:    [[CONV9:%.*]] = fpext float [[TMP20]] to double
1288 // CHECK1-NEXT:    [[ADD10:%.*]] = fadd double [[CONV9]], 1.000000e+00
1289 // CHECK1-NEXT:    [[CONV11:%.*]] = fptrunc double [[ADD10]] to float
1290 // CHECK1-NEXT:    store float [[CONV11]], float* [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP22]]
1291 // CHECK1-NEXT:    [[ARRAYIDX12:%.*]] = getelementptr inbounds float, float* [[TMP2]], i64 3
1292 // CHECK1-NEXT:    [[TMP21:%.*]] = load float, float* [[ARRAYIDX12]], align 4, !llvm.access.group [[ACC_GRP22]]
1293 // CHECK1-NEXT:    [[CONV13:%.*]] = fpext float [[TMP21]] to double
1294 // CHECK1-NEXT:    [[ADD14:%.*]] = fadd double [[CONV13]], 1.000000e+00
1295 // CHECK1-NEXT:    [[CONV15:%.*]] = fptrunc double [[ADD14]] to float
1296 // CHECK1-NEXT:    store float [[CONV15]], float* [[ARRAYIDX12]], align 4, !llvm.access.group [[ACC_GRP22]]
1297 // CHECK1-NEXT:    [[ARRAYIDX16:%.*]] = getelementptr inbounds [5 x [10 x double]], [5 x [10 x double]]* [[TMP3]], i64 0, i64 1
1298 // CHECK1-NEXT:    [[ARRAYIDX17:%.*]] = getelementptr inbounds [10 x double], [10 x double]* [[ARRAYIDX16]], i64 0, i64 2
1299 // CHECK1-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX17]], align 8, !llvm.access.group [[ACC_GRP22]]
1300 // CHECK1-NEXT:    [[ADD18:%.*]] = fadd double [[TMP22]], 1.000000e+00
1301 // CHECK1-NEXT:    store double [[ADD18]], double* [[ARRAYIDX17]], align 8, !llvm.access.group [[ACC_GRP22]]
1302 // CHECK1-NEXT:    [[TMP23:%.*]] = mul nsw i64 1, [[TMP5]]
1303 // CHECK1-NEXT:    [[ARRAYIDX19:%.*]] = getelementptr inbounds double, double* [[TMP6]], i64 [[TMP23]]
1304 // CHECK1-NEXT:    [[ARRAYIDX20:%.*]] = getelementptr inbounds double, double* [[ARRAYIDX19]], i64 3
1305 // CHECK1-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX20]], align 8, !llvm.access.group [[ACC_GRP22]]
1306 // CHECK1-NEXT:    [[ADD21:%.*]] = fadd double [[TMP24]], 1.000000e+00
1307 // CHECK1-NEXT:    store double [[ADD21]], double* [[ARRAYIDX20]], align 8, !llvm.access.group [[ACC_GRP22]]
1308 // CHECK1-NEXT:    [[X:%.*]] = getelementptr inbounds [[STRUCT_TT:%.*]], %struct.TT* [[TMP7]], i32 0, i32 0
1309 // CHECK1-NEXT:    [[TMP25:%.*]] = load i64, i64* [[X]], align 8, !llvm.access.group [[ACC_GRP22]]
1310 // CHECK1-NEXT:    [[ADD22:%.*]] = add nsw i64 [[TMP25]], 1
1311 // CHECK1-NEXT:    store i64 [[ADD22]], i64* [[X]], align 8, !llvm.access.group [[ACC_GRP22]]
1312 // CHECK1-NEXT:    [[Y:%.*]] = getelementptr inbounds [[STRUCT_TT]], %struct.TT* [[TMP7]], i32 0, i32 1
1313 // CHECK1-NEXT:    [[TMP26:%.*]] = load i8, i8* [[Y]], align 8, !llvm.access.group [[ACC_GRP22]]
1314 // CHECK1-NEXT:    [[CONV23:%.*]] = sext i8 [[TMP26]] to i32
1315 // CHECK1-NEXT:    [[ADD24:%.*]] = add nsw i32 [[CONV23]], 1
1316 // CHECK1-NEXT:    [[CONV25:%.*]] = trunc i32 [[ADD24]] to i8
1317 // CHECK1-NEXT:    store i8 [[CONV25]], i8* [[Y]], align 8, !llvm.access.group [[ACC_GRP22]]
1318 // CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
1319 // CHECK1:       omp.body.continue:
1320 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
1321 // CHECK1:       omp.inner.for.inc:
1322 // CHECK1-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP22]]
1323 // CHECK1-NEXT:    [[ADD26:%.*]] = add nsw i32 [[TMP27]], 1
1324 // CHECK1-NEXT:    store i32 [[ADD26]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP22]]
1325 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP23:![0-9]+]]
1326 // CHECK1:       omp.inner.for.end:
1327 // CHECK1-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
1328 // CHECK1:       omp.dispatch.inc:
1329 // CHECK1-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
1330 // CHECK1-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
1331 // CHECK1-NEXT:    [[ADD27:%.*]] = add nsw i32 [[TMP28]], [[TMP29]]
1332 // CHECK1-NEXT:    store i32 [[ADD27]], i32* [[DOTOMP_LB]], align 4
1333 // CHECK1-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1334 // CHECK1-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
1335 // CHECK1-NEXT:    [[ADD28:%.*]] = add nsw i32 [[TMP30]], [[TMP31]]
1336 // CHECK1-NEXT:    store i32 [[ADD28]], i32* [[DOTOMP_UB]], align 4
1337 // CHECK1-NEXT:    br label [[OMP_DISPATCH_COND]]
1338 // CHECK1:       omp.dispatch.end:
1339 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]])
1340 // CHECK1-NEXT:    ret void
1341 //
1342 //
1343 // CHECK1-LABEL: define {{[^@]+}}@_Z3bari
1344 // CHECK1-SAME: (i32 noundef signext [[N:%.*]]) #[[ATTR0]] {
1345 // CHECK1-NEXT:  entry:
1346 // CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
1347 // CHECK1-NEXT:    [[A:%.*]] = alloca i32, align 4
1348 // CHECK1-NEXT:    [[S:%.*]] = alloca [[STRUCT_S1:%.*]], align 8
1349 // CHECK1-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
1350 // CHECK1-NEXT:    store i32 0, i32* [[A]], align 4
1351 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
1352 // CHECK1-NEXT:    [[CALL:%.*]] = call noundef signext i32 @_Z3fooi(i32 noundef signext [[TMP0]])
1353 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A]], align 4
1354 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP1]], [[CALL]]
1355 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[A]], align 4
1356 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_ADDR]], align 4
1357 // CHECK1-NEXT:    [[CALL1:%.*]] = call noundef signext i32 @_ZN2S12r1Ei(%struct.S1* noundef nonnull align 8 dereferenceable(8) [[S]], i32 noundef signext [[TMP2]])
1358 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* [[A]], align 4
1359 // CHECK1-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP3]], [[CALL1]]
1360 // CHECK1-NEXT:    store i32 [[ADD2]], i32* [[A]], align 4
1361 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[N_ADDR]], align 4
1362 // CHECK1-NEXT:    [[CALL3:%.*]] = call noundef signext i32 @_ZL7fstatici(i32 noundef signext [[TMP4]])
1363 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[A]], align 4
1364 // CHECK1-NEXT:    [[ADD4:%.*]] = add nsw i32 [[TMP5]], [[CALL3]]
1365 // CHECK1-NEXT:    store i32 [[ADD4]], i32* [[A]], align 4
1366 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[N_ADDR]], align 4
1367 // CHECK1-NEXT:    [[CALL5:%.*]] = call noundef signext i32 @_Z9ftemplateIiET_i(i32 noundef signext [[TMP6]])
1368 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[A]], align 4
1369 // CHECK1-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP7]], [[CALL5]]
1370 // CHECK1-NEXT:    store i32 [[ADD6]], i32* [[A]], align 4
1371 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[A]], align 4
1372 // CHECK1-NEXT:    ret i32 [[TMP8]]
1373 //
1374 //
1375 // CHECK1-LABEL: define {{[^@]+}}@_ZN2S12r1Ei
1376 // CHECK1-SAME: (%struct.S1* noundef nonnull align 8 dereferenceable(8) [[THIS:%.*]], i32 noundef signext [[N:%.*]]) #[[ATTR0]] comdat align 2 {
1377 // CHECK1-NEXT:  entry:
1378 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 8
1379 // CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
1380 // CHECK1-NEXT:    [[B:%.*]] = alloca i32, align 4
1381 // CHECK1-NEXT:    [[SAVED_STACK:%.*]] = alloca i8*, align 8
1382 // CHECK1-NEXT:    [[__VLA_EXPR0:%.*]] = alloca i64, align 8
1383 // CHECK1-NEXT:    [[B_CASTED:%.*]] = alloca i64, align 8
1384 // CHECK1-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [5 x i8*], align 8
1385 // CHECK1-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [5 x i8*], align 8
1386 // CHECK1-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [5 x i8*], align 8
1387 // CHECK1-NEXT:    [[DOTOFFLOAD_SIZES:%.*]] = alloca [5 x i64], align 8
1388 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
1389 // CHECK1-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 8
1390 // CHECK1-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
1391 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 8
1392 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
1393 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], 1
1394 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[B]], align 4
1395 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_ADDR]], align 4
1396 // CHECK1-NEXT:    [[TMP2:%.*]] = zext i32 [[TMP1]] to i64
1397 // CHECK1-NEXT:    [[TMP3:%.*]] = call i8* @llvm.stacksave()
1398 // CHECK1-NEXT:    store i8* [[TMP3]], i8** [[SAVED_STACK]], align 8
1399 // CHECK1-NEXT:    [[TMP4:%.*]] = mul nuw i64 2, [[TMP2]]
1400 // CHECK1-NEXT:    [[VLA:%.*]] = alloca i16, i64 [[TMP4]], align 2
1401 // CHECK1-NEXT:    store i64 [[TMP2]], i64* [[__VLA_EXPR0]], align 8
1402 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B]], align 4
1403 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[B_CASTED]] to i32*
1404 // CHECK1-NEXT:    store i32 [[TMP5]], i32* [[CONV]], align 4
1405 // CHECK1-NEXT:    [[TMP6:%.*]] = load i64, i64* [[B_CASTED]], align 8
1406 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[N_ADDR]], align 4
1407 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP7]], 60
1408 // CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_IF_THEN:%.*]], label [[OMP_IF_ELSE:%.*]]
1409 // CHECK1:       omp_if.then:
1410 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_S1:%.*]], %struct.S1* [[THIS1]], i32 0, i32 0
1411 // CHECK1-NEXT:    [[TMP8:%.*]] = mul nuw i64 2, [[TMP2]]
1412 // CHECK1-NEXT:    [[TMP9:%.*]] = mul nuw i64 [[TMP8]], 2
1413 // CHECK1-NEXT:    [[TMP10:%.*]] = bitcast [5 x i64]* [[DOTOFFLOAD_SIZES]] to i8*
1414 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 8 [[TMP10]], i8* align 8 bitcast ([5 x i64]* @.offload_sizes.13 to i8*), i64 40, i1 false)
1415 // CHECK1-NEXT:    [[TMP11:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1416 // CHECK1-NEXT:    [[TMP12:%.*]] = bitcast i8** [[TMP11]] to %struct.S1**
1417 // CHECK1-NEXT:    store %struct.S1* [[THIS1]], %struct.S1** [[TMP12]], align 8
1418 // CHECK1-NEXT:    [[TMP13:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1419 // CHECK1-NEXT:    [[TMP14:%.*]] = bitcast i8** [[TMP13]] to double**
1420 // CHECK1-NEXT:    store double* [[A]], double** [[TMP14]], align 8
1421 // CHECK1-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
1422 // CHECK1-NEXT:    store i8* null, i8** [[TMP15]], align 8
1423 // CHECK1-NEXT:    [[TMP16:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
1424 // CHECK1-NEXT:    [[TMP17:%.*]] = bitcast i8** [[TMP16]] to i64*
1425 // CHECK1-NEXT:    store i64 [[TMP6]], i64* [[TMP17]], align 8
1426 // CHECK1-NEXT:    [[TMP18:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
1427 // CHECK1-NEXT:    [[TMP19:%.*]] = bitcast i8** [[TMP18]] to i64*
1428 // CHECK1-NEXT:    store i64 [[TMP6]], i64* [[TMP19]], align 8
1429 // CHECK1-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
1430 // CHECK1-NEXT:    store i8* null, i8** [[TMP20]], align 8
1431 // CHECK1-NEXT:    [[TMP21:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
1432 // CHECK1-NEXT:    [[TMP22:%.*]] = bitcast i8** [[TMP21]] to i64*
1433 // CHECK1-NEXT:    store i64 2, i64* [[TMP22]], align 8
1434 // CHECK1-NEXT:    [[TMP23:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
1435 // CHECK1-NEXT:    [[TMP24:%.*]] = bitcast i8** [[TMP23]] to i64*
1436 // CHECK1-NEXT:    store i64 2, i64* [[TMP24]], align 8
1437 // CHECK1-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
1438 // CHECK1-NEXT:    store i8* null, i8** [[TMP25]], align 8
1439 // CHECK1-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
1440 // CHECK1-NEXT:    [[TMP27:%.*]] = bitcast i8** [[TMP26]] to i64*
1441 // CHECK1-NEXT:    store i64 [[TMP2]], i64* [[TMP27]], align 8
1442 // CHECK1-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
1443 // CHECK1-NEXT:    [[TMP29:%.*]] = bitcast i8** [[TMP28]] to i64*
1444 // CHECK1-NEXT:    store i64 [[TMP2]], i64* [[TMP29]], align 8
1445 // CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
1446 // CHECK1-NEXT:    store i8* null, i8** [[TMP30]], align 8
1447 // CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 4
1448 // CHECK1-NEXT:    [[TMP32:%.*]] = bitcast i8** [[TMP31]] to i16**
1449 // CHECK1-NEXT:    store i16* [[VLA]], i16** [[TMP32]], align 8
1450 // CHECK1-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 4
1451 // CHECK1-NEXT:    [[TMP34:%.*]] = bitcast i8** [[TMP33]] to i16**
1452 // CHECK1-NEXT:    store i16* [[VLA]], i16** [[TMP34]], align 8
1453 // CHECK1-NEXT:    [[TMP35:%.*]] = getelementptr inbounds [5 x i64], [5 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 4
1454 // CHECK1-NEXT:    store i64 [[TMP9]], i64* [[TMP35]], align 8
1455 // CHECK1-NEXT:    [[TMP36:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 4
1456 // CHECK1-NEXT:    store i8* null, i8** [[TMP36]], align 8
1457 // CHECK1-NEXT:    [[TMP37:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1458 // CHECK1-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1459 // CHECK1-NEXT:    [[TMP39:%.*]] = getelementptr inbounds [5 x i64], [5 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 0
1460 // CHECK1-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
1461 // CHECK1-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 0
1462 // CHECK1-NEXT:    store i32 1, i32* [[TMP40]], align 4
1463 // CHECK1-NEXT:    [[TMP41:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 1
1464 // CHECK1-NEXT:    store i32 5, i32* [[TMP41]], align 4
1465 // CHECK1-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 2
1466 // CHECK1-NEXT:    store i8** [[TMP37]], i8*** [[TMP42]], align 8
1467 // CHECK1-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 3
1468 // CHECK1-NEXT:    store i8** [[TMP38]], i8*** [[TMP43]], align 8
1469 // CHECK1-NEXT:    [[TMP44:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 4
1470 // CHECK1-NEXT:    store i64* [[TMP39]], i64** [[TMP44]], align 8
1471 // CHECK1-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 5
1472 // CHECK1-NEXT:    store i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.14, i32 0, i32 0), i64** [[TMP45]], align 8
1473 // CHECK1-NEXT:    [[TMP46:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 6
1474 // CHECK1-NEXT:    store i8** null, i8*** [[TMP46]], align 8
1475 // CHECK1-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 7
1476 // CHECK1-NEXT:    store i8** null, i8*** [[TMP47]], align 8
1477 // CHECK1-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 8
1478 // CHECK1-NEXT:    store i64 10, i64* [[TMP48]], align 8
1479 // CHECK1-NEXT:    [[TMP49:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]])
1480 // CHECK1-NEXT:    [[TMP50:%.*]] = icmp ne i32 [[TMP49]], 0
1481 // CHECK1-NEXT:    br i1 [[TMP50]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
1482 // CHECK1:       omp_offload.failed:
1483 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218(%struct.S1* [[THIS1]], i64 [[TMP6]], i64 2, i64 [[TMP2]], i16* [[VLA]]) #[[ATTR3]]
1484 // CHECK1-NEXT:    br label [[OMP_OFFLOAD_CONT]]
1485 // CHECK1:       omp_offload.cont:
1486 // CHECK1-NEXT:    br label [[OMP_IF_END:%.*]]
1487 // CHECK1:       omp_if.else:
1488 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218(%struct.S1* [[THIS1]], i64 [[TMP6]], i64 2, i64 [[TMP2]], i16* [[VLA]]) #[[ATTR3]]
1489 // CHECK1-NEXT:    br label [[OMP_IF_END]]
1490 // CHECK1:       omp_if.end:
1491 // CHECK1-NEXT:    [[TMP51:%.*]] = mul nsw i64 1, [[TMP2]]
1492 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i16, i16* [[VLA]], i64 [[TMP51]]
1493 // CHECK1-NEXT:    [[ARRAYIDX2:%.*]] = getelementptr inbounds i16, i16* [[ARRAYIDX]], i64 1
1494 // CHECK1-NEXT:    [[TMP52:%.*]] = load i16, i16* [[ARRAYIDX2]], align 2
1495 // CHECK1-NEXT:    [[CONV3:%.*]] = sext i16 [[TMP52]] to i32
1496 // CHECK1-NEXT:    [[TMP53:%.*]] = load i32, i32* [[B]], align 4
1497 // CHECK1-NEXT:    [[ADD4:%.*]] = add nsw i32 [[CONV3]], [[TMP53]]
1498 // CHECK1-NEXT:    [[TMP54:%.*]] = load i8*, i8** [[SAVED_STACK]], align 8
1499 // CHECK1-NEXT:    call void @llvm.stackrestore(i8* [[TMP54]])
1500 // CHECK1-NEXT:    ret i32 [[ADD4]]
1501 //
1502 //
1503 // CHECK1-LABEL: define {{[^@]+}}@_ZL7fstatici
1504 // CHECK1-SAME: (i32 noundef signext [[N:%.*]]) #[[ATTR0]] {
1505 // CHECK1-NEXT:  entry:
1506 // CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
1507 // CHECK1-NEXT:    [[A:%.*]] = alloca i32, align 4
1508 // CHECK1-NEXT:    [[AA:%.*]] = alloca i16, align 2
1509 // CHECK1-NEXT:    [[AAA:%.*]] = alloca i8, align 1
1510 // CHECK1-NEXT:    [[B:%.*]] = alloca [10 x i32], align 4
1511 // CHECK1-NEXT:    [[N_CASTED:%.*]] = alloca i64, align 8
1512 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
1513 // CHECK1-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
1514 // CHECK1-NEXT:    [[AAA_CASTED:%.*]] = alloca i64, align 8
1515 // CHECK1-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [5 x i8*], align 8
1516 // CHECK1-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [5 x i8*], align 8
1517 // CHECK1-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [5 x i8*], align 8
1518 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
1519 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
1520 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR_4:%.*]] = alloca i32, align 4
1521 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR_5:%.*]] = alloca i32, align 4
1522 // CHECK1-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
1523 // CHECK1-NEXT:    store i32 0, i32* [[A]], align 4
1524 // CHECK1-NEXT:    store i16 0, i16* [[AA]], align 2
1525 // CHECK1-NEXT:    store i8 0, i8* [[AAA]], align 1
1526 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
1527 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_CASTED]] to i32*
1528 // CHECK1-NEXT:    store i32 [[TMP0]], i32* [[CONV]], align 4
1529 // CHECK1-NEXT:    [[TMP1:%.*]] = load i64, i64* [[N_CASTED]], align 8
1530 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
1531 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[A_CASTED]] to i32*
1532 // CHECK1-NEXT:    store i32 [[TMP2]], i32* [[CONV1]], align 4
1533 // CHECK1-NEXT:    [[TMP3:%.*]] = load i64, i64* [[A_CASTED]], align 8
1534 // CHECK1-NEXT:    [[TMP4:%.*]] = load i16, i16* [[AA]], align 2
1535 // CHECK1-NEXT:    [[CONV2:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
1536 // CHECK1-NEXT:    store i16 [[TMP4]], i16* [[CONV2]], align 2
1537 // CHECK1-NEXT:    [[TMP5:%.*]] = load i64, i64* [[AA_CASTED]], align 8
1538 // CHECK1-NEXT:    [[TMP6:%.*]] = load i8, i8* [[AAA]], align 1
1539 // CHECK1-NEXT:    [[CONV3:%.*]] = bitcast i64* [[AAA_CASTED]] to i8*
1540 // CHECK1-NEXT:    store i8 [[TMP6]], i8* [[CONV3]], align 1
1541 // CHECK1-NEXT:    [[TMP7:%.*]] = load i64, i64* [[AAA_CASTED]], align 8
1542 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[N_ADDR]], align 4
1543 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP8]], 50
1544 // CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_IF_THEN:%.*]], label [[OMP_IF_ELSE:%.*]]
1545 // CHECK1:       omp_if.then:
1546 // CHECK1-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1547 // CHECK1-NEXT:    [[TMP10:%.*]] = bitcast i8** [[TMP9]] to i64*
1548 // CHECK1-NEXT:    store i64 [[TMP1]], i64* [[TMP10]], align 8
1549 // CHECK1-NEXT:    [[TMP11:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1550 // CHECK1-NEXT:    [[TMP12:%.*]] = bitcast i8** [[TMP11]] to i64*
1551 // CHECK1-NEXT:    store i64 [[TMP1]], i64* [[TMP12]], align 8
1552 // CHECK1-NEXT:    [[TMP13:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
1553 // CHECK1-NEXT:    store i8* null, i8** [[TMP13]], align 8
1554 // CHECK1-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
1555 // CHECK1-NEXT:    [[TMP15:%.*]] = bitcast i8** [[TMP14]] to i64*
1556 // CHECK1-NEXT:    store i64 [[TMP3]], i64* [[TMP15]], align 8
1557 // CHECK1-NEXT:    [[TMP16:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
1558 // CHECK1-NEXT:    [[TMP17:%.*]] = bitcast i8** [[TMP16]] to i64*
1559 // CHECK1-NEXT:    store i64 [[TMP3]], i64* [[TMP17]], align 8
1560 // CHECK1-NEXT:    [[TMP18:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
1561 // CHECK1-NEXT:    store i8* null, i8** [[TMP18]], align 8
1562 // CHECK1-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
1563 // CHECK1-NEXT:    [[TMP20:%.*]] = bitcast i8** [[TMP19]] to i64*
1564 // CHECK1-NEXT:    store i64 [[TMP5]], i64* [[TMP20]], align 8
1565 // CHECK1-NEXT:    [[TMP21:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
1566 // CHECK1-NEXT:    [[TMP22:%.*]] = bitcast i8** [[TMP21]] to i64*
1567 // CHECK1-NEXT:    store i64 [[TMP5]], i64* [[TMP22]], align 8
1568 // CHECK1-NEXT:    [[TMP23:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
1569 // CHECK1-NEXT:    store i8* null, i8** [[TMP23]], align 8
1570 // CHECK1-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
1571 // CHECK1-NEXT:    [[TMP25:%.*]] = bitcast i8** [[TMP24]] to i64*
1572 // CHECK1-NEXT:    store i64 [[TMP7]], i64* [[TMP25]], align 8
1573 // CHECK1-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
1574 // CHECK1-NEXT:    [[TMP27:%.*]] = bitcast i8** [[TMP26]] to i64*
1575 // CHECK1-NEXT:    store i64 [[TMP7]], i64* [[TMP27]], align 8
1576 // CHECK1-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
1577 // CHECK1-NEXT:    store i8* null, i8** [[TMP28]], align 8
1578 // CHECK1-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 4
1579 // CHECK1-NEXT:    [[TMP30:%.*]] = bitcast i8** [[TMP29]] to [10 x i32]**
1580 // CHECK1-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[TMP30]], align 8
1581 // CHECK1-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 4
1582 // CHECK1-NEXT:    [[TMP32:%.*]] = bitcast i8** [[TMP31]] to [10 x i32]**
1583 // CHECK1-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[TMP32]], align 8
1584 // CHECK1-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 4
1585 // CHECK1-NEXT:    store i8* null, i8** [[TMP33]], align 8
1586 // CHECK1-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1587 // CHECK1-NEXT:    [[TMP35:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1588 // CHECK1-NEXT:    [[TMP36:%.*]] = load i32, i32* [[A]], align 4
1589 // CHECK1-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_]], align 4
1590 // CHECK1-NEXT:    [[TMP37:%.*]] = load i32, i32* [[N_ADDR]], align 4
1591 // CHECK1-NEXT:    store i32 [[TMP37]], i32* [[DOTCAPTURE_EXPR_4]], align 4
1592 // CHECK1-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_4]], align 4
1593 // CHECK1-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
1594 // CHECK1-NEXT:    [[SUB:%.*]] = sub i32 [[TMP38]], [[TMP39]]
1595 // CHECK1-NEXT:    [[SUB6:%.*]] = sub i32 [[SUB]], 1
1596 // CHECK1-NEXT:    [[ADD:%.*]] = add i32 [[SUB6]], 1
1597 // CHECK1-NEXT:    [[DIV:%.*]] = udiv i32 [[ADD]], 1
1598 // CHECK1-NEXT:    [[SUB7:%.*]] = sub i32 [[DIV]], 1
1599 // CHECK1-NEXT:    store i32 [[SUB7]], i32* [[DOTCAPTURE_EXPR_5]], align 4
1600 // CHECK1-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_5]], align 4
1601 // CHECK1-NEXT:    [[ADD8:%.*]] = add i32 [[TMP40]], 1
1602 // CHECK1-NEXT:    [[TMP41:%.*]] = zext i32 [[ADD8]] to i64
1603 // CHECK1-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
1604 // CHECK1-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 0
1605 // CHECK1-NEXT:    store i32 1, i32* [[TMP42]], align 4
1606 // CHECK1-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 1
1607 // CHECK1-NEXT:    store i32 5, i32* [[TMP43]], align 4
1608 // CHECK1-NEXT:    [[TMP44:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 2
1609 // CHECK1-NEXT:    store i8** [[TMP34]], i8*** [[TMP44]], align 8
1610 // CHECK1-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 3
1611 // CHECK1-NEXT:    store i8** [[TMP35]], i8*** [[TMP45]], align 8
1612 // CHECK1-NEXT:    [[TMP46:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 4
1613 // CHECK1-NEXT:    store i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.16, i32 0, i32 0), i64** [[TMP46]], align 8
1614 // CHECK1-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 5
1615 // CHECK1-NEXT:    store i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.17, i32 0, i32 0), i64** [[TMP47]], align 8
1616 // CHECK1-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 6
1617 // CHECK1-NEXT:    store i8** null, i8*** [[TMP48]], align 8
1618 // CHECK1-NEXT:    [[TMP49:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 7
1619 // CHECK1-NEXT:    store i8** null, i8*** [[TMP49]], align 8
1620 // CHECK1-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 8
1621 // CHECK1-NEXT:    store i64 [[TMP41]], i64* [[TMP50]], align 8
1622 // CHECK1-NEXT:    [[TMP51:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]])
1623 // CHECK1-NEXT:    [[TMP52:%.*]] = icmp ne i32 [[TMP51]], 0
1624 // CHECK1-NEXT:    br i1 [[TMP52]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
1625 // CHECK1:       omp_offload.failed:
1626 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200(i64 [[TMP1]], i64 [[TMP3]], i64 [[TMP5]], i64 [[TMP7]], [10 x i32]* [[B]]) #[[ATTR3]]
1627 // CHECK1-NEXT:    br label [[OMP_OFFLOAD_CONT]]
1628 // CHECK1:       omp_offload.cont:
1629 // CHECK1-NEXT:    br label [[OMP_IF_END:%.*]]
1630 // CHECK1:       omp_if.else:
1631 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200(i64 [[TMP1]], i64 [[TMP3]], i64 [[TMP5]], i64 [[TMP7]], [10 x i32]* [[B]]) #[[ATTR3]]
1632 // CHECK1-NEXT:    br label [[OMP_IF_END]]
1633 // CHECK1:       omp_if.end:
1634 // CHECK1-NEXT:    [[TMP53:%.*]] = load i32, i32* [[A]], align 4
1635 // CHECK1-NEXT:    ret i32 [[TMP53]]
1636 //
1637 //
1638 // CHECK1-LABEL: define {{[^@]+}}@_Z9ftemplateIiET_i
1639 // CHECK1-SAME: (i32 noundef signext [[N:%.*]]) #[[ATTR0]] comdat {
1640 // CHECK1-NEXT:  entry:
1641 // CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
1642 // CHECK1-NEXT:    [[A:%.*]] = alloca i32, align 4
1643 // CHECK1-NEXT:    [[AA:%.*]] = alloca i16, align 2
1644 // CHECK1-NEXT:    [[B:%.*]] = alloca [10 x i32], align 4
1645 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
1646 // CHECK1-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
1647 // CHECK1-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [3 x i8*], align 8
1648 // CHECK1-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [3 x i8*], align 8
1649 // CHECK1-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [3 x i8*], align 8
1650 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
1651 // CHECK1-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
1652 // CHECK1-NEXT:    store i32 0, i32* [[A]], align 4
1653 // CHECK1-NEXT:    store i16 0, i16* [[AA]], align 2
1654 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A]], align 4
1655 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_CASTED]] to i32*
1656 // CHECK1-NEXT:    store i32 [[TMP0]], i32* [[CONV]], align 4
1657 // CHECK1-NEXT:    [[TMP1:%.*]] = load i64, i64* [[A_CASTED]], align 8
1658 // CHECK1-NEXT:    [[TMP2:%.*]] = load i16, i16* [[AA]], align 2
1659 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
1660 // CHECK1-NEXT:    store i16 [[TMP2]], i16* [[CONV1]], align 2
1661 // CHECK1-NEXT:    [[TMP3:%.*]] = load i64, i64* [[AA_CASTED]], align 8
1662 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[N_ADDR]], align 4
1663 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP4]], 40
1664 // CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_IF_THEN:%.*]], label [[OMP_IF_ELSE:%.*]]
1665 // CHECK1:       omp_if.then:
1666 // CHECK1-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1667 // CHECK1-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i64*
1668 // CHECK1-NEXT:    store i64 [[TMP1]], i64* [[TMP6]], align 8
1669 // CHECK1-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1670 // CHECK1-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i64*
1671 // CHECK1-NEXT:    store i64 [[TMP1]], i64* [[TMP8]], align 8
1672 // CHECK1-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
1673 // CHECK1-NEXT:    store i8* null, i8** [[TMP9]], align 8
1674 // CHECK1-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
1675 // CHECK1-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to i64*
1676 // CHECK1-NEXT:    store i64 [[TMP3]], i64* [[TMP11]], align 8
1677 // CHECK1-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
1678 // CHECK1-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to i64*
1679 // CHECK1-NEXT:    store i64 [[TMP3]], i64* [[TMP13]], align 8
1680 // CHECK1-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
1681 // CHECK1-NEXT:    store i8* null, i8** [[TMP14]], align 8
1682 // CHECK1-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
1683 // CHECK1-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to [10 x i32]**
1684 // CHECK1-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[TMP16]], align 8
1685 // CHECK1-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
1686 // CHECK1-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to [10 x i32]**
1687 // CHECK1-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[TMP18]], align 8
1688 // CHECK1-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
1689 // CHECK1-NEXT:    store i8* null, i8** [[TMP19]], align 8
1690 // CHECK1-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1691 // CHECK1-NEXT:    [[TMP21:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1692 // CHECK1-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
1693 // CHECK1-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 0
1694 // CHECK1-NEXT:    store i32 1, i32* [[TMP22]], align 4
1695 // CHECK1-NEXT:    [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 1
1696 // CHECK1-NEXT:    store i32 3, i32* [[TMP23]], align 4
1697 // CHECK1-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 2
1698 // CHECK1-NEXT:    store i8** [[TMP20]], i8*** [[TMP24]], align 8
1699 // CHECK1-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 3
1700 // CHECK1-NEXT:    store i8** [[TMP21]], i8*** [[TMP25]], align 8
1701 // CHECK1-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 4
1702 // CHECK1-NEXT:    store i64* getelementptr inbounds ([3 x i64], [3 x i64]* @.offload_sizes.19, i32 0, i32 0), i64** [[TMP26]], align 8
1703 // CHECK1-NEXT:    [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 5
1704 // CHECK1-NEXT:    store i64* getelementptr inbounds ([3 x i64], [3 x i64]* @.offload_maptypes.20, i32 0, i32 0), i64** [[TMP27]], align 8
1705 // CHECK1-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 6
1706 // CHECK1-NEXT:    store i8** null, i8*** [[TMP28]], align 8
1707 // CHECK1-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 7
1708 // CHECK1-NEXT:    store i8** null, i8*** [[TMP29]], align 8
1709 // CHECK1-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 8
1710 // CHECK1-NEXT:    store i64 10, i64* [[TMP30]], align 8
1711 // CHECK1-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]])
1712 // CHECK1-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
1713 // CHECK1-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
1714 // CHECK1:       omp_offload.failed:
1715 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183(i64 [[TMP1]], i64 [[TMP3]], [10 x i32]* [[B]]) #[[ATTR3]]
1716 // CHECK1-NEXT:    br label [[OMP_OFFLOAD_CONT]]
1717 // CHECK1:       omp_offload.cont:
1718 // CHECK1-NEXT:    br label [[OMP_IF_END:%.*]]
1719 // CHECK1:       omp_if.else:
1720 // CHECK1-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183(i64 [[TMP1]], i64 [[TMP3]], [10 x i32]* [[B]]) #[[ATTR3]]
1721 // CHECK1-NEXT:    br label [[OMP_IF_END]]
1722 // CHECK1:       omp_if.end:
1723 // CHECK1-NEXT:    [[TMP33:%.*]] = load i32, i32* [[A]], align 4
1724 // CHECK1-NEXT:    ret i32 [[TMP33]]
1725 //
1726 //
1727 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218
1728 // CHECK1-SAME: (%struct.S1* noundef [[THIS:%.*]], i64 noundef [[B:%.*]], i64 noundef [[VLA:%.*]], i64 noundef [[VLA1:%.*]], i16* noundef nonnull align 2 dereferenceable(2) [[C:%.*]]) #[[ATTR2]] {
1729 // CHECK1-NEXT:  entry:
1730 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 8
1731 // CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
1732 // CHECK1-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
1733 // CHECK1-NEXT:    [[VLA_ADDR2:%.*]] = alloca i64, align 8
1734 // CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca i16*, align 8
1735 // CHECK1-NEXT:    [[B_CASTED:%.*]] = alloca i64, align 8
1736 // CHECK1-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 8
1737 // CHECK1-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
1738 // CHECK1-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
1739 // CHECK1-NEXT:    store i64 [[VLA1]], i64* [[VLA_ADDR2]], align 8
1740 // CHECK1-NEXT:    store i16* [[C]], i16** [[C_ADDR]], align 8
1741 // CHECK1-NEXT:    [[TMP0:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 8
1742 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[B_ADDR]] to i32*
1743 // CHECK1-NEXT:    [[TMP1:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
1744 // CHECK1-NEXT:    [[TMP2:%.*]] = load i64, i64* [[VLA_ADDR2]], align 8
1745 // CHECK1-NEXT:    [[TMP3:%.*]] = load i16*, i16** [[C_ADDR]], align 8
1746 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[CONV]], align 4
1747 // CHECK1-NEXT:    [[CONV3:%.*]] = bitcast i64* [[B_CASTED]] to i32*
1748 // CHECK1-NEXT:    store i32 [[TMP4]], i32* [[CONV3]], align 4
1749 // CHECK1-NEXT:    [[TMP5:%.*]] = load i64, i64* [[B_CASTED]], align 8
1750 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.S1*, i64, i64, i64, i16*)* @.omp_outlined..12 to void (i32*, i32*, ...)*), %struct.S1* [[TMP0]], i64 [[TMP5]], i64 [[TMP1]], i64 [[TMP2]], i16* [[TMP3]])
1751 // CHECK1-NEXT:    ret void
1752 //
1753 //
1754 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..12
1755 // CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], %struct.S1* noundef [[THIS:%.*]], i64 noundef [[B:%.*]], i64 noundef [[VLA:%.*]], i64 noundef [[VLA1:%.*]], i16* noundef nonnull align 2 dereferenceable(2) [[C:%.*]]) #[[ATTR2]] {
1756 // CHECK1-NEXT:  entry:
1757 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
1758 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
1759 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 8
1760 // CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
1761 // CHECK1-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
1762 // CHECK1-NEXT:    [[VLA_ADDR2:%.*]] = alloca i64, align 8
1763 // CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca i16*, align 8
1764 // CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
1765 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
1766 // CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
1767 // CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
1768 // CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1769 // CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1770 // CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
1771 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
1772 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
1773 // CHECK1-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 8
1774 // CHECK1-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
1775 // CHECK1-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
1776 // CHECK1-NEXT:    store i64 [[VLA1]], i64* [[VLA_ADDR2]], align 8
1777 // CHECK1-NEXT:    store i16* [[C]], i16** [[C_ADDR]], align 8
1778 // CHECK1-NEXT:    [[TMP0:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 8
1779 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[B_ADDR]] to i32*
1780 // CHECK1-NEXT:    [[TMP1:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
1781 // CHECK1-NEXT:    [[TMP2:%.*]] = load i64, i64* [[VLA_ADDR2]], align 8
1782 // CHECK1-NEXT:    [[TMP3:%.*]] = load i16*, i16** [[C_ADDR]], align 8
1783 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
1784 // CHECK1-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
1785 // CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
1786 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
1787 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
1788 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP4]], align 4
1789 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP5]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
1790 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1791 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 9
1792 // CHECK1-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1793 // CHECK1:       cond.true:
1794 // CHECK1-NEXT:    br label [[COND_END:%.*]]
1795 // CHECK1:       cond.false:
1796 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1797 // CHECK1-NEXT:    br label [[COND_END]]
1798 // CHECK1:       cond.end:
1799 // CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
1800 // CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
1801 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
1802 // CHECK1-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_IV]], align 4
1803 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
1804 // CHECK1:       omp.inner.for.cond:
1805 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1806 // CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1807 // CHECK1-NEXT:    [[CMP3:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
1808 // CHECK1-NEXT:    br i1 [[CMP3]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1809 // CHECK1:       omp.inner.for.body:
1810 // CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1811 // CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP11]], 1
1812 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1813 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
1814 // CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[CONV]], align 4
1815 // CHECK1-NEXT:    [[CONV4:%.*]] = sitofp i32 [[TMP12]] to double
1816 // CHECK1-NEXT:    [[ADD5:%.*]] = fadd double [[CONV4]], 1.500000e+00
1817 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_S1:%.*]], %struct.S1* [[TMP0]], i32 0, i32 0
1818 // CHECK1-NEXT:    store double [[ADD5]], double* [[A]], align 8
1819 // CHECK1-NEXT:    [[A6:%.*]] = getelementptr inbounds [[STRUCT_S1]], %struct.S1* [[TMP0]], i32 0, i32 0
1820 // CHECK1-NEXT:    [[TMP13:%.*]] = load double, double* [[A6]], align 8
1821 // CHECK1-NEXT:    [[INC:%.*]] = fadd double [[TMP13]], 1.000000e+00
1822 // CHECK1-NEXT:    store double [[INC]], double* [[A6]], align 8
1823 // CHECK1-NEXT:    [[CONV7:%.*]] = fptosi double [[INC]] to i16
1824 // CHECK1-NEXT:    [[TMP14:%.*]] = mul nsw i64 1, [[TMP2]]
1825 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i16, i16* [[TMP3]], i64 [[TMP14]]
1826 // CHECK1-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i16, i16* [[ARRAYIDX]], i64 1
1827 // CHECK1-NEXT:    store i16 [[CONV7]], i16* [[ARRAYIDX8]], align 2
1828 // CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
1829 // CHECK1:       omp.body.continue:
1830 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
1831 // CHECK1:       omp.inner.for.inc:
1832 // CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1833 // CHECK1-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP15]], 1
1834 // CHECK1-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4
1835 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]]
1836 // CHECK1:       omp.inner.for.end:
1837 // CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
1838 // CHECK1:       omp.loop.exit:
1839 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP5]])
1840 // CHECK1-NEXT:    ret void
1841 //
1842 //
1843 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200
1844 // CHECK1-SAME: (i64 noundef [[N:%.*]], i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]], i64 noundef [[AAA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR2]] {
1845 // CHECK1-NEXT:  entry:
1846 // CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
1847 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
1848 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
1849 // CHECK1-NEXT:    [[AAA_ADDR:%.*]] = alloca i64, align 8
1850 // CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 8
1851 // CHECK1-NEXT:    [[N_CASTED:%.*]] = alloca i64, align 8
1852 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
1853 // CHECK1-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
1854 // CHECK1-NEXT:    [[AAA_CASTED:%.*]] = alloca i64, align 8
1855 // CHECK1-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
1856 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
1857 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
1858 // CHECK1-NEXT:    store i64 [[AAA]], i64* [[AAA_ADDR]], align 8
1859 // CHECK1-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 8
1860 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
1861 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[A_ADDR]] to i32*
1862 // CHECK1-NEXT:    [[CONV2:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
1863 // CHECK1-NEXT:    [[CONV3:%.*]] = bitcast i64* [[AAA_ADDR]] to i8*
1864 // CHECK1-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 8
1865 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[CONV]], align 4
1866 // CHECK1-NEXT:    [[CONV4:%.*]] = bitcast i64* [[N_CASTED]] to i32*
1867 // CHECK1-NEXT:    store i32 [[TMP1]], i32* [[CONV4]], align 4
1868 // CHECK1-NEXT:    [[TMP2:%.*]] = load i64, i64* [[N_CASTED]], align 8
1869 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* [[CONV1]], align 4
1870 // CHECK1-NEXT:    [[CONV5:%.*]] = bitcast i64* [[A_CASTED]] to i32*
1871 // CHECK1-NEXT:    store i32 [[TMP3]], i32* [[CONV5]], align 4
1872 // CHECK1-NEXT:    [[TMP4:%.*]] = load i64, i64* [[A_CASTED]], align 8
1873 // CHECK1-NEXT:    [[TMP5:%.*]] = load i16, i16* [[CONV2]], align 2
1874 // CHECK1-NEXT:    [[CONV6:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
1875 // CHECK1-NEXT:    store i16 [[TMP5]], i16* [[CONV6]], align 2
1876 // CHECK1-NEXT:    [[TMP6:%.*]] = load i64, i64* [[AA_CASTED]], align 8
1877 // CHECK1-NEXT:    [[TMP7:%.*]] = load i8, i8* [[CONV3]], align 1
1878 // CHECK1-NEXT:    [[CONV7:%.*]] = bitcast i64* [[AAA_CASTED]] to i8*
1879 // CHECK1-NEXT:    store i8 [[TMP7]], i8* [[CONV7]], align 1
1880 // CHECK1-NEXT:    [[TMP8:%.*]] = load i64, i64* [[AAA_CASTED]], align 8
1881 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i64, i64, [10 x i32]*)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i64 [[TMP2]], i64 [[TMP4]], i64 [[TMP6]], i64 [[TMP8]], [10 x i32]* [[TMP0]])
1882 // CHECK1-NEXT:    ret void
1883 //
1884 //
1885 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..15
1886 // CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[N:%.*]], i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]], i64 noundef [[AAA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR2]] {
1887 // CHECK1-NEXT:  entry:
1888 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
1889 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
1890 // CHECK1-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
1891 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
1892 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
1893 // CHECK1-NEXT:    [[AAA_ADDR:%.*]] = alloca i64, align 8
1894 // CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 8
1895 // CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
1896 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
1897 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
1898 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR_4:%.*]] = alloca i32, align 4
1899 // CHECK1-NEXT:    [[DOTCAPTURE_EXPR_5:%.*]] = alloca i32, align 4
1900 // CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
1901 // CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
1902 // CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
1903 // CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1904 // CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1905 // CHECK1-NEXT:    [[I8:%.*]] = alloca i32, align 4
1906 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
1907 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
1908 // CHECK1-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
1909 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
1910 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
1911 // CHECK1-NEXT:    store i64 [[AAA]], i64* [[AAA_ADDR]], align 8
1912 // CHECK1-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 8
1913 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
1914 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[A_ADDR]] to i32*
1915 // CHECK1-NEXT:    [[CONV2:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
1916 // CHECK1-NEXT:    [[CONV3:%.*]] = bitcast i64* [[AAA_ADDR]] to i8*
1917 // CHECK1-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 8
1918 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[CONV1]], align 4
1919 // CHECK1-NEXT:    store i32 [[TMP1]], i32* [[DOTCAPTURE_EXPR_]], align 4
1920 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[CONV]], align 4
1921 // CHECK1-NEXT:    store i32 [[TMP2]], i32* [[DOTCAPTURE_EXPR_4]], align 4
1922 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_4]], align 4
1923 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
1924 // CHECK1-NEXT:    [[SUB:%.*]] = sub i32 [[TMP3]], [[TMP4]]
1925 // CHECK1-NEXT:    [[SUB6:%.*]] = sub i32 [[SUB]], 1
1926 // CHECK1-NEXT:    [[ADD:%.*]] = add i32 [[SUB6]], 1
1927 // CHECK1-NEXT:    [[DIV:%.*]] = udiv i32 [[ADD]], 1
1928 // CHECK1-NEXT:    [[SUB7:%.*]] = sub i32 [[DIV]], 1
1929 // CHECK1-NEXT:    store i32 [[SUB7]], i32* [[DOTCAPTURE_EXPR_5]], align 4
1930 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
1931 // CHECK1-NEXT:    store i32 [[TMP5]], i32* [[I]], align 4
1932 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
1933 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_4]], align 4
1934 // CHECK1-NEXT:    [[CMP:%.*]] = icmp slt i32 [[TMP6]], [[TMP7]]
1935 // CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
1936 // CHECK1:       omp.precond.then:
1937 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
1938 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_5]], align 4
1939 // CHECK1-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_UB]], align 4
1940 // CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
1941 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
1942 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
1943 // CHECK1-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
1944 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4u(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
1945 // CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1946 // CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_5]], align 4
1947 // CHECK1-NEXT:    [[CMP9:%.*]] = icmp ugt i32 [[TMP11]], [[TMP12]]
1948 // CHECK1-NEXT:    br i1 [[CMP9]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1949 // CHECK1:       cond.true:
1950 // CHECK1-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_5]], align 4
1951 // CHECK1-NEXT:    br label [[COND_END:%.*]]
1952 // CHECK1:       cond.false:
1953 // CHECK1-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1954 // CHECK1-NEXT:    br label [[COND_END]]
1955 // CHECK1:       cond.end:
1956 // CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP13]], [[COND_TRUE]] ], [ [[TMP14]], [[COND_FALSE]] ]
1957 // CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
1958 // CHECK1-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
1959 // CHECK1-NEXT:    store i32 [[TMP15]], i32* [[DOTOMP_IV]], align 4
1960 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
1961 // CHECK1:       omp.inner.for.cond:
1962 // CHECK1-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1963 // CHECK1-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
1964 // CHECK1-NEXT:    [[ADD10:%.*]] = add i32 [[TMP17]], 1
1965 // CHECK1-NEXT:    [[CMP11:%.*]] = icmp ult i32 [[TMP16]], [[ADD10]]
1966 // CHECK1-NEXT:    br i1 [[CMP11]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1967 // CHECK1:       omp.inner.for.body:
1968 // CHECK1-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
1969 // CHECK1-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1970 // CHECK1-NEXT:    [[MUL:%.*]] = mul i32 [[TMP19]], 1
1971 // CHECK1-NEXT:    [[ADD12:%.*]] = add i32 [[TMP18]], [[MUL]]
1972 // CHECK1-NEXT:    store i32 [[ADD12]], i32* [[I8]], align 4
1973 // CHECK1-NEXT:    [[TMP20:%.*]] = load i32, i32* [[CONV1]], align 4
1974 // CHECK1-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP20]], 1
1975 // CHECK1-NEXT:    store i32 [[ADD13]], i32* [[CONV1]], align 4
1976 // CHECK1-NEXT:    [[TMP21:%.*]] = load i16, i16* [[CONV2]], align 2
1977 // CHECK1-NEXT:    [[CONV14:%.*]] = sext i16 [[TMP21]] to i32
1978 // CHECK1-NEXT:    [[ADD15:%.*]] = add nsw i32 [[CONV14]], 1
1979 // CHECK1-NEXT:    [[CONV16:%.*]] = trunc i32 [[ADD15]] to i16
1980 // CHECK1-NEXT:    store i16 [[CONV16]], i16* [[CONV2]], align 2
1981 // CHECK1-NEXT:    [[TMP22:%.*]] = load i8, i8* [[CONV3]], align 1
1982 // CHECK1-NEXT:    [[CONV17:%.*]] = sext i8 [[TMP22]] to i32
1983 // CHECK1-NEXT:    [[ADD18:%.*]] = add nsw i32 [[CONV17]], 1
1984 // CHECK1-NEXT:    [[CONV19:%.*]] = trunc i32 [[ADD18]] to i8
1985 // CHECK1-NEXT:    store i8 [[CONV19]], i8* [[CONV3]], align 1
1986 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x i32], [10 x i32]* [[TMP0]], i64 0, i64 2
1987 // CHECK1-NEXT:    [[TMP23:%.*]] = load i32, i32* [[ARRAYIDX]], align 4
1988 // CHECK1-NEXT:    [[ADD20:%.*]] = add nsw i32 [[TMP23]], 1
1989 // CHECK1-NEXT:    store i32 [[ADD20]], i32* [[ARRAYIDX]], align 4
1990 // CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
1991 // CHECK1:       omp.body.continue:
1992 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
1993 // CHECK1:       omp.inner.for.inc:
1994 // CHECK1-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
1995 // CHECK1-NEXT:    [[ADD21:%.*]] = add i32 [[TMP24]], 1
1996 // CHECK1-NEXT:    store i32 [[ADD21]], i32* [[DOTOMP_IV]], align 4
1997 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]]
1998 // CHECK1:       omp.inner.for.end:
1999 // CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
2000 // CHECK1:       omp.loop.exit:
2001 // CHECK1-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
2002 // CHECK1-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
2003 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
2004 // CHECK1-NEXT:    br label [[OMP_PRECOND_END]]
2005 // CHECK1:       omp.precond.end:
2006 // CHECK1-NEXT:    ret void
2007 //
2008 //
2009 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183
2010 // CHECK1-SAME: (i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR2]] {
2011 // CHECK1-NEXT:  entry:
2012 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
2013 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
2014 // CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 8
2015 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
2016 // CHECK1-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
2017 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
2018 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
2019 // CHECK1-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 8
2020 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
2021 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
2022 // CHECK1-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 8
2023 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[CONV]], align 4
2024 // CHECK1-NEXT:    [[CONV2:%.*]] = bitcast i64* [[A_CASTED]] to i32*
2025 // CHECK1-NEXT:    store i32 [[TMP1]], i32* [[CONV2]], align 4
2026 // CHECK1-NEXT:    [[TMP2:%.*]] = load i64, i64* [[A_CASTED]], align 8
2027 // CHECK1-NEXT:    [[TMP3:%.*]] = load i16, i16* [[CONV1]], align 2
2028 // CHECK1-NEXT:    [[CONV3:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
2029 // CHECK1-NEXT:    store i16 [[TMP3]], i16* [[CONV3]], align 2
2030 // CHECK1-NEXT:    [[TMP4:%.*]] = load i64, i64* [[AA_CASTED]], align 8
2031 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 3, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, [10 x i32]*)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i64 [[TMP2]], i64 [[TMP4]], [10 x i32]* [[TMP0]])
2032 // CHECK1-NEXT:    ret void
2033 //
2034 //
2035 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..18
2036 // CHECK1-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR2]] {
2037 // CHECK1-NEXT:  entry:
2038 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
2039 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
2040 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
2041 // CHECK1-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
2042 // CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 8
2043 // CHECK1-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
2044 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32, align 4
2045 // CHECK1-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
2046 // CHECK1-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
2047 // CHECK1-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2048 // CHECK1-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2049 // CHECK1-NEXT:    [[I:%.*]] = alloca i32, align 4
2050 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
2051 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
2052 // CHECK1-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
2053 // CHECK1-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
2054 // CHECK1-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 8
2055 // CHECK1-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
2056 // CHECK1-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
2057 // CHECK1-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 8
2058 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
2059 // CHECK1-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
2060 // CHECK1-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
2061 // CHECK1-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
2062 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
2063 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
2064 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP2]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
2065 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2066 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP3]], 9
2067 // CHECK1-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2068 // CHECK1:       cond.true:
2069 // CHECK1-NEXT:    br label [[COND_END:%.*]]
2070 // CHECK1:       cond.false:
2071 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2072 // CHECK1-NEXT:    br label [[COND_END]]
2073 // CHECK1:       cond.end:
2074 // CHECK1-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP4]], [[COND_FALSE]] ]
2075 // CHECK1-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
2076 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
2077 // CHECK1-NEXT:    store i32 [[TMP5]], i32* [[DOTOMP_IV]], align 4
2078 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
2079 // CHECK1:       omp.inner.for.cond:
2080 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2081 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2082 // CHECK1-NEXT:    [[CMP2:%.*]] = icmp sle i32 [[TMP6]], [[TMP7]]
2083 // CHECK1-NEXT:    br i1 [[CMP2]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2084 // CHECK1:       omp.inner.for.body:
2085 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2086 // CHECK1-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP8]], 1
2087 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2088 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
2089 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[CONV]], align 4
2090 // CHECK1-NEXT:    [[ADD3:%.*]] = add nsw i32 [[TMP9]], 1
2091 // CHECK1-NEXT:    store i32 [[ADD3]], i32* [[CONV]], align 4
2092 // CHECK1-NEXT:    [[TMP10:%.*]] = load i16, i16* [[CONV1]], align 2
2093 // CHECK1-NEXT:    [[CONV4:%.*]] = sext i16 [[TMP10]] to i32
2094 // CHECK1-NEXT:    [[ADD5:%.*]] = add nsw i32 [[CONV4]], 1
2095 // CHECK1-NEXT:    [[CONV6:%.*]] = trunc i32 [[ADD5]] to i16
2096 // CHECK1-NEXT:    store i16 [[CONV6]], i16* [[CONV1]], align 2
2097 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x i32], [10 x i32]* [[TMP0]], i64 0, i64 2
2098 // CHECK1-NEXT:    [[TMP11:%.*]] = load i32, i32* [[ARRAYIDX]], align 4
2099 // CHECK1-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP11]], 1
2100 // CHECK1-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX]], align 4
2101 // CHECK1-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
2102 // CHECK1:       omp.body.continue:
2103 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
2104 // CHECK1:       omp.inner.for.inc:
2105 // CHECK1-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2106 // CHECK1-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP12]], 1
2107 // CHECK1-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4
2108 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]]
2109 // CHECK1:       omp.inner.for.end:
2110 // CHECK1-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
2111 // CHECK1:       omp.loop.exit:
2112 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP2]])
2113 // CHECK1-NEXT:    ret void
2114 //
2115 //
2116 // CHECK1-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
2117 // CHECK1-SAME: () #[[ATTR4]] {
2118 // CHECK1-NEXT:  entry:
2119 // CHECK1-NEXT:    call void @__tgt_register_requires(i64 1)
2120 // CHECK1-NEXT:    ret void
2121 //
2122 //
2123 // CHECK3-LABEL: define {{[^@]+}}@_Z3fooi
2124 // CHECK3-SAME: (i32 noundef [[N:%.*]]) #[[ATTR0:[0-9]+]] {
2125 // CHECK3-NEXT:  entry:
2126 // CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
2127 // CHECK3-NEXT:    [[A:%.*]] = alloca i32, align 4
2128 // CHECK3-NEXT:    [[AA:%.*]] = alloca i16, align 2
2129 // CHECK3-NEXT:    [[B:%.*]] = alloca [10 x float], align 4
2130 // CHECK3-NEXT:    [[SAVED_STACK:%.*]] = alloca i8*, align 4
2131 // CHECK3-NEXT:    [[__VLA_EXPR0:%.*]] = alloca i32, align 4
2132 // CHECK3-NEXT:    [[C:%.*]] = alloca [5 x [10 x double]], align 8
2133 // CHECK3-NEXT:    [[__VLA_EXPR1:%.*]] = alloca i32, align 4
2134 // CHECK3-NEXT:    [[D:%.*]] = alloca [[STRUCT_TT:%.*]], align 4
2135 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
2136 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
2137 // CHECK3-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
2138 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
2139 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__CASTED3:%.*]] = alloca i32, align 4
2140 // CHECK3-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [3 x i8*], align 4
2141 // CHECK3-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [3 x i8*], align 4
2142 // CHECK3-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [3 x i8*], align 4
2143 // CHECK3-NEXT:    [[AGG_CAPTURED:%.*]] = alloca [[STRUCT_ANON:%.*]], align 4
2144 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
2145 // CHECK3-NEXT:    [[AA_CASTED4:%.*]] = alloca i32, align 4
2146 // CHECK3-NEXT:    [[DOTOFFLOAD_BASEPTRS6:%.*]] = alloca [1 x i8*], align 4
2147 // CHECK3-NEXT:    [[DOTOFFLOAD_PTRS7:%.*]] = alloca [1 x i8*], align 4
2148 // CHECK3-NEXT:    [[DOTOFFLOAD_MAPPERS8:%.*]] = alloca [1 x i8*], align 4
2149 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
2150 // CHECK3-NEXT:    [[A_CASTED9:%.*]] = alloca i32, align 4
2151 // CHECK3-NEXT:    [[AA_CASTED10:%.*]] = alloca i32, align 4
2152 // CHECK3-NEXT:    [[DOTOFFLOAD_BASEPTRS12:%.*]] = alloca [2 x i8*], align 4
2153 // CHECK3-NEXT:    [[DOTOFFLOAD_PTRS13:%.*]] = alloca [2 x i8*], align 4
2154 // CHECK3-NEXT:    [[DOTOFFLOAD_MAPPERS14:%.*]] = alloca [2 x i8*], align 4
2155 // CHECK3-NEXT:    [[_TMP15:%.*]] = alloca i32, align 4
2156 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR_19:%.*]] = alloca i32, align 4
2157 // CHECK3-NEXT:    [[A_CASTED20:%.*]] = alloca i32, align 4
2158 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__CASTED21:%.*]] = alloca i32, align 4
2159 // CHECK3-NEXT:    [[DOTOFFLOAD_BASEPTRS24:%.*]] = alloca [10 x i8*], align 4
2160 // CHECK3-NEXT:    [[DOTOFFLOAD_PTRS25:%.*]] = alloca [10 x i8*], align 4
2161 // CHECK3-NEXT:    [[DOTOFFLOAD_MAPPERS26:%.*]] = alloca [10 x i8*], align 4
2162 // CHECK3-NEXT:    [[DOTOFFLOAD_SIZES:%.*]] = alloca [10 x i64], align 4
2163 // CHECK3-NEXT:    [[_TMP27:%.*]] = alloca i32, align 4
2164 // CHECK3-NEXT:    [[TMP0:%.*]] = call i32 @__kmpc_global_thread_num(%struct.ident_t* @[[GLOB2:[0-9]+]])
2165 // CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
2166 // CHECK3-NEXT:    store i32 0, i32* [[A]], align 4
2167 // CHECK3-NEXT:    store i16 0, i16* [[AA]], align 2
2168 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_ADDR]], align 4
2169 // CHECK3-NEXT:    [[TMP2:%.*]] = call i8* @llvm.stacksave()
2170 // CHECK3-NEXT:    store i8* [[TMP2]], i8** [[SAVED_STACK]], align 4
2171 // CHECK3-NEXT:    [[VLA:%.*]] = alloca float, i32 [[TMP1]], align 4
2172 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[__VLA_EXPR0]], align 4
2173 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[N_ADDR]], align 4
2174 // CHECK3-NEXT:    [[TMP4:%.*]] = mul nuw i32 5, [[TMP3]]
2175 // CHECK3-NEXT:    [[VLA1:%.*]] = alloca double, i32 [[TMP4]], align 8
2176 // CHECK3-NEXT:    store i32 [[TMP3]], i32* [[__VLA_EXPR1]], align 4
2177 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[A]], align 4
2178 // CHECK3-NEXT:    store i32 [[TMP5]], i32* [[DOTCAPTURE_EXPR_]], align 4
2179 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[A]], align 4
2180 // CHECK3-NEXT:    store i32 [[TMP6]], i32* [[DOTCAPTURE_EXPR_2]], align 4
2181 // CHECK3-NEXT:    [[TMP7:%.*]] = load i16, i16* [[AA]], align 2
2182 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
2183 // CHECK3-NEXT:    store i16 [[TMP7]], i16* [[CONV]], align 2
2184 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[AA_CASTED]], align 4
2185 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
2186 // CHECK3-NEXT:    store i32 [[TMP9]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4
2187 // CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4
2188 // CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
2189 // CHECK3-NEXT:    store i32 [[TMP11]], i32* [[DOTCAPTURE_EXPR__CASTED3]], align 4
2190 // CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED3]], align 4
2191 // CHECK3-NEXT:    [[TMP13:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
2192 // CHECK3-NEXT:    [[TMP14:%.*]] = bitcast i8** [[TMP13]] to i32*
2193 // CHECK3-NEXT:    store i32 [[TMP8]], i32* [[TMP14]], align 4
2194 // CHECK3-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
2195 // CHECK3-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to i32*
2196 // CHECK3-NEXT:    store i32 [[TMP8]], i32* [[TMP16]], align 4
2197 // CHECK3-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
2198 // CHECK3-NEXT:    store i8* null, i8** [[TMP17]], align 4
2199 // CHECK3-NEXT:    [[TMP18:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
2200 // CHECK3-NEXT:    [[TMP19:%.*]] = bitcast i8** [[TMP18]] to i32*
2201 // CHECK3-NEXT:    store i32 [[TMP10]], i32* [[TMP19]], align 4
2202 // CHECK3-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
2203 // CHECK3-NEXT:    [[TMP21:%.*]] = bitcast i8** [[TMP20]] to i32*
2204 // CHECK3-NEXT:    store i32 [[TMP10]], i32* [[TMP21]], align 4
2205 // CHECK3-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
2206 // CHECK3-NEXT:    store i8* null, i8** [[TMP22]], align 4
2207 // CHECK3-NEXT:    [[TMP23:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
2208 // CHECK3-NEXT:    [[TMP24:%.*]] = bitcast i8** [[TMP23]] to i32*
2209 // CHECK3-NEXT:    store i32 [[TMP12]], i32* [[TMP24]], align 4
2210 // CHECK3-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
2211 // CHECK3-NEXT:    [[TMP26:%.*]] = bitcast i8** [[TMP25]] to i32*
2212 // CHECK3-NEXT:    store i32 [[TMP12]], i32* [[TMP26]], align 4
2213 // CHECK3-NEXT:    [[TMP27:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
2214 // CHECK3-NEXT:    store i8* null, i8** [[TMP27]], align 4
2215 // CHECK3-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
2216 // CHECK3-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
2217 // CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[STRUCT_ANON]], %struct.anon* [[AGG_CAPTURED]], i32 0, i32 0
2218 // CHECK3-NEXT:    [[TMP31:%.*]] = load i16, i16* [[AA]], align 2
2219 // CHECK3-NEXT:    store i16 [[TMP31]], i16* [[TMP30]], align 4
2220 // CHECK3-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[STRUCT_ANON]], %struct.anon* [[AGG_CAPTURED]], i32 0, i32 1
2221 // CHECK3-NEXT:    [[TMP33:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
2222 // CHECK3-NEXT:    store i32 [[TMP33]], i32* [[TMP32]], align 4
2223 // CHECK3-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [[STRUCT_ANON]], %struct.anon* [[AGG_CAPTURED]], i32 0, i32 2
2224 // CHECK3-NEXT:    [[TMP35:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
2225 // CHECK3-NEXT:    store i32 [[TMP35]], i32* [[TMP34]], align 4
2226 // CHECK3-NEXT:    [[TMP36:%.*]] = call i8* @__kmpc_omp_target_task_alloc(%struct.ident_t* @[[GLOB2]], i32 [[TMP0]], i32 1, i32 72, i32 12, i32 (i32, i8*)* bitcast (i32 (i32, %struct.kmp_task_t_with_privates*)* @.omp_task_entry. to i32 (i32, i8*)*), i64 -1)
2227 // CHECK3-NEXT:    [[TMP37:%.*]] = bitcast i8* [[TMP36]] to %struct.kmp_task_t_with_privates*
2228 // CHECK3-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T_WITH_PRIVATES:%.*]], %struct.kmp_task_t_with_privates* [[TMP37]], i32 0, i32 0
2229 // CHECK3-NEXT:    [[TMP39:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T:%.*]], %struct.kmp_task_t* [[TMP38]], i32 0, i32 0
2230 // CHECK3-NEXT:    [[TMP40:%.*]] = load i8*, i8** [[TMP39]], align 4
2231 // CHECK3-NEXT:    [[TMP41:%.*]] = bitcast %struct.anon* [[AGG_CAPTURED]] to i8*
2232 // CHECK3-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP40]], i8* align 4 [[TMP41]], i32 12, i1 false)
2233 // CHECK3-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T_WITH_PRIVATES]], %struct.kmp_task_t_with_privates* [[TMP37]], i32 0, i32 1
2234 // CHECK3-NEXT:    [[TMP43:%.*]] = bitcast i8* [[TMP40]] to %struct.anon*
2235 // CHECK3-NEXT:    [[TMP44:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T:%.*]], %struct..kmp_privates.t* [[TMP42]], i32 0, i32 0
2236 // CHECK3-NEXT:    [[TMP45:%.*]] = bitcast [3 x i64]* [[TMP44]] to i8*
2237 // CHECK3-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP45]], i8* align 4 bitcast ([3 x i64]* @.offload_sizes to i8*), i32 24, i1 false)
2238 // CHECK3-NEXT:    [[TMP46:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP42]], i32 0, i32 1
2239 // CHECK3-NEXT:    [[TMP47:%.*]] = bitcast [3 x i8*]* [[TMP46]] to i8*
2240 // CHECK3-NEXT:    [[TMP48:%.*]] = bitcast i8** [[TMP28]] to i8*
2241 // CHECK3-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP47]], i8* align 4 [[TMP48]], i32 12, i1 false)
2242 // CHECK3-NEXT:    [[TMP49:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP42]], i32 0, i32 2
2243 // CHECK3-NEXT:    [[TMP50:%.*]] = bitcast [3 x i8*]* [[TMP49]] to i8*
2244 // CHECK3-NEXT:    [[TMP51:%.*]] = bitcast i8** [[TMP29]] to i8*
2245 // CHECK3-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP50]], i8* align 4 [[TMP51]], i32 12, i1 false)
2246 // CHECK3-NEXT:    [[TMP52:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP42]], i32 0, i32 3
2247 // CHECK3-NEXT:    [[TMP53:%.*]] = load i16, i16* [[AA]], align 2
2248 // CHECK3-NEXT:    store i16 [[TMP53]], i16* [[TMP52]], align 4
2249 // CHECK3-NEXT:    [[TMP54:%.*]] = call i32 @__kmpc_omp_task(%struct.ident_t* @[[GLOB2]], i32 [[TMP0]], i8* [[TMP36]])
2250 // CHECK3-NEXT:    [[TMP55:%.*]] = load i32, i32* [[A]], align 4
2251 // CHECK3-NEXT:    store i32 [[TMP55]], i32* [[A_CASTED]], align 4
2252 // CHECK3-NEXT:    [[TMP56:%.*]] = load i32, i32* [[A_CASTED]], align 4
2253 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l107(i32 [[TMP56]]) #[[ATTR3:[0-9]+]]
2254 // CHECK3-NEXT:    [[TMP57:%.*]] = load i16, i16* [[AA]], align 2
2255 // CHECK3-NEXT:    [[CONV5:%.*]] = bitcast i32* [[AA_CASTED4]] to i16*
2256 // CHECK3-NEXT:    store i16 [[TMP57]], i16* [[CONV5]], align 2
2257 // CHECK3-NEXT:    [[TMP58:%.*]] = load i32, i32* [[AA_CASTED4]], align 4
2258 // CHECK3-NEXT:    [[TMP59:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_BASEPTRS6]], i32 0, i32 0
2259 // CHECK3-NEXT:    [[TMP60:%.*]] = bitcast i8** [[TMP59]] to i32*
2260 // CHECK3-NEXT:    store i32 [[TMP58]], i32* [[TMP60]], align 4
2261 // CHECK3-NEXT:    [[TMP61:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_PTRS7]], i32 0, i32 0
2262 // CHECK3-NEXT:    [[TMP62:%.*]] = bitcast i8** [[TMP61]] to i32*
2263 // CHECK3-NEXT:    store i32 [[TMP58]], i32* [[TMP62]], align 4
2264 // CHECK3-NEXT:    [[TMP63:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_MAPPERS8]], i32 0, i32 0
2265 // CHECK3-NEXT:    store i8* null, i8** [[TMP63]], align 4
2266 // CHECK3-NEXT:    [[TMP64:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_BASEPTRS6]], i32 0, i32 0
2267 // CHECK3-NEXT:    [[TMP65:%.*]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[DOTOFFLOAD_PTRS7]], i32 0, i32 0
2268 // CHECK3-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
2269 // CHECK3-NEXT:    [[TMP66:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 0
2270 // CHECK3-NEXT:    store i32 1, i32* [[TMP66]], align 4
2271 // CHECK3-NEXT:    [[TMP67:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 1
2272 // CHECK3-NEXT:    store i32 1, i32* [[TMP67]], align 4
2273 // CHECK3-NEXT:    [[TMP68:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 2
2274 // CHECK3-NEXT:    store i8** [[TMP64]], i8*** [[TMP68]], align 4
2275 // CHECK3-NEXT:    [[TMP69:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 3
2276 // CHECK3-NEXT:    store i8** [[TMP65]], i8*** [[TMP69]], align 4
2277 // CHECK3-NEXT:    [[TMP70:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 4
2278 // CHECK3-NEXT:    store i64* getelementptr inbounds ([1 x i64], [1 x i64]* @.offload_sizes.4, i32 0, i32 0), i64** [[TMP70]], align 4
2279 // CHECK3-NEXT:    [[TMP71:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 5
2280 // CHECK3-NEXT:    store i64* getelementptr inbounds ([1 x i64], [1 x i64]* @.offload_maptypes.5, i32 0, i32 0), i64** [[TMP71]], align 4
2281 // CHECK3-NEXT:    [[TMP72:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 6
2282 // CHECK3-NEXT:    store i8** null, i8*** [[TMP72]], align 4
2283 // CHECK3-NEXT:    [[TMP73:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 7
2284 // CHECK3-NEXT:    store i8** null, i8*** [[TMP73]], align 4
2285 // CHECK3-NEXT:    [[TMP74:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 8
2286 // CHECK3-NEXT:    store i64 10, i64* [[TMP74]], align 8
2287 // CHECK3-NEXT:    [[TMP75:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l113.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]])
2288 // CHECK3-NEXT:    [[TMP76:%.*]] = icmp ne i32 [[TMP75]], 0
2289 // CHECK3-NEXT:    br i1 [[TMP76]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
2290 // CHECK3:       omp_offload.failed:
2291 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l113(i32 [[TMP58]]) #[[ATTR3]]
2292 // CHECK3-NEXT:    br label [[OMP_OFFLOAD_CONT]]
2293 // CHECK3:       omp_offload.cont:
2294 // CHECK3-NEXT:    [[TMP77:%.*]] = load i32, i32* [[A]], align 4
2295 // CHECK3-NEXT:    store i32 [[TMP77]], i32* [[A_CASTED9]], align 4
2296 // CHECK3-NEXT:    [[TMP78:%.*]] = load i32, i32* [[A_CASTED9]], align 4
2297 // CHECK3-NEXT:    [[TMP79:%.*]] = load i16, i16* [[AA]], align 2
2298 // CHECK3-NEXT:    [[CONV11:%.*]] = bitcast i32* [[AA_CASTED10]] to i16*
2299 // CHECK3-NEXT:    store i16 [[TMP79]], i16* [[CONV11]], align 2
2300 // CHECK3-NEXT:    [[TMP80:%.*]] = load i32, i32* [[AA_CASTED10]], align 4
2301 // CHECK3-NEXT:    [[TMP81:%.*]] = load i32, i32* [[N_ADDR]], align 4
2302 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP81]], 10
2303 // CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_IF_THEN:%.*]], label [[OMP_IF_ELSE:%.*]]
2304 // CHECK3:       omp_if.then:
2305 // CHECK3-NEXT:    [[TMP82:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_BASEPTRS12]], i32 0, i32 0
2306 // CHECK3-NEXT:    [[TMP83:%.*]] = bitcast i8** [[TMP82]] to i32*
2307 // CHECK3-NEXT:    store i32 [[TMP78]], i32* [[TMP83]], align 4
2308 // CHECK3-NEXT:    [[TMP84:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_PTRS13]], i32 0, i32 0
2309 // CHECK3-NEXT:    [[TMP85:%.*]] = bitcast i8** [[TMP84]] to i32*
2310 // CHECK3-NEXT:    store i32 [[TMP78]], i32* [[TMP85]], align 4
2311 // CHECK3-NEXT:    [[TMP86:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_MAPPERS14]], i32 0, i32 0
2312 // CHECK3-NEXT:    store i8* null, i8** [[TMP86]], align 4
2313 // CHECK3-NEXT:    [[TMP87:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_BASEPTRS12]], i32 0, i32 1
2314 // CHECK3-NEXT:    [[TMP88:%.*]] = bitcast i8** [[TMP87]] to i32*
2315 // CHECK3-NEXT:    store i32 [[TMP80]], i32* [[TMP88]], align 4
2316 // CHECK3-NEXT:    [[TMP89:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_PTRS13]], i32 0, i32 1
2317 // CHECK3-NEXT:    [[TMP90:%.*]] = bitcast i8** [[TMP89]] to i32*
2318 // CHECK3-NEXT:    store i32 [[TMP80]], i32* [[TMP90]], align 4
2319 // CHECK3-NEXT:    [[TMP91:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_MAPPERS14]], i32 0, i32 1
2320 // CHECK3-NEXT:    store i8* null, i8** [[TMP91]], align 4
2321 // CHECK3-NEXT:    [[TMP92:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_BASEPTRS12]], i32 0, i32 0
2322 // CHECK3-NEXT:    [[TMP93:%.*]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[DOTOFFLOAD_PTRS13]], i32 0, i32 0
2323 // CHECK3-NEXT:    [[KERNEL_ARGS16:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
2324 // CHECK3-NEXT:    [[TMP94:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]], i32 0, i32 0
2325 // CHECK3-NEXT:    store i32 1, i32* [[TMP94]], align 4
2326 // CHECK3-NEXT:    [[TMP95:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]], i32 0, i32 1
2327 // CHECK3-NEXT:    store i32 2, i32* [[TMP95]], align 4
2328 // CHECK3-NEXT:    [[TMP96:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]], i32 0, i32 2
2329 // CHECK3-NEXT:    store i8** [[TMP92]], i8*** [[TMP96]], align 4
2330 // CHECK3-NEXT:    [[TMP97:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]], i32 0, i32 3
2331 // CHECK3-NEXT:    store i8** [[TMP93]], i8*** [[TMP97]], align 4
2332 // CHECK3-NEXT:    [[TMP98:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]], i32 0, i32 4
2333 // CHECK3-NEXT:    store i64* getelementptr inbounds ([2 x i64], [2 x i64]* @.offload_sizes.7, i32 0, i32 0), i64** [[TMP98]], align 4
2334 // CHECK3-NEXT:    [[TMP99:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]], i32 0, i32 5
2335 // CHECK3-NEXT:    store i64* getelementptr inbounds ([2 x i64], [2 x i64]* @.offload_maptypes.8, i32 0, i32 0), i64** [[TMP99]], align 4
2336 // CHECK3-NEXT:    [[TMP100:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]], i32 0, i32 6
2337 // CHECK3-NEXT:    store i8** null, i8*** [[TMP100]], align 4
2338 // CHECK3-NEXT:    [[TMP101:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]], i32 0, i32 7
2339 // CHECK3-NEXT:    store i8** null, i8*** [[TMP101]], align 4
2340 // CHECK3-NEXT:    [[TMP102:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]], i32 0, i32 8
2341 // CHECK3-NEXT:    store i64 10, i64* [[TMP102]], align 8
2342 // CHECK3-NEXT:    [[TMP103:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS16]])
2343 // CHECK3-NEXT:    [[TMP104:%.*]] = icmp ne i32 [[TMP103]], 0
2344 // CHECK3-NEXT:    br i1 [[TMP104]], label [[OMP_OFFLOAD_FAILED17:%.*]], label [[OMP_OFFLOAD_CONT18:%.*]]
2345 // CHECK3:       omp_offload.failed17:
2346 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120(i32 [[TMP78]], i32 [[TMP80]]) #[[ATTR3]]
2347 // CHECK3-NEXT:    br label [[OMP_OFFLOAD_CONT18]]
2348 // CHECK3:       omp_offload.cont18:
2349 // CHECK3-NEXT:    br label [[OMP_IF_END:%.*]]
2350 // CHECK3:       omp_if.else:
2351 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120(i32 [[TMP78]], i32 [[TMP80]]) #[[ATTR3]]
2352 // CHECK3-NEXT:    br label [[OMP_IF_END]]
2353 // CHECK3:       omp_if.end:
2354 // CHECK3-NEXT:    [[TMP105:%.*]] = load i32, i32* [[N_ADDR]], align 4
2355 // CHECK3-NEXT:    store i32 [[TMP105]], i32* [[DOTCAPTURE_EXPR_19]], align 4
2356 // CHECK3-NEXT:    [[TMP106:%.*]] = load i32, i32* [[A]], align 4
2357 // CHECK3-NEXT:    store i32 [[TMP106]], i32* [[A_CASTED20]], align 4
2358 // CHECK3-NEXT:    [[TMP107:%.*]] = load i32, i32* [[A_CASTED20]], align 4
2359 // CHECK3-NEXT:    [[TMP108:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_19]], align 4
2360 // CHECK3-NEXT:    store i32 [[TMP108]], i32* [[DOTCAPTURE_EXPR__CASTED21]], align 4
2361 // CHECK3-NEXT:    [[TMP109:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED21]], align 4
2362 // CHECK3-NEXT:    [[TMP110:%.*]] = load i32, i32* [[N_ADDR]], align 4
2363 // CHECK3-NEXT:    [[CMP22:%.*]] = icmp sgt i32 [[TMP110]], 20
2364 // CHECK3-NEXT:    br i1 [[CMP22]], label [[OMP_IF_THEN23:%.*]], label [[OMP_IF_ELSE31:%.*]]
2365 // CHECK3:       omp_if.then23:
2366 // CHECK3-NEXT:    [[TMP111:%.*]] = mul nuw i32 [[TMP1]], 4
2367 // CHECK3-NEXT:    [[TMP112:%.*]] = sext i32 [[TMP111]] to i64
2368 // CHECK3-NEXT:    [[TMP113:%.*]] = mul nuw i32 5, [[TMP3]]
2369 // CHECK3-NEXT:    [[TMP114:%.*]] = mul nuw i32 [[TMP113]], 8
2370 // CHECK3-NEXT:    [[TMP115:%.*]] = sext i32 [[TMP114]] to i64
2371 // CHECK3-NEXT:    [[TMP116:%.*]] = bitcast [10 x i64]* [[DOTOFFLOAD_SIZES]] to i8*
2372 // CHECK3-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP116]], i8* align 4 bitcast ([10 x i64]* @.offload_sizes.10 to i8*), i32 80, i1 false)
2373 // CHECK3-NEXT:    [[TMP117:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 0
2374 // CHECK3-NEXT:    [[TMP118:%.*]] = bitcast i8** [[TMP117]] to i32*
2375 // CHECK3-NEXT:    store i32 [[TMP107]], i32* [[TMP118]], align 4
2376 // CHECK3-NEXT:    [[TMP119:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 0
2377 // CHECK3-NEXT:    [[TMP120:%.*]] = bitcast i8** [[TMP119]] to i32*
2378 // CHECK3-NEXT:    store i32 [[TMP107]], i32* [[TMP120]], align 4
2379 // CHECK3-NEXT:    [[TMP121:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 0
2380 // CHECK3-NEXT:    store i8* null, i8** [[TMP121]], align 4
2381 // CHECK3-NEXT:    [[TMP122:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 1
2382 // CHECK3-NEXT:    [[TMP123:%.*]] = bitcast i8** [[TMP122]] to [10 x float]**
2383 // CHECK3-NEXT:    store [10 x float]* [[B]], [10 x float]** [[TMP123]], align 4
2384 // CHECK3-NEXT:    [[TMP124:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 1
2385 // CHECK3-NEXT:    [[TMP125:%.*]] = bitcast i8** [[TMP124]] to [10 x float]**
2386 // CHECK3-NEXT:    store [10 x float]* [[B]], [10 x float]** [[TMP125]], align 4
2387 // CHECK3-NEXT:    [[TMP126:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 1
2388 // CHECK3-NEXT:    store i8* null, i8** [[TMP126]], align 4
2389 // CHECK3-NEXT:    [[TMP127:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 2
2390 // CHECK3-NEXT:    [[TMP128:%.*]] = bitcast i8** [[TMP127]] to i32*
2391 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[TMP128]], align 4
2392 // CHECK3-NEXT:    [[TMP129:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 2
2393 // CHECK3-NEXT:    [[TMP130:%.*]] = bitcast i8** [[TMP129]] to i32*
2394 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[TMP130]], align 4
2395 // CHECK3-NEXT:    [[TMP131:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 2
2396 // CHECK3-NEXT:    store i8* null, i8** [[TMP131]], align 4
2397 // CHECK3-NEXT:    [[TMP132:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 3
2398 // CHECK3-NEXT:    [[TMP133:%.*]] = bitcast i8** [[TMP132]] to float**
2399 // CHECK3-NEXT:    store float* [[VLA]], float** [[TMP133]], align 4
2400 // CHECK3-NEXT:    [[TMP134:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 3
2401 // CHECK3-NEXT:    [[TMP135:%.*]] = bitcast i8** [[TMP134]] to float**
2402 // CHECK3-NEXT:    store float* [[VLA]], float** [[TMP135]], align 4
2403 // CHECK3-NEXT:    [[TMP136:%.*]] = getelementptr inbounds [10 x i64], [10 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 3
2404 // CHECK3-NEXT:    store i64 [[TMP112]], i64* [[TMP136]], align 4
2405 // CHECK3-NEXT:    [[TMP137:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 3
2406 // CHECK3-NEXT:    store i8* null, i8** [[TMP137]], align 4
2407 // CHECK3-NEXT:    [[TMP138:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 4
2408 // CHECK3-NEXT:    [[TMP139:%.*]] = bitcast i8** [[TMP138]] to [5 x [10 x double]]**
2409 // CHECK3-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[TMP139]], align 4
2410 // CHECK3-NEXT:    [[TMP140:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 4
2411 // CHECK3-NEXT:    [[TMP141:%.*]] = bitcast i8** [[TMP140]] to [5 x [10 x double]]**
2412 // CHECK3-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[TMP141]], align 4
2413 // CHECK3-NEXT:    [[TMP142:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 4
2414 // CHECK3-NEXT:    store i8* null, i8** [[TMP142]], align 4
2415 // CHECK3-NEXT:    [[TMP143:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 5
2416 // CHECK3-NEXT:    [[TMP144:%.*]] = bitcast i8** [[TMP143]] to i32*
2417 // CHECK3-NEXT:    store i32 5, i32* [[TMP144]], align 4
2418 // CHECK3-NEXT:    [[TMP145:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 5
2419 // CHECK3-NEXT:    [[TMP146:%.*]] = bitcast i8** [[TMP145]] to i32*
2420 // CHECK3-NEXT:    store i32 5, i32* [[TMP146]], align 4
2421 // CHECK3-NEXT:    [[TMP147:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 5
2422 // CHECK3-NEXT:    store i8* null, i8** [[TMP147]], align 4
2423 // CHECK3-NEXT:    [[TMP148:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 6
2424 // CHECK3-NEXT:    [[TMP149:%.*]] = bitcast i8** [[TMP148]] to i32*
2425 // CHECK3-NEXT:    store i32 [[TMP3]], i32* [[TMP149]], align 4
2426 // CHECK3-NEXT:    [[TMP150:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 6
2427 // CHECK3-NEXT:    [[TMP151:%.*]] = bitcast i8** [[TMP150]] to i32*
2428 // CHECK3-NEXT:    store i32 [[TMP3]], i32* [[TMP151]], align 4
2429 // CHECK3-NEXT:    [[TMP152:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 6
2430 // CHECK3-NEXT:    store i8* null, i8** [[TMP152]], align 4
2431 // CHECK3-NEXT:    [[TMP153:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 7
2432 // CHECK3-NEXT:    [[TMP154:%.*]] = bitcast i8** [[TMP153]] to double**
2433 // CHECK3-NEXT:    store double* [[VLA1]], double** [[TMP154]], align 4
2434 // CHECK3-NEXT:    [[TMP155:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 7
2435 // CHECK3-NEXT:    [[TMP156:%.*]] = bitcast i8** [[TMP155]] to double**
2436 // CHECK3-NEXT:    store double* [[VLA1]], double** [[TMP156]], align 4
2437 // CHECK3-NEXT:    [[TMP157:%.*]] = getelementptr inbounds [10 x i64], [10 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 7
2438 // CHECK3-NEXT:    store i64 [[TMP115]], i64* [[TMP157]], align 4
2439 // CHECK3-NEXT:    [[TMP158:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 7
2440 // CHECK3-NEXT:    store i8* null, i8** [[TMP158]], align 4
2441 // CHECK3-NEXT:    [[TMP159:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 8
2442 // CHECK3-NEXT:    [[TMP160:%.*]] = bitcast i8** [[TMP159]] to %struct.TT**
2443 // CHECK3-NEXT:    store %struct.TT* [[D]], %struct.TT** [[TMP160]], align 4
2444 // CHECK3-NEXT:    [[TMP161:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 8
2445 // CHECK3-NEXT:    [[TMP162:%.*]] = bitcast i8** [[TMP161]] to %struct.TT**
2446 // CHECK3-NEXT:    store %struct.TT* [[D]], %struct.TT** [[TMP162]], align 4
2447 // CHECK3-NEXT:    [[TMP163:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 8
2448 // CHECK3-NEXT:    store i8* null, i8** [[TMP163]], align 4
2449 // CHECK3-NEXT:    [[TMP164:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 9
2450 // CHECK3-NEXT:    [[TMP165:%.*]] = bitcast i8** [[TMP164]] to i32*
2451 // CHECK3-NEXT:    store i32 [[TMP109]], i32* [[TMP165]], align 4
2452 // CHECK3-NEXT:    [[TMP166:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 9
2453 // CHECK3-NEXT:    [[TMP167:%.*]] = bitcast i8** [[TMP166]] to i32*
2454 // CHECK3-NEXT:    store i32 [[TMP109]], i32* [[TMP167]], align 4
2455 // CHECK3-NEXT:    [[TMP168:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_MAPPERS26]], i32 0, i32 9
2456 // CHECK3-NEXT:    store i8* null, i8** [[TMP168]], align 4
2457 // CHECK3-NEXT:    [[TMP169:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_BASEPTRS24]], i32 0, i32 0
2458 // CHECK3-NEXT:    [[TMP170:%.*]] = getelementptr inbounds [10 x i8*], [10 x i8*]* [[DOTOFFLOAD_PTRS25]], i32 0, i32 0
2459 // CHECK3-NEXT:    [[TMP171:%.*]] = getelementptr inbounds [10 x i64], [10 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 0
2460 // CHECK3-NEXT:    [[KERNEL_ARGS28:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
2461 // CHECK3-NEXT:    [[TMP172:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]], i32 0, i32 0
2462 // CHECK3-NEXT:    store i32 1, i32* [[TMP172]], align 4
2463 // CHECK3-NEXT:    [[TMP173:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]], i32 0, i32 1
2464 // CHECK3-NEXT:    store i32 10, i32* [[TMP173]], align 4
2465 // CHECK3-NEXT:    [[TMP174:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]], i32 0, i32 2
2466 // CHECK3-NEXT:    store i8** [[TMP169]], i8*** [[TMP174]], align 4
2467 // CHECK3-NEXT:    [[TMP175:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]], i32 0, i32 3
2468 // CHECK3-NEXT:    store i8** [[TMP170]], i8*** [[TMP175]], align 4
2469 // CHECK3-NEXT:    [[TMP176:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]], i32 0, i32 4
2470 // CHECK3-NEXT:    store i64* [[TMP171]], i64** [[TMP176]], align 4
2471 // CHECK3-NEXT:    [[TMP177:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]], i32 0, i32 5
2472 // CHECK3-NEXT:    store i64* getelementptr inbounds ([10 x i64], [10 x i64]* @.offload_maptypes.11, i32 0, i32 0), i64** [[TMP177]], align 4
2473 // CHECK3-NEXT:    [[TMP178:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]], i32 0, i32 6
2474 // CHECK3-NEXT:    store i8** null, i8*** [[TMP178]], align 4
2475 // CHECK3-NEXT:    [[TMP179:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]], i32 0, i32 7
2476 // CHECK3-NEXT:    store i8** null, i8*** [[TMP179]], align 4
2477 // CHECK3-NEXT:    [[TMP180:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]], i32 0, i32 8
2478 // CHECK3-NEXT:    store i64 10, i64* [[TMP180]], align 8
2479 // CHECK3-NEXT:    [[TMP181:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS28]])
2480 // CHECK3-NEXT:    [[TMP182:%.*]] = icmp ne i32 [[TMP181]], 0
2481 // CHECK3-NEXT:    br i1 [[TMP182]], label [[OMP_OFFLOAD_FAILED29:%.*]], label [[OMP_OFFLOAD_CONT30:%.*]]
2482 // CHECK3:       omp_offload.failed29:
2483 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145(i32 [[TMP107]], [10 x float]* [[B]], i32 [[TMP1]], float* [[VLA]], [5 x [10 x double]]* [[C]], i32 5, i32 [[TMP3]], double* [[VLA1]], %struct.TT* [[D]], i32 [[TMP109]]) #[[ATTR3]]
2484 // CHECK3-NEXT:    br label [[OMP_OFFLOAD_CONT30]]
2485 // CHECK3:       omp_offload.cont30:
2486 // CHECK3-NEXT:    br label [[OMP_IF_END32:%.*]]
2487 // CHECK3:       omp_if.else31:
2488 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145(i32 [[TMP107]], [10 x float]* [[B]], i32 [[TMP1]], float* [[VLA]], [5 x [10 x double]]* [[C]], i32 5, i32 [[TMP3]], double* [[VLA1]], %struct.TT* [[D]], i32 [[TMP109]]) #[[ATTR3]]
2489 // CHECK3-NEXT:    br label [[OMP_IF_END32]]
2490 // CHECK3:       omp_if.end32:
2491 // CHECK3-NEXT:    [[TMP183:%.*]] = load i32, i32* [[A]], align 4
2492 // CHECK3-NEXT:    [[TMP184:%.*]] = load i8*, i8** [[SAVED_STACK]], align 4
2493 // CHECK3-NEXT:    call void @llvm.stackrestore(i8* [[TMP184]])
2494 // CHECK3-NEXT:    ret i32 [[TMP183]]
2495 //
2496 //
2497 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l103
2498 // CHECK3-SAME: (i32 noundef [[AA:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]], i32 noundef [[DOTCAPTURE_EXPR_1:%.*]]) #[[ATTR2:[0-9]+]] {
2499 // CHECK3-NEXT:  entry:
2500 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
2501 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
2502 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__ADDR2:%.*]] = alloca i32, align 4
2503 // CHECK3-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
2504 // CHECK3-NEXT:    [[TMP0:%.*]] = call i32 @__kmpc_global_thread_num(%struct.ident_t* @[[GLOB2]])
2505 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
2506 // CHECK3-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
2507 // CHECK3-NEXT:    store i32 [[DOTCAPTURE_EXPR_1]], i32* [[DOTCAPTURE_EXPR__ADDR2]], align 4
2508 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
2509 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
2510 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR2]], align 4
2511 // CHECK3-NEXT:    call void @__kmpc_push_num_teams(%struct.ident_t* @[[GLOB2]], i32 [[TMP0]], i32 [[TMP1]], i32 [[TMP2]])
2512 // CHECK3-NEXT:    [[TMP3:%.*]] = load i16, i16* [[CONV]], align 2
2513 // CHECK3-NEXT:    [[CONV3:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
2514 // CHECK3-NEXT:    store i16 [[TMP3]], i16* [[CONV3]], align 2
2515 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[AA_CASTED]], align 4
2516 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32)* @.omp_outlined. to void (i32*, i32*, ...)*), i32 [[TMP4]])
2517 // CHECK3-NEXT:    ret void
2518 //
2519 //
2520 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined.
2521 // CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[AA:%.*]]) #[[ATTR2]] {
2522 // CHECK3-NEXT:  entry:
2523 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
2524 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
2525 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
2526 // CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
2527 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
2528 // CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
2529 // CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
2530 // CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2531 // CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2532 // CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
2533 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
2534 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
2535 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
2536 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
2537 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
2538 // CHECK3-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
2539 // CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
2540 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
2541 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
2542 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
2543 // CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
2544 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2545 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
2546 // CHECK3-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2547 // CHECK3:       cond.true:
2548 // CHECK3-NEXT:    br label [[COND_END:%.*]]
2549 // CHECK3:       cond.false:
2550 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2551 // CHECK3-NEXT:    br label [[COND_END]]
2552 // CHECK3:       cond.end:
2553 // CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
2554 // CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
2555 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
2556 // CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
2557 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
2558 // CHECK3:       omp.inner.for.cond:
2559 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2560 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2561 // CHECK3-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
2562 // CHECK3-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2563 // CHECK3:       omp.inner.for.body:
2564 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2565 // CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
2566 // CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2567 // CHECK3-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
2568 // CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
2569 // CHECK3:       omp.body.continue:
2570 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
2571 // CHECK3:       omp.inner.for.inc:
2572 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2573 // CHECK3-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP8]], 1
2574 // CHECK3-NEXT:    store i32 [[ADD2]], i32* [[DOTOMP_IV]], align 4
2575 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]]
2576 // CHECK3:       omp.inner.for.end:
2577 // CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
2578 // CHECK3:       omp.loop.exit:
2579 // CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
2580 // CHECK3-NEXT:    ret void
2581 //
2582 //
2583 // CHECK3-LABEL: define {{[^@]+}}@.omp_task_privates_map.
2584 // CHECK3-SAME: (%struct..kmp_privates.t* noalias noundef [[TMP0:%.*]], i16** noalias noundef [[TMP1:%.*]], [3 x i8*]** noalias noundef [[TMP2:%.*]], [3 x i8*]** noalias noundef [[TMP3:%.*]], [3 x i64]** noalias noundef [[TMP4:%.*]]) #[[ATTR4:[0-9]+]] {
2585 // CHECK3-NEXT:  entry:
2586 // CHECK3-NEXT:    [[DOTADDR:%.*]] = alloca %struct..kmp_privates.t*, align 4
2587 // CHECK3-NEXT:    [[DOTADDR1:%.*]] = alloca i16**, align 4
2588 // CHECK3-NEXT:    [[DOTADDR2:%.*]] = alloca [3 x i8*]**, align 4
2589 // CHECK3-NEXT:    [[DOTADDR3:%.*]] = alloca [3 x i8*]**, align 4
2590 // CHECK3-NEXT:    [[DOTADDR4:%.*]] = alloca [3 x i64]**, align 4
2591 // CHECK3-NEXT:    store %struct..kmp_privates.t* [[TMP0]], %struct..kmp_privates.t** [[DOTADDR]], align 4
2592 // CHECK3-NEXT:    store i16** [[TMP1]], i16*** [[DOTADDR1]], align 4
2593 // CHECK3-NEXT:    store [3 x i8*]** [[TMP2]], [3 x i8*]*** [[DOTADDR2]], align 4
2594 // CHECK3-NEXT:    store [3 x i8*]** [[TMP3]], [3 x i8*]*** [[DOTADDR3]], align 4
2595 // CHECK3-NEXT:    store [3 x i64]** [[TMP4]], [3 x i64]*** [[DOTADDR4]], align 4
2596 // CHECK3-NEXT:    [[TMP5:%.*]] = load %struct..kmp_privates.t*, %struct..kmp_privates.t** [[DOTADDR]], align 4
2597 // CHECK3-NEXT:    [[TMP6:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T:%.*]], %struct..kmp_privates.t* [[TMP5]], i32 0, i32 0
2598 // CHECK3-NEXT:    [[TMP7:%.*]] = load [3 x i64]**, [3 x i64]*** [[DOTADDR4]], align 4
2599 // CHECK3-NEXT:    store [3 x i64]* [[TMP6]], [3 x i64]** [[TMP7]], align 4
2600 // CHECK3-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP5]], i32 0, i32 1
2601 // CHECK3-NEXT:    [[TMP9:%.*]] = load [3 x i8*]**, [3 x i8*]*** [[DOTADDR2]], align 4
2602 // CHECK3-NEXT:    store [3 x i8*]* [[TMP8]], [3 x i8*]** [[TMP9]], align 4
2603 // CHECK3-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP5]], i32 0, i32 2
2604 // CHECK3-NEXT:    [[TMP11:%.*]] = load [3 x i8*]**, [3 x i8*]*** [[DOTADDR3]], align 4
2605 // CHECK3-NEXT:    store [3 x i8*]* [[TMP10]], [3 x i8*]** [[TMP11]], align 4
2606 // CHECK3-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [[STRUCT__KMP_PRIVATES_T]], %struct..kmp_privates.t* [[TMP5]], i32 0, i32 3
2607 // CHECK3-NEXT:    [[TMP13:%.*]] = load i16**, i16*** [[DOTADDR1]], align 4
2608 // CHECK3-NEXT:    store i16* [[TMP12]], i16** [[TMP13]], align 4
2609 // CHECK3-NEXT:    ret void
2610 //
2611 //
2612 // CHECK3-LABEL: define {{[^@]+}}@.omp_task_entry.
2613 // CHECK3-SAME: (i32 noundef [[TMP0:%.*]], %struct.kmp_task_t_with_privates* noalias noundef [[TMP1:%.*]]) #[[ATTR5:[0-9]+]] {
2614 // CHECK3-NEXT:  entry:
2615 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR_I:%.*]] = alloca i32, align 4
2616 // CHECK3-NEXT:    [[DOTPART_ID__ADDR_I:%.*]] = alloca i32*, align 4
2617 // CHECK3-NEXT:    [[DOTPRIVATES__ADDR_I:%.*]] = alloca i8*, align 4
2618 // CHECK3-NEXT:    [[DOTCOPY_FN__ADDR_I:%.*]] = alloca void (i8*, ...)*, align 4
2619 // CHECK3-NEXT:    [[DOTTASK_T__ADDR_I:%.*]] = alloca i8*, align 4
2620 // CHECK3-NEXT:    [[__CONTEXT_ADDR_I:%.*]] = alloca %struct.anon*, align 4
2621 // CHECK3-NEXT:    [[DOTFIRSTPRIV_PTR_ADDR_I:%.*]] = alloca i16*, align 4
2622 // CHECK3-NEXT:    [[DOTFIRSTPRIV_PTR_ADDR1_I:%.*]] = alloca [3 x i8*]*, align 4
2623 // CHECK3-NEXT:    [[DOTFIRSTPRIV_PTR_ADDR2_I:%.*]] = alloca [3 x i8*]*, align 4
2624 // CHECK3-NEXT:    [[DOTFIRSTPRIV_PTR_ADDR3_I:%.*]] = alloca [3 x i64]*, align 4
2625 // CHECK3-NEXT:    [[AA_CASTED_I:%.*]] = alloca i32, align 4
2626 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__CASTED_I:%.*]] = alloca i32, align 4
2627 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__CASTED4_I:%.*]] = alloca i32, align 4
2628 // CHECK3-NEXT:    [[KERNEL_ARGS_I:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
2629 // CHECK3-NEXT:    [[DOTADDR:%.*]] = alloca i32, align 4
2630 // CHECK3-NEXT:    [[DOTADDR1:%.*]] = alloca %struct.kmp_task_t_with_privates*, align 4
2631 // CHECK3-NEXT:    store i32 [[TMP0]], i32* [[DOTADDR]], align 4
2632 // CHECK3-NEXT:    store %struct.kmp_task_t_with_privates* [[TMP1]], %struct.kmp_task_t_with_privates** [[DOTADDR1]], align 4
2633 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTADDR]], align 4
2634 // CHECK3-NEXT:    [[TMP3:%.*]] = load %struct.kmp_task_t_with_privates*, %struct.kmp_task_t_with_privates** [[DOTADDR1]], align 4
2635 // CHECK3-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T_WITH_PRIVATES:%.*]], %struct.kmp_task_t_with_privates* [[TMP3]], i32 0, i32 0
2636 // CHECK3-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T:%.*]], %struct.kmp_task_t* [[TMP4]], i32 0, i32 2
2637 // CHECK3-NEXT:    [[TMP6:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T]], %struct.kmp_task_t* [[TMP4]], i32 0, i32 0
2638 // CHECK3-NEXT:    [[TMP7:%.*]] = load i8*, i8** [[TMP6]], align 4
2639 // CHECK3-NEXT:    [[TMP8:%.*]] = bitcast i8* [[TMP7]] to %struct.anon*
2640 // CHECK3-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[STRUCT_KMP_TASK_T_WITH_PRIVATES]], %struct.kmp_task_t_with_privates* [[TMP3]], i32 0, i32 1
2641 // CHECK3-NEXT:    [[TMP10:%.*]] = bitcast %struct..kmp_privates.t* [[TMP9]] to i8*
2642 // CHECK3-NEXT:    [[TMP11:%.*]] = bitcast %struct.kmp_task_t_with_privates* [[TMP3]] to i8*
2643 // CHECK3-NEXT:    call void @llvm.experimental.noalias.scope.decl(metadata [[META13:![0-9]+]])
2644 // CHECK3-NEXT:    call void @llvm.experimental.noalias.scope.decl(metadata [[META16:![0-9]+]])
2645 // CHECK3-NEXT:    call void @llvm.experimental.noalias.scope.decl(metadata [[META18:![0-9]+]])
2646 // CHECK3-NEXT:    call void @llvm.experimental.noalias.scope.decl(metadata [[META20:![0-9]+]])
2647 // CHECK3-NEXT:    store i32 [[TMP2]], i32* [[DOTGLOBAL_TID__ADDR_I]], align 4, !noalias !22
2648 // CHECK3-NEXT:    store i32* [[TMP5]], i32** [[DOTPART_ID__ADDR_I]], align 4, !noalias !22
2649 // CHECK3-NEXT:    store i8* [[TMP10]], i8** [[DOTPRIVATES__ADDR_I]], align 4, !noalias !22
2650 // CHECK3-NEXT:    store void (i8*, ...)* bitcast (void (%struct..kmp_privates.t*, i16**, [3 x i8*]**, [3 x i8*]**, [3 x i64]**)* @.omp_task_privates_map. to void (i8*, ...)*), void (i8*, ...)** [[DOTCOPY_FN__ADDR_I]], align 4, !noalias !22
2651 // CHECK3-NEXT:    store i8* [[TMP11]], i8** [[DOTTASK_T__ADDR_I]], align 4, !noalias !22
2652 // CHECK3-NEXT:    store %struct.anon* [[TMP8]], %struct.anon** [[__CONTEXT_ADDR_I]], align 4, !noalias !22
2653 // CHECK3-NEXT:    [[TMP12:%.*]] = load %struct.anon*, %struct.anon** [[__CONTEXT_ADDR_I]], align 4, !noalias !22
2654 // CHECK3-NEXT:    [[TMP13:%.*]] = load void (i8*, ...)*, void (i8*, ...)** [[DOTCOPY_FN__ADDR_I]], align 4, !noalias !22
2655 // CHECK3-NEXT:    [[TMP14:%.*]] = load i8*, i8** [[DOTPRIVATES__ADDR_I]], align 4, !noalias !22
2656 // CHECK3-NEXT:    [[TMP15:%.*]] = bitcast void (i8*, ...)* [[TMP13]] to void (i8*, i16**, [3 x i8*]**, [3 x i8*]**, [3 x i64]**)*
2657 // CHECK3-NEXT:    call void [[TMP15]](i8* [[TMP14]], i16** [[DOTFIRSTPRIV_PTR_ADDR_I]], [3 x i8*]** [[DOTFIRSTPRIV_PTR_ADDR1_I]], [3 x i8*]** [[DOTFIRSTPRIV_PTR_ADDR2_I]], [3 x i64]** [[DOTFIRSTPRIV_PTR_ADDR3_I]]) #[[ATTR3]]
2658 // CHECK3-NEXT:    [[TMP16:%.*]] = load i16*, i16** [[DOTFIRSTPRIV_PTR_ADDR_I]], align 4, !noalias !22
2659 // CHECK3-NEXT:    [[TMP17:%.*]] = load [3 x i8*]*, [3 x i8*]** [[DOTFIRSTPRIV_PTR_ADDR1_I]], align 4, !noalias !22
2660 // CHECK3-NEXT:    [[TMP18:%.*]] = load [3 x i8*]*, [3 x i8*]** [[DOTFIRSTPRIV_PTR_ADDR2_I]], align 4, !noalias !22
2661 // CHECK3-NEXT:    [[TMP19:%.*]] = load [3 x i64]*, [3 x i64]** [[DOTFIRSTPRIV_PTR_ADDR3_I]], align 4, !noalias !22
2662 // CHECK3-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[TMP17]], i32 0, i32 0
2663 // CHECK3-NEXT:    [[TMP21:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[TMP18]], i32 0, i32 0
2664 // CHECK3-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [3 x i64], [3 x i64]* [[TMP19]], i32 0, i32 0
2665 // CHECK3-NEXT:    [[TMP23:%.*]] = getelementptr inbounds [[STRUCT_ANON:%.*]], %struct.anon* [[TMP12]], i32 0, i32 1
2666 // CHECK3-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [[STRUCT_ANON]], %struct.anon* [[TMP12]], i32 0, i32 2
2667 // CHECK3-NEXT:    [[TMP25:%.*]] = load i32, i32* [[TMP23]], align 4
2668 // CHECK3-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP24]], align 4
2669 // CHECK3-NEXT:    [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 0
2670 // CHECK3-NEXT:    store i32 1, i32* [[TMP27]], align 4, !noalias !22
2671 // CHECK3-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 1
2672 // CHECK3-NEXT:    store i32 3, i32* [[TMP28]], align 4, !noalias !22
2673 // CHECK3-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 2
2674 // CHECK3-NEXT:    store i8** [[TMP20]], i8*** [[TMP29]], align 4, !noalias !22
2675 // CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 3
2676 // CHECK3-NEXT:    store i8** [[TMP21]], i8*** [[TMP30]], align 4, !noalias !22
2677 // CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 4
2678 // CHECK3-NEXT:    store i64* [[TMP22]], i64** [[TMP31]], align 4, !noalias !22
2679 // CHECK3-NEXT:    [[TMP32:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 5
2680 // CHECK3-NEXT:    store i64* getelementptr inbounds ([3 x i64], [3 x i64]* @.offload_maptypes, i32 0, i32 0), i64** [[TMP32]], align 4, !noalias !22
2681 // CHECK3-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 6
2682 // CHECK3-NEXT:    store i8** null, i8*** [[TMP33]], align 4, !noalias !22
2683 // CHECK3-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 7
2684 // CHECK3-NEXT:    store i8** null, i8*** [[TMP34]], align 4, !noalias !22
2685 // CHECK3-NEXT:    [[TMP35:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i32 8
2686 // CHECK3-NEXT:    store i64 10, i64* [[TMP35]], align 8, !noalias !22
2687 // CHECK3-NEXT:    [[TMP36:%.*]] = call i32 @__tgt_target_kernel_nowait(%struct.ident_t* @[[GLOB2]], i64 -1, i32 [[TMP25]], i32 [[TMP26]], i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l103.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS_I]], i32 0, i8* null, i32 0, i8* null) #[[ATTR3]]
2688 // CHECK3-NEXT:    [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
2689 // CHECK3-NEXT:    br i1 [[TMP37]], label [[OMP_OFFLOAD_FAILED_I:%.*]], label [[DOTOMP_OUTLINED__1_EXIT:%.*]]
2690 // CHECK3:       omp_offload.failed.i:
2691 // CHECK3-NEXT:    [[TMP38:%.*]] = load i16, i16* [[TMP16]], align 2
2692 // CHECK3-NEXT:    [[CONV_I:%.*]] = bitcast i32* [[AA_CASTED_I]] to i16*
2693 // CHECK3-NEXT:    store i16 [[TMP38]], i16* [[CONV_I]], align 2, !noalias !22
2694 // CHECK3-NEXT:    [[TMP39:%.*]] = load i32, i32* [[AA_CASTED_I]], align 4, !noalias !22
2695 // CHECK3-NEXT:    [[TMP40:%.*]] = load i32, i32* [[TMP23]], align 4
2696 // CHECK3-NEXT:    store i32 [[TMP40]], i32* [[DOTCAPTURE_EXPR__CASTED_I]], align 4, !noalias !22
2697 // CHECK3-NEXT:    [[TMP41:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED_I]], align 4, !noalias !22
2698 // CHECK3-NEXT:    [[TMP42:%.*]] = load i32, i32* [[TMP24]], align 4
2699 // CHECK3-NEXT:    store i32 [[TMP42]], i32* [[DOTCAPTURE_EXPR__CASTED4_I]], align 4, !noalias !22
2700 // CHECK3-NEXT:    [[TMP43:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED4_I]], align 4, !noalias !22
2701 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l103(i32 [[TMP39]], i32 [[TMP41]], i32 [[TMP43]]) #[[ATTR3]]
2702 // CHECK3-NEXT:    br label [[DOTOMP_OUTLINED__1_EXIT]]
2703 // CHECK3:       .omp_outlined..1.exit:
2704 // CHECK3-NEXT:    ret i32 0
2705 //
2706 //
2707 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l107
2708 // CHECK3-SAME: (i32 noundef [[A:%.*]]) #[[ATTR2]] {
2709 // CHECK3-NEXT:  entry:
2710 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2711 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
2712 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2713 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
2714 // CHECK3-NEXT:    store i32 [[TMP0]], i32* [[A_CASTED]], align 4
2715 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A_CASTED]], align 4
2716 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32 [[TMP1]])
2717 // CHECK3-NEXT:    ret void
2718 //
2719 //
2720 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..2
2721 // CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[A:%.*]]) #[[ATTR2]] {
2722 // CHECK3-NEXT:  entry:
2723 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
2724 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
2725 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2726 // CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
2727 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
2728 // CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
2729 // CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
2730 // CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2731 // CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2732 // CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
2733 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
2734 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
2735 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2736 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
2737 // CHECK3-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
2738 // CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
2739 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
2740 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
2741 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
2742 // CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
2743 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2744 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
2745 // CHECK3-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2746 // CHECK3:       cond.true:
2747 // CHECK3-NEXT:    br label [[COND_END:%.*]]
2748 // CHECK3:       cond.false:
2749 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2750 // CHECK3-NEXT:    br label [[COND_END]]
2751 // CHECK3:       cond.end:
2752 // CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
2753 // CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
2754 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
2755 // CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
2756 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
2757 // CHECK3:       omp.inner.for.cond:
2758 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2759 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2760 // CHECK3-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
2761 // CHECK3-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2762 // CHECK3:       omp.inner.for.body:
2763 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2764 // CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
2765 // CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2766 // CHECK3-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
2767 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[A_ADDR]], align 4
2768 // CHECK3-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP8]], 1
2769 // CHECK3-NEXT:    store i32 [[ADD2]], i32* [[A_ADDR]], align 4
2770 // CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
2771 // CHECK3:       omp.body.continue:
2772 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
2773 // CHECK3:       omp.inner.for.inc:
2774 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2775 // CHECK3-NEXT:    [[ADD3:%.*]] = add nsw i32 [[TMP9]], 1
2776 // CHECK3-NEXT:    store i32 [[ADD3]], i32* [[DOTOMP_IV]], align 4
2777 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]]
2778 // CHECK3:       omp.inner.for.end:
2779 // CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
2780 // CHECK3:       omp.loop.exit:
2781 // CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
2782 // CHECK3-NEXT:    ret void
2783 //
2784 //
2785 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l113
2786 // CHECK3-SAME: (i32 noundef [[AA:%.*]]) #[[ATTR2]] {
2787 // CHECK3-NEXT:  entry:
2788 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
2789 // CHECK3-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
2790 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
2791 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
2792 // CHECK3-NEXT:    [[TMP0:%.*]] = load i16, i16* [[CONV]], align 2
2793 // CHECK3-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
2794 // CHECK3-NEXT:    store i16 [[TMP0]], i16* [[CONV1]], align 2
2795 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[AA_CASTED]], align 4
2796 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i32 [[TMP1]])
2797 // CHECK3-NEXT:    ret void
2798 //
2799 //
2800 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..3
2801 // CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[AA:%.*]]) #[[ATTR2]] {
2802 // CHECK3-NEXT:  entry:
2803 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
2804 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
2805 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
2806 // CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
2807 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
2808 // CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
2809 // CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
2810 // CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2811 // CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2812 // CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
2813 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
2814 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
2815 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
2816 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
2817 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
2818 // CHECK3-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
2819 // CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
2820 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
2821 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
2822 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
2823 // CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
2824 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2825 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
2826 // CHECK3-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2827 // CHECK3:       cond.true:
2828 // CHECK3-NEXT:    br label [[COND_END:%.*]]
2829 // CHECK3:       cond.false:
2830 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2831 // CHECK3-NEXT:    br label [[COND_END]]
2832 // CHECK3:       cond.end:
2833 // CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
2834 // CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
2835 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
2836 // CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
2837 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
2838 // CHECK3:       omp.inner.for.cond:
2839 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2840 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2841 // CHECK3-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
2842 // CHECK3-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2843 // CHECK3:       omp.inner.for.body:
2844 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2845 // CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
2846 // CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2847 // CHECK3-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
2848 // CHECK3-NEXT:    [[TMP8:%.*]] = load i16, i16* [[CONV]], align 2
2849 // CHECK3-NEXT:    [[CONV2:%.*]] = sext i16 [[TMP8]] to i32
2850 // CHECK3-NEXT:    [[ADD3:%.*]] = add nsw i32 [[CONV2]], 1
2851 // CHECK3-NEXT:    [[CONV4:%.*]] = trunc i32 [[ADD3]] to i16
2852 // CHECK3-NEXT:    store i16 [[CONV4]], i16* [[CONV]], align 2
2853 // CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
2854 // CHECK3:       omp.body.continue:
2855 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
2856 // CHECK3:       omp.inner.for.inc:
2857 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2858 // CHECK3-NEXT:    [[ADD5:%.*]] = add nsw i32 [[TMP9]], 1
2859 // CHECK3-NEXT:    store i32 [[ADD5]], i32* [[DOTOMP_IV]], align 4
2860 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]]
2861 // CHECK3:       omp.inner.for.end:
2862 // CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
2863 // CHECK3:       omp.loop.exit:
2864 // CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
2865 // CHECK3-NEXT:    ret void
2866 //
2867 //
2868 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120
2869 // CHECK3-SAME: (i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]]) #[[ATTR2]] {
2870 // CHECK3-NEXT:  entry:
2871 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2872 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
2873 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
2874 // CHECK3-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
2875 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2876 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
2877 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
2878 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
2879 // CHECK3-NEXT:    store i32 [[TMP0]], i32* [[A_CASTED]], align 4
2880 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A_CASTED]], align 4
2881 // CHECK3-NEXT:    [[TMP2:%.*]] = load i16, i16* [[CONV]], align 2
2882 // CHECK3-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
2883 // CHECK3-NEXT:    store i16 [[TMP2]], i16* [[CONV1]], align 2
2884 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[AA_CASTED]], align 4
2885 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32 [[TMP1]], i32 [[TMP3]])
2886 // CHECK3-NEXT:    ret void
2887 //
2888 //
2889 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..6
2890 // CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]]) #[[ATTR2]] {
2891 // CHECK3-NEXT:  entry:
2892 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
2893 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
2894 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2895 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
2896 // CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
2897 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
2898 // CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
2899 // CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
2900 // CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2901 // CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2902 // CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
2903 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
2904 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
2905 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2906 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
2907 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
2908 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
2909 // CHECK3-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
2910 // CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
2911 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
2912 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
2913 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
2914 // CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
2915 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2916 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
2917 // CHECK3-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2918 // CHECK3:       cond.true:
2919 // CHECK3-NEXT:    br label [[COND_END:%.*]]
2920 // CHECK3:       cond.false:
2921 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2922 // CHECK3-NEXT:    br label [[COND_END]]
2923 // CHECK3:       cond.end:
2924 // CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
2925 // CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
2926 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
2927 // CHECK3-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
2928 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
2929 // CHECK3:       omp.inner.for.cond:
2930 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2931 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
2932 // CHECK3-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
2933 // CHECK3-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2934 // CHECK3:       omp.inner.for.body:
2935 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2936 // CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
2937 // CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2938 // CHECK3-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
2939 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[A_ADDR]], align 4
2940 // CHECK3-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP8]], 1
2941 // CHECK3-NEXT:    store i32 [[ADD2]], i32* [[A_ADDR]], align 4
2942 // CHECK3-NEXT:    [[TMP9:%.*]] = load i16, i16* [[CONV]], align 2
2943 // CHECK3-NEXT:    [[CONV3:%.*]] = sext i16 [[TMP9]] to i32
2944 // CHECK3-NEXT:    [[ADD4:%.*]] = add nsw i32 [[CONV3]], 1
2945 // CHECK3-NEXT:    [[CONV5:%.*]] = trunc i32 [[ADD4]] to i16
2946 // CHECK3-NEXT:    store i16 [[CONV5]], i16* [[CONV]], align 2
2947 // CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
2948 // CHECK3:       omp.body.continue:
2949 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
2950 // CHECK3:       omp.inner.for.inc:
2951 // CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
2952 // CHECK3-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP10]], 1
2953 // CHECK3-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4
2954 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]]
2955 // CHECK3:       omp.inner.for.end:
2956 // CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
2957 // CHECK3:       omp.loop.exit:
2958 // CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
2959 // CHECK3-NEXT:    ret void
2960 //
2961 //
2962 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145
2963 // CHECK3-SAME: (i32 noundef [[A:%.*]], [10 x float]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]], i32 noundef [[VLA:%.*]], float* noundef nonnull align 4 dereferenceable(4) [[BN:%.*]], [5 x [10 x double]]* noundef nonnull align 4 dereferenceable(400) [[C:%.*]], i32 noundef [[VLA1:%.*]], i32 noundef [[VLA3:%.*]], double* noundef nonnull align 4 dereferenceable(8) [[CN:%.*]], %struct.TT* noundef nonnull align 4 dereferenceable(12) [[D:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
2964 // CHECK3-NEXT:  entry:
2965 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2966 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca [10 x float]*, align 4
2967 // CHECK3-NEXT:    [[VLA_ADDR:%.*]] = alloca i32, align 4
2968 // CHECK3-NEXT:    [[BN_ADDR:%.*]] = alloca float*, align 4
2969 // CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca [5 x [10 x double]]*, align 4
2970 // CHECK3-NEXT:    [[VLA_ADDR2:%.*]] = alloca i32, align 4
2971 // CHECK3-NEXT:    [[VLA_ADDR4:%.*]] = alloca i32, align 4
2972 // CHECK3-NEXT:    [[CN_ADDR:%.*]] = alloca double*, align 4
2973 // CHECK3-NEXT:    [[D_ADDR:%.*]] = alloca %struct.TT*, align 4
2974 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
2975 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
2976 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
2977 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2978 // CHECK3-NEXT:    store [10 x float]* [[B]], [10 x float]** [[B_ADDR]], align 4
2979 // CHECK3-NEXT:    store i32 [[VLA]], i32* [[VLA_ADDR]], align 4
2980 // CHECK3-NEXT:    store float* [[BN]], float** [[BN_ADDR]], align 4
2981 // CHECK3-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[C_ADDR]], align 4
2982 // CHECK3-NEXT:    store i32 [[VLA1]], i32* [[VLA_ADDR2]], align 4
2983 // CHECK3-NEXT:    store i32 [[VLA3]], i32* [[VLA_ADDR4]], align 4
2984 // CHECK3-NEXT:    store double* [[CN]], double** [[CN_ADDR]], align 4
2985 // CHECK3-NEXT:    store %struct.TT* [[D]], %struct.TT** [[D_ADDR]], align 4
2986 // CHECK3-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
2987 // CHECK3-NEXT:    [[TMP0:%.*]] = load [10 x float]*, [10 x float]** [[B_ADDR]], align 4
2988 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[VLA_ADDR]], align 4
2989 // CHECK3-NEXT:    [[TMP2:%.*]] = load float*, float** [[BN_ADDR]], align 4
2990 // CHECK3-NEXT:    [[TMP3:%.*]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[C_ADDR]], align 4
2991 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[VLA_ADDR2]], align 4
2992 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[VLA_ADDR4]], align 4
2993 // CHECK3-NEXT:    [[TMP6:%.*]] = load double*, double** [[CN_ADDR]], align 4
2994 // CHECK3-NEXT:    [[TMP7:%.*]] = load %struct.TT*, %struct.TT** [[D_ADDR]], align 4
2995 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[A_ADDR]], align 4
2996 // CHECK3-NEXT:    store i32 [[TMP8]], i32* [[A_CASTED]], align 4
2997 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[A_CASTED]], align 4
2998 // CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
2999 // CHECK3-NEXT:    store i32 [[TMP10]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4
3000 // CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4
3001 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 10, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, [10 x float]*, i32, float*, [5 x [10 x double]]*, i32, i32, double*, %struct.TT*, i32)* @.omp_outlined..9 to void (i32*, i32*, ...)*), i32 [[TMP9]], [10 x float]* [[TMP0]], i32 [[TMP1]], float* [[TMP2]], [5 x [10 x double]]* [[TMP3]], i32 [[TMP4]], i32 [[TMP5]], double* [[TMP6]], %struct.TT* [[TMP7]], i32 [[TMP11]])
3002 // CHECK3-NEXT:    ret void
3003 //
3004 //
3005 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..9
3006 // CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[A:%.*]], [10 x float]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]], i32 noundef [[VLA:%.*]], float* noundef nonnull align 4 dereferenceable(4) [[BN:%.*]], [5 x [10 x double]]* noundef nonnull align 4 dereferenceable(400) [[C:%.*]], i32 noundef [[VLA1:%.*]], i32 noundef [[VLA3:%.*]], double* noundef nonnull align 4 dereferenceable(8) [[CN:%.*]], %struct.TT* noundef nonnull align 4 dereferenceable(12) [[D:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
3007 // CHECK3-NEXT:  entry:
3008 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
3009 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
3010 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
3011 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca [10 x float]*, align 4
3012 // CHECK3-NEXT:    [[VLA_ADDR:%.*]] = alloca i32, align 4
3013 // CHECK3-NEXT:    [[BN_ADDR:%.*]] = alloca float*, align 4
3014 // CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca [5 x [10 x double]]*, align 4
3015 // CHECK3-NEXT:    [[VLA_ADDR2:%.*]] = alloca i32, align 4
3016 // CHECK3-NEXT:    [[VLA_ADDR4:%.*]] = alloca i32, align 4
3017 // CHECK3-NEXT:    [[CN_ADDR:%.*]] = alloca double*, align 4
3018 // CHECK3-NEXT:    [[D_ADDR:%.*]] = alloca %struct.TT*, align 4
3019 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
3020 // CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
3021 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
3022 // CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
3023 // CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
3024 // CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3025 // CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3026 // CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
3027 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
3028 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
3029 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
3030 // CHECK3-NEXT:    store [10 x float]* [[B]], [10 x float]** [[B_ADDR]], align 4
3031 // CHECK3-NEXT:    store i32 [[VLA]], i32* [[VLA_ADDR]], align 4
3032 // CHECK3-NEXT:    store float* [[BN]], float** [[BN_ADDR]], align 4
3033 // CHECK3-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[C_ADDR]], align 4
3034 // CHECK3-NEXT:    store i32 [[VLA1]], i32* [[VLA_ADDR2]], align 4
3035 // CHECK3-NEXT:    store i32 [[VLA3]], i32* [[VLA_ADDR4]], align 4
3036 // CHECK3-NEXT:    store double* [[CN]], double** [[CN_ADDR]], align 4
3037 // CHECK3-NEXT:    store %struct.TT* [[D]], %struct.TT** [[D_ADDR]], align 4
3038 // CHECK3-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
3039 // CHECK3-NEXT:    [[TMP0:%.*]] = load [10 x float]*, [10 x float]** [[B_ADDR]], align 4
3040 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[VLA_ADDR]], align 4
3041 // CHECK3-NEXT:    [[TMP2:%.*]] = load float*, float** [[BN_ADDR]], align 4
3042 // CHECK3-NEXT:    [[TMP3:%.*]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[C_ADDR]], align 4
3043 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[VLA_ADDR2]], align 4
3044 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[VLA_ADDR4]], align 4
3045 // CHECK3-NEXT:    [[TMP6:%.*]] = load double*, double** [[CN_ADDR]], align 4
3046 // CHECK3-NEXT:    [[TMP7:%.*]] = load %struct.TT*, %struct.TT** [[D_ADDR]], align 4
3047 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
3048 // CHECK3-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
3049 // CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
3050 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
3051 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
3052 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
3053 // CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
3054 // CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP8]])
3055 // CHECK3-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
3056 // CHECK3:       omp.dispatch.cond:
3057 // CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3058 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP11]], 9
3059 // CHECK3-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3060 // CHECK3:       cond.true:
3061 // CHECK3-NEXT:    br label [[COND_END:%.*]]
3062 // CHECK3:       cond.false:
3063 // CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3064 // CHECK3-NEXT:    br label [[COND_END]]
3065 // CHECK3:       cond.end:
3066 // CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP12]], [[COND_FALSE]] ]
3067 // CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
3068 // CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
3069 // CHECK3-NEXT:    store i32 [[TMP13]], i32* [[DOTOMP_IV]], align 4
3070 // CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3071 // CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3072 // CHECK3-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP14]], [[TMP15]]
3073 // CHECK3-NEXT:    br i1 [[CMP5]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
3074 // CHECK3:       omp.dispatch.body:
3075 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
3076 // CHECK3:       omp.inner.for.cond:
3077 // CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP23:![0-9]+]]
3078 // CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP23]]
3079 // CHECK3-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP16]], [[TMP17]]
3080 // CHECK3-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3081 // CHECK3:       omp.inner.for.body:
3082 // CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP23]]
3083 // CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP18]], 1
3084 // CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
3085 // CHECK3-NEXT:    store i32 [[ADD]], i32* [[I]], align 4, !llvm.access.group [[ACC_GRP23]]
3086 // CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[A_ADDR]], align 4, !llvm.access.group [[ACC_GRP23]]
3087 // CHECK3-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP19]], 1
3088 // CHECK3-NEXT:    store i32 [[ADD7]], i32* [[A_ADDR]], align 4, !llvm.access.group [[ACC_GRP23]]
3089 // CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x float], [10 x float]* [[TMP0]], i32 0, i32 2
3090 // CHECK3-NEXT:    [[TMP20:%.*]] = load float, float* [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP23]]
3091 // CHECK3-NEXT:    [[CONV:%.*]] = fpext float [[TMP20]] to double
3092 // CHECK3-NEXT:    [[ADD8:%.*]] = fadd double [[CONV]], 1.000000e+00
3093 // CHECK3-NEXT:    [[CONV9:%.*]] = fptrunc double [[ADD8]] to float
3094 // CHECK3-NEXT:    store float [[CONV9]], float* [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP23]]
3095 // CHECK3-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds float, float* [[TMP2]], i32 3
3096 // CHECK3-NEXT:    [[TMP21:%.*]] = load float, float* [[ARRAYIDX10]], align 4, !llvm.access.group [[ACC_GRP23]]
3097 // CHECK3-NEXT:    [[CONV11:%.*]] = fpext float [[TMP21]] to double
3098 // CHECK3-NEXT:    [[ADD12:%.*]] = fadd double [[CONV11]], 1.000000e+00
3099 // CHECK3-NEXT:    [[CONV13:%.*]] = fptrunc double [[ADD12]] to float
3100 // CHECK3-NEXT:    store float [[CONV13]], float* [[ARRAYIDX10]], align 4, !llvm.access.group [[ACC_GRP23]]
3101 // CHECK3-NEXT:    [[ARRAYIDX14:%.*]] = getelementptr inbounds [5 x [10 x double]], [5 x [10 x double]]* [[TMP3]], i32 0, i32 1
3102 // CHECK3-NEXT:    [[ARRAYIDX15:%.*]] = getelementptr inbounds [10 x double], [10 x double]* [[ARRAYIDX14]], i32 0, i32 2
3103 // CHECK3-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX15]], align 8, !llvm.access.group [[ACC_GRP23]]
3104 // CHECK3-NEXT:    [[ADD16:%.*]] = fadd double [[TMP22]], 1.000000e+00
3105 // CHECK3-NEXT:    store double [[ADD16]], double* [[ARRAYIDX15]], align 8, !llvm.access.group [[ACC_GRP23]]
3106 // CHECK3-NEXT:    [[TMP23:%.*]] = mul nsw i32 1, [[TMP5]]
3107 // CHECK3-NEXT:    [[ARRAYIDX17:%.*]] = getelementptr inbounds double, double* [[TMP6]], i32 [[TMP23]]
3108 // CHECK3-NEXT:    [[ARRAYIDX18:%.*]] = getelementptr inbounds double, double* [[ARRAYIDX17]], i32 3
3109 // CHECK3-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX18]], align 8, !llvm.access.group [[ACC_GRP23]]
3110 // CHECK3-NEXT:    [[ADD19:%.*]] = fadd double [[TMP24]], 1.000000e+00
3111 // CHECK3-NEXT:    store double [[ADD19]], double* [[ARRAYIDX18]], align 8, !llvm.access.group [[ACC_GRP23]]
3112 // CHECK3-NEXT:    [[X:%.*]] = getelementptr inbounds [[STRUCT_TT:%.*]], %struct.TT* [[TMP7]], i32 0, i32 0
3113 // CHECK3-NEXT:    [[TMP25:%.*]] = load i64, i64* [[X]], align 4, !llvm.access.group [[ACC_GRP23]]
3114 // CHECK3-NEXT:    [[ADD20:%.*]] = add nsw i64 [[TMP25]], 1
3115 // CHECK3-NEXT:    store i64 [[ADD20]], i64* [[X]], align 4, !llvm.access.group [[ACC_GRP23]]
3116 // CHECK3-NEXT:    [[Y:%.*]] = getelementptr inbounds [[STRUCT_TT]], %struct.TT* [[TMP7]], i32 0, i32 1
3117 // CHECK3-NEXT:    [[TMP26:%.*]] = load i8, i8* [[Y]], align 4, !llvm.access.group [[ACC_GRP23]]
3118 // CHECK3-NEXT:    [[CONV21:%.*]] = sext i8 [[TMP26]] to i32
3119 // CHECK3-NEXT:    [[ADD22:%.*]] = add nsw i32 [[CONV21]], 1
3120 // CHECK3-NEXT:    [[CONV23:%.*]] = trunc i32 [[ADD22]] to i8
3121 // CHECK3-NEXT:    store i8 [[CONV23]], i8* [[Y]], align 4, !llvm.access.group [[ACC_GRP23]]
3122 // CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
3123 // CHECK3:       omp.body.continue:
3124 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
3125 // CHECK3:       omp.inner.for.inc:
3126 // CHECK3-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP23]]
3127 // CHECK3-NEXT:    [[ADD24:%.*]] = add nsw i32 [[TMP27]], 1
3128 // CHECK3-NEXT:    store i32 [[ADD24]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP23]]
3129 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP24:![0-9]+]]
3130 // CHECK3:       omp.inner.for.end:
3131 // CHECK3-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
3132 // CHECK3:       omp.dispatch.inc:
3133 // CHECK3-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
3134 // CHECK3-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
3135 // CHECK3-NEXT:    [[ADD25:%.*]] = add nsw i32 [[TMP28]], [[TMP29]]
3136 // CHECK3-NEXT:    store i32 [[ADD25]], i32* [[DOTOMP_LB]], align 4
3137 // CHECK3-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3138 // CHECK3-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
3139 // CHECK3-NEXT:    [[ADD26:%.*]] = add nsw i32 [[TMP30]], [[TMP31]]
3140 // CHECK3-NEXT:    store i32 [[ADD26]], i32* [[DOTOMP_UB]], align 4
3141 // CHECK3-NEXT:    br label [[OMP_DISPATCH_COND]]
3142 // CHECK3:       omp.dispatch.end:
3143 // CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]])
3144 // CHECK3-NEXT:    ret void
3145 //
3146 //
3147 // CHECK3-LABEL: define {{[^@]+}}@_Z3bari
3148 // CHECK3-SAME: (i32 noundef [[N:%.*]]) #[[ATTR0]] {
3149 // CHECK3-NEXT:  entry:
3150 // CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
3151 // CHECK3-NEXT:    [[A:%.*]] = alloca i32, align 4
3152 // CHECK3-NEXT:    [[S:%.*]] = alloca [[STRUCT_S1:%.*]], align 4
3153 // CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
3154 // CHECK3-NEXT:    store i32 0, i32* [[A]], align 4
3155 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
3156 // CHECK3-NEXT:    [[CALL:%.*]] = call noundef i32 @_Z3fooi(i32 noundef [[TMP0]])
3157 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A]], align 4
3158 // CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP1]], [[CALL]]
3159 // CHECK3-NEXT:    store i32 [[ADD]], i32* [[A]], align 4
3160 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_ADDR]], align 4
3161 // CHECK3-NEXT:    [[CALL1:%.*]] = call noundef i32 @_ZN2S12r1Ei(%struct.S1* noundef nonnull align 4 dereferenceable(8) [[S]], i32 noundef [[TMP2]])
3162 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[A]], align 4
3163 // CHECK3-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP3]], [[CALL1]]
3164 // CHECK3-NEXT:    store i32 [[ADD2]], i32* [[A]], align 4
3165 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[N_ADDR]], align 4
3166 // CHECK3-NEXT:    [[CALL3:%.*]] = call noundef i32 @_ZL7fstatici(i32 noundef [[TMP4]])
3167 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[A]], align 4
3168 // CHECK3-NEXT:    [[ADD4:%.*]] = add nsw i32 [[TMP5]], [[CALL3]]
3169 // CHECK3-NEXT:    store i32 [[ADD4]], i32* [[A]], align 4
3170 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[N_ADDR]], align 4
3171 // CHECK3-NEXT:    [[CALL5:%.*]] = call noundef i32 @_Z9ftemplateIiET_i(i32 noundef [[TMP6]])
3172 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[A]], align 4
3173 // CHECK3-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP7]], [[CALL5]]
3174 // CHECK3-NEXT:    store i32 [[ADD6]], i32* [[A]], align 4
3175 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[A]], align 4
3176 // CHECK3-NEXT:    ret i32 [[TMP8]]
3177 //
3178 //
3179 // CHECK3-LABEL: define {{[^@]+}}@_ZN2S12r1Ei
3180 // CHECK3-SAME: (%struct.S1* noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]], i32 noundef [[N:%.*]]) #[[ATTR0]] comdat align 2 {
3181 // CHECK3-NEXT:  entry:
3182 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 4
3183 // CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
3184 // CHECK3-NEXT:    [[B:%.*]] = alloca i32, align 4
3185 // CHECK3-NEXT:    [[SAVED_STACK:%.*]] = alloca i8*, align 4
3186 // CHECK3-NEXT:    [[__VLA_EXPR0:%.*]] = alloca i32, align 4
3187 // CHECK3-NEXT:    [[B_CASTED:%.*]] = alloca i32, align 4
3188 // CHECK3-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [5 x i8*], align 4
3189 // CHECK3-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [5 x i8*], align 4
3190 // CHECK3-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [5 x i8*], align 4
3191 // CHECK3-NEXT:    [[DOTOFFLOAD_SIZES:%.*]] = alloca [5 x i64], align 4
3192 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
3193 // CHECK3-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 4
3194 // CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
3195 // CHECK3-NEXT:    [[THIS1:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 4
3196 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
3197 // CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], 1
3198 // CHECK3-NEXT:    store i32 [[ADD]], i32* [[B]], align 4
3199 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_ADDR]], align 4
3200 // CHECK3-NEXT:    [[TMP2:%.*]] = call i8* @llvm.stacksave()
3201 // CHECK3-NEXT:    store i8* [[TMP2]], i8** [[SAVED_STACK]], align 4
3202 // CHECK3-NEXT:    [[TMP3:%.*]] = mul nuw i32 2, [[TMP1]]
3203 // CHECK3-NEXT:    [[VLA:%.*]] = alloca i16, i32 [[TMP3]], align 2
3204 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[__VLA_EXPR0]], align 4
3205 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[B]], align 4
3206 // CHECK3-NEXT:    store i32 [[TMP4]], i32* [[B_CASTED]], align 4
3207 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B_CASTED]], align 4
3208 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[N_ADDR]], align 4
3209 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 60
3210 // CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_IF_THEN:%.*]], label [[OMP_IF_ELSE:%.*]]
3211 // CHECK3:       omp_if.then:
3212 // CHECK3-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_S1:%.*]], %struct.S1* [[THIS1]], i32 0, i32 0
3213 // CHECK3-NEXT:    [[TMP7:%.*]] = mul nuw i32 2, [[TMP1]]
3214 // CHECK3-NEXT:    [[TMP8:%.*]] = mul nuw i32 [[TMP7]], 2
3215 // CHECK3-NEXT:    [[TMP9:%.*]] = sext i32 [[TMP8]] to i64
3216 // CHECK3-NEXT:    [[TMP10:%.*]] = bitcast [5 x i64]* [[DOTOFFLOAD_SIZES]] to i8*
3217 // CHECK3-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP10]], i8* align 4 bitcast ([5 x i64]* @.offload_sizes.13 to i8*), i32 40, i1 false)
3218 // CHECK3-NEXT:    [[TMP11:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
3219 // CHECK3-NEXT:    [[TMP12:%.*]] = bitcast i8** [[TMP11]] to %struct.S1**
3220 // CHECK3-NEXT:    store %struct.S1* [[THIS1]], %struct.S1** [[TMP12]], align 4
3221 // CHECK3-NEXT:    [[TMP13:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
3222 // CHECK3-NEXT:    [[TMP14:%.*]] = bitcast i8** [[TMP13]] to double**
3223 // CHECK3-NEXT:    store double* [[A]], double** [[TMP14]], align 4
3224 // CHECK3-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
3225 // CHECK3-NEXT:    store i8* null, i8** [[TMP15]], align 4
3226 // CHECK3-NEXT:    [[TMP16:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
3227 // CHECK3-NEXT:    [[TMP17:%.*]] = bitcast i8** [[TMP16]] to i32*
3228 // CHECK3-NEXT:    store i32 [[TMP5]], i32* [[TMP17]], align 4
3229 // CHECK3-NEXT:    [[TMP18:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
3230 // CHECK3-NEXT:    [[TMP19:%.*]] = bitcast i8** [[TMP18]] to i32*
3231 // CHECK3-NEXT:    store i32 [[TMP5]], i32* [[TMP19]], align 4
3232 // CHECK3-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
3233 // CHECK3-NEXT:    store i8* null, i8** [[TMP20]], align 4
3234 // CHECK3-NEXT:    [[TMP21:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
3235 // CHECK3-NEXT:    [[TMP22:%.*]] = bitcast i8** [[TMP21]] to i32*
3236 // CHECK3-NEXT:    store i32 2, i32* [[TMP22]], align 4
3237 // CHECK3-NEXT:    [[TMP23:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
3238 // CHECK3-NEXT:    [[TMP24:%.*]] = bitcast i8** [[TMP23]] to i32*
3239 // CHECK3-NEXT:    store i32 2, i32* [[TMP24]], align 4
3240 // CHECK3-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
3241 // CHECK3-NEXT:    store i8* null, i8** [[TMP25]], align 4
3242 // CHECK3-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
3243 // CHECK3-NEXT:    [[TMP27:%.*]] = bitcast i8** [[TMP26]] to i32*
3244 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[TMP27]], align 4
3245 // CHECK3-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
3246 // CHECK3-NEXT:    [[TMP29:%.*]] = bitcast i8** [[TMP28]] to i32*
3247 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[TMP29]], align 4
3248 // CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
3249 // CHECK3-NEXT:    store i8* null, i8** [[TMP30]], align 4
3250 // CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 4
3251 // CHECK3-NEXT:    [[TMP32:%.*]] = bitcast i8** [[TMP31]] to i16**
3252 // CHECK3-NEXT:    store i16* [[VLA]], i16** [[TMP32]], align 4
3253 // CHECK3-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 4
3254 // CHECK3-NEXT:    [[TMP34:%.*]] = bitcast i8** [[TMP33]] to i16**
3255 // CHECK3-NEXT:    store i16* [[VLA]], i16** [[TMP34]], align 4
3256 // CHECK3-NEXT:    [[TMP35:%.*]] = getelementptr inbounds [5 x i64], [5 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 4
3257 // CHECK3-NEXT:    store i64 [[TMP9]], i64* [[TMP35]], align 4
3258 // CHECK3-NEXT:    [[TMP36:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 4
3259 // CHECK3-NEXT:    store i8* null, i8** [[TMP36]], align 4
3260 // CHECK3-NEXT:    [[TMP37:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
3261 // CHECK3-NEXT:    [[TMP38:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
3262 // CHECK3-NEXT:    [[TMP39:%.*]] = getelementptr inbounds [5 x i64], [5 x i64]* [[DOTOFFLOAD_SIZES]], i32 0, i32 0
3263 // CHECK3-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
3264 // CHECK3-NEXT:    [[TMP40:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 0
3265 // CHECK3-NEXT:    store i32 1, i32* [[TMP40]], align 4
3266 // CHECK3-NEXT:    [[TMP41:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 1
3267 // CHECK3-NEXT:    store i32 5, i32* [[TMP41]], align 4
3268 // CHECK3-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 2
3269 // CHECK3-NEXT:    store i8** [[TMP37]], i8*** [[TMP42]], align 4
3270 // CHECK3-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 3
3271 // CHECK3-NEXT:    store i8** [[TMP38]], i8*** [[TMP43]], align 4
3272 // CHECK3-NEXT:    [[TMP44:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 4
3273 // CHECK3-NEXT:    store i64* [[TMP39]], i64** [[TMP44]], align 4
3274 // CHECK3-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 5
3275 // CHECK3-NEXT:    store i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.14, i32 0, i32 0), i64** [[TMP45]], align 4
3276 // CHECK3-NEXT:    [[TMP46:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 6
3277 // CHECK3-NEXT:    store i8** null, i8*** [[TMP46]], align 4
3278 // CHECK3-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 7
3279 // CHECK3-NEXT:    store i8** null, i8*** [[TMP47]], align 4
3280 // CHECK3-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 8
3281 // CHECK3-NEXT:    store i64 10, i64* [[TMP48]], align 8
3282 // CHECK3-NEXT:    [[TMP49:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]])
3283 // CHECK3-NEXT:    [[TMP50:%.*]] = icmp ne i32 [[TMP49]], 0
3284 // CHECK3-NEXT:    br i1 [[TMP50]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
3285 // CHECK3:       omp_offload.failed:
3286 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218(%struct.S1* [[THIS1]], i32 [[TMP5]], i32 2, i32 [[TMP1]], i16* [[VLA]]) #[[ATTR3]]
3287 // CHECK3-NEXT:    br label [[OMP_OFFLOAD_CONT]]
3288 // CHECK3:       omp_offload.cont:
3289 // CHECK3-NEXT:    br label [[OMP_IF_END:%.*]]
3290 // CHECK3:       omp_if.else:
3291 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218(%struct.S1* [[THIS1]], i32 [[TMP5]], i32 2, i32 [[TMP1]], i16* [[VLA]]) #[[ATTR3]]
3292 // CHECK3-NEXT:    br label [[OMP_IF_END]]
3293 // CHECK3:       omp_if.end:
3294 // CHECK3-NEXT:    [[TMP51:%.*]] = mul nsw i32 1, [[TMP1]]
3295 // CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i16, i16* [[VLA]], i32 [[TMP51]]
3296 // CHECK3-NEXT:    [[ARRAYIDX2:%.*]] = getelementptr inbounds i16, i16* [[ARRAYIDX]], i32 1
3297 // CHECK3-NEXT:    [[TMP52:%.*]] = load i16, i16* [[ARRAYIDX2]], align 2
3298 // CHECK3-NEXT:    [[CONV:%.*]] = sext i16 [[TMP52]] to i32
3299 // CHECK3-NEXT:    [[TMP53:%.*]] = load i32, i32* [[B]], align 4
3300 // CHECK3-NEXT:    [[ADD3:%.*]] = add nsw i32 [[CONV]], [[TMP53]]
3301 // CHECK3-NEXT:    [[TMP54:%.*]] = load i8*, i8** [[SAVED_STACK]], align 4
3302 // CHECK3-NEXT:    call void @llvm.stackrestore(i8* [[TMP54]])
3303 // CHECK3-NEXT:    ret i32 [[ADD3]]
3304 //
3305 //
3306 // CHECK3-LABEL: define {{[^@]+}}@_ZL7fstatici
3307 // CHECK3-SAME: (i32 noundef [[N:%.*]]) #[[ATTR0]] {
3308 // CHECK3-NEXT:  entry:
3309 // CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
3310 // CHECK3-NEXT:    [[A:%.*]] = alloca i32, align 4
3311 // CHECK3-NEXT:    [[AA:%.*]] = alloca i16, align 2
3312 // CHECK3-NEXT:    [[AAA:%.*]] = alloca i8, align 1
3313 // CHECK3-NEXT:    [[B:%.*]] = alloca [10 x i32], align 4
3314 // CHECK3-NEXT:    [[N_CASTED:%.*]] = alloca i32, align 4
3315 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
3316 // CHECK3-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
3317 // CHECK3-NEXT:    [[AAA_CASTED:%.*]] = alloca i32, align 4
3318 // CHECK3-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [5 x i8*], align 4
3319 // CHECK3-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [5 x i8*], align 4
3320 // CHECK3-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [5 x i8*], align 4
3321 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
3322 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
3323 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
3324 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR_3:%.*]] = alloca i32, align 4
3325 // CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
3326 // CHECK3-NEXT:    store i32 0, i32* [[A]], align 4
3327 // CHECK3-NEXT:    store i16 0, i16* [[AA]], align 2
3328 // CHECK3-NEXT:    store i8 0, i8* [[AAA]], align 1
3329 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
3330 // CHECK3-NEXT:    store i32 [[TMP0]], i32* [[N_CASTED]], align 4
3331 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_CASTED]], align 4
3332 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
3333 // CHECK3-NEXT:    store i32 [[TMP2]], i32* [[A_CASTED]], align 4
3334 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[A_CASTED]], align 4
3335 // CHECK3-NEXT:    [[TMP4:%.*]] = load i16, i16* [[AA]], align 2
3336 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
3337 // CHECK3-NEXT:    store i16 [[TMP4]], i16* [[CONV]], align 2
3338 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[AA_CASTED]], align 4
3339 // CHECK3-NEXT:    [[TMP6:%.*]] = load i8, i8* [[AAA]], align 1
3340 // CHECK3-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AAA_CASTED]] to i8*
3341 // CHECK3-NEXT:    store i8 [[TMP6]], i8* [[CONV1]], align 1
3342 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[AAA_CASTED]], align 4
3343 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[N_ADDR]], align 4
3344 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP8]], 50
3345 // CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_IF_THEN:%.*]], label [[OMP_IF_ELSE:%.*]]
3346 // CHECK3:       omp_if.then:
3347 // CHECK3-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
3348 // CHECK3-NEXT:    [[TMP10:%.*]] = bitcast i8** [[TMP9]] to i32*
3349 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[TMP10]], align 4
3350 // CHECK3-NEXT:    [[TMP11:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
3351 // CHECK3-NEXT:    [[TMP12:%.*]] = bitcast i8** [[TMP11]] to i32*
3352 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[TMP12]], align 4
3353 // CHECK3-NEXT:    [[TMP13:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
3354 // CHECK3-NEXT:    store i8* null, i8** [[TMP13]], align 4
3355 // CHECK3-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
3356 // CHECK3-NEXT:    [[TMP15:%.*]] = bitcast i8** [[TMP14]] to i32*
3357 // CHECK3-NEXT:    store i32 [[TMP3]], i32* [[TMP15]], align 4
3358 // CHECK3-NEXT:    [[TMP16:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
3359 // CHECK3-NEXT:    [[TMP17:%.*]] = bitcast i8** [[TMP16]] to i32*
3360 // CHECK3-NEXT:    store i32 [[TMP3]], i32* [[TMP17]], align 4
3361 // CHECK3-NEXT:    [[TMP18:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
3362 // CHECK3-NEXT:    store i8* null, i8** [[TMP18]], align 4
3363 // CHECK3-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
3364 // CHECK3-NEXT:    [[TMP20:%.*]] = bitcast i8** [[TMP19]] to i32*
3365 // CHECK3-NEXT:    store i32 [[TMP5]], i32* [[TMP20]], align 4
3366 // CHECK3-NEXT:    [[TMP21:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
3367 // CHECK3-NEXT:    [[TMP22:%.*]] = bitcast i8** [[TMP21]] to i32*
3368 // CHECK3-NEXT:    store i32 [[TMP5]], i32* [[TMP22]], align 4
3369 // CHECK3-NEXT:    [[TMP23:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
3370 // CHECK3-NEXT:    store i8* null, i8** [[TMP23]], align 4
3371 // CHECK3-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
3372 // CHECK3-NEXT:    [[TMP25:%.*]] = bitcast i8** [[TMP24]] to i32*
3373 // CHECK3-NEXT:    store i32 [[TMP7]], i32* [[TMP25]], align 4
3374 // CHECK3-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 3
3375 // CHECK3-NEXT:    [[TMP27:%.*]] = bitcast i8** [[TMP26]] to i32*
3376 // CHECK3-NEXT:    store i32 [[TMP7]], i32* [[TMP27]], align 4
3377 // CHECK3-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
3378 // CHECK3-NEXT:    store i8* null, i8** [[TMP28]], align 4
3379 // CHECK3-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 4
3380 // CHECK3-NEXT:    [[TMP30:%.*]] = bitcast i8** [[TMP29]] to [10 x i32]**
3381 // CHECK3-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[TMP30]], align 4
3382 // CHECK3-NEXT:    [[TMP31:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 4
3383 // CHECK3-NEXT:    [[TMP32:%.*]] = bitcast i8** [[TMP31]] to [10 x i32]**
3384 // CHECK3-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[TMP32]], align 4
3385 // CHECK3-NEXT:    [[TMP33:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 4
3386 // CHECK3-NEXT:    store i8* null, i8** [[TMP33]], align 4
3387 // CHECK3-NEXT:    [[TMP34:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
3388 // CHECK3-NEXT:    [[TMP35:%.*]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
3389 // CHECK3-NEXT:    [[TMP36:%.*]] = load i32, i32* [[A]], align 4
3390 // CHECK3-NEXT:    store i32 [[TMP36]], i32* [[DOTCAPTURE_EXPR_]], align 4
3391 // CHECK3-NEXT:    [[TMP37:%.*]] = load i32, i32* [[N_ADDR]], align 4
3392 // CHECK3-NEXT:    store i32 [[TMP37]], i32* [[DOTCAPTURE_EXPR_2]], align 4
3393 // CHECK3-NEXT:    [[TMP38:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
3394 // CHECK3-NEXT:    [[TMP39:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
3395 // CHECK3-NEXT:    [[SUB:%.*]] = sub i32 [[TMP38]], [[TMP39]]
3396 // CHECK3-NEXT:    [[SUB4:%.*]] = sub i32 [[SUB]], 1
3397 // CHECK3-NEXT:    [[ADD:%.*]] = add i32 [[SUB4]], 1
3398 // CHECK3-NEXT:    [[DIV:%.*]] = udiv i32 [[ADD]], 1
3399 // CHECK3-NEXT:    [[SUB5:%.*]] = sub i32 [[DIV]], 1
3400 // CHECK3-NEXT:    store i32 [[SUB5]], i32* [[DOTCAPTURE_EXPR_3]], align 4
3401 // CHECK3-NEXT:    [[TMP40:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_3]], align 4
3402 // CHECK3-NEXT:    [[ADD6:%.*]] = add i32 [[TMP40]], 1
3403 // CHECK3-NEXT:    [[TMP41:%.*]] = zext i32 [[ADD6]] to i64
3404 // CHECK3-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
3405 // CHECK3-NEXT:    [[TMP42:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 0
3406 // CHECK3-NEXT:    store i32 1, i32* [[TMP42]], align 4
3407 // CHECK3-NEXT:    [[TMP43:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 1
3408 // CHECK3-NEXT:    store i32 5, i32* [[TMP43]], align 4
3409 // CHECK3-NEXT:    [[TMP44:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 2
3410 // CHECK3-NEXT:    store i8** [[TMP34]], i8*** [[TMP44]], align 4
3411 // CHECK3-NEXT:    [[TMP45:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 3
3412 // CHECK3-NEXT:    store i8** [[TMP35]], i8*** [[TMP45]], align 4
3413 // CHECK3-NEXT:    [[TMP46:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 4
3414 // CHECK3-NEXT:    store i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_sizes.16, i32 0, i32 0), i64** [[TMP46]], align 4
3415 // CHECK3-NEXT:    [[TMP47:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 5
3416 // CHECK3-NEXT:    store i64* getelementptr inbounds ([5 x i64], [5 x i64]* @.offload_maptypes.17, i32 0, i32 0), i64** [[TMP47]], align 4
3417 // CHECK3-NEXT:    [[TMP48:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 6
3418 // CHECK3-NEXT:    store i8** null, i8*** [[TMP48]], align 4
3419 // CHECK3-NEXT:    [[TMP49:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 7
3420 // CHECK3-NEXT:    store i8** null, i8*** [[TMP49]], align 4
3421 // CHECK3-NEXT:    [[TMP50:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 8
3422 // CHECK3-NEXT:    store i64 [[TMP41]], i64* [[TMP50]], align 8
3423 // CHECK3-NEXT:    [[TMP51:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]])
3424 // CHECK3-NEXT:    [[TMP52:%.*]] = icmp ne i32 [[TMP51]], 0
3425 // CHECK3-NEXT:    br i1 [[TMP52]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
3426 // CHECK3:       omp_offload.failed:
3427 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200(i32 [[TMP1]], i32 [[TMP3]], i32 [[TMP5]], i32 [[TMP7]], [10 x i32]* [[B]]) #[[ATTR3]]
3428 // CHECK3-NEXT:    br label [[OMP_OFFLOAD_CONT]]
3429 // CHECK3:       omp_offload.cont:
3430 // CHECK3-NEXT:    br label [[OMP_IF_END:%.*]]
3431 // CHECK3:       omp_if.else:
3432 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200(i32 [[TMP1]], i32 [[TMP3]], i32 [[TMP5]], i32 [[TMP7]], [10 x i32]* [[B]]) #[[ATTR3]]
3433 // CHECK3-NEXT:    br label [[OMP_IF_END]]
3434 // CHECK3:       omp_if.end:
3435 // CHECK3-NEXT:    [[TMP53:%.*]] = load i32, i32* [[A]], align 4
3436 // CHECK3-NEXT:    ret i32 [[TMP53]]
3437 //
3438 //
3439 // CHECK3-LABEL: define {{[^@]+}}@_Z9ftemplateIiET_i
3440 // CHECK3-SAME: (i32 noundef [[N:%.*]]) #[[ATTR0]] comdat {
3441 // CHECK3-NEXT:  entry:
3442 // CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
3443 // CHECK3-NEXT:    [[A:%.*]] = alloca i32, align 4
3444 // CHECK3-NEXT:    [[AA:%.*]] = alloca i16, align 2
3445 // CHECK3-NEXT:    [[B:%.*]] = alloca [10 x i32], align 4
3446 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
3447 // CHECK3-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
3448 // CHECK3-NEXT:    [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [3 x i8*], align 4
3449 // CHECK3-NEXT:    [[DOTOFFLOAD_PTRS:%.*]] = alloca [3 x i8*], align 4
3450 // CHECK3-NEXT:    [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [3 x i8*], align 4
3451 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
3452 // CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
3453 // CHECK3-NEXT:    store i32 0, i32* [[A]], align 4
3454 // CHECK3-NEXT:    store i16 0, i16* [[AA]], align 2
3455 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A]], align 4
3456 // CHECK3-NEXT:    store i32 [[TMP0]], i32* [[A_CASTED]], align 4
3457 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A_CASTED]], align 4
3458 // CHECK3-NEXT:    [[TMP2:%.*]] = load i16, i16* [[AA]], align 2
3459 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
3460 // CHECK3-NEXT:    store i16 [[TMP2]], i16* [[CONV]], align 2
3461 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[AA_CASTED]], align 4
3462 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[N_ADDR]], align 4
3463 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP4]], 40
3464 // CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_IF_THEN:%.*]], label [[OMP_IF_ELSE:%.*]]
3465 // CHECK3:       omp_if.then:
3466 // CHECK3-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
3467 // CHECK3-NEXT:    [[TMP6:%.*]] = bitcast i8** [[TMP5]] to i32*
3468 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[TMP6]], align 4
3469 // CHECK3-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
3470 // CHECK3-NEXT:    [[TMP8:%.*]] = bitcast i8** [[TMP7]] to i32*
3471 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[TMP8]], align 4
3472 // CHECK3-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
3473 // CHECK3-NEXT:    store i8* null, i8** [[TMP9]], align 4
3474 // CHECK3-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
3475 // CHECK3-NEXT:    [[TMP11:%.*]] = bitcast i8** [[TMP10]] to i32*
3476 // CHECK3-NEXT:    store i32 [[TMP3]], i32* [[TMP11]], align 4
3477 // CHECK3-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 1
3478 // CHECK3-NEXT:    [[TMP13:%.*]] = bitcast i8** [[TMP12]] to i32*
3479 // CHECK3-NEXT:    store i32 [[TMP3]], i32* [[TMP13]], align 4
3480 // CHECK3-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
3481 // CHECK3-NEXT:    store i8* null, i8** [[TMP14]], align 4
3482 // CHECK3-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
3483 // CHECK3-NEXT:    [[TMP16:%.*]] = bitcast i8** [[TMP15]] to [10 x i32]**
3484 // CHECK3-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[TMP16]], align 4
3485 // CHECK3-NEXT:    [[TMP17:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 2
3486 // CHECK3-NEXT:    [[TMP18:%.*]] = bitcast i8** [[TMP17]] to [10 x i32]**
3487 // CHECK3-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[TMP18]], align 4
3488 // CHECK3-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
3489 // CHECK3-NEXT:    store i8* null, i8** [[TMP19]], align 4
3490 // CHECK3-NEXT:    [[TMP20:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
3491 // CHECK3-NEXT:    [[TMP21:%.*]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[DOTOFFLOAD_PTRS]], i32 0, i32 0
3492 // CHECK3-NEXT:    [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
3493 // CHECK3-NEXT:    [[TMP22:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 0
3494 // CHECK3-NEXT:    store i32 1, i32* [[TMP22]], align 4
3495 // CHECK3-NEXT:    [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 1
3496 // CHECK3-NEXT:    store i32 3, i32* [[TMP23]], align 4
3497 // CHECK3-NEXT:    [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 2
3498 // CHECK3-NEXT:    store i8** [[TMP20]], i8*** [[TMP24]], align 4
3499 // CHECK3-NEXT:    [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 3
3500 // CHECK3-NEXT:    store i8** [[TMP21]], i8*** [[TMP25]], align 4
3501 // CHECK3-NEXT:    [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 4
3502 // CHECK3-NEXT:    store i64* getelementptr inbounds ([3 x i64], [3 x i64]* @.offload_sizes.19, i32 0, i32 0), i64** [[TMP26]], align 4
3503 // CHECK3-NEXT:    [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 5
3504 // CHECK3-NEXT:    store i64* getelementptr inbounds ([3 x i64], [3 x i64]* @.offload_maptypes.20, i32 0, i32 0), i64** [[TMP27]], align 4
3505 // CHECK3-NEXT:    [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 6
3506 // CHECK3-NEXT:    store i8** null, i8*** [[TMP28]], align 4
3507 // CHECK3-NEXT:    [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 7
3508 // CHECK3-NEXT:    store i8** null, i8*** [[TMP29]], align 4
3509 // CHECK3-NEXT:    [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]], i32 0, i32 8
3510 // CHECK3-NEXT:    store i64 10, i64* [[TMP30]], align 8
3511 // CHECK3-NEXT:    [[TMP31:%.*]] = call i32 @__tgt_target_kernel(%struct.ident_t* @[[GLOB2]], i64 -1, i32 0, i32 0, i8* @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183.region_id, %struct.__tgt_kernel_arguments* [[KERNEL_ARGS]])
3512 // CHECK3-NEXT:    [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
3513 // CHECK3-NEXT:    br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
3514 // CHECK3:       omp_offload.failed:
3515 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183(i32 [[TMP1]], i32 [[TMP3]], [10 x i32]* [[B]]) #[[ATTR3]]
3516 // CHECK3-NEXT:    br label [[OMP_OFFLOAD_CONT]]
3517 // CHECK3:       omp_offload.cont:
3518 // CHECK3-NEXT:    br label [[OMP_IF_END:%.*]]
3519 // CHECK3:       omp_if.else:
3520 // CHECK3-NEXT:    call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183(i32 [[TMP1]], i32 [[TMP3]], [10 x i32]* [[B]]) #[[ATTR3]]
3521 // CHECK3-NEXT:    br label [[OMP_IF_END]]
3522 // CHECK3:       omp_if.end:
3523 // CHECK3-NEXT:    [[TMP33:%.*]] = load i32, i32* [[A]], align 4
3524 // CHECK3-NEXT:    ret i32 [[TMP33]]
3525 //
3526 //
3527 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218
3528 // CHECK3-SAME: (%struct.S1* noundef [[THIS:%.*]], i32 noundef [[B:%.*]], i32 noundef [[VLA:%.*]], i32 noundef [[VLA1:%.*]], i16* noundef nonnull align 2 dereferenceable(2) [[C:%.*]]) #[[ATTR2]] {
3529 // CHECK3-NEXT:  entry:
3530 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 4
3531 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
3532 // CHECK3-NEXT:    [[VLA_ADDR:%.*]] = alloca i32, align 4
3533 // CHECK3-NEXT:    [[VLA_ADDR2:%.*]] = alloca i32, align 4
3534 // CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca i16*, align 4
3535 // CHECK3-NEXT:    [[B_CASTED:%.*]] = alloca i32, align 4
3536 // CHECK3-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 4
3537 // CHECK3-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
3538 // CHECK3-NEXT:    store i32 [[VLA]], i32* [[VLA_ADDR]], align 4
3539 // CHECK3-NEXT:    store i32 [[VLA1]], i32* [[VLA_ADDR2]], align 4
3540 // CHECK3-NEXT:    store i16* [[C]], i16** [[C_ADDR]], align 4
3541 // CHECK3-NEXT:    [[TMP0:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 4
3542 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[VLA_ADDR]], align 4
3543 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[VLA_ADDR2]], align 4
3544 // CHECK3-NEXT:    [[TMP3:%.*]] = load i16*, i16** [[C_ADDR]], align 4
3545 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[B_ADDR]], align 4
3546 // CHECK3-NEXT:    store i32 [[TMP4]], i32* [[B_CASTED]], align 4
3547 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B_CASTED]], align 4
3548 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.S1*, i32, i32, i32, i16*)* @.omp_outlined..12 to void (i32*, i32*, ...)*), %struct.S1* [[TMP0]], i32 [[TMP5]], i32 [[TMP1]], i32 [[TMP2]], i16* [[TMP3]])
3549 // CHECK3-NEXT:    ret void
3550 //
3551 //
3552 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..12
3553 // CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], %struct.S1* noundef [[THIS:%.*]], i32 noundef [[B:%.*]], i32 noundef [[VLA:%.*]], i32 noundef [[VLA1:%.*]], i16* noundef nonnull align 2 dereferenceable(2) [[C:%.*]]) #[[ATTR2]] {
3554 // CHECK3-NEXT:  entry:
3555 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
3556 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
3557 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 4
3558 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
3559 // CHECK3-NEXT:    [[VLA_ADDR:%.*]] = alloca i32, align 4
3560 // CHECK3-NEXT:    [[VLA_ADDR2:%.*]] = alloca i32, align 4
3561 // CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca i16*, align 4
3562 // CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
3563 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
3564 // CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
3565 // CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
3566 // CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3567 // CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3568 // CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
3569 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
3570 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
3571 // CHECK3-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 4
3572 // CHECK3-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
3573 // CHECK3-NEXT:    store i32 [[VLA]], i32* [[VLA_ADDR]], align 4
3574 // CHECK3-NEXT:    store i32 [[VLA1]], i32* [[VLA_ADDR2]], align 4
3575 // CHECK3-NEXT:    store i16* [[C]], i16** [[C_ADDR]], align 4
3576 // CHECK3-NEXT:    [[TMP0:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 4
3577 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[VLA_ADDR]], align 4
3578 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[VLA_ADDR2]], align 4
3579 // CHECK3-NEXT:    [[TMP3:%.*]] = load i16*, i16** [[C_ADDR]], align 4
3580 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
3581 // CHECK3-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
3582 // CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
3583 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
3584 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
3585 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP4]], align 4
3586 // CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP5]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
3587 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3588 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 9
3589 // CHECK3-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3590 // CHECK3:       cond.true:
3591 // CHECK3-NEXT:    br label [[COND_END:%.*]]
3592 // CHECK3:       cond.false:
3593 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3594 // CHECK3-NEXT:    br label [[COND_END]]
3595 // CHECK3:       cond.end:
3596 // CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
3597 // CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
3598 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
3599 // CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_IV]], align 4
3600 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
3601 // CHECK3:       omp.inner.for.cond:
3602 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3603 // CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3604 // CHECK3-NEXT:    [[CMP3:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
3605 // CHECK3-NEXT:    br i1 [[CMP3]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3606 // CHECK3:       omp.inner.for.body:
3607 // CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3608 // CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP11]], 1
3609 // CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
3610 // CHECK3-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
3611 // CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[B_ADDR]], align 4
3612 // CHECK3-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP12]] to double
3613 // CHECK3-NEXT:    [[ADD4:%.*]] = fadd double [[CONV]], 1.500000e+00
3614 // CHECK3-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_S1:%.*]], %struct.S1* [[TMP0]], i32 0, i32 0
3615 // CHECK3-NEXT:    store double [[ADD4]], double* [[A]], align 4
3616 // CHECK3-NEXT:    [[A5:%.*]] = getelementptr inbounds [[STRUCT_S1]], %struct.S1* [[TMP0]], i32 0, i32 0
3617 // CHECK3-NEXT:    [[TMP13:%.*]] = load double, double* [[A5]], align 4
3618 // CHECK3-NEXT:    [[INC:%.*]] = fadd double [[TMP13]], 1.000000e+00
3619 // CHECK3-NEXT:    store double [[INC]], double* [[A5]], align 4
3620 // CHECK3-NEXT:    [[CONV6:%.*]] = fptosi double [[INC]] to i16
3621 // CHECK3-NEXT:    [[TMP14:%.*]] = mul nsw i32 1, [[TMP2]]
3622 // CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i16, i16* [[TMP3]], i32 [[TMP14]]
3623 // CHECK3-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds i16, i16* [[ARRAYIDX]], i32 1
3624 // CHECK3-NEXT:    store i16 [[CONV6]], i16* [[ARRAYIDX7]], align 2
3625 // CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
3626 // CHECK3:       omp.body.continue:
3627 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
3628 // CHECK3:       omp.inner.for.inc:
3629 // CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3630 // CHECK3-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP15]], 1
3631 // CHECK3-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4
3632 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]]
3633 // CHECK3:       omp.inner.for.end:
3634 // CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
3635 // CHECK3:       omp.loop.exit:
3636 // CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP5]])
3637 // CHECK3-NEXT:    ret void
3638 //
3639 //
3640 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200
3641 // CHECK3-SAME: (i32 noundef [[N:%.*]], i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]], i32 noundef [[AAA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR2]] {
3642 // CHECK3-NEXT:  entry:
3643 // CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
3644 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
3645 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
3646 // CHECK3-NEXT:    [[AAA_ADDR:%.*]] = alloca i32, align 4
3647 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 4
3648 // CHECK3-NEXT:    [[N_CASTED:%.*]] = alloca i32, align 4
3649 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
3650 // CHECK3-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
3651 // CHECK3-NEXT:    [[AAA_CASTED:%.*]] = alloca i32, align 4
3652 // CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
3653 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
3654 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
3655 // CHECK3-NEXT:    store i32 [[AAA]], i32* [[AAA_ADDR]], align 4
3656 // CHECK3-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 4
3657 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
3658 // CHECK3-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AAA_ADDR]] to i8*
3659 // CHECK3-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 4
3660 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_ADDR]], align 4
3661 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[N_CASTED]], align 4
3662 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_CASTED]], align 4
3663 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[A_ADDR]], align 4
3664 // CHECK3-NEXT:    store i32 [[TMP3]], i32* [[A_CASTED]], align 4
3665 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[A_CASTED]], align 4
3666 // CHECK3-NEXT:    [[TMP5:%.*]] = load i16, i16* [[CONV]], align 2
3667 // CHECK3-NEXT:    [[CONV2:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
3668 // CHECK3-NEXT:    store i16 [[TMP5]], i16* [[CONV2]], align 2
3669 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[AA_CASTED]], align 4
3670 // CHECK3-NEXT:    [[TMP7:%.*]] = load i8, i8* [[CONV1]], align 1
3671 // CHECK3-NEXT:    [[CONV3:%.*]] = bitcast i32* [[AAA_CASTED]] to i8*
3672 // CHECK3-NEXT:    store i8 [[TMP7]], i8* [[CONV3]], align 1
3673 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[AAA_CASTED]], align 4
3674 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32, i32, [10 x i32]*)* @.omp_outlined..15 to void (i32*, i32*, ...)*), i32 [[TMP2]], i32 [[TMP4]], i32 [[TMP6]], i32 [[TMP8]], [10 x i32]* [[TMP0]])
3675 // CHECK3-NEXT:    ret void
3676 //
3677 //
3678 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..15
3679 // CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[N:%.*]], i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]], i32 noundef [[AAA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR2]] {
3680 // CHECK3-NEXT:  entry:
3681 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
3682 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
3683 // CHECK3-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
3684 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
3685 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
3686 // CHECK3-NEXT:    [[AAA_ADDR:%.*]] = alloca i32, align 4
3687 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 4
3688 // CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
3689 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
3690 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
3691 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
3692 // CHECK3-NEXT:    [[DOTCAPTURE_EXPR_3:%.*]] = alloca i32, align 4
3693 // CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
3694 // CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
3695 // CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
3696 // CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3697 // CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3698 // CHECK3-NEXT:    [[I6:%.*]] = alloca i32, align 4
3699 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
3700 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
3701 // CHECK3-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
3702 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
3703 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
3704 // CHECK3-NEXT:    store i32 [[AAA]], i32* [[AAA_ADDR]], align 4
3705 // CHECK3-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 4
3706 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
3707 // CHECK3-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AAA_ADDR]] to i8*
3708 // CHECK3-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 4
3709 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A_ADDR]], align 4
3710 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[DOTCAPTURE_EXPR_]], align 4
3711 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_ADDR]], align 4
3712 // CHECK3-NEXT:    store i32 [[TMP2]], i32* [[DOTCAPTURE_EXPR_2]], align 4
3713 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
3714 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
3715 // CHECK3-NEXT:    [[SUB:%.*]] = sub i32 [[TMP3]], [[TMP4]]
3716 // CHECK3-NEXT:    [[SUB4:%.*]] = sub i32 [[SUB]], 1
3717 // CHECK3-NEXT:    [[ADD:%.*]] = add i32 [[SUB4]], 1
3718 // CHECK3-NEXT:    [[DIV:%.*]] = udiv i32 [[ADD]], 1
3719 // CHECK3-NEXT:    [[SUB5:%.*]] = sub i32 [[DIV]], 1
3720 // CHECK3-NEXT:    store i32 [[SUB5]], i32* [[DOTCAPTURE_EXPR_3]], align 4
3721 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
3722 // CHECK3-NEXT:    store i32 [[TMP5]], i32* [[I]], align 4
3723 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
3724 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
3725 // CHECK3-NEXT:    [[CMP:%.*]] = icmp slt i32 [[TMP6]], [[TMP7]]
3726 // CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
3727 // CHECK3:       omp.precond.then:
3728 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
3729 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_3]], align 4
3730 // CHECK3-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_UB]], align 4
3731 // CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
3732 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
3733 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
3734 // CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
3735 // CHECK3-NEXT:    call void @__kmpc_for_static_init_4u(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
3736 // CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3737 // CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_3]], align 4
3738 // CHECK3-NEXT:    [[CMP7:%.*]] = icmp ugt i32 [[TMP11]], [[TMP12]]
3739 // CHECK3-NEXT:    br i1 [[CMP7]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3740 // CHECK3:       cond.true:
3741 // CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_3]], align 4
3742 // CHECK3-NEXT:    br label [[COND_END:%.*]]
3743 // CHECK3:       cond.false:
3744 // CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3745 // CHECK3-NEXT:    br label [[COND_END]]
3746 // CHECK3:       cond.end:
3747 // CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP13]], [[COND_TRUE]] ], [ [[TMP14]], [[COND_FALSE]] ]
3748 // CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
3749 // CHECK3-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
3750 // CHECK3-NEXT:    store i32 [[TMP15]], i32* [[DOTOMP_IV]], align 4
3751 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
3752 // CHECK3:       omp.inner.for.cond:
3753 // CHECK3-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3754 // CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3755 // CHECK3-NEXT:    [[ADD8:%.*]] = add i32 [[TMP17]], 1
3756 // CHECK3-NEXT:    [[CMP9:%.*]] = icmp ult i32 [[TMP16]], [[ADD8]]
3757 // CHECK3-NEXT:    br i1 [[CMP9]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3758 // CHECK3:       omp.inner.for.body:
3759 // CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
3760 // CHECK3-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3761 // CHECK3-NEXT:    [[MUL:%.*]] = mul i32 [[TMP19]], 1
3762 // CHECK3-NEXT:    [[ADD10:%.*]] = add i32 [[TMP18]], [[MUL]]
3763 // CHECK3-NEXT:    store i32 [[ADD10]], i32* [[I6]], align 4
3764 // CHECK3-NEXT:    [[TMP20:%.*]] = load i32, i32* [[A_ADDR]], align 4
3765 // CHECK3-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP20]], 1
3766 // CHECK3-NEXT:    store i32 [[ADD11]], i32* [[A_ADDR]], align 4
3767 // CHECK3-NEXT:    [[TMP21:%.*]] = load i16, i16* [[CONV]], align 2
3768 // CHECK3-NEXT:    [[CONV12:%.*]] = sext i16 [[TMP21]] to i32
3769 // CHECK3-NEXT:    [[ADD13:%.*]] = add nsw i32 [[CONV12]], 1
3770 // CHECK3-NEXT:    [[CONV14:%.*]] = trunc i32 [[ADD13]] to i16
3771 // CHECK3-NEXT:    store i16 [[CONV14]], i16* [[CONV]], align 2
3772 // CHECK3-NEXT:    [[TMP22:%.*]] = load i8, i8* [[CONV1]], align 1
3773 // CHECK3-NEXT:    [[CONV15:%.*]] = sext i8 [[TMP22]] to i32
3774 // CHECK3-NEXT:    [[ADD16:%.*]] = add nsw i32 [[CONV15]], 1
3775 // CHECK3-NEXT:    [[CONV17:%.*]] = trunc i32 [[ADD16]] to i8
3776 // CHECK3-NEXT:    store i8 [[CONV17]], i8* [[CONV1]], align 1
3777 // CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x i32], [10 x i32]* [[TMP0]], i32 0, i32 2
3778 // CHECK3-NEXT:    [[TMP23:%.*]] = load i32, i32* [[ARRAYIDX]], align 4
3779 // CHECK3-NEXT:    [[ADD18:%.*]] = add nsw i32 [[TMP23]], 1
3780 // CHECK3-NEXT:    store i32 [[ADD18]], i32* [[ARRAYIDX]], align 4
3781 // CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
3782 // CHECK3:       omp.body.continue:
3783 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
3784 // CHECK3:       omp.inner.for.inc:
3785 // CHECK3-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3786 // CHECK3-NEXT:    [[ADD19:%.*]] = add i32 [[TMP24]], 1
3787 // CHECK3-NEXT:    store i32 [[ADD19]], i32* [[DOTOMP_IV]], align 4
3788 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]]
3789 // CHECK3:       omp.inner.for.end:
3790 // CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
3791 // CHECK3:       omp.loop.exit:
3792 // CHECK3-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
3793 // CHECK3-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
3794 // CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
3795 // CHECK3-NEXT:    br label [[OMP_PRECOND_END]]
3796 // CHECK3:       omp.precond.end:
3797 // CHECK3-NEXT:    ret void
3798 //
3799 //
3800 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183
3801 // CHECK3-SAME: (i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR2]] {
3802 // CHECK3-NEXT:  entry:
3803 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
3804 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
3805 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 4
3806 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
3807 // CHECK3-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
3808 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
3809 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
3810 // CHECK3-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 4
3811 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
3812 // CHECK3-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 4
3813 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A_ADDR]], align 4
3814 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[A_CASTED]], align 4
3815 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A_CASTED]], align 4
3816 // CHECK3-NEXT:    [[TMP3:%.*]] = load i16, i16* [[CONV]], align 2
3817 // CHECK3-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
3818 // CHECK3-NEXT:    store i16 [[TMP3]], i16* [[CONV1]], align 2
3819 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[AA_CASTED]], align 4
3820 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 3, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, [10 x i32]*)* @.omp_outlined..18 to void (i32*, i32*, ...)*), i32 [[TMP2]], i32 [[TMP4]], [10 x i32]* [[TMP0]])
3821 // CHECK3-NEXT:    ret void
3822 //
3823 //
3824 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..18
3825 // CHECK3-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR2]] {
3826 // CHECK3-NEXT:  entry:
3827 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
3828 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
3829 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
3830 // CHECK3-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
3831 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 4
3832 // CHECK3-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
3833 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32, align 4
3834 // CHECK3-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
3835 // CHECK3-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
3836 // CHECK3-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3837 // CHECK3-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3838 // CHECK3-NEXT:    [[I:%.*]] = alloca i32, align 4
3839 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
3840 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
3841 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
3842 // CHECK3-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
3843 // CHECK3-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 4
3844 // CHECK3-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
3845 // CHECK3-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 4
3846 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
3847 // CHECK3-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
3848 // CHECK3-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
3849 // CHECK3-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
3850 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
3851 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
3852 // CHECK3-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP2]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
3853 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3854 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP3]], 9
3855 // CHECK3-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3856 // CHECK3:       cond.true:
3857 // CHECK3-NEXT:    br label [[COND_END:%.*]]
3858 // CHECK3:       cond.false:
3859 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3860 // CHECK3-NEXT:    br label [[COND_END]]
3861 // CHECK3:       cond.end:
3862 // CHECK3-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP4]], [[COND_FALSE]] ]
3863 // CHECK3-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
3864 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
3865 // CHECK3-NEXT:    store i32 [[TMP5]], i32* [[DOTOMP_IV]], align 4
3866 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
3867 // CHECK3:       omp.inner.for.cond:
3868 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3869 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3870 // CHECK3-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP6]], [[TMP7]]
3871 // CHECK3-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3872 // CHECK3:       omp.inner.for.body:
3873 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3874 // CHECK3-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP8]], 1
3875 // CHECK3-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
3876 // CHECK3-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
3877 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[A_ADDR]], align 4
3878 // CHECK3-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP9]], 1
3879 // CHECK3-NEXT:    store i32 [[ADD2]], i32* [[A_ADDR]], align 4
3880 // CHECK3-NEXT:    [[TMP10:%.*]] = load i16, i16* [[CONV]], align 2
3881 // CHECK3-NEXT:    [[CONV3:%.*]] = sext i16 [[TMP10]] to i32
3882 // CHECK3-NEXT:    [[ADD4:%.*]] = add nsw i32 [[CONV3]], 1
3883 // CHECK3-NEXT:    [[CONV5:%.*]] = trunc i32 [[ADD4]] to i16
3884 // CHECK3-NEXT:    store i16 [[CONV5]], i16* [[CONV]], align 2
3885 // CHECK3-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x i32], [10 x i32]* [[TMP0]], i32 0, i32 2
3886 // CHECK3-NEXT:    [[TMP11:%.*]] = load i32, i32* [[ARRAYIDX]], align 4
3887 // CHECK3-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP11]], 1
3888 // CHECK3-NEXT:    store i32 [[ADD6]], i32* [[ARRAYIDX]], align 4
3889 // CHECK3-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
3890 // CHECK3:       omp.body.continue:
3891 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
3892 // CHECK3:       omp.inner.for.inc:
3893 // CHECK3-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3894 // CHECK3-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP12]], 1
3895 // CHECK3-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_IV]], align 4
3896 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]]
3897 // CHECK3:       omp.inner.for.end:
3898 // CHECK3-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
3899 // CHECK3:       omp.loop.exit:
3900 // CHECK3-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP2]])
3901 // CHECK3-NEXT:    ret void
3902 //
3903 //
3904 // CHECK3-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
3905 // CHECK3-SAME: () #[[ATTR4]] {
3906 // CHECK3-NEXT:  entry:
3907 // CHECK3-NEXT:    call void @__tgt_register_requires(i64 1)
3908 // CHECK3-NEXT:    ret void
3909 //
3910 //
3911 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l103
3912 // CHECK9-SAME: (i64 noundef [[AA:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]], i64 noundef [[DOTCAPTURE_EXPR_1:%.*]]) #[[ATTR0:[0-9]+]] {
3913 // CHECK9-NEXT:  entry:
3914 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
3915 // CHECK9-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
3916 // CHECK9-NEXT:    [[DOTCAPTURE_EXPR__ADDR2:%.*]] = alloca i64, align 8
3917 // CHECK9-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
3918 // CHECK9-NEXT:    [[TMP0:%.*]] = call i32 @__kmpc_global_thread_num(%struct.ident_t* @[[GLOB2:[0-9]+]])
3919 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
3920 // CHECK9-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
3921 // CHECK9-NEXT:    store i64 [[DOTCAPTURE_EXPR_1]], i64* [[DOTCAPTURE_EXPR__ADDR2]], align 8
3922 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
3923 // CHECK9-NEXT:    [[CONV3:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
3924 // CHECK9-NEXT:    [[CONV4:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR2]] to i32*
3925 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[CONV3]], align 4
3926 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[CONV4]], align 4
3927 // CHECK9-NEXT:    call void @__kmpc_push_num_teams(%struct.ident_t* @[[GLOB2]], i32 [[TMP0]], i32 [[TMP1]], i32 [[TMP2]])
3928 // CHECK9-NEXT:    [[TMP3:%.*]] = load i16, i16* [[CONV]], align 2
3929 // CHECK9-NEXT:    [[CONV5:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
3930 // CHECK9-NEXT:    store i16 [[TMP3]], i16* [[CONV5]], align 2
3931 // CHECK9-NEXT:    [[TMP4:%.*]] = load i64, i64* [[AA_CASTED]], align 8
3932 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64)* @.omp_outlined. to void (i32*, i32*, ...)*), i64 [[TMP4]])
3933 // CHECK9-NEXT:    ret void
3934 //
3935 //
3936 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined.
3937 // CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[AA:%.*]]) #[[ATTR0]] {
3938 // CHECK9-NEXT:  entry:
3939 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
3940 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
3941 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
3942 // CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
3943 // CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
3944 // CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
3945 // CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
3946 // CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3947 // CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3948 // CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
3949 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
3950 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
3951 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
3952 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
3953 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
3954 // CHECK9-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
3955 // CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
3956 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
3957 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
3958 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
3959 // CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
3960 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3961 // CHECK9-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
3962 // CHECK9-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3963 // CHECK9:       cond.true:
3964 // CHECK9-NEXT:    br label [[COND_END:%.*]]
3965 // CHECK9:       cond.false:
3966 // CHECK9-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3967 // CHECK9-NEXT:    br label [[COND_END]]
3968 // CHECK9:       cond.end:
3969 // CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
3970 // CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
3971 // CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
3972 // CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
3973 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
3974 // CHECK9:       omp.inner.for.cond:
3975 // CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3976 // CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
3977 // CHECK9-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
3978 // CHECK9-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3979 // CHECK9:       omp.inner.for.body:
3980 // CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3981 // CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
3982 // CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
3983 // CHECK9-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
3984 // CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
3985 // CHECK9:       omp.body.continue:
3986 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
3987 // CHECK9:       omp.inner.for.inc:
3988 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
3989 // CHECK9-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP8]], 1
3990 // CHECK9-NEXT:    store i32 [[ADD2]], i32* [[DOTOMP_IV]], align 4
3991 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]]
3992 // CHECK9:       omp.inner.for.end:
3993 // CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
3994 // CHECK9:       omp.loop.exit:
3995 // CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
3996 // CHECK9-NEXT:    ret void
3997 //
3998 //
3999 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l113
4000 // CHECK9-SAME: (i64 noundef [[AA:%.*]]) #[[ATTR0]] {
4001 // CHECK9-NEXT:  entry:
4002 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
4003 // CHECK9-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
4004 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
4005 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
4006 // CHECK9-NEXT:    [[TMP0:%.*]] = load i16, i16* [[CONV]], align 2
4007 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
4008 // CHECK9-NEXT:    store i16 [[TMP0]], i16* [[CONV1]], align 2
4009 // CHECK9-NEXT:    [[TMP1:%.*]] = load i64, i64* [[AA_CASTED]], align 8
4010 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i64 [[TMP1]])
4011 // CHECK9-NEXT:    ret void
4012 //
4013 //
4014 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..1
4015 // CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[AA:%.*]]) #[[ATTR0]] {
4016 // CHECK9-NEXT:  entry:
4017 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4018 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4019 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
4020 // CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
4021 // CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
4022 // CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
4023 // CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
4024 // CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4025 // CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4026 // CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
4027 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4028 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4029 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
4030 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
4031 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
4032 // CHECK9-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
4033 // CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
4034 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
4035 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
4036 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
4037 // CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
4038 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4039 // CHECK9-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
4040 // CHECK9-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4041 // CHECK9:       cond.true:
4042 // CHECK9-NEXT:    br label [[COND_END:%.*]]
4043 // CHECK9:       cond.false:
4044 // CHECK9-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4045 // CHECK9-NEXT:    br label [[COND_END]]
4046 // CHECK9:       cond.end:
4047 // CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
4048 // CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
4049 // CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4050 // CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
4051 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
4052 // CHECK9:       omp.inner.for.cond:
4053 // CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4054 // CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4055 // CHECK9-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
4056 // CHECK9-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4057 // CHECK9:       omp.inner.for.body:
4058 // CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4059 // CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
4060 // CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
4061 // CHECK9-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
4062 // CHECK9-NEXT:    [[TMP8:%.*]] = load i16, i16* [[CONV]], align 2
4063 // CHECK9-NEXT:    [[CONV2:%.*]] = sext i16 [[TMP8]] to i32
4064 // CHECK9-NEXT:    [[ADD3:%.*]] = add nsw i32 [[CONV2]], 1
4065 // CHECK9-NEXT:    [[CONV4:%.*]] = trunc i32 [[ADD3]] to i16
4066 // CHECK9-NEXT:    store i16 [[CONV4]], i16* [[CONV]], align 2
4067 // CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
4068 // CHECK9:       omp.body.continue:
4069 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
4070 // CHECK9:       omp.inner.for.inc:
4071 // CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4072 // CHECK9-NEXT:    [[ADD5:%.*]] = add nsw i32 [[TMP9]], 1
4073 // CHECK9-NEXT:    store i32 [[ADD5]], i32* [[DOTOMP_IV]], align 4
4074 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]]
4075 // CHECK9:       omp.inner.for.end:
4076 // CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
4077 // CHECK9:       omp.loop.exit:
4078 // CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
4079 // CHECK9-NEXT:    ret void
4080 //
4081 //
4082 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120
4083 // CHECK9-SAME: (i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]]) #[[ATTR0]] {
4084 // CHECK9-NEXT:  entry:
4085 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4086 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
4087 // CHECK9-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
4088 // CHECK9-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
4089 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4090 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
4091 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4092 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
4093 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32, i32* [[CONV]], align 4
4094 // CHECK9-NEXT:    [[CONV2:%.*]] = bitcast i64* [[A_CASTED]] to i32*
4095 // CHECK9-NEXT:    store i32 [[TMP0]], i32* [[CONV2]], align 4
4096 // CHECK9-NEXT:    [[TMP1:%.*]] = load i64, i64* [[A_CASTED]], align 8
4097 // CHECK9-NEXT:    [[TMP2:%.*]] = load i16, i16* [[CONV1]], align 2
4098 // CHECK9-NEXT:    [[CONV3:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
4099 // CHECK9-NEXT:    store i16 [[TMP2]], i16* [[CONV3]], align 2
4100 // CHECK9-NEXT:    [[TMP3:%.*]] = load i64, i64* [[AA_CASTED]], align 8
4101 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i64 [[TMP1]], i64 [[TMP3]])
4102 // CHECK9-NEXT:    ret void
4103 //
4104 //
4105 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..2
4106 // CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]]) #[[ATTR0]] {
4107 // CHECK9-NEXT:  entry:
4108 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4109 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4110 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4111 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
4112 // CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
4113 // CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
4114 // CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
4115 // CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
4116 // CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4117 // CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4118 // CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
4119 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4120 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4121 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4122 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
4123 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4124 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
4125 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
4126 // CHECK9-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
4127 // CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
4128 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
4129 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
4130 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
4131 // CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
4132 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4133 // CHECK9-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
4134 // CHECK9-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4135 // CHECK9:       cond.true:
4136 // CHECK9-NEXT:    br label [[COND_END:%.*]]
4137 // CHECK9:       cond.false:
4138 // CHECK9-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4139 // CHECK9-NEXT:    br label [[COND_END]]
4140 // CHECK9:       cond.end:
4141 // CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
4142 // CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
4143 // CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4144 // CHECK9-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
4145 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
4146 // CHECK9:       omp.inner.for.cond:
4147 // CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4148 // CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4149 // CHECK9-NEXT:    [[CMP2:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
4150 // CHECK9-NEXT:    br i1 [[CMP2]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4151 // CHECK9:       omp.inner.for.body:
4152 // CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4153 // CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
4154 // CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
4155 // CHECK9-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
4156 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[CONV]], align 4
4157 // CHECK9-NEXT:    [[ADD3:%.*]] = add nsw i32 [[TMP8]], 1
4158 // CHECK9-NEXT:    store i32 [[ADD3]], i32* [[CONV]], align 4
4159 // CHECK9-NEXT:    [[TMP9:%.*]] = load i16, i16* [[CONV1]], align 2
4160 // CHECK9-NEXT:    [[CONV4:%.*]] = sext i16 [[TMP9]] to i32
4161 // CHECK9-NEXT:    [[ADD5:%.*]] = add nsw i32 [[CONV4]], 1
4162 // CHECK9-NEXT:    [[CONV6:%.*]] = trunc i32 [[ADD5]] to i16
4163 // CHECK9-NEXT:    store i16 [[CONV6]], i16* [[CONV1]], align 2
4164 // CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
4165 // CHECK9:       omp.body.continue:
4166 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
4167 // CHECK9:       omp.inner.for.inc:
4168 // CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4169 // CHECK9-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP10]], 1
4170 // CHECK9-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_IV]], align 4
4171 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]]
4172 // CHECK9:       omp.inner.for.end:
4173 // CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
4174 // CHECK9:       omp.loop.exit:
4175 // CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
4176 // CHECK9-NEXT:    ret void
4177 //
4178 //
4179 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145
4180 // CHECK9-SAME: (i64 noundef [[A:%.*]], [10 x float]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]], i64 noundef [[VLA:%.*]], float* noundef nonnull align 4 dereferenceable(4) [[BN:%.*]], [5 x [10 x double]]* noundef nonnull align 8 dereferenceable(400) [[C:%.*]], i64 noundef [[VLA1:%.*]], i64 noundef [[VLA3:%.*]], double* noundef nonnull align 8 dereferenceable(8) [[CN:%.*]], %struct.TT* noundef nonnull align 8 dereferenceable(16) [[D:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR0]] {
4181 // CHECK9-NEXT:  entry:
4182 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4183 // CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca [10 x float]*, align 8
4184 // CHECK9-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
4185 // CHECK9-NEXT:    [[BN_ADDR:%.*]] = alloca float*, align 8
4186 // CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca [5 x [10 x double]]*, align 8
4187 // CHECK9-NEXT:    [[VLA_ADDR2:%.*]] = alloca i64, align 8
4188 // CHECK9-NEXT:    [[VLA_ADDR4:%.*]] = alloca i64, align 8
4189 // CHECK9-NEXT:    [[CN_ADDR:%.*]] = alloca double*, align 8
4190 // CHECK9-NEXT:    [[D_ADDR:%.*]] = alloca %struct.TT*, align 8
4191 // CHECK9-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
4192 // CHECK9-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
4193 // CHECK9-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
4194 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4195 // CHECK9-NEXT:    store [10 x float]* [[B]], [10 x float]** [[B_ADDR]], align 8
4196 // CHECK9-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
4197 // CHECK9-NEXT:    store float* [[BN]], float** [[BN_ADDR]], align 8
4198 // CHECK9-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[C_ADDR]], align 8
4199 // CHECK9-NEXT:    store i64 [[VLA1]], i64* [[VLA_ADDR2]], align 8
4200 // CHECK9-NEXT:    store i64 [[VLA3]], i64* [[VLA_ADDR4]], align 8
4201 // CHECK9-NEXT:    store double* [[CN]], double** [[CN_ADDR]], align 8
4202 // CHECK9-NEXT:    store %struct.TT* [[D]], %struct.TT** [[D_ADDR]], align 8
4203 // CHECK9-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
4204 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4205 // CHECK9-NEXT:    [[TMP0:%.*]] = load [10 x float]*, [10 x float]** [[B_ADDR]], align 8
4206 // CHECK9-NEXT:    [[TMP1:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
4207 // CHECK9-NEXT:    [[TMP2:%.*]] = load float*, float** [[BN_ADDR]], align 8
4208 // CHECK9-NEXT:    [[TMP3:%.*]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[C_ADDR]], align 8
4209 // CHECK9-NEXT:    [[TMP4:%.*]] = load i64, i64* [[VLA_ADDR2]], align 8
4210 // CHECK9-NEXT:    [[TMP5:%.*]] = load i64, i64* [[VLA_ADDR4]], align 8
4211 // CHECK9-NEXT:    [[TMP6:%.*]] = load double*, double** [[CN_ADDR]], align 8
4212 // CHECK9-NEXT:    [[TMP7:%.*]] = load %struct.TT*, %struct.TT** [[D_ADDR]], align 8
4213 // CHECK9-NEXT:    [[CONV5:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
4214 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[CONV]], align 4
4215 // CHECK9-NEXT:    [[CONV6:%.*]] = bitcast i64* [[A_CASTED]] to i32*
4216 // CHECK9-NEXT:    store i32 [[TMP8]], i32* [[CONV6]], align 4
4217 // CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[A_CASTED]], align 8
4218 // CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[CONV5]], align 4
4219 // CHECK9-NEXT:    [[CONV7:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__CASTED]] to i32*
4220 // CHECK9-NEXT:    store i32 [[TMP10]], i32* [[CONV7]], align 4
4221 // CHECK9-NEXT:    [[TMP11:%.*]] = load i64, i64* [[DOTCAPTURE_EXPR__CASTED]], align 8
4222 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 10, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, [10 x float]*, i64, float*, [5 x [10 x double]]*, i64, i64, double*, %struct.TT*, i64)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i64 [[TMP9]], [10 x float]* [[TMP0]], i64 [[TMP1]], float* [[TMP2]], [5 x [10 x double]]* [[TMP3]], i64 [[TMP4]], i64 [[TMP5]], double* [[TMP6]], %struct.TT* [[TMP7]], i64 [[TMP11]])
4223 // CHECK9-NEXT:    ret void
4224 //
4225 //
4226 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..3
4227 // CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[A:%.*]], [10 x float]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]], i64 noundef [[VLA:%.*]], float* noundef nonnull align 4 dereferenceable(4) [[BN:%.*]], [5 x [10 x double]]* noundef nonnull align 8 dereferenceable(400) [[C:%.*]], i64 noundef [[VLA1:%.*]], i64 noundef [[VLA3:%.*]], double* noundef nonnull align 8 dereferenceable(8) [[CN:%.*]], %struct.TT* noundef nonnull align 8 dereferenceable(16) [[D:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR0]] {
4228 // CHECK9-NEXT:  entry:
4229 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4230 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4231 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4232 // CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca [10 x float]*, align 8
4233 // CHECK9-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
4234 // CHECK9-NEXT:    [[BN_ADDR:%.*]] = alloca float*, align 8
4235 // CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca [5 x [10 x double]]*, align 8
4236 // CHECK9-NEXT:    [[VLA_ADDR2:%.*]] = alloca i64, align 8
4237 // CHECK9-NEXT:    [[VLA_ADDR4:%.*]] = alloca i64, align 8
4238 // CHECK9-NEXT:    [[CN_ADDR:%.*]] = alloca double*, align 8
4239 // CHECK9-NEXT:    [[D_ADDR:%.*]] = alloca %struct.TT*, align 8
4240 // CHECK9-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
4241 // CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
4242 // CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
4243 // CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
4244 // CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
4245 // CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4246 // CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4247 // CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
4248 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4249 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4250 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4251 // CHECK9-NEXT:    store [10 x float]* [[B]], [10 x float]** [[B_ADDR]], align 8
4252 // CHECK9-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
4253 // CHECK9-NEXT:    store float* [[BN]], float** [[BN_ADDR]], align 8
4254 // CHECK9-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[C_ADDR]], align 8
4255 // CHECK9-NEXT:    store i64 [[VLA1]], i64* [[VLA_ADDR2]], align 8
4256 // CHECK9-NEXT:    store i64 [[VLA3]], i64* [[VLA_ADDR4]], align 8
4257 // CHECK9-NEXT:    store double* [[CN]], double** [[CN_ADDR]], align 8
4258 // CHECK9-NEXT:    store %struct.TT* [[D]], %struct.TT** [[D_ADDR]], align 8
4259 // CHECK9-NEXT:    store i64 [[DOTCAPTURE_EXPR_]], i64* [[DOTCAPTURE_EXPR__ADDR]], align 8
4260 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4261 // CHECK9-NEXT:    [[TMP0:%.*]] = load [10 x float]*, [10 x float]** [[B_ADDR]], align 8
4262 // CHECK9-NEXT:    [[TMP1:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
4263 // CHECK9-NEXT:    [[TMP2:%.*]] = load float*, float** [[BN_ADDR]], align 8
4264 // CHECK9-NEXT:    [[TMP3:%.*]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[C_ADDR]], align 8
4265 // CHECK9-NEXT:    [[TMP4:%.*]] = load i64, i64* [[VLA_ADDR2]], align 8
4266 // CHECK9-NEXT:    [[TMP5:%.*]] = load i64, i64* [[VLA_ADDR4]], align 8
4267 // CHECK9-NEXT:    [[TMP6:%.*]] = load double*, double** [[CN_ADDR]], align 8
4268 // CHECK9-NEXT:    [[TMP7:%.*]] = load %struct.TT*, %struct.TT** [[D_ADDR]], align 8
4269 // CHECK9-NEXT:    [[CONV5:%.*]] = bitcast i64* [[DOTCAPTURE_EXPR__ADDR]] to i32*
4270 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
4271 // CHECK9-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
4272 // CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
4273 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
4274 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[CONV5]], align 4
4275 // CHECK9-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
4276 // CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
4277 // CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP8]])
4278 // CHECK9-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
4279 // CHECK9:       omp.dispatch.cond:
4280 // CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4281 // CHECK9-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP11]], 9
4282 // CHECK9-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4283 // CHECK9:       cond.true:
4284 // CHECK9-NEXT:    br label [[COND_END:%.*]]
4285 // CHECK9:       cond.false:
4286 // CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4287 // CHECK9-NEXT:    br label [[COND_END]]
4288 // CHECK9:       cond.end:
4289 // CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP12]], [[COND_FALSE]] ]
4290 // CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
4291 // CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4292 // CHECK9-NEXT:    store i32 [[TMP13]], i32* [[DOTOMP_IV]], align 4
4293 // CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4294 // CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4295 // CHECK9-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP14]], [[TMP15]]
4296 // CHECK9-NEXT:    br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
4297 // CHECK9:       omp.dispatch.body:
4298 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
4299 // CHECK9:       omp.inner.for.cond:
4300 // CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP13:![0-9]+]]
4301 // CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP13]]
4302 // CHECK9-NEXT:    [[CMP7:%.*]] = icmp sle i32 [[TMP16]], [[TMP17]]
4303 // CHECK9-NEXT:    br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4304 // CHECK9:       omp.inner.for.body:
4305 // CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP13]]
4306 // CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP18]], 1
4307 // CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
4308 // CHECK9-NEXT:    store i32 [[ADD]], i32* [[I]], align 4, !llvm.access.group [[ACC_GRP13]]
4309 // CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[CONV]], align 4, !llvm.access.group [[ACC_GRP13]]
4310 // CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP19]], 1
4311 // CHECK9-NEXT:    store i32 [[ADD8]], i32* [[CONV]], align 4, !llvm.access.group [[ACC_GRP13]]
4312 // CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x float], [10 x float]* [[TMP0]], i64 0, i64 2
4313 // CHECK9-NEXT:    [[TMP20:%.*]] = load float, float* [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP13]]
4314 // CHECK9-NEXT:    [[CONV9:%.*]] = fpext float [[TMP20]] to double
4315 // CHECK9-NEXT:    [[ADD10:%.*]] = fadd double [[CONV9]], 1.000000e+00
4316 // CHECK9-NEXT:    [[CONV11:%.*]] = fptrunc double [[ADD10]] to float
4317 // CHECK9-NEXT:    store float [[CONV11]], float* [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP13]]
4318 // CHECK9-NEXT:    [[ARRAYIDX12:%.*]] = getelementptr inbounds float, float* [[TMP2]], i64 3
4319 // CHECK9-NEXT:    [[TMP21:%.*]] = load float, float* [[ARRAYIDX12]], align 4, !llvm.access.group [[ACC_GRP13]]
4320 // CHECK9-NEXT:    [[CONV13:%.*]] = fpext float [[TMP21]] to double
4321 // CHECK9-NEXT:    [[ADD14:%.*]] = fadd double [[CONV13]], 1.000000e+00
4322 // CHECK9-NEXT:    [[CONV15:%.*]] = fptrunc double [[ADD14]] to float
4323 // CHECK9-NEXT:    store float [[CONV15]], float* [[ARRAYIDX12]], align 4, !llvm.access.group [[ACC_GRP13]]
4324 // CHECK9-NEXT:    [[ARRAYIDX16:%.*]] = getelementptr inbounds [5 x [10 x double]], [5 x [10 x double]]* [[TMP3]], i64 0, i64 1
4325 // CHECK9-NEXT:    [[ARRAYIDX17:%.*]] = getelementptr inbounds [10 x double], [10 x double]* [[ARRAYIDX16]], i64 0, i64 2
4326 // CHECK9-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX17]], align 8, !llvm.access.group [[ACC_GRP13]]
4327 // CHECK9-NEXT:    [[ADD18:%.*]] = fadd double [[TMP22]], 1.000000e+00
4328 // CHECK9-NEXT:    store double [[ADD18]], double* [[ARRAYIDX17]], align 8, !llvm.access.group [[ACC_GRP13]]
4329 // CHECK9-NEXT:    [[TMP23:%.*]] = mul nsw i64 1, [[TMP5]]
4330 // CHECK9-NEXT:    [[ARRAYIDX19:%.*]] = getelementptr inbounds double, double* [[TMP6]], i64 [[TMP23]]
4331 // CHECK9-NEXT:    [[ARRAYIDX20:%.*]] = getelementptr inbounds double, double* [[ARRAYIDX19]], i64 3
4332 // CHECK9-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX20]], align 8, !llvm.access.group [[ACC_GRP13]]
4333 // CHECK9-NEXT:    [[ADD21:%.*]] = fadd double [[TMP24]], 1.000000e+00
4334 // CHECK9-NEXT:    store double [[ADD21]], double* [[ARRAYIDX20]], align 8, !llvm.access.group [[ACC_GRP13]]
4335 // CHECK9-NEXT:    [[X:%.*]] = getelementptr inbounds [[STRUCT_TT:%.*]], %struct.TT* [[TMP7]], i32 0, i32 0
4336 // CHECK9-NEXT:    [[TMP25:%.*]] = load i64, i64* [[X]], align 8, !llvm.access.group [[ACC_GRP13]]
4337 // CHECK9-NEXT:    [[ADD22:%.*]] = add nsw i64 [[TMP25]], 1
4338 // CHECK9-NEXT:    store i64 [[ADD22]], i64* [[X]], align 8, !llvm.access.group [[ACC_GRP13]]
4339 // CHECK9-NEXT:    [[Y:%.*]] = getelementptr inbounds [[STRUCT_TT]], %struct.TT* [[TMP7]], i32 0, i32 1
4340 // CHECK9-NEXT:    [[TMP26:%.*]] = load i8, i8* [[Y]], align 8, !llvm.access.group [[ACC_GRP13]]
4341 // CHECK9-NEXT:    [[CONV23:%.*]] = sext i8 [[TMP26]] to i32
4342 // CHECK9-NEXT:    [[ADD24:%.*]] = add nsw i32 [[CONV23]], 1
4343 // CHECK9-NEXT:    [[CONV25:%.*]] = trunc i32 [[ADD24]] to i8
4344 // CHECK9-NEXT:    store i8 [[CONV25]], i8* [[Y]], align 8, !llvm.access.group [[ACC_GRP13]]
4345 // CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
4346 // CHECK9:       omp.body.continue:
4347 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
4348 // CHECK9:       omp.inner.for.inc:
4349 // CHECK9-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP13]]
4350 // CHECK9-NEXT:    [[ADD26:%.*]] = add nsw i32 [[TMP27]], 1
4351 // CHECK9-NEXT:    store i32 [[ADD26]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP13]]
4352 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP14:![0-9]+]]
4353 // CHECK9:       omp.inner.for.end:
4354 // CHECK9-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
4355 // CHECK9:       omp.dispatch.inc:
4356 // CHECK9-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4357 // CHECK9-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
4358 // CHECK9-NEXT:    [[ADD27:%.*]] = add nsw i32 [[TMP28]], [[TMP29]]
4359 // CHECK9-NEXT:    store i32 [[ADD27]], i32* [[DOTOMP_LB]], align 4
4360 // CHECK9-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4361 // CHECK9-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
4362 // CHECK9-NEXT:    [[ADD28:%.*]] = add nsw i32 [[TMP30]], [[TMP31]]
4363 // CHECK9-NEXT:    store i32 [[ADD28]], i32* [[DOTOMP_UB]], align 4
4364 // CHECK9-NEXT:    br label [[OMP_DISPATCH_COND]]
4365 // CHECK9:       omp.dispatch.end:
4366 // CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]])
4367 // CHECK9-NEXT:    ret void
4368 //
4369 //
4370 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200
4371 // CHECK9-SAME: (i64 noundef [[N:%.*]], i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]], i64 noundef [[AAA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR0]] {
4372 // CHECK9-NEXT:  entry:
4373 // CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
4374 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4375 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
4376 // CHECK9-NEXT:    [[AAA_ADDR:%.*]] = alloca i64, align 8
4377 // CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 8
4378 // CHECK9-NEXT:    [[N_CASTED:%.*]] = alloca i64, align 8
4379 // CHECK9-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
4380 // CHECK9-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
4381 // CHECK9-NEXT:    [[AAA_CASTED:%.*]] = alloca i64, align 8
4382 // CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
4383 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4384 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
4385 // CHECK9-NEXT:    store i64 [[AAA]], i64* [[AAA_ADDR]], align 8
4386 // CHECK9-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 8
4387 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
4388 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4389 // CHECK9-NEXT:    [[CONV2:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
4390 // CHECK9-NEXT:    [[CONV3:%.*]] = bitcast i64* [[AAA_ADDR]] to i8*
4391 // CHECK9-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 8
4392 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[CONV]], align 4
4393 // CHECK9-NEXT:    [[CONV4:%.*]] = bitcast i64* [[N_CASTED]] to i32*
4394 // CHECK9-NEXT:    store i32 [[TMP1]], i32* [[CONV4]], align 4
4395 // CHECK9-NEXT:    [[TMP2:%.*]] = load i64, i64* [[N_CASTED]], align 8
4396 // CHECK9-NEXT:    [[TMP3:%.*]] = load i32, i32* [[CONV1]], align 4
4397 // CHECK9-NEXT:    [[CONV5:%.*]] = bitcast i64* [[A_CASTED]] to i32*
4398 // CHECK9-NEXT:    store i32 [[TMP3]], i32* [[CONV5]], align 4
4399 // CHECK9-NEXT:    [[TMP4:%.*]] = load i64, i64* [[A_CASTED]], align 8
4400 // CHECK9-NEXT:    [[TMP5:%.*]] = load i16, i16* [[CONV2]], align 2
4401 // CHECK9-NEXT:    [[CONV6:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
4402 // CHECK9-NEXT:    store i16 [[TMP5]], i16* [[CONV6]], align 2
4403 // CHECK9-NEXT:    [[TMP6:%.*]] = load i64, i64* [[AA_CASTED]], align 8
4404 // CHECK9-NEXT:    [[TMP7:%.*]] = load i8, i8* [[CONV3]], align 1
4405 // CHECK9-NEXT:    [[CONV7:%.*]] = bitcast i64* [[AAA_CASTED]] to i8*
4406 // CHECK9-NEXT:    store i8 [[TMP7]], i8* [[CONV7]], align 1
4407 // CHECK9-NEXT:    [[TMP8:%.*]] = load i64, i64* [[AAA_CASTED]], align 8
4408 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, i64, i64, [10 x i32]*)* @.omp_outlined..4 to void (i32*, i32*, ...)*), i64 [[TMP2]], i64 [[TMP4]], i64 [[TMP6]], i64 [[TMP8]], [10 x i32]* [[TMP0]])
4409 // CHECK9-NEXT:    ret void
4410 //
4411 //
4412 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..4
4413 // CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[N:%.*]], i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]], i64 noundef [[AAA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR0]] {
4414 // CHECK9-NEXT:  entry:
4415 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4416 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4417 // CHECK9-NEXT:    [[N_ADDR:%.*]] = alloca i64, align 8
4418 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4419 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
4420 // CHECK9-NEXT:    [[AAA_ADDR:%.*]] = alloca i64, align 8
4421 // CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 8
4422 // CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
4423 // CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
4424 // CHECK9-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
4425 // CHECK9-NEXT:    [[DOTCAPTURE_EXPR_4:%.*]] = alloca i32, align 4
4426 // CHECK9-NEXT:    [[DOTCAPTURE_EXPR_5:%.*]] = alloca i32, align 4
4427 // CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
4428 // CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
4429 // CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
4430 // CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4431 // CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4432 // CHECK9-NEXT:    [[I8:%.*]] = alloca i32, align 4
4433 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4434 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4435 // CHECK9-NEXT:    store i64 [[N]], i64* [[N_ADDR]], align 8
4436 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4437 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
4438 // CHECK9-NEXT:    store i64 [[AAA]], i64* [[AAA_ADDR]], align 8
4439 // CHECK9-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 8
4440 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[N_ADDR]] to i32*
4441 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4442 // CHECK9-NEXT:    [[CONV2:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
4443 // CHECK9-NEXT:    [[CONV3:%.*]] = bitcast i64* [[AAA_ADDR]] to i8*
4444 // CHECK9-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 8
4445 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[CONV1]], align 4
4446 // CHECK9-NEXT:    store i32 [[TMP1]], i32* [[DOTCAPTURE_EXPR_]], align 4
4447 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[CONV]], align 4
4448 // CHECK9-NEXT:    store i32 [[TMP2]], i32* [[DOTCAPTURE_EXPR_4]], align 4
4449 // CHECK9-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_4]], align 4
4450 // CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
4451 // CHECK9-NEXT:    [[SUB:%.*]] = sub i32 [[TMP3]], [[TMP4]]
4452 // CHECK9-NEXT:    [[SUB6:%.*]] = sub i32 [[SUB]], 1
4453 // CHECK9-NEXT:    [[ADD:%.*]] = add i32 [[SUB6]], 1
4454 // CHECK9-NEXT:    [[DIV:%.*]] = udiv i32 [[ADD]], 1
4455 // CHECK9-NEXT:    [[SUB7:%.*]] = sub i32 [[DIV]], 1
4456 // CHECK9-NEXT:    store i32 [[SUB7]], i32* [[DOTCAPTURE_EXPR_5]], align 4
4457 // CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
4458 // CHECK9-NEXT:    store i32 [[TMP5]], i32* [[I]], align 4
4459 // CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
4460 // CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_4]], align 4
4461 // CHECK9-NEXT:    [[CMP:%.*]] = icmp slt i32 [[TMP6]], [[TMP7]]
4462 // CHECK9-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
4463 // CHECK9:       omp.precond.then:
4464 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
4465 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_5]], align 4
4466 // CHECK9-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_UB]], align 4
4467 // CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
4468 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
4469 // CHECK9-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
4470 // CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
4471 // CHECK9-NEXT:    call void @__kmpc_for_static_init_4u(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
4472 // CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4473 // CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_5]], align 4
4474 // CHECK9-NEXT:    [[CMP9:%.*]] = icmp ugt i32 [[TMP11]], [[TMP12]]
4475 // CHECK9-NEXT:    br i1 [[CMP9]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4476 // CHECK9:       cond.true:
4477 // CHECK9-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_5]], align 4
4478 // CHECK9-NEXT:    br label [[COND_END:%.*]]
4479 // CHECK9:       cond.false:
4480 // CHECK9-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4481 // CHECK9-NEXT:    br label [[COND_END]]
4482 // CHECK9:       cond.end:
4483 // CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP13]], [[COND_TRUE]] ], [ [[TMP14]], [[COND_FALSE]] ]
4484 // CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
4485 // CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4486 // CHECK9-NEXT:    store i32 [[TMP15]], i32* [[DOTOMP_IV]], align 4
4487 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
4488 // CHECK9:       omp.inner.for.cond:
4489 // CHECK9-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4490 // CHECK9-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4491 // CHECK9-NEXT:    [[ADD10:%.*]] = add i32 [[TMP17]], 1
4492 // CHECK9-NEXT:    [[CMP11:%.*]] = icmp ult i32 [[TMP16]], [[ADD10]]
4493 // CHECK9-NEXT:    br i1 [[CMP11]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4494 // CHECK9:       omp.inner.for.body:
4495 // CHECK9-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
4496 // CHECK9-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4497 // CHECK9-NEXT:    [[MUL:%.*]] = mul i32 [[TMP19]], 1
4498 // CHECK9-NEXT:    [[ADD12:%.*]] = add i32 [[TMP18]], [[MUL]]
4499 // CHECK9-NEXT:    store i32 [[ADD12]], i32* [[I8]], align 4
4500 // CHECK9-NEXT:    [[TMP20:%.*]] = load i32, i32* [[CONV1]], align 4
4501 // CHECK9-NEXT:    [[ADD13:%.*]] = add nsw i32 [[TMP20]], 1
4502 // CHECK9-NEXT:    store i32 [[ADD13]], i32* [[CONV1]], align 4
4503 // CHECK9-NEXT:    [[TMP21:%.*]] = load i16, i16* [[CONV2]], align 2
4504 // CHECK9-NEXT:    [[CONV14:%.*]] = sext i16 [[TMP21]] to i32
4505 // CHECK9-NEXT:    [[ADD15:%.*]] = add nsw i32 [[CONV14]], 1
4506 // CHECK9-NEXT:    [[CONV16:%.*]] = trunc i32 [[ADD15]] to i16
4507 // CHECK9-NEXT:    store i16 [[CONV16]], i16* [[CONV2]], align 2
4508 // CHECK9-NEXT:    [[TMP22:%.*]] = load i8, i8* [[CONV3]], align 1
4509 // CHECK9-NEXT:    [[CONV17:%.*]] = sext i8 [[TMP22]] to i32
4510 // CHECK9-NEXT:    [[ADD18:%.*]] = add nsw i32 [[CONV17]], 1
4511 // CHECK9-NEXT:    [[CONV19:%.*]] = trunc i32 [[ADD18]] to i8
4512 // CHECK9-NEXT:    store i8 [[CONV19]], i8* [[CONV3]], align 1
4513 // CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x i32], [10 x i32]* [[TMP0]], i64 0, i64 2
4514 // CHECK9-NEXT:    [[TMP23:%.*]] = load i32, i32* [[ARRAYIDX]], align 4
4515 // CHECK9-NEXT:    [[ADD20:%.*]] = add nsw i32 [[TMP23]], 1
4516 // CHECK9-NEXT:    store i32 [[ADD20]], i32* [[ARRAYIDX]], align 4
4517 // CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
4518 // CHECK9:       omp.body.continue:
4519 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
4520 // CHECK9:       omp.inner.for.inc:
4521 // CHECK9-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4522 // CHECK9-NEXT:    [[ADD21:%.*]] = add i32 [[TMP24]], 1
4523 // CHECK9-NEXT:    store i32 [[ADD21]], i32* [[DOTOMP_IV]], align 4
4524 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]]
4525 // CHECK9:       omp.inner.for.end:
4526 // CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
4527 // CHECK9:       omp.loop.exit:
4528 // CHECK9-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
4529 // CHECK9-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
4530 // CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
4531 // CHECK9-NEXT:    br label [[OMP_PRECOND_END]]
4532 // CHECK9:       omp.precond.end:
4533 // CHECK9-NEXT:    ret void
4534 //
4535 //
4536 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218
4537 // CHECK9-SAME: (%struct.S1* noundef [[THIS:%.*]], i64 noundef [[B:%.*]], i64 noundef [[VLA:%.*]], i64 noundef [[VLA1:%.*]], i16* noundef nonnull align 2 dereferenceable(2) [[C:%.*]]) #[[ATTR0]] {
4538 // CHECK9-NEXT:  entry:
4539 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 8
4540 // CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
4541 // CHECK9-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
4542 // CHECK9-NEXT:    [[VLA_ADDR2:%.*]] = alloca i64, align 8
4543 // CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i16*, align 8
4544 // CHECK9-NEXT:    [[B_CASTED:%.*]] = alloca i64, align 8
4545 // CHECK9-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 8
4546 // CHECK9-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
4547 // CHECK9-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
4548 // CHECK9-NEXT:    store i64 [[VLA1]], i64* [[VLA_ADDR2]], align 8
4549 // CHECK9-NEXT:    store i16* [[C]], i16** [[C_ADDR]], align 8
4550 // CHECK9-NEXT:    [[TMP0:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 8
4551 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[B_ADDR]] to i32*
4552 // CHECK9-NEXT:    [[TMP1:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
4553 // CHECK9-NEXT:    [[TMP2:%.*]] = load i64, i64* [[VLA_ADDR2]], align 8
4554 // CHECK9-NEXT:    [[TMP3:%.*]] = load i16*, i16** [[C_ADDR]], align 8
4555 // CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[CONV]], align 4
4556 // CHECK9-NEXT:    [[CONV3:%.*]] = bitcast i64* [[B_CASTED]] to i32*
4557 // CHECK9-NEXT:    store i32 [[TMP4]], i32* [[CONV3]], align 4
4558 // CHECK9-NEXT:    [[TMP5:%.*]] = load i64, i64* [[B_CASTED]], align 8
4559 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.S1*, i64, i64, i64, i16*)* @.omp_outlined..5 to void (i32*, i32*, ...)*), %struct.S1* [[TMP0]], i64 [[TMP5]], i64 [[TMP1]], i64 [[TMP2]], i16* [[TMP3]])
4560 // CHECK9-NEXT:    ret void
4561 //
4562 //
4563 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..5
4564 // CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], %struct.S1* noundef [[THIS:%.*]], i64 noundef [[B:%.*]], i64 noundef [[VLA:%.*]], i64 noundef [[VLA1:%.*]], i16* noundef nonnull align 2 dereferenceable(2) [[C:%.*]]) #[[ATTR0]] {
4565 // CHECK9-NEXT:  entry:
4566 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4567 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4568 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 8
4569 // CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
4570 // CHECK9-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
4571 // CHECK9-NEXT:    [[VLA_ADDR2:%.*]] = alloca i64, align 8
4572 // CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i16*, align 8
4573 // CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
4574 // CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
4575 // CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
4576 // CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
4577 // CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4578 // CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4579 // CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
4580 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4581 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4582 // CHECK9-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 8
4583 // CHECK9-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
4584 // CHECK9-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
4585 // CHECK9-NEXT:    store i64 [[VLA1]], i64* [[VLA_ADDR2]], align 8
4586 // CHECK9-NEXT:    store i16* [[C]], i16** [[C_ADDR]], align 8
4587 // CHECK9-NEXT:    [[TMP0:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 8
4588 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[B_ADDR]] to i32*
4589 // CHECK9-NEXT:    [[TMP1:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
4590 // CHECK9-NEXT:    [[TMP2:%.*]] = load i64, i64* [[VLA_ADDR2]], align 8
4591 // CHECK9-NEXT:    [[TMP3:%.*]] = load i16*, i16** [[C_ADDR]], align 8
4592 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
4593 // CHECK9-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
4594 // CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
4595 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
4596 // CHECK9-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
4597 // CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP4]], align 4
4598 // CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP5]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
4599 // CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4600 // CHECK9-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 9
4601 // CHECK9-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4602 // CHECK9:       cond.true:
4603 // CHECK9-NEXT:    br label [[COND_END:%.*]]
4604 // CHECK9:       cond.false:
4605 // CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4606 // CHECK9-NEXT:    br label [[COND_END]]
4607 // CHECK9:       cond.end:
4608 // CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
4609 // CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
4610 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4611 // CHECK9-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_IV]], align 4
4612 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
4613 // CHECK9:       omp.inner.for.cond:
4614 // CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4615 // CHECK9-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4616 // CHECK9-NEXT:    [[CMP3:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
4617 // CHECK9-NEXT:    br i1 [[CMP3]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4618 // CHECK9:       omp.inner.for.body:
4619 // CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4620 // CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP11]], 1
4621 // CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
4622 // CHECK9-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
4623 // CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[CONV]], align 4
4624 // CHECK9-NEXT:    [[CONV4:%.*]] = sitofp i32 [[TMP12]] to double
4625 // CHECK9-NEXT:    [[ADD5:%.*]] = fadd double [[CONV4]], 1.500000e+00
4626 // CHECK9-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_S1:%.*]], %struct.S1* [[TMP0]], i32 0, i32 0
4627 // CHECK9-NEXT:    store double [[ADD5]], double* [[A]], align 8
4628 // CHECK9-NEXT:    [[A6:%.*]] = getelementptr inbounds [[STRUCT_S1]], %struct.S1* [[TMP0]], i32 0, i32 0
4629 // CHECK9-NEXT:    [[TMP13:%.*]] = load double, double* [[A6]], align 8
4630 // CHECK9-NEXT:    [[INC:%.*]] = fadd double [[TMP13]], 1.000000e+00
4631 // CHECK9-NEXT:    store double [[INC]], double* [[A6]], align 8
4632 // CHECK9-NEXT:    [[CONV7:%.*]] = fptosi double [[INC]] to i16
4633 // CHECK9-NEXT:    [[TMP14:%.*]] = mul nsw i64 1, [[TMP2]]
4634 // CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i16, i16* [[TMP3]], i64 [[TMP14]]
4635 // CHECK9-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds i16, i16* [[ARRAYIDX]], i64 1
4636 // CHECK9-NEXT:    store i16 [[CONV7]], i16* [[ARRAYIDX8]], align 2
4637 // CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
4638 // CHECK9:       omp.body.continue:
4639 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
4640 // CHECK9:       omp.inner.for.inc:
4641 // CHECK9-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4642 // CHECK9-NEXT:    [[ADD9:%.*]] = add nsw i32 [[TMP15]], 1
4643 // CHECK9-NEXT:    store i32 [[ADD9]], i32* [[DOTOMP_IV]], align 4
4644 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]]
4645 // CHECK9:       omp.inner.for.end:
4646 // CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
4647 // CHECK9:       omp.loop.exit:
4648 // CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP5]])
4649 // CHECK9-NEXT:    ret void
4650 //
4651 //
4652 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183
4653 // CHECK9-SAME: (i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR0]] {
4654 // CHECK9-NEXT:  entry:
4655 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4656 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
4657 // CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 8
4658 // CHECK9-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
4659 // CHECK9-NEXT:    [[AA_CASTED:%.*]] = alloca i64, align 8
4660 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4661 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
4662 // CHECK9-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 8
4663 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4664 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
4665 // CHECK9-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 8
4666 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[CONV]], align 4
4667 // CHECK9-NEXT:    [[CONV2:%.*]] = bitcast i64* [[A_CASTED]] to i32*
4668 // CHECK9-NEXT:    store i32 [[TMP1]], i32* [[CONV2]], align 4
4669 // CHECK9-NEXT:    [[TMP2:%.*]] = load i64, i64* [[A_CASTED]], align 8
4670 // CHECK9-NEXT:    [[TMP3:%.*]] = load i16, i16* [[CONV1]], align 2
4671 // CHECK9-NEXT:    [[CONV3:%.*]] = bitcast i64* [[AA_CASTED]] to i16*
4672 // CHECK9-NEXT:    store i16 [[TMP3]], i16* [[CONV3]], align 2
4673 // CHECK9-NEXT:    [[TMP4:%.*]] = load i64, i64* [[AA_CASTED]], align 8
4674 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 3, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, i64, [10 x i32]*)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i64 [[TMP2]], i64 [[TMP4]], [10 x i32]* [[TMP0]])
4675 // CHECK9-NEXT:    ret void
4676 //
4677 //
4678 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..6
4679 // CHECK9-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[A:%.*]], i64 noundef [[AA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR0]] {
4680 // CHECK9-NEXT:  entry:
4681 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4682 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4683 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4684 // CHECK9-NEXT:    [[AA_ADDR:%.*]] = alloca i64, align 8
4685 // CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 8
4686 // CHECK9-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
4687 // CHECK9-NEXT:    [[TMP:%.*]] = alloca i32, align 4
4688 // CHECK9-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
4689 // CHECK9-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
4690 // CHECK9-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4691 // CHECK9-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4692 // CHECK9-NEXT:    [[I:%.*]] = alloca i32, align 4
4693 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4694 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4695 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4696 // CHECK9-NEXT:    store i64 [[AA]], i64* [[AA_ADDR]], align 8
4697 // CHECK9-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 8
4698 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4699 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[AA_ADDR]] to i16*
4700 // CHECK9-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 8
4701 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
4702 // CHECK9-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
4703 // CHECK9-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
4704 // CHECK9-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
4705 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
4706 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
4707 // CHECK9-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP2]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
4708 // CHECK9-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4709 // CHECK9-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP3]], 9
4710 // CHECK9-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4711 // CHECK9:       cond.true:
4712 // CHECK9-NEXT:    br label [[COND_END:%.*]]
4713 // CHECK9:       cond.false:
4714 // CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4715 // CHECK9-NEXT:    br label [[COND_END]]
4716 // CHECK9:       cond.end:
4717 // CHECK9-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP4]], [[COND_FALSE]] ]
4718 // CHECK9-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
4719 // CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4720 // CHECK9-NEXT:    store i32 [[TMP5]], i32* [[DOTOMP_IV]], align 4
4721 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
4722 // CHECK9:       omp.inner.for.cond:
4723 // CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4724 // CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4725 // CHECK9-NEXT:    [[CMP2:%.*]] = icmp sle i32 [[TMP6]], [[TMP7]]
4726 // CHECK9-NEXT:    br i1 [[CMP2]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4727 // CHECK9:       omp.inner.for.body:
4728 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4729 // CHECK9-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP8]], 1
4730 // CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
4731 // CHECK9-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
4732 // CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[CONV]], align 4
4733 // CHECK9-NEXT:    [[ADD3:%.*]] = add nsw i32 [[TMP9]], 1
4734 // CHECK9-NEXT:    store i32 [[ADD3]], i32* [[CONV]], align 4
4735 // CHECK9-NEXT:    [[TMP10:%.*]] = load i16, i16* [[CONV1]], align 2
4736 // CHECK9-NEXT:    [[CONV4:%.*]] = sext i16 [[TMP10]] to i32
4737 // CHECK9-NEXT:    [[ADD5:%.*]] = add nsw i32 [[CONV4]], 1
4738 // CHECK9-NEXT:    [[CONV6:%.*]] = trunc i32 [[ADD5]] to i16
4739 // CHECK9-NEXT:    store i16 [[CONV6]], i16* [[CONV1]], align 2
4740 // CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x i32], [10 x i32]* [[TMP0]], i64 0, i64 2
4741 // CHECK9-NEXT:    [[TMP11:%.*]] = load i32, i32* [[ARRAYIDX]], align 4
4742 // CHECK9-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP11]], 1
4743 // CHECK9-NEXT:    store i32 [[ADD7]], i32* [[ARRAYIDX]], align 4
4744 // CHECK9-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
4745 // CHECK9:       omp.body.continue:
4746 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
4747 // CHECK9:       omp.inner.for.inc:
4748 // CHECK9-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4749 // CHECK9-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP12]], 1
4750 // CHECK9-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4
4751 // CHECK9-NEXT:    br label [[OMP_INNER_FOR_COND]]
4752 // CHECK9:       omp.inner.for.end:
4753 // CHECK9-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
4754 // CHECK9:       omp.loop.exit:
4755 // CHECK9-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP2]])
4756 // CHECK9-NEXT:    ret void
4757 //
4758 //
4759 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l103
4760 // CHECK11-SAME: (i32 noundef [[AA:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]], i32 noundef [[DOTCAPTURE_EXPR_1:%.*]]) #[[ATTR0:[0-9]+]] {
4761 // CHECK11-NEXT:  entry:
4762 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
4763 // CHECK11-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
4764 // CHECK11-NEXT:    [[DOTCAPTURE_EXPR__ADDR2:%.*]] = alloca i32, align 4
4765 // CHECK11-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
4766 // CHECK11-NEXT:    [[TMP0:%.*]] = call i32 @__kmpc_global_thread_num(%struct.ident_t* @[[GLOB2:[0-9]+]])
4767 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
4768 // CHECK11-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
4769 // CHECK11-NEXT:    store i32 [[DOTCAPTURE_EXPR_1]], i32* [[DOTCAPTURE_EXPR__ADDR2]], align 4
4770 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
4771 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
4772 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR2]], align 4
4773 // CHECK11-NEXT:    call void @__kmpc_push_num_teams(%struct.ident_t* @[[GLOB2]], i32 [[TMP0]], i32 [[TMP1]], i32 [[TMP2]])
4774 // CHECK11-NEXT:    [[TMP3:%.*]] = load i16, i16* [[CONV]], align 2
4775 // CHECK11-NEXT:    [[CONV3:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
4776 // CHECK11-NEXT:    store i16 [[TMP3]], i16* [[CONV3]], align 2
4777 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[AA_CASTED]], align 4
4778 // CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32)* @.omp_outlined. to void (i32*, i32*, ...)*), i32 [[TMP4]])
4779 // CHECK11-NEXT:    ret void
4780 //
4781 //
4782 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined.
4783 // CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[AA:%.*]]) #[[ATTR0]] {
4784 // CHECK11-NEXT:  entry:
4785 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
4786 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
4787 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
4788 // CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
4789 // CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
4790 // CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
4791 // CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
4792 // CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4793 // CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4794 // CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
4795 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
4796 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
4797 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
4798 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
4799 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
4800 // CHECK11-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
4801 // CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
4802 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
4803 // CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
4804 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
4805 // CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
4806 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4807 // CHECK11-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
4808 // CHECK11-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4809 // CHECK11:       cond.true:
4810 // CHECK11-NEXT:    br label [[COND_END:%.*]]
4811 // CHECK11:       cond.false:
4812 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4813 // CHECK11-NEXT:    br label [[COND_END]]
4814 // CHECK11:       cond.end:
4815 // CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
4816 // CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
4817 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4818 // CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
4819 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
4820 // CHECK11:       omp.inner.for.cond:
4821 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4822 // CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4823 // CHECK11-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
4824 // CHECK11-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4825 // CHECK11:       omp.inner.for.body:
4826 // CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4827 // CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
4828 // CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
4829 // CHECK11-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
4830 // CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
4831 // CHECK11:       omp.body.continue:
4832 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
4833 // CHECK11:       omp.inner.for.inc:
4834 // CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4835 // CHECK11-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP8]], 1
4836 // CHECK11-NEXT:    store i32 [[ADD2]], i32* [[DOTOMP_IV]], align 4
4837 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]]
4838 // CHECK11:       omp.inner.for.end:
4839 // CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
4840 // CHECK11:       omp.loop.exit:
4841 // CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
4842 // CHECK11-NEXT:    ret void
4843 //
4844 //
4845 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l113
4846 // CHECK11-SAME: (i32 noundef [[AA:%.*]]) #[[ATTR0]] {
4847 // CHECK11-NEXT:  entry:
4848 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
4849 // CHECK11-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
4850 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
4851 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
4852 // CHECK11-NEXT:    [[TMP0:%.*]] = load i16, i16* [[CONV]], align 2
4853 // CHECK11-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
4854 // CHECK11-NEXT:    store i16 [[TMP0]], i16* [[CONV1]], align 2
4855 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[AA_CASTED]], align 4
4856 // CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i32 [[TMP1]])
4857 // CHECK11-NEXT:    ret void
4858 //
4859 //
4860 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..1
4861 // CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[AA:%.*]]) #[[ATTR0]] {
4862 // CHECK11-NEXT:  entry:
4863 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
4864 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
4865 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
4866 // CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
4867 // CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
4868 // CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
4869 // CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
4870 // CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4871 // CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4872 // CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
4873 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
4874 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
4875 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
4876 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
4877 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
4878 // CHECK11-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
4879 // CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
4880 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
4881 // CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
4882 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
4883 // CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
4884 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4885 // CHECK11-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
4886 // CHECK11-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4887 // CHECK11:       cond.true:
4888 // CHECK11-NEXT:    br label [[COND_END:%.*]]
4889 // CHECK11:       cond.false:
4890 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4891 // CHECK11-NEXT:    br label [[COND_END]]
4892 // CHECK11:       cond.end:
4893 // CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
4894 // CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
4895 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4896 // CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
4897 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
4898 // CHECK11:       omp.inner.for.cond:
4899 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4900 // CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4901 // CHECK11-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
4902 // CHECK11-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4903 // CHECK11:       omp.inner.for.body:
4904 // CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4905 // CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
4906 // CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
4907 // CHECK11-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
4908 // CHECK11-NEXT:    [[TMP8:%.*]] = load i16, i16* [[CONV]], align 2
4909 // CHECK11-NEXT:    [[CONV2:%.*]] = sext i16 [[TMP8]] to i32
4910 // CHECK11-NEXT:    [[ADD3:%.*]] = add nsw i32 [[CONV2]], 1
4911 // CHECK11-NEXT:    [[CONV4:%.*]] = trunc i32 [[ADD3]] to i16
4912 // CHECK11-NEXT:    store i16 [[CONV4]], i16* [[CONV]], align 2
4913 // CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
4914 // CHECK11:       omp.body.continue:
4915 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
4916 // CHECK11:       omp.inner.for.inc:
4917 // CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4918 // CHECK11-NEXT:    [[ADD5:%.*]] = add nsw i32 [[TMP9]], 1
4919 // CHECK11-NEXT:    store i32 [[ADD5]], i32* [[DOTOMP_IV]], align 4
4920 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]]
4921 // CHECK11:       omp.inner.for.end:
4922 // CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
4923 // CHECK11:       omp.loop.exit:
4924 // CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
4925 // CHECK11-NEXT:    ret void
4926 //
4927 //
4928 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l120
4929 // CHECK11-SAME: (i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]]) #[[ATTR0]] {
4930 // CHECK11-NEXT:  entry:
4931 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
4932 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
4933 // CHECK11-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
4934 // CHECK11-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
4935 // CHECK11-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
4936 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
4937 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
4938 // CHECK11-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
4939 // CHECK11-NEXT:    store i32 [[TMP0]], i32* [[A_CASTED]], align 4
4940 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A_CASTED]], align 4
4941 // CHECK11-NEXT:    [[TMP2:%.*]] = load i16, i16* [[CONV]], align 2
4942 // CHECK11-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
4943 // CHECK11-NEXT:    store i16 [[TMP2]], i16* [[CONV1]], align 2
4944 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, i32* [[AA_CASTED]], align 4
4945 // CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32)* @.omp_outlined..2 to void (i32*, i32*, ...)*), i32 [[TMP1]], i32 [[TMP3]])
4946 // CHECK11-NEXT:    ret void
4947 //
4948 //
4949 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..2
4950 // CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]]) #[[ATTR0]] {
4951 // CHECK11-NEXT:  entry:
4952 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
4953 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
4954 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
4955 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
4956 // CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
4957 // CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
4958 // CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
4959 // CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
4960 // CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4961 // CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4962 // CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
4963 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
4964 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
4965 // CHECK11-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
4966 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
4967 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
4968 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
4969 // CHECK11-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
4970 // CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
4971 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
4972 // CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
4973 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
4974 // CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
4975 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4976 // CHECK11-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP2]], 9
4977 // CHECK11-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4978 // CHECK11:       cond.true:
4979 // CHECK11-NEXT:    br label [[COND_END:%.*]]
4980 // CHECK11:       cond.false:
4981 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4982 // CHECK11-NEXT:    br label [[COND_END]]
4983 // CHECK11:       cond.end:
4984 // CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP3]], [[COND_FALSE]] ]
4985 // CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
4986 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
4987 // CHECK11-NEXT:    store i32 [[TMP4]], i32* [[DOTOMP_IV]], align 4
4988 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
4989 // CHECK11:       omp.inner.for.cond:
4990 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4991 // CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
4992 // CHECK11-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
4993 // CHECK11-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4994 // CHECK11:       omp.inner.for.body:
4995 // CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
4996 // CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
4997 // CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
4998 // CHECK11-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
4999 // CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[A_ADDR]], align 4
5000 // CHECK11-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP8]], 1
5001 // CHECK11-NEXT:    store i32 [[ADD2]], i32* [[A_ADDR]], align 4
5002 // CHECK11-NEXT:    [[TMP9:%.*]] = load i16, i16* [[CONV]], align 2
5003 // CHECK11-NEXT:    [[CONV3:%.*]] = sext i16 [[TMP9]] to i32
5004 // CHECK11-NEXT:    [[ADD4:%.*]] = add nsw i32 [[CONV3]], 1
5005 // CHECK11-NEXT:    [[CONV5:%.*]] = trunc i32 [[ADD4]] to i16
5006 // CHECK11-NEXT:    store i16 [[CONV5]], i16* [[CONV]], align 2
5007 // CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
5008 // CHECK11:       omp.body.continue:
5009 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
5010 // CHECK11:       omp.inner.for.inc:
5011 // CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5012 // CHECK11-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP10]], 1
5013 // CHECK11-NEXT:    store i32 [[ADD6]], i32* [[DOTOMP_IV]], align 4
5014 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]]
5015 // CHECK11:       omp.inner.for.end:
5016 // CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
5017 // CHECK11:       omp.loop.exit:
5018 // CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP1]])
5019 // CHECK11-NEXT:    ret void
5020 //
5021 //
5022 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z3fooi_l145
5023 // CHECK11-SAME: (i32 noundef [[A:%.*]], [10 x float]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]], i32 noundef [[VLA:%.*]], float* noundef nonnull align 4 dereferenceable(4) [[BN:%.*]], [5 x [10 x double]]* noundef nonnull align 4 dereferenceable(400) [[C:%.*]], i32 noundef [[VLA1:%.*]], i32 noundef [[VLA3:%.*]], double* noundef nonnull align 4 dereferenceable(8) [[CN:%.*]], %struct.TT* noundef nonnull align 4 dereferenceable(12) [[D:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR0]] {
5024 // CHECK11-NEXT:  entry:
5025 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5026 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca [10 x float]*, align 4
5027 // CHECK11-NEXT:    [[VLA_ADDR:%.*]] = alloca i32, align 4
5028 // CHECK11-NEXT:    [[BN_ADDR:%.*]] = alloca float*, align 4
5029 // CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca [5 x [10 x double]]*, align 4
5030 // CHECK11-NEXT:    [[VLA_ADDR2:%.*]] = alloca i32, align 4
5031 // CHECK11-NEXT:    [[VLA_ADDR4:%.*]] = alloca i32, align 4
5032 // CHECK11-NEXT:    [[CN_ADDR:%.*]] = alloca double*, align 4
5033 // CHECK11-NEXT:    [[D_ADDR:%.*]] = alloca %struct.TT*, align 4
5034 // CHECK11-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
5035 // CHECK11-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
5036 // CHECK11-NEXT:    [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
5037 // CHECK11-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5038 // CHECK11-NEXT:    store [10 x float]* [[B]], [10 x float]** [[B_ADDR]], align 4
5039 // CHECK11-NEXT:    store i32 [[VLA]], i32* [[VLA_ADDR]], align 4
5040 // CHECK11-NEXT:    store float* [[BN]], float** [[BN_ADDR]], align 4
5041 // CHECK11-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[C_ADDR]], align 4
5042 // CHECK11-NEXT:    store i32 [[VLA1]], i32* [[VLA_ADDR2]], align 4
5043 // CHECK11-NEXT:    store i32 [[VLA3]], i32* [[VLA_ADDR4]], align 4
5044 // CHECK11-NEXT:    store double* [[CN]], double** [[CN_ADDR]], align 4
5045 // CHECK11-NEXT:    store %struct.TT* [[D]], %struct.TT** [[D_ADDR]], align 4
5046 // CHECK11-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
5047 // CHECK11-NEXT:    [[TMP0:%.*]] = load [10 x float]*, [10 x float]** [[B_ADDR]], align 4
5048 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[VLA_ADDR]], align 4
5049 // CHECK11-NEXT:    [[TMP2:%.*]] = load float*, float** [[BN_ADDR]], align 4
5050 // CHECK11-NEXT:    [[TMP3:%.*]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[C_ADDR]], align 4
5051 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[VLA_ADDR2]], align 4
5052 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[VLA_ADDR4]], align 4
5053 // CHECK11-NEXT:    [[TMP6:%.*]] = load double*, double** [[CN_ADDR]], align 4
5054 // CHECK11-NEXT:    [[TMP7:%.*]] = load %struct.TT*, %struct.TT** [[D_ADDR]], align 4
5055 // CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[A_ADDR]], align 4
5056 // CHECK11-NEXT:    store i32 [[TMP8]], i32* [[A_CASTED]], align 4
5057 // CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[A_CASTED]], align 4
5058 // CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
5059 // CHECK11-NEXT:    store i32 [[TMP10]], i32* [[DOTCAPTURE_EXPR__CASTED]], align 4
5060 // CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__CASTED]], align 4
5061 // CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 10, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, [10 x float]*, i32, float*, [5 x [10 x double]]*, i32, i32, double*, %struct.TT*, i32)* @.omp_outlined..3 to void (i32*, i32*, ...)*), i32 [[TMP9]], [10 x float]* [[TMP0]], i32 [[TMP1]], float* [[TMP2]], [5 x [10 x double]]* [[TMP3]], i32 [[TMP4]], i32 [[TMP5]], double* [[TMP6]], %struct.TT* [[TMP7]], i32 [[TMP11]])
5062 // CHECK11-NEXT:    ret void
5063 //
5064 //
5065 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..3
5066 // CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[A:%.*]], [10 x float]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]], i32 noundef [[VLA:%.*]], float* noundef nonnull align 4 dereferenceable(4) [[BN:%.*]], [5 x [10 x double]]* noundef nonnull align 4 dereferenceable(400) [[C:%.*]], i32 noundef [[VLA1:%.*]], i32 noundef [[VLA3:%.*]], double* noundef nonnull align 4 dereferenceable(8) [[CN:%.*]], %struct.TT* noundef nonnull align 4 dereferenceable(12) [[D:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR0]] {
5067 // CHECK11-NEXT:  entry:
5068 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
5069 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
5070 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5071 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca [10 x float]*, align 4
5072 // CHECK11-NEXT:    [[VLA_ADDR:%.*]] = alloca i32, align 4
5073 // CHECK11-NEXT:    [[BN_ADDR:%.*]] = alloca float*, align 4
5074 // CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca [5 x [10 x double]]*, align 4
5075 // CHECK11-NEXT:    [[VLA_ADDR2:%.*]] = alloca i32, align 4
5076 // CHECK11-NEXT:    [[VLA_ADDR4:%.*]] = alloca i32, align 4
5077 // CHECK11-NEXT:    [[CN_ADDR:%.*]] = alloca double*, align 4
5078 // CHECK11-NEXT:    [[D_ADDR:%.*]] = alloca %struct.TT*, align 4
5079 // CHECK11-NEXT:    [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
5080 // CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
5081 // CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
5082 // CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
5083 // CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
5084 // CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5085 // CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5086 // CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
5087 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
5088 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
5089 // CHECK11-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5090 // CHECK11-NEXT:    store [10 x float]* [[B]], [10 x float]** [[B_ADDR]], align 4
5091 // CHECK11-NEXT:    store i32 [[VLA]], i32* [[VLA_ADDR]], align 4
5092 // CHECK11-NEXT:    store float* [[BN]], float** [[BN_ADDR]], align 4
5093 // CHECK11-NEXT:    store [5 x [10 x double]]* [[C]], [5 x [10 x double]]** [[C_ADDR]], align 4
5094 // CHECK11-NEXT:    store i32 [[VLA1]], i32* [[VLA_ADDR2]], align 4
5095 // CHECK11-NEXT:    store i32 [[VLA3]], i32* [[VLA_ADDR4]], align 4
5096 // CHECK11-NEXT:    store double* [[CN]], double** [[CN_ADDR]], align 4
5097 // CHECK11-NEXT:    store %struct.TT* [[D]], %struct.TT** [[D_ADDR]], align 4
5098 // CHECK11-NEXT:    store i32 [[DOTCAPTURE_EXPR_]], i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
5099 // CHECK11-NEXT:    [[TMP0:%.*]] = load [10 x float]*, [10 x float]** [[B_ADDR]], align 4
5100 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[VLA_ADDR]], align 4
5101 // CHECK11-NEXT:    [[TMP2:%.*]] = load float*, float** [[BN_ADDR]], align 4
5102 // CHECK11-NEXT:    [[TMP3:%.*]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[C_ADDR]], align 4
5103 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[VLA_ADDR2]], align 4
5104 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[VLA_ADDR4]], align 4
5105 // CHECK11-NEXT:    [[TMP6:%.*]] = load double*, double** [[CN_ADDR]], align 4
5106 // CHECK11-NEXT:    [[TMP7:%.*]] = load %struct.TT*, %struct.TT** [[D_ADDR]], align 4
5107 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
5108 // CHECK11-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
5109 // CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
5110 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
5111 // CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR__ADDR]], align 4
5112 // CHECK11-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
5113 // CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
5114 // CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]], i32 91, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 [[TMP8]])
5115 // CHECK11-NEXT:    br label [[OMP_DISPATCH_COND:%.*]]
5116 // CHECK11:       omp.dispatch.cond:
5117 // CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5118 // CHECK11-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP11]], 9
5119 // CHECK11-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5120 // CHECK11:       cond.true:
5121 // CHECK11-NEXT:    br label [[COND_END:%.*]]
5122 // CHECK11:       cond.false:
5123 // CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5124 // CHECK11-NEXT:    br label [[COND_END]]
5125 // CHECK11:       cond.end:
5126 // CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP12]], [[COND_FALSE]] ]
5127 // CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
5128 // CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
5129 // CHECK11-NEXT:    store i32 [[TMP13]], i32* [[DOTOMP_IV]], align 4
5130 // CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5131 // CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5132 // CHECK11-NEXT:    [[CMP5:%.*]] = icmp sle i32 [[TMP14]], [[TMP15]]
5133 // CHECK11-NEXT:    br i1 [[CMP5]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
5134 // CHECK11:       omp.dispatch.body:
5135 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
5136 // CHECK11:       omp.inner.for.cond:
5137 // CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP14:![0-9]+]]
5138 // CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP14]]
5139 // CHECK11-NEXT:    [[CMP6:%.*]] = icmp sle i32 [[TMP16]], [[TMP17]]
5140 // CHECK11-NEXT:    br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5141 // CHECK11:       omp.inner.for.body:
5142 // CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP14]]
5143 // CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP18]], 1
5144 // CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
5145 // CHECK11-NEXT:    store i32 [[ADD]], i32* [[I]], align 4, !llvm.access.group [[ACC_GRP14]]
5146 // CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[A_ADDR]], align 4, !llvm.access.group [[ACC_GRP14]]
5147 // CHECK11-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP19]], 1
5148 // CHECK11-NEXT:    store i32 [[ADD7]], i32* [[A_ADDR]], align 4, !llvm.access.group [[ACC_GRP14]]
5149 // CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x float], [10 x float]* [[TMP0]], i32 0, i32 2
5150 // CHECK11-NEXT:    [[TMP20:%.*]] = load float, float* [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP14]]
5151 // CHECK11-NEXT:    [[CONV:%.*]] = fpext float [[TMP20]] to double
5152 // CHECK11-NEXT:    [[ADD8:%.*]] = fadd double [[CONV]], 1.000000e+00
5153 // CHECK11-NEXT:    [[CONV9:%.*]] = fptrunc double [[ADD8]] to float
5154 // CHECK11-NEXT:    store float [[CONV9]], float* [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP14]]
5155 // CHECK11-NEXT:    [[ARRAYIDX10:%.*]] = getelementptr inbounds float, float* [[TMP2]], i32 3
5156 // CHECK11-NEXT:    [[TMP21:%.*]] = load float, float* [[ARRAYIDX10]], align 4, !llvm.access.group [[ACC_GRP14]]
5157 // CHECK11-NEXT:    [[CONV11:%.*]] = fpext float [[TMP21]] to double
5158 // CHECK11-NEXT:    [[ADD12:%.*]] = fadd double [[CONV11]], 1.000000e+00
5159 // CHECK11-NEXT:    [[CONV13:%.*]] = fptrunc double [[ADD12]] to float
5160 // CHECK11-NEXT:    store float [[CONV13]], float* [[ARRAYIDX10]], align 4, !llvm.access.group [[ACC_GRP14]]
5161 // CHECK11-NEXT:    [[ARRAYIDX14:%.*]] = getelementptr inbounds [5 x [10 x double]], [5 x [10 x double]]* [[TMP3]], i32 0, i32 1
5162 // CHECK11-NEXT:    [[ARRAYIDX15:%.*]] = getelementptr inbounds [10 x double], [10 x double]* [[ARRAYIDX14]], i32 0, i32 2
5163 // CHECK11-NEXT:    [[TMP22:%.*]] = load double, double* [[ARRAYIDX15]], align 8, !llvm.access.group [[ACC_GRP14]]
5164 // CHECK11-NEXT:    [[ADD16:%.*]] = fadd double [[TMP22]], 1.000000e+00
5165 // CHECK11-NEXT:    store double [[ADD16]], double* [[ARRAYIDX15]], align 8, !llvm.access.group [[ACC_GRP14]]
5166 // CHECK11-NEXT:    [[TMP23:%.*]] = mul nsw i32 1, [[TMP5]]
5167 // CHECK11-NEXT:    [[ARRAYIDX17:%.*]] = getelementptr inbounds double, double* [[TMP6]], i32 [[TMP23]]
5168 // CHECK11-NEXT:    [[ARRAYIDX18:%.*]] = getelementptr inbounds double, double* [[ARRAYIDX17]], i32 3
5169 // CHECK11-NEXT:    [[TMP24:%.*]] = load double, double* [[ARRAYIDX18]], align 8, !llvm.access.group [[ACC_GRP14]]
5170 // CHECK11-NEXT:    [[ADD19:%.*]] = fadd double [[TMP24]], 1.000000e+00
5171 // CHECK11-NEXT:    store double [[ADD19]], double* [[ARRAYIDX18]], align 8, !llvm.access.group [[ACC_GRP14]]
5172 // CHECK11-NEXT:    [[X:%.*]] = getelementptr inbounds [[STRUCT_TT:%.*]], %struct.TT* [[TMP7]], i32 0, i32 0
5173 // CHECK11-NEXT:    [[TMP25:%.*]] = load i64, i64* [[X]], align 4, !llvm.access.group [[ACC_GRP14]]
5174 // CHECK11-NEXT:    [[ADD20:%.*]] = add nsw i64 [[TMP25]], 1
5175 // CHECK11-NEXT:    store i64 [[ADD20]], i64* [[X]], align 4, !llvm.access.group [[ACC_GRP14]]
5176 // CHECK11-NEXT:    [[Y:%.*]] = getelementptr inbounds [[STRUCT_TT]], %struct.TT* [[TMP7]], i32 0, i32 1
5177 // CHECK11-NEXT:    [[TMP26:%.*]] = load i8, i8* [[Y]], align 4, !llvm.access.group [[ACC_GRP14]]
5178 // CHECK11-NEXT:    [[CONV21:%.*]] = sext i8 [[TMP26]] to i32
5179 // CHECK11-NEXT:    [[ADD22:%.*]] = add nsw i32 [[CONV21]], 1
5180 // CHECK11-NEXT:    [[CONV23:%.*]] = trunc i32 [[ADD22]] to i8
5181 // CHECK11-NEXT:    store i8 [[CONV23]], i8* [[Y]], align 4, !llvm.access.group [[ACC_GRP14]]
5182 // CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
5183 // CHECK11:       omp.body.continue:
5184 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
5185 // CHECK11:       omp.inner.for.inc:
5186 // CHECK11-NEXT:    [[TMP27:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP14]]
5187 // CHECK11-NEXT:    [[ADD24:%.*]] = add nsw i32 [[TMP27]], 1
5188 // CHECK11-NEXT:    store i32 [[ADD24]], i32* [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP14]]
5189 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP15:![0-9]+]]
5190 // CHECK11:       omp.inner.for.end:
5191 // CHECK11-NEXT:    br label [[OMP_DISPATCH_INC:%.*]]
5192 // CHECK11:       omp.dispatch.inc:
5193 // CHECK11-NEXT:    [[TMP28:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
5194 // CHECK11-NEXT:    [[TMP29:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
5195 // CHECK11-NEXT:    [[ADD25:%.*]] = add nsw i32 [[TMP28]], [[TMP29]]
5196 // CHECK11-NEXT:    store i32 [[ADD25]], i32* [[DOTOMP_LB]], align 4
5197 // CHECK11-NEXT:    [[TMP30:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5198 // CHECK11-NEXT:    [[TMP31:%.*]] = load i32, i32* [[DOTOMP_STRIDE]], align 4
5199 // CHECK11-NEXT:    [[ADD26:%.*]] = add nsw i32 [[TMP30]], [[TMP31]]
5200 // CHECK11-NEXT:    store i32 [[ADD26]], i32* [[DOTOMP_UB]], align 4
5201 // CHECK11-NEXT:    br label [[OMP_DISPATCH_COND]]
5202 // CHECK11:       omp.dispatch.end:
5203 // CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]])
5204 // CHECK11-NEXT:    ret void
5205 //
5206 //
5207 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZL7fstatici_l200
5208 // CHECK11-SAME: (i32 noundef [[N:%.*]], i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]], i32 noundef [[AAA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR0]] {
5209 // CHECK11-NEXT:  entry:
5210 // CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
5211 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5212 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
5213 // CHECK11-NEXT:    [[AAA_ADDR:%.*]] = alloca i32, align 4
5214 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 4
5215 // CHECK11-NEXT:    [[N_CASTED:%.*]] = alloca i32, align 4
5216 // CHECK11-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
5217 // CHECK11-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
5218 // CHECK11-NEXT:    [[AAA_CASTED:%.*]] = alloca i32, align 4
5219 // CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
5220 // CHECK11-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5221 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
5222 // CHECK11-NEXT:    store i32 [[AAA]], i32* [[AAA_ADDR]], align 4
5223 // CHECK11-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 4
5224 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
5225 // CHECK11-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AAA_ADDR]] to i8*
5226 // CHECK11-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 4
5227 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[N_ADDR]], align 4
5228 // CHECK11-NEXT:    store i32 [[TMP1]], i32* [[N_CASTED]], align 4
5229 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_CASTED]], align 4
5230 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, i32* [[A_ADDR]], align 4
5231 // CHECK11-NEXT:    store i32 [[TMP3]], i32* [[A_CASTED]], align 4
5232 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[A_CASTED]], align 4
5233 // CHECK11-NEXT:    [[TMP5:%.*]] = load i16, i16* [[CONV]], align 2
5234 // CHECK11-NEXT:    [[CONV2:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
5235 // CHECK11-NEXT:    store i16 [[TMP5]], i16* [[CONV2]], align 2
5236 // CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[AA_CASTED]], align 4
5237 // CHECK11-NEXT:    [[TMP7:%.*]] = load i8, i8* [[CONV1]], align 1
5238 // CHECK11-NEXT:    [[CONV3:%.*]] = bitcast i32* [[AAA_CASTED]] to i8*
5239 // CHECK11-NEXT:    store i8 [[TMP7]], i8* [[CONV3]], align 1
5240 // CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[AAA_CASTED]], align 4
5241 // CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, i32, i32, [10 x i32]*)* @.omp_outlined..4 to void (i32*, i32*, ...)*), i32 [[TMP2]], i32 [[TMP4]], i32 [[TMP6]], i32 [[TMP8]], [10 x i32]* [[TMP0]])
5242 // CHECK11-NEXT:    ret void
5243 //
5244 //
5245 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..4
5246 // CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[N:%.*]], i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]], i32 noundef [[AAA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR0]] {
5247 // CHECK11-NEXT:  entry:
5248 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
5249 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
5250 // CHECK11-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
5251 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5252 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
5253 // CHECK11-NEXT:    [[AAA_ADDR:%.*]] = alloca i32, align 4
5254 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 4
5255 // CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
5256 // CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
5257 // CHECK11-NEXT:    [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
5258 // CHECK11-NEXT:    [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
5259 // CHECK11-NEXT:    [[DOTCAPTURE_EXPR_3:%.*]] = alloca i32, align 4
5260 // CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
5261 // CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
5262 // CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
5263 // CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5264 // CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5265 // CHECK11-NEXT:    [[I6:%.*]] = alloca i32, align 4
5266 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
5267 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
5268 // CHECK11-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
5269 // CHECK11-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5270 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
5271 // CHECK11-NEXT:    store i32 [[AAA]], i32* [[AAA_ADDR]], align 4
5272 // CHECK11-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 4
5273 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
5274 // CHECK11-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AAA_ADDR]] to i8*
5275 // CHECK11-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 4
5276 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A_ADDR]], align 4
5277 // CHECK11-NEXT:    store i32 [[TMP1]], i32* [[DOTCAPTURE_EXPR_]], align 4
5278 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_ADDR]], align 4
5279 // CHECK11-NEXT:    store i32 [[TMP2]], i32* [[DOTCAPTURE_EXPR_2]], align 4
5280 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
5281 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
5282 // CHECK11-NEXT:    [[SUB:%.*]] = sub i32 [[TMP3]], [[TMP4]]
5283 // CHECK11-NEXT:    [[SUB4:%.*]] = sub i32 [[SUB]], 1
5284 // CHECK11-NEXT:    [[ADD:%.*]] = add i32 [[SUB4]], 1
5285 // CHECK11-NEXT:    [[DIV:%.*]] = udiv i32 [[ADD]], 1
5286 // CHECK11-NEXT:    [[SUB5:%.*]] = sub i32 [[DIV]], 1
5287 // CHECK11-NEXT:    store i32 [[SUB5]], i32* [[DOTCAPTURE_EXPR_3]], align 4
5288 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
5289 // CHECK11-NEXT:    store i32 [[TMP5]], i32* [[I]], align 4
5290 // CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
5291 // CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_2]], align 4
5292 // CHECK11-NEXT:    [[CMP:%.*]] = icmp slt i32 [[TMP6]], [[TMP7]]
5293 // CHECK11-NEXT:    br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
5294 // CHECK11:       omp.precond.then:
5295 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
5296 // CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_3]], align 4
5297 // CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_UB]], align 4
5298 // CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
5299 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
5300 // CHECK11-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
5301 // CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
5302 // CHECK11-NEXT:    call void @__kmpc_for_static_init_4u(%struct.ident_t* @[[GLOB1]], i32 [[TMP10]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
5303 // CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5304 // CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_3]], align 4
5305 // CHECK11-NEXT:    [[CMP7:%.*]] = icmp ugt i32 [[TMP11]], [[TMP12]]
5306 // CHECK11-NEXT:    br i1 [[CMP7]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5307 // CHECK11:       cond.true:
5308 // CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_3]], align 4
5309 // CHECK11-NEXT:    br label [[COND_END:%.*]]
5310 // CHECK11:       cond.false:
5311 // CHECK11-NEXT:    [[TMP14:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5312 // CHECK11-NEXT:    br label [[COND_END]]
5313 // CHECK11:       cond.end:
5314 // CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ [[TMP13]], [[COND_TRUE]] ], [ [[TMP14]], [[COND_FALSE]] ]
5315 // CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
5316 // CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
5317 // CHECK11-NEXT:    store i32 [[TMP15]], i32* [[DOTOMP_IV]], align 4
5318 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
5319 // CHECK11:       omp.inner.for.cond:
5320 // CHECK11-NEXT:    [[TMP16:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5321 // CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5322 // CHECK11-NEXT:    [[ADD8:%.*]] = add i32 [[TMP17]], 1
5323 // CHECK11-NEXT:    [[CMP9:%.*]] = icmp ult i32 [[TMP16]], [[ADD8]]
5324 // CHECK11-NEXT:    br i1 [[CMP9]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5325 // CHECK11:       omp.inner.for.body:
5326 // CHECK11-NEXT:    [[TMP18:%.*]] = load i32, i32* [[DOTCAPTURE_EXPR_]], align 4
5327 // CHECK11-NEXT:    [[TMP19:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5328 // CHECK11-NEXT:    [[MUL:%.*]] = mul i32 [[TMP19]], 1
5329 // CHECK11-NEXT:    [[ADD10:%.*]] = add i32 [[TMP18]], [[MUL]]
5330 // CHECK11-NEXT:    store i32 [[ADD10]], i32* [[I6]], align 4
5331 // CHECK11-NEXT:    [[TMP20:%.*]] = load i32, i32* [[A_ADDR]], align 4
5332 // CHECK11-NEXT:    [[ADD11:%.*]] = add nsw i32 [[TMP20]], 1
5333 // CHECK11-NEXT:    store i32 [[ADD11]], i32* [[A_ADDR]], align 4
5334 // CHECK11-NEXT:    [[TMP21:%.*]] = load i16, i16* [[CONV]], align 2
5335 // CHECK11-NEXT:    [[CONV12:%.*]] = sext i16 [[TMP21]] to i32
5336 // CHECK11-NEXT:    [[ADD13:%.*]] = add nsw i32 [[CONV12]], 1
5337 // CHECK11-NEXT:    [[CONV14:%.*]] = trunc i32 [[ADD13]] to i16
5338 // CHECK11-NEXT:    store i16 [[CONV14]], i16* [[CONV]], align 2
5339 // CHECK11-NEXT:    [[TMP22:%.*]] = load i8, i8* [[CONV1]], align 1
5340 // CHECK11-NEXT:    [[CONV15:%.*]] = sext i8 [[TMP22]] to i32
5341 // CHECK11-NEXT:    [[ADD16:%.*]] = add nsw i32 [[CONV15]], 1
5342 // CHECK11-NEXT:    [[CONV17:%.*]] = trunc i32 [[ADD16]] to i8
5343 // CHECK11-NEXT:    store i8 [[CONV17]], i8* [[CONV1]], align 1
5344 // CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x i32], [10 x i32]* [[TMP0]], i32 0, i32 2
5345 // CHECK11-NEXT:    [[TMP23:%.*]] = load i32, i32* [[ARRAYIDX]], align 4
5346 // CHECK11-NEXT:    [[ADD18:%.*]] = add nsw i32 [[TMP23]], 1
5347 // CHECK11-NEXT:    store i32 [[ADD18]], i32* [[ARRAYIDX]], align 4
5348 // CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
5349 // CHECK11:       omp.body.continue:
5350 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
5351 // CHECK11:       omp.inner.for.inc:
5352 // CHECK11-NEXT:    [[TMP24:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5353 // CHECK11-NEXT:    [[ADD19:%.*]] = add i32 [[TMP24]], 1
5354 // CHECK11-NEXT:    store i32 [[ADD19]], i32* [[DOTOMP_IV]], align 4
5355 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]]
5356 // CHECK11:       omp.inner.for.end:
5357 // CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
5358 // CHECK11:       omp.loop.exit:
5359 // CHECK11-NEXT:    [[TMP25:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
5360 // CHECK11-NEXT:    [[TMP26:%.*]] = load i32, i32* [[TMP25]], align 4
5361 // CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP26]])
5362 // CHECK11-NEXT:    br label [[OMP_PRECOND_END]]
5363 // CHECK11:       omp.precond.end:
5364 // CHECK11-NEXT:    ret void
5365 //
5366 //
5367 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__ZN2S12r1Ei_l218
5368 // CHECK11-SAME: (%struct.S1* noundef [[THIS:%.*]], i32 noundef [[B:%.*]], i32 noundef [[VLA:%.*]], i32 noundef [[VLA1:%.*]], i16* noundef nonnull align 2 dereferenceable(2) [[C:%.*]]) #[[ATTR0]] {
5369 // CHECK11-NEXT:  entry:
5370 // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 4
5371 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
5372 // CHECK11-NEXT:    [[VLA_ADDR:%.*]] = alloca i32, align 4
5373 // CHECK11-NEXT:    [[VLA_ADDR2:%.*]] = alloca i32, align 4
5374 // CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i16*, align 4
5375 // CHECK11-NEXT:    [[B_CASTED:%.*]] = alloca i32, align 4
5376 // CHECK11-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 4
5377 // CHECK11-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
5378 // CHECK11-NEXT:    store i32 [[VLA]], i32* [[VLA_ADDR]], align 4
5379 // CHECK11-NEXT:    store i32 [[VLA1]], i32* [[VLA_ADDR2]], align 4
5380 // CHECK11-NEXT:    store i16* [[C]], i16** [[C_ADDR]], align 4
5381 // CHECK11-NEXT:    [[TMP0:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 4
5382 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[VLA_ADDR]], align 4
5383 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[VLA_ADDR2]], align 4
5384 // CHECK11-NEXT:    [[TMP3:%.*]] = load i16*, i16** [[C_ADDR]], align 4
5385 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[B_ADDR]], align 4
5386 // CHECK11-NEXT:    store i32 [[TMP4]], i32* [[B_CASTED]], align 4
5387 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B_CASTED]], align 4
5388 // CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.S1*, i32, i32, i32, i16*)* @.omp_outlined..5 to void (i32*, i32*, ...)*), %struct.S1* [[TMP0]], i32 [[TMP5]], i32 [[TMP1]], i32 [[TMP2]], i16* [[TMP3]])
5389 // CHECK11-NEXT:    ret void
5390 //
5391 //
5392 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..5
5393 // CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], %struct.S1* noundef [[THIS:%.*]], i32 noundef [[B:%.*]], i32 noundef [[VLA:%.*]], i32 noundef [[VLA1:%.*]], i16* noundef nonnull align 2 dereferenceable(2) [[C:%.*]]) #[[ATTR0]] {
5394 // CHECK11-NEXT:  entry:
5395 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
5396 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
5397 // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S1*, align 4
5398 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
5399 // CHECK11-NEXT:    [[VLA_ADDR:%.*]] = alloca i32, align 4
5400 // CHECK11-NEXT:    [[VLA_ADDR2:%.*]] = alloca i32, align 4
5401 // CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i16*, align 4
5402 // CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
5403 // CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
5404 // CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
5405 // CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
5406 // CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5407 // CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5408 // CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
5409 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
5410 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
5411 // CHECK11-NEXT:    store %struct.S1* [[THIS]], %struct.S1** [[THIS_ADDR]], align 4
5412 // CHECK11-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
5413 // CHECK11-NEXT:    store i32 [[VLA]], i32* [[VLA_ADDR]], align 4
5414 // CHECK11-NEXT:    store i32 [[VLA1]], i32* [[VLA_ADDR2]], align 4
5415 // CHECK11-NEXT:    store i16* [[C]], i16** [[C_ADDR]], align 4
5416 // CHECK11-NEXT:    [[TMP0:%.*]] = load %struct.S1*, %struct.S1** [[THIS_ADDR]], align 4
5417 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[VLA_ADDR]], align 4
5418 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[VLA_ADDR2]], align 4
5419 // CHECK11-NEXT:    [[TMP3:%.*]] = load i16*, i16** [[C_ADDR]], align 4
5420 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
5421 // CHECK11-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
5422 // CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
5423 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
5424 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
5425 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP4]], align 4
5426 // CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP5]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
5427 // CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5428 // CHECK11-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 9
5429 // CHECK11-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5430 // CHECK11:       cond.true:
5431 // CHECK11-NEXT:    br label [[COND_END:%.*]]
5432 // CHECK11:       cond.false:
5433 // CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5434 // CHECK11-NEXT:    br label [[COND_END]]
5435 // CHECK11:       cond.end:
5436 // CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
5437 // CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
5438 // CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
5439 // CHECK11-NEXT:    store i32 [[TMP8]], i32* [[DOTOMP_IV]], align 4
5440 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
5441 // CHECK11:       omp.inner.for.cond:
5442 // CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5443 // CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5444 // CHECK11-NEXT:    [[CMP3:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
5445 // CHECK11-NEXT:    br i1 [[CMP3]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5446 // CHECK11:       omp.inner.for.body:
5447 // CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5448 // CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP11]], 1
5449 // CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
5450 // CHECK11-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
5451 // CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[B_ADDR]], align 4
5452 // CHECK11-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP12]] to double
5453 // CHECK11-NEXT:    [[ADD4:%.*]] = fadd double [[CONV]], 1.500000e+00
5454 // CHECK11-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_S1:%.*]], %struct.S1* [[TMP0]], i32 0, i32 0
5455 // CHECK11-NEXT:    store double [[ADD4]], double* [[A]], align 4
5456 // CHECK11-NEXT:    [[A5:%.*]] = getelementptr inbounds [[STRUCT_S1]], %struct.S1* [[TMP0]], i32 0, i32 0
5457 // CHECK11-NEXT:    [[TMP13:%.*]] = load double, double* [[A5]], align 4
5458 // CHECK11-NEXT:    [[INC:%.*]] = fadd double [[TMP13]], 1.000000e+00
5459 // CHECK11-NEXT:    store double [[INC]], double* [[A5]], align 4
5460 // CHECK11-NEXT:    [[CONV6:%.*]] = fptosi double [[INC]] to i16
5461 // CHECK11-NEXT:    [[TMP14:%.*]] = mul nsw i32 1, [[TMP2]]
5462 // CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds i16, i16* [[TMP3]], i32 [[TMP14]]
5463 // CHECK11-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds i16, i16* [[ARRAYIDX]], i32 1
5464 // CHECK11-NEXT:    store i16 [[CONV6]], i16* [[ARRAYIDX7]], align 2
5465 // CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
5466 // CHECK11:       omp.body.continue:
5467 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
5468 // CHECK11:       omp.inner.for.inc:
5469 // CHECK11-NEXT:    [[TMP15:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5470 // CHECK11-NEXT:    [[ADD8:%.*]] = add nsw i32 [[TMP15]], 1
5471 // CHECK11-NEXT:    store i32 [[ADD8]], i32* [[DOTOMP_IV]], align 4
5472 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]]
5473 // CHECK11:       omp.inner.for.end:
5474 // CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
5475 // CHECK11:       omp.loop.exit:
5476 // CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP5]])
5477 // CHECK11-NEXT:    ret void
5478 //
5479 //
5480 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z9ftemplateIiET_i_l183
5481 // CHECK11-SAME: (i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR0]] {
5482 // CHECK11-NEXT:  entry:
5483 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5484 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
5485 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 4
5486 // CHECK11-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
5487 // CHECK11-NEXT:    [[AA_CASTED:%.*]] = alloca i32, align 4
5488 // CHECK11-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5489 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
5490 // CHECK11-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 4
5491 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
5492 // CHECK11-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 4
5493 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32, i32* [[A_ADDR]], align 4
5494 // CHECK11-NEXT:    store i32 [[TMP1]], i32* [[A_CASTED]], align 4
5495 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A_CASTED]], align 4
5496 // CHECK11-NEXT:    [[TMP3:%.*]] = load i16, i16* [[CONV]], align 2
5497 // CHECK11-NEXT:    [[CONV1:%.*]] = bitcast i32* [[AA_CASTED]] to i16*
5498 // CHECK11-NEXT:    store i16 [[TMP3]], i16* [[CONV1]], align 2
5499 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[AA_CASTED]], align 4
5500 // CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_teams(%struct.ident_t* @[[GLOB2]], i32 3, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32, i32, [10 x i32]*)* @.omp_outlined..6 to void (i32*, i32*, ...)*), i32 [[TMP2]], i32 [[TMP4]], [10 x i32]* [[TMP0]])
5501 // CHECK11-NEXT:    ret void
5502 //
5503 //
5504 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..6
5505 // CHECK11-SAME: (i32* noalias noundef [[DOTGLOBAL_TID_:%.*]], i32* noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[A:%.*]], i32 noundef [[AA:%.*]], [10 x i32]* noundef nonnull align 4 dereferenceable(40) [[B:%.*]]) #[[ATTR0]] {
5506 // CHECK11-NEXT:  entry:
5507 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
5508 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
5509 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5510 // CHECK11-NEXT:    [[AA_ADDR:%.*]] = alloca i32, align 4
5511 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca [10 x i32]*, align 4
5512 // CHECK11-NEXT:    [[DOTOMP_IV:%.*]] = alloca i32, align 4
5513 // CHECK11-NEXT:    [[TMP:%.*]] = alloca i32, align 4
5514 // CHECK11-NEXT:    [[DOTOMP_LB:%.*]] = alloca i32, align 4
5515 // CHECK11-NEXT:    [[DOTOMP_UB:%.*]] = alloca i32, align 4
5516 // CHECK11-NEXT:    [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5517 // CHECK11-NEXT:    [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5518 // CHECK11-NEXT:    [[I:%.*]] = alloca i32, align 4
5519 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
5520 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
5521 // CHECK11-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5522 // CHECK11-NEXT:    store i32 [[AA]], i32* [[AA_ADDR]], align 4
5523 // CHECK11-NEXT:    store [10 x i32]* [[B]], [10 x i32]** [[B_ADDR]], align 4
5524 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i32* [[AA_ADDR]] to i16*
5525 // CHECK11-NEXT:    [[TMP0:%.*]] = load [10 x i32]*, [10 x i32]** [[B_ADDR]], align 4
5526 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_LB]], align 4
5527 // CHECK11-NEXT:    store i32 9, i32* [[DOTOMP_UB]], align 4
5528 // CHECK11-NEXT:    store i32 1, i32* [[DOTOMP_STRIDE]], align 4
5529 // CHECK11-NEXT:    store i32 0, i32* [[DOTOMP_IS_LAST]], align 4
5530 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
5531 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
5532 // CHECK11-NEXT:    call void @__kmpc_for_static_init_4(%struct.ident_t* @[[GLOB1]], i32 [[TMP2]], i32 92, i32* [[DOTOMP_IS_LAST]], i32* [[DOTOMP_LB]], i32* [[DOTOMP_UB]], i32* [[DOTOMP_STRIDE]], i32 1, i32 1)
5533 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5534 // CHECK11-NEXT:    [[CMP:%.*]] = icmp sgt i32 [[TMP3]], 9
5535 // CHECK11-NEXT:    br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5536 // CHECK11:       cond.true:
5537 // CHECK11-NEXT:    br label [[COND_END:%.*]]
5538 // CHECK11:       cond.false:
5539 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5540 // CHECK11-NEXT:    br label [[COND_END]]
5541 // CHECK11:       cond.end:
5542 // CHECK11-NEXT:    [[COND:%.*]] = phi i32 [ 9, [[COND_TRUE]] ], [ [[TMP4]], [[COND_FALSE]] ]
5543 // CHECK11-NEXT:    store i32 [[COND]], i32* [[DOTOMP_UB]], align 4
5544 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[DOTOMP_LB]], align 4
5545 // CHECK11-NEXT:    store i32 [[TMP5]], i32* [[DOTOMP_IV]], align 4
5546 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
5547 // CHECK11:       omp.inner.for.cond:
5548 // CHECK11-NEXT:    [[TMP6:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5549 // CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[DOTOMP_UB]], align 4
5550 // CHECK11-NEXT:    [[CMP1:%.*]] = icmp sle i32 [[TMP6]], [[TMP7]]
5551 // CHECK11-NEXT:    br i1 [[CMP1]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5552 // CHECK11:       omp.inner.for.body:
5553 // CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5554 // CHECK11-NEXT:    [[MUL:%.*]] = mul nsw i32 [[TMP8]], 1
5555 // CHECK11-NEXT:    [[ADD:%.*]] = add nsw i32 0, [[MUL]]
5556 // CHECK11-NEXT:    store i32 [[ADD]], i32* [[I]], align 4
5557 // CHECK11-NEXT:    [[TMP9:%.*]] = load i32, i32* [[A_ADDR]], align 4
5558 // CHECK11-NEXT:    [[ADD2:%.*]] = add nsw i32 [[TMP9]], 1
5559 // CHECK11-NEXT:    store i32 [[ADD2]], i32* [[A_ADDR]], align 4
5560 // CHECK11-NEXT:    [[TMP10:%.*]] = load i16, i16* [[CONV]], align 2
5561 // CHECK11-NEXT:    [[CONV3:%.*]] = sext i16 [[TMP10]] to i32
5562 // CHECK11-NEXT:    [[ADD4:%.*]] = add nsw i32 [[CONV3]], 1
5563 // CHECK11-NEXT:    [[CONV5:%.*]] = trunc i32 [[ADD4]] to i16
5564 // CHECK11-NEXT:    store i16 [[CONV5]], i16* [[CONV]], align 2
5565 // CHECK11-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [10 x i32], [10 x i32]* [[TMP0]], i32 0, i32 2
5566 // CHECK11-NEXT:    [[TMP11:%.*]] = load i32, i32* [[ARRAYIDX]], align 4
5567 // CHECK11-NEXT:    [[ADD6:%.*]] = add nsw i32 [[TMP11]], 1
5568 // CHECK11-NEXT:    store i32 [[ADD6]], i32* [[ARRAYIDX]], align 4
5569 // CHECK11-NEXT:    br label [[OMP_BODY_CONTINUE:%.*]]
5570 // CHECK11:       omp.body.continue:
5571 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
5572 // CHECK11:       omp.inner.for.inc:
5573 // CHECK11-NEXT:    [[TMP12:%.*]] = load i32, i32* [[DOTOMP_IV]], align 4
5574 // CHECK11-NEXT:    [[ADD7:%.*]] = add nsw i32 [[TMP12]], 1
5575 // CHECK11-NEXT:    store i32 [[ADD7]], i32* [[DOTOMP_IV]], align 4
5576 // CHECK11-NEXT:    br label [[OMP_INNER_FOR_COND]]
5577 // CHECK11:       omp.inner.for.end:
5578 // CHECK11-NEXT:    br label [[OMP_LOOP_EXIT:%.*]]
5579 // CHECK11:       omp.loop.exit:
5580 // CHECK11-NEXT:    call void @__kmpc_for_static_fini(%struct.ident_t* @[[GLOB1]], i32 [[TMP2]])
5581 // CHECK11-NEXT:    ret void
5582 //
5583