xref: /llvm-project/clang/test/OpenMP/sections_firstprivate_codegen.cpp (revision f2d301fe82869f881b86b51da7b4752972c66707)
1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --function-signature --include-generated-funcs --replace-value-regex "__omp_offloading_[0-9a-z]+_[0-9a-z]+" "reduction_size[.].+[.]" "pl_cond[.].+[.|,]" --prefix-filecheck-ir-name _
2 // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple x86_64-apple-darwin10 -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK1
3 // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple x86_64-apple-darwin10 -emit-pch -o %t %s
4 // RUN: %clang_cc1 -fopenmp -x c++ -triple x86_64-apple-darwin10 -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK1
5 // RUN: %clang_cc1 -verify -fopenmp -x c++ -std=c++11 -DLAMBDA -triple x86_64-apple-darwin10 -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK3
6 // RUN: %clang_cc1 -verify -fopenmp -x c++ -fblocks -DBLOCKS -triple x86_64-apple-darwin10 -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK4
7 
8 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -triple x86_64-apple-darwin10 -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
9 // RUN: %clang_cc1 -fopenmp-simd -x c++ -std=c++11 -triple x86_64-apple-darwin10 -emit-pch -o %t %s
10 // RUN: %clang_cc1 -fopenmp-simd -x c++ -triple x86_64-apple-darwin10 -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
11 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -std=c++11 -DLAMBDA -triple x86_64-apple-darwin10 -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
12 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -fblocks -DBLOCKS -triple x86_64-apple-darwin10 -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
13 // expected-no-diagnostics
14 #ifndef HEADER
15 #define HEADER
16 
17 struct St {
18   int a, b;
19   St() : a(0), b(0) {}
20   St(const St &st) : a(st.a + st.b), b(0) {}
21   ~St() {}
22 };
23 
24 volatile int g = 1212;
25 
26 template <class T>
27 struct S {
28   T f;
29   S(T a) : f(a + g) {}
30   S() : f(g) {}
31   S(const S &s, St t = St()) : f(s.f + t.a) {}
32   operator T() { return T(); }
33   ~S() {}
34 };
35 
36 
37 template <typename T>
38 T tmain() {
39   S<T> test;
40   T t_var = T();
41   T vec[] = {1, 2};
42   S<T> s_arr[] = {1, 2};
43   S<T> var(3);
44 #pragma omp parallel
45 #pragma omp sections firstprivate(t_var, vec, s_arr, var)
46   {
47     vec[0] = t_var;
48 #pragma omp section
49     s_arr[0] = var;
50   }
51   return T();
52 }
53 
54 S<float> test;
55 int t_var = 333;
56 int vec[] = {1, 2};
57 S<float> s_arr[] = {1, 2};
58 S<float> var(3);
59 
60 int main() {
61   static int sivar;
62 #ifdef LAMBDA
63   [&]() {
64 #pragma omp parallel
65 #pragma omp sections firstprivate(g, sivar)
66   {
67     // Skip temp vars for loop
68 
69 
70 
71     {
72       g = 1;
73       sivar = 10;
74     }
75 #pragma omp section
76     [&]() {
77       g = 2;
78       sivar = 20;
79     }();
80   }
81   }();
82   return 0;
83 #elif defined(BLOCKS)
84   ^{
85 #pragma omp parallel
86 #pragma omp sections firstprivate(g, sivar)
87    {
88     // Skip temp vars for loop
89 
90 
91 
92     {
93       g = 1;
94       sivar = 10;
95     }
96 #pragma omp section
97     ^{
98       g = 2;
99       sivar = 20;
100     }();
101   }
102   }();
103   return 0;
104 #else
105 #pragma omp sections firstprivate(t_var, vec, s_arr, var, sivar) nowait
106   {
107     {
108     vec[0] = t_var;
109     s_arr[0] = var;
110     sivar = 31;
111     }
112   }
113   return tmain<int>();
114 #endif
115 }
116 
117 
118 // firstprivate t_var(t_var)
119 
120 // firstprivate vec(vec)
121 
122 // firstprivate s_arr(s_arr)
123 
124 // firstprivate var(var)
125 
126 // firstprivate isvar
127 
128 
129 // ~(firstprivate var), ~(firstprivate s_arr)
130 
131 
132 
133 // Skip temp vars for loop
134 
135 
136 // firstprivate t_var(t_var)
137 
138 // firstprivate vec(vec)
139 
140 // firstprivate s_arr(s_arr)
141 
142 // firstprivate var(var)
143 
144 // No synchronization for initialization.
145 
146 
147 // ~(firstprivate var), ~(firstprivate s_arr)
148 #endif
149 
150 // CHECK1-LABEL: define {{[^@]+}}@__cxx_global_var_init
151 // CHECK1-SAME: () #[[ATTR0:[0-9]+]] section "__TEXT,__StaticInit,regular,pure_instructions" {
152 // CHECK1-NEXT:  entry:
153 // CHECK1-NEXT:    call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) @test)
154 // CHECK1-NEXT:    [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @test, ptr @__dso_handle) #[[ATTR2:[0-9]+]]
155 // CHECK1-NEXT:    ret void
156 //
157 //
158 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
159 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] align 2 {
160 // CHECK1-NEXT:  entry:
161 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
162 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
163 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
164 // CHECK1-NEXT:    call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
165 // CHECK1-NEXT:    ret void
166 //
167 //
168 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
169 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
170 // CHECK1-NEXT:  entry:
171 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
172 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
173 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
174 // CHECK1-NEXT:    call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR2]]
175 // CHECK1-NEXT:    ret void
176 //
177 //
178 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
179 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
180 // CHECK1-NEXT:  entry:
181 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
182 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
183 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
184 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
185 // CHECK1-NEXT:    [[TMP0:%.*]] = load volatile i32, ptr @g, align 4
186 // CHECK1-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
187 // CHECK1-NEXT:    store float [[CONV]], ptr [[F]], align 4
188 // CHECK1-NEXT:    ret void
189 //
190 //
191 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
192 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
193 // CHECK1-NEXT:  entry:
194 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
195 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
196 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
197 // CHECK1-NEXT:    ret void
198 //
199 //
200 // CHECK1-LABEL: define {{[^@]+}}@__cxx_global_var_init.1
201 // CHECK1-SAME: () #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
202 // CHECK1-NEXT:  entry:
203 // CHECK1-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @s_arr, float noundef 1.000000e+00)
204 // CHECK1-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 1), float noundef 2.000000e+00)
205 // CHECK1-NEXT:    [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @__cxx_global_array_dtor, ptr null, ptr @__dso_handle) #[[ATTR2]]
206 // CHECK1-NEXT:    ret void
207 //
208 //
209 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
210 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
211 // CHECK1-NEXT:  entry:
212 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
213 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
214 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
215 // CHECK1-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4
216 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
217 // CHECK1-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
218 // CHECK1-NEXT:    call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
219 // CHECK1-NEXT:    ret void
220 //
221 //
222 // CHECK1-LABEL: define {{[^@]+}}@__cxx_global_array_dtor
223 // CHECK1-SAME: (ptr noundef [[TMP0:%.*]]) #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
224 // CHECK1-NEXT:  entry:
225 // CHECK1-NEXT:    [[DOTADDR:%.*]] = alloca ptr, align 8
226 // CHECK1-NEXT:    store ptr [[TMP0]], ptr [[DOTADDR]], align 8
227 // CHECK1-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
228 // CHECK1:       arraydestroy.body:
229 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 2), [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
230 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
231 // CHECK1-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
232 // CHECK1-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], @s_arr
233 // CHECK1-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
234 // CHECK1:       arraydestroy.done1:
235 // CHECK1-NEXT:    ret void
236 //
237 //
238 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
239 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
240 // CHECK1-NEXT:  entry:
241 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
242 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
243 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
244 // CHECK1-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4
245 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
246 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
247 // CHECK1-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
248 // CHECK1-NEXT:    [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
249 // CHECK1-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
250 // CHECK1-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
251 // CHECK1-NEXT:    store float [[ADD]], ptr [[F]], align 4
252 // CHECK1-NEXT:    ret void
253 //
254 //
255 // CHECK1-LABEL: define {{[^@]+}}@__cxx_global_var_init.2
256 // CHECK1-SAME: () #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
257 // CHECK1-NEXT:  entry:
258 // CHECK1-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @var, float noundef 3.000000e+00)
259 // CHECK1-NEXT:    [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @var, ptr @__dso_handle) #[[ATTR2]]
260 // CHECK1-NEXT:    ret void
261 //
262 //
263 // CHECK1-LABEL: define {{[^@]+}}@main
264 // CHECK1-SAME: () #[[ATTR3:[0-9]+]] {
265 // CHECK1-NEXT:  entry:
266 // CHECK1-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
267 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_LB_:%.*]] = alloca i32, align 4
268 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_UB_:%.*]] = alloca i32, align 4
269 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_ST_:%.*]] = alloca i32, align 4
270 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_IL_:%.*]] = alloca i32, align 4
271 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_IV_:%.*]] = alloca i32, align 4
272 // CHECK1-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
273 // CHECK1-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
274 // CHECK1-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
275 // CHECK1-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
276 // CHECK1-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S:%.*]], align 4
277 // CHECK1-NEXT:    [[AGG_TMP2:%.*]] = alloca [[STRUCT_ST]], align 4
278 // CHECK1-NEXT:    [[SIVAR:%.*]] = alloca i32, align 4
279 // CHECK1-NEXT:    [[TMP0:%.*]] = call i32 @__kmpc_global_thread_num(ptr @[[GLOB2:[0-9]+]])
280 // CHECK1-NEXT:    store i32 0, ptr [[RETVAL]], align 4
281 // CHECK1-NEXT:    store i32 0, ptr [[DOTOMP_SECTIONS_LB_]], align 4
282 // CHECK1-NEXT:    store i32 0, ptr [[DOTOMP_SECTIONS_UB_]], align 4
283 // CHECK1-NEXT:    store i32 1, ptr [[DOTOMP_SECTIONS_ST_]], align 4
284 // CHECK1-NEXT:    store i32 0, ptr [[DOTOMP_SECTIONS_IL_]], align 4
285 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, ptr @t_var, align 4
286 // CHECK1-NEXT:    store i32 [[TMP1]], ptr [[T_VAR]], align 4
287 // CHECK1-NEXT:    call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 @vec, i64 8, i1 false)
288 // CHECK1-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
289 // CHECK1-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i64 2
290 // CHECK1-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP2]]
291 // CHECK1-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE1:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
292 // CHECK1:       omp.arraycpy.body:
293 // CHECK1-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ @s_arr, [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
294 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
295 // CHECK1-NEXT:    call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
296 // CHECK1-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
297 // CHECK1-NEXT:    call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
298 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
299 // CHECK1-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
300 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP2]]
301 // CHECK1-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE1]], label [[OMP_ARRAYCPY_BODY]]
302 // CHECK1:       omp.arraycpy.done1:
303 // CHECK1-NEXT:    call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP2]])
304 // CHECK1-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]], ptr noundef nonnull align 4 dereferenceable(4) @var, ptr noundef [[AGG_TMP2]])
305 // CHECK1-NEXT:    call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP2]]) #[[ATTR2]]
306 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, ptr @_ZZ4mainE5sivar, align 4
307 // CHECK1-NEXT:    store i32 [[TMP3]], ptr [[SIVAR]], align 4
308 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP0]], i32 34, ptr [[DOTOMP_SECTIONS_IL_]], ptr [[DOTOMP_SECTIONS_LB_]], ptr [[DOTOMP_SECTIONS_UB_]], ptr [[DOTOMP_SECTIONS_ST_]], i32 1, i32 1)
309 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_UB_]], align 4
310 // CHECK1-NEXT:    [[TMP5:%.*]] = icmp slt i32 [[TMP4]], 0
311 // CHECK1-NEXT:    [[TMP6:%.*]] = select i1 [[TMP5]], i32 [[TMP4]], i32 0
312 // CHECK1-NEXT:    store i32 [[TMP6]], ptr [[DOTOMP_SECTIONS_UB_]], align 4
313 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_LB_]], align 4
314 // CHECK1-NEXT:    store i32 [[TMP7]], ptr [[DOTOMP_SECTIONS_IV_]], align 4
315 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
316 // CHECK1:       omp.inner.for.cond:
317 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
318 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_UB_]], align 4
319 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sle i32 [[TMP8]], [[TMP9]]
320 // CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
321 // CHECK1:       omp.inner.for.body:
322 // CHECK1-NEXT:    [[TMP10:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
323 // CHECK1-NEXT:    switch i32 [[TMP10]], label [[DOTOMP_SECTIONS_EXIT:%.*]] [
324 // CHECK1-NEXT:    i32 0, label [[DOTOMP_SECTIONS_CASE:%.*]]
325 // CHECK1-NEXT:    ]
326 // CHECK1:       .omp.sections.case:
327 // CHECK1-NEXT:    [[TMP11:%.*]] = load i32, ptr [[T_VAR]], align 4
328 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC]], i64 0, i64 0
329 // CHECK1-NEXT:    store i32 [[TMP11]], ptr [[ARRAYIDX]], align 4
330 // CHECK1-NEXT:    [[ARRAYIDX3:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i64 0, i64 0
331 // CHECK1-NEXT:    call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[ARRAYIDX3]], ptr align 4 [[VAR]], i64 4, i1 false)
332 // CHECK1-NEXT:    store i32 31, ptr [[SIVAR]], align 4
333 // CHECK1-NEXT:    br label [[DOTOMP_SECTIONS_EXIT]]
334 // CHECK1:       .omp.sections.exit:
335 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
336 // CHECK1:       omp.inner.for.inc:
337 // CHECK1-NEXT:    [[TMP12:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
338 // CHECK1-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP12]], 1
339 // CHECK1-NEXT:    store i32 [[INC]], ptr [[DOTOMP_SECTIONS_IV_]], align 4
340 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]]
341 // CHECK1:       omp.inner.for.end:
342 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP0]])
343 // CHECK1-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR2]]
344 // CHECK1-NEXT:    [[ARRAY_BEGIN4:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
345 // CHECK1-NEXT:    [[TMP13:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN4]], i64 2
346 // CHECK1-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
347 // CHECK1:       arraydestroy.body:
348 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP13]], [[OMP_INNER_FOR_END]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
349 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
350 // CHECK1-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
351 // CHECK1-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN4]]
352 // CHECK1-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE5:%.*]], label [[ARRAYDESTROY_BODY]]
353 // CHECK1:       arraydestroy.done5:
354 // CHECK1-NEXT:    [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v()
355 // CHECK1-NEXT:    ret i32 [[CALL]]
356 //
357 //
358 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StC1Ev
359 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
360 // CHECK1-NEXT:  entry:
361 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
362 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
363 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
364 // CHECK1-NEXT:    call void @_ZN2StC2Ev(ptr noundef nonnull align 4 dereferenceable(8) [[THIS1]])
365 // CHECK1-NEXT:    ret void
366 //
367 //
368 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC1ERKS0_2St
369 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
370 // CHECK1-NEXT:  entry:
371 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
372 // CHECK1-NEXT:    [[S_ADDR:%.*]] = alloca ptr, align 8
373 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
374 // CHECK1-NEXT:    store ptr [[S]], ptr [[S_ADDR]], align 8
375 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
376 // CHECK1-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 8
377 // CHECK1-NEXT:    call void @_ZN1SIfEC2ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]], ptr noundef [[T]])
378 // CHECK1-NEXT:    ret void
379 //
380 //
381 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StD1Ev
382 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
383 // CHECK1-NEXT:  entry:
384 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
385 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
386 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
387 // CHECK1-NEXT:    call void @_ZN2StD2Ev(ptr noundef nonnull align 4 dereferenceable(8) [[THIS1]]) #[[ATTR2]]
388 // CHECK1-NEXT:    ret void
389 //
390 //
391 // CHECK1-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
392 // CHECK1-SAME: () #[[ATTR5:[0-9]+]] {
393 // CHECK1-NEXT:  entry:
394 // CHECK1-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
395 // CHECK1-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
396 // CHECK1-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
397 // CHECK1-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
398 // CHECK1-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 4
399 // CHECK1-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 4
400 // CHECK1-NEXT:    call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
401 // CHECK1-NEXT:    store i32 0, ptr [[T_VAR]], align 4
402 // CHECK1-NEXT:    call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 @__const._Z5tmainIiET_v.vec, i64 8, i1 false)
403 // CHECK1-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i64 0, i64 0
404 // CHECK1-NEXT:    call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 noundef 1)
405 // CHECK1-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYINIT_BEGIN]], i64 1
406 // CHECK1-NEXT:    call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 noundef 2)
407 // CHECK1-NEXT:    call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]], i32 noundef 3)
408 // CHECK1-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB2]], i32 4, ptr @.omp_outlined., ptr [[T_VAR]], ptr [[VEC]], ptr [[S_ARR]], ptr [[VAR]])
409 // CHECK1-NEXT:    store i32 0, ptr [[RETVAL]], align 4
410 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR]]) #[[ATTR2]]
411 // CHECK1-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
412 // CHECK1-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2
413 // CHECK1-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
414 // CHECK1:       arraydestroy.body:
415 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP0]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
416 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
417 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
418 // CHECK1-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
419 // CHECK1-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
420 // CHECK1:       arraydestroy.done1:
421 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR2]]
422 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, ptr [[RETVAL]], align 4
423 // CHECK1-NEXT:    ret i32 [[TMP1]]
424 //
425 //
426 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StC2Ev
427 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
428 // CHECK1-NEXT:  entry:
429 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
430 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
431 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
432 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], ptr [[THIS1]], i32 0, i32 0
433 // CHECK1-NEXT:    store i32 0, ptr [[A]], align 4
434 // CHECK1-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_ST]], ptr [[THIS1]], i32 0, i32 1
435 // CHECK1-NEXT:    store i32 0, ptr [[B]], align 4
436 // CHECK1-NEXT:    ret void
437 //
438 //
439 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC2ERKS0_2St
440 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
441 // CHECK1-NEXT:  entry:
442 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
443 // CHECK1-NEXT:    [[S_ADDR:%.*]] = alloca ptr, align 8
444 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
445 // CHECK1-NEXT:    store ptr [[S]], ptr [[S_ADDR]], align 8
446 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
447 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
448 // CHECK1-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 8
449 // CHECK1-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[TMP0]], i32 0, i32 0
450 // CHECK1-NEXT:    [[TMP1:%.*]] = load float, ptr [[F2]], align 4
451 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], ptr [[T]], i32 0, i32 0
452 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, ptr [[A]], align 4
453 // CHECK1-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP2]] to float
454 // CHECK1-NEXT:    [[ADD:%.*]] = fadd float [[TMP1]], [[CONV]]
455 // CHECK1-NEXT:    store float [[ADD]], ptr [[F]], align 4
456 // CHECK1-NEXT:    ret void
457 //
458 //
459 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StD2Ev
460 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
461 // CHECK1-NEXT:  entry:
462 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
463 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
464 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
465 // CHECK1-NEXT:    ret void
466 //
467 //
468 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
469 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
470 // CHECK1-NEXT:  entry:
471 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
472 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
473 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
474 // CHECK1-NEXT:    call void @_ZN1SIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
475 // CHECK1-NEXT:    ret void
476 //
477 //
478 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
479 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
480 // CHECK1-NEXT:  entry:
481 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
482 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
483 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
484 // CHECK1-NEXT:    store i32 [[A]], ptr [[A_ADDR]], align 4
485 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
486 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
487 // CHECK1-NEXT:    call void @_ZN1SIiEC2Ei(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], i32 noundef [[TMP0]])
488 // CHECK1-NEXT:    ret void
489 //
490 //
491 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined.
492 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR6:[0-9]+]] {
493 // CHECK1-NEXT:  entry:
494 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
495 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
496 // CHECK1-NEXT:    [[T_VAR_ADDR:%.*]] = alloca ptr, align 8
497 // CHECK1-NEXT:    [[VEC_ADDR:%.*]] = alloca ptr, align 8
498 // CHECK1-NEXT:    [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
499 // CHECK1-NEXT:    [[VAR_ADDR:%.*]] = alloca ptr, align 8
500 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_LB_:%.*]] = alloca i32, align 4
501 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_UB_:%.*]] = alloca i32, align 4
502 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_ST_:%.*]] = alloca i32, align 4
503 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_IL_:%.*]] = alloca i32, align 4
504 // CHECK1-NEXT:    [[DOTOMP_SECTIONS_IV_:%.*]] = alloca i32, align 4
505 // CHECK1-NEXT:    [[T_VAR1:%.*]] = alloca i32, align 4
506 // CHECK1-NEXT:    [[VEC2:%.*]] = alloca [2 x i32], align 4
507 // CHECK1-NEXT:    [[S_ARR3:%.*]] = alloca [2 x %struct.S.0], align 4
508 // CHECK1-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
509 // CHECK1-NEXT:    [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
510 // CHECK1-NEXT:    [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
511 // CHECK1-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
512 // CHECK1-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
513 // CHECK1-NEXT:    store ptr [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
514 // CHECK1-NEXT:    store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
515 // CHECK1-NEXT:    store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
516 // CHECK1-NEXT:    store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
517 // CHECK1-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[T_VAR_ADDR]], align 8
518 // CHECK1-NEXT:    [[TMP1:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
519 // CHECK1-NEXT:    [[TMP2:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
520 // CHECK1-NEXT:    [[TMP3:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
521 // CHECK1-NEXT:    store i32 0, ptr [[DOTOMP_SECTIONS_LB_]], align 4
522 // CHECK1-NEXT:    store i32 1, ptr [[DOTOMP_SECTIONS_UB_]], align 4
523 // CHECK1-NEXT:    store i32 1, ptr [[DOTOMP_SECTIONS_ST_]], align 4
524 // CHECK1-NEXT:    store i32 0, ptr [[DOTOMP_SECTIONS_IL_]], align 4
525 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
526 // CHECK1-NEXT:    store i32 [[TMP4]], ptr [[T_VAR1]], align 4
527 // CHECK1-NEXT:    call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC2]], ptr align 4 [[TMP1]], i64 8, i1 false)
528 // CHECK1-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i32 0, i32 0
529 // CHECK1-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2
530 // CHECK1-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN]], [[TMP5]]
531 // CHECK1-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
532 // CHECK1:       omp.arraycpy.body:
533 // CHECK1-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[TMP2]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
534 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
535 // CHECK1-NEXT:    call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]])
536 // CHECK1-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr noundef nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], ptr noundef [[AGG_TMP]])
537 // CHECK1-NEXT:    call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP]]) #[[ATTR2]]
538 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
539 // CHECK1-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
540 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP5]]
541 // CHECK1-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
542 // CHECK1:       omp.arraycpy.done4:
543 // CHECK1-NEXT:    call void @_ZN2StC1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]])
544 // CHECK1-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP3]], ptr noundef [[AGG_TMP6]])
545 // CHECK1-NEXT:    call void @_ZN2StD1Ev(ptr noundef nonnull align 4 dereferenceable(8) [[AGG_TMP6]]) #[[ATTR2]]
546 // CHECK1-NEXT:    [[TMP6:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
547 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, ptr [[TMP6]], align 4
548 // CHECK1-NEXT:    call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP7]], i32 34, ptr [[DOTOMP_SECTIONS_IL_]], ptr [[DOTOMP_SECTIONS_LB_]], ptr [[DOTOMP_SECTIONS_UB_]], ptr [[DOTOMP_SECTIONS_ST_]], i32 1, i32 1)
549 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_UB_]], align 4
550 // CHECK1-NEXT:    [[TMP9:%.*]] = icmp slt i32 [[TMP8]], 1
551 // CHECK1-NEXT:    [[TMP10:%.*]] = select i1 [[TMP9]], i32 [[TMP8]], i32 1
552 // CHECK1-NEXT:    store i32 [[TMP10]], ptr [[DOTOMP_SECTIONS_UB_]], align 4
553 // CHECK1-NEXT:    [[TMP11:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_LB_]], align 4
554 // CHECK1-NEXT:    store i32 [[TMP11]], ptr [[DOTOMP_SECTIONS_IV_]], align 4
555 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
556 // CHECK1:       omp.inner.for.cond:
557 // CHECK1-NEXT:    [[TMP12:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
558 // CHECK1-NEXT:    [[TMP13:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_UB_]], align 4
559 // CHECK1-NEXT:    [[CMP:%.*]] = icmp sle i32 [[TMP12]], [[TMP13]]
560 // CHECK1-NEXT:    br i1 [[CMP]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
561 // CHECK1:       omp.inner.for.body:
562 // CHECK1-NEXT:    [[TMP14:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
563 // CHECK1-NEXT:    switch i32 [[TMP14]], label [[DOTOMP_SECTIONS_EXIT:%.*]] [
564 // CHECK1-NEXT:    i32 0, label [[DOTOMP_SECTIONS_CASE:%.*]]
565 // CHECK1-NEXT:    i32 1, label [[DOTOMP_SECTIONS_CASE7:%.*]]
566 // CHECK1-NEXT:    ]
567 // CHECK1:       .omp.sections.case:
568 // CHECK1-NEXT:    [[TMP15:%.*]] = load i32, ptr [[T_VAR1]], align 4
569 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC2]], i64 0, i64 0
570 // CHECK1-NEXT:    store i32 [[TMP15]], ptr [[ARRAYIDX]], align 4
571 // CHECK1-NEXT:    br label [[DOTOMP_SECTIONS_EXIT]]
572 // CHECK1:       .omp.sections.case7:
573 // CHECK1-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i64 0, i64 0
574 // CHECK1-NEXT:    call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[ARRAYIDX8]], ptr align 4 [[VAR5]], i64 4, i1 false)
575 // CHECK1-NEXT:    br label [[DOTOMP_SECTIONS_EXIT]]
576 // CHECK1:       .omp.sections.exit:
577 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
578 // CHECK1:       omp.inner.for.inc:
579 // CHECK1-NEXT:    [[TMP16:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
580 // CHECK1-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP16]], 1
581 // CHECK1-NEXT:    store i32 [[INC]], ptr [[DOTOMP_SECTIONS_IV_]], align 4
582 // CHECK1-NEXT:    br label [[OMP_INNER_FOR_COND]]
583 // CHECK1:       omp.inner.for.end:
584 // CHECK1-NEXT:    [[TMP17:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
585 // CHECK1-NEXT:    [[TMP18:%.*]] = load i32, ptr [[TMP17]], align 4
586 // CHECK1-NEXT:    call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP18]])
587 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR2]]
588 // CHECK1-NEXT:    [[ARRAY_BEGIN9:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR3]], i32 0, i32 0
589 // CHECK1-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN9]], i64 2
590 // CHECK1-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
591 // CHECK1:       arraydestroy.body:
592 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP19]], [[OMP_INNER_FOR_END]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
593 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
594 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
595 // CHECK1-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN9]]
596 // CHECK1-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE10:%.*]], label [[ARRAYDESTROY_BODY]]
597 // CHECK1:       arraydestroy.done10:
598 // CHECK1-NEXT:    [[TMP20:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
599 // CHECK1-NEXT:    [[TMP21:%.*]] = load i32, ptr [[TMP20]], align 4
600 // CHECK1-NEXT:    call void @__kmpc_barrier(ptr @[[GLOB3:[0-9]+]], i32 [[TMP21]])
601 // CHECK1-NEXT:    ret void
602 //
603 //
604 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC1ERKS0_2St
605 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
606 // CHECK1-NEXT:  entry:
607 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
608 // CHECK1-NEXT:    [[S_ADDR:%.*]] = alloca ptr, align 8
609 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
610 // CHECK1-NEXT:    store ptr [[S]], ptr [[S_ADDR]], align 8
611 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
612 // CHECK1-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 8
613 // CHECK1-NEXT:    call void @_ZN1SIiEC2ERKS0_2St(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], ptr noundef nonnull align 4 dereferenceable(4) [[TMP0]], ptr noundef [[T]])
614 // CHECK1-NEXT:    ret void
615 //
616 //
617 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
618 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
619 // CHECK1-NEXT:  entry:
620 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
621 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
622 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
623 // CHECK1-NEXT:    call void @_ZN1SIiED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR2]]
624 // CHECK1-NEXT:    ret void
625 //
626 //
627 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
628 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
629 // CHECK1-NEXT:  entry:
630 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
631 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
632 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
633 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
634 // CHECK1-NEXT:    [[TMP0:%.*]] = load volatile i32, ptr @g, align 4
635 // CHECK1-NEXT:    store i32 [[TMP0]], ptr [[F]], align 4
636 // CHECK1-NEXT:    ret void
637 //
638 //
639 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
640 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
641 // CHECK1-NEXT:  entry:
642 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
643 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
644 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
645 // CHECK1-NEXT:    store i32 [[A]], ptr [[A_ADDR]], align 4
646 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
647 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
648 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
649 // CHECK1-NEXT:    [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
650 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
651 // CHECK1-NEXT:    store i32 [[ADD]], ptr [[F]], align 4
652 // CHECK1-NEXT:    ret void
653 //
654 //
655 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC2ERKS0_2St
656 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[S:%.*]], ptr noundef [[T:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
657 // CHECK1-NEXT:  entry:
658 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
659 // CHECK1-NEXT:    [[S_ADDR:%.*]] = alloca ptr, align 8
660 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
661 // CHECK1-NEXT:    store ptr [[S]], ptr [[S_ADDR]], align 8
662 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
663 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
664 // CHECK1-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[S_ADDR]], align 8
665 // CHECK1-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[TMP0]], i32 0, i32 0
666 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, ptr [[F2]], align 4
667 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], ptr [[T]], i32 0, i32 0
668 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, ptr [[A]], align 4
669 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP1]], [[TMP2]]
670 // CHECK1-NEXT:    store i32 [[ADD]], ptr [[F]], align 4
671 // CHECK1-NEXT:    ret void
672 //
673 //
674 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
675 // CHECK1-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
676 // CHECK1-NEXT:  entry:
677 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
678 // CHECK1-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
679 // CHECK1-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
680 // CHECK1-NEXT:    ret void
681 //
682 //
683 // CHECK1-LABEL: define {{[^@]+}}@_GLOBAL__sub_I_sections_firstprivate_codegen.cpp
684 // CHECK1-SAME: () #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
685 // CHECK1-NEXT:  entry:
686 // CHECK1-NEXT:    call void @__cxx_global_var_init()
687 // CHECK1-NEXT:    call void @__cxx_global_var_init.1()
688 // CHECK1-NEXT:    call void @__cxx_global_var_init.2()
689 // CHECK1-NEXT:    ret void
690 //
691 //
692 // CHECK3-LABEL: define {{[^@]+}}@__cxx_global_var_init
693 // CHECK3-SAME: () #[[ATTR0:[0-9]+]] section "__TEXT,__StaticInit,regular,pure_instructions" {
694 // CHECK3-NEXT:  entry:
695 // CHECK3-NEXT:    call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) @test)
696 // CHECK3-NEXT:    [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @test, ptr @__dso_handle) #[[ATTR2:[0-9]+]]
697 // CHECK3-NEXT:    ret void
698 //
699 //
700 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
701 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] align 2 {
702 // CHECK3-NEXT:  entry:
703 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
704 // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
705 // CHECK3-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
706 // CHECK3-NEXT:    call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
707 // CHECK3-NEXT:    ret void
708 //
709 //
710 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
711 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
712 // CHECK3-NEXT:  entry:
713 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
714 // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
715 // CHECK3-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
716 // CHECK3-NEXT:    call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR2]]
717 // CHECK3-NEXT:    ret void
718 //
719 //
720 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
721 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
722 // CHECK3-NEXT:  entry:
723 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
724 // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
725 // CHECK3-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
726 // CHECK3-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
727 // CHECK3-NEXT:    [[TMP0:%.*]] = load volatile i32, ptr @g, align 4
728 // CHECK3-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
729 // CHECK3-NEXT:    store float [[CONV]], ptr [[F]], align 4
730 // CHECK3-NEXT:    ret void
731 //
732 //
733 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
734 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
735 // CHECK3-NEXT:  entry:
736 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
737 // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
738 // CHECK3-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
739 // CHECK3-NEXT:    ret void
740 //
741 //
742 // CHECK3-LABEL: define {{[^@]+}}@__cxx_global_var_init.1
743 // CHECK3-SAME: () #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
744 // CHECK3-NEXT:  entry:
745 // CHECK3-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @s_arr, float noundef 1.000000e+00)
746 // CHECK3-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 1), float noundef 2.000000e+00)
747 // CHECK3-NEXT:    [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @__cxx_global_array_dtor, ptr null, ptr @__dso_handle) #[[ATTR2]]
748 // CHECK3-NEXT:    ret void
749 //
750 //
751 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
752 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
753 // CHECK3-NEXT:  entry:
754 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
755 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
756 // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
757 // CHECK3-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4
758 // CHECK3-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
759 // CHECK3-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
760 // CHECK3-NEXT:    call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
761 // CHECK3-NEXT:    ret void
762 //
763 //
764 // CHECK3-LABEL: define {{[^@]+}}@__cxx_global_array_dtor
765 // CHECK3-SAME: (ptr noundef [[TMP0:%.*]]) #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
766 // CHECK3-NEXT:  entry:
767 // CHECK3-NEXT:    [[DOTADDR:%.*]] = alloca ptr, align 8
768 // CHECK3-NEXT:    store ptr [[TMP0]], ptr [[DOTADDR]], align 8
769 // CHECK3-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
770 // CHECK3:       arraydestroy.body:
771 // CHECK3-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 2), [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
772 // CHECK3-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
773 // CHECK3-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
774 // CHECK3-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], @s_arr
775 // CHECK3-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
776 // CHECK3:       arraydestroy.done1:
777 // CHECK3-NEXT:    ret void
778 //
779 //
780 // CHECK3-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
781 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
782 // CHECK3-NEXT:  entry:
783 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
784 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
785 // CHECK3-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
786 // CHECK3-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4
787 // CHECK3-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
788 // CHECK3-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
789 // CHECK3-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
790 // CHECK3-NEXT:    [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
791 // CHECK3-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
792 // CHECK3-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
793 // CHECK3-NEXT:    store float [[ADD]], ptr [[F]], align 4
794 // CHECK3-NEXT:    ret void
795 //
796 //
797 // CHECK3-LABEL: define {{[^@]+}}@__cxx_global_var_init.2
798 // CHECK3-SAME: () #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
799 // CHECK3-NEXT:  entry:
800 // CHECK3-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @var, float noundef 3.000000e+00)
801 // CHECK3-NEXT:    [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @var, ptr @__dso_handle) #[[ATTR2]]
802 // CHECK3-NEXT:    ret void
803 //
804 //
805 // CHECK3-LABEL: define {{[^@]+}}@main
806 // CHECK3-SAME: () #[[ATTR3:[0-9]+]] {
807 // CHECK3-NEXT:  entry:
808 // CHECK3-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
809 // CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
810 // CHECK3-NEXT:    store i32 0, ptr [[RETVAL]], align 4
811 // CHECK3-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 0
812 // CHECK3-NEXT:    store ptr @_ZZ4mainE5sivar, ptr [[TMP0]], align 8
813 // CHECK3-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 8 dereferenceable(8) [[REF_TMP]])
814 // CHECK3-NEXT:    ret i32 0
815 //
816 //
817 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined.
818 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[SIVAR:%.*]]) #[[ATTR5:[0-9]+]] {
819 // CHECK3-NEXT:  entry:
820 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
821 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
822 // CHECK3-NEXT:    [[SIVAR_ADDR:%.*]] = alloca ptr, align 8
823 // CHECK3-NEXT:    [[DOTOMP_SECTIONS_LB_:%.*]] = alloca i32, align 4
824 // CHECK3-NEXT:    [[DOTOMP_SECTIONS_UB_:%.*]] = alloca i32, align 4
825 // CHECK3-NEXT:    [[DOTOMP_SECTIONS_ST_:%.*]] = alloca i32, align 4
826 // CHECK3-NEXT:    [[DOTOMP_SECTIONS_IL_:%.*]] = alloca i32, align 4
827 // CHECK3-NEXT:    [[DOTOMP_SECTIONS_IV_:%.*]] = alloca i32, align 4
828 // CHECK3-NEXT:    [[G:%.*]] = alloca i32, align 4
829 // CHECK3-NEXT:    [[SIVAR1:%.*]] = alloca i32, align 4
830 // CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 8
831 // CHECK3-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
832 // CHECK3-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
833 // CHECK3-NEXT:    store ptr [[SIVAR]], ptr [[SIVAR_ADDR]], align 8
834 // CHECK3-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[SIVAR_ADDR]], align 8
835 // CHECK3-NEXT:    store i32 0, ptr [[DOTOMP_SECTIONS_LB_]], align 4
836 // CHECK3-NEXT:    store i32 1, ptr [[DOTOMP_SECTIONS_UB_]], align 4
837 // CHECK3-NEXT:    store i32 1, ptr [[DOTOMP_SECTIONS_ST_]], align 4
838 // CHECK3-NEXT:    store i32 0, ptr [[DOTOMP_SECTIONS_IL_]], align 4
839 // CHECK3-NEXT:    [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
840 // CHECK3-NEXT:    store i32 [[TMP1]], ptr [[G]], align 4
841 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, ptr [[TMP0]], align 4
842 // CHECK3-NEXT:    store i32 [[TMP2]], ptr [[SIVAR1]], align 4
843 // CHECK3-NEXT:    [[TMP3:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
844 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, ptr [[TMP3]], align 4
845 // CHECK3-NEXT:    call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP4]], i32 34, ptr [[DOTOMP_SECTIONS_IL_]], ptr [[DOTOMP_SECTIONS_LB_]], ptr [[DOTOMP_SECTIONS_UB_]], ptr [[DOTOMP_SECTIONS_ST_]], i32 1, i32 1)
846 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_UB_]], align 4
847 // CHECK3-NEXT:    [[TMP6:%.*]] = icmp slt i32 [[TMP5]], 1
848 // CHECK3-NEXT:    [[TMP7:%.*]] = select i1 [[TMP6]], i32 [[TMP5]], i32 1
849 // CHECK3-NEXT:    store i32 [[TMP7]], ptr [[DOTOMP_SECTIONS_UB_]], align 4
850 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_LB_]], align 4
851 // CHECK3-NEXT:    store i32 [[TMP8]], ptr [[DOTOMP_SECTIONS_IV_]], align 4
852 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
853 // CHECK3:       omp.inner.for.cond:
854 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
855 // CHECK3-NEXT:    [[TMP10:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_UB_]], align 4
856 // CHECK3-NEXT:    [[CMP:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
857 // CHECK3-NEXT:    br i1 [[CMP]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
858 // CHECK3:       omp.inner.for.body:
859 // CHECK3-NEXT:    [[TMP11:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
860 // CHECK3-NEXT:    switch i32 [[TMP11]], label [[DOTOMP_SECTIONS_EXIT:%.*]] [
861 // CHECK3-NEXT:    i32 0, label [[DOTOMP_SECTIONS_CASE:%.*]]
862 // CHECK3-NEXT:    i32 1, label [[DOTOMP_SECTIONS_CASE2:%.*]]
863 // CHECK3-NEXT:    ]
864 // CHECK3:       .omp.sections.case:
865 // CHECK3-NEXT:    store i32 1, ptr [[G]], align 4
866 // CHECK3-NEXT:    store i32 10, ptr [[SIVAR1]], align 4
867 // CHECK3-NEXT:    br label [[DOTOMP_SECTIONS_EXIT]]
868 // CHECK3:       .omp.sections.case2:
869 // CHECK3-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 0
870 // CHECK3-NEXT:    store ptr [[G]], ptr [[TMP12]], align 8
871 // CHECK3-NEXT:    [[TMP13:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 1
872 // CHECK3-NEXT:    store ptr [[SIVAR1]], ptr [[TMP13]], align 8
873 // CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(ptr noundef nonnull align 8 dereferenceable(16) [[REF_TMP]])
874 // CHECK3-NEXT:    br label [[DOTOMP_SECTIONS_EXIT]]
875 // CHECK3:       .omp.sections.exit:
876 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
877 // CHECK3:       omp.inner.for.inc:
878 // CHECK3-NEXT:    [[TMP14:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
879 // CHECK3-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP14]], 1
880 // CHECK3-NEXT:    store i32 [[INC]], ptr [[DOTOMP_SECTIONS_IV_]], align 4
881 // CHECK3-NEXT:    br label [[OMP_INNER_FOR_COND]]
882 // CHECK3:       omp.inner.for.end:
883 // CHECK3-NEXT:    call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP4]])
884 // CHECK3-NEXT:    call void @__kmpc_barrier(ptr @[[GLOB2:[0-9]+]], i32 [[TMP4]])
885 // CHECK3-NEXT:    ret void
886 //
887 //
888 // CHECK3-LABEL: define {{[^@]+}}@_GLOBAL__sub_I_sections_firstprivate_codegen.cpp
889 // CHECK3-SAME: () #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
890 // CHECK3-NEXT:  entry:
891 // CHECK3-NEXT:    call void @__cxx_global_var_init()
892 // CHECK3-NEXT:    call void @__cxx_global_var_init.1()
893 // CHECK3-NEXT:    call void @__cxx_global_var_init.2()
894 // CHECK3-NEXT:    ret void
895 //
896 //
897 // CHECK4-LABEL: define {{[^@]+}}@__cxx_global_var_init
898 // CHECK4-SAME: () #[[ATTR0:[0-9]+]] section "__TEXT,__StaticInit,regular,pure_instructions" {
899 // CHECK4-NEXT:  entry:
900 // CHECK4-NEXT:    call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) @test)
901 // CHECK4-NEXT:    [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @test, ptr @__dso_handle) #[[ATTR2:[0-9]+]]
902 // CHECK4-NEXT:    ret void
903 //
904 //
905 // CHECK4-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
906 // CHECK4-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] align 2 {
907 // CHECK4-NEXT:  entry:
908 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
909 // CHECK4-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
910 // CHECK4-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
911 // CHECK4-NEXT:    call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
912 // CHECK4-NEXT:    ret void
913 //
914 //
915 // CHECK4-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
916 // CHECK4-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
917 // CHECK4-NEXT:  entry:
918 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
919 // CHECK4-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
920 // CHECK4-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
921 // CHECK4-NEXT:    call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR2]]
922 // CHECK4-NEXT:    ret void
923 //
924 //
925 // CHECK4-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
926 // CHECK4-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
927 // CHECK4-NEXT:  entry:
928 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
929 // CHECK4-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
930 // CHECK4-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
931 // CHECK4-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
932 // CHECK4-NEXT:    [[TMP0:%.*]] = load volatile i32, ptr @g, align 4
933 // CHECK4-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
934 // CHECK4-NEXT:    store float [[CONV]], ptr [[F]], align 4
935 // CHECK4-NEXT:    ret void
936 //
937 //
938 // CHECK4-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
939 // CHECK4-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
940 // CHECK4-NEXT:  entry:
941 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
942 // CHECK4-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
943 // CHECK4-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
944 // CHECK4-NEXT:    ret void
945 //
946 //
947 // CHECK4-LABEL: define {{[^@]+}}@__cxx_global_var_init.1
948 // CHECK4-SAME: () #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
949 // CHECK4-NEXT:  entry:
950 // CHECK4-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @s_arr, float noundef 1.000000e+00)
951 // CHECK4-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 1), float noundef 2.000000e+00)
952 // CHECK4-NEXT:    [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @__cxx_global_array_dtor, ptr null, ptr @__dso_handle) #[[ATTR2]]
953 // CHECK4-NEXT:    ret void
954 //
955 //
956 // CHECK4-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
957 // CHECK4-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
958 // CHECK4-NEXT:  entry:
959 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
960 // CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
961 // CHECK4-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
962 // CHECK4-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4
963 // CHECK4-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
964 // CHECK4-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
965 // CHECK4-NEXT:    call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
966 // CHECK4-NEXT:    ret void
967 //
968 //
969 // CHECK4-LABEL: define {{[^@]+}}@__cxx_global_array_dtor
970 // CHECK4-SAME: (ptr noundef [[TMP0:%.*]]) #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
971 // CHECK4-NEXT:  entry:
972 // CHECK4-NEXT:    [[DOTADDR:%.*]] = alloca ptr, align 8
973 // CHECK4-NEXT:    store ptr [[TMP0]], ptr [[DOTADDR]], align 8
974 // CHECK4-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
975 // CHECK4:       arraydestroy.body:
976 // CHECK4-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ getelementptr inbounds ([[STRUCT_S:%.*]], ptr @s_arr, i64 2), [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
977 // CHECK4-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
978 // CHECK4-NEXT:    call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR2]]
979 // CHECK4-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], @s_arr
980 // CHECK4-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
981 // CHECK4:       arraydestroy.done1:
982 // CHECK4-NEXT:    ret void
983 //
984 //
985 // CHECK4-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
986 // CHECK4-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] align 2 {
987 // CHECK4-NEXT:  entry:
988 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca ptr, align 8
989 // CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
990 // CHECK4-NEXT:    store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
991 // CHECK4-NEXT:    store float [[A]], ptr [[A_ADDR]], align 4
992 // CHECK4-NEXT:    [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
993 // CHECK4-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
994 // CHECK4-NEXT:    [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
995 // CHECK4-NEXT:    [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
996 // CHECK4-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
997 // CHECK4-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
998 // CHECK4-NEXT:    store float [[ADD]], ptr [[F]], align 4
999 // CHECK4-NEXT:    ret void
1000 //
1001 //
1002 // CHECK4-LABEL: define {{[^@]+}}@__cxx_global_var_init.2
1003 // CHECK4-SAME: () #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
1004 // CHECK4-NEXT:  entry:
1005 // CHECK4-NEXT:    call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) @var, float noundef 3.000000e+00)
1006 // CHECK4-NEXT:    [[TMP0:%.*]] = call i32 @__cxa_atexit(ptr @_ZN1SIfED1Ev, ptr @var, ptr @__dso_handle) #[[ATTR2]]
1007 // CHECK4-NEXT:    ret void
1008 //
1009 //
1010 // CHECK4-LABEL: define {{[^@]+}}@main
1011 // CHECK4-SAME: () #[[ATTR3:[0-9]+]] {
1012 // CHECK4-NEXT:  entry:
1013 // CHECK4-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
1014 // CHECK4-NEXT:    [[BLOCK:%.*]] = alloca <{ ptr, i32, i32, ptr, ptr, i32 }>, align 8
1015 // CHECK4-NEXT:    store i32 0, ptr [[RETVAL]], align 4
1016 // CHECK4-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32 }>, ptr [[BLOCK]], i32 0, i32 0
1017 // CHECK4-NEXT:    store ptr @_NSConcreteStackBlock, ptr [[BLOCK_ISA]], align 8
1018 // CHECK4-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32 }>, ptr [[BLOCK]], i32 0, i32 1
1019 // CHECK4-NEXT:    store i32 1073741824, ptr [[BLOCK_FLAGS]], align 8
1020 // CHECK4-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32 }>, ptr [[BLOCK]], i32 0, i32 2
1021 // CHECK4-NEXT:    store i32 0, ptr [[BLOCK_RESERVED]], align 4
1022 // CHECK4-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32 }>, ptr [[BLOCK]], i32 0, i32 3
1023 // CHECK4-NEXT:    store ptr @__main_block_invoke, ptr [[BLOCK_INVOKE]], align 8
1024 // CHECK4-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32 }>, ptr [[BLOCK]], i32 0, i32 4
1025 // CHECK4-NEXT:    store ptr @__block_descriptor_tmp.3, ptr [[BLOCK_DESCRIPTOR]], align 8
1026 // CHECK4-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32 }>, ptr [[BLOCK]], i32 0, i32 5
1027 // CHECK4-NEXT:    [[TMP0:%.*]] = load i32, ptr @_ZZ4mainE5sivar, align 4
1028 // CHECK4-NEXT:    store i32 [[TMP0]], ptr [[BLOCK_CAPTURED]], align 8
1029 // CHECK4-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], ptr [[BLOCK]], i32 0, i32 3
1030 // CHECK4-NEXT:    [[TMP2:%.*]] = load ptr, ptr [[TMP1]], align 8
1031 // CHECK4-NEXT:    call void [[TMP2]](ptr noundef [[BLOCK]])
1032 // CHECK4-NEXT:    ret i32 0
1033 //
1034 //
1035 // CHECK4-LABEL: define {{[^@]+}}@__main_block_invoke
1036 // CHECK4-SAME: (ptr noundef [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
1037 // CHECK4-NEXT:  entry:
1038 // CHECK4-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca ptr, align 8
1039 // CHECK4-NEXT:    [[BLOCK_ADDR:%.*]] = alloca ptr, align 8
1040 // CHECK4-NEXT:    store ptr [[DOTBLOCK_DESCRIPTOR]], ptr [[DOTBLOCK_DESCRIPTOR_ADDR]], align 8
1041 // CHECK4-NEXT:    store ptr [[DOTBLOCK_DESCRIPTOR]], ptr [[BLOCK_ADDR]], align 8
1042 // CHECK4-NEXT:    call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3:[0-9]+]], i32 1, ptr @.omp_outlined., ptr @_ZZ4mainE5sivar)
1043 // CHECK4-NEXT:    ret void
1044 //
1045 //
1046 // CHECK4-LABEL: define {{[^@]+}}@.omp_outlined.
1047 // CHECK4-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[SIVAR:%.*]]) #[[ATTR4:[0-9]+]] {
1048 // CHECK4-NEXT:  entry:
1049 // CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1050 // CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1051 // CHECK4-NEXT:    [[SIVAR_ADDR:%.*]] = alloca ptr, align 8
1052 // CHECK4-NEXT:    [[DOTOMP_SECTIONS_LB_:%.*]] = alloca i32, align 4
1053 // CHECK4-NEXT:    [[DOTOMP_SECTIONS_UB_:%.*]] = alloca i32, align 4
1054 // CHECK4-NEXT:    [[DOTOMP_SECTIONS_ST_:%.*]] = alloca i32, align 4
1055 // CHECK4-NEXT:    [[DOTOMP_SECTIONS_IL_:%.*]] = alloca i32, align 4
1056 // CHECK4-NEXT:    [[DOTOMP_SECTIONS_IV_:%.*]] = alloca i32, align 4
1057 // CHECK4-NEXT:    [[G:%.*]] = alloca i32, align 4
1058 // CHECK4-NEXT:    [[SIVAR1:%.*]] = alloca i32, align 4
1059 // CHECK4-NEXT:    [[BLOCK:%.*]] = alloca <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, align 8
1060 // CHECK4-NEXT:    store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1061 // CHECK4-NEXT:    store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1062 // CHECK4-NEXT:    store ptr [[SIVAR]], ptr [[SIVAR_ADDR]], align 8
1063 // CHECK4-NEXT:    [[TMP0:%.*]] = load ptr, ptr [[SIVAR_ADDR]], align 8
1064 // CHECK4-NEXT:    store i32 0, ptr [[DOTOMP_SECTIONS_LB_]], align 4
1065 // CHECK4-NEXT:    store i32 1, ptr [[DOTOMP_SECTIONS_UB_]], align 4
1066 // CHECK4-NEXT:    store i32 1, ptr [[DOTOMP_SECTIONS_ST_]], align 4
1067 // CHECK4-NEXT:    store i32 0, ptr [[DOTOMP_SECTIONS_IL_]], align 4
1068 // CHECK4-NEXT:    [[TMP1:%.*]] = load volatile i32, ptr @g, align 4
1069 // CHECK4-NEXT:    store i32 [[TMP1]], ptr [[G]], align 4
1070 // CHECK4-NEXT:    [[TMP2:%.*]] = load i32, ptr [[TMP0]], align 4
1071 // CHECK4-NEXT:    store i32 [[TMP2]], ptr [[SIVAR1]], align 4
1072 // CHECK4-NEXT:    [[TMP3:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1073 // CHECK4-NEXT:    [[TMP4:%.*]] = load i32, ptr [[TMP3]], align 4
1074 // CHECK4-NEXT:    call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP4]], i32 34, ptr [[DOTOMP_SECTIONS_IL_]], ptr [[DOTOMP_SECTIONS_LB_]], ptr [[DOTOMP_SECTIONS_UB_]], ptr [[DOTOMP_SECTIONS_ST_]], i32 1, i32 1)
1075 // CHECK4-NEXT:    [[TMP5:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_UB_]], align 4
1076 // CHECK4-NEXT:    [[TMP6:%.*]] = icmp slt i32 [[TMP5]], 1
1077 // CHECK4-NEXT:    [[TMP7:%.*]] = select i1 [[TMP6]], i32 [[TMP5]], i32 1
1078 // CHECK4-NEXT:    store i32 [[TMP7]], ptr [[DOTOMP_SECTIONS_UB_]], align 4
1079 // CHECK4-NEXT:    [[TMP8:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_LB_]], align 4
1080 // CHECK4-NEXT:    store i32 [[TMP8]], ptr [[DOTOMP_SECTIONS_IV_]], align 4
1081 // CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND:%.*]]
1082 // CHECK4:       omp.inner.for.cond:
1083 // CHECK4-NEXT:    [[TMP9:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
1084 // CHECK4-NEXT:    [[TMP10:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_UB_]], align 4
1085 // CHECK4-NEXT:    [[CMP:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
1086 // CHECK4-NEXT:    br i1 [[CMP]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1087 // CHECK4:       omp.inner.for.body:
1088 // CHECK4-NEXT:    [[TMP11:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
1089 // CHECK4-NEXT:    switch i32 [[TMP11]], label [[DOTOMP_SECTIONS_EXIT:%.*]] [
1090 // CHECK4-NEXT:    i32 0, label [[DOTOMP_SECTIONS_CASE:%.*]]
1091 // CHECK4-NEXT:    i32 1, label [[DOTOMP_SECTIONS_CASE2:%.*]]
1092 // CHECK4-NEXT:    ]
1093 // CHECK4:       .omp.sections.case:
1094 // CHECK4-NEXT:    store i32 1, ptr [[G]], align 4
1095 // CHECK4-NEXT:    store i32 10, ptr [[SIVAR1]], align 4
1096 // CHECK4-NEXT:    br label [[DOTOMP_SECTIONS_EXIT]]
1097 // CHECK4:       .omp.sections.case2:
1098 // CHECK4-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, ptr [[BLOCK]], i32 0, i32 0
1099 // CHECK4-NEXT:    store ptr @_NSConcreteStackBlock, ptr [[BLOCK_ISA]], align 8
1100 // CHECK4-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, ptr [[BLOCK]], i32 0, i32 1
1101 // CHECK4-NEXT:    store i32 1073741824, ptr [[BLOCK_FLAGS]], align 8
1102 // CHECK4-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, ptr [[BLOCK]], i32 0, i32 2
1103 // CHECK4-NEXT:    store i32 0, ptr [[BLOCK_RESERVED]], align 4
1104 // CHECK4-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, ptr [[BLOCK]], i32 0, i32 3
1105 // CHECK4-NEXT:    store ptr @var_block_invoke, ptr [[BLOCK_INVOKE]], align 8
1106 // CHECK4-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, ptr [[BLOCK]], i32 0, i32 4
1107 // CHECK4-NEXT:    store ptr @__block_descriptor_tmp, ptr [[BLOCK_DESCRIPTOR]], align 8
1108 // CHECK4-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, ptr [[BLOCK]], i32 0, i32 5
1109 // CHECK4-NEXT:    [[TMP12:%.*]] = load volatile i32, ptr [[G]], align 4
1110 // CHECK4-NEXT:    store volatile i32 [[TMP12]], ptr [[BLOCK_CAPTURED]], align 8
1111 // CHECK4-NEXT:    [[BLOCK_CAPTURED3:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, ptr [[BLOCK]], i32 0, i32 6
1112 // CHECK4-NEXT:    [[TMP13:%.*]] = load i32, ptr [[SIVAR1]], align 4
1113 // CHECK4-NEXT:    store i32 [[TMP13]], ptr [[BLOCK_CAPTURED3]], align 4
1114 // CHECK4-NEXT:    [[TMP14:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], ptr [[BLOCK]], i32 0, i32 3
1115 // CHECK4-NEXT:    [[TMP15:%.*]] = load ptr, ptr [[TMP14]], align 8
1116 // CHECK4-NEXT:    call void [[TMP15]](ptr noundef [[BLOCK]])
1117 // CHECK4-NEXT:    br label [[DOTOMP_SECTIONS_EXIT]]
1118 // CHECK4:       .omp.sections.exit:
1119 // CHECK4-NEXT:    br label [[OMP_INNER_FOR_INC:%.*]]
1120 // CHECK4:       omp.inner.for.inc:
1121 // CHECK4-NEXT:    [[TMP16:%.*]] = load i32, ptr [[DOTOMP_SECTIONS_IV_]], align 4
1122 // CHECK4-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP16]], 1
1123 // CHECK4-NEXT:    store i32 [[INC]], ptr [[DOTOMP_SECTIONS_IV_]], align 4
1124 // CHECK4-NEXT:    br label [[OMP_INNER_FOR_COND]]
1125 // CHECK4:       omp.inner.for.end:
1126 // CHECK4-NEXT:    call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP4]])
1127 // CHECK4-NEXT:    call void @__kmpc_barrier(ptr @[[GLOB2:[0-9]+]], i32 [[TMP4]])
1128 // CHECK4-NEXT:    ret void
1129 //
1130 //
1131 // CHECK4-LABEL: define {{[^@]+}}@var_block_invoke
1132 // CHECK4-SAME: (ptr noundef [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
1133 // CHECK4-NEXT:  entry:
1134 // CHECK4-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca ptr, align 8
1135 // CHECK4-NEXT:    [[BLOCK_ADDR:%.*]] = alloca ptr, align 8
1136 // CHECK4-NEXT:    store ptr [[DOTBLOCK_DESCRIPTOR]], ptr [[DOTBLOCK_DESCRIPTOR_ADDR]], align 8
1137 // CHECK4-NEXT:    store ptr [[DOTBLOCK_DESCRIPTOR]], ptr [[BLOCK_ADDR]], align 8
1138 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, ptr [[DOTBLOCK_DESCRIPTOR]], i32 0, i32 5
1139 // CHECK4-NEXT:    store i32 2, ptr [[BLOCK_CAPTURE_ADDR]], align 8
1140 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR1:%.*]] = getelementptr inbounds <{ ptr, i32, i32, ptr, ptr, i32, i32 }>, ptr [[DOTBLOCK_DESCRIPTOR]], i32 0, i32 6
1141 // CHECK4-NEXT:    store i32 20, ptr [[BLOCK_CAPTURE_ADDR1]], align 4
1142 // CHECK4-NEXT:    ret void
1143 //
1144 //
1145 // CHECK4-LABEL: define {{[^@]+}}@_GLOBAL__sub_I_sections_firstprivate_codegen.cpp
1146 // CHECK4-SAME: () #[[ATTR0]] section "__TEXT,__StaticInit,regular,pure_instructions" {
1147 // CHECK4-NEXT:  entry:
1148 // CHECK4-NEXT:    call void @__cxx_global_var_init()
1149 // CHECK4-NEXT:    call void @__cxx_global_var_init.1()
1150 // CHECK4-NEXT:    call void @__cxx_global_var_init.2()
1151 // CHECK4-NEXT:    ret void
1152 //
1153