xref: /llvm-project/clang/test/OpenMP/parallel_firstprivate_codegen.cpp (revision 956cae2f09b21429dbcb02066c99e35a239aa4bf)
1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --function-signature --include-generated-funcs --replace-function-regex "__omp_offloading_[0-9a-z]+_[0-9a-z]+" --prefix-filecheck-ir-name _
2 // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK1
3 // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple i386-pc-linux-gnu -emit-pch -o %t %s
4 // RUN: %clang_cc1 -fopenmp -x c++ -triple i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK2
5 // RUN: %clang_cc1 -verify -fopenmp -x c++ -std=c++11 -DLAMBDA -triple i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK3
6 // RUN: %clang_cc1 -verify -fopenmp -x c++ -fblocks -DBLOCKS -triple i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK4
7 
8 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -triple i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK5
9 // RUN: %clang_cc1 -fopenmp-simd -x c++ -std=c++11 -triple i386-pc-linux-gnu -emit-pch -o %t %s
10 // RUN: %clang_cc1 -fopenmp-simd -x c++ -triple i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK6
11 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -std=c++11 -DLAMBDA -triple i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK7
12 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -fblocks -DBLOCKS -triple i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK8
13 
14 // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple x86_64-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK9
15 // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple x86_64-pc-linux-gnu -emit-pch -o %t %s
16 // RUN: %clang_cc1 -fopenmp -x c++ -triple x86_64-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK10
17 // RUN: %clang_cc1 -verify -fopenmp -x c++ -std=c++11 -DLAMBDA -triple x86_64-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK11
18 // RUN: %clang_cc1 -verify -fopenmp -x c++ -fblocks -DBLOCKS -triple x86_64-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK12
19 
20 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -triple x86_64-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK13
21 // RUN: %clang_cc1 -fopenmp-simd -x c++ -std=c++11 -triple x86_64-pc-linux-gnu -emit-pch -o %t %s
22 // RUN: %clang_cc1 -fopenmp-simd -x c++ -triple x86_64-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK14
23 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -std=c++11 -DLAMBDA -triple x86_64-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK15
24 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -fblocks -DBLOCKS -triple x86_64-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK16
25 
26 // RUN: %clang_cc1 -verify -fopenmp -x c++ -std=c++11 -DARRAY -triple x86_64-apple-darwin10 -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK17
27 
28 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -std=c++11 -DARRAY -triple x86_64-apple-darwin10 -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK18
29 // expected-no-diagnostics
30 #ifndef ARRAY
31 #ifndef HEADER
32 #define HEADER
33 
34 enum omp_allocator_handle_t {
35   omp_null_allocator = 0,
36   omp_default_mem_alloc = 1,
37   omp_large_cap_mem_alloc = 2,
38   omp_const_mem_alloc = 3,
39   omp_high_bw_mem_alloc = 4,
40   omp_low_lat_mem_alloc = 5,
41   omp_cgroup_mem_alloc = 6,
42   omp_pteam_mem_alloc = 7,
43   omp_thread_mem_alloc = 8,
44   KMP_ALLOCATOR_MAX_HANDLE = __UINTPTR_MAX__
45 };
46 
47 struct St {
48   int a, b;
49   St() : a(0), b(0) {}
50   St(const St &st) : a(st.a + st.b), b(0) {}
51   ~St() {}
52 };
53 
54 volatile int g __attribute__((aligned(128))) = 1212;
55 
56 struct SS {
57   int a;
58   int b : 4;
59   int &c;
60   int e[4];
61   SS(int &d) : a(0), b(0), c(d) {
62 #pragma omp parallel firstprivate(a, b, c, e)
63 #ifdef LAMBDA
64     [&]() {
65       ++this->a, --b, (this)->c /= 1;
66 #pragma omp parallel firstprivate(a, b, c)
67       ++(this)->a, --b, this->c /= 1;
68     }();
69 #elif defined(BLOCKS)
70     ^{
71       ++a;
72       --this->b;
73       (this)->c /= 1;
74 #pragma omp parallel firstprivate(a, b, c)
75       ++(this)->a, --b, this->c /= 1;
76     }();
77 #else
78     ++this->a, --b, c /= 1, e[2] = 1111;
79 #endif
80   }
81 };
82 
83 template<typename T>
84 struct SST {
85   T a;
86   SST() : a(T()) {
87 #pragma omp parallel firstprivate(a)
88 #ifdef LAMBDA
89     [&]() {
90       [&]() {
91         ++this->a;
92 #pragma omp parallel firstprivate(a)
93         ++(this)->a;
94       }();
95     }();
96 #elif defined(BLOCKS)
97     ^{
98       ^{
99         ++a;
100 #pragma omp parallel firstprivate(a)
101         ++(this)->a;
102       }();
103     }();
104 #else
105     ++(this)->a;
106 #endif
107   }
108 };
109 
110 template <class T>
111 struct S {
112   T f;
113   S(T a) : f(a + g) {}
114   S() : f(g) {}
115   S(const S &s, St t = St()) : f(s.f + t.a) {}
116   operator T() { return T(); }
117   ~S() {}
118 };
119 
120 
121 template <typename T>
122 T tmain() {
123   S<T> test;
124   SST<T> sst;
125   T t_var __attribute__((aligned(128))) = T();
126   T vec[] __attribute__((aligned(128))) = {1, 2};
127   S<T> s_arr[] __attribute__((aligned(128))) = {1, 2};
128   S<T> var __attribute__((aligned(128))) (3);
129 #pragma omp parallel firstprivate(t_var, vec, s_arr, var)
130   {
131     vec[0] = t_var;
132     s_arr[0] = var;
133   }
134 #pragma omp parallel firstprivate(t_var)
135   {}
136   return T();
137 }
138 
139 int main() {
140   static int sivar;
141   SS ss(sivar);
142 #ifdef LAMBDA
143   [&]() {
144 #pragma omp parallel firstprivate(g, sivar)
145   {
146 
147 
148 
149     g = 1;
150     sivar = 2;
151     [&]() {
152       g = 2;
153       sivar = 4;
154     }();
155   }
156   }();
157   return 0;
158 #elif defined(BLOCKS)
159   ^{
160 #pragma omp parallel firstprivate(g, sivar)
161   {
162     g = 1;
163     sivar = 2;
164     ^{
165       g = 2;
166       sivar = 4;
167     }();
168   }
169   }();
170   return 0;
171 
172 
173 #else
174   S<float> test;
175   int t_var = 0;
176   int vec[] = {1, 2};
177   S<float> s_arr[] = {1, 2};
178   S<float> var(3);
179 #pragma omp parallel firstprivate(t_var, vec, s_arr, var, sivar)
180   {
181     vec[0] = t_var;
182     s_arr[0] = var;
183     sivar = 2;
184   }
185   const int a = 0;
186 #pragma omp parallel allocate(omp_default_mem_alloc: t_var) firstprivate(t_var, a)
187   { t_var = a; }
188   return tmain<int>();
189 #endif
190 }
191 
192 
193 
194 
195 
196 
197 
198 
199 
200 
201 
202 
203 
204 #endif
205 #else
206 
207 enum omp_allocator_handle_t {
208   omp_null_allocator = 0,
209   omp_default_mem_alloc = 1,
210   omp_large_cap_mem_alloc = 2,
211   omp_const_mem_alloc = 3,
212   omp_high_bw_mem_alloc = 4,
213   omp_low_lat_mem_alloc = 5,
214   omp_cgroup_mem_alloc = 6,
215   omp_pteam_mem_alloc = 7,
216   omp_thread_mem_alloc = 8,
217   KMP_ALLOCATOR_MAX_HANDLE = __UINTPTR_MAX__
218 };
219 
220 struct St {
221   int a, b;
222   St() : a(0), b(0) {}
223   St(const St &) { }
224   ~St() {}
225   void St_func(St s[2], int n, long double vla1[n]) {
226     double vla2[n][n] __attribute__((aligned(128)));
227     a = b;
228 #pragma omp parallel allocate(omp_thread_mem_alloc:vla2) firstprivate(s, vla1, vla2)
229     vla1[b] = vla2[1][n - 1] = a = b;
230   }
231 };
232 
233 void array_func(float a[3], St s[2], int n, long double vla1[n]) {
234   double vla2[n][n] __attribute__((aligned(128)));
235 #pragma omp parallel firstprivate(a, s, vla1, vla2)
236   s[0].St_func(s, n, vla1);
237   ;
238 }
239 
240 #endif
241 
242 
243 // CHECK1-LABEL: define {{[^@]+}}@main
244 // CHECK1-SAME: () #[[ATTR0:[0-9]+]] {
245 // CHECK1-NEXT:  entry:
246 // CHECK1-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
247 // CHECK1-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4
248 // CHECK1-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
249 // CHECK1-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
250 // CHECK1-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
251 // CHECK1-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
252 // CHECK1-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4
253 // CHECK1-NEXT:    [[T_VAR_CASTED:%.*]] = alloca i32, align 4
254 // CHECK1-NEXT:    [[SIVAR_CASTED:%.*]] = alloca i32, align 4
255 // CHECK1-NEXT:    [[A:%.*]] = alloca i32, align 4
256 // CHECK1-NEXT:    [[T_VAR_CASTED1:%.*]] = alloca i32, align 4
257 // CHECK1-NEXT:    store i32 0, i32* [[RETVAL]], align 4
258 // CHECK1-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(28) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
259 // CHECK1-NEXT:    call void @_ZN1SIfEC1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]])
260 // CHECK1-NEXT:    store i32 0, i32* [[T_VAR]], align 4
261 // CHECK1-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
262 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP0]], i8* align 4 bitcast ([2 x i32]* @__const.main.vec to i8*), i32 8, i1 false)
263 // CHECK1-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
264 // CHECK1-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], float 1.000000e+00)
265 // CHECK1-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYINIT_BEGIN]], i32 1
266 // CHECK1-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], float 2.000000e+00)
267 // CHECK1-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[VAR]], float 3.000000e+00)
268 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 4
269 // CHECK1-NEXT:    store i32 [[TMP1]], i32* [[T_VAR_CASTED]], align 4
270 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[T_VAR_CASTED]], align 4
271 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
272 // CHECK1-NEXT:    store i32 [[TMP3]], i32* [[SIVAR_CASTED]], align 4
273 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[SIVAR_CASTED]], align 4
274 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [2 x i32]*, i32, [2 x %struct.S]*, %struct.S*, i32)* @.omp_outlined. to void (i32*, i32*, ...)*), [2 x i32]* [[VEC]], i32 [[TMP2]], [2 x %struct.S]* [[S_ARR]], %struct.S* [[VAR]], i32 [[TMP4]])
275 // CHECK1-NEXT:    store i32 0, i32* [[A]], align 4
276 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[T_VAR]], align 4
277 // CHECK1-NEXT:    store i32 [[TMP5]], i32* [[T_VAR_CASTED1]], align 4
278 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[T_VAR_CASTED1]], align 4
279 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i32 [[TMP6]])
280 // CHECK1-NEXT:    [[CALL:%.*]] = call i32 @_Z5tmainIiET_v()
281 // CHECK1-NEXT:    store i32 [[CALL]], i32* [[RETVAL]], align 4
282 // CHECK1-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4:[0-9]+]]
283 // CHECK1-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
284 // CHECK1-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i32 2
285 // CHECK1-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
286 // CHECK1:       arraydestroy.body:
287 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP7]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
288 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
289 // CHECK1-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
290 // CHECK1-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
291 // CHECK1-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
292 // CHECK1:       arraydestroy.done2:
293 // CHECK1-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
294 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[RETVAL]], align 4
295 // CHECK1-NEXT:    ret i32 [[TMP8]]
296 //
297 //
298 // CHECK1-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
299 // CHECK1-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
300 // CHECK1-NEXT:  entry:
301 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
302 // CHECK1-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
303 // CHECK1-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
304 // CHECK1-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
305 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
306 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
307 // CHECK1-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(28) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
308 // CHECK1-NEXT:    ret void
309 //
310 //
311 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
312 // CHECK1-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
313 // CHECK1-NEXT:  entry:
314 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
315 // CHECK1-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
316 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
317 // CHECK1-NEXT:    call void @_ZN1SIfEC2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]])
318 // CHECK1-NEXT:    ret void
319 //
320 //
321 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
322 // CHECK1-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
323 // CHECK1-NEXT:  entry:
324 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
325 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
326 // CHECK1-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
327 // CHECK1-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
328 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
329 // CHECK1-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
330 // CHECK1-NEXT:    call void @_ZN1SIfEC2Ef(%struct.S* nonnull dereferenceable(4) [[THIS1]], float [[TMP0]])
331 // CHECK1-NEXT:    ret void
332 //
333 //
334 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined.
335 // CHECK1-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], [2 x i32]* nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 [[T_VAR:%.*]], [2 x %struct.S]* nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[VAR:%.*]], i32 [[SIVAR:%.*]]) #[[ATTR3:[0-9]+]] {
336 // CHECK1-NEXT:  entry:
337 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
338 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
339 // CHECK1-NEXT:    [[VEC_ADDR:%.*]] = alloca [2 x i32]*, align 4
340 // CHECK1-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32, align 4
341 // CHECK1-NEXT:    [[S_ARR_ADDR:%.*]] = alloca [2 x %struct.S]*, align 4
342 // CHECK1-NEXT:    [[VAR_ADDR:%.*]] = alloca %struct.S*, align 4
343 // CHECK1-NEXT:    [[SIVAR_ADDR:%.*]] = alloca i32, align 4
344 // CHECK1-NEXT:    [[VEC1:%.*]] = alloca [2 x i32], align 4
345 // CHECK1-NEXT:    [[S_ARR2:%.*]] = alloca [2 x %struct.S], align 4
346 // CHECK1-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
347 // CHECK1-NEXT:    [[VAR4:%.*]] = alloca [[STRUCT_S:%.*]], align 4
348 // CHECK1-NEXT:    [[AGG_TMP5:%.*]] = alloca [[STRUCT_ST]], align 4
349 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
350 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
351 // CHECK1-NEXT:    store [2 x i32]* [[VEC]], [2 x i32]** [[VEC_ADDR]], align 4
352 // CHECK1-NEXT:    store i32 [[T_VAR]], i32* [[T_VAR_ADDR]], align 4
353 // CHECK1-NEXT:    store [2 x %struct.S]* [[S_ARR]], [2 x %struct.S]** [[S_ARR_ADDR]], align 4
354 // CHECK1-NEXT:    store %struct.S* [[VAR]], %struct.S** [[VAR_ADDR]], align 4
355 // CHECK1-NEXT:    store i32 [[SIVAR]], i32* [[SIVAR_ADDR]], align 4
356 // CHECK1-NEXT:    [[TMP0:%.*]] = load [2 x i32]*, [2 x i32]** [[VEC_ADDR]], align 4
357 // CHECK1-NEXT:    [[TMP1:%.*]] = load [2 x %struct.S]*, [2 x %struct.S]** [[S_ARR_ADDR]], align 4
358 // CHECK1-NEXT:    [[TMP2:%.*]] = load %struct.S*, %struct.S** [[VAR_ADDR]], align 4
359 // CHECK1-NEXT:    [[TMP3:%.*]] = bitcast [2 x i32]* [[VEC1]] to i8*
360 // CHECK1-NEXT:    [[TMP4:%.*]] = bitcast [2 x i32]* [[TMP0]] to i8*
361 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP3]], i8* align 4 [[TMP4]], i32 8, i1 false)
362 // CHECK1-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR2]], i32 0, i32 0
363 // CHECK1-NEXT:    [[TMP5:%.*]] = bitcast [2 x %struct.S]* [[TMP1]] to %struct.S*
364 // CHECK1-NEXT:    [[TMP6:%.*]] = getelementptr [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i32 2
365 // CHECK1-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq %struct.S* [[ARRAY_BEGIN]], [[TMP6]]
366 // CHECK1-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE3:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
367 // CHECK1:       omp.arraycpy.body:
368 // CHECK1-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP5]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
369 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi %struct.S* [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
370 // CHECK1-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]])
371 // CHECK1-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], %struct.S* nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], %struct.St* [[AGG_TMP]])
372 // CHECK1-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]]) #[[ATTR4]]
373 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], %struct.S* [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
374 // CHECK1-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], %struct.S* [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
375 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq %struct.S* [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP6]]
376 // CHECK1-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE3]], label [[OMP_ARRAYCPY_BODY]]
377 // CHECK1:       omp.arraycpy.done3:
378 // CHECK1-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP5]])
379 // CHECK1-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[VAR4]], %struct.S* nonnull align 4 dereferenceable(4) [[TMP2]], %struct.St* [[AGG_TMP5]])
380 // CHECK1-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP5]]) #[[ATTR4]]
381 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[T_VAR_ADDR]], align 4
382 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC1]], i32 0, i32 0
383 // CHECK1-NEXT:    store i32 [[TMP7]], i32* [[ARRAYIDX]], align 4
384 // CHECK1-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR2]], i32 0, i32 0
385 // CHECK1-NEXT:    [[TMP8:%.*]] = bitcast %struct.S* [[ARRAYIDX6]] to i8*
386 // CHECK1-NEXT:    [[TMP9:%.*]] = bitcast %struct.S* [[VAR4]] to i8*
387 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP8]], i8* align 4 [[TMP9]], i32 4, i1 false)
388 // CHECK1-NEXT:    store i32 2, i32* [[SIVAR_ADDR]], align 4
389 // CHECK1-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR4]]) #[[ATTR4]]
390 // CHECK1-NEXT:    [[ARRAY_BEGIN7:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR2]], i32 0, i32 0
391 // CHECK1-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN7]], i32 2
392 // CHECK1-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
393 // CHECK1:       arraydestroy.body:
394 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP10]], [[OMP_ARRAYCPY_DONE3]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
395 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
396 // CHECK1-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
397 // CHECK1-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN7]]
398 // CHECK1-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE8:%.*]], label [[ARRAYDESTROY_BODY]]
399 // CHECK1:       arraydestroy.done8:
400 // CHECK1-NEXT:    ret void
401 //
402 //
403 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StC1Ev
404 // CHECK1-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
405 // CHECK1-NEXT:  entry:
406 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 4
407 // CHECK1-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 4
408 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 4
409 // CHECK1-NEXT:    call void @_ZN2StC2Ev(%struct.St* nonnull dereferenceable(8) [[THIS1]])
410 // CHECK1-NEXT:    ret void
411 //
412 //
413 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC1ERKS0_2St
414 // CHECK1-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
415 // CHECK1-NEXT:  entry:
416 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
417 // CHECK1-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S*, align 4
418 // CHECK1-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
419 // CHECK1-NEXT:    store %struct.S* [[S]], %struct.S** [[S_ADDR]], align 4
420 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
421 // CHECK1-NEXT:    [[TMP0:%.*]] = load %struct.S*, %struct.S** [[S_ADDR]], align 4
422 // CHECK1-NEXT:    call void @_ZN1SIfEC2ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[THIS1]], %struct.S* nonnull align 4 dereferenceable(4) [[TMP0]], %struct.St* [[T]])
423 // CHECK1-NEXT:    ret void
424 //
425 //
426 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StD1Ev
427 // CHECK1-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
428 // CHECK1-NEXT:  entry:
429 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 4
430 // CHECK1-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 4
431 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 4
432 // CHECK1-NEXT:    call void @_ZN2StD2Ev(%struct.St* nonnull dereferenceable(8) [[THIS1]]) #[[ATTR4]]
433 // CHECK1-NEXT:    ret void
434 //
435 //
436 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
437 // CHECK1-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
438 // CHECK1-NEXT:  entry:
439 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
440 // CHECK1-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
441 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
442 // CHECK1-NEXT:    call void @_ZN1SIfED2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
443 // CHECK1-NEXT:    ret void
444 //
445 //
446 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..1
447 // CHECK1-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32 [[T_VAR:%.*]]) #[[ATTR3]] {
448 // CHECK1-NEXT:  entry:
449 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
450 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
451 // CHECK1-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32, align 4
452 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
453 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
454 // CHECK1-NEXT:    store i32 [[T_VAR]], i32* [[T_VAR_ADDR]], align 4
455 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
456 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
457 // CHECK1-NEXT:    [[DOTT_VAR__VOID_ADDR:%.*]] = call i8* @__kmpc_alloc(i32 [[TMP1]], i32 4, i8* inttoptr (i32 1 to i8*))
458 // CHECK1-NEXT:    [[DOTT_VAR__ADDR:%.*]] = bitcast i8* [[DOTT_VAR__VOID_ADDR]] to i32*
459 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[T_VAR_ADDR]], align 4
460 // CHECK1-NEXT:    store i32 [[TMP2]], i32* [[DOTT_VAR__ADDR]], align 4
461 // CHECK1-NEXT:    store i32 0, i32* [[DOTT_VAR__ADDR]], align 4
462 // CHECK1-NEXT:    [[TMP3:%.*]] = bitcast i32* [[DOTT_VAR__ADDR]] to i8*
463 // CHECK1-NEXT:    call void @__kmpc_free(i32 [[TMP1]], i8* [[TMP3]], i8* inttoptr (i32 1 to i8*))
464 // CHECK1-NEXT:    ret void
465 //
466 //
467 // CHECK1-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
468 // CHECK1-SAME: () #[[ATTR5:[0-9]+]] comdat {
469 // CHECK1-NEXT:  entry:
470 // CHECK1-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
471 // CHECK1-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
472 // CHECK1-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4
473 // CHECK1-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128
474 // CHECK1-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128
475 // CHECK1-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128
476 // CHECK1-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128
477 // CHECK1-NEXT:    call void @_ZN1SIiEC1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]])
478 // CHECK1-NEXT:    call void @_ZN3SSTIiEC1Ev(%struct.SST* nonnull dereferenceable(4) [[SST]])
479 // CHECK1-NEXT:    store i32 0, i32* [[T_VAR]], align 128
480 // CHECK1-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
481 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP0]], i8* align 128 bitcast ([2 x i32]* @__const._Z5tmainIiET_v.vec to i8*), i32 8, i1 false)
482 // CHECK1-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
483 // CHECK1-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 1)
484 // CHECK1-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYINIT_BEGIN]], i32 1
485 // CHECK1-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 2)
486 // CHECK1-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[VAR]], i32 3)
487 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [2 x i32]*, i32*, [2 x %struct.S.0]*, %struct.S.0*)* @.omp_outlined..3 to void (i32*, i32*, ...)*), [2 x i32]* [[VEC]], i32* [[T_VAR]], [2 x %struct.S.0]* [[S_ARR]], %struct.S.0* [[VAR]])
488 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*)* @.omp_outlined..4 to void (i32*, i32*, ...)*), i32* [[T_VAR]])
489 // CHECK1-NEXT:    store i32 0, i32* [[RETVAL]], align 4
490 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4]]
491 // CHECK1-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
492 // CHECK1-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i32 2
493 // CHECK1-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
494 // CHECK1:       arraydestroy.body:
495 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP1]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
496 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
497 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
498 // CHECK1-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
499 // CHECK1-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
500 // CHECK1:       arraydestroy.done1:
501 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
502 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[RETVAL]], align 4
503 // CHECK1-NEXT:    ret i32 [[TMP2]]
504 //
505 //
506 // CHECK1-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
507 // CHECK1-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
508 // CHECK1-NEXT:  entry:
509 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
510 // CHECK1-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
511 // CHECK1-NEXT:    [[A2:%.*]] = alloca i32*, align 4
512 // CHECK1-NEXT:    [[B4:%.*]] = alloca i32, align 4
513 // CHECK1-NEXT:    [[C7:%.*]] = alloca i32*, align 4
514 // CHECK1-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 4
515 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
516 // CHECK1-NEXT:    [[B_CASTED:%.*]] = alloca i32, align 4
517 // CHECK1-NEXT:    [[C_CASTED:%.*]] = alloca i32, align 4
518 // CHECK1-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
519 // CHECK1-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
520 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
521 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
522 // CHECK1-NEXT:    store i32 0, i32* [[A]], align 4
523 // CHECK1-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
524 // CHECK1-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
525 // CHECK1-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
526 // CHECK1-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
527 // CHECK1-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
528 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
529 // CHECK1-NEXT:    store i32* [[TMP0]], i32** [[C]], align 4
530 // CHECK1-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
531 // CHECK1-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
532 // CHECK1-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
533 // CHECK1-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
534 // CHECK1-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
535 // CHECK1-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
536 // CHECK1-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
537 // CHECK1-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
538 // CHECK1-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
539 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 4
540 // CHECK1-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 4
541 // CHECK1-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
542 // CHECK1-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 4
543 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 4
544 // CHECK1-NEXT:    [[TMP3:%.*]] = load i32, i32* [[TMP2]], align 4
545 // CHECK1-NEXT:    store i32 [[TMP3]], i32* [[A_CASTED]], align 4
546 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[A_CASTED]], align 4
547 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B4]], align 4
548 // CHECK1-NEXT:    store i32 [[TMP5]], i32* [[B_CASTED]], align 4
549 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[B_CASTED]], align 4
550 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[C7]], align 4
551 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
552 // CHECK1-NEXT:    store i32 [[TMP8]], i32* [[C_CASTED]], align 4
553 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[C_CASTED]], align 4
554 // CHECK1-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 4
555 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i32, i32, i32, [4 x i32]*)* @.omp_outlined..2 to void (i32*, i32*, ...)*), %struct.SS* [[THIS1]], i32 [[TMP4]], i32 [[TMP6]], i32 [[TMP9]], [4 x i32]* [[TMP10]])
556 // CHECK1-NEXT:    ret void
557 //
558 //
559 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..2
560 // CHECK1-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i32 [[A:%.*]], i32 [[B:%.*]], i32 [[C:%.*]], [4 x i32]* nonnull align 4 dereferenceable(16) [[E:%.*]]) #[[ATTR3]] {
561 // CHECK1-NEXT:  entry:
562 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
563 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
564 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
565 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
566 // CHECK1-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
567 // CHECK1-NEXT:    [[C_ADDR:%.*]] = alloca i32, align 4
568 // CHECK1-NEXT:    [[E_ADDR:%.*]] = alloca [4 x i32]*, align 4
569 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
570 // CHECK1-NEXT:    [[_TMP1:%.*]] = alloca i32*, align 4
571 // CHECK1-NEXT:    [[_TMP2:%.*]] = alloca [4 x i32]*, align 4
572 // CHECK1-NEXT:    [[E3:%.*]] = alloca [4 x i32], align 4
573 // CHECK1-NEXT:    [[_TMP4:%.*]] = alloca [4 x i32]*, align 4
574 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
575 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
576 // CHECK1-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
577 // CHECK1-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
578 // CHECK1-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
579 // CHECK1-NEXT:    store i32 [[C]], i32* [[C_ADDR]], align 4
580 // CHECK1-NEXT:    store [4 x i32]* [[E]], [4 x i32]** [[E_ADDR]], align 4
581 // CHECK1-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
582 // CHECK1-NEXT:    [[TMP1:%.*]] = load [4 x i32]*, [4 x i32]** [[E_ADDR]], align 4
583 // CHECK1-NEXT:    store i32* [[A_ADDR]], i32** [[TMP]], align 4
584 // CHECK1-NEXT:    store i32* [[C_ADDR]], i32** [[_TMP1]], align 4
585 // CHECK1-NEXT:    store [4 x i32]* [[TMP1]], [4 x i32]** [[_TMP2]], align 4
586 // CHECK1-NEXT:    [[TMP2:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP2]], align 4
587 // CHECK1-NEXT:    [[TMP3:%.*]] = bitcast [4 x i32]* [[E3]] to i8*
588 // CHECK1-NEXT:    [[TMP4:%.*]] = bitcast [4 x i32]* [[TMP2]] to i8*
589 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP3]], i8* align 4 [[TMP4]], i32 16, i1 false)
590 // CHECK1-NEXT:    store [4 x i32]* [[E3]], [4 x i32]** [[_TMP4]], align 4
591 // CHECK1-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 4
592 // CHECK1-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
593 // CHECK1-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP6]], 1
594 // CHECK1-NEXT:    store i32 [[INC]], i32* [[TMP5]], align 4
595 // CHECK1-NEXT:    [[TMP7:%.*]] = load i32, i32* [[B_ADDR]], align 4
596 // CHECK1-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
597 // CHECK1-NEXT:    store i32 [[DEC]], i32* [[B_ADDR]], align 4
598 // CHECK1-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[_TMP1]], align 4
599 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
600 // CHECK1-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP9]], 1
601 // CHECK1-NEXT:    store i32 [[DIV]], i32* [[TMP8]], align 4
602 // CHECK1-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP4]], align 4
603 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [4 x i32], [4 x i32]* [[TMP10]], i32 0, i32 2
604 // CHECK1-NEXT:    store i32 1111, i32* [[ARRAYIDX]], align 4
605 // CHECK1-NEXT:    ret void
606 //
607 //
608 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
609 // CHECK1-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
610 // CHECK1-NEXT:  entry:
611 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
612 // CHECK1-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
613 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
614 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
615 // CHECK1-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
616 // CHECK1-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
617 // CHECK1-NEXT:    store float [[CONV]], float* [[F]], align 4
618 // CHECK1-NEXT:    ret void
619 //
620 //
621 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
622 // CHECK1-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
623 // CHECK1-NEXT:  entry:
624 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
625 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
626 // CHECK1-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
627 // CHECK1-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
628 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
629 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
630 // CHECK1-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
631 // CHECK1-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
632 // CHECK1-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
633 // CHECK1-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
634 // CHECK1-NEXT:    store float [[ADD]], float* [[F]], align 4
635 // CHECK1-NEXT:    ret void
636 //
637 //
638 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StC2Ev
639 // CHECK1-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
640 // CHECK1-NEXT:  entry:
641 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 4
642 // CHECK1-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 4
643 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 4
644 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[THIS1]], i32 0, i32 0
645 // CHECK1-NEXT:    store i32 0, i32* [[A]], align 4
646 // CHECK1-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[THIS1]], i32 0, i32 1
647 // CHECK1-NEXT:    store i32 0, i32* [[B]], align 4
648 // CHECK1-NEXT:    ret void
649 //
650 //
651 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfEC2ERKS0_2St
652 // CHECK1-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
653 // CHECK1-NEXT:  entry:
654 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
655 // CHECK1-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S*, align 4
656 // CHECK1-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
657 // CHECK1-NEXT:    store %struct.S* [[S]], %struct.S** [[S_ADDR]], align 4
658 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
659 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
660 // CHECK1-NEXT:    [[TMP0:%.*]] = load %struct.S*, %struct.S** [[S_ADDR]], align 4
661 // CHECK1-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[TMP0]], i32 0, i32 0
662 // CHECK1-NEXT:    [[TMP1:%.*]] = load float, float* [[F2]], align 4
663 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[T]], i32 0, i32 0
664 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
665 // CHECK1-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP2]] to float
666 // CHECK1-NEXT:    [[ADD:%.*]] = fadd float [[TMP1]], [[CONV]]
667 // CHECK1-NEXT:    store float [[ADD]], float* [[F]], align 4
668 // CHECK1-NEXT:    ret void
669 //
670 //
671 // CHECK1-LABEL: define {{[^@]+}}@_ZN2StD2Ev
672 // CHECK1-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
673 // CHECK1-NEXT:  entry:
674 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 4
675 // CHECK1-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 4
676 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 4
677 // CHECK1-NEXT:    ret void
678 //
679 //
680 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
681 // CHECK1-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
682 // CHECK1-NEXT:  entry:
683 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
684 // CHECK1-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
685 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
686 // CHECK1-NEXT:    ret void
687 //
688 //
689 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
690 // CHECK1-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
691 // CHECK1-NEXT:  entry:
692 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
693 // CHECK1-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
694 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
695 // CHECK1-NEXT:    call void @_ZN1SIiEC2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]])
696 // CHECK1-NEXT:    ret void
697 //
698 //
699 // CHECK1-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev
700 // CHECK1-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
701 // CHECK1-NEXT:  entry:
702 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
703 // CHECK1-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
704 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
705 // CHECK1-NEXT:    call void @_ZN3SSTIiEC2Ev(%struct.SST* nonnull dereferenceable(4) [[THIS1]])
706 // CHECK1-NEXT:    ret void
707 //
708 //
709 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
710 // CHECK1-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
711 // CHECK1-NEXT:  entry:
712 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
713 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
714 // CHECK1-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
715 // CHECK1-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
716 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
717 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
718 // CHECK1-NEXT:    call void @_ZN1SIiEC2Ei(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], i32 [[TMP0]])
719 // CHECK1-NEXT:    ret void
720 //
721 //
722 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..3
723 // CHECK1-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], [2 x i32]* nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32* nonnull align 4 dereferenceable(4) [[T_VAR:%.*]], [2 x %struct.S.0]* nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR3]] {
724 // CHECK1-NEXT:  entry:
725 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
726 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
727 // CHECK1-NEXT:    [[VEC_ADDR:%.*]] = alloca [2 x i32]*, align 4
728 // CHECK1-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32*, align 4
729 // CHECK1-NEXT:    [[S_ARR_ADDR:%.*]] = alloca [2 x %struct.S.0]*, align 4
730 // CHECK1-NEXT:    [[VAR_ADDR:%.*]] = alloca %struct.S.0*, align 4
731 // CHECK1-NEXT:    [[T_VAR1:%.*]] = alloca i32, align 128
732 // CHECK1-NEXT:    [[VEC2:%.*]] = alloca [2 x i32], align 128
733 // CHECK1-NEXT:    [[S_ARR3:%.*]] = alloca [2 x %struct.S.0], align 128
734 // CHECK1-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
735 // CHECK1-NEXT:    [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 128
736 // CHECK1-NEXT:    [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
737 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
738 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
739 // CHECK1-NEXT:    store [2 x i32]* [[VEC]], [2 x i32]** [[VEC_ADDR]], align 4
740 // CHECK1-NEXT:    store i32* [[T_VAR]], i32** [[T_VAR_ADDR]], align 4
741 // CHECK1-NEXT:    store [2 x %struct.S.0]* [[S_ARR]], [2 x %struct.S.0]** [[S_ARR_ADDR]], align 4
742 // CHECK1-NEXT:    store %struct.S.0* [[VAR]], %struct.S.0** [[VAR_ADDR]], align 4
743 // CHECK1-NEXT:    [[TMP0:%.*]] = load [2 x i32]*, [2 x i32]** [[VEC_ADDR]], align 4
744 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[T_VAR_ADDR]], align 4
745 // CHECK1-NEXT:    [[TMP2:%.*]] = load [2 x %struct.S.0]*, [2 x %struct.S.0]** [[S_ARR_ADDR]], align 4
746 // CHECK1-NEXT:    [[TMP3:%.*]] = load %struct.S.0*, %struct.S.0** [[VAR_ADDR]], align 4
747 // CHECK1-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP1]], align 128
748 // CHECK1-NEXT:    store i32 [[TMP4]], i32* [[T_VAR1]], align 128
749 // CHECK1-NEXT:    [[TMP5:%.*]] = bitcast [2 x i32]* [[VEC2]] to i8*
750 // CHECK1-NEXT:    [[TMP6:%.*]] = bitcast [2 x i32]* [[TMP0]] to i8*
751 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP5]], i8* align 128 [[TMP6]], i32 8, i1 false)
752 // CHECK1-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
753 // CHECK1-NEXT:    [[TMP7:%.*]] = bitcast [2 x %struct.S.0]* [[TMP2]] to %struct.S.0*
754 // CHECK1-NEXT:    [[TMP8:%.*]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i32 2
755 // CHECK1-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq %struct.S.0* [[ARRAY_BEGIN]], [[TMP8]]
756 // CHECK1-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
757 // CHECK1:       omp.arraycpy.body:
758 // CHECK1-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP7]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
759 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi %struct.S.0* [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
760 // CHECK1-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]])
761 // CHECK1-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], %struct.S.0* nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], %struct.St* [[AGG_TMP]])
762 // CHECK1-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]]) #[[ATTR4]]
763 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
764 // CHECK1-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
765 // CHECK1-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq %struct.S.0* [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP8]]
766 // CHECK1-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
767 // CHECK1:       omp.arraycpy.done4:
768 // CHECK1-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]])
769 // CHECK1-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[VAR5]], %struct.S.0* nonnull align 4 dereferenceable(4) [[TMP3]], %struct.St* [[AGG_TMP6]])
770 // CHECK1-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]]) #[[ATTR4]]
771 // CHECK1-NEXT:    [[TMP9:%.*]] = load i32, i32* [[T_VAR1]], align 128
772 // CHECK1-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC2]], i32 0, i32 0
773 // CHECK1-NEXT:    store i32 [[TMP9]], i32* [[ARRAYIDX]], align 128
774 // CHECK1-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
775 // CHECK1-NEXT:    [[TMP10:%.*]] = bitcast %struct.S.0* [[ARRAYIDX7]] to i8*
776 // CHECK1-NEXT:    [[TMP11:%.*]] = bitcast %struct.S.0* [[VAR5]] to i8*
777 // CHECK1-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP10]], i8* align 128 [[TMP11]], i32 4, i1 false)
778 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR5]]) #[[ATTR4]]
779 // CHECK1-NEXT:    [[ARRAY_BEGIN8:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
780 // CHECK1-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN8]], i32 2
781 // CHECK1-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
782 // CHECK1:       arraydestroy.body:
783 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP12]], [[OMP_ARRAYCPY_DONE4]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
784 // CHECK1-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
785 // CHECK1-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
786 // CHECK1-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN8]]
787 // CHECK1-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE9:%.*]], label [[ARRAYDESTROY_BODY]]
788 // CHECK1:       arraydestroy.done9:
789 // CHECK1-NEXT:    ret void
790 //
791 //
792 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC1ERKS0_2St
793 // CHECK1-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
794 // CHECK1-NEXT:  entry:
795 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
796 // CHECK1-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S.0*, align 4
797 // CHECK1-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
798 // CHECK1-NEXT:    store %struct.S.0* [[S]], %struct.S.0** [[S_ADDR]], align 4
799 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
800 // CHECK1-NEXT:    [[TMP0:%.*]] = load %struct.S.0*, %struct.S.0** [[S_ADDR]], align 4
801 // CHECK1-NEXT:    call void @_ZN1SIiEC2ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], %struct.S.0* nonnull align 4 dereferenceable(4) [[TMP0]], %struct.St* [[T]])
802 // CHECK1-NEXT:    ret void
803 //
804 //
805 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
806 // CHECK1-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
807 // CHECK1-NEXT:  entry:
808 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
809 // CHECK1-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
810 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
811 // CHECK1-NEXT:    call void @_ZN1SIiED2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
812 // CHECK1-NEXT:    ret void
813 //
814 //
815 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..4
816 // CHECK1-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32* nonnull align 4 dereferenceable(4) [[T_VAR:%.*]]) #[[ATTR3]] {
817 // CHECK1-NEXT:  entry:
818 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
819 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
820 // CHECK1-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32*, align 4
821 // CHECK1-NEXT:    [[T_VAR1:%.*]] = alloca i32, align 128
822 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
823 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
824 // CHECK1-NEXT:    store i32* [[T_VAR]], i32** [[T_VAR_ADDR]], align 4
825 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[T_VAR_ADDR]], align 4
826 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 128
827 // CHECK1-NEXT:    store i32 [[TMP1]], i32* [[T_VAR1]], align 128
828 // CHECK1-NEXT:    ret void
829 //
830 //
831 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
832 // CHECK1-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
833 // CHECK1-NEXT:  entry:
834 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
835 // CHECK1-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
836 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
837 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
838 // CHECK1-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
839 // CHECK1-NEXT:    store i32 [[TMP0]], i32* [[F]], align 4
840 // CHECK1-NEXT:    ret void
841 //
842 //
843 // CHECK1-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev
844 // CHECK1-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
845 // CHECK1-NEXT:  entry:
846 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
847 // CHECK1-NEXT:    [[A2:%.*]] = alloca i32*, align 4
848 // CHECK1-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
849 // CHECK1-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
850 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
851 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SST:%.*]], %struct.SST* [[THIS1]], i32 0, i32 0
852 // CHECK1-NEXT:    store i32 0, i32* [[A]], align 4
853 // CHECK1-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SST]], %struct.SST* [[THIS1]], i32 0, i32 0
854 // CHECK1-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
855 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[A2]], align 4
856 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
857 // CHECK1-NEXT:    store i32 [[TMP1]], i32* [[A_CASTED]], align 4
858 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A_CASTED]], align 4
859 // CHECK1-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SST*, i32)* @.omp_outlined..5 to void (i32*, i32*, ...)*), %struct.SST* [[THIS1]], i32 [[TMP2]])
860 // CHECK1-NEXT:    ret void
861 //
862 //
863 // CHECK1-LABEL: define {{[^@]+}}@.omp_outlined..5
864 // CHECK1-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SST* [[THIS:%.*]], i32 [[A:%.*]]) #[[ATTR3]] {
865 // CHECK1-NEXT:  entry:
866 // CHECK1-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
867 // CHECK1-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
868 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
869 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
870 // CHECK1-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
871 // CHECK1-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
872 // CHECK1-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
873 // CHECK1-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
874 // CHECK1-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
875 // CHECK1-NEXT:    [[TMP0:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
876 // CHECK1-NEXT:    store i32* [[A_ADDR]], i32** [[TMP]], align 4
877 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 4
878 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
879 // CHECK1-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
880 // CHECK1-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
881 // CHECK1-NEXT:    ret void
882 //
883 //
884 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
885 // CHECK1-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
886 // CHECK1-NEXT:  entry:
887 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
888 // CHECK1-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
889 // CHECK1-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
890 // CHECK1-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
891 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
892 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
893 // CHECK1-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
894 // CHECK1-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
895 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
896 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
897 // CHECK1-NEXT:    ret void
898 //
899 //
900 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiEC2ERKS0_2St
901 // CHECK1-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
902 // CHECK1-NEXT:  entry:
903 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
904 // CHECK1-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S.0*, align 4
905 // CHECK1-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
906 // CHECK1-NEXT:    store %struct.S.0* [[S]], %struct.S.0** [[S_ADDR]], align 4
907 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
908 // CHECK1-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
909 // CHECK1-NEXT:    [[TMP0:%.*]] = load %struct.S.0*, %struct.S.0** [[S_ADDR]], align 4
910 // CHECK1-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[TMP0]], i32 0, i32 0
911 // CHECK1-NEXT:    [[TMP1:%.*]] = load i32, i32* [[F2]], align 4
912 // CHECK1-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[T]], i32 0, i32 0
913 // CHECK1-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
914 // CHECK1-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP1]], [[TMP2]]
915 // CHECK1-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
916 // CHECK1-NEXT:    ret void
917 //
918 //
919 // CHECK1-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
920 // CHECK1-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
921 // CHECK1-NEXT:  entry:
922 // CHECK1-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
923 // CHECK1-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
924 // CHECK1-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
925 // CHECK1-NEXT:    ret void
926 //
927 //
928 // CHECK2-LABEL: define {{[^@]+}}@main
929 // CHECK2-SAME: () #[[ATTR0:[0-9]+]] {
930 // CHECK2-NEXT:  entry:
931 // CHECK2-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
932 // CHECK2-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4
933 // CHECK2-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
934 // CHECK2-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
935 // CHECK2-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
936 // CHECK2-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
937 // CHECK2-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4
938 // CHECK2-NEXT:    [[T_VAR_CASTED:%.*]] = alloca i32, align 4
939 // CHECK2-NEXT:    [[SIVAR_CASTED:%.*]] = alloca i32, align 4
940 // CHECK2-NEXT:    [[A:%.*]] = alloca i32, align 4
941 // CHECK2-NEXT:    [[T_VAR_CASTED1:%.*]] = alloca i32, align 4
942 // CHECK2-NEXT:    store i32 0, i32* [[RETVAL]], align 4
943 // CHECK2-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(28) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
944 // CHECK2-NEXT:    call void @_ZN1SIfEC1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]])
945 // CHECK2-NEXT:    store i32 0, i32* [[T_VAR]], align 4
946 // CHECK2-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
947 // CHECK2-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP0]], i8* align 4 bitcast ([2 x i32]* @__const.main.vec to i8*), i32 8, i1 false)
948 // CHECK2-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
949 // CHECK2-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], float 1.000000e+00)
950 // CHECK2-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYINIT_BEGIN]], i32 1
951 // CHECK2-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], float 2.000000e+00)
952 // CHECK2-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[VAR]], float 3.000000e+00)
953 // CHECK2-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 4
954 // CHECK2-NEXT:    store i32 [[TMP1]], i32* [[T_VAR_CASTED]], align 4
955 // CHECK2-NEXT:    [[TMP2:%.*]] = load i32, i32* [[T_VAR_CASTED]], align 4
956 // CHECK2-NEXT:    [[TMP3:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
957 // CHECK2-NEXT:    store i32 [[TMP3]], i32* [[SIVAR_CASTED]], align 4
958 // CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[SIVAR_CASTED]], align 4
959 // CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [2 x i32]*, i32, [2 x %struct.S]*, %struct.S*, i32)* @.omp_outlined. to void (i32*, i32*, ...)*), [2 x i32]* [[VEC]], i32 [[TMP2]], [2 x %struct.S]* [[S_ARR]], %struct.S* [[VAR]], i32 [[TMP4]])
960 // CHECK2-NEXT:    store i32 0, i32* [[A]], align 4
961 // CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[T_VAR]], align 4
962 // CHECK2-NEXT:    store i32 [[TMP5]], i32* [[T_VAR_CASTED1]], align 4
963 // CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[T_VAR_CASTED1]], align 4
964 // CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i32 [[TMP6]])
965 // CHECK2-NEXT:    [[CALL:%.*]] = call i32 @_Z5tmainIiET_v()
966 // CHECK2-NEXT:    store i32 [[CALL]], i32* [[RETVAL]], align 4
967 // CHECK2-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4:[0-9]+]]
968 // CHECK2-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
969 // CHECK2-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i32 2
970 // CHECK2-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
971 // CHECK2:       arraydestroy.body:
972 // CHECK2-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP7]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
973 // CHECK2-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
974 // CHECK2-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
975 // CHECK2-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
976 // CHECK2-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
977 // CHECK2:       arraydestroy.done2:
978 // CHECK2-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
979 // CHECK2-NEXT:    [[TMP8:%.*]] = load i32, i32* [[RETVAL]], align 4
980 // CHECK2-NEXT:    ret i32 [[TMP8]]
981 //
982 //
983 // CHECK2-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
984 // CHECK2-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
985 // CHECK2-NEXT:  entry:
986 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
987 // CHECK2-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
988 // CHECK2-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
989 // CHECK2-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
990 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
991 // CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
992 // CHECK2-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(28) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
993 // CHECK2-NEXT:    ret void
994 //
995 //
996 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
997 // CHECK2-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
998 // CHECK2-NEXT:  entry:
999 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
1000 // CHECK2-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
1001 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
1002 // CHECK2-NEXT:    call void @_ZN1SIfEC2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]])
1003 // CHECK2-NEXT:    ret void
1004 //
1005 //
1006 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
1007 // CHECK2-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1008 // CHECK2-NEXT:  entry:
1009 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
1010 // CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
1011 // CHECK2-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
1012 // CHECK2-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
1013 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
1014 // CHECK2-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
1015 // CHECK2-NEXT:    call void @_ZN1SIfEC2Ef(%struct.S* nonnull dereferenceable(4) [[THIS1]], float [[TMP0]])
1016 // CHECK2-NEXT:    ret void
1017 //
1018 //
1019 // CHECK2-LABEL: define {{[^@]+}}@.omp_outlined.
1020 // CHECK2-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], [2 x i32]* nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 [[T_VAR:%.*]], [2 x %struct.S]* nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[VAR:%.*]], i32 [[SIVAR:%.*]]) #[[ATTR3:[0-9]+]] {
1021 // CHECK2-NEXT:  entry:
1022 // CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1023 // CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1024 // CHECK2-NEXT:    [[VEC_ADDR:%.*]] = alloca [2 x i32]*, align 4
1025 // CHECK2-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1026 // CHECK2-NEXT:    [[S_ARR_ADDR:%.*]] = alloca [2 x %struct.S]*, align 4
1027 // CHECK2-NEXT:    [[VAR_ADDR:%.*]] = alloca %struct.S*, align 4
1028 // CHECK2-NEXT:    [[SIVAR_ADDR:%.*]] = alloca i32, align 4
1029 // CHECK2-NEXT:    [[VEC1:%.*]] = alloca [2 x i32], align 4
1030 // CHECK2-NEXT:    [[S_ARR2:%.*]] = alloca [2 x %struct.S], align 4
1031 // CHECK2-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
1032 // CHECK2-NEXT:    [[VAR4:%.*]] = alloca [[STRUCT_S:%.*]], align 4
1033 // CHECK2-NEXT:    [[AGG_TMP5:%.*]] = alloca [[STRUCT_ST]], align 4
1034 // CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1035 // CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1036 // CHECK2-NEXT:    store [2 x i32]* [[VEC]], [2 x i32]** [[VEC_ADDR]], align 4
1037 // CHECK2-NEXT:    store i32 [[T_VAR]], i32* [[T_VAR_ADDR]], align 4
1038 // CHECK2-NEXT:    store [2 x %struct.S]* [[S_ARR]], [2 x %struct.S]** [[S_ARR_ADDR]], align 4
1039 // CHECK2-NEXT:    store %struct.S* [[VAR]], %struct.S** [[VAR_ADDR]], align 4
1040 // CHECK2-NEXT:    store i32 [[SIVAR]], i32* [[SIVAR_ADDR]], align 4
1041 // CHECK2-NEXT:    [[TMP0:%.*]] = load [2 x i32]*, [2 x i32]** [[VEC_ADDR]], align 4
1042 // CHECK2-NEXT:    [[TMP1:%.*]] = load [2 x %struct.S]*, [2 x %struct.S]** [[S_ARR_ADDR]], align 4
1043 // CHECK2-NEXT:    [[TMP2:%.*]] = load %struct.S*, %struct.S** [[VAR_ADDR]], align 4
1044 // CHECK2-NEXT:    [[TMP3:%.*]] = bitcast [2 x i32]* [[VEC1]] to i8*
1045 // CHECK2-NEXT:    [[TMP4:%.*]] = bitcast [2 x i32]* [[TMP0]] to i8*
1046 // CHECK2-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP3]], i8* align 4 [[TMP4]], i32 8, i1 false)
1047 // CHECK2-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR2]], i32 0, i32 0
1048 // CHECK2-NEXT:    [[TMP5:%.*]] = bitcast [2 x %struct.S]* [[TMP1]] to %struct.S*
1049 // CHECK2-NEXT:    [[TMP6:%.*]] = getelementptr [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i32 2
1050 // CHECK2-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq %struct.S* [[ARRAY_BEGIN]], [[TMP6]]
1051 // CHECK2-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE3:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
1052 // CHECK2:       omp.arraycpy.body:
1053 // CHECK2-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP5]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1054 // CHECK2-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi %struct.S* [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1055 // CHECK2-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]])
1056 // CHECK2-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], %struct.S* nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], %struct.St* [[AGG_TMP]])
1057 // CHECK2-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]]) #[[ATTR4]]
1058 // CHECK2-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], %struct.S* [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
1059 // CHECK2-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], %struct.S* [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
1060 // CHECK2-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq %struct.S* [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP6]]
1061 // CHECK2-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE3]], label [[OMP_ARRAYCPY_BODY]]
1062 // CHECK2:       omp.arraycpy.done3:
1063 // CHECK2-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP5]])
1064 // CHECK2-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[VAR4]], %struct.S* nonnull align 4 dereferenceable(4) [[TMP2]], %struct.St* [[AGG_TMP5]])
1065 // CHECK2-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP5]]) #[[ATTR4]]
1066 // CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[T_VAR_ADDR]], align 4
1067 // CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC1]], i32 0, i32 0
1068 // CHECK2-NEXT:    store i32 [[TMP7]], i32* [[ARRAYIDX]], align 4
1069 // CHECK2-NEXT:    [[ARRAYIDX6:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR2]], i32 0, i32 0
1070 // CHECK2-NEXT:    [[TMP8:%.*]] = bitcast %struct.S* [[ARRAYIDX6]] to i8*
1071 // CHECK2-NEXT:    [[TMP9:%.*]] = bitcast %struct.S* [[VAR4]] to i8*
1072 // CHECK2-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP8]], i8* align 4 [[TMP9]], i32 4, i1 false)
1073 // CHECK2-NEXT:    store i32 2, i32* [[SIVAR_ADDR]], align 4
1074 // CHECK2-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR4]]) #[[ATTR4]]
1075 // CHECK2-NEXT:    [[ARRAY_BEGIN7:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR2]], i32 0, i32 0
1076 // CHECK2-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN7]], i32 2
1077 // CHECK2-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
1078 // CHECK2:       arraydestroy.body:
1079 // CHECK2-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP10]], [[OMP_ARRAYCPY_DONE3]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1080 // CHECK2-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1081 // CHECK2-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
1082 // CHECK2-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN7]]
1083 // CHECK2-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE8:%.*]], label [[ARRAYDESTROY_BODY]]
1084 // CHECK2:       arraydestroy.done8:
1085 // CHECK2-NEXT:    ret void
1086 //
1087 //
1088 // CHECK2-LABEL: define {{[^@]+}}@_ZN2StC1Ev
1089 // CHECK2-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1090 // CHECK2-NEXT:  entry:
1091 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 4
1092 // CHECK2-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 4
1093 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 4
1094 // CHECK2-NEXT:    call void @_ZN2StC2Ev(%struct.St* nonnull dereferenceable(8) [[THIS1]])
1095 // CHECK2-NEXT:    ret void
1096 //
1097 //
1098 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIfEC1ERKS0_2St
1099 // CHECK2-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1100 // CHECK2-NEXT:  entry:
1101 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
1102 // CHECK2-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S*, align 4
1103 // CHECK2-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
1104 // CHECK2-NEXT:    store %struct.S* [[S]], %struct.S** [[S_ADDR]], align 4
1105 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
1106 // CHECK2-NEXT:    [[TMP0:%.*]] = load %struct.S*, %struct.S** [[S_ADDR]], align 4
1107 // CHECK2-NEXT:    call void @_ZN1SIfEC2ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[THIS1]], %struct.S* nonnull align 4 dereferenceable(4) [[TMP0]], %struct.St* [[T]])
1108 // CHECK2-NEXT:    ret void
1109 //
1110 //
1111 // CHECK2-LABEL: define {{[^@]+}}@_ZN2StD1Ev
1112 // CHECK2-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1113 // CHECK2-NEXT:  entry:
1114 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 4
1115 // CHECK2-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 4
1116 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 4
1117 // CHECK2-NEXT:    call void @_ZN2StD2Ev(%struct.St* nonnull dereferenceable(8) [[THIS1]]) #[[ATTR4]]
1118 // CHECK2-NEXT:    ret void
1119 //
1120 //
1121 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
1122 // CHECK2-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1123 // CHECK2-NEXT:  entry:
1124 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
1125 // CHECK2-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
1126 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
1127 // CHECK2-NEXT:    call void @_ZN1SIfED2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
1128 // CHECK2-NEXT:    ret void
1129 //
1130 //
1131 // CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..1
1132 // CHECK2-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32 [[T_VAR:%.*]]) #[[ATTR3]] {
1133 // CHECK2-NEXT:  entry:
1134 // CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1135 // CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1136 // CHECK2-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1137 // CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1138 // CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1139 // CHECK2-NEXT:    store i32 [[T_VAR]], i32* [[T_VAR_ADDR]], align 4
1140 // CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 4
1141 // CHECK2-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
1142 // CHECK2-NEXT:    [[DOTT_VAR__VOID_ADDR:%.*]] = call i8* @__kmpc_alloc(i32 [[TMP1]], i32 4, i8* inttoptr (i32 1 to i8*))
1143 // CHECK2-NEXT:    [[DOTT_VAR__ADDR:%.*]] = bitcast i8* [[DOTT_VAR__VOID_ADDR]] to i32*
1144 // CHECK2-NEXT:    [[TMP2:%.*]] = load i32, i32* [[T_VAR_ADDR]], align 4
1145 // CHECK2-NEXT:    store i32 [[TMP2]], i32* [[DOTT_VAR__ADDR]], align 4
1146 // CHECK2-NEXT:    store i32 0, i32* [[DOTT_VAR__ADDR]], align 4
1147 // CHECK2-NEXT:    [[TMP3:%.*]] = bitcast i32* [[DOTT_VAR__ADDR]] to i8*
1148 // CHECK2-NEXT:    call void @__kmpc_free(i32 [[TMP1]], i8* [[TMP3]], i8* inttoptr (i32 1 to i8*))
1149 // CHECK2-NEXT:    ret void
1150 //
1151 //
1152 // CHECK2-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
1153 // CHECK2-SAME: () #[[ATTR5:[0-9]+]] comdat {
1154 // CHECK2-NEXT:  entry:
1155 // CHECK2-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
1156 // CHECK2-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
1157 // CHECK2-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4
1158 // CHECK2-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128
1159 // CHECK2-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128
1160 // CHECK2-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128
1161 // CHECK2-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128
1162 // CHECK2-NEXT:    call void @_ZN1SIiEC1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]])
1163 // CHECK2-NEXT:    call void @_ZN3SSTIiEC1Ev(%struct.SST* nonnull dereferenceable(4) [[SST]])
1164 // CHECK2-NEXT:    store i32 0, i32* [[T_VAR]], align 128
1165 // CHECK2-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
1166 // CHECK2-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP0]], i8* align 128 bitcast ([2 x i32]* @__const._Z5tmainIiET_v.vec to i8*), i32 8, i1 false)
1167 // CHECK2-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
1168 // CHECK2-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 1)
1169 // CHECK2-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYINIT_BEGIN]], i32 1
1170 // CHECK2-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 2)
1171 // CHECK2-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[VAR]], i32 3)
1172 // CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [2 x i32]*, i32*, [2 x %struct.S.0]*, %struct.S.0*)* @.omp_outlined..3 to void (i32*, i32*, ...)*), [2 x i32]* [[VEC]], i32* [[T_VAR]], [2 x %struct.S.0]* [[S_ARR]], %struct.S.0* [[VAR]])
1173 // CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*)* @.omp_outlined..4 to void (i32*, i32*, ...)*), i32* [[T_VAR]])
1174 // CHECK2-NEXT:    store i32 0, i32* [[RETVAL]], align 4
1175 // CHECK2-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4]]
1176 // CHECK2-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
1177 // CHECK2-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i32 2
1178 // CHECK2-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
1179 // CHECK2:       arraydestroy.body:
1180 // CHECK2-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP1]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1181 // CHECK2-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1182 // CHECK2-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
1183 // CHECK2-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
1184 // CHECK2-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
1185 // CHECK2:       arraydestroy.done1:
1186 // CHECK2-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
1187 // CHECK2-NEXT:    [[TMP2:%.*]] = load i32, i32* [[RETVAL]], align 4
1188 // CHECK2-NEXT:    ret i32 [[TMP2]]
1189 //
1190 //
1191 // CHECK2-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
1192 // CHECK2-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1193 // CHECK2-NEXT:  entry:
1194 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
1195 // CHECK2-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
1196 // CHECK2-NEXT:    [[A2:%.*]] = alloca i32*, align 4
1197 // CHECK2-NEXT:    [[B4:%.*]] = alloca i32, align 4
1198 // CHECK2-NEXT:    [[C7:%.*]] = alloca i32*, align 4
1199 // CHECK2-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 4
1200 // CHECK2-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
1201 // CHECK2-NEXT:    [[B_CASTED:%.*]] = alloca i32, align 4
1202 // CHECK2-NEXT:    [[C_CASTED:%.*]] = alloca i32, align 4
1203 // CHECK2-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
1204 // CHECK2-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
1205 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
1206 // CHECK2-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
1207 // CHECK2-NEXT:    store i32 0, i32* [[A]], align 4
1208 // CHECK2-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
1209 // CHECK2-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
1210 // CHECK2-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
1211 // CHECK2-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
1212 // CHECK2-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
1213 // CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
1214 // CHECK2-NEXT:    store i32* [[TMP0]], i32** [[C]], align 4
1215 // CHECK2-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
1216 // CHECK2-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
1217 // CHECK2-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
1218 // CHECK2-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
1219 // CHECK2-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
1220 // CHECK2-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
1221 // CHECK2-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
1222 // CHECK2-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
1223 // CHECK2-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
1224 // CHECK2-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 4
1225 // CHECK2-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 4
1226 // CHECK2-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
1227 // CHECK2-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 4
1228 // CHECK2-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 4
1229 // CHECK2-NEXT:    [[TMP3:%.*]] = load i32, i32* [[TMP2]], align 4
1230 // CHECK2-NEXT:    store i32 [[TMP3]], i32* [[A_CASTED]], align 4
1231 // CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[A_CASTED]], align 4
1232 // CHECK2-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B4]], align 4
1233 // CHECK2-NEXT:    store i32 [[TMP5]], i32* [[B_CASTED]], align 4
1234 // CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[B_CASTED]], align 4
1235 // CHECK2-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[C7]], align 4
1236 // CHECK2-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
1237 // CHECK2-NEXT:    store i32 [[TMP8]], i32* [[C_CASTED]], align 4
1238 // CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[C_CASTED]], align 4
1239 // CHECK2-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 4
1240 // CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i32, i32, i32, [4 x i32]*)* @.omp_outlined..2 to void (i32*, i32*, ...)*), %struct.SS* [[THIS1]], i32 [[TMP4]], i32 [[TMP6]], i32 [[TMP9]], [4 x i32]* [[TMP10]])
1241 // CHECK2-NEXT:    ret void
1242 //
1243 //
1244 // CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..2
1245 // CHECK2-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i32 [[A:%.*]], i32 [[B:%.*]], i32 [[C:%.*]], [4 x i32]* nonnull align 4 dereferenceable(16) [[E:%.*]]) #[[ATTR3]] {
1246 // CHECK2-NEXT:  entry:
1247 // CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1248 // CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1249 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
1250 // CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
1251 // CHECK2-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
1252 // CHECK2-NEXT:    [[C_ADDR:%.*]] = alloca i32, align 4
1253 // CHECK2-NEXT:    [[E_ADDR:%.*]] = alloca [4 x i32]*, align 4
1254 // CHECK2-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
1255 // CHECK2-NEXT:    [[_TMP1:%.*]] = alloca i32*, align 4
1256 // CHECK2-NEXT:    [[_TMP2:%.*]] = alloca [4 x i32]*, align 4
1257 // CHECK2-NEXT:    [[E3:%.*]] = alloca [4 x i32], align 4
1258 // CHECK2-NEXT:    [[_TMP4:%.*]] = alloca [4 x i32]*, align 4
1259 // CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1260 // CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1261 // CHECK2-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
1262 // CHECK2-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
1263 // CHECK2-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
1264 // CHECK2-NEXT:    store i32 [[C]], i32* [[C_ADDR]], align 4
1265 // CHECK2-NEXT:    store [4 x i32]* [[E]], [4 x i32]** [[E_ADDR]], align 4
1266 // CHECK2-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
1267 // CHECK2-NEXT:    [[TMP1:%.*]] = load [4 x i32]*, [4 x i32]** [[E_ADDR]], align 4
1268 // CHECK2-NEXT:    store i32* [[A_ADDR]], i32** [[TMP]], align 4
1269 // CHECK2-NEXT:    store i32* [[C_ADDR]], i32** [[_TMP1]], align 4
1270 // CHECK2-NEXT:    store [4 x i32]* [[TMP1]], [4 x i32]** [[_TMP2]], align 4
1271 // CHECK2-NEXT:    [[TMP2:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP2]], align 4
1272 // CHECK2-NEXT:    [[TMP3:%.*]] = bitcast [4 x i32]* [[E3]] to i8*
1273 // CHECK2-NEXT:    [[TMP4:%.*]] = bitcast [4 x i32]* [[TMP2]] to i8*
1274 // CHECK2-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP3]], i8* align 4 [[TMP4]], i32 16, i1 false)
1275 // CHECK2-NEXT:    store [4 x i32]* [[E3]], [4 x i32]** [[_TMP4]], align 4
1276 // CHECK2-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 4
1277 // CHECK2-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
1278 // CHECK2-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP6]], 1
1279 // CHECK2-NEXT:    store i32 [[INC]], i32* [[TMP5]], align 4
1280 // CHECK2-NEXT:    [[TMP7:%.*]] = load i32, i32* [[B_ADDR]], align 4
1281 // CHECK2-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
1282 // CHECK2-NEXT:    store i32 [[DEC]], i32* [[B_ADDR]], align 4
1283 // CHECK2-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[_TMP1]], align 4
1284 // CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
1285 // CHECK2-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP9]], 1
1286 // CHECK2-NEXT:    store i32 [[DIV]], i32* [[TMP8]], align 4
1287 // CHECK2-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP4]], align 4
1288 // CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [4 x i32], [4 x i32]* [[TMP10]], i32 0, i32 2
1289 // CHECK2-NEXT:    store i32 1111, i32* [[ARRAYIDX]], align 4
1290 // CHECK2-NEXT:    ret void
1291 //
1292 //
1293 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
1294 // CHECK2-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1295 // CHECK2-NEXT:  entry:
1296 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
1297 // CHECK2-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
1298 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
1299 // CHECK2-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
1300 // CHECK2-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
1301 // CHECK2-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
1302 // CHECK2-NEXT:    store float [[CONV]], float* [[F]], align 4
1303 // CHECK2-NEXT:    ret void
1304 //
1305 //
1306 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
1307 // CHECK2-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1308 // CHECK2-NEXT:  entry:
1309 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
1310 // CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
1311 // CHECK2-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
1312 // CHECK2-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
1313 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
1314 // CHECK2-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
1315 // CHECK2-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
1316 // CHECK2-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
1317 // CHECK2-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
1318 // CHECK2-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
1319 // CHECK2-NEXT:    store float [[ADD]], float* [[F]], align 4
1320 // CHECK2-NEXT:    ret void
1321 //
1322 //
1323 // CHECK2-LABEL: define {{[^@]+}}@_ZN2StC2Ev
1324 // CHECK2-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1325 // CHECK2-NEXT:  entry:
1326 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 4
1327 // CHECK2-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 4
1328 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 4
1329 // CHECK2-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[THIS1]], i32 0, i32 0
1330 // CHECK2-NEXT:    store i32 0, i32* [[A]], align 4
1331 // CHECK2-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[THIS1]], i32 0, i32 1
1332 // CHECK2-NEXT:    store i32 0, i32* [[B]], align 4
1333 // CHECK2-NEXT:    ret void
1334 //
1335 //
1336 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIfEC2ERKS0_2St
1337 // CHECK2-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1338 // CHECK2-NEXT:  entry:
1339 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
1340 // CHECK2-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S*, align 4
1341 // CHECK2-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
1342 // CHECK2-NEXT:    store %struct.S* [[S]], %struct.S** [[S_ADDR]], align 4
1343 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
1344 // CHECK2-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
1345 // CHECK2-NEXT:    [[TMP0:%.*]] = load %struct.S*, %struct.S** [[S_ADDR]], align 4
1346 // CHECK2-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[TMP0]], i32 0, i32 0
1347 // CHECK2-NEXT:    [[TMP1:%.*]] = load float, float* [[F2]], align 4
1348 // CHECK2-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[T]], i32 0, i32 0
1349 // CHECK2-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
1350 // CHECK2-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP2]] to float
1351 // CHECK2-NEXT:    [[ADD:%.*]] = fadd float [[TMP1]], [[CONV]]
1352 // CHECK2-NEXT:    store float [[ADD]], float* [[F]], align 4
1353 // CHECK2-NEXT:    ret void
1354 //
1355 //
1356 // CHECK2-LABEL: define {{[^@]+}}@_ZN2StD2Ev
1357 // CHECK2-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1358 // CHECK2-NEXT:  entry:
1359 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 4
1360 // CHECK2-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 4
1361 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 4
1362 // CHECK2-NEXT:    ret void
1363 //
1364 //
1365 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
1366 // CHECK2-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1367 // CHECK2-NEXT:  entry:
1368 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
1369 // CHECK2-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
1370 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
1371 // CHECK2-NEXT:    ret void
1372 //
1373 //
1374 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
1375 // CHECK2-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1376 // CHECK2-NEXT:  entry:
1377 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
1378 // CHECK2-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
1379 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
1380 // CHECK2-NEXT:    call void @_ZN1SIiEC2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]])
1381 // CHECK2-NEXT:    ret void
1382 //
1383 //
1384 // CHECK2-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev
1385 // CHECK2-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1386 // CHECK2-NEXT:  entry:
1387 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
1388 // CHECK2-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
1389 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
1390 // CHECK2-NEXT:    call void @_ZN3SSTIiEC2Ev(%struct.SST* nonnull dereferenceable(4) [[THIS1]])
1391 // CHECK2-NEXT:    ret void
1392 //
1393 //
1394 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
1395 // CHECK2-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1396 // CHECK2-NEXT:  entry:
1397 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
1398 // CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
1399 // CHECK2-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
1400 // CHECK2-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
1401 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
1402 // CHECK2-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
1403 // CHECK2-NEXT:    call void @_ZN1SIiEC2Ei(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], i32 [[TMP0]])
1404 // CHECK2-NEXT:    ret void
1405 //
1406 //
1407 // CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..3
1408 // CHECK2-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], [2 x i32]* nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32* nonnull align 4 dereferenceable(4) [[T_VAR:%.*]], [2 x %struct.S.0]* nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR3]] {
1409 // CHECK2-NEXT:  entry:
1410 // CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1411 // CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1412 // CHECK2-NEXT:    [[VEC_ADDR:%.*]] = alloca [2 x i32]*, align 4
1413 // CHECK2-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32*, align 4
1414 // CHECK2-NEXT:    [[S_ARR_ADDR:%.*]] = alloca [2 x %struct.S.0]*, align 4
1415 // CHECK2-NEXT:    [[VAR_ADDR:%.*]] = alloca %struct.S.0*, align 4
1416 // CHECK2-NEXT:    [[T_VAR1:%.*]] = alloca i32, align 128
1417 // CHECK2-NEXT:    [[VEC2:%.*]] = alloca [2 x i32], align 128
1418 // CHECK2-NEXT:    [[S_ARR3:%.*]] = alloca [2 x %struct.S.0], align 128
1419 // CHECK2-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
1420 // CHECK2-NEXT:    [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 128
1421 // CHECK2-NEXT:    [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
1422 // CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1423 // CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1424 // CHECK2-NEXT:    store [2 x i32]* [[VEC]], [2 x i32]** [[VEC_ADDR]], align 4
1425 // CHECK2-NEXT:    store i32* [[T_VAR]], i32** [[T_VAR_ADDR]], align 4
1426 // CHECK2-NEXT:    store [2 x %struct.S.0]* [[S_ARR]], [2 x %struct.S.0]** [[S_ARR_ADDR]], align 4
1427 // CHECK2-NEXT:    store %struct.S.0* [[VAR]], %struct.S.0** [[VAR_ADDR]], align 4
1428 // CHECK2-NEXT:    [[TMP0:%.*]] = load [2 x i32]*, [2 x i32]** [[VEC_ADDR]], align 4
1429 // CHECK2-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[T_VAR_ADDR]], align 4
1430 // CHECK2-NEXT:    [[TMP2:%.*]] = load [2 x %struct.S.0]*, [2 x %struct.S.0]** [[S_ARR_ADDR]], align 4
1431 // CHECK2-NEXT:    [[TMP3:%.*]] = load %struct.S.0*, %struct.S.0** [[VAR_ADDR]], align 4
1432 // CHECK2-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP1]], align 128
1433 // CHECK2-NEXT:    store i32 [[TMP4]], i32* [[T_VAR1]], align 128
1434 // CHECK2-NEXT:    [[TMP5:%.*]] = bitcast [2 x i32]* [[VEC2]] to i8*
1435 // CHECK2-NEXT:    [[TMP6:%.*]] = bitcast [2 x i32]* [[TMP0]] to i8*
1436 // CHECK2-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP5]], i8* align 128 [[TMP6]], i32 8, i1 false)
1437 // CHECK2-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
1438 // CHECK2-NEXT:    [[TMP7:%.*]] = bitcast [2 x %struct.S.0]* [[TMP2]] to %struct.S.0*
1439 // CHECK2-NEXT:    [[TMP8:%.*]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i32 2
1440 // CHECK2-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq %struct.S.0* [[ARRAY_BEGIN]], [[TMP8]]
1441 // CHECK2-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
1442 // CHECK2:       omp.arraycpy.body:
1443 // CHECK2-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP7]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1444 // CHECK2-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi %struct.S.0* [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1445 // CHECK2-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]])
1446 // CHECK2-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], %struct.S.0* nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], %struct.St* [[AGG_TMP]])
1447 // CHECK2-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]]) #[[ATTR4]]
1448 // CHECK2-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
1449 // CHECK2-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
1450 // CHECK2-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq %struct.S.0* [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP8]]
1451 // CHECK2-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
1452 // CHECK2:       omp.arraycpy.done4:
1453 // CHECK2-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]])
1454 // CHECK2-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[VAR5]], %struct.S.0* nonnull align 4 dereferenceable(4) [[TMP3]], %struct.St* [[AGG_TMP6]])
1455 // CHECK2-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]]) #[[ATTR4]]
1456 // CHECK2-NEXT:    [[TMP9:%.*]] = load i32, i32* [[T_VAR1]], align 128
1457 // CHECK2-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC2]], i32 0, i32 0
1458 // CHECK2-NEXT:    store i32 [[TMP9]], i32* [[ARRAYIDX]], align 128
1459 // CHECK2-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
1460 // CHECK2-NEXT:    [[TMP10:%.*]] = bitcast %struct.S.0* [[ARRAYIDX7]] to i8*
1461 // CHECK2-NEXT:    [[TMP11:%.*]] = bitcast %struct.S.0* [[VAR5]] to i8*
1462 // CHECK2-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP10]], i8* align 128 [[TMP11]], i32 4, i1 false)
1463 // CHECK2-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR5]]) #[[ATTR4]]
1464 // CHECK2-NEXT:    [[ARRAY_BEGIN8:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
1465 // CHECK2-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN8]], i32 2
1466 // CHECK2-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
1467 // CHECK2:       arraydestroy.body:
1468 // CHECK2-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP12]], [[OMP_ARRAYCPY_DONE4]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1469 // CHECK2-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1470 // CHECK2-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
1471 // CHECK2-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN8]]
1472 // CHECK2-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE9:%.*]], label [[ARRAYDESTROY_BODY]]
1473 // CHECK2:       arraydestroy.done9:
1474 // CHECK2-NEXT:    ret void
1475 //
1476 //
1477 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIiEC1ERKS0_2St
1478 // CHECK2-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1479 // CHECK2-NEXT:  entry:
1480 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
1481 // CHECK2-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S.0*, align 4
1482 // CHECK2-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
1483 // CHECK2-NEXT:    store %struct.S.0* [[S]], %struct.S.0** [[S_ADDR]], align 4
1484 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
1485 // CHECK2-NEXT:    [[TMP0:%.*]] = load %struct.S.0*, %struct.S.0** [[S_ADDR]], align 4
1486 // CHECK2-NEXT:    call void @_ZN1SIiEC2ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], %struct.S.0* nonnull align 4 dereferenceable(4) [[TMP0]], %struct.St* [[T]])
1487 // CHECK2-NEXT:    ret void
1488 //
1489 //
1490 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
1491 // CHECK2-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1492 // CHECK2-NEXT:  entry:
1493 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
1494 // CHECK2-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
1495 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
1496 // CHECK2-NEXT:    call void @_ZN1SIiED2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
1497 // CHECK2-NEXT:    ret void
1498 //
1499 //
1500 // CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..4
1501 // CHECK2-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32* nonnull align 4 dereferenceable(4) [[T_VAR:%.*]]) #[[ATTR3]] {
1502 // CHECK2-NEXT:  entry:
1503 // CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1504 // CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1505 // CHECK2-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32*, align 4
1506 // CHECK2-NEXT:    [[T_VAR1:%.*]] = alloca i32, align 128
1507 // CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1508 // CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1509 // CHECK2-NEXT:    store i32* [[T_VAR]], i32** [[T_VAR_ADDR]], align 4
1510 // CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[T_VAR_ADDR]], align 4
1511 // CHECK2-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 128
1512 // CHECK2-NEXT:    store i32 [[TMP1]], i32* [[T_VAR1]], align 128
1513 // CHECK2-NEXT:    ret void
1514 //
1515 //
1516 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
1517 // CHECK2-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1518 // CHECK2-NEXT:  entry:
1519 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
1520 // CHECK2-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
1521 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
1522 // CHECK2-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
1523 // CHECK2-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
1524 // CHECK2-NEXT:    store i32 [[TMP0]], i32* [[F]], align 4
1525 // CHECK2-NEXT:    ret void
1526 //
1527 //
1528 // CHECK2-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev
1529 // CHECK2-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1530 // CHECK2-NEXT:  entry:
1531 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
1532 // CHECK2-NEXT:    [[A2:%.*]] = alloca i32*, align 4
1533 // CHECK2-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
1534 // CHECK2-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
1535 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
1536 // CHECK2-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SST:%.*]], %struct.SST* [[THIS1]], i32 0, i32 0
1537 // CHECK2-NEXT:    store i32 0, i32* [[A]], align 4
1538 // CHECK2-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SST]], %struct.SST* [[THIS1]], i32 0, i32 0
1539 // CHECK2-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
1540 // CHECK2-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[A2]], align 4
1541 // CHECK2-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
1542 // CHECK2-NEXT:    store i32 [[TMP1]], i32* [[A_CASTED]], align 4
1543 // CHECK2-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A_CASTED]], align 4
1544 // CHECK2-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SST*, i32)* @.omp_outlined..5 to void (i32*, i32*, ...)*), %struct.SST* [[THIS1]], i32 [[TMP2]])
1545 // CHECK2-NEXT:    ret void
1546 //
1547 //
1548 // CHECK2-LABEL: define {{[^@]+}}@.omp_outlined..5
1549 // CHECK2-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SST* [[THIS:%.*]], i32 [[A:%.*]]) #[[ATTR3]] {
1550 // CHECK2-NEXT:  entry:
1551 // CHECK2-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1552 // CHECK2-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1553 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
1554 // CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
1555 // CHECK2-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
1556 // CHECK2-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1557 // CHECK2-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1558 // CHECK2-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
1559 // CHECK2-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
1560 // CHECK2-NEXT:    [[TMP0:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
1561 // CHECK2-NEXT:    store i32* [[A_ADDR]], i32** [[TMP]], align 4
1562 // CHECK2-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 4
1563 // CHECK2-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
1564 // CHECK2-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
1565 // CHECK2-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
1566 // CHECK2-NEXT:    ret void
1567 //
1568 //
1569 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
1570 // CHECK2-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1571 // CHECK2-NEXT:  entry:
1572 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
1573 // CHECK2-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
1574 // CHECK2-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
1575 // CHECK2-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
1576 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
1577 // CHECK2-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
1578 // CHECK2-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
1579 // CHECK2-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
1580 // CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
1581 // CHECK2-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
1582 // CHECK2-NEXT:    ret void
1583 //
1584 //
1585 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIiEC2ERKS0_2St
1586 // CHECK2-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1587 // CHECK2-NEXT:  entry:
1588 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
1589 // CHECK2-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S.0*, align 4
1590 // CHECK2-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
1591 // CHECK2-NEXT:    store %struct.S.0* [[S]], %struct.S.0** [[S_ADDR]], align 4
1592 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
1593 // CHECK2-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
1594 // CHECK2-NEXT:    [[TMP0:%.*]] = load %struct.S.0*, %struct.S.0** [[S_ADDR]], align 4
1595 // CHECK2-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[TMP0]], i32 0, i32 0
1596 // CHECK2-NEXT:    [[TMP1:%.*]] = load i32, i32* [[F2]], align 4
1597 // CHECK2-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[T]], i32 0, i32 0
1598 // CHECK2-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
1599 // CHECK2-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP1]], [[TMP2]]
1600 // CHECK2-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
1601 // CHECK2-NEXT:    ret void
1602 //
1603 //
1604 // CHECK2-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
1605 // CHECK2-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1606 // CHECK2-NEXT:  entry:
1607 // CHECK2-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
1608 // CHECK2-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
1609 // CHECK2-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
1610 // CHECK2-NEXT:    ret void
1611 //
1612 //
1613 // CHECK3-LABEL: define {{[^@]+}}@main
1614 // CHECK3-SAME: () #[[ATTR0:[0-9]+]] {
1615 // CHECK3-NEXT:  entry:
1616 // CHECK3-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
1617 // CHECK3-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4
1618 // CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 4
1619 // CHECK3-NEXT:    store i32 0, i32* [[RETVAL]], align 4
1620 // CHECK3-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(28) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
1621 // CHECK3-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
1622 // CHECK3-NEXT:    store i32* @_ZZ4mainE5sivar, i32** [[TMP0]], align 4
1623 // CHECK3-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* nonnull dereferenceable(4) [[REF_TMP]])
1624 // CHECK3-NEXT:    ret i32 0
1625 //
1626 //
1627 // CHECK3-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
1628 // CHECK3-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
1629 // CHECK3-NEXT:  entry:
1630 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
1631 // CHECK3-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
1632 // CHECK3-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
1633 // CHECK3-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
1634 // CHECK3-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
1635 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
1636 // CHECK3-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(28) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
1637 // CHECK3-NEXT:    ret void
1638 //
1639 //
1640 // CHECK3-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
1641 // CHECK3-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1642 // CHECK3-NEXT:  entry:
1643 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
1644 // CHECK3-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
1645 // CHECK3-NEXT:    [[A2:%.*]] = alloca i32*, align 4
1646 // CHECK3-NEXT:    [[B4:%.*]] = alloca i32, align 4
1647 // CHECK3-NEXT:    [[C7:%.*]] = alloca i32*, align 4
1648 // CHECK3-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 4
1649 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
1650 // CHECK3-NEXT:    [[B_CASTED:%.*]] = alloca i32, align 4
1651 // CHECK3-NEXT:    [[C_CASTED:%.*]] = alloca i32, align 4
1652 // CHECK3-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
1653 // CHECK3-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
1654 // CHECK3-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
1655 // CHECK3-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
1656 // CHECK3-NEXT:    store i32 0, i32* [[A]], align 4
1657 // CHECK3-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
1658 // CHECK3-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
1659 // CHECK3-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
1660 // CHECK3-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
1661 // CHECK3-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
1662 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
1663 // CHECK3-NEXT:    store i32* [[TMP0]], i32** [[C]], align 4
1664 // CHECK3-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
1665 // CHECK3-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
1666 // CHECK3-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
1667 // CHECK3-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
1668 // CHECK3-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
1669 // CHECK3-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
1670 // CHECK3-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
1671 // CHECK3-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
1672 // CHECK3-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
1673 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 4
1674 // CHECK3-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 4
1675 // CHECK3-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
1676 // CHECK3-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 4
1677 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 4
1678 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[TMP2]], align 4
1679 // CHECK3-NEXT:    store i32 [[TMP3]], i32* [[A_CASTED]], align 4
1680 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[A_CASTED]], align 4
1681 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B4]], align 4
1682 // CHECK3-NEXT:    store i32 [[TMP5]], i32* [[B_CASTED]], align 4
1683 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32, i32* [[B_CASTED]], align 4
1684 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[C7]], align 4
1685 // CHECK3-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
1686 // CHECK3-NEXT:    store i32 [[TMP8]], i32* [[C_CASTED]], align 4
1687 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32, i32* [[C_CASTED]], align 4
1688 // CHECK3-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 4
1689 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i32, i32, i32, [4 x i32]*)* @.omp_outlined. to void (i32*, i32*, ...)*), %struct.SS* [[THIS1]], i32 [[TMP4]], i32 [[TMP6]], i32 [[TMP9]], [4 x i32]* [[TMP10]])
1690 // CHECK3-NEXT:    ret void
1691 //
1692 //
1693 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined.
1694 // CHECK3-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i32 [[A:%.*]], i32 [[B:%.*]], i32 [[C:%.*]], [4 x i32]* nonnull align 4 dereferenceable(16) [[E:%.*]]) #[[ATTR3:[0-9]+]] {
1695 // CHECK3-NEXT:  entry:
1696 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1697 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1698 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
1699 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
1700 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
1701 // CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca i32, align 4
1702 // CHECK3-NEXT:    [[E_ADDR:%.*]] = alloca [4 x i32]*, align 4
1703 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
1704 // CHECK3-NEXT:    [[_TMP1:%.*]] = alloca i32*, align 4
1705 // CHECK3-NEXT:    [[_TMP2:%.*]] = alloca [4 x i32]*, align 4
1706 // CHECK3-NEXT:    [[E3:%.*]] = alloca [4 x i32], align 4
1707 // CHECK3-NEXT:    [[_TMP4:%.*]] = alloca [4 x i32]*, align 4
1708 // CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 4
1709 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1710 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1711 // CHECK3-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
1712 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
1713 // CHECK3-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
1714 // CHECK3-NEXT:    store i32 [[C]], i32* [[C_ADDR]], align 4
1715 // CHECK3-NEXT:    store [4 x i32]* [[E]], [4 x i32]** [[E_ADDR]], align 4
1716 // CHECK3-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
1717 // CHECK3-NEXT:    [[TMP1:%.*]] = load [4 x i32]*, [4 x i32]** [[E_ADDR]], align 4
1718 // CHECK3-NEXT:    store i32* [[A_ADDR]], i32** [[TMP]], align 4
1719 // CHECK3-NEXT:    store i32* [[C_ADDR]], i32** [[_TMP1]], align 4
1720 // CHECK3-NEXT:    store [4 x i32]* [[TMP1]], [4 x i32]** [[_TMP2]], align 4
1721 // CHECK3-NEXT:    [[TMP2:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP2]], align 4
1722 // CHECK3-NEXT:    [[TMP3:%.*]] = bitcast [4 x i32]* [[E3]] to i8*
1723 // CHECK3-NEXT:    [[TMP4:%.*]] = bitcast [4 x i32]* [[TMP2]] to i8*
1724 // CHECK3-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP3]], i8* align 4 [[TMP4]], i32 16, i1 false)
1725 // CHECK3-NEXT:    store [4 x i32]* [[E3]], [4 x i32]** [[_TMP4]], align 4
1726 // CHECK3-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 0
1727 // CHECK3-NEXT:    store %struct.SS* [[TMP0]], %struct.SS** [[TMP5]], align 4
1728 // CHECK3-NEXT:    [[TMP6:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 1
1729 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[TMP]], align 4
1730 // CHECK3-NEXT:    store i32* [[TMP7]], i32** [[TMP6]], align 4
1731 // CHECK3-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 2
1732 // CHECK3-NEXT:    store i32* [[B_ADDR]], i32** [[TMP8]], align 4
1733 // CHECK3-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 3
1734 // CHECK3-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[_TMP1]], align 4
1735 // CHECK3-NEXT:    store i32* [[TMP10]], i32** [[TMP9]], align 4
1736 // CHECK3-NEXT:    call void @_ZZN2SSC1ERiENKUlvE_clEv(%class.anon.0* nonnull dereferenceable(16) [[REF_TMP]])
1737 // CHECK3-NEXT:    ret void
1738 //
1739 //
1740 // CHECK3-LABEL: define {{[^@]+}}@_ZZN2SSC1ERiENKUlvE_clEv
1741 // CHECK3-SAME: (%class.anon.0* nonnull dereferenceable(16) [[THIS:%.*]]) #[[ATTR2:[0-9]+]] align 2 {
1742 // CHECK3-NEXT:  entry:
1743 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca %class.anon.0*, align 4
1744 // CHECK3-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
1745 // CHECK3-NEXT:    [[B_CASTED:%.*]] = alloca i32, align 4
1746 // CHECK3-NEXT:    [[C_CASTED:%.*]] = alloca i32, align 4
1747 // CHECK3-NEXT:    store %class.anon.0* [[THIS]], %class.anon.0** [[THIS_ADDR]], align 4
1748 // CHECK3-NEXT:    [[THIS1:%.*]] = load %class.anon.0*, %class.anon.0** [[THIS_ADDR]], align 4
1749 // CHECK3-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON_0:%.*]], %class.anon.0* [[THIS1]], i32 0, i32 0
1750 // CHECK3-NEXT:    [[TMP1:%.*]] = load %struct.SS*, %struct.SS** [[TMP0]], align 4
1751 // CHECK3-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 1
1752 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[TMP2]], align 4
1753 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP3]], align 4
1754 // CHECK3-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP4]], 1
1755 // CHECK3-NEXT:    store i32 [[INC]], i32* [[TMP3]], align 4
1756 // CHECK3-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 2
1757 // CHECK3-NEXT:    [[TMP6:%.*]] = load i32*, i32** [[TMP5]], align 4
1758 // CHECK3-NEXT:    [[TMP7:%.*]] = load i32, i32* [[TMP6]], align 4
1759 // CHECK3-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
1760 // CHECK3-NEXT:    store i32 [[DEC]], i32* [[TMP6]], align 4
1761 // CHECK3-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 3
1762 // CHECK3-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[TMP8]], align 4
1763 // CHECK3-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
1764 // CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP10]], 1
1765 // CHECK3-NEXT:    store i32 [[DIV]], i32* [[TMP9]], align 4
1766 // CHECK3-NEXT:    [[TMP11:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 1
1767 // CHECK3-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[TMP11]], align 4
1768 // CHECK3-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
1769 // CHECK3-NEXT:    store i32 [[TMP13]], i32* [[A_CASTED]], align 4
1770 // CHECK3-NEXT:    [[TMP14:%.*]] = load i32, i32* [[A_CASTED]], align 4
1771 // CHECK3-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 2
1772 // CHECK3-NEXT:    [[TMP16:%.*]] = load i32*, i32** [[TMP15]], align 4
1773 // CHECK3-NEXT:    [[TMP17:%.*]] = load i32, i32* [[TMP16]], align 4
1774 // CHECK3-NEXT:    store i32 [[TMP17]], i32* [[B_CASTED]], align 4
1775 // CHECK3-NEXT:    [[TMP18:%.*]] = load i32, i32* [[B_CASTED]], align 4
1776 // CHECK3-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 3
1777 // CHECK3-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP19]], align 4
1778 // CHECK3-NEXT:    [[TMP21:%.*]] = load i32, i32* [[TMP20]], align 4
1779 // CHECK3-NEXT:    store i32 [[TMP21]], i32* [[C_CASTED]], align 4
1780 // CHECK3-NEXT:    [[TMP22:%.*]] = load i32, i32* [[C_CASTED]], align 4
1781 // CHECK3-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i32, i32, i32)* @.omp_outlined..1 to void (i32*, i32*, ...)*), %struct.SS* [[TMP1]], i32 [[TMP14]], i32 [[TMP18]], i32 [[TMP22]])
1782 // CHECK3-NEXT:    ret void
1783 //
1784 //
1785 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..1
1786 // CHECK3-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i32 [[A:%.*]], i32 [[B:%.*]], i32 [[C:%.*]]) #[[ATTR3]] {
1787 // CHECK3-NEXT:  entry:
1788 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1789 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1790 // CHECK3-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
1791 // CHECK3-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
1792 // CHECK3-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
1793 // CHECK3-NEXT:    [[C_ADDR:%.*]] = alloca i32, align 4
1794 // CHECK3-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
1795 // CHECK3-NEXT:    [[_TMP1:%.*]] = alloca i32*, align 4
1796 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1797 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1798 // CHECK3-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
1799 // CHECK3-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
1800 // CHECK3-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
1801 // CHECK3-NEXT:    store i32 [[C]], i32* [[C_ADDR]], align 4
1802 // CHECK3-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
1803 // CHECK3-NEXT:    store i32* [[A_ADDR]], i32** [[TMP]], align 4
1804 // CHECK3-NEXT:    store i32* [[C_ADDR]], i32** [[_TMP1]], align 4
1805 // CHECK3-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 4
1806 // CHECK3-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
1807 // CHECK3-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
1808 // CHECK3-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
1809 // CHECK3-NEXT:    [[TMP3:%.*]] = load i32, i32* [[B_ADDR]], align 4
1810 // CHECK3-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP3]], -1
1811 // CHECK3-NEXT:    store i32 [[DEC]], i32* [[B_ADDR]], align 4
1812 // CHECK3-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[_TMP1]], align 4
1813 // CHECK3-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP4]], align 4
1814 // CHECK3-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP5]], 1
1815 // CHECK3-NEXT:    store i32 [[DIV]], i32* [[TMP4]], align 4
1816 // CHECK3-NEXT:    ret void
1817 //
1818 //
1819 // CHECK3-LABEL: define {{[^@]+}}@.omp_outlined..2
1820 // CHECK3-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32* nonnull align 4 dereferenceable(4) [[G:%.*]], i32 [[SIVAR:%.*]]) #[[ATTR3]] {
1821 // CHECK3-NEXT:  entry:
1822 // CHECK3-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1823 // CHECK3-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1824 // CHECK3-NEXT:    [[G_ADDR:%.*]] = alloca i32*, align 4
1825 // CHECK3-NEXT:    [[SIVAR_ADDR:%.*]] = alloca i32, align 4
1826 // CHECK3-NEXT:    [[G1:%.*]] = alloca i32, align 128
1827 // CHECK3-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 4
1828 // CHECK3-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1829 // CHECK3-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1830 // CHECK3-NEXT:    store i32* [[G]], i32** [[G_ADDR]], align 4
1831 // CHECK3-NEXT:    store i32 [[SIVAR]], i32* [[SIVAR_ADDR]], align 4
1832 // CHECK3-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[G_ADDR]], align 4
1833 // CHECK3-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* [[TMP0]], align 128
1834 // CHECK3-NEXT:    store i32 [[TMP1]], i32* [[G1]], align 128
1835 // CHECK3-NEXT:    store i32 1, i32* [[G1]], align 128
1836 // CHECK3-NEXT:    store i32 2, i32* [[SIVAR_ADDR]], align 4
1837 // CHECK3-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 0
1838 // CHECK3-NEXT:    store i32* [[G1]], i32** [[TMP2]], align 4
1839 // CHECK3-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 1
1840 // CHECK3-NEXT:    store i32* [[SIVAR_ADDR]], i32** [[TMP3]], align 4
1841 // CHECK3-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(%class.anon.1* nonnull dereferenceable(8) [[REF_TMP]])
1842 // CHECK3-NEXT:    ret void
1843 //
1844 //
1845 // CHECK4-LABEL: define {{[^@]+}}@main
1846 // CHECK4-SAME: () #[[ATTR0:[0-9]+]] {
1847 // CHECK4-NEXT:  entry:
1848 // CHECK4-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
1849 // CHECK4-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4
1850 // CHECK4-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, align 4
1851 // CHECK4-NEXT:    store i32 0, i32* [[RETVAL]], align 4
1852 // CHECK4-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(28) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
1853 // CHECK4-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 0
1854 // CHECK4-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 4
1855 // CHECK4-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 1
1856 // CHECK4-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 4
1857 // CHECK4-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 2
1858 // CHECK4-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
1859 // CHECK4-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 3
1860 // CHECK4-NEXT:    store i8* bitcast (void (i8*)* @__main_block_invoke to i8*), i8** [[BLOCK_INVOKE]], align 4
1861 // CHECK4-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 4
1862 // CHECK4-NEXT:    store %struct.__block_descriptor* bitcast ({ i32, i32, i8*, i8* }* @__block_descriptor_tmp.1 to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 4
1863 // CHECK4-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 5
1864 // CHECK4-NEXT:    [[TMP0:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
1865 // CHECK4-NEXT:    store i32 [[TMP0]], i32* [[BLOCK_CAPTURED]], align 4
1866 // CHECK4-NEXT:    [[TMP1:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]] to void ()*
1867 // CHECK4-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP1]] to %struct.__block_literal_generic*
1868 // CHECK4-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
1869 // CHECK4-NEXT:    [[TMP3:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
1870 // CHECK4-NEXT:    [[TMP4:%.*]] = load i8*, i8** [[TMP2]], align 4
1871 // CHECK4-NEXT:    [[TMP5:%.*]] = bitcast i8* [[TMP4]] to void (i8*)*
1872 // CHECK4-NEXT:    call void [[TMP5]](i8* [[TMP3]])
1873 // CHECK4-NEXT:    ret i32 0
1874 //
1875 //
1876 // CHECK4-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
1877 // CHECK4-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
1878 // CHECK4-NEXT:  entry:
1879 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
1880 // CHECK4-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
1881 // CHECK4-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
1882 // CHECK4-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
1883 // CHECK4-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
1884 // CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
1885 // CHECK4-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(28) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
1886 // CHECK4-NEXT:    ret void
1887 //
1888 //
1889 // CHECK4-LABEL: define {{[^@]+}}@__main_block_invoke
1890 // CHECK4-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
1891 // CHECK4-NEXT:  entry:
1892 // CHECK4-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 4
1893 // CHECK4-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>*, align 4
1894 // CHECK4-NEXT:    [[SIVAR_CASTED:%.*]] = alloca i32, align 4
1895 // CHECK4-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 4
1896 // CHECK4-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>*
1897 // CHECK4-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>** [[BLOCK_ADDR]], align 4
1898 // CHECK4-NEXT:    [[TMP0:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
1899 // CHECK4-NEXT:    store i32 [[TMP0]], i32* [[SIVAR_CASTED]], align 4
1900 // CHECK4-NEXT:    [[TMP1:%.*]] = load i32, i32* [[SIVAR_CASTED]], align 4
1901 // CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i32)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* @g, i32 [[TMP1]])
1902 // CHECK4-NEXT:    ret void
1903 //
1904 //
1905 // CHECK4-LABEL: define {{[^@]+}}@.omp_outlined.
1906 // CHECK4-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32* nonnull align 4 dereferenceable(4) [[G:%.*]], i32 [[SIVAR:%.*]]) #[[ATTR2:[0-9]+]] {
1907 // CHECK4-NEXT:  entry:
1908 // CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
1909 // CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
1910 // CHECK4-NEXT:    [[G_ADDR:%.*]] = alloca i32*, align 4
1911 // CHECK4-NEXT:    [[SIVAR_ADDR:%.*]] = alloca i32, align 4
1912 // CHECK4-NEXT:    [[G1:%.*]] = alloca i32, align 128
1913 // CHECK4-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, align 128
1914 // CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
1915 // CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
1916 // CHECK4-NEXT:    store i32* [[G]], i32** [[G_ADDR]], align 4
1917 // CHECK4-NEXT:    store i32 [[SIVAR]], i32* [[SIVAR_ADDR]], align 4
1918 // CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[G_ADDR]], align 4
1919 // CHECK4-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* [[TMP0]], align 128
1920 // CHECK4-NEXT:    store i32 [[TMP1]], i32* [[G1]], align 128
1921 // CHECK4-NEXT:    store i32 1, i32* [[G1]], align 128
1922 // CHECK4-NEXT:    store i32 2, i32* [[SIVAR_ADDR]], align 4
1923 // CHECK4-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 0
1924 // CHECK4-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 128
1925 // CHECK4-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 1
1926 // CHECK4-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 4
1927 // CHECK4-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 2
1928 // CHECK4-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 8
1929 // CHECK4-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 3
1930 // CHECK4-NEXT:    store i8* bitcast (void (i8*)* @g_block_invoke to i8*), i8** [[BLOCK_INVOKE]], align 4
1931 // CHECK4-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 4
1932 // CHECK4-NEXT:    store %struct.__block_descriptor* bitcast ({ i32, i32, i8*, i8* }* @__block_descriptor_tmp to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 16
1933 // CHECK4-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 7
1934 // CHECK4-NEXT:    [[TMP2:%.*]] = load volatile i32, i32* [[G1]], align 128
1935 // CHECK4-NEXT:    store volatile i32 [[TMP2]], i32* [[BLOCK_CAPTURED]], align 128
1936 // CHECK4-NEXT:    [[BLOCK_CAPTURED2:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 5
1937 // CHECK4-NEXT:    [[TMP3:%.*]] = load i32, i32* [[SIVAR_ADDR]], align 4
1938 // CHECK4-NEXT:    store i32 [[TMP3]], i32* [[BLOCK_CAPTURED2]], align 4
1939 // CHECK4-NEXT:    [[TMP4:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]] to void ()*
1940 // CHECK4-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP4]] to %struct.__block_literal_generic*
1941 // CHECK4-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
1942 // CHECK4-NEXT:    [[TMP6:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
1943 // CHECK4-NEXT:    [[TMP7:%.*]] = load i8*, i8** [[TMP5]], align 4
1944 // CHECK4-NEXT:    [[TMP8:%.*]] = bitcast i8* [[TMP7]] to void (i8*)*
1945 // CHECK4-NEXT:    call void [[TMP8]](i8* [[TMP6]])
1946 // CHECK4-NEXT:    ret void
1947 //
1948 //
1949 // CHECK4-LABEL: define {{[^@]+}}@g_block_invoke
1950 // CHECK4-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
1951 // CHECK4-NEXT:  entry:
1952 // CHECK4-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 4
1953 // CHECK4-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>*, align 4
1954 // CHECK4-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 4
1955 // CHECK4-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>*
1956 // CHECK4-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>** [[BLOCK_ADDR]], align 4
1957 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 7
1958 // CHECK4-NEXT:    store i32 2, i32* [[BLOCK_CAPTURE_ADDR]], align 128
1959 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR1:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 5
1960 // CHECK4-NEXT:    store i32 4, i32* [[BLOCK_CAPTURE_ADDR1]], align 4
1961 // CHECK4-NEXT:    ret void
1962 //
1963 //
1964 // CHECK4-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
1965 // CHECK4-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1966 // CHECK4-NEXT:  entry:
1967 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
1968 // CHECK4-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
1969 // CHECK4-NEXT:    [[A2:%.*]] = alloca i32*, align 4
1970 // CHECK4-NEXT:    [[B4:%.*]] = alloca i32, align 4
1971 // CHECK4-NEXT:    [[C7:%.*]] = alloca i32*, align 4
1972 // CHECK4-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 4
1973 // CHECK4-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
1974 // CHECK4-NEXT:    [[B_CASTED:%.*]] = alloca i32, align 4
1975 // CHECK4-NEXT:    [[C_CASTED:%.*]] = alloca i32, align 4
1976 // CHECK4-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
1977 // CHECK4-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
1978 // CHECK4-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
1979 // CHECK4-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
1980 // CHECK4-NEXT:    store i32 0, i32* [[A]], align 4
1981 // CHECK4-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
1982 // CHECK4-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
1983 // CHECK4-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
1984 // CHECK4-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
1985 // CHECK4-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
1986 // CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
1987 // CHECK4-NEXT:    store i32* [[TMP0]], i32** [[C]], align 4
1988 // CHECK4-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
1989 // CHECK4-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
1990 // CHECK4-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
1991 // CHECK4-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
1992 // CHECK4-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
1993 // CHECK4-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
1994 // CHECK4-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
1995 // CHECK4-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
1996 // CHECK4-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
1997 // CHECK4-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 4
1998 // CHECK4-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 4
1999 // CHECK4-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
2000 // CHECK4-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 4
2001 // CHECK4-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 4
2002 // CHECK4-NEXT:    [[TMP3:%.*]] = load i32, i32* [[TMP2]], align 4
2003 // CHECK4-NEXT:    store i32 [[TMP3]], i32* [[A_CASTED]], align 4
2004 // CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[A_CASTED]], align 4
2005 // CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B4]], align 4
2006 // CHECK4-NEXT:    store i32 [[TMP5]], i32* [[B_CASTED]], align 4
2007 // CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[B_CASTED]], align 4
2008 // CHECK4-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[C7]], align 4
2009 // CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
2010 // CHECK4-NEXT:    store i32 [[TMP8]], i32* [[C_CASTED]], align 4
2011 // CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[C_CASTED]], align 4
2012 // CHECK4-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 4
2013 // CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i32, i32, i32, [4 x i32]*)* @.omp_outlined..2 to void (i32*, i32*, ...)*), %struct.SS* [[THIS1]], i32 [[TMP4]], i32 [[TMP6]], i32 [[TMP9]], [4 x i32]* [[TMP10]])
2014 // CHECK4-NEXT:    ret void
2015 //
2016 //
2017 // CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..2
2018 // CHECK4-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i32 [[A:%.*]], i32 [[B:%.*]], i32 [[C:%.*]], [4 x i32]* nonnull align 4 dereferenceable(16) [[E:%.*]]) #[[ATTR2]] {
2019 // CHECK4-NEXT:  entry:
2020 // CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
2021 // CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
2022 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
2023 // CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2024 // CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
2025 // CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca i32, align 4
2026 // CHECK4-NEXT:    [[E_ADDR:%.*]] = alloca [4 x i32]*, align 4
2027 // CHECK4-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
2028 // CHECK4-NEXT:    [[_TMP1:%.*]] = alloca i32*, align 4
2029 // CHECK4-NEXT:    [[_TMP2:%.*]] = alloca [4 x i32]*, align 4
2030 // CHECK4-NEXT:    [[E3:%.*]] = alloca [4 x i32], align 4
2031 // CHECK4-NEXT:    [[_TMP4:%.*]] = alloca [4 x i32]*, align 4
2032 // CHECK4-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, align 4
2033 // CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
2034 // CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
2035 // CHECK4-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
2036 // CHECK4-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2037 // CHECK4-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
2038 // CHECK4-NEXT:    store i32 [[C]], i32* [[C_ADDR]], align 4
2039 // CHECK4-NEXT:    store [4 x i32]* [[E]], [4 x i32]** [[E_ADDR]], align 4
2040 // CHECK4-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
2041 // CHECK4-NEXT:    [[TMP1:%.*]] = load [4 x i32]*, [4 x i32]** [[E_ADDR]], align 4
2042 // CHECK4-NEXT:    store i32* [[A_ADDR]], i32** [[TMP]], align 4
2043 // CHECK4-NEXT:    store i32* [[C_ADDR]], i32** [[_TMP1]], align 4
2044 // CHECK4-NEXT:    store [4 x i32]* [[TMP1]], [4 x i32]** [[_TMP2]], align 4
2045 // CHECK4-NEXT:    [[TMP2:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP2]], align 4
2046 // CHECK4-NEXT:    [[TMP3:%.*]] = bitcast [4 x i32]* [[E3]] to i8*
2047 // CHECK4-NEXT:    [[TMP4:%.*]] = bitcast [4 x i32]* [[TMP2]] to i8*
2048 // CHECK4-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP3]], i8* align 4 [[TMP4]], i32 16, i1 false)
2049 // CHECK4-NEXT:    store [4 x i32]* [[E3]], [4 x i32]** [[_TMP4]], align 4
2050 // CHECK4-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 0
2051 // CHECK4-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 4
2052 // CHECK4-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 1
2053 // CHECK4-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 4
2054 // CHECK4-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 2
2055 // CHECK4-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
2056 // CHECK4-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 3
2057 // CHECK4-NEXT:    store i8* bitcast (void (i8*)* @g_block_invoke_2 to i8*), i8** [[BLOCK_INVOKE]], align 4
2058 // CHECK4-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 4
2059 // CHECK4-NEXT:    store %struct.__block_descriptor* bitcast ({ i32, i32, i8*, i8* }* @__block_descriptor_tmp.4 to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 4
2060 // CHECK4-NEXT:    [[BLOCK_CAPTURED_THIS_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 5
2061 // CHECK4-NEXT:    store %struct.SS* [[TMP0]], %struct.SS** [[BLOCK_CAPTURED_THIS_ADDR]], align 4
2062 // CHECK4-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 6
2063 // CHECK4-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 4
2064 // CHECK4-NEXT:    store i32* [[TMP5]], i32** [[BLOCK_CAPTURED]], align 4
2065 // CHECK4-NEXT:    [[BLOCK_CAPTURED5:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 7
2066 // CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[B_ADDR]], align 4
2067 // CHECK4-NEXT:    store i32 [[TMP6]], i32* [[BLOCK_CAPTURED5]], align 4
2068 // CHECK4-NEXT:    [[BLOCK_CAPTURED6:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 8
2069 // CHECK4-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[_TMP1]], align 4
2070 // CHECK4-NEXT:    store i32* [[TMP7]], i32** [[BLOCK_CAPTURED6]], align 4
2071 // CHECK4-NEXT:    [[TMP8:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]] to void ()*
2072 // CHECK4-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP8]] to %struct.__block_literal_generic*
2073 // CHECK4-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
2074 // CHECK4-NEXT:    [[TMP10:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
2075 // CHECK4-NEXT:    [[TMP11:%.*]] = load i8*, i8** [[TMP9]], align 4
2076 // CHECK4-NEXT:    [[TMP12:%.*]] = bitcast i8* [[TMP11]] to void (i8*)*
2077 // CHECK4-NEXT:    call void [[TMP12]](i8* [[TMP10]])
2078 // CHECK4-NEXT:    ret void
2079 //
2080 //
2081 // CHECK4-LABEL: define {{[^@]+}}@g_block_invoke_2
2082 // CHECK4-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
2083 // CHECK4-NEXT:  entry:
2084 // CHECK4-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 4
2085 // CHECK4-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>*, align 4
2086 // CHECK4-NEXT:    [[A_CASTED:%.*]] = alloca i32, align 4
2087 // CHECK4-NEXT:    [[B_CASTED:%.*]] = alloca i32, align 4
2088 // CHECK4-NEXT:    [[C_CASTED:%.*]] = alloca i32, align 4
2089 // CHECK4-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 4
2090 // CHECK4-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>*
2091 // CHECK4-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>** [[BLOCK_ADDR]], align 4
2092 // CHECK4-NEXT:    [[BLOCK_CAPTURED_THIS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 5
2093 // CHECK4-NEXT:    [[THIS:%.*]] = load %struct.SS*, %struct.SS** [[BLOCK_CAPTURED_THIS]], align 4
2094 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 6
2095 // CHECK4-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR]], align 4
2096 // CHECK4-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
2097 // CHECK4-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP1]], 1
2098 // CHECK4-NEXT:    store i32 [[INC]], i32* [[TMP0]], align 4
2099 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR1:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 7
2100 // CHECK4-NEXT:    [[TMP2:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR1]], align 4
2101 // CHECK4-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP2]], -1
2102 // CHECK4-NEXT:    store i32 [[DEC]], i32* [[BLOCK_CAPTURE_ADDR1]], align 4
2103 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR2:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 8
2104 // CHECK4-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR2]], align 4
2105 // CHECK4-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP3]], align 4
2106 // CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP4]], 1
2107 // CHECK4-NEXT:    store i32 [[DIV]], i32* [[TMP3]], align 4
2108 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR3:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 6
2109 // CHECK4-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR3]], align 4
2110 // CHECK4-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
2111 // CHECK4-NEXT:    store i32 [[TMP6]], i32* [[A_CASTED]], align 4
2112 // CHECK4-NEXT:    [[TMP7:%.*]] = load i32, i32* [[A_CASTED]], align 4
2113 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR4:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 7
2114 // CHECK4-NEXT:    [[TMP8:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR4]], align 4
2115 // CHECK4-NEXT:    store i32 [[TMP8]], i32* [[B_CASTED]], align 4
2116 // CHECK4-NEXT:    [[TMP9:%.*]] = load i32, i32* [[B_CASTED]], align 4
2117 // CHECK4-NEXT:    [[BLOCK_CAPTURE_ADDR5:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 8
2118 // CHECK4-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR5]], align 4
2119 // CHECK4-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
2120 // CHECK4-NEXT:    store i32 [[TMP11]], i32* [[C_CASTED]], align 4
2121 // CHECK4-NEXT:    [[TMP12:%.*]] = load i32, i32* [[C_CASTED]], align 4
2122 // CHECK4-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i32, i32, i32)* @.omp_outlined..3 to void (i32*, i32*, ...)*), %struct.SS* [[THIS]], i32 [[TMP7]], i32 [[TMP9]], i32 [[TMP12]])
2123 // CHECK4-NEXT:    ret void
2124 //
2125 //
2126 // CHECK4-LABEL: define {{[^@]+}}@.omp_outlined..3
2127 // CHECK4-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i32 [[A:%.*]], i32 [[B:%.*]], i32 [[C:%.*]]) #[[ATTR2]] {
2128 // CHECK4-NEXT:  entry:
2129 // CHECK4-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 4
2130 // CHECK4-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 4
2131 // CHECK4-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
2132 // CHECK4-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2133 // CHECK4-NEXT:    [[B_ADDR:%.*]] = alloca i32, align 4
2134 // CHECK4-NEXT:    [[C_ADDR:%.*]] = alloca i32, align 4
2135 // CHECK4-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
2136 // CHECK4-NEXT:    [[_TMP1:%.*]] = alloca i32*, align 4
2137 // CHECK4-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 4
2138 // CHECK4-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 4
2139 // CHECK4-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
2140 // CHECK4-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2141 // CHECK4-NEXT:    store i32 [[B]], i32* [[B_ADDR]], align 4
2142 // CHECK4-NEXT:    store i32 [[C]], i32* [[C_ADDR]], align 4
2143 // CHECK4-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
2144 // CHECK4-NEXT:    store i32* [[A_ADDR]], i32** [[TMP]], align 4
2145 // CHECK4-NEXT:    store i32* [[C_ADDR]], i32** [[_TMP1]], align 4
2146 // CHECK4-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 4
2147 // CHECK4-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
2148 // CHECK4-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
2149 // CHECK4-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
2150 // CHECK4-NEXT:    [[TMP3:%.*]] = load i32, i32* [[B_ADDR]], align 4
2151 // CHECK4-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP3]], -1
2152 // CHECK4-NEXT:    store i32 [[DEC]], i32* [[B_ADDR]], align 4
2153 // CHECK4-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[_TMP1]], align 4
2154 // CHECK4-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP4]], align 4
2155 // CHECK4-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP5]], 1
2156 // CHECK4-NEXT:    store i32 [[DIV]], i32* [[TMP4]], align 4
2157 // CHECK4-NEXT:    ret void
2158 //
2159 //
2160 // CHECK5-LABEL: define {{[^@]+}}@main
2161 // CHECK5-SAME: () #[[ATTR0:[0-9]+]] {
2162 // CHECK5-NEXT:  entry:
2163 // CHECK5-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
2164 // CHECK5-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4
2165 // CHECK5-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
2166 // CHECK5-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
2167 // CHECK5-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
2168 // CHECK5-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
2169 // CHECK5-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4
2170 // CHECK5-NEXT:    [[A:%.*]] = alloca i32, align 4
2171 // CHECK5-NEXT:    store i32 0, i32* [[RETVAL]], align 4
2172 // CHECK5-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(28) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
2173 // CHECK5-NEXT:    call void @_ZN1SIfEC1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]])
2174 // CHECK5-NEXT:    store i32 0, i32* [[T_VAR]], align 4
2175 // CHECK5-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
2176 // CHECK5-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP0]], i8* align 4 bitcast ([2 x i32]* @__const.main.vec to i8*), i32 8, i1 false)
2177 // CHECK5-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
2178 // CHECK5-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], float 1.000000e+00)
2179 // CHECK5-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYINIT_BEGIN]], i32 1
2180 // CHECK5-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], float 2.000000e+00)
2181 // CHECK5-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[VAR]], float 3.000000e+00)
2182 // CHECK5-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 4
2183 // CHECK5-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC]], i32 0, i32 0
2184 // CHECK5-NEXT:    store i32 [[TMP1]], i32* [[ARRAYIDX]], align 4
2185 // CHECK5-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
2186 // CHECK5-NEXT:    [[TMP2:%.*]] = bitcast %struct.S* [[ARRAYIDX1]] to i8*
2187 // CHECK5-NEXT:    [[TMP3:%.*]] = bitcast %struct.S* [[VAR]] to i8*
2188 // CHECK5-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP2]], i8* align 4 [[TMP3]], i32 4, i1 false)
2189 // CHECK5-NEXT:    store i32 2, i32* @_ZZ4mainE5sivar, align 4
2190 // CHECK5-NEXT:    store i32 0, i32* [[A]], align 4
2191 // CHECK5-NEXT:    store i32 0, i32* [[T_VAR]], align 4
2192 // CHECK5-NEXT:    [[CALL:%.*]] = call i32 @_Z5tmainIiET_v()
2193 // CHECK5-NEXT:    store i32 [[CALL]], i32* [[RETVAL]], align 4
2194 // CHECK5-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4:[0-9]+]]
2195 // CHECK5-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
2196 // CHECK5-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i32 2
2197 // CHECK5-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
2198 // CHECK5:       arraydestroy.body:
2199 // CHECK5-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP4]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2200 // CHECK5-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
2201 // CHECK5-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
2202 // CHECK5-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
2203 // CHECK5-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
2204 // CHECK5:       arraydestroy.done2:
2205 // CHECK5-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
2206 // CHECK5-NEXT:    [[TMP5:%.*]] = load i32, i32* [[RETVAL]], align 4
2207 // CHECK5-NEXT:    ret i32 [[TMP5]]
2208 //
2209 //
2210 // CHECK5-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
2211 // CHECK5-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
2212 // CHECK5-NEXT:  entry:
2213 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
2214 // CHECK5-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
2215 // CHECK5-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
2216 // CHECK5-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
2217 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
2218 // CHECK5-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
2219 // CHECK5-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(28) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
2220 // CHECK5-NEXT:    ret void
2221 //
2222 //
2223 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
2224 // CHECK5-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2225 // CHECK5-NEXT:  entry:
2226 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2227 // CHECK5-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2228 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2229 // CHECK5-NEXT:    call void @_ZN1SIfEC2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]])
2230 // CHECK5-NEXT:    ret void
2231 //
2232 //
2233 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
2234 // CHECK5-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2235 // CHECK5-NEXT:  entry:
2236 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2237 // CHECK5-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
2238 // CHECK5-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2239 // CHECK5-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
2240 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2241 // CHECK5-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
2242 // CHECK5-NEXT:    call void @_ZN1SIfEC2Ef(%struct.S* nonnull dereferenceable(4) [[THIS1]], float [[TMP0]])
2243 // CHECK5-NEXT:    ret void
2244 //
2245 //
2246 // CHECK5-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
2247 // CHECK5-SAME: () #[[ATTR3:[0-9]+]] comdat {
2248 // CHECK5-NEXT:  entry:
2249 // CHECK5-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
2250 // CHECK5-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
2251 // CHECK5-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4
2252 // CHECK5-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128
2253 // CHECK5-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128
2254 // CHECK5-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128
2255 // CHECK5-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128
2256 // CHECK5-NEXT:    call void @_ZN1SIiEC1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]])
2257 // CHECK5-NEXT:    call void @_ZN3SSTIiEC1Ev(%struct.SST* nonnull dereferenceable(4) [[SST]])
2258 // CHECK5-NEXT:    store i32 0, i32* [[T_VAR]], align 128
2259 // CHECK5-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
2260 // CHECK5-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP0]], i8* align 128 bitcast ([2 x i32]* @__const._Z5tmainIiET_v.vec to i8*), i32 8, i1 false)
2261 // CHECK5-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
2262 // CHECK5-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 1)
2263 // CHECK5-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYINIT_BEGIN]], i32 1
2264 // CHECK5-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 2)
2265 // CHECK5-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[VAR]], i32 3)
2266 // CHECK5-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 128
2267 // CHECK5-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC]], i32 0, i32 0
2268 // CHECK5-NEXT:    store i32 [[TMP1]], i32* [[ARRAYIDX]], align 128
2269 // CHECK5-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
2270 // CHECK5-NEXT:    [[TMP2:%.*]] = bitcast %struct.S.0* [[ARRAYIDX1]] to i8*
2271 // CHECK5-NEXT:    [[TMP3:%.*]] = bitcast %struct.S.0* [[VAR]] to i8*
2272 // CHECK5-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP2]], i8* align 128 [[TMP3]], i32 4, i1 false)
2273 // CHECK5-NEXT:    store i32 0, i32* [[RETVAL]], align 4
2274 // CHECK5-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4]]
2275 // CHECK5-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
2276 // CHECK5-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i32 2
2277 // CHECK5-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
2278 // CHECK5:       arraydestroy.body:
2279 // CHECK5-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP4]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2280 // CHECK5-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
2281 // CHECK5-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
2282 // CHECK5-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
2283 // CHECK5-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
2284 // CHECK5:       arraydestroy.done2:
2285 // CHECK5-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
2286 // CHECK5-NEXT:    [[TMP5:%.*]] = load i32, i32* [[RETVAL]], align 4
2287 // CHECK5-NEXT:    ret i32 [[TMP5]]
2288 //
2289 //
2290 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
2291 // CHECK5-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2292 // CHECK5-NEXT:  entry:
2293 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2294 // CHECK5-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2295 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2296 // CHECK5-NEXT:    call void @_ZN1SIfED2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
2297 // CHECK5-NEXT:    ret void
2298 //
2299 //
2300 // CHECK5-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
2301 // CHECK5-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2302 // CHECK5-NEXT:  entry:
2303 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
2304 // CHECK5-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
2305 // CHECK5-NEXT:    [[A2:%.*]] = alloca i32*, align 4
2306 // CHECK5-NEXT:    [[B4:%.*]] = alloca i32, align 4
2307 // CHECK5-NEXT:    [[C7:%.*]] = alloca i32*, align 4
2308 // CHECK5-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 4
2309 // CHECK5-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
2310 // CHECK5-NEXT:    [[_TMP10:%.*]] = alloca i32*, align 4
2311 // CHECK5-NEXT:    [[_TMP11:%.*]] = alloca [4 x i32]*, align 4
2312 // CHECK5-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
2313 // CHECK5-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
2314 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
2315 // CHECK5-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
2316 // CHECK5-NEXT:    store i32 0, i32* [[A]], align 4
2317 // CHECK5-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
2318 // CHECK5-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
2319 // CHECK5-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
2320 // CHECK5-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
2321 // CHECK5-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
2322 // CHECK5-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
2323 // CHECK5-NEXT:    store i32* [[TMP0]], i32** [[C]], align 4
2324 // CHECK5-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
2325 // CHECK5-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
2326 // CHECK5-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
2327 // CHECK5-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
2328 // CHECK5-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
2329 // CHECK5-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
2330 // CHECK5-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
2331 // CHECK5-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
2332 // CHECK5-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
2333 // CHECK5-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 4
2334 // CHECK5-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 4
2335 // CHECK5-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
2336 // CHECK5-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 4
2337 // CHECK5-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 4
2338 // CHECK5-NEXT:    store i32* [[TMP2]], i32** [[TMP]], align 4
2339 // CHECK5-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[C7]], align 4
2340 // CHECK5-NEXT:    store i32* [[TMP3]], i32** [[_TMP10]], align 4
2341 // CHECK5-NEXT:    [[TMP4:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 4
2342 // CHECK5-NEXT:    store [4 x i32]* [[TMP4]], [4 x i32]** [[_TMP11]], align 4
2343 // CHECK5-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 4
2344 // CHECK5-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
2345 // CHECK5-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP6]], 1
2346 // CHECK5-NEXT:    store i32 [[INC]], i32* [[TMP5]], align 4
2347 // CHECK5-NEXT:    [[TMP7:%.*]] = load i32, i32* [[B4]], align 4
2348 // CHECK5-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
2349 // CHECK5-NEXT:    store i32 [[DEC]], i32* [[B4]], align 4
2350 // CHECK5-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[_TMP10]], align 4
2351 // CHECK5-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
2352 // CHECK5-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP9]], 1
2353 // CHECK5-NEXT:    store i32 [[DIV]], i32* [[TMP8]], align 4
2354 // CHECK5-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP11]], align 4
2355 // CHECK5-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [4 x i32], [4 x i32]* [[TMP10]], i32 0, i32 2
2356 // CHECK5-NEXT:    store i32 1111, i32* [[ARRAYIDX]], align 4
2357 // CHECK5-NEXT:    ret void
2358 //
2359 //
2360 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
2361 // CHECK5-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2362 // CHECK5-NEXT:  entry:
2363 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2364 // CHECK5-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2365 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2366 // CHECK5-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
2367 // CHECK5-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
2368 // CHECK5-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
2369 // CHECK5-NEXT:    store float [[CONV]], float* [[F]], align 4
2370 // CHECK5-NEXT:    ret void
2371 //
2372 //
2373 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
2374 // CHECK5-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2375 // CHECK5-NEXT:  entry:
2376 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2377 // CHECK5-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2378 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2379 // CHECK5-NEXT:    ret void
2380 //
2381 //
2382 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
2383 // CHECK5-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2384 // CHECK5-NEXT:  entry:
2385 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2386 // CHECK5-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
2387 // CHECK5-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2388 // CHECK5-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
2389 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2390 // CHECK5-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
2391 // CHECK5-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
2392 // CHECK5-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
2393 // CHECK5-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
2394 // CHECK5-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
2395 // CHECK5-NEXT:    store float [[ADD]], float* [[F]], align 4
2396 // CHECK5-NEXT:    ret void
2397 //
2398 //
2399 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
2400 // CHECK5-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2401 // CHECK5-NEXT:  entry:
2402 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2403 // CHECK5-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2404 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2405 // CHECK5-NEXT:    call void @_ZN1SIiEC2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]])
2406 // CHECK5-NEXT:    ret void
2407 //
2408 //
2409 // CHECK5-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev
2410 // CHECK5-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2411 // CHECK5-NEXT:  entry:
2412 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
2413 // CHECK5-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
2414 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
2415 // CHECK5-NEXT:    call void @_ZN3SSTIiEC2Ev(%struct.SST* nonnull dereferenceable(4) [[THIS1]])
2416 // CHECK5-NEXT:    ret void
2417 //
2418 //
2419 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
2420 // CHECK5-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2421 // CHECK5-NEXT:  entry:
2422 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2423 // CHECK5-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2424 // CHECK5-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2425 // CHECK5-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2426 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2427 // CHECK5-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
2428 // CHECK5-NEXT:    call void @_ZN1SIiEC2Ei(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], i32 [[TMP0]])
2429 // CHECK5-NEXT:    ret void
2430 //
2431 //
2432 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
2433 // CHECK5-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2434 // CHECK5-NEXT:  entry:
2435 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2436 // CHECK5-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2437 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2438 // CHECK5-NEXT:    call void @_ZN1SIiED2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
2439 // CHECK5-NEXT:    ret void
2440 //
2441 //
2442 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
2443 // CHECK5-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2444 // CHECK5-NEXT:  entry:
2445 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2446 // CHECK5-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2447 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2448 // CHECK5-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
2449 // CHECK5-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
2450 // CHECK5-NEXT:    store i32 [[TMP0]], i32* [[F]], align 4
2451 // CHECK5-NEXT:    ret void
2452 //
2453 //
2454 // CHECK5-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev
2455 // CHECK5-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2456 // CHECK5-NEXT:  entry:
2457 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
2458 // CHECK5-NEXT:    [[A2:%.*]] = alloca i32*, align 4
2459 // CHECK5-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
2460 // CHECK5-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
2461 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
2462 // CHECK5-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SST:%.*]], %struct.SST* [[THIS1]], i32 0, i32 0
2463 // CHECK5-NEXT:    store i32 0, i32* [[A]], align 4
2464 // CHECK5-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SST]], %struct.SST* [[THIS1]], i32 0, i32 0
2465 // CHECK5-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
2466 // CHECK5-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[A2]], align 4
2467 // CHECK5-NEXT:    store i32* [[TMP0]], i32** [[TMP]], align 4
2468 // CHECK5-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 4
2469 // CHECK5-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
2470 // CHECK5-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
2471 // CHECK5-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
2472 // CHECK5-NEXT:    ret void
2473 //
2474 //
2475 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
2476 // CHECK5-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2477 // CHECK5-NEXT:  entry:
2478 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2479 // CHECK5-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2480 // CHECK5-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2481 // CHECK5-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2482 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2483 // CHECK5-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
2484 // CHECK5-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
2485 // CHECK5-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
2486 // CHECK5-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
2487 // CHECK5-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
2488 // CHECK5-NEXT:    ret void
2489 //
2490 //
2491 // CHECK5-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
2492 // CHECK5-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2493 // CHECK5-NEXT:  entry:
2494 // CHECK5-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2495 // CHECK5-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2496 // CHECK5-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2497 // CHECK5-NEXT:    ret void
2498 //
2499 //
2500 // CHECK6-LABEL: define {{[^@]+}}@main
2501 // CHECK6-SAME: () #[[ATTR0:[0-9]+]] {
2502 // CHECK6-NEXT:  entry:
2503 // CHECK6-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
2504 // CHECK6-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4
2505 // CHECK6-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
2506 // CHECK6-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
2507 // CHECK6-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
2508 // CHECK6-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
2509 // CHECK6-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4
2510 // CHECK6-NEXT:    [[A:%.*]] = alloca i32, align 4
2511 // CHECK6-NEXT:    store i32 0, i32* [[RETVAL]], align 4
2512 // CHECK6-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(28) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
2513 // CHECK6-NEXT:    call void @_ZN1SIfEC1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]])
2514 // CHECK6-NEXT:    store i32 0, i32* [[T_VAR]], align 4
2515 // CHECK6-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
2516 // CHECK6-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP0]], i8* align 4 bitcast ([2 x i32]* @__const.main.vec to i8*), i32 8, i1 false)
2517 // CHECK6-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
2518 // CHECK6-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], float 1.000000e+00)
2519 // CHECK6-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYINIT_BEGIN]], i32 1
2520 // CHECK6-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], float 2.000000e+00)
2521 // CHECK6-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[VAR]], float 3.000000e+00)
2522 // CHECK6-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 4
2523 // CHECK6-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC]], i32 0, i32 0
2524 // CHECK6-NEXT:    store i32 [[TMP1]], i32* [[ARRAYIDX]], align 4
2525 // CHECK6-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
2526 // CHECK6-NEXT:    [[TMP2:%.*]] = bitcast %struct.S* [[ARRAYIDX1]] to i8*
2527 // CHECK6-NEXT:    [[TMP3:%.*]] = bitcast %struct.S* [[VAR]] to i8*
2528 // CHECK6-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 4 [[TMP2]], i8* align 4 [[TMP3]], i32 4, i1 false)
2529 // CHECK6-NEXT:    store i32 2, i32* @_ZZ4mainE5sivar, align 4
2530 // CHECK6-NEXT:    store i32 0, i32* [[A]], align 4
2531 // CHECK6-NEXT:    store i32 0, i32* [[T_VAR]], align 4
2532 // CHECK6-NEXT:    [[CALL:%.*]] = call i32 @_Z5tmainIiET_v()
2533 // CHECK6-NEXT:    store i32 [[CALL]], i32* [[RETVAL]], align 4
2534 // CHECK6-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4:[0-9]+]]
2535 // CHECK6-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
2536 // CHECK6-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i32 2
2537 // CHECK6-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
2538 // CHECK6:       arraydestroy.body:
2539 // CHECK6-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP4]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2540 // CHECK6-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
2541 // CHECK6-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
2542 // CHECK6-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
2543 // CHECK6-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
2544 // CHECK6:       arraydestroy.done2:
2545 // CHECK6-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
2546 // CHECK6-NEXT:    [[TMP5:%.*]] = load i32, i32* [[RETVAL]], align 4
2547 // CHECK6-NEXT:    ret i32 [[TMP5]]
2548 //
2549 //
2550 // CHECK6-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
2551 // CHECK6-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
2552 // CHECK6-NEXT:  entry:
2553 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
2554 // CHECK6-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
2555 // CHECK6-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
2556 // CHECK6-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
2557 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
2558 // CHECK6-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
2559 // CHECK6-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(28) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
2560 // CHECK6-NEXT:    ret void
2561 //
2562 //
2563 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
2564 // CHECK6-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2565 // CHECK6-NEXT:  entry:
2566 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2567 // CHECK6-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2568 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2569 // CHECK6-NEXT:    call void @_ZN1SIfEC2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]])
2570 // CHECK6-NEXT:    ret void
2571 //
2572 //
2573 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
2574 // CHECK6-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2575 // CHECK6-NEXT:  entry:
2576 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2577 // CHECK6-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
2578 // CHECK6-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2579 // CHECK6-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
2580 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2581 // CHECK6-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
2582 // CHECK6-NEXT:    call void @_ZN1SIfEC2Ef(%struct.S* nonnull dereferenceable(4) [[THIS1]], float [[TMP0]])
2583 // CHECK6-NEXT:    ret void
2584 //
2585 //
2586 // CHECK6-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
2587 // CHECK6-SAME: () #[[ATTR3:[0-9]+]] comdat {
2588 // CHECK6-NEXT:  entry:
2589 // CHECK6-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
2590 // CHECK6-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
2591 // CHECK6-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4
2592 // CHECK6-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128
2593 // CHECK6-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128
2594 // CHECK6-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128
2595 // CHECK6-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128
2596 // CHECK6-NEXT:    call void @_ZN1SIiEC1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]])
2597 // CHECK6-NEXT:    call void @_ZN3SSTIiEC1Ev(%struct.SST* nonnull dereferenceable(4) [[SST]])
2598 // CHECK6-NEXT:    store i32 0, i32* [[T_VAR]], align 128
2599 // CHECK6-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
2600 // CHECK6-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP0]], i8* align 128 bitcast ([2 x i32]* @__const._Z5tmainIiET_v.vec to i8*), i32 8, i1 false)
2601 // CHECK6-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
2602 // CHECK6-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 1)
2603 // CHECK6-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYINIT_BEGIN]], i32 1
2604 // CHECK6-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 2)
2605 // CHECK6-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[VAR]], i32 3)
2606 // CHECK6-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 128
2607 // CHECK6-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC]], i32 0, i32 0
2608 // CHECK6-NEXT:    store i32 [[TMP1]], i32* [[ARRAYIDX]], align 128
2609 // CHECK6-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
2610 // CHECK6-NEXT:    [[TMP2:%.*]] = bitcast %struct.S.0* [[ARRAYIDX1]] to i8*
2611 // CHECK6-NEXT:    [[TMP3:%.*]] = bitcast %struct.S.0* [[VAR]] to i8*
2612 // CHECK6-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i32(i8* align 128 [[TMP2]], i8* align 128 [[TMP3]], i32 4, i1 false)
2613 // CHECK6-NEXT:    store i32 0, i32* [[RETVAL]], align 4
2614 // CHECK6-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4]]
2615 // CHECK6-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
2616 // CHECK6-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i32 2
2617 // CHECK6-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
2618 // CHECK6:       arraydestroy.body:
2619 // CHECK6-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP4]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2620 // CHECK6-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
2621 // CHECK6-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
2622 // CHECK6-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
2623 // CHECK6-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
2624 // CHECK6:       arraydestroy.done2:
2625 // CHECK6-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
2626 // CHECK6-NEXT:    [[TMP5:%.*]] = load i32, i32* [[RETVAL]], align 4
2627 // CHECK6-NEXT:    ret i32 [[TMP5]]
2628 //
2629 //
2630 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
2631 // CHECK6-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2632 // CHECK6-NEXT:  entry:
2633 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2634 // CHECK6-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2635 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2636 // CHECK6-NEXT:    call void @_ZN1SIfED2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
2637 // CHECK6-NEXT:    ret void
2638 //
2639 //
2640 // CHECK6-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
2641 // CHECK6-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2642 // CHECK6-NEXT:  entry:
2643 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
2644 // CHECK6-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
2645 // CHECK6-NEXT:    [[A2:%.*]] = alloca i32*, align 4
2646 // CHECK6-NEXT:    [[B4:%.*]] = alloca i32, align 4
2647 // CHECK6-NEXT:    [[C7:%.*]] = alloca i32*, align 4
2648 // CHECK6-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 4
2649 // CHECK6-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
2650 // CHECK6-NEXT:    [[_TMP10:%.*]] = alloca i32*, align 4
2651 // CHECK6-NEXT:    [[_TMP11:%.*]] = alloca [4 x i32]*, align 4
2652 // CHECK6-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
2653 // CHECK6-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
2654 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
2655 // CHECK6-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
2656 // CHECK6-NEXT:    store i32 0, i32* [[A]], align 4
2657 // CHECK6-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
2658 // CHECK6-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
2659 // CHECK6-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
2660 // CHECK6-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
2661 // CHECK6-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
2662 // CHECK6-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
2663 // CHECK6-NEXT:    store i32* [[TMP0]], i32** [[C]], align 4
2664 // CHECK6-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
2665 // CHECK6-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
2666 // CHECK6-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
2667 // CHECK6-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
2668 // CHECK6-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
2669 // CHECK6-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
2670 // CHECK6-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
2671 // CHECK6-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
2672 // CHECK6-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
2673 // CHECK6-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 4
2674 // CHECK6-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 4
2675 // CHECK6-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
2676 // CHECK6-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 4
2677 // CHECK6-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 4
2678 // CHECK6-NEXT:    store i32* [[TMP2]], i32** [[TMP]], align 4
2679 // CHECK6-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[C7]], align 4
2680 // CHECK6-NEXT:    store i32* [[TMP3]], i32** [[_TMP10]], align 4
2681 // CHECK6-NEXT:    [[TMP4:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 4
2682 // CHECK6-NEXT:    store [4 x i32]* [[TMP4]], [4 x i32]** [[_TMP11]], align 4
2683 // CHECK6-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 4
2684 // CHECK6-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
2685 // CHECK6-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP6]], 1
2686 // CHECK6-NEXT:    store i32 [[INC]], i32* [[TMP5]], align 4
2687 // CHECK6-NEXT:    [[TMP7:%.*]] = load i32, i32* [[B4]], align 4
2688 // CHECK6-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
2689 // CHECK6-NEXT:    store i32 [[DEC]], i32* [[B4]], align 4
2690 // CHECK6-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[_TMP10]], align 4
2691 // CHECK6-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
2692 // CHECK6-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP9]], 1
2693 // CHECK6-NEXT:    store i32 [[DIV]], i32* [[TMP8]], align 4
2694 // CHECK6-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP11]], align 4
2695 // CHECK6-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [4 x i32], [4 x i32]* [[TMP10]], i32 0, i32 2
2696 // CHECK6-NEXT:    store i32 1111, i32* [[ARRAYIDX]], align 4
2697 // CHECK6-NEXT:    ret void
2698 //
2699 //
2700 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
2701 // CHECK6-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2702 // CHECK6-NEXT:  entry:
2703 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2704 // CHECK6-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2705 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2706 // CHECK6-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
2707 // CHECK6-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
2708 // CHECK6-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
2709 // CHECK6-NEXT:    store float [[CONV]], float* [[F]], align 4
2710 // CHECK6-NEXT:    ret void
2711 //
2712 //
2713 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
2714 // CHECK6-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2715 // CHECK6-NEXT:  entry:
2716 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2717 // CHECK6-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2718 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2719 // CHECK6-NEXT:    ret void
2720 //
2721 //
2722 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
2723 // CHECK6-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2724 // CHECK6-NEXT:  entry:
2725 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 4
2726 // CHECK6-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
2727 // CHECK6-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 4
2728 // CHECK6-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
2729 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 4
2730 // CHECK6-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
2731 // CHECK6-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
2732 // CHECK6-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
2733 // CHECK6-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
2734 // CHECK6-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
2735 // CHECK6-NEXT:    store float [[ADD]], float* [[F]], align 4
2736 // CHECK6-NEXT:    ret void
2737 //
2738 //
2739 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
2740 // CHECK6-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2741 // CHECK6-NEXT:  entry:
2742 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2743 // CHECK6-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2744 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2745 // CHECK6-NEXT:    call void @_ZN1SIiEC2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]])
2746 // CHECK6-NEXT:    ret void
2747 //
2748 //
2749 // CHECK6-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev
2750 // CHECK6-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2751 // CHECK6-NEXT:  entry:
2752 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
2753 // CHECK6-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
2754 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
2755 // CHECK6-NEXT:    call void @_ZN3SSTIiEC2Ev(%struct.SST* nonnull dereferenceable(4) [[THIS1]])
2756 // CHECK6-NEXT:    ret void
2757 //
2758 //
2759 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
2760 // CHECK6-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2761 // CHECK6-NEXT:  entry:
2762 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2763 // CHECK6-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2764 // CHECK6-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2765 // CHECK6-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2766 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2767 // CHECK6-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
2768 // CHECK6-NEXT:    call void @_ZN1SIiEC2Ei(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], i32 [[TMP0]])
2769 // CHECK6-NEXT:    ret void
2770 //
2771 //
2772 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
2773 // CHECK6-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2774 // CHECK6-NEXT:  entry:
2775 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2776 // CHECK6-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2777 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2778 // CHECK6-NEXT:    call void @_ZN1SIiED2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
2779 // CHECK6-NEXT:    ret void
2780 //
2781 //
2782 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
2783 // CHECK6-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2784 // CHECK6-NEXT:  entry:
2785 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2786 // CHECK6-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2787 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2788 // CHECK6-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
2789 // CHECK6-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
2790 // CHECK6-NEXT:    store i32 [[TMP0]], i32* [[F]], align 4
2791 // CHECK6-NEXT:    ret void
2792 //
2793 //
2794 // CHECK6-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev
2795 // CHECK6-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2796 // CHECK6-NEXT:  entry:
2797 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 4
2798 // CHECK6-NEXT:    [[A2:%.*]] = alloca i32*, align 4
2799 // CHECK6-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
2800 // CHECK6-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 4
2801 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 4
2802 // CHECK6-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SST:%.*]], %struct.SST* [[THIS1]], i32 0, i32 0
2803 // CHECK6-NEXT:    store i32 0, i32* [[A]], align 4
2804 // CHECK6-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SST]], %struct.SST* [[THIS1]], i32 0, i32 0
2805 // CHECK6-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
2806 // CHECK6-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[A2]], align 4
2807 // CHECK6-NEXT:    store i32* [[TMP0]], i32** [[TMP]], align 4
2808 // CHECK6-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 4
2809 // CHECK6-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
2810 // CHECK6-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
2811 // CHECK6-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
2812 // CHECK6-NEXT:    ret void
2813 //
2814 //
2815 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
2816 // CHECK6-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2817 // CHECK6-NEXT:  entry:
2818 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2819 // CHECK6-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
2820 // CHECK6-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2821 // CHECK6-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
2822 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2823 // CHECK6-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
2824 // CHECK6-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
2825 // CHECK6-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
2826 // CHECK6-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
2827 // CHECK6-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
2828 // CHECK6-NEXT:    ret void
2829 //
2830 //
2831 // CHECK6-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
2832 // CHECK6-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2833 // CHECK6-NEXT:  entry:
2834 // CHECK6-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 4
2835 // CHECK6-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 4
2836 // CHECK6-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 4
2837 // CHECK6-NEXT:    ret void
2838 //
2839 //
2840 // CHECK7-LABEL: define {{[^@]+}}@main
2841 // CHECK7-SAME: () #[[ATTR0:[0-9]+]] {
2842 // CHECK7-NEXT:  entry:
2843 // CHECK7-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
2844 // CHECK7-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4
2845 // CHECK7-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 4
2846 // CHECK7-NEXT:    store i32 0, i32* [[RETVAL]], align 4
2847 // CHECK7-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(28) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
2848 // CHECK7-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
2849 // CHECK7-NEXT:    store i32* @_ZZ4mainE5sivar, i32** [[TMP0]], align 4
2850 // CHECK7-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* nonnull dereferenceable(4) [[REF_TMP]])
2851 // CHECK7-NEXT:    ret i32 0
2852 //
2853 //
2854 // CHECK7-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
2855 // CHECK7-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
2856 // CHECK7-NEXT:  entry:
2857 // CHECK7-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
2858 // CHECK7-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
2859 // CHECK7-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
2860 // CHECK7-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
2861 // CHECK7-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
2862 // CHECK7-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
2863 // CHECK7-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(28) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
2864 // CHECK7-NEXT:    ret void
2865 //
2866 //
2867 // CHECK7-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
2868 // CHECK7-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2869 // CHECK7-NEXT:  entry:
2870 // CHECK7-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
2871 // CHECK7-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
2872 // CHECK7-NEXT:    [[A2:%.*]] = alloca i32*, align 4
2873 // CHECK7-NEXT:    [[B4:%.*]] = alloca i32, align 4
2874 // CHECK7-NEXT:    [[C7:%.*]] = alloca i32*, align 4
2875 // CHECK7-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 4
2876 // CHECK7-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
2877 // CHECK7-NEXT:    [[_TMP10:%.*]] = alloca i32*, align 4
2878 // CHECK7-NEXT:    [[_TMP11:%.*]] = alloca [4 x i32]*, align 4
2879 // CHECK7-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 4
2880 // CHECK7-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
2881 // CHECK7-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
2882 // CHECK7-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
2883 // CHECK7-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
2884 // CHECK7-NEXT:    store i32 0, i32* [[A]], align 4
2885 // CHECK7-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
2886 // CHECK7-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
2887 // CHECK7-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
2888 // CHECK7-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
2889 // CHECK7-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
2890 // CHECK7-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
2891 // CHECK7-NEXT:    store i32* [[TMP0]], i32** [[C]], align 4
2892 // CHECK7-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
2893 // CHECK7-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
2894 // CHECK7-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
2895 // CHECK7-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
2896 // CHECK7-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
2897 // CHECK7-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
2898 // CHECK7-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
2899 // CHECK7-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
2900 // CHECK7-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
2901 // CHECK7-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 4
2902 // CHECK7-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 4
2903 // CHECK7-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
2904 // CHECK7-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 4
2905 // CHECK7-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 4
2906 // CHECK7-NEXT:    store i32* [[TMP2]], i32** [[TMP]], align 4
2907 // CHECK7-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[C7]], align 4
2908 // CHECK7-NEXT:    store i32* [[TMP3]], i32** [[_TMP10]], align 4
2909 // CHECK7-NEXT:    [[TMP4:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 4
2910 // CHECK7-NEXT:    store [4 x i32]* [[TMP4]], [4 x i32]** [[_TMP11]], align 4
2911 // CHECK7-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 0
2912 // CHECK7-NEXT:    store %struct.SS* [[THIS1]], %struct.SS** [[TMP5]], align 4
2913 // CHECK7-NEXT:    [[TMP6:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 1
2914 // CHECK7-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[TMP]], align 4
2915 // CHECK7-NEXT:    store i32* [[TMP7]], i32** [[TMP6]], align 4
2916 // CHECK7-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 2
2917 // CHECK7-NEXT:    store i32* [[B4]], i32** [[TMP8]], align 4
2918 // CHECK7-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 3
2919 // CHECK7-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[_TMP10]], align 4
2920 // CHECK7-NEXT:    store i32* [[TMP10]], i32** [[TMP9]], align 4
2921 // CHECK7-NEXT:    call void @_ZZN2SSC1ERiENKUlvE_clEv(%class.anon.0* nonnull dereferenceable(16) [[REF_TMP]])
2922 // CHECK7-NEXT:    ret void
2923 //
2924 //
2925 // CHECK7-LABEL: define {{[^@]+}}@_ZZN2SSC1ERiENKUlvE_clEv
2926 // CHECK7-SAME: (%class.anon.0* nonnull dereferenceable(16) [[THIS:%.*]]) #[[ATTR2:[0-9]+]] align 2 {
2927 // CHECK7-NEXT:  entry:
2928 // CHECK7-NEXT:    [[THIS_ADDR:%.*]] = alloca %class.anon.0*, align 4
2929 // CHECK7-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
2930 // CHECK7-NEXT:    [[_TMP2:%.*]] = alloca i32*, align 4
2931 // CHECK7-NEXT:    store %class.anon.0* [[THIS]], %class.anon.0** [[THIS_ADDR]], align 4
2932 // CHECK7-NEXT:    [[THIS1:%.*]] = load %class.anon.0*, %class.anon.0** [[THIS_ADDR]], align 4
2933 // CHECK7-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON_0:%.*]], %class.anon.0* [[THIS1]], i32 0, i32 0
2934 // CHECK7-NEXT:    [[TMP1:%.*]] = load %struct.SS*, %struct.SS** [[TMP0]], align 4
2935 // CHECK7-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 1
2936 // CHECK7-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[TMP2]], align 4
2937 // CHECK7-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP3]], align 4
2938 // CHECK7-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP4]], 1
2939 // CHECK7-NEXT:    store i32 [[INC]], i32* [[TMP3]], align 4
2940 // CHECK7-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 2
2941 // CHECK7-NEXT:    [[TMP6:%.*]] = load i32*, i32** [[TMP5]], align 4
2942 // CHECK7-NEXT:    [[TMP7:%.*]] = load i32, i32* [[TMP6]], align 4
2943 // CHECK7-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
2944 // CHECK7-NEXT:    store i32 [[DEC]], i32* [[TMP6]], align 4
2945 // CHECK7-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 3
2946 // CHECK7-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[TMP8]], align 4
2947 // CHECK7-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
2948 // CHECK7-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP10]], 1
2949 // CHECK7-NEXT:    store i32 [[DIV]], i32* [[TMP9]], align 4
2950 // CHECK7-NEXT:    [[TMP11:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 1
2951 // CHECK7-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[TMP11]], align 4
2952 // CHECK7-NEXT:    store i32* [[TMP12]], i32** [[TMP]], align 4
2953 // CHECK7-NEXT:    [[TMP13:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 2
2954 // CHECK7-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[TMP13]], align 4
2955 // CHECK7-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 3
2956 // CHECK7-NEXT:    [[TMP16:%.*]] = load i32*, i32** [[TMP15]], align 4
2957 // CHECK7-NEXT:    store i32* [[TMP16]], i32** [[_TMP2]], align 4
2958 // CHECK7-NEXT:    [[TMP17:%.*]] = load i32*, i32** [[TMP]], align 4
2959 // CHECK7-NEXT:    [[TMP18:%.*]] = load i32, i32* [[TMP17]], align 4
2960 // CHECK7-NEXT:    [[INC3:%.*]] = add nsw i32 [[TMP18]], 1
2961 // CHECK7-NEXT:    store i32 [[INC3]], i32* [[TMP17]], align 4
2962 // CHECK7-NEXT:    [[TMP19:%.*]] = load i32, i32* [[TMP14]], align 4
2963 // CHECK7-NEXT:    [[DEC4:%.*]] = add nsw i32 [[TMP19]], -1
2964 // CHECK7-NEXT:    store i32 [[DEC4]], i32* [[TMP14]], align 4
2965 // CHECK7-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[_TMP2]], align 4
2966 // CHECK7-NEXT:    [[TMP21:%.*]] = load i32, i32* [[TMP20]], align 4
2967 // CHECK7-NEXT:    [[DIV5:%.*]] = sdiv i32 [[TMP21]], 1
2968 // CHECK7-NEXT:    store i32 [[DIV5]], i32* [[TMP20]], align 4
2969 // CHECK7-NEXT:    ret void
2970 //
2971 //
2972 // CHECK8-LABEL: define {{[^@]+}}@main
2973 // CHECK8-SAME: () #[[ATTR0:[0-9]+]] {
2974 // CHECK8-NEXT:  entry:
2975 // CHECK8-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
2976 // CHECK8-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 4
2977 // CHECK8-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, align 4
2978 // CHECK8-NEXT:    store i32 0, i32* [[RETVAL]], align 4
2979 // CHECK8-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(28) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
2980 // CHECK8-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 0
2981 // CHECK8-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 4
2982 // CHECK8-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 1
2983 // CHECK8-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 4
2984 // CHECK8-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 2
2985 // CHECK8-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
2986 // CHECK8-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 3
2987 // CHECK8-NEXT:    store i8* bitcast (void (i8*)* @__main_block_invoke to i8*), i8** [[BLOCK_INVOKE]], align 4
2988 // CHECK8-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 4
2989 // CHECK8-NEXT:    store %struct.__block_descriptor* bitcast ({ i32, i32, i8*, i8* }* @__block_descriptor_tmp.1 to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 4
2990 // CHECK8-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 5
2991 // CHECK8-NEXT:    [[TMP0:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
2992 // CHECK8-NEXT:    store i32 [[TMP0]], i32* [[BLOCK_CAPTURED]], align 4
2993 // CHECK8-NEXT:    [[TMP1:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]] to void ()*
2994 // CHECK8-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP1]] to %struct.__block_literal_generic*
2995 // CHECK8-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
2996 // CHECK8-NEXT:    [[TMP3:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
2997 // CHECK8-NEXT:    [[TMP4:%.*]] = load i8*, i8** [[TMP2]], align 4
2998 // CHECK8-NEXT:    [[TMP5:%.*]] = bitcast i8* [[TMP4]] to void (i8*)*
2999 // CHECK8-NEXT:    call void [[TMP5]](i8* [[TMP3]])
3000 // CHECK8-NEXT:    ret i32 0
3001 //
3002 //
3003 // CHECK8-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
3004 // CHECK8-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
3005 // CHECK8-NEXT:  entry:
3006 // CHECK8-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
3007 // CHECK8-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
3008 // CHECK8-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
3009 // CHECK8-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
3010 // CHECK8-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
3011 // CHECK8-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
3012 // CHECK8-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(28) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
3013 // CHECK8-NEXT:    ret void
3014 //
3015 //
3016 // CHECK8-LABEL: define {{[^@]+}}@__main_block_invoke
3017 // CHECK8-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
3018 // CHECK8-NEXT:  entry:
3019 // CHECK8-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 4
3020 // CHECK8-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>*, align 4
3021 // CHECK8-NEXT:    [[BLOCK1:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, align 128
3022 // CHECK8-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 4
3023 // CHECK8-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>*
3024 // CHECK8-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>** [[BLOCK_ADDR]], align 4
3025 // CHECK8-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 5
3026 // CHECK8-NEXT:    store i32 1, i32* @g, align 128
3027 // CHECK8-NEXT:    store i32 2, i32* [[BLOCK_CAPTURE_ADDR]], align 4
3028 // CHECK8-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK1]], i32 0, i32 0
3029 // CHECK8-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 128
3030 // CHECK8-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK1]], i32 0, i32 1
3031 // CHECK8-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 4
3032 // CHECK8-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK1]], i32 0, i32 2
3033 // CHECK8-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 8
3034 // CHECK8-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK1]], i32 0, i32 3
3035 // CHECK8-NEXT:    store i8* bitcast (void (i8*)* @__main_block_invoke_2 to i8*), i8** [[BLOCK_INVOKE]], align 4
3036 // CHECK8-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK1]], i32 0, i32 4
3037 // CHECK8-NEXT:    store %struct.__block_descriptor* bitcast ({ i32, i32, i8*, i8* }* @__block_descriptor_tmp to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 16
3038 // CHECK8-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK1]], i32 0, i32 7
3039 // CHECK8-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
3040 // CHECK8-NEXT:    store volatile i32 [[TMP0]], i32* [[BLOCK_CAPTURED]], align 128
3041 // CHECK8-NEXT:    [[BLOCK_CAPTURED2:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK1]], i32 0, i32 5
3042 // CHECK8-NEXT:    [[TMP1:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR]], align 4
3043 // CHECK8-NEXT:    store i32 [[TMP1]], i32* [[BLOCK_CAPTURED2]], align 4
3044 // CHECK8-NEXT:    [[TMP2:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK1]] to void ()*
3045 // CHECK8-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP2]] to %struct.__block_literal_generic*
3046 // CHECK8-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
3047 // CHECK8-NEXT:    [[TMP4:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
3048 // CHECK8-NEXT:    [[TMP5:%.*]] = load i8*, i8** [[TMP3]], align 4
3049 // CHECK8-NEXT:    [[TMP6:%.*]] = bitcast i8* [[TMP5]] to void (i8*)*
3050 // CHECK8-NEXT:    call void [[TMP6]](i8* [[TMP4]])
3051 // CHECK8-NEXT:    ret void
3052 //
3053 //
3054 // CHECK8-LABEL: define {{[^@]+}}@__main_block_invoke_2
3055 // CHECK8-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
3056 // CHECK8-NEXT:  entry:
3057 // CHECK8-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 4
3058 // CHECK8-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>*, align 4
3059 // CHECK8-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 4
3060 // CHECK8-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>*
3061 // CHECK8-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>** [[BLOCK_ADDR]], align 4
3062 // CHECK8-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 7
3063 // CHECK8-NEXT:    store i32 2, i32* [[BLOCK_CAPTURE_ADDR]], align 128
3064 // CHECK8-NEXT:    [[BLOCK_CAPTURE_ADDR1:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [104 x i8], i32 }>* [[BLOCK]], i32 0, i32 5
3065 // CHECK8-NEXT:    store i32 4, i32* [[BLOCK_CAPTURE_ADDR1]], align 4
3066 // CHECK8-NEXT:    ret void
3067 //
3068 //
3069 // CHECK8-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
3070 // CHECK8-SAME: (%struct.SS* nonnull dereferenceable(28) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3071 // CHECK8-NEXT:  entry:
3072 // CHECK8-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 4
3073 // CHECK8-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 4
3074 // CHECK8-NEXT:    [[A2:%.*]] = alloca i32*, align 4
3075 // CHECK8-NEXT:    [[B4:%.*]] = alloca i32, align 4
3076 // CHECK8-NEXT:    [[C7:%.*]] = alloca i32*, align 4
3077 // CHECK8-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 4
3078 // CHECK8-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
3079 // CHECK8-NEXT:    [[_TMP10:%.*]] = alloca i32*, align 4
3080 // CHECK8-NEXT:    [[_TMP11:%.*]] = alloca [4 x i32]*, align 4
3081 // CHECK8-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, align 4
3082 // CHECK8-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 4
3083 // CHECK8-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 4
3084 // CHECK8-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 4
3085 // CHECK8-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
3086 // CHECK8-NEXT:    store i32 0, i32* [[A]], align 4
3087 // CHECK8-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
3088 // CHECK8-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
3089 // CHECK8-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
3090 // CHECK8-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
3091 // CHECK8-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
3092 // CHECK8-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 4
3093 // CHECK8-NEXT:    store i32* [[TMP0]], i32** [[C]], align 4
3094 // CHECK8-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
3095 // CHECK8-NEXT:    store i32* [[A3]], i32** [[A2]], align 4
3096 // CHECK8-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
3097 // CHECK8-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
3098 // CHECK8-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
3099 // CHECK8-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
3100 // CHECK8-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
3101 // CHECK8-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
3102 // CHECK8-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
3103 // CHECK8-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 4
3104 // CHECK8-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 4
3105 // CHECK8-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
3106 // CHECK8-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 4
3107 // CHECK8-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 4
3108 // CHECK8-NEXT:    store i32* [[TMP2]], i32** [[TMP]], align 4
3109 // CHECK8-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[C7]], align 4
3110 // CHECK8-NEXT:    store i32* [[TMP3]], i32** [[_TMP10]], align 4
3111 // CHECK8-NEXT:    [[TMP4:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 4
3112 // CHECK8-NEXT:    store [4 x i32]* [[TMP4]], [4 x i32]** [[_TMP11]], align 4
3113 // CHECK8-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 0
3114 // CHECK8-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 4
3115 // CHECK8-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 1
3116 // CHECK8-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 4
3117 // CHECK8-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 2
3118 // CHECK8-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
3119 // CHECK8-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 3
3120 // CHECK8-NEXT:    store i8* bitcast (void (i8*)* @___ZN2SSC2ERi_block_invoke to i8*), i8** [[BLOCK_INVOKE]], align 4
3121 // CHECK8-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 4
3122 // CHECK8-NEXT:    store %struct.__block_descriptor* bitcast ({ i32, i32, i8*, i8* }* @__block_descriptor_tmp.2 to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 4
3123 // CHECK8-NEXT:    [[BLOCK_CAPTURED_THIS_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 5
3124 // CHECK8-NEXT:    store %struct.SS* [[THIS1]], %struct.SS** [[BLOCK_CAPTURED_THIS_ADDR]], align 4
3125 // CHECK8-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 6
3126 // CHECK8-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 4
3127 // CHECK8-NEXT:    store i32* [[TMP5]], i32** [[BLOCK_CAPTURED]], align 4
3128 // CHECK8-NEXT:    [[BLOCK_CAPTURED12:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 7
3129 // CHECK8-NEXT:    [[TMP6:%.*]] = load i32, i32* [[B4]], align 4
3130 // CHECK8-NEXT:    store i32 [[TMP6]], i32* [[BLOCK_CAPTURED12]], align 4
3131 // CHECK8-NEXT:    [[BLOCK_CAPTURED13:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 8
3132 // CHECK8-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[_TMP10]], align 4
3133 // CHECK8-NEXT:    store i32* [[TMP7]], i32** [[BLOCK_CAPTURED13]], align 4
3134 // CHECK8-NEXT:    [[TMP8:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]] to void ()*
3135 // CHECK8-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP8]] to %struct.__block_literal_generic*
3136 // CHECK8-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
3137 // CHECK8-NEXT:    [[TMP10:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
3138 // CHECK8-NEXT:    [[TMP11:%.*]] = load i8*, i8** [[TMP9]], align 4
3139 // CHECK8-NEXT:    [[TMP12:%.*]] = bitcast i8* [[TMP11]] to void (i8*)*
3140 // CHECK8-NEXT:    call void [[TMP12]](i8* [[TMP10]])
3141 // CHECK8-NEXT:    ret void
3142 //
3143 //
3144 // CHECK8-LABEL: define {{[^@]+}}@___ZN2SSC2ERi_block_invoke
3145 // CHECK8-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
3146 // CHECK8-NEXT:  entry:
3147 // CHECK8-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 4
3148 // CHECK8-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>*, align 4
3149 // CHECK8-NEXT:    [[TMP:%.*]] = alloca i32*, align 4
3150 // CHECK8-NEXT:    [[_TMP6:%.*]] = alloca i32*, align 4
3151 // CHECK8-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 4
3152 // CHECK8-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>*
3153 // CHECK8-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>** [[BLOCK_ADDR]], align 4
3154 // CHECK8-NEXT:    [[BLOCK_CAPTURED_THIS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 5
3155 // CHECK8-NEXT:    [[THIS:%.*]] = load %struct.SS*, %struct.SS** [[BLOCK_CAPTURED_THIS]], align 4
3156 // CHECK8-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 6
3157 // CHECK8-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR]], align 4
3158 // CHECK8-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
3159 // CHECK8-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP1]], 1
3160 // CHECK8-NEXT:    store i32 [[INC]], i32* [[TMP0]], align 4
3161 // CHECK8-NEXT:    [[BLOCK_CAPTURE_ADDR1:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 7
3162 // CHECK8-NEXT:    [[TMP2:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR1]], align 4
3163 // CHECK8-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP2]], -1
3164 // CHECK8-NEXT:    store i32 [[DEC]], i32* [[BLOCK_CAPTURE_ADDR1]], align 4
3165 // CHECK8-NEXT:    [[BLOCK_CAPTURE_ADDR2:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 8
3166 // CHECK8-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR2]], align 4
3167 // CHECK8-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP3]], align 4
3168 // CHECK8-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP4]], 1
3169 // CHECK8-NEXT:    store i32 [[DIV]], i32* [[TMP3]], align 4
3170 // CHECK8-NEXT:    [[BLOCK_CAPTURE_ADDR3:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 6
3171 // CHECK8-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR3]], align 4
3172 // CHECK8-NEXT:    store i32* [[TMP5]], i32** [[TMP]], align 4
3173 // CHECK8-NEXT:    [[BLOCK_CAPTURE_ADDR4:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 7
3174 // CHECK8-NEXT:    [[BLOCK_CAPTURE_ADDR5:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32, i32* }>* [[BLOCK]], i32 0, i32 8
3175 // CHECK8-NEXT:    [[TMP6:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR5]], align 4
3176 // CHECK8-NEXT:    store i32* [[TMP6]], i32** [[_TMP6]], align 4
3177 // CHECK8-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[TMP]], align 4
3178 // CHECK8-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
3179 // CHECK8-NEXT:    [[INC7:%.*]] = add nsw i32 [[TMP8]], 1
3180 // CHECK8-NEXT:    store i32 [[INC7]], i32* [[TMP7]], align 4
3181 // CHECK8-NEXT:    [[TMP9:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR4]], align 4
3182 // CHECK8-NEXT:    [[DEC8:%.*]] = add nsw i32 [[TMP9]], -1
3183 // CHECK8-NEXT:    store i32 [[DEC8]], i32* [[BLOCK_CAPTURE_ADDR4]], align 4
3184 // CHECK8-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[_TMP6]], align 4
3185 // CHECK8-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
3186 // CHECK8-NEXT:    [[DIV9:%.*]] = sdiv i32 [[TMP11]], 1
3187 // CHECK8-NEXT:    store i32 [[DIV9]], i32* [[TMP10]], align 4
3188 // CHECK8-NEXT:    ret void
3189 //
3190 //
3191 // CHECK9-LABEL: define {{[^@]+}}@main
3192 // CHECK9-SAME: () #[[ATTR0:[0-9]+]] {
3193 // CHECK9-NEXT:  entry:
3194 // CHECK9-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
3195 // CHECK9-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8
3196 // CHECK9-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
3197 // CHECK9-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
3198 // CHECK9-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
3199 // CHECK9-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
3200 // CHECK9-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4
3201 // CHECK9-NEXT:    [[T_VAR_CASTED:%.*]] = alloca i64, align 8
3202 // CHECK9-NEXT:    [[SIVAR_CASTED:%.*]] = alloca i64, align 8
3203 // CHECK9-NEXT:    [[A:%.*]] = alloca i32, align 4
3204 // CHECK9-NEXT:    [[T_VAR_CASTED2:%.*]] = alloca i64, align 8
3205 // CHECK9-NEXT:    store i32 0, i32* [[RETVAL]], align 4
3206 // CHECK9-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(32) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
3207 // CHECK9-NEXT:    call void @_ZN1SIfEC1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]])
3208 // CHECK9-NEXT:    store i32 0, i32* [[T_VAR]], align 4
3209 // CHECK9-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
3210 // CHECK9-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP0]], i8* align 4 bitcast ([2 x i32]* @__const.main.vec to i8*), i64 8, i1 false)
3211 // CHECK9-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i64 0, i64 0
3212 // CHECK9-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], float 1.000000e+00)
3213 // CHECK9-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYINIT_BEGIN]], i64 1
3214 // CHECK9-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], float 2.000000e+00)
3215 // CHECK9-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[VAR]], float 3.000000e+00)
3216 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 4
3217 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[T_VAR_CASTED]] to i32*
3218 // CHECK9-NEXT:    store i32 [[TMP1]], i32* [[CONV]], align 4
3219 // CHECK9-NEXT:    [[TMP2:%.*]] = load i64, i64* [[T_VAR_CASTED]], align 8
3220 // CHECK9-NEXT:    [[TMP3:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
3221 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[SIVAR_CASTED]] to i32*
3222 // CHECK9-NEXT:    store i32 [[TMP3]], i32* [[CONV1]], align 4
3223 // CHECK9-NEXT:    [[TMP4:%.*]] = load i64, i64* [[SIVAR_CASTED]], align 8
3224 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [2 x i32]*, i64, [2 x %struct.S]*, %struct.S*, i64)* @.omp_outlined. to void (i32*, i32*, ...)*), [2 x i32]* [[VEC]], i64 [[TMP2]], [2 x %struct.S]* [[S_ARR]], %struct.S* [[VAR]], i64 [[TMP4]])
3225 // CHECK9-NEXT:    store i32 0, i32* [[A]], align 4
3226 // CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[T_VAR]], align 4
3227 // CHECK9-NEXT:    [[CONV3:%.*]] = bitcast i64* [[T_VAR_CASTED2]] to i32*
3228 // CHECK9-NEXT:    store i32 [[TMP5]], i32* [[CONV3]], align 4
3229 // CHECK9-NEXT:    [[TMP6:%.*]] = load i64, i64* [[T_VAR_CASTED2]], align 8
3230 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i64 [[TMP6]])
3231 // CHECK9-NEXT:    [[CALL:%.*]] = call i32 @_Z5tmainIiET_v()
3232 // CHECK9-NEXT:    store i32 [[CALL]], i32* [[RETVAL]], align 4
3233 // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4:[0-9]+]]
3234 // CHECK9-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
3235 // CHECK9-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i64 2
3236 // CHECK9-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
3237 // CHECK9:       arraydestroy.body:
3238 // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP7]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
3239 // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
3240 // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
3241 // CHECK9-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
3242 // CHECK9-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE4:%.*]], label [[ARRAYDESTROY_BODY]]
3243 // CHECK9:       arraydestroy.done4:
3244 // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
3245 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[RETVAL]], align 4
3246 // CHECK9-NEXT:    ret i32 [[TMP8]]
3247 //
3248 //
3249 // CHECK9-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
3250 // CHECK9-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
3251 // CHECK9-NEXT:  entry:
3252 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
3253 // CHECK9-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
3254 // CHECK9-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
3255 // CHECK9-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
3256 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
3257 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
3258 // CHECK9-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(32) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
3259 // CHECK9-NEXT:    ret void
3260 //
3261 //
3262 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
3263 // CHECK9-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3264 // CHECK9-NEXT:  entry:
3265 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3266 // CHECK9-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3267 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3268 // CHECK9-NEXT:    call void @_ZN1SIfEC2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]])
3269 // CHECK9-NEXT:    ret void
3270 //
3271 //
3272 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
3273 // CHECK9-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3274 // CHECK9-NEXT:  entry:
3275 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3276 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
3277 // CHECK9-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3278 // CHECK9-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
3279 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3280 // CHECK9-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
3281 // CHECK9-NEXT:    call void @_ZN1SIfEC2Ef(%struct.S* nonnull dereferenceable(4) [[THIS1]], float [[TMP0]])
3282 // CHECK9-NEXT:    ret void
3283 //
3284 //
3285 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined.
3286 // CHECK9-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], [2 x i32]* nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 [[T_VAR:%.*]], [2 x %struct.S]* nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[VAR:%.*]], i64 [[SIVAR:%.*]]) #[[ATTR3:[0-9]+]] {
3287 // CHECK9-NEXT:  entry:
3288 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
3289 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
3290 // CHECK9-NEXT:    [[VEC_ADDR:%.*]] = alloca [2 x i32]*, align 8
3291 // CHECK9-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i64, align 8
3292 // CHECK9-NEXT:    [[S_ARR_ADDR:%.*]] = alloca [2 x %struct.S]*, align 8
3293 // CHECK9-NEXT:    [[VAR_ADDR:%.*]] = alloca %struct.S*, align 8
3294 // CHECK9-NEXT:    [[SIVAR_ADDR:%.*]] = alloca i64, align 8
3295 // CHECK9-NEXT:    [[VEC2:%.*]] = alloca [2 x i32], align 4
3296 // CHECK9-NEXT:    [[S_ARR3:%.*]] = alloca [2 x %struct.S], align 4
3297 // CHECK9-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
3298 // CHECK9-NEXT:    [[VAR5:%.*]] = alloca [[STRUCT_S:%.*]], align 4
3299 // CHECK9-NEXT:    [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
3300 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
3301 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
3302 // CHECK9-NEXT:    store [2 x i32]* [[VEC]], [2 x i32]** [[VEC_ADDR]], align 8
3303 // CHECK9-NEXT:    store i64 [[T_VAR]], i64* [[T_VAR_ADDR]], align 8
3304 // CHECK9-NEXT:    store [2 x %struct.S]* [[S_ARR]], [2 x %struct.S]** [[S_ARR_ADDR]], align 8
3305 // CHECK9-NEXT:    store %struct.S* [[VAR]], %struct.S** [[VAR_ADDR]], align 8
3306 // CHECK9-NEXT:    store i64 [[SIVAR]], i64* [[SIVAR_ADDR]], align 8
3307 // CHECK9-NEXT:    [[TMP0:%.*]] = load [2 x i32]*, [2 x i32]** [[VEC_ADDR]], align 8
3308 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[T_VAR_ADDR]] to i32*
3309 // CHECK9-NEXT:    [[TMP1:%.*]] = load [2 x %struct.S]*, [2 x %struct.S]** [[S_ARR_ADDR]], align 8
3310 // CHECK9-NEXT:    [[TMP2:%.*]] = load %struct.S*, %struct.S** [[VAR_ADDR]], align 8
3311 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[SIVAR_ADDR]] to i32*
3312 // CHECK9-NEXT:    [[TMP3:%.*]] = bitcast [2 x i32]* [[VEC2]] to i8*
3313 // CHECK9-NEXT:    [[TMP4:%.*]] = bitcast [2 x i32]* [[TMP0]] to i8*
3314 // CHECK9-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP3]], i8* align 4 [[TMP4]], i64 8, i1 false)
3315 // CHECK9-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR3]], i32 0, i32 0
3316 // CHECK9-NEXT:    [[TMP5:%.*]] = bitcast [2 x %struct.S]* [[TMP1]] to %struct.S*
3317 // CHECK9-NEXT:    [[TMP6:%.*]] = getelementptr [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i64 2
3318 // CHECK9-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq %struct.S* [[ARRAY_BEGIN]], [[TMP6]]
3319 // CHECK9-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
3320 // CHECK9:       omp.arraycpy.body:
3321 // CHECK9-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP5]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
3322 // CHECK9-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi %struct.S* [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
3323 // CHECK9-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]])
3324 // CHECK9-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], %struct.S* nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], %struct.St* [[AGG_TMP]])
3325 // CHECK9-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]]) #[[ATTR4]]
3326 // CHECK9-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], %struct.S* [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
3327 // CHECK9-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], %struct.S* [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
3328 // CHECK9-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq %struct.S* [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP6]]
3329 // CHECK9-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
3330 // CHECK9:       omp.arraycpy.done4:
3331 // CHECK9-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]])
3332 // CHECK9-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[VAR5]], %struct.S* nonnull align 4 dereferenceable(4) [[TMP2]], %struct.St* [[AGG_TMP6]])
3333 // CHECK9-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]]) #[[ATTR4]]
3334 // CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[CONV]], align 8
3335 // CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC2]], i64 0, i64 0
3336 // CHECK9-NEXT:    store i32 [[TMP7]], i32* [[ARRAYIDX]], align 4
3337 // CHECK9-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR3]], i64 0, i64 0
3338 // CHECK9-NEXT:    [[TMP8:%.*]] = bitcast %struct.S* [[ARRAYIDX7]] to i8*
3339 // CHECK9-NEXT:    [[TMP9:%.*]] = bitcast %struct.S* [[VAR5]] to i8*
3340 // CHECK9-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP8]], i8* align 4 [[TMP9]], i64 4, i1 false)
3341 // CHECK9-NEXT:    store i32 2, i32* [[CONV1]], align 8
3342 // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR5]]) #[[ATTR4]]
3343 // CHECK9-NEXT:    [[ARRAY_BEGIN8:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR3]], i32 0, i32 0
3344 // CHECK9-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN8]], i64 2
3345 // CHECK9-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
3346 // CHECK9:       arraydestroy.body:
3347 // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP10]], [[OMP_ARRAYCPY_DONE4]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
3348 // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
3349 // CHECK9-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
3350 // CHECK9-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN8]]
3351 // CHECK9-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE9:%.*]], label [[ARRAYDESTROY_BODY]]
3352 // CHECK9:       arraydestroy.done9:
3353 // CHECK9-NEXT:    ret void
3354 //
3355 //
3356 // CHECK9-LABEL: define {{[^@]+}}@_ZN2StC1Ev
3357 // CHECK9-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3358 // CHECK9-NEXT:  entry:
3359 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
3360 // CHECK9-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
3361 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
3362 // CHECK9-NEXT:    call void @_ZN2StC2Ev(%struct.St* nonnull dereferenceable(8) [[THIS1]])
3363 // CHECK9-NEXT:    ret void
3364 //
3365 //
3366 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC1ERKS0_2St
3367 // CHECK9-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3368 // CHECK9-NEXT:  entry:
3369 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3370 // CHECK9-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S*, align 8
3371 // CHECK9-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3372 // CHECK9-NEXT:    store %struct.S* [[S]], %struct.S** [[S_ADDR]], align 8
3373 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3374 // CHECK9-NEXT:    [[TMP0:%.*]] = load %struct.S*, %struct.S** [[S_ADDR]], align 8
3375 // CHECK9-NEXT:    call void @_ZN1SIfEC2ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[THIS1]], %struct.S* nonnull align 4 dereferenceable(4) [[TMP0]], %struct.St* [[T]])
3376 // CHECK9-NEXT:    ret void
3377 //
3378 //
3379 // CHECK9-LABEL: define {{[^@]+}}@_ZN2StD1Ev
3380 // CHECK9-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3381 // CHECK9-NEXT:  entry:
3382 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
3383 // CHECK9-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
3384 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
3385 // CHECK9-NEXT:    call void @_ZN2StD2Ev(%struct.St* nonnull dereferenceable(8) [[THIS1]]) #[[ATTR4]]
3386 // CHECK9-NEXT:    ret void
3387 //
3388 //
3389 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
3390 // CHECK9-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3391 // CHECK9-NEXT:  entry:
3392 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3393 // CHECK9-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3394 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3395 // CHECK9-NEXT:    call void @_ZN1SIfED2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
3396 // CHECK9-NEXT:    ret void
3397 //
3398 //
3399 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..1
3400 // CHECK9-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i64 [[T_VAR:%.*]]) #[[ATTR3]] {
3401 // CHECK9-NEXT:  entry:
3402 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
3403 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
3404 // CHECK9-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i64, align 8
3405 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
3406 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
3407 // CHECK9-NEXT:    store i64 [[T_VAR]], i64* [[T_VAR_ADDR]], align 8
3408 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[T_VAR_ADDR]] to i32*
3409 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
3410 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
3411 // CHECK9-NEXT:    [[DOTT_VAR__VOID_ADDR:%.*]] = call i8* @__kmpc_alloc(i32 [[TMP1]], i64 4, i8* inttoptr (i64 1 to i8*))
3412 // CHECK9-NEXT:    [[DOTT_VAR__ADDR:%.*]] = bitcast i8* [[DOTT_VAR__VOID_ADDR]] to i32*
3413 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[CONV]], align 8
3414 // CHECK9-NEXT:    store i32 [[TMP2]], i32* [[DOTT_VAR__ADDR]], align 4
3415 // CHECK9-NEXT:    store i32 0, i32* [[DOTT_VAR__ADDR]], align 4
3416 // CHECK9-NEXT:    [[TMP3:%.*]] = bitcast i32* [[DOTT_VAR__ADDR]] to i8*
3417 // CHECK9-NEXT:    call void @__kmpc_free(i32 [[TMP1]], i8* [[TMP3]], i8* inttoptr (i64 1 to i8*))
3418 // CHECK9-NEXT:    ret void
3419 //
3420 //
3421 // CHECK9-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
3422 // CHECK9-SAME: () #[[ATTR5:[0-9]+]] comdat {
3423 // CHECK9-NEXT:  entry:
3424 // CHECK9-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
3425 // CHECK9-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
3426 // CHECK9-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4
3427 // CHECK9-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128
3428 // CHECK9-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128
3429 // CHECK9-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128
3430 // CHECK9-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128
3431 // CHECK9-NEXT:    call void @_ZN1SIiEC1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]])
3432 // CHECK9-NEXT:    call void @_ZN3SSTIiEC1Ev(%struct.SST* nonnull dereferenceable(4) [[SST]])
3433 // CHECK9-NEXT:    store i32 0, i32* [[T_VAR]], align 128
3434 // CHECK9-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
3435 // CHECK9-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP0]], i8* align 128 bitcast ([2 x i32]* @__const._Z5tmainIiET_v.vec to i8*), i64 8, i1 false)
3436 // CHECK9-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i64 0, i64 0
3437 // CHECK9-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 1)
3438 // CHECK9-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYINIT_BEGIN]], i64 1
3439 // CHECK9-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 2)
3440 // CHECK9-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[VAR]], i32 3)
3441 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [2 x i32]*, i32*, [2 x %struct.S.0]*, %struct.S.0*)* @.omp_outlined..3 to void (i32*, i32*, ...)*), [2 x i32]* [[VEC]], i32* [[T_VAR]], [2 x %struct.S.0]* [[S_ARR]], %struct.S.0* [[VAR]])
3442 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*)* @.omp_outlined..4 to void (i32*, i32*, ...)*), i32* [[T_VAR]])
3443 // CHECK9-NEXT:    store i32 0, i32* [[RETVAL]], align 4
3444 // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4]]
3445 // CHECK9-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
3446 // CHECK9-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i64 2
3447 // CHECK9-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
3448 // CHECK9:       arraydestroy.body:
3449 // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP1]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
3450 // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
3451 // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
3452 // CHECK9-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
3453 // CHECK9-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
3454 // CHECK9:       arraydestroy.done1:
3455 // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
3456 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[RETVAL]], align 4
3457 // CHECK9-NEXT:    ret i32 [[TMP2]]
3458 //
3459 //
3460 // CHECK9-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
3461 // CHECK9-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3462 // CHECK9-NEXT:  entry:
3463 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
3464 // CHECK9-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
3465 // CHECK9-NEXT:    [[A2:%.*]] = alloca i32*, align 8
3466 // CHECK9-NEXT:    [[B4:%.*]] = alloca i32, align 4
3467 // CHECK9-NEXT:    [[C7:%.*]] = alloca i32*, align 8
3468 // CHECK9-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 8
3469 // CHECK9-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
3470 // CHECK9-NEXT:    [[B_CASTED:%.*]] = alloca i64, align 8
3471 // CHECK9-NEXT:    [[C_CASTED:%.*]] = alloca i64, align 8
3472 // CHECK9-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
3473 // CHECK9-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
3474 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
3475 // CHECK9-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
3476 // CHECK9-NEXT:    store i32 0, i32* [[A]], align 8
3477 // CHECK9-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
3478 // CHECK9-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
3479 // CHECK9-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
3480 // CHECK9-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
3481 // CHECK9-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
3482 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
3483 // CHECK9-NEXT:    store i32* [[TMP0]], i32** [[C]], align 8
3484 // CHECK9-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
3485 // CHECK9-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
3486 // CHECK9-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
3487 // CHECK9-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
3488 // CHECK9-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
3489 // CHECK9-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
3490 // CHECK9-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
3491 // CHECK9-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
3492 // CHECK9-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
3493 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 8
3494 // CHECK9-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 8
3495 // CHECK9-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
3496 // CHECK9-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 8
3497 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 8
3498 // CHECK9-NEXT:    [[TMP3:%.*]] = load i32, i32* [[TMP2]], align 4
3499 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_CASTED]] to i32*
3500 // CHECK9-NEXT:    store i32 [[TMP3]], i32* [[CONV]], align 4
3501 // CHECK9-NEXT:    [[TMP4:%.*]] = load i64, i64* [[A_CASTED]], align 8
3502 // CHECK9-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B4]], align 4
3503 // CHECK9-NEXT:    [[CONV10:%.*]] = bitcast i64* [[B_CASTED]] to i32*
3504 // CHECK9-NEXT:    store i32 [[TMP5]], i32* [[CONV10]], align 4
3505 // CHECK9-NEXT:    [[TMP6:%.*]] = load i64, i64* [[B_CASTED]], align 8
3506 // CHECK9-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[C7]], align 8
3507 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
3508 // CHECK9-NEXT:    [[CONV11:%.*]] = bitcast i64* [[C_CASTED]] to i32*
3509 // CHECK9-NEXT:    store i32 [[TMP8]], i32* [[CONV11]], align 4
3510 // CHECK9-NEXT:    [[TMP9:%.*]] = load i64, i64* [[C_CASTED]], align 8
3511 // CHECK9-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 8
3512 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i64, i64, i64, [4 x i32]*)* @.omp_outlined..2 to void (i32*, i32*, ...)*), %struct.SS* [[THIS1]], i64 [[TMP4]], i64 [[TMP6]], i64 [[TMP9]], [4 x i32]* [[TMP10]])
3513 // CHECK9-NEXT:    ret void
3514 //
3515 //
3516 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..2
3517 // CHECK9-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i64 [[A:%.*]], i64 [[B:%.*]], i64 [[C:%.*]], [4 x i32]* nonnull align 4 dereferenceable(16) [[E:%.*]]) #[[ATTR3]] {
3518 // CHECK9-NEXT:  entry:
3519 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
3520 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
3521 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
3522 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
3523 // CHECK9-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
3524 // CHECK9-NEXT:    [[C_ADDR:%.*]] = alloca i64, align 8
3525 // CHECK9-NEXT:    [[E_ADDR:%.*]] = alloca [4 x i32]*, align 8
3526 // CHECK9-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
3527 // CHECK9-NEXT:    [[_TMP3:%.*]] = alloca i32*, align 8
3528 // CHECK9-NEXT:    [[_TMP4:%.*]] = alloca [4 x i32]*, align 8
3529 // CHECK9-NEXT:    [[E5:%.*]] = alloca [4 x i32], align 16
3530 // CHECK9-NEXT:    [[_TMP6:%.*]] = alloca [4 x i32]*, align 8
3531 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
3532 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
3533 // CHECK9-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
3534 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
3535 // CHECK9-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
3536 // CHECK9-NEXT:    store i64 [[C]], i64* [[C_ADDR]], align 8
3537 // CHECK9-NEXT:    store [4 x i32]* [[E]], [4 x i32]** [[E_ADDR]], align 8
3538 // CHECK9-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
3539 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
3540 // CHECK9-NEXT:    [[CONV1:%.*]] = bitcast i64* [[B_ADDR]] to i32*
3541 // CHECK9-NEXT:    [[CONV2:%.*]] = bitcast i64* [[C_ADDR]] to i32*
3542 // CHECK9-NEXT:    [[TMP1:%.*]] = load [4 x i32]*, [4 x i32]** [[E_ADDR]], align 8
3543 // CHECK9-NEXT:    store i32* [[CONV]], i32** [[TMP]], align 8
3544 // CHECK9-NEXT:    store i32* [[CONV2]], i32** [[_TMP3]], align 8
3545 // CHECK9-NEXT:    store [4 x i32]* [[TMP1]], [4 x i32]** [[_TMP4]], align 8
3546 // CHECK9-NEXT:    [[TMP2:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP4]], align 8
3547 // CHECK9-NEXT:    [[TMP3:%.*]] = bitcast [4 x i32]* [[E5]] to i8*
3548 // CHECK9-NEXT:    [[TMP4:%.*]] = bitcast [4 x i32]* [[TMP2]] to i8*
3549 // CHECK9-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 16 [[TMP3]], i8* align 4 [[TMP4]], i64 16, i1 false)
3550 // CHECK9-NEXT:    store [4 x i32]* [[E5]], [4 x i32]** [[_TMP6]], align 8
3551 // CHECK9-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 8
3552 // CHECK9-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
3553 // CHECK9-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP6]], 1
3554 // CHECK9-NEXT:    store i32 [[INC]], i32* [[TMP5]], align 4
3555 // CHECK9-NEXT:    [[TMP7:%.*]] = load i32, i32* [[CONV1]], align 8
3556 // CHECK9-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
3557 // CHECK9-NEXT:    store i32 [[DEC]], i32* [[CONV1]], align 8
3558 // CHECK9-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[_TMP3]], align 8
3559 // CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
3560 // CHECK9-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP9]], 1
3561 // CHECK9-NEXT:    store i32 [[DIV]], i32* [[TMP8]], align 4
3562 // CHECK9-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP6]], align 8
3563 // CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [4 x i32], [4 x i32]* [[TMP10]], i64 0, i64 2
3564 // CHECK9-NEXT:    store i32 1111, i32* [[ARRAYIDX]], align 4
3565 // CHECK9-NEXT:    ret void
3566 //
3567 //
3568 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
3569 // CHECK9-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3570 // CHECK9-NEXT:  entry:
3571 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3572 // CHECK9-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3573 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3574 // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
3575 // CHECK9-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
3576 // CHECK9-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
3577 // CHECK9-NEXT:    store float [[CONV]], float* [[F]], align 4
3578 // CHECK9-NEXT:    ret void
3579 //
3580 //
3581 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
3582 // CHECK9-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3583 // CHECK9-NEXT:  entry:
3584 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3585 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
3586 // CHECK9-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3587 // CHECK9-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
3588 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3589 // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
3590 // CHECK9-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
3591 // CHECK9-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
3592 // CHECK9-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
3593 // CHECK9-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
3594 // CHECK9-NEXT:    store float [[ADD]], float* [[F]], align 4
3595 // CHECK9-NEXT:    ret void
3596 //
3597 //
3598 // CHECK9-LABEL: define {{[^@]+}}@_ZN2StC2Ev
3599 // CHECK9-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3600 // CHECK9-NEXT:  entry:
3601 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
3602 // CHECK9-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
3603 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
3604 // CHECK9-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[THIS1]], i32 0, i32 0
3605 // CHECK9-NEXT:    store i32 0, i32* [[A]], align 4
3606 // CHECK9-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[THIS1]], i32 0, i32 1
3607 // CHECK9-NEXT:    store i32 0, i32* [[B]], align 4
3608 // CHECK9-NEXT:    ret void
3609 //
3610 //
3611 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC2ERKS0_2St
3612 // CHECK9-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3613 // CHECK9-NEXT:  entry:
3614 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3615 // CHECK9-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S*, align 8
3616 // CHECK9-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3617 // CHECK9-NEXT:    store %struct.S* [[S]], %struct.S** [[S_ADDR]], align 8
3618 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3619 // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
3620 // CHECK9-NEXT:    [[TMP0:%.*]] = load %struct.S*, %struct.S** [[S_ADDR]], align 8
3621 // CHECK9-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[TMP0]], i32 0, i32 0
3622 // CHECK9-NEXT:    [[TMP1:%.*]] = load float, float* [[F2]], align 4
3623 // CHECK9-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[T]], i32 0, i32 0
3624 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
3625 // CHECK9-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP2]] to float
3626 // CHECK9-NEXT:    [[ADD:%.*]] = fadd float [[TMP1]], [[CONV]]
3627 // CHECK9-NEXT:    store float [[ADD]], float* [[F]], align 4
3628 // CHECK9-NEXT:    ret void
3629 //
3630 //
3631 // CHECK9-LABEL: define {{[^@]+}}@_ZN2StD2Ev
3632 // CHECK9-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3633 // CHECK9-NEXT:  entry:
3634 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
3635 // CHECK9-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
3636 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
3637 // CHECK9-NEXT:    ret void
3638 //
3639 //
3640 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
3641 // CHECK9-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3642 // CHECK9-NEXT:  entry:
3643 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3644 // CHECK9-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3645 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3646 // CHECK9-NEXT:    ret void
3647 //
3648 //
3649 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
3650 // CHECK9-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3651 // CHECK9-NEXT:  entry:
3652 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
3653 // CHECK9-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
3654 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
3655 // CHECK9-NEXT:    call void @_ZN1SIiEC2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]])
3656 // CHECK9-NEXT:    ret void
3657 //
3658 //
3659 // CHECK9-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev
3660 // CHECK9-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3661 // CHECK9-NEXT:  entry:
3662 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
3663 // CHECK9-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
3664 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
3665 // CHECK9-NEXT:    call void @_ZN3SSTIiEC2Ev(%struct.SST* nonnull dereferenceable(4) [[THIS1]])
3666 // CHECK9-NEXT:    ret void
3667 //
3668 //
3669 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
3670 // CHECK9-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3671 // CHECK9-NEXT:  entry:
3672 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
3673 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
3674 // CHECK9-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
3675 // CHECK9-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
3676 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
3677 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
3678 // CHECK9-NEXT:    call void @_ZN1SIiEC2Ei(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], i32 [[TMP0]])
3679 // CHECK9-NEXT:    ret void
3680 //
3681 //
3682 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..3
3683 // CHECK9-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], [2 x i32]* nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32* nonnull align 4 dereferenceable(4) [[T_VAR:%.*]], [2 x %struct.S.0]* nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR3]] {
3684 // CHECK9-NEXT:  entry:
3685 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
3686 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
3687 // CHECK9-NEXT:    [[VEC_ADDR:%.*]] = alloca [2 x i32]*, align 8
3688 // CHECK9-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32*, align 8
3689 // CHECK9-NEXT:    [[S_ARR_ADDR:%.*]] = alloca [2 x %struct.S.0]*, align 8
3690 // CHECK9-NEXT:    [[VAR_ADDR:%.*]] = alloca %struct.S.0*, align 8
3691 // CHECK9-NEXT:    [[T_VAR1:%.*]] = alloca i32, align 128
3692 // CHECK9-NEXT:    [[VEC2:%.*]] = alloca [2 x i32], align 128
3693 // CHECK9-NEXT:    [[S_ARR3:%.*]] = alloca [2 x %struct.S.0], align 128
3694 // CHECK9-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
3695 // CHECK9-NEXT:    [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 128
3696 // CHECK9-NEXT:    [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
3697 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
3698 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
3699 // CHECK9-NEXT:    store [2 x i32]* [[VEC]], [2 x i32]** [[VEC_ADDR]], align 8
3700 // CHECK9-NEXT:    store i32* [[T_VAR]], i32** [[T_VAR_ADDR]], align 8
3701 // CHECK9-NEXT:    store [2 x %struct.S.0]* [[S_ARR]], [2 x %struct.S.0]** [[S_ARR_ADDR]], align 8
3702 // CHECK9-NEXT:    store %struct.S.0* [[VAR]], %struct.S.0** [[VAR_ADDR]], align 8
3703 // CHECK9-NEXT:    [[TMP0:%.*]] = load [2 x i32]*, [2 x i32]** [[VEC_ADDR]], align 8
3704 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[T_VAR_ADDR]], align 8
3705 // CHECK9-NEXT:    [[TMP2:%.*]] = load [2 x %struct.S.0]*, [2 x %struct.S.0]** [[S_ARR_ADDR]], align 8
3706 // CHECK9-NEXT:    [[TMP3:%.*]] = load %struct.S.0*, %struct.S.0** [[VAR_ADDR]], align 8
3707 // CHECK9-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP1]], align 128
3708 // CHECK9-NEXT:    store i32 [[TMP4]], i32* [[T_VAR1]], align 128
3709 // CHECK9-NEXT:    [[TMP5:%.*]] = bitcast [2 x i32]* [[VEC2]] to i8*
3710 // CHECK9-NEXT:    [[TMP6:%.*]] = bitcast [2 x i32]* [[TMP0]] to i8*
3711 // CHECK9-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP5]], i8* align 128 [[TMP6]], i64 8, i1 false)
3712 // CHECK9-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
3713 // CHECK9-NEXT:    [[TMP7:%.*]] = bitcast [2 x %struct.S.0]* [[TMP2]] to %struct.S.0*
3714 // CHECK9-NEXT:    [[TMP8:%.*]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i64 2
3715 // CHECK9-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq %struct.S.0* [[ARRAY_BEGIN]], [[TMP8]]
3716 // CHECK9-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
3717 // CHECK9:       omp.arraycpy.body:
3718 // CHECK9-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP7]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
3719 // CHECK9-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi %struct.S.0* [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
3720 // CHECK9-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]])
3721 // CHECK9-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], %struct.S.0* nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], %struct.St* [[AGG_TMP]])
3722 // CHECK9-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]]) #[[ATTR4]]
3723 // CHECK9-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
3724 // CHECK9-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
3725 // CHECK9-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq %struct.S.0* [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP8]]
3726 // CHECK9-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
3727 // CHECK9:       omp.arraycpy.done4:
3728 // CHECK9-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]])
3729 // CHECK9-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[VAR5]], %struct.S.0* nonnull align 4 dereferenceable(4) [[TMP3]], %struct.St* [[AGG_TMP6]])
3730 // CHECK9-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]]) #[[ATTR4]]
3731 // CHECK9-NEXT:    [[TMP9:%.*]] = load i32, i32* [[T_VAR1]], align 128
3732 // CHECK9-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC2]], i64 0, i64 0
3733 // CHECK9-NEXT:    store i32 [[TMP9]], i32* [[ARRAYIDX]], align 128
3734 // CHECK9-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i64 0, i64 0
3735 // CHECK9-NEXT:    [[TMP10:%.*]] = bitcast %struct.S.0* [[ARRAYIDX7]] to i8*
3736 // CHECK9-NEXT:    [[TMP11:%.*]] = bitcast %struct.S.0* [[VAR5]] to i8*
3737 // CHECK9-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP10]], i8* align 128 [[TMP11]], i64 4, i1 false)
3738 // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR5]]) #[[ATTR4]]
3739 // CHECK9-NEXT:    [[ARRAY_BEGIN8:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
3740 // CHECK9-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN8]], i64 2
3741 // CHECK9-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
3742 // CHECK9:       arraydestroy.body:
3743 // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP12]], [[OMP_ARRAYCPY_DONE4]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
3744 // CHECK9-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
3745 // CHECK9-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
3746 // CHECK9-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN8]]
3747 // CHECK9-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE9:%.*]], label [[ARRAYDESTROY_BODY]]
3748 // CHECK9:       arraydestroy.done9:
3749 // CHECK9-NEXT:    ret void
3750 //
3751 //
3752 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC1ERKS0_2St
3753 // CHECK9-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3754 // CHECK9-NEXT:  entry:
3755 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
3756 // CHECK9-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S.0*, align 8
3757 // CHECK9-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
3758 // CHECK9-NEXT:    store %struct.S.0* [[S]], %struct.S.0** [[S_ADDR]], align 8
3759 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
3760 // CHECK9-NEXT:    [[TMP0:%.*]] = load %struct.S.0*, %struct.S.0** [[S_ADDR]], align 8
3761 // CHECK9-NEXT:    call void @_ZN1SIiEC2ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], %struct.S.0* nonnull align 4 dereferenceable(4) [[TMP0]], %struct.St* [[T]])
3762 // CHECK9-NEXT:    ret void
3763 //
3764 //
3765 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
3766 // CHECK9-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3767 // CHECK9-NEXT:  entry:
3768 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
3769 // CHECK9-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
3770 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
3771 // CHECK9-NEXT:    call void @_ZN1SIiED2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
3772 // CHECK9-NEXT:    ret void
3773 //
3774 //
3775 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..4
3776 // CHECK9-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32* nonnull align 4 dereferenceable(4) [[T_VAR:%.*]]) #[[ATTR3]] {
3777 // CHECK9-NEXT:  entry:
3778 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
3779 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
3780 // CHECK9-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32*, align 8
3781 // CHECK9-NEXT:    [[T_VAR1:%.*]] = alloca i32, align 128
3782 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
3783 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
3784 // CHECK9-NEXT:    store i32* [[T_VAR]], i32** [[T_VAR_ADDR]], align 8
3785 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[T_VAR_ADDR]], align 8
3786 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 128
3787 // CHECK9-NEXT:    store i32 [[TMP1]], i32* [[T_VAR1]], align 128
3788 // CHECK9-NEXT:    ret void
3789 //
3790 //
3791 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
3792 // CHECK9-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3793 // CHECK9-NEXT:  entry:
3794 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
3795 // CHECK9-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
3796 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
3797 // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
3798 // CHECK9-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
3799 // CHECK9-NEXT:    store i32 [[TMP0]], i32* [[F]], align 4
3800 // CHECK9-NEXT:    ret void
3801 //
3802 //
3803 // CHECK9-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev
3804 // CHECK9-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3805 // CHECK9-NEXT:  entry:
3806 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
3807 // CHECK9-NEXT:    [[A2:%.*]] = alloca i32*, align 8
3808 // CHECK9-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
3809 // CHECK9-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
3810 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
3811 // CHECK9-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SST:%.*]], %struct.SST* [[THIS1]], i32 0, i32 0
3812 // CHECK9-NEXT:    store i32 0, i32* [[A]], align 4
3813 // CHECK9-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SST]], %struct.SST* [[THIS1]], i32 0, i32 0
3814 // CHECK9-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
3815 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[A2]], align 8
3816 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
3817 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_CASTED]] to i32*
3818 // CHECK9-NEXT:    store i32 [[TMP1]], i32* [[CONV]], align 4
3819 // CHECK9-NEXT:    [[TMP2:%.*]] = load i64, i64* [[A_CASTED]], align 8
3820 // CHECK9-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SST*, i64)* @.omp_outlined..5 to void (i32*, i32*, ...)*), %struct.SST* [[THIS1]], i64 [[TMP2]])
3821 // CHECK9-NEXT:    ret void
3822 //
3823 //
3824 // CHECK9-LABEL: define {{[^@]+}}@.omp_outlined..5
3825 // CHECK9-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SST* [[THIS:%.*]], i64 [[A:%.*]]) #[[ATTR3]] {
3826 // CHECK9-NEXT:  entry:
3827 // CHECK9-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
3828 // CHECK9-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
3829 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
3830 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
3831 // CHECK9-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
3832 // CHECK9-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
3833 // CHECK9-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
3834 // CHECK9-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
3835 // CHECK9-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
3836 // CHECK9-NEXT:    [[TMP0:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
3837 // CHECK9-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
3838 // CHECK9-NEXT:    store i32* [[CONV]], i32** [[TMP]], align 8
3839 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 8
3840 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
3841 // CHECK9-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
3842 // CHECK9-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
3843 // CHECK9-NEXT:    ret void
3844 //
3845 //
3846 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
3847 // CHECK9-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3848 // CHECK9-NEXT:  entry:
3849 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
3850 // CHECK9-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
3851 // CHECK9-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
3852 // CHECK9-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
3853 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
3854 // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
3855 // CHECK9-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
3856 // CHECK9-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
3857 // CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
3858 // CHECK9-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
3859 // CHECK9-NEXT:    ret void
3860 //
3861 //
3862 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC2ERKS0_2St
3863 // CHECK9-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3864 // CHECK9-NEXT:  entry:
3865 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
3866 // CHECK9-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S.0*, align 8
3867 // CHECK9-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
3868 // CHECK9-NEXT:    store %struct.S.0* [[S]], %struct.S.0** [[S_ADDR]], align 8
3869 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
3870 // CHECK9-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
3871 // CHECK9-NEXT:    [[TMP0:%.*]] = load %struct.S.0*, %struct.S.0** [[S_ADDR]], align 8
3872 // CHECK9-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[TMP0]], i32 0, i32 0
3873 // CHECK9-NEXT:    [[TMP1:%.*]] = load i32, i32* [[F2]], align 4
3874 // CHECK9-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[T]], i32 0, i32 0
3875 // CHECK9-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
3876 // CHECK9-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP1]], [[TMP2]]
3877 // CHECK9-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
3878 // CHECK9-NEXT:    ret void
3879 //
3880 //
3881 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
3882 // CHECK9-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3883 // CHECK9-NEXT:  entry:
3884 // CHECK9-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
3885 // CHECK9-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
3886 // CHECK9-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
3887 // CHECK9-NEXT:    ret void
3888 //
3889 //
3890 // CHECK10-LABEL: define {{[^@]+}}@main
3891 // CHECK10-SAME: () #[[ATTR0:[0-9]+]] {
3892 // CHECK10-NEXT:  entry:
3893 // CHECK10-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
3894 // CHECK10-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8
3895 // CHECK10-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
3896 // CHECK10-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
3897 // CHECK10-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
3898 // CHECK10-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
3899 // CHECK10-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4
3900 // CHECK10-NEXT:    [[T_VAR_CASTED:%.*]] = alloca i64, align 8
3901 // CHECK10-NEXT:    [[SIVAR_CASTED:%.*]] = alloca i64, align 8
3902 // CHECK10-NEXT:    [[A:%.*]] = alloca i32, align 4
3903 // CHECK10-NEXT:    [[T_VAR_CASTED2:%.*]] = alloca i64, align 8
3904 // CHECK10-NEXT:    store i32 0, i32* [[RETVAL]], align 4
3905 // CHECK10-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(32) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
3906 // CHECK10-NEXT:    call void @_ZN1SIfEC1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]])
3907 // CHECK10-NEXT:    store i32 0, i32* [[T_VAR]], align 4
3908 // CHECK10-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
3909 // CHECK10-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP0]], i8* align 4 bitcast ([2 x i32]* @__const.main.vec to i8*), i64 8, i1 false)
3910 // CHECK10-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i64 0, i64 0
3911 // CHECK10-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], float 1.000000e+00)
3912 // CHECK10-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYINIT_BEGIN]], i64 1
3913 // CHECK10-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], float 2.000000e+00)
3914 // CHECK10-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[VAR]], float 3.000000e+00)
3915 // CHECK10-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 4
3916 // CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[T_VAR_CASTED]] to i32*
3917 // CHECK10-NEXT:    store i32 [[TMP1]], i32* [[CONV]], align 4
3918 // CHECK10-NEXT:    [[TMP2:%.*]] = load i64, i64* [[T_VAR_CASTED]], align 8
3919 // CHECK10-NEXT:    [[TMP3:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
3920 // CHECK10-NEXT:    [[CONV1:%.*]] = bitcast i64* [[SIVAR_CASTED]] to i32*
3921 // CHECK10-NEXT:    store i32 [[TMP3]], i32* [[CONV1]], align 4
3922 // CHECK10-NEXT:    [[TMP4:%.*]] = load i64, i64* [[SIVAR_CASTED]], align 8
3923 // CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [2 x i32]*, i64, [2 x %struct.S]*, %struct.S*, i64)* @.omp_outlined. to void (i32*, i32*, ...)*), [2 x i32]* [[VEC]], i64 [[TMP2]], [2 x %struct.S]* [[S_ARR]], %struct.S* [[VAR]], i64 [[TMP4]])
3924 // CHECK10-NEXT:    store i32 0, i32* [[A]], align 4
3925 // CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[T_VAR]], align 4
3926 // CHECK10-NEXT:    [[CONV3:%.*]] = bitcast i64* [[T_VAR_CASTED2]] to i32*
3927 // CHECK10-NEXT:    store i32 [[TMP5]], i32* [[CONV3]], align 4
3928 // CHECK10-NEXT:    [[TMP6:%.*]] = load i64, i64* [[T_VAR_CASTED2]], align 8
3929 // CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i64 [[TMP6]])
3930 // CHECK10-NEXT:    [[CALL:%.*]] = call i32 @_Z5tmainIiET_v()
3931 // CHECK10-NEXT:    store i32 [[CALL]], i32* [[RETVAL]], align 4
3932 // CHECK10-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4:[0-9]+]]
3933 // CHECK10-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
3934 // CHECK10-NEXT:    [[TMP7:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i64 2
3935 // CHECK10-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
3936 // CHECK10:       arraydestroy.body:
3937 // CHECK10-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP7]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
3938 // CHECK10-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
3939 // CHECK10-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
3940 // CHECK10-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
3941 // CHECK10-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE4:%.*]], label [[ARRAYDESTROY_BODY]]
3942 // CHECK10:       arraydestroy.done4:
3943 // CHECK10-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
3944 // CHECK10-NEXT:    [[TMP8:%.*]] = load i32, i32* [[RETVAL]], align 4
3945 // CHECK10-NEXT:    ret i32 [[TMP8]]
3946 //
3947 //
3948 // CHECK10-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
3949 // CHECK10-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
3950 // CHECK10-NEXT:  entry:
3951 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
3952 // CHECK10-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
3953 // CHECK10-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
3954 // CHECK10-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
3955 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
3956 // CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
3957 // CHECK10-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(32) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
3958 // CHECK10-NEXT:    ret void
3959 //
3960 //
3961 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
3962 // CHECK10-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3963 // CHECK10-NEXT:  entry:
3964 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3965 // CHECK10-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3966 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3967 // CHECK10-NEXT:    call void @_ZN1SIfEC2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]])
3968 // CHECK10-NEXT:    ret void
3969 //
3970 //
3971 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
3972 // CHECK10-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
3973 // CHECK10-NEXT:  entry:
3974 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
3975 // CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
3976 // CHECK10-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
3977 // CHECK10-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
3978 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
3979 // CHECK10-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
3980 // CHECK10-NEXT:    call void @_ZN1SIfEC2Ef(%struct.S* nonnull dereferenceable(4) [[THIS1]], float [[TMP0]])
3981 // CHECK10-NEXT:    ret void
3982 //
3983 //
3984 // CHECK10-LABEL: define {{[^@]+}}@.omp_outlined.
3985 // CHECK10-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], [2 x i32]* nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 [[T_VAR:%.*]], [2 x %struct.S]* nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[VAR:%.*]], i64 [[SIVAR:%.*]]) #[[ATTR3:[0-9]+]] {
3986 // CHECK10-NEXT:  entry:
3987 // CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
3988 // CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
3989 // CHECK10-NEXT:    [[VEC_ADDR:%.*]] = alloca [2 x i32]*, align 8
3990 // CHECK10-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i64, align 8
3991 // CHECK10-NEXT:    [[S_ARR_ADDR:%.*]] = alloca [2 x %struct.S]*, align 8
3992 // CHECK10-NEXT:    [[VAR_ADDR:%.*]] = alloca %struct.S*, align 8
3993 // CHECK10-NEXT:    [[SIVAR_ADDR:%.*]] = alloca i64, align 8
3994 // CHECK10-NEXT:    [[VEC2:%.*]] = alloca [2 x i32], align 4
3995 // CHECK10-NEXT:    [[S_ARR3:%.*]] = alloca [2 x %struct.S], align 4
3996 // CHECK10-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
3997 // CHECK10-NEXT:    [[VAR5:%.*]] = alloca [[STRUCT_S:%.*]], align 4
3998 // CHECK10-NEXT:    [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
3999 // CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4000 // CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4001 // CHECK10-NEXT:    store [2 x i32]* [[VEC]], [2 x i32]** [[VEC_ADDR]], align 8
4002 // CHECK10-NEXT:    store i64 [[T_VAR]], i64* [[T_VAR_ADDR]], align 8
4003 // CHECK10-NEXT:    store [2 x %struct.S]* [[S_ARR]], [2 x %struct.S]** [[S_ARR_ADDR]], align 8
4004 // CHECK10-NEXT:    store %struct.S* [[VAR]], %struct.S** [[VAR_ADDR]], align 8
4005 // CHECK10-NEXT:    store i64 [[SIVAR]], i64* [[SIVAR_ADDR]], align 8
4006 // CHECK10-NEXT:    [[TMP0:%.*]] = load [2 x i32]*, [2 x i32]** [[VEC_ADDR]], align 8
4007 // CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[T_VAR_ADDR]] to i32*
4008 // CHECK10-NEXT:    [[TMP1:%.*]] = load [2 x %struct.S]*, [2 x %struct.S]** [[S_ARR_ADDR]], align 8
4009 // CHECK10-NEXT:    [[TMP2:%.*]] = load %struct.S*, %struct.S** [[VAR_ADDR]], align 8
4010 // CHECK10-NEXT:    [[CONV1:%.*]] = bitcast i64* [[SIVAR_ADDR]] to i32*
4011 // CHECK10-NEXT:    [[TMP3:%.*]] = bitcast [2 x i32]* [[VEC2]] to i8*
4012 // CHECK10-NEXT:    [[TMP4:%.*]] = bitcast [2 x i32]* [[TMP0]] to i8*
4013 // CHECK10-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP3]], i8* align 4 [[TMP4]], i64 8, i1 false)
4014 // CHECK10-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR3]], i32 0, i32 0
4015 // CHECK10-NEXT:    [[TMP5:%.*]] = bitcast [2 x %struct.S]* [[TMP1]] to %struct.S*
4016 // CHECK10-NEXT:    [[TMP6:%.*]] = getelementptr [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i64 2
4017 // CHECK10-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq %struct.S* [[ARRAY_BEGIN]], [[TMP6]]
4018 // CHECK10-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
4019 // CHECK10:       omp.arraycpy.body:
4020 // CHECK10-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP5]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
4021 // CHECK10-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi %struct.S* [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
4022 // CHECK10-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]])
4023 // CHECK10-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], %struct.S* nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], %struct.St* [[AGG_TMP]])
4024 // CHECK10-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]]) #[[ATTR4]]
4025 // CHECK10-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], %struct.S* [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
4026 // CHECK10-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], %struct.S* [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
4027 // CHECK10-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq %struct.S* [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP6]]
4028 // CHECK10-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
4029 // CHECK10:       omp.arraycpy.done4:
4030 // CHECK10-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]])
4031 // CHECK10-NEXT:    call void @_ZN1SIfEC1ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[VAR5]], %struct.S* nonnull align 4 dereferenceable(4) [[TMP2]], %struct.St* [[AGG_TMP6]])
4032 // CHECK10-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]]) #[[ATTR4]]
4033 // CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[CONV]], align 8
4034 // CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC2]], i64 0, i64 0
4035 // CHECK10-NEXT:    store i32 [[TMP7]], i32* [[ARRAYIDX]], align 4
4036 // CHECK10-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR3]], i64 0, i64 0
4037 // CHECK10-NEXT:    [[TMP8:%.*]] = bitcast %struct.S* [[ARRAYIDX7]] to i8*
4038 // CHECK10-NEXT:    [[TMP9:%.*]] = bitcast %struct.S* [[VAR5]] to i8*
4039 // CHECK10-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP8]], i8* align 4 [[TMP9]], i64 4, i1 false)
4040 // CHECK10-NEXT:    store i32 2, i32* [[CONV1]], align 8
4041 // CHECK10-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR5]]) #[[ATTR4]]
4042 // CHECK10-NEXT:    [[ARRAY_BEGIN8:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR3]], i32 0, i32 0
4043 // CHECK10-NEXT:    [[TMP10:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN8]], i64 2
4044 // CHECK10-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
4045 // CHECK10:       arraydestroy.body:
4046 // CHECK10-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP10]], [[OMP_ARRAYCPY_DONE4]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
4047 // CHECK10-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
4048 // CHECK10-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
4049 // CHECK10-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN8]]
4050 // CHECK10-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE9:%.*]], label [[ARRAYDESTROY_BODY]]
4051 // CHECK10:       arraydestroy.done9:
4052 // CHECK10-NEXT:    ret void
4053 //
4054 //
4055 // CHECK10-LABEL: define {{[^@]+}}@_ZN2StC1Ev
4056 // CHECK10-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4057 // CHECK10-NEXT:  entry:
4058 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
4059 // CHECK10-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
4060 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
4061 // CHECK10-NEXT:    call void @_ZN2StC2Ev(%struct.St* nonnull dereferenceable(8) [[THIS1]])
4062 // CHECK10-NEXT:    ret void
4063 //
4064 //
4065 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIfEC1ERKS0_2St
4066 // CHECK10-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4067 // CHECK10-NEXT:  entry:
4068 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
4069 // CHECK10-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S*, align 8
4070 // CHECK10-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
4071 // CHECK10-NEXT:    store %struct.S* [[S]], %struct.S** [[S_ADDR]], align 8
4072 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
4073 // CHECK10-NEXT:    [[TMP0:%.*]] = load %struct.S*, %struct.S** [[S_ADDR]], align 8
4074 // CHECK10-NEXT:    call void @_ZN1SIfEC2ERKS0_2St(%struct.S* nonnull dereferenceable(4) [[THIS1]], %struct.S* nonnull align 4 dereferenceable(4) [[TMP0]], %struct.St* [[T]])
4075 // CHECK10-NEXT:    ret void
4076 //
4077 //
4078 // CHECK10-LABEL: define {{[^@]+}}@_ZN2StD1Ev
4079 // CHECK10-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4080 // CHECK10-NEXT:  entry:
4081 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
4082 // CHECK10-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
4083 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
4084 // CHECK10-NEXT:    call void @_ZN2StD2Ev(%struct.St* nonnull dereferenceable(8) [[THIS1]]) #[[ATTR4]]
4085 // CHECK10-NEXT:    ret void
4086 //
4087 //
4088 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
4089 // CHECK10-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4090 // CHECK10-NEXT:  entry:
4091 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
4092 // CHECK10-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
4093 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
4094 // CHECK10-NEXT:    call void @_ZN1SIfED2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
4095 // CHECK10-NEXT:    ret void
4096 //
4097 //
4098 // CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..1
4099 // CHECK10-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i64 [[T_VAR:%.*]]) #[[ATTR3]] {
4100 // CHECK10-NEXT:  entry:
4101 // CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4102 // CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4103 // CHECK10-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i64, align 8
4104 // CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4105 // CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4106 // CHECK10-NEXT:    store i64 [[T_VAR]], i64* [[T_VAR_ADDR]], align 8
4107 // CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[T_VAR_ADDR]] to i32*
4108 // CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
4109 // CHECK10-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
4110 // CHECK10-NEXT:    [[DOTT_VAR__VOID_ADDR:%.*]] = call i8* @__kmpc_alloc(i32 [[TMP1]], i64 4, i8* inttoptr (i64 1 to i8*))
4111 // CHECK10-NEXT:    [[DOTT_VAR__ADDR:%.*]] = bitcast i8* [[DOTT_VAR__VOID_ADDR]] to i32*
4112 // CHECK10-NEXT:    [[TMP2:%.*]] = load i32, i32* [[CONV]], align 8
4113 // CHECK10-NEXT:    store i32 [[TMP2]], i32* [[DOTT_VAR__ADDR]], align 4
4114 // CHECK10-NEXT:    store i32 0, i32* [[DOTT_VAR__ADDR]], align 4
4115 // CHECK10-NEXT:    [[TMP3:%.*]] = bitcast i32* [[DOTT_VAR__ADDR]] to i8*
4116 // CHECK10-NEXT:    call void @__kmpc_free(i32 [[TMP1]], i8* [[TMP3]], i8* inttoptr (i64 1 to i8*))
4117 // CHECK10-NEXT:    ret void
4118 //
4119 //
4120 // CHECK10-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
4121 // CHECK10-SAME: () #[[ATTR5:[0-9]+]] comdat {
4122 // CHECK10-NEXT:  entry:
4123 // CHECK10-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
4124 // CHECK10-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
4125 // CHECK10-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4
4126 // CHECK10-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128
4127 // CHECK10-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128
4128 // CHECK10-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128
4129 // CHECK10-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128
4130 // CHECK10-NEXT:    call void @_ZN1SIiEC1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]])
4131 // CHECK10-NEXT:    call void @_ZN3SSTIiEC1Ev(%struct.SST* nonnull dereferenceable(4) [[SST]])
4132 // CHECK10-NEXT:    store i32 0, i32* [[T_VAR]], align 128
4133 // CHECK10-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
4134 // CHECK10-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP0]], i8* align 128 bitcast ([2 x i32]* @__const._Z5tmainIiET_v.vec to i8*), i64 8, i1 false)
4135 // CHECK10-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i64 0, i64 0
4136 // CHECK10-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 1)
4137 // CHECK10-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYINIT_BEGIN]], i64 1
4138 // CHECK10-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 2)
4139 // CHECK10-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[VAR]], i32 3)
4140 // CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [2 x i32]*, i32*, [2 x %struct.S.0]*, %struct.S.0*)* @.omp_outlined..3 to void (i32*, i32*, ...)*), [2 x i32]* [[VEC]], i32* [[T_VAR]], [2 x %struct.S.0]* [[S_ARR]], %struct.S.0* [[VAR]])
4141 // CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*)* @.omp_outlined..4 to void (i32*, i32*, ...)*), i32* [[T_VAR]])
4142 // CHECK10-NEXT:    store i32 0, i32* [[RETVAL]], align 4
4143 // CHECK10-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4]]
4144 // CHECK10-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
4145 // CHECK10-NEXT:    [[TMP1:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i64 2
4146 // CHECK10-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
4147 // CHECK10:       arraydestroy.body:
4148 // CHECK10-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP1]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
4149 // CHECK10-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
4150 // CHECK10-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
4151 // CHECK10-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
4152 // CHECK10-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE1:%.*]], label [[ARRAYDESTROY_BODY]]
4153 // CHECK10:       arraydestroy.done1:
4154 // CHECK10-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
4155 // CHECK10-NEXT:    [[TMP2:%.*]] = load i32, i32* [[RETVAL]], align 4
4156 // CHECK10-NEXT:    ret i32 [[TMP2]]
4157 //
4158 //
4159 // CHECK10-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
4160 // CHECK10-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4161 // CHECK10-NEXT:  entry:
4162 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
4163 // CHECK10-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
4164 // CHECK10-NEXT:    [[A2:%.*]] = alloca i32*, align 8
4165 // CHECK10-NEXT:    [[B4:%.*]] = alloca i32, align 4
4166 // CHECK10-NEXT:    [[C7:%.*]] = alloca i32*, align 8
4167 // CHECK10-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 8
4168 // CHECK10-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
4169 // CHECK10-NEXT:    [[B_CASTED:%.*]] = alloca i64, align 8
4170 // CHECK10-NEXT:    [[C_CASTED:%.*]] = alloca i64, align 8
4171 // CHECK10-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
4172 // CHECK10-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
4173 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
4174 // CHECK10-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
4175 // CHECK10-NEXT:    store i32 0, i32* [[A]], align 8
4176 // CHECK10-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
4177 // CHECK10-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
4178 // CHECK10-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
4179 // CHECK10-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
4180 // CHECK10-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
4181 // CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
4182 // CHECK10-NEXT:    store i32* [[TMP0]], i32** [[C]], align 8
4183 // CHECK10-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
4184 // CHECK10-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
4185 // CHECK10-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
4186 // CHECK10-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
4187 // CHECK10-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
4188 // CHECK10-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
4189 // CHECK10-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
4190 // CHECK10-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
4191 // CHECK10-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
4192 // CHECK10-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 8
4193 // CHECK10-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 8
4194 // CHECK10-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
4195 // CHECK10-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 8
4196 // CHECK10-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 8
4197 // CHECK10-NEXT:    [[TMP3:%.*]] = load i32, i32* [[TMP2]], align 4
4198 // CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_CASTED]] to i32*
4199 // CHECK10-NEXT:    store i32 [[TMP3]], i32* [[CONV]], align 4
4200 // CHECK10-NEXT:    [[TMP4:%.*]] = load i64, i64* [[A_CASTED]], align 8
4201 // CHECK10-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B4]], align 4
4202 // CHECK10-NEXT:    [[CONV10:%.*]] = bitcast i64* [[B_CASTED]] to i32*
4203 // CHECK10-NEXT:    store i32 [[TMP5]], i32* [[CONV10]], align 4
4204 // CHECK10-NEXT:    [[TMP6:%.*]] = load i64, i64* [[B_CASTED]], align 8
4205 // CHECK10-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[C7]], align 8
4206 // CHECK10-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
4207 // CHECK10-NEXT:    [[CONV11:%.*]] = bitcast i64* [[C_CASTED]] to i32*
4208 // CHECK10-NEXT:    store i32 [[TMP8]], i32* [[CONV11]], align 4
4209 // CHECK10-NEXT:    [[TMP9:%.*]] = load i64, i64* [[C_CASTED]], align 8
4210 // CHECK10-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 8
4211 // CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i64, i64, i64, [4 x i32]*)* @.omp_outlined..2 to void (i32*, i32*, ...)*), %struct.SS* [[THIS1]], i64 [[TMP4]], i64 [[TMP6]], i64 [[TMP9]], [4 x i32]* [[TMP10]])
4212 // CHECK10-NEXT:    ret void
4213 //
4214 //
4215 // CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..2
4216 // CHECK10-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i64 [[A:%.*]], i64 [[B:%.*]], i64 [[C:%.*]], [4 x i32]* nonnull align 4 dereferenceable(16) [[E:%.*]]) #[[ATTR3]] {
4217 // CHECK10-NEXT:  entry:
4218 // CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4219 // CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4220 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
4221 // CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4222 // CHECK10-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
4223 // CHECK10-NEXT:    [[C_ADDR:%.*]] = alloca i64, align 8
4224 // CHECK10-NEXT:    [[E_ADDR:%.*]] = alloca [4 x i32]*, align 8
4225 // CHECK10-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
4226 // CHECK10-NEXT:    [[_TMP3:%.*]] = alloca i32*, align 8
4227 // CHECK10-NEXT:    [[_TMP4:%.*]] = alloca [4 x i32]*, align 8
4228 // CHECK10-NEXT:    [[E5:%.*]] = alloca [4 x i32], align 16
4229 // CHECK10-NEXT:    [[_TMP6:%.*]] = alloca [4 x i32]*, align 8
4230 // CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4231 // CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4232 // CHECK10-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
4233 // CHECK10-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4234 // CHECK10-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
4235 // CHECK10-NEXT:    store i64 [[C]], i64* [[C_ADDR]], align 8
4236 // CHECK10-NEXT:    store [4 x i32]* [[E]], [4 x i32]** [[E_ADDR]], align 8
4237 // CHECK10-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
4238 // CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4239 // CHECK10-NEXT:    [[CONV1:%.*]] = bitcast i64* [[B_ADDR]] to i32*
4240 // CHECK10-NEXT:    [[CONV2:%.*]] = bitcast i64* [[C_ADDR]] to i32*
4241 // CHECK10-NEXT:    [[TMP1:%.*]] = load [4 x i32]*, [4 x i32]** [[E_ADDR]], align 8
4242 // CHECK10-NEXT:    store i32* [[CONV]], i32** [[TMP]], align 8
4243 // CHECK10-NEXT:    store i32* [[CONV2]], i32** [[_TMP3]], align 8
4244 // CHECK10-NEXT:    store [4 x i32]* [[TMP1]], [4 x i32]** [[_TMP4]], align 8
4245 // CHECK10-NEXT:    [[TMP2:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP4]], align 8
4246 // CHECK10-NEXT:    [[TMP3:%.*]] = bitcast [4 x i32]* [[E5]] to i8*
4247 // CHECK10-NEXT:    [[TMP4:%.*]] = bitcast [4 x i32]* [[TMP2]] to i8*
4248 // CHECK10-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 16 [[TMP3]], i8* align 4 [[TMP4]], i64 16, i1 false)
4249 // CHECK10-NEXT:    store [4 x i32]* [[E5]], [4 x i32]** [[_TMP6]], align 8
4250 // CHECK10-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 8
4251 // CHECK10-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
4252 // CHECK10-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP6]], 1
4253 // CHECK10-NEXT:    store i32 [[INC]], i32* [[TMP5]], align 4
4254 // CHECK10-NEXT:    [[TMP7:%.*]] = load i32, i32* [[CONV1]], align 8
4255 // CHECK10-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
4256 // CHECK10-NEXT:    store i32 [[DEC]], i32* [[CONV1]], align 8
4257 // CHECK10-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[_TMP3]], align 8
4258 // CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
4259 // CHECK10-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP9]], 1
4260 // CHECK10-NEXT:    store i32 [[DIV]], i32* [[TMP8]], align 4
4261 // CHECK10-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP6]], align 8
4262 // CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [4 x i32], [4 x i32]* [[TMP10]], i64 0, i64 2
4263 // CHECK10-NEXT:    store i32 1111, i32* [[ARRAYIDX]], align 4
4264 // CHECK10-NEXT:    ret void
4265 //
4266 //
4267 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
4268 // CHECK10-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4269 // CHECK10-NEXT:  entry:
4270 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
4271 // CHECK10-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
4272 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
4273 // CHECK10-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
4274 // CHECK10-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
4275 // CHECK10-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
4276 // CHECK10-NEXT:    store float [[CONV]], float* [[F]], align 4
4277 // CHECK10-NEXT:    ret void
4278 //
4279 //
4280 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
4281 // CHECK10-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4282 // CHECK10-NEXT:  entry:
4283 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
4284 // CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
4285 // CHECK10-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
4286 // CHECK10-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
4287 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
4288 // CHECK10-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
4289 // CHECK10-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
4290 // CHECK10-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
4291 // CHECK10-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
4292 // CHECK10-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
4293 // CHECK10-NEXT:    store float [[ADD]], float* [[F]], align 4
4294 // CHECK10-NEXT:    ret void
4295 //
4296 //
4297 // CHECK10-LABEL: define {{[^@]+}}@_ZN2StC2Ev
4298 // CHECK10-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4299 // CHECK10-NEXT:  entry:
4300 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
4301 // CHECK10-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
4302 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
4303 // CHECK10-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[THIS1]], i32 0, i32 0
4304 // CHECK10-NEXT:    store i32 0, i32* [[A]], align 4
4305 // CHECK10-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[THIS1]], i32 0, i32 1
4306 // CHECK10-NEXT:    store i32 0, i32* [[B]], align 4
4307 // CHECK10-NEXT:    ret void
4308 //
4309 //
4310 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIfEC2ERKS0_2St
4311 // CHECK10-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4312 // CHECK10-NEXT:  entry:
4313 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
4314 // CHECK10-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S*, align 8
4315 // CHECK10-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
4316 // CHECK10-NEXT:    store %struct.S* [[S]], %struct.S** [[S_ADDR]], align 8
4317 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
4318 // CHECK10-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
4319 // CHECK10-NEXT:    [[TMP0:%.*]] = load %struct.S*, %struct.S** [[S_ADDR]], align 8
4320 // CHECK10-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[TMP0]], i32 0, i32 0
4321 // CHECK10-NEXT:    [[TMP1:%.*]] = load float, float* [[F2]], align 4
4322 // CHECK10-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[T]], i32 0, i32 0
4323 // CHECK10-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
4324 // CHECK10-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP2]] to float
4325 // CHECK10-NEXT:    [[ADD:%.*]] = fadd float [[TMP1]], [[CONV]]
4326 // CHECK10-NEXT:    store float [[ADD]], float* [[F]], align 4
4327 // CHECK10-NEXT:    ret void
4328 //
4329 //
4330 // CHECK10-LABEL: define {{[^@]+}}@_ZN2StD2Ev
4331 // CHECK10-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4332 // CHECK10-NEXT:  entry:
4333 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
4334 // CHECK10-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
4335 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
4336 // CHECK10-NEXT:    ret void
4337 //
4338 //
4339 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
4340 // CHECK10-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4341 // CHECK10-NEXT:  entry:
4342 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
4343 // CHECK10-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
4344 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
4345 // CHECK10-NEXT:    ret void
4346 //
4347 //
4348 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
4349 // CHECK10-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4350 // CHECK10-NEXT:  entry:
4351 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
4352 // CHECK10-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
4353 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
4354 // CHECK10-NEXT:    call void @_ZN1SIiEC2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]])
4355 // CHECK10-NEXT:    ret void
4356 //
4357 //
4358 // CHECK10-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev
4359 // CHECK10-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4360 // CHECK10-NEXT:  entry:
4361 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
4362 // CHECK10-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
4363 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
4364 // CHECK10-NEXT:    call void @_ZN3SSTIiEC2Ev(%struct.SST* nonnull dereferenceable(4) [[THIS1]])
4365 // CHECK10-NEXT:    ret void
4366 //
4367 //
4368 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
4369 // CHECK10-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4370 // CHECK10-NEXT:  entry:
4371 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
4372 // CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
4373 // CHECK10-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
4374 // CHECK10-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
4375 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
4376 // CHECK10-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
4377 // CHECK10-NEXT:    call void @_ZN1SIiEC2Ei(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], i32 [[TMP0]])
4378 // CHECK10-NEXT:    ret void
4379 //
4380 //
4381 // CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..3
4382 // CHECK10-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], [2 x i32]* nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32* nonnull align 4 dereferenceable(4) [[T_VAR:%.*]], [2 x %struct.S.0]* nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR3]] {
4383 // CHECK10-NEXT:  entry:
4384 // CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4385 // CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4386 // CHECK10-NEXT:    [[VEC_ADDR:%.*]] = alloca [2 x i32]*, align 8
4387 // CHECK10-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32*, align 8
4388 // CHECK10-NEXT:    [[S_ARR_ADDR:%.*]] = alloca [2 x %struct.S.0]*, align 8
4389 // CHECK10-NEXT:    [[VAR_ADDR:%.*]] = alloca %struct.S.0*, align 8
4390 // CHECK10-NEXT:    [[T_VAR1:%.*]] = alloca i32, align 128
4391 // CHECK10-NEXT:    [[VEC2:%.*]] = alloca [2 x i32], align 128
4392 // CHECK10-NEXT:    [[S_ARR3:%.*]] = alloca [2 x %struct.S.0], align 128
4393 // CHECK10-NEXT:    [[AGG_TMP:%.*]] = alloca [[STRUCT_ST:%.*]], align 4
4394 // CHECK10-NEXT:    [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 128
4395 // CHECK10-NEXT:    [[AGG_TMP6:%.*]] = alloca [[STRUCT_ST]], align 4
4396 // CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4397 // CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4398 // CHECK10-NEXT:    store [2 x i32]* [[VEC]], [2 x i32]** [[VEC_ADDR]], align 8
4399 // CHECK10-NEXT:    store i32* [[T_VAR]], i32** [[T_VAR_ADDR]], align 8
4400 // CHECK10-NEXT:    store [2 x %struct.S.0]* [[S_ARR]], [2 x %struct.S.0]** [[S_ARR_ADDR]], align 8
4401 // CHECK10-NEXT:    store %struct.S.0* [[VAR]], %struct.S.0** [[VAR_ADDR]], align 8
4402 // CHECK10-NEXT:    [[TMP0:%.*]] = load [2 x i32]*, [2 x i32]** [[VEC_ADDR]], align 8
4403 // CHECK10-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[T_VAR_ADDR]], align 8
4404 // CHECK10-NEXT:    [[TMP2:%.*]] = load [2 x %struct.S.0]*, [2 x %struct.S.0]** [[S_ARR_ADDR]], align 8
4405 // CHECK10-NEXT:    [[TMP3:%.*]] = load %struct.S.0*, %struct.S.0** [[VAR_ADDR]], align 8
4406 // CHECK10-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP1]], align 128
4407 // CHECK10-NEXT:    store i32 [[TMP4]], i32* [[T_VAR1]], align 128
4408 // CHECK10-NEXT:    [[TMP5:%.*]] = bitcast [2 x i32]* [[VEC2]] to i8*
4409 // CHECK10-NEXT:    [[TMP6:%.*]] = bitcast [2 x i32]* [[TMP0]] to i8*
4410 // CHECK10-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP5]], i8* align 128 [[TMP6]], i64 8, i1 false)
4411 // CHECK10-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
4412 // CHECK10-NEXT:    [[TMP7:%.*]] = bitcast [2 x %struct.S.0]* [[TMP2]] to %struct.S.0*
4413 // CHECK10-NEXT:    [[TMP8:%.*]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i64 2
4414 // CHECK10-NEXT:    [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq %struct.S.0* [[ARRAY_BEGIN]], [[TMP8]]
4415 // CHECK10-NEXT:    br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE4:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
4416 // CHECK10:       omp.arraycpy.body:
4417 // CHECK10-NEXT:    [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP7]], [[ENTRY:%.*]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
4418 // CHECK10-NEXT:    [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi %struct.S.0* [ [[ARRAY_BEGIN]], [[ENTRY]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
4419 // CHECK10-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]])
4420 // CHECK10-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[OMP_ARRAYCPY_DESTELEMENTPAST]], %struct.S.0* nonnull align 4 dereferenceable(4) [[OMP_ARRAYCPY_SRCELEMENTPAST]], %struct.St* [[AGG_TMP]])
4421 // CHECK10-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP]]) #[[ATTR4]]
4422 // CHECK10-NEXT:    [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
4423 // CHECK10-NEXT:    [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], %struct.S.0* [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
4424 // CHECK10-NEXT:    [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq %struct.S.0* [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP8]]
4425 // CHECK10-NEXT:    br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE4]], label [[OMP_ARRAYCPY_BODY]]
4426 // CHECK10:       omp.arraycpy.done4:
4427 // CHECK10-NEXT:    call void @_ZN2StC1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]])
4428 // CHECK10-NEXT:    call void @_ZN1SIiEC1ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[VAR5]], %struct.S.0* nonnull align 4 dereferenceable(4) [[TMP3]], %struct.St* [[AGG_TMP6]])
4429 // CHECK10-NEXT:    call void @_ZN2StD1Ev(%struct.St* nonnull dereferenceable(8) [[AGG_TMP6]]) #[[ATTR4]]
4430 // CHECK10-NEXT:    [[TMP9:%.*]] = load i32, i32* [[T_VAR1]], align 128
4431 // CHECK10-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC2]], i64 0, i64 0
4432 // CHECK10-NEXT:    store i32 [[TMP9]], i32* [[ARRAYIDX]], align 128
4433 // CHECK10-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i64 0, i64 0
4434 // CHECK10-NEXT:    [[TMP10:%.*]] = bitcast %struct.S.0* [[ARRAYIDX7]] to i8*
4435 // CHECK10-NEXT:    [[TMP11:%.*]] = bitcast %struct.S.0* [[VAR5]] to i8*
4436 // CHECK10-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP10]], i8* align 128 [[TMP11]], i64 4, i1 false)
4437 // CHECK10-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR5]]) #[[ATTR4]]
4438 // CHECK10-NEXT:    [[ARRAY_BEGIN8:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR3]], i32 0, i32 0
4439 // CHECK10-NEXT:    [[TMP12:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN8]], i64 2
4440 // CHECK10-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
4441 // CHECK10:       arraydestroy.body:
4442 // CHECK10-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP12]], [[OMP_ARRAYCPY_DONE4]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
4443 // CHECK10-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
4444 // CHECK10-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
4445 // CHECK10-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN8]]
4446 // CHECK10-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE9:%.*]], label [[ARRAYDESTROY_BODY]]
4447 // CHECK10:       arraydestroy.done9:
4448 // CHECK10-NEXT:    ret void
4449 //
4450 //
4451 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIiEC1ERKS0_2St
4452 // CHECK10-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4453 // CHECK10-NEXT:  entry:
4454 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
4455 // CHECK10-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S.0*, align 8
4456 // CHECK10-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
4457 // CHECK10-NEXT:    store %struct.S.0* [[S]], %struct.S.0** [[S_ADDR]], align 8
4458 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
4459 // CHECK10-NEXT:    [[TMP0:%.*]] = load %struct.S.0*, %struct.S.0** [[S_ADDR]], align 8
4460 // CHECK10-NEXT:    call void @_ZN1SIiEC2ERKS0_2St(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], %struct.S.0* nonnull align 4 dereferenceable(4) [[TMP0]], %struct.St* [[T]])
4461 // CHECK10-NEXT:    ret void
4462 //
4463 //
4464 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
4465 // CHECK10-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4466 // CHECK10-NEXT:  entry:
4467 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
4468 // CHECK10-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
4469 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
4470 // CHECK10-NEXT:    call void @_ZN1SIiED2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
4471 // CHECK10-NEXT:    ret void
4472 //
4473 //
4474 // CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..4
4475 // CHECK10-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32* nonnull align 4 dereferenceable(4) [[T_VAR:%.*]]) #[[ATTR3]] {
4476 // CHECK10-NEXT:  entry:
4477 // CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4478 // CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4479 // CHECK10-NEXT:    [[T_VAR_ADDR:%.*]] = alloca i32*, align 8
4480 // CHECK10-NEXT:    [[T_VAR1:%.*]] = alloca i32, align 128
4481 // CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4482 // CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4483 // CHECK10-NEXT:    store i32* [[T_VAR]], i32** [[T_VAR_ADDR]], align 8
4484 // CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[T_VAR_ADDR]], align 8
4485 // CHECK10-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 128
4486 // CHECK10-NEXT:    store i32 [[TMP1]], i32* [[T_VAR1]], align 128
4487 // CHECK10-NEXT:    ret void
4488 //
4489 //
4490 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
4491 // CHECK10-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4492 // CHECK10-NEXT:  entry:
4493 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
4494 // CHECK10-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
4495 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
4496 // CHECK10-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
4497 // CHECK10-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
4498 // CHECK10-NEXT:    store i32 [[TMP0]], i32* [[F]], align 4
4499 // CHECK10-NEXT:    ret void
4500 //
4501 //
4502 // CHECK10-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev
4503 // CHECK10-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4504 // CHECK10-NEXT:  entry:
4505 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
4506 // CHECK10-NEXT:    [[A2:%.*]] = alloca i32*, align 8
4507 // CHECK10-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
4508 // CHECK10-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
4509 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
4510 // CHECK10-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SST:%.*]], %struct.SST* [[THIS1]], i32 0, i32 0
4511 // CHECK10-NEXT:    store i32 0, i32* [[A]], align 4
4512 // CHECK10-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SST]], %struct.SST* [[THIS1]], i32 0, i32 0
4513 // CHECK10-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
4514 // CHECK10-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[A2]], align 8
4515 // CHECK10-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
4516 // CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_CASTED]] to i32*
4517 // CHECK10-NEXT:    store i32 [[TMP1]], i32* [[CONV]], align 4
4518 // CHECK10-NEXT:    [[TMP2:%.*]] = load i64, i64* [[A_CASTED]], align 8
4519 // CHECK10-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SST*, i64)* @.omp_outlined..5 to void (i32*, i32*, ...)*), %struct.SST* [[THIS1]], i64 [[TMP2]])
4520 // CHECK10-NEXT:    ret void
4521 //
4522 //
4523 // CHECK10-LABEL: define {{[^@]+}}@.omp_outlined..5
4524 // CHECK10-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SST* [[THIS:%.*]], i64 [[A:%.*]]) #[[ATTR3]] {
4525 // CHECK10-NEXT:  entry:
4526 // CHECK10-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4527 // CHECK10-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4528 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
4529 // CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4530 // CHECK10-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
4531 // CHECK10-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4532 // CHECK10-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4533 // CHECK10-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
4534 // CHECK10-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4535 // CHECK10-NEXT:    [[TMP0:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
4536 // CHECK10-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4537 // CHECK10-NEXT:    store i32* [[CONV]], i32** [[TMP]], align 8
4538 // CHECK10-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 8
4539 // CHECK10-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
4540 // CHECK10-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
4541 // CHECK10-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
4542 // CHECK10-NEXT:    ret void
4543 //
4544 //
4545 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
4546 // CHECK10-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4547 // CHECK10-NEXT:  entry:
4548 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
4549 // CHECK10-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
4550 // CHECK10-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
4551 // CHECK10-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
4552 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
4553 // CHECK10-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
4554 // CHECK10-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
4555 // CHECK10-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
4556 // CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
4557 // CHECK10-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
4558 // CHECK10-NEXT:    ret void
4559 //
4560 //
4561 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIiEC2ERKS0_2St
4562 // CHECK10-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], %struct.S.0* nonnull align 4 dereferenceable(4) [[S:%.*]], %struct.St* [[T:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4563 // CHECK10-NEXT:  entry:
4564 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
4565 // CHECK10-NEXT:    [[S_ADDR:%.*]] = alloca %struct.S.0*, align 8
4566 // CHECK10-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
4567 // CHECK10-NEXT:    store %struct.S.0* [[S]], %struct.S.0** [[S_ADDR]], align 8
4568 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
4569 // CHECK10-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
4570 // CHECK10-NEXT:    [[TMP0:%.*]] = load %struct.S.0*, %struct.S.0** [[S_ADDR]], align 8
4571 // CHECK10-NEXT:    [[F2:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[TMP0]], i32 0, i32 0
4572 // CHECK10-NEXT:    [[TMP1:%.*]] = load i32, i32* [[F2]], align 4
4573 // CHECK10-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[T]], i32 0, i32 0
4574 // CHECK10-NEXT:    [[TMP2:%.*]] = load i32, i32* [[A]], align 4
4575 // CHECK10-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP1]], [[TMP2]]
4576 // CHECK10-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
4577 // CHECK10-NEXT:    ret void
4578 //
4579 //
4580 // CHECK10-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
4581 // CHECK10-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4582 // CHECK10-NEXT:  entry:
4583 // CHECK10-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
4584 // CHECK10-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
4585 // CHECK10-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
4586 // CHECK10-NEXT:    ret void
4587 //
4588 //
4589 // CHECK11-LABEL: define {{[^@]+}}@main
4590 // CHECK11-SAME: () #[[ATTR0:[0-9]+]] {
4591 // CHECK11-NEXT:  entry:
4592 // CHECK11-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
4593 // CHECK11-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8
4594 // CHECK11-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
4595 // CHECK11-NEXT:    store i32 0, i32* [[RETVAL]], align 4
4596 // CHECK11-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(32) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
4597 // CHECK11-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
4598 // CHECK11-NEXT:    store i32* @_ZZ4mainE5sivar, i32** [[TMP0]], align 8
4599 // CHECK11-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* nonnull dereferenceable(8) [[REF_TMP]])
4600 // CHECK11-NEXT:    ret i32 0
4601 //
4602 //
4603 // CHECK11-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
4604 // CHECK11-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
4605 // CHECK11-NEXT:  entry:
4606 // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
4607 // CHECK11-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
4608 // CHECK11-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
4609 // CHECK11-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
4610 // CHECK11-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
4611 // CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
4612 // CHECK11-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(32) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
4613 // CHECK11-NEXT:    ret void
4614 //
4615 //
4616 // CHECK11-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
4617 // CHECK11-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4618 // CHECK11-NEXT:  entry:
4619 // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
4620 // CHECK11-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
4621 // CHECK11-NEXT:    [[A2:%.*]] = alloca i32*, align 8
4622 // CHECK11-NEXT:    [[B4:%.*]] = alloca i32, align 4
4623 // CHECK11-NEXT:    [[C7:%.*]] = alloca i32*, align 8
4624 // CHECK11-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 8
4625 // CHECK11-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
4626 // CHECK11-NEXT:    [[B_CASTED:%.*]] = alloca i64, align 8
4627 // CHECK11-NEXT:    [[C_CASTED:%.*]] = alloca i64, align 8
4628 // CHECK11-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
4629 // CHECK11-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
4630 // CHECK11-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
4631 // CHECK11-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
4632 // CHECK11-NEXT:    store i32 0, i32* [[A]], align 8
4633 // CHECK11-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
4634 // CHECK11-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
4635 // CHECK11-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
4636 // CHECK11-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
4637 // CHECK11-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
4638 // CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
4639 // CHECK11-NEXT:    store i32* [[TMP0]], i32** [[C]], align 8
4640 // CHECK11-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
4641 // CHECK11-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
4642 // CHECK11-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
4643 // CHECK11-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
4644 // CHECK11-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
4645 // CHECK11-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
4646 // CHECK11-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
4647 // CHECK11-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
4648 // CHECK11-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
4649 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 8
4650 // CHECK11-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 8
4651 // CHECK11-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
4652 // CHECK11-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 8
4653 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 8
4654 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, i32* [[TMP2]], align 4
4655 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_CASTED]] to i32*
4656 // CHECK11-NEXT:    store i32 [[TMP3]], i32* [[CONV]], align 4
4657 // CHECK11-NEXT:    [[TMP4:%.*]] = load i64, i64* [[A_CASTED]], align 8
4658 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B4]], align 4
4659 // CHECK11-NEXT:    [[CONV10:%.*]] = bitcast i64* [[B_CASTED]] to i32*
4660 // CHECK11-NEXT:    store i32 [[TMP5]], i32* [[CONV10]], align 4
4661 // CHECK11-NEXT:    [[TMP6:%.*]] = load i64, i64* [[B_CASTED]], align 8
4662 // CHECK11-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[C7]], align 8
4663 // CHECK11-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
4664 // CHECK11-NEXT:    [[CONV11:%.*]] = bitcast i64* [[C_CASTED]] to i32*
4665 // CHECK11-NEXT:    store i32 [[TMP8]], i32* [[CONV11]], align 4
4666 // CHECK11-NEXT:    [[TMP9:%.*]] = load i64, i64* [[C_CASTED]], align 8
4667 // CHECK11-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 8
4668 // CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i64, i64, i64, [4 x i32]*)* @.omp_outlined. to void (i32*, i32*, ...)*), %struct.SS* [[THIS1]], i64 [[TMP4]], i64 [[TMP6]], i64 [[TMP9]], [4 x i32]* [[TMP10]])
4669 // CHECK11-NEXT:    ret void
4670 //
4671 //
4672 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined.
4673 // CHECK11-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i64 [[A:%.*]], i64 [[B:%.*]], i64 [[C:%.*]], [4 x i32]* nonnull align 4 dereferenceable(16) [[E:%.*]]) #[[ATTR3:[0-9]+]] {
4674 // CHECK11-NEXT:  entry:
4675 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4676 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4677 // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
4678 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4679 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
4680 // CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i64, align 8
4681 // CHECK11-NEXT:    [[E_ADDR:%.*]] = alloca [4 x i32]*, align 8
4682 // CHECK11-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
4683 // CHECK11-NEXT:    [[_TMP3:%.*]] = alloca i32*, align 8
4684 // CHECK11-NEXT:    [[_TMP4:%.*]] = alloca [4 x i32]*, align 8
4685 // CHECK11-NEXT:    [[E5:%.*]] = alloca [4 x i32], align 16
4686 // CHECK11-NEXT:    [[_TMP6:%.*]] = alloca [4 x i32]*, align 8
4687 // CHECK11-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 8
4688 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4689 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4690 // CHECK11-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
4691 // CHECK11-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4692 // CHECK11-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
4693 // CHECK11-NEXT:    store i64 [[C]], i64* [[C_ADDR]], align 8
4694 // CHECK11-NEXT:    store [4 x i32]* [[E]], [4 x i32]** [[E_ADDR]], align 8
4695 // CHECK11-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
4696 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4697 // CHECK11-NEXT:    [[CONV1:%.*]] = bitcast i64* [[B_ADDR]] to i32*
4698 // CHECK11-NEXT:    [[CONV2:%.*]] = bitcast i64* [[C_ADDR]] to i32*
4699 // CHECK11-NEXT:    [[TMP1:%.*]] = load [4 x i32]*, [4 x i32]** [[E_ADDR]], align 8
4700 // CHECK11-NEXT:    store i32* [[CONV]], i32** [[TMP]], align 8
4701 // CHECK11-NEXT:    store i32* [[CONV2]], i32** [[_TMP3]], align 8
4702 // CHECK11-NEXT:    store [4 x i32]* [[TMP1]], [4 x i32]** [[_TMP4]], align 8
4703 // CHECK11-NEXT:    [[TMP2:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP4]], align 8
4704 // CHECK11-NEXT:    [[TMP3:%.*]] = bitcast [4 x i32]* [[E5]] to i8*
4705 // CHECK11-NEXT:    [[TMP4:%.*]] = bitcast [4 x i32]* [[TMP2]] to i8*
4706 // CHECK11-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 16 [[TMP3]], i8* align 4 [[TMP4]], i64 16, i1 false)
4707 // CHECK11-NEXT:    store [4 x i32]* [[E5]], [4 x i32]** [[_TMP6]], align 8
4708 // CHECK11-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 0
4709 // CHECK11-NEXT:    store %struct.SS* [[TMP0]], %struct.SS** [[TMP5]], align 8
4710 // CHECK11-NEXT:    [[TMP6:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 1
4711 // CHECK11-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[TMP]], align 8
4712 // CHECK11-NEXT:    store i32* [[TMP7]], i32** [[TMP6]], align 8
4713 // CHECK11-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 2
4714 // CHECK11-NEXT:    store i32* [[CONV1]], i32** [[TMP8]], align 8
4715 // CHECK11-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 3
4716 // CHECK11-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[_TMP3]], align 8
4717 // CHECK11-NEXT:    store i32* [[TMP10]], i32** [[TMP9]], align 8
4718 // CHECK11-NEXT:    call void @_ZZN2SSC1ERiENKUlvE_clEv(%class.anon.0* nonnull dereferenceable(32) [[REF_TMP]])
4719 // CHECK11-NEXT:    ret void
4720 //
4721 //
4722 // CHECK11-LABEL: define {{[^@]+}}@_ZZN2SSC1ERiENKUlvE_clEv
4723 // CHECK11-SAME: (%class.anon.0* nonnull dereferenceable(32) [[THIS:%.*]]) #[[ATTR2:[0-9]+]] align 2 {
4724 // CHECK11-NEXT:  entry:
4725 // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca %class.anon.0*, align 8
4726 // CHECK11-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
4727 // CHECK11-NEXT:    [[B_CASTED:%.*]] = alloca i64, align 8
4728 // CHECK11-NEXT:    [[C_CASTED:%.*]] = alloca i64, align 8
4729 // CHECK11-NEXT:    store %class.anon.0* [[THIS]], %class.anon.0** [[THIS_ADDR]], align 8
4730 // CHECK11-NEXT:    [[THIS1:%.*]] = load %class.anon.0*, %class.anon.0** [[THIS_ADDR]], align 8
4731 // CHECK11-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON_0:%.*]], %class.anon.0* [[THIS1]], i32 0, i32 0
4732 // CHECK11-NEXT:    [[TMP1:%.*]] = load %struct.SS*, %struct.SS** [[TMP0]], align 8
4733 // CHECK11-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 1
4734 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[TMP2]], align 8
4735 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP3]], align 4
4736 // CHECK11-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP4]], 1
4737 // CHECK11-NEXT:    store i32 [[INC]], i32* [[TMP3]], align 4
4738 // CHECK11-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 2
4739 // CHECK11-NEXT:    [[TMP6:%.*]] = load i32*, i32** [[TMP5]], align 8
4740 // CHECK11-NEXT:    [[TMP7:%.*]] = load i32, i32* [[TMP6]], align 4
4741 // CHECK11-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
4742 // CHECK11-NEXT:    store i32 [[DEC]], i32* [[TMP6]], align 4
4743 // CHECK11-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 3
4744 // CHECK11-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[TMP8]], align 8
4745 // CHECK11-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
4746 // CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP10]], 1
4747 // CHECK11-NEXT:    store i32 [[DIV]], i32* [[TMP9]], align 4
4748 // CHECK11-NEXT:    [[TMP11:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 1
4749 // CHECK11-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[TMP11]], align 8
4750 // CHECK11-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP12]], align 4
4751 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_CASTED]] to i32*
4752 // CHECK11-NEXT:    store i32 [[TMP13]], i32* [[CONV]], align 4
4753 // CHECK11-NEXT:    [[TMP14:%.*]] = load i64, i64* [[A_CASTED]], align 8
4754 // CHECK11-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 2
4755 // CHECK11-NEXT:    [[TMP16:%.*]] = load i32*, i32** [[TMP15]], align 8
4756 // CHECK11-NEXT:    [[TMP17:%.*]] = load i32, i32* [[TMP16]], align 4
4757 // CHECK11-NEXT:    [[CONV2:%.*]] = bitcast i64* [[B_CASTED]] to i32*
4758 // CHECK11-NEXT:    store i32 [[TMP17]], i32* [[CONV2]], align 4
4759 // CHECK11-NEXT:    [[TMP18:%.*]] = load i64, i64* [[B_CASTED]], align 8
4760 // CHECK11-NEXT:    [[TMP19:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 3
4761 // CHECK11-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[TMP19]], align 8
4762 // CHECK11-NEXT:    [[TMP21:%.*]] = load i32, i32* [[TMP20]], align 4
4763 // CHECK11-NEXT:    [[CONV3:%.*]] = bitcast i64* [[C_CASTED]] to i32*
4764 // CHECK11-NEXT:    store i32 [[TMP21]], i32* [[CONV3]], align 4
4765 // CHECK11-NEXT:    [[TMP22:%.*]] = load i64, i64* [[C_CASTED]], align 8
4766 // CHECK11-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i64, i64, i64)* @.omp_outlined..1 to void (i32*, i32*, ...)*), %struct.SS* [[TMP1]], i64 [[TMP14]], i64 [[TMP18]], i64 [[TMP22]])
4767 // CHECK11-NEXT:    ret void
4768 //
4769 //
4770 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..1
4771 // CHECK11-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i64 [[A:%.*]], i64 [[B:%.*]], i64 [[C:%.*]]) #[[ATTR3]] {
4772 // CHECK11-NEXT:  entry:
4773 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4774 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4775 // CHECK11-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
4776 // CHECK11-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
4777 // CHECK11-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
4778 // CHECK11-NEXT:    [[C_ADDR:%.*]] = alloca i64, align 8
4779 // CHECK11-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
4780 // CHECK11-NEXT:    [[_TMP3:%.*]] = alloca i32*, align 8
4781 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4782 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4783 // CHECK11-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
4784 // CHECK11-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
4785 // CHECK11-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
4786 // CHECK11-NEXT:    store i64 [[C]], i64* [[C_ADDR]], align 8
4787 // CHECK11-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
4788 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
4789 // CHECK11-NEXT:    [[CONV1:%.*]] = bitcast i64* [[B_ADDR]] to i32*
4790 // CHECK11-NEXT:    [[CONV2:%.*]] = bitcast i64* [[C_ADDR]] to i32*
4791 // CHECK11-NEXT:    store i32* [[CONV]], i32** [[TMP]], align 8
4792 // CHECK11-NEXT:    store i32* [[CONV2]], i32** [[_TMP3]], align 8
4793 // CHECK11-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 8
4794 // CHECK11-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
4795 // CHECK11-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
4796 // CHECK11-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
4797 // CHECK11-NEXT:    [[TMP3:%.*]] = load i32, i32* [[CONV1]], align 8
4798 // CHECK11-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP3]], -1
4799 // CHECK11-NEXT:    store i32 [[DEC]], i32* [[CONV1]], align 8
4800 // CHECK11-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[_TMP3]], align 8
4801 // CHECK11-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP4]], align 4
4802 // CHECK11-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP5]], 1
4803 // CHECK11-NEXT:    store i32 [[DIV]], i32* [[TMP4]], align 4
4804 // CHECK11-NEXT:    ret void
4805 //
4806 //
4807 // CHECK11-LABEL: define {{[^@]+}}@.omp_outlined..2
4808 // CHECK11-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32* nonnull align 4 dereferenceable(4) [[G:%.*]], i64 [[SIVAR:%.*]]) #[[ATTR3]] {
4809 // CHECK11-NEXT:  entry:
4810 // CHECK11-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4811 // CHECK11-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4812 // CHECK11-NEXT:    [[G_ADDR:%.*]] = alloca i32*, align 8
4813 // CHECK11-NEXT:    [[SIVAR_ADDR:%.*]] = alloca i64, align 8
4814 // CHECK11-NEXT:    [[G1:%.*]] = alloca i32, align 128
4815 // CHECK11-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 8
4816 // CHECK11-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4817 // CHECK11-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4818 // CHECK11-NEXT:    store i32* [[G]], i32** [[G_ADDR]], align 8
4819 // CHECK11-NEXT:    store i64 [[SIVAR]], i64* [[SIVAR_ADDR]], align 8
4820 // CHECK11-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[G_ADDR]], align 8
4821 // CHECK11-NEXT:    [[CONV:%.*]] = bitcast i64* [[SIVAR_ADDR]] to i32*
4822 // CHECK11-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* [[TMP0]], align 128
4823 // CHECK11-NEXT:    store i32 [[TMP1]], i32* [[G1]], align 128
4824 // CHECK11-NEXT:    store i32 1, i32* [[G1]], align 128
4825 // CHECK11-NEXT:    store i32 2, i32* [[CONV]], align 8
4826 // CHECK11-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 0
4827 // CHECK11-NEXT:    store i32* [[G1]], i32** [[TMP2]], align 8
4828 // CHECK11-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[CLASS_ANON_1]], %class.anon.1* [[REF_TMP]], i32 0, i32 1
4829 // CHECK11-NEXT:    store i32* [[CONV]], i32** [[TMP3]], align 8
4830 // CHECK11-NEXT:    call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(%class.anon.1* nonnull dereferenceable(16) [[REF_TMP]])
4831 // CHECK11-NEXT:    ret void
4832 //
4833 //
4834 // CHECK12-LABEL: define {{[^@]+}}@main
4835 // CHECK12-SAME: () #[[ATTR0:[0-9]+]] {
4836 // CHECK12-NEXT:  entry:
4837 // CHECK12-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
4838 // CHECK12-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8
4839 // CHECK12-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, align 8
4840 // CHECK12-NEXT:    store i32 0, i32* [[RETVAL]], align 4
4841 // CHECK12-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(32) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
4842 // CHECK12-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 0
4843 // CHECK12-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 8
4844 // CHECK12-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 1
4845 // CHECK12-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 8
4846 // CHECK12-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 2
4847 // CHECK12-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
4848 // CHECK12-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 3
4849 // CHECK12-NEXT:    store i8* bitcast (void (i8*)* @__main_block_invoke to i8*), i8** [[BLOCK_INVOKE]], align 8
4850 // CHECK12-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 4
4851 // CHECK12-NEXT:    store %struct.__block_descriptor* bitcast ({ i64, i64, i8*, i8* }* @__block_descriptor_tmp.1 to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 8
4852 // CHECK12-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 5
4853 // CHECK12-NEXT:    [[TMP0:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
4854 // CHECK12-NEXT:    store i32 [[TMP0]], i32* [[BLOCK_CAPTURED]], align 8
4855 // CHECK12-NEXT:    [[TMP1:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]] to void ()*
4856 // CHECK12-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP1]] to %struct.__block_literal_generic*
4857 // CHECK12-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
4858 // CHECK12-NEXT:    [[TMP3:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
4859 // CHECK12-NEXT:    [[TMP4:%.*]] = load i8*, i8** [[TMP2]], align 8
4860 // CHECK12-NEXT:    [[TMP5:%.*]] = bitcast i8* [[TMP4]] to void (i8*)*
4861 // CHECK12-NEXT:    call void [[TMP5]](i8* [[TMP3]])
4862 // CHECK12-NEXT:    ret i32 0
4863 //
4864 //
4865 // CHECK12-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
4866 // CHECK12-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
4867 // CHECK12-NEXT:  entry:
4868 // CHECK12-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
4869 // CHECK12-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
4870 // CHECK12-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
4871 // CHECK12-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
4872 // CHECK12-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
4873 // CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
4874 // CHECK12-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(32) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
4875 // CHECK12-NEXT:    ret void
4876 //
4877 //
4878 // CHECK12-LABEL: define {{[^@]+}}@__main_block_invoke
4879 // CHECK12-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
4880 // CHECK12-NEXT:  entry:
4881 // CHECK12-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 8
4882 // CHECK12-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>*, align 8
4883 // CHECK12-NEXT:    [[SIVAR_CASTED:%.*]] = alloca i64, align 8
4884 // CHECK12-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 8
4885 // CHECK12-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>*
4886 // CHECK12-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>** [[BLOCK_ADDR]], align 8
4887 // CHECK12-NEXT:    [[TMP0:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
4888 // CHECK12-NEXT:    [[CONV:%.*]] = bitcast i64* [[SIVAR_CASTED]] to i32*
4889 // CHECK12-NEXT:    store i32 [[TMP0]], i32* [[CONV]], align 4
4890 // CHECK12-NEXT:    [[TMP1:%.*]] = load i64, i64* [[SIVAR_CASTED]], align 8
4891 // CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i32*, i64)* @.omp_outlined. to void (i32*, i32*, ...)*), i32* @g, i64 [[TMP1]])
4892 // CHECK12-NEXT:    ret void
4893 //
4894 //
4895 // CHECK12-LABEL: define {{[^@]+}}@.omp_outlined.
4896 // CHECK12-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i32* nonnull align 4 dereferenceable(4) [[G:%.*]], i64 [[SIVAR:%.*]]) #[[ATTR2:[0-9]+]] {
4897 // CHECK12-NEXT:  entry:
4898 // CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
4899 // CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
4900 // CHECK12-NEXT:    [[G_ADDR:%.*]] = alloca i32*, align 8
4901 // CHECK12-NEXT:    [[SIVAR_ADDR:%.*]] = alloca i64, align 8
4902 // CHECK12-NEXT:    [[G1:%.*]] = alloca i32, align 128
4903 // CHECK12-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, align 128
4904 // CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
4905 // CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
4906 // CHECK12-NEXT:    store i32* [[G]], i32** [[G_ADDR]], align 8
4907 // CHECK12-NEXT:    store i64 [[SIVAR]], i64* [[SIVAR_ADDR]], align 8
4908 // CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[G_ADDR]], align 8
4909 // CHECK12-NEXT:    [[CONV:%.*]] = bitcast i64* [[SIVAR_ADDR]] to i32*
4910 // CHECK12-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* [[TMP0]], align 128
4911 // CHECK12-NEXT:    store i32 [[TMP1]], i32* [[G1]], align 128
4912 // CHECK12-NEXT:    store i32 1, i32* [[G1]], align 128
4913 // CHECK12-NEXT:    store i32 2, i32* [[CONV]], align 8
4914 // CHECK12-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 0
4915 // CHECK12-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 128
4916 // CHECK12-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 1
4917 // CHECK12-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 8
4918 // CHECK12-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 2
4919 // CHECK12-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
4920 // CHECK12-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 3
4921 // CHECK12-NEXT:    store i8* bitcast (void (i8*)* @g_block_invoke to i8*), i8** [[BLOCK_INVOKE]], align 16
4922 // CHECK12-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 4
4923 // CHECK12-NEXT:    store %struct.__block_descriptor* bitcast ({ i64, i64, i8*, i8* }* @__block_descriptor_tmp to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 8
4924 // CHECK12-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 7
4925 // CHECK12-NEXT:    [[TMP2:%.*]] = load volatile i32, i32* [[G1]], align 128
4926 // CHECK12-NEXT:    store volatile i32 [[TMP2]], i32* [[BLOCK_CAPTURED]], align 128
4927 // CHECK12-NEXT:    [[BLOCK_CAPTURED2:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 5
4928 // CHECK12-NEXT:    [[TMP3:%.*]] = load i32, i32* [[CONV]], align 8
4929 // CHECK12-NEXT:    store i32 [[TMP3]], i32* [[BLOCK_CAPTURED2]], align 32
4930 // CHECK12-NEXT:    [[TMP4:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]] to void ()*
4931 // CHECK12-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP4]] to %struct.__block_literal_generic*
4932 // CHECK12-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
4933 // CHECK12-NEXT:    [[TMP6:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
4934 // CHECK12-NEXT:    [[TMP7:%.*]] = load i8*, i8** [[TMP5]], align 8
4935 // CHECK12-NEXT:    [[TMP8:%.*]] = bitcast i8* [[TMP7]] to void (i8*)*
4936 // CHECK12-NEXT:    call void [[TMP8]](i8* [[TMP6]])
4937 // CHECK12-NEXT:    ret void
4938 //
4939 //
4940 // CHECK12-LABEL: define {{[^@]+}}@g_block_invoke
4941 // CHECK12-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
4942 // CHECK12-NEXT:  entry:
4943 // CHECK12-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 8
4944 // CHECK12-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>*, align 8
4945 // CHECK12-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 8
4946 // CHECK12-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>*
4947 // CHECK12-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>** [[BLOCK_ADDR]], align 8
4948 // CHECK12-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 7
4949 // CHECK12-NEXT:    store i32 2, i32* [[BLOCK_CAPTURE_ADDR]], align 128
4950 // CHECK12-NEXT:    [[BLOCK_CAPTURE_ADDR1:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 5
4951 // CHECK12-NEXT:    store i32 4, i32* [[BLOCK_CAPTURE_ADDR1]], align 32
4952 // CHECK12-NEXT:    ret void
4953 //
4954 //
4955 // CHECK12-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
4956 // CHECK12-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
4957 // CHECK12-NEXT:  entry:
4958 // CHECK12-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
4959 // CHECK12-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
4960 // CHECK12-NEXT:    [[A2:%.*]] = alloca i32*, align 8
4961 // CHECK12-NEXT:    [[B4:%.*]] = alloca i32, align 4
4962 // CHECK12-NEXT:    [[C7:%.*]] = alloca i32*, align 8
4963 // CHECK12-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 8
4964 // CHECK12-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
4965 // CHECK12-NEXT:    [[B_CASTED:%.*]] = alloca i64, align 8
4966 // CHECK12-NEXT:    [[C_CASTED:%.*]] = alloca i64, align 8
4967 // CHECK12-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
4968 // CHECK12-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
4969 // CHECK12-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
4970 // CHECK12-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
4971 // CHECK12-NEXT:    store i32 0, i32* [[A]], align 8
4972 // CHECK12-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
4973 // CHECK12-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
4974 // CHECK12-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
4975 // CHECK12-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
4976 // CHECK12-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
4977 // CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
4978 // CHECK12-NEXT:    store i32* [[TMP0]], i32** [[C]], align 8
4979 // CHECK12-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
4980 // CHECK12-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
4981 // CHECK12-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
4982 // CHECK12-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
4983 // CHECK12-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
4984 // CHECK12-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
4985 // CHECK12-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
4986 // CHECK12-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
4987 // CHECK12-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
4988 // CHECK12-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 8
4989 // CHECK12-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 8
4990 // CHECK12-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
4991 // CHECK12-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 8
4992 // CHECK12-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 8
4993 // CHECK12-NEXT:    [[TMP3:%.*]] = load i32, i32* [[TMP2]], align 4
4994 // CHECK12-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_CASTED]] to i32*
4995 // CHECK12-NEXT:    store i32 [[TMP3]], i32* [[CONV]], align 4
4996 // CHECK12-NEXT:    [[TMP4:%.*]] = load i64, i64* [[A_CASTED]], align 8
4997 // CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[B4]], align 4
4998 // CHECK12-NEXT:    [[CONV10:%.*]] = bitcast i64* [[B_CASTED]] to i32*
4999 // CHECK12-NEXT:    store i32 [[TMP5]], i32* [[CONV10]], align 4
5000 // CHECK12-NEXT:    [[TMP6:%.*]] = load i64, i64* [[B_CASTED]], align 8
5001 // CHECK12-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[C7]], align 8
5002 // CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
5003 // CHECK12-NEXT:    [[CONV11:%.*]] = bitcast i64* [[C_CASTED]] to i32*
5004 // CHECK12-NEXT:    store i32 [[TMP8]], i32* [[CONV11]], align 4
5005 // CHECK12-NEXT:    [[TMP9:%.*]] = load i64, i64* [[C_CASTED]], align 8
5006 // CHECK12-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 8
5007 // CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i64, i64, i64, [4 x i32]*)* @.omp_outlined..2 to void (i32*, i32*, ...)*), %struct.SS* [[THIS1]], i64 [[TMP4]], i64 [[TMP6]], i64 [[TMP9]], [4 x i32]* [[TMP10]])
5008 // CHECK12-NEXT:    ret void
5009 //
5010 //
5011 // CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..2
5012 // CHECK12-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i64 [[A:%.*]], i64 [[B:%.*]], i64 [[C:%.*]], [4 x i32]* nonnull align 4 dereferenceable(16) [[E:%.*]]) #[[ATTR2]] {
5013 // CHECK12-NEXT:  entry:
5014 // CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
5015 // CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
5016 // CHECK12-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
5017 // CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
5018 // CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
5019 // CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i64, align 8
5020 // CHECK12-NEXT:    [[E_ADDR:%.*]] = alloca [4 x i32]*, align 8
5021 // CHECK12-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
5022 // CHECK12-NEXT:    [[_TMP3:%.*]] = alloca i32*, align 8
5023 // CHECK12-NEXT:    [[_TMP4:%.*]] = alloca [4 x i32]*, align 8
5024 // CHECK12-NEXT:    [[E5:%.*]] = alloca [4 x i32], align 16
5025 // CHECK12-NEXT:    [[_TMP6:%.*]] = alloca [4 x i32]*, align 8
5026 // CHECK12-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, align 8
5027 // CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
5028 // CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
5029 // CHECK12-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
5030 // CHECK12-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
5031 // CHECK12-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
5032 // CHECK12-NEXT:    store i64 [[C]], i64* [[C_ADDR]], align 8
5033 // CHECK12-NEXT:    store [4 x i32]* [[E]], [4 x i32]** [[E_ADDR]], align 8
5034 // CHECK12-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
5035 // CHECK12-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
5036 // CHECK12-NEXT:    [[CONV1:%.*]] = bitcast i64* [[B_ADDR]] to i32*
5037 // CHECK12-NEXT:    [[CONV2:%.*]] = bitcast i64* [[C_ADDR]] to i32*
5038 // CHECK12-NEXT:    [[TMP1:%.*]] = load [4 x i32]*, [4 x i32]** [[E_ADDR]], align 8
5039 // CHECK12-NEXT:    store i32* [[CONV]], i32** [[TMP]], align 8
5040 // CHECK12-NEXT:    store i32* [[CONV2]], i32** [[_TMP3]], align 8
5041 // CHECK12-NEXT:    store [4 x i32]* [[TMP1]], [4 x i32]** [[_TMP4]], align 8
5042 // CHECK12-NEXT:    [[TMP2:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP4]], align 8
5043 // CHECK12-NEXT:    [[TMP3:%.*]] = bitcast [4 x i32]* [[E5]] to i8*
5044 // CHECK12-NEXT:    [[TMP4:%.*]] = bitcast [4 x i32]* [[TMP2]] to i8*
5045 // CHECK12-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 16 [[TMP3]], i8* align 4 [[TMP4]], i64 16, i1 false)
5046 // CHECK12-NEXT:    store [4 x i32]* [[E5]], [4 x i32]** [[_TMP6]], align 8
5047 // CHECK12-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 0
5048 // CHECK12-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 8
5049 // CHECK12-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 1
5050 // CHECK12-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 8
5051 // CHECK12-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 2
5052 // CHECK12-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
5053 // CHECK12-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 3
5054 // CHECK12-NEXT:    store i8* bitcast (void (i8*)* @g_block_invoke_2 to i8*), i8** [[BLOCK_INVOKE]], align 8
5055 // CHECK12-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 4
5056 // CHECK12-NEXT:    store %struct.__block_descriptor* bitcast ({ i64, i64, i8*, i8* }* @__block_descriptor_tmp.4 to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 8
5057 // CHECK12-NEXT:    [[BLOCK_CAPTURED_THIS_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 5
5058 // CHECK12-NEXT:    store %struct.SS* [[TMP0]], %struct.SS** [[BLOCK_CAPTURED_THIS_ADDR]], align 8
5059 // CHECK12-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 6
5060 // CHECK12-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 8
5061 // CHECK12-NEXT:    store i32* [[TMP5]], i32** [[BLOCK_CAPTURED]], align 8
5062 // CHECK12-NEXT:    [[BLOCK_CAPTURED7:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 8
5063 // CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[CONV1]], align 8
5064 // CHECK12-NEXT:    store i32 [[TMP6]], i32* [[BLOCK_CAPTURED7]], align 8
5065 // CHECK12-NEXT:    [[BLOCK_CAPTURED8:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 7
5066 // CHECK12-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[_TMP3]], align 8
5067 // CHECK12-NEXT:    store i32* [[TMP7]], i32** [[BLOCK_CAPTURED8]], align 8
5068 // CHECK12-NEXT:    [[TMP8:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]] to void ()*
5069 // CHECK12-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP8]] to %struct.__block_literal_generic*
5070 // CHECK12-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
5071 // CHECK12-NEXT:    [[TMP10:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
5072 // CHECK12-NEXT:    [[TMP11:%.*]] = load i8*, i8** [[TMP9]], align 8
5073 // CHECK12-NEXT:    [[TMP12:%.*]] = bitcast i8* [[TMP11]] to void (i8*)*
5074 // CHECK12-NEXT:    call void [[TMP12]](i8* [[TMP10]])
5075 // CHECK12-NEXT:    ret void
5076 //
5077 //
5078 // CHECK12-LABEL: define {{[^@]+}}@g_block_invoke_2
5079 // CHECK12-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
5080 // CHECK12-NEXT:  entry:
5081 // CHECK12-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 8
5082 // CHECK12-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>*, align 8
5083 // CHECK12-NEXT:    [[A_CASTED:%.*]] = alloca i64, align 8
5084 // CHECK12-NEXT:    [[B_CASTED:%.*]] = alloca i64, align 8
5085 // CHECK12-NEXT:    [[C_CASTED:%.*]] = alloca i64, align 8
5086 // CHECK12-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 8
5087 // CHECK12-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>*
5088 // CHECK12-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>** [[BLOCK_ADDR]], align 8
5089 // CHECK12-NEXT:    [[BLOCK_CAPTURED_THIS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 5
5090 // CHECK12-NEXT:    [[THIS:%.*]] = load %struct.SS*, %struct.SS** [[BLOCK_CAPTURED_THIS]], align 8
5091 // CHECK12-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 6
5092 // CHECK12-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR]], align 8
5093 // CHECK12-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
5094 // CHECK12-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP1]], 1
5095 // CHECK12-NEXT:    store i32 [[INC]], i32* [[TMP0]], align 4
5096 // CHECK12-NEXT:    [[BLOCK_CAPTURE_ADDR1:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 8
5097 // CHECK12-NEXT:    [[TMP2:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR1]], align 8
5098 // CHECK12-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP2]], -1
5099 // CHECK12-NEXT:    store i32 [[DEC]], i32* [[BLOCK_CAPTURE_ADDR1]], align 8
5100 // CHECK12-NEXT:    [[BLOCK_CAPTURE_ADDR2:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 7
5101 // CHECK12-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR2]], align 8
5102 // CHECK12-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP3]], align 4
5103 // CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP4]], 1
5104 // CHECK12-NEXT:    store i32 [[DIV]], i32* [[TMP3]], align 4
5105 // CHECK12-NEXT:    [[BLOCK_CAPTURE_ADDR3:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 6
5106 // CHECK12-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR3]], align 8
5107 // CHECK12-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
5108 // CHECK12-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_CASTED]] to i32*
5109 // CHECK12-NEXT:    store i32 [[TMP6]], i32* [[CONV]], align 4
5110 // CHECK12-NEXT:    [[TMP7:%.*]] = load i64, i64* [[A_CASTED]], align 8
5111 // CHECK12-NEXT:    [[BLOCK_CAPTURE_ADDR4:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 8
5112 // CHECK12-NEXT:    [[TMP8:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR4]], align 8
5113 // CHECK12-NEXT:    [[CONV5:%.*]] = bitcast i64* [[B_CASTED]] to i32*
5114 // CHECK12-NEXT:    store i32 [[TMP8]], i32* [[CONV5]], align 4
5115 // CHECK12-NEXT:    [[TMP9:%.*]] = load i64, i64* [[B_CASTED]], align 8
5116 // CHECK12-NEXT:    [[BLOCK_CAPTURE_ADDR6:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 7
5117 // CHECK12-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR6]], align 8
5118 // CHECK12-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
5119 // CHECK12-NEXT:    [[CONV7:%.*]] = bitcast i64* [[C_CASTED]] to i32*
5120 // CHECK12-NEXT:    store i32 [[TMP11]], i32* [[CONV7]], align 4
5121 // CHECK12-NEXT:    [[TMP12:%.*]] = load i64, i64* [[C_CASTED]], align 8
5122 // CHECK12-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.SS*, i64, i64, i64)* @.omp_outlined..3 to void (i32*, i32*, ...)*), %struct.SS* [[THIS]], i64 [[TMP7]], i64 [[TMP9]], i64 [[TMP12]])
5123 // CHECK12-NEXT:    ret void
5124 //
5125 //
5126 // CHECK12-LABEL: define {{[^@]+}}@.omp_outlined..3
5127 // CHECK12-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.SS* [[THIS:%.*]], i64 [[A:%.*]], i64 [[B:%.*]], i64 [[C:%.*]]) #[[ATTR2]] {
5128 // CHECK12-NEXT:  entry:
5129 // CHECK12-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
5130 // CHECK12-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
5131 // CHECK12-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
5132 // CHECK12-NEXT:    [[A_ADDR:%.*]] = alloca i64, align 8
5133 // CHECK12-NEXT:    [[B_ADDR:%.*]] = alloca i64, align 8
5134 // CHECK12-NEXT:    [[C_ADDR:%.*]] = alloca i64, align 8
5135 // CHECK12-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
5136 // CHECK12-NEXT:    [[_TMP3:%.*]] = alloca i32*, align 8
5137 // CHECK12-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
5138 // CHECK12-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
5139 // CHECK12-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
5140 // CHECK12-NEXT:    store i64 [[A]], i64* [[A_ADDR]], align 8
5141 // CHECK12-NEXT:    store i64 [[B]], i64* [[B_ADDR]], align 8
5142 // CHECK12-NEXT:    store i64 [[C]], i64* [[C_ADDR]], align 8
5143 // CHECK12-NEXT:    [[TMP0:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
5144 // CHECK12-NEXT:    [[CONV:%.*]] = bitcast i64* [[A_ADDR]] to i32*
5145 // CHECK12-NEXT:    [[CONV1:%.*]] = bitcast i64* [[B_ADDR]] to i32*
5146 // CHECK12-NEXT:    [[CONV2:%.*]] = bitcast i64* [[C_ADDR]] to i32*
5147 // CHECK12-NEXT:    store i32* [[CONV]], i32** [[TMP]], align 8
5148 // CHECK12-NEXT:    store i32* [[CONV2]], i32** [[_TMP3]], align 8
5149 // CHECK12-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 8
5150 // CHECK12-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
5151 // CHECK12-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
5152 // CHECK12-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
5153 // CHECK12-NEXT:    [[TMP3:%.*]] = load i32, i32* [[CONV1]], align 8
5154 // CHECK12-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP3]], -1
5155 // CHECK12-NEXT:    store i32 [[DEC]], i32* [[CONV1]], align 8
5156 // CHECK12-NEXT:    [[TMP4:%.*]] = load i32*, i32** [[_TMP3]], align 8
5157 // CHECK12-NEXT:    [[TMP5:%.*]] = load i32, i32* [[TMP4]], align 4
5158 // CHECK12-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP5]], 1
5159 // CHECK12-NEXT:    store i32 [[DIV]], i32* [[TMP4]], align 4
5160 // CHECK12-NEXT:    ret void
5161 //
5162 //
5163 // CHECK13-LABEL: define {{[^@]+}}@main
5164 // CHECK13-SAME: () #[[ATTR0:[0-9]+]] {
5165 // CHECK13-NEXT:  entry:
5166 // CHECK13-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
5167 // CHECK13-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8
5168 // CHECK13-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
5169 // CHECK13-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
5170 // CHECK13-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
5171 // CHECK13-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
5172 // CHECK13-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4
5173 // CHECK13-NEXT:    [[A:%.*]] = alloca i32, align 4
5174 // CHECK13-NEXT:    store i32 0, i32* [[RETVAL]], align 4
5175 // CHECK13-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(32) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
5176 // CHECK13-NEXT:    call void @_ZN1SIfEC1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]])
5177 // CHECK13-NEXT:    store i32 0, i32* [[T_VAR]], align 4
5178 // CHECK13-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
5179 // CHECK13-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP0]], i8* align 4 bitcast ([2 x i32]* @__const.main.vec to i8*), i64 8, i1 false)
5180 // CHECK13-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i64 0, i64 0
5181 // CHECK13-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], float 1.000000e+00)
5182 // CHECK13-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYINIT_BEGIN]], i64 1
5183 // CHECK13-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], float 2.000000e+00)
5184 // CHECK13-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[VAR]], float 3.000000e+00)
5185 // CHECK13-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 4
5186 // CHECK13-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC]], i64 0, i64 0
5187 // CHECK13-NEXT:    store i32 [[TMP1]], i32* [[ARRAYIDX]], align 4
5188 // CHECK13-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i64 0, i64 0
5189 // CHECK13-NEXT:    [[TMP2:%.*]] = bitcast %struct.S* [[ARRAYIDX1]] to i8*
5190 // CHECK13-NEXT:    [[TMP3:%.*]] = bitcast %struct.S* [[VAR]] to i8*
5191 // CHECK13-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP2]], i8* align 4 [[TMP3]], i64 4, i1 false)
5192 // CHECK13-NEXT:    store i32 2, i32* @_ZZ4mainE5sivar, align 4
5193 // CHECK13-NEXT:    store i32 0, i32* [[A]], align 4
5194 // CHECK13-NEXT:    store i32 0, i32* [[T_VAR]], align 4
5195 // CHECK13-NEXT:    [[CALL:%.*]] = call i32 @_Z5tmainIiET_v()
5196 // CHECK13-NEXT:    store i32 [[CALL]], i32* [[RETVAL]], align 4
5197 // CHECK13-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4:[0-9]+]]
5198 // CHECK13-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
5199 // CHECK13-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i64 2
5200 // CHECK13-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
5201 // CHECK13:       arraydestroy.body:
5202 // CHECK13-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP4]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
5203 // CHECK13-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
5204 // CHECK13-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
5205 // CHECK13-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
5206 // CHECK13-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
5207 // CHECK13:       arraydestroy.done2:
5208 // CHECK13-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
5209 // CHECK13-NEXT:    [[TMP5:%.*]] = load i32, i32* [[RETVAL]], align 4
5210 // CHECK13-NEXT:    ret i32 [[TMP5]]
5211 //
5212 //
5213 // CHECK13-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
5214 // CHECK13-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
5215 // CHECK13-NEXT:  entry:
5216 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
5217 // CHECK13-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
5218 // CHECK13-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
5219 // CHECK13-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
5220 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
5221 // CHECK13-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
5222 // CHECK13-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(32) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
5223 // CHECK13-NEXT:    ret void
5224 //
5225 //
5226 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
5227 // CHECK13-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5228 // CHECK13-NEXT:  entry:
5229 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5230 // CHECK13-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5231 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5232 // CHECK13-NEXT:    call void @_ZN1SIfEC2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]])
5233 // CHECK13-NEXT:    ret void
5234 //
5235 //
5236 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
5237 // CHECK13-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5238 // CHECK13-NEXT:  entry:
5239 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5240 // CHECK13-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
5241 // CHECK13-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5242 // CHECK13-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
5243 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5244 // CHECK13-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
5245 // CHECK13-NEXT:    call void @_ZN1SIfEC2Ef(%struct.S* nonnull dereferenceable(4) [[THIS1]], float [[TMP0]])
5246 // CHECK13-NEXT:    ret void
5247 //
5248 //
5249 // CHECK13-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
5250 // CHECK13-SAME: () #[[ATTR3:[0-9]+]] comdat {
5251 // CHECK13-NEXT:  entry:
5252 // CHECK13-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
5253 // CHECK13-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
5254 // CHECK13-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4
5255 // CHECK13-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128
5256 // CHECK13-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128
5257 // CHECK13-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128
5258 // CHECK13-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128
5259 // CHECK13-NEXT:    call void @_ZN1SIiEC1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]])
5260 // CHECK13-NEXT:    call void @_ZN3SSTIiEC1Ev(%struct.SST* nonnull dereferenceable(4) [[SST]])
5261 // CHECK13-NEXT:    store i32 0, i32* [[T_VAR]], align 128
5262 // CHECK13-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
5263 // CHECK13-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP0]], i8* align 128 bitcast ([2 x i32]* @__const._Z5tmainIiET_v.vec to i8*), i64 8, i1 false)
5264 // CHECK13-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i64 0, i64 0
5265 // CHECK13-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 1)
5266 // CHECK13-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYINIT_BEGIN]], i64 1
5267 // CHECK13-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 2)
5268 // CHECK13-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[VAR]], i32 3)
5269 // CHECK13-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 128
5270 // CHECK13-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC]], i64 0, i64 0
5271 // CHECK13-NEXT:    store i32 [[TMP1]], i32* [[ARRAYIDX]], align 128
5272 // CHECK13-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i64 0, i64 0
5273 // CHECK13-NEXT:    [[TMP2:%.*]] = bitcast %struct.S.0* [[ARRAYIDX1]] to i8*
5274 // CHECK13-NEXT:    [[TMP3:%.*]] = bitcast %struct.S.0* [[VAR]] to i8*
5275 // CHECK13-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP2]], i8* align 128 [[TMP3]], i64 4, i1 false)
5276 // CHECK13-NEXT:    store i32 0, i32* [[RETVAL]], align 4
5277 // CHECK13-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4]]
5278 // CHECK13-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
5279 // CHECK13-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i64 2
5280 // CHECK13-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
5281 // CHECK13:       arraydestroy.body:
5282 // CHECK13-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP4]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
5283 // CHECK13-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
5284 // CHECK13-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
5285 // CHECK13-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
5286 // CHECK13-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
5287 // CHECK13:       arraydestroy.done2:
5288 // CHECK13-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
5289 // CHECK13-NEXT:    [[TMP5:%.*]] = load i32, i32* [[RETVAL]], align 4
5290 // CHECK13-NEXT:    ret i32 [[TMP5]]
5291 //
5292 //
5293 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
5294 // CHECK13-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5295 // CHECK13-NEXT:  entry:
5296 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5297 // CHECK13-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5298 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5299 // CHECK13-NEXT:    call void @_ZN1SIfED2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
5300 // CHECK13-NEXT:    ret void
5301 //
5302 //
5303 // CHECK13-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
5304 // CHECK13-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5305 // CHECK13-NEXT:  entry:
5306 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
5307 // CHECK13-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
5308 // CHECK13-NEXT:    [[A2:%.*]] = alloca i32*, align 8
5309 // CHECK13-NEXT:    [[B4:%.*]] = alloca i32, align 4
5310 // CHECK13-NEXT:    [[C7:%.*]] = alloca i32*, align 8
5311 // CHECK13-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 8
5312 // CHECK13-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
5313 // CHECK13-NEXT:    [[_TMP10:%.*]] = alloca i32*, align 8
5314 // CHECK13-NEXT:    [[_TMP11:%.*]] = alloca [4 x i32]*, align 8
5315 // CHECK13-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
5316 // CHECK13-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
5317 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
5318 // CHECK13-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
5319 // CHECK13-NEXT:    store i32 0, i32* [[A]], align 8
5320 // CHECK13-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
5321 // CHECK13-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
5322 // CHECK13-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
5323 // CHECK13-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
5324 // CHECK13-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
5325 // CHECK13-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
5326 // CHECK13-NEXT:    store i32* [[TMP0]], i32** [[C]], align 8
5327 // CHECK13-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
5328 // CHECK13-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
5329 // CHECK13-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
5330 // CHECK13-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
5331 // CHECK13-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
5332 // CHECK13-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
5333 // CHECK13-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
5334 // CHECK13-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
5335 // CHECK13-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
5336 // CHECK13-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 8
5337 // CHECK13-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 8
5338 // CHECK13-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
5339 // CHECK13-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 8
5340 // CHECK13-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 8
5341 // CHECK13-NEXT:    store i32* [[TMP2]], i32** [[TMP]], align 8
5342 // CHECK13-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[C7]], align 8
5343 // CHECK13-NEXT:    store i32* [[TMP3]], i32** [[_TMP10]], align 8
5344 // CHECK13-NEXT:    [[TMP4:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 8
5345 // CHECK13-NEXT:    store [4 x i32]* [[TMP4]], [4 x i32]** [[_TMP11]], align 8
5346 // CHECK13-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 8
5347 // CHECK13-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
5348 // CHECK13-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP6]], 1
5349 // CHECK13-NEXT:    store i32 [[INC]], i32* [[TMP5]], align 4
5350 // CHECK13-NEXT:    [[TMP7:%.*]] = load i32, i32* [[B4]], align 4
5351 // CHECK13-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
5352 // CHECK13-NEXT:    store i32 [[DEC]], i32* [[B4]], align 4
5353 // CHECK13-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[_TMP10]], align 8
5354 // CHECK13-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
5355 // CHECK13-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP9]], 1
5356 // CHECK13-NEXT:    store i32 [[DIV]], i32* [[TMP8]], align 4
5357 // CHECK13-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP11]], align 8
5358 // CHECK13-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [4 x i32], [4 x i32]* [[TMP10]], i64 0, i64 2
5359 // CHECK13-NEXT:    store i32 1111, i32* [[ARRAYIDX]], align 4
5360 // CHECK13-NEXT:    ret void
5361 //
5362 //
5363 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
5364 // CHECK13-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5365 // CHECK13-NEXT:  entry:
5366 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5367 // CHECK13-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5368 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5369 // CHECK13-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
5370 // CHECK13-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
5371 // CHECK13-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
5372 // CHECK13-NEXT:    store float [[CONV]], float* [[F]], align 4
5373 // CHECK13-NEXT:    ret void
5374 //
5375 //
5376 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
5377 // CHECK13-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5378 // CHECK13-NEXT:  entry:
5379 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5380 // CHECK13-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5381 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5382 // CHECK13-NEXT:    ret void
5383 //
5384 //
5385 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
5386 // CHECK13-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5387 // CHECK13-NEXT:  entry:
5388 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5389 // CHECK13-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
5390 // CHECK13-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5391 // CHECK13-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
5392 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5393 // CHECK13-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
5394 // CHECK13-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
5395 // CHECK13-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
5396 // CHECK13-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
5397 // CHECK13-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
5398 // CHECK13-NEXT:    store float [[ADD]], float* [[F]], align 4
5399 // CHECK13-NEXT:    ret void
5400 //
5401 //
5402 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
5403 // CHECK13-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5404 // CHECK13-NEXT:  entry:
5405 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5406 // CHECK13-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5407 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5408 // CHECK13-NEXT:    call void @_ZN1SIiEC2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]])
5409 // CHECK13-NEXT:    ret void
5410 //
5411 //
5412 // CHECK13-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev
5413 // CHECK13-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5414 // CHECK13-NEXT:  entry:
5415 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
5416 // CHECK13-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
5417 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
5418 // CHECK13-NEXT:    call void @_ZN3SSTIiEC2Ev(%struct.SST* nonnull dereferenceable(4) [[THIS1]])
5419 // CHECK13-NEXT:    ret void
5420 //
5421 //
5422 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
5423 // CHECK13-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5424 // CHECK13-NEXT:  entry:
5425 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5426 // CHECK13-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5427 // CHECK13-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5428 // CHECK13-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5429 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5430 // CHECK13-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
5431 // CHECK13-NEXT:    call void @_ZN1SIiEC2Ei(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], i32 [[TMP0]])
5432 // CHECK13-NEXT:    ret void
5433 //
5434 //
5435 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
5436 // CHECK13-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5437 // CHECK13-NEXT:  entry:
5438 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5439 // CHECK13-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5440 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5441 // CHECK13-NEXT:    call void @_ZN1SIiED2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
5442 // CHECK13-NEXT:    ret void
5443 //
5444 //
5445 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
5446 // CHECK13-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5447 // CHECK13-NEXT:  entry:
5448 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5449 // CHECK13-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5450 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5451 // CHECK13-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
5452 // CHECK13-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
5453 // CHECK13-NEXT:    store i32 [[TMP0]], i32* [[F]], align 4
5454 // CHECK13-NEXT:    ret void
5455 //
5456 //
5457 // CHECK13-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev
5458 // CHECK13-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5459 // CHECK13-NEXT:  entry:
5460 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
5461 // CHECK13-NEXT:    [[A2:%.*]] = alloca i32*, align 8
5462 // CHECK13-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
5463 // CHECK13-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
5464 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
5465 // CHECK13-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SST:%.*]], %struct.SST* [[THIS1]], i32 0, i32 0
5466 // CHECK13-NEXT:    store i32 0, i32* [[A]], align 4
5467 // CHECK13-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SST]], %struct.SST* [[THIS1]], i32 0, i32 0
5468 // CHECK13-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
5469 // CHECK13-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[A2]], align 8
5470 // CHECK13-NEXT:    store i32* [[TMP0]], i32** [[TMP]], align 8
5471 // CHECK13-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 8
5472 // CHECK13-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
5473 // CHECK13-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
5474 // CHECK13-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
5475 // CHECK13-NEXT:    ret void
5476 //
5477 //
5478 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
5479 // CHECK13-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5480 // CHECK13-NEXT:  entry:
5481 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5482 // CHECK13-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5483 // CHECK13-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5484 // CHECK13-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5485 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5486 // CHECK13-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
5487 // CHECK13-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
5488 // CHECK13-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
5489 // CHECK13-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
5490 // CHECK13-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
5491 // CHECK13-NEXT:    ret void
5492 //
5493 //
5494 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
5495 // CHECK13-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5496 // CHECK13-NEXT:  entry:
5497 // CHECK13-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5498 // CHECK13-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5499 // CHECK13-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5500 // CHECK13-NEXT:    ret void
5501 //
5502 //
5503 // CHECK14-LABEL: define {{[^@]+}}@main
5504 // CHECK14-SAME: () #[[ATTR0:[0-9]+]] {
5505 // CHECK14-NEXT:  entry:
5506 // CHECK14-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
5507 // CHECK14-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8
5508 // CHECK14-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
5509 // CHECK14-NEXT:    [[T_VAR:%.*]] = alloca i32, align 4
5510 // CHECK14-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 4
5511 // CHECK14-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
5512 // CHECK14-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S]], align 4
5513 // CHECK14-NEXT:    [[A:%.*]] = alloca i32, align 4
5514 // CHECK14-NEXT:    store i32 0, i32* [[RETVAL]], align 4
5515 // CHECK14-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(32) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
5516 // CHECK14-NEXT:    call void @_ZN1SIfEC1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]])
5517 // CHECK14-NEXT:    store i32 0, i32* [[T_VAR]], align 4
5518 // CHECK14-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
5519 // CHECK14-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP0]], i8* align 4 bitcast ([2 x i32]* @__const.main.vec to i8*), i64 8, i1 false)
5520 // CHECK14-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i64 0, i64 0
5521 // CHECK14-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], float 1.000000e+00)
5522 // CHECK14-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYINIT_BEGIN]], i64 1
5523 // CHECK14-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], float 2.000000e+00)
5524 // CHECK14-NEXT:    call void @_ZN1SIfEC1Ef(%struct.S* nonnull dereferenceable(4) [[VAR]], float 3.000000e+00)
5525 // CHECK14-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 4
5526 // CHECK14-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC]], i64 0, i64 0
5527 // CHECK14-NEXT:    store i32 [[TMP1]], i32* [[ARRAYIDX]], align 4
5528 // CHECK14-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i64 0, i64 0
5529 // CHECK14-NEXT:    [[TMP2:%.*]] = bitcast %struct.S* [[ARRAYIDX1]] to i8*
5530 // CHECK14-NEXT:    [[TMP3:%.*]] = bitcast %struct.S* [[VAR]] to i8*
5531 // CHECK14-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 4 [[TMP2]], i8* align 4 [[TMP3]], i64 4, i1 false)
5532 // CHECK14-NEXT:    store i32 2, i32* @_ZZ4mainE5sivar, align 4
5533 // CHECK14-NEXT:    store i32 0, i32* [[A]], align 4
5534 // CHECK14-NEXT:    store i32 0, i32* [[T_VAR]], align 4
5535 // CHECK14-NEXT:    [[CALL:%.*]] = call i32 @_Z5tmainIiET_v()
5536 // CHECK14-NEXT:    store i32 [[CALL]], i32* [[RETVAL]], align 4
5537 // CHECK14-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4:[0-9]+]]
5538 // CHECK14-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], [2 x %struct.S]* [[S_ARR]], i32 0, i32 0
5539 // CHECK14-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAY_BEGIN]], i64 2
5540 // CHECK14-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
5541 // CHECK14:       arraydestroy.body:
5542 // CHECK14-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S* [ [[TMP4]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
5543 // CHECK14-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], %struct.S* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
5544 // CHECK14-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
5545 // CHECK14-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
5546 // CHECK14-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
5547 // CHECK14:       arraydestroy.done2:
5548 // CHECK14-NEXT:    call void @_ZN1SIfED1Ev(%struct.S* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
5549 // CHECK14-NEXT:    [[TMP5:%.*]] = load i32, i32* [[RETVAL]], align 4
5550 // CHECK14-NEXT:    ret i32 [[TMP5]]
5551 //
5552 //
5553 // CHECK14-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
5554 // CHECK14-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
5555 // CHECK14-NEXT:  entry:
5556 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
5557 // CHECK14-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
5558 // CHECK14-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
5559 // CHECK14-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
5560 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
5561 // CHECK14-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
5562 // CHECK14-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(32) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
5563 // CHECK14-NEXT:    ret void
5564 //
5565 //
5566 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
5567 // CHECK14-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5568 // CHECK14-NEXT:  entry:
5569 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5570 // CHECK14-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5571 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5572 // CHECK14-NEXT:    call void @_ZN1SIfEC2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]])
5573 // CHECK14-NEXT:    ret void
5574 //
5575 //
5576 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
5577 // CHECK14-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5578 // CHECK14-NEXT:  entry:
5579 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5580 // CHECK14-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
5581 // CHECK14-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5582 // CHECK14-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
5583 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5584 // CHECK14-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
5585 // CHECK14-NEXT:    call void @_ZN1SIfEC2Ef(%struct.S* nonnull dereferenceable(4) [[THIS1]], float [[TMP0]])
5586 // CHECK14-NEXT:    ret void
5587 //
5588 //
5589 // CHECK14-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
5590 // CHECK14-SAME: () #[[ATTR3:[0-9]+]] comdat {
5591 // CHECK14-NEXT:  entry:
5592 // CHECK14-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
5593 // CHECK14-NEXT:    [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
5594 // CHECK14-NEXT:    [[SST:%.*]] = alloca [[STRUCT_SST:%.*]], align 4
5595 // CHECK14-NEXT:    [[T_VAR:%.*]] = alloca i32, align 128
5596 // CHECK14-NEXT:    [[VEC:%.*]] = alloca [2 x i32], align 128
5597 // CHECK14-NEXT:    [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 128
5598 // CHECK14-NEXT:    [[VAR:%.*]] = alloca [[STRUCT_S_0]], align 128
5599 // CHECK14-NEXT:    call void @_ZN1SIiEC1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]])
5600 // CHECK14-NEXT:    call void @_ZN3SSTIiEC1Ev(%struct.SST* nonnull dereferenceable(4) [[SST]])
5601 // CHECK14-NEXT:    store i32 0, i32* [[T_VAR]], align 128
5602 // CHECK14-NEXT:    [[TMP0:%.*]] = bitcast [2 x i32]* [[VEC]] to i8*
5603 // CHECK14-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP0]], i8* align 128 bitcast ([2 x i32]* @__const._Z5tmainIiET_v.vec to i8*), i64 8, i1 false)
5604 // CHECK14-NEXT:    [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i64 0, i64 0
5605 // CHECK14-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 1)
5606 // CHECK14-NEXT:    [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYINIT_BEGIN]], i64 1
5607 // CHECK14-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 2)
5608 // CHECK14-NEXT:    call void @_ZN1SIiEC1Ei(%struct.S.0* nonnull dereferenceable(4) [[VAR]], i32 3)
5609 // CHECK14-NEXT:    [[TMP1:%.*]] = load i32, i32* [[T_VAR]], align 128
5610 // CHECK14-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], [2 x i32]* [[VEC]], i64 0, i64 0
5611 // CHECK14-NEXT:    store i32 [[TMP1]], i32* [[ARRAYIDX]], align 128
5612 // CHECK14-NEXT:    [[ARRAYIDX1:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i64 0, i64 0
5613 // CHECK14-NEXT:    [[TMP2:%.*]] = bitcast %struct.S.0* [[ARRAYIDX1]] to i8*
5614 // CHECK14-NEXT:    [[TMP3:%.*]] = bitcast %struct.S.0* [[VAR]] to i8*
5615 // CHECK14-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP2]], i8* align 128 [[TMP3]], i64 4, i1 false)
5616 // CHECK14-NEXT:    store i32 0, i32* [[RETVAL]], align 4
5617 // CHECK14-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[VAR]]) #[[ATTR4]]
5618 // CHECK14-NEXT:    [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], [2 x %struct.S.0]* [[S_ARR]], i32 0, i32 0
5619 // CHECK14-NEXT:    [[TMP4:%.*]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAY_BEGIN]], i64 2
5620 // CHECK14-NEXT:    br label [[ARRAYDESTROY_BODY:%.*]]
5621 // CHECK14:       arraydestroy.body:
5622 // CHECK14-NEXT:    [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi %struct.S.0* [ [[TMP4]], [[ENTRY:%.*]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
5623 // CHECK14-NEXT:    [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], %struct.S.0* [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
5624 // CHECK14-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
5625 // CHECK14-NEXT:    [[ARRAYDESTROY_DONE:%.*]] = icmp eq %struct.S.0* [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
5626 // CHECK14-NEXT:    br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
5627 // CHECK14:       arraydestroy.done2:
5628 // CHECK14-NEXT:    call void @_ZN1SIiED1Ev(%struct.S.0* nonnull dereferenceable(4) [[TEST]]) #[[ATTR4]]
5629 // CHECK14-NEXT:    [[TMP5:%.*]] = load i32, i32* [[RETVAL]], align 4
5630 // CHECK14-NEXT:    ret i32 [[TMP5]]
5631 //
5632 //
5633 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
5634 // CHECK14-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5635 // CHECK14-NEXT:  entry:
5636 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5637 // CHECK14-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5638 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5639 // CHECK14-NEXT:    call void @_ZN1SIfED2Ev(%struct.S* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
5640 // CHECK14-NEXT:    ret void
5641 //
5642 //
5643 // CHECK14-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
5644 // CHECK14-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5645 // CHECK14-NEXT:  entry:
5646 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
5647 // CHECK14-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
5648 // CHECK14-NEXT:    [[A2:%.*]] = alloca i32*, align 8
5649 // CHECK14-NEXT:    [[B4:%.*]] = alloca i32, align 4
5650 // CHECK14-NEXT:    [[C7:%.*]] = alloca i32*, align 8
5651 // CHECK14-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 8
5652 // CHECK14-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
5653 // CHECK14-NEXT:    [[_TMP10:%.*]] = alloca i32*, align 8
5654 // CHECK14-NEXT:    [[_TMP11:%.*]] = alloca [4 x i32]*, align 8
5655 // CHECK14-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
5656 // CHECK14-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
5657 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
5658 // CHECK14-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
5659 // CHECK14-NEXT:    store i32 0, i32* [[A]], align 8
5660 // CHECK14-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
5661 // CHECK14-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
5662 // CHECK14-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
5663 // CHECK14-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
5664 // CHECK14-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
5665 // CHECK14-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
5666 // CHECK14-NEXT:    store i32* [[TMP0]], i32** [[C]], align 8
5667 // CHECK14-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
5668 // CHECK14-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
5669 // CHECK14-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
5670 // CHECK14-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
5671 // CHECK14-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
5672 // CHECK14-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
5673 // CHECK14-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
5674 // CHECK14-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
5675 // CHECK14-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
5676 // CHECK14-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 8
5677 // CHECK14-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 8
5678 // CHECK14-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
5679 // CHECK14-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 8
5680 // CHECK14-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 8
5681 // CHECK14-NEXT:    store i32* [[TMP2]], i32** [[TMP]], align 8
5682 // CHECK14-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[C7]], align 8
5683 // CHECK14-NEXT:    store i32* [[TMP3]], i32** [[_TMP10]], align 8
5684 // CHECK14-NEXT:    [[TMP4:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 8
5685 // CHECK14-NEXT:    store [4 x i32]* [[TMP4]], [4 x i32]** [[_TMP11]], align 8
5686 // CHECK14-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 8
5687 // CHECK14-NEXT:    [[TMP6:%.*]] = load i32, i32* [[TMP5]], align 4
5688 // CHECK14-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP6]], 1
5689 // CHECK14-NEXT:    store i32 [[INC]], i32* [[TMP5]], align 4
5690 // CHECK14-NEXT:    [[TMP7:%.*]] = load i32, i32* [[B4]], align 4
5691 // CHECK14-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
5692 // CHECK14-NEXT:    store i32 [[DEC]], i32* [[B4]], align 4
5693 // CHECK14-NEXT:    [[TMP8:%.*]] = load i32*, i32** [[_TMP10]], align 8
5694 // CHECK14-NEXT:    [[TMP9:%.*]] = load i32, i32* [[TMP8]], align 4
5695 // CHECK14-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP9]], 1
5696 // CHECK14-NEXT:    store i32 [[DIV]], i32* [[TMP8]], align 4
5697 // CHECK14-NEXT:    [[TMP10:%.*]] = load [4 x i32]*, [4 x i32]** [[_TMP11]], align 8
5698 // CHECK14-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [4 x i32], [4 x i32]* [[TMP10]], i64 0, i64 2
5699 // CHECK14-NEXT:    store i32 1111, i32* [[ARRAYIDX]], align 4
5700 // CHECK14-NEXT:    ret void
5701 //
5702 //
5703 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
5704 // CHECK14-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5705 // CHECK14-NEXT:  entry:
5706 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5707 // CHECK14-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5708 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5709 // CHECK14-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
5710 // CHECK14-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
5711 // CHECK14-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP0]] to float
5712 // CHECK14-NEXT:    store float [[CONV]], float* [[F]], align 4
5713 // CHECK14-NEXT:    ret void
5714 //
5715 //
5716 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
5717 // CHECK14-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5718 // CHECK14-NEXT:  entry:
5719 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5720 // CHECK14-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5721 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5722 // CHECK14-NEXT:    ret void
5723 //
5724 //
5725 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
5726 // CHECK14-SAME: (%struct.S* nonnull dereferenceable(4) [[THIS:%.*]], float [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5727 // CHECK14-NEXT:  entry:
5728 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S*, align 8
5729 // CHECK14-NEXT:    [[A_ADDR:%.*]] = alloca float, align 4
5730 // CHECK14-NEXT:    store %struct.S* [[THIS]], %struct.S** [[THIS_ADDR]], align 8
5731 // CHECK14-NEXT:    store float [[A]], float* [[A_ADDR]], align 4
5732 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S*, %struct.S** [[THIS_ADDR]], align 8
5733 // CHECK14-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], %struct.S* [[THIS1]], i32 0, i32 0
5734 // CHECK14-NEXT:    [[TMP0:%.*]] = load float, float* [[A_ADDR]], align 4
5735 // CHECK14-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
5736 // CHECK14-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP1]] to float
5737 // CHECK14-NEXT:    [[ADD:%.*]] = fadd float [[TMP0]], [[CONV]]
5738 // CHECK14-NEXT:    store float [[ADD]], float* [[F]], align 4
5739 // CHECK14-NEXT:    ret void
5740 //
5741 //
5742 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
5743 // CHECK14-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5744 // CHECK14-NEXT:  entry:
5745 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5746 // CHECK14-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5747 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5748 // CHECK14-NEXT:    call void @_ZN1SIiEC2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]])
5749 // CHECK14-NEXT:    ret void
5750 //
5751 //
5752 // CHECK14-LABEL: define {{[^@]+}}@_ZN3SSTIiEC1Ev
5753 // CHECK14-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5754 // CHECK14-NEXT:  entry:
5755 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
5756 // CHECK14-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
5757 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
5758 // CHECK14-NEXT:    call void @_ZN3SSTIiEC2Ev(%struct.SST* nonnull dereferenceable(4) [[THIS1]])
5759 // CHECK14-NEXT:    ret void
5760 //
5761 //
5762 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
5763 // CHECK14-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5764 // CHECK14-NEXT:  entry:
5765 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5766 // CHECK14-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5767 // CHECK14-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5768 // CHECK14-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5769 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5770 // CHECK14-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
5771 // CHECK14-NEXT:    call void @_ZN1SIiEC2Ei(%struct.S.0* nonnull dereferenceable(4) [[THIS1]], i32 [[TMP0]])
5772 // CHECK14-NEXT:    ret void
5773 //
5774 //
5775 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
5776 // CHECK14-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5777 // CHECK14-NEXT:  entry:
5778 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5779 // CHECK14-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5780 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5781 // CHECK14-NEXT:    call void @_ZN1SIiED2Ev(%struct.S.0* nonnull dereferenceable(4) [[THIS1]]) #[[ATTR4]]
5782 // CHECK14-NEXT:    ret void
5783 //
5784 //
5785 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
5786 // CHECK14-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5787 // CHECK14-NEXT:  entry:
5788 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5789 // CHECK14-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5790 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5791 // CHECK14-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
5792 // CHECK14-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
5793 // CHECK14-NEXT:    store i32 [[TMP0]], i32* [[F]], align 4
5794 // CHECK14-NEXT:    ret void
5795 //
5796 //
5797 // CHECK14-LABEL: define {{[^@]+}}@_ZN3SSTIiEC2Ev
5798 // CHECK14-SAME: (%struct.SST* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5799 // CHECK14-NEXT:  entry:
5800 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SST*, align 8
5801 // CHECK14-NEXT:    [[A2:%.*]] = alloca i32*, align 8
5802 // CHECK14-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
5803 // CHECK14-NEXT:    store %struct.SST* [[THIS]], %struct.SST** [[THIS_ADDR]], align 8
5804 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.SST*, %struct.SST** [[THIS_ADDR]], align 8
5805 // CHECK14-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SST:%.*]], %struct.SST* [[THIS1]], i32 0, i32 0
5806 // CHECK14-NEXT:    store i32 0, i32* [[A]], align 4
5807 // CHECK14-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SST]], %struct.SST* [[THIS1]], i32 0, i32 0
5808 // CHECK14-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
5809 // CHECK14-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[A2]], align 8
5810 // CHECK14-NEXT:    store i32* [[TMP0]], i32** [[TMP]], align 8
5811 // CHECK14-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[TMP]], align 8
5812 // CHECK14-NEXT:    [[TMP2:%.*]] = load i32, i32* [[TMP1]], align 4
5813 // CHECK14-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP2]], 1
5814 // CHECK14-NEXT:    store i32 [[INC]], i32* [[TMP1]], align 4
5815 // CHECK14-NEXT:    ret void
5816 //
5817 //
5818 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
5819 // CHECK14-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]], i32 [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5820 // CHECK14-NEXT:  entry:
5821 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5822 // CHECK14-NEXT:    [[A_ADDR:%.*]] = alloca i32, align 4
5823 // CHECK14-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5824 // CHECK14-NEXT:    store i32 [[A]], i32* [[A_ADDR]], align 4
5825 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5826 // CHECK14-NEXT:    [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], %struct.S.0* [[THIS1]], i32 0, i32 0
5827 // CHECK14-NEXT:    [[TMP0:%.*]] = load i32, i32* [[A_ADDR]], align 4
5828 // CHECK14-NEXT:    [[TMP1:%.*]] = load volatile i32, i32* @g, align 128
5829 // CHECK14-NEXT:    [[ADD:%.*]] = add nsw i32 [[TMP0]], [[TMP1]]
5830 // CHECK14-NEXT:    store i32 [[ADD]], i32* [[F]], align 4
5831 // CHECK14-NEXT:    ret void
5832 //
5833 //
5834 // CHECK14-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
5835 // CHECK14-SAME: (%struct.S.0* nonnull dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5836 // CHECK14-NEXT:  entry:
5837 // CHECK14-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.S.0*, align 8
5838 // CHECK14-NEXT:    store %struct.S.0* [[THIS]], %struct.S.0** [[THIS_ADDR]], align 8
5839 // CHECK14-NEXT:    [[THIS1:%.*]] = load %struct.S.0*, %struct.S.0** [[THIS_ADDR]], align 8
5840 // CHECK14-NEXT:    ret void
5841 //
5842 //
5843 // CHECK15-LABEL: define {{[^@]+}}@main
5844 // CHECK15-SAME: () #[[ATTR0:[0-9]+]] {
5845 // CHECK15-NEXT:  entry:
5846 // CHECK15-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
5847 // CHECK15-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8
5848 // CHECK15-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
5849 // CHECK15-NEXT:    store i32 0, i32* [[RETVAL]], align 4
5850 // CHECK15-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(32) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
5851 // CHECK15-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], %class.anon* [[REF_TMP]], i32 0, i32 0
5852 // CHECK15-NEXT:    store i32* @_ZZ4mainE5sivar, i32** [[TMP0]], align 8
5853 // CHECK15-NEXT:    call void @"_ZZ4mainENK3$_0clEv"(%class.anon* nonnull dereferenceable(8) [[REF_TMP]])
5854 // CHECK15-NEXT:    ret i32 0
5855 //
5856 //
5857 // CHECK15-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
5858 // CHECK15-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
5859 // CHECK15-NEXT:  entry:
5860 // CHECK15-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
5861 // CHECK15-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
5862 // CHECK15-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
5863 // CHECK15-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
5864 // CHECK15-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
5865 // CHECK15-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
5866 // CHECK15-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(32) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
5867 // CHECK15-NEXT:    ret void
5868 //
5869 //
5870 // CHECK15-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
5871 // CHECK15-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
5872 // CHECK15-NEXT:  entry:
5873 // CHECK15-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
5874 // CHECK15-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
5875 // CHECK15-NEXT:    [[A2:%.*]] = alloca i32*, align 8
5876 // CHECK15-NEXT:    [[B4:%.*]] = alloca i32, align 4
5877 // CHECK15-NEXT:    [[C7:%.*]] = alloca i32*, align 8
5878 // CHECK15-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 8
5879 // CHECK15-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
5880 // CHECK15-NEXT:    [[_TMP10:%.*]] = alloca i32*, align 8
5881 // CHECK15-NEXT:    [[_TMP11:%.*]] = alloca [4 x i32]*, align 8
5882 // CHECK15-NEXT:    [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 8
5883 // CHECK15-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
5884 // CHECK15-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
5885 // CHECK15-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
5886 // CHECK15-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
5887 // CHECK15-NEXT:    store i32 0, i32* [[A]], align 8
5888 // CHECK15-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
5889 // CHECK15-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
5890 // CHECK15-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
5891 // CHECK15-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
5892 // CHECK15-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
5893 // CHECK15-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
5894 // CHECK15-NEXT:    store i32* [[TMP0]], i32** [[C]], align 8
5895 // CHECK15-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
5896 // CHECK15-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
5897 // CHECK15-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
5898 // CHECK15-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
5899 // CHECK15-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
5900 // CHECK15-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
5901 // CHECK15-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
5902 // CHECK15-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
5903 // CHECK15-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
5904 // CHECK15-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 8
5905 // CHECK15-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 8
5906 // CHECK15-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
5907 // CHECK15-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 8
5908 // CHECK15-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 8
5909 // CHECK15-NEXT:    store i32* [[TMP2]], i32** [[TMP]], align 8
5910 // CHECK15-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[C7]], align 8
5911 // CHECK15-NEXT:    store i32* [[TMP3]], i32** [[_TMP10]], align 8
5912 // CHECK15-NEXT:    [[TMP4:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 8
5913 // CHECK15-NEXT:    store [4 x i32]* [[TMP4]], [4 x i32]** [[_TMP11]], align 8
5914 // CHECK15-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 0
5915 // CHECK15-NEXT:    store %struct.SS* [[THIS1]], %struct.SS** [[TMP5]], align 8
5916 // CHECK15-NEXT:    [[TMP6:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 1
5917 // CHECK15-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[TMP]], align 8
5918 // CHECK15-NEXT:    store i32* [[TMP7]], i32** [[TMP6]], align 8
5919 // CHECK15-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 2
5920 // CHECK15-NEXT:    store i32* [[B4]], i32** [[TMP8]], align 8
5921 // CHECK15-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[REF_TMP]], i32 0, i32 3
5922 // CHECK15-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[_TMP10]], align 8
5923 // CHECK15-NEXT:    store i32* [[TMP10]], i32** [[TMP9]], align 8
5924 // CHECK15-NEXT:    call void @_ZZN2SSC1ERiENKUlvE_clEv(%class.anon.0* nonnull dereferenceable(32) [[REF_TMP]])
5925 // CHECK15-NEXT:    ret void
5926 //
5927 //
5928 // CHECK15-LABEL: define {{[^@]+}}@_ZZN2SSC1ERiENKUlvE_clEv
5929 // CHECK15-SAME: (%class.anon.0* nonnull dereferenceable(32) [[THIS:%.*]]) #[[ATTR2:[0-9]+]] align 2 {
5930 // CHECK15-NEXT:  entry:
5931 // CHECK15-NEXT:    [[THIS_ADDR:%.*]] = alloca %class.anon.0*, align 8
5932 // CHECK15-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
5933 // CHECK15-NEXT:    [[_TMP2:%.*]] = alloca i32*, align 8
5934 // CHECK15-NEXT:    store %class.anon.0* [[THIS]], %class.anon.0** [[THIS_ADDR]], align 8
5935 // CHECK15-NEXT:    [[THIS1:%.*]] = load %class.anon.0*, %class.anon.0** [[THIS_ADDR]], align 8
5936 // CHECK15-NEXT:    [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON_0:%.*]], %class.anon.0* [[THIS1]], i32 0, i32 0
5937 // CHECK15-NEXT:    [[TMP1:%.*]] = load %struct.SS*, %struct.SS** [[TMP0]], align 8
5938 // CHECK15-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 1
5939 // CHECK15-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[TMP2]], align 8
5940 // CHECK15-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP3]], align 4
5941 // CHECK15-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP4]], 1
5942 // CHECK15-NEXT:    store i32 [[INC]], i32* [[TMP3]], align 4
5943 // CHECK15-NEXT:    [[TMP5:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 2
5944 // CHECK15-NEXT:    [[TMP6:%.*]] = load i32*, i32** [[TMP5]], align 8
5945 // CHECK15-NEXT:    [[TMP7:%.*]] = load i32, i32* [[TMP6]], align 4
5946 // CHECK15-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP7]], -1
5947 // CHECK15-NEXT:    store i32 [[DEC]], i32* [[TMP6]], align 4
5948 // CHECK15-NEXT:    [[TMP8:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 3
5949 // CHECK15-NEXT:    [[TMP9:%.*]] = load i32*, i32** [[TMP8]], align 8
5950 // CHECK15-NEXT:    [[TMP10:%.*]] = load i32, i32* [[TMP9]], align 4
5951 // CHECK15-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP10]], 1
5952 // CHECK15-NEXT:    store i32 [[DIV]], i32* [[TMP9]], align 4
5953 // CHECK15-NEXT:    [[TMP11:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 1
5954 // CHECK15-NEXT:    [[TMP12:%.*]] = load i32*, i32** [[TMP11]], align 8
5955 // CHECK15-NEXT:    store i32* [[TMP12]], i32** [[TMP]], align 8
5956 // CHECK15-NEXT:    [[TMP13:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 2
5957 // CHECK15-NEXT:    [[TMP14:%.*]] = load i32*, i32** [[TMP13]], align 8
5958 // CHECK15-NEXT:    [[TMP15:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], %class.anon.0* [[THIS1]], i32 0, i32 3
5959 // CHECK15-NEXT:    [[TMP16:%.*]] = load i32*, i32** [[TMP15]], align 8
5960 // CHECK15-NEXT:    store i32* [[TMP16]], i32** [[_TMP2]], align 8
5961 // CHECK15-NEXT:    [[TMP17:%.*]] = load i32*, i32** [[TMP]], align 8
5962 // CHECK15-NEXT:    [[TMP18:%.*]] = load i32, i32* [[TMP17]], align 4
5963 // CHECK15-NEXT:    [[INC3:%.*]] = add nsw i32 [[TMP18]], 1
5964 // CHECK15-NEXT:    store i32 [[INC3]], i32* [[TMP17]], align 4
5965 // CHECK15-NEXT:    [[TMP19:%.*]] = load i32, i32* [[TMP14]], align 4
5966 // CHECK15-NEXT:    [[DEC4:%.*]] = add nsw i32 [[TMP19]], -1
5967 // CHECK15-NEXT:    store i32 [[DEC4]], i32* [[TMP14]], align 4
5968 // CHECK15-NEXT:    [[TMP20:%.*]] = load i32*, i32** [[_TMP2]], align 8
5969 // CHECK15-NEXT:    [[TMP21:%.*]] = load i32, i32* [[TMP20]], align 4
5970 // CHECK15-NEXT:    [[DIV5:%.*]] = sdiv i32 [[TMP21]], 1
5971 // CHECK15-NEXT:    store i32 [[DIV5]], i32* [[TMP20]], align 4
5972 // CHECK15-NEXT:    ret void
5973 //
5974 //
5975 // CHECK16-LABEL: define {{[^@]+}}@main
5976 // CHECK16-SAME: () #[[ATTR0:[0-9]+]] {
5977 // CHECK16-NEXT:  entry:
5978 // CHECK16-NEXT:    [[RETVAL:%.*]] = alloca i32, align 4
5979 // CHECK16-NEXT:    [[SS:%.*]] = alloca [[STRUCT_SS:%.*]], align 8
5980 // CHECK16-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, align 8
5981 // CHECK16-NEXT:    store i32 0, i32* [[RETVAL]], align 4
5982 // CHECK16-NEXT:    call void @_ZN2SSC1ERi(%struct.SS* nonnull dereferenceable(32) [[SS]], i32* nonnull align 4 dereferenceable(4) @_ZZ4mainE5sivar)
5983 // CHECK16-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 0
5984 // CHECK16-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 8
5985 // CHECK16-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 1
5986 // CHECK16-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 8
5987 // CHECK16-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 2
5988 // CHECK16-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
5989 // CHECK16-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 3
5990 // CHECK16-NEXT:    store i8* bitcast (void (i8*)* @__main_block_invoke to i8*), i8** [[BLOCK_INVOKE]], align 8
5991 // CHECK16-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 4
5992 // CHECK16-NEXT:    store %struct.__block_descriptor* bitcast ({ i64, i64, i8*, i8* }* @__block_descriptor_tmp.1 to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 8
5993 // CHECK16-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 5
5994 // CHECK16-NEXT:    [[TMP0:%.*]] = load i32, i32* @_ZZ4mainE5sivar, align 4
5995 // CHECK16-NEXT:    store i32 [[TMP0]], i32* [[BLOCK_CAPTURED]], align 8
5996 // CHECK16-NEXT:    [[TMP1:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]] to void ()*
5997 // CHECK16-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP1]] to %struct.__block_literal_generic*
5998 // CHECK16-NEXT:    [[TMP2:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
5999 // CHECK16-NEXT:    [[TMP3:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
6000 // CHECK16-NEXT:    [[TMP4:%.*]] = load i8*, i8** [[TMP2]], align 8
6001 // CHECK16-NEXT:    [[TMP5:%.*]] = bitcast i8* [[TMP4]] to void (i8*)*
6002 // CHECK16-NEXT:    call void [[TMP5]](i8* [[TMP3]])
6003 // CHECK16-NEXT:    ret i32 0
6004 //
6005 //
6006 // CHECK16-LABEL: define {{[^@]+}}@_ZN2SSC1ERi
6007 // CHECK16-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
6008 // CHECK16-NEXT:  entry:
6009 // CHECK16-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
6010 // CHECK16-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
6011 // CHECK16-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
6012 // CHECK16-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
6013 // CHECK16-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
6014 // CHECK16-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
6015 // CHECK16-NEXT:    call void @_ZN2SSC2ERi(%struct.SS* nonnull dereferenceable(32) [[THIS1]], i32* nonnull align 4 dereferenceable(4) [[TMP0]])
6016 // CHECK16-NEXT:    ret void
6017 //
6018 //
6019 // CHECK16-LABEL: define {{[^@]+}}@__main_block_invoke
6020 // CHECK16-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
6021 // CHECK16-NEXT:  entry:
6022 // CHECK16-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 8
6023 // CHECK16-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>*, align 8
6024 // CHECK16-NEXT:    [[BLOCK1:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, align 128
6025 // CHECK16-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 8
6026 // CHECK16-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>*
6027 // CHECK16-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>** [[BLOCK_ADDR]], align 8
6028 // CHECK16-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32 }>* [[BLOCK]], i32 0, i32 5
6029 // CHECK16-NEXT:    store i32 1, i32* @g, align 128
6030 // CHECK16-NEXT:    store i32 2, i32* [[BLOCK_CAPTURE_ADDR]], align 8
6031 // CHECK16-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK1]], i32 0, i32 0
6032 // CHECK16-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 128
6033 // CHECK16-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK1]], i32 0, i32 1
6034 // CHECK16-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 8
6035 // CHECK16-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK1]], i32 0, i32 2
6036 // CHECK16-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
6037 // CHECK16-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK1]], i32 0, i32 3
6038 // CHECK16-NEXT:    store i8* bitcast (void (i8*)* @__main_block_invoke_2 to i8*), i8** [[BLOCK_INVOKE]], align 16
6039 // CHECK16-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK1]], i32 0, i32 4
6040 // CHECK16-NEXT:    store %struct.__block_descriptor* bitcast ({ i64, i64, i8*, i8* }* @__block_descriptor_tmp to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 8
6041 // CHECK16-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK1]], i32 0, i32 7
6042 // CHECK16-NEXT:    [[TMP0:%.*]] = load volatile i32, i32* @g, align 128
6043 // CHECK16-NEXT:    store volatile i32 [[TMP0]], i32* [[BLOCK_CAPTURED]], align 128
6044 // CHECK16-NEXT:    [[BLOCK_CAPTURED2:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK1]], i32 0, i32 5
6045 // CHECK16-NEXT:    [[TMP1:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR]], align 8
6046 // CHECK16-NEXT:    store i32 [[TMP1]], i32* [[BLOCK_CAPTURED2]], align 32
6047 // CHECK16-NEXT:    [[TMP2:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK1]] to void ()*
6048 // CHECK16-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP2]] to %struct.__block_literal_generic*
6049 // CHECK16-NEXT:    [[TMP3:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
6050 // CHECK16-NEXT:    [[TMP4:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
6051 // CHECK16-NEXT:    [[TMP5:%.*]] = load i8*, i8** [[TMP3]], align 8
6052 // CHECK16-NEXT:    [[TMP6:%.*]] = bitcast i8* [[TMP5]] to void (i8*)*
6053 // CHECK16-NEXT:    call void [[TMP6]](i8* [[TMP4]])
6054 // CHECK16-NEXT:    ret void
6055 //
6056 //
6057 // CHECK16-LABEL: define {{[^@]+}}@__main_block_invoke_2
6058 // CHECK16-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
6059 // CHECK16-NEXT:  entry:
6060 // CHECK16-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 8
6061 // CHECK16-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>*, align 8
6062 // CHECK16-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 8
6063 // CHECK16-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>*
6064 // CHECK16-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>** [[BLOCK_ADDR]], align 8
6065 // CHECK16-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 7
6066 // CHECK16-NEXT:    store i32 2, i32* [[BLOCK_CAPTURE_ADDR]], align 128
6067 // CHECK16-NEXT:    [[BLOCK_CAPTURE_ADDR1:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, i32, [92 x i8], i32 }>* [[BLOCK]], i32 0, i32 5
6068 // CHECK16-NEXT:    store i32 4, i32* [[BLOCK_CAPTURE_ADDR1]], align 32
6069 // CHECK16-NEXT:    ret void
6070 //
6071 //
6072 // CHECK16-LABEL: define {{[^@]+}}@_ZN2SSC2ERi
6073 // CHECK16-SAME: (%struct.SS* nonnull dereferenceable(32) [[THIS:%.*]], i32* nonnull align 4 dereferenceable(4) [[D:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
6074 // CHECK16-NEXT:  entry:
6075 // CHECK16-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.SS*, align 8
6076 // CHECK16-NEXT:    [[D_ADDR:%.*]] = alloca i32*, align 8
6077 // CHECK16-NEXT:    [[A2:%.*]] = alloca i32*, align 8
6078 // CHECK16-NEXT:    [[B4:%.*]] = alloca i32, align 4
6079 // CHECK16-NEXT:    [[C7:%.*]] = alloca i32*, align 8
6080 // CHECK16-NEXT:    [[E:%.*]] = alloca [4 x i32]*, align 8
6081 // CHECK16-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
6082 // CHECK16-NEXT:    [[_TMP10:%.*]] = alloca i32*, align 8
6083 // CHECK16-NEXT:    [[_TMP11:%.*]] = alloca [4 x i32]*, align 8
6084 // CHECK16-NEXT:    [[BLOCK:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, align 8
6085 // CHECK16-NEXT:    store %struct.SS* [[THIS]], %struct.SS** [[THIS_ADDR]], align 8
6086 // CHECK16-NEXT:    store i32* [[D]], i32** [[D_ADDR]], align 8
6087 // CHECK16-NEXT:    [[THIS1:%.*]] = load %struct.SS*, %struct.SS** [[THIS_ADDR]], align 8
6088 // CHECK16-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_SS:%.*]], %struct.SS* [[THIS1]], i32 0, i32 0
6089 // CHECK16-NEXT:    store i32 0, i32* [[A]], align 8
6090 // CHECK16-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
6091 // CHECK16-NEXT:    [[BF_LOAD:%.*]] = load i8, i8* [[B]], align 4
6092 // CHECK16-NEXT:    [[BF_CLEAR:%.*]] = and i8 [[BF_LOAD]], -16
6093 // CHECK16-NEXT:    store i8 [[BF_CLEAR]], i8* [[B]], align 4
6094 // CHECK16-NEXT:    [[C:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
6095 // CHECK16-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[D_ADDR]], align 8
6096 // CHECK16-NEXT:    store i32* [[TMP0]], i32** [[C]], align 8
6097 // CHECK16-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 0
6098 // CHECK16-NEXT:    store i32* [[A3]], i32** [[A2]], align 8
6099 // CHECK16-NEXT:    [[B5:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 1
6100 // CHECK16-NEXT:    [[BF_LOAD6:%.*]] = load i8, i8* [[B5]], align 4
6101 // CHECK16-NEXT:    [[BF_SHL:%.*]] = shl i8 [[BF_LOAD6]], 4
6102 // CHECK16-NEXT:    [[BF_ASHR:%.*]] = ashr i8 [[BF_SHL]], 4
6103 // CHECK16-NEXT:    [[BF_CAST:%.*]] = sext i8 [[BF_ASHR]] to i32
6104 // CHECK16-NEXT:    store i32 [[BF_CAST]], i32* [[B4]], align 4
6105 // CHECK16-NEXT:    [[C8:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 2
6106 // CHECK16-NEXT:    [[TMP1:%.*]] = load i32*, i32** [[C8]], align 8
6107 // CHECK16-NEXT:    store i32* [[TMP1]], i32** [[C7]], align 8
6108 // CHECK16-NEXT:    [[E9:%.*]] = getelementptr inbounds [[STRUCT_SS]], %struct.SS* [[THIS1]], i32 0, i32 3
6109 // CHECK16-NEXT:    store [4 x i32]* [[E9]], [4 x i32]** [[E]], align 8
6110 // CHECK16-NEXT:    [[TMP2:%.*]] = load i32*, i32** [[A2]], align 8
6111 // CHECK16-NEXT:    store i32* [[TMP2]], i32** [[TMP]], align 8
6112 // CHECK16-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[C7]], align 8
6113 // CHECK16-NEXT:    store i32* [[TMP3]], i32** [[_TMP10]], align 8
6114 // CHECK16-NEXT:    [[TMP4:%.*]] = load [4 x i32]*, [4 x i32]** [[E]], align 8
6115 // CHECK16-NEXT:    store [4 x i32]* [[TMP4]], [4 x i32]** [[_TMP11]], align 8
6116 // CHECK16-NEXT:    [[BLOCK_ISA:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 0
6117 // CHECK16-NEXT:    store i8* bitcast (i8** @_NSConcreteStackBlock to i8*), i8** [[BLOCK_ISA]], align 8
6118 // CHECK16-NEXT:    [[BLOCK_FLAGS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 1
6119 // CHECK16-NEXT:    store i32 1073741824, i32* [[BLOCK_FLAGS]], align 8
6120 // CHECK16-NEXT:    [[BLOCK_RESERVED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 2
6121 // CHECK16-NEXT:    store i32 0, i32* [[BLOCK_RESERVED]], align 4
6122 // CHECK16-NEXT:    [[BLOCK_INVOKE:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 3
6123 // CHECK16-NEXT:    store i8* bitcast (void (i8*)* @___ZN2SSC2ERi_block_invoke to i8*), i8** [[BLOCK_INVOKE]], align 8
6124 // CHECK16-NEXT:    [[BLOCK_DESCRIPTOR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 4
6125 // CHECK16-NEXT:    store %struct.__block_descriptor* bitcast ({ i64, i64, i8*, i8* }* @__block_descriptor_tmp.2 to %struct.__block_descriptor*), %struct.__block_descriptor** [[BLOCK_DESCRIPTOR]], align 8
6126 // CHECK16-NEXT:    [[BLOCK_CAPTURED_THIS_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 5
6127 // CHECK16-NEXT:    store %struct.SS* [[THIS1]], %struct.SS** [[BLOCK_CAPTURED_THIS_ADDR]], align 8
6128 // CHECK16-NEXT:    [[BLOCK_CAPTURED:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 6
6129 // CHECK16-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[TMP]], align 8
6130 // CHECK16-NEXT:    store i32* [[TMP5]], i32** [[BLOCK_CAPTURED]], align 8
6131 // CHECK16-NEXT:    [[BLOCK_CAPTURED12:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 8
6132 // CHECK16-NEXT:    [[TMP6:%.*]] = load i32, i32* [[B4]], align 4
6133 // CHECK16-NEXT:    store i32 [[TMP6]], i32* [[BLOCK_CAPTURED12]], align 8
6134 // CHECK16-NEXT:    [[BLOCK_CAPTURED13:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 7
6135 // CHECK16-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[_TMP10]], align 8
6136 // CHECK16-NEXT:    store i32* [[TMP7]], i32** [[BLOCK_CAPTURED13]], align 8
6137 // CHECK16-NEXT:    [[TMP8:%.*]] = bitcast <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]] to void ()*
6138 // CHECK16-NEXT:    [[BLOCK_LITERAL:%.*]] = bitcast void ()* [[TMP8]] to %struct.__block_literal_generic*
6139 // CHECK16-NEXT:    [[TMP9:%.*]] = getelementptr inbounds [[STRUCT___BLOCK_LITERAL_GENERIC:%.*]], %struct.__block_literal_generic* [[BLOCK_LITERAL]], i32 0, i32 3
6140 // CHECK16-NEXT:    [[TMP10:%.*]] = bitcast %struct.__block_literal_generic* [[BLOCK_LITERAL]] to i8*
6141 // CHECK16-NEXT:    [[TMP11:%.*]] = load i8*, i8** [[TMP9]], align 8
6142 // CHECK16-NEXT:    [[TMP12:%.*]] = bitcast i8* [[TMP11]] to void (i8*)*
6143 // CHECK16-NEXT:    call void [[TMP12]](i8* [[TMP10]])
6144 // CHECK16-NEXT:    ret void
6145 //
6146 //
6147 // CHECK16-LABEL: define {{[^@]+}}@___ZN2SSC2ERi_block_invoke
6148 // CHECK16-SAME: (i8* [[DOTBLOCK_DESCRIPTOR:%.*]]) #[[ATTR1]] {
6149 // CHECK16-NEXT:  entry:
6150 // CHECK16-NEXT:    [[DOTBLOCK_DESCRIPTOR_ADDR:%.*]] = alloca i8*, align 8
6151 // CHECK16-NEXT:    [[BLOCK_ADDR:%.*]] = alloca <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>*, align 8
6152 // CHECK16-NEXT:    [[TMP:%.*]] = alloca i32*, align 8
6153 // CHECK16-NEXT:    [[_TMP6:%.*]] = alloca i32*, align 8
6154 // CHECK16-NEXT:    store i8* [[DOTBLOCK_DESCRIPTOR]], i8** [[DOTBLOCK_DESCRIPTOR_ADDR]], align 8
6155 // CHECK16-NEXT:    [[BLOCK:%.*]] = bitcast i8* [[DOTBLOCK_DESCRIPTOR]] to <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>*
6156 // CHECK16-NEXT:    store <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>** [[BLOCK_ADDR]], align 8
6157 // CHECK16-NEXT:    [[BLOCK_CAPTURED_THIS:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 5
6158 // CHECK16-NEXT:    [[THIS:%.*]] = load %struct.SS*, %struct.SS** [[BLOCK_CAPTURED_THIS]], align 8
6159 // CHECK16-NEXT:    [[BLOCK_CAPTURE_ADDR:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 6
6160 // CHECK16-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR]], align 8
6161 // CHECK16-NEXT:    [[TMP1:%.*]] = load i32, i32* [[TMP0]], align 4
6162 // CHECK16-NEXT:    [[INC:%.*]] = add nsw i32 [[TMP1]], 1
6163 // CHECK16-NEXT:    store i32 [[INC]], i32* [[TMP0]], align 4
6164 // CHECK16-NEXT:    [[BLOCK_CAPTURE_ADDR1:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 8
6165 // CHECK16-NEXT:    [[TMP2:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR1]], align 8
6166 // CHECK16-NEXT:    [[DEC:%.*]] = add nsw i32 [[TMP2]], -1
6167 // CHECK16-NEXT:    store i32 [[DEC]], i32* [[BLOCK_CAPTURE_ADDR1]], align 8
6168 // CHECK16-NEXT:    [[BLOCK_CAPTURE_ADDR2:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 7
6169 // CHECK16-NEXT:    [[TMP3:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR2]], align 8
6170 // CHECK16-NEXT:    [[TMP4:%.*]] = load i32, i32* [[TMP3]], align 4
6171 // CHECK16-NEXT:    [[DIV:%.*]] = sdiv i32 [[TMP4]], 1
6172 // CHECK16-NEXT:    store i32 [[DIV]], i32* [[TMP3]], align 4
6173 // CHECK16-NEXT:    [[BLOCK_CAPTURE_ADDR3:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 6
6174 // CHECK16-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR3]], align 8
6175 // CHECK16-NEXT:    store i32* [[TMP5]], i32** [[TMP]], align 8
6176 // CHECK16-NEXT:    [[BLOCK_CAPTURE_ADDR4:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 8
6177 // CHECK16-NEXT:    [[BLOCK_CAPTURE_ADDR5:%.*]] = getelementptr inbounds <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>, <{ i8*, i32, i32, i8*, %struct.__block_descriptor*, %struct.SS*, i32*, i32*, i32 }>* [[BLOCK]], i32 0, i32 7
6178 // CHECK16-NEXT:    [[TMP6:%.*]] = load i32*, i32** [[BLOCK_CAPTURE_ADDR5]], align 8
6179 // CHECK16-NEXT:    store i32* [[TMP6]], i32** [[_TMP6]], align 8
6180 // CHECK16-NEXT:    [[TMP7:%.*]] = load i32*, i32** [[TMP]], align 8
6181 // CHECK16-NEXT:    [[TMP8:%.*]] = load i32, i32* [[TMP7]], align 4
6182 // CHECK16-NEXT:    [[INC7:%.*]] = add nsw i32 [[TMP8]], 1
6183 // CHECK16-NEXT:    store i32 [[INC7]], i32* [[TMP7]], align 4
6184 // CHECK16-NEXT:    [[TMP9:%.*]] = load i32, i32* [[BLOCK_CAPTURE_ADDR4]], align 8
6185 // CHECK16-NEXT:    [[DEC8:%.*]] = add nsw i32 [[TMP9]], -1
6186 // CHECK16-NEXT:    store i32 [[DEC8]], i32* [[BLOCK_CAPTURE_ADDR4]], align 8
6187 // CHECK16-NEXT:    [[TMP10:%.*]] = load i32*, i32** [[_TMP6]], align 8
6188 // CHECK16-NEXT:    [[TMP11:%.*]] = load i32, i32* [[TMP10]], align 4
6189 // CHECK16-NEXT:    [[DIV9:%.*]] = sdiv i32 [[TMP11]], 1
6190 // CHECK16-NEXT:    store i32 [[DIV9]], i32* [[TMP10]], align 4
6191 // CHECK16-NEXT:    ret void
6192 //
6193 //
6194 // CHECK17-LABEL: define {{[^@]+}}@_Z10array_funcPfP2StiPe
6195 // CHECK17-SAME: (float* [[A:%.*]], %struct.St* [[S:%.*]], i32 [[N:%.*]], x86_fp80* [[VLA1:%.*]]) #[[ATTR0:[0-9]+]] {
6196 // CHECK17-NEXT:  entry:
6197 // CHECK17-NEXT:    [[A_ADDR:%.*]] = alloca float*, align 8
6198 // CHECK17-NEXT:    [[S_ADDR:%.*]] = alloca %struct.St*, align 8
6199 // CHECK17-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
6200 // CHECK17-NEXT:    [[VLA1_ADDR:%.*]] = alloca x86_fp80*, align 8
6201 // CHECK17-NEXT:    [[SAVED_STACK:%.*]] = alloca i8*, align 8
6202 // CHECK17-NEXT:    [[__VLA_EXPR0:%.*]] = alloca i64, align 8
6203 // CHECK17-NEXT:    [[__VLA_EXPR1:%.*]] = alloca i64, align 8
6204 // CHECK17-NEXT:    store float* [[A]], float** [[A_ADDR]], align 8
6205 // CHECK17-NEXT:    store %struct.St* [[S]], %struct.St** [[S_ADDR]], align 8
6206 // CHECK17-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
6207 // CHECK17-NEXT:    store x86_fp80* [[VLA1]], x86_fp80** [[VLA1_ADDR]], align 8
6208 // CHECK17-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
6209 // CHECK17-NEXT:    [[TMP1:%.*]] = zext i32 [[TMP0]] to i64
6210 // CHECK17-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_ADDR]], align 4
6211 // CHECK17-NEXT:    [[TMP3:%.*]] = zext i32 [[TMP2]] to i64
6212 // CHECK17-NEXT:    [[TMP4:%.*]] = load i32, i32* [[N_ADDR]], align 4
6213 // CHECK17-NEXT:    [[TMP5:%.*]] = zext i32 [[TMP4]] to i64
6214 // CHECK17-NEXT:    [[TMP6:%.*]] = call i8* @llvm.stacksave()
6215 // CHECK17-NEXT:    store i8* [[TMP6]], i8** [[SAVED_STACK]], align 8
6216 // CHECK17-NEXT:    [[TMP7:%.*]] = mul nuw i64 [[TMP3]], [[TMP5]]
6217 // CHECK17-NEXT:    [[VLA:%.*]] = alloca double, i64 [[TMP7]], align 128
6218 // CHECK17-NEXT:    store i64 [[TMP3]], i64* [[__VLA_EXPR0]], align 8
6219 // CHECK17-NEXT:    store i64 [[TMP5]], i64* [[__VLA_EXPR1]], align 8
6220 // CHECK17-NEXT:    [[TMP8:%.*]] = load %struct.St*, %struct.St** [[S_ADDR]], align 8
6221 // CHECK17-NEXT:    [[TMP9:%.*]] = load x86_fp80*, x86_fp80** [[VLA1_ADDR]], align 8
6222 // CHECK17-NEXT:    [[TMP10:%.*]] = load float*, float** [[A_ADDR]], align 8
6223 // CHECK17-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1:[0-9]+]], i32 8, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, %struct.St*, i32*, i64, x86_fp80*, float*, i64, i64, double*)* @.omp_outlined. to void (i32*, i32*, ...)*), %struct.St* [[TMP8]], i32* [[N_ADDR]], i64 [[TMP1]], x86_fp80* [[TMP9]], float* [[TMP10]], i64 [[TMP3]], i64 [[TMP5]], double* [[VLA]])
6224 // CHECK17-NEXT:    [[TMP11:%.*]] = load i8*, i8** [[SAVED_STACK]], align 8
6225 // CHECK17-NEXT:    call void @llvm.stackrestore(i8* [[TMP11]])
6226 // CHECK17-NEXT:    ret void
6227 //
6228 //
6229 // CHECK17-LABEL: define {{[^@]+}}@.omp_outlined.
6230 // CHECK17-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], %struct.St* [[S:%.*]], i32* nonnull align 4 dereferenceable(4) [[N:%.*]], i64 [[VLA:%.*]], x86_fp80* [[VLA1:%.*]], float* [[A:%.*]], i64 [[VLA2:%.*]], i64 [[VLA4:%.*]], double* nonnull align 8 dereferenceable(8) [[VLA26:%.*]]) #[[ATTR2:[0-9]+]] {
6231 // CHECK17-NEXT:  entry:
6232 // CHECK17-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
6233 // CHECK17-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
6234 // CHECK17-NEXT:    [[S_ADDR:%.*]] = alloca %struct.St*, align 8
6235 // CHECK17-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
6236 // CHECK17-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
6237 // CHECK17-NEXT:    [[VLA1_ADDR:%.*]] = alloca x86_fp80*, align 8
6238 // CHECK17-NEXT:    [[A_ADDR:%.*]] = alloca float*, align 8
6239 // CHECK17-NEXT:    [[VLA_ADDR3:%.*]] = alloca i64, align 8
6240 // CHECK17-NEXT:    [[VLA_ADDR5:%.*]] = alloca i64, align 8
6241 // CHECK17-NEXT:    [[VLA2_ADDR:%.*]] = alloca double*, align 8
6242 // CHECK17-NEXT:    [[SAVED_STACK:%.*]] = alloca i8*, align 8
6243 // CHECK17-NEXT:    [[__VLA_EXPR0:%.*]] = alloca i64, align 8
6244 // CHECK17-NEXT:    [[__VLA_EXPR1:%.*]] = alloca i64, align 8
6245 // CHECK17-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
6246 // CHECK17-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
6247 // CHECK17-NEXT:    store %struct.St* [[S]], %struct.St** [[S_ADDR]], align 8
6248 // CHECK17-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
6249 // CHECK17-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
6250 // CHECK17-NEXT:    store x86_fp80* [[VLA1]], x86_fp80** [[VLA1_ADDR]], align 8
6251 // CHECK17-NEXT:    store float* [[A]], float** [[A_ADDR]], align 8
6252 // CHECK17-NEXT:    store i64 [[VLA2]], i64* [[VLA_ADDR3]], align 8
6253 // CHECK17-NEXT:    store i64 [[VLA4]], i64* [[VLA_ADDR5]], align 8
6254 // CHECK17-NEXT:    store double* [[VLA26]], double** [[VLA2_ADDR]], align 8
6255 // CHECK17-NEXT:    [[TMP0:%.*]] = load i32*, i32** [[N_ADDR]], align 8
6256 // CHECK17-NEXT:    [[TMP1:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
6257 // CHECK17-NEXT:    [[TMP2:%.*]] = load i64, i64* [[VLA_ADDR3]], align 8
6258 // CHECK17-NEXT:    [[TMP3:%.*]] = load i64, i64* [[VLA_ADDR5]], align 8
6259 // CHECK17-NEXT:    [[TMP4:%.*]] = load double*, double** [[VLA2_ADDR]], align 8
6260 // CHECK17-NEXT:    [[TMP5:%.*]] = call i8* @llvm.stacksave()
6261 // CHECK17-NEXT:    store i8* [[TMP5]], i8** [[SAVED_STACK]], align 8
6262 // CHECK17-NEXT:    [[TMP6:%.*]] = mul nuw i64 [[TMP2]], [[TMP3]]
6263 // CHECK17-NEXT:    [[VLA7:%.*]] = alloca double, i64 [[TMP6]], align 128
6264 // CHECK17-NEXT:    store i64 [[TMP2]], i64* [[__VLA_EXPR0]], align 8
6265 // CHECK17-NEXT:    store i64 [[TMP3]], i64* [[__VLA_EXPR1]], align 8
6266 // CHECK17-NEXT:    [[TMP7:%.*]] = mul nuw i64 [[TMP2]], [[TMP3]]
6267 // CHECK17-NEXT:    [[TMP8:%.*]] = mul nuw i64 [[TMP7]], 8
6268 // CHECK17-NEXT:    [[TMP9:%.*]] = bitcast double* [[VLA7]] to i8*
6269 // CHECK17-NEXT:    [[TMP10:%.*]] = bitcast double* [[TMP4]] to i8*
6270 // CHECK17-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP9]], i8* align 128 [[TMP10]], i64 [[TMP8]], i1 false)
6271 // CHECK17-NEXT:    [[TMP11:%.*]] = load %struct.St*, %struct.St** [[S_ADDR]], align 8
6272 // CHECK17-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[TMP11]], i64 0
6273 // CHECK17-NEXT:    [[TMP12:%.*]] = load %struct.St*, %struct.St** [[S_ADDR]], align 8
6274 // CHECK17-NEXT:    [[TMP13:%.*]] = load i32, i32* [[TMP0]], align 4
6275 // CHECK17-NEXT:    [[TMP14:%.*]] = load x86_fp80*, x86_fp80** [[VLA1_ADDR]], align 8
6276 // CHECK17-NEXT:    call void @_ZN2St7St_funcEPS_iPe(%struct.St* nonnull dereferenceable(8) [[ARRAYIDX]], %struct.St* [[TMP12]], i32 [[TMP13]], x86_fp80* [[TMP14]])
6277 // CHECK17-NEXT:    [[TMP15:%.*]] = load i8*, i8** [[SAVED_STACK]], align 8
6278 // CHECK17-NEXT:    call void @llvm.stackrestore(i8* [[TMP15]])
6279 // CHECK17-NEXT:    ret void
6280 //
6281 //
6282 // CHECK17-LABEL: define {{[^@]+}}@_ZN2St7St_funcEPS_iPe
6283 // CHECK17-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]], %struct.St* [[S:%.*]], i32 [[N:%.*]], x86_fp80* [[VLA1:%.*]]) #[[ATTR0]] align 2 {
6284 // CHECK17-NEXT:  entry:
6285 // CHECK17-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
6286 // CHECK17-NEXT:    [[S_ADDR:%.*]] = alloca %struct.St*, align 8
6287 // CHECK17-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
6288 // CHECK17-NEXT:    [[VLA1_ADDR:%.*]] = alloca x86_fp80*, align 8
6289 // CHECK17-NEXT:    [[SAVED_STACK:%.*]] = alloca i8*, align 8
6290 // CHECK17-NEXT:    [[__VLA_EXPR0:%.*]] = alloca i64, align 8
6291 // CHECK17-NEXT:    [[__VLA_EXPR1:%.*]] = alloca i64, align 8
6292 // CHECK17-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
6293 // CHECK17-NEXT:    store %struct.St* [[S]], %struct.St** [[S_ADDR]], align 8
6294 // CHECK17-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
6295 // CHECK17-NEXT:    store x86_fp80* [[VLA1]], x86_fp80** [[VLA1_ADDR]], align 8
6296 // CHECK17-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
6297 // CHECK17-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
6298 // CHECK17-NEXT:    [[TMP1:%.*]] = zext i32 [[TMP0]] to i64
6299 // CHECK17-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_ADDR]], align 4
6300 // CHECK17-NEXT:    [[TMP3:%.*]] = zext i32 [[TMP2]] to i64
6301 // CHECK17-NEXT:    [[TMP4:%.*]] = load i32, i32* [[N_ADDR]], align 4
6302 // CHECK17-NEXT:    [[TMP5:%.*]] = zext i32 [[TMP4]] to i64
6303 // CHECK17-NEXT:    [[TMP6:%.*]] = call i8* @llvm.stacksave()
6304 // CHECK17-NEXT:    store i8* [[TMP6]], i8** [[SAVED_STACK]], align 8
6305 // CHECK17-NEXT:    [[TMP7:%.*]] = mul nuw i64 [[TMP3]], [[TMP5]]
6306 // CHECK17-NEXT:    [[VLA:%.*]] = alloca double, i64 [[TMP7]], align 128
6307 // CHECK17-NEXT:    store i64 [[TMP3]], i64* [[__VLA_EXPR0]], align 8
6308 // CHECK17-NEXT:    store i64 [[TMP5]], i64* [[__VLA_EXPR1]], align 8
6309 // CHECK17-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[THIS1]], i32 0, i32 1
6310 // CHECK17-NEXT:    [[TMP8:%.*]] = load i32, i32* [[B]], align 4
6311 // CHECK17-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[THIS1]], i32 0, i32 0
6312 // CHECK17-NEXT:    store i32 [[TMP8]], i32* [[A]], align 4
6313 // CHECK17-NEXT:    [[TMP9:%.*]] = load x86_fp80*, x86_fp80** [[VLA1_ADDR]], align 8
6314 // CHECK17-NEXT:    [[TMP10:%.*]] = load %struct.St*, %struct.St** [[S_ADDR]], align 8
6315 // CHECK17-NEXT:    call void (%struct.ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%struct.ident_t* @[[GLOB1]], i32 8, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i64, x86_fp80*, %struct.St*, i64, i64, double*, i32*, %struct.St*)* @.omp_outlined..1 to void (i32*, i32*, ...)*), i64 [[TMP1]], x86_fp80* [[TMP9]], %struct.St* [[THIS1]], i64 [[TMP3]], i64 [[TMP5]], double* [[VLA]], i32* [[N_ADDR]], %struct.St* [[TMP10]])
6316 // CHECK17-NEXT:    [[TMP11:%.*]] = load i8*, i8** [[SAVED_STACK]], align 8
6317 // CHECK17-NEXT:    call void @llvm.stackrestore(i8* [[TMP11]])
6318 // CHECK17-NEXT:    ret void
6319 //
6320 //
6321 // CHECK17-LABEL: define {{[^@]+}}@.omp_outlined..1
6322 // CHECK17-SAME: (i32* noalias [[DOTGLOBAL_TID_:%.*]], i32* noalias [[DOTBOUND_TID_:%.*]], i64 [[VLA:%.*]], x86_fp80* [[VLA1:%.*]], %struct.St* [[THIS:%.*]], i64 [[VLA2:%.*]], i64 [[VLA4:%.*]], double* nonnull align 8 dereferenceable(8) [[VLA26:%.*]], i32* nonnull align 4 dereferenceable(4) [[N:%.*]], %struct.St* [[S:%.*]]) #[[ATTR2]] {
6323 // CHECK17-NEXT:  entry:
6324 // CHECK17-NEXT:    [[DOTGLOBAL_TID__ADDR:%.*]] = alloca i32*, align 8
6325 // CHECK17-NEXT:    [[DOTBOUND_TID__ADDR:%.*]] = alloca i32*, align 8
6326 // CHECK17-NEXT:    [[VLA_ADDR:%.*]] = alloca i64, align 8
6327 // CHECK17-NEXT:    [[VLA1_ADDR:%.*]] = alloca x86_fp80*, align 8
6328 // CHECK17-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
6329 // CHECK17-NEXT:    [[VLA_ADDR3:%.*]] = alloca i64, align 8
6330 // CHECK17-NEXT:    [[VLA_ADDR5:%.*]] = alloca i64, align 8
6331 // CHECK17-NEXT:    [[VLA2_ADDR:%.*]] = alloca double*, align 8
6332 // CHECK17-NEXT:    [[N_ADDR:%.*]] = alloca i32*, align 8
6333 // CHECK17-NEXT:    [[S_ADDR:%.*]] = alloca %struct.St*, align 8
6334 // CHECK17-NEXT:    store i32* [[DOTGLOBAL_TID_]], i32** [[DOTGLOBAL_TID__ADDR]], align 8
6335 // CHECK17-NEXT:    store i32* [[DOTBOUND_TID_]], i32** [[DOTBOUND_TID__ADDR]], align 8
6336 // CHECK17-NEXT:    store i64 [[VLA]], i64* [[VLA_ADDR]], align 8
6337 // CHECK17-NEXT:    store x86_fp80* [[VLA1]], x86_fp80** [[VLA1_ADDR]], align 8
6338 // CHECK17-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
6339 // CHECK17-NEXT:    store i64 [[VLA2]], i64* [[VLA_ADDR3]], align 8
6340 // CHECK17-NEXT:    store i64 [[VLA4]], i64* [[VLA_ADDR5]], align 8
6341 // CHECK17-NEXT:    store double* [[VLA26]], double** [[VLA2_ADDR]], align 8
6342 // CHECK17-NEXT:    store i32* [[N]], i32** [[N_ADDR]], align 8
6343 // CHECK17-NEXT:    store %struct.St* [[S]], %struct.St** [[S_ADDR]], align 8
6344 // CHECK17-NEXT:    [[TMP0:%.*]] = load i64, i64* [[VLA_ADDR]], align 8
6345 // CHECK17-NEXT:    [[TMP1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
6346 // CHECK17-NEXT:    [[TMP2:%.*]] = load i64, i64* [[VLA_ADDR3]], align 8
6347 // CHECK17-NEXT:    [[TMP3:%.*]] = load i64, i64* [[VLA_ADDR5]], align 8
6348 // CHECK17-NEXT:    [[TMP4:%.*]] = load double*, double** [[VLA2_ADDR]], align 8
6349 // CHECK17-NEXT:    [[TMP5:%.*]] = load i32*, i32** [[N_ADDR]], align 8
6350 // CHECK17-NEXT:    [[TMP6:%.*]] = mul nuw i64 [[TMP2]], [[TMP3]]
6351 // CHECK17-NEXT:    [[TMP7:%.*]] = mul nuw i64 [[TMP6]], 8
6352 // CHECK17-NEXT:    [[TMP8:%.*]] = add nuw i64 [[TMP7]], 127
6353 // CHECK17-NEXT:    [[TMP9:%.*]] = udiv i64 [[TMP8]], 128
6354 // CHECK17-NEXT:    [[TMP10:%.*]] = mul nuw i64 [[TMP9]], 128
6355 // CHECK17-NEXT:    [[TMP11:%.*]] = load i32*, i32** [[DOTGLOBAL_TID__ADDR]], align 8
6356 // CHECK17-NEXT:    [[TMP12:%.*]] = load i32, i32* [[TMP11]], align 4
6357 // CHECK17-NEXT:    [[DOTVLA2__VOID_ADDR:%.*]] = call i8* @__kmpc_alloc(i32 [[TMP12]], i64 [[TMP10]], i8* inttoptr (i64 8 to i8*))
6358 // CHECK17-NEXT:    [[DOTVLA2__ADDR:%.*]] = bitcast i8* [[DOTVLA2__VOID_ADDR]] to double*
6359 // CHECK17-NEXT:    [[TMP13:%.*]] = mul nuw i64 [[TMP2]], [[TMP3]]
6360 // CHECK17-NEXT:    [[TMP14:%.*]] = mul nuw i64 [[TMP13]], 8
6361 // CHECK17-NEXT:    [[TMP15:%.*]] = bitcast double* [[DOTVLA2__ADDR]] to i8*
6362 // CHECK17-NEXT:    [[TMP16:%.*]] = bitcast double* [[TMP4]] to i8*
6363 // CHECK17-NEXT:    call void @llvm.memcpy.p0i8.p0i8.i64(i8* align 128 [[TMP15]], i8* align 128 [[TMP16]], i64 [[TMP14]], i1 false)
6364 // CHECK17-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[TMP1]], i32 0, i32 1
6365 // CHECK17-NEXT:    [[TMP17:%.*]] = load i32, i32* [[B]], align 4
6366 // CHECK17-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[TMP1]], i32 0, i32 0
6367 // CHECK17-NEXT:    store i32 [[TMP17]], i32* [[A]], align 4
6368 // CHECK17-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP17]] to double
6369 // CHECK17-NEXT:    [[TMP18:%.*]] = mul nsw i64 1, [[TMP3]]
6370 // CHECK17-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[DOTVLA2__ADDR]], i64 [[TMP18]]
6371 // CHECK17-NEXT:    [[TMP19:%.*]] = load i32, i32* [[TMP5]], align 4
6372 // CHECK17-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP19]], 1
6373 // CHECK17-NEXT:    [[IDXPROM:%.*]] = sext i32 [[SUB]] to i64
6374 // CHECK17-NEXT:    [[ARRAYIDX7:%.*]] = getelementptr inbounds double, double* [[ARRAYIDX]], i64 [[IDXPROM]]
6375 // CHECK17-NEXT:    store double [[CONV]], double* [[ARRAYIDX7]], align 8
6376 // CHECK17-NEXT:    [[CONV8:%.*]] = fpext double [[CONV]] to x86_fp80
6377 // CHECK17-NEXT:    [[TMP20:%.*]] = load x86_fp80*, x86_fp80** [[VLA1_ADDR]], align 8
6378 // CHECK17-NEXT:    [[B9:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[TMP1]], i32 0, i32 1
6379 // CHECK17-NEXT:    [[TMP21:%.*]] = load i32, i32* [[B9]], align 4
6380 // CHECK17-NEXT:    [[IDXPROM10:%.*]] = sext i32 [[TMP21]] to i64
6381 // CHECK17-NEXT:    [[ARRAYIDX11:%.*]] = getelementptr inbounds x86_fp80, x86_fp80* [[TMP20]], i64 [[IDXPROM10]]
6382 // CHECK17-NEXT:    store x86_fp80 [[CONV8]], x86_fp80* [[ARRAYIDX11]], align 16
6383 // CHECK17-NEXT:    [[TMP22:%.*]] = bitcast double* [[DOTVLA2__ADDR]] to i8*
6384 // CHECK17-NEXT:    call void @__kmpc_free(i32 [[TMP12]], i8* [[TMP22]], i8* inttoptr (i64 8 to i8*))
6385 // CHECK17-NEXT:    ret void
6386 //
6387 //
6388 // CHECK18-LABEL: define {{[^@]+}}@_Z10array_funcPfP2StiPe
6389 // CHECK18-SAME: (float* [[A:%.*]], %struct.St* [[S:%.*]], i32 [[N:%.*]], x86_fp80* [[VLA1:%.*]]) #[[ATTR0:[0-9]+]] {
6390 // CHECK18-NEXT:  entry:
6391 // CHECK18-NEXT:    [[A_ADDR:%.*]] = alloca float*, align 8
6392 // CHECK18-NEXT:    [[S_ADDR:%.*]] = alloca %struct.St*, align 8
6393 // CHECK18-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
6394 // CHECK18-NEXT:    [[VLA1_ADDR:%.*]] = alloca x86_fp80*, align 8
6395 // CHECK18-NEXT:    [[SAVED_STACK:%.*]] = alloca i8*, align 8
6396 // CHECK18-NEXT:    [[__VLA_EXPR0:%.*]] = alloca i64, align 8
6397 // CHECK18-NEXT:    [[__VLA_EXPR1:%.*]] = alloca i64, align 8
6398 // CHECK18-NEXT:    store float* [[A]], float** [[A_ADDR]], align 8
6399 // CHECK18-NEXT:    store %struct.St* [[S]], %struct.St** [[S_ADDR]], align 8
6400 // CHECK18-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
6401 // CHECK18-NEXT:    store x86_fp80* [[VLA1]], x86_fp80** [[VLA1_ADDR]], align 8
6402 // CHECK18-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
6403 // CHECK18-NEXT:    [[TMP1:%.*]] = zext i32 [[TMP0]] to i64
6404 // CHECK18-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_ADDR]], align 4
6405 // CHECK18-NEXT:    [[TMP3:%.*]] = zext i32 [[TMP2]] to i64
6406 // CHECK18-NEXT:    [[TMP4:%.*]] = load i32, i32* [[N_ADDR]], align 4
6407 // CHECK18-NEXT:    [[TMP5:%.*]] = zext i32 [[TMP4]] to i64
6408 // CHECK18-NEXT:    [[TMP6:%.*]] = call i8* @llvm.stacksave()
6409 // CHECK18-NEXT:    store i8* [[TMP6]], i8** [[SAVED_STACK]], align 8
6410 // CHECK18-NEXT:    [[TMP7:%.*]] = mul nuw i64 [[TMP3]], [[TMP5]]
6411 // CHECK18-NEXT:    [[VLA:%.*]] = alloca double, i64 [[TMP7]], align 128
6412 // CHECK18-NEXT:    store i64 [[TMP3]], i64* [[__VLA_EXPR0]], align 8
6413 // CHECK18-NEXT:    store i64 [[TMP5]], i64* [[__VLA_EXPR1]], align 8
6414 // CHECK18-NEXT:    [[TMP8:%.*]] = load %struct.St*, %struct.St** [[S_ADDR]], align 8
6415 // CHECK18-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[TMP8]], i64 0
6416 // CHECK18-NEXT:    [[TMP9:%.*]] = load %struct.St*, %struct.St** [[S_ADDR]], align 8
6417 // CHECK18-NEXT:    [[TMP10:%.*]] = load i32, i32* [[N_ADDR]], align 4
6418 // CHECK18-NEXT:    [[TMP11:%.*]] = load x86_fp80*, x86_fp80** [[VLA1_ADDR]], align 8
6419 // CHECK18-NEXT:    call void @_ZN2St7St_funcEPS_iPe(%struct.St* nonnull dereferenceable(8) [[ARRAYIDX]], %struct.St* [[TMP9]], i32 [[TMP10]], x86_fp80* [[TMP11]])
6420 // CHECK18-NEXT:    [[TMP12:%.*]] = load i8*, i8** [[SAVED_STACK]], align 8
6421 // CHECK18-NEXT:    call void @llvm.stackrestore(i8* [[TMP12]])
6422 // CHECK18-NEXT:    ret void
6423 //
6424 //
6425 // CHECK18-LABEL: define {{[^@]+}}@_ZN2St7St_funcEPS_iPe
6426 // CHECK18-SAME: (%struct.St* nonnull dereferenceable(8) [[THIS:%.*]], %struct.St* [[S:%.*]], i32 [[N:%.*]], x86_fp80* [[VLA1:%.*]]) #[[ATTR0]] align 2 {
6427 // CHECK18-NEXT:  entry:
6428 // CHECK18-NEXT:    [[THIS_ADDR:%.*]] = alloca %struct.St*, align 8
6429 // CHECK18-NEXT:    [[S_ADDR:%.*]] = alloca %struct.St*, align 8
6430 // CHECK18-NEXT:    [[N_ADDR:%.*]] = alloca i32, align 4
6431 // CHECK18-NEXT:    [[VLA1_ADDR:%.*]] = alloca x86_fp80*, align 8
6432 // CHECK18-NEXT:    [[SAVED_STACK:%.*]] = alloca i8*, align 8
6433 // CHECK18-NEXT:    [[__VLA_EXPR0:%.*]] = alloca i64, align 8
6434 // CHECK18-NEXT:    [[__VLA_EXPR1:%.*]] = alloca i64, align 8
6435 // CHECK18-NEXT:    store %struct.St* [[THIS]], %struct.St** [[THIS_ADDR]], align 8
6436 // CHECK18-NEXT:    store %struct.St* [[S]], %struct.St** [[S_ADDR]], align 8
6437 // CHECK18-NEXT:    store i32 [[N]], i32* [[N_ADDR]], align 4
6438 // CHECK18-NEXT:    store x86_fp80* [[VLA1]], x86_fp80** [[VLA1_ADDR]], align 8
6439 // CHECK18-NEXT:    [[THIS1:%.*]] = load %struct.St*, %struct.St** [[THIS_ADDR]], align 8
6440 // CHECK18-NEXT:    [[TMP0:%.*]] = load i32, i32* [[N_ADDR]], align 4
6441 // CHECK18-NEXT:    [[TMP1:%.*]] = zext i32 [[TMP0]] to i64
6442 // CHECK18-NEXT:    [[TMP2:%.*]] = load i32, i32* [[N_ADDR]], align 4
6443 // CHECK18-NEXT:    [[TMP3:%.*]] = zext i32 [[TMP2]] to i64
6444 // CHECK18-NEXT:    [[TMP4:%.*]] = load i32, i32* [[N_ADDR]], align 4
6445 // CHECK18-NEXT:    [[TMP5:%.*]] = zext i32 [[TMP4]] to i64
6446 // CHECK18-NEXT:    [[TMP6:%.*]] = call i8* @llvm.stacksave()
6447 // CHECK18-NEXT:    store i8* [[TMP6]], i8** [[SAVED_STACK]], align 8
6448 // CHECK18-NEXT:    [[TMP7:%.*]] = mul nuw i64 [[TMP3]], [[TMP5]]
6449 // CHECK18-NEXT:    [[VLA:%.*]] = alloca double, i64 [[TMP7]], align 128
6450 // CHECK18-NEXT:    store i64 [[TMP3]], i64* [[__VLA_EXPR0]], align 8
6451 // CHECK18-NEXT:    store i64 [[TMP5]], i64* [[__VLA_EXPR1]], align 8
6452 // CHECK18-NEXT:    [[B:%.*]] = getelementptr inbounds [[STRUCT_ST:%.*]], %struct.St* [[THIS1]], i32 0, i32 1
6453 // CHECK18-NEXT:    [[TMP8:%.*]] = load i32, i32* [[B]], align 4
6454 // CHECK18-NEXT:    [[A:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[THIS1]], i32 0, i32 0
6455 // CHECK18-NEXT:    store i32 [[TMP8]], i32* [[A]], align 4
6456 // CHECK18-NEXT:    [[B2:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[THIS1]], i32 0, i32 1
6457 // CHECK18-NEXT:    [[TMP9:%.*]] = load i32, i32* [[B2]], align 4
6458 // CHECK18-NEXT:    [[A3:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[THIS1]], i32 0, i32 0
6459 // CHECK18-NEXT:    store i32 [[TMP9]], i32* [[A3]], align 4
6460 // CHECK18-NEXT:    [[CONV:%.*]] = sitofp i32 [[TMP9]] to double
6461 // CHECK18-NEXT:    [[TMP10:%.*]] = mul nsw i64 1, [[TMP5]]
6462 // CHECK18-NEXT:    [[ARRAYIDX:%.*]] = getelementptr inbounds double, double* [[VLA]], i64 [[TMP10]]
6463 // CHECK18-NEXT:    [[TMP11:%.*]] = load i32, i32* [[N_ADDR]], align 4
6464 // CHECK18-NEXT:    [[SUB:%.*]] = sub nsw i32 [[TMP11]], 1
6465 // CHECK18-NEXT:    [[IDXPROM:%.*]] = sext i32 [[SUB]] to i64
6466 // CHECK18-NEXT:    [[ARRAYIDX4:%.*]] = getelementptr inbounds double, double* [[ARRAYIDX]], i64 [[IDXPROM]]
6467 // CHECK18-NEXT:    store double [[CONV]], double* [[ARRAYIDX4]], align 8
6468 // CHECK18-NEXT:    [[CONV5:%.*]] = fpext double [[CONV]] to x86_fp80
6469 // CHECK18-NEXT:    [[TMP12:%.*]] = load x86_fp80*, x86_fp80** [[VLA1_ADDR]], align 8
6470 // CHECK18-NEXT:    [[B6:%.*]] = getelementptr inbounds [[STRUCT_ST]], %struct.St* [[THIS1]], i32 0, i32 1
6471 // CHECK18-NEXT:    [[TMP13:%.*]] = load i32, i32* [[B6]], align 4
6472 // CHECK18-NEXT:    [[IDXPROM7:%.*]] = sext i32 [[TMP13]] to i64
6473 // CHECK18-NEXT:    [[ARRAYIDX8:%.*]] = getelementptr inbounds x86_fp80, x86_fp80* [[TMP12]], i64 [[IDXPROM7]]
6474 // CHECK18-NEXT:    store x86_fp80 [[CONV5]], x86_fp80* [[ARRAYIDX8]], align 16
6475 // CHECK18-NEXT:    [[TMP14:%.*]] = load i8*, i8** [[SAVED_STACK]], align 8
6476 // CHECK18-NEXT:    call void @llvm.stackrestore(i8* [[TMP14]])
6477 // CHECK18-NEXT:    ret void
6478 //
6479