16f45ec7bSml29623 /*
26f45ec7bSml29623 * CDDL HEADER START
36f45ec7bSml29623 *
46f45ec7bSml29623 * The contents of this file are subject to the terms of the
56f45ec7bSml29623 * Common Development and Distribution License (the "License").
66f45ec7bSml29623 * You may not use this file except in compliance with the License.
76f45ec7bSml29623 *
86f45ec7bSml29623 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
96f45ec7bSml29623 * or http://www.opensolaris.org/os/licensing.
106f45ec7bSml29623 * See the License for the specific language governing permissions
116f45ec7bSml29623 * and limitations under the License.
126f45ec7bSml29623 *
136f45ec7bSml29623 * When distributing Covered Code, include this CDDL HEADER in each
146f45ec7bSml29623 * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
156f45ec7bSml29623 * If applicable, add the following below this CDDL HEADER, with the
166f45ec7bSml29623 * fields enclosed by brackets "[]" replaced with your own identifying
176f45ec7bSml29623 * information: Portions Copyright [yyyy] [name of copyright owner]
186f45ec7bSml29623 *
196f45ec7bSml29623 * CDDL HEADER END
206f45ec7bSml29623 */
216f45ec7bSml29623 /*
229d587972SSantwona Behera * Copyright (c) 2006, 2010, Oracle and/or its affiliates. All rights reserved.
23238d8f47SDale Ghent * Copyright 2016 OmniTI Computer Consulting, Inc. All rights reserved.
246f45ec7bSml29623 */
256f45ec7bSml29623
266f45ec7bSml29623 /*
276f45ec7bSml29623 * SunOs MT STREAMS NIU/Neptune 10Gb Ethernet Device Driver.
286f45ec7bSml29623 */
296f45ec7bSml29623 #include <sys/nxge/nxge_impl.h>
30678453a8Sspeer #include <sys/nxge/nxge_hio.h>
31678453a8Sspeer #include <sys/nxge/nxge_rxdma.h>
326f45ec7bSml29623 #include <sys/pcie.h>
336f45ec7bSml29623
346f45ec7bSml29623 uint32_t nxge_use_partition = 0; /* debug partition flag */
356f45ec7bSml29623 uint32_t nxge_dma_obp_props_only = 1; /* use obp published props */
366f45ec7bSml29623 uint32_t nxge_use_rdc_intr = 1; /* debug to assign rdc intr */
376f45ec7bSml29623 /*
38ec090658Sml29623 * PSARC/2007/453 MSI-X interrupt limit override
396f45ec7bSml29623 */
40ec090658Sml29623 uint32_t nxge_msi_enable = 2;
416f45ec7bSml29623
42b4d05839Sml29623 /*
436f157acbSml29623 * Software workaround for a Neptune (PCI-E)
446f157acbSml29623 * hardware interrupt bug which the hardware
456f157acbSml29623 * may generate spurious interrupts after the
466f157acbSml29623 * device interrupt handler was removed. If this flag
476f157acbSml29623 * is enabled, the driver will reset the
486f157acbSml29623 * hardware when devices are being detached.
496f157acbSml29623 */
506f157acbSml29623 uint32_t nxge_peu_reset_enable = 0;
516f157acbSml29623
526f157acbSml29623 /*
53b4d05839Sml29623 * Software workaround for the hardware
54b4d05839Sml29623 * checksum bugs that affect packet transmission
55b4d05839Sml29623 * and receive:
56b4d05839Sml29623 *
57b4d05839Sml29623 * Usage of nxge_cksum_offload:
58b4d05839Sml29623 *
59b4d05839Sml29623 * (1) nxge_cksum_offload = 0 (default):
60b4d05839Sml29623 * - transmits packets:
61b4d05839Sml29623 * TCP: uses the hardware checksum feature.
62b4d05839Sml29623 * UDP: driver will compute the software checksum
63b4d05839Sml29623 * based on the partial checksum computed
64b4d05839Sml29623 * by the IP layer.
65b4d05839Sml29623 * - receives packets
66b4d05839Sml29623 * TCP: marks packets checksum flags based on hardware result.
67b4d05839Sml29623 * UDP: will not mark checksum flags.
68b4d05839Sml29623 *
69b4d05839Sml29623 * (2) nxge_cksum_offload = 1:
70b4d05839Sml29623 * - transmit packets:
71b4d05839Sml29623 * TCP/UDP: uses the hardware checksum feature.
72b4d05839Sml29623 * - receives packets
73b4d05839Sml29623 * TCP/UDP: marks packet checksum flags based on hardware result.
74b4d05839Sml29623 *
75b4d05839Sml29623 * (3) nxge_cksum_offload = 2:
76b4d05839Sml29623 * - The driver will not register its checksum capability.
77b4d05839Sml29623 * Checksum for both TCP and UDP will be computed
78b4d05839Sml29623 * by the stack.
79b4d05839Sml29623 * - The software LSO is not allowed in this case.
80b4d05839Sml29623 *
81b4d05839Sml29623 * (4) nxge_cksum_offload > 2:
82b4d05839Sml29623 * - Will be treated as it is set to 2
83b4d05839Sml29623 * (stack will compute the checksum).
84b4d05839Sml29623 *
85b4d05839Sml29623 * (5) If the hardware bug is fixed, this workaround
86b4d05839Sml29623 * needs to be updated accordingly to reflect
87b4d05839Sml29623 * the new hardware revision.
88b4d05839Sml29623 */
89b4d05839Sml29623 uint32_t nxge_cksum_offload = 0;
90678453a8Sspeer
916f45ec7bSml29623 /*
926f45ec7bSml29623 * Globals: tunable parameters (/etc/system or adb)
936f45ec7bSml29623 *
946f45ec7bSml29623 */
956f45ec7bSml29623 uint32_t nxge_rbr_size = NXGE_RBR_RBB_DEFAULT;
966f45ec7bSml29623 uint32_t nxge_rbr_spare_size = 0;
976f45ec7bSml29623 uint32_t nxge_rcr_size = NXGE_RCR_DEFAULT;
984df55fdeSJanie Lu uint16_t nxge_rdc_buf_offset = SW_OFFSET_NO_OFFSET;
996f45ec7bSml29623 uint32_t nxge_tx_ring_size = NXGE_TX_RING_DEFAULT;
100b3a0105bSspeer boolean_t nxge_no_msg = B_TRUE; /* control message display */
1016f45ec7bSml29623 uint32_t nxge_no_link_notify = 0; /* control DL_NOTIFY */
1026f45ec7bSml29623 uint32_t nxge_bcopy_thresh = TX_BCOPY_MAX;
1036f45ec7bSml29623 uint32_t nxge_dvma_thresh = TX_FASTDVMA_MIN;
1046f45ec7bSml29623 uint32_t nxge_dma_stream_thresh = TX_STREAM_MIN;
1056f45ec7bSml29623 uint32_t nxge_jumbo_mtu = TX_JUMBO_MTU;
1061f8914d5Sml29623 nxge_tx_mode_t nxge_tx_scheme = NXGE_USE_SERIAL;
1076f45ec7bSml29623
10830ac2e7bSml29623 /* MAX LSO size */
10930ac2e7bSml29623 #define NXGE_LSO_MAXLEN 65535
11030ac2e7bSml29623 uint32_t nxge_lso_max = NXGE_LSO_MAXLEN;
11130ac2e7bSml29623
1126f45ec7bSml29623
1136f45ec7bSml29623 /*
1146f45ec7bSml29623 * Add tunable to reduce the amount of time spent in the
1156f45ec7bSml29623 * ISR doing Rx Processing.
1166f45ec7bSml29623 */
1176f45ec7bSml29623 uint32_t nxge_max_rx_pkts = 1024;
1186f45ec7bSml29623
1196f45ec7bSml29623 /*
1206f45ec7bSml29623 * Tunables to manage the receive buffer blocks.
1216f45ec7bSml29623 *
1226f45ec7bSml29623 * nxge_rx_threshold_hi: copy all buffers.
1236f45ec7bSml29623 * nxge_rx_bcopy_size_type: receive buffer block size type.
1246f45ec7bSml29623 * nxge_rx_threshold_lo: copy only up to tunable block size type.
1256f45ec7bSml29623 */
1266f45ec7bSml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_hi = NXGE_RX_COPY_6;
1276f45ec7bSml29623 nxge_rxbuf_type_t nxge_rx_buf_size_type = RCR_PKTBUFSZ_0;
1286f45ec7bSml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_lo = NXGE_RX_COPY_3;
1296f45ec7bSml29623
130678453a8Sspeer uint32_t nxge_use_kmem_alloc = 1;
131678453a8Sspeer
1326f45ec7bSml29623 rtrace_t npi_rtracebuf;
1336f45ec7bSml29623
134d6d3405fSml29623 /*
135d6d3405fSml29623 * The hardware sometimes fails to allow enough time for the link partner
136d6d3405fSml29623 * to send an acknowledgement for packets that the hardware sent to it. The
137d6d3405fSml29623 * hardware resends the packets earlier than it should be in those instances.
138d6d3405fSml29623 * This behavior caused some switches to acknowledge the wrong packets
139d6d3405fSml29623 * and it triggered the fatal error.
140d6d3405fSml29623 * This software workaround is to set the replay timer to a value
141d6d3405fSml29623 * suggested by the hardware team.
142d6d3405fSml29623 *
143d6d3405fSml29623 * PCI config space replay timer register:
144d6d3405fSml29623 * The following replay timeout value is 0xc
145d6d3405fSml29623 * for bit 14:18.
146d6d3405fSml29623 */
147d6d3405fSml29623 #define PCI_REPLAY_TIMEOUT_CFG_OFFSET 0xb8
148d6d3405fSml29623 #define PCI_REPLAY_TIMEOUT_SHIFT 14
149d6d3405fSml29623
150d6d3405fSml29623 uint32_t nxge_set_replay_timer = 1;
151d6d3405fSml29623 uint32_t nxge_replay_timeout = 0xc;
152d6d3405fSml29623
153cf020df9Sml29623 /*
154cf020df9Sml29623 * The transmit serialization sometimes causes
155cf020df9Sml29623 * longer sleep before calling the driver transmit
156cf020df9Sml29623 * function as it sleeps longer than it should.
157cf020df9Sml29623 * The performace group suggests that a time wait tunable
158cf020df9Sml29623 * can be used to set the maximum wait time when needed
159cf020df9Sml29623 * and the default is set to 1 tick.
160cf020df9Sml29623 */
161cf020df9Sml29623 uint32_t nxge_tx_serial_maxsleep = 1;
162cf020df9Sml29623
1636f45ec7bSml29623 #if defined(sun4v)
1646f45ec7bSml29623 /*
1656f45ec7bSml29623 * Hypervisor N2/NIU services information.
1666f45ec7bSml29623 */
1674df55fdeSJanie Lu /*
1684df55fdeSJanie Lu * The following is the default API supported:
1694df55fdeSJanie Lu * major 1 and minor 1.
1704df55fdeSJanie Lu *
1714df55fdeSJanie Lu * Please update the MAX_NIU_MAJORS,
1724df55fdeSJanie Lu * MAX_NIU_MINORS, and minor number supported
1734df55fdeSJanie Lu * when the newer Hypervior API interfaces
1744df55fdeSJanie Lu * are added. Also, please update nxge_hsvc_register()
1754df55fdeSJanie Lu * if needed.
1764df55fdeSJanie Lu */
1776f45ec7bSml29623 static hsvc_info_t niu_hsvc = {
1786f45ec7bSml29623 HSVC_REV_1, NULL, HSVC_GROUP_NIU, NIU_MAJOR_VER,
1796f45ec7bSml29623 NIU_MINOR_VER, "nxge"
1806f45ec7bSml29623 };
181678453a8Sspeer
182678453a8Sspeer static int nxge_hsvc_register(p_nxge_t);
1836f45ec7bSml29623 #endif
1846f45ec7bSml29623
1856f45ec7bSml29623 /*
1866f45ec7bSml29623 * Function Prototypes
1876f45ec7bSml29623 */
1886f45ec7bSml29623 static int nxge_attach(dev_info_t *, ddi_attach_cmd_t);
1896f45ec7bSml29623 static int nxge_detach(dev_info_t *, ddi_detach_cmd_t);
1906f45ec7bSml29623 static void nxge_unattach(p_nxge_t);
19119397407SSherry Moore static int nxge_quiesce(dev_info_t *);
1926f45ec7bSml29623
1936f45ec7bSml29623 #if NXGE_PROPERTY
1946f45ec7bSml29623 static void nxge_remove_hard_properties(p_nxge_t);
1956f45ec7bSml29623 #endif
1966f45ec7bSml29623
197678453a8Sspeer /*
198678453a8Sspeer * These two functions are required by nxge_hio.c
199678453a8Sspeer */
200da14cebeSEric Cheng extern int nxge_m_mmac_remove(void *arg, int slot);
201651ce697SMichael Speer extern void nxge_grp_cleanup(p_nxge_t nxge);
202678453a8Sspeer
2036f45ec7bSml29623 static nxge_status_t nxge_setup_system_dma_pages(p_nxge_t);
2046f45ec7bSml29623
2056f45ec7bSml29623 static nxge_status_t nxge_setup_mutexes(p_nxge_t);
2066f45ec7bSml29623 static void nxge_destroy_mutexes(p_nxge_t);
2076f45ec7bSml29623
2086f45ec7bSml29623 static nxge_status_t nxge_map_regs(p_nxge_t nxgep);
2096f45ec7bSml29623 static void nxge_unmap_regs(p_nxge_t nxgep);
2106f45ec7bSml29623 #ifdef NXGE_DEBUG
2116f45ec7bSml29623 static void nxge_test_map_regs(p_nxge_t nxgep);
2126f45ec7bSml29623 #endif
2136f45ec7bSml29623
2146f45ec7bSml29623 static nxge_status_t nxge_add_intrs(p_nxge_t nxgep);
2156f45ec7bSml29623 static void nxge_remove_intrs(p_nxge_t nxgep);
2166f45ec7bSml29623
2176f45ec7bSml29623 static nxge_status_t nxge_add_intrs_adv(p_nxge_t nxgep);
2186f45ec7bSml29623 static nxge_status_t nxge_add_intrs_adv_type(p_nxge_t, uint32_t);
2196f45ec7bSml29623 static nxge_status_t nxge_add_intrs_adv_type_fix(p_nxge_t, uint32_t);
2206f45ec7bSml29623 static void nxge_intrs_enable(p_nxge_t nxgep);
2216f45ec7bSml29623 static void nxge_intrs_disable(p_nxge_t nxgep);
2226f45ec7bSml29623
2236f45ec7bSml29623 static void nxge_suspend(p_nxge_t);
2246f45ec7bSml29623 static nxge_status_t nxge_resume(p_nxge_t);
2256f45ec7bSml29623
2266f45ec7bSml29623 static nxge_status_t nxge_setup_dev(p_nxge_t);
2276f45ec7bSml29623 static void nxge_destroy_dev(p_nxge_t);
2286f45ec7bSml29623
2296f45ec7bSml29623 static nxge_status_t nxge_alloc_mem_pool(p_nxge_t);
2306f45ec7bSml29623 static void nxge_free_mem_pool(p_nxge_t);
2316f45ec7bSml29623
232678453a8Sspeer nxge_status_t nxge_alloc_rx_mem_pool(p_nxge_t);
2336f45ec7bSml29623 static void nxge_free_rx_mem_pool(p_nxge_t);
2346f45ec7bSml29623
235678453a8Sspeer nxge_status_t nxge_alloc_tx_mem_pool(p_nxge_t);
2366f45ec7bSml29623 static void nxge_free_tx_mem_pool(p_nxge_t);
2376f45ec7bSml29623
2386f45ec7bSml29623 static nxge_status_t nxge_dma_mem_alloc(p_nxge_t, dma_method_t,
2396f45ec7bSml29623 struct ddi_dma_attr *,
2406f45ec7bSml29623 size_t, ddi_device_acc_attr_t *, uint_t,
2416f45ec7bSml29623 p_nxge_dma_common_t);
2426f45ec7bSml29623
2436f45ec7bSml29623 static void nxge_dma_mem_free(p_nxge_dma_common_t);
244678453a8Sspeer static void nxge_dma_free_rx_data_buf(p_nxge_dma_common_t);
2456f45ec7bSml29623
2466f45ec7bSml29623 static nxge_status_t nxge_alloc_rx_buf_dma(p_nxge_t, uint16_t,
2476f45ec7bSml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *);
2486f45ec7bSml29623 static void nxge_free_rx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t);
2496f45ec7bSml29623
2506f45ec7bSml29623 static nxge_status_t nxge_alloc_rx_cntl_dma(p_nxge_t, uint16_t,
2516f45ec7bSml29623 p_nxge_dma_common_t *, size_t);
2526f45ec7bSml29623 static void nxge_free_rx_cntl_dma(p_nxge_t, p_nxge_dma_common_t);
2536f45ec7bSml29623
254678453a8Sspeer extern nxge_status_t nxge_alloc_tx_buf_dma(p_nxge_t, uint16_t,
2556f45ec7bSml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *);
2566f45ec7bSml29623 static void nxge_free_tx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t);
2576f45ec7bSml29623
258678453a8Sspeer extern nxge_status_t nxge_alloc_tx_cntl_dma(p_nxge_t, uint16_t,
2596f45ec7bSml29623 p_nxge_dma_common_t *,
2606f45ec7bSml29623 size_t);
2616f45ec7bSml29623 static void nxge_free_tx_cntl_dma(p_nxge_t, p_nxge_dma_common_t);
2626f45ec7bSml29623
2636f45ec7bSml29623 static int nxge_init_common_dev(p_nxge_t);
2646f45ec7bSml29623 static void nxge_uninit_common_dev(p_nxge_t);
2654045d941Ssowmini extern int nxge_param_set_mac(p_nxge_t, queue_t *, mblk_t *,
2664045d941Ssowmini char *, caddr_t);
267e759c33aSMichael Speer #if defined(sun4v)
268e759c33aSMichael Speer extern nxge_status_t nxge_hio_rdc_enable(p_nxge_t nxgep);
269e759c33aSMichael Speer extern nxge_status_t nxge_hio_rdc_intr_arm(p_nxge_t nxge, boolean_t arm);
270e759c33aSMichael Speer #endif
2716f45ec7bSml29623
2726f45ec7bSml29623 /*
2736f45ec7bSml29623 * The next declarations are for the GLDv3 interface.
2746f45ec7bSml29623 */
2756f45ec7bSml29623 static int nxge_m_start(void *);
2766f45ec7bSml29623 static void nxge_m_stop(void *);
2776f45ec7bSml29623 static int nxge_m_multicst(void *, boolean_t, const uint8_t *);
2786f45ec7bSml29623 static int nxge_m_promisc(void *, boolean_t);
2796f45ec7bSml29623 static void nxge_m_ioctl(void *, queue_t *, mblk_t *);
28063f531d1SSriharsha Basavapatna nxge_status_t nxge_mac_register(p_nxge_t);
281da14cebeSEric Cheng static int nxge_altmac_set(p_nxge_t nxgep, uint8_t *mac_addr,
282da14cebeSEric Cheng int slot, int rdctbl, boolean_t usetbl);
283da14cebeSEric Cheng void nxge_mmac_kstat_update(p_nxge_t nxgep, int slot,
2846f45ec7bSml29623 boolean_t factory);
285da14cebeSEric Cheng
286da14cebeSEric Cheng static void nxge_m_getfactaddr(void *, uint_t, uint8_t *);
2871bd6825cSml29623 static boolean_t nxge_m_getcapab(void *, mac_capab_t, void *);
2881bd6825cSml29623 static int nxge_m_setprop(void *, const char *, mac_prop_id_t,
2891bd6825cSml29623 uint_t, const void *);
2901bd6825cSml29623 static int nxge_m_getprop(void *, const char *, mac_prop_id_t,
2910dc2366fSVenugopal Iyer uint_t, void *);
2920dc2366fSVenugopal Iyer static void nxge_m_propinfo(void *, const char *, mac_prop_id_t,
2930dc2366fSVenugopal Iyer mac_prop_info_handle_t);
2940dc2366fSVenugopal Iyer static void nxge_priv_propinfo(const char *, mac_prop_info_handle_t);
2951bd6825cSml29623 static int nxge_set_priv_prop(nxge_t *, const char *, uint_t,
2961bd6825cSml29623 const void *);
2970dc2366fSVenugopal Iyer static int nxge_get_priv_prop(nxge_t *, const char *, uint_t, void *);
298da14cebeSEric Cheng static void nxge_fill_ring(void *, mac_ring_type_t, const int, const int,
299da14cebeSEric Cheng mac_ring_info_t *, mac_ring_handle_t);
300da14cebeSEric Cheng static void nxge_group_add_ring(mac_group_driver_t, mac_ring_driver_t,
301da14cebeSEric Cheng mac_ring_type_t);
302da14cebeSEric Cheng static void nxge_group_rem_ring(mac_group_driver_t, mac_ring_driver_t,
303da14cebeSEric Cheng mac_ring_type_t);
3044045d941Ssowmini
3056f157acbSml29623 static void nxge_niu_peu_reset(p_nxge_t nxgep);
306d6d3405fSml29623 static void nxge_set_pci_replay_timeout(nxge_t *);
3074045d941Ssowmini
3080dc2366fSVenugopal Iyer char *nxge_priv_props[] = {
3090dc2366fSVenugopal Iyer "_adv_10gfdx_cap",
3100dc2366fSVenugopal Iyer "_adv_pause_cap",
3110dc2366fSVenugopal Iyer "_function_number",
3120dc2366fSVenugopal Iyer "_fw_version",
3130dc2366fSVenugopal Iyer "_port_mode",
3140dc2366fSVenugopal Iyer "_hot_swap_phy",
3150dc2366fSVenugopal Iyer "_rxdma_intr_time",
3160dc2366fSVenugopal Iyer "_rxdma_intr_pkts",
3170dc2366fSVenugopal Iyer "_class_opt_ipv4_tcp",
3180dc2366fSVenugopal Iyer "_class_opt_ipv4_udp",
3190dc2366fSVenugopal Iyer "_class_opt_ipv4_ah",
3200dc2366fSVenugopal Iyer "_class_opt_ipv4_sctp",
3210dc2366fSVenugopal Iyer "_class_opt_ipv6_tcp",
3220dc2366fSVenugopal Iyer "_class_opt_ipv6_udp",
3230dc2366fSVenugopal Iyer "_class_opt_ipv6_ah",
3240dc2366fSVenugopal Iyer "_class_opt_ipv6_sctp",
3250dc2366fSVenugopal Iyer "_soft_lso_enable",
3260dc2366fSVenugopal Iyer NULL
3274045d941Ssowmini };
3284045d941Ssowmini
3296f45ec7bSml29623 #define NXGE_NEPTUNE_MAGIC 0x4E584745UL
3306f45ec7bSml29623 #define MAX_DUMP_SZ 256
3316f45ec7bSml29623
3321bd6825cSml29623 #define NXGE_M_CALLBACK_FLAGS \
3330dc2366fSVenugopal Iyer (MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP | MC_PROPINFO)
3346f45ec7bSml29623
335678453a8Sspeer mac_callbacks_t nxge_m_callbacks = {
3366f45ec7bSml29623 NXGE_M_CALLBACK_FLAGS,
3376f45ec7bSml29623 nxge_m_stat,
3386f45ec7bSml29623 nxge_m_start,
3396f45ec7bSml29623 nxge_m_stop,
3406f45ec7bSml29623 nxge_m_promisc,
3416f45ec7bSml29623 nxge_m_multicst,
342da14cebeSEric Cheng NULL,
343da14cebeSEric Cheng NULL,
3440dc2366fSVenugopal Iyer NULL,
3456f45ec7bSml29623 nxge_m_ioctl,
3461bd6825cSml29623 nxge_m_getcapab,
3471bd6825cSml29623 NULL,
3481bd6825cSml29623 NULL,
3491bd6825cSml29623 nxge_m_setprop,
3500dc2366fSVenugopal Iyer nxge_m_getprop,
3510dc2366fSVenugopal Iyer nxge_m_propinfo
3526f45ec7bSml29623 };
3536f45ec7bSml29623
3546f45ec7bSml29623 void
3556f45ec7bSml29623 nxge_err_inject(p_nxge_t, queue_t *, mblk_t *);
3566f45ec7bSml29623
357ec090658Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override. */
358ec090658Sml29623 #define NXGE_MSIX_REQUEST_10G 8
359ec090658Sml29623 #define NXGE_MSIX_REQUEST_1G 2
360ec090658Sml29623 static int nxge_create_msi_property(p_nxge_t);
361ef755e7aStc99174@train /*
362ef755e7aStc99174@train * For applications that care about the
363ef755e7aStc99174@train * latency, it was requested by PAE and the
364ef755e7aStc99174@train * customers that the driver has tunables that
365ef755e7aStc99174@train * allow the user to tune it to a higher number
366ef755e7aStc99174@train * interrupts to spread the interrupts among
367ef755e7aStc99174@train * multiple channels. The DDI framework limits
368ef755e7aStc99174@train * the maximum number of MSI-X resources to allocate
369ef755e7aStc99174@train * to 8 (ddi_msix_alloc_limit). If more than 8
370ef755e7aStc99174@train * is set, ddi_msix_alloc_limit must be set accordingly.
371ef755e7aStc99174@train * The default number of MSI interrupts are set to
372ef755e7aStc99174@train * 8 for 10G and 2 for 1G link.
373ef755e7aStc99174@train */
374ef755e7aStc99174@train #define NXGE_MSIX_MAX_ALLOWED 32
375ef755e7aStc99174@train uint32_t nxge_msix_10g_intrs = NXGE_MSIX_REQUEST_10G;
376ef755e7aStc99174@train uint32_t nxge_msix_1g_intrs = NXGE_MSIX_REQUEST_1G;
377ec090658Sml29623
3786f45ec7bSml29623 /*
3796f45ec7bSml29623 * These global variables control the message
3806f45ec7bSml29623 * output.
3816f45ec7bSml29623 */
3826f45ec7bSml29623 out_dbgmsg_t nxge_dbgmsg_out = DBG_CONSOLE | STR_LOG;
383678453a8Sspeer uint64_t nxge_debug_level;
3846f45ec7bSml29623
3856f45ec7bSml29623 /*
3866f45ec7bSml29623 * This list contains the instance structures for the Neptune
3876f45ec7bSml29623 * devices present in the system. The lock exists to guarantee
3886f45ec7bSml29623 * mutually exclusive access to the list.
3896f45ec7bSml29623 */
3906f45ec7bSml29623 void *nxge_list = NULL;
3916f45ec7bSml29623 void *nxge_hw_list = NULL;
3926f45ec7bSml29623 nxge_os_mutex_t nxge_common_lock;
3933b2d9860SMichael Speer nxge_os_mutex_t nxgedebuglock;
3946f45ec7bSml29623
3956f45ec7bSml29623 extern uint64_t npi_debug_level;
3966f45ec7bSml29623
3976f45ec7bSml29623 extern nxge_status_t nxge_ldgv_init(p_nxge_t, int *, int *);
3986f45ec7bSml29623 extern nxge_status_t nxge_ldgv_init_n2(p_nxge_t, int *, int *);
3996f45ec7bSml29623 extern nxge_status_t nxge_ldgv_uninit(p_nxge_t);
4006f45ec7bSml29623 extern nxge_status_t nxge_intr_ldgv_init(p_nxge_t);
4016f45ec7bSml29623 extern void nxge_fm_init(p_nxge_t,
4026f45ec7bSml29623 ddi_device_acc_attr_t *,
4036f45ec7bSml29623 ddi_dma_attr_t *);
4046f45ec7bSml29623 extern void nxge_fm_fini(p_nxge_t);
4056f45ec7bSml29623 extern npi_status_t npi_mac_altaddr_disable(npi_handle_t, uint8_t, uint8_t);
4066f45ec7bSml29623
4076f45ec7bSml29623 /*
4086f45ec7bSml29623 * Count used to maintain the number of buffers being used
4096f45ec7bSml29623 * by Neptune instances and loaned up to the upper layers.
4106f45ec7bSml29623 */
4116f45ec7bSml29623 uint32_t nxge_mblks_pending = 0;
4126f45ec7bSml29623
4136f45ec7bSml29623 /*
4146f45ec7bSml29623 * Device register access attributes for PIO.
4156f45ec7bSml29623 */
4166f45ec7bSml29623 static ddi_device_acc_attr_t nxge_dev_reg_acc_attr = {
417837c1ac4SStephen Hanson DDI_DEVICE_ATTR_V1,
4186f45ec7bSml29623 DDI_STRUCTURE_LE_ACC,
4196f45ec7bSml29623 DDI_STRICTORDER_ACC,
420837c1ac4SStephen Hanson DDI_DEFAULT_ACC
4216f45ec7bSml29623 };
4226f45ec7bSml29623
4236f45ec7bSml29623 /*
4246f45ec7bSml29623 * Device descriptor access attributes for DMA.
4256f45ec7bSml29623 */
4266f45ec7bSml29623 static ddi_device_acc_attr_t nxge_dev_desc_dma_acc_attr = {
4276f45ec7bSml29623 DDI_DEVICE_ATTR_V0,
4286f45ec7bSml29623 DDI_STRUCTURE_LE_ACC,
4296f45ec7bSml29623 DDI_STRICTORDER_ACC
4306f45ec7bSml29623 };
4316f45ec7bSml29623
4326f45ec7bSml29623 /*
4336f45ec7bSml29623 * Device buffer access attributes for DMA.
4346f45ec7bSml29623 */
4356f45ec7bSml29623 static ddi_device_acc_attr_t nxge_dev_buf_dma_acc_attr = {
4366f45ec7bSml29623 DDI_DEVICE_ATTR_V0,
4376f45ec7bSml29623 DDI_STRUCTURE_BE_ACC,
4386f45ec7bSml29623 DDI_STRICTORDER_ACC
4396f45ec7bSml29623 };
4406f45ec7bSml29623
4416f45ec7bSml29623 ddi_dma_attr_t nxge_desc_dma_attr = {
4426f45ec7bSml29623 DMA_ATTR_V0, /* version number. */
4436f45ec7bSml29623 0, /* low address */
4446f45ec7bSml29623 0xffffffffffffffff, /* high address */
4456f45ec7bSml29623 0xffffffffffffffff, /* address counter max */
4466f45ec7bSml29623 #ifndef NIU_PA_WORKAROUND
4476f45ec7bSml29623 0x100000, /* alignment */
4486f45ec7bSml29623 #else
4496f45ec7bSml29623 0x2000,
4506f45ec7bSml29623 #endif
4516f45ec7bSml29623 0xfc00fc, /* dlim_burstsizes */
4526f45ec7bSml29623 0x1, /* minimum transfer size */
4536f45ec7bSml29623 0xffffffffffffffff, /* maximum transfer size */
4546f45ec7bSml29623 0xffffffffffffffff, /* maximum segment size */
4556f45ec7bSml29623 1, /* scatter/gather list length */
4566f45ec7bSml29623 (unsigned int) 1, /* granularity */
4576f45ec7bSml29623 0 /* attribute flags */
4586f45ec7bSml29623 };
4596f45ec7bSml29623
4606f45ec7bSml29623 ddi_dma_attr_t nxge_tx_dma_attr = {
4616f45ec7bSml29623 DMA_ATTR_V0, /* version number. */
4626f45ec7bSml29623 0, /* low address */
4636f45ec7bSml29623 0xffffffffffffffff, /* high address */
4646f45ec7bSml29623 0xffffffffffffffff, /* address counter max */
4656f45ec7bSml29623 #if defined(_BIG_ENDIAN)
4666f45ec7bSml29623 0x2000, /* alignment */
4676f45ec7bSml29623 #else
4686f45ec7bSml29623 0x1000, /* alignment */
4696f45ec7bSml29623 #endif
4706f45ec7bSml29623 0xfc00fc, /* dlim_burstsizes */
4716f45ec7bSml29623 0x1, /* minimum transfer size */
4726f45ec7bSml29623 0xffffffffffffffff, /* maximum transfer size */
4736f45ec7bSml29623 0xffffffffffffffff, /* maximum segment size */
4746f45ec7bSml29623 5, /* scatter/gather list length */
4756f45ec7bSml29623 (unsigned int) 1, /* granularity */
4766f45ec7bSml29623 0 /* attribute flags */
4776f45ec7bSml29623 };
4786f45ec7bSml29623
4796f45ec7bSml29623 ddi_dma_attr_t nxge_rx_dma_attr = {
4806f45ec7bSml29623 DMA_ATTR_V0, /* version number. */
4816f45ec7bSml29623 0, /* low address */
4826f45ec7bSml29623 0xffffffffffffffff, /* high address */
4836f45ec7bSml29623 0xffffffffffffffff, /* address counter max */
4846f45ec7bSml29623 0x2000, /* alignment */
4856f45ec7bSml29623 0xfc00fc, /* dlim_burstsizes */
4866f45ec7bSml29623 0x1, /* minimum transfer size */
4876f45ec7bSml29623 0xffffffffffffffff, /* maximum transfer size */
4886f45ec7bSml29623 0xffffffffffffffff, /* maximum segment size */
4896f45ec7bSml29623 1, /* scatter/gather list length */
4906f45ec7bSml29623 (unsigned int) 1, /* granularity */
4910e2bd521Ssbehera DDI_DMA_RELAXED_ORDERING /* attribute flags */
4926f45ec7bSml29623 };
4936f45ec7bSml29623
4946f45ec7bSml29623 ddi_dma_lim_t nxge_dma_limits = {
4956f45ec7bSml29623 (uint_t)0, /* dlim_addr_lo */
4966f45ec7bSml29623 (uint_t)0xffffffff, /* dlim_addr_hi */
4976f45ec7bSml29623 (uint_t)0xffffffff, /* dlim_cntr_max */
4986f45ec7bSml29623 (uint_t)0xfc00fc, /* dlim_burstsizes for 32 and 64 bit xfers */
4996f45ec7bSml29623 0x1, /* dlim_minxfer */
5006f45ec7bSml29623 1024 /* dlim_speed */
5016f45ec7bSml29623 };
5026f45ec7bSml29623
5036f45ec7bSml29623 dma_method_t nxge_force_dma = DVMA;
5046f45ec7bSml29623
5056f45ec7bSml29623 /*
5066f45ec7bSml29623 * dma chunk sizes.
5076f45ec7bSml29623 *
5086f45ec7bSml29623 * Try to allocate the largest possible size
5096f45ec7bSml29623 * so that fewer number of dma chunks would be managed
5106f45ec7bSml29623 */
5116f45ec7bSml29623 #ifdef NIU_PA_WORKAROUND
5126f45ec7bSml29623 size_t alloc_sizes [] = {0x2000};
5136f45ec7bSml29623 #else
5146f45ec7bSml29623 size_t alloc_sizes [] = {0x1000, 0x2000, 0x4000, 0x8000,
5156f45ec7bSml29623 0x10000, 0x20000, 0x40000, 0x80000,
51630ac2e7bSml29623 0x100000, 0x200000, 0x400000, 0x800000,
51730ac2e7bSml29623 0x1000000, 0x2000000, 0x4000000};
5186f45ec7bSml29623 #endif
5196f45ec7bSml29623
5206f45ec7bSml29623 /*
5216f45ec7bSml29623 * Translate "dev_t" to a pointer to the associated "dev_info_t".
5226f45ec7bSml29623 */
5236f45ec7bSml29623
524678453a8Sspeer extern void nxge_get_environs(nxge_t *);
525678453a8Sspeer
5266f45ec7bSml29623 static int
nxge_attach(dev_info_t * dip,ddi_attach_cmd_t cmd)5276f45ec7bSml29623 nxge_attach(dev_info_t *dip, ddi_attach_cmd_t cmd)
5286f45ec7bSml29623 {
5296f45ec7bSml29623 p_nxge_t nxgep = NULL;
5306f45ec7bSml29623 int instance;
5316f45ec7bSml29623 int status = DDI_SUCCESS;
5326f45ec7bSml29623 uint8_t portn;
5336f45ec7bSml29623 nxge_mmac_t *mmac_info;
5346f45ec7bSml29623
5356f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_attach"));
5366f45ec7bSml29623
5376f45ec7bSml29623 /*
5386f45ec7bSml29623 * Get the device instance since we'll need to setup
5396f45ec7bSml29623 * or retrieve a soft state for this instance.
5406f45ec7bSml29623 */
5416f45ec7bSml29623 instance = ddi_get_instance(dip);
5426f45ec7bSml29623
5436f45ec7bSml29623 switch (cmd) {
5446f45ec7bSml29623 case DDI_ATTACH:
5456f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_ATTACH"));
5466f45ec7bSml29623 break;
5476f45ec7bSml29623
5486f45ec7bSml29623 case DDI_RESUME:
5496f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_RESUME"));
5506f45ec7bSml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
5516f45ec7bSml29623 if (nxgep == NULL) {
5526f45ec7bSml29623 status = DDI_FAILURE;
5536f45ec7bSml29623 break;
5546f45ec7bSml29623 }
5556f45ec7bSml29623 if (nxgep->dip != dip) {
5566f45ec7bSml29623 status = DDI_FAILURE;
5576f45ec7bSml29623 break;
5586f45ec7bSml29623 }
5596f45ec7bSml29623 if (nxgep->suspended == DDI_PM_SUSPEND) {
5606f45ec7bSml29623 status = ddi_dev_is_needed(nxgep->dip, 0, 1);
5616f45ec7bSml29623 } else {
56256d930aeSspeer status = nxge_resume(nxgep);
5636f45ec7bSml29623 }
5646f45ec7bSml29623 goto nxge_attach_exit;
5656f45ec7bSml29623
5666f45ec7bSml29623 case DDI_PM_RESUME:
5676f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_RESUME"));
5686f45ec7bSml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
5696f45ec7bSml29623 if (nxgep == NULL) {
5706f45ec7bSml29623 status = DDI_FAILURE;
5716f45ec7bSml29623 break;
5726f45ec7bSml29623 }
5736f45ec7bSml29623 if (nxgep->dip != dip) {
5746f45ec7bSml29623 status = DDI_FAILURE;
5756f45ec7bSml29623 break;
5766f45ec7bSml29623 }
57756d930aeSspeer status = nxge_resume(nxgep);
5786f45ec7bSml29623 goto nxge_attach_exit;
5796f45ec7bSml29623
5806f45ec7bSml29623 default:
5816f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing unknown"));
5826f45ec7bSml29623 status = DDI_FAILURE;
5836f45ec7bSml29623 goto nxge_attach_exit;
5846f45ec7bSml29623 }
5856f45ec7bSml29623
5866f45ec7bSml29623
5876f45ec7bSml29623 if (ddi_soft_state_zalloc(nxge_list, instance) == DDI_FAILURE) {
5886f45ec7bSml29623 status = DDI_FAILURE;
5896f45ec7bSml29623 goto nxge_attach_exit;
5906f45ec7bSml29623 }
5916f45ec7bSml29623
5926f45ec7bSml29623 nxgep = ddi_get_soft_state(nxge_list, instance);
5936f45ec7bSml29623 if (nxgep == NULL) {
5942e59129aSraghus status = NXGE_ERROR;
5952e59129aSraghus goto nxge_attach_fail2;
5966f45ec7bSml29623 }
5976f45ec7bSml29623
59898ecde52Stm144005 nxgep->nxge_magic = NXGE_MAGIC;
59998ecde52Stm144005
6006f45ec7bSml29623 nxgep->drv_state = 0;
6016f45ec7bSml29623 nxgep->dip = dip;
6026f45ec7bSml29623 nxgep->instance = instance;
6036f45ec7bSml29623 nxgep->p_dip = ddi_get_parent(dip);
6046f45ec7bSml29623 nxgep->nxge_debug_level = nxge_debug_level;
6056f45ec7bSml29623 npi_debug_level = nxge_debug_level;
6066f45ec7bSml29623
607678453a8Sspeer /* Are we a guest running in a Hybrid I/O environment? */
608678453a8Sspeer nxge_get_environs(nxgep);
6096f45ec7bSml29623
6106f45ec7bSml29623 status = nxge_map_regs(nxgep);
611678453a8Sspeer
6126f45ec7bSml29623 if (status != NXGE_OK) {
6136f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_map_regs failed"));
6142e59129aSraghus goto nxge_attach_fail3;
6156f45ec7bSml29623 }
6166f45ec7bSml29623
617837c1ac4SStephen Hanson nxge_fm_init(nxgep, &nxge_dev_reg_acc_attr, &nxge_rx_dma_attr);
618678453a8Sspeer
619678453a8Sspeer /* Create & initialize the per-Neptune data structure */
620678453a8Sspeer /* (even if we're a guest). */
6216f45ec7bSml29623 status = nxge_init_common_dev(nxgep);
6226f45ec7bSml29623 if (status != NXGE_OK) {
6236f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
6246f45ec7bSml29623 "nxge_init_common_dev failed"));
6252e59129aSraghus goto nxge_attach_fail4;
6266f45ec7bSml29623 }
6276f45ec7bSml29623
628d6d3405fSml29623 /*
629d6d3405fSml29623 * Software workaround: set the replay timer.
630d6d3405fSml29623 */
631d6d3405fSml29623 if (nxgep->niu_type != N2_NIU) {
632d6d3405fSml29623 nxge_set_pci_replay_timeout(nxgep);
633d6d3405fSml29623 }
634d6d3405fSml29623
635678453a8Sspeer #if defined(sun4v)
636678453a8Sspeer /* This is required by nxge_hio_init(), which follows. */
637678453a8Sspeer if ((status = nxge_hsvc_register(nxgep)) != DDI_SUCCESS)
6389d5b8bc5SMichael Speer goto nxge_attach_fail4;
639678453a8Sspeer #endif
640678453a8Sspeer
641678453a8Sspeer if ((status = nxge_hio_init(nxgep)) != NXGE_OK) {
642678453a8Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
643678453a8Sspeer "nxge_hio_init failed"));
644678453a8Sspeer goto nxge_attach_fail4;
645678453a8Sspeer }
646678453a8Sspeer
64759ac0c16Sdavemq if (nxgep->niu_type == NEPTUNE_2_10GF) {
64859ac0c16Sdavemq if (nxgep->function_num > 1) {
6494202ea4bSsbehera NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Unsupported"
65059ac0c16Sdavemq " function %d. Only functions 0 and 1 are "
65159ac0c16Sdavemq "supported for this card.", nxgep->function_num));
65259ac0c16Sdavemq status = NXGE_ERROR;
6532e59129aSraghus goto nxge_attach_fail4;
65459ac0c16Sdavemq }
65559ac0c16Sdavemq }
65659ac0c16Sdavemq
657678453a8Sspeer if (isLDOMguest(nxgep)) {
658678453a8Sspeer /*
659678453a8Sspeer * Use the function number here.
660678453a8Sspeer */
661678453a8Sspeer nxgep->mac.portnum = nxgep->function_num;
662678453a8Sspeer nxgep->mac.porttype = PORT_TYPE_LOGICAL;
663678453a8Sspeer
664678453a8Sspeer /* XXX We'll set the MAC address counts to 1 for now. */
665678453a8Sspeer mmac_info = &nxgep->nxge_mmac_info;
666678453a8Sspeer mmac_info->num_mmac = 1;
667678453a8Sspeer mmac_info->naddrfree = 1;
668678453a8Sspeer } else {
6696f45ec7bSml29623 portn = NXGE_GET_PORT_NUM(nxgep->function_num);
6706f45ec7bSml29623 nxgep->mac.portnum = portn;
6716f45ec7bSml29623 if ((portn == 0) || (portn == 1))
6726f45ec7bSml29623 nxgep->mac.porttype = PORT_TYPE_XMAC;
6736f45ec7bSml29623 else
6746f45ec7bSml29623 nxgep->mac.porttype = PORT_TYPE_BMAC;
6756f45ec7bSml29623 /*
6766f45ec7bSml29623 * Neptune has 4 ports, the first 2 ports use XMAC (10G MAC)
6776f45ec7bSml29623 * internally, the rest 2 ports use BMAC (1G "Big" MAC).
6786f45ec7bSml29623 * The two types of MACs have different characterizations.
6796f45ec7bSml29623 */
6806f45ec7bSml29623 mmac_info = &nxgep->nxge_mmac_info;
6816f45ec7bSml29623 if (nxgep->function_num < 2) {
6826f45ec7bSml29623 mmac_info->num_mmac = XMAC_MAX_ALT_ADDR_ENTRY;
6836f45ec7bSml29623 mmac_info->naddrfree = XMAC_MAX_ALT_ADDR_ENTRY;
6846f45ec7bSml29623 } else {
6856f45ec7bSml29623 mmac_info->num_mmac = BMAC_MAX_ALT_ADDR_ENTRY;
6866f45ec7bSml29623 mmac_info->naddrfree = BMAC_MAX_ALT_ADDR_ENTRY;
6876f45ec7bSml29623 }
688678453a8Sspeer }
6896f45ec7bSml29623 /*
6906f45ec7bSml29623 * Setup the Ndd parameters for the this instance.
6916f45ec7bSml29623 */
6926f45ec7bSml29623 nxge_init_param(nxgep);
6936f45ec7bSml29623
6946f45ec7bSml29623 /*
6956f45ec7bSml29623 * Setup Register Tracing Buffer.
6966f45ec7bSml29623 */
6976f45ec7bSml29623 npi_rtrace_buf_init((rtrace_t *)&npi_rtracebuf);
6986f45ec7bSml29623
6996f45ec7bSml29623 /* init stats ptr */
7006f45ec7bSml29623 nxge_init_statsp(nxgep);
70156d930aeSspeer
70256d930aeSspeer /*
703678453a8Sspeer * Copy the vpd info from eeprom to a local data
704678453a8Sspeer * structure, and then check its validity.
70556d930aeSspeer */
706678453a8Sspeer if (!isLDOMguest(nxgep)) {
707678453a8Sspeer int *regp;
708678453a8Sspeer uint_t reglen;
709678453a8Sspeer int rv;
710678453a8Sspeer
7112e59129aSraghus nxge_vpd_info_get(nxgep);
71256d930aeSspeer
713678453a8Sspeer /* Find the NIU config handle. */
714678453a8Sspeer rv = ddi_prop_lookup_int_array(DDI_DEV_T_ANY,
715678453a8Sspeer ddi_get_parent(nxgep->dip), DDI_PROP_DONTPASS,
716678453a8Sspeer "reg", ®p, ®len);
717678453a8Sspeer
718678453a8Sspeer if (rv != DDI_PROP_SUCCESS) {
719678453a8Sspeer goto nxge_attach_fail5;
720678453a8Sspeer }
721678453a8Sspeer /*
722678453a8Sspeer * The address_hi, that is the first int, in the reg
723678453a8Sspeer * property consists of config handle, but need to remove
724678453a8Sspeer * the bits 28-31 which are OBP specific info.
725678453a8Sspeer */
726678453a8Sspeer nxgep->niu_cfg_hdl = (*regp) & 0xFFFFFFF;
727678453a8Sspeer ddi_prop_free(regp);
728678453a8Sspeer }
729678453a8Sspeer
73048056c53SMichael Speer /*
73148056c53SMichael Speer * Set the defaults for the MTU size.
73248056c53SMichael Speer */
73348056c53SMichael Speer nxge_hw_id_init(nxgep);
73448056c53SMichael Speer
735678453a8Sspeer if (isLDOMguest(nxgep)) {
736678453a8Sspeer uchar_t *prop_val;
737678453a8Sspeer uint_t prop_len;
7387b1f684aSSriharsha Basavapatna uint32_t max_frame_size;
739678453a8Sspeer
740678453a8Sspeer extern void nxge_get_logical_props(p_nxge_t);
741678453a8Sspeer
742678453a8Sspeer nxgep->statsp->mac_stats.xcvr_inuse = LOGICAL_XCVR;
743678453a8Sspeer nxgep->mac.portmode = PORT_LOGICAL;
744678453a8Sspeer (void) ddi_prop_update_string(DDI_DEV_T_NONE, nxgep->dip,
745678453a8Sspeer "phy-type", "virtual transceiver");
746678453a8Sspeer
747678453a8Sspeer nxgep->nports = 1;
748678453a8Sspeer nxgep->board_ver = 0; /* XXX What? */
749678453a8Sspeer
750678453a8Sspeer /*
751678453a8Sspeer * local-mac-address property gives us info on which
752678453a8Sspeer * specific MAC address the Hybrid resource is associated
753678453a8Sspeer * with.
754678453a8Sspeer */
755678453a8Sspeer if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0,
756678453a8Sspeer "local-mac-address", &prop_val,
757678453a8Sspeer &prop_len) != DDI_PROP_SUCCESS) {
758678453a8Sspeer goto nxge_attach_fail5;
759678453a8Sspeer }
760678453a8Sspeer if (prop_len != ETHERADDRL) {
761678453a8Sspeer ddi_prop_free(prop_val);
762678453a8Sspeer goto nxge_attach_fail5;
763678453a8Sspeer }
764678453a8Sspeer ether_copy(prop_val, nxgep->hio_mac_addr);
765678453a8Sspeer ddi_prop_free(prop_val);
766678453a8Sspeer nxge_get_logical_props(nxgep);
767678453a8Sspeer
7687b1f684aSSriharsha Basavapatna /*
7697b1f684aSSriharsha Basavapatna * Enable Jumbo property based on the "max-frame-size"
7707b1f684aSSriharsha Basavapatna * property value.
7717b1f684aSSriharsha Basavapatna */
7727b1f684aSSriharsha Basavapatna max_frame_size = ddi_prop_get_int(DDI_DEV_T_ANY,
7737b1f684aSSriharsha Basavapatna nxgep->dip, DDI_PROP_DONTPASS | DDI_PROP_NOTPROM,
7747b1f684aSSriharsha Basavapatna "max-frame-size", NXGE_MTU_DEFAULT_MAX);
7757b1f684aSSriharsha Basavapatna if ((max_frame_size > NXGE_MTU_DEFAULT_MAX) &&
7767b1f684aSSriharsha Basavapatna (max_frame_size <= TX_JUMBO_MTU)) {
7777b1f684aSSriharsha Basavapatna nxgep->mac.is_jumbo = B_TRUE;
7787b1f684aSSriharsha Basavapatna nxgep->mac.maxframesize = (uint16_t)max_frame_size;
7797b1f684aSSriharsha Basavapatna nxgep->mac.default_mtu = nxgep->mac.maxframesize -
7807b1f684aSSriharsha Basavapatna NXGE_EHEADER_VLAN_CRC;
7817b1f684aSSriharsha Basavapatna }
782678453a8Sspeer } else {
7832e59129aSraghus status = nxge_xcvr_find(nxgep);
7846f45ec7bSml29623
7856f45ec7bSml29623 if (status != NXGE_OK) {
78656d930aeSspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_attach: "
7876f45ec7bSml29623 " Couldn't determine card type"
7886f45ec7bSml29623 " .... exit "));
7892e59129aSraghus goto nxge_attach_fail5;
7906f45ec7bSml29623 }
7916f45ec7bSml29623
7926f45ec7bSml29623 status = nxge_get_config_properties(nxgep);
7936f45ec7bSml29623
7946f45ec7bSml29623 if (status != NXGE_OK) {
795678453a8Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
796678453a8Sspeer "get_hw create failed"));
7976f45ec7bSml29623 goto nxge_attach_fail;
7986f45ec7bSml29623 }
799678453a8Sspeer }
8006f45ec7bSml29623
8016f45ec7bSml29623 /*
8026f45ec7bSml29623 * Setup the Kstats for the driver.
8036f45ec7bSml29623 */
8046f45ec7bSml29623 nxge_setup_kstats(nxgep);
8056f45ec7bSml29623
806678453a8Sspeer if (!isLDOMguest(nxgep))
8076f45ec7bSml29623 nxge_setup_param(nxgep);
8086f45ec7bSml29623
8096f45ec7bSml29623 status = nxge_setup_system_dma_pages(nxgep);
8106f45ec7bSml29623 if (status != NXGE_OK) {
8116f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "set dma page failed"));
8126f45ec7bSml29623 goto nxge_attach_fail;
8136f45ec7bSml29623 }
8146f45ec7bSml29623
815678453a8Sspeer
816678453a8Sspeer if (!isLDOMguest(nxgep))
8176f45ec7bSml29623 nxge_hw_init_niu_common(nxgep);
8186f45ec7bSml29623
8196f45ec7bSml29623 status = nxge_setup_mutexes(nxgep);
8206f45ec7bSml29623 if (status != NXGE_OK) {
8216f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set mutex failed"));
8226f45ec7bSml29623 goto nxge_attach_fail;
8236f45ec7bSml29623 }
8246f45ec7bSml29623
825678453a8Sspeer #if defined(sun4v)
826678453a8Sspeer if (isLDOMguest(nxgep)) {
827678453a8Sspeer /* Find our VR & channel sets. */
828678453a8Sspeer status = nxge_hio_vr_add(nxgep);
829ef523517SMichael Speer if (status != DDI_SUCCESS) {
830ef523517SMichael Speer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
831330cd344SMichael Speer "nxge_hio_vr_add failed"));
832330cd344SMichael Speer (void) hsvc_unregister(&nxgep->niu_hsvc);
833330cd344SMichael Speer nxgep->niu_hsvc_available = B_FALSE;
834ef523517SMichael Speer goto nxge_attach_fail;
835330cd344SMichael Speer }
836678453a8Sspeer goto nxge_attach_exit;
837678453a8Sspeer }
838678453a8Sspeer #endif
839678453a8Sspeer
8406f45ec7bSml29623 status = nxge_setup_dev(nxgep);
8416f45ec7bSml29623 if (status != DDI_SUCCESS) {
8426f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set dev failed"));
8436f45ec7bSml29623 goto nxge_attach_fail;
8446f45ec7bSml29623 }
8456f45ec7bSml29623
8466f45ec7bSml29623 status = nxge_add_intrs(nxgep);
8476f45ec7bSml29623 if (status != DDI_SUCCESS) {
8486f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "add_intr failed"));
8496f45ec7bSml29623 goto nxge_attach_fail;
8506f45ec7bSml29623 }
851330cd344SMichael Speer
85200161856Syc148097 /* If a guest, register with vio_net instead. */
8532e59129aSraghus if ((status = nxge_mac_register(nxgep)) != NXGE_OK) {
8546f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8556f45ec7bSml29623 "unable to register to mac layer (%d)", status));
8566f45ec7bSml29623 goto nxge_attach_fail;
8576f45ec7bSml29623 }
8586f45ec7bSml29623
8596f45ec7bSml29623 mac_link_update(nxgep->mach, LINK_STATE_UNKNOWN);
8606f45ec7bSml29623
861678453a8Sspeer NXGE_DEBUG_MSG((nxgep, DDI_CTL,
862678453a8Sspeer "registered to mac (instance %d)", instance));
8636f45ec7bSml29623
86400161856Syc148097 /* nxge_link_monitor calls xcvr.check_link recursively */
8656f45ec7bSml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
8666f45ec7bSml29623
8676f45ec7bSml29623 goto nxge_attach_exit;
8686f45ec7bSml29623
8696f45ec7bSml29623 nxge_attach_fail:
8706f45ec7bSml29623 nxge_unattach(nxgep);
8712e59129aSraghus goto nxge_attach_fail1;
8722e59129aSraghus
8732e59129aSraghus nxge_attach_fail5:
8742e59129aSraghus /*
8752e59129aSraghus * Tear down the ndd parameters setup.
8762e59129aSraghus */
8772e59129aSraghus nxge_destroy_param(nxgep);
8782e59129aSraghus
8792e59129aSraghus /*
8802e59129aSraghus * Tear down the kstat setup.
8812e59129aSraghus */
8822e59129aSraghus nxge_destroy_kstats(nxgep);
8832e59129aSraghus
8842e59129aSraghus nxge_attach_fail4:
8852e59129aSraghus if (nxgep->nxge_hw_p) {
8862e59129aSraghus nxge_uninit_common_dev(nxgep);
8872e59129aSraghus nxgep->nxge_hw_p = NULL;
8882e59129aSraghus }
8892e59129aSraghus
8902e59129aSraghus nxge_attach_fail3:
8912e59129aSraghus /*
8922e59129aSraghus * Unmap the register setup.
8932e59129aSraghus */
8942e59129aSraghus nxge_unmap_regs(nxgep);
8952e59129aSraghus
8962e59129aSraghus nxge_fm_fini(nxgep);
8972e59129aSraghus
8982e59129aSraghus nxge_attach_fail2:
8992e59129aSraghus ddi_soft_state_free(nxge_list, nxgep->instance);
9002e59129aSraghus
9012e59129aSraghus nxge_attach_fail1:
90256d930aeSspeer if (status != NXGE_OK)
90356d930aeSspeer status = (NXGE_ERROR | NXGE_DDI_FAILED);
9046f45ec7bSml29623 nxgep = NULL;
9056f45ec7bSml29623
9066f45ec7bSml29623 nxge_attach_exit:
9076f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_attach status = 0x%08x",
9086f45ec7bSml29623 status));
9096f45ec7bSml29623
9106f45ec7bSml29623 return (status);
9116f45ec7bSml29623 }
9126f45ec7bSml29623
9136f45ec7bSml29623 static int
nxge_detach(dev_info_t * dip,ddi_detach_cmd_t cmd)9146f45ec7bSml29623 nxge_detach(dev_info_t *dip, ddi_detach_cmd_t cmd)
9156f45ec7bSml29623 {
9166f45ec7bSml29623 int status = DDI_SUCCESS;
9176f45ec7bSml29623 int instance;
9186f45ec7bSml29623 p_nxge_t nxgep = NULL;
9196f45ec7bSml29623
9206f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_detach"));
9216f45ec7bSml29623 instance = ddi_get_instance(dip);
9226f45ec7bSml29623 nxgep = ddi_get_soft_state(nxge_list, instance);
9236f45ec7bSml29623 if (nxgep == NULL) {
9246f45ec7bSml29623 status = DDI_FAILURE;
9256f45ec7bSml29623 goto nxge_detach_exit;
9266f45ec7bSml29623 }
9276f45ec7bSml29623
9286f45ec7bSml29623 switch (cmd) {
9296f45ec7bSml29623 case DDI_DETACH:
9306f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_DETACH"));
9316f45ec7bSml29623 break;
9326f45ec7bSml29623
9336f45ec7bSml29623 case DDI_PM_SUSPEND:
9346f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_SUSPEND"));
9356f45ec7bSml29623 nxgep->suspended = DDI_PM_SUSPEND;
9366f45ec7bSml29623 nxge_suspend(nxgep);
9376f45ec7bSml29623 break;
9386f45ec7bSml29623
9396f45ec7bSml29623 case DDI_SUSPEND:
9406f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_SUSPEND"));
9416f45ec7bSml29623 if (nxgep->suspended != DDI_PM_SUSPEND) {
9426f45ec7bSml29623 nxgep->suspended = DDI_SUSPEND;
9436f45ec7bSml29623 nxge_suspend(nxgep);
9446f45ec7bSml29623 }
9456f45ec7bSml29623 break;
9466f45ec7bSml29623
9476f45ec7bSml29623 default:
9486f45ec7bSml29623 status = DDI_FAILURE;
9496f45ec7bSml29623 }
9506f45ec7bSml29623
9516f45ec7bSml29623 if (cmd != DDI_DETACH)
9526f45ec7bSml29623 goto nxge_detach_exit;
9536f45ec7bSml29623
9546f45ec7bSml29623 /*
9556f45ec7bSml29623 * Stop the xcvr polling.
9566f45ec7bSml29623 */
9576f45ec7bSml29623 nxgep->suspended = cmd;
9586f45ec7bSml29623
9596f45ec7bSml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
9606f45ec7bSml29623
96163f531d1SSriharsha Basavapatna if (nxgep->mach && (status = mac_unregister(nxgep->mach)) != 0) {
9626f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9636f45ec7bSml29623 "<== nxge_detach status = 0x%08X", status));
9646f45ec7bSml29623 return (DDI_FAILURE);
9656f45ec7bSml29623 }
9666f45ec7bSml29623
9676f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9686f45ec7bSml29623 "<== nxge_detach (mac_unregister) status = 0x%08X", status));
9696f45ec7bSml29623
9706f45ec7bSml29623 nxge_unattach(nxgep);
9716f45ec7bSml29623 nxgep = NULL;
9726f45ec7bSml29623
9736f45ec7bSml29623 nxge_detach_exit:
9746f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_detach status = 0x%08X",
9756f45ec7bSml29623 status));
9766f45ec7bSml29623
9776f45ec7bSml29623 return (status);
9786f45ec7bSml29623 }
9796f45ec7bSml29623
9806f45ec7bSml29623 static void
nxge_unattach(p_nxge_t nxgep)9816f45ec7bSml29623 nxge_unattach(p_nxge_t nxgep)
9826f45ec7bSml29623 {
9836f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unattach"));
9846f45ec7bSml29623
9856f45ec7bSml29623 if (nxgep == NULL || nxgep->dev_regs == NULL) {
9866f45ec7bSml29623 return;
9876f45ec7bSml29623 }
9886f45ec7bSml29623
98998ecde52Stm144005 nxgep->nxge_magic = 0;
99098ecde52Stm144005
9916f45ec7bSml29623 if (nxgep->nxge_timerid) {
9926f45ec7bSml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid);
9936f45ec7bSml29623 nxgep->nxge_timerid = 0;
9946f45ec7bSml29623 }
9956f45ec7bSml29623
9966f157acbSml29623 /*
9976f157acbSml29623 * If this flag is set, it will affect the Neptune
9986f157acbSml29623 * only.
9996f157acbSml29623 */
10006f157acbSml29623 if ((nxgep->niu_type != N2_NIU) && nxge_peu_reset_enable) {
10016f157acbSml29623 nxge_niu_peu_reset(nxgep);
10026f157acbSml29623 }
10036f157acbSml29623
1004678453a8Sspeer #if defined(sun4v)
1005678453a8Sspeer if (isLDOMguest(nxgep)) {
1006d00f30bbSspeer (void) nxge_hio_vr_release(nxgep);
1007678453a8Sspeer }
1008678453a8Sspeer #endif
1009678453a8Sspeer
101053560810Ssbehera if (nxgep->nxge_hw_p) {
101153560810Ssbehera nxge_uninit_common_dev(nxgep);
101253560810Ssbehera nxgep->nxge_hw_p = NULL;
101353560810Ssbehera }
101453560810Ssbehera
10156f45ec7bSml29623 #if defined(sun4v)
10166f45ec7bSml29623 if (nxgep->niu_type == N2_NIU && nxgep->niu_hsvc_available == B_TRUE) {
10176f45ec7bSml29623 (void) hsvc_unregister(&nxgep->niu_hsvc);
10186f45ec7bSml29623 nxgep->niu_hsvc_available = B_FALSE;
10196f45ec7bSml29623 }
10206f45ec7bSml29623 #endif
10216f45ec7bSml29623 /*
10226f45ec7bSml29623 * Stop any further interrupts.
10236f45ec7bSml29623 */
10246f45ec7bSml29623 nxge_remove_intrs(nxgep);
10256f45ec7bSml29623
10266f45ec7bSml29623 /*
10276f45ec7bSml29623 * Stop the device and free resources.
10286f45ec7bSml29623 */
1029678453a8Sspeer if (!isLDOMguest(nxgep)) {
10306f45ec7bSml29623 nxge_destroy_dev(nxgep);
1031678453a8Sspeer }
10326f45ec7bSml29623
10336f45ec7bSml29623 /*
10346f45ec7bSml29623 * Tear down the ndd parameters setup.
10356f45ec7bSml29623 */
10366f45ec7bSml29623 nxge_destroy_param(nxgep);
10376f45ec7bSml29623
10386f45ec7bSml29623 /*
10396f45ec7bSml29623 * Tear down the kstat setup.
10406f45ec7bSml29623 */
10416f45ec7bSml29623 nxge_destroy_kstats(nxgep);
10426f45ec7bSml29623
10436f45ec7bSml29623 /*
10449d587972SSantwona Behera * Free any memory allocated for PHY properties
10459d587972SSantwona Behera */
10469d587972SSantwona Behera if (nxgep->phy_prop.cnt > 0) {
10479d587972SSantwona Behera KMEM_FREE(nxgep->phy_prop.arr,
10489d587972SSantwona Behera sizeof (nxge_phy_mdio_val_t) * nxgep->phy_prop.cnt);
10499d587972SSantwona Behera nxgep->phy_prop.cnt = 0;
10509d587972SSantwona Behera }
10519d587972SSantwona Behera
10529d587972SSantwona Behera /*
10536f45ec7bSml29623 * Destroy all mutexes.
10546f45ec7bSml29623 */
10556f45ec7bSml29623 nxge_destroy_mutexes(nxgep);
10566f45ec7bSml29623
10576f45ec7bSml29623 /*
10586f45ec7bSml29623 * Remove the list of ndd parameters which
10596f45ec7bSml29623 * were setup during attach.
10606f45ec7bSml29623 */
10616f45ec7bSml29623 if (nxgep->dip) {
10626f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, OBP_CTL,
10636f45ec7bSml29623 " nxge_unattach: remove all properties"));
10646f45ec7bSml29623
10656f45ec7bSml29623 (void) ddi_prop_remove_all(nxgep->dip);
10666f45ec7bSml29623 }
10676f45ec7bSml29623
10686f45ec7bSml29623 #if NXGE_PROPERTY
10696f45ec7bSml29623 nxge_remove_hard_properties(nxgep);
10706f45ec7bSml29623 #endif
10716f45ec7bSml29623
10726f45ec7bSml29623 /*
10736f45ec7bSml29623 * Unmap the register setup.
10746f45ec7bSml29623 */
10756f45ec7bSml29623 nxge_unmap_regs(nxgep);
10766f45ec7bSml29623
10776f45ec7bSml29623 nxge_fm_fini(nxgep);
10786f45ec7bSml29623
10796f45ec7bSml29623 ddi_soft_state_free(nxge_list, nxgep->instance);
10806f45ec7bSml29623
10816f45ec7bSml29623 NXGE_DEBUG_MSG((NULL, DDI_CTL, "<== nxge_unattach"));
10826f45ec7bSml29623 }
10836f45ec7bSml29623
1084678453a8Sspeer #if defined(sun4v)
1085678453a8Sspeer int
nxge_hsvc_register(nxge_t * nxgep)10869d5b8bc5SMichael Speer nxge_hsvc_register(nxge_t *nxgep)
1087678453a8Sspeer {
1088678453a8Sspeer nxge_status_t status;
10894df55fdeSJanie Lu int i, j;
1090678453a8Sspeer
10914df55fdeSJanie Lu NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_hsvc_register"));
10924df55fdeSJanie Lu if (nxgep->niu_type != N2_NIU) {
10934df55fdeSJanie Lu NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_hsvc_register"));
10944df55fdeSJanie Lu return (DDI_SUCCESS);
10954df55fdeSJanie Lu }
10964df55fdeSJanie Lu
10974df55fdeSJanie Lu /*
10984df55fdeSJanie Lu * Currently, the NIU Hypervisor API supports two major versions:
10994df55fdeSJanie Lu * version 1 and 2.
11004df55fdeSJanie Lu * If Hypervisor introduces a higher major or minor version,
11014df55fdeSJanie Lu * please update NIU_MAJOR_HI and NIU_MINOR_HI accordingly.
11024df55fdeSJanie Lu */
1103678453a8Sspeer nxgep->niu_hsvc_available = B_FALSE;
11044df55fdeSJanie Lu bcopy(&niu_hsvc, &nxgep->niu_hsvc,
11054df55fdeSJanie Lu sizeof (hsvc_info_t));
11064df55fdeSJanie Lu
11074df55fdeSJanie Lu for (i = NIU_MAJOR_HI; i > 0; i--) {
11084df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_major = i;
11094df55fdeSJanie Lu for (j = NIU_MINOR_HI; j >= 0; j--) {
11104df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_minor = j;
11114df55fdeSJanie Lu NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11124df55fdeSJanie Lu "nxge_hsvc_register: %s: negotiating "
11134df55fdeSJanie Lu "hypervisor services revision %d "
11144df55fdeSJanie Lu "group: 0x%lx major: 0x%lx "
11154df55fdeSJanie Lu "minor: 0x%lx",
11164df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_modname,
11174df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_rev,
11184df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_group,
11194df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_major,
11204df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_minor,
11214df55fdeSJanie Lu nxgep->niu_min_ver));
11224df55fdeSJanie Lu
1123678453a8Sspeer if ((status = hsvc_register(&nxgep->niu_hsvc,
11244df55fdeSJanie Lu &nxgep->niu_min_ver)) == 0) {
11254df55fdeSJanie Lu /* Use the supported minor */
11264df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_minor = nxgep->niu_min_ver;
11274df55fdeSJanie Lu NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11284df55fdeSJanie Lu "nxge_hsvc_register: %s: negotiated "
11294df55fdeSJanie Lu "hypervisor services revision %d "
11304df55fdeSJanie Lu "group: 0x%lx major: 0x%lx "
11314df55fdeSJanie Lu "minor: 0x%lx (niu_min_ver 0x%lx)",
11324df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_modname,
11334df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_rev,
11344df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_group,
11354df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_major,
11364df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_minor,
11374df55fdeSJanie Lu nxgep->niu_min_ver));
11384df55fdeSJanie Lu
11394df55fdeSJanie Lu nxgep->niu_hsvc_available = B_TRUE;
11404df55fdeSJanie Lu NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11414df55fdeSJanie Lu "<== nxge_hsvc_register: "
11424df55fdeSJanie Lu "NIU Hypervisor service enabled"));
11434df55fdeSJanie Lu return (DDI_SUCCESS);
11444df55fdeSJanie Lu }
11454df55fdeSJanie Lu
11464df55fdeSJanie Lu NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11474df55fdeSJanie Lu "nxge_hsvc_register: %s: negotiated failed - "
11484df55fdeSJanie Lu "try lower major number "
11494df55fdeSJanie Lu "hypervisor services revision %d "
11504df55fdeSJanie Lu "group: 0x%lx major: 0x%lx minor: 0x%lx "
11514df55fdeSJanie Lu "errno: %d",
11524df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_modname,
11534df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_rev,
11544df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_group,
11554df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_major,
11564df55fdeSJanie Lu nxgep->niu_hsvc.hsvc_minor, status));
11574df55fdeSJanie Lu }
11584df55fdeSJanie Lu }
11594df55fdeSJanie Lu
1160678453a8Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
11614df55fdeSJanie Lu "nxge_hsvc_register: %s: cannot negotiate "
1162678453a8Sspeer "hypervisor services revision %d group: 0x%lx "
1163678453a8Sspeer "major: 0x%lx minor: 0x%lx errno: %d",
1164678453a8Sspeer niu_hsvc.hsvc_modname, niu_hsvc.hsvc_rev,
1165678453a8Sspeer niu_hsvc.hsvc_group, niu_hsvc.hsvc_major,
1166678453a8Sspeer niu_hsvc.hsvc_minor, status));
1167678453a8Sspeer
11684df55fdeSJanie Lu NXGE_DEBUG_MSG((nxgep, DDI_CTL,
11694df55fdeSJanie Lu "<== nxge_hsvc_register: Register to NIU Hypervisor failed"));
11704df55fdeSJanie Lu
11714df55fdeSJanie Lu return (DDI_FAILURE);
1172678453a8Sspeer }
1173678453a8Sspeer #endif
1174678453a8Sspeer
11756f45ec7bSml29623 static char n2_siu_name[] = "niu";
11766f45ec7bSml29623
11776f45ec7bSml29623 static nxge_status_t
nxge_map_regs(p_nxge_t nxgep)11786f45ec7bSml29623 nxge_map_regs(p_nxge_t nxgep)
11796f45ec7bSml29623 {
11806f45ec7bSml29623 int ddi_status = DDI_SUCCESS;
11816f45ec7bSml29623 p_dev_regs_t dev_regs;
11826f45ec7bSml29623 char buf[MAXPATHLEN + 1];
11836f45ec7bSml29623 char *devname;
11846f45ec7bSml29623 #ifdef NXGE_DEBUG
11856f45ec7bSml29623 char *sysname;
11866f45ec7bSml29623 #endif
11876f45ec7bSml29623 off_t regsize;
11886f45ec7bSml29623 nxge_status_t status = NXGE_OK;
11896f45ec7bSml29623 #if !defined(_BIG_ENDIAN)
11906f45ec7bSml29623 off_t pci_offset;
11916f45ec7bSml29623 uint16_t pcie_devctl;
11926f45ec7bSml29623 #endif
11936f45ec7bSml29623
1194678453a8Sspeer if (isLDOMguest(nxgep)) {
1195678453a8Sspeer return (nxge_guest_regs_map(nxgep));
1196678453a8Sspeer }
1197678453a8Sspeer
11986f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_map_regs"));
11996f45ec7bSml29623 nxgep->dev_regs = NULL;
12006f45ec7bSml29623 dev_regs = KMEM_ZALLOC(sizeof (dev_regs_t), KM_SLEEP);
12016f45ec7bSml29623 dev_regs->nxge_regh = NULL;
12026f45ec7bSml29623 dev_regs->nxge_pciregh = NULL;
12036f45ec7bSml29623 dev_regs->nxge_msix_regh = NULL;
12046f45ec7bSml29623 dev_regs->nxge_vir_regh = NULL;
12056f45ec7bSml29623 dev_regs->nxge_vir2_regh = NULL;
120659ac0c16Sdavemq nxgep->niu_type = NIU_TYPE_NONE;
12076f45ec7bSml29623
12086f45ec7bSml29623 devname = ddi_pathname(nxgep->dip, buf);
12096f45ec7bSml29623 ASSERT(strlen(devname) > 0);
12106f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12116f45ec7bSml29623 "nxge_map_regs: pathname devname %s", devname));
12126f45ec7bSml29623
121300161856Syc148097 /*
121400161856Syc148097 * The driver is running on a N2-NIU system if devname is something
121500161856Syc148097 * like "/niu@80/network@0"
121600161856Syc148097 */
12176f45ec7bSml29623 if (strstr(devname, n2_siu_name)) {
12186f45ec7bSml29623 /* N2/NIU */
12196f45ec7bSml29623 nxgep->niu_type = N2_NIU;
12206f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12216f45ec7bSml29623 "nxge_map_regs: N2/NIU devname %s", devname));
12224df55fdeSJanie Lu /*
12234df55fdeSJanie Lu * Get function number:
12244df55fdeSJanie Lu * - N2/NIU: "/niu@80/network@0" and "/niu@80/network@1"
12254df55fdeSJanie Lu */
12266f45ec7bSml29623 nxgep->function_num =
12276f45ec7bSml29623 (devname[strlen(devname) -1] == '1' ? 1 : 0);
12286f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12296f45ec7bSml29623 "nxge_map_regs: N2/NIU function number %d",
12306f45ec7bSml29623 nxgep->function_num));
12316f45ec7bSml29623 } else {
12326f45ec7bSml29623 int *prop_val;
12336f45ec7bSml29623 uint_t prop_len;
12346f45ec7bSml29623 uint8_t func_num;
12356f45ec7bSml29623
12366f45ec7bSml29623 if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip,
12376f45ec7bSml29623 0, "reg",
12386f45ec7bSml29623 &prop_val, &prop_len) != DDI_PROP_SUCCESS) {
12396f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, VPD_CTL,
12406f45ec7bSml29623 "Reg property not found"));
12416f45ec7bSml29623 ddi_status = DDI_FAILURE;
12426f45ec7bSml29623 goto nxge_map_regs_fail0;
12436f45ec7bSml29623
12446f45ec7bSml29623 } else {
12456f45ec7bSml29623 func_num = (prop_val[0] >> 8) & 0x7;
12466f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12476f45ec7bSml29623 "Reg property found: fun # %d",
12486f45ec7bSml29623 func_num));
12496f45ec7bSml29623 nxgep->function_num = func_num;
1250678453a8Sspeer if (isLDOMguest(nxgep)) {
1251678453a8Sspeer nxgep->function_num /= 2;
1252*0ea3470bSToomas Soome kmem_free(dev_regs, sizeof (dev_regs_t));
1253678453a8Sspeer return (NXGE_OK);
1254678453a8Sspeer }
12556f45ec7bSml29623 ddi_prop_free(prop_val);
12566f45ec7bSml29623 }
12576f45ec7bSml29623 }
12586f45ec7bSml29623
12596f45ec7bSml29623 switch (nxgep->niu_type) {
12606f45ec7bSml29623 default:
12616f45ec7bSml29623 (void) ddi_dev_regsize(nxgep->dip, 0, ®size);
12626f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12636f45ec7bSml29623 "nxge_map_regs: pci config size 0x%x", regsize));
12646f45ec7bSml29623
12656f45ec7bSml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 0,
12666f45ec7bSml29623 (caddr_t *)&(dev_regs->nxge_pciregp), 0, 0,
12676f45ec7bSml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_pciregh);
12686f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
12696f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
12706f45ec7bSml29623 "ddi_map_regs, nxge bus config regs failed"));
12716f45ec7bSml29623 goto nxge_map_regs_fail0;
12726f45ec7bSml29623 }
12736f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12746f45ec7bSml29623 "nxge_map_reg: PCI config addr 0x%0llx "
12756f45ec7bSml29623 " handle 0x%0llx", dev_regs->nxge_pciregp,
12766f45ec7bSml29623 dev_regs->nxge_pciregh));
12776f45ec7bSml29623 /*
12786f45ec7bSml29623 * IMP IMP
12796f45ec7bSml29623 * workaround for bit swapping bug in HW
12806f45ec7bSml29623 * which ends up in no-snoop = yes
12816f45ec7bSml29623 * resulting, in DMA not synched properly
12826f45ec7bSml29623 */
12836f45ec7bSml29623 #if !defined(_BIG_ENDIAN)
12846f45ec7bSml29623 /* workarounds for x86 systems */
12856f45ec7bSml29623 pci_offset = 0x80 + PCIE_DEVCTL;
128648056c53SMichael Speer pcie_devctl = pci_config_get16(dev_regs->nxge_pciregh,
128748056c53SMichael Speer pci_offset);
128848056c53SMichael Speer pcie_devctl &= ~PCIE_DEVCTL_ENABLE_NO_SNOOP;
12896f45ec7bSml29623 pcie_devctl |= PCIE_DEVCTL_RO_EN;
12906f45ec7bSml29623 pci_config_put16(dev_regs->nxge_pciregh, pci_offset,
12916f45ec7bSml29623 pcie_devctl);
12926f45ec7bSml29623 #endif
12936f45ec7bSml29623
12946f45ec7bSml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size);
12956f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12966f45ec7bSml29623 "nxge_map_regs: pio size 0x%x", regsize));
12976f45ec7bSml29623 /* set up the device mapped register */
12986f45ec7bSml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1,
12996f45ec7bSml29623 (caddr_t *)&(dev_regs->nxge_regp), 0, 0,
13006f45ec7bSml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh);
13016f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
13026f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13036f45ec7bSml29623 "ddi_map_regs for Neptune global reg failed"));
13046f45ec7bSml29623 goto nxge_map_regs_fail1;
13056f45ec7bSml29623 }
13066f45ec7bSml29623
13076f45ec7bSml29623 /* set up the msi/msi-x mapped register */
13086f45ec7bSml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size);
13096f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13106f45ec7bSml29623 "nxge_map_regs: msix size 0x%x", regsize));
13116f45ec7bSml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2,
13126f45ec7bSml29623 (caddr_t *)&(dev_regs->nxge_msix_regp), 0, 0,
13136f45ec7bSml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_msix_regh);
13146f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
13156f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13166f45ec7bSml29623 "ddi_map_regs for msi reg failed"));
13176f45ec7bSml29623 goto nxge_map_regs_fail2;
13186f45ec7bSml29623 }
13196f45ec7bSml29623
13206f45ec7bSml29623 /* set up the vio region mapped register */
13216f45ec7bSml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size);
13226f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13236f45ec7bSml29623 "nxge_map_regs: vio size 0x%x", regsize));
13246f45ec7bSml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3,
13256f45ec7bSml29623 (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0,
13266f45ec7bSml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh);
13276f45ec7bSml29623
13286f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
13296f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13306f45ec7bSml29623 "ddi_map_regs for nxge vio reg failed"));
13316f45ec7bSml29623 goto nxge_map_regs_fail3;
13326f45ec7bSml29623 }
13336f45ec7bSml29623 nxgep->dev_regs = dev_regs;
13346f45ec7bSml29623
13356f45ec7bSml29623 NPI_PCI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_pciregh);
13366f45ec7bSml29623 NPI_PCI_ADD_HANDLE_SET(nxgep,
13376f45ec7bSml29623 (npi_reg_ptr_t)dev_regs->nxge_pciregp);
13386f45ec7bSml29623 NPI_MSI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_msix_regh);
13396f45ec7bSml29623 NPI_MSI_ADD_HANDLE_SET(nxgep,
13406f45ec7bSml29623 (npi_reg_ptr_t)dev_regs->nxge_msix_regp);
13416f45ec7bSml29623
13426f45ec7bSml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
13436f45ec7bSml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp);
13446f45ec7bSml29623
13456f45ec7bSml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
13466f45ec7bSml29623 NPI_REG_ADD_HANDLE_SET(nxgep,
13476f45ec7bSml29623 (npi_reg_ptr_t)dev_regs->nxge_regp);
13486f45ec7bSml29623
13496f45ec7bSml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh);
13506f45ec7bSml29623 NPI_VREG_ADD_HANDLE_SET(nxgep,
13516f45ec7bSml29623 (npi_reg_ptr_t)dev_regs->nxge_vir_regp);
13526f45ec7bSml29623
13536f45ec7bSml29623 break;
13546f45ec7bSml29623
13556f45ec7bSml29623 case N2_NIU:
13566f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "ddi_map_regs, NIU"));
13576f45ec7bSml29623 /*
13586f45ec7bSml29623 * Set up the device mapped register (FWARC 2006/556)
13596f45ec7bSml29623 * (changed back to 1: reg starts at 1!)
13606f45ec7bSml29623 */
13616f45ec7bSml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size);
13626f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13636f45ec7bSml29623 "nxge_map_regs: dev size 0x%x", regsize));
13646f45ec7bSml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1,
13656f45ec7bSml29623 (caddr_t *)&(dev_regs->nxge_regp), 0, 0,
13666f45ec7bSml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh);
13676f45ec7bSml29623
13686f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
13696f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13706f45ec7bSml29623 "ddi_map_regs for N2/NIU, global reg failed "));
13716f45ec7bSml29623 goto nxge_map_regs_fail1;
13726f45ec7bSml29623 }
13736f45ec7bSml29623
1374678453a8Sspeer /* set up the first vio region mapped register */
13756f45ec7bSml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size);
13766f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13776f45ec7bSml29623 "nxge_map_regs: vio (1) size 0x%x", regsize));
13786f45ec7bSml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2,
13796f45ec7bSml29623 (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0,
13806f45ec7bSml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh);
13816f45ec7bSml29623
13826f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
13836f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13846f45ec7bSml29623 "ddi_map_regs for nxge vio reg failed"));
13856f45ec7bSml29623 goto nxge_map_regs_fail2;
13866f45ec7bSml29623 }
1387678453a8Sspeer /* set up the second vio region mapped register */
13886f45ec7bSml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size);
13896f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13906f45ec7bSml29623 "nxge_map_regs: vio (3) size 0x%x", regsize));
13916f45ec7bSml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3,
13926f45ec7bSml29623 (caddr_t *)&(dev_regs->nxge_vir2_regp), 0, 0,
13936f45ec7bSml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir2_regh);
13946f45ec7bSml29623
13956f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
13966f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13976f45ec7bSml29623 "ddi_map_regs for nxge vio2 reg failed"));
13986f45ec7bSml29623 goto nxge_map_regs_fail3;
13996f45ec7bSml29623 }
14006f45ec7bSml29623 nxgep->dev_regs = dev_regs;
14016f45ec7bSml29623
14026f45ec7bSml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
14036f45ec7bSml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp);
14046f45ec7bSml29623
14056f45ec7bSml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
14066f45ec7bSml29623 NPI_REG_ADD_HANDLE_SET(nxgep,
14076f45ec7bSml29623 (npi_reg_ptr_t)dev_regs->nxge_regp);
14086f45ec7bSml29623
14096f45ec7bSml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh);
14106f45ec7bSml29623 NPI_VREG_ADD_HANDLE_SET(nxgep,
14116f45ec7bSml29623 (npi_reg_ptr_t)dev_regs->nxge_vir_regp);
14126f45ec7bSml29623
14136f45ec7bSml29623 NPI_V2REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir2_regh);
14146f45ec7bSml29623 NPI_V2REG_ADD_HANDLE_SET(nxgep,
14156f45ec7bSml29623 (npi_reg_ptr_t)dev_regs->nxge_vir2_regp);
14166f45ec7bSml29623
14176f45ec7bSml29623 break;
14186f45ec7bSml29623 }
14196f45ec7bSml29623
14206f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "nxge_map_reg: hardware addr 0x%0llx "
14216f45ec7bSml29623 " handle 0x%0llx", dev_regs->nxge_regp, dev_regs->nxge_regh));
14226f45ec7bSml29623
14236f45ec7bSml29623 goto nxge_map_regs_exit;
14246f45ec7bSml29623 nxge_map_regs_fail3:
14256f45ec7bSml29623 if (dev_regs->nxge_msix_regh) {
14266f45ec7bSml29623 ddi_regs_map_free(&dev_regs->nxge_msix_regh);
14276f45ec7bSml29623 }
14286f45ec7bSml29623 if (dev_regs->nxge_vir_regh) {
14296f45ec7bSml29623 ddi_regs_map_free(&dev_regs->nxge_regh);
14306f45ec7bSml29623 }
14316f45ec7bSml29623 nxge_map_regs_fail2:
14326f45ec7bSml29623 if (dev_regs->nxge_regh) {
14336f45ec7bSml29623 ddi_regs_map_free(&dev_regs->nxge_regh);
14346f45ec7bSml29623 }
14356f45ec7bSml29623 nxge_map_regs_fail1:
14366f45ec7bSml29623 if (dev_regs->nxge_pciregh) {
14376f45ec7bSml29623 ddi_regs_map_free(&dev_regs->nxge_pciregh);
14386f45ec7bSml29623 }
14396f45ec7bSml29623 nxge_map_regs_fail0:
14406f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Freeing register set memory"));
14416f45ec7bSml29623 kmem_free(dev_regs, sizeof (dev_regs_t));
14426f45ec7bSml29623
14436f45ec7bSml29623 nxge_map_regs_exit:
14446f45ec7bSml29623 if (ddi_status != DDI_SUCCESS)
14456f45ec7bSml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED);
14466f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_map_regs"));
14476f45ec7bSml29623 return (status);
14486f45ec7bSml29623 }
14496f45ec7bSml29623
14506f45ec7bSml29623 static void
nxge_unmap_regs(p_nxge_t nxgep)14516f45ec7bSml29623 nxge_unmap_regs(p_nxge_t nxgep)
14526f45ec7bSml29623 {
14536f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unmap_regs"));
1454678453a8Sspeer
1455678453a8Sspeer if (isLDOMguest(nxgep)) {
1456678453a8Sspeer nxge_guest_regs_map_free(nxgep);
1457678453a8Sspeer return;
1458678453a8Sspeer }
1459678453a8Sspeer
14606f45ec7bSml29623 if (nxgep->dev_regs) {
14616f45ec7bSml29623 if (nxgep->dev_regs->nxge_pciregh) {
14626f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14636f45ec7bSml29623 "==> nxge_unmap_regs: bus"));
14646f45ec7bSml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_pciregh);
14656f45ec7bSml29623 nxgep->dev_regs->nxge_pciregh = NULL;
14666f45ec7bSml29623 }
14676f45ec7bSml29623 if (nxgep->dev_regs->nxge_regh) {
14686f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14696f45ec7bSml29623 "==> nxge_unmap_regs: device registers"));
14706f45ec7bSml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_regh);
14716f45ec7bSml29623 nxgep->dev_regs->nxge_regh = NULL;
14726f45ec7bSml29623 }
14736f45ec7bSml29623 if (nxgep->dev_regs->nxge_msix_regh) {
14746f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14756f45ec7bSml29623 "==> nxge_unmap_regs: device interrupts"));
14766f45ec7bSml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_msix_regh);
14776f45ec7bSml29623 nxgep->dev_regs->nxge_msix_regh = NULL;
14786f45ec7bSml29623 }
14796f45ec7bSml29623 if (nxgep->dev_regs->nxge_vir_regh) {
14806f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14816f45ec7bSml29623 "==> nxge_unmap_regs: vio region"));
14826f45ec7bSml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir_regh);
14836f45ec7bSml29623 nxgep->dev_regs->nxge_vir_regh = NULL;
14846f45ec7bSml29623 }
14856f45ec7bSml29623 if (nxgep->dev_regs->nxge_vir2_regh) {
14866f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14876f45ec7bSml29623 "==> nxge_unmap_regs: vio2 region"));
14886f45ec7bSml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir2_regh);
14896f45ec7bSml29623 nxgep->dev_regs->nxge_vir2_regh = NULL;
14906f45ec7bSml29623 }
14916f45ec7bSml29623
14926f45ec7bSml29623 kmem_free(nxgep->dev_regs, sizeof (dev_regs_t));
14936f45ec7bSml29623 nxgep->dev_regs = NULL;
14946f45ec7bSml29623 }
14956f45ec7bSml29623
14966f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_unmap_regs"));
14976f45ec7bSml29623 }
14986f45ec7bSml29623
14996f45ec7bSml29623 static nxge_status_t
nxge_setup_mutexes(p_nxge_t nxgep)15006f45ec7bSml29623 nxge_setup_mutexes(p_nxge_t nxgep)
15016f45ec7bSml29623 {
15026f45ec7bSml29623 int ddi_status = DDI_SUCCESS;
15036f45ec7bSml29623 nxge_status_t status = NXGE_OK;
15046f45ec7bSml29623 nxge_classify_t *classify_ptr;
15056f45ec7bSml29623 int partition;
15066f45ec7bSml29623
15076f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_mutexes"));
15086f45ec7bSml29623
15096f45ec7bSml29623 /*
15106f45ec7bSml29623 * Get the interrupt cookie so the mutexes can be
15116f45ec7bSml29623 * Initialized.
15126f45ec7bSml29623 */
1513678453a8Sspeer if (isLDOMguest(nxgep)) {
1514678453a8Sspeer nxgep->interrupt_cookie = 0;
1515678453a8Sspeer } else {
15166f45ec7bSml29623 ddi_status = ddi_get_iblock_cookie(nxgep->dip, 0,
15176f45ec7bSml29623 &nxgep->interrupt_cookie);
1518678453a8Sspeer
15196f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
15206f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1521678453a8Sspeer "<== nxge_setup_mutexes: failed 0x%x",
1522678453a8Sspeer ddi_status));
15236f45ec7bSml29623 goto nxge_setup_mutexes_exit;
15246f45ec7bSml29623 }
1525678453a8Sspeer }
15266f45ec7bSml29623
152798ecde52Stm144005 cv_init(&nxgep->poll_cv, NULL, CV_DRIVER, NULL);
152898ecde52Stm144005 MUTEX_INIT(&nxgep->poll_lock, NULL,
152998ecde52Stm144005 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
153098ecde52Stm144005
15316f45ec7bSml29623 /*
153298ecde52Stm144005 * Initialize mutexes for this device.
15336f45ec7bSml29623 */
15346f45ec7bSml29623 MUTEX_INIT(nxgep->genlock, NULL,
15356f45ec7bSml29623 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15366f45ec7bSml29623 MUTEX_INIT(&nxgep->ouraddr_lock, NULL,
15376f45ec7bSml29623 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15386f45ec7bSml29623 MUTEX_INIT(&nxgep->mif_lock, NULL,
15396f45ec7bSml29623 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
1540678453a8Sspeer MUTEX_INIT(&nxgep->group_lock, NULL,
1541678453a8Sspeer MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15426f45ec7bSml29623 RW_INIT(&nxgep->filter_lock, NULL,
15436f45ec7bSml29623 RW_DRIVER, (void *)nxgep->interrupt_cookie);
15446f45ec7bSml29623
15456f45ec7bSml29623 classify_ptr = &nxgep->classifier;
15466f45ec7bSml29623 /*
15476f45ec7bSml29623 * FFLP Mutexes are never used in interrupt context
15486f45ec7bSml29623 * as fflp operation can take very long time to
15496f45ec7bSml29623 * complete and hence not suitable to invoke from interrupt
15506f45ec7bSml29623 * handlers.
15516f45ec7bSml29623 */
15526f45ec7bSml29623 MUTEX_INIT(&classify_ptr->tcam_lock, NULL,
15536f45ec7bSml29623 NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15542e59129aSraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
15556f45ec7bSml29623 MUTEX_INIT(&classify_ptr->fcram_lock, NULL,
15566f45ec7bSml29623 NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15576f45ec7bSml29623 for (partition = 0; partition < MAX_PARTITION; partition++) {
15586f45ec7bSml29623 MUTEX_INIT(&classify_ptr->hash_lock[partition], NULL,
15596f45ec7bSml29623 NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15606f45ec7bSml29623 }
15616f45ec7bSml29623 }
15626f45ec7bSml29623
15636f45ec7bSml29623 nxge_setup_mutexes_exit:
15646f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
15656f45ec7bSml29623 "<== nxge_setup_mutexes status = %x", status));
15666f45ec7bSml29623
15676f45ec7bSml29623 if (ddi_status != DDI_SUCCESS)
15686f45ec7bSml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED);
15696f45ec7bSml29623
15706f45ec7bSml29623 return (status);
15716f45ec7bSml29623 }
15726f45ec7bSml29623
15736f45ec7bSml29623 static void
nxge_destroy_mutexes(p_nxge_t nxgep)15746f45ec7bSml29623 nxge_destroy_mutexes(p_nxge_t nxgep)
15756f45ec7bSml29623 {
15766f45ec7bSml29623 int partition;
15776f45ec7bSml29623 nxge_classify_t *classify_ptr;
15786f45ec7bSml29623
15796f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_mutexes"));
15806f45ec7bSml29623 RW_DESTROY(&nxgep->filter_lock);
1581678453a8Sspeer MUTEX_DESTROY(&nxgep->group_lock);
15826f45ec7bSml29623 MUTEX_DESTROY(&nxgep->mif_lock);
15836f45ec7bSml29623 MUTEX_DESTROY(&nxgep->ouraddr_lock);
15846f45ec7bSml29623 MUTEX_DESTROY(nxgep->genlock);
15856f45ec7bSml29623
15866f45ec7bSml29623 classify_ptr = &nxgep->classifier;
15876f45ec7bSml29623 MUTEX_DESTROY(&classify_ptr->tcam_lock);
15886f45ec7bSml29623
158998ecde52Stm144005 /* Destroy all polling resources. */
159098ecde52Stm144005 MUTEX_DESTROY(&nxgep->poll_lock);
159198ecde52Stm144005 cv_destroy(&nxgep->poll_cv);
159298ecde52Stm144005
15936f45ec7bSml29623 /* free data structures, based on HW type */
15942e59129aSraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
15956f45ec7bSml29623 MUTEX_DESTROY(&classify_ptr->fcram_lock);
15966f45ec7bSml29623 for (partition = 0; partition < MAX_PARTITION; partition++) {
15976f45ec7bSml29623 MUTEX_DESTROY(&classify_ptr->hash_lock[partition]);
15986f45ec7bSml29623 }
15996f45ec7bSml29623 }
16006f45ec7bSml29623
16016f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_mutexes"));
16026f45ec7bSml29623 }
16036f45ec7bSml29623
16046f45ec7bSml29623 nxge_status_t
nxge_init(p_nxge_t nxgep)16056f45ec7bSml29623 nxge_init(p_nxge_t nxgep)
16066f45ec7bSml29623 {
16076f45ec7bSml29623 nxge_status_t status = NXGE_OK;
16086f45ec7bSml29623
16096f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_init"));
16106f45ec7bSml29623
16116f45ec7bSml29623 if (nxgep->drv_state & STATE_HW_INITIALIZED) {
16126f45ec7bSml29623 return (status);
16136f45ec7bSml29623 }
16146f45ec7bSml29623
16156f45ec7bSml29623 /*
16166f45ec7bSml29623 * Allocate system memory for the receive/transmit buffer blocks
16176f45ec7bSml29623 * and receive/transmit descriptor rings.
16186f45ec7bSml29623 */
16196f45ec7bSml29623 status = nxge_alloc_mem_pool(nxgep);
16206f45ec7bSml29623 if (status != NXGE_OK) {
16216f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "alloc mem failed\n"));
16226f45ec7bSml29623 goto nxge_init_fail1;
16236f45ec7bSml29623 }
16246f45ec7bSml29623
1625678453a8Sspeer if (!isLDOMguest(nxgep)) {
16266f45ec7bSml29623 /*
1627678453a8Sspeer * Initialize and enable the TXC registers.
1628678453a8Sspeer * (Globally enable the Tx controller,
1629678453a8Sspeer * enable the port, configure the dma channel bitmap,
16306f45ec7bSml29623 * configure the max burst size).
16316f45ec7bSml29623 */
16326f45ec7bSml29623 status = nxge_txc_init(nxgep);
16336f45ec7bSml29623 if (status != NXGE_OK) {
1634678453a8Sspeer NXGE_ERROR_MSG((nxgep,
1635678453a8Sspeer NXGE_ERR_CTL, "init txc failed\n"));
16366f45ec7bSml29623 goto nxge_init_fail2;
16376f45ec7bSml29623 }
1638678453a8Sspeer }
16396f45ec7bSml29623
16406f45ec7bSml29623 /*
16416f45ec7bSml29623 * Initialize and enable TXDMA channels.
16426f45ec7bSml29623 */
16436f45ec7bSml29623 status = nxge_init_txdma_channels(nxgep);
16446f45ec7bSml29623 if (status != NXGE_OK) {
16456f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txdma failed\n"));
16466f45ec7bSml29623 goto nxge_init_fail3;
16476f45ec7bSml29623 }
16486f45ec7bSml29623
16496f45ec7bSml29623 /*
16506f45ec7bSml29623 * Initialize and enable RXDMA channels.
16516f45ec7bSml29623 */
16526f45ec7bSml29623 status = nxge_init_rxdma_channels(nxgep);
16536f45ec7bSml29623 if (status != NXGE_OK) {
16546f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init rxdma failed\n"));
16556f45ec7bSml29623 goto nxge_init_fail4;
16566f45ec7bSml29623 }
16576f45ec7bSml29623
16586f45ec7bSml29623 /*
1659678453a8Sspeer * The guest domain is now done.
1660678453a8Sspeer */
1661678453a8Sspeer if (isLDOMguest(nxgep)) {
1662678453a8Sspeer nxgep->drv_state |= STATE_HW_INITIALIZED;
1663678453a8Sspeer goto nxge_init_exit;
1664678453a8Sspeer }
1665678453a8Sspeer
1666678453a8Sspeer /*
16676f45ec7bSml29623 * Initialize TCAM and FCRAM (Neptune).
16686f45ec7bSml29623 */
16696f45ec7bSml29623 status = nxge_classify_init(nxgep);
16706f45ec7bSml29623 if (status != NXGE_OK) {
16716f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init classify failed\n"));
16726f45ec7bSml29623 goto nxge_init_fail5;
16736f45ec7bSml29623 }
16746f45ec7bSml29623
16756f45ec7bSml29623 /*
16766f45ec7bSml29623 * Initialize ZCP
16776f45ec7bSml29623 */
16786f45ec7bSml29623 status = nxge_zcp_init(nxgep);
16796f45ec7bSml29623 if (status != NXGE_OK) {
16806f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init ZCP failed\n"));
16816f45ec7bSml29623 goto nxge_init_fail5;
16826f45ec7bSml29623 }
16836f45ec7bSml29623
16846f45ec7bSml29623 /*
16856f45ec7bSml29623 * Initialize IPP.
16866f45ec7bSml29623 */
16876f45ec7bSml29623 status = nxge_ipp_init(nxgep);
16886f45ec7bSml29623 if (status != NXGE_OK) {
16896f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init IPP failed\n"));
16906f45ec7bSml29623 goto nxge_init_fail5;
16916f45ec7bSml29623 }
16926f45ec7bSml29623
16936f45ec7bSml29623 /*
16946f45ec7bSml29623 * Initialize the MAC block.
16956f45ec7bSml29623 */
16966f45ec7bSml29623 status = nxge_mac_init(nxgep);
16976f45ec7bSml29623 if (status != NXGE_OK) {
16986f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init MAC failed\n"));
16996f45ec7bSml29623 goto nxge_init_fail5;
17006f45ec7bSml29623 }
17016f45ec7bSml29623
17026f45ec7bSml29623 /*
1703e759c33aSMichael Speer * Enable the interrrupts for DDI.
17046f45ec7bSml29623 */
1705e759c33aSMichael Speer nxge_intrs_enable(nxgep);
1706e759c33aSMichael Speer
17076f45ec7bSml29623 nxgep->drv_state |= STATE_HW_INITIALIZED;
17086f45ec7bSml29623
17096f45ec7bSml29623 goto nxge_init_exit;
17106f45ec7bSml29623
17116f45ec7bSml29623 nxge_init_fail5:
17126f45ec7bSml29623 nxge_uninit_rxdma_channels(nxgep);
17136f45ec7bSml29623 nxge_init_fail4:
17146f45ec7bSml29623 nxge_uninit_txdma_channels(nxgep);
17156f45ec7bSml29623 nxge_init_fail3:
1716678453a8Sspeer if (!isLDOMguest(nxgep)) {
17176f45ec7bSml29623 (void) nxge_txc_uninit(nxgep);
1718678453a8Sspeer }
17196f45ec7bSml29623 nxge_init_fail2:
17206f45ec7bSml29623 nxge_free_mem_pool(nxgep);
17216f45ec7bSml29623 nxge_init_fail1:
17226f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
17236f45ec7bSml29623 "<== nxge_init status (failed) = 0x%08x", status));
17246f45ec7bSml29623 return (status);
17256f45ec7bSml29623
17266f45ec7bSml29623 nxge_init_exit:
17276f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_init status = 0x%08x",
17286f45ec7bSml29623 status));
17296f45ec7bSml29623 return (status);
17306f45ec7bSml29623 }
17316f45ec7bSml29623
17326f45ec7bSml29623
17336f45ec7bSml29623 timeout_id_t
nxge_start_timer(p_nxge_t nxgep,fptrv_t func,int msec)17346f45ec7bSml29623 nxge_start_timer(p_nxge_t nxgep, fptrv_t func, int msec)
17356f45ec7bSml29623 {
17364045d941Ssowmini if ((nxgep->suspended == 0) || (nxgep->suspended == DDI_RESUME)) {
17376f45ec7bSml29623 return (timeout(func, (caddr_t)nxgep,
17386f45ec7bSml29623 drv_usectohz(1000 * msec)));
17396f45ec7bSml29623 }
17406f45ec7bSml29623 return (NULL);
17416f45ec7bSml29623 }
17426f45ec7bSml29623
17436f45ec7bSml29623 /*ARGSUSED*/
17446f45ec7bSml29623 void
nxge_stop_timer(p_nxge_t nxgep,timeout_id_t timerid)17456f45ec7bSml29623 nxge_stop_timer(p_nxge_t nxgep, timeout_id_t timerid)
17466f45ec7bSml29623 {
17476f45ec7bSml29623 if (timerid) {
17486f45ec7bSml29623 (void) untimeout(timerid);
17496f45ec7bSml29623 }
17506f45ec7bSml29623 }
17516f45ec7bSml29623
17526f45ec7bSml29623 void
nxge_uninit(p_nxge_t nxgep)17536f45ec7bSml29623 nxge_uninit(p_nxge_t nxgep)
17546f45ec7bSml29623 {
17556f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_uninit"));
17566f45ec7bSml29623
17576f45ec7bSml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
17586f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
17596f45ec7bSml29623 "==> nxge_uninit: not initialized"));
17606f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
17616f45ec7bSml29623 "<== nxge_uninit"));
17626f45ec7bSml29623 return;
17636f45ec7bSml29623 }
17646f45ec7bSml29623
1765e759c33aSMichael Speer if (!isLDOMguest(nxgep)) {
1766e759c33aSMichael Speer /*
1767e759c33aSMichael Speer * Reset the receive MAC side.
1768e759c33aSMichael Speer */
1769e759c33aSMichael Speer (void) nxge_rx_mac_disable(nxgep);
1770e759c33aSMichael Speer
1771e759c33aSMichael Speer /*
1772e759c33aSMichael Speer * Drain the IPP.
1773e759c33aSMichael Speer */
1774e759c33aSMichael Speer (void) nxge_ipp_drain(nxgep);
1775e759c33aSMichael Speer }
1776e759c33aSMichael Speer
17776f45ec7bSml29623 /* stop timer */
17786f45ec7bSml29623 if (nxgep->nxge_timerid) {
17796f45ec7bSml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid);
17806f45ec7bSml29623 nxgep->nxge_timerid = 0;
17816f45ec7bSml29623 }
17826f45ec7bSml29623
17836f45ec7bSml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
17846f45ec7bSml29623 (void) nxge_intr_hw_disable(nxgep);
17856f45ec7bSml29623
17866f45ec7bSml29623
17876f45ec7bSml29623 /* Disable and soft reset the IPP */
1788678453a8Sspeer if (!isLDOMguest(nxgep))
17896f45ec7bSml29623 (void) nxge_ipp_disable(nxgep);
17906f45ec7bSml29623
17916f45ec7bSml29623 /* Free classification resources */
17926f45ec7bSml29623 (void) nxge_classify_uninit(nxgep);
17936f45ec7bSml29623
17946f45ec7bSml29623 /*
17956f45ec7bSml29623 * Reset the transmit/receive DMA side.
17966f45ec7bSml29623 */
17976f45ec7bSml29623 (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP);
17986f45ec7bSml29623 (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP);
17996f45ec7bSml29623
18006f45ec7bSml29623 nxge_uninit_txdma_channels(nxgep);
18016f45ec7bSml29623 nxge_uninit_rxdma_channels(nxgep);
18026f45ec7bSml29623
18036f45ec7bSml29623 /*
18046f45ec7bSml29623 * Reset the transmit MAC side.
18056f45ec7bSml29623 */
18066f45ec7bSml29623 (void) nxge_tx_mac_disable(nxgep);
18076f45ec7bSml29623
18086f45ec7bSml29623 nxge_free_mem_pool(nxgep);
18096f45ec7bSml29623
18106f157acbSml29623 /*
18116f157acbSml29623 * Start the timer if the reset flag is not set.
18126f157acbSml29623 * If this reset flag is set, the link monitor
18136f157acbSml29623 * will not be started in order to stop furthur bus
18146f157acbSml29623 * activities coming from this interface.
18156f157acbSml29623 * The driver will start the monitor function
18166f157acbSml29623 * if the interface was initialized again later.
18176f157acbSml29623 */
18186f157acbSml29623 if (!nxge_peu_reset_enable) {
18196f45ec7bSml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
18206f157acbSml29623 }
18216f45ec7bSml29623
18226f45ec7bSml29623 nxgep->drv_state &= ~STATE_HW_INITIALIZED;
18236f45ec7bSml29623
18246f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_uninit: "
18256f45ec7bSml29623 "nxge_mblks_pending %d", nxge_mblks_pending));
18266f45ec7bSml29623 }
18276f45ec7bSml29623
18286f45ec7bSml29623 void
nxge_get64(p_nxge_t nxgep,p_mblk_t mp)18296f45ec7bSml29623 nxge_get64(p_nxge_t nxgep, p_mblk_t mp)
18306f45ec7bSml29623 {
18316f45ec7bSml29623 uint64_t reg;
18326f45ec7bSml29623 uint64_t regdata;
18336f45ec7bSml29623 int i, retry;
18346f45ec7bSml29623
18356f45ec7bSml29623 bcopy((char *)mp->b_rptr, (char *)®, sizeof (uint64_t));
18366f45ec7bSml29623 regdata = 0;
18376f45ec7bSml29623 retry = 1;
18386f45ec7bSml29623
18396f45ec7bSml29623 for (i = 0; i < retry; i++) {
18406f45ec7bSml29623 NXGE_REG_RD64(nxgep->npi_handle, reg, ®data);
18416f45ec7bSml29623 }
18426f45ec7bSml29623 bcopy((char *)®data, (char *)mp->b_rptr, sizeof (uint64_t));
18436f45ec7bSml29623 }
18446f45ec7bSml29623
18456f45ec7bSml29623 void
nxge_put64(p_nxge_t nxgep,p_mblk_t mp)18466f45ec7bSml29623 nxge_put64(p_nxge_t nxgep, p_mblk_t mp)
18476f45ec7bSml29623 {
18486f45ec7bSml29623 uint64_t reg;
18496f45ec7bSml29623 uint64_t buf[2];
18506f45ec7bSml29623
18516f45ec7bSml29623 bcopy((char *)mp->b_rptr, (char *)&buf[0], 2 * sizeof (uint64_t));
18526f45ec7bSml29623 reg = buf[0];
18536f45ec7bSml29623
18546f45ec7bSml29623 NXGE_NPI_PIO_WRITE64(nxgep->npi_handle, reg, buf[1]);
18556f45ec7bSml29623 }
18566f45ec7bSml29623
18576f45ec7bSml29623 /*ARGSUSED*/
18586f45ec7bSml29623 /*VARARGS*/
18596f45ec7bSml29623 void
nxge_debug_msg(p_nxge_t nxgep,uint64_t level,char * fmt,...)18606f45ec7bSml29623 nxge_debug_msg(p_nxge_t nxgep, uint64_t level, char *fmt, ...)
18616f45ec7bSml29623 {
18626f45ec7bSml29623 char msg_buffer[1048];
18636f45ec7bSml29623 char prefix_buffer[32];
18646f45ec7bSml29623 int instance;
18656f45ec7bSml29623 uint64_t debug_level;
18666f45ec7bSml29623 int cmn_level = CE_CONT;
18676f45ec7bSml29623 va_list ap;
18686f45ec7bSml29623
1869678453a8Sspeer if (nxgep && nxgep->nxge_debug_level != nxge_debug_level) {
1870678453a8Sspeer /* In case a developer has changed nxge_debug_level. */
1871678453a8Sspeer if (nxgep->nxge_debug_level != nxge_debug_level)
1872678453a8Sspeer nxgep->nxge_debug_level = nxge_debug_level;
1873678453a8Sspeer }
1874678453a8Sspeer
18756f45ec7bSml29623 debug_level = (nxgep == NULL) ? nxge_debug_level :
18766f45ec7bSml29623 nxgep->nxge_debug_level;
18776f45ec7bSml29623
18786f45ec7bSml29623 if ((level & debug_level) ||
18796f45ec7bSml29623 (level == NXGE_NOTE) ||
18806f45ec7bSml29623 (level == NXGE_ERR_CTL)) {
18816f45ec7bSml29623 /* do the msg processing */
18826f45ec7bSml29623 MUTEX_ENTER(&nxgedebuglock);
18836f45ec7bSml29623
18846f45ec7bSml29623 if ((level & NXGE_NOTE)) {
18856f45ec7bSml29623 cmn_level = CE_NOTE;
18866f45ec7bSml29623 }
18876f45ec7bSml29623
18886f45ec7bSml29623 if (level & NXGE_ERR_CTL) {
18896f45ec7bSml29623 cmn_level = CE_WARN;
18906f45ec7bSml29623 }
18916f45ec7bSml29623
18926f45ec7bSml29623 va_start(ap, fmt);
18936f45ec7bSml29623 (void) vsprintf(msg_buffer, fmt, ap);
18946f45ec7bSml29623 va_end(ap);
18956f45ec7bSml29623 if (nxgep == NULL) {
18966f45ec7bSml29623 instance = -1;
18976f45ec7bSml29623 (void) sprintf(prefix_buffer, "%s :", "nxge");
18986f45ec7bSml29623 } else {
18996f45ec7bSml29623 instance = nxgep->instance;
19006f45ec7bSml29623 (void) sprintf(prefix_buffer,
19016f45ec7bSml29623 "%s%d :", "nxge", instance);
19026f45ec7bSml29623 }
19036f45ec7bSml29623
19046f45ec7bSml29623 MUTEX_EXIT(&nxgedebuglock);
19056f45ec7bSml29623 cmn_err(cmn_level, "!%s %s\n",
19066f45ec7bSml29623 prefix_buffer, msg_buffer);
19076f45ec7bSml29623
19086f45ec7bSml29623 }
19096f45ec7bSml29623 }
19106f45ec7bSml29623
19116f45ec7bSml29623 char *
nxge_dump_packet(char * addr,int size)19126f45ec7bSml29623 nxge_dump_packet(char *addr, int size)
19136f45ec7bSml29623 {
19146f45ec7bSml29623 uchar_t *ap = (uchar_t *)addr;
19156f45ec7bSml29623 int i;
19166f45ec7bSml29623 static char etherbuf[1024];
19176f45ec7bSml29623 char *cp = etherbuf;
19186f45ec7bSml29623 char digits[] = "0123456789abcdef";
19196f45ec7bSml29623
19206f45ec7bSml29623 if (!size)
19216f45ec7bSml29623 size = 60;
19226f45ec7bSml29623
19236f45ec7bSml29623 if (size > MAX_DUMP_SZ) {
19246f45ec7bSml29623 /* Dump the leading bytes */
19256f45ec7bSml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) {
19266f45ec7bSml29623 if (*ap > 0x0f)
19276f45ec7bSml29623 *cp++ = digits[*ap >> 4];
19286f45ec7bSml29623 *cp++ = digits[*ap++ & 0xf];
19296f45ec7bSml29623 *cp++ = ':';
19306f45ec7bSml29623 }
19316f45ec7bSml29623 for (i = 0; i < 20; i++)
19326f45ec7bSml29623 *cp++ = '.';
19336f45ec7bSml29623 /* Dump the last MAX_DUMP_SZ/2 bytes */
19346f45ec7bSml29623 ap = (uchar_t *)(addr + (size - MAX_DUMP_SZ/2));
19356f45ec7bSml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) {
19366f45ec7bSml29623 if (*ap > 0x0f)
19376f45ec7bSml29623 *cp++ = digits[*ap >> 4];
19386f45ec7bSml29623 *cp++ = digits[*ap++ & 0xf];
19396f45ec7bSml29623 *cp++ = ':';
19406f45ec7bSml29623 }
19416f45ec7bSml29623 } else {
19426f45ec7bSml29623 for (i = 0; i < size; i++) {
19436f45ec7bSml29623 if (*ap > 0x0f)
19446f45ec7bSml29623 *cp++ = digits[*ap >> 4];
19456f45ec7bSml29623 *cp++ = digits[*ap++ & 0xf];
19466f45ec7bSml29623 *cp++ = ':';
19476f45ec7bSml29623 }
19486f45ec7bSml29623 }
19496f45ec7bSml29623 *--cp = 0;
19506f45ec7bSml29623 return (etherbuf);
19516f45ec7bSml29623 }
19526f45ec7bSml29623
19536f45ec7bSml29623 #ifdef NXGE_DEBUG
19546f45ec7bSml29623 static void
nxge_test_map_regs(p_nxge_t nxgep)19556f45ec7bSml29623 nxge_test_map_regs(p_nxge_t nxgep)
19566f45ec7bSml29623 {
19576f45ec7bSml29623 ddi_acc_handle_t cfg_handle;
19586f45ec7bSml29623 p_pci_cfg_t cfg_ptr;
19596f45ec7bSml29623 ddi_acc_handle_t dev_handle;
19606f45ec7bSml29623 char *dev_ptr;
19616f45ec7bSml29623 ddi_acc_handle_t pci_config_handle;
19626f45ec7bSml29623 uint32_t regval;
19636f45ec7bSml29623 int i;
19646f45ec7bSml29623
19656f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_test_map_regs"));
19666f45ec7bSml29623
19676f45ec7bSml29623 dev_handle = nxgep->dev_regs->nxge_regh;
19686f45ec7bSml29623 dev_ptr = (char *)nxgep->dev_regs->nxge_regp;
19696f45ec7bSml29623
19702e59129aSraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
19716f45ec7bSml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh;
19726f45ec7bSml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp;
19736f45ec7bSml29623
19746f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19756f45ec7bSml29623 "Neptune PCI regp cfg_ptr 0x%llx", (char *)cfg_ptr));
19766f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19776f45ec7bSml29623 "Neptune PCI cfg_ptr vendor id ptr 0x%llx",
19786f45ec7bSml29623 &cfg_ptr->vendorid));
19796f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19806f45ec7bSml29623 "\tvendorid 0x%x devid 0x%x",
19816f45ec7bSml29623 NXGE_PIO_READ16(cfg_handle, &cfg_ptr->vendorid, 0),
19826f45ec7bSml29623 NXGE_PIO_READ16(cfg_handle, &cfg_ptr->devid, 0)));
19836f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19846f45ec7bSml29623 "PCI BAR: base 0x%x base14 0x%x base 18 0x%x "
19856f45ec7bSml29623 "bar1c 0x%x",
19866f45ec7bSml29623 NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base, 0),
19876f45ec7bSml29623 NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base14, 0),
19886f45ec7bSml29623 NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base18, 0),
19896f45ec7bSml29623 NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base1c, 0)));
19906f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19916f45ec7bSml29623 "\nNeptune PCI BAR: base20 0x%x base24 0x%x "
19926f45ec7bSml29623 "base 28 0x%x bar2c 0x%x\n",
19936f45ec7bSml29623 NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base20, 0),
19946f45ec7bSml29623 NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base24, 0),
19956f45ec7bSml29623 NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base28, 0),
19966f45ec7bSml29623 NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base2c, 0)));
19976f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19986f45ec7bSml29623 "\nNeptune PCI BAR: base30 0x%x\n",
19996f45ec7bSml29623 NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base30, 0)));
20006f45ec7bSml29623
20016f45ec7bSml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh;
20026f45ec7bSml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp;
20036f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
20046f45ec7bSml29623 "first 0x%llx second 0x%llx third 0x%llx "
20056f45ec7bSml29623 "last 0x%llx ",
20066f45ec7bSml29623 NXGE_PIO_READ64(dev_handle,
20076f45ec7bSml29623 (uint64_t *)(dev_ptr + 0), 0),
20086f45ec7bSml29623 NXGE_PIO_READ64(dev_handle,
20096f45ec7bSml29623 (uint64_t *)(dev_ptr + 8), 0),
20106f45ec7bSml29623 NXGE_PIO_READ64(dev_handle,
20116f45ec7bSml29623 (uint64_t *)(dev_ptr + 16), 0),
20126f45ec7bSml29623 NXGE_PIO_READ64(cfg_handle,
20136f45ec7bSml29623 (uint64_t *)(dev_ptr + 24), 0)));
20146f45ec7bSml29623 }
20156f45ec7bSml29623 }
20166f45ec7bSml29623
20176f45ec7bSml29623 #endif
20186f45ec7bSml29623
20196f45ec7bSml29623 static void
nxge_suspend(p_nxge_t nxgep)20206f45ec7bSml29623 nxge_suspend(p_nxge_t nxgep)
20216f45ec7bSml29623 {
20226f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_suspend"));
20236f45ec7bSml29623
20246f45ec7bSml29623 nxge_intrs_disable(nxgep);
20256f45ec7bSml29623 nxge_destroy_dev(nxgep);
20266f45ec7bSml29623
20276f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_suspend"));
20286f45ec7bSml29623 }
20296f45ec7bSml29623
20306f45ec7bSml29623 static nxge_status_t
nxge_resume(p_nxge_t nxgep)20316f45ec7bSml29623 nxge_resume(p_nxge_t nxgep)
20326f45ec7bSml29623 {
20336f45ec7bSml29623 nxge_status_t status = NXGE_OK;
20346f45ec7bSml29623
20356f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_resume"));
20366f45ec7bSml29623
203791c98b31Sjoycey nxgep->suspended = DDI_RESUME;
203891c98b31Sjoycey (void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
203991c98b31Sjoycey (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_START);
204091c98b31Sjoycey (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_START);
204191c98b31Sjoycey (void) nxge_rx_mac_enable(nxgep);
204291c98b31Sjoycey (void) nxge_tx_mac_enable(nxgep);
204391c98b31Sjoycey nxge_intrs_enable(nxgep);
20446f45ec7bSml29623 nxgep->suspended = 0;
20456f45ec7bSml29623
20466f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
20476f45ec7bSml29623 "<== nxge_resume status = 0x%x", status));
20486f45ec7bSml29623 return (status);
20496f45ec7bSml29623 }
20506f45ec7bSml29623
20516f45ec7bSml29623 static nxge_status_t
nxge_setup_dev(p_nxge_t nxgep)20526f45ec7bSml29623 nxge_setup_dev(p_nxge_t nxgep)
20536f45ec7bSml29623 {
20546f45ec7bSml29623 nxge_status_t status = NXGE_OK;
20556f45ec7bSml29623
20566f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_dev port %d",
20576f45ec7bSml29623 nxgep->mac.portnum));
20586f45ec7bSml29623
20596f45ec7bSml29623 status = nxge_link_init(nxgep);
20606f45ec7bSml29623
20616f45ec7bSml29623 if (fm_check_acc_handle(nxgep->dev_regs->nxge_regh) != DDI_FM_OK) {
20626f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
20636f45ec7bSml29623 "port%d Bad register acc handle", nxgep->mac.portnum));
20646f45ec7bSml29623 status = NXGE_ERROR;
20656f45ec7bSml29623 }
20666f45ec7bSml29623
20676f45ec7bSml29623 if (status != NXGE_OK) {
20686f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
20696f45ec7bSml29623 " nxge_setup_dev status "
20706f45ec7bSml29623 "(xcvr init 0x%08x)", status));
20716f45ec7bSml29623 goto nxge_setup_dev_exit;
20726f45ec7bSml29623 }
20736f45ec7bSml29623
20746f45ec7bSml29623 nxge_setup_dev_exit:
20756f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
20766f45ec7bSml29623 "<== nxge_setup_dev port %d status = 0x%08x",
20776f45ec7bSml29623 nxgep->mac.portnum, status));
20786f45ec7bSml29623
20796f45ec7bSml29623 return (status);
20806f45ec7bSml29623 }
20816f45ec7bSml29623
20826f45ec7bSml29623 static void
nxge_destroy_dev(p_nxge_t nxgep)20836f45ec7bSml29623 nxge_destroy_dev(p_nxge_t nxgep)
20846f45ec7bSml29623 {
20856f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_dev"));
20866f45ec7bSml29623
20876f45ec7bSml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
20886f45ec7bSml29623
20896f45ec7bSml29623 (void) nxge_hw_stop(nxgep);
20906f45ec7bSml29623
20916f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_dev"));
20926f45ec7bSml29623 }
20936f45ec7bSml29623
20946f45ec7bSml29623 static nxge_status_t
nxge_setup_system_dma_pages(p_nxge_t nxgep)20956f45ec7bSml29623 nxge_setup_system_dma_pages(p_nxge_t nxgep)
20966f45ec7bSml29623 {
20976f45ec7bSml29623 int ddi_status = DDI_SUCCESS;
20986f45ec7bSml29623 uint_t count;
20996f45ec7bSml29623 ddi_dma_cookie_t cookie;
21006f45ec7bSml29623 uint_t iommu_pagesize;
21016f45ec7bSml29623 nxge_status_t status = NXGE_OK;
21026f45ec7bSml29623
2103678453a8Sspeer NXGE_ERROR_MSG((nxgep, DDI_CTL, "==> nxge_setup_system_dma_pages"));
21046f45ec7bSml29623 nxgep->sys_page_sz = ddi_ptob(nxgep->dip, (ulong_t)1);
21056f45ec7bSml29623 if (nxgep->niu_type != N2_NIU) {
21066f45ec7bSml29623 iommu_pagesize = dvma_pagesize(nxgep->dip);
21076f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
21086f45ec7bSml29623 " nxge_setup_system_dma_pages: page %d (ddi_ptob %d) "
21096f45ec7bSml29623 " default_block_size %d iommu_pagesize %d",
21106f45ec7bSml29623 nxgep->sys_page_sz,
21116f45ec7bSml29623 ddi_ptob(nxgep->dip, (ulong_t)1),
21126f45ec7bSml29623 nxgep->rx_default_block_size,
21136f45ec7bSml29623 iommu_pagesize));
21146f45ec7bSml29623
21156f45ec7bSml29623 if (iommu_pagesize != 0) {
21166f45ec7bSml29623 if (nxgep->sys_page_sz == iommu_pagesize) {
21176f45ec7bSml29623 if (iommu_pagesize > 0x4000)
21186f45ec7bSml29623 nxgep->sys_page_sz = 0x4000;
21196f45ec7bSml29623 } else {
21206f45ec7bSml29623 if (nxgep->sys_page_sz > iommu_pagesize)
21216f45ec7bSml29623 nxgep->sys_page_sz = iommu_pagesize;
21226f45ec7bSml29623 }
21236f45ec7bSml29623 }
21246f45ec7bSml29623 }
21256f45ec7bSml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1);
21266f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
21276f45ec7bSml29623 "==> nxge_setup_system_dma_pages: page %d (ddi_ptob %d) "
21286f45ec7bSml29623 "default_block_size %d page mask %d",
21296f45ec7bSml29623 nxgep->sys_page_sz,
21306f45ec7bSml29623 ddi_ptob(nxgep->dip, (ulong_t)1),
21316f45ec7bSml29623 nxgep->rx_default_block_size,
21326f45ec7bSml29623 nxgep->sys_page_mask));
21336f45ec7bSml29623
21346f45ec7bSml29623
21356f45ec7bSml29623 switch (nxgep->sys_page_sz) {
21366f45ec7bSml29623 default:
21376f45ec7bSml29623 nxgep->sys_page_sz = 0x1000;
21386f45ec7bSml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1);
21396f45ec7bSml29623 nxgep->rx_default_block_size = 0x1000;
21406f45ec7bSml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K;
21416f45ec7bSml29623 break;
21426f45ec7bSml29623 case 0x1000:
21436f45ec7bSml29623 nxgep->rx_default_block_size = 0x1000;
21446f45ec7bSml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K;
21456f45ec7bSml29623 break;
21466f45ec7bSml29623 case 0x2000:
21476f45ec7bSml29623 nxgep->rx_default_block_size = 0x2000;
21486f45ec7bSml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K;
21496f45ec7bSml29623 break;
21506f45ec7bSml29623 case 0x4000:
21516f45ec7bSml29623 nxgep->rx_default_block_size = 0x4000;
21526f45ec7bSml29623 nxgep->rx_bksize_code = RBR_BKSIZE_16K;
21536f45ec7bSml29623 break;
21546f45ec7bSml29623 case 0x8000:
21556f45ec7bSml29623 nxgep->rx_default_block_size = 0x8000;
21566f45ec7bSml29623 nxgep->rx_bksize_code = RBR_BKSIZE_32K;
21576f45ec7bSml29623 break;
21586f45ec7bSml29623 }
21596f45ec7bSml29623
21606f45ec7bSml29623 #ifndef USE_RX_BIG_BUF
21616f45ec7bSml29623 nxge_rx_dma_attr.dma_attr_align = nxgep->sys_page_sz;
21626f45ec7bSml29623 #else
21636f45ec7bSml29623 nxgep->rx_default_block_size = 0x2000;
21646f45ec7bSml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K;
21656f45ec7bSml29623 #endif
21666f45ec7bSml29623 /*
21676f45ec7bSml29623 * Get the system DMA burst size.
21686f45ec7bSml29623 */
21696f45ec7bSml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, &nxge_tx_dma_attr,
21706f45ec7bSml29623 DDI_DMA_DONTWAIT, 0,
21716f45ec7bSml29623 &nxgep->dmasparehandle);
21726f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
21736f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
21746f45ec7bSml29623 "ddi_dma_alloc_handle: failed "
21756f45ec7bSml29623 " status 0x%x", ddi_status));
21766f45ec7bSml29623 goto nxge_get_soft_properties_exit;
21776f45ec7bSml29623 }
21786f45ec7bSml29623
21796f45ec7bSml29623 ddi_status = ddi_dma_addr_bind_handle(nxgep->dmasparehandle, NULL,
21806f45ec7bSml29623 (caddr_t)nxgep->dmasparehandle,
21816f45ec7bSml29623 sizeof (nxgep->dmasparehandle),
21826f45ec7bSml29623 DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
21836f45ec7bSml29623 DDI_DMA_DONTWAIT, 0,
21846f45ec7bSml29623 &cookie, &count);
21856f45ec7bSml29623 if (ddi_status != DDI_DMA_MAPPED) {
21866f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
21876f45ec7bSml29623 "Binding spare handle to find system"
21886f45ec7bSml29623 " burstsize failed."));
21896f45ec7bSml29623 ddi_status = DDI_FAILURE;
21906f45ec7bSml29623 goto nxge_get_soft_properties_fail1;
21916f45ec7bSml29623 }
21926f45ec7bSml29623
21936f45ec7bSml29623 nxgep->sys_burst_sz = ddi_dma_burstsizes(nxgep->dmasparehandle);
21946f45ec7bSml29623 (void) ddi_dma_unbind_handle(nxgep->dmasparehandle);
21956f45ec7bSml29623
21966f45ec7bSml29623 nxge_get_soft_properties_fail1:
21976f45ec7bSml29623 ddi_dma_free_handle(&nxgep->dmasparehandle);
21986f45ec7bSml29623
21996f45ec7bSml29623 nxge_get_soft_properties_exit:
22006f45ec7bSml29623
22016f45ec7bSml29623 if (ddi_status != DDI_SUCCESS)
22026f45ec7bSml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED);
22036f45ec7bSml29623
22046f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
22056f45ec7bSml29623 "<== nxge_setup_system_dma_pages status = 0x%08x", status));
22066f45ec7bSml29623 return (status);
22076f45ec7bSml29623 }
22086f45ec7bSml29623
22096f45ec7bSml29623 static nxge_status_t
nxge_alloc_mem_pool(p_nxge_t nxgep)22106f45ec7bSml29623 nxge_alloc_mem_pool(p_nxge_t nxgep)
22116f45ec7bSml29623 {
22126f45ec7bSml29623 nxge_status_t status = NXGE_OK;
22136f45ec7bSml29623
22146f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_alloc_mem_pool"));
22156f45ec7bSml29623
22166f45ec7bSml29623 status = nxge_alloc_rx_mem_pool(nxgep);
22176f45ec7bSml29623 if (status != NXGE_OK) {
22186f45ec7bSml29623 return (NXGE_ERROR);
22196f45ec7bSml29623 }
22206f45ec7bSml29623
22216f45ec7bSml29623 status = nxge_alloc_tx_mem_pool(nxgep);
22226f45ec7bSml29623 if (status != NXGE_OK) {
22236f45ec7bSml29623 nxge_free_rx_mem_pool(nxgep);
22246f45ec7bSml29623 return (NXGE_ERROR);
22256f45ec7bSml29623 }
22266f45ec7bSml29623
22276f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_alloc_mem_pool"));
22286f45ec7bSml29623 return (NXGE_OK);
22296f45ec7bSml29623 }
22306f45ec7bSml29623
22316f45ec7bSml29623 static void
nxge_free_mem_pool(p_nxge_t nxgep)22326f45ec7bSml29623 nxge_free_mem_pool(p_nxge_t nxgep)
22336f45ec7bSml29623 {
22346f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_mem_pool"));
22356f45ec7bSml29623
22366f45ec7bSml29623 nxge_free_rx_mem_pool(nxgep);
22376f45ec7bSml29623 nxge_free_tx_mem_pool(nxgep);
22386f45ec7bSml29623
22396f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_mem_pool"));
22406f45ec7bSml29623 }
22416f45ec7bSml29623
2242678453a8Sspeer nxge_status_t
nxge_alloc_rx_mem_pool(p_nxge_t nxgep)22436f45ec7bSml29623 nxge_alloc_rx_mem_pool(p_nxge_t nxgep)
22446f45ec7bSml29623 {
2245678453a8Sspeer uint32_t rdc_max;
22466f45ec7bSml29623 p_nxge_dma_pt_cfg_t p_all_cfgp;
22476f45ec7bSml29623 p_nxge_hw_pt_cfg_t p_cfgp;
22486f45ec7bSml29623 p_nxge_dma_pool_t dma_poolp;
22496f45ec7bSml29623 p_nxge_dma_common_t *dma_buf_p;
22506f45ec7bSml29623 p_nxge_dma_pool_t dma_cntl_poolp;
22516f45ec7bSml29623 p_nxge_dma_common_t *dma_cntl_p;
22526f45ec7bSml29623 uint32_t *num_chunks; /* per dma */
22536f45ec7bSml29623 nxge_status_t status = NXGE_OK;
22546f45ec7bSml29623
22556f45ec7bSml29623 uint32_t nxge_port_rbr_size;
22566f45ec7bSml29623 uint32_t nxge_port_rbr_spare_size;
22576f45ec7bSml29623 uint32_t nxge_port_rcr_size;
2258678453a8Sspeer uint32_t rx_cntl_alloc_size;
22596f45ec7bSml29623
22606f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_mem_pool"));
22616f45ec7bSml29623
22626f45ec7bSml29623 p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
22636f45ec7bSml29623 p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config;
2264678453a8Sspeer rdc_max = NXGE_MAX_RDCS;
22656f45ec7bSml29623
22666f45ec7bSml29623 /*
2267678453a8Sspeer * Allocate memory for the common DMA data structures.
22686f45ec7bSml29623 */
22696f45ec7bSml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t),
22706f45ec7bSml29623 KM_SLEEP);
22716f45ec7bSml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
2272678453a8Sspeer sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP);
22736f45ec7bSml29623
22746f45ec7bSml29623 dma_cntl_poolp = (p_nxge_dma_pool_t)
22756f45ec7bSml29623 KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP);
22766f45ec7bSml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
2277678453a8Sspeer sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP);
22786f45ec7bSml29623
22796f45ec7bSml29623 num_chunks = (uint32_t *)KMEM_ZALLOC(
2280678453a8Sspeer sizeof (uint32_t) * rdc_max, KM_SLEEP);
22816f45ec7bSml29623
22826f45ec7bSml29623 /*
2283678453a8Sspeer * Assume that each DMA channel will be configured with
2284678453a8Sspeer * the default block size.
2285678453a8Sspeer * rbr block counts are modulo the batch count (16).
22866f45ec7bSml29623 */
22876f45ec7bSml29623 nxge_port_rbr_size = p_all_cfgp->rbr_size;
22886f45ec7bSml29623 nxge_port_rcr_size = p_all_cfgp->rcr_size;
22896f45ec7bSml29623
22906f45ec7bSml29623 if (!nxge_port_rbr_size) {
22916f45ec7bSml29623 nxge_port_rbr_size = NXGE_RBR_RBB_DEFAULT;
22926f45ec7bSml29623 }
22936f45ec7bSml29623 if (nxge_port_rbr_size % NXGE_RXDMA_POST_BATCH) {
22946f45ec7bSml29623 nxge_port_rbr_size = (NXGE_RXDMA_POST_BATCH *
22956f45ec7bSml29623 (nxge_port_rbr_size / NXGE_RXDMA_POST_BATCH + 1));
22966f45ec7bSml29623 }
22976f45ec7bSml29623
22986f45ec7bSml29623 p_all_cfgp->rbr_size = nxge_port_rbr_size;
22996f45ec7bSml29623 nxge_port_rbr_spare_size = nxge_rbr_spare_size;
23006f45ec7bSml29623
23016f45ec7bSml29623 if (nxge_port_rbr_spare_size % NXGE_RXDMA_POST_BATCH) {
23026f45ec7bSml29623 nxge_port_rbr_spare_size = (NXGE_RXDMA_POST_BATCH *
23036f45ec7bSml29623 (nxge_port_rbr_spare_size / NXGE_RXDMA_POST_BATCH + 1));
23046f45ec7bSml29623 }
230530ac2e7bSml29623 if (nxge_port_rbr_size > RBR_DEFAULT_MAX_BLKS) {
230630ac2e7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL,
230730ac2e7bSml29623 "nxge_alloc_rx_mem_pool: RBR size too high %d, "
230830ac2e7bSml29623 "set to default %d",
230930ac2e7bSml29623 nxge_port_rbr_size, RBR_DEFAULT_MAX_BLKS));
231030ac2e7bSml29623 nxge_port_rbr_size = RBR_DEFAULT_MAX_BLKS;
231130ac2e7bSml29623 }
231230ac2e7bSml29623 if (nxge_port_rcr_size > RCR_DEFAULT_MAX) {
231330ac2e7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL,
231430ac2e7bSml29623 "nxge_alloc_rx_mem_pool: RCR too high %d, "
231530ac2e7bSml29623 "set to default %d",
231630ac2e7bSml29623 nxge_port_rcr_size, RCR_DEFAULT_MAX));
231730ac2e7bSml29623 nxge_port_rcr_size = RCR_DEFAULT_MAX;
231830ac2e7bSml29623 }
23196f45ec7bSml29623
23206f45ec7bSml29623 /*
23216f45ec7bSml29623 * N2/NIU has limitation on the descriptor sizes (contiguous
23226f45ec7bSml29623 * memory allocation on data buffers to 4M (contig_mem_alloc)
23236f45ec7bSml29623 * and little endian for control buffers (must use the ddi/dki mem alloc
23246f45ec7bSml29623 * function).
23256f45ec7bSml29623 */
23266f45ec7bSml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND)
23276f45ec7bSml29623 if (nxgep->niu_type == N2_NIU) {
23286f45ec7bSml29623 nxge_port_rbr_spare_size = 0;
23296f45ec7bSml29623 if ((nxge_port_rbr_size > NXGE_NIU_CONTIG_RBR_MAX) ||
23306f45ec7bSml29623 (!ISP2(nxge_port_rbr_size))) {
23316f45ec7bSml29623 nxge_port_rbr_size = NXGE_NIU_CONTIG_RBR_MAX;
23326f45ec7bSml29623 }
23336f45ec7bSml29623 if ((nxge_port_rcr_size > NXGE_NIU_CONTIG_RCR_MAX) ||
23346f45ec7bSml29623 (!ISP2(nxge_port_rcr_size))) {
23356f45ec7bSml29623 nxge_port_rcr_size = NXGE_NIU_CONTIG_RCR_MAX;
23366f45ec7bSml29623 }
23376f45ec7bSml29623 }
23386f45ec7bSml29623 #endif
23396f45ec7bSml29623
23406f45ec7bSml29623 /*
23416f45ec7bSml29623 * Addresses of receive block ring, receive completion ring and the
23426f45ec7bSml29623 * mailbox must be all cache-aligned (64 bytes).
23436f45ec7bSml29623 */
23446f45ec7bSml29623 rx_cntl_alloc_size = nxge_port_rbr_size + nxge_port_rbr_spare_size;
23456f45ec7bSml29623 rx_cntl_alloc_size *= (sizeof (rx_desc_t));
23466f45ec7bSml29623 rx_cntl_alloc_size += (sizeof (rcr_entry_t) * nxge_port_rcr_size);
23476f45ec7bSml29623 rx_cntl_alloc_size += sizeof (rxdma_mailbox_t);
23486f45ec7bSml29623
23496f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_alloc_rx_mem_pool: "
23506f45ec7bSml29623 "nxge_port_rbr_size = %d nxge_port_rbr_spare_size = %d "
23516f45ec7bSml29623 "nxge_port_rcr_size = %d "
23526f45ec7bSml29623 "rx_cntl_alloc_size = %d",
23536f45ec7bSml29623 nxge_port_rbr_size, nxge_port_rbr_spare_size,
23546f45ec7bSml29623 nxge_port_rcr_size,
23556f45ec7bSml29623 rx_cntl_alloc_size));
23566f45ec7bSml29623
23576f45ec7bSml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND)
23586f45ec7bSml29623 if (nxgep->niu_type == N2_NIU) {
2359678453a8Sspeer uint32_t rx_buf_alloc_size = (nxgep->rx_default_block_size *
2360678453a8Sspeer (nxge_port_rbr_size + nxge_port_rbr_spare_size));
2361678453a8Sspeer
23626f45ec7bSml29623 if (!ISP2(rx_buf_alloc_size)) {
23636f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
23646f45ec7bSml29623 "==> nxge_alloc_rx_mem_pool: "
23656f45ec7bSml29623 " must be power of 2"));
23666f45ec7bSml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED);
23676f45ec7bSml29623 goto nxge_alloc_rx_mem_pool_exit;
23686f45ec7bSml29623 }
23696f45ec7bSml29623
23706f45ec7bSml29623 if (rx_buf_alloc_size > (1 << 22)) {
23716f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
23726f45ec7bSml29623 "==> nxge_alloc_rx_mem_pool: "
23736f45ec7bSml29623 " limit size to 4M"));
23746f45ec7bSml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED);
23756f45ec7bSml29623 goto nxge_alloc_rx_mem_pool_exit;
23766f45ec7bSml29623 }
23776f45ec7bSml29623
23786f45ec7bSml29623 if (rx_cntl_alloc_size < 0x2000) {
23796f45ec7bSml29623 rx_cntl_alloc_size = 0x2000;
23806f45ec7bSml29623 }
23816f45ec7bSml29623 }
23826f45ec7bSml29623 #endif
23836f45ec7bSml29623 nxgep->nxge_port_rbr_size = nxge_port_rbr_size;
23846f45ec7bSml29623 nxgep->nxge_port_rcr_size = nxge_port_rcr_size;
2385678453a8Sspeer nxgep->nxge_port_rbr_spare_size = nxge_port_rbr_spare_size;
2386678453a8Sspeer nxgep->nxge_port_rx_cntl_alloc_size = rx_cntl_alloc_size;
23876f45ec7bSml29623
2388678453a8Sspeer dma_poolp->ndmas = p_cfgp->max_rdcs;
23896f45ec7bSml29623 dma_poolp->num_chunks = num_chunks;
23906f45ec7bSml29623 dma_poolp->buf_allocated = B_TRUE;
23916f45ec7bSml29623 nxgep->rx_buf_pool_p = dma_poolp;
23926f45ec7bSml29623 dma_poolp->dma_buf_pool_p = dma_buf_p;
23936f45ec7bSml29623
2394678453a8Sspeer dma_cntl_poolp->ndmas = p_cfgp->max_rdcs;
23956f45ec7bSml29623 dma_cntl_poolp->buf_allocated = B_TRUE;
23966f45ec7bSml29623 nxgep->rx_cntl_pool_p = dma_cntl_poolp;
23976f45ec7bSml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p;
23986f45ec7bSml29623
2399678453a8Sspeer /* Allocate the receive rings, too. */
2400678453a8Sspeer nxgep->rx_rbr_rings =
2401678453a8Sspeer KMEM_ZALLOC(sizeof (rx_rbr_rings_t), KM_SLEEP);
2402678453a8Sspeer nxgep->rx_rbr_rings->rbr_rings =
2403678453a8Sspeer KMEM_ZALLOC(sizeof (p_rx_rbr_ring_t) * rdc_max, KM_SLEEP);
2404678453a8Sspeer nxgep->rx_rcr_rings =
2405678453a8Sspeer KMEM_ZALLOC(sizeof (rx_rcr_rings_t), KM_SLEEP);
2406678453a8Sspeer nxgep->rx_rcr_rings->rcr_rings =
2407678453a8Sspeer KMEM_ZALLOC(sizeof (p_rx_rcr_ring_t) * rdc_max, KM_SLEEP);
2408678453a8Sspeer nxgep->rx_mbox_areas_p =
2409678453a8Sspeer KMEM_ZALLOC(sizeof (rx_mbox_areas_t), KM_SLEEP);
2410678453a8Sspeer nxgep->rx_mbox_areas_p->rxmbox_areas =
2411678453a8Sspeer KMEM_ZALLOC(sizeof (p_rx_mbox_t) * rdc_max, KM_SLEEP);
24126f45ec7bSml29623
2413678453a8Sspeer nxgep->rx_rbr_rings->ndmas = nxgep->rx_rcr_rings->ndmas =
2414678453a8Sspeer p_cfgp->max_rdcs;
24156f45ec7bSml29623
24166f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
2417678453a8Sspeer "<== nxge_alloc_rx_mem_pool:status 0x%08x", status));
24186f45ec7bSml29623
24196f45ec7bSml29623 nxge_alloc_rx_mem_pool_exit:
2420678453a8Sspeer return (status);
2421678453a8Sspeer }
2422678453a8Sspeer
2423678453a8Sspeer /*
2424678453a8Sspeer * nxge_alloc_rxb
2425678453a8Sspeer *
2426678453a8Sspeer * Allocate buffers for an RDC.
2427678453a8Sspeer *
2428678453a8Sspeer * Arguments:
2429678453a8Sspeer * nxgep
2430678453a8Sspeer * channel The channel to map into our kernel space.
2431678453a8Sspeer *
2432678453a8Sspeer * Notes:
2433678453a8Sspeer *
2434678453a8Sspeer * NPI function calls:
2435678453a8Sspeer *
2436678453a8Sspeer * NXGE function calls:
2437678453a8Sspeer *
2438678453a8Sspeer * Registers accessed:
2439678453a8Sspeer *
2440678453a8Sspeer * Context:
2441678453a8Sspeer *
2442678453a8Sspeer * Taking apart:
2443678453a8Sspeer *
2444678453a8Sspeer * Open questions:
2445678453a8Sspeer *
2446678453a8Sspeer */
2447678453a8Sspeer nxge_status_t
nxge_alloc_rxb(p_nxge_t nxgep,int channel)2448678453a8Sspeer nxge_alloc_rxb(
2449678453a8Sspeer p_nxge_t nxgep,
2450678453a8Sspeer int channel)
2451678453a8Sspeer {
2452678453a8Sspeer size_t rx_buf_alloc_size;
2453678453a8Sspeer nxge_status_t status = NXGE_OK;
2454678453a8Sspeer
2455678453a8Sspeer nxge_dma_common_t **data;
2456678453a8Sspeer nxge_dma_common_t **control;
2457678453a8Sspeer uint32_t *num_chunks;
2458678453a8Sspeer
2459678453a8Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb"));
2460678453a8Sspeer
2461678453a8Sspeer /*
2462678453a8Sspeer * Allocate memory for the receive buffers and descriptor rings.
2463678453a8Sspeer * Replace these allocation functions with the interface functions
2464678453a8Sspeer * provided by the partition manager if/when they are available.
2465678453a8Sspeer */
2466678453a8Sspeer
2467678453a8Sspeer /*
2468678453a8Sspeer * Allocate memory for the receive buffer blocks.
2469678453a8Sspeer */
2470678453a8Sspeer rx_buf_alloc_size = (nxgep->rx_default_block_size *
2471678453a8Sspeer (nxgep->nxge_port_rbr_size + nxgep->nxge_port_rbr_spare_size));
2472678453a8Sspeer
2473678453a8Sspeer data = &nxgep->rx_buf_pool_p->dma_buf_pool_p[channel];
2474678453a8Sspeer num_chunks = &nxgep->rx_buf_pool_p->num_chunks[channel];
2475678453a8Sspeer
2476678453a8Sspeer if ((status = nxge_alloc_rx_buf_dma(
2477678453a8Sspeer nxgep, channel, data, rx_buf_alloc_size,
2478678453a8Sspeer nxgep->rx_default_block_size, num_chunks)) != NXGE_OK) {
2479678453a8Sspeer return (status);
2480678453a8Sspeer }
2481678453a8Sspeer
2482678453a8Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_alloc_rxb(): "
2483678453a8Sspeer "dma %d dma_buf_p %llx &dma_buf_p %llx", channel, *data, data));
2484678453a8Sspeer
2485678453a8Sspeer /*
2486678453a8Sspeer * Allocate memory for descriptor rings and mailbox.
2487678453a8Sspeer */
2488678453a8Sspeer control = &nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel];
2489678453a8Sspeer
2490678453a8Sspeer if ((status = nxge_alloc_rx_cntl_dma(
2491678453a8Sspeer nxgep, channel, control, nxgep->nxge_port_rx_cntl_alloc_size))
2492678453a8Sspeer != NXGE_OK) {
2493678453a8Sspeer nxge_free_rx_cntl_dma(nxgep, *control);
2494678453a8Sspeer (*data)->buf_alloc_state |= BUF_ALLOCATED_WAIT_FREE;
2495678453a8Sspeer nxge_free_rx_buf_dma(nxgep, *data, *num_chunks);
2496678453a8Sspeer return (status);
2497678453a8Sspeer }
2498678453a8Sspeer
24996f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
25006f45ec7bSml29623 "<== nxge_alloc_rx_mem_pool:status 0x%08x", status));
25016f45ec7bSml29623
25026f45ec7bSml29623 return (status);
25036f45ec7bSml29623 }
25046f45ec7bSml29623
2505678453a8Sspeer void
nxge_free_rxb(p_nxge_t nxgep,int channel)2506678453a8Sspeer nxge_free_rxb(
2507678453a8Sspeer p_nxge_t nxgep,
2508678453a8Sspeer int channel)
2509678453a8Sspeer {
2510678453a8Sspeer nxge_dma_common_t *data;
2511678453a8Sspeer nxge_dma_common_t *control;
2512678453a8Sspeer uint32_t num_chunks;
2513678453a8Sspeer
2514678453a8Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb"));
2515678453a8Sspeer
2516678453a8Sspeer data = nxgep->rx_buf_pool_p->dma_buf_pool_p[channel];
2517678453a8Sspeer num_chunks = nxgep->rx_buf_pool_p->num_chunks[channel];
2518678453a8Sspeer nxge_free_rx_buf_dma(nxgep, data, num_chunks);
2519678453a8Sspeer
2520678453a8Sspeer nxgep->rx_buf_pool_p->dma_buf_pool_p[channel] = 0;
2521678453a8Sspeer nxgep->rx_buf_pool_p->num_chunks[channel] = 0;
2522678453a8Sspeer
2523678453a8Sspeer control = nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel];
2524678453a8Sspeer nxge_free_rx_cntl_dma(nxgep, control);
2525678453a8Sspeer
2526678453a8Sspeer nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel] = 0;
2527678453a8Sspeer
2528678453a8Sspeer KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
2529678453a8Sspeer KMEM_FREE(control, sizeof (nxge_dma_common_t));
2530678453a8Sspeer
2531678453a8Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_alloc_rbb"));
2532678453a8Sspeer }
2533678453a8Sspeer
25346f45ec7bSml29623 static void
nxge_free_rx_mem_pool(p_nxge_t nxgep)25356f45ec7bSml29623 nxge_free_rx_mem_pool(p_nxge_t nxgep)
25366f45ec7bSml29623 {
2537678453a8Sspeer int rdc_max = NXGE_MAX_RDCS;
25386f45ec7bSml29623
25396f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_mem_pool"));
25406f45ec7bSml29623
2541678453a8Sspeer if (!nxgep->rx_buf_pool_p || !nxgep->rx_buf_pool_p->buf_allocated) {
25426f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
25436f45ec7bSml29623 "<== nxge_free_rx_mem_pool "
25446f45ec7bSml29623 "(null rx buf pool or buf not allocated"));
25456f45ec7bSml29623 return;
25466f45ec7bSml29623 }
2547678453a8Sspeer if (!nxgep->rx_cntl_pool_p || !nxgep->rx_cntl_pool_p->buf_allocated) {
25486f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
25496f45ec7bSml29623 "<== nxge_free_rx_mem_pool "
25506f45ec7bSml29623 "(null rx cntl buf pool or cntl buf not allocated"));
25516f45ec7bSml29623 return;
25526f45ec7bSml29623 }
25536f45ec7bSml29623
2554678453a8Sspeer KMEM_FREE(nxgep->rx_cntl_pool_p->dma_buf_pool_p,
2555678453a8Sspeer sizeof (p_nxge_dma_common_t) * rdc_max);
2556678453a8Sspeer KMEM_FREE(nxgep->rx_cntl_pool_p, sizeof (nxge_dma_pool_t));
25576f45ec7bSml29623
2558678453a8Sspeer KMEM_FREE(nxgep->rx_buf_pool_p->num_chunks,
2559678453a8Sspeer sizeof (uint32_t) * rdc_max);
2560678453a8Sspeer KMEM_FREE(nxgep->rx_buf_pool_p->dma_buf_pool_p,
2561678453a8Sspeer sizeof (p_nxge_dma_common_t) * rdc_max);
2562678453a8Sspeer KMEM_FREE(nxgep->rx_buf_pool_p, sizeof (nxge_dma_pool_t));
25636f45ec7bSml29623
2564678453a8Sspeer nxgep->rx_buf_pool_p = 0;
2565678453a8Sspeer nxgep->rx_cntl_pool_p = 0;
25666f45ec7bSml29623
2567678453a8Sspeer KMEM_FREE(nxgep->rx_rbr_rings->rbr_rings,
2568678453a8Sspeer sizeof (p_rx_rbr_ring_t) * rdc_max);
2569678453a8Sspeer KMEM_FREE(nxgep->rx_rbr_rings, sizeof (rx_rbr_rings_t));
2570678453a8Sspeer KMEM_FREE(nxgep->rx_rcr_rings->rcr_rings,
2571678453a8Sspeer sizeof (p_rx_rcr_ring_t) * rdc_max);
2572678453a8Sspeer KMEM_FREE(nxgep->rx_rcr_rings, sizeof (rx_rcr_rings_t));
2573678453a8Sspeer KMEM_FREE(nxgep->rx_mbox_areas_p->rxmbox_areas,
2574678453a8Sspeer sizeof (p_rx_mbox_t) * rdc_max);
2575678453a8Sspeer KMEM_FREE(nxgep->rx_mbox_areas_p, sizeof (rx_mbox_areas_t));
25766f45ec7bSml29623
2577678453a8Sspeer nxgep->rx_rbr_rings = 0;
2578678453a8Sspeer nxgep->rx_rcr_rings = 0;
2579678453a8Sspeer nxgep->rx_mbox_areas_p = 0;
25806f45ec7bSml29623
25816f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_rx_mem_pool"));
25826f45ec7bSml29623 }
25836f45ec7bSml29623
25846f45ec7bSml29623
25856f45ec7bSml29623 static nxge_status_t
nxge_alloc_rx_buf_dma(p_nxge_t nxgep,uint16_t dma_channel,p_nxge_dma_common_t * dmap,size_t alloc_size,size_t block_size,uint32_t * num_chunks)25866f45ec7bSml29623 nxge_alloc_rx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel,
25876f45ec7bSml29623 p_nxge_dma_common_t *dmap,
25886f45ec7bSml29623 size_t alloc_size, size_t block_size, uint32_t *num_chunks)
25896f45ec7bSml29623 {
25906f45ec7bSml29623 p_nxge_dma_common_t rx_dmap;
25916f45ec7bSml29623 nxge_status_t status = NXGE_OK;
25926f45ec7bSml29623 size_t total_alloc_size;
25936f45ec7bSml29623 size_t allocated = 0;
25946f45ec7bSml29623 int i, size_index, array_size;
2595678453a8Sspeer boolean_t use_kmem_alloc = B_FALSE;
25966f45ec7bSml29623
25976f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_buf_dma"));
25986f45ec7bSml29623
25996f45ec7bSml29623 rx_dmap = (p_nxge_dma_common_t)
26006f45ec7bSml29623 KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK,
26016f45ec7bSml29623 KM_SLEEP);
26026f45ec7bSml29623
26036f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26046f45ec7bSml29623 " alloc_rx_buf_dma rdc %d asize %x bsize %x bbuf %llx ",
26056f45ec7bSml29623 dma_channel, alloc_size, block_size, dmap));
26066f45ec7bSml29623
26076f45ec7bSml29623 total_alloc_size = alloc_size;
26086f45ec7bSml29623
26096f45ec7bSml29623 #if defined(RX_USE_RECLAIM_POST)
26106f45ec7bSml29623 total_alloc_size = alloc_size + alloc_size/4;
26116f45ec7bSml29623 #endif
26126f45ec7bSml29623
26136f45ec7bSml29623 i = 0;
26146f45ec7bSml29623 size_index = 0;
26156f45ec7bSml29623 array_size = sizeof (alloc_sizes)/sizeof (size_t);
26167b26d9ffSSantwona Behera while ((size_index < array_size) &&
26177b26d9ffSSantwona Behera (alloc_sizes[size_index] < alloc_size))
26186f45ec7bSml29623 size_index++;
26196f45ec7bSml29623 if (size_index >= array_size) {
26206f45ec7bSml29623 size_index = array_size - 1;
26216f45ec7bSml29623 }
26226f45ec7bSml29623
2623678453a8Sspeer /* For Neptune, use kmem_alloc if the kmem flag is set. */
2624678453a8Sspeer if (nxgep->niu_type != N2_NIU && nxge_use_kmem_alloc) {
2625678453a8Sspeer use_kmem_alloc = B_TRUE;
262686ef0a63SRichard Lowe #if defined(__x86)
2627678453a8Sspeer size_index = 0;
2628678453a8Sspeer #endif
2629678453a8Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
2630678453a8Sspeer "==> nxge_alloc_rx_buf_dma: "
2631678453a8Sspeer "Neptune use kmem_alloc() - size_index %d",
2632678453a8Sspeer size_index));
2633678453a8Sspeer }
2634678453a8Sspeer
26356f45ec7bSml29623 while ((allocated < total_alloc_size) &&
26366f45ec7bSml29623 (size_index >= 0) && (i < NXGE_DMA_BLOCK)) {
26376f45ec7bSml29623 rx_dmap[i].dma_chunk_index = i;
26386f45ec7bSml29623 rx_dmap[i].block_size = block_size;
26396f45ec7bSml29623 rx_dmap[i].alength = alloc_sizes[size_index];
26406f45ec7bSml29623 rx_dmap[i].orig_alength = rx_dmap[i].alength;
26416f45ec7bSml29623 rx_dmap[i].nblocks = alloc_sizes[size_index] / block_size;
26426f45ec7bSml29623 rx_dmap[i].dma_channel = dma_channel;
26436f45ec7bSml29623 rx_dmap[i].contig_alloc_type = B_FALSE;
2644678453a8Sspeer rx_dmap[i].kmem_alloc_type = B_FALSE;
2645678453a8Sspeer rx_dmap[i].buf_alloc_type = DDI_MEM_ALLOC;
26466f45ec7bSml29623
26476f45ec7bSml29623 /*
26486f45ec7bSml29623 * N2/NIU: data buffers must be contiguous as the driver
26496f45ec7bSml29623 * needs to call Hypervisor api to set up
26506f45ec7bSml29623 * logical pages.
26516f45ec7bSml29623 */
26526f45ec7bSml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) {
26536f45ec7bSml29623 rx_dmap[i].contig_alloc_type = B_TRUE;
2654678453a8Sspeer rx_dmap[i].buf_alloc_type = CONTIG_MEM_ALLOC;
2655678453a8Sspeer } else if (use_kmem_alloc) {
2656678453a8Sspeer /* For Neptune, use kmem_alloc */
2657678453a8Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
2658678453a8Sspeer "==> nxge_alloc_rx_buf_dma: "
2659678453a8Sspeer "Neptune use kmem_alloc()"));
2660678453a8Sspeer rx_dmap[i].kmem_alloc_type = B_TRUE;
2661678453a8Sspeer rx_dmap[i].buf_alloc_type = KMEM_ALLOC;
26626f45ec7bSml29623 }
26636f45ec7bSml29623
26646f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26656f45ec7bSml29623 "alloc_rx_buf_dma rdc %d chunk %d bufp %llx size %x "
26666f45ec7bSml29623 "i %d nblocks %d alength %d",
26676f45ec7bSml29623 dma_channel, i, &rx_dmap[i], block_size,
26686f45ec7bSml29623 i, rx_dmap[i].nblocks,
26696f45ec7bSml29623 rx_dmap[i].alength));
26706f45ec7bSml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
26716f45ec7bSml29623 &nxge_rx_dma_attr,
26726f45ec7bSml29623 rx_dmap[i].alength,
26736f45ec7bSml29623 &nxge_dev_buf_dma_acc_attr,
26746f45ec7bSml29623 DDI_DMA_READ | DDI_DMA_STREAMING,
26756f45ec7bSml29623 (p_nxge_dma_common_t)(&rx_dmap[i]));
26766f45ec7bSml29623 if (status != NXGE_OK) {
26776f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
2678678453a8Sspeer "nxge_alloc_rx_buf_dma: Alloc Failed: "
2679678453a8Sspeer "dma %d size_index %d size requested %d",
2680678453a8Sspeer dma_channel,
2681678453a8Sspeer size_index,
2682678453a8Sspeer rx_dmap[i].alength));
26836f45ec7bSml29623 size_index--;
26846f45ec7bSml29623 } else {
2685678453a8Sspeer rx_dmap[i].buf_alloc_state = BUF_ALLOCATED;
2686678453a8Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
2687678453a8Sspeer " nxge_alloc_rx_buf_dma DONE alloc mem: "
2688678453a8Sspeer "dma %d dma_buf_p $%p kaddrp $%p alength %d "
2689678453a8Sspeer "buf_alloc_state %d alloc_type %d",
2690678453a8Sspeer dma_channel,
2691678453a8Sspeer &rx_dmap[i],
2692678453a8Sspeer rx_dmap[i].kaddrp,
2693678453a8Sspeer rx_dmap[i].alength,
2694678453a8Sspeer rx_dmap[i].buf_alloc_state,
2695678453a8Sspeer rx_dmap[i].buf_alloc_type));
2696678453a8Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26976f45ec7bSml29623 " alloc_rx_buf_dma allocated rdc %d "
2698678453a8Sspeer "chunk %d size %x dvma %x bufp %llx kaddrp $%p",
26996f45ec7bSml29623 dma_channel, i, rx_dmap[i].alength,
2700678453a8Sspeer rx_dmap[i].ioaddr_pp, &rx_dmap[i],
2701678453a8Sspeer rx_dmap[i].kaddrp));
27026f45ec7bSml29623 i++;
27036f45ec7bSml29623 allocated += alloc_sizes[size_index];
27046f45ec7bSml29623 }
27056f45ec7bSml29623 }
27066f45ec7bSml29623
27076f45ec7bSml29623 if (allocated < total_alloc_size) {
270830ac2e7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
2709678453a8Sspeer "==> nxge_alloc_rx_buf_dma: not enough for channel %d "
271030ac2e7bSml29623 "allocated 0x%x requested 0x%x",
271130ac2e7bSml29623 dma_channel,
271230ac2e7bSml29623 allocated, total_alloc_size));
271330ac2e7bSml29623 status = NXGE_ERROR;
27146f45ec7bSml29623 goto nxge_alloc_rx_mem_fail1;
27156f45ec7bSml29623 }
27166f45ec7bSml29623
271730ac2e7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
2718678453a8Sspeer "==> nxge_alloc_rx_buf_dma: Allocated for channel %d "
271930ac2e7bSml29623 "allocated 0x%x requested 0x%x",
272030ac2e7bSml29623 dma_channel,
272130ac2e7bSml29623 allocated, total_alloc_size));
272230ac2e7bSml29623
27236f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
27246f45ec7bSml29623 " alloc_rx_buf_dma rdc %d allocated %d chunks",
27256f45ec7bSml29623 dma_channel, i));
27266f45ec7bSml29623 *num_chunks = i;
27276f45ec7bSml29623 *dmap = rx_dmap;
27286f45ec7bSml29623
27296f45ec7bSml29623 goto nxge_alloc_rx_mem_exit;
27306f45ec7bSml29623
27316f45ec7bSml29623 nxge_alloc_rx_mem_fail1:
27326f45ec7bSml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
27336f45ec7bSml29623
27346f45ec7bSml29623 nxge_alloc_rx_mem_exit:
27356f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
27366f45ec7bSml29623 "<== nxge_alloc_rx_buf_dma status 0x%08x", status));
27376f45ec7bSml29623
27386f45ec7bSml29623 return (status);
27396f45ec7bSml29623 }
27406f45ec7bSml29623
27416f45ec7bSml29623 /*ARGSUSED*/
27426f45ec7bSml29623 static void
nxge_free_rx_buf_dma(p_nxge_t nxgep,p_nxge_dma_common_t dmap,uint32_t num_chunks)27436f45ec7bSml29623 nxge_free_rx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap,
27446f45ec7bSml29623 uint32_t num_chunks)
27456f45ec7bSml29623 {
27466f45ec7bSml29623 int i;
27476f45ec7bSml29623
27486f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
27496f45ec7bSml29623 "==> nxge_free_rx_buf_dma: # of chunks %d", num_chunks));
27506f45ec7bSml29623
2751678453a8Sspeer if (dmap == 0)
2752678453a8Sspeer return;
2753678453a8Sspeer
27546f45ec7bSml29623 for (i = 0; i < num_chunks; i++) {
27556f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
27566f45ec7bSml29623 "==> nxge_free_rx_buf_dma: chunk %d dmap 0x%llx",
27576f45ec7bSml29623 i, dmap));
2758678453a8Sspeer nxge_dma_free_rx_data_buf(dmap++);
27596f45ec7bSml29623 }
27606f45ec7bSml29623
27616f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_buf_dma"));
27626f45ec7bSml29623 }
27636f45ec7bSml29623
27646f45ec7bSml29623 /*ARGSUSED*/
27656f45ec7bSml29623 static nxge_status_t
nxge_alloc_rx_cntl_dma(p_nxge_t nxgep,uint16_t dma_channel,p_nxge_dma_common_t * dmap,size_t size)27666f45ec7bSml29623 nxge_alloc_rx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel,
27676f45ec7bSml29623 p_nxge_dma_common_t *dmap, size_t size)
27686f45ec7bSml29623 {
27696f45ec7bSml29623 p_nxge_dma_common_t rx_dmap;
27706f45ec7bSml29623 nxge_status_t status = NXGE_OK;
27716f45ec7bSml29623
27726f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_cntl_dma"));
27736f45ec7bSml29623
27746f45ec7bSml29623 rx_dmap = (p_nxge_dma_common_t)
27756f45ec7bSml29623 KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP);
27766f45ec7bSml29623
27776f45ec7bSml29623 rx_dmap->contig_alloc_type = B_FALSE;
2778678453a8Sspeer rx_dmap->kmem_alloc_type = B_FALSE;
27796f45ec7bSml29623
27806f45ec7bSml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
27816f45ec7bSml29623 &nxge_desc_dma_attr,
27826f45ec7bSml29623 size,
27836f45ec7bSml29623 &nxge_dev_desc_dma_acc_attr,
27846f45ec7bSml29623 DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
27856f45ec7bSml29623 rx_dmap);
27866f45ec7bSml29623 if (status != NXGE_OK) {
27876f45ec7bSml29623 goto nxge_alloc_rx_cntl_dma_fail1;
27886f45ec7bSml29623 }
27896f45ec7bSml29623
27906f45ec7bSml29623 *dmap = rx_dmap;
27916f45ec7bSml29623 goto nxge_alloc_rx_cntl_dma_exit;
27926f45ec7bSml29623
27936f45ec7bSml29623 nxge_alloc_rx_cntl_dma_fail1:
27946f45ec7bSml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t));
27956f45ec7bSml29623
27966f45ec7bSml29623 nxge_alloc_rx_cntl_dma_exit:
27976f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
27986f45ec7bSml29623 "<== nxge_alloc_rx_cntl_dma status 0x%08x", status));
27996f45ec7bSml29623
28006f45ec7bSml29623 return (status);
28016f45ec7bSml29623 }
28026f45ec7bSml29623
28036f45ec7bSml29623 /*ARGSUSED*/
28046f45ec7bSml29623 static void
nxge_free_rx_cntl_dma(p_nxge_t nxgep,p_nxge_dma_common_t dmap)28056f45ec7bSml29623 nxge_free_rx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap)
28066f45ec7bSml29623 {
28076f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_rx_cntl_dma"));
28086f45ec7bSml29623
2809678453a8Sspeer if (dmap == 0)
2810678453a8Sspeer return;
2811678453a8Sspeer
28126f45ec7bSml29623 nxge_dma_mem_free(dmap);
28136f45ec7bSml29623
28146f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_rx_cntl_dma"));
28156f45ec7bSml29623 }
28166f45ec7bSml29623
2817678453a8Sspeer typedef struct {
2818678453a8Sspeer size_t tx_size;
2819678453a8Sspeer size_t cr_size;
2820678453a8Sspeer size_t threshhold;
2821678453a8Sspeer } nxge_tdc_sizes_t;
2822678453a8Sspeer
2823678453a8Sspeer static
2824678453a8Sspeer nxge_status_t
nxge_tdc_sizes(nxge_t * nxgep,nxge_tdc_sizes_t * sizes)2825678453a8Sspeer nxge_tdc_sizes(
2826678453a8Sspeer nxge_t *nxgep,
2827678453a8Sspeer nxge_tdc_sizes_t *sizes)
2828678453a8Sspeer {
2829678453a8Sspeer uint32_t threshhold; /* The bcopy() threshhold */
2830678453a8Sspeer size_t tx_size; /* Transmit buffer size */
2831678453a8Sspeer size_t cr_size; /* Completion ring size */
2832678453a8Sspeer
2833678453a8Sspeer /*
2834678453a8Sspeer * Assume that each DMA channel will be configured with the
2835678453a8Sspeer * default transmit buffer size for copying transmit data.
2836678453a8Sspeer * (If a packet is bigger than this, it will not be copied.)
2837678453a8Sspeer */
2838678453a8Sspeer if (nxgep->niu_type == N2_NIU) {
2839678453a8Sspeer threshhold = TX_BCOPY_SIZE;
2840678453a8Sspeer } else {
2841678453a8Sspeer threshhold = nxge_bcopy_thresh;
2842678453a8Sspeer }
2843678453a8Sspeer tx_size = nxge_tx_ring_size * threshhold;
2844678453a8Sspeer
2845678453a8Sspeer cr_size = nxge_tx_ring_size * sizeof (tx_desc_t);
2846678453a8Sspeer cr_size += sizeof (txdma_mailbox_t);
2847678453a8Sspeer
2848678453a8Sspeer #if defined(sun4v) && defined(NIU_LP_WORKAROUND)
2849678453a8Sspeer if (nxgep->niu_type == N2_NIU) {
2850678453a8Sspeer if (!ISP2(tx_size)) {
2851678453a8Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
2852678453a8Sspeer "==> nxge_tdc_sizes: Tx size"
2853678453a8Sspeer " must be power of 2"));
2854678453a8Sspeer return (NXGE_ERROR);
2855678453a8Sspeer }
2856678453a8Sspeer
2857678453a8Sspeer if (tx_size > (1 << 22)) {
2858678453a8Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
2859678453a8Sspeer "==> nxge_tdc_sizes: Tx size"
2860678453a8Sspeer " limited to 4M"));
2861678453a8Sspeer return (NXGE_ERROR);
2862678453a8Sspeer }
2863678453a8Sspeer
2864678453a8Sspeer if (cr_size < 0x2000)
2865678453a8Sspeer cr_size = 0x2000;
2866678453a8Sspeer }
2867678453a8Sspeer #endif
2868678453a8Sspeer
2869678453a8Sspeer sizes->threshhold = threshhold;
2870678453a8Sspeer sizes->tx_size = tx_size;
2871678453a8Sspeer sizes->cr_size = cr_size;
2872678453a8Sspeer
2873678453a8Sspeer return (NXGE_OK);
2874678453a8Sspeer }
2875678453a8Sspeer /*
2876678453a8Sspeer * nxge_alloc_txb
2877678453a8Sspeer *
2878678453a8Sspeer * Allocate buffers for an TDC.
2879678453a8Sspeer *
2880678453a8Sspeer * Arguments:
2881678453a8Sspeer * nxgep
2882678453a8Sspeer * channel The channel to map into our kernel space.
2883678453a8Sspeer *
2884678453a8Sspeer * Notes:
2885678453a8Sspeer *
2886678453a8Sspeer * NPI function calls:
2887678453a8Sspeer *
2888678453a8Sspeer * NXGE function calls:
2889678453a8Sspeer *
2890678453a8Sspeer * Registers accessed:
2891678453a8Sspeer *
2892678453a8Sspeer * Context:
2893678453a8Sspeer *
2894678453a8Sspeer * Taking apart:
2895678453a8Sspeer *
2896678453a8Sspeer * Open questions:
2897678453a8Sspeer *
2898678453a8Sspeer */
2899678453a8Sspeer nxge_status_t
nxge_alloc_txb(p_nxge_t nxgep,int channel)2900678453a8Sspeer nxge_alloc_txb(
2901678453a8Sspeer p_nxge_t nxgep,
2902678453a8Sspeer int channel)
2903678453a8Sspeer {
2904678453a8Sspeer nxge_dma_common_t **dma_buf_p;
2905678453a8Sspeer nxge_dma_common_t **dma_cntl_p;
2906678453a8Sspeer uint32_t *num_chunks;
2907678453a8Sspeer nxge_status_t status = NXGE_OK;
2908678453a8Sspeer
2909678453a8Sspeer nxge_tdc_sizes_t sizes;
2910678453a8Sspeer
2911678453a8Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tbb"));
2912678453a8Sspeer
2913678453a8Sspeer if (nxge_tdc_sizes(nxgep, &sizes) != NXGE_OK)
2914678453a8Sspeer return (NXGE_ERROR);
2915678453a8Sspeer
2916678453a8Sspeer /*
2917678453a8Sspeer * Allocate memory for transmit buffers and descriptor rings.
2918678453a8Sspeer * Replace these allocation functions with the interface functions
2919678453a8Sspeer * provided by the partition manager Real Soon Now.
2920678453a8Sspeer */
2921678453a8Sspeer dma_buf_p = &nxgep->tx_buf_pool_p->dma_buf_pool_p[channel];
2922678453a8Sspeer num_chunks = &nxgep->tx_buf_pool_p->num_chunks[channel];
2923678453a8Sspeer
2924678453a8Sspeer dma_cntl_p = &nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel];
2925678453a8Sspeer
2926678453a8Sspeer /*
2927678453a8Sspeer * Allocate memory for transmit buffers and descriptor rings.
2928678453a8Sspeer * Replace allocation functions with interface functions provided
2929678453a8Sspeer * by the partition manager when it is available.
2930678453a8Sspeer *
2931678453a8Sspeer * Allocate memory for the transmit buffer pool.
2932678453a8Sspeer */
2933678453a8Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL,
2934678453a8Sspeer "sizes: tx: %ld, cr:%ld, th:%ld",
2935678453a8Sspeer sizes.tx_size, sizes.cr_size, sizes.threshhold));
2936678453a8Sspeer
2937678453a8Sspeer *num_chunks = 0;
2938678453a8Sspeer status = nxge_alloc_tx_buf_dma(nxgep, channel, dma_buf_p,
2939678453a8Sspeer sizes.tx_size, sizes.threshhold, num_chunks);
2940678453a8Sspeer if (status != NXGE_OK) {
2941678453a8Sspeer cmn_err(CE_NOTE, "nxge_alloc_tx_buf_dma failed!");
2942678453a8Sspeer return (status);
2943678453a8Sspeer }
2944678453a8Sspeer
2945678453a8Sspeer /*
2946678453a8Sspeer * Allocate memory for descriptor rings and mailbox.
2947678453a8Sspeer */
2948678453a8Sspeer status = nxge_alloc_tx_cntl_dma(nxgep, channel, dma_cntl_p,
2949678453a8Sspeer sizes.cr_size);
2950678453a8Sspeer if (status != NXGE_OK) {
2951678453a8Sspeer nxge_free_tx_buf_dma(nxgep, *dma_buf_p, *num_chunks);
2952678453a8Sspeer cmn_err(CE_NOTE, "nxge_alloc_tx_cntl_dma failed!");
2953678453a8Sspeer return (status);
2954678453a8Sspeer }
2955678453a8Sspeer
2956678453a8Sspeer return (NXGE_OK);
2957678453a8Sspeer }
2958678453a8Sspeer
2959678453a8Sspeer void
nxge_free_txb(p_nxge_t nxgep,int channel)2960678453a8Sspeer nxge_free_txb(
2961678453a8Sspeer p_nxge_t nxgep,
2962678453a8Sspeer int channel)
2963678453a8Sspeer {
2964678453a8Sspeer nxge_dma_common_t *data;
2965678453a8Sspeer nxge_dma_common_t *control;
2966678453a8Sspeer uint32_t num_chunks;
2967678453a8Sspeer
2968678453a8Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_txb"));
2969678453a8Sspeer
2970678453a8Sspeer data = nxgep->tx_buf_pool_p->dma_buf_pool_p[channel];
2971678453a8Sspeer num_chunks = nxgep->tx_buf_pool_p->num_chunks[channel];
2972678453a8Sspeer nxge_free_tx_buf_dma(nxgep, data, num_chunks);
2973678453a8Sspeer
2974678453a8Sspeer nxgep->tx_buf_pool_p->dma_buf_pool_p[channel] = 0;
2975678453a8Sspeer nxgep->tx_buf_pool_p->num_chunks[channel] = 0;
2976678453a8Sspeer
2977678453a8Sspeer control = nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel];
2978678453a8Sspeer nxge_free_tx_cntl_dma(nxgep, control);
2979678453a8Sspeer
2980678453a8Sspeer nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel] = 0;
2981678453a8Sspeer
2982678453a8Sspeer KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
2983678453a8Sspeer KMEM_FREE(control, sizeof (nxge_dma_common_t));
2984678453a8Sspeer
2985678453a8Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_txb"));
2986678453a8Sspeer }
2987678453a8Sspeer
2988678453a8Sspeer /*
2989678453a8Sspeer * nxge_alloc_tx_mem_pool
2990678453a8Sspeer *
2991678453a8Sspeer * This function allocates all of the per-port TDC control data structures.
2992678453a8Sspeer * The per-channel (TDC) data structures are allocated when needed.
2993678453a8Sspeer *
2994678453a8Sspeer * Arguments:
2995678453a8Sspeer * nxgep
2996678453a8Sspeer *
2997678453a8Sspeer * Notes:
2998678453a8Sspeer *
2999678453a8Sspeer * Context:
3000678453a8Sspeer * Any domain
3001678453a8Sspeer */
3002678453a8Sspeer nxge_status_t
nxge_alloc_tx_mem_pool(p_nxge_t nxgep)30036f45ec7bSml29623 nxge_alloc_tx_mem_pool(p_nxge_t nxgep)
30046f45ec7bSml29623 {
3005678453a8Sspeer nxge_hw_pt_cfg_t *p_cfgp;
3006678453a8Sspeer nxge_dma_pool_t *dma_poolp;
3007678453a8Sspeer nxge_dma_common_t **dma_buf_p;
3008678453a8Sspeer nxge_dma_pool_t *dma_cntl_poolp;
3009678453a8Sspeer nxge_dma_common_t **dma_cntl_p;
30106f45ec7bSml29623 uint32_t *num_chunks; /* per dma */
3011678453a8Sspeer int tdc_max;
30126f45ec7bSml29623
30136f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool"));
30146f45ec7bSml29623
3015678453a8Sspeer p_cfgp = &nxgep->pt_config.hw_config;
3016678453a8Sspeer tdc_max = NXGE_MAX_TDCS;
30176f45ec7bSml29623
30186f45ec7bSml29623 /*
30196f45ec7bSml29623 * Allocate memory for each transmit DMA channel.
30206f45ec7bSml29623 */
30216f45ec7bSml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t),
30226f45ec7bSml29623 KM_SLEEP);
30236f45ec7bSml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
3024678453a8Sspeer sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP);
30256f45ec7bSml29623
30266f45ec7bSml29623 dma_cntl_poolp = (p_nxge_dma_pool_t)
30276f45ec7bSml29623 KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP);
30286f45ec7bSml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
3029678453a8Sspeer sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP);
30306f45ec7bSml29623
303130ac2e7bSml29623 if (nxge_tx_ring_size > TDC_DEFAULT_MAX) {
303230ac2e7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL,
303330ac2e7bSml29623 "nxge_alloc_tx_mem_pool: TDC too high %d, "
303430ac2e7bSml29623 "set to default %d",
303530ac2e7bSml29623 nxge_tx_ring_size, TDC_DEFAULT_MAX));
303630ac2e7bSml29623 nxge_tx_ring_size = TDC_DEFAULT_MAX;
303730ac2e7bSml29623 }
303830ac2e7bSml29623
30396f45ec7bSml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND)
30406f45ec7bSml29623 /*
30416f45ec7bSml29623 * N2/NIU has limitation on the descriptor sizes (contiguous
30426f45ec7bSml29623 * memory allocation on data buffers to 4M (contig_mem_alloc)
30436f45ec7bSml29623 * and little endian for control buffers (must use the ddi/dki mem alloc
30446f45ec7bSml29623 * function). The transmit ring is limited to 8K (includes the
30456f45ec7bSml29623 * mailbox).
30466f45ec7bSml29623 */
30476f45ec7bSml29623 if (nxgep->niu_type == N2_NIU) {
30486f45ec7bSml29623 if ((nxge_tx_ring_size > NXGE_NIU_CONTIG_TX_MAX) ||
30496f45ec7bSml29623 (!ISP2(nxge_tx_ring_size))) {
30506f45ec7bSml29623 nxge_tx_ring_size = NXGE_NIU_CONTIG_TX_MAX;
30516f45ec7bSml29623 }
30526f45ec7bSml29623 }
30536f45ec7bSml29623 #endif
30546f45ec7bSml29623
30556f45ec7bSml29623 nxgep->nxge_port_tx_ring_size = nxge_tx_ring_size;
30566f45ec7bSml29623
30576f45ec7bSml29623 num_chunks = (uint32_t *)KMEM_ZALLOC(
3058678453a8Sspeer sizeof (uint32_t) * tdc_max, KM_SLEEP);
30596f45ec7bSml29623
3060678453a8Sspeer dma_poolp->ndmas = p_cfgp->tdc.owned;
30616f45ec7bSml29623 dma_poolp->num_chunks = num_chunks;
30626f45ec7bSml29623 dma_poolp->dma_buf_pool_p = dma_buf_p;
30636f45ec7bSml29623 nxgep->tx_buf_pool_p = dma_poolp;
30646f45ec7bSml29623
3065678453a8Sspeer dma_poolp->buf_allocated = B_TRUE;
3066678453a8Sspeer
3067678453a8Sspeer dma_cntl_poolp->ndmas = p_cfgp->tdc.owned;
30686f45ec7bSml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p;
30696f45ec7bSml29623 nxgep->tx_cntl_pool_p = dma_cntl_poolp;
30706f45ec7bSml29623
3071678453a8Sspeer dma_cntl_poolp->buf_allocated = B_TRUE;
3072678453a8Sspeer
3073678453a8Sspeer nxgep->tx_rings =
3074678453a8Sspeer KMEM_ZALLOC(sizeof (tx_rings_t), KM_SLEEP);
3075678453a8Sspeer nxgep->tx_rings->rings =
3076678453a8Sspeer KMEM_ZALLOC(sizeof (p_tx_ring_t) * tdc_max, KM_SLEEP);
3077678453a8Sspeer nxgep->tx_mbox_areas_p =
3078678453a8Sspeer KMEM_ZALLOC(sizeof (tx_mbox_areas_t), KM_SLEEP);
3079678453a8Sspeer nxgep->tx_mbox_areas_p->txmbox_areas_p =
3080678453a8Sspeer KMEM_ZALLOC(sizeof (p_tx_mbox_t) * tdc_max, KM_SLEEP);
3081678453a8Sspeer
3082678453a8Sspeer nxgep->tx_rings->ndmas = p_cfgp->tdc.owned;
3083678453a8Sspeer
30846f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL,
3085678453a8Sspeer "==> nxge_alloc_tx_mem_pool: ndmas %d poolp->ndmas %d",
3086678453a8Sspeer tdc_max, dma_poolp->ndmas));
30876f45ec7bSml29623
3088678453a8Sspeer return (NXGE_OK);
30896f45ec7bSml29623 }
30906f45ec7bSml29623
3091678453a8Sspeer nxge_status_t
nxge_alloc_tx_buf_dma(p_nxge_t nxgep,uint16_t dma_channel,p_nxge_dma_common_t * dmap,size_t alloc_size,size_t block_size,uint32_t * num_chunks)30926f45ec7bSml29623 nxge_alloc_tx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel,
30936f45ec7bSml29623 p_nxge_dma_common_t *dmap, size_t alloc_size,
30946f45ec7bSml29623 size_t block_size, uint32_t *num_chunks)
30956f45ec7bSml29623 {
30966f45ec7bSml29623 p_nxge_dma_common_t tx_dmap;
30976f45ec7bSml29623 nxge_status_t status = NXGE_OK;
30986f45ec7bSml29623 size_t total_alloc_size;
30996f45ec7bSml29623 size_t allocated = 0;
31006f45ec7bSml29623 int i, size_index, array_size;
31016f45ec7bSml29623
31026f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_buf_dma"));
31036f45ec7bSml29623
31046f45ec7bSml29623 tx_dmap = (p_nxge_dma_common_t)
31056f45ec7bSml29623 KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK,
31066f45ec7bSml29623 KM_SLEEP);
31076f45ec7bSml29623
31086f45ec7bSml29623 total_alloc_size = alloc_size;
31096f45ec7bSml29623 i = 0;
31106f45ec7bSml29623 size_index = 0;
31116f45ec7bSml29623 array_size = sizeof (alloc_sizes) / sizeof (size_t);
31127b26d9ffSSantwona Behera while ((size_index < array_size) &&
31137b26d9ffSSantwona Behera (alloc_sizes[size_index] < alloc_size))
31146f45ec7bSml29623 size_index++;
31156f45ec7bSml29623 if (size_index >= array_size) {
31166f45ec7bSml29623 size_index = array_size - 1;
31176f45ec7bSml29623 }
31186f45ec7bSml29623
31196f45ec7bSml29623 while ((allocated < total_alloc_size) &&
31206f45ec7bSml29623 (size_index >= 0) && (i < NXGE_DMA_BLOCK)) {
31216f45ec7bSml29623
31226f45ec7bSml29623 tx_dmap[i].dma_chunk_index = i;
31236f45ec7bSml29623 tx_dmap[i].block_size = block_size;
31246f45ec7bSml29623 tx_dmap[i].alength = alloc_sizes[size_index];
31256f45ec7bSml29623 tx_dmap[i].orig_alength = tx_dmap[i].alength;
31266f45ec7bSml29623 tx_dmap[i].nblocks = alloc_sizes[size_index] / block_size;
31276f45ec7bSml29623 tx_dmap[i].dma_channel = dma_channel;
31286f45ec7bSml29623 tx_dmap[i].contig_alloc_type = B_FALSE;
3129678453a8Sspeer tx_dmap[i].kmem_alloc_type = B_FALSE;
31306f45ec7bSml29623
31316f45ec7bSml29623 /*
31326f45ec7bSml29623 * N2/NIU: data buffers must be contiguous as the driver
31336f45ec7bSml29623 * needs to call Hypervisor api to set up
31346f45ec7bSml29623 * logical pages.
31356f45ec7bSml29623 */
31366f45ec7bSml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) {
31376f45ec7bSml29623 tx_dmap[i].contig_alloc_type = B_TRUE;
31386f45ec7bSml29623 }
31396f45ec7bSml29623
31406f45ec7bSml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
31416f45ec7bSml29623 &nxge_tx_dma_attr,
31426f45ec7bSml29623 tx_dmap[i].alength,
31436f45ec7bSml29623 &nxge_dev_buf_dma_acc_attr,
31446f45ec7bSml29623 DDI_DMA_WRITE | DDI_DMA_STREAMING,
31456f45ec7bSml29623 (p_nxge_dma_common_t)(&tx_dmap[i]));
31466f45ec7bSml29623 if (status != NXGE_OK) {
31476f45ec7bSml29623 size_index--;
31486f45ec7bSml29623 } else {
31496f45ec7bSml29623 i++;
31506f45ec7bSml29623 allocated += alloc_sizes[size_index];
31516f45ec7bSml29623 }
31526f45ec7bSml29623 }
31536f45ec7bSml29623
31546f45ec7bSml29623 if (allocated < total_alloc_size) {
315530ac2e7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
315630ac2e7bSml29623 "==> nxge_alloc_tx_buf_dma: not enough channel %d: "
315730ac2e7bSml29623 "allocated 0x%x requested 0x%x",
315830ac2e7bSml29623 dma_channel,
315930ac2e7bSml29623 allocated, total_alloc_size));
316030ac2e7bSml29623 status = NXGE_ERROR;
31616f45ec7bSml29623 goto nxge_alloc_tx_mem_fail1;
31626f45ec7bSml29623 }
31636f45ec7bSml29623
316430ac2e7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
316530ac2e7bSml29623 "==> nxge_alloc_tx_buf_dma: Allocated for channel %d: "
316630ac2e7bSml29623 "allocated 0x%x requested 0x%x",
316730ac2e7bSml29623 dma_channel,
316830ac2e7bSml29623 allocated, total_alloc_size));
316930ac2e7bSml29623
31706f45ec7bSml29623 *num_chunks = i;
31716f45ec7bSml29623 *dmap = tx_dmap;
31726f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
31736f45ec7bSml29623 "==> nxge_alloc_tx_buf_dma dmap 0x%016llx num chunks %d",
31746f45ec7bSml29623 *dmap, i));
31756f45ec7bSml29623 goto nxge_alloc_tx_mem_exit;
31766f45ec7bSml29623
31776f45ec7bSml29623 nxge_alloc_tx_mem_fail1:
31786f45ec7bSml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
31796f45ec7bSml29623
31806f45ec7bSml29623 nxge_alloc_tx_mem_exit:
31816f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
31826f45ec7bSml29623 "<== nxge_alloc_tx_buf_dma status 0x%08x", status));
31836f45ec7bSml29623
31846f45ec7bSml29623 return (status);
31856f45ec7bSml29623 }
31866f45ec7bSml29623
31876f45ec7bSml29623 /*ARGSUSED*/
31886f45ec7bSml29623 static void
nxge_free_tx_buf_dma(p_nxge_t nxgep,p_nxge_dma_common_t dmap,uint32_t num_chunks)31896f45ec7bSml29623 nxge_free_tx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap,
31906f45ec7bSml29623 uint32_t num_chunks)
31916f45ec7bSml29623 {
31926f45ec7bSml29623 int i;
31936f45ec7bSml29623
31946f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_tx_buf_dma"));
31956f45ec7bSml29623
3196678453a8Sspeer if (dmap == 0)
3197678453a8Sspeer return;
3198678453a8Sspeer
31996f45ec7bSml29623 for (i = 0; i < num_chunks; i++) {
32006f45ec7bSml29623 nxge_dma_mem_free(dmap++);
32016f45ec7bSml29623 }
32026f45ec7bSml29623
32036f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_tx_buf_dma"));
32046f45ec7bSml29623 }
32056f45ec7bSml29623
32066f45ec7bSml29623 /*ARGSUSED*/
3207678453a8Sspeer nxge_status_t
nxge_alloc_tx_cntl_dma(p_nxge_t nxgep,uint16_t dma_channel,p_nxge_dma_common_t * dmap,size_t size)32086f45ec7bSml29623 nxge_alloc_tx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel,
32096f45ec7bSml29623 p_nxge_dma_common_t *dmap, size_t size)
32106f45ec7bSml29623 {
32116f45ec7bSml29623 p_nxge_dma_common_t tx_dmap;
32126f45ec7bSml29623 nxge_status_t status = NXGE_OK;
32136f45ec7bSml29623
32146f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_cntl_dma"));
32156f45ec7bSml29623 tx_dmap = (p_nxge_dma_common_t)
32166f45ec7bSml29623 KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP);
32176f45ec7bSml29623
32186f45ec7bSml29623 tx_dmap->contig_alloc_type = B_FALSE;
3219678453a8Sspeer tx_dmap->kmem_alloc_type = B_FALSE;
32206f45ec7bSml29623
32216f45ec7bSml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
32226f45ec7bSml29623 &nxge_desc_dma_attr,
32236f45ec7bSml29623 size,
32246f45ec7bSml29623 &nxge_dev_desc_dma_acc_attr,
32256f45ec7bSml29623 DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
32266f45ec7bSml29623 tx_dmap);
32276f45ec7bSml29623 if (status != NXGE_OK) {
32286f45ec7bSml29623 goto nxge_alloc_tx_cntl_dma_fail1;
32296f45ec7bSml29623 }
32306f45ec7bSml29623
32316f45ec7bSml29623 *dmap = tx_dmap;
32326f45ec7bSml29623 goto nxge_alloc_tx_cntl_dma_exit;
32336f45ec7bSml29623
32346f45ec7bSml29623 nxge_alloc_tx_cntl_dma_fail1:
32356f45ec7bSml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t));
32366f45ec7bSml29623
32376f45ec7bSml29623 nxge_alloc_tx_cntl_dma_exit:
32386f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
32396f45ec7bSml29623 "<== nxge_alloc_tx_cntl_dma status 0x%08x", status));
32406f45ec7bSml29623
32416f45ec7bSml29623 return (status);
32426f45ec7bSml29623 }
32436f45ec7bSml29623
32446f45ec7bSml29623 /*ARGSUSED*/
32456f45ec7bSml29623 static void
nxge_free_tx_cntl_dma(p_nxge_t nxgep,p_nxge_dma_common_t dmap)32466f45ec7bSml29623 nxge_free_tx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap)
32476f45ec7bSml29623 {
32486f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_tx_cntl_dma"));
32496f45ec7bSml29623
3250678453a8Sspeer if (dmap == 0)
3251678453a8Sspeer return;
3252678453a8Sspeer
32536f45ec7bSml29623 nxge_dma_mem_free(dmap);
32546f45ec7bSml29623
32556f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_tx_cntl_dma"));
32566f45ec7bSml29623 }
32576f45ec7bSml29623
3258678453a8Sspeer /*
3259678453a8Sspeer * nxge_free_tx_mem_pool
3260678453a8Sspeer *
3261678453a8Sspeer * This function frees all of the per-port TDC control data structures.
3262678453a8Sspeer * The per-channel (TDC) data structures are freed when the channel
3263678453a8Sspeer * is stopped.
3264678453a8Sspeer *
3265678453a8Sspeer * Arguments:
3266678453a8Sspeer * nxgep
3267678453a8Sspeer *
3268678453a8Sspeer * Notes:
3269678453a8Sspeer *
3270678453a8Sspeer * Context:
3271678453a8Sspeer * Any domain
3272678453a8Sspeer */
32736f45ec7bSml29623 static void
nxge_free_tx_mem_pool(p_nxge_t nxgep)32746f45ec7bSml29623 nxge_free_tx_mem_pool(p_nxge_t nxgep)
32756f45ec7bSml29623 {
3276678453a8Sspeer int tdc_max = NXGE_MAX_TDCS;
32776f45ec7bSml29623
3278678453a8Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_tx_mem_pool"));
32796f45ec7bSml29623
3280678453a8Sspeer if (!nxgep->tx_buf_pool_p || !nxgep->tx_buf_pool_p->buf_allocated) {
3281678453a8Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
32826f45ec7bSml29623 "<== nxge_free_tx_mem_pool "
3283678453a8Sspeer "(null tx buf pool or buf not allocated"));
32846f45ec7bSml29623 return;
32856f45ec7bSml29623 }
3286678453a8Sspeer if (!nxgep->tx_cntl_pool_p || !nxgep->tx_cntl_pool_p->buf_allocated) {
3287678453a8Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
32886f45ec7bSml29623 "<== nxge_free_tx_mem_pool "
32896f45ec7bSml29623 "(null tx cntl buf pool or cntl buf not allocated"));
32906f45ec7bSml29623 return;
32916f45ec7bSml29623 }
32926f45ec7bSml29623
3293678453a8Sspeer /* 1. Free the mailboxes. */
3294678453a8Sspeer KMEM_FREE(nxgep->tx_mbox_areas_p->txmbox_areas_p,
3295678453a8Sspeer sizeof (p_tx_mbox_t) * tdc_max);
3296678453a8Sspeer KMEM_FREE(nxgep->tx_mbox_areas_p, sizeof (tx_mbox_areas_t));
32976f45ec7bSml29623
3298678453a8Sspeer nxgep->tx_mbox_areas_p = 0;
32996f45ec7bSml29623
3300678453a8Sspeer /* 2. Free the transmit ring arrays. */
3301678453a8Sspeer KMEM_FREE(nxgep->tx_rings->rings,
3302678453a8Sspeer sizeof (p_tx_ring_t) * tdc_max);
3303678453a8Sspeer KMEM_FREE(nxgep->tx_rings, sizeof (tx_rings_t));
33046f45ec7bSml29623
3305678453a8Sspeer nxgep->tx_rings = 0;
33066f45ec7bSml29623
3307678453a8Sspeer /* 3. Free the completion ring data structures. */
3308678453a8Sspeer KMEM_FREE(nxgep->tx_cntl_pool_p->dma_buf_pool_p,
3309678453a8Sspeer sizeof (p_nxge_dma_common_t) * tdc_max);
3310678453a8Sspeer KMEM_FREE(nxgep->tx_cntl_pool_p, sizeof (nxge_dma_pool_t));
33116f45ec7bSml29623
3312678453a8Sspeer nxgep->tx_cntl_pool_p = 0;
33136f45ec7bSml29623
3314678453a8Sspeer /* 4. Free the data ring data structures. */
3315678453a8Sspeer KMEM_FREE(nxgep->tx_buf_pool_p->num_chunks,
3316678453a8Sspeer sizeof (uint32_t) * tdc_max);
3317678453a8Sspeer KMEM_FREE(nxgep->tx_buf_pool_p->dma_buf_pool_p,
3318678453a8Sspeer sizeof (p_nxge_dma_common_t) * tdc_max);
3319678453a8Sspeer KMEM_FREE(nxgep->tx_buf_pool_p, sizeof (nxge_dma_pool_t));
33206f45ec7bSml29623
3321678453a8Sspeer nxgep->tx_buf_pool_p = 0;
3322678453a8Sspeer
3323678453a8Sspeer NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_tx_mem_pool"));
33246f45ec7bSml29623 }
33256f45ec7bSml29623
33266f45ec7bSml29623 /*ARGSUSED*/
33276f45ec7bSml29623 static nxge_status_t
nxge_dma_mem_alloc(p_nxge_t nxgep,dma_method_t method,struct ddi_dma_attr * dma_attrp,size_t length,ddi_device_acc_attr_t * acc_attr_p,uint_t xfer_flags,p_nxge_dma_common_t dma_p)33286f45ec7bSml29623 nxge_dma_mem_alloc(p_nxge_t nxgep, dma_method_t method,
33296f45ec7bSml29623 struct ddi_dma_attr *dma_attrp,
33306f45ec7bSml29623 size_t length, ddi_device_acc_attr_t *acc_attr_p, uint_t xfer_flags,
33316f45ec7bSml29623 p_nxge_dma_common_t dma_p)
33326f45ec7bSml29623 {
33336f45ec7bSml29623 caddr_t kaddrp;
33346f45ec7bSml29623 int ddi_status = DDI_SUCCESS;
33356f45ec7bSml29623 boolean_t contig_alloc_type;
3336678453a8Sspeer boolean_t kmem_alloc_type;
33376f45ec7bSml29623
33386f45ec7bSml29623 contig_alloc_type = dma_p->contig_alloc_type;
33396f45ec7bSml29623
33406f45ec7bSml29623 if (contig_alloc_type && (nxgep->niu_type != N2_NIU)) {
33416f45ec7bSml29623 /*
33426f45ec7bSml29623 * contig_alloc_type for contiguous memory only allowed
33436f45ec7bSml29623 * for N2/NIU.
33446f45ec7bSml29623 */
33456f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3346678453a8Sspeer "nxge_dma_mem_alloc: alloc type not allowed (%d)",
33476f45ec7bSml29623 dma_p->contig_alloc_type));
33486f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
33496f45ec7bSml29623 }
33506f45ec7bSml29623
33516f45ec7bSml29623 dma_p->dma_handle = NULL;
33526f45ec7bSml29623 dma_p->acc_handle = NULL;
33536f45ec7bSml29623 dma_p->kaddrp = dma_p->last_kaddrp = NULL;
33546f45ec7bSml29623 dma_p->first_ioaddr_pp = dma_p->last_ioaddr_pp = NULL;
33556f45ec7bSml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, dma_attrp,
33566f45ec7bSml29623 DDI_DMA_DONTWAIT, NULL, &dma_p->dma_handle);
33576f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
33586f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
33596f45ec7bSml29623 "nxge_dma_mem_alloc:ddi_dma_alloc_handle failed."));
33606f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
33616f45ec7bSml29623 }
33626f45ec7bSml29623
3363678453a8Sspeer kmem_alloc_type = dma_p->kmem_alloc_type;
3364678453a8Sspeer
33656f45ec7bSml29623 switch (contig_alloc_type) {
33666f45ec7bSml29623 case B_FALSE:
3367678453a8Sspeer switch (kmem_alloc_type) {
3368678453a8Sspeer case B_FALSE:
3369678453a8Sspeer ddi_status = ddi_dma_mem_alloc(dma_p->dma_handle,
3370678453a8Sspeer length,
33716f45ec7bSml29623 acc_attr_p,
33726f45ec7bSml29623 xfer_flags,
33736f45ec7bSml29623 DDI_DMA_DONTWAIT, 0, &kaddrp, &dma_p->alength,
33746f45ec7bSml29623 &dma_p->acc_handle);
33756f45ec7bSml29623 if (ddi_status != DDI_SUCCESS) {
33766f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3377678453a8Sspeer "nxge_dma_mem_alloc: "
3378678453a8Sspeer "ddi_dma_mem_alloc failed"));
33796f45ec7bSml29623 ddi_dma_free_handle(&dma_p->dma_handle);
33806f45ec7bSml29623 dma_p->dma_handle = NULL;
33816f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
33826f45ec7bSml29623 }
33836f45ec7bSml29623 if (dma_p->alength < length) {
33846f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3385678453a8Sspeer "nxge_dma_mem_alloc:di_dma_mem_alloc "
33866f45ec7bSml29623 "< length."));
33876f45ec7bSml29623 ddi_dma_mem_free(&dma_p->acc_handle);
33886f45ec7bSml29623 ddi_dma_free_handle(&dma_p->dma_handle);
33896f45ec7bSml29623 dma_p->acc_handle = NULL;
33906f45ec7bSml29623 dma_p->dma_handle = NULL;
33916f45ec7bSml29623 return (NXGE_ERROR);
33926f45ec7bSml29623 }
33936f45ec7bSml29623
3394678453a8Sspeer ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle,
3395678453a8Sspeer NULL,
3396678453a8Sspeer kaddrp, dma_p->alength, xfer_flags,
3397678453a8Sspeer DDI_DMA_DONTWAIT,
3398678453a8Sspeer 0, &dma_p->dma_cookie, &dma_p->ncookies);
33996f45ec7bSml29623 if (ddi_status != DDI_DMA_MAPPED) {
34006f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3401678453a8Sspeer "nxge_dma_mem_alloc: ddi_dma_addr_bind "
3402678453a8Sspeer "failed "
34036f45ec7bSml29623 "(staus 0x%x ncookies %d.)", ddi_status,
34046f45ec7bSml29623 dma_p->ncookies));
34056f45ec7bSml29623 if (dma_p->acc_handle) {
34066f45ec7bSml29623 ddi_dma_mem_free(&dma_p->acc_handle);
34076f45ec7bSml29623 dma_p->acc_handle = NULL;
34086f45ec7bSml29623 }
34096f45ec7bSml29623 ddi_dma_free_handle(&dma_p->dma_handle);
34106f45ec7bSml29623 dma_p->dma_handle = NULL;
34116f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
34126f45ec7bSml29623 }
34136f45ec7bSml29623
34146f45ec7bSml29623 if (dma_p->ncookies != 1) {
34156f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
34166f45ec7bSml29623 "nxge_dma_mem_alloc:ddi_dma_addr_bind "
34176f45ec7bSml29623 "> 1 cookie"
34186f45ec7bSml29623 "(staus 0x%x ncookies %d.)", ddi_status,
34196f45ec7bSml29623 dma_p->ncookies));
3420330cd344SMichael Speer (void) ddi_dma_unbind_handle(dma_p->dma_handle);
34216f45ec7bSml29623 if (dma_p->acc_handle) {
34226f45ec7bSml29623 ddi_dma_mem_free(&dma_p->acc_handle);
34236f45ec7bSml29623 dma_p->acc_handle = NULL;
34246f45ec7bSml29623 }
34256f45ec7bSml29623 ddi_dma_free_handle(&dma_p->dma_handle);
34266f45ec7bSml29623 dma_p->dma_handle = NULL;
3427330cd344SMichael Speer dma_p->acc_handle = NULL;
34286f45ec7bSml29623 return (NXGE_ERROR);
34296f45ec7bSml29623 }
34306f45ec7bSml29623 break;
34316f45ec7bSml29623
3432678453a8Sspeer case B_TRUE:
3433678453a8Sspeer kaddrp = KMEM_ALLOC(length, KM_NOSLEEP);
3434678453a8Sspeer if (kaddrp == NULL) {
3435678453a8Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3436678453a8Sspeer "nxge_dma_mem_alloc:ddi_dma_mem_alloc "
3437678453a8Sspeer "kmem alloc failed"));
3438678453a8Sspeer return (NXGE_ERROR);
3439678453a8Sspeer }
3440678453a8Sspeer
3441678453a8Sspeer dma_p->alength = length;
3442678453a8Sspeer ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle,
3443678453a8Sspeer NULL, kaddrp, dma_p->alength, xfer_flags,
3444678453a8Sspeer DDI_DMA_DONTWAIT, 0,
3445678453a8Sspeer &dma_p->dma_cookie, &dma_p->ncookies);
3446678453a8Sspeer if (ddi_status != DDI_DMA_MAPPED) {
3447678453a8Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3448678453a8Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind: "
3449678453a8Sspeer "(kmem_alloc) failed kaddrp $%p length %d "
3450678453a8Sspeer "(staus 0x%x (%d) ncookies %d.)",
3451678453a8Sspeer kaddrp, length,
3452678453a8Sspeer ddi_status, ddi_status, dma_p->ncookies));
3453678453a8Sspeer KMEM_FREE(kaddrp, length);
3454678453a8Sspeer dma_p->acc_handle = NULL;
3455678453a8Sspeer ddi_dma_free_handle(&dma_p->dma_handle);
3456678453a8Sspeer dma_p->dma_handle = NULL;
3457678453a8Sspeer dma_p->kaddrp = NULL;
3458678453a8Sspeer return (NXGE_ERROR | NXGE_DDI_FAILED);
3459678453a8Sspeer }
3460678453a8Sspeer
3461678453a8Sspeer if (dma_p->ncookies != 1) {
3462678453a8Sspeer NXGE_DEBUG_MSG((nxgep, DMA_CTL,
3463678453a8Sspeer "nxge_dma_mem_alloc:ddi_dma_addr_bind "
3464678453a8Sspeer "(kmem_alloc) > 1 cookie"
3465678453a8Sspeer "(staus 0x%x ncookies %d.)", ddi_status,
3466678453a8Sspeer dma_p->ncookies));
3467678453a8Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle);
3468330cd344SMichael Speer KMEM_FREE(kaddrp, length);
3469678453a8Sspeer ddi_dma_free_handle(&dma_p->dma_handle);
3470678453a8Sspeer dma_p->dma_handle = NULL;
3471330cd344SMichael Speer dma_p->acc_handle = NULL;
3472678453a8Sspeer dma_p->kaddrp = NULL;
3473678453a8Sspeer return (NXGE_ERROR);
3474678453a8Sspeer }
3475678453a8Sspeer
3476678453a8Sspeer dma_p->kaddrp = kaddrp;
3477678453a8Sspeer
3478678453a8Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
3479678453a8Sspeer "nxge_dma_mem_alloc: kmem_alloc dmap $%p "
3480678453a8Sspeer "kaddr $%p alength %d",
3481678453a8Sspeer dma_p,
3482678453a8Sspeer kaddrp,
3483678453a8Sspeer dma_p->alength));
3484678453a8Sspeer break;
3485678453a8Sspeer }
3486678453a8Sspeer break;
3487678453a8Sspeer
34886f45ec7bSml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND)
34896f45ec7bSml29623 case B_TRUE:
34906f45ec7bSml29623 kaddrp = (caddr_t)contig_mem_alloc(length);
34916f45ec7bSml29623 if (kaddrp == NULL) {
34926f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
34936f45ec7bSml29623 "nxge_dma_mem_alloc:contig_mem_alloc failed."));
34946f45ec7bSml29623 ddi_dma_free_handle(&dma_p->dma_handle);
34956f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
34966f45ec7bSml29623 }
34976f45ec7bSml29623
34986f45ec7bSml29623 dma_p->alength = length;
34996f45ec7bSml29623 ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL,
35006f45ec7bSml29623 kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0,
35016f45ec7bSml29623 &dma_p->dma_cookie, &dma_p->ncookies);
35026f45ec7bSml29623 if (ddi_status != DDI_DMA_MAPPED) {
35036f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
35046f45ec7bSml29623 "nxge_dma_mem_alloc:di_dma_addr_bind failed "
35056f45ec7bSml29623 "(status 0x%x ncookies %d.)", ddi_status,
35066f45ec7bSml29623 dma_p->ncookies));
35076f45ec7bSml29623
35086f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL,
35096f45ec7bSml29623 "==> nxge_dma_mem_alloc: (not mapped)"
35106f45ec7bSml29623 "length %lu (0x%x) "
35116f45ec7bSml29623 "free contig kaddrp $%p "
35126f45ec7bSml29623 "va_to_pa $%p",
35136f45ec7bSml29623 length, length,
35146f45ec7bSml29623 kaddrp,
35156f45ec7bSml29623 va_to_pa(kaddrp)));
35166f45ec7bSml29623
35176f45ec7bSml29623
35186f45ec7bSml29623 contig_mem_free((void *)kaddrp, length);
35196f45ec7bSml29623 ddi_dma_free_handle(&dma_p->dma_handle);
35206f45ec7bSml29623
35216f45ec7bSml29623 dma_p->dma_handle = NULL;
35226f45ec7bSml29623 dma_p->acc_handle = NULL;
35234df3b64dSToomas Soome dma_p->alength = 0;
35246f45ec7bSml29623 dma_p->kaddrp = NULL;
35256f45ec7bSml29623
35266f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
35276f45ec7bSml29623 }
35286f45ec7bSml29623
35296f45ec7bSml29623 if (dma_p->ncookies != 1 ||
35304df3b64dSToomas Soome (dma_p->dma_cookie.dmac_laddress == 0)) {
35316f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
35326f45ec7bSml29623 "nxge_dma_mem_alloc:di_dma_addr_bind > 1 "
35336f45ec7bSml29623 "cookie or "
35346f45ec7bSml29623 "dmac_laddress is NULL $%p size %d "
35356f45ec7bSml29623 " (status 0x%x ncookies %d.)",
35366f45ec7bSml29623 ddi_status,
35376f45ec7bSml29623 dma_p->dma_cookie.dmac_laddress,
35386f45ec7bSml29623 dma_p->dma_cookie.dmac_size,
35396f45ec7bSml29623 dma_p->ncookies));
35406f45ec7bSml29623
35416f45ec7bSml29623 contig_mem_free((void *)kaddrp, length);
354256d930aeSspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle);
35436f45ec7bSml29623 ddi_dma_free_handle(&dma_p->dma_handle);
35446f45ec7bSml29623
35456f45ec7bSml29623 dma_p->alength = 0;
35466f45ec7bSml29623 dma_p->dma_handle = NULL;
35476f45ec7bSml29623 dma_p->acc_handle = NULL;
35486f45ec7bSml29623 dma_p->kaddrp = NULL;
35496f45ec7bSml29623
35506f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
35516f45ec7bSml29623 }
35526f45ec7bSml29623 break;
35536f45ec7bSml29623
35546f45ec7bSml29623 #else
35556f45ec7bSml29623 case B_TRUE:
35566f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
35576f45ec7bSml29623 "nxge_dma_mem_alloc: invalid alloc type for !sun4v"));
35586f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
35596f45ec7bSml29623 #endif
35606f45ec7bSml29623 }
35616f45ec7bSml29623
35626f45ec7bSml29623 dma_p->kaddrp = kaddrp;
35636f45ec7bSml29623 dma_p->last_kaddrp = (unsigned char *)kaddrp +
35646f45ec7bSml29623 dma_p->alength - RXBUF_64B_ALIGNED;
35656f45ec7bSml29623 dma_p->ioaddr_pp = (unsigned char *)dma_p->dma_cookie.dmac_laddress;
35666f45ec7bSml29623 dma_p->last_ioaddr_pp =
35676f45ec7bSml29623 (unsigned char *)dma_p->dma_cookie.dmac_laddress +
35686f45ec7bSml29623 dma_p->alength - RXBUF_64B_ALIGNED;
35696f45ec7bSml29623
35706f45ec7bSml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, dma_p->acc_handle);
35716f45ec7bSml29623
35726f45ec7bSml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND)
35736f45ec7bSml29623 dma_p->orig_ioaddr_pp =
35746f45ec7bSml29623 (unsigned char *)dma_p->dma_cookie.dmac_laddress;
35756f45ec7bSml29623 dma_p->orig_alength = length;
35766f45ec7bSml29623 dma_p->orig_kaddrp = kaddrp;
35776f45ec7bSml29623 dma_p->orig_vatopa = (uint64_t)va_to_pa(kaddrp);
35786f45ec7bSml29623 #endif
35796f45ec7bSml29623
35806f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_dma_mem_alloc: "
35816f45ec7bSml29623 "dma buffer allocated: dma_p $%p "
35826f45ec7bSml29623 "return dmac_ladress from cookie $%p cookie dmac_size %d "
35836f45ec7bSml29623 "dma_p->ioaddr_p $%p "
35846f45ec7bSml29623 "dma_p->orig_ioaddr_p $%p "
35856f45ec7bSml29623 "orig_vatopa $%p "
35866f45ec7bSml29623 "alength %d (0x%x) "
35876f45ec7bSml29623 "kaddrp $%p "
35886f45ec7bSml29623 "length %d (0x%x)",
35896f45ec7bSml29623 dma_p,
35906f45ec7bSml29623 dma_p->dma_cookie.dmac_laddress, dma_p->dma_cookie.dmac_size,
35916f45ec7bSml29623 dma_p->ioaddr_pp,
35926f45ec7bSml29623 dma_p->orig_ioaddr_pp,
35936f45ec7bSml29623 dma_p->orig_vatopa,
35946f45ec7bSml29623 dma_p->alength, dma_p->alength,
35956f45ec7bSml29623 kaddrp,
35966f45ec7bSml29623 length, length));
35976f45ec7bSml29623
35986f45ec7bSml29623 return (NXGE_OK);
35996f45ec7bSml29623 }
36006f45ec7bSml29623
36016f45ec7bSml29623 static void
nxge_dma_mem_free(p_nxge_dma_common_t dma_p)36026f45ec7bSml29623 nxge_dma_mem_free(p_nxge_dma_common_t dma_p)
36036f45ec7bSml29623 {
36046f45ec7bSml29623 if (dma_p->dma_handle != NULL) {
36056f45ec7bSml29623 if (dma_p->ncookies) {
36066f45ec7bSml29623 (void) ddi_dma_unbind_handle(dma_p->dma_handle);
36076f45ec7bSml29623 dma_p->ncookies = 0;
36086f45ec7bSml29623 }
36096f45ec7bSml29623 ddi_dma_free_handle(&dma_p->dma_handle);
36106f45ec7bSml29623 dma_p->dma_handle = NULL;
36116f45ec7bSml29623 }
36126f45ec7bSml29623
36136f45ec7bSml29623 if (dma_p->acc_handle != NULL) {
36146f45ec7bSml29623 ddi_dma_mem_free(&dma_p->acc_handle);
36156f45ec7bSml29623 dma_p->acc_handle = NULL;
36166f45ec7bSml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, NULL);
36176f45ec7bSml29623 }
36186f45ec7bSml29623
36196f45ec7bSml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND)
36206f45ec7bSml29623 if (dma_p->contig_alloc_type &&
36216f45ec7bSml29623 dma_p->orig_kaddrp && dma_p->orig_alength) {
36226f45ec7bSml29623 NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_mem_free: "
36236f45ec7bSml29623 "kaddrp $%p (orig_kaddrp $%p)"
36246f45ec7bSml29623 "mem type %d ",
36256f45ec7bSml29623 "orig_alength %d "
36266f45ec7bSml29623 "alength 0x%x (%d)",
36276f45ec7bSml29623 dma_p->kaddrp,
36286f45ec7bSml29623 dma_p->orig_kaddrp,
36296f45ec7bSml29623 dma_p->contig_alloc_type,
36306f45ec7bSml29623 dma_p->orig_alength,
36316f45ec7bSml29623 dma_p->alength, dma_p->alength));
36326f45ec7bSml29623
36336f45ec7bSml29623 contig_mem_free(dma_p->orig_kaddrp, dma_p->orig_alength);
36344df3b64dSToomas Soome dma_p->orig_alength = 0;
36356f45ec7bSml29623 dma_p->orig_kaddrp = NULL;
36366f45ec7bSml29623 dma_p->contig_alloc_type = B_FALSE;
36376f45ec7bSml29623 }
36386f45ec7bSml29623 #endif
36396f45ec7bSml29623 dma_p->kaddrp = NULL;
3640b37cc459SToomas Soome dma_p->alength = 0;
36416f45ec7bSml29623 }
36426f45ec7bSml29623
3643678453a8Sspeer static void
nxge_dma_free_rx_data_buf(p_nxge_dma_common_t dma_p)3644678453a8Sspeer nxge_dma_free_rx_data_buf(p_nxge_dma_common_t dma_p)
3645678453a8Sspeer {
3646678453a8Sspeer uint64_t kaddr;
3647678453a8Sspeer uint32_t buf_size;
3648678453a8Sspeer
3649678453a8Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "==> nxge_dma_free_rx_data_buf"));
3650678453a8Sspeer
3651678453a8Sspeer if (dma_p->dma_handle != NULL) {
3652678453a8Sspeer if (dma_p->ncookies) {
3653678453a8Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle);
3654678453a8Sspeer dma_p->ncookies = 0;
3655678453a8Sspeer }
3656678453a8Sspeer ddi_dma_free_handle(&dma_p->dma_handle);
3657678453a8Sspeer dma_p->dma_handle = NULL;
3658678453a8Sspeer }
3659678453a8Sspeer
3660678453a8Sspeer if (dma_p->acc_handle != NULL) {
3661678453a8Sspeer ddi_dma_mem_free(&dma_p->acc_handle);
3662678453a8Sspeer dma_p->acc_handle = NULL;
3663678453a8Sspeer NPI_DMA_ACC_HANDLE_SET(dma_p, NULL);
3664678453a8Sspeer }
3665678453a8Sspeer
3666678453a8Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL,
3667678453a8Sspeer "==> nxge_dma_free_rx_data_buf: dmap $%p buf_alloc_state %d",
3668678453a8Sspeer dma_p,
3669678453a8Sspeer dma_p->buf_alloc_state));
3670678453a8Sspeer
3671678453a8Sspeer if (!(dma_p->buf_alloc_state & BUF_ALLOCATED_WAIT_FREE)) {
3672678453a8Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL,
3673678453a8Sspeer "<== nxge_dma_free_rx_data_buf: "
3674678453a8Sspeer "outstanding data buffers"));
3675678453a8Sspeer return;
3676678453a8Sspeer }
3677678453a8Sspeer
3678678453a8Sspeer #if defined(sun4v) && defined(NIU_LP_WORKAROUND)
3679678453a8Sspeer if (dma_p->contig_alloc_type &&
3680678453a8Sspeer dma_p->orig_kaddrp && dma_p->orig_alength) {
3681678453a8Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_free_rx_data_buf: "
3682678453a8Sspeer "kaddrp $%p (orig_kaddrp $%p)"
3683678453a8Sspeer "mem type %d ",
3684678453a8Sspeer "orig_alength %d "
3685678453a8Sspeer "alength 0x%x (%d)",
3686678453a8Sspeer dma_p->kaddrp,
3687678453a8Sspeer dma_p->orig_kaddrp,
3688678453a8Sspeer dma_p->contig_alloc_type,
3689678453a8Sspeer dma_p->orig_alength,
3690678453a8Sspeer dma_p->alength, dma_p->alength));
3691678453a8Sspeer
3692678453a8Sspeer kaddr = (uint64_t)dma_p->orig_kaddrp;
3693678453a8Sspeer buf_size = dma_p->orig_alength;
3694678453a8Sspeer nxge_free_buf(CONTIG_MEM_ALLOC, kaddr, buf_size);
36954df3b64dSToomas Soome dma_p->orig_alength = 0;
3696678453a8Sspeer dma_p->orig_kaddrp = NULL;
3697678453a8Sspeer dma_p->contig_alloc_type = B_FALSE;
3698678453a8Sspeer dma_p->kaddrp = NULL;
36994df3b64dSToomas Soome dma_p->alength = 0;
3700678453a8Sspeer return;
3701678453a8Sspeer }
3702678453a8Sspeer #endif
3703678453a8Sspeer
3704678453a8Sspeer if (dma_p->kmem_alloc_type) {
3705678453a8Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL,
3706678453a8Sspeer "nxge_dma_free_rx_data_buf: free kmem "
3707678453a8Sspeer "kaddrp $%p (orig_kaddrp $%p)"
3708678453a8Sspeer "alloc type %d "
3709678453a8Sspeer "orig_alength %d "
3710678453a8Sspeer "alength 0x%x (%d)",
3711678453a8Sspeer dma_p->kaddrp,
3712678453a8Sspeer dma_p->orig_kaddrp,
3713678453a8Sspeer dma_p->kmem_alloc_type,
3714678453a8Sspeer dma_p->orig_alength,
3715678453a8Sspeer dma_p->alength, dma_p->alength));
3716678453a8Sspeer kaddr = (uint64_t)dma_p->kaddrp;
3717678453a8Sspeer buf_size = dma_p->orig_alength;
3718678453a8Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL,
3719678453a8Sspeer "nxge_dma_free_rx_data_buf: free dmap $%p "
3720678453a8Sspeer "kaddr $%p buf_size %d",
3721678453a8Sspeer dma_p,
3722678453a8Sspeer kaddr, buf_size));
3723678453a8Sspeer nxge_free_buf(KMEM_ALLOC, kaddr, buf_size);
3724678453a8Sspeer dma_p->alength = 0;
3725678453a8Sspeer dma_p->orig_alength = 0;
3726678453a8Sspeer dma_p->kaddrp = NULL;
3727678453a8Sspeer dma_p->kmem_alloc_type = B_FALSE;
3728678453a8Sspeer }
3729678453a8Sspeer
3730678453a8Sspeer NXGE_DEBUG_MSG((NULL, DMA_CTL, "<== nxge_dma_free_rx_data_buf"));
3731678453a8Sspeer }
3732678453a8Sspeer
37336f45ec7bSml29623 /*
37346f45ec7bSml29623 * nxge_m_start() -- start transmitting and receiving.
37356f45ec7bSml29623 *
37366f45ec7bSml29623 * This function is called by the MAC layer when the first
37376f45ec7bSml29623 * stream is open to prepare the hardware ready for sending
37386f45ec7bSml29623 * and transmitting packets.
37396f45ec7bSml29623 */
37406f45ec7bSml29623 static int
nxge_m_start(void * arg)37416f45ec7bSml29623 nxge_m_start(void *arg)
37426f45ec7bSml29623 {
37436f45ec7bSml29623 p_nxge_t nxgep = (p_nxge_t)arg;
37446f45ec7bSml29623
37456f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_start"));
37466f45ec7bSml29623
3747e759c33aSMichael Speer /*
3748e759c33aSMichael Speer * Are we already started?
3749e759c33aSMichael Speer */
3750e759c33aSMichael Speer if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) {
3751e759c33aSMichael Speer return (0);
3752e759c33aSMichael Speer }
3753e759c33aSMichael Speer
37546f157acbSml29623 if (nxge_peu_reset_enable && !nxgep->nxge_link_poll_timerid) {
37556f157acbSml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
37566f157acbSml29623 }
37576f157acbSml29623
3758e759c33aSMichael Speer /*
3759e759c33aSMichael Speer * Make sure RX MAC is disabled while we initialize.
3760e759c33aSMichael Speer */
3761e759c33aSMichael Speer if (!isLDOMguest(nxgep)) {
3762e759c33aSMichael Speer (void) nxge_rx_mac_disable(nxgep);
3763e759c33aSMichael Speer }
3764e759c33aSMichael Speer
3765e759c33aSMichael Speer /*
3766e759c33aSMichael Speer * Grab the global lock.
3767e759c33aSMichael Speer */
37686f45ec7bSml29623 MUTEX_ENTER(nxgep->genlock);
3769e759c33aSMichael Speer
3770e759c33aSMichael Speer /*
3771e759c33aSMichael Speer * Initialize the driver and hardware.
3772e759c33aSMichael Speer */
37736f45ec7bSml29623 if (nxge_init(nxgep) != NXGE_OK) {
37746f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
37756f45ec7bSml29623 "<== nxge_m_start: initialization failed"));
37766f45ec7bSml29623 MUTEX_EXIT(nxgep->genlock);
37776f45ec7bSml29623 return (EIO);
37786f45ec7bSml29623 }
37796f45ec7bSml29623
37806f45ec7bSml29623 /*
37816f45ec7bSml29623 * Start timer to check the system error and tx hangs
37826f45ec7bSml29623 */
3783678453a8Sspeer if (!isLDOMguest(nxgep))
3784678453a8Sspeer nxgep->nxge_timerid = nxge_start_timer(nxgep,
3785678453a8Sspeer nxge_check_hw_state, NXGE_CHECK_TIMER);
3786678453a8Sspeer #if defined(sun4v)
3787678453a8Sspeer else
3788678453a8Sspeer nxge_hio_start_timer(nxgep);
3789678453a8Sspeer #endif
37906f45ec7bSml29623
37916f45ec7bSml29623 nxgep->link_notify = B_TRUE;
3792774da109Stc99174@train nxgep->link_check_count = 0;
37936f45ec7bSml29623 nxgep->nxge_mac_state = NXGE_MAC_STARTED;
37946f45ec7bSml29623
3795e759c33aSMichael Speer /*
3796e759c33aSMichael Speer * Let the global lock go, since we are intialized.
3797e759c33aSMichael Speer */
37986f45ec7bSml29623 MUTEX_EXIT(nxgep->genlock);
3799e759c33aSMichael Speer
3800e759c33aSMichael Speer /*
3801e759c33aSMichael Speer * Let the MAC start receiving packets, now that
3802e759c33aSMichael Speer * we are initialized.
3803e759c33aSMichael Speer */
3804e759c33aSMichael Speer if (!isLDOMguest(nxgep)) {
3805e759c33aSMichael Speer if (nxge_rx_mac_enable(nxgep) != NXGE_OK) {
3806e759c33aSMichael Speer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3807e759c33aSMichael Speer "<== nxge_m_start: enable of RX mac failed"));
3808e759c33aSMichael Speer return (EIO);
3809e759c33aSMichael Speer }
3810e759c33aSMichael Speer
3811e759c33aSMichael Speer /*
3812e759c33aSMichael Speer * Enable hardware interrupts.
3813e759c33aSMichael Speer */
3814e759c33aSMichael Speer nxge_intr_hw_enable(nxgep);
3815e759c33aSMichael Speer }
3816e759c33aSMichael Speer #if defined(sun4v)
3817e759c33aSMichael Speer else {
3818e759c33aSMichael Speer /*
3819e759c33aSMichael Speer * In guest domain we enable RDCs and their interrupts as
3820e759c33aSMichael Speer * the last step.
3821e759c33aSMichael Speer */
3822e759c33aSMichael Speer if (nxge_hio_rdc_enable(nxgep) != NXGE_OK) {
3823e759c33aSMichael Speer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3824e759c33aSMichael Speer "<== nxge_m_start: enable of RDCs failed"));
3825e759c33aSMichael Speer return (EIO);
3826e759c33aSMichael Speer }
3827e759c33aSMichael Speer
3828e759c33aSMichael Speer if (nxge_hio_rdc_intr_arm(nxgep, B_TRUE) != NXGE_OK) {
3829e759c33aSMichael Speer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3830e759c33aSMichael Speer "<== nxge_m_start: intrs enable for RDCs failed"));
3831e759c33aSMichael Speer return (EIO);
3832e759c33aSMichael Speer }
3833e759c33aSMichael Speer }
3834e759c33aSMichael Speer #endif
38356f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_start"));
38366f45ec7bSml29623 return (0);
38376f45ec7bSml29623 }
38386f45ec7bSml29623
3839da14cebeSEric Cheng static boolean_t
nxge_check_groups_stopped(p_nxge_t nxgep)3840da14cebeSEric Cheng nxge_check_groups_stopped(p_nxge_t nxgep)
3841da14cebeSEric Cheng {
3842da14cebeSEric Cheng int i;
3843da14cebeSEric Cheng
3844da14cebeSEric Cheng for (i = 0; i < NXGE_MAX_RDC_GROUPS; i++) {
3845da14cebeSEric Cheng if (nxgep->rx_hio_groups[i].started)
3846da14cebeSEric Cheng return (B_FALSE);
3847da14cebeSEric Cheng }
3848da14cebeSEric Cheng
3849da14cebeSEric Cheng return (B_TRUE);
3850da14cebeSEric Cheng }
3851da14cebeSEric Cheng
38526f45ec7bSml29623 /*
38536f45ec7bSml29623 * nxge_m_stop(): stop transmitting and receiving.
38546f45ec7bSml29623 */
38556f45ec7bSml29623 static void
nxge_m_stop(void * arg)38566f45ec7bSml29623 nxge_m_stop(void *arg)
38576f45ec7bSml29623 {
38586f45ec7bSml29623 p_nxge_t nxgep = (p_nxge_t)arg;
3859da14cebeSEric Cheng boolean_t groups_stopped;
38606f45ec7bSml29623
38616f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_stop"));
38626f45ec7bSml29623
3863e759c33aSMichael Speer /*
3864e759c33aSMichael Speer * Are the groups stopped?
3865e759c33aSMichael Speer */
3866da14cebeSEric Cheng groups_stopped = nxge_check_groups_stopped(nxgep);
3867e759c33aSMichael Speer ASSERT(groups_stopped == B_TRUE);
3868da14cebeSEric Cheng if (!groups_stopped) {
3869da14cebeSEric Cheng cmn_err(CE_WARN, "nxge(%d): groups are not stopped!\n",
3870da14cebeSEric Cheng nxgep->instance);
3871da14cebeSEric Cheng return;
3872da14cebeSEric Cheng }
3873da14cebeSEric Cheng
3874e759c33aSMichael Speer if (!isLDOMguest(nxgep)) {
3875e759c33aSMichael Speer /*
3876e759c33aSMichael Speer * Disable the RX mac.
3877e759c33aSMichael Speer */
3878e759c33aSMichael Speer (void) nxge_rx_mac_disable(nxgep);
3879d7cf53fcSmisaki Miyashita
3880e759c33aSMichael Speer /*
3881e759c33aSMichael Speer * Wait for the IPP to drain.
3882e759c33aSMichael Speer */
3883e759c33aSMichael Speer (void) nxge_ipp_drain(nxgep);
3884e759c33aSMichael Speer
3885e759c33aSMichael Speer /*
3886e759c33aSMichael Speer * Disable hardware interrupts.
3887e759c33aSMichael Speer */
3888e759c33aSMichael Speer nxge_intr_hw_disable(nxgep);
3889e759c33aSMichael Speer }
3890e759c33aSMichael Speer #if defined(sun4v)
3891e759c33aSMichael Speer else {
3892e759c33aSMichael Speer (void) nxge_hio_rdc_intr_arm(nxgep, B_FALSE);
3893e759c33aSMichael Speer }
3894e759c33aSMichael Speer #endif
3895e759c33aSMichael Speer
3896e759c33aSMichael Speer /*
3897e759c33aSMichael Speer * Grab the global lock.
3898e759c33aSMichael Speer */
3899e759c33aSMichael Speer MUTEX_ENTER(nxgep->genlock);
3900e759c33aSMichael Speer
3901e759c33aSMichael Speer nxgep->nxge_mac_state = NXGE_MAC_STOPPING;
39026f45ec7bSml29623 if (nxgep->nxge_timerid) {
39036f45ec7bSml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid);
39046f45ec7bSml29623 nxgep->nxge_timerid = 0;
39056f45ec7bSml29623 }
39066f45ec7bSml29623
3907e759c33aSMichael Speer /*
3908e759c33aSMichael Speer * Clean up.
3909e759c33aSMichael Speer */
39106f45ec7bSml29623 nxge_uninit(nxgep);
39116f45ec7bSml29623
39126f45ec7bSml29623 nxgep->nxge_mac_state = NXGE_MAC_STOPPED;
39136f45ec7bSml29623
3914e759c33aSMichael Speer /*
3915e759c33aSMichael Speer * Let go of the global lock.
3916e759c33aSMichael Speer */
39176f45ec7bSml29623 MUTEX_EXIT(nxgep->genlock);
39186f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_stop"));
39196f45ec7bSml29623 }
39206f45ec7bSml29623
39216f45ec7bSml29623 static int
nxge_m_multicst(void * arg,boolean_t add,const uint8_t * mca)39226f45ec7bSml29623 nxge_m_multicst(void *arg, boolean_t add, const uint8_t *mca)
39236f45ec7bSml29623 {
39246f45ec7bSml29623 p_nxge_t nxgep = (p_nxge_t)arg;
39256f45ec7bSml29623 struct ether_addr addrp;
39266f45ec7bSml29623
39276f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL,
39286f45ec7bSml29623 "==> nxge_m_multicst: add %d", add));
39296f45ec7bSml29623
39306f45ec7bSml29623 bcopy(mca, (uint8_t *)&addrp, ETHERADDRL);
39316f45ec7bSml29623 if (add) {
39326f45ec7bSml29623 if (nxge_add_mcast_addr(nxgep, &addrp)) {
39336f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
39346f45ec7bSml29623 "<== nxge_m_multicst: add multicast failed"));
39356f45ec7bSml29623 return (EINVAL);
39366f45ec7bSml29623 }
39376f45ec7bSml29623 } else {
39386f45ec7bSml29623 if (nxge_del_mcast_addr(nxgep, &addrp)) {
39396f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
39406f45ec7bSml29623 "<== nxge_m_multicst: del multicast failed"));
39416f45ec7bSml29623 return (EINVAL);
39426f45ec7bSml29623 }
39436f45ec7bSml29623 }
39446f45ec7bSml29623
39456f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_multicst"));
39466f45ec7bSml29623
39476f45ec7bSml29623 return (0);
39486f45ec7bSml29623 }
39496f45ec7bSml29623
39506f45ec7bSml29623 static int
nxge_m_promisc(void * arg,boolean_t on)39516f45ec7bSml29623 nxge_m_promisc(void *arg, boolean_t on)
39526f45ec7bSml29623 {
39536f45ec7bSml29623 p_nxge_t nxgep = (p_nxge_t)arg;
39546f45ec7bSml29623
39556f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL,
39566f45ec7bSml29623 "==> nxge_m_promisc: on %d", on));
39576f45ec7bSml29623
39586f45ec7bSml29623 if (nxge_set_promisc(nxgep, on)) {
39596f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
39606f45ec7bSml29623 "<== nxge_m_promisc: set promisc failed"));
39616f45ec7bSml29623 return (EINVAL);
39626f45ec7bSml29623 }
39636f45ec7bSml29623
39646f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL,
39656f45ec7bSml29623 "<== nxge_m_promisc: on %d", on));
39666f45ec7bSml29623
39676f45ec7bSml29623 return (0);
39686f45ec7bSml29623 }
39696f45ec7bSml29623
39706f45ec7bSml29623 static void
nxge_m_ioctl(void * arg,queue_t * wq,mblk_t * mp)39716f45ec7bSml29623 nxge_m_ioctl(void *arg, queue_t *wq, mblk_t *mp)
39726f45ec7bSml29623 {
39736f45ec7bSml29623 p_nxge_t nxgep = (p_nxge_t)arg;
397456d930aeSspeer struct iocblk *iocp;
39756f45ec7bSml29623 boolean_t need_privilege;
39766f45ec7bSml29623 int err;
39776f45ec7bSml29623 int cmd;
39786f45ec7bSml29623
39796f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl"));
39806f45ec7bSml29623
39816f45ec7bSml29623 iocp = (struct iocblk *)mp->b_rptr;
39826f45ec7bSml29623 iocp->ioc_error = 0;
39836f45ec7bSml29623 need_privilege = B_TRUE;
39846f45ec7bSml29623 cmd = iocp->ioc_cmd;
39856f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl: cmd 0x%08x", cmd));
39866f45ec7bSml29623 switch (cmd) {
39876f45ec7bSml29623 default:
39886f45ec7bSml29623 miocnak(wq, mp, 0, EINVAL);
39896f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl: invalid"));
39906f45ec7bSml29623 return;
39916f45ec7bSml29623
39926f45ec7bSml29623 case LB_GET_INFO_SIZE:
39936f45ec7bSml29623 case LB_GET_INFO:
39946f45ec7bSml29623 case LB_GET_MODE:
39956f45ec7bSml29623 need_privilege = B_FALSE;
39966f45ec7bSml29623 break;
39976f45ec7bSml29623 case LB_SET_MODE:
39986f45ec7bSml29623 break;
39996f45ec7bSml29623
40006f45ec7bSml29623
40016f45ec7bSml29623 case NXGE_GET_MII:
40026f45ec7bSml29623 case NXGE_PUT_MII:
40036f45ec7bSml29623 case NXGE_GET64:
40046f45ec7bSml29623 case NXGE_PUT64:
40056f45ec7bSml29623 case NXGE_GET_TX_RING_SZ:
40066f45ec7bSml29623 case NXGE_GET_TX_DESC:
40076f45ec7bSml29623 case NXGE_TX_SIDE_RESET:
40086f45ec7bSml29623 case NXGE_RX_SIDE_RESET:
40096f45ec7bSml29623 case NXGE_GLOBAL_RESET:
40106f45ec7bSml29623 case NXGE_RESET_MAC:
40116f45ec7bSml29623 case NXGE_TX_REGS_DUMP:
40126f45ec7bSml29623 case NXGE_RX_REGS_DUMP:
40136f45ec7bSml29623 case NXGE_INT_REGS_DUMP:
40146f45ec7bSml29623 case NXGE_VIR_INT_REGS_DUMP:
40156f45ec7bSml29623 case NXGE_PUT_TCAM:
40166f45ec7bSml29623 case NXGE_GET_TCAM:
40176f45ec7bSml29623 case NXGE_RTRACE:
40186f45ec7bSml29623 case NXGE_RDUMP:
40194df55fdeSJanie Lu case NXGE_RX_CLASS:
40204df55fdeSJanie Lu case NXGE_RX_HASH:
40216f45ec7bSml29623
40226f45ec7bSml29623 need_privilege = B_FALSE;
40236f45ec7bSml29623 break;
40246f45ec7bSml29623 case NXGE_INJECT_ERR:
40256f45ec7bSml29623 cmn_err(CE_NOTE, "!nxge_m_ioctl: Inject error\n");
40266f45ec7bSml29623 nxge_err_inject(nxgep, wq, mp);
40276f45ec7bSml29623 break;
40286f45ec7bSml29623 }
40296f45ec7bSml29623
40306f45ec7bSml29623 if (need_privilege) {
40316f45ec7bSml29623 err = secpolicy_net_config(iocp->ioc_cr, B_FALSE);
40326f45ec7bSml29623 if (err != 0) {
40336f45ec7bSml29623 miocnak(wq, mp, 0, err);
40346f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
40356f45ec7bSml29623 "<== nxge_m_ioctl: no priv"));
40366f45ec7bSml29623 return;
40376f45ec7bSml29623 }
40386f45ec7bSml29623 }
40396f45ec7bSml29623
40406f45ec7bSml29623 switch (cmd) {
40416f45ec7bSml29623
40426f45ec7bSml29623 case LB_GET_MODE:
40436f45ec7bSml29623 case LB_SET_MODE:
40446f45ec7bSml29623 case LB_GET_INFO_SIZE:
40456f45ec7bSml29623 case LB_GET_INFO:
40466f45ec7bSml29623 nxge_loopback_ioctl(nxgep, wq, mp, iocp);
40476f45ec7bSml29623 break;
40486f45ec7bSml29623
40496f45ec7bSml29623 case NXGE_GET_MII:
40506f45ec7bSml29623 case NXGE_PUT_MII:
40516f45ec7bSml29623 case NXGE_PUT_TCAM:
40526f45ec7bSml29623 case NXGE_GET_TCAM:
40536f45ec7bSml29623 case NXGE_GET64:
40546f45ec7bSml29623 case NXGE_PUT64:
40556f45ec7bSml29623 case NXGE_GET_TX_RING_SZ:
40566f45ec7bSml29623 case NXGE_GET_TX_DESC:
40576f45ec7bSml29623 case NXGE_TX_SIDE_RESET:
40586f45ec7bSml29623 case NXGE_RX_SIDE_RESET:
40596f45ec7bSml29623 case NXGE_GLOBAL_RESET:
40606f45ec7bSml29623 case NXGE_RESET_MAC:
40616f45ec7bSml29623 case NXGE_TX_REGS_DUMP:
40626f45ec7bSml29623 case NXGE_RX_REGS_DUMP:
40636f45ec7bSml29623 case NXGE_INT_REGS_DUMP:
40646f45ec7bSml29623 case NXGE_VIR_INT_REGS_DUMP:
40656f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
40666f45ec7bSml29623 "==> nxge_m_ioctl: cmd 0x%x", cmd));
40676f45ec7bSml29623 nxge_hw_ioctl(nxgep, wq, mp, iocp);
40686f45ec7bSml29623 break;
40694df55fdeSJanie Lu case NXGE_RX_CLASS:
40704df55fdeSJanie Lu if (nxge_rxclass_ioctl(nxgep, wq, mp->b_cont) < 0)
40714df55fdeSJanie Lu miocnak(wq, mp, 0, EINVAL);
40724df55fdeSJanie Lu else
40734df55fdeSJanie Lu miocack(wq, mp, sizeof (rx_class_cfg_t), 0);
40744df55fdeSJanie Lu break;
40754df55fdeSJanie Lu case NXGE_RX_HASH:
40764df55fdeSJanie Lu
40774df55fdeSJanie Lu if (nxge_rxhash_ioctl(nxgep, wq, mp->b_cont) < 0)
40784df55fdeSJanie Lu miocnak(wq, mp, 0, EINVAL);
40794df55fdeSJanie Lu else
40804df55fdeSJanie Lu miocack(wq, mp, sizeof (cfg_cmd_t), 0);
40814df55fdeSJanie Lu break;
40826f45ec7bSml29623 }
40836f45ec7bSml29623
40846f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl"));
40856f45ec7bSml29623 }
40866f45ec7bSml29623
40876f45ec7bSml29623 extern void nxge_rx_hw_blank(void *arg, time_t ticks, uint_t count);
40886f45ec7bSml29623
4089678453a8Sspeer void
nxge_mmac_kstat_update(p_nxge_t nxgep,int slot,boolean_t factory)4090da14cebeSEric Cheng nxge_mmac_kstat_update(p_nxge_t nxgep, int slot, boolean_t factory)
40916f45ec7bSml29623 {
40926f45ec7bSml29623 p_nxge_mmac_stats_t mmac_stats;
40936f45ec7bSml29623 int i;
40946f45ec7bSml29623 nxge_mmac_t *mmac_info;
40956f45ec7bSml29623
40966f45ec7bSml29623 mmac_info = &nxgep->nxge_mmac_info;
40976f45ec7bSml29623
40986f45ec7bSml29623 mmac_stats = &nxgep->statsp->mmac_stats;
40996f45ec7bSml29623 mmac_stats->mmac_max_cnt = mmac_info->num_mmac;
41006f45ec7bSml29623 mmac_stats->mmac_avail_cnt = mmac_info->naddrfree;
41016f45ec7bSml29623
41026f45ec7bSml29623 for (i = 0; i < ETHERADDRL; i++) {
41036f45ec7bSml29623 if (factory) {
41046f45ec7bSml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i]
41054045d941Ssowmini = mmac_info->factory_mac_pool[slot][
41064045d941Ssowmini (ETHERADDRL-1) - i];
41076f45ec7bSml29623 } else {
41086f45ec7bSml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i]
41094045d941Ssowmini = mmac_info->mac_pool[slot].addr[
41104045d941Ssowmini (ETHERADDRL - 1) - i];
41116f45ec7bSml29623 }
41126f45ec7bSml29623 }
41136f45ec7bSml29623 }
41146f45ec7bSml29623
41156f45ec7bSml29623 /*
41166f45ec7bSml29623 * nxge_altmac_set() -- Set an alternate MAC address
41176f45ec7bSml29623 */
4118da14cebeSEric Cheng static int
nxge_altmac_set(p_nxge_t nxgep,uint8_t * maddr,int slot,int rdctbl,boolean_t usetbl)4119da14cebeSEric Cheng nxge_altmac_set(p_nxge_t nxgep, uint8_t *maddr, int slot,
4120da14cebeSEric Cheng int rdctbl, boolean_t usetbl)
41216f45ec7bSml29623 {
41226f45ec7bSml29623 uint8_t addrn;
41236f45ec7bSml29623 uint8_t portn;
41246f45ec7bSml29623 npi_mac_addr_t altmac;
41257b9fa28bSspeer hostinfo_t mac_rdc;
41267b9fa28bSspeer p_nxge_class_pt_cfg_t clscfgp;
41276f45ec7bSml29623
4128da14cebeSEric Cheng
41296f45ec7bSml29623 altmac.w2 = ((uint16_t)maddr[0] << 8) | ((uint16_t)maddr[1] & 0x0ff);
41306f45ec7bSml29623 altmac.w1 = ((uint16_t)maddr[2] << 8) | ((uint16_t)maddr[3] & 0x0ff);
41316f45ec7bSml29623 altmac.w0 = ((uint16_t)maddr[4] << 8) | ((uint16_t)maddr[5] & 0x0ff);
41326f45ec7bSml29623
41336f45ec7bSml29623 portn = nxgep->mac.portnum;
41346f45ec7bSml29623 addrn = (uint8_t)slot - 1;
41356f45ec7bSml29623
4136da14cebeSEric Cheng if (npi_mac_altaddr_entry(nxgep->npi_handle, OP_SET,
4137da14cebeSEric Cheng nxgep->function_num, addrn, &altmac) != NPI_SUCCESS)
41386f45ec7bSml29623 return (EIO);
41397b9fa28bSspeer
41407b9fa28bSspeer /*
41417b9fa28bSspeer * Set the rdc table number for the host info entry
41427b9fa28bSspeer * for this mac address slot.
41437b9fa28bSspeer */
41447b9fa28bSspeer clscfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config;
41457b9fa28bSspeer mac_rdc.value = 0;
4146da14cebeSEric Cheng if (usetbl)
4147e857d0f3SMichael Speer mac_rdc.bits.w0.rdc_tbl_num = rdctbl;
4148da14cebeSEric Cheng else
4149da14cebeSEric Cheng mac_rdc.bits.w0.rdc_tbl_num =
4150da14cebeSEric Cheng clscfgp->mac_host_info[addrn].rdctbl;
41517b9fa28bSspeer mac_rdc.bits.w0.mac_pref = clscfgp->mac_host_info[addrn].mpr_npr;
41527b9fa28bSspeer
41537b9fa28bSspeer if (npi_mac_hostinfo_entry(nxgep->npi_handle, OP_SET,
41547b9fa28bSspeer nxgep->function_num, addrn, &mac_rdc) != NPI_SUCCESS) {
41557b9fa28bSspeer return (EIO);
41567b9fa28bSspeer }
41577b9fa28bSspeer
41586f45ec7bSml29623 /*
41596f45ec7bSml29623 * Enable comparison with the alternate MAC address.
41606f45ec7bSml29623 * While the first alternate addr is enabled by bit 1 of register
41616f45ec7bSml29623 * BMAC_ALTAD_CMPEN, it is enabled by bit 0 of register
41626f45ec7bSml29623 * XMAC_ADDR_CMPEN, so slot needs to be converted to addrn
41636f45ec7bSml29623 * accordingly before calling npi_mac_altaddr_entry.
41646f45ec7bSml29623 */
41656f45ec7bSml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1)
41666f45ec7bSml29623 addrn = (uint8_t)slot - 1;
41676f45ec7bSml29623 else
41686f45ec7bSml29623 addrn = (uint8_t)slot;
41696f45ec7bSml29623
4170da14cebeSEric Cheng if (npi_mac_altaddr_enable(nxgep->npi_handle,
4171da14cebeSEric Cheng nxgep->function_num, addrn) != NPI_SUCCESS) {
41726f45ec7bSml29623 return (EIO);
4173da14cebeSEric Cheng }
4174da14cebeSEric Cheng
41756f45ec7bSml29623 return (0);
41766f45ec7bSml29623 }
41776f45ec7bSml29623
41786f45ec7bSml29623 /*
4179da14cebeSEric Cheng * nxeg_m_mmac_add_g() - find an unused address slot, set the address
41806f45ec7bSml29623 * value to the one specified, enable the port to start filtering on
41816f45ec7bSml29623 * the new MAC address. Returns 0 on success.
41826f45ec7bSml29623 */
4183678453a8Sspeer int
nxge_m_mmac_add_g(void * arg,const uint8_t * maddr,int rdctbl,boolean_t usetbl)4184da14cebeSEric Cheng nxge_m_mmac_add_g(void *arg, const uint8_t *maddr, int rdctbl,
4185da14cebeSEric Cheng boolean_t usetbl)
41866f45ec7bSml29623 {
41876f45ec7bSml29623 p_nxge_t nxgep = arg;
4188da14cebeSEric Cheng int slot;
41896f45ec7bSml29623 nxge_mmac_t *mmac_info;
41906f45ec7bSml29623 int err;
41916f45ec7bSml29623 nxge_status_t status;
41926f45ec7bSml29623
41936f45ec7bSml29623 mutex_enter(nxgep->genlock);
41946f45ec7bSml29623
41956f45ec7bSml29623 /*
41966f45ec7bSml29623 * Make sure that nxge is initialized, if _start() has
41976f45ec7bSml29623 * not been called.
41986f45ec7bSml29623 */
41996f45ec7bSml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
42006f45ec7bSml29623 status = nxge_init(nxgep);
42016f45ec7bSml29623 if (status != NXGE_OK) {
42026f45ec7bSml29623 mutex_exit(nxgep->genlock);
42036f45ec7bSml29623 return (ENXIO);
42046f45ec7bSml29623 }
42056f45ec7bSml29623 }
42066f45ec7bSml29623
42076f45ec7bSml29623 mmac_info = &nxgep->nxge_mmac_info;
42086f45ec7bSml29623 if (mmac_info->naddrfree == 0) {
42096f45ec7bSml29623 mutex_exit(nxgep->genlock);
42106f45ec7bSml29623 return (ENOSPC);
42116f45ec7bSml29623 }
4212da14cebeSEric Cheng
42136f45ec7bSml29623 /*
42146f45ec7bSml29623 * Search for the first available slot. Because naddrfree
42156f45ec7bSml29623 * is not zero, we are guaranteed to find one.
42166f45ec7bSml29623 * Each of the first two ports of Neptune has 16 alternate
4217678453a8Sspeer * MAC slots but only the first 7 (of 15) slots have assigned factory
42186f45ec7bSml29623 * MAC addresses. We first search among the slots without bundled
42196f45ec7bSml29623 * factory MACs. If we fail to find one in that range, then we
42206f45ec7bSml29623 * search the slots with bundled factory MACs. A factory MAC
42216f45ec7bSml29623 * will be wasted while the slot is used with a user MAC address.
42226f45ec7bSml29623 * But the slot could be used by factory MAC again after calling
42236f45ec7bSml29623 * nxge_m_mmac_remove and nxge_m_mmac_reserve.
42246f45ec7bSml29623 */
4225da14cebeSEric Cheng for (slot = 0; slot <= mmac_info->num_mmac; slot++) {
42266f45ec7bSml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED))
42276f45ec7bSml29623 break;
42286f45ec7bSml29623 }
4229da14cebeSEric Cheng
42306f45ec7bSml29623 ASSERT(slot <= mmac_info->num_mmac);
4231e857d0f3SMichael Speer
4232da14cebeSEric Cheng if ((err = nxge_altmac_set(nxgep, (uint8_t *)maddr, slot, rdctbl,
4233da14cebeSEric Cheng usetbl)) != 0) {
42346f45ec7bSml29623 mutex_exit(nxgep->genlock);
42356f45ec7bSml29623 return (err);
42366f45ec7bSml29623 }
4237e857d0f3SMichael Speer
4238da14cebeSEric Cheng bcopy(maddr, mmac_info->mac_pool[slot].addr, ETHERADDRL);
42396f45ec7bSml29623 mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED;
42406f45ec7bSml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR;
42416f45ec7bSml29623 mmac_info->naddrfree--;
42426f45ec7bSml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
42436f45ec7bSml29623
42446f45ec7bSml29623 mutex_exit(nxgep->genlock);
42456f45ec7bSml29623 return (0);
42466f45ec7bSml29623 }
42476f45ec7bSml29623
42486f45ec7bSml29623 /*
42496f45ec7bSml29623 * Remove the specified mac address and update the HW not to filter
42506f45ec7bSml29623 * the mac address anymore.
42516f45ec7bSml29623 */
4252678453a8Sspeer int
nxge_m_mmac_remove(void * arg,int slot)4253da14cebeSEric Cheng nxge_m_mmac_remove(void *arg, int slot)
42546f45ec7bSml29623 {
42556f45ec7bSml29623 p_nxge_t nxgep = arg;
42566f45ec7bSml29623 nxge_mmac_t *mmac_info;
42576f45ec7bSml29623 uint8_t addrn;
42586f45ec7bSml29623 uint8_t portn;
42596f45ec7bSml29623 int err = 0;
42606f45ec7bSml29623 nxge_status_t status;
42616f45ec7bSml29623
42626f45ec7bSml29623 mutex_enter(nxgep->genlock);
42636f45ec7bSml29623
42646f45ec7bSml29623 /*
42656f45ec7bSml29623 * Make sure that nxge is initialized, if _start() has
42666f45ec7bSml29623 * not been called.
42676f45ec7bSml29623 */
42686f45ec7bSml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
42696f45ec7bSml29623 status = nxge_init(nxgep);
42706f45ec7bSml29623 if (status != NXGE_OK) {
42716f45ec7bSml29623 mutex_exit(nxgep->genlock);
42726f45ec7bSml29623 return (ENXIO);
42736f45ec7bSml29623 }
42746f45ec7bSml29623 }
42756f45ec7bSml29623
42766f45ec7bSml29623 mmac_info = &nxgep->nxge_mmac_info;
42776f45ec7bSml29623 if (slot < 1 || slot > mmac_info->num_mmac) {
42786f45ec7bSml29623 mutex_exit(nxgep->genlock);
42796f45ec7bSml29623 return (EINVAL);
42806f45ec7bSml29623 }
42816f45ec7bSml29623
42826f45ec7bSml29623 portn = nxgep->mac.portnum;
42836f45ec7bSml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1)
42846f45ec7bSml29623 addrn = (uint8_t)slot - 1;
42856f45ec7bSml29623 else
42866f45ec7bSml29623 addrn = (uint8_t)slot;
42876f45ec7bSml29623
42886f45ec7bSml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) {
42896f45ec7bSml29623 if (npi_mac_altaddr_disable(nxgep->npi_handle, portn, addrn)
42906f45ec7bSml29623 == NPI_SUCCESS) {
42916f45ec7bSml29623 mmac_info->naddrfree++;
42926f45ec7bSml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_SLOT_USED;
42936f45ec7bSml29623 /*
42946f45ec7bSml29623 * Regardless if the MAC we just stopped filtering
42956f45ec7bSml29623 * is a user addr or a facory addr, we must set
42966f45ec7bSml29623 * the MMAC_VENDOR_ADDR flag if this slot has an
42976f45ec7bSml29623 * associated factory MAC to indicate that a factory
42986f45ec7bSml29623 * MAC is available.
42996f45ec7bSml29623 */
43006f45ec7bSml29623 if (slot <= mmac_info->num_factory_mmac) {
43016f45ec7bSml29623 mmac_info->mac_pool[slot].flags
43026f45ec7bSml29623 |= MMAC_VENDOR_ADDR;
43036f45ec7bSml29623 }
43046f45ec7bSml29623 /*
43056f45ec7bSml29623 * Clear mac_pool[slot].addr so that kstat shows 0
43066f45ec7bSml29623 * alternate MAC address if the slot is not used.
43076f45ec7bSml29623 * (But nxge_m_mmac_get returns the factory MAC even
43086f45ec7bSml29623 * when the slot is not used!)
43096f45ec7bSml29623 */
43106f45ec7bSml29623 bzero(mmac_info->mac_pool[slot].addr, ETHERADDRL);
43116f45ec7bSml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
43126f45ec7bSml29623 } else {
43136f45ec7bSml29623 err = EIO;
43146f45ec7bSml29623 }
43156f45ec7bSml29623 } else {
43166f45ec7bSml29623 err = EINVAL;
43176f45ec7bSml29623 }
43186f45ec7bSml29623
43196f45ec7bSml29623 mutex_exit(nxgep->genlock);
43206f45ec7bSml29623 return (err);
43216f45ec7bSml29623 }
43226f45ec7bSml29623
43236f45ec7bSml29623 /*
4324da14cebeSEric Cheng * The callback to query all the factory addresses. naddr must be the same as
4325da14cebeSEric Cheng * the number of factory addresses (returned by MAC_CAPAB_MULTIFACTADDR), and
4326da14cebeSEric Cheng * mcm_addr is the space allocated for keep all the addresses, whose size is
4327da14cebeSEric Cheng * naddr * MAXMACADDRLEN.
43286f45ec7bSml29623 */
4329da14cebeSEric Cheng static void
nxge_m_getfactaddr(void * arg,uint_t naddr,uint8_t * addr)4330da14cebeSEric Cheng nxge_m_getfactaddr(void *arg, uint_t naddr, uint8_t *addr)
43316f45ec7bSml29623 {
43326f45ec7bSml29623 nxge_t *nxgep = arg;
43336f45ec7bSml29623 nxge_mmac_t *mmac_info;
4334da14cebeSEric Cheng int i;
43356f45ec7bSml29623
43366f45ec7bSml29623 mutex_enter(nxgep->genlock);
43376f45ec7bSml29623
43386f45ec7bSml29623 mmac_info = &nxgep->nxge_mmac_info;
4339da14cebeSEric Cheng ASSERT(naddr == mmac_info->num_factory_mmac);
43406f45ec7bSml29623
4341da14cebeSEric Cheng for (i = 0; i < naddr; i++) {
4342da14cebeSEric Cheng bcopy(mmac_info->factory_mac_pool[i + 1],
4343da14cebeSEric Cheng addr + i * MAXMACADDRLEN, ETHERADDRL);
43446f45ec7bSml29623 }
43456f45ec7bSml29623
43466f45ec7bSml29623 mutex_exit(nxgep->genlock);
43476f45ec7bSml29623 }
43486f45ec7bSml29623
4349da14cebeSEric Cheng
43506f45ec7bSml29623 static boolean_t
nxge_m_getcapab(void * arg,mac_capab_t cap,void * cap_data)43516f45ec7bSml29623 nxge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data)
43526f45ec7bSml29623 {
43536f45ec7bSml29623 nxge_t *nxgep = arg;
43546f45ec7bSml29623 uint32_t *txflags = cap_data;
43556f45ec7bSml29623
43566f45ec7bSml29623 switch (cap) {
43576f45ec7bSml29623 case MAC_CAPAB_HCKSUM:
4358678453a8Sspeer NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
4359b4d05839Sml29623 "==> nxge_m_getcapab: checksum %d", nxge_cksum_offload));
4360b4d05839Sml29623 if (nxge_cksum_offload <= 1) {
43616f45ec7bSml29623 *txflags = HCKSUM_INET_PARTIAL;
4362678453a8Sspeer }
43636f45ec7bSml29623 break;
4364678453a8Sspeer
4365da14cebeSEric Cheng case MAC_CAPAB_MULTIFACTADDR: {
4366da14cebeSEric Cheng mac_capab_multifactaddr_t *mfacp = cap_data;
43676f45ec7bSml29623
436863f531d1SSriharsha Basavapatna if (!isLDOMguest(nxgep)) {
43696f45ec7bSml29623 mutex_enter(nxgep->genlock);
437063f531d1SSriharsha Basavapatna mfacp->mcm_naddr =
437163f531d1SSriharsha Basavapatna nxgep->nxge_mmac_info.num_factory_mmac;
4372da14cebeSEric Cheng mfacp->mcm_getaddr = nxge_m_getfactaddr;
43736f45ec7bSml29623 mutex_exit(nxgep->genlock);
437463f531d1SSriharsha Basavapatna }
43756f45ec7bSml29623 break;
4376da14cebeSEric Cheng }
4377678453a8Sspeer
437830ac2e7bSml29623 case MAC_CAPAB_LSO: {
437930ac2e7bSml29623 mac_capab_lso_t *cap_lso = cap_data;
438030ac2e7bSml29623
43813d16f8e7Sml29623 if (nxgep->soft_lso_enable) {
4382b4d05839Sml29623 if (nxge_cksum_offload <= 1) {
438330ac2e7bSml29623 cap_lso->lso_flags = LSO_TX_BASIC_TCP_IPV4;
438430ac2e7bSml29623 if (nxge_lso_max > NXGE_LSO_MAXLEN) {
438530ac2e7bSml29623 nxge_lso_max = NXGE_LSO_MAXLEN;
438630ac2e7bSml29623 }
4387b4d05839Sml29623 cap_lso->lso_basic_tcp_ipv4.lso_max =
4388b4d05839Sml29623 nxge_lso_max;
4389b4d05839Sml29623 }
439030ac2e7bSml29623 break;
439130ac2e7bSml29623 } else {
439230ac2e7bSml29623 return (B_FALSE);
439330ac2e7bSml29623 }
439430ac2e7bSml29623 }
439530ac2e7bSml29623
4396678453a8Sspeer case MAC_CAPAB_RINGS: {
4397da14cebeSEric Cheng mac_capab_rings_t *cap_rings = cap_data;
4398da14cebeSEric Cheng p_nxge_hw_pt_cfg_t p_cfgp = &nxgep->pt_config.hw_config;
4399678453a8Sspeer
4400da14cebeSEric Cheng mutex_enter(nxgep->genlock);
4401da14cebeSEric Cheng if (cap_rings->mr_type == MAC_RING_TYPE_RX) {
440263f531d1SSriharsha Basavapatna if (isLDOMguest(nxgep)) {
440363f531d1SSriharsha Basavapatna cap_rings->mr_group_type =
440463f531d1SSriharsha Basavapatna MAC_GROUP_TYPE_STATIC;
440563f531d1SSriharsha Basavapatna cap_rings->mr_rnum =
440663f531d1SSriharsha Basavapatna NXGE_HIO_SHARE_MAX_CHANNELS;
440763f531d1SSriharsha Basavapatna cap_rings->mr_rget = nxge_fill_ring;
440863f531d1SSriharsha Basavapatna cap_rings->mr_gnum = 1;
440963f531d1SSriharsha Basavapatna cap_rings->mr_gget = nxge_hio_group_get;
441063f531d1SSriharsha Basavapatna cap_rings->mr_gaddring = NULL;
441163f531d1SSriharsha Basavapatna cap_rings->mr_gremring = NULL;
441263f531d1SSriharsha Basavapatna } else {
441363f531d1SSriharsha Basavapatna /*
441463f531d1SSriharsha Basavapatna * Service Domain.
441563f531d1SSriharsha Basavapatna */
441663f531d1SSriharsha Basavapatna cap_rings->mr_group_type =
441763f531d1SSriharsha Basavapatna MAC_GROUP_TYPE_DYNAMIC;
4418da14cebeSEric Cheng cap_rings->mr_rnum = p_cfgp->max_rdcs;
4419da14cebeSEric Cheng cap_rings->mr_rget = nxge_fill_ring;
4420da14cebeSEric Cheng cap_rings->mr_gnum = p_cfgp->max_rdc_grpids;
4421da14cebeSEric Cheng cap_rings->mr_gget = nxge_hio_group_get;
4422da14cebeSEric Cheng cap_rings->mr_gaddring = nxge_group_add_ring;
4423da14cebeSEric Cheng cap_rings->mr_gremring = nxge_group_rem_ring;
442463f531d1SSriharsha Basavapatna }
4425678453a8Sspeer
4426da14cebeSEric Cheng NXGE_DEBUG_MSG((nxgep, RX_CTL,
4427da14cebeSEric Cheng "==> nxge_m_getcapab: rx nrings[%d] ngroups[%d]",
4428da14cebeSEric Cheng p_cfgp->max_rdcs, p_cfgp->max_rdc_grpids));
4429678453a8Sspeer } else {
443063f531d1SSriharsha Basavapatna /*
443163f531d1SSriharsha Basavapatna * TX Rings.
443263f531d1SSriharsha Basavapatna */
443363f531d1SSriharsha Basavapatna if (isLDOMguest(nxgep)) {
443463f531d1SSriharsha Basavapatna cap_rings->mr_group_type =
443563f531d1SSriharsha Basavapatna MAC_GROUP_TYPE_STATIC;
443663f531d1SSriharsha Basavapatna cap_rings->mr_rnum =
443763f531d1SSriharsha Basavapatna NXGE_HIO_SHARE_MAX_CHANNELS;
443863f531d1SSriharsha Basavapatna cap_rings->mr_rget = nxge_fill_ring;
443963f531d1SSriharsha Basavapatna cap_rings->mr_gnum = 0;
444063f531d1SSriharsha Basavapatna cap_rings->mr_gget = NULL;
444163f531d1SSriharsha Basavapatna cap_rings->mr_gaddring = NULL;
444263f531d1SSriharsha Basavapatna cap_rings->mr_gremring = NULL;
444363f531d1SSriharsha Basavapatna } else {
444463f531d1SSriharsha Basavapatna /*
444563f531d1SSriharsha Basavapatna * Service Domain.
444663f531d1SSriharsha Basavapatna */
444763f531d1SSriharsha Basavapatna cap_rings->mr_group_type =
444863f531d1SSriharsha Basavapatna MAC_GROUP_TYPE_DYNAMIC;
4449da14cebeSEric Cheng cap_rings->mr_rnum = p_cfgp->tdc.count;
4450da14cebeSEric Cheng cap_rings->mr_rget = nxge_fill_ring;
445163f531d1SSriharsha Basavapatna
445263f531d1SSriharsha Basavapatna /*
445363f531d1SSriharsha Basavapatna * Share capable.
445463f531d1SSriharsha Basavapatna *
445563f531d1SSriharsha Basavapatna * Do not report the default group: hence -1
445663f531d1SSriharsha Basavapatna */
4457da14cebeSEric Cheng cap_rings->mr_gnum =
4458da14cebeSEric Cheng NXGE_MAX_TDC_GROUPS / nxgep->nports - 1;
4459da14cebeSEric Cheng cap_rings->mr_gget = nxge_hio_group_get;
4460da14cebeSEric Cheng cap_rings->mr_gaddring = nxge_group_add_ring;
4461da14cebeSEric Cheng cap_rings->mr_gremring = nxge_group_rem_ring;
446263f531d1SSriharsha Basavapatna }
4463da14cebeSEric Cheng
4464da14cebeSEric Cheng NXGE_DEBUG_MSG((nxgep, TX_CTL,
4465da14cebeSEric Cheng "==> nxge_m_getcapab: tx rings # of rings %d",
4466da14cebeSEric Cheng p_cfgp->tdc.count));
4467da14cebeSEric Cheng }
4468da14cebeSEric Cheng mutex_exit(nxgep->genlock);
4469678453a8Sspeer break;
4470678453a8Sspeer }
4471678453a8Sspeer
4472da14cebeSEric Cheng #if defined(sun4v)
4473678453a8Sspeer case MAC_CAPAB_SHARES: {
4474678453a8Sspeer mac_capab_share_t *mshares = (mac_capab_share_t *)cap_data;
4475678453a8Sspeer
4476678453a8Sspeer /*
4477678453a8Sspeer * Only the service domain driver responds to
4478678453a8Sspeer * this capability request.
4479678453a8Sspeer */
4480da14cebeSEric Cheng mutex_enter(nxgep->genlock);
4481678453a8Sspeer if (isLDOMservice(nxgep)) {
4482678453a8Sspeer mshares->ms_snum = 3;
4483678453a8Sspeer mshares->ms_handle = (void *)nxgep;
4484678453a8Sspeer mshares->ms_salloc = nxge_hio_share_alloc;
4485678453a8Sspeer mshares->ms_sfree = nxge_hio_share_free;
4486da14cebeSEric Cheng mshares->ms_sadd = nxge_hio_share_add_group;
4487da14cebeSEric Cheng mshares->ms_sremove = nxge_hio_share_rem_group;
4488678453a8Sspeer mshares->ms_squery = nxge_hio_share_query;
4489da14cebeSEric Cheng mshares->ms_sbind = nxge_hio_share_bind;
4490da14cebeSEric Cheng mshares->ms_sunbind = nxge_hio_share_unbind;
4491da14cebeSEric Cheng mutex_exit(nxgep->genlock);
4492da14cebeSEric Cheng } else {
4493da14cebeSEric Cheng mutex_exit(nxgep->genlock);
4494678453a8Sspeer return (B_FALSE);
4495da14cebeSEric Cheng }
4496678453a8Sspeer break;
4497678453a8Sspeer }
4498678453a8Sspeer #endif
44996f45ec7bSml29623 default:
45006f45ec7bSml29623 return (B_FALSE);
45016f45ec7bSml29623 }
45026f45ec7bSml29623 return (B_TRUE);
45036f45ec7bSml29623 }
45046f45ec7bSml29623
45051bd6825cSml29623 static boolean_t
nxge_param_locked(mac_prop_id_t pr_num)45061bd6825cSml29623 nxge_param_locked(mac_prop_id_t pr_num)
45071bd6825cSml29623 {
45081bd6825cSml29623 /*
45091bd6825cSml29623 * All adv_* parameters are locked (read-only) while
45101bd6825cSml29623 * the device is in any sort of loopback mode ...
45111bd6825cSml29623 */
45121bd6825cSml29623 switch (pr_num) {
45133fd94f8cSam223141 case MAC_PROP_ADV_1000FDX_CAP:
45143fd94f8cSam223141 case MAC_PROP_EN_1000FDX_CAP:
45153fd94f8cSam223141 case MAC_PROP_ADV_1000HDX_CAP:
45163fd94f8cSam223141 case MAC_PROP_EN_1000HDX_CAP:
45173fd94f8cSam223141 case MAC_PROP_ADV_100FDX_CAP:
45183fd94f8cSam223141 case MAC_PROP_EN_100FDX_CAP:
45193fd94f8cSam223141 case MAC_PROP_ADV_100HDX_CAP:
45203fd94f8cSam223141 case MAC_PROP_EN_100HDX_CAP:
45213fd94f8cSam223141 case MAC_PROP_ADV_10FDX_CAP:
45223fd94f8cSam223141 case MAC_PROP_EN_10FDX_CAP:
45233fd94f8cSam223141 case MAC_PROP_ADV_10HDX_CAP:
45243fd94f8cSam223141 case MAC_PROP_EN_10HDX_CAP:
45253fd94f8cSam223141 case MAC_PROP_AUTONEG:
45263fd94f8cSam223141 case MAC_PROP_FLOWCTRL:
45271bd6825cSml29623 return (B_TRUE);
45281bd6825cSml29623 }
45291bd6825cSml29623 return (B_FALSE);
45301bd6825cSml29623 }
45311bd6825cSml29623
45321bd6825cSml29623 /*
45331bd6825cSml29623 * callback functions for set/get of properties
45341bd6825cSml29623 */
45351bd6825cSml29623 static int
nxge_m_setprop(void * barg,const char * pr_name,mac_prop_id_t pr_num,uint_t pr_valsize,const void * pr_val)45361bd6825cSml29623 nxge_m_setprop(void *barg, const char *pr_name, mac_prop_id_t pr_num,
45371bd6825cSml29623 uint_t pr_valsize, const void *pr_val)
45381bd6825cSml29623 {
45391bd6825cSml29623 nxge_t *nxgep = barg;
45400dc2366fSVenugopal Iyer p_nxge_param_t param_arr = nxgep->param_arr;
45410dc2366fSVenugopal Iyer p_nxge_stats_t statsp = nxgep->statsp;
45421bd6825cSml29623 int err = 0;
45431bd6825cSml29623
45441bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_setprop"));
45450dc2366fSVenugopal Iyer
45461bd6825cSml29623 mutex_enter(nxgep->genlock);
45471bd6825cSml29623 if (statsp->port_stats.lb_mode != nxge_lb_normal &&
45481bd6825cSml29623 nxge_param_locked(pr_num)) {
45491bd6825cSml29623 /*
45501bd6825cSml29623 * All adv_* parameters are locked (read-only)
45511bd6825cSml29623 * while the device is in any sort of loopback mode.
45521bd6825cSml29623 */
45531bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
45541bd6825cSml29623 "==> nxge_m_setprop: loopback mode: read only"));
45551bd6825cSml29623 mutex_exit(nxgep->genlock);
45561bd6825cSml29623 return (EBUSY);
45571bd6825cSml29623 }
45581bd6825cSml29623
45591bd6825cSml29623 switch (pr_num) {
45603fd94f8cSam223141 case MAC_PROP_EN_1000FDX_CAP:
45610dc2366fSVenugopal Iyer nxgep->param_en_1000fdx =
45620dc2366fSVenugopal Iyer param_arr[param_anar_1000fdx].value = *(uint8_t *)pr_val;
45631bd6825cSml29623 goto reprogram;
45641bd6825cSml29623
45653fd94f8cSam223141 case MAC_PROP_EN_100FDX_CAP:
45660dc2366fSVenugopal Iyer nxgep->param_en_100fdx =
45670dc2366fSVenugopal Iyer param_arr[param_anar_100fdx].value = *(uint8_t *)pr_val;
45681bd6825cSml29623 goto reprogram;
45691bd6825cSml29623
45703fd94f8cSam223141 case MAC_PROP_EN_10FDX_CAP:
45710dc2366fSVenugopal Iyer nxgep->param_en_10fdx =
45720dc2366fSVenugopal Iyer param_arr[param_anar_10fdx].value = *(uint8_t *)pr_val;
45731bd6825cSml29623 goto reprogram;
45741bd6825cSml29623
45753fd94f8cSam223141 case MAC_PROP_AUTONEG:
45760dc2366fSVenugopal Iyer param_arr[param_autoneg].value = *(uint8_t *)pr_val;
45771bd6825cSml29623 goto reprogram;
45781bd6825cSml29623
45790dc2366fSVenugopal Iyer case MAC_PROP_MTU: {
45800dc2366fSVenugopal Iyer uint32_t cur_mtu, new_mtu, old_framesize;
45810dc2366fSVenugopal Iyer
45821bd6825cSml29623 cur_mtu = nxgep->mac.default_mtu;
45830dc2366fSVenugopal Iyer ASSERT(pr_valsize >= sizeof (new_mtu));
45841bd6825cSml29623 bcopy(pr_val, &new_mtu, sizeof (new_mtu));
45850dc2366fSVenugopal Iyer
45861bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
45871bd6825cSml29623 "==> nxge_m_setprop: set MTU: %d is_jumbo %d",
45881bd6825cSml29623 new_mtu, nxgep->mac.is_jumbo));
45891bd6825cSml29623
45901bd6825cSml29623 if (new_mtu == cur_mtu) {
45911bd6825cSml29623 err = 0;
45921bd6825cSml29623 break;
45931bd6825cSml29623 }
459448056c53SMichael Speer
4595afdda45fSVasumathi Sundaram - Sun Microsystems if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) {
4596afdda45fSVasumathi Sundaram - Sun Microsystems err = EBUSY;
4597afdda45fSVasumathi Sundaram - Sun Microsystems break;
4598afdda45fSVasumathi Sundaram - Sun Microsystems }
45991bd6825cSml29623
460048056c53SMichael Speer if ((new_mtu < NXGE_DEFAULT_MTU) ||
460148056c53SMichael Speer (new_mtu > NXGE_MAXIMUM_MTU)) {
46021bd6825cSml29623 err = EINVAL;
46031bd6825cSml29623 break;
46041bd6825cSml29623 }
46051bd6825cSml29623
46061bd6825cSml29623 old_framesize = (uint32_t)nxgep->mac.maxframesize;
46071bd6825cSml29623 nxgep->mac.maxframesize = (uint16_t)
46081bd6825cSml29623 (new_mtu + NXGE_EHEADER_VLAN_CRC);
46091bd6825cSml29623 if (nxge_mac_set_framesize(nxgep)) {
4610c2d37b8bSml29623 nxgep->mac.maxframesize =
4611c2d37b8bSml29623 (uint16_t)old_framesize;
46121bd6825cSml29623 err = EINVAL;
46131bd6825cSml29623 break;
46141bd6825cSml29623 }
46151bd6825cSml29623
46161bd6825cSml29623 nxgep->mac.default_mtu = new_mtu;
46170dc2366fSVenugopal Iyer nxgep->mac.is_jumbo = (new_mtu > NXGE_DEFAULT_MTU);
461848056c53SMichael Speer
46191bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46201bd6825cSml29623 "==> nxge_m_setprop: set MTU: %d maxframe %d",
46211bd6825cSml29623 new_mtu, nxgep->mac.maxframesize));
46221bd6825cSml29623 break;
46230dc2366fSVenugopal Iyer }
46241bd6825cSml29623
46250dc2366fSVenugopal Iyer case MAC_PROP_FLOWCTRL: {
46260dc2366fSVenugopal Iyer link_flowctrl_t fl;
46270dc2366fSVenugopal Iyer
46280dc2366fSVenugopal Iyer ASSERT(pr_valsize >= sizeof (fl));
46291bd6825cSml29623 bcopy(pr_val, &fl, sizeof (fl));
46301bd6825cSml29623
46310dc2366fSVenugopal Iyer switch (fl) {
46321bd6825cSml29623 case LINK_FLOWCTRL_NONE:
46331bd6825cSml29623 param_arr[param_anar_pause].value = 0;
46341bd6825cSml29623 break;
46351bd6825cSml29623
46361bd6825cSml29623 case LINK_FLOWCTRL_RX:
46371bd6825cSml29623 param_arr[param_anar_pause].value = 1;
46381bd6825cSml29623 break;
46391bd6825cSml29623
46401bd6825cSml29623 case LINK_FLOWCTRL_TX:
46411bd6825cSml29623 case LINK_FLOWCTRL_BI:
46421bd6825cSml29623 err = EINVAL;
46431bd6825cSml29623 break;
46440dc2366fSVenugopal Iyer default:
46450dc2366fSVenugopal Iyer err = EINVAL;
46460dc2366fSVenugopal Iyer break;
46471bd6825cSml29623 }
46481bd6825cSml29623 reprogram:
46490dc2366fSVenugopal Iyer if ((err == 0) && !isLDOMguest(nxgep)) {
46501bd6825cSml29623 if (!nxge_param_link_update(nxgep)) {
46511bd6825cSml29623 err = EINVAL;
46521bd6825cSml29623 }
46530dc2366fSVenugopal Iyer } else {
46540dc2366fSVenugopal Iyer err = EINVAL;
46551bd6825cSml29623 }
46561bd6825cSml29623 break;
46570dc2366fSVenugopal Iyer }
46580dc2366fSVenugopal Iyer
46593fd94f8cSam223141 case MAC_PROP_PRIVATE:
46601bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46611bd6825cSml29623 "==> nxge_m_setprop: private property"));
46620dc2366fSVenugopal Iyer err = nxge_set_priv_prop(nxgep, pr_name, pr_valsize, pr_val);
46631bd6825cSml29623 break;
46644045d941Ssowmini
46654045d941Ssowmini default:
46664045d941Ssowmini err = ENOTSUP;
46674045d941Ssowmini break;
46681bd6825cSml29623 }
46691bd6825cSml29623
46701bd6825cSml29623 mutex_exit(nxgep->genlock);
46711bd6825cSml29623
46721bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46731bd6825cSml29623 "<== nxge_m_setprop (return %d)", err));
46741bd6825cSml29623 return (err);
46751bd6825cSml29623 }
46761bd6825cSml29623
46771bd6825cSml29623 static int
nxge_m_getprop(void * barg,const char * pr_name,mac_prop_id_t pr_num,uint_t pr_valsize,void * pr_val)46781bd6825cSml29623 nxge_m_getprop(void *barg, const char *pr_name, mac_prop_id_t pr_num,
46790dc2366fSVenugopal Iyer uint_t pr_valsize, void *pr_val)
46801bd6825cSml29623 {
46811bd6825cSml29623 nxge_t *nxgep = barg;
46821bd6825cSml29623 p_nxge_param_t param_arr = nxgep->param_arr;
46831bd6825cSml29623 p_nxge_stats_t statsp = nxgep->statsp;
46841bd6825cSml29623
46851bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46861bd6825cSml29623 "==> nxge_m_getprop: pr_num %d", pr_num));
46874045d941Ssowmini
46881bd6825cSml29623 switch (pr_num) {
46893fd94f8cSam223141 case MAC_PROP_DUPLEX:
46901bd6825cSml29623 *(uint8_t *)pr_val = statsp->mac_stats.link_duplex;
46911bd6825cSml29623 break;
46921bd6825cSml29623
46930dc2366fSVenugopal Iyer case MAC_PROP_SPEED: {
46940dc2366fSVenugopal Iyer uint64_t val = statsp->mac_stats.link_speed * 1000000ull;
46951bd6825cSml29623
46960dc2366fSVenugopal Iyer ASSERT(pr_valsize >= sizeof (val));
46970dc2366fSVenugopal Iyer bcopy(&val, pr_val, sizeof (val));
46981bd6825cSml29623 break;
46990dc2366fSVenugopal Iyer }
47000dc2366fSVenugopal Iyer
47010dc2366fSVenugopal Iyer case MAC_PROP_STATUS: {
47020dc2366fSVenugopal Iyer link_state_t state = statsp->mac_stats.link_up ?
47030dc2366fSVenugopal Iyer LINK_STATE_UP : LINK_STATE_DOWN;
47040dc2366fSVenugopal Iyer
47050dc2366fSVenugopal Iyer ASSERT(pr_valsize >= sizeof (state));
47060dc2366fSVenugopal Iyer bcopy(&state, pr_val, sizeof (state));
47070dc2366fSVenugopal Iyer break;
47080dc2366fSVenugopal Iyer }
47091bd6825cSml29623
47103fd94f8cSam223141 case MAC_PROP_AUTONEG:
47110dc2366fSVenugopal Iyer *(uint8_t *)pr_val = param_arr[param_autoneg].value;
47121bd6825cSml29623 break;
47131bd6825cSml29623
47140dc2366fSVenugopal Iyer case MAC_PROP_FLOWCTRL: {
47150dc2366fSVenugopal Iyer link_flowctrl_t fl = param_arr[param_anar_pause].value != 0 ?
47160dc2366fSVenugopal Iyer LINK_FLOWCTRL_RX : LINK_FLOWCTRL_NONE;
47171bd6825cSml29623
47180dc2366fSVenugopal Iyer ASSERT(pr_valsize >= sizeof (fl));
47191bd6825cSml29623 bcopy(&fl, pr_val, sizeof (fl));
47201bd6825cSml29623 break;
47210dc2366fSVenugopal Iyer }
47221bd6825cSml29623
47233fd94f8cSam223141 case MAC_PROP_ADV_1000FDX_CAP:
47240dc2366fSVenugopal Iyer *(uint8_t *)pr_val = param_arr[param_anar_1000fdx].value;
47251bd6825cSml29623 break;
47261bd6825cSml29623
47273fd94f8cSam223141 case MAC_PROP_EN_1000FDX_CAP:
47281bd6825cSml29623 *(uint8_t *)pr_val = nxgep->param_en_1000fdx;
47291bd6825cSml29623 break;
47301bd6825cSml29623
47313fd94f8cSam223141 case MAC_PROP_ADV_100FDX_CAP:
47320dc2366fSVenugopal Iyer *(uint8_t *)pr_val = param_arr[param_anar_100fdx].value;
47331bd6825cSml29623 break;
47341bd6825cSml29623
47353fd94f8cSam223141 case MAC_PROP_EN_100FDX_CAP:
47361bd6825cSml29623 *(uint8_t *)pr_val = nxgep->param_en_100fdx;
47371bd6825cSml29623 break;
47381bd6825cSml29623
47393fd94f8cSam223141 case MAC_PROP_ADV_10FDX_CAP:
47400dc2366fSVenugopal Iyer *(uint8_t *)pr_val = param_arr[param_anar_10fdx].value;
47411bd6825cSml29623 break;
47421bd6825cSml29623
47433fd94f8cSam223141 case MAC_PROP_EN_10FDX_CAP:
47441bd6825cSml29623 *(uint8_t *)pr_val = nxgep->param_en_10fdx;
47451bd6825cSml29623 break;
47461bd6825cSml29623
47470dc2366fSVenugopal Iyer case MAC_PROP_PRIVATE:
47480dc2366fSVenugopal Iyer return (nxge_get_priv_prop(nxgep, pr_name, pr_valsize,
47490dc2366fSVenugopal Iyer pr_val));
47500dc2366fSVenugopal Iyer
47510dc2366fSVenugopal Iyer default:
47520dc2366fSVenugopal Iyer return (ENOTSUP);
47530dc2366fSVenugopal Iyer }
47540dc2366fSVenugopal Iyer
47550dc2366fSVenugopal Iyer return (0);
47560dc2366fSVenugopal Iyer }
47570dc2366fSVenugopal Iyer
47580dc2366fSVenugopal Iyer static void
nxge_m_propinfo(void * barg,const char * pr_name,mac_prop_id_t pr_num,mac_prop_info_handle_t prh)47590dc2366fSVenugopal Iyer nxge_m_propinfo(void *barg, const char *pr_name, mac_prop_id_t pr_num,
47600dc2366fSVenugopal Iyer mac_prop_info_handle_t prh)
47610dc2366fSVenugopal Iyer {
47620dc2366fSVenugopal Iyer nxge_t *nxgep = barg;
47630dc2366fSVenugopal Iyer p_nxge_stats_t statsp = nxgep->statsp;
47640dc2366fSVenugopal Iyer
47650dc2366fSVenugopal Iyer /*
47660dc2366fSVenugopal Iyer * By default permissions are read/write unless specified
47670dc2366fSVenugopal Iyer * otherwise by the driver.
47680dc2366fSVenugopal Iyer */
47690dc2366fSVenugopal Iyer
47700dc2366fSVenugopal Iyer switch (pr_num) {
47710dc2366fSVenugopal Iyer case MAC_PROP_DUPLEX:
47720dc2366fSVenugopal Iyer case MAC_PROP_SPEED:
47730dc2366fSVenugopal Iyer case MAC_PROP_STATUS:
47743fd94f8cSam223141 case MAC_PROP_EN_1000HDX_CAP:
47753fd94f8cSam223141 case MAC_PROP_EN_100HDX_CAP:
47763fd94f8cSam223141 case MAC_PROP_EN_10HDX_CAP:
47770dc2366fSVenugopal Iyer case MAC_PROP_ADV_1000FDX_CAP:
47783fd94f8cSam223141 case MAC_PROP_ADV_1000HDX_CAP:
47790dc2366fSVenugopal Iyer case MAC_PROP_ADV_100FDX_CAP:
47803fd94f8cSam223141 case MAC_PROP_ADV_100HDX_CAP:
47810dc2366fSVenugopal Iyer case MAC_PROP_ADV_10FDX_CAP:
47823fd94f8cSam223141 case MAC_PROP_ADV_10HDX_CAP:
47830dc2366fSVenugopal Iyer /*
47840dc2366fSVenugopal Iyer * Note that read-only properties don't need to
47850dc2366fSVenugopal Iyer * provide default values since they cannot be
47860dc2366fSVenugopal Iyer * changed by the administrator.
47870dc2366fSVenugopal Iyer */
47880dc2366fSVenugopal Iyer mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
47890dc2366fSVenugopal Iyer break;
47900dc2366fSVenugopal Iyer
47910dc2366fSVenugopal Iyer case MAC_PROP_EN_1000FDX_CAP:
47920dc2366fSVenugopal Iyer case MAC_PROP_EN_100FDX_CAP:
47930dc2366fSVenugopal Iyer case MAC_PROP_EN_10FDX_CAP:
47940dc2366fSVenugopal Iyer mac_prop_info_set_default_uint8(prh, 1);
47950dc2366fSVenugopal Iyer break;
47960dc2366fSVenugopal Iyer
47970dc2366fSVenugopal Iyer case MAC_PROP_AUTONEG:
47980dc2366fSVenugopal Iyer mac_prop_info_set_default_uint8(prh, 1);
47990dc2366fSVenugopal Iyer break;
48000dc2366fSVenugopal Iyer
48010dc2366fSVenugopal Iyer case MAC_PROP_FLOWCTRL:
48020dc2366fSVenugopal Iyer mac_prop_info_set_default_link_flowctrl(prh, LINK_FLOWCTRL_RX);
48030dc2366fSVenugopal Iyer break;
48040dc2366fSVenugopal Iyer
48050dc2366fSVenugopal Iyer case MAC_PROP_MTU:
48060dc2366fSVenugopal Iyer mac_prop_info_set_range_uint32(prh,
48070dc2366fSVenugopal Iyer NXGE_DEFAULT_MTU, NXGE_MAXIMUM_MTU);
48081bd6825cSml29623 break;
48091bd6825cSml29623
48103fd94f8cSam223141 case MAC_PROP_PRIVATE:
48110dc2366fSVenugopal Iyer nxge_priv_propinfo(pr_name, prh);
48124045d941Ssowmini break;
48131bd6825cSml29623 }
48141bd6825cSml29623
48150dc2366fSVenugopal Iyer mutex_enter(nxgep->genlock);
48160dc2366fSVenugopal Iyer if (statsp->port_stats.lb_mode != nxge_lb_normal &&
48170dc2366fSVenugopal Iyer nxge_param_locked(pr_num)) {
48180dc2366fSVenugopal Iyer /*
48190dc2366fSVenugopal Iyer * Some properties are locked (read-only) while the
48200dc2366fSVenugopal Iyer * device is in any sort of loopback mode.
48210dc2366fSVenugopal Iyer */
48220dc2366fSVenugopal Iyer mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
48230dc2366fSVenugopal Iyer }
48240dc2366fSVenugopal Iyer mutex_exit(nxgep->genlock);
48250dc2366fSVenugopal Iyer }
48261bd6825cSml29623
48270dc2366fSVenugopal Iyer static void
nxge_priv_propinfo(const char * pr_name,mac_prop_info_handle_t prh)48280dc2366fSVenugopal Iyer nxge_priv_propinfo(const char *pr_name, mac_prop_info_handle_t prh)
48290dc2366fSVenugopal Iyer {
48300dc2366fSVenugopal Iyer char valstr[64];
48310dc2366fSVenugopal Iyer
48320dc2366fSVenugopal Iyer bzero(valstr, sizeof (valstr));
48330dc2366fSVenugopal Iyer
48340dc2366fSVenugopal Iyer if (strcmp(pr_name, "_function_number") == 0 ||
48350dc2366fSVenugopal Iyer strcmp(pr_name, "_fw_version") == 0 ||
48360dc2366fSVenugopal Iyer strcmp(pr_name, "_port_mode") == 0 ||
48370dc2366fSVenugopal Iyer strcmp(pr_name, "_hot_swap_phy") == 0) {
48380dc2366fSVenugopal Iyer mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
48390dc2366fSVenugopal Iyer
48400dc2366fSVenugopal Iyer } else if (strcmp(pr_name, "_rxdma_intr_time") == 0) {
48410dc2366fSVenugopal Iyer (void) snprintf(valstr, sizeof (valstr),
48420dc2366fSVenugopal Iyer "%d", RXDMA_RCR_TO_DEFAULT);
48430dc2366fSVenugopal Iyer
48440dc2366fSVenugopal Iyer } else if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) {
48450dc2366fSVenugopal Iyer (void) snprintf(valstr, sizeof (valstr),
48460dc2366fSVenugopal Iyer "%d", RXDMA_RCR_PTHRES_DEFAULT);
48470dc2366fSVenugopal Iyer
48480dc2366fSVenugopal Iyer } else if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0 ||
48490dc2366fSVenugopal Iyer strcmp(pr_name, "_class_opt_ipv4_udp") == 0 ||
48500dc2366fSVenugopal Iyer strcmp(pr_name, "_class_opt_ipv4_ah") == 0 ||
48510dc2366fSVenugopal Iyer strcmp(pr_name, "_class_opt_ipv4_sctp") == 0 ||
48520dc2366fSVenugopal Iyer strcmp(pr_name, "_class_opt_ipv6_tcp") == 0 ||
48530dc2366fSVenugopal Iyer strcmp(pr_name, "_class_opt_ipv6_udp") == 0 ||
48540dc2366fSVenugopal Iyer strcmp(pr_name, "_class_opt_ipv6_ah") == 0 ||
48550dc2366fSVenugopal Iyer strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) {
48560dc2366fSVenugopal Iyer (void) snprintf(valstr, sizeof (valstr), "%x",
48570dc2366fSVenugopal Iyer NXGE_CLASS_FLOW_GEN_SERVER);
48580dc2366fSVenugopal Iyer
48590dc2366fSVenugopal Iyer } else if (strcmp(pr_name, "_soft_lso_enable") == 0) {
48600dc2366fSVenugopal Iyer (void) snprintf(valstr, sizeof (valstr), "%d", 0);
48610dc2366fSVenugopal Iyer
48620dc2366fSVenugopal Iyer } else if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) {
48630dc2366fSVenugopal Iyer (void) snprintf(valstr, sizeof (valstr), "%d", 1);
48640dc2366fSVenugopal Iyer
48650dc2366fSVenugopal Iyer } else if (strcmp(pr_name, "_adv_pause_cap") == 0) {
48660dc2366fSVenugopal Iyer (void) snprintf(valstr, sizeof (valstr), "%d", 1);
48670dc2366fSVenugopal Iyer }
48680dc2366fSVenugopal Iyer
48690dc2366fSVenugopal Iyer if (strlen(valstr) > 0)
48700dc2366fSVenugopal Iyer mac_prop_info_set_default_str(prh, valstr);
48711bd6825cSml29623 }
48721bd6825cSml29623
48731bd6825cSml29623 /* ARGSUSED */
48741bd6825cSml29623 static int
nxge_set_priv_prop(p_nxge_t nxgep,const char * pr_name,uint_t pr_valsize,const void * pr_val)48751bd6825cSml29623 nxge_set_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_valsize,
48761bd6825cSml29623 const void *pr_val)
48771bd6825cSml29623 {
48781bd6825cSml29623 p_nxge_param_t param_arr = nxgep->param_arr;
48791bd6825cSml29623 int err = 0;
48801bd6825cSml29623 long result;
48811bd6825cSml29623
48821bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
48831bd6825cSml29623 "==> nxge_set_priv_prop: name %s", pr_name));
48841bd6825cSml29623
48851bd6825cSml29623 /* Blanking */
48861bd6825cSml29623 if (strcmp(pr_name, "_rxdma_intr_time") == 0) {
48871bd6825cSml29623 err = nxge_param_rx_intr_time(nxgep, NULL, NULL,
48881bd6825cSml29623 (char *)pr_val,
48891bd6825cSml29623 (caddr_t)¶m_arr[param_rxdma_intr_time]);
48901bd6825cSml29623 if (err) {
48911bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
48921bd6825cSml29623 "<== nxge_set_priv_prop: "
48931bd6825cSml29623 "unable to set (%s)", pr_name));
48941bd6825cSml29623 err = EINVAL;
48951bd6825cSml29623 } else {
48961bd6825cSml29623 err = 0;
48971bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
48981bd6825cSml29623 "<== nxge_set_priv_prop: "
48991bd6825cSml29623 "set (%s)", pr_name));
49001bd6825cSml29623 }
49011bd6825cSml29623
49021bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49031bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value %d)",
49041bd6825cSml29623 pr_name, result));
49051bd6825cSml29623
49061bd6825cSml29623 return (err);
49071bd6825cSml29623 }
49081bd6825cSml29623
49091bd6825cSml29623 if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) {
49101bd6825cSml29623 err = nxge_param_rx_intr_pkts(nxgep, NULL, NULL,
49111bd6825cSml29623 (char *)pr_val,
49121bd6825cSml29623 (caddr_t)¶m_arr[param_rxdma_intr_pkts]);
49131bd6825cSml29623 if (err) {
49141bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49151bd6825cSml29623 "<== nxge_set_priv_prop: "
49161bd6825cSml29623 "unable to set (%s)", pr_name));
49171bd6825cSml29623 err = EINVAL;
49181bd6825cSml29623 } else {
49191bd6825cSml29623 err = 0;
49201bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49211bd6825cSml29623 "<== nxge_set_priv_prop: "
49221bd6825cSml29623 "set (%s)", pr_name));
49231bd6825cSml29623 }
49241bd6825cSml29623
49251bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49261bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value %d)",
49271bd6825cSml29623 pr_name, result));
49281bd6825cSml29623
49291bd6825cSml29623 return (err);
49301bd6825cSml29623 }
49311bd6825cSml29623
49321bd6825cSml29623 /* Classification */
49331bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) {
49341bd6825cSml29623 if (pr_val == NULL) {
49351bd6825cSml29623 err = EINVAL;
49361bd6825cSml29623 return (err);
49371bd6825cSml29623 }
49381bd6825cSml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
49391bd6825cSml29623
49401bd6825cSml29623 err = nxge_param_set_ip_opt(nxgep, NULL,
49411bd6825cSml29623 NULL, (char *)pr_val,
49421bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_tcp]);
49431bd6825cSml29623
49441bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49451bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)",
49461bd6825cSml29623 pr_name, result));
49471bd6825cSml29623
49481bd6825cSml29623 return (err);
49491bd6825cSml29623 }
49501bd6825cSml29623
49511bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) {
49521bd6825cSml29623 if (pr_val == NULL) {
49531bd6825cSml29623 err = EINVAL;
49541bd6825cSml29623 return (err);
49551bd6825cSml29623 }
49561bd6825cSml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
49571bd6825cSml29623
49581bd6825cSml29623 err = nxge_param_set_ip_opt(nxgep, NULL,
49591bd6825cSml29623 NULL, (char *)pr_val,
49601bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_udp]);
49611bd6825cSml29623
49621bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49631bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)",
49641bd6825cSml29623 pr_name, result));
49651bd6825cSml29623
49661bd6825cSml29623 return (err);
49671bd6825cSml29623 }
49681bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) {
49691bd6825cSml29623 if (pr_val == NULL) {
49701bd6825cSml29623 err = EINVAL;
49711bd6825cSml29623 return (err);
49721bd6825cSml29623 }
49731bd6825cSml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
49741bd6825cSml29623
49751bd6825cSml29623 err = nxge_param_set_ip_opt(nxgep, NULL,
49761bd6825cSml29623 NULL, (char *)pr_val,
49771bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_ah]);
49781bd6825cSml29623
49791bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49801bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)",
49811bd6825cSml29623 pr_name, result));
49821bd6825cSml29623
49831bd6825cSml29623 return (err);
49841bd6825cSml29623 }
49851bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) {
49861bd6825cSml29623 if (pr_val == NULL) {
49871bd6825cSml29623 err = EINVAL;
49881bd6825cSml29623 return (err);
49891bd6825cSml29623 }
49901bd6825cSml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
49911bd6825cSml29623
49921bd6825cSml29623 err = nxge_param_set_ip_opt(nxgep, NULL,
49931bd6825cSml29623 NULL, (char *)pr_val,
49941bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_sctp]);
49951bd6825cSml29623
49961bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49971bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)",
49981bd6825cSml29623 pr_name, result));
49991bd6825cSml29623
50001bd6825cSml29623 return (err);
50011bd6825cSml29623 }
50021bd6825cSml29623
50031bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) {
50041bd6825cSml29623 if (pr_val == NULL) {
50051bd6825cSml29623 err = EINVAL;
50061bd6825cSml29623 return (err);
50071bd6825cSml29623 }
50081bd6825cSml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50091bd6825cSml29623
50101bd6825cSml29623 err = nxge_param_set_ip_opt(nxgep, NULL,
50111bd6825cSml29623 NULL, (char *)pr_val,
50121bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_tcp]);
50131bd6825cSml29623
50141bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50151bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)",
50161bd6825cSml29623 pr_name, result));
50171bd6825cSml29623
50181bd6825cSml29623 return (err);
50191bd6825cSml29623 }
50201bd6825cSml29623
50211bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) {
50221bd6825cSml29623 if (pr_val == NULL) {
50231bd6825cSml29623 err = EINVAL;
50241bd6825cSml29623 return (err);
50251bd6825cSml29623 }
50261bd6825cSml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50271bd6825cSml29623
50281bd6825cSml29623 err = nxge_param_set_ip_opt(nxgep, NULL,
50291bd6825cSml29623 NULL, (char *)pr_val,
50301bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_udp]);
50311bd6825cSml29623
50321bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50331bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)",
50341bd6825cSml29623 pr_name, result));
50351bd6825cSml29623
50361bd6825cSml29623 return (err);
50371bd6825cSml29623 }
50381bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) {
50391bd6825cSml29623 if (pr_val == NULL) {
50401bd6825cSml29623 err = EINVAL;
50411bd6825cSml29623 return (err);
50421bd6825cSml29623 }
50431bd6825cSml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50441bd6825cSml29623
50451bd6825cSml29623 err = nxge_param_set_ip_opt(nxgep, NULL,
50461bd6825cSml29623 NULL, (char *)pr_val,
50471bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_ah]);
50481bd6825cSml29623
50491bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50501bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)",
50511bd6825cSml29623 pr_name, result));
50521bd6825cSml29623
50531bd6825cSml29623 return (err);
50541bd6825cSml29623 }
50551bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) {
50561bd6825cSml29623 if (pr_val == NULL) {
50571bd6825cSml29623 err = EINVAL;
50581bd6825cSml29623 return (err);
50591bd6825cSml29623 }
50601bd6825cSml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50611bd6825cSml29623
50621bd6825cSml29623 err = nxge_param_set_ip_opt(nxgep, NULL,
50631bd6825cSml29623 NULL, (char *)pr_val,
50641bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_sctp]);
50651bd6825cSml29623
50661bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50671bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value 0x%x)",
50681bd6825cSml29623 pr_name, result));
50691bd6825cSml29623
50701bd6825cSml29623 return (err);
50711bd6825cSml29623 }
50721bd6825cSml29623
50731bd6825cSml29623 if (strcmp(pr_name, "_soft_lso_enable") == 0) {
50741bd6825cSml29623 if (pr_val == NULL) {
50751bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50761bd6825cSml29623 "==> nxge_set_priv_prop: name %s (null)", pr_name));
50771bd6825cSml29623 err = EINVAL;
50781bd6825cSml29623 return (err);
50791bd6825cSml29623 }
50801bd6825cSml29623
50811bd6825cSml29623 (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50821bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50831bd6825cSml29623 "<== nxge_set_priv_prop: name %s "
50841bd6825cSml29623 "(lso %d pr_val %s value %d)",
50851bd6825cSml29623 pr_name, nxgep->soft_lso_enable, pr_val, result));
50861bd6825cSml29623
50871bd6825cSml29623 if (result > 1 || result < 0) {
50881bd6825cSml29623 err = EINVAL;
50891bd6825cSml29623 } else {
50901bd6825cSml29623 if (nxgep->soft_lso_enable == (uint32_t)result) {
50911bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50921bd6825cSml29623 "no change (%d %d)",
50931bd6825cSml29623 nxgep->soft_lso_enable, result));
50941bd6825cSml29623 return (0);
50951bd6825cSml29623 }
50961bd6825cSml29623 }
50971bd6825cSml29623
50981bd6825cSml29623 nxgep->soft_lso_enable = (int)result;
50991bd6825cSml29623
51001bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
51011bd6825cSml29623 "<== nxge_set_priv_prop: name %s (value %d)",
51021bd6825cSml29623 pr_name, result));
51031bd6825cSml29623
51041bd6825cSml29623 return (err);
51051bd6825cSml29623 }
510600161856Syc148097 /*
510700161856Syc148097 * Commands like "ndd -set /dev/nxge0 adv_10gfdx_cap 1" cause the
510800161856Syc148097 * following code to be executed.
510900161856Syc148097 */
51104045d941Ssowmini if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) {
51114045d941Ssowmini err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val,
51124045d941Ssowmini (caddr_t)¶m_arr[param_anar_10gfdx]);
51134045d941Ssowmini return (err);
51144045d941Ssowmini }
51154045d941Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) {
51164045d941Ssowmini err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val,
51174045d941Ssowmini (caddr_t)¶m_arr[param_anar_pause]);
51184045d941Ssowmini return (err);
51194045d941Ssowmini }
51201bd6825cSml29623
5121238d8f47SDale Ghent return (ENOTSUP);
51221bd6825cSml29623 }
51231bd6825cSml29623
51241bd6825cSml29623 static int
nxge_get_priv_prop(p_nxge_t nxgep,const char * pr_name,uint_t pr_valsize,void * pr_val)51250dc2366fSVenugopal Iyer nxge_get_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_valsize,
51260dc2366fSVenugopal Iyer void *pr_val)
51271bd6825cSml29623 {
51281bd6825cSml29623 p_nxge_param_t param_arr = nxgep->param_arr;
51291bd6825cSml29623 char valstr[MAXNAMELEN];
5130238d8f47SDale Ghent int err = ENOTSUP;
51311bd6825cSml29623 uint_t strsize;
51321bd6825cSml29623
51331bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
51341bd6825cSml29623 "==> nxge_get_priv_prop: property %s", pr_name));
51351bd6825cSml29623
51361bd6825cSml29623 /* function number */
51371bd6825cSml29623 if (strcmp(pr_name, "_function_number") == 0) {
51384045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d",
51394045d941Ssowmini nxgep->function_num);
51401bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
51411bd6825cSml29623 "==> nxge_get_priv_prop: name %s "
51421bd6825cSml29623 "(value %d valstr %s)",
51431bd6825cSml29623 pr_name, nxgep->function_num, valstr));
51441bd6825cSml29623
51451bd6825cSml29623 err = 0;
51461bd6825cSml29623 goto done;
51471bd6825cSml29623 }
51481bd6825cSml29623
51491bd6825cSml29623 /* Neptune firmware version */
51501bd6825cSml29623 if (strcmp(pr_name, "_fw_version") == 0) {
51514045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%s",
51524045d941Ssowmini nxgep->vpd_info.ver);
51531bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
51541bd6825cSml29623 "==> nxge_get_priv_prop: name %s "
51551bd6825cSml29623 "(value %d valstr %s)",
51561bd6825cSml29623 pr_name, nxgep->vpd_info.ver, valstr));
51571bd6825cSml29623
51581bd6825cSml29623 err = 0;
51591bd6825cSml29623 goto done;
51601bd6825cSml29623 }
51611bd6825cSml29623
51621bd6825cSml29623 /* port PHY mode */
51631bd6825cSml29623 if (strcmp(pr_name, "_port_mode") == 0) {
51641bd6825cSml29623 switch (nxgep->mac.portmode) {
51651bd6825cSml29623 case PORT_1G_COPPER:
51664045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G copper %s",
51671bd6825cSml29623 nxgep->hot_swappable_phy ?
51681bd6825cSml29623 "[Hot Swappable]" : "");
51691bd6825cSml29623 break;
51701bd6825cSml29623 case PORT_1G_FIBER:
51714045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G fiber %s",
51721bd6825cSml29623 nxgep->hot_swappable_phy ?
51731bd6825cSml29623 "[hot swappable]" : "");
51741bd6825cSml29623 break;
51751bd6825cSml29623 case PORT_10G_COPPER:
51764045d941Ssowmini (void) snprintf(valstr, sizeof (valstr),
51774045d941Ssowmini "10G copper %s",
51781bd6825cSml29623 nxgep->hot_swappable_phy ?
51791bd6825cSml29623 "[hot swappable]" : "");
51801bd6825cSml29623 break;
51811bd6825cSml29623 case PORT_10G_FIBER:
51824045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "10G fiber %s",
51831bd6825cSml29623 nxgep->hot_swappable_phy ?
51841bd6825cSml29623 "[hot swappable]" : "");
51851bd6825cSml29623 break;
51861bd6825cSml29623 case PORT_10G_SERDES:
51874045d941Ssowmini (void) snprintf(valstr, sizeof (valstr),
51884045d941Ssowmini "10G serdes %s", nxgep->hot_swappable_phy ?
51891bd6825cSml29623 "[hot swappable]" : "");
51901bd6825cSml29623 break;
51911bd6825cSml29623 case PORT_1G_SERDES:
51924045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "1G serdes %s",
51931bd6825cSml29623 nxgep->hot_swappable_phy ?
51941bd6825cSml29623 "[hot swappable]" : "");
51951bd6825cSml29623 break;
519600161856Syc148097 case PORT_1G_TN1010:
519700161856Syc148097 (void) snprintf(valstr, sizeof (valstr),
519800161856Syc148097 "1G TN1010 copper %s", nxgep->hot_swappable_phy ?
519900161856Syc148097 "[hot swappable]" : "");
520000161856Syc148097 break;
520100161856Syc148097 case PORT_10G_TN1010:
520200161856Syc148097 (void) snprintf(valstr, sizeof (valstr),
520300161856Syc148097 "10G TN1010 copper %s", nxgep->hot_swappable_phy ?
520400161856Syc148097 "[hot swappable]" : "");
520500161856Syc148097 break;
52061bd6825cSml29623 case PORT_1G_RGMII_FIBER:
52074045d941Ssowmini (void) snprintf(valstr, sizeof (valstr),
52084045d941Ssowmini "1G rgmii fiber %s", nxgep->hot_swappable_phy ?
52091bd6825cSml29623 "[hot swappable]" : "");
52101bd6825cSml29623 break;
52111bd6825cSml29623 case PORT_HSP_MODE:
52124045d941Ssowmini (void) snprintf(valstr, sizeof (valstr),
5213c2d37b8bSml29623 "phy not present[hot swappable]");
52141bd6825cSml29623 break;
52151bd6825cSml29623 default:
52164045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "unknown %s",
52171bd6825cSml29623 nxgep->hot_swappable_phy ?
52181bd6825cSml29623 "[hot swappable]" : "");
52191bd6825cSml29623 break;
52201bd6825cSml29623 }
52211bd6825cSml29623
52221bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52231bd6825cSml29623 "==> nxge_get_priv_prop: name %s (value %s)",
52241bd6825cSml29623 pr_name, valstr));
52251bd6825cSml29623
52261bd6825cSml29623 err = 0;
52271bd6825cSml29623 goto done;
52281bd6825cSml29623 }
52291bd6825cSml29623
52301bd6825cSml29623 /* Hot swappable PHY */
52311bd6825cSml29623 if (strcmp(pr_name, "_hot_swap_phy") == 0) {
52324045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%s",
52331bd6825cSml29623 nxgep->hot_swappable_phy ?
52341bd6825cSml29623 "yes" : "no");
52351bd6825cSml29623
52361bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52371bd6825cSml29623 "==> nxge_get_priv_prop: name %s "
52381bd6825cSml29623 "(value %d valstr %s)",
52391bd6825cSml29623 pr_name, nxgep->hot_swappable_phy, valstr));
52401bd6825cSml29623
52411bd6825cSml29623 err = 0;
52421bd6825cSml29623 goto done;
52431bd6825cSml29623 }
52441bd6825cSml29623
52451bd6825cSml29623
52461bd6825cSml29623 /* Receive Interrupt Blanking Parameters */
52471bd6825cSml29623 if (strcmp(pr_name, "_rxdma_intr_time") == 0) {
52484045d941Ssowmini err = 0;
52494045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d",
52504045d941Ssowmini nxgep->intr_timeout);
52511bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52521bd6825cSml29623 "==> nxge_get_priv_prop: name %s (value %d)",
52531bd6825cSml29623 pr_name,
52541bd6825cSml29623 (uint32_t)nxgep->intr_timeout));
52551bd6825cSml29623 goto done;
52561bd6825cSml29623 }
52571bd6825cSml29623
52581bd6825cSml29623 if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) {
52594045d941Ssowmini err = 0;
52604045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d",
52614045d941Ssowmini nxgep->intr_threshold);
52621bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52631bd6825cSml29623 "==> nxge_get_priv_prop: name %s (value %d)",
52641bd6825cSml29623 pr_name, (uint32_t)nxgep->intr_threshold));
52651bd6825cSml29623
52661bd6825cSml29623 goto done;
52671bd6825cSml29623 }
52681bd6825cSml29623
52691bd6825cSml29623 /* Classification and Load Distribution Configuration */
52701bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) {
52711bd6825cSml29623 err = nxge_dld_get_ip_opt(nxgep,
52721bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_tcp]);
52731bd6825cSml29623
52744045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x",
52751bd6825cSml29623 (int)param_arr[param_class_opt_ipv4_tcp].value);
52761bd6825cSml29623
52771bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52781bd6825cSml29623 "==> nxge_get_priv_prop: %s", valstr));
52791bd6825cSml29623 goto done;
52801bd6825cSml29623 }
52811bd6825cSml29623
52821bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) {
52831bd6825cSml29623 err = nxge_dld_get_ip_opt(nxgep,
52841bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_udp]);
52851bd6825cSml29623
52864045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x",
52871bd6825cSml29623 (int)param_arr[param_class_opt_ipv4_udp].value);
52881bd6825cSml29623
52891bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52901bd6825cSml29623 "==> nxge_get_priv_prop: %s", valstr));
52911bd6825cSml29623 goto done;
52921bd6825cSml29623 }
52931bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) {
52941bd6825cSml29623 err = nxge_dld_get_ip_opt(nxgep,
52951bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_ah]);
52961bd6825cSml29623
52974045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x",
52981bd6825cSml29623 (int)param_arr[param_class_opt_ipv4_ah].value);
52991bd6825cSml29623
53001bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53011bd6825cSml29623 "==> nxge_get_priv_prop: %s", valstr));
53021bd6825cSml29623 goto done;
53031bd6825cSml29623 }
53041bd6825cSml29623
53051bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) {
53061bd6825cSml29623 err = nxge_dld_get_ip_opt(nxgep,
53071bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv4_sctp]);
53081bd6825cSml29623
53094045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x",
53101bd6825cSml29623 (int)param_arr[param_class_opt_ipv4_sctp].value);
53111bd6825cSml29623
53121bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53131bd6825cSml29623 "==> nxge_get_priv_prop: %s", valstr));
53141bd6825cSml29623 goto done;
53151bd6825cSml29623 }
53161bd6825cSml29623
53171bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) {
53181bd6825cSml29623 err = nxge_dld_get_ip_opt(nxgep,
53191bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_tcp]);
53201bd6825cSml29623
53214045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x",
53221bd6825cSml29623 (int)param_arr[param_class_opt_ipv6_tcp].value);
53231bd6825cSml29623
53241bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53251bd6825cSml29623 "==> nxge_get_priv_prop: %s", valstr));
53261bd6825cSml29623 goto done;
53271bd6825cSml29623 }
53281bd6825cSml29623
53291bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) {
53301bd6825cSml29623 err = nxge_dld_get_ip_opt(nxgep,
53311bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_udp]);
53321bd6825cSml29623
53334045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x",
53341bd6825cSml29623 (int)param_arr[param_class_opt_ipv6_udp].value);
53351bd6825cSml29623
53361bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53371bd6825cSml29623 "==> nxge_get_priv_prop: %s", valstr));
53381bd6825cSml29623 goto done;
53391bd6825cSml29623 }
53401bd6825cSml29623
53411bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) {
53421bd6825cSml29623 err = nxge_dld_get_ip_opt(nxgep,
53431bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_ah]);
53441bd6825cSml29623
53454045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x",
53461bd6825cSml29623 (int)param_arr[param_class_opt_ipv6_ah].value);
53471bd6825cSml29623
53481bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53491bd6825cSml29623 "==> nxge_get_priv_prop: %s", valstr));
53501bd6825cSml29623 goto done;
53511bd6825cSml29623 }
53521bd6825cSml29623
53531bd6825cSml29623 if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) {
53541bd6825cSml29623 err = nxge_dld_get_ip_opt(nxgep,
53551bd6825cSml29623 (caddr_t)¶m_arr[param_class_opt_ipv6_sctp]);
53561bd6825cSml29623
53574045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%x",
53581bd6825cSml29623 (int)param_arr[param_class_opt_ipv6_sctp].value);
53591bd6825cSml29623
53601bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53611bd6825cSml29623 "==> nxge_get_priv_prop: %s", valstr));
53621bd6825cSml29623 goto done;
53631bd6825cSml29623 }
53641bd6825cSml29623
53651bd6825cSml29623 /* Software LSO */
53661bd6825cSml29623 if (strcmp(pr_name, "_soft_lso_enable") == 0) {
53674045d941Ssowmini (void) snprintf(valstr, sizeof (valstr),
53684045d941Ssowmini "%d", nxgep->soft_lso_enable);
53691bd6825cSml29623 err = 0;
53701bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53711bd6825cSml29623 "==> nxge_get_priv_prop: name %s (value %d)",
53721bd6825cSml29623 pr_name, nxgep->soft_lso_enable));
53731bd6825cSml29623
53741bd6825cSml29623 goto done;
53751bd6825cSml29623 }
53764045d941Ssowmini if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) {
53774045d941Ssowmini err = 0;
53780dc2366fSVenugopal Iyer if (nxgep->param_arr[param_anar_10gfdx].value != 0) {
53794045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 1);
53804045d941Ssowmini goto done;
53814045d941Ssowmini } else {
53824045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0);
53834045d941Ssowmini goto done;
53844045d941Ssowmini }
53854045d941Ssowmini }
53864045d941Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) {
53874045d941Ssowmini err = 0;
53880dc2366fSVenugopal Iyer if (nxgep->param_arr[param_anar_pause].value != 0) {
53894045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 1);
53904045d941Ssowmini goto done;
53914045d941Ssowmini } else {
53924045d941Ssowmini (void) snprintf(valstr, sizeof (valstr), "%d", 0);
53934045d941Ssowmini goto done;
53944045d941Ssowmini }
53954045d941Ssowmini }
53961bd6825cSml29623
53971bd6825cSml29623 done:
53981bd6825cSml29623 if (err == 0) {
53991bd6825cSml29623 strsize = (uint_t)strlen(valstr);
54001bd6825cSml29623 if (pr_valsize < strsize) {
54011bd6825cSml29623 err = ENOBUFS;
54021bd6825cSml29623 } else {
54031bd6825cSml29623 (void) strlcpy(pr_val, valstr, pr_valsize);
54041bd6825cSml29623 }
54051bd6825cSml29623 }
54061bd6825cSml29623
54071bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
54081bd6825cSml29623 "<== nxge_get_priv_prop: return %d", err));
54091bd6825cSml29623 return (err);
54101bd6825cSml29623 }
54111bd6825cSml29623
54126f45ec7bSml29623 /*
54136f45ec7bSml29623 * Module loading and removing entry points.
54146f45ec7bSml29623 */
54156f45ec7bSml29623
54166f157acbSml29623 DDI_DEFINE_STREAM_OPS(nxge_dev_ops, nulldev, nulldev, nxge_attach, nxge_detach,
541719397407SSherry Moore nodev, NULL, D_MP, NULL, nxge_quiesce);
54186f45ec7bSml29623
54192e59129aSraghus #define NXGE_DESC_VER "Sun NIU 10Gb Ethernet"
54206f45ec7bSml29623
54216f45ec7bSml29623 /*
54226f45ec7bSml29623 * Module linkage information for the kernel.
54236f45ec7bSml29623 */
54246f45ec7bSml29623 static struct modldrv nxge_modldrv = {
54256f45ec7bSml29623 &mod_driverops,
54266f45ec7bSml29623 NXGE_DESC_VER,
54276f45ec7bSml29623 &nxge_dev_ops
54286f45ec7bSml29623 };
54296f45ec7bSml29623
54306f45ec7bSml29623 static struct modlinkage modlinkage = {
54316f45ec7bSml29623 MODREV_1, (void *) &nxge_modldrv, NULL
54326f45ec7bSml29623 };
54336f45ec7bSml29623
54346f45ec7bSml29623 int
_init(void)54356f45ec7bSml29623 _init(void)
54366f45ec7bSml29623 {
54376f45ec7bSml29623 int status;
54386f45ec7bSml29623
54393b2d9860SMichael Speer MUTEX_INIT(&nxgedebuglock, NULL, MUTEX_DRIVER, NULL);
54403b2d9860SMichael Speer
54416f45ec7bSml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _init"));
54423b2d9860SMichael Speer
54436f45ec7bSml29623 mac_init_ops(&nxge_dev_ops, "nxge");
54443b2d9860SMichael Speer
54456f45ec7bSml29623 status = ddi_soft_state_init(&nxge_list, sizeof (nxge_t), 0);
54466f45ec7bSml29623 if (status != 0) {
54476f45ec7bSml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL,
54486f45ec7bSml29623 "failed to init device soft state"));
54496f45ec7bSml29623 goto _init_exit;
54506f45ec7bSml29623 }
54513b2d9860SMichael Speer
54526f45ec7bSml29623 status = mod_install(&modlinkage);
54536f45ec7bSml29623 if (status != 0) {
54546f45ec7bSml29623 ddi_soft_state_fini(&nxge_list);
54556f45ec7bSml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, "Mod install failed"));
54566f45ec7bSml29623 goto _init_exit;
54576f45ec7bSml29623 }
54586f45ec7bSml29623
54596f45ec7bSml29623 MUTEX_INIT(&nxge_common_lock, NULL, MUTEX_DRIVER, NULL);
54606f45ec7bSml29623
54613b2d9860SMichael Speer NXGE_DEBUG_MSG((NULL, MOD_CTL, "<== _init status = 0x%X", status));
54623b2d9860SMichael Speer return (status);
54636f45ec7bSml29623
54643b2d9860SMichael Speer _init_exit:
54653b2d9860SMichael Speer NXGE_DEBUG_MSG((NULL, MOD_CTL, "<== _init status = 0x%X", status));
54663b2d9860SMichael Speer MUTEX_DESTROY(&nxgedebuglock);
54676f45ec7bSml29623 return (status);
54686f45ec7bSml29623 }
54696f45ec7bSml29623
54706f45ec7bSml29623 int
_fini(void)54716f45ec7bSml29623 _fini(void)
54726f45ec7bSml29623 {
54736f45ec7bSml29623 int status;
54746f45ec7bSml29623
54756f45ec7bSml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini"));
54766f45ec7bSml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini: mod_remove"));
54776f45ec7bSml29623
54786f45ec7bSml29623 if (nxge_mblks_pending)
54796f45ec7bSml29623 return (EBUSY);
54806f45ec7bSml29623
54816f45ec7bSml29623 status = mod_remove(&modlinkage);
54826f45ec7bSml29623 if (status != DDI_SUCCESS) {
54836f45ec7bSml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL,
54846f45ec7bSml29623 "Module removal failed 0x%08x",
54856f45ec7bSml29623 status));
54866f45ec7bSml29623 goto _fini_exit;
54876f45ec7bSml29623 }
54886f45ec7bSml29623
54896f45ec7bSml29623 mac_fini_ops(&nxge_dev_ops);
54906f45ec7bSml29623
54916f45ec7bSml29623 ddi_soft_state_fini(&nxge_list);
54926f45ec7bSml29623
54933b2d9860SMichael Speer NXGE_DEBUG_MSG((NULL, MOD_CTL, "<== _fini status = 0x%08x", status));
54946f45ec7bSml29623
54953b2d9860SMichael Speer MUTEX_DESTROY(&nxge_common_lock);
54963b2d9860SMichael Speer MUTEX_DESTROY(&nxgedebuglock);
54973b2d9860SMichael Speer return (status);
54983b2d9860SMichael Speer
54993b2d9860SMichael Speer _fini_exit:
55003b2d9860SMichael Speer NXGE_DEBUG_MSG((NULL, MOD_CTL, "<== _fini status = 0x%08x", status));
55016f45ec7bSml29623 return (status);
55026f45ec7bSml29623 }
55036f45ec7bSml29623
55046f45ec7bSml29623 int
_info(struct modinfo * modinfop)55056f45ec7bSml29623 _info(struct modinfo *modinfop)
55066f45ec7bSml29623 {
55076f45ec7bSml29623 int status;
55086f45ec7bSml29623
55096f45ec7bSml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _info"));
55106f45ec7bSml29623 status = mod_info(&modlinkage, modinfop);
55116f45ec7bSml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, " _info status = 0x%X", status));
55126f45ec7bSml29623
55136f45ec7bSml29623 return (status);
55146f45ec7bSml29623 }
55156f45ec7bSml29623
55166f45ec7bSml29623 /*ARGSUSED*/
5517da14cebeSEric Cheng static int
nxge_tx_ring_start(mac_ring_driver_t rdriver,uint64_t mr_gen_num)5518da14cebeSEric Cheng nxge_tx_ring_start(mac_ring_driver_t rdriver, uint64_t mr_gen_num)
5519da14cebeSEric Cheng {
5520da14cebeSEric Cheng p_nxge_ring_handle_t rhp = (p_nxge_ring_handle_t)rdriver;
5521da14cebeSEric Cheng p_nxge_t nxgep = rhp->nxgep;
5522da14cebeSEric Cheng uint32_t channel;
5523da14cebeSEric Cheng p_tx_ring_t ring;
5524da14cebeSEric Cheng
5525da14cebeSEric Cheng channel = nxgep->pt_config.hw_config.tdc.start + rhp->index;
5526da14cebeSEric Cheng ring = nxgep->tx_rings->rings[channel];
5527da14cebeSEric Cheng
5528da14cebeSEric Cheng MUTEX_ENTER(&ring->lock);
55290dc2366fSVenugopal Iyer ASSERT(ring->tx_ring_handle == NULL);
5530da14cebeSEric Cheng ring->tx_ring_handle = rhp->ring_handle;
5531da14cebeSEric Cheng MUTEX_EXIT(&ring->lock);
5532da14cebeSEric Cheng
5533da14cebeSEric Cheng return (0);
5534da14cebeSEric Cheng }
5535da14cebeSEric Cheng
5536da14cebeSEric Cheng static void
nxge_tx_ring_stop(mac_ring_driver_t rdriver)5537da14cebeSEric Cheng nxge_tx_ring_stop(mac_ring_driver_t rdriver)
5538da14cebeSEric Cheng {
5539da14cebeSEric Cheng p_nxge_ring_handle_t rhp = (p_nxge_ring_handle_t)rdriver;
5540da14cebeSEric Cheng p_nxge_t nxgep = rhp->nxgep;
5541da14cebeSEric Cheng uint32_t channel;
5542da14cebeSEric Cheng p_tx_ring_t ring;
5543da14cebeSEric Cheng
5544da14cebeSEric Cheng channel = nxgep->pt_config.hw_config.tdc.start + rhp->index;
5545da14cebeSEric Cheng ring = nxgep->tx_rings->rings[channel];
5546da14cebeSEric Cheng
5547da14cebeSEric Cheng MUTEX_ENTER(&ring->lock);
55480dc2366fSVenugopal Iyer ASSERT(ring->tx_ring_handle != NULL);
5549da14cebeSEric Cheng ring->tx_ring_handle = (mac_ring_handle_t)NULL;
5550da14cebeSEric Cheng MUTEX_EXIT(&ring->lock);
5551da14cebeSEric Cheng }
5552da14cebeSEric Cheng
55530dc2366fSVenugopal Iyer int
nxge_rx_ring_start(mac_ring_driver_t rdriver,uint64_t mr_gen_num)5554da14cebeSEric Cheng nxge_rx_ring_start(mac_ring_driver_t rdriver, uint64_t mr_gen_num)
5555da14cebeSEric Cheng {
5556da14cebeSEric Cheng p_nxge_ring_handle_t rhp = (p_nxge_ring_handle_t)rdriver;
5557da14cebeSEric Cheng p_nxge_t nxgep = rhp->nxgep;
5558da14cebeSEric Cheng uint32_t channel;
5559da14cebeSEric Cheng p_rx_rcr_ring_t ring;
5560da14cebeSEric Cheng int i;
5561da14cebeSEric Cheng
5562da14cebeSEric Cheng channel = nxgep->pt_config.hw_config.start_rdc + rhp->index;
5563da14cebeSEric Cheng ring = nxgep->rx_rcr_rings->rcr_rings[channel];
5564da14cebeSEric Cheng
5565da14cebeSEric Cheng MUTEX_ENTER(&ring->lock);
5566da14cebeSEric Cheng
55670dc2366fSVenugopal Iyer if (ring->started) {
55680dc2366fSVenugopal Iyer ASSERT(ring->started == B_FALSE);
5569da14cebeSEric Cheng MUTEX_EXIT(&ring->lock);
5570da14cebeSEric Cheng return (0);
5571da14cebeSEric Cheng }
5572da14cebeSEric Cheng
5573da14cebeSEric Cheng /* set rcr_ring */
5574da14cebeSEric Cheng for (i = 0; i < nxgep->ldgvp->maxldvs; i++) {
55750dc2366fSVenugopal Iyer if ((nxgep->ldgvp->ldvp[i].is_rxdma) &&
5576da14cebeSEric Cheng (nxgep->ldgvp->ldvp[i].channel == channel)) {
5577da14cebeSEric Cheng ring->ldvp = &nxgep->ldgvp->ldvp[i];
5578da14cebeSEric Cheng ring->ldgp = nxgep->ldgvp->ldvp[i].ldgp;
5579da14cebeSEric Cheng }
5580da14cebeSEric Cheng }
5581da14cebeSEric Cheng
5582da14cebeSEric Cheng ring->rcr_mac_handle = rhp->ring_handle;
5583da14cebeSEric Cheng ring->rcr_gen_num = mr_gen_num;
55840dc2366fSVenugopal Iyer ring->started = B_TRUE;
55850dc2366fSVenugopal Iyer rhp->ring_gen_num = mr_gen_num;
5586da14cebeSEric Cheng MUTEX_EXIT(&ring->lock);
5587da14cebeSEric Cheng
5588da14cebeSEric Cheng return (0);
5589da14cebeSEric Cheng }
5590da14cebeSEric Cheng
5591da14cebeSEric Cheng static void
nxge_rx_ring_stop(mac_ring_driver_t rdriver)5592da14cebeSEric Cheng nxge_rx_ring_stop(mac_ring_driver_t rdriver)
5593da14cebeSEric Cheng {
5594da14cebeSEric Cheng p_nxge_ring_handle_t rhp = (p_nxge_ring_handle_t)rdriver;
5595da14cebeSEric Cheng p_nxge_t nxgep = rhp->nxgep;
5596da14cebeSEric Cheng uint32_t channel;
5597da14cebeSEric Cheng p_rx_rcr_ring_t ring;
5598da14cebeSEric Cheng
5599da14cebeSEric Cheng channel = nxgep->pt_config.hw_config.start_rdc + rhp->index;
5600da14cebeSEric Cheng ring = nxgep->rx_rcr_rings->rcr_rings[channel];
5601da14cebeSEric Cheng
5602da14cebeSEric Cheng MUTEX_ENTER(&ring->lock);
56030dc2366fSVenugopal Iyer ASSERT(ring->started == B_TRUE);
5604da14cebeSEric Cheng ring->rcr_mac_handle = NULL;
56050dc2366fSVenugopal Iyer ring->ldvp = NULL;
56060dc2366fSVenugopal Iyer ring->ldgp = NULL;
56070dc2366fSVenugopal Iyer ring->started = B_FALSE;
5608da14cebeSEric Cheng MUTEX_EXIT(&ring->lock);
5609da14cebeSEric Cheng }
5610da14cebeSEric Cheng
56110dc2366fSVenugopal Iyer static int
nxge_ring_get_htable_idx(p_nxge_t nxgep,mac_ring_type_t type,uint32_t channel)56120dc2366fSVenugopal Iyer nxge_ring_get_htable_idx(p_nxge_t nxgep, mac_ring_type_t type, uint32_t channel)
56130dc2366fSVenugopal Iyer {
56140dc2366fSVenugopal Iyer int i;
56150dc2366fSVenugopal Iyer
56160dc2366fSVenugopal Iyer #if defined(sun4v)
56170dc2366fSVenugopal Iyer if (isLDOMguest(nxgep)) {
56180dc2366fSVenugopal Iyer return (nxge_hio_get_dc_htable_idx(nxgep,
56190dc2366fSVenugopal Iyer (type == MAC_RING_TYPE_TX) ? VP_BOUND_TX : VP_BOUND_RX,
56200dc2366fSVenugopal Iyer channel));
56210dc2366fSVenugopal Iyer }
56220dc2366fSVenugopal Iyer #endif
56230dc2366fSVenugopal Iyer
56240dc2366fSVenugopal Iyer ASSERT(nxgep->ldgvp != NULL);
56250dc2366fSVenugopal Iyer
56260dc2366fSVenugopal Iyer switch (type) {
56270dc2366fSVenugopal Iyer case MAC_RING_TYPE_TX:
56280dc2366fSVenugopal Iyer for (i = 0; i < nxgep->ldgvp->maxldvs; i++) {
56290dc2366fSVenugopal Iyer if ((nxgep->ldgvp->ldvp[i].is_txdma) &&
56300dc2366fSVenugopal Iyer (nxgep->ldgvp->ldvp[i].channel == channel)) {
56310dc2366fSVenugopal Iyer return ((int)
56320dc2366fSVenugopal Iyer nxgep->ldgvp->ldvp[i].ldgp->htable_idx);
56330dc2366fSVenugopal Iyer }
56340dc2366fSVenugopal Iyer }
56350dc2366fSVenugopal Iyer break;
56360dc2366fSVenugopal Iyer
56370dc2366fSVenugopal Iyer case MAC_RING_TYPE_RX:
56380dc2366fSVenugopal Iyer for (i = 0; i < nxgep->ldgvp->maxldvs; i++) {
56390dc2366fSVenugopal Iyer if ((nxgep->ldgvp->ldvp[i].is_rxdma) &&
56400dc2366fSVenugopal Iyer (nxgep->ldgvp->ldvp[i].channel == channel)) {
56410dc2366fSVenugopal Iyer return ((int)
56420dc2366fSVenugopal Iyer nxgep->ldgvp->ldvp[i].ldgp->htable_idx);
56430dc2366fSVenugopal Iyer }
56440dc2366fSVenugopal Iyer }
56450dc2366fSVenugopal Iyer }
56460dc2366fSVenugopal Iyer
56470dc2366fSVenugopal Iyer return (-1);
56480dc2366fSVenugopal Iyer }
56490dc2366fSVenugopal Iyer
5650da14cebeSEric Cheng /*
5651da14cebeSEric Cheng * Callback funtion for MAC layer to register all rings.
5652da14cebeSEric Cheng */
5653da14cebeSEric Cheng static void
nxge_fill_ring(void * arg,mac_ring_type_t rtype,const int rg_index,const int index,mac_ring_info_t * infop,mac_ring_handle_t rh)5654da14cebeSEric Cheng nxge_fill_ring(void *arg, mac_ring_type_t rtype, const int rg_index,
5655da14cebeSEric Cheng const int index, mac_ring_info_t *infop, mac_ring_handle_t rh)
5656da14cebeSEric Cheng {
5657da14cebeSEric Cheng p_nxge_t nxgep = (p_nxge_t)arg;
5658da14cebeSEric Cheng p_nxge_hw_pt_cfg_t p_cfgp = &nxgep->pt_config.hw_config;
56590dc2366fSVenugopal Iyer p_nxge_intr_t intrp;
56600dc2366fSVenugopal Iyer uint32_t channel;
56610dc2366fSVenugopal Iyer int htable_idx;
56620dc2366fSVenugopal Iyer p_nxge_ring_handle_t rhandlep;
5663da14cebeSEric Cheng
56640dc2366fSVenugopal Iyer ASSERT(nxgep != NULL);
56650dc2366fSVenugopal Iyer ASSERT(p_cfgp != NULL);
56660dc2366fSVenugopal Iyer ASSERT(infop != NULL);
56670dc2366fSVenugopal Iyer
56680dc2366fSVenugopal Iyer NXGE_DEBUG_MSG((nxgep, DDI_CTL,
5669da14cebeSEric Cheng "==> nxge_fill_ring 0x%x index %d", rtype, index));
5670da14cebeSEric Cheng
56710dc2366fSVenugopal Iyer
5672da14cebeSEric Cheng switch (rtype) {
5673da14cebeSEric Cheng case MAC_RING_TYPE_TX: {
56740dc2366fSVenugopal Iyer mac_intr_t *mintr = &infop->mri_intr;
5675da14cebeSEric Cheng
5676da14cebeSEric Cheng NXGE_DEBUG_MSG((nxgep, TX_CTL,
5677da14cebeSEric Cheng "==> nxge_fill_ring (TX) 0x%x index %d ntdcs %d",
5678da14cebeSEric Cheng rtype, index, p_cfgp->tdc.count));
5679da14cebeSEric Cheng
5680da14cebeSEric Cheng ASSERT((index >= 0) && (index < p_cfgp->tdc.count));
5681da14cebeSEric Cheng rhandlep = &nxgep->tx_ring_handles[index];
5682da14cebeSEric Cheng rhandlep->nxgep = nxgep;
5683da14cebeSEric Cheng rhandlep->index = index;
5684da14cebeSEric Cheng rhandlep->ring_handle = rh;
5685da14cebeSEric Cheng
56860dc2366fSVenugopal Iyer channel = nxgep->pt_config.hw_config.tdc.start + index;
56870dc2366fSVenugopal Iyer rhandlep->channel = channel;
56880dc2366fSVenugopal Iyer intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
56890dc2366fSVenugopal Iyer htable_idx = nxge_ring_get_htable_idx(nxgep, rtype,
56900dc2366fSVenugopal Iyer channel);
56910dc2366fSVenugopal Iyer if (htable_idx >= 0)
56920dc2366fSVenugopal Iyer mintr->mi_ddi_handle = intrp->htable[htable_idx];
56930dc2366fSVenugopal Iyer else
56940dc2366fSVenugopal Iyer mintr->mi_ddi_handle = NULL;
56950dc2366fSVenugopal Iyer
5696da14cebeSEric Cheng infop->mri_driver = (mac_ring_driver_t)rhandlep;
5697da14cebeSEric Cheng infop->mri_start = nxge_tx_ring_start;
5698da14cebeSEric Cheng infop->mri_stop = nxge_tx_ring_stop;
5699da14cebeSEric Cheng infop->mri_tx = nxge_tx_ring_send;
57000dc2366fSVenugopal Iyer infop->mri_stat = nxge_tx_ring_stat;
57010dc2366fSVenugopal Iyer infop->mri_flags = MAC_RING_TX_SERIALIZE;
5702da14cebeSEric Cheng break;
5703da14cebeSEric Cheng }
57040dc2366fSVenugopal Iyer
5705da14cebeSEric Cheng case MAC_RING_TYPE_RX: {
5706da14cebeSEric Cheng mac_intr_t nxge_mac_intr;
57070dc2366fSVenugopal Iyer int nxge_rindex;
57080dc2366fSVenugopal Iyer p_nxge_intr_t intrp;
57090dc2366fSVenugopal Iyer
57100dc2366fSVenugopal Iyer intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
5711da14cebeSEric Cheng
5712da14cebeSEric Cheng NXGE_DEBUG_MSG((nxgep, RX_CTL,
5713da14cebeSEric Cheng "==> nxge_fill_ring (RX) 0x%x index %d nrdcs %d",
5714da14cebeSEric Cheng rtype, index, p_cfgp->max_rdcs));
5715da14cebeSEric Cheng
5716da14cebeSEric Cheng /*
5717da14cebeSEric Cheng * 'index' is the ring index within the group.
5718da14cebeSEric Cheng * Find the ring index in the nxge instance.
5719da14cebeSEric Cheng */
5720da14cebeSEric Cheng nxge_rindex = nxge_get_rxring_index(nxgep, rg_index, index);
57210dc2366fSVenugopal Iyer channel = nxgep->pt_config.hw_config.start_rdc + index;
57220dc2366fSVenugopal Iyer intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
5723da14cebeSEric Cheng
5724da14cebeSEric Cheng ASSERT((nxge_rindex >= 0) && (nxge_rindex < p_cfgp->max_rdcs));
5725da14cebeSEric Cheng rhandlep = &nxgep->rx_ring_handles[nxge_rindex];
5726da14cebeSEric Cheng rhandlep->nxgep = nxgep;
5727da14cebeSEric Cheng rhandlep->index = nxge_rindex;
5728da14cebeSEric Cheng rhandlep->ring_handle = rh;
57290dc2366fSVenugopal Iyer rhandlep->channel = channel;
5730da14cebeSEric Cheng
5731da14cebeSEric Cheng /*
5732da14cebeSEric Cheng * Entrypoint to enable interrupt (disable poll) and
5733da14cebeSEric Cheng * disable interrupt (enable poll).
5734da14cebeSEric Cheng */
57350dc2366fSVenugopal Iyer bzero(&nxge_mac_intr, sizeof (nxge_mac_intr));
5736da14cebeSEric Cheng nxge_mac_intr.mi_handle = (mac_intr_handle_t)rhandlep;
5737da14cebeSEric Cheng nxge_mac_intr.mi_enable = (mac_intr_enable_t)nxge_disable_poll;
5738da14cebeSEric Cheng nxge_mac_intr.mi_disable = (mac_intr_disable_t)nxge_enable_poll;
57390dc2366fSVenugopal Iyer
57400dc2366fSVenugopal Iyer htable_idx = nxge_ring_get_htable_idx(nxgep, rtype,
57410dc2366fSVenugopal Iyer channel);
57420dc2366fSVenugopal Iyer if (htable_idx >= 0)
57430dc2366fSVenugopal Iyer nxge_mac_intr.mi_ddi_handle = intrp->htable[htable_idx];
57440dc2366fSVenugopal Iyer else
57450dc2366fSVenugopal Iyer nxge_mac_intr.mi_ddi_handle = NULL;
57460dc2366fSVenugopal Iyer
5747da14cebeSEric Cheng infop->mri_driver = (mac_ring_driver_t)rhandlep;
5748da14cebeSEric Cheng infop->mri_start = nxge_rx_ring_start;
5749da14cebeSEric Cheng infop->mri_stop = nxge_rx_ring_stop;
57500dc2366fSVenugopal Iyer infop->mri_intr = nxge_mac_intr;
5751da14cebeSEric Cheng infop->mri_poll = nxge_rx_poll;
57520dc2366fSVenugopal Iyer infop->mri_stat = nxge_rx_ring_stat;
57530dc2366fSVenugopal Iyer infop->mri_flags = MAC_RING_RX_ENQUEUE;
5754da14cebeSEric Cheng break;
5755da14cebeSEric Cheng }
57560dc2366fSVenugopal Iyer
5757da14cebeSEric Cheng default:
5758da14cebeSEric Cheng break;
5759da14cebeSEric Cheng }
5760da14cebeSEric Cheng
57610dc2366fSVenugopal Iyer NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_fill_ring 0x%x", rtype));
5762da14cebeSEric Cheng }
5763da14cebeSEric Cheng
5764da14cebeSEric Cheng static void
nxge_group_add_ring(mac_group_driver_t gh,mac_ring_driver_t rh,mac_ring_type_t type)5765da14cebeSEric Cheng nxge_group_add_ring(mac_group_driver_t gh, mac_ring_driver_t rh,
5766da14cebeSEric Cheng mac_ring_type_t type)
5767da14cebeSEric Cheng {
5768da14cebeSEric Cheng nxge_ring_group_t *rgroup = (nxge_ring_group_t *)gh;
5769da14cebeSEric Cheng nxge_ring_handle_t *rhandle = (nxge_ring_handle_t *)rh;
5770da14cebeSEric Cheng nxge_t *nxge;
5771da14cebeSEric Cheng nxge_grp_t *grp;
5772da14cebeSEric Cheng nxge_rdc_grp_t *rdc_grp;
5773da14cebeSEric Cheng uint16_t channel; /* device-wise ring id */
5774da14cebeSEric Cheng int dev_gindex;
5775da14cebeSEric Cheng int rv;
5776da14cebeSEric Cheng
5777da14cebeSEric Cheng nxge = rgroup->nxgep;
5778da14cebeSEric Cheng
5779da14cebeSEric Cheng switch (type) {
5780da14cebeSEric Cheng case MAC_RING_TYPE_TX:
5781da14cebeSEric Cheng /*
5782da14cebeSEric Cheng * nxge_grp_dc_add takes a channel number which is a
5783da14cebeSEric Cheng * "devise" ring ID.
5784da14cebeSEric Cheng */
5785da14cebeSEric Cheng channel = nxge->pt_config.hw_config.tdc.start + rhandle->index;
5786da14cebeSEric Cheng
5787da14cebeSEric Cheng /*
5788da14cebeSEric Cheng * Remove the ring from the default group
5789da14cebeSEric Cheng */
5790da14cebeSEric Cheng if (rgroup->gindex != 0) {
5791da14cebeSEric Cheng (void) nxge_grp_dc_remove(nxge, VP_BOUND_TX, channel);
5792da14cebeSEric Cheng }
5793da14cebeSEric Cheng
5794da14cebeSEric Cheng /*
5795da14cebeSEric Cheng * nxge->tx_set.group[] is an array of groups indexed by
5796da14cebeSEric Cheng * a "port" group ID.
5797da14cebeSEric Cheng */
5798da14cebeSEric Cheng grp = nxge->tx_set.group[rgroup->gindex];
5799da14cebeSEric Cheng rv = nxge_grp_dc_add(nxge, grp, VP_BOUND_TX, channel);
5800da14cebeSEric Cheng if (rv != 0) {
5801da14cebeSEric Cheng NXGE_ERROR_MSG((nxge, NXGE_ERR_CTL,
5802da14cebeSEric Cheng "nxge_group_add_ring: nxge_grp_dc_add failed"));
5803da14cebeSEric Cheng }
5804da14cebeSEric Cheng break;
5805da14cebeSEric Cheng
5806da14cebeSEric Cheng case MAC_RING_TYPE_RX:
5807da14cebeSEric Cheng /*
5808da14cebeSEric Cheng * nxge->rx_set.group[] is an array of groups indexed by
5809da14cebeSEric Cheng * a "port" group ID.
5810da14cebeSEric Cheng */
5811da14cebeSEric Cheng grp = nxge->rx_set.group[rgroup->gindex];
5812da14cebeSEric Cheng
5813da14cebeSEric Cheng dev_gindex = nxge->pt_config.hw_config.def_mac_rxdma_grpid +
5814da14cebeSEric Cheng rgroup->gindex;
5815da14cebeSEric Cheng rdc_grp = &nxge->pt_config.rdc_grps[dev_gindex];
5816da14cebeSEric Cheng
5817da14cebeSEric Cheng /*
5818da14cebeSEric Cheng * nxge_grp_dc_add takes a channel number which is a
5819da14cebeSEric Cheng * "devise" ring ID.
5820da14cebeSEric Cheng */
5821da14cebeSEric Cheng channel = nxge->pt_config.hw_config.start_rdc + rhandle->index;
5822da14cebeSEric Cheng rv = nxge_grp_dc_add(nxge, grp, VP_BOUND_RX, channel);
5823da14cebeSEric Cheng if (rv != 0) {
5824da14cebeSEric Cheng NXGE_ERROR_MSG((nxge, NXGE_ERR_CTL,
5825da14cebeSEric Cheng "nxge_group_add_ring: nxge_grp_dc_add failed"));
5826da14cebeSEric Cheng }
5827da14cebeSEric Cheng
5828da14cebeSEric Cheng rdc_grp->map |= (1 << channel);
5829da14cebeSEric Cheng rdc_grp->max_rdcs++;
5830da14cebeSEric Cheng
58314ba491f5SMichael Speer (void) nxge_init_fzc_rdc_tbl(nxge, rdc_grp, rgroup->rdctbl);
5832da14cebeSEric Cheng break;
5833da14cebeSEric Cheng }
5834da14cebeSEric Cheng }
5835da14cebeSEric Cheng
5836da14cebeSEric Cheng static void
nxge_group_rem_ring(mac_group_driver_t gh,mac_ring_driver_t rh,mac_ring_type_t type)5837da14cebeSEric Cheng nxge_group_rem_ring(mac_group_driver_t gh, mac_ring_driver_t rh,
5838da14cebeSEric Cheng mac_ring_type_t type)
5839da14cebeSEric Cheng {
5840da14cebeSEric Cheng nxge_ring_group_t *rgroup = (nxge_ring_group_t *)gh;
5841da14cebeSEric Cheng nxge_ring_handle_t *rhandle = (nxge_ring_handle_t *)rh;
5842da14cebeSEric Cheng nxge_t *nxge;
5843da14cebeSEric Cheng uint16_t channel; /* device-wise ring id */
5844da14cebeSEric Cheng nxge_rdc_grp_t *rdc_grp;
5845da14cebeSEric Cheng int dev_gindex;
5846da14cebeSEric Cheng
5847da14cebeSEric Cheng nxge = rgroup->nxgep;
5848da14cebeSEric Cheng
5849da14cebeSEric Cheng switch (type) {
5850da14cebeSEric Cheng case MAC_RING_TYPE_TX:
5851da14cebeSEric Cheng dev_gindex = nxge->pt_config.hw_config.def_mac_txdma_grpid +
5852da14cebeSEric Cheng rgroup->gindex;
5853da14cebeSEric Cheng channel = nxge->pt_config.hw_config.tdc.start + rhandle->index;
5854da14cebeSEric Cheng nxge_grp_dc_remove(nxge, VP_BOUND_TX, channel);
5855da14cebeSEric Cheng
5856da14cebeSEric Cheng /*
5857da14cebeSEric Cheng * Add the ring back to the default group
5858da14cebeSEric Cheng */
5859da14cebeSEric Cheng if (rgroup->gindex != 0) {
5860da14cebeSEric Cheng nxge_grp_t *grp;
5861da14cebeSEric Cheng grp = nxge->tx_set.group[0];
5862da14cebeSEric Cheng (void) nxge_grp_dc_add(nxge, grp, VP_BOUND_TX, channel);
5863da14cebeSEric Cheng }
5864da14cebeSEric Cheng break;
5865da14cebeSEric Cheng
5866da14cebeSEric Cheng case MAC_RING_TYPE_RX:
5867da14cebeSEric Cheng dev_gindex = nxge->pt_config.hw_config.def_mac_rxdma_grpid +
5868da14cebeSEric Cheng rgroup->gindex;
5869da14cebeSEric Cheng rdc_grp = &nxge->pt_config.rdc_grps[dev_gindex];
5870da14cebeSEric Cheng channel = rdc_grp->start_rdc + rhandle->index;
5871da14cebeSEric Cheng nxge_grp_dc_remove(nxge, VP_BOUND_RX, channel);
5872da14cebeSEric Cheng
5873da14cebeSEric Cheng rdc_grp->map &= ~(1 << channel);
5874da14cebeSEric Cheng rdc_grp->max_rdcs--;
5875da14cebeSEric Cheng
58764ba491f5SMichael Speer (void) nxge_init_fzc_rdc_tbl(nxge, rdc_grp, rgroup->rdctbl);
5877da14cebeSEric Cheng break;
5878da14cebeSEric Cheng }
5879da14cebeSEric Cheng }
5880da14cebeSEric Cheng
5881da14cebeSEric Cheng
5882da14cebeSEric Cheng /*ARGSUSED*/
58836f45ec7bSml29623 static nxge_status_t
nxge_add_intrs(p_nxge_t nxgep)58846f45ec7bSml29623 nxge_add_intrs(p_nxge_t nxgep)
58856f45ec7bSml29623 {
58866f45ec7bSml29623
58876f45ec7bSml29623 int intr_types;
58886f45ec7bSml29623 int type = 0;
58896f45ec7bSml29623 int ddi_status = DDI_SUCCESS;
58906f45ec7bSml29623 nxge_status_t status = NXGE_OK;
58916f45ec7bSml29623
58926f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs"));
58936f45ec7bSml29623
58946f45ec7bSml29623 nxgep->nxge_intr_type.intr_registered = B_FALSE;
58956f45ec7bSml29623 nxgep->nxge_intr_type.intr_enabled = B_FALSE;
58966f45ec7bSml29623 nxgep->nxge_intr_type.msi_intx_cnt = 0;
58976f45ec7bSml29623 nxgep->nxge_intr_type.intr_added = 0;
58986f45ec7bSml29623 nxgep->nxge_intr_type.niu_msi_enable = B_FALSE;
58996f45ec7bSml29623 nxgep->nxge_intr_type.intr_type = 0;
59006f45ec7bSml29623
59016f45ec7bSml29623 if (nxgep->niu_type == N2_NIU) {
59026f45ec7bSml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE;
59036f45ec7bSml29623 } else if (nxge_msi_enable) {
59046f45ec7bSml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE;
59056f45ec7bSml29623 }
59066f45ec7bSml29623
59076f45ec7bSml29623 /* Get the supported interrupt types */
59086f45ec7bSml29623 if ((ddi_status = ddi_intr_get_supported_types(nxgep->dip, &intr_types))
59096f45ec7bSml29623 != DDI_SUCCESS) {
59106f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_intrs: "
59116f45ec7bSml29623 "ddi_intr_get_supported_types failed: status 0x%08x",
59126f45ec7bSml29623 ddi_status));
59136f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
59146f45ec7bSml29623 }
59156f45ec7bSml29623 nxgep->nxge_intr_type.intr_types = intr_types;
59166f45ec7bSml29623
59176f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59186f45ec7bSml29623 "ddi_intr_get_supported_types: 0x%08x", intr_types));
59196f45ec7bSml29623
59206f45ec7bSml29623 /*
59216f45ec7bSml29623 * Solaris MSIX is not supported yet. use MSI for now.
59226f45ec7bSml29623 * nxge_msi_enable (1):
59236f45ec7bSml29623 * 1 - MSI 2 - MSI-X others - FIXED
59246f45ec7bSml29623 */
59256f45ec7bSml29623 switch (nxge_msi_enable) {
59266f45ec7bSml29623 default:
59276f45ec7bSml29623 type = DDI_INTR_TYPE_FIXED;
59286f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
59296f45ec7bSml29623 "use fixed (intx emulation) type %08x",
59306f45ec7bSml29623 type));
59316f45ec7bSml29623 break;
59326f45ec7bSml29623
59336f45ec7bSml29623 case 2:
59346f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
59356f45ec7bSml29623 "ddi_intr_get_supported_types: 0x%08x", intr_types));
59366f45ec7bSml29623 if (intr_types & DDI_INTR_TYPE_MSIX) {
59376f45ec7bSml29623 type = DDI_INTR_TYPE_MSIX;
59386f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59396f45ec7bSml29623 "ddi_intr_get_supported_types: MSIX 0x%08x",
59406f45ec7bSml29623 type));
59416f45ec7bSml29623 } else if (intr_types & DDI_INTR_TYPE_MSI) {
59426f45ec7bSml29623 type = DDI_INTR_TYPE_MSI;
59436f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59446f45ec7bSml29623 "ddi_intr_get_supported_types: MSI 0x%08x",
59456f45ec7bSml29623 type));
59466f45ec7bSml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) {
59476f45ec7bSml29623 type = DDI_INTR_TYPE_FIXED;
59486f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
59496f45ec7bSml29623 "ddi_intr_get_supported_types: MSXED0x%08x",
59506f45ec7bSml29623 type));
59516f45ec7bSml29623 }
59526f45ec7bSml29623 break;
59536f45ec7bSml29623
59546f45ec7bSml29623 case 1:
59556f45ec7bSml29623 if (intr_types & DDI_INTR_TYPE_MSI) {
59566f45ec7bSml29623 type = DDI_INTR_TYPE_MSI;
59576f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
59586f45ec7bSml29623 "ddi_intr_get_supported_types: MSI 0x%08x",
59596f45ec7bSml29623 type));
59606f45ec7bSml29623 } else if (intr_types & DDI_INTR_TYPE_MSIX) {
59616f45ec7bSml29623 type = DDI_INTR_TYPE_MSIX;
59626f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59636f45ec7bSml29623 "ddi_intr_get_supported_types: MSIX 0x%08x",
59646f45ec7bSml29623 type));
59656f45ec7bSml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) {
59666f45ec7bSml29623 type = DDI_INTR_TYPE_FIXED;
59676f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59686f45ec7bSml29623 "ddi_intr_get_supported_types: MSXED0x%08x",
59696f45ec7bSml29623 type));
59706f45ec7bSml29623 }
59716f45ec7bSml29623 }
59726f45ec7bSml29623
59736f45ec7bSml29623 nxgep->nxge_intr_type.intr_type = type;
59746f45ec7bSml29623 if ((type == DDI_INTR_TYPE_MSIX || type == DDI_INTR_TYPE_MSI ||
59756f45ec7bSml29623 type == DDI_INTR_TYPE_FIXED) &&
59766f45ec7bSml29623 nxgep->nxge_intr_type.niu_msi_enable) {
59776f45ec7bSml29623 if ((status = nxge_add_intrs_adv(nxgep)) != DDI_SUCCESS) {
59786f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
59796f45ec7bSml29623 " nxge_add_intrs: "
59806f45ec7bSml29623 " nxge_add_intrs_adv failed: status 0x%08x",
59816f45ec7bSml29623 status));
59826f45ec7bSml29623 return (status);
59836f45ec7bSml29623 } else {
59846f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59856f45ec7bSml29623 "interrupts registered : type %d", type));
59866f45ec7bSml29623 nxgep->nxge_intr_type.intr_registered = B_TRUE;
59876f45ec7bSml29623
59886f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
59896f45ec7bSml29623 "\nAdded advanced nxge add_intr_adv "
59906f45ec7bSml29623 "intr type 0x%x\n", type));
59916f45ec7bSml29623
59926f45ec7bSml29623 return (status);
59936f45ec7bSml29623 }
59946f45ec7bSml29623 }
59956f45ec7bSml29623
59966f45ec7bSml29623 if (!nxgep->nxge_intr_type.intr_registered) {
59976f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_add_intrs: "
59986f45ec7bSml29623 "failed to register interrupts"));
59996f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
60006f45ec7bSml29623 }
60016f45ec7bSml29623
60026f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_add_intrs"));
60036f45ec7bSml29623 return (status);
60046f45ec7bSml29623 }
60056f45ec7bSml29623
60066f45ec7bSml29623 static nxge_status_t
nxge_add_intrs_adv(p_nxge_t nxgep)60076f45ec7bSml29623 nxge_add_intrs_adv(p_nxge_t nxgep)
60086f45ec7bSml29623 {
60096f45ec7bSml29623 int intr_type;
60106f45ec7bSml29623 p_nxge_intr_t intrp;
60116f45ec7bSml29623
60126f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv"));
60136f45ec7bSml29623
60146f45ec7bSml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
60156f45ec7bSml29623 intr_type = intrp->intr_type;
60166f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv: type 0x%x",
60176f45ec7bSml29623 intr_type));
60186f45ec7bSml29623
60196f45ec7bSml29623 switch (intr_type) {
60206f45ec7bSml29623 case DDI_INTR_TYPE_MSI: /* 0x2 */
60216f45ec7bSml29623 case DDI_INTR_TYPE_MSIX: /* 0x4 */
60226f45ec7bSml29623 return (nxge_add_intrs_adv_type(nxgep, intr_type));
60236f45ec7bSml29623
60246f45ec7bSml29623 case DDI_INTR_TYPE_FIXED: /* 0x1 */
60256f45ec7bSml29623 return (nxge_add_intrs_adv_type_fix(nxgep, intr_type));
60266f45ec7bSml29623
60276f45ec7bSml29623 default:
60286f45ec7bSml29623 return (NXGE_ERROR);
60296f45ec7bSml29623 }
60306f45ec7bSml29623 }
60316f45ec7bSml29623
60326f45ec7bSml29623
60336f45ec7bSml29623 /*ARGSUSED*/
60346f45ec7bSml29623 static nxge_status_t
nxge_add_intrs_adv_type(p_nxge_t nxgep,uint32_t int_type)60356f45ec7bSml29623 nxge_add_intrs_adv_type(p_nxge_t nxgep, uint32_t int_type)
60366f45ec7bSml29623 {
60376f45ec7bSml29623 dev_info_t *dip = nxgep->dip;
60386f45ec7bSml29623 p_nxge_ldg_t ldgp;
60396f45ec7bSml29623 p_nxge_intr_t intrp;
6040e3d11eeeSToomas Soome ddi_intr_handler_t *inthandler;
60416f45ec7bSml29623 void *arg1, *arg2;
60426f45ec7bSml29623 int behavior;
6043ec090658Sml29623 int nintrs, navail, nrequest;
60446f45ec7bSml29623 int nactual, nrequired;
60456f45ec7bSml29623 int inum = 0;
60466f45ec7bSml29623 int x, y;
60476f45ec7bSml29623 int ddi_status = DDI_SUCCESS;
60486f45ec7bSml29623 nxge_status_t status = NXGE_OK;
60496f45ec7bSml29623
60506f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type"));
60516f45ec7bSml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
60526f45ec7bSml29623 intrp->start_inum = 0;
60536f45ec7bSml29623
60546f45ec7bSml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs);
60556f45ec7bSml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) {
60566f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
60576f45ec7bSml29623 "ddi_intr_get_nintrs() failed, status: 0x%x%, "
60586f45ec7bSml29623 "nintrs: %d", ddi_status, nintrs));
60596f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
60606f45ec7bSml29623 }
60616f45ec7bSml29623
60626f45ec7bSml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail);
60636f45ec7bSml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) {
60646f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
60656f45ec7bSml29623 "ddi_intr_get_navail() failed, status: 0x%x%, "
60666f45ec7bSml29623 "nintrs: %d", ddi_status, navail));
60676f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
60686f45ec7bSml29623 }
60696f45ec7bSml29623
60706f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
60716f45ec7bSml29623 "ddi_intr_get_navail() returned: nintrs %d, navail %d",
60726f45ec7bSml29623 nintrs, navail));
60736f45ec7bSml29623
6074ec090658Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override */
6075ec090658Sml29623 if (int_type == DDI_INTR_TYPE_MSIX) {
6076ec090658Sml29623 nrequest = nxge_create_msi_property(nxgep);
6077ec090658Sml29623 if (nrequest < navail) {
6078ec090658Sml29623 navail = nrequest;
6079ec090658Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
6080ec090658Sml29623 "nxge_add_intrs_adv_type: nintrs %d "
6081ec090658Sml29623 "navail %d (nrequest %d)",
6082ec090658Sml29623 nintrs, navail, nrequest));
6083ec090658Sml29623 }
6084ec090658Sml29623 }
6085ec090658Sml29623
60866f45ec7bSml29623 if (int_type == DDI_INTR_TYPE_MSI && !ISP2(navail)) {
60876f45ec7bSml29623 /* MSI must be power of 2 */
60886f45ec7bSml29623 if ((navail & 16) == 16) {
60896f45ec7bSml29623 navail = 16;
60906f45ec7bSml29623 } else if ((navail & 8) == 8) {
60916f45ec7bSml29623 navail = 8;
60926f45ec7bSml29623 } else if ((navail & 4) == 4) {
60936f45ec7bSml29623 navail = 4;
60946f45ec7bSml29623 } else if ((navail & 2) == 2) {
60956f45ec7bSml29623 navail = 2;
60966f45ec7bSml29623 } else {
60976f45ec7bSml29623 navail = 1;
60986f45ec7bSml29623 }
60996f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
61006f45ec7bSml29623 "ddi_intr_get_navail(): (msi power of 2) nintrs %d, "
61016f45ec7bSml29623 "navail %d", nintrs, navail));
61026f45ec7bSml29623 }
61036f45ec7bSml29623
61046f45ec7bSml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT :
61056f45ec7bSml29623 DDI_INTR_ALLOC_NORMAL);
61066f45ec7bSml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t);
61076f45ec7bSml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP);
61086f45ec7bSml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum,
61096f45ec7bSml29623 navail, &nactual, behavior);
61106f45ec7bSml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) {
61116f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
61126f45ec7bSml29623 " ddi_intr_alloc() failed: %d",
61136f45ec7bSml29623 ddi_status));
61146f45ec7bSml29623 kmem_free(intrp->htable, intrp->intr_size);
61156f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
61166f45ec7bSml29623 }
61176f45ec7bSml29623
61186f45ec7bSml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0],
61196f45ec7bSml29623 (uint_t *)&intrp->pri)) != DDI_SUCCESS) {
61206f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
61216f45ec7bSml29623 " ddi_intr_get_pri() failed: %d",
61226f45ec7bSml29623 ddi_status));
61236f45ec7bSml29623 /* Free already allocated interrupts */
61246f45ec7bSml29623 for (y = 0; y < nactual; y++) {
61256f45ec7bSml29623 (void) ddi_intr_free(intrp->htable[y]);
61266f45ec7bSml29623 }
61276f45ec7bSml29623
61286f45ec7bSml29623 kmem_free(intrp->htable, intrp->intr_size);
61296f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
61306f45ec7bSml29623 }
61316f45ec7bSml29623
61326f45ec7bSml29623 nrequired = 0;
61336f45ec7bSml29623 switch (nxgep->niu_type) {
61346f45ec7bSml29623 default:
61356f45ec7bSml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired);
61366f45ec7bSml29623 break;
61376f45ec7bSml29623
61386f45ec7bSml29623 case N2_NIU:
61396f45ec7bSml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired);
61406f45ec7bSml29623 break;
61416f45ec7bSml29623 }
61426f45ec7bSml29623
61436f45ec7bSml29623 if (status != NXGE_OK) {
61446f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
61456f45ec7bSml29623 "nxge_add_intrs_adv_typ:nxge_ldgv_init "
61466f45ec7bSml29623 "failed: 0x%x", status));
61476f45ec7bSml29623 /* Free already allocated interrupts */
61486f45ec7bSml29623 for (y = 0; y < nactual; y++) {
61496f45ec7bSml29623 (void) ddi_intr_free(intrp->htable[y]);
61506f45ec7bSml29623 }
61516f45ec7bSml29623
61526f45ec7bSml29623 kmem_free(intrp->htable, intrp->intr_size);
61536f45ec7bSml29623 return (status);
61546f45ec7bSml29623 }
61556f45ec7bSml29623
61566f45ec7bSml29623 ldgp = nxgep->ldgvp->ldgp;
61576f45ec7bSml29623 for (x = 0; x < nrequired; x++, ldgp++) {
61586f45ec7bSml29623 ldgp->vector = (uint8_t)x;
61596f45ec7bSml29623 ldgp->intdata = SID_DATA(ldgp->func, x);
61606f45ec7bSml29623 arg1 = ldgp->ldvp;
61616f45ec7bSml29623 arg2 = nxgep;
61626f45ec7bSml29623 if (ldgp->nldvs == 1) {
6163e3d11eeeSToomas Soome inthandler = ldgp->ldvp->ldv_intr_handler;
61646f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
61656f45ec7bSml29623 "nxge_add_intrs_adv_type: "
61666f45ec7bSml29623 "arg1 0x%x arg2 0x%x: "
61676f45ec7bSml29623 "1-1 int handler (entry %d intdata 0x%x)\n",
61686f45ec7bSml29623 arg1, arg2,
61696f45ec7bSml29623 x, ldgp->intdata));
61706f45ec7bSml29623 } else if (ldgp->nldvs > 1) {
6171e3d11eeeSToomas Soome inthandler = ldgp->sys_intr_handler;
61726f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
61736f45ec7bSml29623 "nxge_add_intrs_adv_type: "
61746f45ec7bSml29623 "arg1 0x%x arg2 0x%x: "
61756f45ec7bSml29623 "nldevs %d int handler "
61766f45ec7bSml29623 "(entry %d intdata 0x%x)\n",
61776f45ec7bSml29623 arg1, arg2,
61786f45ec7bSml29623 ldgp->nldvs, x, ldgp->intdata));
6179e3d11eeeSToomas Soome } else {
6180e3d11eeeSToomas Soome inthandler = NULL;
61816f45ec7bSml29623 }
61826f45ec7bSml29623
61836f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
61846f45ec7bSml29623 "==> nxge_add_intrs_adv_type: ddi_add_intr(inum) #%d "
61856f45ec7bSml29623 "htable 0x%llx", x, intrp->htable[x]));
61866f45ec7bSml29623
61876f45ec7bSml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x],
6188e3d11eeeSToomas Soome inthandler, arg1, arg2)) != DDI_SUCCESS) {
61896f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
61906f45ec7bSml29623 "==> nxge_add_intrs_adv_type: failed #%d "
61916f45ec7bSml29623 "status 0x%x", x, ddi_status));
61926f45ec7bSml29623 for (y = 0; y < intrp->intr_added; y++) {
61936f45ec7bSml29623 (void) ddi_intr_remove_handler(
61946f45ec7bSml29623 intrp->htable[y]);
61956f45ec7bSml29623 }
61966f45ec7bSml29623 /* Free already allocated intr */
61976f45ec7bSml29623 for (y = 0; y < nactual; y++) {
61986f45ec7bSml29623 (void) ddi_intr_free(intrp->htable[y]);
61996f45ec7bSml29623 }
62006f45ec7bSml29623 kmem_free(intrp->htable, intrp->intr_size);
62016f45ec7bSml29623
62026f45ec7bSml29623 (void) nxge_ldgv_uninit(nxgep);
62036f45ec7bSml29623
62046f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
62056f45ec7bSml29623 }
62060dc2366fSVenugopal Iyer
62070dc2366fSVenugopal Iyer ldgp->htable_idx = x;
62086f45ec7bSml29623 intrp->intr_added++;
62096f45ec7bSml29623 }
62106f45ec7bSml29623
62116f45ec7bSml29623 intrp->msi_intx_cnt = nactual;
62126f45ec7bSml29623
62136f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
62146f45ec7bSml29623 "Requested: %d, Allowed: %d msi_intx_cnt %d intr_added %d",
62156f45ec7bSml29623 navail, nactual,
62166f45ec7bSml29623 intrp->msi_intx_cnt,
62176f45ec7bSml29623 intrp->intr_added));
62186f45ec7bSml29623
62196f45ec7bSml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap);
62206f45ec7bSml29623
62216f45ec7bSml29623 (void) nxge_intr_ldgv_init(nxgep);
62226f45ec7bSml29623
62236f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type"));
62246f45ec7bSml29623
62256f45ec7bSml29623 return (status);
62266f45ec7bSml29623 }
62276f45ec7bSml29623
62286f45ec7bSml29623 /*ARGSUSED*/
62296f45ec7bSml29623 static nxge_status_t
nxge_add_intrs_adv_type_fix(p_nxge_t nxgep,uint32_t int_type)62306f45ec7bSml29623 nxge_add_intrs_adv_type_fix(p_nxge_t nxgep, uint32_t int_type)
62316f45ec7bSml29623 {
62326f45ec7bSml29623 dev_info_t *dip = nxgep->dip;
62336f45ec7bSml29623 p_nxge_ldg_t ldgp;
62346f45ec7bSml29623 p_nxge_intr_t intrp;
6235e3d11eeeSToomas Soome ddi_intr_handler_t *inthandler;
62366f45ec7bSml29623 void *arg1, *arg2;
62376f45ec7bSml29623 int behavior;
62386f45ec7bSml29623 int nintrs, navail;
62396f45ec7bSml29623 int nactual, nrequired;
62406f45ec7bSml29623 int inum = 0;
62416f45ec7bSml29623 int x, y;
62426f45ec7bSml29623 int ddi_status = DDI_SUCCESS;
62436f45ec7bSml29623 nxge_status_t status = NXGE_OK;
62446f45ec7bSml29623
62456f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type_fix"));
62466f45ec7bSml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
62476f45ec7bSml29623 intrp->start_inum = 0;
62486f45ec7bSml29623
62496f45ec7bSml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs);
62506f45ec7bSml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) {
62516f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
62526f45ec7bSml29623 "ddi_intr_get_nintrs() failed, status: 0x%x%, "
62536f45ec7bSml29623 "nintrs: %d", status, nintrs));
62546f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
62556f45ec7bSml29623 }
62566f45ec7bSml29623
62576f45ec7bSml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail);
62586f45ec7bSml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) {
62596f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
62606f45ec7bSml29623 "ddi_intr_get_navail() failed, status: 0x%x%, "
62616f45ec7bSml29623 "nintrs: %d", ddi_status, navail));
62626f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
62636f45ec7bSml29623 }
62646f45ec7bSml29623
62656f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
62666f45ec7bSml29623 "ddi_intr_get_navail() returned: nintrs %d, naavail %d",
62676f45ec7bSml29623 nintrs, navail));
62686f45ec7bSml29623
62696f45ec7bSml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT :
62706f45ec7bSml29623 DDI_INTR_ALLOC_NORMAL);
62716f45ec7bSml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t);
62726f45ec7bSml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP);
62736f45ec7bSml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum,
62746f45ec7bSml29623 navail, &nactual, behavior);
62756f45ec7bSml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) {
62766f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
62776f45ec7bSml29623 " ddi_intr_alloc() failed: %d",
62786f45ec7bSml29623 ddi_status));
62796f45ec7bSml29623 kmem_free(intrp->htable, intrp->intr_size);
62806f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
62816f45ec7bSml29623 }
62826f45ec7bSml29623
62836f45ec7bSml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0],
62846f45ec7bSml29623 (uint_t *)&intrp->pri)) != DDI_SUCCESS) {
62856f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
62866f45ec7bSml29623 " ddi_intr_get_pri() failed: %d",
62876f45ec7bSml29623 ddi_status));
62886f45ec7bSml29623 /* Free already allocated interrupts */
62896f45ec7bSml29623 for (y = 0; y < nactual; y++) {
62906f45ec7bSml29623 (void) ddi_intr_free(intrp->htable[y]);
62916f45ec7bSml29623 }
62926f45ec7bSml29623
62936f45ec7bSml29623 kmem_free(intrp->htable, intrp->intr_size);
62946f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
62956f45ec7bSml29623 }
62966f45ec7bSml29623
62976f45ec7bSml29623 nrequired = 0;
62986f45ec7bSml29623 switch (nxgep->niu_type) {
62996f45ec7bSml29623 default:
63006f45ec7bSml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired);
63016f45ec7bSml29623 break;
63026f45ec7bSml29623
63036f45ec7bSml29623 case N2_NIU:
63046f45ec7bSml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired);
63056f45ec7bSml29623 break;
63066f45ec7bSml29623 }
63076f45ec7bSml29623
63086f45ec7bSml29623 if (status != NXGE_OK) {
63096f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
63106f45ec7bSml29623 "nxge_add_intrs_adv_type_fix:nxge_ldgv_init "
63116f45ec7bSml29623 "failed: 0x%x", status));
63126f45ec7bSml29623 /* Free already allocated interrupts */
63136f45ec7bSml29623 for (y = 0; y < nactual; y++) {
63146f45ec7bSml29623 (void) ddi_intr_free(intrp->htable[y]);
63156f45ec7bSml29623 }
63166f45ec7bSml29623
63176f45ec7bSml29623 kmem_free(intrp->htable, intrp->intr_size);
63186f45ec7bSml29623 return (status);
63196f45ec7bSml29623 }
63206f45ec7bSml29623
63216f45ec7bSml29623 ldgp = nxgep->ldgvp->ldgp;
63226f45ec7bSml29623 for (x = 0; x < nrequired; x++, ldgp++) {
63236f45ec7bSml29623 ldgp->vector = (uint8_t)x;
63246f45ec7bSml29623 if (nxgep->niu_type != N2_NIU) {
63256f45ec7bSml29623 ldgp->intdata = SID_DATA(ldgp->func, x);
63266f45ec7bSml29623 }
63276f45ec7bSml29623
63286f45ec7bSml29623 arg1 = ldgp->ldvp;
63296f45ec7bSml29623 arg2 = nxgep;
63306f45ec7bSml29623 if (ldgp->nldvs == 1) {
6331e3d11eeeSToomas Soome inthandler = ldgp->ldvp->ldv_intr_handler;
63326f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
63336f45ec7bSml29623 "nxge_add_intrs_adv_type_fix: "
63346f45ec7bSml29623 "1-1 int handler(%d) ldg %d ldv %d "
63356f45ec7bSml29623 "arg1 $%p arg2 $%p\n",
63366f45ec7bSml29623 x, ldgp->ldg, ldgp->ldvp->ldv,
63376f45ec7bSml29623 arg1, arg2));
63386f45ec7bSml29623 } else if (ldgp->nldvs > 1) {
6339e3d11eeeSToomas Soome inthandler = ldgp->sys_intr_handler;
63406f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
63416f45ec7bSml29623 "nxge_add_intrs_adv_type_fix: "
63426f45ec7bSml29623 "shared ldv %d int handler(%d) ldv %d ldg %d"
63436f45ec7bSml29623 "arg1 0x%016llx arg2 0x%016llx\n",
63446f45ec7bSml29623 x, ldgp->nldvs, ldgp->ldg, ldgp->ldvp->ldv,
63456f45ec7bSml29623 arg1, arg2));
6346e3d11eeeSToomas Soome } else {
6347e3d11eeeSToomas Soome inthandler = NULL;
63486f45ec7bSml29623 }
63496f45ec7bSml29623
63506f45ec7bSml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x],
6351e3d11eeeSToomas Soome inthandler, arg1, arg2)) != DDI_SUCCESS) {
63526f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
63536f45ec7bSml29623 "==> nxge_add_intrs_adv_type_fix: failed #%d "
63546f45ec7bSml29623 "status 0x%x", x, ddi_status));
63556f45ec7bSml29623 for (y = 0; y < intrp->intr_added; y++) {
63566f45ec7bSml29623 (void) ddi_intr_remove_handler(
63576f45ec7bSml29623 intrp->htable[y]);
63586f45ec7bSml29623 }
63596f45ec7bSml29623 for (y = 0; y < nactual; y++) {
63606f45ec7bSml29623 (void) ddi_intr_free(intrp->htable[y]);
63616f45ec7bSml29623 }
63626f45ec7bSml29623 /* Free already allocated intr */
63636f45ec7bSml29623 kmem_free(intrp->htable, intrp->intr_size);
63646f45ec7bSml29623
63656f45ec7bSml29623 (void) nxge_ldgv_uninit(nxgep);
63666f45ec7bSml29623
63676f45ec7bSml29623 return (NXGE_ERROR | NXGE_DDI_FAILED);
63686f45ec7bSml29623 }
63690dc2366fSVenugopal Iyer
63700dc2366fSVenugopal Iyer ldgp->htable_idx = x;
63716f45ec7bSml29623 intrp->intr_added++;
63726f45ec7bSml29623 }
63736f45ec7bSml29623
63746f45ec7bSml29623 intrp->msi_intx_cnt = nactual;
63756f45ec7bSml29623
63766f45ec7bSml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap);
63776f45ec7bSml29623
63786f45ec7bSml29623 status = nxge_intr_ldgv_init(nxgep);
63796f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type_fix"));
63806f45ec7bSml29623
63816f45ec7bSml29623 return (status);
63826f45ec7bSml29623 }
63836f45ec7bSml29623
63846f45ec7bSml29623 static void
nxge_remove_intrs(p_nxge_t nxgep)63856f45ec7bSml29623 nxge_remove_intrs(p_nxge_t nxgep)
63866f45ec7bSml29623 {
63876f45ec7bSml29623 int i, inum;
63886f45ec7bSml29623 p_nxge_intr_t intrp;
63896f45ec7bSml29623
63906f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs"));
63916f45ec7bSml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
63926f45ec7bSml29623 if (!intrp->intr_registered) {
63936f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
63946f45ec7bSml29623 "<== nxge_remove_intrs: interrupts not registered"));
63956f45ec7bSml29623 return;
63966f45ec7bSml29623 }
63976f45ec7bSml29623
63986f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs:advanced"));
63996f45ec7bSml29623
64006f45ec7bSml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
64016f45ec7bSml29623 (void) ddi_intr_block_disable(intrp->htable,
64026f45ec7bSml29623 intrp->intr_added);
64036f45ec7bSml29623 } else {
64046f45ec7bSml29623 for (i = 0; i < intrp->intr_added; i++) {
64056f45ec7bSml29623 (void) ddi_intr_disable(intrp->htable[i]);
64066f45ec7bSml29623 }
64076f45ec7bSml29623 }
64086f45ec7bSml29623
64096f45ec7bSml29623 for (inum = 0; inum < intrp->intr_added; inum++) {
64106f45ec7bSml29623 if (intrp->htable[inum]) {
64116f45ec7bSml29623 (void) ddi_intr_remove_handler(intrp->htable[inum]);
64126f45ec7bSml29623 }
64136f45ec7bSml29623 }
64146f45ec7bSml29623
64156f45ec7bSml29623 for (inum = 0; inum < intrp->msi_intx_cnt; inum++) {
64166f45ec7bSml29623 if (intrp->htable[inum]) {
64176f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
64186f45ec7bSml29623 "nxge_remove_intrs: ddi_intr_free inum %d "
64196f45ec7bSml29623 "msi_intx_cnt %d intr_added %d",
64206f45ec7bSml29623 inum,
64216f45ec7bSml29623 intrp->msi_intx_cnt,
64226f45ec7bSml29623 intrp->intr_added));
64236f45ec7bSml29623
64246f45ec7bSml29623 (void) ddi_intr_free(intrp->htable[inum]);
64256f45ec7bSml29623 }
64266f45ec7bSml29623 }
64276f45ec7bSml29623
64286f45ec7bSml29623 kmem_free(intrp->htable, intrp->intr_size);
64296f45ec7bSml29623 intrp->intr_registered = B_FALSE;
64306f45ec7bSml29623 intrp->intr_enabled = B_FALSE;
64316f45ec7bSml29623 intrp->msi_intx_cnt = 0;
64326f45ec7bSml29623 intrp->intr_added = 0;
64336f45ec7bSml29623
64346f45ec7bSml29623 (void) nxge_ldgv_uninit(nxgep);
64356f45ec7bSml29623
6436ec090658Sml29623 (void) ddi_prop_remove(DDI_DEV_T_NONE, nxgep->dip,
6437ec090658Sml29623 "#msix-request");
6438ec090658Sml29623
64396f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_intrs"));
64406f45ec7bSml29623 }
64416f45ec7bSml29623
64426f45ec7bSml29623 /*ARGSUSED*/
64436f45ec7bSml29623 static void
nxge_intrs_enable(p_nxge_t nxgep)64446f45ec7bSml29623 nxge_intrs_enable(p_nxge_t nxgep)
64456f45ec7bSml29623 {
64466f45ec7bSml29623 p_nxge_intr_t intrp;
64476f45ec7bSml29623 int i;
64486f45ec7bSml29623 int status;
64496f45ec7bSml29623
64506f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable"));
64516f45ec7bSml29623
64526f45ec7bSml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
64536f45ec7bSml29623
64546f45ec7bSml29623 if (!intrp->intr_registered) {
64556f45ec7bSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_intrs_enable: "
64566f45ec7bSml29623 "interrupts are not registered"));
64576f45ec7bSml29623 return;
64586f45ec7bSml29623 }
64596f45ec7bSml29623
64606f45ec7bSml29623 if (intrp->intr_enabled) {
64616f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL,
64626f45ec7bSml29623 "<== nxge_intrs_enable: already enabled"));
64636f45ec7bSml29623 return;
64646f45ec7bSml29623 }
64656f45ec7bSml29623
64666f45ec7bSml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
64676f45ec7bSml29623 status = ddi_intr_block_enable(intrp->htable,
64686f45ec7bSml29623 intrp->intr_added);
64696f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable "
64706f45ec7bSml29623 "block enable - status 0x%x total inums #%d\n",
64716f45ec7bSml29623 status, intrp->intr_added));
64726f45ec7bSml29623 } else {
64736f45ec7bSml29623 for (i = 0; i < intrp->intr_added; i++) {
64746f45ec7bSml29623 status = ddi_intr_enable(intrp->htable[i]);
64756f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable "
64766f45ec7bSml29623 "ddi_intr_enable:enable - status 0x%x "
64776f45ec7bSml29623 "total inums %d enable inum #%d\n",
64786f45ec7bSml29623 status, intrp->intr_added, i));
64796f45ec7bSml29623 if (status == DDI_SUCCESS) {
64806f45ec7bSml29623 intrp->intr_enabled = B_TRUE;
64816f45ec7bSml29623 }
64826f45ec7bSml29623 }
64836f45ec7bSml29623 }
64846f45ec7bSml29623
64856f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_enable"));
64866f45ec7bSml29623 }
64876f45ec7bSml29623
64886f45ec7bSml29623 /*ARGSUSED*/
64896f45ec7bSml29623 static void
nxge_intrs_disable(p_nxge_t nxgep)64906f45ec7bSml29623 nxge_intrs_disable(p_nxge_t nxgep)
64916f45ec7bSml29623 {
64926f45ec7bSml29623 p_nxge_intr_t intrp;
64936f45ec7bSml29623 int i;
64946f45ec7bSml29623
64956f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_disable"));
64966f45ec7bSml29623
64976f45ec7bSml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
64986f45ec7bSml29623
64996f45ec7bSml29623 if (!intrp->intr_registered) {
65006f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable: "
65016f45ec7bSml29623 "interrupts are not registered"));
65026f45ec7bSml29623 return;
65036f45ec7bSml29623 }
65046f45ec7bSml29623
65056f45ec7bSml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
65066f45ec7bSml29623 (void) ddi_intr_block_disable(intrp->htable,
65076f45ec7bSml29623 intrp->intr_added);
65086f45ec7bSml29623 } else {
65096f45ec7bSml29623 for (i = 0; i < intrp->intr_added; i++) {
65106f45ec7bSml29623 (void) ddi_intr_disable(intrp->htable[i]);
65116f45ec7bSml29623 }
65126f45ec7bSml29623 }
65136f45ec7bSml29623
65146f45ec7bSml29623 intrp->intr_enabled = B_FALSE;
65156f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable"));
65166f45ec7bSml29623 }
65176f45ec7bSml29623
651863f531d1SSriharsha Basavapatna nxge_status_t
nxge_mac_register(p_nxge_t nxgep)65196f45ec7bSml29623 nxge_mac_register(p_nxge_t nxgep)
65206f45ec7bSml29623 {
65216f45ec7bSml29623 mac_register_t *macp;
65226f45ec7bSml29623 int status;
65236f45ec7bSml29623
65246f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_mac_register"));
65256f45ec7bSml29623
65266f45ec7bSml29623 if ((macp = mac_alloc(MAC_VERSION)) == NULL)
65276f45ec7bSml29623 return (NXGE_ERROR);
65286f45ec7bSml29623
65296f45ec7bSml29623 macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER;
65306f45ec7bSml29623 macp->m_driver = nxgep;
65316f45ec7bSml29623 macp->m_dip = nxgep->dip;
653263f531d1SSriharsha Basavapatna if (!isLDOMguest(nxgep)) {
65336f45ec7bSml29623 macp->m_src_addr = nxgep->ouraddr.ether_addr_octet;
653463f531d1SSriharsha Basavapatna } else {
653563f531d1SSriharsha Basavapatna macp->m_src_addr = KMEM_ZALLOC(MAXMACADDRLEN, KM_SLEEP);
653663f531d1SSriharsha Basavapatna macp->m_dst_addr = KMEM_ZALLOC(MAXMACADDRLEN, KM_SLEEP);
6537ce17336eSAndy Fiddaman (void) memset(macp->m_src_addr, 0xff, MAXMACADDRLEN);
653863f531d1SSriharsha Basavapatna }
65396f45ec7bSml29623 macp->m_callbacks = &nxge_m_callbacks;
65406f45ec7bSml29623 macp->m_min_sdu = 0;
65411bd6825cSml29623 nxgep->mac.default_mtu = nxgep->mac.maxframesize -
65421bd6825cSml29623 NXGE_EHEADER_VLAN_CRC;
65431bd6825cSml29623 macp->m_max_sdu = nxgep->mac.default_mtu;
6544d62bc4baSyz147064 macp->m_margin = VLAN_TAGSZ;
65454045d941Ssowmini macp->m_priv_props = nxge_priv_props;
65460dc2366fSVenugopal Iyer if (isLDOMguest(nxgep))
65470dc2366fSVenugopal Iyer macp->m_v12n = MAC_VIRT_LEVEL1;
65480dc2366fSVenugopal Iyer else
65490dc2366fSVenugopal Iyer macp->m_v12n = MAC_VIRT_HIO | MAC_VIRT_LEVEL1;
65506f45ec7bSml29623
65511bd6825cSml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL,
65521bd6825cSml29623 "==> nxge_mac_register: instance %d "
65531bd6825cSml29623 "max_sdu %d margin %d maxframe %d (header %d)",
65541bd6825cSml29623 nxgep->instance,
65551bd6825cSml29623 macp->m_max_sdu, macp->m_margin,
65561bd6825cSml29623 nxgep->mac.maxframesize,
65571bd6825cSml29623 NXGE_EHEADER_VLAN_CRC));
65581bd6825cSml29623
65596f45ec7bSml29623 status = mac_register(macp, &nxgep->mach);
656063f531d1SSriharsha Basavapatna if (isLDOMguest(nxgep)) {
656163f531d1SSriharsha Basavapatna KMEM_FREE(macp->m_src_addr, MAXMACADDRLEN);
656263f531d1SSriharsha Basavapatna KMEM_FREE(macp->m_dst_addr, MAXMACADDRLEN);
656363f531d1SSriharsha Basavapatna }
65646f45ec7bSml29623 mac_free(macp);
65656f45ec7bSml29623
65666f45ec7bSml29623 if (status != 0) {
65676f45ec7bSml29623 cmn_err(CE_WARN,
65686f45ec7bSml29623 "!nxge_mac_register failed (status %d instance %d)",
65696f45ec7bSml29623 status, nxgep->instance);
65706f45ec7bSml29623 return (NXGE_ERROR);
65716f45ec7bSml29623 }
65726f45ec7bSml29623
65736f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_mac_register success "
65746f45ec7bSml29623 "(instance %d)", nxgep->instance));
65756f45ec7bSml29623
65766f45ec7bSml29623 return (NXGE_OK);
65776f45ec7bSml29623 }
65786f45ec7bSml29623
65796f45ec7bSml29623 void
nxge_err_inject(p_nxge_t nxgep,queue_t * wq,mblk_t * mp)65806f45ec7bSml29623 nxge_err_inject(p_nxge_t nxgep, queue_t *wq, mblk_t *mp)
65816f45ec7bSml29623 {
65826f45ec7bSml29623 ssize_t size;
65836f45ec7bSml29623 mblk_t *nmp;
65846f45ec7bSml29623 uint8_t blk_id;
65856f45ec7bSml29623 uint8_t chan;
65866f45ec7bSml29623 uint32_t err_id;
65876f45ec7bSml29623 err_inject_t *eip;
65886f45ec7bSml29623
65896f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_err_inject"));
65906f45ec7bSml29623
65916f45ec7bSml29623 size = 1024;
65926f45ec7bSml29623 nmp = mp->b_cont;
65936f45ec7bSml29623 eip = (err_inject_t *)nmp->b_rptr;
65946f45ec7bSml29623 blk_id = eip->blk_id;
65956f45ec7bSml29623 err_id = eip->err_id;
65966f45ec7bSml29623 chan = eip->chan;
65976f45ec7bSml29623 cmn_err(CE_NOTE, "!blk_id = 0x%x\n", blk_id);
65986f45ec7bSml29623 cmn_err(CE_NOTE, "!err_id = 0x%x\n", err_id);
65996f45ec7bSml29623 cmn_err(CE_NOTE, "!chan = 0x%x\n", chan);
66006f45ec7bSml29623 switch (blk_id) {
66016f45ec7bSml29623 case MAC_BLK_ID:
66026f45ec7bSml29623 break;
66036f45ec7bSml29623 case TXMAC_BLK_ID:
66046f45ec7bSml29623 break;
66056f45ec7bSml29623 case RXMAC_BLK_ID:
66066f45ec7bSml29623 break;
66076f45ec7bSml29623 case MIF_BLK_ID:
66086f45ec7bSml29623 break;
66096f45ec7bSml29623 case IPP_BLK_ID:
66106f45ec7bSml29623 nxge_ipp_inject_err(nxgep, err_id);
66116f45ec7bSml29623 break;
66126f45ec7bSml29623 case TXC_BLK_ID:
66136f45ec7bSml29623 nxge_txc_inject_err(nxgep, err_id);
66146f45ec7bSml29623 break;
66156f45ec7bSml29623 case TXDMA_BLK_ID:
66166f45ec7bSml29623 nxge_txdma_inject_err(nxgep, err_id, chan);
66176f45ec7bSml29623 break;
66186f45ec7bSml29623 case RXDMA_BLK_ID:
66196f45ec7bSml29623 nxge_rxdma_inject_err(nxgep, err_id, chan);
66206f45ec7bSml29623 break;
66216f45ec7bSml29623 case ZCP_BLK_ID:
66226f45ec7bSml29623 nxge_zcp_inject_err(nxgep, err_id);
66236f45ec7bSml29623 break;
66246f45ec7bSml29623 case ESPC_BLK_ID:
66256f45ec7bSml29623 break;
66266f45ec7bSml29623 case FFLP_BLK_ID:
66276f45ec7bSml29623 break;
66286f45ec7bSml29623 case PHY_BLK_ID:
66296f45ec7bSml29623 break;
66306f45ec7bSml29623 case ETHER_SERDES_BLK_ID:
66316f45ec7bSml29623 break;
66326f45ec7bSml29623 case PCIE_SERDES_BLK_ID:
66336f45ec7bSml29623 break;
66346f45ec7bSml29623 case VIR_BLK_ID:
66356f45ec7bSml29623 break;
66366f45ec7bSml29623 }
66376f45ec7bSml29623
66386f45ec7bSml29623 nmp->b_wptr = nmp->b_rptr + size;
66396f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "<== nxge_err_inject"));
66406f45ec7bSml29623
66416f45ec7bSml29623 miocack(wq, mp, (int)size, 0);
66426f45ec7bSml29623 }
66436f45ec7bSml29623
66446f45ec7bSml29623 static int
nxge_init_common_dev(p_nxge_t nxgep)66456f45ec7bSml29623 nxge_init_common_dev(p_nxge_t nxgep)
66466f45ec7bSml29623 {
66476f45ec7bSml29623 p_nxge_hw_list_t hw_p;
66486f45ec7bSml29623 dev_info_t *p_dip;
66496f45ec7bSml29623
6650ef523517SMichael Speer ASSERT(nxgep != NULL);
6651ef523517SMichael Speer
66526f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_init_common_device"));
66536f45ec7bSml29623
66546f45ec7bSml29623 p_dip = nxgep->p_dip;
66556f45ec7bSml29623 MUTEX_ENTER(&nxge_common_lock);
66566f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
66576f45ec7bSml29623 "==> nxge_init_common_dev:func # %d",
66586f45ec7bSml29623 nxgep->function_num));
66596f45ec7bSml29623 /*
66606f45ec7bSml29623 * Loop through existing per neptune hardware list.
66616f45ec7bSml29623 */
66626f45ec7bSml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) {
66636f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
66646f45ec7bSml29623 "==> nxge_init_common_device:func # %d "
66656f45ec7bSml29623 "hw_p $%p parent dip $%p",
66666f45ec7bSml29623 nxgep->function_num,
66676f45ec7bSml29623 hw_p,
66686f45ec7bSml29623 p_dip));
66696f45ec7bSml29623 if (hw_p->parent_devp == p_dip) {
66706f45ec7bSml29623 nxgep->nxge_hw_p = hw_p;
66716f45ec7bSml29623 hw_p->ndevs++;
66726f45ec7bSml29623 hw_p->nxge_p[nxgep->function_num] = nxgep;
66736f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
66746f45ec7bSml29623 "==> nxge_init_common_device:func # %d "
66756f45ec7bSml29623 "hw_p $%p parent dip $%p "
66766f45ec7bSml29623 "ndevs %d (found)",
66776f45ec7bSml29623 nxgep->function_num,
66786f45ec7bSml29623 hw_p,
66796f45ec7bSml29623 p_dip,
66806f45ec7bSml29623 hw_p->ndevs));
66816f45ec7bSml29623 break;
66826f45ec7bSml29623 }
66836f45ec7bSml29623 }
66846f45ec7bSml29623
66856f45ec7bSml29623 if (hw_p == NULL) {
668623b952a3SSantwona Behera
668723b952a3SSantwona Behera char **prop_val;
668823b952a3SSantwona Behera uint_t prop_len;
668923b952a3SSantwona Behera int i;
669023b952a3SSantwona Behera
66916f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
66926f45ec7bSml29623 "==> nxge_init_common_device:func # %d "
66936f45ec7bSml29623 "parent dip $%p (new)",
66946f45ec7bSml29623 nxgep->function_num,
66956f45ec7bSml29623 p_dip));
66966f45ec7bSml29623 hw_p = kmem_zalloc(sizeof (nxge_hw_list_t), KM_SLEEP);
66976f45ec7bSml29623 hw_p->parent_devp = p_dip;
66986f45ec7bSml29623 hw_p->magic = NXGE_NEPTUNE_MAGIC;
66996f45ec7bSml29623 nxgep->nxge_hw_p = hw_p;
67006f45ec7bSml29623 hw_p->ndevs++;
67016f45ec7bSml29623 hw_p->nxge_p[nxgep->function_num] = nxgep;
67026f45ec7bSml29623 hw_p->next = nxge_hw_list;
670359ac0c16Sdavemq if (nxgep->niu_type == N2_NIU) {
670459ac0c16Sdavemq hw_p->niu_type = N2_NIU;
670559ac0c16Sdavemq hw_p->platform_type = P_NEPTUNE_NIU;
67064df55fdeSJanie Lu hw_p->tcam_size = TCAM_NIU_TCAM_MAX_ENTRY;
670759ac0c16Sdavemq } else {
670859ac0c16Sdavemq hw_p->niu_type = NIU_TYPE_NONE;
67092e59129aSraghus hw_p->platform_type = P_NEPTUNE_NONE;
67104df55fdeSJanie Lu hw_p->tcam_size = TCAM_NXGE_TCAM_MAX_ENTRY;
671159ac0c16Sdavemq }
67126f45ec7bSml29623
67134df55fdeSJanie Lu hw_p->tcam = KMEM_ZALLOC(sizeof (tcam_flow_spec_t) *
67144df55fdeSJanie Lu hw_p->tcam_size, KM_SLEEP);
67154df55fdeSJanie Lu
67166f45ec7bSml29623 MUTEX_INIT(&hw_p->nxge_cfg_lock, NULL, MUTEX_DRIVER, NULL);
67176f45ec7bSml29623 MUTEX_INIT(&hw_p->nxge_tcam_lock, NULL, MUTEX_DRIVER, NULL);
67186f45ec7bSml29623 MUTEX_INIT(&hw_p->nxge_vlan_lock, NULL, MUTEX_DRIVER, NULL);
67196f45ec7bSml29623 MUTEX_INIT(&hw_p->nxge_mdio_lock, NULL, MUTEX_DRIVER, NULL);
67206f45ec7bSml29623
67216f45ec7bSml29623 nxge_hw_list = hw_p;
672259ac0c16Sdavemq
672323b952a3SSantwona Behera if (ddi_prop_lookup_string_array(DDI_DEV_T_ANY, nxgep->dip, 0,
672423b952a3SSantwona Behera "compatible", &prop_val, &prop_len) == DDI_PROP_SUCCESS) {
672523b952a3SSantwona Behera for (i = 0; i < prop_len; i++) {
672623b952a3SSantwona Behera if ((strcmp((caddr_t)prop_val[i],
672723b952a3SSantwona Behera NXGE_ROCK_COMPATIBLE) == 0)) {
672823b952a3SSantwona Behera hw_p->platform_type = P_NEPTUNE_ROCK;
672923b952a3SSantwona Behera NXGE_DEBUG_MSG((nxgep, MOD_CTL,
673023b952a3SSantwona Behera "ROCK hw_p->platform_type %d",
673123b952a3SSantwona Behera hw_p->platform_type));
673223b952a3SSantwona Behera break;
673323b952a3SSantwona Behera }
673423b952a3SSantwona Behera NXGE_DEBUG_MSG((nxgep, MOD_CTL,
673523b952a3SSantwona Behera "nxge_init_common_dev: read compatible"
673623b952a3SSantwona Behera " property[%d] val[%s]",
673723b952a3SSantwona Behera i, (caddr_t)prop_val[i]));
673823b952a3SSantwona Behera }
673923b952a3SSantwona Behera }
674023b952a3SSantwona Behera
674123b952a3SSantwona Behera ddi_prop_free(prop_val);
674223b952a3SSantwona Behera
674359ac0c16Sdavemq (void) nxge_scan_ports_phy(nxgep, nxge_hw_list);
67446f45ec7bSml29623 }
67456f45ec7bSml29623
67466f45ec7bSml29623 MUTEX_EXIT(&nxge_common_lock);
674759ac0c16Sdavemq
67482e59129aSraghus nxgep->platform_type = hw_p->platform_type;
674923b952a3SSantwona Behera NXGE_DEBUG_MSG((nxgep, MOD_CTL, "nxgep->platform_type %d",
675023b952a3SSantwona Behera nxgep->platform_type));
675159ac0c16Sdavemq if (nxgep->niu_type != N2_NIU) {
675259ac0c16Sdavemq nxgep->niu_type = hw_p->niu_type;
675359ac0c16Sdavemq }
675459ac0c16Sdavemq
67556f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
67566f45ec7bSml29623 "==> nxge_init_common_device (nxge_hw_list) $%p",
67576f45ec7bSml29623 nxge_hw_list));
67586f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<== nxge_init_common_device"));
67596f45ec7bSml29623
67606f45ec7bSml29623 return (NXGE_OK);
67616f45ec7bSml29623 }
67626f45ec7bSml29623
67636f45ec7bSml29623 static void
nxge_uninit_common_dev(p_nxge_t nxgep)67646f45ec7bSml29623 nxge_uninit_common_dev(p_nxge_t nxgep)
67656f45ec7bSml29623 {
67666f45ec7bSml29623 p_nxge_hw_list_t hw_p, h_hw_p;
67670b0beae0Sspeer p_nxge_dma_pt_cfg_t p_dma_cfgp;
67680b0beae0Sspeer p_nxge_hw_pt_cfg_t p_cfgp;
67696f45ec7bSml29623 dev_info_t *p_dip;
67706f45ec7bSml29623
6771ef523517SMichael Speer ASSERT(nxgep != NULL);
6772ef523517SMichael Speer
67736f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_uninit_common_device"));
67746f45ec7bSml29623 if (nxgep->nxge_hw_p == NULL) {
67756f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
67766f45ec7bSml29623 "<== nxge_uninit_common_device (no common)"));
67776f45ec7bSml29623 return;
67786f45ec7bSml29623 }
67796f45ec7bSml29623
67806f45ec7bSml29623 MUTEX_ENTER(&nxge_common_lock);
67816f45ec7bSml29623 h_hw_p = nxge_hw_list;
67826f45ec7bSml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) {
67836f45ec7bSml29623 p_dip = hw_p->parent_devp;
67846f45ec7bSml29623 if (nxgep->nxge_hw_p == hw_p &&
67856f45ec7bSml29623 p_dip == nxgep->p_dip &&
67866f45ec7bSml29623 nxgep->nxge_hw_p->magic == NXGE_NEPTUNE_MAGIC &&
67876f45ec7bSml29623 hw_p->magic == NXGE_NEPTUNE_MAGIC) {
67886f45ec7bSml29623
67896f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
67906f45ec7bSml29623 "==> nxge_uninit_common_device:func # %d "
67916f45ec7bSml29623 "hw_p $%p parent dip $%p "
67926f45ec7bSml29623 "ndevs %d (found)",
67936f45ec7bSml29623 nxgep->function_num,
67946f45ec7bSml29623 hw_p,
67956f45ec7bSml29623 p_dip,
67966f45ec7bSml29623 hw_p->ndevs));
67976f45ec7bSml29623
67980b0beae0Sspeer /*
67990b0beae0Sspeer * Release the RDC table, a shared resoruce
68000b0beae0Sspeer * of the nxge hardware. The RDC table was
68010b0beae0Sspeer * assigned to this instance of nxge in
68020b0beae0Sspeer * nxge_use_cfg_dma_config().
68030b0beae0Sspeer */
68049d5b8bc5SMichael Speer if (!isLDOMguest(nxgep)) {
68059d5b8bc5SMichael Speer p_dma_cfgp =
68069d5b8bc5SMichael Speer (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
68079d5b8bc5SMichael Speer p_cfgp =
68089d5b8bc5SMichael Speer (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
68090b0beae0Sspeer (void) nxge_fzc_rdc_tbl_unbind(nxgep,
68100b0beae0Sspeer p_cfgp->def_mac_rxdma_grpid);
6811651ce697SMichael Speer
6812651ce697SMichael Speer /* Cleanup any outstanding groups. */
6813651ce697SMichael Speer nxge_grp_cleanup(nxgep);
68149d5b8bc5SMichael Speer }
68150b0beae0Sspeer
68166f45ec7bSml29623 if (hw_p->ndevs) {
68176f45ec7bSml29623 hw_p->ndevs--;
68186f45ec7bSml29623 }
68196f45ec7bSml29623 hw_p->nxge_p[nxgep->function_num] = NULL;
68206f45ec7bSml29623 if (!hw_p->ndevs) {
68214df55fdeSJanie Lu KMEM_FREE(hw_p->tcam,
68224df55fdeSJanie Lu sizeof (tcam_flow_spec_t) *
68234df55fdeSJanie Lu hw_p->tcam_size);
68246f45ec7bSml29623 MUTEX_DESTROY(&hw_p->nxge_vlan_lock);
68256f45ec7bSml29623 MUTEX_DESTROY(&hw_p->nxge_tcam_lock);
68266f45ec7bSml29623 MUTEX_DESTROY(&hw_p->nxge_cfg_lock);
68276f45ec7bSml29623 MUTEX_DESTROY(&hw_p->nxge_mdio_lock);
68286f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
68296f45ec7bSml29623 "==> nxge_uninit_common_device: "
68306f45ec7bSml29623 "func # %d "
68316f45ec7bSml29623 "hw_p $%p parent dip $%p "
68326f45ec7bSml29623 "ndevs %d (last)",
68336f45ec7bSml29623 nxgep->function_num,
68346f45ec7bSml29623 hw_p,
68356f45ec7bSml29623 p_dip,
68366f45ec7bSml29623 hw_p->ndevs));
68376f45ec7bSml29623
6838678453a8Sspeer nxge_hio_uninit(nxgep);
6839678453a8Sspeer
68406f45ec7bSml29623 if (hw_p == nxge_hw_list) {
68416f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
68426f45ec7bSml29623 "==> nxge_uninit_common_device:"
68436f45ec7bSml29623 "remove head func # %d "
68446f45ec7bSml29623 "hw_p $%p parent dip $%p "
68456f45ec7bSml29623 "ndevs %d (head)",
68466f45ec7bSml29623 nxgep->function_num,
68476f45ec7bSml29623 hw_p,
68486f45ec7bSml29623 p_dip,
68496f45ec7bSml29623 hw_p->ndevs));
68506f45ec7bSml29623 nxge_hw_list = hw_p->next;
68516f45ec7bSml29623 } else {
68526f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
68536f45ec7bSml29623 "==> nxge_uninit_common_device:"
68546f45ec7bSml29623 "remove middle func # %d "
68556f45ec7bSml29623 "hw_p $%p parent dip $%p "
68566f45ec7bSml29623 "ndevs %d (middle)",
68576f45ec7bSml29623 nxgep->function_num,
68586f45ec7bSml29623 hw_p,
68596f45ec7bSml29623 p_dip,
68606f45ec7bSml29623 hw_p->ndevs));
68616f45ec7bSml29623 h_hw_p->next = hw_p->next;
68626f45ec7bSml29623 }
68636f45ec7bSml29623
6864678453a8Sspeer nxgep->nxge_hw_p = NULL;
68656f45ec7bSml29623 KMEM_FREE(hw_p, sizeof (nxge_hw_list_t));
68666f45ec7bSml29623 }
68676f45ec7bSml29623 break;
68686f45ec7bSml29623 } else {
68696f45ec7bSml29623 h_hw_p = hw_p;
68706f45ec7bSml29623 }
68716f45ec7bSml29623 }
68726f45ec7bSml29623
68736f45ec7bSml29623 MUTEX_EXIT(&nxge_common_lock);
68746f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
68756f45ec7bSml29623 "==> nxge_uninit_common_device (nxge_hw_list) $%p",
68766f45ec7bSml29623 nxge_hw_list));
68776f45ec7bSml29623
68786f45ec7bSml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<= nxge_uninit_common_device"));
68796f45ec7bSml29623 }
688059ac0c16Sdavemq
688159ac0c16Sdavemq /*
68822e59129aSraghus * Determines the number of ports from the niu_type or the platform type.
688359ac0c16Sdavemq * Returns the number of ports, or returns zero on failure.
688459ac0c16Sdavemq */
688559ac0c16Sdavemq
688659ac0c16Sdavemq int
nxge_get_nports(p_nxge_t nxgep)68872e59129aSraghus nxge_get_nports(p_nxge_t nxgep)
688859ac0c16Sdavemq {
688959ac0c16Sdavemq int nports = 0;
689059ac0c16Sdavemq
68912e59129aSraghus switch (nxgep->niu_type) {
689259ac0c16Sdavemq case N2_NIU:
689359ac0c16Sdavemq case NEPTUNE_2_10GF:
689459ac0c16Sdavemq nports = 2;
689559ac0c16Sdavemq break;
689659ac0c16Sdavemq case NEPTUNE_4_1GC:
689759ac0c16Sdavemq case NEPTUNE_2_10GF_2_1GC:
689859ac0c16Sdavemq case NEPTUNE_1_10GF_3_1GC:
689959ac0c16Sdavemq case NEPTUNE_1_1GC_1_10GF_2_1GC:
690059a835ddSjoycey case NEPTUNE_2_10GF_2_1GRF:
690159ac0c16Sdavemq nports = 4;
690259ac0c16Sdavemq break;
690359ac0c16Sdavemq default:
69042e59129aSraghus switch (nxgep->platform_type) {
69052e59129aSraghus case P_NEPTUNE_NIU:
69062e59129aSraghus case P_NEPTUNE_ATLAS_2PORT:
69072e59129aSraghus nports = 2;
69082e59129aSraghus break;
69092e59129aSraghus case P_NEPTUNE_ATLAS_4PORT:
69102e59129aSraghus case P_NEPTUNE_MARAMBA_P0:
69112e59129aSraghus case P_NEPTUNE_MARAMBA_P1:
691223b952a3SSantwona Behera case P_NEPTUNE_ROCK:
6913d81011f0Ssbehera case P_NEPTUNE_ALONSO:
69142e59129aSraghus nports = 4;
69152e59129aSraghus break;
69162e59129aSraghus default:
69172e59129aSraghus break;
69182e59129aSraghus }
691959ac0c16Sdavemq break;
692059ac0c16Sdavemq }
692159ac0c16Sdavemq
692259ac0c16Sdavemq return (nports);
692359ac0c16Sdavemq }
6924ec090658Sml29623
6925ec090658Sml29623 /*
6926ec090658Sml29623 * The following two functions are to support
6927ec090658Sml29623 * PSARC/2007/453 MSI-X interrupt limit override.
6928ec090658Sml29623 */
6929ec090658Sml29623 static int
nxge_create_msi_property(p_nxge_t nxgep)6930ec090658Sml29623 nxge_create_msi_property(p_nxge_t nxgep)
6931ec090658Sml29623 {
6932ec090658Sml29623 int nmsi;
6933ec090658Sml29623 extern int ncpus;
6934ec090658Sml29623
6935ec090658Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==>nxge_create_msi_property"));
6936ec090658Sml29623
6937ec090658Sml29623 switch (nxgep->mac.portmode) {
6938ec090658Sml29623 case PORT_10G_COPPER:
6939ec090658Sml29623 case PORT_10G_FIBER:
694000161856Syc148097 case PORT_10G_TN1010:
6941ec090658Sml29623 (void) ddi_prop_create(DDI_DEV_T_NONE, nxgep->dip,
6942ec090658Sml29623 DDI_PROP_CANSLEEP, "#msix-request", NULL, 0);
6943ec090658Sml29623 /*
6944ec090658Sml29623 * The maximum MSI-X requested will be 8.
6945ef755e7aStc99174@train * If the # of CPUs is less than 8, we will request
6946ef755e7aStc99174@train * # MSI-X based on the # of CPUs (default).
6947ec090658Sml29623 */
6948ef755e7aStc99174@train NXGE_DEBUG_MSG((nxgep, MOD_CTL,
6949ef755e7aStc99174@train "==>nxge_create_msi_property (10G): nxge_msix_10g_intrs %d",
6950ef755e7aStc99174@train nxge_msix_10g_intrs));
6951ef755e7aStc99174@train if ((nxge_msix_10g_intrs == 0) ||
6952ef755e7aStc99174@train (nxge_msix_10g_intrs > NXGE_MSIX_MAX_ALLOWED)) {
6953ec090658Sml29623 nmsi = NXGE_MSIX_REQUEST_10G;
6954ef755e7aStc99174@train NXGE_DEBUG_MSG((nxgep, MOD_CTL,
6955ef755e7aStc99174@train "==>nxge_create_msi_property (10G): reset to 8"));
6956ec090658Sml29623 } else {
6957ef755e7aStc99174@train nmsi = nxge_msix_10g_intrs;
6958ef755e7aStc99174@train }
6959ef755e7aStc99174@train
6960ef755e7aStc99174@train /*
6961ef755e7aStc99174@train * If # of interrupts requested is 8 (default),
6962ef755e7aStc99174@train * the checking of the number of cpus will be
6963ef755e7aStc99174@train * be maintained.
6964ef755e7aStc99174@train */
6965ef755e7aStc99174@train if ((nmsi == NXGE_MSIX_REQUEST_10G) &&
6966ef755e7aStc99174@train (ncpus < nmsi)) {
6967ef755e7aStc99174@train NXGE_DEBUG_MSG((nxgep, MOD_CTL,
6968ef755e7aStc99174@train "==>nxge_create_msi_property (10G): reset to 8"));
6969ec090658Sml29623 nmsi = ncpus;
6970ec090658Sml29623 }
6971ec090658Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
6972ec090658Sml29623 "==>nxge_create_msi_property(10G): exists 0x%x (nmsi %d)",
6973ec090658Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip,
6974ec090658Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi));
6975ec090658Sml29623 break;
6976ec090658Sml29623
6977ec090658Sml29623 default:
6978ef755e7aStc99174@train (void) ddi_prop_create(DDI_DEV_T_NONE, nxgep->dip,
6979ef755e7aStc99174@train DDI_PROP_CANSLEEP, "#msix-request", NULL, 0);
6980ef755e7aStc99174@train NXGE_DEBUG_MSG((nxgep, MOD_CTL,
6981ef755e7aStc99174@train "==>nxge_create_msi_property (1G): nxge_msix_1g_intrs %d",
6982ef755e7aStc99174@train nxge_msix_1g_intrs));
6983ef755e7aStc99174@train if ((nxge_msix_1g_intrs == 0) ||
6984ef755e7aStc99174@train (nxge_msix_1g_intrs > NXGE_MSIX_MAX_ALLOWED)) {
6985ec090658Sml29623 nmsi = NXGE_MSIX_REQUEST_1G;
6986ec090658Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL,
6987ef755e7aStc99174@train "==>nxge_create_msi_property (1G): reset to 2"));
6988ef755e7aStc99174@train } else {
6989ef755e7aStc99174@train nmsi = nxge_msix_1g_intrs;
6990ef755e7aStc99174@train }
6991ef755e7aStc99174@train NXGE_DEBUG_MSG((nxgep, MOD_CTL,
6992ec090658Sml29623 "==>nxge_create_msi_property(1G): exists 0x%x (nmsi %d)",
6993ec090658Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip,
6994ec090658Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi));
6995ec090658Sml29623 break;
6996ec090658Sml29623 }
6997ec090658Sml29623
6998ec090658Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<==nxge_create_msi_property"));
6999ec090658Sml29623 return (nmsi);
7000ec090658Sml29623 }
70014045d941Ssowmini
70026f157acbSml29623 /*
70036f157acbSml29623 * The following is a software around for the Neptune hardware's
70046f157acbSml29623 * interrupt bugs; The Neptune hardware may generate spurious interrupts when
70056f157acbSml29623 * an interrupr handler is removed.
70066f157acbSml29623 */
70076f157acbSml29623 #define NXGE_PCI_PORT_LOGIC_OFFSET 0x98
70086f157acbSml29623 #define NXGE_PIM_RESET (1ULL << 29)
70096f157acbSml29623 #define NXGE_GLU_RESET (1ULL << 30)
70106f157acbSml29623 #define NXGE_NIU_RESET (1ULL << 31)
70116f157acbSml29623 #define NXGE_PCI_RESET_ALL (NXGE_PIM_RESET | \
70126f157acbSml29623 NXGE_GLU_RESET | \
70136f157acbSml29623 NXGE_NIU_RESET)
70146f157acbSml29623
70156f157acbSml29623 #define NXGE_WAIT_QUITE_TIME 200000
70166f157acbSml29623 #define NXGE_WAIT_QUITE_RETRY 40
70176f157acbSml29623 #define NXGE_PCI_RESET_WAIT 1000000 /* one second */
70186f157acbSml29623
70196f157acbSml29623 static void
nxge_niu_peu_reset(p_nxge_t nxgep)70206f157acbSml29623 nxge_niu_peu_reset(p_nxge_t nxgep)
70216f157acbSml29623 {
70226f157acbSml29623 uint32_t rvalue;
70236f157acbSml29623 p_nxge_hw_list_t hw_p;
70246f157acbSml29623 p_nxge_t fnxgep;
70256f157acbSml29623 int i, j;
70266f157acbSml29623
70276f157acbSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_niu_peu_reset"));
70286f157acbSml29623 if ((hw_p = nxgep->nxge_hw_p) == NULL) {
70296f157acbSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
70306f157acbSml29623 "==> nxge_niu_peu_reset: NULL hardware pointer"));
70316f157acbSml29623 return;
70326f157acbSml29623 }
70336f157acbSml29623
70346f157acbSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70356f157acbSml29623 "==> nxge_niu_peu_reset: flags 0x%x link timer id %d timer id %d",
70366f157acbSml29623 hw_p->flags, nxgep->nxge_link_poll_timerid,
70376f157acbSml29623 nxgep->nxge_timerid));
70386f157acbSml29623
70396f157acbSml29623 MUTEX_ENTER(&hw_p->nxge_cfg_lock);
70406f157acbSml29623 /*
70416f157acbSml29623 * Make sure other instances from the same hardware
70426f157acbSml29623 * stop sending PIO and in quiescent state.
70436f157acbSml29623 */
70446f157acbSml29623 for (i = 0; i < NXGE_MAX_PORTS; i++) {
70456f157acbSml29623 fnxgep = hw_p->nxge_p[i];
70466f157acbSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70476f157acbSml29623 "==> nxge_niu_peu_reset: checking entry %d "
70486f157acbSml29623 "nxgep $%p", i, fnxgep));
70496f157acbSml29623 #ifdef NXGE_DEBUG
70506f157acbSml29623 if (fnxgep) {
70516f157acbSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70526f157acbSml29623 "==> nxge_niu_peu_reset: entry %d (function %d) "
70536f157acbSml29623 "link timer id %d hw timer id %d",
70546f157acbSml29623 i, fnxgep->function_num,
70556f157acbSml29623 fnxgep->nxge_link_poll_timerid,
70566f157acbSml29623 fnxgep->nxge_timerid));
70576f157acbSml29623 }
70586f157acbSml29623 #endif
70596f157acbSml29623 if (fnxgep && fnxgep != nxgep &&
70606f157acbSml29623 (fnxgep->nxge_timerid || fnxgep->nxge_link_poll_timerid)) {
70616f157acbSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70626f157acbSml29623 "==> nxge_niu_peu_reset: checking $%p "
70636f157acbSml29623 "(function %d) timer ids",
70646f157acbSml29623 fnxgep, fnxgep->function_num));
70656f157acbSml29623 for (j = 0; j < NXGE_WAIT_QUITE_RETRY; j++) {
70666f157acbSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70676f157acbSml29623 "==> nxge_niu_peu_reset: waiting"));
70686f157acbSml29623 NXGE_DELAY(NXGE_WAIT_QUITE_TIME);
70696f157acbSml29623 if (!fnxgep->nxge_timerid &&
70706f157acbSml29623 !fnxgep->nxge_link_poll_timerid) {
70716f157acbSml29623 break;
70726f157acbSml29623 }
70736f157acbSml29623 }
70746f157acbSml29623 NXGE_DELAY(NXGE_WAIT_QUITE_TIME);
70756f157acbSml29623 if (fnxgep->nxge_timerid ||
70766f157acbSml29623 fnxgep->nxge_link_poll_timerid) {
70776f157acbSml29623 MUTEX_EXIT(&hw_p->nxge_cfg_lock);
70786f157acbSml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
70796f157acbSml29623 "<== nxge_niu_peu_reset: cannot reset "
70806f157acbSml29623 "hardware (devices are still in use)"));
70816f157acbSml29623 return;
70826f157acbSml29623 }
70836f157acbSml29623 }
70846f157acbSml29623 }
70856f157acbSml29623
70866f157acbSml29623 if ((hw_p->flags & COMMON_RESET_NIU_PCI) != COMMON_RESET_NIU_PCI) {
70876f157acbSml29623 hw_p->flags |= COMMON_RESET_NIU_PCI;
70886f157acbSml29623 rvalue = pci_config_get32(nxgep->dev_regs->nxge_pciregh,
70896f157acbSml29623 NXGE_PCI_PORT_LOGIC_OFFSET);
70906f157acbSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70916f157acbSml29623 "nxge_niu_peu_reset: read offset 0x%x (%d) "
70926f157acbSml29623 "(data 0x%x)",
70936f157acbSml29623 NXGE_PCI_PORT_LOGIC_OFFSET,
70946f157acbSml29623 NXGE_PCI_PORT_LOGIC_OFFSET,
70956f157acbSml29623 rvalue));
70966f157acbSml29623
70976f157acbSml29623 rvalue |= NXGE_PCI_RESET_ALL;
70986f157acbSml29623 pci_config_put32(nxgep->dev_regs->nxge_pciregh,
70996f157acbSml29623 NXGE_PCI_PORT_LOGIC_OFFSET, rvalue);
71006f157acbSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
71016f157acbSml29623 "nxge_niu_peu_reset: RESETTING NIU: write NIU reset 0x%x",
71026f157acbSml29623 rvalue));
71036f157acbSml29623
71046f157acbSml29623 NXGE_DELAY(NXGE_PCI_RESET_WAIT);
71056f157acbSml29623 }
71066f157acbSml29623
71076f157acbSml29623 MUTEX_EXIT(&hw_p->nxge_cfg_lock);
71086f157acbSml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_niu_peu_reset"));
71096f157acbSml29623 }
7110d6d3405fSml29623
7111d6d3405fSml29623 static void
nxge_set_pci_replay_timeout(p_nxge_t nxgep)7112d6d3405fSml29623 nxge_set_pci_replay_timeout(p_nxge_t nxgep)
7113d6d3405fSml29623 {
7114d6d3405fSml29623 p_dev_regs_t dev_regs;
7115d6d3405fSml29623 uint32_t value;
7116d6d3405fSml29623
7117d6d3405fSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_set_pci_replay_timeout"));
7118d6d3405fSml29623
7119d6d3405fSml29623 if (!nxge_set_replay_timer) {
7120d6d3405fSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
7121d6d3405fSml29623 "==> nxge_set_pci_replay_timeout: will not change "
7122d6d3405fSml29623 "the timeout"));
7123d6d3405fSml29623 return;
7124d6d3405fSml29623 }
7125d6d3405fSml29623
7126d6d3405fSml29623 dev_regs = nxgep->dev_regs;
7127d6d3405fSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
7128d6d3405fSml29623 "==> nxge_set_pci_replay_timeout: dev_regs 0x%p pcireg 0x%p",
7129d6d3405fSml29623 dev_regs, dev_regs->nxge_pciregh));
7130d6d3405fSml29623
7131d6d3405fSml29623 if (dev_regs == NULL || (dev_regs->nxge_pciregh == NULL)) {
7132f720bc57Syc148097 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
7133d6d3405fSml29623 "==> nxge_set_pci_replay_timeout: NULL dev_regs $%p or "
7134d6d3405fSml29623 "no PCI handle",
7135d6d3405fSml29623 dev_regs));
7136d6d3405fSml29623 return;
7137d6d3405fSml29623 }
7138d6d3405fSml29623 value = (pci_config_get32(dev_regs->nxge_pciregh,
7139d6d3405fSml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET) |
7140d6d3405fSml29623 (nxge_replay_timeout << PCI_REPLAY_TIMEOUT_SHIFT));
7141d6d3405fSml29623
7142d6d3405fSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
7143d6d3405fSml29623 "nxge_set_pci_replay_timeout: replay timeout value before set 0x%x "
7144d6d3405fSml29623 "(timeout value to set 0x%x at offset 0x%x) value 0x%x",
7145d6d3405fSml29623 pci_config_get32(dev_regs->nxge_pciregh,
7146d6d3405fSml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET), nxge_replay_timeout,
7147d6d3405fSml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET, value));
7148d6d3405fSml29623
7149d6d3405fSml29623 pci_config_put32(dev_regs->nxge_pciregh, PCI_REPLAY_TIMEOUT_CFG_OFFSET,
7150d6d3405fSml29623 value);
7151d6d3405fSml29623
7152d6d3405fSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL,
7153d6d3405fSml29623 "nxge_set_pci_replay_timeout: replay timeout value after set 0x%x",
7154d6d3405fSml29623 pci_config_get32(dev_regs->nxge_pciregh,
7155d6d3405fSml29623 PCI_REPLAY_TIMEOUT_CFG_OFFSET)));
7156d6d3405fSml29623
7157d6d3405fSml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_set_pci_replay_timeout"));
7158d6d3405fSml29623 }
715919397407SSherry Moore
716019397407SSherry Moore /*
716119397407SSherry Moore * quiesce(9E) entry point.
716219397407SSherry Moore *
716319397407SSherry Moore * This function is called when the system is single-threaded at high
716419397407SSherry Moore * PIL with preemption disabled. Therefore, this function must not be
716519397407SSherry Moore * blocked.
716619397407SSherry Moore *
716719397407SSherry Moore * This function returns DDI_SUCCESS on success, or DDI_FAILURE on failure.
716819397407SSherry Moore * DDI_FAILURE indicates an error condition and should almost never happen.
716919397407SSherry Moore */
717019397407SSherry Moore static int
nxge_quiesce(dev_info_t * dip)717119397407SSherry Moore nxge_quiesce(dev_info_t *dip)
717219397407SSherry Moore {
717319397407SSherry Moore int instance = ddi_get_instance(dip);
717419397407SSherry Moore p_nxge_t nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
717519397407SSherry Moore
717619397407SSherry Moore if (nxgep == NULL)
717719397407SSherry Moore return (DDI_FAILURE);
717819397407SSherry Moore
717919397407SSherry Moore /* Turn off debugging */
718019397407SSherry Moore nxge_debug_level = NO_DEBUG;
718119397407SSherry Moore nxgep->nxge_debug_level = NO_DEBUG;
718219397407SSherry Moore npi_debug_level = NO_DEBUG;
718319397407SSherry Moore
718419397407SSherry Moore /*
718519397407SSherry Moore * Stop link monitor only when linkchkmod is interrupt based
718619397407SSherry Moore */
718719397407SSherry Moore if (nxgep->mac.linkchkmode == LINKCHK_INTR) {
718819397407SSherry Moore (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
718919397407SSherry Moore }
719019397407SSherry Moore
719119397407SSherry Moore (void) nxge_intr_hw_disable(nxgep);
719219397407SSherry Moore
719319397407SSherry Moore /*
719419397407SSherry Moore * Reset the receive MAC side.
719519397407SSherry Moore */
719619397407SSherry Moore (void) nxge_rx_mac_disable(nxgep);
719719397407SSherry Moore
719819397407SSherry Moore /* Disable and soft reset the IPP */
719919397407SSherry Moore if (!isLDOMguest(nxgep))
720019397407SSherry Moore (void) nxge_ipp_disable(nxgep);
720119397407SSherry Moore
720219397407SSherry Moore /*
720319397407SSherry Moore * Reset the transmit/receive DMA side.
720419397407SSherry Moore */
720519397407SSherry Moore (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP);
720619397407SSherry Moore (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP);
720719397407SSherry Moore
720819397407SSherry Moore /*
720919397407SSherry Moore * Reset the transmit MAC side.
721019397407SSherry Moore */
721119397407SSherry Moore (void) nxge_tx_mac_disable(nxgep);
721219397407SSherry Moore
721319397407SSherry Moore return (DDI_SUCCESS);
721419397407SSherry Moore }
7215