1f724721bSzh199473 /* 2f724721bSzh199473 * CDDL HEADER START 3f724721bSzh199473 * 4f724721bSzh199473 * The contents of this file are subject to the terms of the 5f724721bSzh199473 * Common Development and Distribution License (the "License"). 6f724721bSzh199473 * You may not use this file except in compliance with the License. 7f724721bSzh199473 * 8f724721bSzh199473 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9f724721bSzh199473 * or http://www.opensolaris.org/os/licensing. 10f724721bSzh199473 * See the License for the specific language governing permissions 11f724721bSzh199473 * and limitations under the License. 12f724721bSzh199473 * 13f724721bSzh199473 * When distributing Covered Code, include this CDDL HEADER in each 14f724721bSzh199473 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 15f724721bSzh199473 * If applicable, add the following below this CDDL HEADER, with the 16f724721bSzh199473 * fields enclosed by brackets "[]" replaced with your own identifying 17f724721bSzh199473 * information: Portions Copyright [yyyy] [name of copyright owner] 18f724721bSzh199473 * 19f724721bSzh199473 * CDDL HEADER END 20f724721bSzh199473 */ 21f724721bSzh199473 22f724721bSzh199473 /* 23087a28d1SDavid Gwynne * Copyright (c) 2010-2013, by Broadcom, Inc. 24087a28d1SDavid Gwynne * All Rights Reserved. 25087a28d1SDavid Gwynne */ 26087a28d1SDavid Gwynne 27087a28d1SDavid Gwynne /* 28087a28d1SDavid Gwynne * Copyright (c) 2002, 2010, Oracle and/or its affiliates. 29087a28d1SDavid Gwynne * All rights reserved. 30f724721bSzh199473 */ 31f724721bSzh199473 32542d98abSzh199473 #ifndef _BGE_HW_H 33542d98abSzh199473 #define _BGE_HW_H 34f724721bSzh199473 35f724721bSzh199473 #ifdef __cplusplus 36f724721bSzh199473 extern "C" { 37f724721bSzh199473 #endif 38f724721bSzh199473 39f724721bSzh199473 #include <sys/types.h> 40f724721bSzh199473 41f724721bSzh199473 42f724721bSzh199473 /* 43f724721bSzh199473 * First section: 44f724721bSzh199473 * Identification of the various Broadcom chips 45f724721bSzh199473 * 46f724721bSzh199473 * Note: the various ID values are *not* all unique ;-( 47f724721bSzh199473 * 48f724721bSzh199473 * Note: the presence of an ID here does *not* imply that the chip is 49f724721bSzh199473 * supported. At this time, only the 5703C, 5704C, and 5704S devices 50f724721bSzh199473 * used on the motherboards of certain Sun products are supported. 51f724721bSzh199473 * 52f724721bSzh199473 * Note: the revision-id values in the PCI revision ID register are 53f724721bSzh199473 * *NOT* guaranteed correct. Use the chip ID from the MHCR instead. 54f724721bSzh199473 */ 55f724721bSzh199473 56f724721bSzh199473 #define VENDOR_ID_BROADCOM 0x14e4 57f724721bSzh199473 #define VENDOR_ID_SUN 0x108e 58f724721bSzh199473 59f724721bSzh199473 #define DEVICE_ID_5700 0x1644 60f724721bSzh199473 #define DEVICE_ID_5700x 0x0003 61f724721bSzh199473 #define DEVICE_ID_5701 0x1645 62f724721bSzh199473 #define DEVICE_ID_5702 0x16a6 63f724721bSzh199473 #define DEVICE_ID_5702fe 0x164d 644d6eaea5Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5703C 0x16a7 654d6eaea5Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5703S 0x1647 66f724721bSzh199473 #define DEVICE_ID_5703 0x16c7 67f724721bSzh199473 #define DEVICE_ID_5704C 0x1648 68f724721bSzh199473 #define DEVICE_ID_5704S 0x16a8 69f724721bSzh199473 #define DEVICE_ID_5704 0x1649 70f724721bSzh199473 #define DEVICE_ID_5705C 0x1653 717c966ec8Sml149210 #define DEVICE_ID_5705_2 0x1654 72224ef589Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5717 0x1655 73087a28d1SDavid Gwynne #define DEVICE_ID_5717_C0 0x1665 74dc3f9a75Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5718 0x1656 75087a28d1SDavid Gwynne #define DEVICE_ID_5719 0x1657 76087a28d1SDavid Gwynne #define DEVICE_ID_5720 0x165f 77224ef589Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5724 0x165c 78087a28d1SDavid Gwynne #define DEVICE_ID_5725 0x1643 79087a28d1SDavid Gwynne #define DEVICE_ID_5727 0x16f3 80f724721bSzh199473 #define DEVICE_ID_5705M 0x165d 81f724721bSzh199473 #define DEVICE_ID_5705MA3 0x165e 82f724721bSzh199473 #define DEVICE_ID_5705F 0x166e 83feb48d62SGarrett D'Amore #define DEVICE_ID_5780 0x166a 84f724721bSzh199473 #define DEVICE_ID_5782 0x1696 85652b4801Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5785 0x1699 867f7c96a6Sml40262 #define DEVICE_ID_5787 0x169b 877f7c96a6Sml40262 #define DEVICE_ID_5787M 0x1693 88f724721bSzh199473 #define DEVICE_ID_5788 0x169c 89f724721bSzh199473 #define DEVICE_ID_5789 0x169d 90f724721bSzh199473 #define DEVICE_ID_5751 0x1677 91f724721bSzh199473 #define DEVICE_ID_5751M 0x167d 92f724721bSzh199473 #define DEVICE_ID_5752 0x1600 93f724721bSzh199473 #define DEVICE_ID_5752M 0x1601 94a0a6bf1cSml149210 #define DEVICE_ID_5753 0x16fd 95ebd66af9Sml149210 #define DEVICE_ID_5754 0x167a 9603a69b52Sml149210 #define DEVICE_ID_5755 0x167b 97dca582a1Sgh162552 #define DEVICE_ID_5755M 0x1673 9867f41d5aSGordon Ross #define DEVICE_ID_5756M 0x1674 99f724721bSzh199473 #define DEVICE_ID_5721 0x1659 100f0a5c2e3SCrisson Guanghao Hu #define DEVICE_ID_5722 0x165a 10100d84294Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5723 0x165b 102f724721bSzh199473 #define DEVICE_ID_5714C 0x1668 103f724721bSzh199473 #define DEVICE_ID_5714S 0x1669 104f724721bSzh199473 #define DEVICE_ID_5715C 0x1678 1057c966ec8Sml149210 #define DEVICE_ID_5715S 0x1679 1067e420006Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5761E 0x1680 1077e420006Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5761 0x1681 108d7441963Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5764 0x1684 1095a506a18Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5906 0x1712 1105a506a18Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_5906M 0x1713 111224ef589Syong tan - Sun Microsystems - Beijing China #define DEVICE_ID_57780 0x1692 112*a2876d03SRobert Mustacchi #define DEVICE_ID_57761 0x16b0 113*a2876d03SRobert Mustacchi #define DEVICE_ID_57762 0x1682 114*a2876d03SRobert Mustacchi #define DEVICE_ID_57765 0x16b4 115*a2876d03SRobert Mustacchi #define DEVICE_ID_57766 0x1686 116*a2876d03SRobert Mustacchi #define DEVICE_ID_57781 0x16b1 117*a2876d03SRobert Mustacchi #define DEVICE_ID_57782 0x16b7 118*a2876d03SRobert Mustacchi #define DEVICE_ID_57785 0x16b5 119*a2876d03SRobert Mustacchi #define DEVICE_ID_57786 0x16b3 120*a2876d03SRobert Mustacchi #define DEVICE_ID_57791 0x16b2 121*a2876d03SRobert Mustacchi #define DEVICE_ID_57795 0x16b6 122f724721bSzh199473 123f724721bSzh199473 #define REVISION_ID_5700_B0 0x10 124f724721bSzh199473 #define REVISION_ID_5700_B2 0x12 125f724721bSzh199473 #define REVISION_ID_5700_B3 0x13 126f724721bSzh199473 #define REVISION_ID_5700_C0 0x20 127f724721bSzh199473 #define REVISION_ID_5700_C1 0x21 128f724721bSzh199473 #define REVISION_ID_5700_C2 0x22 129f724721bSzh199473 130f724721bSzh199473 #define REVISION_ID_5701_A0 0x08 131f724721bSzh199473 #define REVISION_ID_5701_A2 0x12 132f724721bSzh199473 #define REVISION_ID_5701_A3 0x15 133f724721bSzh199473 134f724721bSzh199473 #define REVISION_ID_5702_A0 0x00 135f724721bSzh199473 136f724721bSzh199473 #define REVISION_ID_5703_A0 0x00 137f724721bSzh199473 #define REVISION_ID_5703_A1 0x01 138f724721bSzh199473 #define REVISION_ID_5703_A2 0x02 139f724721bSzh199473 140f724721bSzh199473 #define REVISION_ID_5704_A0 0x00 141f724721bSzh199473 #define REVISION_ID_5704_A1 0x01 142f724721bSzh199473 #define REVISION_ID_5704_A2 0x02 143f724721bSzh199473 #define REVISION_ID_5704_A3 0x03 144f724721bSzh199473 #define REVISION_ID_5704_B0 0x10 145f724721bSzh199473 146f724721bSzh199473 #define REVISION_ID_5705_A0 0x00 147f724721bSzh199473 #define REVISION_ID_5705_A1 0x01 148f724721bSzh199473 #define REVISION_ID_5705_A2 0x02 149f724721bSzh199473 #define REVISION_ID_5705_A3 0x03 150f724721bSzh199473 151f724721bSzh199473 #define REVISION_ID_5721_A0 0x00 152f724721bSzh199473 #define REVISION_ID_5721_A1 0x01 153f724721bSzh199473 154f724721bSzh199473 #define REVISION_ID_5751_A0 0x00 155f724721bSzh199473 #define REVISION_ID_5751_A1 0x01 156f724721bSzh199473 157f724721bSzh199473 #define REVISION_ID_5714_A0 0x00 158f724721bSzh199473 #define REVISION_ID_5714_A1 0x01 159f724721bSzh199473 #define REVISION_ID_5714_A2 0xA2 160f724721bSzh199473 #define REVISION_ID_5714_A3 0xA3 161f724721bSzh199473 162f724721bSzh199473 #define REVISION_ID_5715_A0 0x00 163f724721bSzh199473 #define REVISION_ID_5715_A1 0x01 164f724721bSzh199473 #define REVISION_ID_5715_A2 0xA2 165f724721bSzh199473 1667c966ec8Sml149210 #define REVISION_ID_5715S_A0 0x00 1677c966ec8Sml149210 #define REVISION_ID_5715S_A1 0x01 1687c966ec8Sml149210 169ebd66af9Sml149210 #define REVISION_ID_5754_A0 0x00 170ebd66af9Sml149210 #define REVISION_ID_5754_A1 0x01 171ebd66af9Sml149210 172f724721bSzh199473 #define DEVICE_5704_SERIES_CHIPSETS(bgep)\ 173f724721bSzh199473 ((bgep->chipid.device == DEVICE_ID_5700) ||\ 174f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5701) ||\ 175f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5702) ||\ 176f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5702fe)||\ 177f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5703C) ||\ 178f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5703S) ||\ 179f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5703) ||\ 180f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5704C) ||\ 181f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5704S) ||\ 182f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5704)) 183f724721bSzh199473 184f724721bSzh199473 #define DEVICE_5702_SERIES_CHIPSETS(bgep) \ 185f724721bSzh199473 ((bgep->chipid.device == DEVICE_ID_5702) ||\ 186f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5702fe)) 187f724721bSzh199473 188f724721bSzh199473 #define DEVICE_5705_SERIES_CHIPSETS(bgep) \ 189f724721bSzh199473 ((bgep->chipid.device == DEVICE_ID_5705C) ||\ 190f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5705M) ||\ 191f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5705MA3) ||\ 192f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5705F) ||\ 193feb48d62SGarrett D'Amore (bgep->chipid.device == DEVICE_ID_5780) ||\ 194f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5782) ||\ 1957c966ec8Sml149210 (bgep->chipid.device == DEVICE_ID_5788) ||\ 196ebd66af9Sml149210 (bgep->chipid.device == DEVICE_ID_5705_2) ||\ 19703a69b52Sml149210 (bgep->chipid.device == DEVICE_ID_5754) ||\ 198a0a6bf1cSml149210 (bgep->chipid.device == DEVICE_ID_5755) ||\ 19967f41d5aSGordon Ross (bgep->chipid.device == DEVICE_ID_5756M) ||\ 200a0a6bf1cSml149210 (bgep->chipid.device == DEVICE_ID_5753)) 201f724721bSzh199473 202f724721bSzh199473 #define DEVICE_5721_SERIES_CHIPSETS(bgep) \ 203f724721bSzh199473 ((bgep->chipid.device == DEVICE_ID_5721) ||\ 204f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5751) ||\ 205f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5751M) ||\ 206f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5752) ||\ 207f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5752M) ||\ 208f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5789)) 209f724721bSzh199473 210dc3f9a75Syong tan - Sun Microsystems - Beijing China #define DEVICE_5717_SERIES_CHIPSETS(bgep) \ 211087a28d1SDavid Gwynne ((bgep->chipid.device == DEVICE_ID_5717) ||\ 212224ef589Syong tan - Sun Microsystems - Beijing China (bgep->chipid.device == DEVICE_ID_5718) ||\ 213087a28d1SDavid Gwynne (bgep->chipid.device == DEVICE_ID_5719) ||\ 214087a28d1SDavid Gwynne (bgep->chipid.device == DEVICE_ID_5720) ||\ 215087a28d1SDavid Gwynne (bgep->chipid.device == DEVICE_ID_5724)) 216087a28d1SDavid Gwynne 217087a28d1SDavid Gwynne #define DEVICE_5725_SERIES_CHIPSETS(bgep) \ 218087a28d1SDavid Gwynne ((bgep->chipid.device == DEVICE_ID_5725) ||\ 219087a28d1SDavid Gwynne (bgep->chipid.device == DEVICE_ID_5727)) 220dc3f9a75Syong tan - Sun Microsystems - Beijing China 22100d84294Syong tan - Sun Microsystems - Beijing China #define DEVICE_5723_SERIES_CHIPSETS(bgep) \ 2227e420006Syong tan - Sun Microsystems - Beijing China ((bgep->chipid.device == DEVICE_ID_5723) ||\ 2237e420006Syong tan - Sun Microsystems - Beijing China (bgep->chipid.device == DEVICE_ID_5761) ||\ 224d7441963Syong tan - Sun Microsystems - Beijing China (bgep->chipid.device == DEVICE_ID_5761E) ||\ 225652b4801Syong tan - Sun Microsystems - Beijing China (bgep->chipid.device == DEVICE_ID_5764) ||\ 226224ef589Syong tan - Sun Microsystems - Beijing China (bgep->chipid.device == DEVICE_ID_5785) ||\ 227224ef589Syong tan - Sun Microsystems - Beijing China (bgep->chipid.device == DEVICE_ID_57780)) 22800d84294Syong tan - Sun Microsystems - Beijing China 229f724721bSzh199473 #define DEVICE_5714_SERIES_CHIPSETS(bgep) \ 230f724721bSzh199473 ((bgep->chipid.device == DEVICE_ID_5714C) ||\ 231f724721bSzh199473 (bgep->chipid.device == DEVICE_ID_5714S) ||\ 2327c966ec8Sml149210 (bgep->chipid.device == DEVICE_ID_5715C) ||\ 2337c966ec8Sml149210 (bgep->chipid.device == DEVICE_ID_5715S)) 234f724721bSzh199473 2355a506a18Syong tan - Sun Microsystems - Beijing China #define DEVICE_5906_SERIES_CHIPSETS(bgep) \ 2365a506a18Syong tan - Sun Microsystems - Beijing China ((bgep->chipid.device == DEVICE_ID_5906) ||\ 2375a506a18Syong tan - Sun Microsystems - Beijing China (bgep->chipid.device == DEVICE_ID_5906M)) 2385a506a18Syong tan - Sun Microsystems - Beijing China 239f724721bSzh199473 /* 240*a2876d03SRobert Mustacchi * Even though the hardware register calls this the 57785 family, all of the 241*a2876d03SRobert Mustacchi * BSDs call this the 57765 series, so we call it that way to make it more 242*a2876d03SRobert Mustacchi * similar. 243*a2876d03SRobert Mustacchi */ 244*a2876d03SRobert Mustacchi #define DEVICE_57765_SERIES_CHIPSETS(bgep) \ 245*a2876d03SRobert Mustacchi ((bgep->chipid.device == DEVICE_ID_57761) || \ 246*a2876d03SRobert Mustacchi (bgep->chipid.device == DEVICE_ID_57762) || \ 247*a2876d03SRobert Mustacchi (bgep->chipid.device == DEVICE_ID_57765) || \ 248*a2876d03SRobert Mustacchi (bgep->chipid.device == DEVICE_ID_57766) || \ 249*a2876d03SRobert Mustacchi (bgep->chipid.device == DEVICE_ID_57781) || \ 250*a2876d03SRobert Mustacchi (bgep->chipid.device == DEVICE_ID_57782) || \ 251*a2876d03SRobert Mustacchi (bgep->chipid.device == DEVICE_ID_57785) || \ 252*a2876d03SRobert Mustacchi (bgep->chipid.device == DEVICE_ID_57786) || \ 253*a2876d03SRobert Mustacchi (bgep->chipid.device == DEVICE_ID_57791) || \ 254*a2876d03SRobert Mustacchi (bgep->chipid.device == DEVICE_ID_57795)) 255*a2876d03SRobert Mustacchi 256*a2876d03SRobert Mustacchi /* 257f724721bSzh199473 * Second section: 258f724721bSzh199473 * Offsets of important registers & definitions for bits therein 259f724721bSzh199473 */ 260f724721bSzh199473 261f724721bSzh199473 /* 262f724721bSzh199473 * PCI-X registers & bits 263f724721bSzh199473 */ 264f724721bSzh199473 #define PCIX_CONF_COMM 0x42 265f724721bSzh199473 #define PCIX_COMM_RELAXED 0x0002 266f724721bSzh199473 267f724721bSzh199473 /* 268f724721bSzh199473 * Miscellaneous Host Control Register, in PCI config space 269f724721bSzh199473 */ 270f724721bSzh199473 #define PCI_CONF_BGE_MHCR 0x68 271f724721bSzh199473 #define MHCR_CHIP_REV_MASK 0xffff0000 272f724721bSzh199473 #define MHCR_ENABLE_TAGGED_STATUS_MODE 0x00000200 273f724721bSzh199473 #define MHCR_MASK_INTERRUPT_MODE 0x00000100 274f724721bSzh199473 #define MHCR_ENABLE_INDIRECT_ACCESS 0x00000080 275f724721bSzh199473 #define MHCR_ENABLE_REGISTER_WORD_SWAP 0x00000040 276f724721bSzh199473 #define MHCR_ENABLE_CLOCK_CONTROL_WRITE 0x00000020 277087a28d1SDavid Gwynne #define MHCR_ENABLE_PCI_STATE_RW 0x00000010 278f724721bSzh199473 #define MHCR_ENABLE_ENDIAN_WORD_SWAP 0x00000008 279f724721bSzh199473 #define MHCR_ENABLE_ENDIAN_BYTE_SWAP 0x00000004 280f724721bSzh199473 #define MHCR_MASK_PCI_INT_OUTPUT 0x00000002 281f724721bSzh199473 #define MHCR_CLEAR_INTERRUPT_INTA 0x00000001 282087a28d1SDavid Gwynne #define MHCR_BOUNDARY_CHECK 0x00002000 283087a28d1SDavid Gwynne #define MHCR_TLP_MINOR_ERR_TOLERANCE 0x00008000 284f724721bSzh199473 285f724721bSzh199473 #define MHCR_CHIP_REV_5700_B0 0x71000000 286f724721bSzh199473 #define MHCR_CHIP_REV_5700_B2 0x71020000 287f724721bSzh199473 #define MHCR_CHIP_REV_5700_B3 0x71030000 288f724721bSzh199473 #define MHCR_CHIP_REV_5700_C0 0x72000000 289f724721bSzh199473 #define MHCR_CHIP_REV_5700_C1 0x72010000 290f724721bSzh199473 #define MHCR_CHIP_REV_5700_C2 0x72020000 291f724721bSzh199473 292f724721bSzh199473 #define MHCR_CHIP_REV_5701_A0 0x00000000 293f724721bSzh199473 #define MHCR_CHIP_REV_5701_A2 0x00020000 294f724721bSzh199473 #define MHCR_CHIP_REV_5701_A3 0x00030000 295f724721bSzh199473 #define MHCR_CHIP_REV_5701_A5 0x01050000 296f724721bSzh199473 297f724721bSzh199473 #define MHCR_CHIP_REV_5702_A0 0x10000000 298f724721bSzh199473 #define MHCR_CHIP_REV_5702_A1 0x10010000 299f724721bSzh199473 #define MHCR_CHIP_REV_5702_A2 0x10020000 300f724721bSzh199473 301f724721bSzh199473 #define MHCR_CHIP_REV_5703_A0 0x10000000 302f724721bSzh199473 #define MHCR_CHIP_REV_5703_A1 0x10010000 303f724721bSzh199473 #define MHCR_CHIP_REV_5703_A2 0x10020000 304f724721bSzh199473 #define MHCR_CHIP_REV_5703_B0 0x11000000 305f724721bSzh199473 #define MHCR_CHIP_REV_5703_B1 0x11010000 306f724721bSzh199473 307f724721bSzh199473 #define MHCR_CHIP_REV_5704_A0 0x20000000 308f724721bSzh199473 #define MHCR_CHIP_REV_5704_A1 0x20010000 309f724721bSzh199473 #define MHCR_CHIP_REV_5704_A2 0x20020000 310f724721bSzh199473 #define MHCR_CHIP_REV_5704_A3 0x20030000 311f724721bSzh199473 #define MHCR_CHIP_REV_5704_B0 0x21000000 312f724721bSzh199473 313f724721bSzh199473 #define MHCR_CHIP_REV_5705_A0 0x30000000 314f724721bSzh199473 #define MHCR_CHIP_REV_5705_A1 0x30010000 315f724721bSzh199473 #define MHCR_CHIP_REV_5705_A2 0x30020000 316f724721bSzh199473 #define MHCR_CHIP_REV_5705_A3 0x30030000 317f724721bSzh199473 #define MHCR_CHIP_REV_5705_A5 0x30050000 318f724721bSzh199473 319f724721bSzh199473 #define MHCR_CHIP_REV_5782_A0 0x30030000 320f724721bSzh199473 #define MHCR_CHIP_REV_5782_A1 0x30030088 321f724721bSzh199473 322f724721bSzh199473 #define MHCR_CHIP_REV_5788_A1 0x30050000 323f724721bSzh199473 324f724721bSzh199473 #define MHCR_CHIP_REV_5751_A0 0x40000000 325f724721bSzh199473 #define MHCR_CHIP_REV_5751_A1 0x40010000 326f724721bSzh199473 327f724721bSzh199473 #define MHCR_CHIP_REV_5721_A0 0x41000000 328f724721bSzh199473 #define MHCR_CHIP_REV_5721_A1 0x41010000 329f724721bSzh199473 330f724721bSzh199473 #define MHCR_CHIP_REV_5714_A0 0x50000000 331f724721bSzh199473 #define MHCR_CHIP_REV_5714_A1 0x90010000 332f724721bSzh199473 333f724721bSzh199473 #define MHCR_CHIP_REV_5715_A0 0x50000000 334f724721bSzh199473 #define MHCR_CHIP_REV_5715_A1 0x90010000 335f724721bSzh199473 3367c966ec8Sml149210 #define MHCR_CHIP_REV_5715S_A0 0x50000000 3377c966ec8Sml149210 #define MHCR_CHIP_REV_5715S_A1 0x90010000 3387c966ec8Sml149210 339ebd66af9Sml149210 #define MHCR_CHIP_REV_5754_A0 0xb0000000 340ebd66af9Sml149210 #define MHCR_CHIP_REV_5754_A1 0xb0010000 341ebd66af9Sml149210 3427f7c96a6Sml40262 #define MHCR_CHIP_REV_5787_A0 0xb0000000 3437f7c96a6Sml40262 #define MHCR_CHIP_REV_5787_A1 0xb0010000 3447f7c96a6Sml40262 #define MHCR_CHIP_REV_5787_A2 0xb0020000 3457f7c96a6Sml40262 34603a69b52Sml149210 #define MHCR_CHIP_REV_5755_A0 0xa0000000 34703a69b52Sml149210 #define MHCR_CHIP_REV_5755_A1 0xa0010000 34803a69b52Sml149210 3495a506a18Syong tan - Sun Microsystems - Beijing China #define MHCR_CHIP_REV_5906_A0 0xc0000000 3505a506a18Syong tan - Sun Microsystems - Beijing China #define MHCR_CHIP_REV_5906_A1 0xc0010000 3515a506a18Syong tan - Sun Microsystems - Beijing China #define MHCR_CHIP_REV_5906_A2 0xc0020000 3525a506a18Syong tan - Sun Microsystems - Beijing China 353087a28d1SDavid Gwynne #define CHIP_ASIC_REV_USE_PROD_ID_REG 0xf0000000 354087a28d1SDavid Gwynne #define MHCR_CHIP_ASIC_REV(bgep) ((bgep)->chipid.asic_rev & 0xf0000000) 355087a28d1SDavid Gwynne #define CHIP_ASIC_REV_PROD_ID(bgep) ((bgep)->chipid.asic_rev_prod_id) 356087a28d1SDavid Gwynne #define CHIP_ASIC_REV(bgep) ((bgep)->chipid.asic_rev_prod_id >> 12) 35700d84294Syong tan - Sun Microsystems - Beijing China 358f724721bSzh199473 #define MHCR_CHIP_ASIC_REV_5700 (0x7 << 28) 359f724721bSzh199473 #define MHCR_CHIP_ASIC_REV_5701 (0x0 << 28) 360f724721bSzh199473 #define MHCR_CHIP_ASIC_REV_5703 (0x1 << 28) 361f724721bSzh199473 #define MHCR_CHIP_ASIC_REV_5704 (0x2 << 28) 362f724721bSzh199473 #define MHCR_CHIP_ASIC_REV_5705 (0x3 << 28) 363f724721bSzh199473 #define MHCR_CHIP_ASIC_REV_5721_5751 (0x4 << 28) 364f724721bSzh199473 #define MHCR_CHIP_ASIC_REV_5714 (0x5 << 28) 365f724721bSzh199473 #define MHCR_CHIP_ASIC_REV_5752 (0x6 << 28) 366ebd66af9Sml149210 #define MHCR_CHIP_ASIC_REV_5754 (0xb << 28) 3677f7c96a6Sml40262 #define MHCR_CHIP_ASIC_REV_5787 ((uint32_t)0xb << 28) 36803a69b52Sml149210 #define MHCR_CHIP_ASIC_REV_5755 ((uint32_t)0xa << 28) 369f724721bSzh199473 #define MHCR_CHIP_ASIC_REV_5715 ((uint32_t)0x9 << 28) 3705a506a18Syong tan - Sun Microsystems - Beijing China #define MHCR_CHIP_ASIC_REV_5906 ((uint32_t)0xc << 28) 371087a28d1SDavid Gwynne /* (0xf << 28) touches all 5717 and 5725 series as well (OK) */ 37200d84294Syong tan - Sun Microsystems - Beijing China #define MHCR_CHIP_ASIC_REV_5723 ((uint32_t)0xf << 28) 373f724721bSzh199473 374087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5723 0x5784 375087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5761 0x5761 376087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5785 0x5785 377087a28d1SDavid Gwynne #define CHIP_ASIC_REV_57780 0x57780 378*a2876d03SRobert Mustacchi #define CHIP_ASIC_REV_57785 0x57785 379087a28d1SDavid Gwynne 380087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5717 0x5717 381087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5719 0x5719 382087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5720 0x5720 383087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5762 0x5762 /* 5725/5727 */ 384087a28d1SDavid Gwynne 385087a28d1SDavid Gwynne #define CHIP_ASIC_REV_PROD_ID_REG 0x000000bc 386087a28d1SDavid Gwynne #define CHIP_ASIC_REV_PROD_ID_GEN2_REG 0x000000f4 387*a2876d03SRobert Mustacchi #define CHIP_ASIC_REV_PROD_ID_GEN15_REG 0x000000fc 388087a28d1SDavid Gwynne 389087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5717_B0 0x05717100 390087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5717_C0 0x05717200 391087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5718_B0 0x05717100 392087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5719_A0 0x05719000 393087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5719_A1 0x05719001 394087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5720_A0 0x05720000 395087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5725_A0 0x05762000 396087a28d1SDavid Gwynne #define CHIP_ASIC_REV_5727_B0 0x05762100 397f724721bSzh199473 398f724721bSzh199473 /* 399*a2876d03SRobert Mustacchi * Match any Metal Layer Revision. 400*a2876d03SRobert Mustacchi */ 401*a2876d03SRobert Mustacchi #define CHIP_ASIC_REV_57765_AX 0x577850 402*a2876d03SRobert Mustacchi 403*a2876d03SRobert Mustacchi /* 404f724721bSzh199473 * PCI DMA read/write Control Register, in PCI config space 405f724721bSzh199473 * 406f724721bSzh199473 * Note that several fields previously defined here have been deleted 407f724721bSzh199473 * as they are not implemented in the 5703/4. 408f724721bSzh199473 * 409f724721bSzh199473 * Note: the value of this register is critical. It is possible to 410f724721bSzh199473 * cause various unpleasant effects (DTOs, transaction deadlock, etc) 411f724721bSzh199473 * by programming the wrong value. The value #defined below has been 412f724721bSzh199473 * tested and shown to avoid all known problems. If it is to be changed, 413f724721bSzh199473 * correct operation must be reverified on all supported platforms. 414f724721bSzh199473 * 415f724721bSzh199473 * In particular, we set both watermark fields to 2xCacheLineSize (128) 416f724721bSzh199473 * bytes and DMA_MIN_BEATS to 0 in order to avoid unfortunate interactions 417f724721bSzh199473 * with Tomatillo's internal pipelines, that otherwise result in stalls, 418f724721bSzh199473 * repeated retries, and DTOs. 419f724721bSzh199473 */ 420f724721bSzh199473 #define PCI_CONF_BGE_PDRWCR 0x6c 421f724721bSzh199473 #define PDRWCR_RWCMD_MASK 0xFF000000 422f724721bSzh199473 #define PDRWCR_PCIX32_BUGFIX_MASK 0x00800000 423f724721bSzh199473 #define PDRWCR_WRITE_WATERMARK_MASK 0x00380000 424f724721bSzh199473 #define PDRWCR_READ_WATERMARK_MASK 0x00070000 425f724721bSzh199473 #define PDRWCR_CONCURRENCY_MASK 0x0000c000 426f724721bSzh199473 #define PDRWCR_5704_FLOP_ON_RETRY 0x00008000 427f724721bSzh199473 #define PDRWCR_ONE_DMA_AT_ONCE 0x00004000 428f724721bSzh199473 #define PDRWCR_MIN_BEAT_MASK 0x000000ff 429f724721bSzh199473 430f724721bSzh199473 /* 431f724721bSzh199473 * These are the actual values to be put into the fields shown above 432f724721bSzh199473 */ 433f724721bSzh199473 #define PDRWCR_RWCMDS 0x76000000 /* MW and MR */ 434f724721bSzh199473 #define PDRWCR_DMA_WRITE_WATERMARK 0x00180000 /* 011 => 128 */ 435f724721bSzh199473 #define PDRWCR_DMA_READ_WATERMARK 0x00030000 /* 011 => 128 */ 436f724721bSzh199473 #define PDRWCR_MIN_BEATS 0x00000000 437f724721bSzh199473 438f724721bSzh199473 #define PDRWCR_VAR_DEFAULT 0x761b0000 439f724721bSzh199473 #define PDRWCR_VAR_5721 0x76180000 440f724721bSzh199473 #define PDRWCR_VAR_5714 0x76148000 /* OR of above */ 441f724721bSzh199473 #define PDRWCR_VAR_5715 0x76144000 /* OR of above */ 442dc3f9a75Syong tan - Sun Microsystems - Beijing China #define PDRWCR_VAR_5717 0x00380000 443f724721bSzh199473 444f724721bSzh199473 /* 445f724721bSzh199473 * PCI State Register, in PCI config space 446f724721bSzh199473 * 447f724721bSzh199473 * Note: this register is read-only unless the ENABLE_PCI_STATE_WRITE bit 448f724721bSzh199473 * is set in the MHCR, EXCEPT for the RETRY_SAME_DMA bit which is always RW 449f724721bSzh199473 */ 450f724721bSzh199473 #define PCI_CONF_BGE_PCISTATE 0x70 451087a28d1SDavid Gwynne #define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000 452087a28d1SDavid Gwynne #define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000 453087a28d1SDavid Gwynne #define PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000 454f724721bSzh199473 #define PCISTATE_RETRY_SAME_DMA 0x00002000 455f724721bSzh199473 #define PCISTATE_FLAT_VIEW 0x00000100 456f724721bSzh199473 #define PCISTATE_EXT_ROM_RETRY 0x00000040 457f724721bSzh199473 #define PCISTATE_EXT_ROM_ENABLE 0x00000020 458f724721bSzh199473 #define PCISTATE_BUS_IS_32_BIT 0x00000010 459f724721bSzh199473 #define PCISTATE_BUS_IS_FAST 0x00000008 460f724721bSzh199473 #define PCISTATE_BUS_IS_PCI 0x00000004 461f724721bSzh199473 #define PCISTATE_INTA_STATE 0x00000002 462f724721bSzh199473 #define PCISTATE_FORCE_RESET 0x00000001 463f724721bSzh199473 464f724721bSzh199473 /* 465f724721bSzh199473 * PCI Clock Control Register, in PCI config space 466f724721bSzh199473 */ 467f724721bSzh199473 #define PCI_CONF_BGE_CLKCTL 0x74 468f724721bSzh199473 #define CLKCTL_PCIE_PLP_DISABLE 0x80000000 469f724721bSzh199473 #define CLKCTL_PCIE_DLP_DISABLE 0x40000000 470f724721bSzh199473 #define CLKCTL_PCIE_TLP_DISABLE 0x20000000 471f724721bSzh199473 #define CLKCTL_PCI_READ_TOO_LONG_FIX 0x04000000 472f724721bSzh199473 #define CLKCTL_PCI_WRITE_TOO_LONG_FIX 0x02000000 473f724721bSzh199473 #define CLKCTL_PCIE_A0_FIX 0x00101000 474f724721bSzh199473 475f724721bSzh199473 /* 476f724721bSzh199473 * Dual MAC Control Register, in PCI config space 477f724721bSzh199473 */ 478f724721bSzh199473 #define PCI_CONF_BGE_DUAL_MAC_CONTROL 0xB8 479f724721bSzh199473 #define DUALMAC_CHANNEL_CONTROL_MASK 0x00000003 /* RW */ 480f724721bSzh199473 #define DUALMAC_CHANNEL_ID_MASK 0x00000004 /* RO */ 481f724721bSzh199473 482f724721bSzh199473 /* 483f724721bSzh199473 * Register Indirect Access Address Register, 0x78 in PCI config 484f724721bSzh199473 * space. Once this is set, accesses to the Register Indirect 485f724721bSzh199473 * Access Data Register (0x80) refer to the register whose address 486f724721bSzh199473 * is given by *this* register. This allows access to all the 487f724721bSzh199473 * operating registers, while using only config space accesses. 488f724721bSzh199473 * 489f724721bSzh199473 * Note that the address written to the RIIAR should lie in one 490f724721bSzh199473 * of the following ranges: 491f724721bSzh199473 * 0x00000000 <= address < 0x00008000 (regular registers) 492f724721bSzh199473 * 0x00030000 <= address < 0x00034000 (RxRISC scratchpad) 493f724721bSzh199473 * 0x00034000 <= address < 0x00038000 (TxRISC scratchpad) 494f724721bSzh199473 * 0x00038000 <= address < 0x00038800 (RxRISC ROM) 495f724721bSzh199473 */ 496f724721bSzh199473 #define PCI_CONF_BGE_RIAAR 0x78 497f724721bSzh199473 #define PCI_CONF_BGE_RIADR 0x80 498f724721bSzh199473 499f724721bSzh199473 #define RIAAR_REGISTER_MIN 0x00000000 500f724721bSzh199473 #define RIAAR_REGISTER_MAX 0x00008000 501f724721bSzh199473 #define RIAAR_RX_SCRATCH_MIN 0x00030000 502f724721bSzh199473 #define RIAAR_RX_SCRATCH_MAX 0x00034000 503f724721bSzh199473 #define RIAAR_TX_SCRATCH_MIN 0x00034000 504f724721bSzh199473 #define RIAAR_TX_SCRATCH_MAX 0x00038000 505f724721bSzh199473 #define RIAAR_RXROM_MIN 0x00038000 506f724721bSzh199473 #define RIAAR_RXROM_MAX 0x00038800 507f724721bSzh199473 508f724721bSzh199473 /* 509f724721bSzh199473 * Memory Window Base Address Register, 0x7c in PCI config space 510f724721bSzh199473 * Once this is set, accesses to the Memory Window Data Access Register 511f724721bSzh199473 * (0x84) refer to the word of NIC-local memory whose address is given 512f724721bSzh199473 * by this register. When used in this way, the whole of the address 513f724721bSzh199473 * written to this register is significant. 514f724721bSzh199473 * 515f724721bSzh199473 * This register also provides the 32K-aligned base address for a 32K 516f724721bSzh199473 * region of NIC-local memory that the host can directly address in 517f724721bSzh199473 * the upper 32K of the 64K of PCI memory space allocated to the chip. 518f724721bSzh199473 * In this case, the bottom 15 bits of the register are ignored. 519f724721bSzh199473 * 520f724721bSzh199473 * Note that the address written to the MWBAR should lie in the range 521f724721bSzh199473 * 0x00000000 <= address < 0x00020000. The rest of the range up to 1M 522f724721bSzh199473 * (i.e. 0x00200000 <= address < 0x01000000) would be valid if external 523f724721bSzh199473 * memory were present, but it's only supported on the 5700, not the 524f724721bSzh199473 * 5701/5703/5704. 525f724721bSzh199473 */ 526f724721bSzh199473 #define PCI_CONF_BGE_MWBAR 0x7c 527f724721bSzh199473 #define PCI_CONF_BGE_MWDAR 0x84 528f724721bSzh199473 #define MWBAR_GRANULARITY 0x00008000 /* 32k */ 529f724721bSzh199473 #define MWBAR_GRANULE_MASK (MWBAR_GRANULARITY-1) 530f724721bSzh199473 #define MWBAR_ONCHIP_MAX 0x00020000 /* 128k */ 531f724721bSzh199473 532f724721bSzh199473 /* 533f724721bSzh199473 * The PCI express device control register and device status register 534f724721bSzh199473 * which are only applicable on BCM5751 and BCM5721. 535f724721bSzh199473 */ 536f724721bSzh199473 #define PCI_CONF_DEV_CTRL 0xd8 53700d84294Syong tan - Sun Microsystems - Beijing China #define PCI_CONF_DEV_CTRL_5723 0xd4 538087a28d1SDavid Gwynne #define PCI_CONF_DEV_CTRL_5717 0xb4 539087a28d1SDavid Gwynne #define READ_REQ_SIZE_MASK 0x7000 540f724721bSzh199473 #define READ_REQ_SIZE_MAX 0x5000 541087a28d1SDavid Gwynne #define READ_REQ_SIZE_2K 0x4000 542f724721bSzh199473 #define DEV_CTRL_NO_SNOOP 0x0800 543f724721bSzh199473 #define DEV_CTRL_RELAXED 0x0010 544f724721bSzh199473 545f724721bSzh199473 #define PCI_CONF_DEV_STUS 0xda 54600d84294Syong tan - Sun Microsystems - Beijing China #define PCI_CONF_DEV_STUS_5723 0xd6 547f724721bSzh199473 #define DEVICE_ERROR_STUS 0xf 548f724721bSzh199473 549f724721bSzh199473 #define NIC_MEM_WINDOW_OFFSET 0x00008000 /* 32k */ 550f724721bSzh199473 551f724721bSzh199473 /* 552f724721bSzh199473 * Where to find things in NIC-local (on-chip) memory 553f724721bSzh199473 */ 554f724721bSzh199473 #define NIC_MEM_SEND_RINGS 0x0100 555f724721bSzh199473 #define NIC_MEM_SEND_RING(ring) (0x0100+16*(ring)) 556f724721bSzh199473 #define NIC_MEM_RECV_RINGS 0x0200 557f724721bSzh199473 #define NIC_MEM_RECV_RING(ring) (0x0200+16*(ring)) 558f724721bSzh199473 #define NIC_MEM_STATISTICS 0x0300 559f724721bSzh199473 #define NIC_MEM_STATISTICS_SIZE 0x0800 560f724721bSzh199473 #define NIC_MEM_STATUS_BLOCK 0x0b00 561f724721bSzh199473 #define NIC_MEM_STATUS_SIZE 0x0050 562f724721bSzh199473 #define NIC_MEM_GENCOMM 0x0b50 563f724721bSzh199473 564f724721bSzh199473 565f724721bSzh199473 /* 566f724721bSzh199473 * Note: the (non-bogus) values below are appropriate for systems 567f724721bSzh199473 * without external memory. They would be different on a 5700 with 568f724721bSzh199473 * external memory. 569f724721bSzh199473 * 570f724721bSzh199473 * Note: The higher send ring addresses and the mini ring shadow 571f724721bSzh199473 * buffer address are dummies - systems without external memory 572f724721bSzh199473 * are limited to 4 send rings and no mini receive ring. 573f724721bSzh199473 */ 574f724721bSzh199473 #define NIC_MEM_SHADOW_DMA 0x2000 575f724721bSzh199473 #define NIC_MEM_SHADOW_SEND_1_4 0x4000 576f724721bSzh199473 #define NIC_MEM_SHADOW_SEND_5_6 0x6000 /* bogus */ 577f724721bSzh199473 #define NIC_MEM_SHADOW_SEND_7_8 0x7000 /* bogus */ 578f724721bSzh199473 #define NIC_MEM_SHADOW_SEND_9_16 0x8000 /* bogus */ 579f724721bSzh199473 #define NIC_MEM_SHADOW_BUFF_STD 0x6000 580dc3f9a75Syong tan - Sun Microsystems - Beijing China #define NIC_MEM_SHADOW_BUFF_STD_5717 0x40000 581f724721bSzh199473 #define NIC_MEM_SHADOW_BUFF_JUMBO 0x7000 582f724721bSzh199473 #define NIC_MEM_SHADOW_BUFF_MINI 0x8000 /* bogus */ 583f724721bSzh199473 #define NIC_MEM_SHADOW_SEND_RING(ring, nslots) (0x4000 + 4*(ring)*(nslots)) 584f724721bSzh199473 585f724721bSzh199473 /* 586f724721bSzh199473 * Put this in the GENCOMM port to tell the firmware not to run PXE 587f724721bSzh199473 */ 588f724721bSzh199473 #define T3_MAGIC_NUMBER 0x4b657654u 589f724721bSzh199473 590f724721bSzh199473 /* 591f724721bSzh199473 * The remaining registers appear in the low 32K of regular 592f724721bSzh199473 * PCI Memory Address Space 593f724721bSzh199473 */ 594f724721bSzh199473 595f724721bSzh199473 /* 596f724721bSzh199473 * All the state machine control registers below have at least a 597f724721bSzh199473 * <RESET> bit and an <ENABLE> bit as defined below. Some also 598f724721bSzh199473 * have an <ATTN_ENABLE> bit. 599f724721bSzh199473 */ 600f724721bSzh199473 #define STATE_MACHINE_ATTN_ENABLE_BIT 0x00000004 601f724721bSzh199473 #define STATE_MACHINE_ENABLE_BIT 0x00000002 602f724721bSzh199473 #define STATE_MACHINE_RESET_BIT 0x00000001 603f724721bSzh199473 604f724721bSzh199473 #define TRANSMIT_MAC_MODE_REG 0x045c 605f724721bSzh199473 #define SEND_DATA_INITIATOR_MODE_REG 0x0c00 606f724721bSzh199473 #define SEND_DATA_COMPLETION_MODE_REG 0x1000 607f724721bSzh199473 #define SEND_BD_SELECTOR_MODE_REG 0x1400 608f724721bSzh199473 #define SEND_BD_INITIATOR_MODE_REG 0x1800 609f724721bSzh199473 #define SEND_BD_COMPLETION_MODE_REG 0x1c00 610f724721bSzh199473 611f724721bSzh199473 #define RECEIVE_MAC_MODE_REG 0x0468 612f724721bSzh199473 #define RCV_LIST_PLACEMENT_MODE_REG 0x2000 613f724721bSzh199473 #define RCV_DATA_BD_INITIATOR_MODE_REG 0x2400 614f724721bSzh199473 #define RCV_DATA_COMPLETION_MODE_REG 0x2800 615f724721bSzh199473 #define RCV_BD_INITIATOR_MODE_REG 0x2c00 616f724721bSzh199473 #define RCV_BD_COMPLETION_MODE_REG 0x3000 617f724721bSzh199473 #define RCV_LIST_SELECTOR_MODE_REG 0x3400 618f724721bSzh199473 619f724721bSzh199473 #define MBUF_CLUSTER_FREE_MODE_REG 0x3800 620f724721bSzh199473 #define HOST_COALESCE_MODE_REG 0x3c00 621f724721bSzh199473 #define MEMORY_ARBITER_MODE_REG 0x4000 622f724721bSzh199473 #define BUFFER_MANAGER_MODE_REG 0x4400 623087a28d1SDavid Gwynne #define BUFFER_MANAGER_MODE_NO_TX_UNDERRUN 0x80000000 624087a28d1SDavid Gwynne #define BUFFER_MANAGER_MODE_MBLOW_ATTN_ENABLE 0x00000010 625f724721bSzh199473 #define READ_DMA_MODE_REG 0x4800 626f724721bSzh199473 #define WRITE_DMA_MODE_REG 0x4c00 627f724721bSzh199473 #define DMA_COMPLETION_MODE_REG 0x6400 628087a28d1SDavid Gwynne #define FAST_BOOT_PC 0x6894 629087a28d1SDavid Gwynne 630087a28d1SDavid Gwynne #define RDMA_RSRV_CTRL_REG 0x4900 631087a28d1SDavid Gwynne #define RDMA_RSRV_CTRL_REG2 0x4890 632087a28d1SDavid Gwynne #define RDMA_RSRV_CTRL_FIFO_OFLW_FIX 0x00000004 633087a28d1SDavid Gwynne #define RDMA_RSRV_CTRL_FIFO_LWM_1_5K 0x00000c00 634087a28d1SDavid Gwynne #define RDMA_RSRV_CTRL_FIFO_LWM_MASK 0x00000ff0 635087a28d1SDavid Gwynne #define RDMA_RSRV_CTRL_FIFO_HWM_1_5K 0x000c0000 636087a28d1SDavid Gwynne #define RDMA_RSRV_CTRL_FIFO_HWM_MASK 0x000ff000 637087a28d1SDavid Gwynne #define RDMA_RSRV_CTRL_TXMRGN_320B 0x28000000 638087a28d1SDavid Gwynne #define RDMA_RSRV_CTRL_TXMRGN_MASK 0xffe00000 639087a28d1SDavid Gwynne 640087a28d1SDavid Gwynne #define RDMA_CORR_CTRL_REG 0x4910 641087a28d1SDavid Gwynne #define RDMA_CORR_CTRL_REG2 0x48a0 642087a28d1SDavid Gwynne #define RDMA_CORR_CTRL_BLEN_BD_4K 0x00030000 643087a28d1SDavid Gwynne #define RDMA_CORR_CTRL_BLEN_LSO_4K 0x000c0000 644087a28d1SDavid Gwynne #define RDMA_CORR_CTRL_TX_LENGTH_WA 0x02000000 645087a28d1SDavid Gwynne 646087a28d1SDavid Gwynne #define BGE_NUM_RDMA_CHANNELS 4 647087a28d1SDavid Gwynne #define BGE_RDMA_LENGTH 0x4be0 648f724721bSzh199473 649f724721bSzh199473 /* 650f724721bSzh199473 * Other bits in some of the above state machine control registers 651f724721bSzh199473 */ 652f724721bSzh199473 653f724721bSzh199473 /* 654f724721bSzh199473 * Transmit MAC Mode Register 655f724721bSzh199473 * (TRANSMIT_MAC_MODE_REG, 0x045c) 656f724721bSzh199473 */ 657087a28d1SDavid Gwynne #define TRANSMIT_MODE_MBUF_LOCKUP_FIX 0x00000100 658f724721bSzh199473 #define TRANSMIT_MODE_LONG_PAUSE 0x00000040 659f724721bSzh199473 #define TRANSMIT_MODE_BIG_BACKOFF 0x00000020 660f724721bSzh199473 #define TRANSMIT_MODE_FLOW_CONTROL 0x00000010 661f724721bSzh199473 662f724721bSzh199473 /* 663f724721bSzh199473 * Receive MAC Mode Register 664f724721bSzh199473 * (RECEIVE_MAC_MODE_REG, 0x0468) 665f724721bSzh199473 */ 666f724721bSzh199473 #define RECEIVE_MODE_KEEP_VLAN_TAG 0x00000400 667f724721bSzh199473 #define RECEIVE_MODE_NO_CRC_CHECK 0x00000200 668f724721bSzh199473 #define RECEIVE_MODE_PROMISCUOUS 0x00000100 669f724721bSzh199473 #define RECEIVE_MODE_LENGTH_CHECK 0x00000080 670f724721bSzh199473 #define RECEIVE_MODE_ACCEPT_RUNTS 0x00000040 671f724721bSzh199473 #define RECEIVE_MODE_ACCEPT_OVERSIZE 0x00000020 672f724721bSzh199473 #define RECEIVE_MODE_KEEP_PAUSE 0x00000010 673f724721bSzh199473 #define RECEIVE_MODE_FLOW_CONTROL 0x00000004 674f724721bSzh199473 675f724721bSzh199473 /* 676f724721bSzh199473 * Receive BD Initiator Mode Register 677f724721bSzh199473 * (RCV_BD_INITIATOR_MODE_REG, 0x2c00) 678f724721bSzh199473 * 679f724721bSzh199473 * Each of these bits controls whether ATTN is asserted 680f724721bSzh199473 * on a particular condition 681f724721bSzh199473 */ 682f724721bSzh199473 #define RCV_BD_DISABLED_RING_ATTN 0x00000004 683f724721bSzh199473 684f724721bSzh199473 /* 685f724721bSzh199473 * Receive Data & Receive BD Initiator Mode Register 686f724721bSzh199473 * (RCV_DATA_BD_INITIATOR_MODE_REG, 0x2400) 687f724721bSzh199473 * 688f724721bSzh199473 * Each of these bits controls whether ATTN is asserted 689f724721bSzh199473 * on a particular condition 690f724721bSzh199473 */ 691f724721bSzh199473 #define RCV_DATA_BD_ILL_RING_ATTN 0x00000010 692f724721bSzh199473 #define RCV_DATA_BD_FRAME_SIZE_ATTN 0x00000008 693f724721bSzh199473 #define RCV_DATA_BD_NEED_JUMBO_ATTN 0x00000004 694f724721bSzh199473 695f724721bSzh199473 #define RCV_DATA_BD_ALL_ATTN_BITS 0x0000001c 696f724721bSzh199473 697f724721bSzh199473 /* 698f724721bSzh199473 * Host Coalescing Mode Control Register 699f724721bSzh199473 * (HOST_COALESCE_MODE_REG, 0x3c00) 700f724721bSzh199473 */ 701f724721bSzh199473 #define COALESCE_64_BYTE_RINGS 12 702f724721bSzh199473 #define COALESCE_NO_INT_ON_COAL_FORCE 0x00001000 703f724721bSzh199473 #define COALESCE_NO_INT_ON_DMAD_FORCE 0x00000800 704f724721bSzh199473 #define COALESCE_CLR_TICKS_TX 0x00000400 705f724721bSzh199473 #define COALESCE_CLR_TICKS_RX 0x00000200 706f724721bSzh199473 #define COALESCE_32_BYTE_STATUS 0x00000100 707f724721bSzh199473 #define COALESCE_64_BYTE_STATUS 0x00000080 708f724721bSzh199473 #define COALESCE_NOW 0x00000008 709f724721bSzh199473 710f724721bSzh199473 /* 711a4de4ba2Sml149210 * Memory Arbiter Mode Register 712a4de4ba2Sml149210 * (MEMORY_ARBITER_MODE_REG, 0x4000) 713a4de4ba2Sml149210 */ 714a4de4ba2Sml149210 #define MEMORY_ARBITER_ENABLE 0x00000002 715a4de4ba2Sml149210 716a4de4ba2Sml149210 /* 717f724721bSzh199473 * Buffer Manager Mode Register 718f724721bSzh199473 * (BUFFER_MANAGER_MODE_REG, 0x4400) 719f724721bSzh199473 * 720f724721bSzh199473 * In addition to the usual error-attn common to most state machines 721f724721bSzh199473 * this register has a separate bit for attn on running-low-on-mbufs 722f724721bSzh199473 */ 723f724721bSzh199473 #define BUFF_MGR_TEST_MODE 0x00000008 724f724721bSzh199473 #define BUFF_MGR_MBUF_LOW_ATTN_ENABLE 0x00000010 725f724721bSzh199473 726f724721bSzh199473 #define BUFF_MGR_ALL_ATTN_BITS 0x00000014 727f724721bSzh199473 728f724721bSzh199473 /* 729f724721bSzh199473 * Read and Write DMA Mode Registers (READ_DMA_MODE_REG, 730f724721bSzh199473 * 0x4800 and WRITE_DMA_MODE_REG, 0x4c00) 731f724721bSzh199473 * 732f724721bSzh199473 * These registers each contain a 2-bit priority field, which controls 733f724721bSzh199473 * the relative priority of that type of DMA (read vs. write vs. MSI), 734f724721bSzh199473 * and a set of bits that control whether ATTN is asserted on each 735f724721bSzh199473 * particular condition 736f724721bSzh199473 */ 737f724721bSzh199473 #define DMA_PRIORITY_MASK 0xc0000000 738f724721bSzh199473 #define DMA_PRIORITY_SHIFT 30 739f724721bSzh199473 #define ALL_DMA_ATTN_BITS 0x000003fc 740f724721bSzh199473 741f724721bSzh199473 /* 74203a69b52Sml149210 * BCM5755, 5755M, 5906, 5906M only 74303a69b52Sml149210 * 1 - Enable Fix. Device will send out the status block before 74403a69b52Sml149210 * the interrupt message 74503a69b52Sml149210 * 0 - Disable fix. Device will send out the interrupt message 74603a69b52Sml149210 * before the status block 74703a69b52Sml149210 */ 74803a69b52Sml149210 #define DMA_STATUS_TAG_FIX_CQ12384 0x20000000 74903a69b52Sml149210 75003a69b52Sml149210 /* 751f724721bSzh199473 * End of state machine control register definitions 752f724721bSzh199473 */ 753f724721bSzh199473 754f724721bSzh199473 755f724721bSzh199473 /* 7565a506a18Syong tan - Sun Microsystems - Beijing China * High priority mailbox registers. 757f724721bSzh199473 * Mailbox Registers (8 bytes each, but high half unused) 758f724721bSzh199473 */ 759f724721bSzh199473 #define INTERRUPT_MBOX_0_REG 0x0200 760f724721bSzh199473 #define INTERRUPT_MBOX_1_REG 0x0208 761f724721bSzh199473 #define INTERRUPT_MBOX_2_REG 0x0210 762f724721bSzh199473 #define INTERRUPT_MBOX_3_REG 0x0218 763f724721bSzh199473 #define INTERRUPT_MBOX_REG(n) (0x0200+8*(n)) 764f724721bSzh199473 765f724721bSzh199473 /* 7665a506a18Syong tan - Sun Microsystems - Beijing China * Low priority mailbox registers, for BCM5906, BCM5906M. 7675a506a18Syong tan - Sun Microsystems - Beijing China */ 7685a506a18Syong tan - Sun Microsystems - Beijing China #define INTERRUPT_LP_MBOX_0_REG 0x5800 7695a506a18Syong tan - Sun Microsystems - Beijing China 7705a506a18Syong tan - Sun Microsystems - Beijing China /* 771f724721bSzh199473 * Ring Producer/Consumer Index (Mailbox) Registers 772f724721bSzh199473 */ 773f724721bSzh199473 #define RECV_STD_PROD_INDEX_REG 0x0268 774f724721bSzh199473 #define RECV_JUMBO_PROD_INDEX_REG 0x0270 775f724721bSzh199473 #define RECV_MINI_PROD_INDEX_REG 0x0278 776f724721bSzh199473 #define RECV_RING_CONS_INDEX_REGS 0x0280 777f724721bSzh199473 #define SEND_RING_HOST_PROD_INDEX_REGS 0x0300 778f724721bSzh199473 #define SEND_RING_NIC_PROD_INDEX_REGS 0x0380 779f724721bSzh199473 780f724721bSzh199473 #define RECV_RING_CONS_INDEX_REG(ring) (0x0280+8*(ring)) 781f724721bSzh199473 #define SEND_RING_HOST_INDEX_REG(ring) (0x0300+8*(ring)) 782f724721bSzh199473 #define SEND_RING_NIC_INDEX_REG(ring) (0x0380+8*(ring)) 783f724721bSzh199473 784f724721bSzh199473 /* 785f724721bSzh199473 * Ethernet MAC Mode Register 786f724721bSzh199473 */ 787f724721bSzh199473 #define ETHERNET_MAC_MODE_REG 0x0400 788087a28d1SDavid Gwynne #define ETHERNET_MODE_APE_TX_EN 0x10000000 789087a28d1SDavid Gwynne #define ETHERNET_MODE_APE_RX_EN 0x08000000 790f724721bSzh199473 #define ETHERNET_MODE_ENABLE_FHDE 0x00800000 791f724721bSzh199473 #define ETHERNET_MODE_ENABLE_RDE 0x00400000 792f724721bSzh199473 #define ETHERNET_MODE_ENABLE_TDE 0x00200000 793f724721bSzh199473 #define ETHERNET_MODE_ENABLE_MIP 0x00100000 794f724721bSzh199473 #define ETHERNET_MODE_ENABLE_ACPI 0x00080000 795f724721bSzh199473 #define ETHERNET_MODE_ENABLE_MAGIC_PKT 0x00040000 796f724721bSzh199473 #define ETHERNET_MODE_SEND_CFGS 0x00020000 797f724721bSzh199473 #define ETHERNET_MODE_FLUSH_TX_STATS 0x00010000 798f724721bSzh199473 #define ETHERNET_MODE_CLEAR_TX_STATS 0x00008000 799f724721bSzh199473 #define ETHERNET_MODE_ENABLE_TX_STATS 0x00004000 800f724721bSzh199473 #define ETHERNET_MODE_FLUSH_RX_STATS 0x00002000 801f724721bSzh199473 #define ETHERNET_MODE_CLEAR_RX_STATS 0x00001000 802f724721bSzh199473 #define ETHERNET_MODE_ENABLE_RX_STATS 0x00000800 803f724721bSzh199473 #define ETHERNET_MODE_LINK_POLARITY 0x00000400 804f724721bSzh199473 #define ETHERNET_MODE_MAX_DEFER 0x00000200 805f724721bSzh199473 #define ETHERNET_MODE_ENABLE_TX_BURST 0x00000100 806f724721bSzh199473 #define ETHERNET_MODE_TAGGED_MODE 0x00000080 807f724721bSzh199473 #define ETHERNET_MODE_MAC_LOOPBACK 0x00000010 808f724721bSzh199473 #define ETHERNET_MODE_PORTMODE_MASK 0x0000000c 809f724721bSzh199473 #define ETHERNET_MODE_PORTMODE_TBI 0x0000000c 810f724721bSzh199473 #define ETHERNET_MODE_PORTMODE_GMII 0x00000008 811f724721bSzh199473 #define ETHERNET_MODE_PORTMODE_MII 0x00000004 812f724721bSzh199473 #define ETHERNET_MODE_PORTMODE_NONE 0x00000000 813f724721bSzh199473 #define ETHERNET_MODE_HALF_DUPLEX 0x00000002 814f724721bSzh199473 #define ETHERNET_MODE_GLOBAL_RESET 0x00000001 815f724721bSzh199473 816f724721bSzh199473 /* 817f724721bSzh199473 * Ethernet MAC Status & Event Registers 818f724721bSzh199473 */ 819f724721bSzh199473 #define ETHERNET_MAC_STATUS_REG 0x0404 820f724721bSzh199473 #define ETHERNET_STATUS_MI_INT 0x00800000 821f724721bSzh199473 #define ETHERNET_STATUS_MI_COMPLETE 0x00400000 822f724721bSzh199473 #define ETHERNET_STATUS_LINK_CHANGED 0x00001000 823f724721bSzh199473 #define ETHERNET_STATUS_PCS_ERROR 0x00000400 824f724721bSzh199473 #define ETHERNET_STATUS_SYNC_CHANGED 0x00000010 825f724721bSzh199473 #define ETHERNET_STATUS_CFG_CHANGED 0x00000008 826f724721bSzh199473 #define ETHERNET_STATUS_RECEIVING_CFG 0x00000004 827f724721bSzh199473 #define ETHERNET_STATUS_SIGNAL_DETECT 0x00000002 828f724721bSzh199473 #define ETHERNET_STATUS_PCS_SYNCHED 0x00000001 829f724721bSzh199473 830f724721bSzh199473 #define ETHERNET_MAC_EVENT_ENABLE_REG 0x0408 831f724721bSzh199473 #define ETHERNET_EVENT_MI_INT 0x00800000 832f724721bSzh199473 #define ETHERNET_EVENT_LINK_INT 0x00001000 833f724721bSzh199473 #define ETHERNET_STATUS_PCS_ERROR_INT 0x00000400 834f724721bSzh199473 835f724721bSzh199473 /* 836f724721bSzh199473 * Ethernet MAC LED Control Register 837f724721bSzh199473 * 838f724721bSzh199473 * NOTE: PHY mode 1 *MUST* be selected; this is the hardware default and 839f724721bSzh199473 * the external LED driver circuitry is wired up to assume that this mode 840f724721bSzh199473 * will always be selected. Software must not change it! 841f724721bSzh199473 */ 842f724721bSzh199473 #define ETHERNET_MAC_LED_CONTROL_REG 0x040c 843f724721bSzh199473 #define LED_CONTROL_OVERRIDE_BLINK 0x80000000 844f724721bSzh199473 #define LED_CONTROL_BLINK_PERIOD_MASK 0x7ff80000 845f724721bSzh199473 #define LED_CONTROL_LED_MODE_MASK 0x00001800 846f724721bSzh199473 #define LED_CONTROL_LED_MODE_5700 0x00000000 847f724721bSzh199473 #define LED_CONTROL_LED_MODE_PHY_1 0x00000800 /* mandatory */ 848f724721bSzh199473 #define LED_CONTROL_LED_MODE_PHY_2 0x00001000 849f724721bSzh199473 #define LED_CONTROL_LED_MODE_RESERVED 0x00001800 850f724721bSzh199473 #define LED_CONTROL_TRAFFIC_LED_STATUS 0x00000400 851f724721bSzh199473 #define LED_CONTROL_10MBPS_LED_STATUS 0x00000200 852f724721bSzh199473 #define LED_CONTROL_100MBPS_LED_STATUS 0x00000100 853f724721bSzh199473 #define LED_CONTROL_1000MBPS_LED_STATUS 0x00000080 854f724721bSzh199473 #define LED_CONTROL_BLINK_TRAFFIC 0x00000040 855f724721bSzh199473 #define LED_CONTROL_TRAFFIC_LED 0x00000020 856f724721bSzh199473 #define LED_CONTROL_OVERRIDE_TRAFFIC 0x00000010 857f724721bSzh199473 #define LED_CONTROL_10MBPS_LED 0x00000008 858f724721bSzh199473 #define LED_CONTROL_100MBPS_LED 0x00000004 859f724721bSzh199473 #define LED_CONTROL_1000MBPS_LED 0x00000002 860f724721bSzh199473 #define LED_CONTROL_OVERRIDE_LINK 0x00000001 861f724721bSzh199473 #define LED_CONTROL_DEFAULT 0x02000800 862f724721bSzh199473 863f724721bSzh199473 /* 864f724721bSzh199473 * MAC Address registers 865f724721bSzh199473 * 866f724721bSzh199473 * These four eight-byte registers each hold one unicast address 867f724721bSzh199473 * (six bytes), right justified & zero-filled on the left. 868f724721bSzh199473 * They will normally all be set to the same value, as a station 869f724721bSzh199473 * usually only has one h/w address. The value in register 0 is 870f724721bSzh199473 * used for pause packets; any of the four can be specified for 871f724721bSzh199473 * substitution into other transmitted packets if required. 872f724721bSzh199473 */ 873f724721bSzh199473 #define MAC_ADDRESS_0_REG 0x0410 874f724721bSzh199473 #define MAC_ADDRESS_1_REG 0x0418 875f724721bSzh199473 #define MAC_ADDRESS_2_REG 0x0420 876f724721bSzh199473 #define MAC_ADDRESS_3_REG 0x0428 877f724721bSzh199473 878f724721bSzh199473 #define MAC_ADDRESS_REG(n) (0x0410+8*(n)) 879f724721bSzh199473 #define MAC_ADDRESS_REGS_MAX 4 880f724721bSzh199473 881f724721bSzh199473 /* 882f724721bSzh199473 * More MAC Registers ... 883f724721bSzh199473 */ 884f724721bSzh199473 #define MAC_TX_RANDOM_BACKOFF_REG 0x0438 885f724721bSzh199473 #define MAC_RX_MTU_SIZE_REG 0x043c 886f724721bSzh199473 #define MAC_RX_MTU_DEFAULT 0x000005f2 /* 1522 */ 887f724721bSzh199473 #define MAC_TX_LENGTHS_REG 0x0464 888f724721bSzh199473 #define MAC_TX_LENGTHS_DEFAULT 0x00002620 889f724721bSzh199473 890f724721bSzh199473 /* 891f724721bSzh199473 * MII access registers 892f724721bSzh199473 */ 893f724721bSzh199473 #define MI_COMMS_REG 0x044c 894f724721bSzh199473 #define MI_COMMS_START 0x20000000 895f724721bSzh199473 #define MI_COMMS_READ_FAILED 0x10000000 896f724721bSzh199473 #define MI_COMMS_COMMAND_MASK 0x0c000000 897f724721bSzh199473 #define MI_COMMS_COMMAND_READ 0x08000000 898f724721bSzh199473 #define MI_COMMS_COMMAND_WRITE 0x04000000 899f724721bSzh199473 #define MI_COMMS_ADDRESS_MASK 0x03e00000 900f724721bSzh199473 #define MI_COMMS_ADDRESS_SHIFT 21 901f724721bSzh199473 #define MI_COMMS_REGISTER_MASK 0x001f0000 902f724721bSzh199473 #define MI_COMMS_REGISTER_SHIFT 16 903f724721bSzh199473 #define MI_COMMS_DATA_MASK 0x0000ffff 904f724721bSzh199473 #define MI_COMMS_DATA_SHIFT 0 905f724721bSzh199473 906f724721bSzh199473 #define MI_STATUS_REG 0x0450 907f724721bSzh199473 #define MI_STATUS_10MBPS 0x00000002 908f724721bSzh199473 #define MI_STATUS_LINK 0x00000001 909f724721bSzh199473 910f724721bSzh199473 #define MI_MODE_REG 0x0454 911f724721bSzh199473 #define MI_MODE_CLOCK_MASK 0x001f0000 912f724721bSzh199473 #define MI_MODE_AUTOPOLL 0x00000010 913f724721bSzh199473 #define MI_MODE_POLL_SHORT_PREAMBLE 0x00000002 914f724721bSzh199473 #define MI_MODE_DEFAULT 0x000c0000 915f724721bSzh199473 916f724721bSzh199473 #define MI_AUTOPOLL_STATUS_REG 0x0458 917f724721bSzh199473 #define MI_AUTOPOLL_ERROR 0x00000001 918f724721bSzh199473 919f724721bSzh199473 #define TRANSMIT_MAC_STATUS_REG 0x0460 920f724721bSzh199473 #define TRANSMIT_STATUS_ODI_OVERRUN 0x00000020 921f724721bSzh199473 #define TRANSMIT_STATUS_ODI_UNDERRUN 0x00000010 922f724721bSzh199473 #define TRANSMIT_STATUS_LINK_UP 0x00000008 923f724721bSzh199473 #define TRANSMIT_STATUS_SENT_XON 0x00000004 924f724721bSzh199473 #define TRANSMIT_STATUS_SENT_XOFF 0x00000002 925f724721bSzh199473 #define TRANSMIT_STATUS_RCVD_XOFF 0x00000001 926f724721bSzh199473 927f724721bSzh199473 #define RECEIVE_MAC_STATUS_REG 0x046c 928f724721bSzh199473 #define RECEIVE_STATUS_RCVD_XON 0x00000004 929f724721bSzh199473 #define RECEIVE_STATUS_RCVD_XOFF 0x00000002 930f724721bSzh199473 #define RECEIVE_STATUS_SENT_XOFF 0x00000001 931f724721bSzh199473 932f724721bSzh199473 /* 933f724721bSzh199473 * These four-byte registers constitute a hash table for deciding 934f724721bSzh199473 * whether to accept incoming multicast packets. The bits are 935f724721bSzh199473 * numbered in big-endian fashion, from hash 0 => the MSB of 936f724721bSzh199473 * register 0 to hash 127 => the LSB of the highest-numbered 937f724721bSzh199473 * register. 938f724721bSzh199473 * 939f724721bSzh199473 * NOTE: the 5704 can use a 256-bit table (registers 0-7) if 940f724721bSzh199473 * enabled by setting the appropriate bit in the Rx MAC mode 941f724721bSzh199473 * register. Otherwise, and on all earlier chips, the table 942f724721bSzh199473 * is only 128 bits (registers 0-3). 943f724721bSzh199473 */ 944f724721bSzh199473 #define MAC_HASH_0_REG 0x0470 945f724721bSzh199473 #define MAC_HASH_1_REG 0x0474 946f724721bSzh199473 #define MAC_HASH_2_REG 0x0478 947f724721bSzh199473 #define MAC_HASH_3_REG 0x047c 948f724721bSzh199473 #define MAC_HASH_4_REG 0x???? 949f724721bSzh199473 #define MAC_HASH_5_REG 0x???? 950f724721bSzh199473 #define MAC_HASH_6_REG 0x???? 951f724721bSzh199473 #define MAC_HASH_7_REG 0x???? 952f724721bSzh199473 #define MAC_HASH_REG(n) (0x470+4*(n)) 953f724721bSzh199473 954f724721bSzh199473 /* 955f724721bSzh199473 * Receive Rules Registers: 16 pairs of control+mask/value pairs 956f724721bSzh199473 */ 957f724721bSzh199473 #define RCV_RULES_CONTROL_0_REG 0x0480 958f724721bSzh199473 #define RCV_RULES_MASK_0_REG 0x0484 959f724721bSzh199473 #define RCV_RULES_CONTROL_15_REG 0x04f8 960f724721bSzh199473 #define RCV_RULES_MASK_15_REG 0x04fc 961f724721bSzh199473 #define RCV_RULES_CONFIG_REG 0x0500 962f724721bSzh199473 #define RCV_RULES_CONFIG_DEFAULT 0x00000008 963f724721bSzh199473 964f724721bSzh199473 #define RECV_RULES_NUM_MAX 16 965f724721bSzh199473 #define RECV_RULE_CONTROL_REG(rule) (RCV_RULES_CONTROL_0_REG+8*(rule)) 966f724721bSzh199473 #define RECV_RULE_MASK_REG(rule) (RCV_RULES_MASK_0_REG+8*(rule)) 967f724721bSzh199473 968f724721bSzh199473 #define RECV_RULE_CTL_ENABLE 0x80000000 969f724721bSzh199473 #define RECV_RULE_CTL_AND 0x40000000 970f724721bSzh199473 #define RECV_RULE_CTL_P1 0x20000000 971f724721bSzh199473 #define RECV_RULE_CTL_P2 0x10000000 972f724721bSzh199473 #define RECV_RULE_CTL_P3 0x08000000 973f724721bSzh199473 #define RECV_RULE_CTL_MASK 0x04000000 974f724721bSzh199473 #define RECV_RULE_CTL_DISCARD 0x02000000 975f724721bSzh199473 #define RECV_RULE_CTL_MAP 0x01000000 976f724721bSzh199473 #define RECV_RULE_CTL_RESV_BITS 0x00fc0000 977f724721bSzh199473 #define RECV_RULE_CTL_OP 0x00030000 978f724721bSzh199473 #define RECV_RULE_CTL_OP_EQ 0x00000000 979f724721bSzh199473 #define RECV_RULE_CTL_OP_NEQ 0x00010000 980f724721bSzh199473 #define RECV_RULE_CTL_OP_GREAT 0x00020000 981f724721bSzh199473 #define RECV_RULE_CTL_OP_LESS 0x00030000 982f724721bSzh199473 #define RECV_RULE_CTL_HEADER 0x0000e000 983f724721bSzh199473 #define RECV_RULE_CTL_HEADER_FRAME 0x00000000 984f724721bSzh199473 #define RECV_RULE_CTL_HEADER_IP 0x00002000 985f724721bSzh199473 #define RECV_RULE_CTL_HEADER_TCP 0x00004000 986f724721bSzh199473 #define RECV_RULE_CTL_HEADER_UDP 0x00006000 987f724721bSzh199473 #define RECV_RULE_CTL_HEADER_DATA 0x00008000 988f724721bSzh199473 #define RECV_RULE_CTL_CLASS_BITS 0x00001f00 989f724721bSzh199473 #define RECV_RULE_CTL_CLASS(ring) (((ring) << 8) & \ 990f724721bSzh199473 RECV_RULE_CTL_CLASS_BITS) 991f724721bSzh199473 #define RECV_RULE_CTL_OFFSET 0x000000ff 992f724721bSzh199473 993f724721bSzh199473 /* 994f724721bSzh199473 * Receive Rules definition 995f724721bSzh199473 */ 996da14cebeSEric Cheng #define ETHERHEADER_DEST_OFFSET 0x00 997f724721bSzh199473 #define IPHEADER_PROTO_OFFSET 0x08 998f724721bSzh199473 #define IPHEADER_SIP_OFFSET 0x0c 999da14cebeSEric Cheng #define IPHEADER_DIP_OFFSET 0x10 1000da14cebeSEric Cheng #define TCPHEADER_SPORT_OFFSET 0x00 1001da14cebeSEric Cheng #define TCPHEADER_DPORT_OFFSET 0x02 1002da14cebeSEric Cheng #define UDPHEADER_SPORT_OFFSET 0x00 1003da14cebeSEric Cheng #define UDPHEADER_DPORT_OFFSET 0x02 1004f724721bSzh199473 1005da14cebeSEric Cheng #define RULE_MATCH(ring) (RECV_RULE_CTL_ENABLE | RECV_RULE_CTL_OP_EQ | \ 1006da14cebeSEric Cheng RECV_RULE_CTL_CLASS((ring))) 1007f724721bSzh199473 1008da14cebeSEric Cheng #define RULE_MATCH_MASK(ring) (RULE_MATCH(ring) | RECV_RULE_CTL_MASK) 1009f724721bSzh199473 1010da14cebeSEric Cheng #define RULE_DEST_MAC_1(ring) (RULE_MATCH(ring) | \ 1011da14cebeSEric Cheng RECV_RULE_CTL_HEADER_FRAME | \ 1012da14cebeSEric Cheng ETHERHEADER_DEST_OFFSET) 1013da14cebeSEric Cheng 1014da14cebeSEric Cheng #define RULE_DEST_MAC_2(ring) (RULE_MATCH_MASK(ring) | \ 1015da14cebeSEric Cheng RECV_RULE_CTL_HEADER_FRAME | \ 1016da14cebeSEric Cheng ETHERHEADER_DEST_OFFSET + 4) 1017da14cebeSEric Cheng 1018da14cebeSEric Cheng #define RULE_LOCAL_IP(ring) (RULE_MATCH(ring) | RECV_RULE_CTL_HEADER_IP | \ 1019da14cebeSEric Cheng IPHEADER_DIP_OFFSET) 1020da14cebeSEric Cheng 1021da14cebeSEric Cheng #define RULE_REMOTE_IP(ring) (RULE_MATCH(ring) | RECV_RULE_CTL_HEADER_IP | \ 1022f724721bSzh199473 IPHEADER_SIP_OFFSET) 1023da14cebeSEric Cheng 1024da14cebeSEric Cheng #define RULE_IP_PROTO(ring) (RULE_MATCH_MASK(ring) | \ 1025da14cebeSEric Cheng RECV_RULE_CTL_HEADER_IP | \ 1026da14cebeSEric Cheng IPHEADER_PROTO_OFFSET) 1027da14cebeSEric Cheng 1028da14cebeSEric Cheng #define RULE_TCP_SPORT(ring) (RULE_MATCH_MASK(ring) | \ 1029da14cebeSEric Cheng RECV_RULE_CTL_HEADER_TCP | \ 1030da14cebeSEric Cheng TCPHEADER_SPORT_OFFSET) 1031da14cebeSEric Cheng 1032da14cebeSEric Cheng #define RULE_TCP_DPORT(ring) (RULE_MATCH_MASK(ring) | \ 1033da14cebeSEric Cheng RECV_RULE_CTL_HEADER_TCP | \ 1034da14cebeSEric Cheng TCPHEADER_DPORT_OFFSET) 1035da14cebeSEric Cheng 1036da14cebeSEric Cheng #define RULE_UDP_SPORT(ring) (RULE_MATCH_MASK(ring) | \ 1037da14cebeSEric Cheng RECV_RULE_CTL_HEADER_UDP | \ 1038da14cebeSEric Cheng UDPHEADER_SPORT_OFFSET) 1039da14cebeSEric Cheng 1040da14cebeSEric Cheng #define RULE_UDP_DPORT(ring) (RULE_MATCH_MASK(ring) | \ 1041da14cebeSEric Cheng RECV_RULE_CTL_HEADER_UDP | \ 1042da14cebeSEric Cheng UDPHEADER_DPORT_OFFSET) 1043f724721bSzh199473 1044f724721bSzh199473 /* 1045f724721bSzh199473 * 1000BaseX low-level access registers 1046f724721bSzh199473 */ 1047f724721bSzh199473 #define MAC_GIGABIT_PCS_TEST_REG 0x0440 1048f724721bSzh199473 #define MAC_GIGABIT_PCS_TEST_ENABLE 0x00100000 1049f724721bSzh199473 #define MAC_GIGABIT_PCS_TEST_PATTERN 0x000fffff 1050f724721bSzh199473 #define TX_1000BASEX_AUTONEG_REG 0x0444 1051f724721bSzh199473 #define RX_1000BASEX_AUTONEG_REG 0x0448 1052f724721bSzh199473 1053f724721bSzh199473 /* 1054f724721bSzh199473 * Autoneg code bits for the 1000BASE-X AUTONEG registers 1055f724721bSzh199473 */ 1056f724721bSzh199473 #define AUTONEG_CODE_PAUSE 0x00008000 1057f724721bSzh199473 #define AUTONEG_CODE_HALF_DUPLEX 0x00004000 1058f724721bSzh199473 #define AUTONEG_CODE_FULL_DUPLEX 0x00002000 1059f724721bSzh199473 #define AUTONEG_CODE_NEXT_PAGE 0x00000080 1060f724721bSzh199473 #define AUTONEG_CODE_ACKNOWLEDGE 0x00000040 1061f724721bSzh199473 #define AUTONEG_CODE_FAULT_MASK 0x00000030 1062f724721bSzh199473 #define AUTONEG_CODE_FAULT_ANEG_ERR 0x00000030 1063f724721bSzh199473 #define AUTONEG_CODE_FAULT_LINK_FAIL 0x00000020 1064f724721bSzh199473 #define AUTONEG_CODE_FAULT_OFFLINE 0x00000010 1065f724721bSzh199473 #define AUTONEG_CODE_ASYM_PAUSE 0x00000001 1066f724721bSzh199473 1067f724721bSzh199473 /* 1068f724721bSzh199473 * SerDes Registers (5703S/5704S only) 1069f724721bSzh199473 */ 1070f724721bSzh199473 #define SERDES_CONTROL_REG 0x0590 1071f724721bSzh199473 #define SERDES_CONTROL_TBI_LOOPBACK 0x00020000 1072f724721bSzh199473 #define SERDES_CONTROL_COMMA_DETECT 0x00010000 1073f724721bSzh199473 #define SERDES_CONTROL_TX_DISABLE 0x00004000 1074f724721bSzh199473 #define SERDES_STATUS_REG 0x0594 1075f724721bSzh199473 #define SERDES_STATUS_COMMA_DETECTED 0x00000100 1076f724721bSzh199473 #define SERDES_STATUS_RXSTAT 0x000000ff 1077f724721bSzh199473 1078087a28d1SDavid Gwynne /* 5780/5714 only */ 1079087a28d1SDavid Gwynne #define SERDES_RX_CONTROL 0x000005b0 1080087a28d1SDavid Gwynne #define SERDES_RX_CONTROL_SIG_DETECT 0x00000400 1081087a28d1SDavid Gwynne 1082f724721bSzh199473 /* 1083087a28d1SDavid Gwynne * SGMII Status Register (5717/18/19/20 only) 1084dc3f9a75Syong tan - Sun Microsystems - Beijing China */ 1085dc3f9a75Syong tan - Sun Microsystems - Beijing China #define SGMII_STATUS_REG 0x5B4 1086dc3f9a75Syong tan - Sun Microsystems - Beijing China #define MEDIA_SELECTION_MODE 0x00000100 1087dc3f9a75Syong tan - Sun Microsystems - Beijing China 1088dc3f9a75Syong tan - Sun Microsystems - Beijing China /* 1089f724721bSzh199473 * Statistic Registers (5705/5788/5721/5751/5752/5714/5715 only) 1090f724721bSzh199473 */ 1091f724721bSzh199473 #define STAT_IFHCOUT_OCTETS_REG 0x0800 1092f724721bSzh199473 #define STAT_ETHER_COLLIS_REG 0x0808 1093f724721bSzh199473 #define STAT_OUTXON_SENT_REG 0x080c 1094f724721bSzh199473 #define STAT_OUTXOFF_SENT_REG 0x0810 1095f724721bSzh199473 #define STAT_DOT3_INTMACTX_ERR_REG 0x0818 1096f724721bSzh199473 #define STAT_DOT3_SCOLLI_FRAME_REG 0x081c 1097f724721bSzh199473 #define STAT_DOT3_MCOLLI_FRAME_REG 0x0820 1098f724721bSzh199473 #define STAT_DOT3_DEFERED_TX_REG 0x0824 1099f724721bSzh199473 #define STAT_DOT3_EXCE_COLLI_REG 0x082c 1100f724721bSzh199473 #define STAT_DOT3_LATE_COLLI_REG 0x0830 1101f724721bSzh199473 #define STAT_IFHCOUT_UPKGS_REG 0x086c 1102f724721bSzh199473 #define STAT_IFHCOUT_MPKGS_REG 0x0870 1103f724721bSzh199473 #define STAT_IFHCOUT_BPKGS_REG 0x0874 1104f724721bSzh199473 1105f724721bSzh199473 #define STAT_IFHCIN_OCTETS_REG 0x0880 1106f724721bSzh199473 #define STAT_ETHER_FRAGMENT_REG 0x0888 1107f724721bSzh199473 #define STAT_IFHCIN_UPKGS_REG 0x088c 1108f724721bSzh199473 #define STAT_IFHCIN_MPKGS_REG 0x0890 1109f724721bSzh199473 #define STAT_IFHCIN_BPKGS_REG 0x0894 1110f724721bSzh199473 1111f724721bSzh199473 #define STAT_DOT3_FCS_ERR_REG 0x0898 1112f724721bSzh199473 #define STAT_DOT3_ALIGN_ERR_REG 0x089c 1113f724721bSzh199473 #define STAT_XON_PAUSE_RX_REG 0x08a0 1114f724721bSzh199473 #define STAT_XOFF_PAUSE_RX_REG 0x08a4 1115f724721bSzh199473 #define STAT_MAC_CTRL_RX_REG 0x08a8 1116f724721bSzh199473 #define STAT_XOFF_STATE_ENTER_REG 0x08ac 1117f724721bSzh199473 #define STAT_DOT3_FRAME_TOOLONG_REG 0x08b0 1118f724721bSzh199473 #define STAT_ETHER_JABBERS_REG 0x08b4 1119f724721bSzh199473 #define STAT_ETHER_UNDERSIZE_REG 0x08b8 1120f724721bSzh199473 #define SIZE_OF_STATISTIC_REG 0x1B 1121f724721bSzh199473 /* 1122f724721bSzh199473 * Send Data Initiator Registers 1123f724721bSzh199473 */ 1124f724721bSzh199473 #define SEND_INIT_STATS_CONTROL_REG 0x0c08 1125f724721bSzh199473 #define SEND_INIT_STATS_ZERO 0x00000010 1126f724721bSzh199473 #define SEND_INIT_STATS_FLUSH 0x00000008 1127f724721bSzh199473 #define SEND_INIT_STATS_CLEAR 0x00000004 1128f724721bSzh199473 #define SEND_INIT_STATS_FASTER 0x00000002 1129f724721bSzh199473 #define SEND_INIT_STATS_ENABLE 0x00000001 1130f724721bSzh199473 1131f724721bSzh199473 #define SEND_INIT_STATS_ENABLE_MASK_REG 0x0c0c 1132f724721bSzh199473 1133f724721bSzh199473 /* 1134f724721bSzh199473 * Send Buffer Descriptor Selector Control Registers 1135f724721bSzh199473 */ 1136f724721bSzh199473 #define SEND_BD_SELECTOR_STATUS_REG 0x1404 1137f724721bSzh199473 #define SEND_BD_SELECTOR_HWDIAG_REG 0x1408 1138f724721bSzh199473 #define SEND_BD_SELECTOR_INDEX_REG(n) (0x1440+4*(n)) 1139f724721bSzh199473 1140f724721bSzh199473 /* 1141f724721bSzh199473 * Receive List Placement Registers 1142f724721bSzh199473 */ 1143f724721bSzh199473 #define RCV_LP_CONFIG_REG 0x2010 1144f724721bSzh199473 #define RCV_LP_CONFIG_DEFAULT 0x00000009 1145f724721bSzh199473 #define RCV_LP_CONFIG(rings) (((rings) << 3) | 0x1) 1146f724721bSzh199473 1147f724721bSzh199473 #define RCV_LP_STATS_CONTROL_REG 0x2014 1148f724721bSzh199473 #define RCV_LP_STATS_ZERO 0x00000010 1149f724721bSzh199473 #define RCV_LP_STATS_FLUSH 0x00000008 1150f724721bSzh199473 #define RCV_LP_STATS_CLEAR 0x00000004 1151f724721bSzh199473 #define RCV_LP_STATS_FASTER 0x00000002 1152f724721bSzh199473 #define RCV_LP_STATS_ENABLE 0x00000001 1153f724721bSzh199473 1154f724721bSzh199473 #define RCV_LP_STATS_ENABLE_MASK_REG 0x2018 1155542d98abSzh199473 #define RCV_LP_STATS_DISABLE_MACTQ 0x040000 1156f724721bSzh199473 1157f724721bSzh199473 /* 1158f724721bSzh199473 * Receive Data & BD Initiator Registers 1159f724721bSzh199473 */ 1160f724721bSzh199473 #define RCV_INITIATOR_STATUS_REG 0x2404 1161f724721bSzh199473 1162f724721bSzh199473 /* 1163f724721bSzh199473 * Receive Buffer Descriptor Ring Control Block Registers 1164f724721bSzh199473 * NB: sixteen bytes (128 bits) each 1165f724721bSzh199473 */ 1166f724721bSzh199473 #define JUMBO_RCV_BD_RING_RCB_REG 0x2440 1167f724721bSzh199473 #define STD_RCV_BD_RING_RCB_REG 0x2450 1168f724721bSzh199473 #define MINI_RCV_BD_RING_RCB_REG 0x2460 1169f724721bSzh199473 1170f724721bSzh199473 /* 1171f724721bSzh199473 * Receive Buffer Descriptor Ring Replenish Threshold Registers 1172f724721bSzh199473 */ 1173f724721bSzh199473 #define MINI_RCV_BD_REPLENISH_REG 0x2c14 1174f724721bSzh199473 #define MINI_RCV_BD_REPLENISH_DEFAULT 0x00000080 /* 128 */ 1175f724721bSzh199473 #define STD_RCV_BD_REPLENISH_REG 0x2c18 1176f724721bSzh199473 #define STD_RCV_BD_REPLENISH_DEFAULT 0x00000002 /* 2 */ 1177f724721bSzh199473 #define JUMBO_RCV_BD_REPLENISH_REG 0x2c1c 1178f724721bSzh199473 #define JUMBO_RCV_BD_REPLENISH_DEFAULT 0x00000020 /* 32 */ 1179f724721bSzh199473 1180f724721bSzh199473 /* 1181*a2876d03SRobert Mustacchi * CPMU registers (5717/18/19/20/57765 only) 1182dc3f9a75Syong tan - Sun Microsystems - Beijing China */ 1183087a28d1SDavid Gwynne #define CPMU_CLCK_ORIDE_REG 0x3624 1184087a28d1SDavid Gwynne #define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 1185dc3f9a75Syong tan - Sun Microsystems - Beijing China #define CPMU_STATUS_REG 0x362c 1186087a28d1SDavid Gwynne #define CPMU_STATUS_FUNC_NUM 0x20000000 1187087a28d1SDavid Gwynne #define CPMU_STATUS_FUNC_NUM_SHIFT 29 1188087a28d1SDavid Gwynne #define CPMU_STATUS_FUNC_NUM_5719 0xc0000000 1189087a28d1SDavid Gwynne #define CPMU_STATUS_FUNC_NUM_5719_SHIFT 30 1190*a2876d03SRobert Mustacchi #define CPMU_PADRNG_CTL_REG 0x3668 1191*a2876d03SRobert Mustacchi #define CPMU_PADRNG_CTL_RDIV2 0x00040000 1192087a28d1SDavid Gwynne 1193087a28d1SDavid Gwynne /* 1194087a28d1SDavid Gwynne * EEE registers (5718/19/20 only) 1195087a28d1SDavid Gwynne */ 1196087a28d1SDavid Gwynne #define EEE_MODE_REG 0x36b0 1197087a28d1SDavid Gwynne #define EEE_MODE_APE_TX_DET_EN 0x00000004 1198087a28d1SDavid Gwynne #define EEE_MODE_ERLY_L1_XIT_DET 0x00000008 1199087a28d1SDavid Gwynne #define EEE_MODE_SND_IDX_DET_EN 0x00000040 1200087a28d1SDavid Gwynne #define EEE_MODE_LPI_ENABLE 0x00000080 1201087a28d1SDavid Gwynne #define EEE_MODE_LPI_IN_TX 0x00000100 1202087a28d1SDavid Gwynne #define EEE_MODE_LPI_IN_RX 0x00000200 1203087a28d1SDavid Gwynne #define EEE_MODE_EEE_ENABLE 0x00100000 1204087a28d1SDavid Gwynne 1205087a28d1SDavid Gwynne #define EEE_DEBOUNCE_T1_CONTROL_REG 0x36b4 1206087a28d1SDavid Gwynne #define EEE_DEBOUNCE_T1_PCIEXIT_2047US 0x07ff0000 1207087a28d1SDavid Gwynne #define EEE_DEBOUNCE_T1_LNKIDLE_2047US 0x000007ff 1208087a28d1SDavid Gwynne 1209087a28d1SDavid Gwynne #define EEE_DEBOUNCE_T2_CONTROL_REG 0x36b8 1210087a28d1SDavid Gwynne #define EEE_DEBOUNCE_T2_APE_TX_2047US 0x07ff0000 1211087a28d1SDavid Gwynne #define EEE_DEBOUNCE_T2_TXIDXEQ_2047US 0x000007ff 1212087a28d1SDavid Gwynne 1213087a28d1SDavid Gwynne #define EEE_LINK_IDLE_CONTROL_REG 0x36bc 1214087a28d1SDavid Gwynne #define EEE_LINK_IDLE_PCIE_NL0 0x01000000 1215087a28d1SDavid Gwynne #define EEE_LINK_IDLE_UART_IDL 0x00000004 1216087a28d1SDavid Gwynne #define EEE_LINK_IDLE_APE_TX_MT 0x00000002 1217087a28d1SDavid Gwynne 1218087a28d1SDavid Gwynne #define EEE_CONTROL_REG 0x36d0 1219087a28d1SDavid Gwynne #define EEE_CONTROL_EXIT_16_5_US 0x0000019d 1220087a28d1SDavid Gwynne #define EEE_CONTROL_EXIT_36_US 0x00000384 1221087a28d1SDavid Gwynne #define EEE_CONTROL_EXIT_20_1_US 0x000001f8 1222087a28d1SDavid Gwynne 1223087a28d1SDavid Gwynne /* Clause 45 expansion registers */ 1224087a28d1SDavid Gwynne #define EEE_CL45_D7_RESULT_STAT 0x803e 1225087a28d1SDavid Gwynne #define EEE_CL45_D7_RESULT_STAT_LP_100TX 0x0002 1226087a28d1SDavid Gwynne #define EEE_CL45_D7_RESULT_STAT_LP_1000T 0x0004 1227087a28d1SDavid Gwynne 1228087a28d1SDavid Gwynne #define MDIO_MMD_AN 0x0007 1229087a28d1SDavid Gwynne #define MDIO_AN_EEE_ADV 0x003c 1230dc3f9a75Syong tan - Sun Microsystems - Beijing China 1231dc3f9a75Syong tan - Sun Microsystems - Beijing China /* 1232f724721bSzh199473 * Host Coalescing Engine Control Registers 1233f724721bSzh199473 */ 1234f724721bSzh199473 #define RCV_COALESCE_TICKS_REG 0x3c08 1235f724721bSzh199473 #define RCV_COALESCE_TICKS_DEFAULT 0x00000096 /* 150 */ 1236f724721bSzh199473 #define SEND_COALESCE_TICKS_REG 0x3c0c 1237f724721bSzh199473 #define SEND_COALESCE_TICKS_DEFAULT 0x00000096 /* 150 */ 1238f724721bSzh199473 #define RCV_COALESCE_MAX_BD_REG 0x3c10 1239f724721bSzh199473 #define RCV_COALESCE_MAX_BD_DEFAULT 0x0000000a /* 10 */ 1240f724721bSzh199473 #define SEND_COALESCE_MAX_BD_REG 0x3c14 1241f724721bSzh199473 #define SEND_COALESCE_MAX_BD_DEFAULT 0x0000000a /* 10 */ 1242f724721bSzh199473 #define RCV_COALESCE_INT_TICKS_REG 0x3c18 1243f724721bSzh199473 #define RCV_COALESCE_INT_TICKS_DEFAULT 0x00000000 /* 0 */ 1244f724721bSzh199473 #define SEND_COALESCE_INT_TICKS_REG 0x3c1c 1245f724721bSzh199473 #define SEND_COALESCE_INT_TICKS_DEFAULT 0x00000000 /* 0 */ 1246f724721bSzh199473 #define RCV_COALESCE_INT_BD_REG 0x3c20 1247f724721bSzh199473 #define RCV_COALESCE_INT_BD_DEFAULT 0x00000000 /* 0 */ 1248f724721bSzh199473 #define SEND_COALESCE_INT_BD_REG 0x3c24 1249f724721bSzh199473 #define SEND_COALESCE_INT_BD_DEFAULT 0x00000000 /* 0 */ 1250f724721bSzh199473 #define STATISTICS_TICKS_REG 0x3c28 1251f724721bSzh199473 #define STATISTICS_TICKS_DEFAULT 0x000f4240 /* 1000000 */ 1252f724721bSzh199473 #define STATISTICS_HOST_ADDR_REG 0x3c30 1253f724721bSzh199473 #define STATUS_BLOCK_HOST_ADDR_REG 0x3c38 1254f724721bSzh199473 #define STATISTICS_BASE_ADDR_REG 0x3c40 1255f724721bSzh199473 #define STATUS_BLOCK_BASE_ADDR_REG 0x3c44 1256f724721bSzh199473 #define FLOW_ATTN_REG 0x3c48 1257f724721bSzh199473 1258f724721bSzh199473 #define NIC_JUMBO_RECV_INDEX_REG 0x3c50 1259f724721bSzh199473 #define NIC_STD_RECV_INDEX_REG 0x3c54 1260f724721bSzh199473 #define NIC_MINI_RECV_INDEX_REG 0x3c58 1261f724721bSzh199473 #define NIC_DIAG_RETURN_INDEX_REG(n) (0x3c80+4*(n)) 1262f724721bSzh199473 #define NIC_DIAG_SEND_INDEX_REG(n) (0x3cc0+4*(n)) 1263f724721bSzh199473 1264f724721bSzh199473 /* 1265f724721bSzh199473 * Mbuf Pool Initialisation & Watermark Registers 1266f724721bSzh199473 * 1267f724721bSzh199473 * There are some conflicts in the PRM; compare the recommendations 1268f724721bSzh199473 * on pp. 115, 236, and 339. The values here were recommended by 1269f724721bSzh199473 * dkim@broadcom.com (and the PRM should be corrected soon ;-) 1270f724721bSzh199473 */ 1271f724721bSzh199473 #define BUFFER_MANAGER_STATUS_REG 0x4404 1272f724721bSzh199473 #define MBUF_POOL_BASE_REG 0x4408 1273f724721bSzh199473 #define MBUF_POOL_BASE_DEFAULT 0x00008000 1274f724721bSzh199473 #define MBUF_POOL_BASE_5721 0x00010000 1275f724721bSzh199473 #define MBUF_POOL_BASE_5704 0x00010000 1276f724721bSzh199473 #define MBUF_POOL_BASE_5705 0x00010000 1277f724721bSzh199473 #define MBUF_POOL_LENGTH_REG 0x440c 1278f724721bSzh199473 #define MBUF_POOL_LENGTH_DEFAULT 0x00018000 1279f724721bSzh199473 #define MBUF_POOL_LENGTH_5704 0x00010000 1280f724721bSzh199473 #define MBUF_POOL_LENGTH_5705 0x00008000 1281f724721bSzh199473 #define MBUF_POOL_LENGTH_5721 0x00008000 1282f724721bSzh199473 #define RDMA_MBUF_LOWAT_REG 0x4410 1283f724721bSzh199473 #define RDMA_MBUF_LOWAT_DEFAULT 0x00000050 1284f724721bSzh199473 #define RDMA_MBUF_LOWAT_5705 0x00000000 12855a506a18Syong tan - Sun Microsystems - Beijing China #define RDMA_MBUF_LOWAT_5906 0x00000000 1286f724721bSzh199473 #define RDMA_MBUF_LOWAT_JUMBO 0x00000130 1287f724721bSzh199473 #define RDMA_MBUF_LOWAT_5714_JUMBO 0x00000000 1288f724721bSzh199473 #define MAC_RX_MBUF_LOWAT_REG 0x4414 1289f724721bSzh199473 #define MAC_RX_MBUF_LOWAT_DEFAULT 0x00000020 1290f724721bSzh199473 #define MAC_RX_MBUF_LOWAT_5705 0x00000010 12915a506a18Syong tan - Sun Microsystems - Beijing China #define MAC_RX_MBUF_LOWAT_5906 0x00000004 1292dc3f9a75Syong tan - Sun Microsystems - Beijing China #define MAC_RX_MBUF_LOWAT_5717 0x0000002a 1293f724721bSzh199473 #define MAC_RX_MBUF_LOWAT_JUMBO 0x00000098 1294f724721bSzh199473 #define MAC_RX_MBUF_LOWAT_5714_JUMBO 0x0000004b 1295f724721bSzh199473 #define MBUF_HIWAT_REG 0x4418 1296f724721bSzh199473 #define MBUF_HIWAT_DEFAULT 0x00000060 1297f724721bSzh199473 #define MBUF_HIWAT_5705 0x00000060 12985a506a18Syong tan - Sun Microsystems - Beijing China #define MBUF_HIWAT_5906 0x00000010 1299dc3f9a75Syong tan - Sun Microsystems - Beijing China #define MBUF_HIWAT_5717 0x000000a0 1300f724721bSzh199473 #define MBUF_HIWAT_JUMBO 0x0000017c 1301f724721bSzh199473 #define MBUF_HIWAT_5714_JUMBO 0x00000096 1302f724721bSzh199473 1303f724721bSzh199473 /* 1304f724721bSzh199473 * DMA Descriptor Pool Initialisation & Watermark Registers 1305f724721bSzh199473 */ 1306f724721bSzh199473 #define DMAD_POOL_BASE_REG 0x442c 1307f724721bSzh199473 #define DMAD_POOL_BASE_DEFAULT 0x00002000 1308f724721bSzh199473 #define DMAD_POOL_LENGTH_REG 0x4430 1309f724721bSzh199473 #define DMAD_POOL_LENGTH_DEFAULT 0x00002000 1310f724721bSzh199473 #define DMAD_POOL_LOWAT_REG 0x4434 1311f724721bSzh199473 #define DMAD_POOL_LOWAT_DEFAULT 0x00000005 /* 5 */ 1312f724721bSzh199473 #define DMAD_POOL_HIWAT_REG 0x4438 1313f724721bSzh199473 #define DMAD_POOL_HIWAT_DEFAULT 0x0000000a /* 10 */ 1314f724721bSzh199473 1315f724721bSzh199473 /* 1316f724721bSzh199473 * More threshold/watermark registers ... 1317f724721bSzh199473 */ 1318f724721bSzh199473 #define RECV_FLOW_THRESHOLD_REG 0x4458 1319f724721bSzh199473 #define LOWAT_MAX_RECV_FRAMES_REG 0x0504 1320f724721bSzh199473 #define LOWAT_MAX_RECV_FRAMES_DEFAULT 0x00000002 1321f724721bSzh199473 1322f724721bSzh199473 /* 1323f724721bSzh199473 * Read/Write DMA Status Registers 1324f724721bSzh199473 */ 1325f724721bSzh199473 #define READ_DMA_STATUS_REG 0x4804 1326f724721bSzh199473 #define WRITE_DMA_STATUS_REG 0x4c04 1327f724721bSzh199473 1328f724721bSzh199473 /* 1329f724721bSzh199473 * RX/TX RISC Registers 1330f724721bSzh199473 */ 1331f724721bSzh199473 #define RX_RISC_MODE_REG 0x5000 1332f724721bSzh199473 #define RX_RISC_STATE_REG 0x5004 1333f724721bSzh199473 #define RX_RISC_PC_REG 0x501c 1334f724721bSzh199473 #define TX_RISC_MODE_REG 0x5400 1335f724721bSzh199473 #define TX_RISC_STATE_REG 0x5404 1336f724721bSzh199473 #define TX_RISC_PC_REG 0x541c 1337f724721bSzh199473 13385a506a18Syong tan - Sun Microsystems - Beijing China /* 13395a506a18Syong tan - Sun Microsystems - Beijing China * V? RISC Registerss 13405a506a18Syong tan - Sun Microsystems - Beijing China */ 13415a506a18Syong tan - Sun Microsystems - Beijing China #define VCPU_STATUS_REG 0x5100 13425a506a18Syong tan - Sun Microsystems - Beijing China #define VCPU_INIT_DONE 0x04000000 13435a506a18Syong tan - Sun Microsystems - Beijing China #define VCPU_DRV_RESET 0x08000000 13445a506a18Syong tan - Sun Microsystems - Beijing China 13455a506a18Syong tan - Sun Microsystems - Beijing China #define VCPU_EXT_CTL 0x6890 13465a506a18Syong tan - Sun Microsystems - Beijing China #define VCPU_EXT_CTL_HALF 0x00400000 13475a506a18Syong tan - Sun Microsystems - Beijing China 1348f724721bSzh199473 #define FTQ_RESET_REG 0x5c00 1349f724721bSzh199473 1350f724721bSzh199473 #define MSI_MODE_REG 0x6000 1351f724721bSzh199473 #define MSI_PRI_HIGHEST 0xc0000000 1352f724721bSzh199473 #define MSI_MSI_ENABLE 0x00000002 13535952d588Szh199473 #define MSI_ERROR_ATTENTION 0x0000001c 13545952d588Szh199473 13555952d588Szh199473 #define MSI_STATUS_REG 0x6004 1356f724721bSzh199473 1357f724721bSzh199473 #define MODE_CONTROL_REG 0x6800 1358f724721bSzh199473 #define MODE_ROUTE_MCAST_TO_RX_RISC 0x40000000 1359f724721bSzh199473 #define MODE_4X_NIC_SEND_RINGS 0x20000000 1360f724721bSzh199473 #define MODE_INT_ON_FLOW_ATTN 0x10000000 1361f724721bSzh199473 #define MODE_INT_ON_DMA_ATTN 0x08000000 1362f724721bSzh199473 #define MODE_INT_ON_MAC_ATTN 0x04000000 1363f724721bSzh199473 #define MODE_INT_ON_RXRISC_ATTN 0x02000000 1364f724721bSzh199473 #define MODE_INT_ON_TXRISC_ATTN 0x01000000 1365f724721bSzh199473 #define MODE_RECV_NO_PSEUDO_HDR_CSUM 0x00800000 1366f724721bSzh199473 #define MODE_SEND_NO_PSEUDO_HDR_CSUM 0x00100000 1367f724721bSzh199473 #define MODE_HOST_SEND_BDS 0x00020000 1368f724721bSzh199473 #define MODE_HOST_STACK_UP 0x00010000 1369f724721bSzh199473 #define MODE_FORCE_32_BIT_PCI 0x00008000 1370f724721bSzh199473 #define MODE_NO_INT_ON_RECV 0x00004000 1371f724721bSzh199473 #define MODE_NO_INT_ON_SEND 0x00002000 1372f724721bSzh199473 #define MODE_ALLOW_BAD_FRAMES 0x00000800 1373f724721bSzh199473 #define MODE_NO_CRC 0x00000400 1374f724721bSzh199473 #define MODE_NO_FRAME_CRACKING 0x00000200 1375f724721bSzh199473 #define MODE_WORD_SWAP_FRAME 0x00000020 1376f724721bSzh199473 #define MODE_BYTE_SWAP_FRAME 0x00000010 1377f724721bSzh199473 #define MODE_WORD_SWAP_NONFRAME 0x00000004 1378f724721bSzh199473 #define MODE_BYTE_SWAP_NONFRAME 0x00000002 1379f724721bSzh199473 #define MODE_UPDATE_ON_COAL_ONLY 0x00000001 1380f724721bSzh199473 1381f724721bSzh199473 /* 1382f724721bSzh199473 * Miscellaneous Configuration Register 1383f724721bSzh199473 * 1384f724721bSzh199473 * This contains various bits relating to power control (which differ 1385f724721bSzh199473 * among different members of the chip family), but the important bits 1386f724721bSzh199473 * for our purposes are the RESET bit and the Timer Prescaler field. 1387f724721bSzh199473 * 1388f724721bSzh199473 * The RESET bit in this register serves to reset the whole chip, even 1389f724721bSzh199473 * including the PCI interface(!) Once it's set, the chip will not 1390f724721bSzh199473 * respond to ANY accesses -- not even CONFIG space -- until the reset 1391f724721bSzh199473 * completes internally. According to the PRM, this should take less 1392f724721bSzh199473 * than 100us. Any access during this period will get a bus error. 1393f724721bSzh199473 * 1394f724721bSzh199473 * The Timer Prescaler field must be programmed so that the timer period 1395f724721bSzh199473 * is as near as possible to 1us. The value in this field should be 1396f724721bSzh199473 * the Core Clock frequency in MHz minus 1. From my reading of the PRM, 1397f724721bSzh199473 * the Core Clock should always be 66MHz (independently of the bus speed, 1398f724721bSzh199473 * at least for PCI rather than PCI-X), so this register must be set to 1399f724721bSzh199473 * the value 0x82 ((66-1) << 1). 1400f724721bSzh199473 */ 1401f724721bSzh199473 #define CORE_CLOCK_MHZ 66 1402f724721bSzh199473 #define MISC_CONFIG_REG 0x6804 1403f724721bSzh199473 #define MISC_CONFIG_GRC_RESET_DISABLE 0x20000000 1404f724721bSzh199473 #define MISC_CONFIG_GPHY_POWERDOWN_OVERRIDE 0x04000000 1405f724721bSzh199473 #define MISC_CONFIG_POWERDOWN 0x00100000 1406f724721bSzh199473 #define MISC_CONFIG_POWER_STATE 0x00060000 1407f724721bSzh199473 #define MISC_CONFIG_PRESCALE_MASK 0x000000fe 1408f724721bSzh199473 #define MISC_CONFIG_RESET_BIT 0x00000001 1409f724721bSzh199473 #define MISC_CONFIG_DEFAULT (((CORE_CLOCK_MHZ)-1) << 1) 14105a506a18Syong tan - Sun Microsystems - Beijing China #define MISC_CONFIG_EPHY_IDDQ 0x00200000 1411f724721bSzh199473 1412f724721bSzh199473 /* 1413f724721bSzh199473 * Miscellaneous Local Control Register (MLCR) 1414f724721bSzh199473 */ 1415f724721bSzh199473 #define MISC_LOCAL_CONTROL_REG 0x6808 1416087a28d1SDavid Gwynne 1417f724721bSzh199473 #define MLCR_PCI_CTRL_SELECT 0x10000000 1418f724721bSzh199473 #define MLCR_LEGACY_PCI_MODE 0x08000000 1419f724721bSzh199473 #define MLCR_AUTO_SEEPROM_ACCESS 0x01000000 1420f724721bSzh199473 #define MLCR_SSRAM_CYCLE_DESELECT 0x00800000 1421f724721bSzh199473 #define MLCR_SSRAM_TYPE 0x00400000 1422f724721bSzh199473 #define MLCR_BANK_SELECT 0x00200000 1423f724721bSzh199473 1424087a28d1SDavid Gwynne #define MLCR_SRAM_SIZE_16M 0x00180000 1425087a28d1SDavid Gwynne #define MLCR_SRAM_SIZE_8M 0x00140000 1426087a28d1SDavid Gwynne #define MLCR_SRAM_SIZE_4M 0x00100000 1427087a28d1SDavid Gwynne #define MLCR_SRAM_SIZE_2M 0x000c0000 1428087a28d1SDavid Gwynne #define MLCR_SRAM_SIZE_1M 0x00080000 1429087a28d1SDavid Gwynne #define MLCR_SRAM_SIZE_512K 0x00040000 1430087a28d1SDavid Gwynne #define MLCR_SRAM_SIZE_256K 0x00000000 1431087a28d1SDavid Gwynne #define MLCR_SRAM_SIZE_MASK 0x001c0000 1432087a28d1SDavid Gwynne 1433087a28d1SDavid Gwynne #define MLCR_ENABLE_EXTERNAL_MEMORY 0x00020000 1434f724721bSzh199473 #define MLCR_MISC_PINS_OUTPUT_2 0x00010000 1435087a28d1SDavid Gwynne 1436f724721bSzh199473 #define MLCR_MISC_PINS_OUTPUT_1 0x00008000 1437f724721bSzh199473 #define MLCR_MISC_PINS_OUTPUT_0 0x00004000 1438f724721bSzh199473 #define MLCR_MISC_PINS_OUTPUT_ENABLE_2 0x00002000 1439f724721bSzh199473 #define MLCR_MISC_PINS_OUTPUT_ENABLE_1 0x00001000 1440087a28d1SDavid Gwynne 1441f724721bSzh199473 #define MLCR_MISC_PINS_OUTPUT_ENABLE_0 0x00000800 1442f724721bSzh199473 #define MLCR_MISC_PINS_INPUT_2 0x00000400 /* R/O */ 1443f724721bSzh199473 #define MLCR_MISC_PINS_INPUT_1 0x00000200 /* R/O */ 1444f724721bSzh199473 #define MLCR_MISC_PINS_INPUT_0 0x00000100 /* R/O */ 1445f724721bSzh199473 1446087a28d1SDavid Gwynne #define MLCR_GPIO_OUTPUT3 0x00000080 1447087a28d1SDavid Gwynne #define MLCR_GPIO_OE3 0x00000040 1448087a28d1SDavid Gwynne #define MLCR_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */ 1449087a28d1SDavid Gwynne #define MLCR_GPIO_INPUT3 0x00000020 1450087a28d1SDavid Gwynne #define MLCR_GPIO_UART_SEL 0x00000010 /* 5755 only */ 1451087a28d1SDavid Gwynne #define MLCR_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */ 1452087a28d1SDavid Gwynne 1453f724721bSzh199473 #define MLCR_INT_ON_ATTN 0x00000008 /* R/W */ 1454f724721bSzh199473 #define MLCR_SET_INT 0x00000004 /* W/O */ 1455f724721bSzh199473 #define MLCR_CLR_INT 0x00000002 /* W/O */ 1456f724721bSzh199473 #define MLCR_INTA_STATE 0x00000001 /* R/O */ 1457f724721bSzh199473 1458f724721bSzh199473 /* 1459f724721bSzh199473 * This value defines all GPIO bits as INPUTS, but sets their default 1460f724721bSzh199473 * values as outputs to HIGH, on the assumption that external circuits 1461f724721bSzh199473 * (if any) will probably be active-LOW with passive pullups. 1462f724721bSzh199473 * 1463f724721bSzh199473 * The Claymore blade uses GPIO1 to control writing to the SEEPROM in 1464f724721bSzh199473 * just this fashion. It has to be set as an OUTPUT and driven LOW to 1465f724721bSzh199473 * enable writing. Otherwise, the SEEPROM is protected. 1466f724721bSzh199473 */ 1467087a28d1SDavid Gwynne #define MLCR_DEFAULT (MLCR_AUTO_SEEPROM_ACCESS | \ 1468087a28d1SDavid Gwynne MLCR_MISC_PINS_OUTPUT_2 | \ 1469087a28d1SDavid Gwynne MLCR_MISC_PINS_OUTPUT_1 | \ 1470087a28d1SDavid Gwynne MLCR_MISC_PINS_OUTPUT_0) 1471087a28d1SDavid Gwynne 1472087a28d1SDavid Gwynne #define MLCR_DEFAULT_5714 (MLCR_PCI_CTRL_SELECT | \ 1473087a28d1SDavid Gwynne MLCR_LEGACY_PCI_MODE | \ 1474087a28d1SDavid Gwynne MLCR_AUTO_SEEPROM_ACCESS | \ 1475087a28d1SDavid Gwynne MLCR_MISC_PINS_OUTPUT_2 | \ 1476087a28d1SDavid Gwynne MLCR_MISC_PINS_OUTPUT_1 | \ 1477087a28d1SDavid Gwynne MLCR_MISC_PINS_OUTPUT_0 | \ 1478087a28d1SDavid Gwynne MLCR_USE_SIG_DETECT) 1479087a28d1SDavid Gwynne 1480087a28d1SDavid Gwynne #define MLCR_DEFAULT_5717 (MLCR_AUTO_SEEPROM_ACCESS) 1481f724721bSzh199473 1482f724721bSzh199473 /* 1483*a2876d03SRobert Mustacchi * MLCR_AUTO_SEEPROM_ACCESS is marked reserved in the 57765 family, so we don't 1484*a2876d03SRobert Mustacchi * try to enable it like on the 5717. 1485*a2876d03SRobert Mustacchi */ 1486*a2876d03SRobert Mustacchi #define MLCR_DEFAULT_57765 0 1487*a2876d03SRobert Mustacchi 1488*a2876d03SRobert Mustacchi /* 1489f724721bSzh199473 * Serial EEPROM Data/Address Registers (auto-access mode) 1490f724721bSzh199473 */ 1491f724721bSzh199473 #define SERIAL_EEPROM_DATA_REG 0x683c 1492f724721bSzh199473 #define SERIAL_EEPROM_ADDRESS_REG 0x6838 1493f724721bSzh199473 #define SEEPROM_ACCESS_READ 0x80000000 1494f724721bSzh199473 #define SEEPROM_ACCESS_WRITE 0x00000000 1495f724721bSzh199473 #define SEEPROM_ACCESS_COMPLETE 0x40000000 1496f724721bSzh199473 #define SEEPROM_ACCESS_RESET 0x20000000 1497f724721bSzh199473 #define SEEPROM_ACCESS_DEVID_MASK 0x1c000000 1498f724721bSzh199473 #define SEEPROM_ACCESS_START 0x02000000 1499f724721bSzh199473 #define SEEPROM_ACCESS_HALFCLOCK_MASK 0x01ff0000 1500f724721bSzh199473 #define SEEPROM_ACCESS_ADDRESS_MASK 0x0000fffc 1501f724721bSzh199473 1502f724721bSzh199473 #define SEEPROM_ACCESS_DEVID_SHIFT 26 /* bits */ 1503f724721bSzh199473 #define SEEPROM_ACCESS_HALFCLOCK_SHIFT 16 /* bits */ 1504f724721bSzh199473 #define SEEPROM_ACCESS_ADDRESS_SIZE 16 /* bits */ 1505f724721bSzh199473 1506f724721bSzh199473 #define SEEPROM_ACCESS_HALFCLOCK_340KHZ 0x0060 /* 340kHz */ 1507f724721bSzh199473 #define SEEPROM_ACCESS_INIT 0x20600000 /* reset+clock */ 1508f724721bSzh199473 1509f724721bSzh199473 /* 1510f724721bSzh199473 * "Linearised" address mask, treating multiple devices as consecutive 1511f724721bSzh199473 */ 1512f724721bSzh199473 #define SEEPROM_DEV_AND_ADDR_MASK 0x0007fffc /* 8x64k devices */ 1513f724721bSzh199473 1514f724721bSzh199473 /* 1515f724721bSzh199473 * Non-Volatile Memory Interface Registers 1516f724721bSzh199473 * Note: on chips that support the flash interface (5702+), flash is the 1517f724721bSzh199473 * default and the legacy seeprom interface must be explicitly enabled 1518f724721bSzh199473 * if required. On older chips (5700/01), SEEPROM is the default (and 1519f724721bSzh199473 * only) non-volatile memory available, and these registers don't exist! 1520f724721bSzh199473 */ 1521f724721bSzh199473 #define NVM_FLASH_CMD_REG 0x7000 1522f724721bSzh199473 #define NVM_FLASH_CMD_LAST 0x00000100 1523f724721bSzh199473 #define NVM_FLASH_CMD_FIRST 0x00000080 1524f724721bSzh199473 #define NVM_FLASH_CMD_RD 0x00000000 1525f724721bSzh199473 #define NVM_FLASH_CMD_WR 0x00000020 1526f724721bSzh199473 #define NVM_FLASH_CMD_DOIT 0x00000010 1527f724721bSzh199473 #define NVM_FLASH_CMD_DONE 0x00000008 1528f724721bSzh199473 1529f724721bSzh199473 #define NVM_FLASH_WRITE_REG 0x7008 1530f724721bSzh199473 #define NVM_FLASH_READ_REG 0x7010 1531f724721bSzh199473 1532f724721bSzh199473 #define NVM_FLASH_ADDR_REG 0x700c 1533f724721bSzh199473 #define NVM_FLASH_ADDR_MASK 0x00fffffc 1534f724721bSzh199473 1535f724721bSzh199473 #define NVM_CONFIG1_REG 0x7014 1536f724721bSzh199473 #define NVM_CFG1_LEGACY_SEEPROM_MODE 0x80000000 1537f724721bSzh199473 #define NVM_CFG1_SEE_CLK_DIV_MASK 0x003ff800 1538f724721bSzh199473 #define NVM_CFG1_SPI_CLK_DIV_MASK 0x00000780 1539f724721bSzh199473 #define NVM_CFG1_BUFFERED_MODE 0x00000002 1540f724721bSzh199473 #define NVM_CFG1_FLASH_MODE 0x00000001 1541f724721bSzh199473 1542f724721bSzh199473 #define NVM_SW_ARBITRATION_REG 0x7020 1543087a28d1SDavid Gwynne #define NVM_READ_REQ3 0x00008000 1544087a28d1SDavid Gwynne #define NVM_READ_REQ2 0x00004000 1545087a28d1SDavid Gwynne #define NVM_READ_REQ1 0x00002000 1546087a28d1SDavid Gwynne #define NVM_READ_REQ0 0x00001000 1547087a28d1SDavid Gwynne #define NVM_WON_REQ3 0x00000800 1548087a28d1SDavid Gwynne #define NVM_WON_REQ2 0x00000400 1549087a28d1SDavid Gwynne #define NVM_WON_REQ1 0x00000200 1550087a28d1SDavid Gwynne #define NVM_WON_REQ0 0x00000100 1551087a28d1SDavid Gwynne #define NVM_RESET_REQ3 0x00000080 1552087a28d1SDavid Gwynne #define NVM_RESET_REQ2 0x00000040 1553087a28d1SDavid Gwynne #define NVM_RESET_REQ1 0x00000020 1554087a28d1SDavid Gwynne #define NVM_RESET_REQ0 0x00000010 1555087a28d1SDavid Gwynne #define NVM_SET_REQ3 0x00000008 1556087a28d1SDavid Gwynne #define NVM_SET_REQ2 0x00000004 1557087a28d1SDavid Gwynne #define NVM_SET_REQ1 0x00000002 1558087a28d1SDavid Gwynne #define NVM_SET_REQ0 0x00000001 1559087a28d1SDavid Gwynne 1560087a28d1SDavid Gwynne #define EEPROM_MAGIC 0x669955aa 1561087a28d1SDavid Gwynne #define EEPROM_MAGIC_FW 0xa5000000 1562087a28d1SDavid Gwynne #define EEPROM_MAGIC_FW_MSK 0xff000000 1563087a28d1SDavid Gwynne #define EEPROM_SB_FORMAT_MASK 0x00e00000 1564087a28d1SDavid Gwynne #define EEPROM_SB_FORMAT_1 0x00200000 1565087a28d1SDavid Gwynne #define EEPROM_SB_REVISION_MASK 0x001f0000 1566087a28d1SDavid Gwynne #define EEPROM_SB_REVISION_0 0x00000000 1567087a28d1SDavid Gwynne #define EEPROM_SB_REVISION_2 0x00020000 1568087a28d1SDavid Gwynne #define EEPROM_SB_REVISION_3 0x00030000 1569087a28d1SDavid Gwynne #define EEPROM_SB_REVISION_4 0x00040000 1570087a28d1SDavid Gwynne #define EEPROM_SB_REVISION_5 0x00050000 1571087a28d1SDavid Gwynne #define EEPROM_SB_REVISION_6 0x00060000 1572087a28d1SDavid Gwynne #define EEPROM_MAGIC_HW 0xabcd 1573087a28d1SDavid Gwynne #define EEPROM_MAGIC_HW_MSK 0xffff 1574087a28d1SDavid Gwynne 1575087a28d1SDavid Gwynne #define NVM_DIR_START 0x18 1576087a28d1SDavid Gwynne #define NVM_DIR_END 0x78 1577087a28d1SDavid Gwynne #define NVM_DIRENT_SIZE 0xc 1578087a28d1SDavid Gwynne #define NVM_DIRTYPE_SHIFT 24 1579087a28d1SDavid Gwynne #define NVM_DIRTYPE_LENMSK 0x003fffff 1580087a28d1SDavid Gwynne #define NVM_DIRTYPE_ASFINI 1 1581087a28d1SDavid Gwynne #define NVM_DIRTYPE_EXTVPD 20 1582087a28d1SDavid Gwynne #define NVM_PTREV_BCVER 0x94 1583087a28d1SDavid Gwynne #define NVM_BCVER_MAJMSK 0x0000ff00 1584087a28d1SDavid Gwynne #define NVM_BCVER_MAJSFT 8 1585087a28d1SDavid Gwynne #define NVM_BCVER_MINMSK 0x000000ff 1586f724721bSzh199473 1587f724721bSzh199473 /* 1588f724721bSzh199473 * NVM access register 1589*a2876d03SRobert Mustacchi * Applicable to BCM5721,BCM5751,BCM5752,BCM5714,BCM57725 1590f724721bSzh199473 * and BCM5715 only. 1591f724721bSzh199473 */ 1592087a28d1SDavid Gwynne #define NVM_ACCESS_REG 0x7024 1593087a28d1SDavid Gwynne #define NVM_WRITE_ENABLE 0x00000002 1594087a28d1SDavid Gwynne #define NVM_ACCESS_ENABLE 0x00000001 1595f724721bSzh199473 1596f724721bSzh199473 /* 1597f724721bSzh199473 * TLP Control Register 1598f724721bSzh199473 * Applicable to BCM5721 and BCM5751 only 1599f724721bSzh199473 */ 1600f724721bSzh199473 #define TLP_CONTROL_REG 0x7c00 1601f724721bSzh199473 #define TLP_DATA_FIFO_PROTECT 0x02000000 1602f724721bSzh199473 1603f724721bSzh199473 /* 1604f724721bSzh199473 * PHY Test Control Register 1605f724721bSzh199473 * Applicable to BCM5721 and BCM5751 only 1606f724721bSzh199473 */ 1607f724721bSzh199473 #define PHY_TEST_CTRL_REG 0x7e2c 1608f724721bSzh199473 #define PHY_PCIE_SCRAM_MODE 0x20 1609f724721bSzh199473 #define PHY_PCIE_LTASS_MODE 0x40 1610f724721bSzh199473 1611f724721bSzh199473 /* 1612f724721bSzh199473 * The internal firmware expects a certain layout of the non-volatile 1613f724721bSzh199473 * memory (if fitted), and will check for it during startup, and use the 1614f724721bSzh199473 * contents to initialise various internal parameters if it looks good. 1615f724721bSzh199473 * 1616f724721bSzh199473 * The offsets and field definitions below refer to where to find some 1617f724721bSzh199473 * important values, and how to interpret them ... 1618f724721bSzh199473 */ 1619f724721bSzh199473 #define NVMEM_DATA_MAC_ADDRESS 0x007c /* 8 bytes */ 16205a506a18Syong tan - Sun Microsystems - Beijing China #define NVMEM_DATA_MAC_ADDRESS_5906 0x0010 /* 8 bytes */ 1621f724721bSzh199473 1622f724721bSzh199473 /* 1623f724721bSzh199473 * Vendor-specific MII registers 1624f724721bSzh199473 */ 1625087a28d1SDavid Gwynne 1626087a28d1SDavid Gwynne #define MII_MMD_CTRL 0x0d /* MMD Access Control register */ 1627087a28d1SDavid Gwynne #define MII_MMD_CTRL_DATA_NOINC 0x4000 1628087a28d1SDavid Gwynne #define MII_MMD_ADDRESS_DATA 0x0e /* MMD Address Data register */ 1629087a28d1SDavid Gwynne 1630087a28d1SDavid Gwynne #define MII_RXR_COUNTERS 0x14 /* Local/Remote Rx Counts */ 1631087a28d1SDavid Gwynne #define MII_DSP_RW_PORT 0x15 /* DSP read/write port */ 1632087a28d1SDavid Gwynne #define MII_DSP_CONTROL 0x16 /* DSP control register */ 1633087a28d1SDavid Gwynne #define MII_DSP_ADDRESS 0x17 /* DSP address register */ 1634087a28d1SDavid Gwynne 1635087a28d1SDavid Gwynne #define MII_DSP_TAP26 0x001a 1636087a28d1SDavid Gwynne #define MII_DSP_TAP26_ALNOKO 0x0001 1637087a28d1SDavid Gwynne #define MII_DSP_TAP26_RMRXSTO 0x0002 1638087a28d1SDavid Gwynne #define MII_DSP_TAP26_OPCSINPT 0x0004 1639087a28d1SDavid Gwynne 1640087a28d1SDavid Gwynne #define MII_DSP_CH34TP2 0x4022 1641087a28d1SDavid Gwynne #define MII_DSP_CH34TP2_HIBW01 0x017b 1642087a28d1SDavid Gwynne 1643f724721bSzh199473 #define MII_EXT_CONTROL MII_VENDOR(0) 1644f724721bSzh199473 #define MII_EXT_STATUS MII_VENDOR(1) 1645f724721bSzh199473 #define MII_RCV_ERR_COUNT MII_VENDOR(2) 1646f724721bSzh199473 #define MII_FALSE_CARR_COUNT MII_VENDOR(3) 1647f724721bSzh199473 #define MII_RCV_NOT_OK_COUNT MII_VENDOR(4) 1648f724721bSzh199473 #define MII_AUX_CONTROL MII_VENDOR(8) 1649f724721bSzh199473 #define MII_AUX_STATUS MII_VENDOR(9) 1650f724721bSzh199473 #define MII_INTR_STATUS MII_VENDOR(10) 1651f724721bSzh199473 #define MII_INTR_MASK MII_VENDOR(11) 1652f724721bSzh199473 #define MII_HCD_STATUS MII_VENDOR(13) 1653f724721bSzh199473 1654f724721bSzh199473 #define MII_MAXREG MII_VENDOR(15) /* 31, 0x1f */ 1655f724721bSzh199473 1656f724721bSzh199473 /* 1657f724721bSzh199473 * Bits in the MII_EXT_CONTROL register 1658f724721bSzh199473 */ 1659f724721bSzh199473 #define MII_EXT_CTRL_INTERFACE_TBI 0x8000 1660f724721bSzh199473 #define MII_EXT_CTRL_DISABLE_AUTO_MDIX 0x4000 1661f724721bSzh199473 #define MII_EXT_CTRL_DISABLE_TRANSMIT 0x2000 1662f724721bSzh199473 #define MII_EXT_CTRL_DISABLE_INTERRUPT 0x1000 1663f724721bSzh199473 #define MII_EXT_CTRL_FORCE_INTERRUPT 0x0800 1664f724721bSzh199473 #define MII_EXT_CTRL_BYPASS_4B5B 0x0400 1665f724721bSzh199473 #define MII_EXT_CTRL_BYPASS_SCRAMBLER 0x0200 1666f724721bSzh199473 #define MII_EXT_CTRL_BYPASS_MLT3 0x0100 1667f724721bSzh199473 #define MII_EXT_CTRL_BYPASS_RX_ALIGN 0x0080 1668f724721bSzh199473 #define MII_EXT_CTRL_RESET_SCRAMBLER 0x0040 1669f724721bSzh199473 #define MII_EXT_CTRL_LED_TRAFFIC_MODE 0x0020 1670f724721bSzh199473 #define MII_EXT_CTRL_FORCE_LEDS_ON 0x0010 1671f724721bSzh199473 #define MII_EXT_CTRL_FORCE_LEDS_OFF 0x0008 1672f724721bSzh199473 #define MII_EXT_CTRL_EXTEND_TX_IPG 0x0004 1673f724721bSzh199473 #define MII_EXT_CTRL_3LINK_LED_MODE 0x0002 1674f724721bSzh199473 #define MII_EXT_CTRL_FIFO_ELASTICITY 0x0001 1675f724721bSzh199473 1676f724721bSzh199473 /* 1677f724721bSzh199473 * Bits in the MII_EXT_STATUS register 1678f724721bSzh199473 */ 1679f724721bSzh199473 #define MII_EXT_STAT_S3MII_FIFO_ERROR 0x8000 1680f724721bSzh199473 #define MII_EXT_STAT_WIRESPEED_DOWNGRADE 0x4000 1681f724721bSzh199473 #define MII_EXT_STAT_MDIX_STATE 0x2000 1682f724721bSzh199473 #define MII_EXT_STAT_INTERRUPT_STATUS 0x1000 1683f724721bSzh199473 #define MII_EXT_STAT_REMOTE_RCVR_STATUS 0x0800 1684f724721bSzh199473 #define MII_EXT_STAT_LOCAL_RDVR_STATUS 0x0400 1685f724721bSzh199473 #define MII_EXT_STAT_DESCRAMBLER_LOCKED 0x0200 1686f724721bSzh199473 #define MII_EXT_STAT_LINK_STATUS 0x0100 1687f724721bSzh199473 #define MII_EXT_STAT_CRC_ERROR 0x0080 1688f724721bSzh199473 #define MII_EXT_STAT_CARR_EXT_ERROR 0x0040 1689f724721bSzh199473 #define MII_EXT_STAT_BAD_SSD_ERROR 0x0020 1690f724721bSzh199473 #define MII_EXT_STAT_BAD_ESD_ERROR 0x0010 1691f724721bSzh199473 #define MII_EXT_STAT_RECEIVE_ERROR 0x0008 1692f724721bSzh199473 #define MII_EXT_STAT_TRANSMIT_ERROR 0x0004 1693f724721bSzh199473 #define MII_EXT_STAT_LOCK_ERROR 0x0002 1694f724721bSzh199473 #define MII_EXT_STAT_MLT3_CODE_ERROR 0x0001 1695f724721bSzh199473 1696f724721bSzh199473 /* 1697f724721bSzh199473 * The AUX CONTROL register is seriously weird! 1698f724721bSzh199473 * 1699f724721bSzh199473 * It hides (up to) eight 'shadow' registers. When writing, which one 1700f724721bSzh199473 * of them is written is determined by the low-order bits of the data 1701f724721bSzh199473 * written(!), but when reading, which one is read is determined by the 1702f724721bSzh199473 * value previously written to (part of) one of the shadow registers!!! 1703f724721bSzh199473 */ 1704f724721bSzh199473 1705f724721bSzh199473 /* 1706f724721bSzh199473 * Shadow register numbers 1707f724721bSzh199473 */ 1708f724721bSzh199473 #define MII_AUX_CTRL_NORMAL 0 1709f724721bSzh199473 #define MII_AUX_CTRL_10BASE_T 1 1710f724721bSzh199473 #define MII_AUX_CTRL_POWER 2 1711f724721bSzh199473 #define MII_AUX_CTRL_TEST_1 4 1712f724721bSzh199473 #define MII_AUX_CTRL_MISC 7 1713f724721bSzh199473 1714f724721bSzh199473 /* 1715f724721bSzh199473 * Selected bits in some of the shadow registers ... 1716f724721bSzh199473 */ 1717f724721bSzh199473 #define MII_AUX_CTRL_NORM_EXT_LOOPBACK 0x8000 1718f724721bSzh199473 #define MII_AUX_CTRL_NORM_LONG_PKTS 0x4000 1719f724721bSzh199473 #define MII_AUX_CTRL_NORM_EDGE_CTRL 0x3000 1720f724721bSzh199473 #define MII_AUX_CTRL_NORM_TX_MODE 0x0400 1721f724721bSzh199473 #define MII_AUX_CTRL_NORM_CABLE_TEST 0x0008 1722f724721bSzh199473 1723f724721bSzh199473 #define MII_AUX_CTRL_TEST_TX_HALF 0x0008 1724f724721bSzh199473 1725f724721bSzh199473 #define MII_AUX_CTRL_MISC_WRITE_ENABLE 0x8000 1726f724721bSzh199473 #define MII_AUX_CTRL_MISC_WIRE_SPEED 0x0010 1727f724721bSzh199473 1728087a28d1SDavid Gwynne #define MII_AUX_CTRL_TX_6DB 0x0400 1729087a28d1SDavid Gwynne #define MII_AUX_CTRL_SMDSP_ENA 0x0800 1730087a28d1SDavid Gwynne 1731f724721bSzh199473 /* 1732f724721bSzh199473 * Write this value to the AUX control register 1733f724721bSzh199473 * to select which shadow register will be read 1734f724721bSzh199473 */ 1735f724721bSzh199473 #define MII_AUX_CTRL_SHADOW_READ(x) (((x) << 12) | MII_AUX_CTRL_MISC) 1736f724721bSzh199473 1737f724721bSzh199473 /* 1738f724721bSzh199473 * Bits in the MII_AUX_STATUS register 1739f724721bSzh199473 */ 1740f724721bSzh199473 #define MII_AUX_STATUS_MODE_MASK 0x0700 1741f724721bSzh199473 #define MII_AUX_STATUS_MODE_1000_F 0x0700 1742f724721bSzh199473 #define MII_AUX_STATUS_MODE_1000_H 0x0600 1743f724721bSzh199473 #define MII_AUX_STATUS_MODE_100_F 0x0500 1744f724721bSzh199473 #define MII_AUX_STATUS_MODE_100_4 0x0400 1745f724721bSzh199473 #define MII_AUX_STATUS_MODE_100_H 0x0300 1746f724721bSzh199473 #define MII_AUX_STATUS_MODE_10_F 0x0200 1747f724721bSzh199473 #define MII_AUX_STATUS_MODE_10_H 0x0100 1748f724721bSzh199473 #define MII_AUX_STATUS_MODE_NONE 0x0000 1749f724721bSzh199473 #define MII_AUX_STATUS_MODE_SHIFT 8 1750f724721bSzh199473 1751f724721bSzh199473 #define MII_AUX_STATUS_PAR_FAULT 0x0080 1752f724721bSzh199473 #define MII_AUX_STATUS_REM_FAULT 0x0040 1753f724721bSzh199473 #define MII_AUX_STATUS_LP_ANEG_ABLE 0x0010 1754f724721bSzh199473 #define MII_AUX_STATUS_LP_NP_ABLE 0x0008 1755f724721bSzh199473 1756f724721bSzh199473 #define MII_AUX_STATUS_LINKUP 0x0004 1757f724721bSzh199473 #define MII_AUX_STATUS_RX_PAUSE 0x0002 1758f724721bSzh199473 #define MII_AUX_STATUS_TX_PAUSE 0x0001 1759f724721bSzh199473 17605a506a18Syong tan - Sun Microsystems - Beijing China #define MII_AUX_STATUS_SPEED_IND_5906 0x0008 17615a506a18Syong tan - Sun Microsystems - Beijing China #define MII_AUX_STATUS_NEG_ENABLED_5906 0x0002 17625a506a18Syong tan - Sun Microsystems - Beijing China #define MII_AUX_STATUS_DUPLEX_IND_5906 0x0001 17635a506a18Syong tan - Sun Microsystems - Beijing China 1764f724721bSzh199473 /* 1765f724721bSzh199473 * Bits in the MII_INTR_STATUS and MII_INTR_MASK registers 1766f724721bSzh199473 */ 1767f724721bSzh199473 #define MII_INTR_RMT_RX_STATUS_CHANGE 0x0020 1768f724721bSzh199473 #define MII_INTR_LCL_RX_STATUS_CHANGE 0x0010 1769f724721bSzh199473 #define MII_INTR_LINK_DUPLEX_CHANGE 0x0008 1770f724721bSzh199473 #define MII_INTR_LINK_SPEED_CHANGE 0x0004 1771f724721bSzh199473 #define MII_INTR_LINK_STATUS_CHANGE 0x0002 1772f724721bSzh199473 1773f724721bSzh199473 1774f724721bSzh199473 /* 1775f724721bSzh199473 * Third section: 1776f724721bSzh199473 * Hardware-defined data structures 1777f724721bSzh199473 * 1778f724721bSzh199473 * Note that the chip is naturally BIG-endian, so, for a big-endian 1779f724721bSzh199473 * host, the structures defined below match those described in the PRM. 1780f724721bSzh199473 * For little-endian hosts, some structures have to be swapped around. 1781f724721bSzh199473 */ 1782f724721bSzh199473 1783f724721bSzh199473 #if !defined(_BIG_ENDIAN) && !defined(_LITTLE_ENDIAN) 1784f724721bSzh199473 #error Host endianness not defined 1785f724721bSzh199473 #endif 1786f724721bSzh199473 1787f724721bSzh199473 /* 1788f724721bSzh199473 * Architectural constants: absolute maximum numbers of each type of ring 1789f724721bSzh199473 */ 1790f724721bSzh199473 #ifdef BGE_EXT_MEM 1791f724721bSzh199473 #define BGE_SEND_RINGS_MAX 16 /* only with ext mem */ 1792f724721bSzh199473 #else 1793f724721bSzh199473 #define BGE_SEND_RINGS_MAX 4 1794f724721bSzh199473 #endif 1795f724721bSzh199473 #define BGE_SEND_RINGS_MAX_5705 1 1796f724721bSzh199473 #define BGE_RECV_RINGS_MAX 16 1797f724721bSzh199473 #define BGE_RECV_RINGS_MAX_5705 1 1798f724721bSzh199473 #define BGE_BUFF_RINGS_MAX 3 /* jumbo/std/mini (mini */ 1799f724721bSzh199473 /* only with ext mem) */ 1800f724721bSzh199473 1801f724721bSzh199473 #define BGE_SEND_SLOTS_MAX 512 1802f724721bSzh199473 #define BGE_STD_SLOTS_MAX 512 1803f724721bSzh199473 #define BGE_JUMBO_SLOTS_MAX 256 1804f724721bSzh199473 #define BGE_MINI_SLOTS_MAX 1024 1805f724721bSzh199473 #define BGE_RECV_SLOTS_MAX 2048 1806f724721bSzh199473 #define BGE_RECV_SLOTS_5705 512 1807f724721bSzh199473 #define BGE_RECV_SLOTS_5782 512 1808f724721bSzh199473 #define BGE_RECV_SLOTS_5721 512 1809f724721bSzh199473 1810f724721bSzh199473 /* 1811f724721bSzh199473 * Hardware-defined Ring Control Block 1812f724721bSzh199473 */ 1813f724721bSzh199473 typedef struct { 1814f724721bSzh199473 uint64_t host_ring_addr; 1815f724721bSzh199473 #ifdef _BIG_ENDIAN 1816f724721bSzh199473 uint16_t max_len; 1817f724721bSzh199473 uint16_t flags; 1818f724721bSzh199473 uint32_t nic_ring_addr; 1819f724721bSzh199473 #else 1820f724721bSzh199473 uint32_t nic_ring_addr; 1821f724721bSzh199473 uint16_t flags; 1822f724721bSzh199473 uint16_t max_len; 1823f724721bSzh199473 #endif /* _BIG_ENDIAN */ 1824f724721bSzh199473 } bge_rcb_t; 1825f724721bSzh199473 1826f724721bSzh199473 #define RCB_FLAG_USE_EXT_RCV_BD 0x0001 1827f724721bSzh199473 #define RCB_FLAG_RING_DISABLED 0x0002 1828f724721bSzh199473 1829f724721bSzh199473 /* 1830f724721bSzh199473 * Hardware-defined Send Buffer Descriptor 1831f724721bSzh199473 */ 1832f724721bSzh199473 typedef struct { 1833f724721bSzh199473 uint64_t host_buf_addr; 1834f724721bSzh199473 #ifdef _BIG_ENDIAN 1835f724721bSzh199473 uint16_t len; 1836f724721bSzh199473 uint16_t flags; 1837f724721bSzh199473 uint16_t reserved; 1838f724721bSzh199473 uint16_t vlan_tci; 1839f724721bSzh199473 #else 1840f724721bSzh199473 uint16_t vlan_tci; 1841f724721bSzh199473 uint16_t reserved; 1842f724721bSzh199473 uint16_t flags; 1843f724721bSzh199473 uint16_t len; 1844f724721bSzh199473 #endif /* _BIG_ENDIAN */ 1845f724721bSzh199473 } bge_sbd_t; 1846f724721bSzh199473 1847f724721bSzh199473 #define SBD_FLAG_TCP_UDP_CKSUM 0x0001 1848f724721bSzh199473 #define SBD_FLAG_IP_CKSUM 0x0002 1849f724721bSzh199473 #define SBD_FLAG_PACKET_END 0x0004 1850f724721bSzh199473 #define SBD_FLAG_IP_FRAG 0x0008 1851087a28d1SDavid Gwynne #define SBD_FLAG_JMB_PKT 0x0008 1852f724721bSzh199473 #define SBD_FLAG_IP_FRAG_END 0x0010 1853f724721bSzh199473 1854f724721bSzh199473 #define SBD_FLAG_VLAN_TAG 0x0040 1855f724721bSzh199473 #define SBD_FLAG_COAL_NOW 0x0080 1856f724721bSzh199473 #define SBD_FLAG_CPU_PRE_DMA 0x0100 1857f724721bSzh199473 #define SBD_FLAG_CPU_POST_DMA 0x0200 1858f724721bSzh199473 1859f724721bSzh199473 #define SBD_FLAG_INSERT_SRC_ADDR 0x1000 1860f724721bSzh199473 #define SBD_FLAG_CHOOSE_SRC_ADDR 0x6000 1861f724721bSzh199473 #define SBD_FLAG_DONT_GEN_CRC 0x8000 1862f724721bSzh199473 1863f724721bSzh199473 /* 1864f724721bSzh199473 * Hardware-defined Receive Buffer Descriptor 1865f724721bSzh199473 */ 1866f724721bSzh199473 typedef struct { 1867f724721bSzh199473 uint64_t host_buf_addr; 1868f724721bSzh199473 #ifdef _BIG_ENDIAN 1869f724721bSzh199473 uint16_t index; 1870f724721bSzh199473 uint16_t len; 1871f724721bSzh199473 uint16_t type; 1872f724721bSzh199473 uint16_t flags; 1873f724721bSzh199473 uint16_t ip_cksum; 1874f724721bSzh199473 uint16_t tcp_udp_cksum; 1875f724721bSzh199473 uint16_t error_flag; 1876f724721bSzh199473 uint16_t vlan_tci; 1877f724721bSzh199473 uint32_t reserved; 1878f724721bSzh199473 uint32_t opaque; 1879f724721bSzh199473 #else 1880f724721bSzh199473 uint16_t flags; 1881f724721bSzh199473 uint16_t type; 1882f724721bSzh199473 uint16_t len; 1883f724721bSzh199473 uint16_t index; 1884f724721bSzh199473 uint16_t vlan_tci; 1885f724721bSzh199473 uint16_t error_flag; 1886f724721bSzh199473 uint16_t tcp_udp_cksum; 1887f724721bSzh199473 uint16_t ip_cksum; 1888f724721bSzh199473 uint32_t opaque; 1889f724721bSzh199473 uint32_t reserved; 1890f724721bSzh199473 #endif /* _BIG_ENDIAN */ 1891f724721bSzh199473 } bge_rbd_t; 1892f724721bSzh199473 1893f724721bSzh199473 #define RBD_FLAG_STD_RING 0x0000 1894f724721bSzh199473 #define RBD_FLAG_PACKET_END 0x0004 1895f724721bSzh199473 1896f724721bSzh199473 #define RBD_FLAG_JUMBO_RING 0x0020 1897f724721bSzh199473 #define RBD_FLAG_VLAN_TAG 0x0040 1898f724721bSzh199473 1899f724721bSzh199473 #define RBD_FLAG_FRAME_HAS_ERROR 0x0400 1900f724721bSzh199473 #define RBD_FLAG_MINI_RING 0x0800 1901f724721bSzh199473 #define RBD_FLAG_IP_CHECKSUM 0x1000 1902f724721bSzh199473 #define RBD_FLAG_TCP_UDP_CHECKSUM 0x2000 1903f724721bSzh199473 #define RBD_FLAG_TCP_UDP_IS_TCP 0x4000 1904f724721bSzh199473 1905f724721bSzh199473 #define RBD_FLAG_DEFAULT 0x0000 1906f724721bSzh199473 1907f724721bSzh199473 #define RBD_ERROR_BAD_CRC 0x00010000 1908f724721bSzh199473 #define RBD_ERROR_COLL_DETECT 0x00020000 1909f724721bSzh199473 #define RBD_ERROR_LINK_LOST 0x00040000 1910f724721bSzh199473 #define RBD_ERROR_PHY_DECODE_ERR 0x00080000 1911f724721bSzh199473 #define RBD_ERROR_ODD_NIBBLE_RX_MII 0x00100000 1912f724721bSzh199473 #define RBD_ERROR_MAC_ABORT 0x00200000 1913f724721bSzh199473 #define RBD_ERROR_LEN_LESS_64 0x00400000 1914f724721bSzh199473 #define RBD_ERROR_TRUNC_NO_RES 0x00800000 1915f724721bSzh199473 #define RBD_ERROR_GIANT_PKT_RCVD 0x01000000 1916f724721bSzh199473 1917f724721bSzh199473 /* 1918f724721bSzh199473 * Hardware-defined Status Block,Size of status block 1919f724721bSzh199473 * is actually 0x50 bytes.Use 0x80 bytes for cache line 1920f724721bSzh199473 * alignment.For BCM5705/5788/5721/5751/5752/5714 1921f724721bSzh199473 * and 5715,there is only 1 recv and send ring index,but 1922f724721bSzh199473 * driver defined 16 indexs here,please pay attention only 1923f724721bSzh199473 * one ring is enabled in these chipsets. 1924f724721bSzh199473 */ 1925f724721bSzh199473 typedef struct { 1926f724721bSzh199473 uint64_t flags_n_tag; 1927f724721bSzh199473 uint16_t buff_cons_index[4]; 1928f724721bSzh199473 struct { 1929f724721bSzh199473 #ifdef _BIG_ENDIAN 1930f724721bSzh199473 uint16_t send_cons_index; 1931f724721bSzh199473 uint16_t recv_prod_index; 1932f724721bSzh199473 #else 1933f724721bSzh199473 uint16_t recv_prod_index; 1934f724721bSzh199473 uint16_t send_cons_index; 1935f724721bSzh199473 #endif /* _BIG_ENDIAN */ 1936f724721bSzh199473 } index[16]; 1937f724721bSzh199473 } bge_status_t; 1938f724721bSzh199473 1939f724721bSzh199473 /* 1940f724721bSzh199473 * Hardware-defined Receive BD Rule 1941f724721bSzh199473 */ 1942f724721bSzh199473 typedef struct { 1943f724721bSzh199473 uint32_t control; 1944f724721bSzh199473 uint32_t mask_value; 1945f724721bSzh199473 } bge_recv_rule_t; 1946f724721bSzh199473 1947f724721bSzh199473 /* 1948da14cebeSEric Cheng * This describes which sub-rule slots are used by a particular rule. 1949da14cebeSEric Cheng */ 1950da14cebeSEric Cheng typedef struct { 1951da14cebeSEric Cheng int start; 1952da14cebeSEric Cheng int count; 1953da14cebeSEric Cheng } bge_rule_info_t; 1954da14cebeSEric Cheng 1955da14cebeSEric Cheng /* 1956f724721bSzh199473 * Indexes into the <buff_cons_index> array 1957f724721bSzh199473 */ 1958f724721bSzh199473 #ifdef _BIG_ENDIAN 1959f724721bSzh199473 #define STATUS_STD_BUFF_CONS_INDEX 0 1960f724721bSzh199473 #define STATUS_JUMBO_BUFF_CONS_INDEX 1 1961f724721bSzh199473 #define STATUS_MINI_BUFF_CONS_INDEX 3 1962f724721bSzh199473 #define SEND_INDEX_P(bsp, ring) (&(bsp)->index[(ring)^0].send_cons_index) 1963f724721bSzh199473 #define RECV_INDEX_P(bsp, ring) (&(bsp)->index[(ring)^0].recv_prod_index) 1964f724721bSzh199473 #else 1965f724721bSzh199473 #define STATUS_STD_BUFF_CONS_INDEX 3 1966f724721bSzh199473 #define STATUS_JUMBO_BUFF_CONS_INDEX 2 1967f724721bSzh199473 #define STATUS_MINI_BUFF_CONS_INDEX 0 1968f724721bSzh199473 #define SEND_INDEX_P(bsp, ring) (&(bsp)->index[(ring)^1].send_cons_index) 1969f724721bSzh199473 #define RECV_INDEX_P(bsp, ring) (&(bsp)->index[(ring)^1].recv_prod_index) 1970f724721bSzh199473 #endif /* _BIG_ENDIAN */ 1971f724721bSzh199473 1972f724721bSzh199473 /* 1973f724721bSzh199473 * Bits in the <flags_n_tag> word 1974f724721bSzh199473 */ 1975f724721bSzh199473 #define STATUS_FLAG_UPDATED 0x0000000100000000ull 1976f724721bSzh199473 #define STATUS_FLAG_LINK_CHANGED 0x0000000200000000ull 1977f724721bSzh199473 #define STATUS_FLAG_ERROR 0x0000000400000000ull 1978f724721bSzh199473 #define STATUS_TAG_MASK 0x00000000000000FFull 1979f724721bSzh199473 1980f724721bSzh199473 /* 1981f724721bSzh199473 * The tag from the status block is fed back to Interrupt Mailbox 0 1982f724721bSzh199473 * (INTERRUPT_MBOX_0_REG, 0x0200) after servicing an interrupt. This 1983f724721bSzh199473 * lets the chip know what updates have been processed, so it can 1984f724721bSzh199473 * reassert its interrupt if more updates have occurred since. 1985f724721bSzh199473 * 1986f724721bSzh199473 * These macros extract the tag from the <flags_n_tag> word, shift 1987f724721bSzh199473 * it to the proper position in the Mailbox register, and provide 1988f724721bSzh199473 * the complete values to write to INTERRUPT_MBOX_0_REG to disable 1989f724721bSzh199473 * or enable interrupts 1990f724721bSzh199473 */ 1991f724721bSzh199473 #define STATUS_TAG(fnt) ((fnt) & STATUS_TAG_MASK) 1992f724721bSzh199473 #define INTERRUPT_TAG(fnt) (STATUS_TAG(fnt) << 24) 1993f724721bSzh199473 #define INTERRUPT_MBOX_DISABLE(fnt) (INTERRUPT_TAG(fnt) | 1) 1994f724721bSzh199473 #define INTERRUPT_MBOX_ENABLE(fnt) (INTERRUPT_TAG(fnt) | 0) 1995f724721bSzh199473 1996f724721bSzh199473 /* 1997f724721bSzh199473 * Hardware-defined Statistics Block Offsets 1998f724721bSzh199473 * 1999f724721bSzh199473 * These are given in the manual as addresses in NIC memory, starting 2000f724721bSzh199473 * from the NIC statistics area base address of 0x300; but here we 2001f724721bSzh199473 * convert them into indexes into an array of (uint64_t)s, so we can 2002f724721bSzh199473 * use them directly for accessing the copy of the statistics block 2003f724721bSzh199473 * that the chip DMAs into main memory ... 2004f724721bSzh199473 */ 2005f724721bSzh199473 2006f724721bSzh199473 #define KS_BASE 0x300 2007f724721bSzh199473 #define KS_ADDR(x) (((x)-KS_BASE)/sizeof (uint64_t)) 2008f724721bSzh199473 2009f724721bSzh199473 typedef enum { 2010f724721bSzh199473 KS_ifHCInOctets = KS_ADDR(0x400), 2011f724721bSzh199473 KS_etherStatsFragments = KS_ADDR(0x410), 2012f724721bSzh199473 KS_ifHCInUcastPkts, 2013f724721bSzh199473 KS_ifHCInMulticastPkts, 2014f724721bSzh199473 KS_ifHCInBroadcastPkts, 2015f724721bSzh199473 KS_dot3StatsFCSErrors, 2016f724721bSzh199473 KS_dot3StatsAlignmentErrors, 2017f724721bSzh199473 KS_xonPauseFramesReceived, 2018f724721bSzh199473 KS_xoffPauseFramesReceived, 2019f724721bSzh199473 KS_macControlFramesReceived, 2020f724721bSzh199473 KS_xoffStateEntered, 2021f724721bSzh199473 KS_dot3StatsFrameTooLongs, 2022f724721bSzh199473 KS_etherStatsJabbers, 2023f724721bSzh199473 KS_etherStatsUndersizePkts, 2024f724721bSzh199473 KS_inRangeLengthError, 2025f724721bSzh199473 KS_outRangeLengthError, 2026f724721bSzh199473 KS_etherStatsPkts64Octets, 2027f724721bSzh199473 KS_etherStatsPkts65to127Octets, 2028f724721bSzh199473 KS_etherStatsPkts128to255Octets, 2029f724721bSzh199473 KS_etherStatsPkts256to511Octets, 2030f724721bSzh199473 KS_etherStatsPkts512to1023Octets, 2031f724721bSzh199473 KS_etherStatsPkts1024to1518Octets, 2032f724721bSzh199473 KS_etherStatsPkts1519to2047Octets, 2033f724721bSzh199473 KS_etherStatsPkts2048to4095Octets, 2034f724721bSzh199473 KS_etherStatsPkts4096to8191Octets, 2035f724721bSzh199473 KS_etherStatsPkts8192to9022Octets, 2036f724721bSzh199473 2037f724721bSzh199473 KS_ifHCOutOctets = KS_ADDR(0x600), 2038f724721bSzh199473 KS_etherStatsCollisions = KS_ADDR(0x610), 2039f724721bSzh199473 KS_outXonSent, 2040f724721bSzh199473 KS_outXoffSent, 2041f724721bSzh199473 KS_flowControlDone, 2042f724721bSzh199473 KS_dot3StatsInternalMacTransmitErrors, 2043f724721bSzh199473 KS_dot3StatsSingleCollisionFrames, 2044f724721bSzh199473 KS_dot3StatsMultipleCollisionFrames, 2045f724721bSzh199473 KS_dot3StatsDeferredTransmissions, 2046f724721bSzh199473 KS_dot3StatsExcessiveCollisions = KS_ADDR(0x658), 2047f724721bSzh199473 KS_dot3StatsLateCollisions, 2048f724721bSzh199473 KS_dot3Collided2Times, 2049f724721bSzh199473 KS_dot3Collided3Times, 2050f724721bSzh199473 KS_dot3Collided4Times, 2051f724721bSzh199473 KS_dot3Collided5Times, 2052f724721bSzh199473 KS_dot3Collided6Times, 2053f724721bSzh199473 KS_dot3Collided7Times, 2054f724721bSzh199473 KS_dot3Collided8Times, 2055f724721bSzh199473 KS_dot3Collided9Times, 2056f724721bSzh199473 KS_dot3Collided10Times, 2057f724721bSzh199473 KS_dot3Collided11Times, 2058f724721bSzh199473 KS_dot3Collided12Times, 2059f724721bSzh199473 KS_dot3Collided13Times, 2060f724721bSzh199473 KS_dot3Collided14Times, 2061f724721bSzh199473 KS_dot3Collided15Times, 2062f724721bSzh199473 KS_ifHCOutUcastPkts, 2063f724721bSzh199473 KS_ifHCOutMulticastPkts, 2064f724721bSzh199473 KS_ifHCOutBroadcastPkts, 2065f724721bSzh199473 KS_dot3StatsCarrierSenseErrors, 2066f724721bSzh199473 KS_ifOutDiscards, 2067f724721bSzh199473 KS_ifOutErrors, 2068f724721bSzh199473 2069f724721bSzh199473 KS_COSIfHCInPkts_1 = KS_ADDR(0x800), /* [16] */ 2070f724721bSzh199473 KS_COSIfHCInPkts_2, 2071f724721bSzh199473 KS_COSIfHCInPkts_3, 2072f724721bSzh199473 KS_COSIfHCInPkts_4, 2073f724721bSzh199473 KS_COSIfHCInPkts_5, 2074f724721bSzh199473 KS_COSIfHCInPkts_6, 2075f724721bSzh199473 KS_COSIfHCInPkts_7, 2076f724721bSzh199473 KS_COSIfHCInPkts_8, 2077f724721bSzh199473 KS_COSIfHCInPkts_9, 2078f724721bSzh199473 KS_COSIfHCInPkts_10, 2079f724721bSzh199473 KS_COSIfHCInPkts_11, 2080f724721bSzh199473 KS_COSIfHCInPkts_12, 2081f724721bSzh199473 KS_COSIfHCInPkts_13, 2082f724721bSzh199473 KS_COSIfHCInPkts_14, 2083f724721bSzh199473 KS_COSIfHCInPkts_15, 2084f724721bSzh199473 KS_COSIfHCInPkts_16, 2085f724721bSzh199473 KS_COSFramesDroppedDueToFilters, 2086f724721bSzh199473 KS_nicDmaWriteQueueFull, 2087f724721bSzh199473 KS_nicDmaWriteHighPriQueueFull, 2088f724721bSzh199473 KS_nicNoMoreRxBDs, 2089f724721bSzh199473 KS_ifInDiscards, 2090f724721bSzh199473 KS_ifInErrors, 2091f724721bSzh199473 KS_nicRecvThresholdHit, 2092f724721bSzh199473 2093f724721bSzh199473 KS_COSIfHCOutPkts_1 = KS_ADDR(0x900), /* [16] */ 2094f724721bSzh199473 KS_COSIfHCOutPkts_2, 2095f724721bSzh199473 KS_COSIfHCOutPkts_3, 2096f724721bSzh199473 KS_COSIfHCOutPkts_4, 2097f724721bSzh199473 KS_COSIfHCOutPkts_5, 2098f724721bSzh199473 KS_COSIfHCOutPkts_6, 2099f724721bSzh199473 KS_COSIfHCOutPkts_7, 2100f724721bSzh199473 KS_COSIfHCOutPkts_8, 2101f724721bSzh199473 KS_COSIfHCOutPkts_9, 2102f724721bSzh199473 KS_COSIfHCOutPkts_10, 2103f724721bSzh199473 KS_COSIfHCOutPkts_11, 2104f724721bSzh199473 KS_COSIfHCOutPkts_12, 2105f724721bSzh199473 KS_COSIfHCOutPkts_13, 2106f724721bSzh199473 KS_COSIfHCOutPkts_14, 2107f724721bSzh199473 KS_COSIfHCOutPkts_15, 2108f724721bSzh199473 KS_COSIfHCOutPkts_16, 2109f724721bSzh199473 KS_nicDmaReadQueueFull, 2110f724721bSzh199473 KS_nicDmaReadHighPriQueueFull, 2111f724721bSzh199473 KS_nicSendDataCompQueueFull, 2112f724721bSzh199473 KS_nicRingSetSendProdIndex, 2113f724721bSzh199473 KS_nicRingStatusUpdate, 2114f724721bSzh199473 KS_nicInterrupts, 2115f724721bSzh199473 KS_nicAvoidedInterrupts, 2116f724721bSzh199473 KS_nicSendThresholdHit, 2117f724721bSzh199473 2118f724721bSzh199473 KS_STATS_SIZE = KS_ADDR(0xb00) 2119f724721bSzh199473 } bge_stats_offset_t; 2120f724721bSzh199473 2121f724721bSzh199473 /* 2122f724721bSzh199473 * Hardware-defined Statistics Block 2123f724721bSzh199473 * 2124f724721bSzh199473 * Another view of the statistic block, as a array and a structure ... 2125f724721bSzh199473 */ 2126f724721bSzh199473 2127f724721bSzh199473 typedef union { 2128f724721bSzh199473 uint64_t a[KS_STATS_SIZE]; 2129f724721bSzh199473 struct { 2130f724721bSzh199473 uint64_t spare1[(0x400-0x300)/sizeof (uint64_t)]; 2131f724721bSzh199473 2132f724721bSzh199473 uint64_t ifHCInOctets; /* 0x0400 */ 2133f724721bSzh199473 uint64_t spare2[1]; 2134f724721bSzh199473 uint64_t etherStatsFragments; 2135f724721bSzh199473 uint64_t ifHCInUcastPkts; 2136f724721bSzh199473 uint64_t ifHCInMulticastPkts; 2137f724721bSzh199473 uint64_t ifHCInBroadcastPkts; 2138f724721bSzh199473 uint64_t dot3StatsFCSErrors; 2139f724721bSzh199473 uint64_t dot3StatsAlignmentErrors; 2140f724721bSzh199473 uint64_t xonPauseFramesReceived; 2141f724721bSzh199473 uint64_t xoffPauseFramesReceived; 2142f724721bSzh199473 uint64_t macControlFramesReceived; 2143f724721bSzh199473 uint64_t xoffStateEntered; 2144f724721bSzh199473 uint64_t dot3StatsFrameTooLongs; 2145f724721bSzh199473 uint64_t etherStatsJabbers; 2146f724721bSzh199473 uint64_t etherStatsUndersizePkts; 2147f724721bSzh199473 uint64_t inRangeLengthError; 2148f724721bSzh199473 uint64_t outRangeLengthError; 2149f724721bSzh199473 uint64_t etherStatsPkts64Octets; 2150f724721bSzh199473 uint64_t etherStatsPkts65to127Octets; 2151f724721bSzh199473 uint64_t etherStatsPkts128to255Octets; 2152f724721bSzh199473 uint64_t etherStatsPkts256to511Octets; 2153f724721bSzh199473 uint64_t etherStatsPkts512to1023Octets; 2154f724721bSzh199473 uint64_t etherStatsPkts1024to1518Octets; 2155f724721bSzh199473 uint64_t etherStatsPkts1519to2047Octets; 2156f724721bSzh199473 uint64_t etherStatsPkts2048to4095Octets; 2157f724721bSzh199473 uint64_t etherStatsPkts4096to8191Octets; 2158f724721bSzh199473 uint64_t etherStatsPkts8192to9022Octets; 2159f724721bSzh199473 uint64_t spare3[(0x600-0x4d8)/sizeof (uint64_t)]; 2160f724721bSzh199473 2161f724721bSzh199473 uint64_t ifHCOutOctets; /* 0x0600 */ 2162f724721bSzh199473 uint64_t spare4[1]; 2163f724721bSzh199473 uint64_t etherStatsCollisions; 2164f724721bSzh199473 uint64_t outXonSent; 2165f724721bSzh199473 uint64_t outXoffSent; 2166f724721bSzh199473 uint64_t flowControlDone; 2167f724721bSzh199473 uint64_t dot3StatsInternalMacTransmitErrors; 2168f724721bSzh199473 uint64_t dot3StatsSingleCollisionFrames; 2169f724721bSzh199473 uint64_t dot3StatsMultipleCollisionFrames; 2170f724721bSzh199473 uint64_t dot3StatsDeferredTransmissions; 2171f724721bSzh199473 uint64_t spare5[1]; 2172f724721bSzh199473 uint64_t dot3StatsExcessiveCollisions; 2173f724721bSzh199473 uint64_t dot3StatsLateCollisions; 2174f724721bSzh199473 uint64_t dot3Collided2Times; 2175f724721bSzh199473 uint64_t dot3Collided3Times; 2176f724721bSzh199473 uint64_t dot3Collided4Times; 2177f724721bSzh199473 uint64_t dot3Collided5Times; 2178f724721bSzh199473 uint64_t dot3Collided6Times; 2179f724721bSzh199473 uint64_t dot3Collided7Times; 2180f724721bSzh199473 uint64_t dot3Collided8Times; 2181f724721bSzh199473 uint64_t dot3Collided9Times; 2182f724721bSzh199473 uint64_t dot3Collided10Times; 2183f724721bSzh199473 uint64_t dot3Collided11Times; 2184f724721bSzh199473 uint64_t dot3Collided12Times; 2185f724721bSzh199473 uint64_t dot3Collided13Times; 2186f724721bSzh199473 uint64_t dot3Collided14Times; 2187f724721bSzh199473 uint64_t dot3Collided15Times; 2188f724721bSzh199473 uint64_t ifHCOutUcastPkts; 2189f724721bSzh199473 uint64_t ifHCOutMulticastPkts; 2190f724721bSzh199473 uint64_t ifHCOutBroadcastPkts; 2191f724721bSzh199473 uint64_t dot3StatsCarrierSenseErrors; 2192f724721bSzh199473 uint64_t ifOutDiscards; 2193f724721bSzh199473 uint64_t ifOutErrors; 2194f724721bSzh199473 uint64_t spare6[(0x800-0x708)/sizeof (uint64_t)]; 2195f724721bSzh199473 2196f724721bSzh199473 uint64_t COSIfHCInPkts[16]; /* 0x0800 */ 2197f724721bSzh199473 uint64_t COSFramesDroppedDueToFilters; 2198f724721bSzh199473 uint64_t nicDmaWriteQueueFull; 2199f724721bSzh199473 uint64_t nicDmaWriteHighPriQueueFull; 2200f724721bSzh199473 uint64_t nicNoMoreRxBDs; 2201f724721bSzh199473 uint64_t ifInDiscards; 2202f724721bSzh199473 uint64_t ifInErrors; 2203f724721bSzh199473 uint64_t nicRecvThresholdHit; 2204f724721bSzh199473 uint64_t spare7[(0x900-0x8b8)/sizeof (uint64_t)]; 2205f724721bSzh199473 2206f724721bSzh199473 uint64_t COSIfHCOutPkts[16]; /* 0x0900 */ 2207f724721bSzh199473 uint64_t nicDmaReadQueueFull; 2208f724721bSzh199473 uint64_t nicDmaReadHighPriQueueFull; 2209f724721bSzh199473 uint64_t nicSendDataCompQueueFull; 2210f724721bSzh199473 uint64_t nicRingSetSendProdIndex; 2211f724721bSzh199473 uint64_t nicRingStatusUpdate; 2212f724721bSzh199473 uint64_t nicInterrupts; 2213f724721bSzh199473 uint64_t nicAvoidedInterrupts; 2214f724721bSzh199473 uint64_t nicSendThresholdHit; 2215f724721bSzh199473 uint64_t spare8[(0xb00-0x9c0)/sizeof (uint64_t)]; 2216f724721bSzh199473 } s; 2217f724721bSzh199473 } bge_statistics_t; 2218f724721bSzh199473 2219f724721bSzh199473 #define KS_STAT_REG_SIZE (0x1B) 2220f724721bSzh199473 #define KS_STAT_REG_BASE (0x800) 2221f724721bSzh199473 2222f724721bSzh199473 typedef struct { 2223f724721bSzh199473 uint32_t ifHCOutOctets; 2224f724721bSzh199473 uint32_t etherStatsCollisions; 2225f724721bSzh199473 uint32_t outXonSent; 2226f724721bSzh199473 uint32_t outXoffSent; 2227f724721bSzh199473 uint32_t dot3StatsInternalMacTransmitErrors; 2228f724721bSzh199473 uint32_t dot3StatsSingleCollisionFrames; 2229f724721bSzh199473 uint32_t dot3StatsMultipleCollisionFrames; 2230f724721bSzh199473 uint32_t dot3StatsDeferredTransmissions; 2231f724721bSzh199473 uint32_t dot3StatsExcessiveCollisions; 2232f724721bSzh199473 uint32_t dot3StatsLateCollisions; 2233f724721bSzh199473 uint32_t ifHCOutUcastPkts; 2234f724721bSzh199473 uint32_t ifHCOutMulticastPkts; 2235f724721bSzh199473 uint32_t ifHCOutBroadcastPkts; 2236f724721bSzh199473 uint32_t ifHCInOctets; 2237f724721bSzh199473 uint32_t etherStatsFragments; 2238f724721bSzh199473 uint32_t ifHCInUcastPkts; 2239f724721bSzh199473 uint32_t ifHCInMulticastPkts; 2240f724721bSzh199473 uint32_t ifHCInBroadcastPkts; 2241f724721bSzh199473 uint32_t dot3StatsFCSErrors; 2242f724721bSzh199473 uint32_t dot3StatsAlignmentErrors; 2243f724721bSzh199473 uint32_t xonPauseFramesReceived; 2244f724721bSzh199473 uint32_t xoffPauseFramesReceived; 2245f724721bSzh199473 uint32_t macControlFramesReceived; 2246f724721bSzh199473 uint32_t xoffStateEntered; 2247f724721bSzh199473 uint32_t dot3StatsFrameTooLongs; 2248f724721bSzh199473 uint32_t etherStatsJabbers; 2249f724721bSzh199473 uint32_t etherStatsUndersizePkts; 2250f724721bSzh199473 } bge_statistics_reg_t; 2251f724721bSzh199473 2252f724721bSzh199473 2253f724721bSzh199473 #ifdef BGE_IPMI_ASF 2254f724721bSzh199473 2255f724721bSzh199473 /* 2256f724721bSzh199473 * Device internal memory entries 2257f724721bSzh199473 */ 2258f724721bSzh199473 2259f724721bSzh199473 #define BGE_FIRMWARE_MAILBOX 0x0b50 2260f724721bSzh199473 #define BGE_MAGIC_NUM_FIRMWARE_INIT_DONE 0x4b657654 2261f724721bSzh199473 #define BGE_MAGIC_NUM_DISABLE_DMAW_ON_LINK_CHANGE 0x4861764b 2262f724721bSzh199473 2263f724721bSzh199473 2264f724721bSzh199473 #define BGE_NIC_DATA_SIG_ADDR 0x0b54 2265f724721bSzh199473 #define BGE_NIC_DATA_SIG 0x4b657654 2266f724721bSzh199473 2267f724721bSzh199473 2268f724721bSzh199473 #define BGE_NIC_DATA_NIC_CFG_ADDR 0x0b58 2269f724721bSzh199473 2270f724721bSzh199473 #define BGE_NIC_CFG_LED_MODE_TRIPLE_SPEED 0x000004 2271f724721bSzh199473 #define BGE_NIC_CFG_LED_MODE_LINK_SPEED 0x000008 2272f724721bSzh199473 #define BGE_NIC_CFG_LED_MODE_OPEN_DRAIN 0x000004 2273f724721bSzh199473 #define BGE_NIC_CFG_LED_MODE_OUTPUT 0x000008 2274f724721bSzh199473 #define BGE_NIC_CFG_LED_MODE_MASK 0x00000c 2275f724721bSzh199473 2276f724721bSzh199473 #define BGE_NIC_CFG_PHY_TYPE_UNKNOWN 0x000000 2277f724721bSzh199473 #define BGE_NIC_CFG_PHY_TYPE_COPPER 0x000010 2278f724721bSzh199473 #define BGE_NIC_CFG_PHY_TYPE_FIBER 0x000020 2279f724721bSzh199473 #define BGE_NIC_CFG_PHY_TYPE_MASK 0x000030 2280f724721bSzh199473 2281f724721bSzh199473 #define BGE_NIC_CFG_ENABLE_WOL 0x000040 2282f724721bSzh199473 #define BGE_NIC_CFG_ENABLE_ASF 0x000080 2283f724721bSzh199473 #define BGE_NIC_CFG_EEPROM_WP 0x000100 2284f724721bSzh199473 #define BGE_NIC_CFG_POWER_SAVING 0x000200 2285f724721bSzh199473 #define BGE_NIC_CFG_SWAP_PORT 0x000800 2286f724721bSzh199473 #define BGE_NIC_CFG_MINI_PCI 0x001000 2287f724721bSzh199473 #define BGE_NIC_CFG_FIBER_WOL_CAPABLE 0x004000 2288f724721bSzh199473 #define BGE_NIC_CFG_5753_12x12 0x100000 2289f724721bSzh199473 2290f724721bSzh199473 2291f724721bSzh199473 #define BGE_NIC_DATA_FIRMWARE_VERSION 0x0b5c 2292f724721bSzh199473 2293f724721bSzh199473 2294f724721bSzh199473 #define BGE_NIC_DATA_PHY_ID_ADDR 0x0b74 2295f724721bSzh199473 #define BGE_NIC_PHY_ID1_MASK 0xffff0000 2296f724721bSzh199473 #define BGE_NIC_PHY_ID2_MASK 0x0000ffff 2297f724721bSzh199473 2298f724721bSzh199473 2299f724721bSzh199473 #define BGE_CMD_MAILBOX 0x0b78 2300f724721bSzh199473 #define BGE_CMD_NICDRV_ALIVE 0x00000001 2301f724721bSzh199473 #define BGE_CMD_NICDRV_PAUSE_FW 0x00000002 2302f724721bSzh199473 #define BGE_CMD_NICDRV_IPV4ADDR_CHANGE 0x00000003 2303f724721bSzh199473 #define BGE_CMD_NICDRV_IPV6ADDR_CHANGE 0x00000004 2304f724721bSzh199473 2305f724721bSzh199473 2306f724721bSzh199473 #define BGE_CMD_LENGTH_MAILBOX 0x0b7c 2307f724721bSzh199473 #define BGE_CMD_DATA_MAILBOX 0x0b80 2308f724721bSzh199473 #define BGE_ASF_FW_STATUS_MAILBOX 0x0c00 2309f724721bSzh199473 2310f724721bSzh199473 #define BGE_DRV_STATE_MAILBOX 0x0c04 2311f724721bSzh199473 #define BGE_DRV_STATE_START 0x00000001 2312f724721bSzh199473 #define BGE_DRV_STATE_START_DONE 0x80000001 2313f724721bSzh199473 #define BGE_DRV_STATE_UNLOAD 0x00000002 2314f724721bSzh199473 #define BGE_DRV_STATE_UNLOAD_DONE 0x80000002 2315f724721bSzh199473 #define BGE_DRV_STATE_WOL 0x00000003 2316f724721bSzh199473 #define BGE_DRV_STATE_SUSPEND 0x00000004 2317f724721bSzh199473 2318f724721bSzh199473 2319f724721bSzh199473 #define BGE_FW_LAST_RESET_TYPE_MAILBOX 0x0c08 2320f724721bSzh199473 #define BGE_FW_LAST_RESET_TYPE_WARM 0x0001 2321f724721bSzh199473 #define BGE_FW_LAST_RESET_TYPE_COLD 0x0002 2322f724721bSzh199473 2323f724721bSzh199473 2324f724721bSzh199473 #define BGE_MAC_ADDR_HIGH_MAILBOX 0x0c14 2325f724721bSzh199473 #define BGE_MAC_ADDR_LOW_MAILBOX 0x0c18 2326f724721bSzh199473 2327f724721bSzh199473 2328f724721bSzh199473 /* 2329f724721bSzh199473 * RX-RISC event register 2330f724721bSzh199473 */ 2331f724721bSzh199473 #define RX_RISC_EVENT_REG 0x6810 2332f724721bSzh199473 #define RRER_ASF_EVENT 0x4000 2333f724721bSzh199473 2334f724721bSzh199473 #endif /* BGE_IPMI_ASF */ 2335f724721bSzh199473 2336087a28d1SDavid Gwynne /* APE registers. Accessible through BAR1 */ 2337087a28d1SDavid Gwynne #define BGE_APE_GPIO_MSG 0x0008 2338087a28d1SDavid Gwynne #define BGE_APE_GPIO_MSG_SHIFT 4 2339087a28d1SDavid Gwynne #define BGE_APE_EVENT 0x000c 2340087a28d1SDavid Gwynne #define APE_EVENT_1 0x00000001 2341087a28d1SDavid Gwynne #define BGE_APE_LOCK_REQ 0x002c 2342087a28d1SDavid Gwynne #define APE_LOCK_REQ_DRIVER 0x00001000 2343087a28d1SDavid Gwynne #define BGE_APE_LOCK_GRANT 0x004c 2344087a28d1SDavid Gwynne #define APE_LOCK_GRANT_DRIVER 0x00001000 2345087a28d1SDavid Gwynne #define BGE_APE_STICKY_TMR 0x00b0 2346087a28d1SDavid Gwynne 2347087a28d1SDavid Gwynne /* APE shared memory. Accessible through BAR1 */ 2348087a28d1SDavid Gwynne #define BGE_APE_SHMEM_BASE 0x4000 2349087a28d1SDavid Gwynne #define BGE_APE_SEG_SIG 0x4000 2350087a28d1SDavid Gwynne #define APE_SEG_SIG_MAGIC 0x41504521 2351087a28d1SDavid Gwynne #define BGE_APE_FW_STATUS 0x400c 2352087a28d1SDavid Gwynne #define APE_FW_STATUS_READY 0x00000100 2353087a28d1SDavid Gwynne #define BGE_APE_FW_FEATURES 0x4010 2354087a28d1SDavid Gwynne #define BGE_APE_FW_FEATURE_NCSI 0x00000002 2355087a28d1SDavid Gwynne #define BGE_APE_FW_VERSION 0x4018 2356087a28d1SDavid Gwynne #define APE_FW_VERSION_MAJMSK 0xff000000 2357087a28d1SDavid Gwynne #define APE_FW_VERSION_MAJSFT 24 2358087a28d1SDavid Gwynne #define APE_FW_VERSION_MINMSK 0x00ff0000 2359087a28d1SDavid Gwynne #define APE_FW_VERSION_MINSFT 16 2360087a28d1SDavid Gwynne #define APE_FW_VERSION_REVMSK 0x0000ff00 2361087a28d1SDavid Gwynne #define APE_FW_VERSION_REVSFT 8 2362087a28d1SDavid Gwynne #define APE_FW_VERSION_BLDMSK 0x000000ff 2363087a28d1SDavid Gwynne #define BGE_APE_SEG_MSG_BUF_OFF 0x401c 2364087a28d1SDavid Gwynne #define BGE_APE_SEG_MSG_BUF_LEN 0x4020 2365087a28d1SDavid Gwynne #define BGE_APE_HOST_SEG_SIG 0x4200 2366087a28d1SDavid Gwynne #define APE_HOST_SEG_SIG_MAGIC 0x484f5354 2367087a28d1SDavid Gwynne #define BGE_APE_HOST_SEG_LEN 0x4204 2368087a28d1SDavid Gwynne #define APE_HOST_SEG_LEN_MAGIC 0x00000020 2369087a28d1SDavid Gwynne #define BGE_APE_HOST_INIT_COUNT 0x4208 2370087a28d1SDavid Gwynne #define BGE_APE_HOST_DRIVER_ID 0x420c 2371087a28d1SDavid Gwynne #define APE_HOST_DRIVER_ID_SOLARIS 0xf4000000 2372087a28d1SDavid Gwynne #define APE_HOST_DRIVER_ID_MAGIC(maj, min) \ 2373087a28d1SDavid Gwynne (APE_HOST_DRIVER_ID_SOLARIS | (maj & 0xff) << 16 | (min & 0xff) << 8) 2374087a28d1SDavid Gwynne #define BGE_APE_HOST_BEHAVIOR 0x4210 2375087a28d1SDavid Gwynne #define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001 2376087a28d1SDavid Gwynne #define BGE_APE_HOST_HEARTBEAT_INT_MS 0x4214 2377087a28d1SDavid Gwynne #define APE_HOST_HEARTBEAT_INT_DISABLE 0 2378087a28d1SDavid Gwynne #define APE_HOST_HEARTBEAT_INT_5SEC 5000 2379087a28d1SDavid Gwynne #define BGE_APE_HOST_HEARTBEAT_COUNT 0x4218 2380087a28d1SDavid Gwynne #define BGE_APE_HOST_DRVR_STATE 0x421c 2381087a28d1SDavid Gwynne #define BGE_APE_HOST_DRVR_STATE_START 0x00000001 2382087a28d1SDavid Gwynne #define BGE_APE_HOST_DRVR_STATE_UNLOAD 0x00000002 2383087a28d1SDavid Gwynne #define BGE_APE_HOST_DRVR_STATE_WOL 0x00000003 2384087a28d1SDavid Gwynne #define BGE_APE_HOST_WOL_SPEED 0x4224 2385087a28d1SDavid Gwynne #define BGE_APE_HOST_WOL_SPEED_AUTO 0x00008000 2386087a28d1SDavid Gwynne 2387087a28d1SDavid Gwynne #define BGE_APE_EVENT_STATUS 0x4300 2388087a28d1SDavid Gwynne 2389087a28d1SDavid Gwynne #define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010 2390087a28d1SDavid Gwynne #define APE_EVENT_STATUS_STATE_CHNGE 0x00000500 2391087a28d1SDavid Gwynne #define APE_EVENT_STATUS_SCRTCHPD_READ 0x00001600 2392087a28d1SDavid Gwynne #define APE_EVENT_STATUS_SCRTCHPD_WRITE 0x00001700 2393087a28d1SDavid Gwynne #define APE_EVENT_STATUS_STATE_START 0x00010000 2394087a28d1SDavid Gwynne #define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000 2395087a28d1SDavid Gwynne #define APE_EVENT_STATUS_STATE_WOL 0x00030000 2396087a28d1SDavid Gwynne #define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000 2397087a28d1SDavid Gwynne #define APE_EVENT_STATUS_EVENT_PENDING 0x80000000 2398087a28d1SDavid Gwynne 2399087a28d1SDavid Gwynne #define BGE_APE_PER_LOCK_REQ 0x8400 2400087a28d1SDavid Gwynne #define APE_LOCK_PER_REQ_DRIVER 0x00001000 2401087a28d1SDavid Gwynne #define BGE_APE_PER_LOCK_GRANT 0x8420 2402087a28d1SDavid Gwynne #define APE_PER_LOCK_GRANT_DRIVER 0x00001000 2403087a28d1SDavid Gwynne 2404087a28d1SDavid Gwynne /* APE convenience enumerations. */ 2405087a28d1SDavid Gwynne #define BGE_APE_LOCK_PHY0 0 2406087a28d1SDavid Gwynne #define BGE_APE_LOCK_GRC 1 2407087a28d1SDavid Gwynne #define BGE_APE_LOCK_PHY1 2 2408087a28d1SDavid Gwynne #define BGE_APE_LOCK_PHY2 3 2409087a28d1SDavid Gwynne #define BGE_APE_LOCK_MEM 4 2410087a28d1SDavid Gwynne #define BGE_APE_LOCK_PHY3 5 2411087a28d1SDavid Gwynne #define BGE_APE_LOCK_GPIO 7 2412087a28d1SDavid Gwynne 2413f724721bSzh199473 #ifdef __cplusplus 2414f724721bSzh199473 } 2415f724721bSzh199473 #endif 2416f724721bSzh199473 2417542d98abSzh199473 #endif /* _BGE_HW_H */ 2418