xref: /illumos-gate/usr/src/cmd/bhyve/amd64/pci_lpc.c (revision 5c4a5fe16715fb423db76577a6883b5bbecdbe45)
1*5c4a5fe1SAndy Fiddaman /*-
2*5c4a5fe1SAndy Fiddaman  * SPDX-License-Identifier: BSD-2-Clause
3*5c4a5fe1SAndy Fiddaman  *
4*5c4a5fe1SAndy Fiddaman  * Copyright (c) 2013 Neel Natu <neel@freebsd.org>
5*5c4a5fe1SAndy Fiddaman  * Copyright (c) 2013 Tycho Nightingale <tycho.nightingale@pluribusnetworks.com>
6*5c4a5fe1SAndy Fiddaman  * All rights reserved.
7*5c4a5fe1SAndy Fiddaman  *
8*5c4a5fe1SAndy Fiddaman  * Redistribution and use in source and binary forms, with or without
9*5c4a5fe1SAndy Fiddaman  * modification, are permitted provided that the following conditions
10*5c4a5fe1SAndy Fiddaman  * are met:
11*5c4a5fe1SAndy Fiddaman  * 1. Redistributions of source code must retain the above copyright
12*5c4a5fe1SAndy Fiddaman  *    notice, this list of conditions and the following disclaimer.
13*5c4a5fe1SAndy Fiddaman  * 2. Redistributions in binary form must reproduce the above copyright
14*5c4a5fe1SAndy Fiddaman  *    notice, this list of conditions and the following disclaimer in the
15*5c4a5fe1SAndy Fiddaman  *    documentation and/or other materials provided with the distribution.
16*5c4a5fe1SAndy Fiddaman  *
17*5c4a5fe1SAndy Fiddaman  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
18*5c4a5fe1SAndy Fiddaman  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19*5c4a5fe1SAndy Fiddaman  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20*5c4a5fe1SAndy Fiddaman  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
21*5c4a5fe1SAndy Fiddaman  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22*5c4a5fe1SAndy Fiddaman  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23*5c4a5fe1SAndy Fiddaman  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24*5c4a5fe1SAndy Fiddaman  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25*5c4a5fe1SAndy Fiddaman  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26*5c4a5fe1SAndy Fiddaman  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27*5c4a5fe1SAndy Fiddaman  * SUCH DAMAGE.
28*5c4a5fe1SAndy Fiddaman  */
29*5c4a5fe1SAndy Fiddaman 
30*5c4a5fe1SAndy Fiddaman /*
31*5c4a5fe1SAndy Fiddaman  * Copyright 2018 Joyent, Inc.
32*5c4a5fe1SAndy Fiddaman  */
33*5c4a5fe1SAndy Fiddaman 
34*5c4a5fe1SAndy Fiddaman 
35*5c4a5fe1SAndy Fiddaman #include <sys/types.h>
36*5c4a5fe1SAndy Fiddaman #include <machine/vmm.h>
37*5c4a5fe1SAndy Fiddaman 
38*5c4a5fe1SAndy Fiddaman #include <err.h>
39*5c4a5fe1SAndy Fiddaman #include <stdio.h>
40*5c4a5fe1SAndy Fiddaman #include <stdlib.h>
41*5c4a5fe1SAndy Fiddaman #include <string.h>
42*5c4a5fe1SAndy Fiddaman 
43*5c4a5fe1SAndy Fiddaman #include <vmmapi.h>
44*5c4a5fe1SAndy Fiddaman 
45*5c4a5fe1SAndy Fiddaman #include "acpi.h"
46*5c4a5fe1SAndy Fiddaman #include "debug.h"
47*5c4a5fe1SAndy Fiddaman #include "bootrom.h"
48*5c4a5fe1SAndy Fiddaman #include "config.h"
49*5c4a5fe1SAndy Fiddaman #include "inout.h"
50*5c4a5fe1SAndy Fiddaman #include "pci_emul.h"
51*5c4a5fe1SAndy Fiddaman #include "pci_irq.h"
52*5c4a5fe1SAndy Fiddaman #include "pci_lpc.h"
53*5c4a5fe1SAndy Fiddaman #include "pci_passthru.h"
54*5c4a5fe1SAndy Fiddaman #include "pctestdev.h"
55*5c4a5fe1SAndy Fiddaman #include "tpm_device.h"
56*5c4a5fe1SAndy Fiddaman #include "uart_emul.h"
57*5c4a5fe1SAndy Fiddaman 
58*5c4a5fe1SAndy Fiddaman #define	IO_ICU1		0x20
59*5c4a5fe1SAndy Fiddaman #define	IO_ICU2		0xA0
60*5c4a5fe1SAndy Fiddaman 
61*5c4a5fe1SAndy Fiddaman SET_DECLARE(lpc_dsdt_set, struct lpc_dsdt);
62*5c4a5fe1SAndy Fiddaman SET_DECLARE(lpc_sysres_set, struct lpc_sysres);
63*5c4a5fe1SAndy Fiddaman 
64*5c4a5fe1SAndy Fiddaman #define	ELCR_PORT	0x4d0
65*5c4a5fe1SAndy Fiddaman SYSRES_IO(ELCR_PORT, 2);
66*5c4a5fe1SAndy Fiddaman 
67*5c4a5fe1SAndy Fiddaman #define	IO_TIMER1_PORT	0x40
68*5c4a5fe1SAndy Fiddaman 
69*5c4a5fe1SAndy Fiddaman #define	NMISC_PORT	0x61
70*5c4a5fe1SAndy Fiddaman SYSRES_IO(NMISC_PORT, 1);
71*5c4a5fe1SAndy Fiddaman 
72*5c4a5fe1SAndy Fiddaman static struct pci_devinst *lpc_bridge;
73*5c4a5fe1SAndy Fiddaman 
74*5c4a5fe1SAndy Fiddaman #define	LPC_UART_NUM	4
75*5c4a5fe1SAndy Fiddaman static struct lpc_uart_softc {
76*5c4a5fe1SAndy Fiddaman 	struct uart_ns16550_softc *uart_softc;
77*5c4a5fe1SAndy Fiddaman 	int	iobase;
78*5c4a5fe1SAndy Fiddaman 	int	irq;
79*5c4a5fe1SAndy Fiddaman 	int	enabled;
80*5c4a5fe1SAndy Fiddaman } lpc_uart_softc[LPC_UART_NUM];
81*5c4a5fe1SAndy Fiddaman 
82*5c4a5fe1SAndy Fiddaman static const char *lpc_uart_names[LPC_UART_NUM] = {
83*5c4a5fe1SAndy Fiddaman 	"com1", "com2", "com3", "com4"
84*5c4a5fe1SAndy Fiddaman };
85*5c4a5fe1SAndy Fiddaman 
86*5c4a5fe1SAndy Fiddaman static const char *lpc_uart_acpi_names[LPC_UART_NUM] = {
87*5c4a5fe1SAndy Fiddaman 	"COM1", "COM2", "COM3", "COM4"
88*5c4a5fe1SAndy Fiddaman };
89*5c4a5fe1SAndy Fiddaman 
90*5c4a5fe1SAndy Fiddaman /*
91*5c4a5fe1SAndy Fiddaman  * LPC device configuration is in the following form:
92*5c4a5fe1SAndy Fiddaman  * <lpc_device_name>[,<options>]
93*5c4a5fe1SAndy Fiddaman  * For e.g. "com1,stdio" or "bootrom,/var/romfile"
94*5c4a5fe1SAndy Fiddaman  */
95*5c4a5fe1SAndy Fiddaman int
lpc_device_parse(const char * opts)96*5c4a5fe1SAndy Fiddaman lpc_device_parse(const char *opts)
97*5c4a5fe1SAndy Fiddaman {
98*5c4a5fe1SAndy Fiddaman 	int unit, error;
99*5c4a5fe1SAndy Fiddaman 	char *str, *cpy, *lpcdev, *node_name;
100*5c4a5fe1SAndy Fiddaman 	const char *romfile, *varfile, *tpm_type, *tpm_path;
101*5c4a5fe1SAndy Fiddaman 
102*5c4a5fe1SAndy Fiddaman 	error = -1;
103*5c4a5fe1SAndy Fiddaman 	str = cpy = strdup(opts);
104*5c4a5fe1SAndy Fiddaman 	lpcdev = strsep(&str, ",");
105*5c4a5fe1SAndy Fiddaman 	if (lpcdev != NULL) {
106*5c4a5fe1SAndy Fiddaman 		if (strcasecmp(lpcdev, "bootrom") == 0) {
107*5c4a5fe1SAndy Fiddaman 			romfile = strsep(&str, ",");
108*5c4a5fe1SAndy Fiddaman 			if (romfile == NULL) {
109*5c4a5fe1SAndy Fiddaman 				errx(4, "invalid bootrom option \"%s\"", opts);
110*5c4a5fe1SAndy Fiddaman 			}
111*5c4a5fe1SAndy Fiddaman 			set_config_value("bootrom", romfile);
112*5c4a5fe1SAndy Fiddaman 
113*5c4a5fe1SAndy Fiddaman 			varfile = strsep(&str, ",");
114*5c4a5fe1SAndy Fiddaman 			if (varfile == NULL) {
115*5c4a5fe1SAndy Fiddaman 				error = 0;
116*5c4a5fe1SAndy Fiddaman 				goto done;
117*5c4a5fe1SAndy Fiddaman 			}
118*5c4a5fe1SAndy Fiddaman 			if (strchr(varfile, '=') == NULL) {
119*5c4a5fe1SAndy Fiddaman 				set_config_value("bootvars", varfile);
120*5c4a5fe1SAndy Fiddaman 			} else {
121*5c4a5fe1SAndy Fiddaman 				/* varfile doesn't exist, it's another config
122*5c4a5fe1SAndy Fiddaman 				 * option */
123*5c4a5fe1SAndy Fiddaman 				pci_parse_legacy_config(find_config_node("lpc"),
124*5c4a5fe1SAndy Fiddaman 				    varfile);
125*5c4a5fe1SAndy Fiddaman 			}
126*5c4a5fe1SAndy Fiddaman 
127*5c4a5fe1SAndy Fiddaman 			pci_parse_legacy_config(find_config_node("lpc"), str);
128*5c4a5fe1SAndy Fiddaman 			error = 0;
129*5c4a5fe1SAndy Fiddaman 			goto done;
130*5c4a5fe1SAndy Fiddaman 		}
131*5c4a5fe1SAndy Fiddaman 		if (strcasecmp(lpcdev, "tpm") == 0) {
132*5c4a5fe1SAndy Fiddaman 			nvlist_t *nvl = create_config_node("tpm");
133*5c4a5fe1SAndy Fiddaman 
134*5c4a5fe1SAndy Fiddaman 			tpm_type = strsep(&str, ",");
135*5c4a5fe1SAndy Fiddaman 			if (tpm_type == NULL) {
136*5c4a5fe1SAndy Fiddaman 				errx(4, "invalid tpm type \"%s\"", opts);
137*5c4a5fe1SAndy Fiddaman 			}
138*5c4a5fe1SAndy Fiddaman 			set_config_value_node(nvl, "type", tpm_type);
139*5c4a5fe1SAndy Fiddaman 
140*5c4a5fe1SAndy Fiddaman 			tpm_path = strsep(&str, ",");
141*5c4a5fe1SAndy Fiddaman 			if (tpm_path == NULL) {
142*5c4a5fe1SAndy Fiddaman 				errx(4, "invalid tpm path \"%s\"", opts);
143*5c4a5fe1SAndy Fiddaman 			}
144*5c4a5fe1SAndy Fiddaman 			set_config_value_node(nvl, "path", tpm_path);
145*5c4a5fe1SAndy Fiddaman 
146*5c4a5fe1SAndy Fiddaman 			pci_parse_legacy_config(find_config_node("tpm"), str);
147*5c4a5fe1SAndy Fiddaman 
148*5c4a5fe1SAndy Fiddaman 			set_config_value_node_if_unset(nvl, "version", "2.0");
149*5c4a5fe1SAndy Fiddaman 			error = 0;
150*5c4a5fe1SAndy Fiddaman 			goto done;
151*5c4a5fe1SAndy Fiddaman 		}
152*5c4a5fe1SAndy Fiddaman 		for (unit = 0; unit < LPC_UART_NUM; unit++) {
153*5c4a5fe1SAndy Fiddaman 			if (strcasecmp(lpcdev, lpc_uart_names[unit]) == 0) {
154*5c4a5fe1SAndy Fiddaman 				asprintf(&node_name, "lpc.%s.path",
155*5c4a5fe1SAndy Fiddaman 				    lpc_uart_names[unit]);
156*5c4a5fe1SAndy Fiddaman 				set_config_value(node_name, str);
157*5c4a5fe1SAndy Fiddaman 				free(node_name);
158*5c4a5fe1SAndy Fiddaman 				error = 0;
159*5c4a5fe1SAndy Fiddaman 				goto done;
160*5c4a5fe1SAndy Fiddaman 			}
161*5c4a5fe1SAndy Fiddaman 		}
162*5c4a5fe1SAndy Fiddaman 		if (strcasecmp(lpcdev, pctestdev_getname()) == 0) {
163*5c4a5fe1SAndy Fiddaman 			asprintf(&node_name, "lpc.%s", pctestdev_getname());
164*5c4a5fe1SAndy Fiddaman 			set_config_bool(node_name, true);
165*5c4a5fe1SAndy Fiddaman 			free(node_name);
166*5c4a5fe1SAndy Fiddaman 			error = 0;
167*5c4a5fe1SAndy Fiddaman 			goto done;
168*5c4a5fe1SAndy Fiddaman 		}
169*5c4a5fe1SAndy Fiddaman 	}
170*5c4a5fe1SAndy Fiddaman 
171*5c4a5fe1SAndy Fiddaman done:
172*5c4a5fe1SAndy Fiddaman 	free(cpy);
173*5c4a5fe1SAndy Fiddaman 
174*5c4a5fe1SAndy Fiddaman 	return (error);
175*5c4a5fe1SAndy Fiddaman }
176*5c4a5fe1SAndy Fiddaman 
177*5c4a5fe1SAndy Fiddaman void
lpc_print_supported_devices(void)178*5c4a5fe1SAndy Fiddaman lpc_print_supported_devices(void)
179*5c4a5fe1SAndy Fiddaman {
180*5c4a5fe1SAndy Fiddaman 	size_t i;
181*5c4a5fe1SAndy Fiddaman 
182*5c4a5fe1SAndy Fiddaman 	printf("bootrom\n");
183*5c4a5fe1SAndy Fiddaman 	for (i = 0; i < LPC_UART_NUM; i++)
184*5c4a5fe1SAndy Fiddaman 		printf("%s\n", lpc_uart_names[i]);
185*5c4a5fe1SAndy Fiddaman 	printf("tpm\n");
186*5c4a5fe1SAndy Fiddaman 	printf("%s\n", pctestdev_getname());
187*5c4a5fe1SAndy Fiddaman }
188*5c4a5fe1SAndy Fiddaman 
189*5c4a5fe1SAndy Fiddaman const char *
lpc_fwcfg(void)190*5c4a5fe1SAndy Fiddaman lpc_fwcfg(void)
191*5c4a5fe1SAndy Fiddaman {
192*5c4a5fe1SAndy Fiddaman 	return (get_config_value("lpc.fwcfg"));
193*5c4a5fe1SAndy Fiddaman }
194*5c4a5fe1SAndy Fiddaman 
195*5c4a5fe1SAndy Fiddaman static void
lpc_uart_intr_assert(void * arg)196*5c4a5fe1SAndy Fiddaman lpc_uart_intr_assert(void *arg)
197*5c4a5fe1SAndy Fiddaman {
198*5c4a5fe1SAndy Fiddaman 	struct lpc_uart_softc *sc = arg;
199*5c4a5fe1SAndy Fiddaman 
200*5c4a5fe1SAndy Fiddaman 	assert(sc->irq >= 0);
201*5c4a5fe1SAndy Fiddaman 
202*5c4a5fe1SAndy Fiddaman 	vm_isa_pulse_irq(lpc_bridge->pi_vmctx, sc->irq, sc->irq);
203*5c4a5fe1SAndy Fiddaman }
204*5c4a5fe1SAndy Fiddaman 
205*5c4a5fe1SAndy Fiddaman static void
lpc_uart_intr_deassert(void * arg __unused)206*5c4a5fe1SAndy Fiddaman lpc_uart_intr_deassert(void *arg __unused)
207*5c4a5fe1SAndy Fiddaman {
208*5c4a5fe1SAndy Fiddaman 	/*
209*5c4a5fe1SAndy Fiddaman 	 * The COM devices on the LPC bus generate edge triggered interrupts,
210*5c4a5fe1SAndy Fiddaman 	 * so nothing more to do here.
211*5c4a5fe1SAndy Fiddaman 	 */
212*5c4a5fe1SAndy Fiddaman }
213*5c4a5fe1SAndy Fiddaman 
214*5c4a5fe1SAndy Fiddaman static int
lpc_uart_io_handler(struct vmctx * ctx __unused,int in,int port,int bytes,uint32_t * eax,void * arg)215*5c4a5fe1SAndy Fiddaman lpc_uart_io_handler(struct vmctx *ctx __unused, int in,
216*5c4a5fe1SAndy Fiddaman     int port, int bytes, uint32_t *eax, void *arg)
217*5c4a5fe1SAndy Fiddaman {
218*5c4a5fe1SAndy Fiddaman 	int offset;
219*5c4a5fe1SAndy Fiddaman 	struct lpc_uart_softc *sc = arg;
220*5c4a5fe1SAndy Fiddaman 
221*5c4a5fe1SAndy Fiddaman 	offset = port - sc->iobase;
222*5c4a5fe1SAndy Fiddaman 
223*5c4a5fe1SAndy Fiddaman 	switch (bytes) {
224*5c4a5fe1SAndy Fiddaman 	case 1:
225*5c4a5fe1SAndy Fiddaman 		if (in)
226*5c4a5fe1SAndy Fiddaman 			*eax = uart_ns16550_read(sc->uart_softc, offset);
227*5c4a5fe1SAndy Fiddaman 		else
228*5c4a5fe1SAndy Fiddaman 			uart_ns16550_write(sc->uart_softc, offset, *eax);
229*5c4a5fe1SAndy Fiddaman 		break;
230*5c4a5fe1SAndy Fiddaman 	case 2:
231*5c4a5fe1SAndy Fiddaman 		if (in) {
232*5c4a5fe1SAndy Fiddaman 			*eax = uart_ns16550_read(sc->uart_softc, offset);
233*5c4a5fe1SAndy Fiddaman 			*eax |=
234*5c4a5fe1SAndy Fiddaman 			    uart_ns16550_read(sc->uart_softc, offset + 1) << 8;
235*5c4a5fe1SAndy Fiddaman 		} else {
236*5c4a5fe1SAndy Fiddaman 			uart_ns16550_write(sc->uart_softc, offset, *eax);
237*5c4a5fe1SAndy Fiddaman 			uart_ns16550_write(sc->uart_softc, offset + 1,
238*5c4a5fe1SAndy Fiddaman 			    *eax >> 8);
239*5c4a5fe1SAndy Fiddaman 		}
240*5c4a5fe1SAndy Fiddaman 		break;
241*5c4a5fe1SAndy Fiddaman #ifndef __FreeBSD__
242*5c4a5fe1SAndy Fiddaman 	case 4:
243*5c4a5fe1SAndy Fiddaman 		if (in) {
244*5c4a5fe1SAndy Fiddaman 			*eax = uart_ns16550_read(sc->uart_softc, offset);
245*5c4a5fe1SAndy Fiddaman 			*eax |= uart_ns16550_read(sc->uart_softc,
246*5c4a5fe1SAndy Fiddaman 			    offset + 1) << 8;
247*5c4a5fe1SAndy Fiddaman 			*eax |= uart_ns16550_read(sc->uart_softc,
248*5c4a5fe1SAndy Fiddaman 			    offset + 2) << 16;
249*5c4a5fe1SAndy Fiddaman 			*eax |= uart_ns16550_read(sc->uart_softc,
250*5c4a5fe1SAndy Fiddaman 			    offset + 3) << 24;
251*5c4a5fe1SAndy Fiddaman 		} else {
252*5c4a5fe1SAndy Fiddaman 			uart_ns16550_write(sc->uart_softc, offset, *eax);
253*5c4a5fe1SAndy Fiddaman 			uart_ns16550_write(sc->uart_softc,
254*5c4a5fe1SAndy Fiddaman 			    offset + 1, *eax >> 8);
255*5c4a5fe1SAndy Fiddaman 			uart_ns16550_write(sc->uart_softc,
256*5c4a5fe1SAndy Fiddaman 			    offset + 2, *eax >> 16);
257*5c4a5fe1SAndy Fiddaman 			uart_ns16550_write(sc->uart_softc,
258*5c4a5fe1SAndy Fiddaman 			    offset + 3, *eax >> 24);
259*5c4a5fe1SAndy Fiddaman 		}
260*5c4a5fe1SAndy Fiddaman 		break;
261*5c4a5fe1SAndy Fiddaman #endif
262*5c4a5fe1SAndy Fiddaman 	default:
263*5c4a5fe1SAndy Fiddaman 		return (-1);
264*5c4a5fe1SAndy Fiddaman 	}
265*5c4a5fe1SAndy Fiddaman 
266*5c4a5fe1SAndy Fiddaman 	return (0);
267*5c4a5fe1SAndy Fiddaman }
268*5c4a5fe1SAndy Fiddaman 
269*5c4a5fe1SAndy Fiddaman static int
lpc_init(struct vmctx * ctx)270*5c4a5fe1SAndy Fiddaman lpc_init(struct vmctx *ctx)
271*5c4a5fe1SAndy Fiddaman {
272*5c4a5fe1SAndy Fiddaman 	struct lpc_uart_softc *sc;
273*5c4a5fe1SAndy Fiddaman 	struct inout_port iop;
274*5c4a5fe1SAndy Fiddaman 	const char *backend, *name;
275*5c4a5fe1SAndy Fiddaman 	char *node_name;
276*5c4a5fe1SAndy Fiddaman 	int unit, error;
277*5c4a5fe1SAndy Fiddaman 
278*5c4a5fe1SAndy Fiddaman 	/* COM1 and COM2 */
279*5c4a5fe1SAndy Fiddaman 	for (unit = 0; unit < LPC_UART_NUM; unit++) {
280*5c4a5fe1SAndy Fiddaman 		sc = &lpc_uart_softc[unit];
281*5c4a5fe1SAndy Fiddaman 		name = lpc_uart_names[unit];
282*5c4a5fe1SAndy Fiddaman 
283*5c4a5fe1SAndy Fiddaman 		if (uart_legacy_alloc(unit, &sc->iobase, &sc->irq) != 0) {
284*5c4a5fe1SAndy Fiddaman 			EPRINTLN("Unable to allocate resources for "
285*5c4a5fe1SAndy Fiddaman 			    "LPC device %s", name);
286*5c4a5fe1SAndy Fiddaman 			return (-1);
287*5c4a5fe1SAndy Fiddaman 		}
288*5c4a5fe1SAndy Fiddaman 		pci_irq_reserve(sc->irq);
289*5c4a5fe1SAndy Fiddaman 
290*5c4a5fe1SAndy Fiddaman 		sc->uart_softc = uart_ns16550_init(lpc_uart_intr_assert,
291*5c4a5fe1SAndy Fiddaman 				    lpc_uart_intr_deassert, sc);
292*5c4a5fe1SAndy Fiddaman 
293*5c4a5fe1SAndy Fiddaman 		asprintf(&node_name, "lpc.%s.path", name);
294*5c4a5fe1SAndy Fiddaman 		backend = get_config_value(node_name);
295*5c4a5fe1SAndy Fiddaman 		free(node_name);
296*5c4a5fe1SAndy Fiddaman 		if (backend != NULL &&
297*5c4a5fe1SAndy Fiddaman 		    uart_ns16550_tty_open(sc->uart_softc, backend) != 0) {
298*5c4a5fe1SAndy Fiddaman 			EPRINTLN("Unable to initialize backend '%s' "
299*5c4a5fe1SAndy Fiddaman 			    "for LPC device %s", backend, name);
300*5c4a5fe1SAndy Fiddaman 			return (-1);
301*5c4a5fe1SAndy Fiddaman 		}
302*5c4a5fe1SAndy Fiddaman 
303*5c4a5fe1SAndy Fiddaman 		bzero(&iop, sizeof(struct inout_port));
304*5c4a5fe1SAndy Fiddaman 		iop.name = name;
305*5c4a5fe1SAndy Fiddaman 		iop.port = sc->iobase;
306*5c4a5fe1SAndy Fiddaman 		iop.size = UART_NS16550_IO_BAR_SIZE;
307*5c4a5fe1SAndy Fiddaman 		iop.flags = IOPORT_F_INOUT;
308*5c4a5fe1SAndy Fiddaman 		iop.handler = lpc_uart_io_handler;
309*5c4a5fe1SAndy Fiddaman 		iop.arg = sc;
310*5c4a5fe1SAndy Fiddaman 
311*5c4a5fe1SAndy Fiddaman 		error = register_inout(&iop);
312*5c4a5fe1SAndy Fiddaman 		assert(error == 0);
313*5c4a5fe1SAndy Fiddaman 		sc->enabled = 1;
314*5c4a5fe1SAndy Fiddaman 	}
315*5c4a5fe1SAndy Fiddaman 
316*5c4a5fe1SAndy Fiddaman 	/* pc-testdev */
317*5c4a5fe1SAndy Fiddaman 	asprintf(&node_name, "lpc.%s", pctestdev_getname());
318*5c4a5fe1SAndy Fiddaman 	if (get_config_bool_default(node_name, false)) {
319*5c4a5fe1SAndy Fiddaman 		error = pctestdev_init(ctx);
320*5c4a5fe1SAndy Fiddaman 		if (error)
321*5c4a5fe1SAndy Fiddaman 			return (error);
322*5c4a5fe1SAndy Fiddaman 	}
323*5c4a5fe1SAndy Fiddaman 	free(node_name);
324*5c4a5fe1SAndy Fiddaman 
325*5c4a5fe1SAndy Fiddaman 	return (0);
326*5c4a5fe1SAndy Fiddaman }
327*5c4a5fe1SAndy Fiddaman 
328*5c4a5fe1SAndy Fiddaman static void
pci_lpc_write_dsdt(struct pci_devinst * pi)329*5c4a5fe1SAndy Fiddaman pci_lpc_write_dsdt(struct pci_devinst *pi)
330*5c4a5fe1SAndy Fiddaman {
331*5c4a5fe1SAndy Fiddaman 	struct lpc_dsdt **ldpp, *ldp;
332*5c4a5fe1SAndy Fiddaman 
333*5c4a5fe1SAndy Fiddaman 	dsdt_line("");
334*5c4a5fe1SAndy Fiddaman 	dsdt_line("Device (ISA)");
335*5c4a5fe1SAndy Fiddaman 	dsdt_line("{");
336*5c4a5fe1SAndy Fiddaman 	dsdt_line("  Name (_ADR, 0x%04X%04X)", pi->pi_slot, pi->pi_func);
337*5c4a5fe1SAndy Fiddaman 	dsdt_line("  OperationRegion (LPCR, PCI_Config, 0x00, 0x100)");
338*5c4a5fe1SAndy Fiddaman 	dsdt_line("  Field (LPCR, AnyAcc, NoLock, Preserve)");
339*5c4a5fe1SAndy Fiddaman 	dsdt_line("  {");
340*5c4a5fe1SAndy Fiddaman 	dsdt_line("    Offset (0x60),");
341*5c4a5fe1SAndy Fiddaman 	dsdt_line("    PIRA,   8,");
342*5c4a5fe1SAndy Fiddaman 	dsdt_line("    PIRB,   8,");
343*5c4a5fe1SAndy Fiddaman 	dsdt_line("    PIRC,   8,");
344*5c4a5fe1SAndy Fiddaman 	dsdt_line("    PIRD,   8,");
345*5c4a5fe1SAndy Fiddaman 	dsdt_line("    Offset (0x68),");
346*5c4a5fe1SAndy Fiddaman 	dsdt_line("    PIRE,   8,");
347*5c4a5fe1SAndy Fiddaman 	dsdt_line("    PIRF,   8,");
348*5c4a5fe1SAndy Fiddaman 	dsdt_line("    PIRG,   8,");
349*5c4a5fe1SAndy Fiddaman 	dsdt_line("    PIRH,   8");
350*5c4a5fe1SAndy Fiddaman 	dsdt_line("  }");
351*5c4a5fe1SAndy Fiddaman 	dsdt_line("");
352*5c4a5fe1SAndy Fiddaman 
353*5c4a5fe1SAndy Fiddaman 	dsdt_indent(1);
354*5c4a5fe1SAndy Fiddaman 	SET_FOREACH(ldpp, lpc_dsdt_set) {
355*5c4a5fe1SAndy Fiddaman 		ldp = *ldpp;
356*5c4a5fe1SAndy Fiddaman 		ldp->handler();
357*5c4a5fe1SAndy Fiddaman 	}
358*5c4a5fe1SAndy Fiddaman 
359*5c4a5fe1SAndy Fiddaman 	dsdt_line("");
360*5c4a5fe1SAndy Fiddaman 	dsdt_line("Device (PIC)");
361*5c4a5fe1SAndy Fiddaman 	dsdt_line("{");
362*5c4a5fe1SAndy Fiddaman 	dsdt_line("  Name (_HID, EisaId (\"PNP0000\"))");
363*5c4a5fe1SAndy Fiddaman 	dsdt_line("  Name (_CRS, ResourceTemplate ()");
364*5c4a5fe1SAndy Fiddaman 	dsdt_line("  {");
365*5c4a5fe1SAndy Fiddaman 	dsdt_indent(2);
366*5c4a5fe1SAndy Fiddaman 	dsdt_fixed_ioport(IO_ICU1, 2);
367*5c4a5fe1SAndy Fiddaman 	dsdt_fixed_ioport(IO_ICU2, 2);
368*5c4a5fe1SAndy Fiddaman 	dsdt_fixed_irq(2);
369*5c4a5fe1SAndy Fiddaman 	dsdt_unindent(2);
370*5c4a5fe1SAndy Fiddaman 	dsdt_line("  })");
371*5c4a5fe1SAndy Fiddaman 	dsdt_line("}");
372*5c4a5fe1SAndy Fiddaman 
373*5c4a5fe1SAndy Fiddaman 	dsdt_line("");
374*5c4a5fe1SAndy Fiddaman 	dsdt_line("Device (TIMR)");
375*5c4a5fe1SAndy Fiddaman 	dsdt_line("{");
376*5c4a5fe1SAndy Fiddaman 	dsdt_line("  Name (_HID, EisaId (\"PNP0100\"))");
377*5c4a5fe1SAndy Fiddaman 	dsdt_line("  Name (_CRS, ResourceTemplate ()");
378*5c4a5fe1SAndy Fiddaman 	dsdt_line("  {");
379*5c4a5fe1SAndy Fiddaman 	dsdt_indent(2);
380*5c4a5fe1SAndy Fiddaman 	dsdt_fixed_ioport(IO_TIMER1_PORT, 4);
381*5c4a5fe1SAndy Fiddaman 	dsdt_fixed_irq(0);
382*5c4a5fe1SAndy Fiddaman 	dsdt_unindent(2);
383*5c4a5fe1SAndy Fiddaman 	dsdt_line("  })");
384*5c4a5fe1SAndy Fiddaman 	dsdt_line("}");
385*5c4a5fe1SAndy Fiddaman 	dsdt_unindent(1);
386*5c4a5fe1SAndy Fiddaman 
387*5c4a5fe1SAndy Fiddaman 	dsdt_line("}");
388*5c4a5fe1SAndy Fiddaman }
389*5c4a5fe1SAndy Fiddaman 
390*5c4a5fe1SAndy Fiddaman static void
pci_lpc_sysres_dsdt(void)391*5c4a5fe1SAndy Fiddaman pci_lpc_sysres_dsdt(void)
392*5c4a5fe1SAndy Fiddaman {
393*5c4a5fe1SAndy Fiddaman 	struct lpc_sysres **lspp, *lsp;
394*5c4a5fe1SAndy Fiddaman 
395*5c4a5fe1SAndy Fiddaman 	dsdt_line("");
396*5c4a5fe1SAndy Fiddaman 	dsdt_line("Device (SIO)");
397*5c4a5fe1SAndy Fiddaman 	dsdt_line("{");
398*5c4a5fe1SAndy Fiddaman 	dsdt_line("  Name (_HID, EisaId (\"PNP0C02\"))");
399*5c4a5fe1SAndy Fiddaman 	dsdt_line("  Name (_CRS, ResourceTemplate ()");
400*5c4a5fe1SAndy Fiddaman 	dsdt_line("  {");
401*5c4a5fe1SAndy Fiddaman 
402*5c4a5fe1SAndy Fiddaman 	dsdt_indent(2);
403*5c4a5fe1SAndy Fiddaman 	SET_FOREACH(lspp, lpc_sysres_set) {
404*5c4a5fe1SAndy Fiddaman 		lsp = *lspp;
405*5c4a5fe1SAndy Fiddaman 		switch (lsp->type) {
406*5c4a5fe1SAndy Fiddaman 		case LPC_SYSRES_IO:
407*5c4a5fe1SAndy Fiddaman 			dsdt_fixed_ioport(lsp->base, lsp->length);
408*5c4a5fe1SAndy Fiddaman 			break;
409*5c4a5fe1SAndy Fiddaman 		case LPC_SYSRES_MEM:
410*5c4a5fe1SAndy Fiddaman 			dsdt_fixed_mem32(lsp->base, lsp->length);
411*5c4a5fe1SAndy Fiddaman 			break;
412*5c4a5fe1SAndy Fiddaman 		}
413*5c4a5fe1SAndy Fiddaman 	}
414*5c4a5fe1SAndy Fiddaman 	dsdt_unindent(2);
415*5c4a5fe1SAndy Fiddaman 
416*5c4a5fe1SAndy Fiddaman 	dsdt_line("  })");
417*5c4a5fe1SAndy Fiddaman 	dsdt_line("}");
418*5c4a5fe1SAndy Fiddaman }
419*5c4a5fe1SAndy Fiddaman LPC_DSDT(pci_lpc_sysres_dsdt);
420*5c4a5fe1SAndy Fiddaman 
421*5c4a5fe1SAndy Fiddaman static void
pci_lpc_uart_dsdt(void)422*5c4a5fe1SAndy Fiddaman pci_lpc_uart_dsdt(void)
423*5c4a5fe1SAndy Fiddaman {
424*5c4a5fe1SAndy Fiddaman 	struct lpc_uart_softc *sc;
425*5c4a5fe1SAndy Fiddaman 	int unit;
426*5c4a5fe1SAndy Fiddaman 
427*5c4a5fe1SAndy Fiddaman 	for (unit = 0; unit < LPC_UART_NUM; unit++) {
428*5c4a5fe1SAndy Fiddaman 		sc = &lpc_uart_softc[unit];
429*5c4a5fe1SAndy Fiddaman 		if (!sc->enabled)
430*5c4a5fe1SAndy Fiddaman 			continue;
431*5c4a5fe1SAndy Fiddaman 		dsdt_line("");
432*5c4a5fe1SAndy Fiddaman 		dsdt_line("Device (%s)", lpc_uart_acpi_names[unit]);
433*5c4a5fe1SAndy Fiddaman 		dsdt_line("{");
434*5c4a5fe1SAndy Fiddaman 		dsdt_line("  Name (_HID, EisaId (\"PNP0501\"))");
435*5c4a5fe1SAndy Fiddaman 		dsdt_line("  Name (_UID, %d)", unit + 1);
436*5c4a5fe1SAndy Fiddaman 		dsdt_line("  Name (_CRS, ResourceTemplate ()");
437*5c4a5fe1SAndy Fiddaman 		dsdt_line("  {");
438*5c4a5fe1SAndy Fiddaman 		dsdt_indent(2);
439*5c4a5fe1SAndy Fiddaman 		dsdt_fixed_ioport(sc->iobase, UART_NS16550_IO_BAR_SIZE);
440*5c4a5fe1SAndy Fiddaman 		dsdt_fixed_irq(sc->irq);
441*5c4a5fe1SAndy Fiddaman 		dsdt_unindent(2);
442*5c4a5fe1SAndy Fiddaman 		dsdt_line("  })");
443*5c4a5fe1SAndy Fiddaman 		dsdt_line("}");
444*5c4a5fe1SAndy Fiddaman 	}
445*5c4a5fe1SAndy Fiddaman }
446*5c4a5fe1SAndy Fiddaman LPC_DSDT(pci_lpc_uart_dsdt);
447*5c4a5fe1SAndy Fiddaman 
448*5c4a5fe1SAndy Fiddaman static int
pci_lpc_cfgwrite(struct pci_devinst * pi,int coff,int bytes,uint32_t val)449*5c4a5fe1SAndy Fiddaman pci_lpc_cfgwrite(struct pci_devinst *pi, int coff, int bytes, uint32_t val)
450*5c4a5fe1SAndy Fiddaman {
451*5c4a5fe1SAndy Fiddaman 	int pirq_pin;
452*5c4a5fe1SAndy Fiddaman 
453*5c4a5fe1SAndy Fiddaman 	if (bytes == 1) {
454*5c4a5fe1SAndy Fiddaman 		pirq_pin = 0;
455*5c4a5fe1SAndy Fiddaman 		if (coff >= 0x60 && coff <= 0x63)
456*5c4a5fe1SAndy Fiddaman 			pirq_pin = coff - 0x60 + 1;
457*5c4a5fe1SAndy Fiddaman 		if (coff >= 0x68 && coff <= 0x6b)
458*5c4a5fe1SAndy Fiddaman 			pirq_pin = coff - 0x68 + 5;
459*5c4a5fe1SAndy Fiddaman 		if (pirq_pin != 0) {
460*5c4a5fe1SAndy Fiddaman 			pirq_write(pi->pi_vmctx, pirq_pin, val);
461*5c4a5fe1SAndy Fiddaman 			pci_set_cfgdata8(pi, coff, pirq_read(pirq_pin));
462*5c4a5fe1SAndy Fiddaman 			return (0);
463*5c4a5fe1SAndy Fiddaman 		}
464*5c4a5fe1SAndy Fiddaman 	}
465*5c4a5fe1SAndy Fiddaman 	return (-1);
466*5c4a5fe1SAndy Fiddaman }
467*5c4a5fe1SAndy Fiddaman 
468*5c4a5fe1SAndy Fiddaman static void
pci_lpc_write(struct pci_devinst * pi __unused,int baridx __unused,uint64_t offset __unused,int size __unused,uint64_t value __unused)469*5c4a5fe1SAndy Fiddaman pci_lpc_write(struct pci_devinst *pi __unused, int baridx __unused,
470*5c4a5fe1SAndy Fiddaman     uint64_t offset __unused, int size __unused, uint64_t value __unused)
471*5c4a5fe1SAndy Fiddaman {
472*5c4a5fe1SAndy Fiddaman }
473*5c4a5fe1SAndy Fiddaman 
474*5c4a5fe1SAndy Fiddaman static uint64_t
pci_lpc_read(struct pci_devinst * pi __unused,int baridx __unused,uint64_t offset __unused,int size __unused)475*5c4a5fe1SAndy Fiddaman pci_lpc_read(struct pci_devinst *pi __unused, int baridx __unused,
476*5c4a5fe1SAndy Fiddaman     uint64_t offset __unused, int size __unused)
477*5c4a5fe1SAndy Fiddaman {
478*5c4a5fe1SAndy Fiddaman 	return (0);
479*5c4a5fe1SAndy Fiddaman }
480*5c4a5fe1SAndy Fiddaman 
481*5c4a5fe1SAndy Fiddaman #define	LPC_DEV		0x7000
482*5c4a5fe1SAndy Fiddaman #define	LPC_VENDOR	0x8086
483*5c4a5fe1SAndy Fiddaman #define LPC_REVID	0x00
484*5c4a5fe1SAndy Fiddaman #define LPC_SUBVEND_0	0x0000
485*5c4a5fe1SAndy Fiddaman #define LPC_SUBDEV_0	0x0000
486*5c4a5fe1SAndy Fiddaman 
487*5c4a5fe1SAndy Fiddaman #ifdef	__FreeBSD__
488*5c4a5fe1SAndy Fiddaman static int
pci_lpc_get_sel(struct pcisel * const sel)489*5c4a5fe1SAndy Fiddaman pci_lpc_get_sel(struct pcisel *const sel)
490*5c4a5fe1SAndy Fiddaman {
491*5c4a5fe1SAndy Fiddaman 	assert(sel != NULL);
492*5c4a5fe1SAndy Fiddaman 
493*5c4a5fe1SAndy Fiddaman 	memset(sel, 0, sizeof(*sel));
494*5c4a5fe1SAndy Fiddaman 
495*5c4a5fe1SAndy Fiddaman 	for (uint8_t slot = 0; slot <= PCI_SLOTMAX; ++slot) {
496*5c4a5fe1SAndy Fiddaman 		uint8_t max_func = 0;
497*5c4a5fe1SAndy Fiddaman 
498*5c4a5fe1SAndy Fiddaman 		sel->pc_dev = slot;
499*5c4a5fe1SAndy Fiddaman 		sel->pc_func = 0;
500*5c4a5fe1SAndy Fiddaman 
501*5c4a5fe1SAndy Fiddaman 		if (pci_host_read_config(sel, PCIR_HDRTYPE, 1) & PCIM_MFDEV)
502*5c4a5fe1SAndy Fiddaman 			max_func = PCI_FUNCMAX;
503*5c4a5fe1SAndy Fiddaman 
504*5c4a5fe1SAndy Fiddaman 		for (uint8_t func = 0; func <= max_func; ++func) {
505*5c4a5fe1SAndy Fiddaman 			sel->pc_func = func;
506*5c4a5fe1SAndy Fiddaman 
507*5c4a5fe1SAndy Fiddaman 			if (pci_host_read_config(sel, PCIR_CLASS, 1) ==
508*5c4a5fe1SAndy Fiddaman 			    PCIC_BRIDGE &&
509*5c4a5fe1SAndy Fiddaman 			    pci_host_read_config(sel, PCIR_SUBCLASS, 1) ==
510*5c4a5fe1SAndy Fiddaman 			    PCIS_BRIDGE_ISA) {
511*5c4a5fe1SAndy Fiddaman 				return (0);
512*5c4a5fe1SAndy Fiddaman 			}
513*5c4a5fe1SAndy Fiddaman 		}
514*5c4a5fe1SAndy Fiddaman 	}
515*5c4a5fe1SAndy Fiddaman 
516*5c4a5fe1SAndy Fiddaman 	warnx("%s: Unable to find host selector of LPC bridge.", __func__);
517*5c4a5fe1SAndy Fiddaman 
518*5c4a5fe1SAndy Fiddaman 	return (-1);
519*5c4a5fe1SAndy Fiddaman }
520*5c4a5fe1SAndy Fiddaman #else
521*5c4a5fe1SAndy Fiddaman /*
522*5c4a5fe1SAndy Fiddaman  * This function is used to find the PCI selector for the host's LPC so that
523*5c4a5fe1SAndy Fiddaman  * its various IDs can be used to configure the guest LPC with the same values
524*5c4a5fe1SAndy Fiddaman  * when the `host` keyword is used in the configuration.
525*5c4a5fe1SAndy Fiddaman  * On illumos we always just report that we cannot find the host LPC. This is
526*5c4a5fe1SAndy Fiddaman  * likely to be true in the case that we're running in a zone anyway.
527*5c4a5fe1SAndy Fiddaman  */
528*5c4a5fe1SAndy Fiddaman static int
pci_lpc_get_sel(struct pcisel * const sel __unused)529*5c4a5fe1SAndy Fiddaman pci_lpc_get_sel(struct pcisel *const sel __unused)
530*5c4a5fe1SAndy Fiddaman {
531*5c4a5fe1SAndy Fiddaman 	return (-1);
532*5c4a5fe1SAndy Fiddaman }
533*5c4a5fe1SAndy Fiddaman #endif
534*5c4a5fe1SAndy Fiddaman 
535*5c4a5fe1SAndy Fiddaman static int
pci_lpc_init(struct pci_devinst * pi,nvlist_t * nvl)536*5c4a5fe1SAndy Fiddaman pci_lpc_init(struct pci_devinst *pi, nvlist_t *nvl)
537*5c4a5fe1SAndy Fiddaman {
538*5c4a5fe1SAndy Fiddaman 	struct pcisel sel = { 0 };
539*5c4a5fe1SAndy Fiddaman 	struct pcisel *selp = NULL;
540*5c4a5fe1SAndy Fiddaman 	uint16_t device, subdevice, subvendor, vendor;
541*5c4a5fe1SAndy Fiddaman 	uint8_t revid;
542*5c4a5fe1SAndy Fiddaman 
543*5c4a5fe1SAndy Fiddaman 	/*
544*5c4a5fe1SAndy Fiddaman 	 * Do not allow more than one LPC bridge to be configured.
545*5c4a5fe1SAndy Fiddaman 	 */
546*5c4a5fe1SAndy Fiddaman 	if (lpc_bridge != NULL) {
547*5c4a5fe1SAndy Fiddaman 		EPRINTLN("Only one LPC bridge is allowed.");
548*5c4a5fe1SAndy Fiddaman 		return (-1);
549*5c4a5fe1SAndy Fiddaman 	}
550*5c4a5fe1SAndy Fiddaman 
551*5c4a5fe1SAndy Fiddaman 	/*
552*5c4a5fe1SAndy Fiddaman 	 * Enforce that the LPC can only be configured on bus 0. This
553*5c4a5fe1SAndy Fiddaman 	 * simplifies the ACPI DSDT because it can provide a decode for
554*5c4a5fe1SAndy Fiddaman 	 * all legacy i/o ports behind bus 0.
555*5c4a5fe1SAndy Fiddaman 	 */
556*5c4a5fe1SAndy Fiddaman 	if (pi->pi_bus != 0) {
557*5c4a5fe1SAndy Fiddaman 		EPRINTLN("LPC bridge can be present only on bus 0.");
558*5c4a5fe1SAndy Fiddaman 		return (-1);
559*5c4a5fe1SAndy Fiddaman 	}
560*5c4a5fe1SAndy Fiddaman 
561*5c4a5fe1SAndy Fiddaman 	if (lpc_init(pi->pi_vmctx) != 0)
562*5c4a5fe1SAndy Fiddaman 		return (-1);
563*5c4a5fe1SAndy Fiddaman 
564*5c4a5fe1SAndy Fiddaman 	if (pci_lpc_get_sel(&sel) == 0)
565*5c4a5fe1SAndy Fiddaman 		selp = &sel;
566*5c4a5fe1SAndy Fiddaman 
567*5c4a5fe1SAndy Fiddaman 	vendor = pci_config_read_reg(selp, nvl, PCIR_VENDOR, 2, LPC_VENDOR);
568*5c4a5fe1SAndy Fiddaman 	device = pci_config_read_reg(selp, nvl, PCIR_DEVICE, 2, LPC_DEV);
569*5c4a5fe1SAndy Fiddaman 	revid = pci_config_read_reg(selp, nvl, PCIR_REVID, 1, LPC_REVID);
570*5c4a5fe1SAndy Fiddaman 	subvendor = pci_config_read_reg(selp, nvl, PCIR_SUBVEND_0, 2,
571*5c4a5fe1SAndy Fiddaman 	    LPC_SUBVEND_0);
572*5c4a5fe1SAndy Fiddaman 	subdevice = pci_config_read_reg(selp, nvl, PCIR_SUBDEV_0, 2,
573*5c4a5fe1SAndy Fiddaman 	    LPC_SUBDEV_0);
574*5c4a5fe1SAndy Fiddaman 
575*5c4a5fe1SAndy Fiddaman 	/* initialize config space */
576*5c4a5fe1SAndy Fiddaman 	pci_set_cfgdata16(pi, PCIR_VENDOR, vendor);
577*5c4a5fe1SAndy Fiddaman 	pci_set_cfgdata16(pi, PCIR_DEVICE, device);
578*5c4a5fe1SAndy Fiddaman 	pci_set_cfgdata8(pi, PCIR_CLASS, PCIC_BRIDGE);
579*5c4a5fe1SAndy Fiddaman 	pci_set_cfgdata8(pi, PCIR_SUBCLASS, PCIS_BRIDGE_ISA);
580*5c4a5fe1SAndy Fiddaman 	pci_set_cfgdata8(pi, PCIR_REVID, revid);
581*5c4a5fe1SAndy Fiddaman 	pci_set_cfgdata16(pi, PCIR_SUBVEND_0, subvendor);
582*5c4a5fe1SAndy Fiddaman 	pci_set_cfgdata16(pi, PCIR_SUBDEV_0, subdevice);
583*5c4a5fe1SAndy Fiddaman 
584*5c4a5fe1SAndy Fiddaman 	lpc_bridge = pi;
585*5c4a5fe1SAndy Fiddaman 
586*5c4a5fe1SAndy Fiddaman 	return (0);
587*5c4a5fe1SAndy Fiddaman }
588*5c4a5fe1SAndy Fiddaman 
589*5c4a5fe1SAndy Fiddaman char *
lpc_pirq_name(int pin)590*5c4a5fe1SAndy Fiddaman lpc_pirq_name(int pin)
591*5c4a5fe1SAndy Fiddaman {
592*5c4a5fe1SAndy Fiddaman 	char *name;
593*5c4a5fe1SAndy Fiddaman 
594*5c4a5fe1SAndy Fiddaman 	if (lpc_bridge == NULL)
595*5c4a5fe1SAndy Fiddaman 		return (NULL);
596*5c4a5fe1SAndy Fiddaman 	asprintf(&name, "\\_SB.PC00.ISA.LNK%c,", 'A' + pin - 1);
597*5c4a5fe1SAndy Fiddaman 	return (name);
598*5c4a5fe1SAndy Fiddaman }
599*5c4a5fe1SAndy Fiddaman 
600*5c4a5fe1SAndy Fiddaman void
lpc_pirq_routed(void)601*5c4a5fe1SAndy Fiddaman lpc_pirq_routed(void)
602*5c4a5fe1SAndy Fiddaman {
603*5c4a5fe1SAndy Fiddaman 	int pin;
604*5c4a5fe1SAndy Fiddaman 
605*5c4a5fe1SAndy Fiddaman 	if (lpc_bridge == NULL)
606*5c4a5fe1SAndy Fiddaman 		return;
607*5c4a5fe1SAndy Fiddaman 
608*5c4a5fe1SAndy Fiddaman  	for (pin = 0; pin < 4; pin++)
609*5c4a5fe1SAndy Fiddaman 		pci_set_cfgdata8(lpc_bridge, 0x60 + pin, pirq_read(pin + 1));
610*5c4a5fe1SAndy Fiddaman 	for (pin = 0; pin < 4; pin++)
611*5c4a5fe1SAndy Fiddaman 		pci_set_cfgdata8(lpc_bridge, 0x68 + pin, pirq_read(pin + 5));
612*5c4a5fe1SAndy Fiddaman }
613*5c4a5fe1SAndy Fiddaman 
614*5c4a5fe1SAndy Fiddaman static const struct pci_devemu pci_de_lpc = {
615*5c4a5fe1SAndy Fiddaman 	.pe_emu =	"lpc",
616*5c4a5fe1SAndy Fiddaman 	.pe_init =	pci_lpc_init,
617*5c4a5fe1SAndy Fiddaman 	.pe_write_dsdt = pci_lpc_write_dsdt,
618*5c4a5fe1SAndy Fiddaman 	.pe_cfgwrite =	pci_lpc_cfgwrite,
619*5c4a5fe1SAndy Fiddaman 	.pe_barwrite =	pci_lpc_write,
620*5c4a5fe1SAndy Fiddaman 	.pe_barread =	pci_lpc_read
621*5c4a5fe1SAndy Fiddaman };
622*5c4a5fe1SAndy Fiddaman PCI_EMUL_SET(pci_de_lpc);
623