xref: /freebsd-src/sys/x86/cpufreq/smist.c (revision fdafd315ad0d0f28a11b9fb4476a9ab059c62b92)
132580301SAttilio Rao /*-
2*4d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3ebf5747bSPedro F. Giffuni  *
432580301SAttilio Rao  * Copyright (c) 2005 Bruno Ducrot
532580301SAttilio Rao  *
632580301SAttilio Rao  * Redistribution and use in source and binary forms, with or without
732580301SAttilio Rao  * modification, are permitted provided that the following conditions
832580301SAttilio Rao  * are met:
932580301SAttilio Rao  * 1. Redistributions of source code must retain the above copyright
1032580301SAttilio Rao  *    notice, this list of conditions and the following disclaimer.
1132580301SAttilio Rao  * 2. Redistributions in binary form must reproduce the above copyright
1232580301SAttilio Rao  *    notice, this list of conditions and the following disclaimer in the
1332580301SAttilio Rao  *    documentation and/or other materials provided with the distribution.
1432580301SAttilio Rao  *
1532580301SAttilio Rao  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
1632580301SAttilio Rao  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
1732580301SAttilio Rao  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
1832580301SAttilio Rao  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
1932580301SAttilio Rao  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
2032580301SAttilio Rao  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2132580301SAttilio Rao  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2232580301SAttilio Rao  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2332580301SAttilio Rao  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
2432580301SAttilio Rao  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2532580301SAttilio Rao  */
2632580301SAttilio Rao 
2732580301SAttilio Rao /*
2832580301SAttilio Rao  * This driver is based upon information found by examining speedstep-0.5
2932580301SAttilio Rao  * from Marc Lehman, which includes all the reverse engineering effort of
3032580301SAttilio Rao  * Malik Martin (function 1 and 2 of the GSI).
3132580301SAttilio Rao  *
3232580301SAttilio Rao  * The correct way for the OS to take ownership from the BIOS was found by
3332580301SAttilio Rao  * Hiroshi Miura (function 0 of the GSI).
3432580301SAttilio Rao  *
3532580301SAttilio Rao  * Finally, the int 15h call interface was (partially) documented by Intel.
3632580301SAttilio Rao  *
3732580301SAttilio Rao  * Many thanks to Jon Noack for testing and debugging this driver.
3832580301SAttilio Rao  */
3932580301SAttilio Rao 
4032580301SAttilio Rao #include <sys/param.h>
4132580301SAttilio Rao #include <sys/bus.h>
4232580301SAttilio Rao #include <sys/cpu.h>
4332580301SAttilio Rao #include <sys/kernel.h>
4432580301SAttilio Rao #include <sys/module.h>
45e2e050c8SConrad Meyer #include <sys/mutex.h>
4632580301SAttilio Rao #include <sys/systm.h>
4732580301SAttilio Rao 
4832580301SAttilio Rao #include <machine/bus.h>
4932580301SAttilio Rao #include <machine/cputypes.h>
5032580301SAttilio Rao #include <machine/md_var.h>
5132580301SAttilio Rao #include <machine/vm86.h>
5232580301SAttilio Rao 
5332580301SAttilio Rao #include <dev/pci/pcivar.h>
5432580301SAttilio Rao #include <dev/pci/pcireg.h>
5532580301SAttilio Rao 
5632580301SAttilio Rao #include <vm/vm.h>
5732580301SAttilio Rao #include <vm/pmap.h>
5832580301SAttilio Rao 
5932580301SAttilio Rao #include "cpufreq_if.h"
6032580301SAttilio Rao 
6132580301SAttilio Rao #if 0
6232580301SAttilio Rao #define DPRINT(dev, x...)	device_printf(dev, x)
6332580301SAttilio Rao #else
6432580301SAttilio Rao #define DPRINT(dev, x...)
6532580301SAttilio Rao #endif
6632580301SAttilio Rao 
6732580301SAttilio Rao struct smist_softc {
6832580301SAttilio Rao 	device_t		 dev;
6932580301SAttilio Rao 	int			 smi_cmd;
7032580301SAttilio Rao 	int			 smi_data;
7132580301SAttilio Rao 	int			 command;
7232580301SAttilio Rao 	int			 flags;
7332580301SAttilio Rao 	struct cf_setting	 sets[2];	/* Only two settings. */
7432580301SAttilio Rao };
7532580301SAttilio Rao 
7632580301SAttilio Rao static char smist_magic[] = "Copyright (c) 1999 Intel Corporation";
7732580301SAttilio Rao 
7832580301SAttilio Rao static void	smist_identify(driver_t *driver, device_t parent);
7932580301SAttilio Rao static int	smist_probe(device_t dev);
8032580301SAttilio Rao static int	smist_attach(device_t dev);
8132580301SAttilio Rao static int	smist_detach(device_t dev);
8232580301SAttilio Rao static int	smist_settings(device_t dev, struct cf_setting *sets,
8332580301SAttilio Rao 		    int *count);
8432580301SAttilio Rao static int	smist_set(device_t dev, const struct cf_setting *set);
8532580301SAttilio Rao static int	smist_get(device_t dev, struct cf_setting *set);
8632580301SAttilio Rao static int	smist_type(device_t dev, int *type);
8732580301SAttilio Rao 
8832580301SAttilio Rao static device_method_t smist_methods[] = {
8932580301SAttilio Rao 	/* Device interface */
9032580301SAttilio Rao 	DEVMETHOD(device_identify,	smist_identify),
9132580301SAttilio Rao 	DEVMETHOD(device_probe,		smist_probe),
9232580301SAttilio Rao 	DEVMETHOD(device_attach,	smist_attach),
9332580301SAttilio Rao 	DEVMETHOD(device_detach,	smist_detach),
9432580301SAttilio Rao 
9532580301SAttilio Rao 	/* cpufreq interface */
9632580301SAttilio Rao 	DEVMETHOD(cpufreq_drv_set,	smist_set),
9732580301SAttilio Rao 	DEVMETHOD(cpufreq_drv_get,	smist_get),
9832580301SAttilio Rao 	DEVMETHOD(cpufreq_drv_type,	smist_type),
9932580301SAttilio Rao 	DEVMETHOD(cpufreq_drv_settings,	smist_settings),
10032580301SAttilio Rao 	{0, 0}
10132580301SAttilio Rao };
10232580301SAttilio Rao 
10332580301SAttilio Rao static driver_t smist_driver = {
10432580301SAttilio Rao 	"smist", smist_methods, sizeof(struct smist_softc)
10532580301SAttilio Rao };
106b3407dccSJohn Baldwin 
107b3407dccSJohn Baldwin DRIVER_MODULE(smist, cpu, smist_driver, 0, 0);
10832580301SAttilio Rao 
10932580301SAttilio Rao struct piix4_pci_device {
11032580301SAttilio Rao 	uint16_t		 vendor;
11132580301SAttilio Rao 	uint16_t		 device;
11232580301SAttilio Rao 	char			*desc;
11332580301SAttilio Rao };
11432580301SAttilio Rao 
11532580301SAttilio Rao static struct piix4_pci_device piix4_pci_devices[] = {
11632580301SAttilio Rao 	{0x8086, 0x7113, "Intel PIIX4 ISA bridge"},
11732580301SAttilio Rao 	{0x8086, 0x719b, "Intel PIIX4 ISA bridge (embedded in MX440 chipset)"},
11832580301SAttilio Rao 
11932580301SAttilio Rao 	{0, 0, NULL},
12032580301SAttilio Rao };
12132580301SAttilio Rao 
12232580301SAttilio Rao #define SET_OWNERSHIP		0
12332580301SAttilio Rao #define GET_STATE		1
12432580301SAttilio Rao #define SET_STATE		2
12532580301SAttilio Rao 
12632580301SAttilio Rao static int
int15_gsic_call(int * sig,int * smi_cmd,int * command,int * smi_data,int * flags)12732580301SAttilio Rao int15_gsic_call(int *sig, int *smi_cmd, int *command, int *smi_data, int *flags)
12832580301SAttilio Rao {
12932580301SAttilio Rao 	struct vm86frame vmf;
13032580301SAttilio Rao 
13132580301SAttilio Rao 	bzero(&vmf, sizeof(vmf));
13232580301SAttilio Rao 	vmf.vmf_eax = 0x0000E980;	/* IST support */
13332580301SAttilio Rao 	vmf.vmf_edx = 0x47534943;	/* 'GSIC' in ASCII */
13432580301SAttilio Rao 	vm86_intcall(0x15, &vmf);
13532580301SAttilio Rao 
13632580301SAttilio Rao 	if (vmf.vmf_eax == 0x47534943) {
13732580301SAttilio Rao 		*sig = vmf.vmf_eax;
13832580301SAttilio Rao 		*smi_cmd = vmf.vmf_ebx & 0xff;
13932580301SAttilio Rao 		*command = (vmf.vmf_ebx >> 16) & 0xff;
14032580301SAttilio Rao 		*smi_data = vmf.vmf_ecx;
14132580301SAttilio Rao 		*flags = vmf.vmf_edx;
14232580301SAttilio Rao 	} else {
14332580301SAttilio Rao 		*sig = -1;
14432580301SAttilio Rao 		*smi_cmd = -1;
14532580301SAttilio Rao 		*command = -1;
14632580301SAttilio Rao 		*smi_data = -1;
14732580301SAttilio Rao 		*flags = -1;
14832580301SAttilio Rao 	}
14932580301SAttilio Rao 
15032580301SAttilio Rao 	return (0);
15132580301SAttilio Rao }
15232580301SAttilio Rao 
15332580301SAttilio Rao /* Temporary structure to hold mapped page and status. */
15432580301SAttilio Rao struct set_ownership_data {
15532580301SAttilio Rao 	int	smi_cmd;
15632580301SAttilio Rao 	int	command;
15732580301SAttilio Rao 	int	result;
15832580301SAttilio Rao 	void	*buf;
15932580301SAttilio Rao };
16032580301SAttilio Rao 
16132580301SAttilio Rao /* Perform actual SMI call to enable SpeedStep. */
16232580301SAttilio Rao static void
set_ownership_cb(void * arg,bus_dma_segment_t * segs,int nsegs,int error)16332580301SAttilio Rao set_ownership_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
16432580301SAttilio Rao {
16532580301SAttilio Rao 	struct set_ownership_data *data;
16632580301SAttilio Rao 
16732580301SAttilio Rao 	data = arg;
16832580301SAttilio Rao 	if (error) {
16932580301SAttilio Rao 		data->result = error;
17032580301SAttilio Rao 		return;
17132580301SAttilio Rao 	}
17232580301SAttilio Rao 
17332580301SAttilio Rao 	/* Copy in the magic string and send it by writing to the SMI port. */
17432580301SAttilio Rao 	strlcpy(data->buf, smist_magic, PAGE_SIZE);
17532580301SAttilio Rao 	__asm __volatile(
17632580301SAttilio Rao 	    "movl $-1, %%edi\n\t"
17732580301SAttilio Rao 	    "out %%al, (%%dx)\n"
17832580301SAttilio Rao 	    : "=D" (data->result)
17932580301SAttilio Rao 	    : "a" (data->command),
18032580301SAttilio Rao 	      "b" (0),
18132580301SAttilio Rao 	      "c" (0),
18232580301SAttilio Rao 	      "d" (data->smi_cmd),
18332580301SAttilio Rao 	      "S" ((uint32_t)segs[0].ds_addr)
18432580301SAttilio Rao 	);
18532580301SAttilio Rao }
18632580301SAttilio Rao 
18732580301SAttilio Rao static int
set_ownership(device_t dev)18832580301SAttilio Rao set_ownership(device_t dev)
18932580301SAttilio Rao {
19032580301SAttilio Rao 	struct smist_softc *sc;
19132580301SAttilio Rao 	struct set_ownership_data cb_data;
19232580301SAttilio Rao 	bus_dma_tag_t tag;
19332580301SAttilio Rao 	bus_dmamap_t map;
19432580301SAttilio Rao 
19532580301SAttilio Rao 	/*
19632580301SAttilio Rao 	 * Specify the region to store the magic string.  Since its address is
19732580301SAttilio Rao 	 * passed to the BIOS in a 32-bit register, we have to make sure it is
19832580301SAttilio Rao 	 * located in a physical page below 4 GB (i.e., for PAE.)
19932580301SAttilio Rao 	 */
20032580301SAttilio Rao 	sc = device_get_softc(dev);
20132580301SAttilio Rao 	if (bus_dma_tag_create(/*parent*/ NULL,
20232580301SAttilio Rao 	    /*alignment*/ PAGE_SIZE, /*no boundary*/ 0,
20332580301SAttilio Rao 	    /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT, /*highaddr*/ BUS_SPACE_MAXADDR,
20432580301SAttilio Rao 	    NULL, NULL, /*maxsize*/ PAGE_SIZE, /*segments*/ 1,
205a69f8104SAlexander Motin 	    /*maxsegsize*/ PAGE_SIZE, 0, NULL, NULL, &tag) != 0) {
20632580301SAttilio Rao 		device_printf(dev, "can't create mem tag\n");
20732580301SAttilio Rao 		return (ENXIO);
20832580301SAttilio Rao 	}
20932580301SAttilio Rao 	if (bus_dmamem_alloc(tag, &cb_data.buf, BUS_DMA_NOWAIT, &map) != 0) {
21032580301SAttilio Rao 		bus_dma_tag_destroy(tag);
21132580301SAttilio Rao 		device_printf(dev, "can't alloc mapped mem\n");
21232580301SAttilio Rao 		return (ENXIO);
21332580301SAttilio Rao 	}
21432580301SAttilio Rao 
21532580301SAttilio Rao 	/* Load the physical page map and take ownership in the callback. */
21632580301SAttilio Rao 	cb_data.smi_cmd = sc->smi_cmd;
21732580301SAttilio Rao 	cb_data.command = sc->command;
21832580301SAttilio Rao 	if (bus_dmamap_load(tag, map, cb_data.buf, PAGE_SIZE, set_ownership_cb,
21932580301SAttilio Rao 	    &cb_data, BUS_DMA_NOWAIT) != 0) {
22032580301SAttilio Rao 		bus_dmamem_free(tag, cb_data.buf, map);
22132580301SAttilio Rao 		bus_dma_tag_destroy(tag);
22232580301SAttilio Rao 		device_printf(dev, "can't load mem\n");
22332580301SAttilio Rao 		return (ENXIO);
22474b8d63dSPedro F. Giffuni 	}
22532580301SAttilio Rao 	DPRINT(dev, "taking ownership over BIOS return %d\n", cb_data.result);
22632580301SAttilio Rao 	bus_dmamap_unload(tag, map);
22732580301SAttilio Rao 	bus_dmamem_free(tag, cb_data.buf, map);
22832580301SAttilio Rao 	bus_dma_tag_destroy(tag);
22932580301SAttilio Rao 	return (cb_data.result ? ENXIO : 0);
23032580301SAttilio Rao }
23132580301SAttilio Rao 
23232580301SAttilio Rao static int
getset_state(struct smist_softc * sc,int * state,int function)23332580301SAttilio Rao getset_state(struct smist_softc *sc, int *state, int function)
23432580301SAttilio Rao {
23532580301SAttilio Rao 	int new_state;
23632580301SAttilio Rao 	int result;
23732580301SAttilio Rao 	int eax;
23832580301SAttilio Rao 
23932580301SAttilio Rao 	if (!sc)
24032580301SAttilio Rao 		return (ENXIO);
24132580301SAttilio Rao 
24232580301SAttilio Rao 	if (function != GET_STATE && function != SET_STATE)
24332580301SAttilio Rao 		return (EINVAL);
24432580301SAttilio Rao 
24532580301SAttilio Rao 	DPRINT(sc->dev, "calling GSI\n");
24632580301SAttilio Rao 
24732580301SAttilio Rao 	__asm __volatile(
24832580301SAttilio Rao 	     "movl $-1, %%edi\n\t"
24932580301SAttilio Rao 	     "out %%al, (%%dx)\n"
25032580301SAttilio Rao 	   : "=a" (eax),
25132580301SAttilio Rao 	     "=b" (new_state),
25232580301SAttilio Rao 	     "=D" (result)
25332580301SAttilio Rao 	   : "a" (sc->command),
25432580301SAttilio Rao 	     "b" (function),
25532580301SAttilio Rao 	     "c" (*state),
25632580301SAttilio Rao 	     "d" (sc->smi_cmd)
25732580301SAttilio Rao 	);
25832580301SAttilio Rao 
25932580301SAttilio Rao 	DPRINT(sc->dev, "GSI returned: eax %.8x ebx %.8x edi %.8x\n",
26032580301SAttilio Rao 	    eax, new_state, result);
26132580301SAttilio Rao 
26232580301SAttilio Rao 	*state = new_state & 1;
26332580301SAttilio Rao 
26432580301SAttilio Rao 	switch (function) {
26532580301SAttilio Rao 	case GET_STATE:
26632580301SAttilio Rao 		if (eax)
26732580301SAttilio Rao 			return (ENXIO);
26832580301SAttilio Rao 		break;
26932580301SAttilio Rao 	case SET_STATE:
27032580301SAttilio Rao 		if (result)
27132580301SAttilio Rao 			return (ENXIO);
27232580301SAttilio Rao 		break;
27332580301SAttilio Rao 	}
27432580301SAttilio Rao 	return (0);
27532580301SAttilio Rao }
27632580301SAttilio Rao 
27732580301SAttilio Rao static void
smist_identify(driver_t * driver,device_t parent)27832580301SAttilio Rao smist_identify(driver_t *driver, device_t parent)
27932580301SAttilio Rao {
28032580301SAttilio Rao 	struct piix4_pci_device *id;
28132580301SAttilio Rao 	device_t piix4 = NULL;
28232580301SAttilio Rao 
28332580301SAttilio Rao 	if (resource_disabled("ichst", 0))
28432580301SAttilio Rao 		return;
28532580301SAttilio Rao 
28632580301SAttilio Rao 	/* Check for a supported processor */
28732580301SAttilio Rao 	if (cpu_vendor_id != CPU_VENDOR_INTEL)
28832580301SAttilio Rao 		return;
28932580301SAttilio Rao 	switch (cpu_id & 0xff0) {
29032580301SAttilio Rao 	case 0x680:	/* Pentium III [coppermine] */
29132580301SAttilio Rao 	case 0x6a0:	/* Pentium III [Tualatin] */
29232580301SAttilio Rao 		break;
29332580301SAttilio Rao 	default:
29432580301SAttilio Rao 		return;
29532580301SAttilio Rao 	}
29632580301SAttilio Rao 
29732580301SAttilio Rao 	/* Check for a supported PCI-ISA bridge */
29832580301SAttilio Rao 	for (id = piix4_pci_devices; id->desc != NULL; ++id) {
29932580301SAttilio Rao 		if ((piix4 = pci_find_device(id->vendor, id->device)) != NULL)
30032580301SAttilio Rao 			break;
30132580301SAttilio Rao 	}
30232580301SAttilio Rao 	if (!piix4)
30332580301SAttilio Rao 		return;
30432580301SAttilio Rao 
30532580301SAttilio Rao 	if (bootverbose)
30632580301SAttilio Rao 		printf("smist: found supported isa bridge %s\n", id->desc);
30732580301SAttilio Rao 
30832580301SAttilio Rao 	if (device_find_child(parent, "smist", -1) != NULL)
30932580301SAttilio Rao 		return;
310d3a8f98aSAlexander Motin 	if (BUS_ADD_CHILD(parent, 30, "smist", device_get_unit(parent))
311d3a8f98aSAlexander Motin 	    == NULL)
31232580301SAttilio Rao 		device_printf(parent, "smist: add child failed\n");
31332580301SAttilio Rao }
31432580301SAttilio Rao 
31532580301SAttilio Rao static int
smist_probe(device_t dev)31632580301SAttilio Rao smist_probe(device_t dev)
31732580301SAttilio Rao {
31832580301SAttilio Rao 	struct smist_softc *sc;
31932580301SAttilio Rao 	device_t ichss_dev, perf_dev;
32032580301SAttilio Rao 	int sig, smi_cmd, command, smi_data, flags;
32132580301SAttilio Rao 	int type;
32232580301SAttilio Rao 	int rv;
32332580301SAttilio Rao 
32432580301SAttilio Rao 	if (resource_disabled("smist", 0))
32532580301SAttilio Rao 		return (ENXIO);
32632580301SAttilio Rao 
32732580301SAttilio Rao 	sc = device_get_softc(dev);
32832580301SAttilio Rao 
32932580301SAttilio Rao 	/*
33032580301SAttilio Rao 	 * If the ACPI perf or ICH SpeedStep drivers have attached and not
33132580301SAttilio Rao 	 * just offering info, let them manage things.
33232580301SAttilio Rao 	 */
33332580301SAttilio Rao 	perf_dev = device_find_child(device_get_parent(dev), "acpi_perf", -1);
33432580301SAttilio Rao 	if (perf_dev && device_is_attached(perf_dev)) {
33532580301SAttilio Rao 		rv = CPUFREQ_DRV_TYPE(perf_dev, &type);
33632580301SAttilio Rao 		if (rv == 0 && (type & CPUFREQ_FLAG_INFO_ONLY) == 0)
33732580301SAttilio Rao 			return (ENXIO);
33832580301SAttilio Rao 	}
33932580301SAttilio Rao 	ichss_dev = device_find_child(device_get_parent(dev), "ichss", -1);
34032580301SAttilio Rao 	if (ichss_dev && device_is_attached(ichss_dev))
34132580301SAttilio Rao 		return (ENXIO);
34232580301SAttilio Rao 
34332580301SAttilio Rao 	int15_gsic_call(&sig, &smi_cmd, &command, &smi_data, &flags);
34432580301SAttilio Rao 	if (bootverbose)
34532580301SAttilio Rao 		device_printf(dev, "sig %.8x smi_cmd %.4x command %.2x "
34632580301SAttilio Rao 		    "smi_data %.4x flags %.8x\n",
34732580301SAttilio Rao 		    sig, smi_cmd, command, smi_data, flags);
34832580301SAttilio Rao 
34932580301SAttilio Rao 	if (sig != -1) {
35032580301SAttilio Rao 		sc->smi_cmd = smi_cmd;
35132580301SAttilio Rao 		sc->smi_data = smi_data;
35232580301SAttilio Rao 
35332580301SAttilio Rao 		/*
35432580301SAttilio Rao 		 * Sometimes int 15h 'GSIC' returns 0x80 for command, when
35532580301SAttilio Rao 		 * it is actually 0x82.  The Windows driver will overwrite
35632580301SAttilio Rao 		 * this value given by the registry.
35732580301SAttilio Rao 		 */
35832580301SAttilio Rao 		if (command == 0x80) {
35932580301SAttilio Rao 			device_printf(dev,
36032580301SAttilio Rao 			    "GSIC returned cmd 0x80, should be 0x82\n");
36132580301SAttilio Rao 			command = 0x82;
36232580301SAttilio Rao 		}
36332580301SAttilio Rao 		sc->command = (sig & 0xffffff00) | (command & 0xff);
36432580301SAttilio Rao 		sc->flags = flags;
36532580301SAttilio Rao 	} else {
36632580301SAttilio Rao 		/* Give some default values */
36732580301SAttilio Rao 		sc->smi_cmd = 0xb2;
36832580301SAttilio Rao 		sc->smi_data = 0xb3;
36932580301SAttilio Rao 		sc->command = 0x47534982;
37032580301SAttilio Rao 		sc->flags = 0;
37132580301SAttilio Rao 	}
37232580301SAttilio Rao 
37332580301SAttilio Rao 	device_set_desc(dev, "SpeedStep SMI");
37432580301SAttilio Rao 
37532580301SAttilio Rao 	return (-1500);
37632580301SAttilio Rao }
37732580301SAttilio Rao 
37832580301SAttilio Rao static int
smist_attach(device_t dev)37932580301SAttilio Rao smist_attach(device_t dev)
38032580301SAttilio Rao {
38132580301SAttilio Rao 	struct smist_softc *sc;
38232580301SAttilio Rao 
38332580301SAttilio Rao 	sc = device_get_softc(dev);
38432580301SAttilio Rao 	sc->dev = dev;
38532580301SAttilio Rao 
38632580301SAttilio Rao 	/* If we can't take ownership over BIOS, then bail out */
38732580301SAttilio Rao 	if (set_ownership(dev) != 0)
38832580301SAttilio Rao 		return (ENXIO);
38932580301SAttilio Rao 
39032580301SAttilio Rao 	/* Setup some defaults for our exported settings. */
39132580301SAttilio Rao 	sc->sets[0].freq = CPUFREQ_VAL_UNKNOWN;
39232580301SAttilio Rao 	sc->sets[0].volts = CPUFREQ_VAL_UNKNOWN;
39332580301SAttilio Rao 	sc->sets[0].power = CPUFREQ_VAL_UNKNOWN;
39432580301SAttilio Rao 	sc->sets[0].lat = 1000;
39532580301SAttilio Rao 	sc->sets[0].dev = dev;
39632580301SAttilio Rao 	sc->sets[1] = sc->sets[0];
39732580301SAttilio Rao 
39832580301SAttilio Rao 	cpufreq_register(dev);
39932580301SAttilio Rao 
40032580301SAttilio Rao 	return (0);
40132580301SAttilio Rao }
40232580301SAttilio Rao 
40332580301SAttilio Rao static int
smist_detach(device_t dev)40432580301SAttilio Rao smist_detach(device_t dev)
40532580301SAttilio Rao {
40632580301SAttilio Rao 
40732580301SAttilio Rao 	return (cpufreq_unregister(dev));
40832580301SAttilio Rao }
40932580301SAttilio Rao 
41032580301SAttilio Rao static int
smist_settings(device_t dev,struct cf_setting * sets,int * count)41132580301SAttilio Rao smist_settings(device_t dev, struct cf_setting *sets, int *count)
41232580301SAttilio Rao {
41332580301SAttilio Rao 	struct smist_softc *sc;
41432580301SAttilio Rao 	struct cf_setting set;
41532580301SAttilio Rao 	int first, i;
41632580301SAttilio Rao 
41732580301SAttilio Rao 	if (sets == NULL || count == NULL)
41832580301SAttilio Rao 		return (EINVAL);
41932580301SAttilio Rao 	if (*count < 2) {
42032580301SAttilio Rao 		*count = 2;
42132580301SAttilio Rao 		return (E2BIG);
42232580301SAttilio Rao 	}
42332580301SAttilio Rao 	sc = device_get_softc(dev);
42432580301SAttilio Rao 
42532580301SAttilio Rao 	/*
42632580301SAttilio Rao 	 * Estimate frequencies for both levels, temporarily switching to
42732580301SAttilio Rao 	 * the other one if we haven't calibrated it yet.
42832580301SAttilio Rao 	 */
42932580301SAttilio Rao 	for (i = 0; i < 2; i++) {
43032580301SAttilio Rao 		if (sc->sets[i].freq == CPUFREQ_VAL_UNKNOWN) {
43132580301SAttilio Rao 			first = (i == 0) ? 1 : 0;
43232580301SAttilio Rao 			smist_set(dev, &sc->sets[i]);
43332580301SAttilio Rao 			smist_get(dev, &set);
43432580301SAttilio Rao 			smist_set(dev, &sc->sets[first]);
43532580301SAttilio Rao 		}
43632580301SAttilio Rao 	}
43732580301SAttilio Rao 
43832580301SAttilio Rao 	bcopy(sc->sets, sets, sizeof(sc->sets));
43932580301SAttilio Rao 	*count = 2;
44032580301SAttilio Rao 
44132580301SAttilio Rao 	return (0);
44232580301SAttilio Rao }
44332580301SAttilio Rao 
44432580301SAttilio Rao static int
smist_set(device_t dev,const struct cf_setting * set)44532580301SAttilio Rao smist_set(device_t dev, const struct cf_setting *set)
44632580301SAttilio Rao {
44732580301SAttilio Rao 	struct smist_softc *sc;
44832580301SAttilio Rao 	int rv, state, req_state, try;
44932580301SAttilio Rao 
45032580301SAttilio Rao 	/* Look up appropriate bit value based on frequency. */
45132580301SAttilio Rao 	sc = device_get_softc(dev);
45232580301SAttilio Rao 	if (CPUFREQ_CMP(set->freq, sc->sets[0].freq))
45332580301SAttilio Rao 		req_state = 0;
45432580301SAttilio Rao 	else if (CPUFREQ_CMP(set->freq, sc->sets[1].freq))
45532580301SAttilio Rao 		req_state = 1;
45632580301SAttilio Rao 	else
45732580301SAttilio Rao 		return (EINVAL);
45832580301SAttilio Rao 
45932580301SAttilio Rao 	DPRINT(dev, "requested setting %d\n", req_state);
46032580301SAttilio Rao 
46132580301SAttilio Rao 	rv = getset_state(sc, &state, GET_STATE);
46232580301SAttilio Rao 	if (state == req_state)
46332580301SAttilio Rao 		return (0);
46432580301SAttilio Rao 
46532580301SAttilio Rao 	try = 3;
46632580301SAttilio Rao 	do {
46732580301SAttilio Rao 		rv = getset_state(sc, &req_state, SET_STATE);
46832580301SAttilio Rao 
46932580301SAttilio Rao 		/* Sleep for 200 microseconds.  This value is just a guess. */
47032580301SAttilio Rao 		if (rv)
47132580301SAttilio Rao 			DELAY(200);
47232580301SAttilio Rao 	} while (rv && --try);
47332580301SAttilio Rao 	DPRINT(dev, "set_state return %d, tried %d times\n",
47432580301SAttilio Rao 	    rv, 4 - try);
47532580301SAttilio Rao 
47632580301SAttilio Rao 	return (rv);
47732580301SAttilio Rao }
47832580301SAttilio Rao 
47932580301SAttilio Rao static int
smist_get(device_t dev,struct cf_setting * set)48032580301SAttilio Rao smist_get(device_t dev, struct cf_setting *set)
48132580301SAttilio Rao {
48232580301SAttilio Rao 	struct smist_softc *sc;
48332580301SAttilio Rao 	uint64_t rate;
48432580301SAttilio Rao 	int state;
48532580301SAttilio Rao 	int rv;
48632580301SAttilio Rao 
48732580301SAttilio Rao 	sc = device_get_softc(dev);
48832580301SAttilio Rao 	rv = getset_state(sc, &state, GET_STATE);
48932580301SAttilio Rao 	if (rv != 0)
49032580301SAttilio Rao 		return (rv);
49132580301SAttilio Rao 
49232580301SAttilio Rao 	/* If we haven't changed settings yet, estimate the current value. */
49332580301SAttilio Rao 	if (sc->sets[state].freq == CPUFREQ_VAL_UNKNOWN) {
49432580301SAttilio Rao 		cpu_est_clockrate(0, &rate);
49532580301SAttilio Rao 		sc->sets[state].freq = rate / 1000000;
49632580301SAttilio Rao 		DPRINT(dev, "get calibrated new rate of %d\n",
49732580301SAttilio Rao 		    sc->sets[state].freq);
49832580301SAttilio Rao 	}
49932580301SAttilio Rao 	*set = sc->sets[state];
50032580301SAttilio Rao 
50132580301SAttilio Rao 	return (0);
50232580301SAttilio Rao }
50332580301SAttilio Rao 
50432580301SAttilio Rao static int
smist_type(device_t dev,int * type)50532580301SAttilio Rao smist_type(device_t dev, int *type)
50632580301SAttilio Rao {
50732580301SAttilio Rao 
50832580301SAttilio Rao 	if (type == NULL)
50932580301SAttilio Rao 		return (EINVAL);
51032580301SAttilio Rao 
51132580301SAttilio Rao 	*type = CPUFREQ_TYPE_ABSOLUTE;
51232580301SAttilio Rao 	return (0);
51332580301SAttilio Rao }
514