xref: /freebsd-src/sys/powerpc/fpu/fpu_compare.c (revision fdafd315ad0d0f28a11b9fb4476a9ab059c62b92)
17e76048aSMarcel Moolenaar /*	$NetBSD: fpu_compare.c,v 1.4 2005/12/11 12:18:42 christos Exp $ */
27e76048aSMarcel Moolenaar 
3*51369649SPedro F. Giffuni /*-
4*51369649SPedro F. Giffuni  * SPDX-License-Identifier: BSD-3-Clause
5*51369649SPedro F. Giffuni  *
67e76048aSMarcel Moolenaar  * Copyright (c) 1992, 1993
77e76048aSMarcel Moolenaar  *	The Regents of the University of California.  All rights reserved.
87e76048aSMarcel Moolenaar  *
97e76048aSMarcel Moolenaar  * This software was developed by the Computer Systems Engineering group
107e76048aSMarcel Moolenaar  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
117e76048aSMarcel Moolenaar  * contributed to Berkeley.
127e76048aSMarcel Moolenaar  *
137e76048aSMarcel Moolenaar  * All advertising materials mentioning features or use of this software
147e76048aSMarcel Moolenaar  * must display the following acknowledgement:
157e76048aSMarcel Moolenaar  *	This product includes software developed by the University of
167e76048aSMarcel Moolenaar  *	California, Lawrence Berkeley Laboratory.
177e76048aSMarcel Moolenaar  *
187e76048aSMarcel Moolenaar  * Redistribution and use in source and binary forms, with or without
197e76048aSMarcel Moolenaar  * modification, are permitted provided that the following conditions
207e76048aSMarcel Moolenaar  * are met:
217e76048aSMarcel Moolenaar  * 1. Redistributions of source code must retain the above copyright
227e76048aSMarcel Moolenaar  *    notice, this list of conditions and the following disclaimer.
237e76048aSMarcel Moolenaar  * 2. Redistributions in binary form must reproduce the above copyright
247e76048aSMarcel Moolenaar  *    notice, this list of conditions and the following disclaimer in the
257e76048aSMarcel Moolenaar  *    documentation and/or other materials provided with the distribution.
267e76048aSMarcel Moolenaar  * 3. Neither the name of the University nor the names of its contributors
277e76048aSMarcel Moolenaar  *    may be used to endorse or promote products derived from this software
287e76048aSMarcel Moolenaar  *    without specific prior written permission.
297e76048aSMarcel Moolenaar  *
307e76048aSMarcel Moolenaar  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
317e76048aSMarcel Moolenaar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
327e76048aSMarcel Moolenaar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
337e76048aSMarcel Moolenaar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
347e76048aSMarcel Moolenaar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
357e76048aSMarcel Moolenaar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
367e76048aSMarcel Moolenaar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
377e76048aSMarcel Moolenaar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
387e76048aSMarcel Moolenaar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
397e76048aSMarcel Moolenaar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
407e76048aSMarcel Moolenaar  * SUCH DAMAGE.
417e76048aSMarcel Moolenaar  */
427e76048aSMarcel Moolenaar 
437e76048aSMarcel Moolenaar /*
447e76048aSMarcel Moolenaar  * FCMPU and FCMPO instructions.
457e76048aSMarcel Moolenaar  *
467e76048aSMarcel Moolenaar  * These rely on the fact that our internal wide format is achieved by
477e76048aSMarcel Moolenaar  * adding zero bits to the end of narrower mantissas.
487e76048aSMarcel Moolenaar  */
497e76048aSMarcel Moolenaar 
507e76048aSMarcel Moolenaar #include <sys/types.h>
512aa95aceSPeter Grehan #include <sys/systm.h>
527e76048aSMarcel Moolenaar 
537e76048aSMarcel Moolenaar #include <machine/fpu.h>
547e76048aSMarcel Moolenaar 
557e76048aSMarcel Moolenaar #include <powerpc/fpu/fpu_arith.h>
567e76048aSMarcel Moolenaar #include <powerpc/fpu/fpu_emu.h>
577e76048aSMarcel Moolenaar 
587e76048aSMarcel Moolenaar /*
597e76048aSMarcel Moolenaar  * Perform a compare instruction (with or without unordered exception).
607e76048aSMarcel Moolenaar  * This updates the fcc field in the fsr.
617e76048aSMarcel Moolenaar  *
627e76048aSMarcel Moolenaar  * If either operand is NaN, the result is unordered.  For ordered, this
637e76048aSMarcel Moolenaar  * causes an NV exception.  Everything else is ordered:
647e76048aSMarcel Moolenaar  *	|Inf| > |numbers| > |0|.
657e76048aSMarcel Moolenaar  * We already arranged for fp_class(Inf) > fp_class(numbers) > fp_class(0),
667e76048aSMarcel Moolenaar  * so we get this directly.  Note, however, that two zeros compare equal
677e76048aSMarcel Moolenaar  * regardless of sign, while everything else depends on sign.
687e76048aSMarcel Moolenaar  *
697e76048aSMarcel Moolenaar  * Incidentally, two Infs of the same sign compare equal (per the 80387
707e76048aSMarcel Moolenaar  * manual---it would be nice if the SPARC documentation were more
717e76048aSMarcel Moolenaar  * complete).
727e76048aSMarcel Moolenaar  */
737e76048aSMarcel Moolenaar void
fpu_compare(struct fpemu * fe,int ordered)747e76048aSMarcel Moolenaar fpu_compare(struct fpemu *fe, int ordered)
757e76048aSMarcel Moolenaar {
767e76048aSMarcel Moolenaar 	struct fpn *a, *b, *r;
777e76048aSMarcel Moolenaar 	int cc;
787e76048aSMarcel Moolenaar 
797e76048aSMarcel Moolenaar 	a = &fe->fe_f1;
807e76048aSMarcel Moolenaar 	b = &fe->fe_f2;
817e76048aSMarcel Moolenaar 	r = &fe->fe_f3;
827e76048aSMarcel Moolenaar 
837e76048aSMarcel Moolenaar 	if (ISNAN(a) || ISNAN(b)) {
847e76048aSMarcel Moolenaar 		/*
857e76048aSMarcel Moolenaar 		 * In any case, we already got an exception for signalling
867e76048aSMarcel Moolenaar 		 * NaNs; here we may replace that one with an identical
877e76048aSMarcel Moolenaar 		 * exception, but so what?.
887e76048aSMarcel Moolenaar 		 */
897e76048aSMarcel Moolenaar 		cc = FPSCR_FU;
907e76048aSMarcel Moolenaar 		if (ISSNAN(a) || ISSNAN(b))
917e76048aSMarcel Moolenaar 			cc |= FPSCR_VXSNAN;
927e76048aSMarcel Moolenaar 		if (ordered) {
937e76048aSMarcel Moolenaar 			if (fe->fe_fpscr & FPSCR_VE || ISQNAN(a) || ISQNAN(b))
947e76048aSMarcel Moolenaar 				cc |= FPSCR_VXVC;
957e76048aSMarcel Moolenaar 		}
967e76048aSMarcel Moolenaar 		goto done;
977e76048aSMarcel Moolenaar 	}
987e76048aSMarcel Moolenaar 
997e76048aSMarcel Moolenaar 	/*
1007e76048aSMarcel Moolenaar 	 * Must handle both-zero early to avoid sign goofs.  Otherwise,
1017e76048aSMarcel Moolenaar 	 * at most one is 0, and if the signs differ we are done.
1027e76048aSMarcel Moolenaar 	 */
1037e76048aSMarcel Moolenaar 	if (ISZERO(a) && ISZERO(b)) {
1047e76048aSMarcel Moolenaar 		cc = FPSCR_FE;
1057e76048aSMarcel Moolenaar 		goto done;
1067e76048aSMarcel Moolenaar 	}
1077e76048aSMarcel Moolenaar 	if (a->fp_sign) {		/* a < 0 (or -0) */
1087e76048aSMarcel Moolenaar 		if (!b->fp_sign) {	/* b >= 0 (or if a = -0, b > 0) */
1097e76048aSMarcel Moolenaar 			cc = FPSCR_FL;
1107e76048aSMarcel Moolenaar 			goto done;
1117e76048aSMarcel Moolenaar 		}
1127e76048aSMarcel Moolenaar 	} else {			/* a > 0 (or +0) */
1137e76048aSMarcel Moolenaar 		if (b->fp_sign) {	/* b <= -0 (or if a = +0, b < 0) */
1147e76048aSMarcel Moolenaar 			cc = FPSCR_FG;
1157e76048aSMarcel Moolenaar 			goto done;
1167e76048aSMarcel Moolenaar 		}
1177e76048aSMarcel Moolenaar 	}
1187e76048aSMarcel Moolenaar 
1197e76048aSMarcel Moolenaar 	/*
1207e76048aSMarcel Moolenaar 	 * Now the signs are the same (but may both be negative).  All
1217e76048aSMarcel Moolenaar 	 * we have left are these cases:
1227e76048aSMarcel Moolenaar 	 *
1237e76048aSMarcel Moolenaar 	 *	|a| < |b|		[classes or values differ]
1247e76048aSMarcel Moolenaar 	 *	|a| > |b|		[classes or values differ]
1257e76048aSMarcel Moolenaar 	 *	|a| == |b|		[classes and values identical]
1267e76048aSMarcel Moolenaar 	 *
1277e76048aSMarcel Moolenaar 	 * We define `diff' here to expand these as:
1287e76048aSMarcel Moolenaar 	 *
1297e76048aSMarcel Moolenaar 	 *	|a| < |b|, a,b >= 0: a < b => FSR_CC_LT
1307e76048aSMarcel Moolenaar 	 *	|a| < |b|, a,b < 0:  a > b => FSR_CC_GT
1317e76048aSMarcel Moolenaar 	 *	|a| > |b|, a,b >= 0: a > b => FSR_CC_GT
1327e76048aSMarcel Moolenaar 	 *	|a| > |b|, a,b < 0:  a < b => FSR_CC_LT
1337e76048aSMarcel Moolenaar 	 */
1347e76048aSMarcel Moolenaar #define opposite_cc(cc) ((cc) == FPSCR_FL ? FPSCR_FG : FPSCR_FL)
1357e76048aSMarcel Moolenaar #define	diff(magnitude) (a->fp_sign ? opposite_cc(magnitude) :  (magnitude))
1367e76048aSMarcel Moolenaar 	if (a->fp_class < b->fp_class) {	/* |a| < |b| */
1377e76048aSMarcel Moolenaar 		cc = diff(FPSCR_FL);
1387e76048aSMarcel Moolenaar 		goto done;
1397e76048aSMarcel Moolenaar 	}
1407e76048aSMarcel Moolenaar 	if (a->fp_class > b->fp_class) {	/* |a| > |b| */
1417e76048aSMarcel Moolenaar 		cc = diff(FPSCR_FG);
1427e76048aSMarcel Moolenaar 		goto done;
1437e76048aSMarcel Moolenaar 	}
1447e76048aSMarcel Moolenaar 	/* now none can be 0: only Inf and numbers remain */
1457e76048aSMarcel Moolenaar 	if (ISINF(a)) {				/* |Inf| = |Inf| */
1467e76048aSMarcel Moolenaar 		cc = FPSCR_FE;
1477e76048aSMarcel Moolenaar 		goto done;
1487e76048aSMarcel Moolenaar 	}
1497e76048aSMarcel Moolenaar 	fpu_sub(fe);
1507e76048aSMarcel Moolenaar 	if (ISZERO(r))
1517e76048aSMarcel Moolenaar 		cc = FPSCR_FE;
1527e76048aSMarcel Moolenaar 	else if (r->fp_sign)
1537e76048aSMarcel Moolenaar 		cc = FPSCR_FL;
1547e76048aSMarcel Moolenaar 	else
1557e76048aSMarcel Moolenaar 		cc = FPSCR_FG;
1567e76048aSMarcel Moolenaar done:
1577e76048aSMarcel Moolenaar 	fe->fe_cx = cc;
1587e76048aSMarcel Moolenaar }
159