1e34a491bSAdrian Chadd /*-
2e34a491bSAdrian Chadd * Copyright (c) 2021 Adrian Chadd <adrian@FreeBSD.org>.
3e34a491bSAdrian Chadd *
4e34a491bSAdrian Chadd * Redistribution and use in source and binary forms, with or without
5e34a491bSAdrian Chadd * modification, are permitted provided that the following conditions
6e34a491bSAdrian Chadd * are met:
7e34a491bSAdrian Chadd * 1. Redistributions of source code must retain the above copyright
8e34a491bSAdrian Chadd * notice, this list of conditions and the following disclaimer.
9e34a491bSAdrian Chadd * 2. Redistributions in binary form must reproduce the above copyright
10e34a491bSAdrian Chadd * notice, this list of conditions and the following disclaimer in the
11e34a491bSAdrian Chadd * documentation and/or other materials provided with the distribution.
12e34a491bSAdrian Chadd *
13e34a491bSAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
14e34a491bSAdrian Chadd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15e34a491bSAdrian Chadd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16e34a491bSAdrian Chadd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
17e34a491bSAdrian Chadd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18e34a491bSAdrian Chadd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19e34a491bSAdrian Chadd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20e34a491bSAdrian Chadd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21e34a491bSAdrian Chadd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22e34a491bSAdrian Chadd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23e34a491bSAdrian Chadd * SUCH DAMAGE.
24e34a491bSAdrian Chadd */
25e34a491bSAdrian Chadd
26e34a491bSAdrian Chadd #include <sys/param.h>
27e34a491bSAdrian Chadd #include <sys/systm.h>
28e34a491bSAdrian Chadd #include <sys/bus.h>
29e34a491bSAdrian Chadd #include <sys/lock.h>
30e34a491bSAdrian Chadd #include <sys/mutex.h>
31e34a491bSAdrian Chadd #include <sys/rman.h>
32e34a491bSAdrian Chadd #include <machine/bus.h>
33e34a491bSAdrian Chadd
34*be82b3a0SEmmanuel Vadot #include <dev/clk/clk.h>
35*be82b3a0SEmmanuel Vadot #include <dev/clk/clk_div.h>
36*be82b3a0SEmmanuel Vadot #include <dev/clk/clk_fixed.h>
37*be82b3a0SEmmanuel Vadot #include <dev/clk/clk_mux.h>
38e34a491bSAdrian Chadd
39e34a491bSAdrian Chadd #include "qcom_clk_branch2.h"
40e34a491bSAdrian Chadd #include "qcom_clk_branch2_reg.h"
41e34a491bSAdrian Chadd
42e34a491bSAdrian Chadd #include "clkdev_if.h"
43e34a491bSAdrian Chadd
44e34a491bSAdrian Chadd /*
45e34a491bSAdrian Chadd * This is a combination gate/status and dynamic hardware clock gating with
46e34a491bSAdrian Chadd * voting.
47e34a491bSAdrian Chadd */
48e34a491bSAdrian Chadd
49e34a491bSAdrian Chadd #if 0
50e34a491bSAdrian Chadd #define DPRINTF(dev, msg...) device_printf(dev, msg);
51e34a491bSAdrian Chadd #else
52e34a491bSAdrian Chadd #define DPRINTF(dev, msg...)
53e34a491bSAdrian Chadd #endif
54e34a491bSAdrian Chadd
55e34a491bSAdrian Chadd struct qcom_clk_branch2_sc {
56e34a491bSAdrian Chadd struct clknode *clknode;
57e34a491bSAdrian Chadd uint32_t flags;
58e34a491bSAdrian Chadd uint32_t enable_offset;
59e34a491bSAdrian Chadd uint32_t enable_shift;
60e34a491bSAdrian Chadd uint32_t hwcg_reg;
61e34a491bSAdrian Chadd uint32_t hwcg_bit;
62e34a491bSAdrian Chadd uint32_t halt_reg;
63e34a491bSAdrian Chadd uint32_t halt_check_type;
64e34a491bSAdrian Chadd bool halt_check_voted;
65e34a491bSAdrian Chadd };
66e34a491bSAdrian Chadd #if 0
67e34a491bSAdrian Chadd static bool
68e34a491bSAdrian Chadd qcom_clk_branch2_get_gate_locked(struct qcom_clk_branch2_sc *sc)
69e34a491bSAdrian Chadd {
70e34a491bSAdrian Chadd uint32_t reg;
71e34a491bSAdrian Chadd
72e34a491bSAdrian Chadd CLKDEV_READ_4(clknode_get_device(sc->clknode), sc->enable_offset,
73e34a491bSAdrian Chadd ®);
74e34a491bSAdrian Chadd
75e34a491bSAdrian Chadd DPRINTF(clknode_get_device(sc->clknode),
76e34a491bSAdrian Chadd "%s: offset=0x%x, reg=0x%x\n", __func__,
77e34a491bSAdrian Chadd sc->enable_offset, reg);
78e34a491bSAdrian Chadd
79e34a491bSAdrian Chadd return (!! (reg & (1U << sc->enable_shift)));
80e34a491bSAdrian Chadd }
81e34a491bSAdrian Chadd #endif
82e34a491bSAdrian Chadd
83e34a491bSAdrian Chadd static int
qcom_clk_branch2_init(struct clknode * clk,device_t dev)84e34a491bSAdrian Chadd qcom_clk_branch2_init(struct clknode *clk, device_t dev)
85e34a491bSAdrian Chadd {
86e34a491bSAdrian Chadd
87e34a491bSAdrian Chadd clknode_init_parent_idx(clk, 0);
88e34a491bSAdrian Chadd
89e34a491bSAdrian Chadd return (0);
90e34a491bSAdrian Chadd }
91e34a491bSAdrian Chadd
92e34a491bSAdrian Chadd static bool
qcom_clk_branch2_in_hwcg_mode_locked(struct qcom_clk_branch2_sc * sc)93e34a491bSAdrian Chadd qcom_clk_branch2_in_hwcg_mode_locked(struct qcom_clk_branch2_sc *sc)
94e34a491bSAdrian Chadd {
95e34a491bSAdrian Chadd uint32_t reg;
96e34a491bSAdrian Chadd
97e34a491bSAdrian Chadd if (sc->hwcg_reg == 0)
98e34a491bSAdrian Chadd return (false);
99e34a491bSAdrian Chadd
100e34a491bSAdrian Chadd CLKDEV_READ_4(clknode_get_device(sc->clknode), sc->hwcg_reg,
101e34a491bSAdrian Chadd ®);
102e34a491bSAdrian Chadd
103e34a491bSAdrian Chadd return (!! (reg & (1U << sc->hwcg_bit)));
104e34a491bSAdrian Chadd }
105e34a491bSAdrian Chadd
106e34a491bSAdrian Chadd static bool
qcom_clk_branch2_check_halt_locked(struct qcom_clk_branch2_sc * sc,bool enable)107e34a491bSAdrian Chadd qcom_clk_branch2_check_halt_locked(struct qcom_clk_branch2_sc *sc, bool enable)
108e34a491bSAdrian Chadd {
109e34a491bSAdrian Chadd uint32_t reg;
110e34a491bSAdrian Chadd
111e34a491bSAdrian Chadd CLKDEV_READ_4(clknode_get_device(sc->clknode), sc->halt_reg, ®);
112e34a491bSAdrian Chadd
113e34a491bSAdrian Chadd if (enable) {
114e34a491bSAdrian Chadd /*
115e34a491bSAdrian Chadd * The upstream Linux code is .. unfortunate.
116e34a491bSAdrian Chadd *
117e34a491bSAdrian Chadd * Here it says "return true if BRANCH_CLK_OFF is not set,
118e34a491bSAdrian Chadd * or if the status field = FSM_STATUS_ON AND
119e34a491bSAdrian Chadd * the clk_off field is 0.
120e34a491bSAdrian Chadd *
121e34a491bSAdrian Chadd * Which .. is weird, because I can't currently see
122e34a491bSAdrian Chadd * how we'd ever need to check FSM_STATUS_ON - the only
123e34a491bSAdrian Chadd * valid check for the FSM status also requires clk_off=0.
124e34a491bSAdrian Chadd */
125e34a491bSAdrian Chadd return !! ((reg & QCOM_CLK_BRANCH2_CLK_OFF) == 0);
126e34a491bSAdrian Chadd } else {
127e34a491bSAdrian Chadd return !! (reg & QCOM_CLK_BRANCH2_CLK_OFF);
128e34a491bSAdrian Chadd }
129e34a491bSAdrian Chadd }
130e34a491bSAdrian Chadd
131e34a491bSAdrian Chadd /*
132e34a491bSAdrian Chadd * Check if the given type/voted flag match what is configured.
133e34a491bSAdrian Chadd */
134e34a491bSAdrian Chadd static bool
qcom_clk_branch2_halt_check_type(struct qcom_clk_branch2_sc * sc,uint32_t type,bool voted)135e34a491bSAdrian Chadd qcom_clk_branch2_halt_check_type(struct qcom_clk_branch2_sc *sc,
136e34a491bSAdrian Chadd uint32_t type, bool voted)
137e34a491bSAdrian Chadd {
138e34a491bSAdrian Chadd return ((sc->halt_check_type == type) &&
139e34a491bSAdrian Chadd (sc->halt_check_voted == voted));
140e34a491bSAdrian Chadd }
141e34a491bSAdrian Chadd
142e34a491bSAdrian Chadd static bool
qcom_clk_branch2_wait_locked(struct qcom_clk_branch2_sc * sc,bool enable)143e34a491bSAdrian Chadd qcom_clk_branch2_wait_locked(struct qcom_clk_branch2_sc *sc, bool enable)
144e34a491bSAdrian Chadd {
145e34a491bSAdrian Chadd
146e34a491bSAdrian Chadd if (qcom_clk_branch2_halt_check_type(sc,
147e34a491bSAdrian Chadd QCOM_CLK_BRANCH2_BRANCH_HALT_SKIP, false))
148e34a491bSAdrian Chadd return (true);
149e34a491bSAdrian Chadd if (qcom_clk_branch2_in_hwcg_mode_locked(sc))
150e34a491bSAdrian Chadd return (true);
151e34a491bSAdrian Chadd
152e34a491bSAdrian Chadd if ((qcom_clk_branch2_halt_check_type(sc,
153e34a491bSAdrian Chadd QCOM_CLK_BRANCH2_BRANCH_HALT_DELAY, false)) ||
154e34a491bSAdrian Chadd (enable == false && sc->halt_check_voted)) {
155e34a491bSAdrian Chadd DELAY(10);
156e34a491bSAdrian Chadd return (true);
157e34a491bSAdrian Chadd }
158e34a491bSAdrian Chadd
159e34a491bSAdrian Chadd if ((qcom_clk_branch2_halt_check_type(sc,
160e34a491bSAdrian Chadd QCOM_CLK_BRANCH2_BRANCH_HALT_INVERTED, false)) ||
161e34a491bSAdrian Chadd (qcom_clk_branch2_halt_check_type(sc,
162e34a491bSAdrian Chadd QCOM_CLK_BRANCH2_BRANCH_HALT, false)) ||
163e34a491bSAdrian Chadd (enable && sc->halt_check_voted)) {
164e34a491bSAdrian Chadd int count;
165e34a491bSAdrian Chadd
166e34a491bSAdrian Chadd for (count = 0; count < 200; count++) {
167e34a491bSAdrian Chadd if (qcom_clk_branch2_check_halt_locked(sc, enable))
168e34a491bSAdrian Chadd return (true);
169e34a491bSAdrian Chadd DELAY(1);
170e34a491bSAdrian Chadd }
171e34a491bSAdrian Chadd DPRINTF(clknode_get_device(sc->clknode),
172e34a491bSAdrian Chadd "%s: enable stuck (%d)!\n", __func__, enable);
173e34a491bSAdrian Chadd return (false);
174e34a491bSAdrian Chadd }
175e34a491bSAdrian Chadd
176e34a491bSAdrian Chadd /* Default */
177e34a491bSAdrian Chadd return (true);
178e34a491bSAdrian Chadd }
179e34a491bSAdrian Chadd
180e34a491bSAdrian Chadd static int
qcom_clk_branch2_set_gate(struct clknode * clk,bool enable)181e34a491bSAdrian Chadd qcom_clk_branch2_set_gate(struct clknode *clk, bool enable)
182e34a491bSAdrian Chadd {
183e34a491bSAdrian Chadd struct qcom_clk_branch2_sc *sc;
184e34a491bSAdrian Chadd uint32_t reg;
185e34a491bSAdrian Chadd
186e34a491bSAdrian Chadd sc = clknode_get_softc(clk);
187e34a491bSAdrian Chadd
188e34a491bSAdrian Chadd DPRINTF(clknode_get_device(sc->clknode), "%s: called\n", __func__);
189e34a491bSAdrian Chadd
190e34a491bSAdrian Chadd if (sc->enable_offset == 0) {
191e34a491bSAdrian Chadd DPRINTF(clknode_get_device(sc->clknode),
192e34a491bSAdrian Chadd "%s: no enable_offset", __func__);
193e34a491bSAdrian Chadd return (ENXIO);
194e34a491bSAdrian Chadd }
195e34a491bSAdrian Chadd
196e34a491bSAdrian Chadd DPRINTF(clknode_get_device(sc->clknode),
197e34a491bSAdrian Chadd "%s: called; enable=%d\n", __func__, enable);
198e34a491bSAdrian Chadd
199e34a491bSAdrian Chadd CLKDEV_DEVICE_LOCK(clknode_get_device(sc->clknode));
200e34a491bSAdrian Chadd CLKDEV_READ_4(clknode_get_device(sc->clknode), sc->enable_offset,
201e34a491bSAdrian Chadd ®);
202e34a491bSAdrian Chadd if (enable) {
203e34a491bSAdrian Chadd reg |= (1U << sc->enable_shift);
204e34a491bSAdrian Chadd } else {
205e34a491bSAdrian Chadd reg &= ~(1U << sc->enable_shift);
206e34a491bSAdrian Chadd }
207e34a491bSAdrian Chadd CLKDEV_WRITE_4(clknode_get_device(sc->clknode), sc->enable_offset,
208e34a491bSAdrian Chadd reg);
209e34a491bSAdrian Chadd
210e34a491bSAdrian Chadd /*
211e34a491bSAdrian Chadd * Now wait for the clock branch to update!
212e34a491bSAdrian Chadd */
213e34a491bSAdrian Chadd if (! qcom_clk_branch2_wait_locked(sc, enable)) {
214e34a491bSAdrian Chadd CLKDEV_DEVICE_UNLOCK(clknode_get_device(sc->clknode));
215e34a491bSAdrian Chadd DPRINTF(clknode_get_device(sc->clknode),
216e34a491bSAdrian Chadd "%s: failed to wait!\n", __func__);
217e34a491bSAdrian Chadd return (ENXIO);
218e34a491bSAdrian Chadd }
219e34a491bSAdrian Chadd
220e34a491bSAdrian Chadd CLKDEV_DEVICE_UNLOCK(clknode_get_device(sc->clknode));
221e34a491bSAdrian Chadd
222e34a491bSAdrian Chadd return (0);
223e34a491bSAdrian Chadd }
224e34a491bSAdrian Chadd
225e34a491bSAdrian Chadd static int
qcom_clk_branch2_set_freq(struct clknode * clk,uint64_t fin,uint64_t * fout,int flags,int * stop)226e34a491bSAdrian Chadd qcom_clk_branch2_set_freq(struct clknode *clk, uint64_t fin, uint64_t *fout,
227e34a491bSAdrian Chadd int flags, int *stop)
228e34a491bSAdrian Chadd {
229e34a491bSAdrian Chadd struct qcom_clk_branch2_sc *sc;
230e34a491bSAdrian Chadd
231e34a491bSAdrian Chadd sc = clknode_get_softc(clk);
232e34a491bSAdrian Chadd
233e34a491bSAdrian Chadd /* We only support what our parent clock is currently set as */
234e34a491bSAdrian Chadd *fout = fin;
235e34a491bSAdrian Chadd
236e34a491bSAdrian Chadd /* .. and stop here if we don't have SET_RATE_PARENT */
237e34a491bSAdrian Chadd if (sc->flags & QCOM_CLK_BRANCH2_FLAGS_SET_RATE_PARENT)
238e34a491bSAdrian Chadd *stop = 0;
239e34a491bSAdrian Chadd else
240e34a491bSAdrian Chadd *stop = 1;
241e34a491bSAdrian Chadd return (0);
242e34a491bSAdrian Chadd }
243e34a491bSAdrian Chadd
244e34a491bSAdrian Chadd
245e34a491bSAdrian Chadd static clknode_method_t qcom_clk_branch2_methods[] = {
246e34a491bSAdrian Chadd /* Device interface */
247e34a491bSAdrian Chadd CLKNODEMETHOD(clknode_init, qcom_clk_branch2_init),
248e34a491bSAdrian Chadd CLKNODEMETHOD(clknode_set_gate, qcom_clk_branch2_set_gate),
249e34a491bSAdrian Chadd CLKNODEMETHOD(clknode_set_freq, qcom_clk_branch2_set_freq),
250e34a491bSAdrian Chadd CLKNODEMETHOD_END
251e34a491bSAdrian Chadd };
252e34a491bSAdrian Chadd
253e34a491bSAdrian Chadd DEFINE_CLASS_1(qcom_clk_branch2, qcom_clk_branch2_class,
254e34a491bSAdrian Chadd qcom_clk_branch2_methods, sizeof(struct qcom_clk_branch2_sc),
255e34a491bSAdrian Chadd clknode_class);
256e34a491bSAdrian Chadd
257e34a491bSAdrian Chadd int
qcom_clk_branch2_register(struct clkdom * clkdom,struct qcom_clk_branch2_def * clkdef)258e34a491bSAdrian Chadd qcom_clk_branch2_register(struct clkdom *clkdom,
259e34a491bSAdrian Chadd struct qcom_clk_branch2_def *clkdef)
260e34a491bSAdrian Chadd {
261e34a491bSAdrian Chadd struct clknode *clk;
262e34a491bSAdrian Chadd struct qcom_clk_branch2_sc *sc;
263e34a491bSAdrian Chadd
264e34a491bSAdrian Chadd if (clkdef->flags & QCOM_CLK_BRANCH2_FLAGS_CRITICAL)
265e34a491bSAdrian Chadd clkdef->clkdef.flags |= CLK_NODE_CANNOT_STOP;
266e34a491bSAdrian Chadd
267e34a491bSAdrian Chadd clk = clknode_create(clkdom, &qcom_clk_branch2_class,
268e34a491bSAdrian Chadd &clkdef->clkdef);
269e34a491bSAdrian Chadd if (clk == NULL)
270e34a491bSAdrian Chadd return (1);
271e34a491bSAdrian Chadd
272e34a491bSAdrian Chadd sc = clknode_get_softc(clk);
273e34a491bSAdrian Chadd sc->clknode = clk;
274e34a491bSAdrian Chadd
275e34a491bSAdrian Chadd sc->enable_offset = clkdef->enable_offset;
276e34a491bSAdrian Chadd sc->enable_shift = clkdef->enable_shift;
277e34a491bSAdrian Chadd sc->halt_reg = clkdef->halt_reg;
278e34a491bSAdrian Chadd sc->hwcg_reg = clkdef->hwcg_reg;
279e34a491bSAdrian Chadd sc->hwcg_bit = clkdef->hwcg_bit;
280e34a491bSAdrian Chadd sc->halt_check_type = clkdef->halt_check_type;
281e34a491bSAdrian Chadd sc->halt_check_voted = clkdef->halt_check_voted;
282e34a491bSAdrian Chadd sc->flags = clkdef->flags;
283e34a491bSAdrian Chadd
284e34a491bSAdrian Chadd clknode_register(clkdom, clk);
285e34a491bSAdrian Chadd
286e34a491bSAdrian Chadd return (0);
287e34a491bSAdrian Chadd }
288