1bb0ec6b3SJim Harris /*- 24d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause 3718cf2ccSPedro F. Giffuni * 450dea2daSJim Harris * Copyright (C) 2012-2016 Intel Corporation 5bb0ec6b3SJim Harris * All rights reserved. 6bb0ec6b3SJim Harris * 7bb0ec6b3SJim Harris * Redistribution and use in source and binary forms, with or without 8bb0ec6b3SJim Harris * modification, are permitted provided that the following conditions 9bb0ec6b3SJim Harris * are met: 10bb0ec6b3SJim Harris * 1. Redistributions of source code must retain the above copyright 11bb0ec6b3SJim Harris * notice, this list of conditions and the following disclaimer. 12bb0ec6b3SJim Harris * 2. Redistributions in binary form must reproduce the above copyright 13bb0ec6b3SJim Harris * notice, this list of conditions and the following disclaimer in the 14bb0ec6b3SJim Harris * documentation and/or other materials provided with the distribution. 15bb0ec6b3SJim Harris * 16bb0ec6b3SJim Harris * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17bb0ec6b3SJim Harris * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18bb0ec6b3SJim Harris * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19bb0ec6b3SJim Harris * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20bb0ec6b3SJim Harris * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21bb0ec6b3SJim Harris * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22bb0ec6b3SJim Harris * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23bb0ec6b3SJim Harris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24bb0ec6b3SJim Harris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25bb0ec6b3SJim Harris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26bb0ec6b3SJim Harris * SUCH DAMAGE. 27bb0ec6b3SJim Harris */ 28bb0ec6b3SJim Harris 294b3da659SWarner Losh #include "opt_nvme.h" 30f24c011bSWarner Losh 31bb0ec6b3SJim Harris #include <sys/param.h> 327c3f19d7SJim Harris #include <sys/systm.h> 337c3f19d7SJim Harris #include <sys/buf.h> 34bb0ec6b3SJim Harris #include <sys/bus.h> 35bb0ec6b3SJim Harris #include <sys/conf.h> 36bb0ec6b3SJim Harris #include <sys/ioccom.h> 377c3f19d7SJim Harris #include <sys/proc.h> 38bb0ec6b3SJim Harris #include <sys/smp.h> 397c3f19d7SJim Harris #include <sys/uio.h> 40244b8053SWarner Losh #include <sys/sbuf.h> 410d787e9bSWojciech Macek #include <sys/endian.h> 42244b8053SWarner Losh #include <machine/stdarg.h> 431eab19cbSAlexander Motin #include <vm/vm.h> 44bb0ec6b3SJim Harris 45bb0ec6b3SJim Harris #include "nvme_private.h" 461bce7cd8SWarner Losh #include "nvme_linux.h" 47bb0ec6b3SJim Harris 480d787e9bSWojciech Macek #define B4_CHK_RDY_DELAY_MS 2300 /* work around controller bug */ 49ce1ec9c1SWarner Losh 500a0b08ccSJim Harris static void nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr, 510a0b08ccSJim Harris struct nvme_async_event_request *aer); 52bb0ec6b3SJim Harris 53244b8053SWarner Losh static void 54d5fca1dcSWarner Losh nvme_ctrlr_barrier(struct nvme_controller *ctrlr, int flags) 55d5fca1dcSWarner Losh { 56d5fca1dcSWarner Losh bus_barrier(ctrlr->resource, 0, rman_get_size(ctrlr->resource), flags); 57d5fca1dcSWarner Losh } 58d5fca1dcSWarner Losh 59d5fca1dcSWarner Losh static void 60fc3afe93SWarner Losh nvme_ctrlr_devctl_va(struct nvme_controller *ctrlr, const char *type, 61fc3afe93SWarner Losh const char *msg, va_list ap) 62fc3afe93SWarner Losh { 63fc3afe93SWarner Losh struct sbuf sb; 64fc3afe93SWarner Losh int error; 65fc3afe93SWarner Losh 66fc3afe93SWarner Losh if (sbuf_new(&sb, NULL, 0, SBUF_AUTOEXTEND | SBUF_NOWAIT) == NULL) 67fc3afe93SWarner Losh return; 684f817fcfSWarner Losh sbuf_printf(&sb, "name=\"%s\" ", device_get_nameunit(ctrlr->dev)); 69fc3afe93SWarner Losh sbuf_vprintf(&sb, msg, ap); 70fc3afe93SWarner Losh error = sbuf_finish(&sb); 71fc3afe93SWarner Losh if (error == 0) 72fc3afe93SWarner Losh devctl_notify("nvme", "controller", type, sbuf_data(&sb)); 73fc3afe93SWarner Losh sbuf_delete(&sb); 74fc3afe93SWarner Losh } 75fc3afe93SWarner Losh 76fc3afe93SWarner Losh static void 774f817fcfSWarner Losh nvme_ctrlr_devctl(struct nvme_controller *ctrlr, const char *type, const char *msg, ...) 784f817fcfSWarner Losh { 794f817fcfSWarner Losh va_list ap; 804f817fcfSWarner Losh 814f817fcfSWarner Losh va_start(ap, msg); 824f817fcfSWarner Losh nvme_ctrlr_devctl_va(ctrlr, type, msg, ap); 834f817fcfSWarner Losh va_end(ap); 844f817fcfSWarner Losh } 854f817fcfSWarner Losh 864f817fcfSWarner Losh static void 87244b8053SWarner Losh nvme_ctrlr_devctl_log(struct nvme_controller *ctrlr, const char *type, const char *msg, ...) 88244b8053SWarner Losh { 89244b8053SWarner Losh struct sbuf sb; 90244b8053SWarner Losh va_list ap; 91244b8053SWarner Losh int error; 92244b8053SWarner Losh 934e6a434bSWarner Losh if (sbuf_new(&sb, NULL, 0, SBUF_AUTOEXTEND | SBUF_NOWAIT) == NULL) 944e6a434bSWarner Losh return; 95244b8053SWarner Losh sbuf_printf(&sb, "%s: ", device_get_nameunit(ctrlr->dev)); 96244b8053SWarner Losh va_start(ap, msg); 97244b8053SWarner Losh sbuf_vprintf(&sb, msg, ap); 98244b8053SWarner Losh va_end(ap); 99244b8053SWarner Losh error = sbuf_finish(&sb); 100244b8053SWarner Losh if (error == 0) 101244b8053SWarner Losh printf("%s\n", sbuf_data(&sb)); 102244b8053SWarner Losh sbuf_delete(&sb); 103fc3afe93SWarner Losh va_start(ap, msg); 104fc3afe93SWarner Losh nvme_ctrlr_devctl_va(ctrlr, type, msg, ap); 105fc3afe93SWarner Losh va_end(ap); 106244b8053SWarner Losh } 107244b8053SWarner Losh 108a965389bSScott Long static int 109bb0ec6b3SJim Harris nvme_ctrlr_construct_admin_qpair(struct nvme_controller *ctrlr) 110bb0ec6b3SJim Harris { 111bb0ec6b3SJim Harris struct nvme_qpair *qpair; 112bb0ec6b3SJim Harris uint32_t num_entries; 113a965389bSScott Long int error; 114bb0ec6b3SJim Harris 115bb0ec6b3SJim Harris qpair = &ctrlr->adminq; 1161eab19cbSAlexander Motin qpair->id = 0; 1171eab19cbSAlexander Motin qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1; 1181eab19cbSAlexander Motin qpair->domain = ctrlr->domain; 119bb0ec6b3SJim Harris 120bb0ec6b3SJim Harris num_entries = NVME_ADMIN_ENTRIES; 121bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.admin_entries", &num_entries); 122bb0ec6b3SJim Harris /* 123bb0ec6b3SJim Harris * If admin_entries was overridden to an invalid value, revert it 124bb0ec6b3SJim Harris * back to our default value. 125bb0ec6b3SJim Harris */ 126bb0ec6b3SJim Harris if (num_entries < NVME_MIN_ADMIN_ENTRIES || 127bb0ec6b3SJim Harris num_entries > NVME_MAX_ADMIN_ENTRIES) { 128547d523eSJim Harris nvme_printf(ctrlr, "invalid hw.nvme.admin_entries=%d " 129547d523eSJim Harris "specified\n", num_entries); 130bb0ec6b3SJim Harris num_entries = NVME_ADMIN_ENTRIES; 131bb0ec6b3SJim Harris } 132bb0ec6b3SJim Harris 133bb0ec6b3SJim Harris /* 134bb0ec6b3SJim Harris * The admin queue's max xfer size is treated differently than the 135bb0ec6b3SJim Harris * max I/O xfer size. 16KB is sufficient here - maybe even less? 136bb0ec6b3SJim Harris */ 1371eab19cbSAlexander Motin error = nvme_qpair_construct(qpair, num_entries, NVME_ADMIN_TRACKERS, 13821b6da58SJim Harris ctrlr); 139a965389bSScott Long return (error); 140bb0ec6b3SJim Harris } 141bb0ec6b3SJim Harris 1421eab19cbSAlexander Motin #define QP(ctrlr, c) ((c) * (ctrlr)->num_io_queues / mp_ncpus) 1431eab19cbSAlexander Motin 144bb0ec6b3SJim Harris static int 145bb0ec6b3SJim Harris nvme_ctrlr_construct_io_qpairs(struct nvme_controller *ctrlr) 146bb0ec6b3SJim Harris { 147bb0ec6b3SJim Harris struct nvme_qpair *qpair; 1480d787e9bSWojciech Macek uint32_t cap_lo; 1490d787e9bSWojciech Macek uint16_t mqes; 1501eab19cbSAlexander Motin int c, error, i, n; 1511eab19cbSAlexander Motin int num_entries, num_trackers, max_entries; 152bb0ec6b3SJim Harris 153bb0ec6b3SJim Harris /* 154f93b7f95SWarner Losh * NVMe spec sets a hard limit of 64K max entries, but devices may 155f93b7f95SWarner Losh * specify a smaller limit, so we need to check the MQES field in the 156f93b7f95SWarner Losh * capabilities register. We have to cap the number of entries to the 157f93b7f95SWarner Losh * current stride allows for in BAR 0/1, otherwise the remainder entries 1586e8ab671SGordon Bergling * are inaccessible. MQES should reflect this, and this is just a 159f93b7f95SWarner Losh * fail-safe. 160bb0ec6b3SJim Harris */ 161f93b7f95SWarner Losh max_entries = 162f93b7f95SWarner Losh (rman_get_size(ctrlr->resource) - nvme_mmio_offsetof(doorbell[0])) / 163f93b7f95SWarner Losh (1 << (ctrlr->dstrd + 1)); 164f93b7f95SWarner Losh num_entries = NVME_IO_ENTRIES; 165f93b7f95SWarner Losh TUNABLE_INT_FETCH("hw.nvme.io_entries", &num_entries); 1660d787e9bSWojciech Macek cap_lo = nvme_mmio_read_4(ctrlr, cap_lo); 16762d2cf18SWarner Losh mqes = NVME_CAP_LO_MQES(cap_lo); 1680d787e9bSWojciech Macek num_entries = min(num_entries, mqes + 1); 169f93b7f95SWarner Losh num_entries = min(num_entries, max_entries); 170bb0ec6b3SJim Harris 17121b6da58SJim Harris num_trackers = NVME_IO_TRACKERS; 17221b6da58SJim Harris TUNABLE_INT_FETCH("hw.nvme.io_trackers", &num_trackers); 17321b6da58SJim Harris 17421b6da58SJim Harris num_trackers = max(num_trackers, NVME_MIN_IO_TRACKERS); 17521b6da58SJim Harris num_trackers = min(num_trackers, NVME_MAX_IO_TRACKERS); 17621b6da58SJim Harris /* 177f93b7f95SWarner Losh * No need to have more trackers than entries in the submit queue. Note 178f93b7f95SWarner Losh * also that for a queue size of N, we can only have (N-1) commands 179f93b7f95SWarner Losh * outstanding, hence the "-1" here. 18021b6da58SJim Harris */ 18121b6da58SJim Harris num_trackers = min(num_trackers, (num_entries-1)); 18221b6da58SJim Harris 1832b647da7SJim Harris /* 184c02565f9SWarner Losh * Our best estimate for the maximum number of I/Os that we should 1854d547561SWarner Losh * normally have in flight at one time. This should be viewed as a hint, 1864d547561SWarner Losh * not a hard limit and will need to be revisited when the upper layers 187c02565f9SWarner Losh * of the storage system grows multi-queue support. 188c02565f9SWarner Losh */ 1895fff95ccSWarner Losh ctrlr->max_hw_pend_io = num_trackers * ctrlr->num_io_queues * 3 / 4; 190c02565f9SWarner Losh 191bb0ec6b3SJim Harris ctrlr->ioq = malloc(ctrlr->num_io_queues * sizeof(struct nvme_qpair), 192237d2019SJim Harris M_NVME, M_ZERO | M_WAITOK); 193bb0ec6b3SJim Harris 1941eab19cbSAlexander Motin for (i = c = n = 0; i < ctrlr->num_io_queues; i++, c += n) { 195bb0ec6b3SJim Harris qpair = &ctrlr->ioq[i]; 196bb0ec6b3SJim Harris 197bb0ec6b3SJim Harris /* 198bb0ec6b3SJim Harris * Admin queue has ID=0. IO queues start at ID=1 - 199bb0ec6b3SJim Harris * hence the 'i+1' here. 2001eab19cbSAlexander Motin */ 2011eab19cbSAlexander Motin qpair->id = i + 1; 2021eab19cbSAlexander Motin if (ctrlr->num_io_queues > 1) { 2031eab19cbSAlexander Motin /* Find number of CPUs served by this queue. */ 2041eab19cbSAlexander Motin for (n = 1; QP(ctrlr, c + n) == i; n++) 2051eab19cbSAlexander Motin ; 2061eab19cbSAlexander Motin /* Shuffle multiple NVMe devices between CPUs. */ 2071eab19cbSAlexander Motin qpair->cpu = c + (device_get_unit(ctrlr->dev)+n/2) % n; 2081eab19cbSAlexander Motin qpair->domain = pcpu_find(qpair->cpu)->pc_domain; 2091eab19cbSAlexander Motin } else { 2101eab19cbSAlexander Motin qpair->cpu = CPU_FFS(&cpuset_domain[ctrlr->domain]) - 1; 2111eab19cbSAlexander Motin qpair->domain = ctrlr->domain; 2121eab19cbSAlexander Motin } 2131eab19cbSAlexander Motin 2141eab19cbSAlexander Motin /* 215bb0ec6b3SJim Harris * For I/O queues, use the controller-wide max_xfer_size 216bb0ec6b3SJim Harris * calculated in nvme_attach(). 217bb0ec6b3SJim Harris */ 2181eab19cbSAlexander Motin error = nvme_qpair_construct(qpair, num_entries, num_trackers, 219bb0ec6b3SJim Harris ctrlr); 220a965389bSScott Long if (error) 221a965389bSScott Long return (error); 222bb0ec6b3SJim Harris 2232b647da7SJim Harris /* 2242b647da7SJim Harris * Do not bother binding interrupts if we only have one I/O 2252b647da7SJim Harris * interrupt thread for this controller. 2262b647da7SJim Harris */ 227c75ad8ceSJim Harris if (ctrlr->num_io_queues > 1) 2281eab19cbSAlexander Motin bus_bind_intr(ctrlr->dev, qpair->res, qpair->cpu); 229bb0ec6b3SJim Harris } 230bb0ec6b3SJim Harris 231bb0ec6b3SJim Harris return (0); 232bb0ec6b3SJim Harris } 233bb0ec6b3SJim Harris 234232e2edbSJim Harris static void 2353d89acf5SWarner Losh nvme_ctrlr_fail(struct nvme_controller *ctrlr, bool admin_also) 236232e2edbSJim Harris { 237232e2edbSJim Harris int i; 238232e2edbSJim Harris 239da8324a9SWarner Losh /* 240da8324a9SWarner Losh * No need to disable queues before failing them. Failing is a superet 241da8324a9SWarner Losh * of disabling (though pedantically we'd abort the AERs silently with 242da8324a9SWarner Losh * a different error, though when we fail, that hardly matters). 243da8324a9SWarner Losh */ 2447588c6ccSWarner Losh ctrlr->is_failed = true; 2453d89acf5SWarner Losh if (admin_also) { 2463d89acf5SWarner Losh ctrlr->is_failed_admin = true; 247232e2edbSJim Harris nvme_qpair_fail(&ctrlr->adminq); 2483d89acf5SWarner Losh } 249824073fbSWarner Losh if (ctrlr->ioq != NULL) { 25071a28181SAlexander Motin for (i = 0; i < ctrlr->num_io_queues; i++) { 251232e2edbSJim Harris nvme_qpair_fail(&ctrlr->ioq[i]); 252824073fbSWarner Losh } 25371a28181SAlexander Motin } 254232e2edbSJim Harris nvme_notify_fail_consumers(ctrlr); 255232e2edbSJim Harris } 256232e2edbSJim Harris 25783581511SWarner Losh /* 25883581511SWarner Losh * Wait for RDY to change. 25983581511SWarner Losh * 26083581511SWarner Losh * Starts sleeping for 1us and geometrically increases it the longer we wait, 26183581511SWarner Losh * capped at 1ms. 26283581511SWarner Losh */ 263bb0ec6b3SJim Harris static int 264cbdec09cSJim Harris nvme_ctrlr_wait_for_ready(struct nvme_controller *ctrlr, int desired_val) 265bb0ec6b3SJim Harris { 26626259f6aSWarner Losh int timeout = ticks + MSEC_2_TICKS(ctrlr->ready_timeout_in_ms); 26783581511SWarner Losh sbintime_t delta_t = SBT_1US; 2680d787e9bSWojciech Macek uint32_t csts; 269bb0ec6b3SJim Harris 27071a28181SAlexander Motin while (1) { 27171a28181SAlexander Motin csts = nvme_mmio_read_4(ctrlr, csts); 2729600aa31SWarner Losh if (csts == NVME_GONE) /* Hot unplug. */ 27371a28181SAlexander Motin return (ENXIO); 274479680f2SJohn Baldwin if (NVMEV(NVME_CSTS_REG_RDY, csts) == desired_val) 27571a28181SAlexander Motin break; 2764fbbe523SAlexander Motin if (timeout - ticks < 0) { 277cbdec09cSJim Harris nvme_printf(ctrlr, "controller ready did not become %d " 278cbdec09cSJim Harris "within %d ms\n", desired_val, ctrlr->ready_timeout_in_ms); 279bb0ec6b3SJim Harris return (ENXIO); 280bb0ec6b3SJim Harris } 28183581511SWarner Losh 28283581511SWarner Losh pause_sbt("nvmerdy", delta_t, 0, C_PREL(1)); 28383581511SWarner Losh delta_t = min(SBT_1MS, delta_t * 3 / 2); 284bb0ec6b3SJim Harris } 285bb0ec6b3SJim Harris 286bb0ec6b3SJim Harris return (0); 287bb0ec6b3SJim Harris } 288bb0ec6b3SJim Harris 289ce1ec9c1SWarner Losh static int 290bb0ec6b3SJim Harris nvme_ctrlr_disable(struct nvme_controller *ctrlr) 291bb0ec6b3SJim Harris { 2920d787e9bSWojciech Macek uint32_t cc; 2930d787e9bSWojciech Macek uint32_t csts; 2940d787e9bSWojciech Macek uint8_t en, rdy; 295ce1ec9c1SWarner Losh int err; 296bb0ec6b3SJim Harris 2970d787e9bSWojciech Macek cc = nvme_mmio_read_4(ctrlr, cc); 2980d787e9bSWojciech Macek csts = nvme_mmio_read_4(ctrlr, csts); 2990d787e9bSWojciech Macek 300479680f2SJohn Baldwin en = NVMEV(NVME_CC_REG_EN, cc); 301479680f2SJohn Baldwin rdy = NVMEV(NVME_CSTS_REG_RDY, csts); 302bb0ec6b3SJim Harris 303ce1ec9c1SWarner Losh /* 304ce1ec9c1SWarner Losh * Per 3.1.5 in NVME 1.3 spec, transitioning CC.EN from 0 to 1 305ce1ec9c1SWarner Losh * when CSTS.RDY is 1 or transitioning CC.EN from 1 to 0 when 306ce1ec9c1SWarner Losh * CSTS.RDY is 0 "has undefined results" So make sure that CSTS.RDY 307ce1ec9c1SWarner Losh * isn't the desired value. Short circuit if we're already disabled. 308ce1ec9c1SWarner Losh */ 309a245627aSWarner Losh if (en == 0) { 310a245627aSWarner Losh /* Wait for RDY == 0 or timeout & fail */ 311a245627aSWarner Losh if (rdy == 0) 312a245627aSWarner Losh return (0); 313a245627aSWarner Losh return (nvme_ctrlr_wait_for_ready(ctrlr, 0)); 314a245627aSWarner Losh } 3150d787e9bSWojciech Macek if (rdy == 0) { 316a245627aSWarner Losh /* EN == 1, wait for RDY == 1 or timeout & fail */ 317ce1ec9c1SWarner Losh err = nvme_ctrlr_wait_for_ready(ctrlr, 1); 318ce1ec9c1SWarner Losh if (err != 0) 319ce1ec9c1SWarner Losh return (err); 320ce1ec9c1SWarner Losh } 321bb0ec6b3SJim Harris 3228488fc41SJohn Baldwin cc &= ~NVMEM(NVME_CC_REG_EN); 3230d787e9bSWojciech Macek nvme_mmio_write_4(ctrlr, cc, cc); 32477054a89SWarner Losh 325ce1ec9c1SWarner Losh /* 32677054a89SWarner Losh * A few drives have firmware bugs that freeze the drive if we access 32777054a89SWarner Losh * the mmio too soon after we disable. 328ce1ec9c1SWarner Losh */ 329989c7f0bSWarner Losh if (ctrlr->quirks & QUIRK_DELAY_B4_CHK_RDY) 33026259f6aSWarner Losh pause("nvmeR", MSEC_2_TICKS(B4_CHK_RDY_DELAY_MS)); 331ce1ec9c1SWarner Losh return (nvme_ctrlr_wait_for_ready(ctrlr, 0)); 332bb0ec6b3SJim Harris } 333bb0ec6b3SJim Harris 334bb0ec6b3SJim Harris static int 335bb0ec6b3SJim Harris nvme_ctrlr_enable(struct nvme_controller *ctrlr) 336bb0ec6b3SJim Harris { 3370d787e9bSWojciech Macek uint32_t cc; 3380d787e9bSWojciech Macek uint32_t csts; 3390d787e9bSWojciech Macek uint32_t aqa; 3400d787e9bSWojciech Macek uint32_t qsize; 3410d787e9bSWojciech Macek uint8_t en, rdy; 342ce1ec9c1SWarner Losh int err; 343bb0ec6b3SJim Harris 3440d787e9bSWojciech Macek cc = nvme_mmio_read_4(ctrlr, cc); 3450d787e9bSWojciech Macek csts = nvme_mmio_read_4(ctrlr, csts); 3460d787e9bSWojciech Macek 347479680f2SJohn Baldwin en = NVMEV(NVME_CC_REG_EN, cc); 348479680f2SJohn Baldwin rdy = NVMEV(NVME_CSTS_REG_RDY, csts); 349bb0ec6b3SJim Harris 350ce1ec9c1SWarner Losh /* 351ce1ec9c1SWarner Losh * See note in nvme_ctrlr_disable. Short circuit if we're already enabled. 352ce1ec9c1SWarner Losh */ 3530d787e9bSWojciech Macek if (en == 1) { 3540d787e9bSWojciech Macek if (rdy == 1) 355bb0ec6b3SJim Harris return (0); 356cbdec09cSJim Harris return (nvme_ctrlr_wait_for_ready(ctrlr, 1)); 357a245627aSWarner Losh } 358a245627aSWarner Losh 359a245627aSWarner Losh /* EN == 0 already wait for RDY == 0 or timeout & fail */ 360ce1ec9c1SWarner Losh err = nvme_ctrlr_wait_for_ready(ctrlr, 0); 361ce1ec9c1SWarner Losh if (err != 0) 362ce1ec9c1SWarner Losh return (err); 363bb0ec6b3SJim Harris 364bb0ec6b3SJim Harris nvme_mmio_write_8(ctrlr, asq, ctrlr->adminq.cmd_bus_addr); 365bb0ec6b3SJim Harris nvme_mmio_write_8(ctrlr, acq, ctrlr->adminq.cpl_bus_addr); 366bb0ec6b3SJim Harris 367bb0ec6b3SJim Harris /* acqs and asqs are 0-based. */ 3680d787e9bSWojciech Macek qsize = ctrlr->adminq.num_entries - 1; 3690d787e9bSWojciech Macek 3700d787e9bSWojciech Macek aqa = 0; 3715650bd3fSJohn Baldwin aqa |= NVMEF(NVME_AQA_REG_ACQS, qsize); 3725650bd3fSJohn Baldwin aqa |= NVMEF(NVME_AQA_REG_ASQS, qsize); 3730d787e9bSWojciech Macek nvme_mmio_write_4(ctrlr, aqa, aqa); 374bb0ec6b3SJim Harris 3750d787e9bSWojciech Macek /* Initialization values for CC */ 3760d787e9bSWojciech Macek cc = 0; 3775650bd3fSJohn Baldwin cc |= NVMEF(NVME_CC_REG_EN, 1); 3785650bd3fSJohn Baldwin cc |= NVMEF(NVME_CC_REG_CSS, 0); 3795650bd3fSJohn Baldwin cc |= NVMEF(NVME_CC_REG_AMS, 0); 3805650bd3fSJohn Baldwin cc |= NVMEF(NVME_CC_REG_SHN, 0); 3815650bd3fSJohn Baldwin cc |= NVMEF(NVME_CC_REG_IOSQES, 6); /* SQ entry size == 64 == 2^6 */ 3825650bd3fSJohn Baldwin cc |= NVMEF(NVME_CC_REG_IOCQES, 4); /* CQ entry size == 16 == 2^4 */ 383bb0ec6b3SJim Harris 3843a468f20SWarner Losh /* 3853a468f20SWarner Losh * Use the Memory Page Size selected during device initialization. Note 3863a468f20SWarner Losh * that value stored in mps is suitable to use here without adjusting by 3873a468f20SWarner Losh * NVME_MPS_SHIFT. 3883a468f20SWarner Losh */ 3895650bd3fSJohn Baldwin cc |= NVMEF(NVME_CC_REG_MPS, ctrlr->mps); 390bb0ec6b3SJim Harris 391d5fca1dcSWarner Losh nvme_ctrlr_barrier(ctrlr, BUS_SPACE_BARRIER_WRITE); 3920d787e9bSWojciech Macek nvme_mmio_write_4(ctrlr, cc, cc); 393bb0ec6b3SJim Harris 394cbdec09cSJim Harris return (nvme_ctrlr_wait_for_ready(ctrlr, 1)); 395bb0ec6b3SJim Harris } 396bb0ec6b3SJim Harris 3974d547561SWarner Losh static void 3984d547561SWarner Losh nvme_ctrlr_disable_qpairs(struct nvme_controller *ctrlr) 399bb0ec6b3SJim Harris { 4004d547561SWarner Losh int i; 401b846efd7SJim Harris 402b846efd7SJim Harris nvme_admin_qpair_disable(&ctrlr->adminq); 4032b647da7SJim Harris /* 4042b647da7SJim Harris * I/O queues are not allocated before the initial HW 4052b647da7SJim Harris * reset, so do not try to disable them. Use is_initialized 4062b647da7SJim Harris * to determine if this is the initial HW reset. 4072b647da7SJim Harris */ 4082b647da7SJim Harris if (ctrlr->is_initialized) { 409b846efd7SJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) 410b846efd7SJim Harris nvme_io_qpair_disable(&ctrlr->ioq[i]); 4112b647da7SJim Harris } 4124d547561SWarner Losh } 4134d547561SWarner Losh 414dd2516fcSWarner Losh static int 4154d547561SWarner Losh nvme_ctrlr_hw_reset(struct nvme_controller *ctrlr) 4164d547561SWarner Losh { 4174d547561SWarner Losh int err; 4184d547561SWarner Losh 419bad42df9SColin Percival TSENTER(); 420b846efd7SJim Harris 4213d89acf5SWarner Losh ctrlr->is_failed_admin = true; 422e5e26e4aSWarner Losh nvme_ctrlr_disable_qpairs(ctrlr); 423bb0ec6b3SJim Harris 424ce1ec9c1SWarner Losh err = nvme_ctrlr_disable(ctrlr); 425ce1ec9c1SWarner Losh if (err != 0) 4268052b01eSWarner Losh goto out; 427e5e26e4aSWarner Losh 428bad42df9SColin Percival err = nvme_ctrlr_enable(ctrlr); 4298052b01eSWarner Losh out: 4303d89acf5SWarner Losh if (err == 0) 4313d89acf5SWarner Losh ctrlr->is_failed_admin = false; 4328052b01eSWarner Losh 433bad42df9SColin Percival TSEXIT(); 434bad42df9SColin Percival return (err); 435bb0ec6b3SJim Harris } 436bb0ec6b3SJim Harris 437b846efd7SJim Harris void 438b846efd7SJim Harris nvme_ctrlr_reset(struct nvme_controller *ctrlr) 439b846efd7SJim Harris { 440f37c22a3SJim Harris int cmpset; 441f37c22a3SJim Harris 442f37c22a3SJim Harris cmpset = atomic_cmpset_32(&ctrlr->is_resetting, 0, 1); 443f37c22a3SJim Harris 4443d89acf5SWarner Losh if (cmpset == 0) 445232e2edbSJim Harris /* 4463d89acf5SWarner Losh * Controller is already resetting. Return immediately since 4473d89acf5SWarner Losh * there is no need to kick off another reset. 448232e2edbSJim Harris */ 449f37c22a3SJim Harris return; 450b846efd7SJim Harris 451502dc84aSWarner Losh if (!ctrlr->is_dying) 45248ce3178SJim Harris taskqueue_enqueue(ctrlr->taskqueue, &ctrlr->reset_task); 453b846efd7SJim Harris } 454b846efd7SJim Harris 455bb0ec6b3SJim Harris static int 456bb0ec6b3SJim Harris nvme_ctrlr_identify(struct nvme_controller *ctrlr) 457bb0ec6b3SJim Harris { 458955910a9SJim Harris struct nvme_completion_poll_status status; 459bb0ec6b3SJim Harris 46029077eb4SWarner Losh status.done = 0; 461bb0ec6b3SJim Harris nvme_ctrlr_cmd_identify_controller(ctrlr, &ctrlr->cdata, 462955910a9SJim Harris nvme_completion_poll_cb, &status); 463ab0681aaSWarner Losh nvme_completion_poll(&status); 464955910a9SJim Harris if (nvme_completion_is_error(&status.cpl)) { 465547d523eSJim Harris nvme_printf(ctrlr, "nvme_identify_controller failed!\n"); 466bb0ec6b3SJim Harris return (ENXIO); 467bb0ec6b3SJim Harris } 468bb0ec6b3SJim Harris 4690d787e9bSWojciech Macek /* Convert data to host endian */ 4700d787e9bSWojciech Macek nvme_controller_data_swapbytes(&ctrlr->cdata); 4710d787e9bSWojciech Macek 47202e33484SJim Harris /* 47302e33484SJim Harris * Use MDTS to ensure our default max_xfer_size doesn't exceed what the 47402e33484SJim Harris * controller supports. 47502e33484SJim Harris */ 47602e33484SJim Harris if (ctrlr->cdata.mdts > 0) 47702e33484SJim Harris ctrlr->max_xfer_size = min(ctrlr->max_xfer_size, 4786e3deec8SWarner Losh 1 << (ctrlr->cdata.mdts + NVME_MPS_SHIFT + 4796e3deec8SWarner Losh NVME_CAP_HI_MPSMIN(ctrlr->cap_hi))); 48002e33484SJim Harris 481bb0ec6b3SJim Harris return (0); 482bb0ec6b3SJim Harris } 483bb0ec6b3SJim Harris 484bb0ec6b3SJim Harris static int 485bb0ec6b3SJim Harris nvme_ctrlr_set_num_qpairs(struct nvme_controller *ctrlr) 486bb0ec6b3SJim Harris { 487955910a9SJim Harris struct nvme_completion_poll_status status; 4882b647da7SJim Harris int cq_allocated, sq_allocated; 489bb0ec6b3SJim Harris 49029077eb4SWarner Losh status.done = 0; 491bb0ec6b3SJim Harris nvme_ctrlr_cmd_set_num_queues(ctrlr, ctrlr->num_io_queues, 492955910a9SJim Harris nvme_completion_poll_cb, &status); 493ab0681aaSWarner Losh nvme_completion_poll(&status); 494955910a9SJim Harris if (nvme_completion_is_error(&status.cpl)) { 495824073fbSWarner Losh nvme_printf(ctrlr, "nvme_ctrlr_set_num_qpairs failed!\n"); 496bb0ec6b3SJim Harris return (ENXIO); 497bb0ec6b3SJim Harris } 498bb0ec6b3SJim Harris 499bb0ec6b3SJim Harris /* 500bb0ec6b3SJim Harris * Data in cdw0 is 0-based. 501bb0ec6b3SJim Harris * Lower 16-bits indicate number of submission queues allocated. 502bb0ec6b3SJim Harris * Upper 16-bits indicate number of completion queues allocated. 503bb0ec6b3SJim Harris */ 504955910a9SJim Harris sq_allocated = (status.cpl.cdw0 & 0xFFFF) + 1; 505955910a9SJim Harris cq_allocated = (status.cpl.cdw0 >> 16) + 1; 506bb0ec6b3SJim Harris 507bb0ec6b3SJim Harris /* 5082b647da7SJim Harris * Controller may allocate more queues than we requested, 5092b647da7SJim Harris * so use the minimum of the number requested and what was 5102b647da7SJim Harris * actually allocated. 511bb0ec6b3SJim Harris */ 5122b647da7SJim Harris ctrlr->num_io_queues = min(ctrlr->num_io_queues, sq_allocated); 5132b647da7SJim Harris ctrlr->num_io_queues = min(ctrlr->num_io_queues, cq_allocated); 5141eab19cbSAlexander Motin if (ctrlr->num_io_queues > vm_ndomains) 5151eab19cbSAlexander Motin ctrlr->num_io_queues -= ctrlr->num_io_queues % vm_ndomains; 516bb0ec6b3SJim Harris 517bb0ec6b3SJim Harris return (0); 518bb0ec6b3SJim Harris } 519bb0ec6b3SJim Harris 520bb0ec6b3SJim Harris static int 521bb0ec6b3SJim Harris nvme_ctrlr_create_qpairs(struct nvme_controller *ctrlr) 522bb0ec6b3SJim Harris { 523955910a9SJim Harris struct nvme_completion_poll_status status; 524bb0ec6b3SJim Harris struct nvme_qpair *qpair; 525955910a9SJim Harris int i; 526bb0ec6b3SJim Harris 527bb0ec6b3SJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) { 528bb0ec6b3SJim Harris qpair = &ctrlr->ioq[i]; 529bb0ec6b3SJim Harris 53029077eb4SWarner Losh status.done = 0; 5311eab19cbSAlexander Motin nvme_ctrlr_cmd_create_io_cq(ctrlr, qpair, 532955910a9SJim Harris nvme_completion_poll_cb, &status); 533ab0681aaSWarner Losh nvme_completion_poll(&status); 534955910a9SJim Harris if (nvme_completion_is_error(&status.cpl)) { 535547d523eSJim Harris nvme_printf(ctrlr, "nvme_create_io_cq failed!\n"); 536bb0ec6b3SJim Harris return (ENXIO); 537bb0ec6b3SJim Harris } 538bb0ec6b3SJim Harris 53929077eb4SWarner Losh status.done = 0; 540ead7e103SAlexander Motin nvme_ctrlr_cmd_create_io_sq(ctrlr, qpair, 541955910a9SJim Harris nvme_completion_poll_cb, &status); 542ab0681aaSWarner Losh nvme_completion_poll(&status); 543955910a9SJim Harris if (nvme_completion_is_error(&status.cpl)) { 544547d523eSJim Harris nvme_printf(ctrlr, "nvme_create_io_sq failed!\n"); 545bb0ec6b3SJim Harris return (ENXIO); 546bb0ec6b3SJim Harris } 547bb0ec6b3SJim Harris } 548bb0ec6b3SJim Harris 549bb0ec6b3SJim Harris return (0); 550bb0ec6b3SJim Harris } 551bb0ec6b3SJim Harris 552bb0ec6b3SJim Harris static int 5534d547561SWarner Losh nvme_ctrlr_delete_qpairs(struct nvme_controller *ctrlr) 5548b1e6ebeSWarner Losh { 5558b1e6ebeSWarner Losh struct nvme_completion_poll_status status; 5569835d216SWarner Losh struct nvme_qpair *qpair; 5579835d216SWarner Losh 5589835d216SWarner Losh for (int i = 0; i < ctrlr->num_io_queues; i++) { 5599835d216SWarner Losh qpair = &ctrlr->ioq[i]; 5608b1e6ebeSWarner Losh 5618b1e6ebeSWarner Losh status.done = 0; 5625d7fd8f7SWarner Losh nvme_ctrlr_cmd_delete_io_sq(ctrlr, qpair, 5638b1e6ebeSWarner Losh nvme_completion_poll_cb, &status); 564ab0681aaSWarner Losh nvme_completion_poll(&status); 5658b1e6ebeSWarner Losh if (nvme_completion_is_error(&status.cpl)) { 5665d7fd8f7SWarner Losh nvme_printf(ctrlr, "nvme_destroy_io_sq failed!\n"); 5678b1e6ebeSWarner Losh return (ENXIO); 5688b1e6ebeSWarner Losh } 5698b1e6ebeSWarner Losh 5708b1e6ebeSWarner Losh status.done = 0; 5718b1e6ebeSWarner Losh nvme_ctrlr_cmd_delete_io_cq(ctrlr, qpair, 5728b1e6ebeSWarner Losh nvme_completion_poll_cb, &status); 573ab0681aaSWarner Losh nvme_completion_poll(&status); 5748b1e6ebeSWarner Losh if (nvme_completion_is_error(&status.cpl)) { 5755d7fd8f7SWarner Losh nvme_printf(ctrlr, "nvme_destroy_io_cq failed!\n"); 5768b1e6ebeSWarner Losh return (ENXIO); 5778b1e6ebeSWarner Losh } 5789835d216SWarner Losh } 5798b1e6ebeSWarner Losh 5808b1e6ebeSWarner Losh return (0); 5818b1e6ebeSWarner Losh } 5828b1e6ebeSWarner Losh 5838b1e6ebeSWarner Losh static int 584bb0ec6b3SJim Harris nvme_ctrlr_construct_namespaces(struct nvme_controller *ctrlr) 585bb0ec6b3SJim Harris { 586bb0ec6b3SJim Harris struct nvme_namespace *ns; 587696c9502SWarner Losh uint32_t i; 588bb0ec6b3SJim Harris 589a8a18dd5SWarner Losh for (i = 0; i < min(ctrlr->cdata.nn, NVME_MAX_NAMESPACES); i++) { 590bb0ec6b3SJim Harris ns = &ctrlr->ns[i]; 591a8a18dd5SWarner Losh nvme_ns_construct(ns, i+1, ctrlr); 592bb0ec6b3SJim Harris } 593bb0ec6b3SJim Harris 594bb0ec6b3SJim Harris return (0); 595bb0ec6b3SJim Harris } 596bb0ec6b3SJim Harris 5977588c6ccSWarner Losh static bool 5982868353aSJim Harris is_log_page_id_valid(uint8_t page_id) 5992868353aSJim Harris { 6002868353aSJim Harris 6012868353aSJim Harris switch (page_id) { 6022868353aSJim Harris case NVME_LOG_ERROR: 6032868353aSJim Harris case NVME_LOG_HEALTH_INFORMATION: 6042868353aSJim Harris case NVME_LOG_FIRMWARE_SLOT: 605f439e3a4SAlexander Motin case NVME_LOG_CHANGED_NAMESPACE: 6066c99d132SAlexander Motin case NVME_LOG_COMMAND_EFFECT: 6076c99d132SAlexander Motin case NVME_LOG_RES_NOTIFICATION: 6086c99d132SAlexander Motin case NVME_LOG_SANITIZE_STATUS: 6097588c6ccSWarner Losh return (true); 6102868353aSJim Harris } 6112868353aSJim Harris 6127588c6ccSWarner Losh return (false); 6132868353aSJim Harris } 6142868353aSJim Harris 6152868353aSJim Harris static uint32_t 6162868353aSJim Harris nvme_ctrlr_get_log_page_size(struct nvme_controller *ctrlr, uint8_t page_id) 6172868353aSJim Harris { 6182868353aSJim Harris uint32_t log_page_size; 6192868353aSJim Harris 6202868353aSJim Harris switch (page_id) { 6212868353aSJim Harris case NVME_LOG_ERROR: 6222868353aSJim Harris log_page_size = min( 6232868353aSJim Harris sizeof(struct nvme_error_information_entry) * 6240d787e9bSWojciech Macek (ctrlr->cdata.elpe + 1), NVME_MAX_AER_LOG_SIZE); 6252868353aSJim Harris break; 6262868353aSJim Harris case NVME_LOG_HEALTH_INFORMATION: 6272868353aSJim Harris log_page_size = sizeof(struct nvme_health_information_page); 6282868353aSJim Harris break; 6292868353aSJim Harris case NVME_LOG_FIRMWARE_SLOT: 6302868353aSJim Harris log_page_size = sizeof(struct nvme_firmware_page); 6312868353aSJim Harris break; 632f439e3a4SAlexander Motin case NVME_LOG_CHANGED_NAMESPACE: 633f439e3a4SAlexander Motin log_page_size = sizeof(struct nvme_ns_list); 634f439e3a4SAlexander Motin break; 6356c99d132SAlexander Motin case NVME_LOG_COMMAND_EFFECT: 6366c99d132SAlexander Motin log_page_size = sizeof(struct nvme_command_effects_page); 6376c99d132SAlexander Motin break; 6386c99d132SAlexander Motin case NVME_LOG_RES_NOTIFICATION: 6396c99d132SAlexander Motin log_page_size = sizeof(struct nvme_res_notification_page); 6406c99d132SAlexander Motin break; 6416c99d132SAlexander Motin case NVME_LOG_SANITIZE_STATUS: 6426c99d132SAlexander Motin log_page_size = sizeof(struct nvme_sanitize_status_page); 6436c99d132SAlexander Motin break; 6442868353aSJim Harris default: 6452868353aSJim Harris log_page_size = 0; 6462868353aSJim Harris break; 6472868353aSJim Harris } 6482868353aSJim Harris 6492868353aSJim Harris return (log_page_size); 6502868353aSJim Harris } 6512868353aSJim Harris 6522868353aSJim Harris static void 653bb2f67fdSJim Harris nvme_ctrlr_log_critical_warnings(struct nvme_controller *ctrlr, 6540d787e9bSWojciech Macek uint8_t state) 655bb2f67fdSJim Harris { 656bb2f67fdSJim Harris 6570d787e9bSWojciech Macek if (state & NVME_CRIT_WARN_ST_AVAILABLE_SPARE) 6584f817fcfSWarner Losh nvme_printf(ctrlr, "SMART WARNING: available spare space below threshold\n"); 659bb2f67fdSJim Harris 6600d787e9bSWojciech Macek if (state & NVME_CRIT_WARN_ST_TEMPERATURE) 6614f817fcfSWarner Losh nvme_printf(ctrlr, "SMART WARNING: temperature above threshold\n"); 662bb2f67fdSJim Harris 6630d787e9bSWojciech Macek if (state & NVME_CRIT_WARN_ST_DEVICE_RELIABILITY) 6644f817fcfSWarner Losh nvme_printf(ctrlr, "SMART WARNING: device reliability degraded\n"); 665bb2f67fdSJim Harris 6660d787e9bSWojciech Macek if (state & NVME_CRIT_WARN_ST_READ_ONLY) 6674f817fcfSWarner Losh nvme_printf(ctrlr, "SMART WARNING: media placed in read only mode\n"); 668bb2f67fdSJim Harris 6690d787e9bSWojciech Macek if (state & NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP) 6704f817fcfSWarner Losh nvme_printf(ctrlr, "SMART WARNING: volatile memory backup device failed\n"); 671bb2f67fdSJim Harris 6722a2682eeSWarner Losh if (state & NVME_CRIT_WARN_ST_PERSISTENT_MEMORY_REGION) 6732a2682eeSWarner Losh nvme_printf(ctrlr, "SMART WARNING: persistent memory read only or unreliable\n"); 6742a2682eeSWarner Losh 6750d787e9bSWojciech Macek if (state & NVME_CRIT_WARN_ST_RESERVED_MASK) 6764f817fcfSWarner Losh nvme_printf(ctrlr, "SMART WARNING: unknown critical warning(s): state = 0x%02x\n", 677c5246cb7SWarner Losh state & NVME_CRIT_WARN_ST_RESERVED_MASK); 6784f817fcfSWarner Losh 6794f817fcfSWarner Losh nvme_ctrlr_devctl(ctrlr, "critical", "SMART_ERROR", "state=0x%02x", state); 680bb2f67fdSJim Harris } 681bb2f67fdSJim Harris 682bb2f67fdSJim Harris static void 6832868353aSJim Harris nvme_ctrlr_async_event_log_page_cb(void *arg, const struct nvme_completion *cpl) 6842868353aSJim Harris { 6852868353aSJim Harris struct nvme_async_event_request *aer = arg; 686bb2f67fdSJim Harris struct nvme_health_information_page *health_info; 687f439e3a4SAlexander Motin struct nvme_ns_list *nsl; 6880d787e9bSWojciech Macek struct nvme_error_information_entry *err; 6890d787e9bSWojciech Macek int i; 6902868353aSJim Harris 6910d7e13ecSJim Harris /* 6920d7e13ecSJim Harris * If the log page fetch for some reason completed with an error, 6930d7e13ecSJim Harris * don't pass log page data to the consumers. In practice, this case 6940d7e13ecSJim Harris * should never happen. 6950d7e13ecSJim Harris */ 6960d7e13ecSJim Harris if (nvme_completion_is_error(cpl)) 6970d7e13ecSJim Harris nvme_notify_async_consumers(aer->ctrlr, &aer->cpl, 6980d7e13ecSJim Harris aer->log_page_id, NULL, 0); 699bb2f67fdSJim Harris else { 7000d787e9bSWojciech Macek /* Convert data to host endian */ 7010d787e9bSWojciech Macek switch (aer->log_page_id) { 7020d787e9bSWojciech Macek case NVME_LOG_ERROR: 7030d787e9bSWojciech Macek err = (struct nvme_error_information_entry *)aer->log_page_buffer; 7040d787e9bSWojciech Macek for (i = 0; i < (aer->ctrlr->cdata.elpe + 1); i++) 7050d787e9bSWojciech Macek nvme_error_information_entry_swapbytes(err++); 7060d787e9bSWojciech Macek break; 7070d787e9bSWojciech Macek case NVME_LOG_HEALTH_INFORMATION: 7080d787e9bSWojciech Macek nvme_health_information_page_swapbytes( 7090d787e9bSWojciech Macek (struct nvme_health_information_page *)aer->log_page_buffer); 7100d787e9bSWojciech Macek break; 711f439e3a4SAlexander Motin case NVME_LOG_CHANGED_NAMESPACE: 712f439e3a4SAlexander Motin nvme_ns_list_swapbytes( 713f439e3a4SAlexander Motin (struct nvme_ns_list *)aer->log_page_buffer); 714f439e3a4SAlexander Motin break; 7156c99d132SAlexander Motin case NVME_LOG_COMMAND_EFFECT: 7166c99d132SAlexander Motin nvme_command_effects_page_swapbytes( 7176c99d132SAlexander Motin (struct nvme_command_effects_page *)aer->log_page_buffer); 7186c99d132SAlexander Motin break; 7196c99d132SAlexander Motin case NVME_LOG_RES_NOTIFICATION: 7206c99d132SAlexander Motin nvme_res_notification_page_swapbytes( 7216c99d132SAlexander Motin (struct nvme_res_notification_page *)aer->log_page_buffer); 7226c99d132SAlexander Motin break; 7236c99d132SAlexander Motin case NVME_LOG_SANITIZE_STATUS: 7246c99d132SAlexander Motin nvme_sanitize_status_page_swapbytes( 7256c99d132SAlexander Motin (struct nvme_sanitize_status_page *)aer->log_page_buffer); 7266c99d132SAlexander Motin break; 7270d787e9bSWojciech Macek default: 7280d787e9bSWojciech Macek break; 7290d787e9bSWojciech Macek } 7300d787e9bSWojciech Macek 731bb2f67fdSJim Harris if (aer->log_page_id == NVME_LOG_HEALTH_INFORMATION) { 732bb2f67fdSJim Harris health_info = (struct nvme_health_information_page *) 733bb2f67fdSJim Harris aer->log_page_buffer; 734bb2f67fdSJim Harris nvme_ctrlr_log_critical_warnings(aer->ctrlr, 735bb2f67fdSJim Harris health_info->critical_warning); 736bb2f67fdSJim Harris /* 737bb2f67fdSJim Harris * Critical warnings reported through the 738bb2f67fdSJim Harris * SMART/health log page are persistent, so 739bb2f67fdSJim Harris * clear the associated bits in the async event 740bb2f67fdSJim Harris * config so that we do not receive repeated 741bb2f67fdSJim Harris * notifications for the same event. 742bb2f67fdSJim Harris */ 7430d787e9bSWojciech Macek aer->ctrlr->async_event_config &= 7440d787e9bSWojciech Macek ~health_info->critical_warning; 745bb2f67fdSJim Harris nvme_ctrlr_cmd_set_async_event_config(aer->ctrlr, 746bb2f67fdSJim Harris aer->ctrlr->async_event_config, NULL, NULL); 747f439e3a4SAlexander Motin } else if (aer->log_page_id == NVME_LOG_CHANGED_NAMESPACE && 748f439e3a4SAlexander Motin !nvme_use_nvd) { 749f439e3a4SAlexander Motin nsl = (struct nvme_ns_list *)aer->log_page_buffer; 750f439e3a4SAlexander Motin for (i = 0; i < nitems(nsl->ns) && nsl->ns[i] != 0; i++) { 751f439e3a4SAlexander Motin if (nsl->ns[i] > NVME_MAX_NAMESPACES) 752f439e3a4SAlexander Motin break; 753f439e3a4SAlexander Motin nvme_notify_ns(aer->ctrlr, nsl->ns[i]); 754f439e3a4SAlexander Motin } 755bb2f67fdSJim Harris } 756bb2f67fdSJim Harris 7570d7e13ecSJim Harris /* 7580d7e13ecSJim Harris * Pass the cpl data from the original async event completion, 7590d7e13ecSJim Harris * not the log page fetch. 7600d7e13ecSJim Harris */ 7610d7e13ecSJim Harris nvme_notify_async_consumers(aer->ctrlr, &aer->cpl, 7620d7e13ecSJim Harris aer->log_page_id, aer->log_page_buffer, aer->log_page_size); 763bb2f67fdSJim Harris } 7642868353aSJim Harris 7652868353aSJim Harris /* 7662868353aSJim Harris * Repost another asynchronous event request to replace the one 7672868353aSJim Harris * that just completed. 7682868353aSJim Harris */ 7692868353aSJim Harris nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer); 7702868353aSJim Harris } 7712868353aSJim Harris 772bb0ec6b3SJim Harris static void 7730a0b08ccSJim Harris nvme_ctrlr_async_event_cb(void *arg, const struct nvme_completion *cpl) 7740a0b08ccSJim Harris { 7750a0b08ccSJim Harris struct nvme_async_event_request *aer = arg; 7760a0b08ccSJim Harris 777ec526ea9SJim Harris if (nvme_completion_is_error(cpl)) { 7780a0b08ccSJim Harris /* 779ec526ea9SJim Harris * Do not retry failed async event requests. This avoids 780ec526ea9SJim Harris * infinite loops where a new async event request is submitted 781ec526ea9SJim Harris * to replace the one just failed, only to fail again and 782ec526ea9SJim Harris * perpetuate the loop. 7830a0b08ccSJim Harris */ 7840a0b08ccSJim Harris return; 7850a0b08ccSJim Harris } 7860a0b08ccSJim Harris 7872868353aSJim Harris /* Associated log page is in bits 23:16 of completion entry dw0. */ 788b354bb04SJohn Baldwin aer->log_page_id = NVMEV(NVME_ASYNC_EVENT_LOG_PAGE_ID, cpl->cdw0); 7892868353aSJim Harris 790f439e3a4SAlexander Motin nvme_printf(aer->ctrlr, "async event occurred (type 0x%x, info 0x%02x," 791b354bb04SJohn Baldwin " page 0x%02x)\n", NVMEV(NVME_ASYNC_EVENT_TYPE, cpl->cdw0), 792b354bb04SJohn Baldwin NVMEV(NVME_ASYNC_EVENT_INFO, cpl->cdw0), 793547d523eSJim Harris aer->log_page_id); 794547d523eSJim Harris 7950d7e13ecSJim Harris if (is_log_page_id_valid(aer->log_page_id)) { 7962868353aSJim Harris aer->log_page_size = nvme_ctrlr_get_log_page_size(aer->ctrlr, 7970d7e13ecSJim Harris aer->log_page_id); 7982868353aSJim Harris memcpy(&aer->cpl, cpl, sizeof(*cpl)); 7990d7e13ecSJim Harris nvme_ctrlr_cmd_get_log_page(aer->ctrlr, aer->log_page_id, 8002868353aSJim Harris NVME_GLOBAL_NAMESPACE_TAG, aer->log_page_buffer, 8012868353aSJim Harris aer->log_page_size, nvme_ctrlr_async_event_log_page_cb, 8022868353aSJim Harris aer); 8032868353aSJim Harris /* Wait to notify consumers until after log page is fetched. */ 8042868353aSJim Harris } else { 8050d7e13ecSJim Harris nvme_notify_async_consumers(aer->ctrlr, cpl, aer->log_page_id, 8060d7e13ecSJim Harris NULL, 0); 807038a5ee4SJim Harris 8080a0b08ccSJim Harris /* 8092868353aSJim Harris * Repost another asynchronous event request to replace the one 8102868353aSJim Harris * that just completed. 8110a0b08ccSJim Harris */ 8120a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(aer->ctrlr, aer); 8130a0b08ccSJim Harris } 8142868353aSJim Harris } 8150a0b08ccSJim Harris 8160a0b08ccSJim Harris static void 8170a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(struct nvme_controller *ctrlr, 8180a0b08ccSJim Harris struct nvme_async_event_request *aer) 8190a0b08ccSJim Harris { 8200a0b08ccSJim Harris struct nvme_request *req; 8210a0b08ccSJim Harris 8220a0b08ccSJim Harris aer->ctrlr = ctrlr; 823*f08746a7SMark Johnston /* 824*f08746a7SMark Johnston * XXX-MJ this should be M_WAITOK but we might be in a non-sleepable 825*f08746a7SMark Johnston * callback context. AER completions should be handled on a dedicated 826*f08746a7SMark Johnston * thread. 827*f08746a7SMark Johnston */ 828*f08746a7SMark Johnston req = nvme_allocate_request_null(M_NOWAIT, nvme_ctrlr_async_event_cb, 829*f08746a7SMark Johnston aer); 8300a0b08ccSJim Harris aer->req = req; 8310a0b08ccSJim Harris 8320a0b08ccSJim Harris /* 83394143332SJim Harris * Disable timeout here, since asynchronous event requests should by 83494143332SJim Harris * nature never be timed out. 8350a0b08ccSJim Harris */ 8367588c6ccSWarner Losh req->timeout = false; 8379544e6dcSChuck Tuffli req->cmd.opc = NVME_OPC_ASYNC_EVENT_REQUEST; 8380a0b08ccSJim Harris nvme_ctrlr_submit_admin_request(ctrlr, req); 8390a0b08ccSJim Harris } 8400a0b08ccSJim Harris 8410a0b08ccSJim Harris static void 842bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(struct nvme_controller *ctrlr) 843bb0ec6b3SJim Harris { 844d5fc9821SJim Harris struct nvme_completion_poll_status status; 8450a0b08ccSJim Harris struct nvme_async_event_request *aer; 8460a0b08ccSJim Harris uint32_t i; 847bb0ec6b3SJim Harris 848f439e3a4SAlexander Motin ctrlr->async_event_config = NVME_CRIT_WARN_ST_AVAILABLE_SPARE | 849f439e3a4SAlexander Motin NVME_CRIT_WARN_ST_DEVICE_RELIABILITY | 850f439e3a4SAlexander Motin NVME_CRIT_WARN_ST_READ_ONLY | 851f439e3a4SAlexander Motin NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP; 852f439e3a4SAlexander Motin if (ctrlr->cdata.ver >= NVME_REV(1, 2)) 85334a6ad84SWarner Losh ctrlr->async_event_config |= 85434a6ad84SWarner Losh ctrlr->cdata.oaes & (NVME_ASYNC_EVENT_NS_ATTRIBUTE | 85534a6ad84SWarner Losh NVME_ASYNC_EVENT_FW_ACTIVATE); 856d5fc9821SJim Harris 85729077eb4SWarner Losh status.done = 0; 858d5fc9821SJim Harris nvme_ctrlr_cmd_get_feature(ctrlr, NVME_FEAT_TEMPERATURE_THRESHOLD, 859d5fc9821SJim Harris 0, NULL, 0, nvme_completion_poll_cb, &status); 860ab0681aaSWarner Losh nvme_completion_poll(&status); 861d5fc9821SJim Harris if (nvme_completion_is_error(&status.cpl) || 862d5fc9821SJim Harris (status.cpl.cdw0 & 0xFFFF) == 0xFFFF || 863d5fc9821SJim Harris (status.cpl.cdw0 & 0xFFFF) == 0x0000) { 864d5fc9821SJim Harris nvme_printf(ctrlr, "temperature threshold not supported\n"); 865f439e3a4SAlexander Motin } else 866f439e3a4SAlexander Motin ctrlr->async_event_config |= NVME_CRIT_WARN_ST_TEMPERATURE; 867d5fc9821SJim Harris 868bb2f67fdSJim Harris nvme_ctrlr_cmd_set_async_event_config(ctrlr, 869bb2f67fdSJim Harris ctrlr->async_event_config, NULL, NULL); 870bb0ec6b3SJim Harris 871bb0ec6b3SJim Harris /* aerl is a zero-based value, so we need to add 1 here. */ 8720a0b08ccSJim Harris ctrlr->num_aers = min(NVME_MAX_ASYNC_EVENTS, (ctrlr->cdata.aerl+1)); 873bb0ec6b3SJim Harris 8740a0b08ccSJim Harris for (i = 0; i < ctrlr->num_aers; i++) { 8750a0b08ccSJim Harris aer = &ctrlr->aer[i]; 8760a0b08ccSJim Harris nvme_ctrlr_construct_and_submit_aer(ctrlr, aer); 8770a0b08ccSJim Harris } 878bb0ec6b3SJim Harris } 879bb0ec6b3SJim Harris 880bb0ec6b3SJim Harris static void 881bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(struct nvme_controller *ctrlr) 882bb0ec6b3SJim Harris { 883bb0ec6b3SJim Harris 884bb0ec6b3SJim Harris ctrlr->int_coal_time = 0; 885bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.int_coal_time", 886bb0ec6b3SJim Harris &ctrlr->int_coal_time); 887bb0ec6b3SJim Harris 888bb0ec6b3SJim Harris ctrlr->int_coal_threshold = 0; 889bb0ec6b3SJim Harris TUNABLE_INT_FETCH("hw.nvme.int_coal_threshold", 890bb0ec6b3SJim Harris &ctrlr->int_coal_threshold); 891bb0ec6b3SJim Harris 892bb0ec6b3SJim Harris nvme_ctrlr_cmd_set_interrupt_coalescing(ctrlr, ctrlr->int_coal_time, 893bb0ec6b3SJim Harris ctrlr->int_coal_threshold, NULL, NULL); 894bb0ec6b3SJim Harris } 895bb0ec6b3SJim Harris 896be34f216SJim Harris static void 89767abaee9SAlexander Motin nvme_ctrlr_hmb_free(struct nvme_controller *ctrlr) 89867abaee9SAlexander Motin { 89967abaee9SAlexander Motin struct nvme_hmb_chunk *hmbc; 90067abaee9SAlexander Motin int i; 90167abaee9SAlexander Motin 90267abaee9SAlexander Motin if (ctrlr->hmb_desc_paddr) { 90367abaee9SAlexander Motin bus_dmamap_unload(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map); 90467abaee9SAlexander Motin bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr, 90567abaee9SAlexander Motin ctrlr->hmb_desc_map); 90667abaee9SAlexander Motin ctrlr->hmb_desc_paddr = 0; 90767abaee9SAlexander Motin } 90867abaee9SAlexander Motin if (ctrlr->hmb_desc_tag) { 90967abaee9SAlexander Motin bus_dma_tag_destroy(ctrlr->hmb_desc_tag); 910b2cdfb72SAlexander Motin ctrlr->hmb_desc_tag = NULL; 91167abaee9SAlexander Motin } 91267abaee9SAlexander Motin for (i = 0; i < ctrlr->hmb_nchunks; i++) { 91367abaee9SAlexander Motin hmbc = &ctrlr->hmb_chunks[i]; 91467abaee9SAlexander Motin bus_dmamap_unload(ctrlr->hmb_tag, hmbc->hmbc_map); 91567abaee9SAlexander Motin bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr, 91667abaee9SAlexander Motin hmbc->hmbc_map); 91767abaee9SAlexander Motin } 91867abaee9SAlexander Motin ctrlr->hmb_nchunks = 0; 91967abaee9SAlexander Motin if (ctrlr->hmb_tag) { 92067abaee9SAlexander Motin bus_dma_tag_destroy(ctrlr->hmb_tag); 92167abaee9SAlexander Motin ctrlr->hmb_tag = NULL; 92267abaee9SAlexander Motin } 92367abaee9SAlexander Motin if (ctrlr->hmb_chunks) { 92467abaee9SAlexander Motin free(ctrlr->hmb_chunks, M_NVME); 92567abaee9SAlexander Motin ctrlr->hmb_chunks = NULL; 92667abaee9SAlexander Motin } 92767abaee9SAlexander Motin } 92867abaee9SAlexander Motin 92967abaee9SAlexander Motin static void 93067abaee9SAlexander Motin nvme_ctrlr_hmb_alloc(struct nvme_controller *ctrlr) 93167abaee9SAlexander Motin { 93267abaee9SAlexander Motin struct nvme_hmb_chunk *hmbc; 93367abaee9SAlexander Motin size_t pref, min, minc, size; 93467abaee9SAlexander Motin int err, i; 93567abaee9SAlexander Motin uint64_t max; 93667abaee9SAlexander Motin 9371c7dd40eSAlexander Motin /* Limit HMB to 5% of RAM size per device by default. */ 9381c7dd40eSAlexander Motin max = (uint64_t)physmem * PAGE_SIZE / 20; 93967abaee9SAlexander Motin TUNABLE_UINT64_FETCH("hw.nvme.hmb_max", &max); 94067abaee9SAlexander Motin 9413740a8dbSWarner Losh /* 9423740a8dbSWarner Losh * Units of Host Memory Buffer in the Identify info are always in terms 9433740a8dbSWarner Losh * of 4k units. 9443740a8dbSWarner Losh */ 945214df80aSWarner Losh min = (long long unsigned)ctrlr->cdata.hmmin * NVME_HMB_UNITS; 9466de4e458SAlexander Motin if (max == 0 || max < min) 94767abaee9SAlexander Motin return; 948214df80aSWarner Losh pref = MIN((long long unsigned)ctrlr->cdata.hmpre * NVME_HMB_UNITS, max); 9493740a8dbSWarner Losh minc = MAX(ctrlr->cdata.hmminds * NVME_HMB_UNITS, ctrlr->page_size); 95067abaee9SAlexander Motin if (min > 0 && ctrlr->cdata.hmmaxd > 0) 95167abaee9SAlexander Motin minc = MAX(minc, min / ctrlr->cdata.hmmaxd); 95267abaee9SAlexander Motin ctrlr->hmb_chunk = pref; 95367abaee9SAlexander Motin 95467abaee9SAlexander Motin again: 9553740a8dbSWarner Losh /* 9563740a8dbSWarner Losh * However, the chunk sizes, number of chunks, and alignment of chunks 9573740a8dbSWarner Losh * are all based on the current MPS (ctrlr->page_size). 9583740a8dbSWarner Losh */ 9593740a8dbSWarner Losh ctrlr->hmb_chunk = roundup2(ctrlr->hmb_chunk, ctrlr->page_size); 96067abaee9SAlexander Motin ctrlr->hmb_nchunks = howmany(pref, ctrlr->hmb_chunk); 96167abaee9SAlexander Motin if (ctrlr->cdata.hmmaxd > 0 && ctrlr->hmb_nchunks > ctrlr->cdata.hmmaxd) 96267abaee9SAlexander Motin ctrlr->hmb_nchunks = ctrlr->cdata.hmmaxd; 96367abaee9SAlexander Motin ctrlr->hmb_chunks = malloc(sizeof(struct nvme_hmb_chunk) * 96467abaee9SAlexander Motin ctrlr->hmb_nchunks, M_NVME, M_WAITOK); 96567abaee9SAlexander Motin err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev), 9663740a8dbSWarner Losh ctrlr->page_size, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 96767abaee9SAlexander Motin ctrlr->hmb_chunk, 1, ctrlr->hmb_chunk, 0, NULL, NULL, &ctrlr->hmb_tag); 96867abaee9SAlexander Motin if (err != 0) { 96967abaee9SAlexander Motin nvme_printf(ctrlr, "HMB tag create failed %d\n", err); 97067abaee9SAlexander Motin nvme_ctrlr_hmb_free(ctrlr); 97167abaee9SAlexander Motin return; 97267abaee9SAlexander Motin } 97367abaee9SAlexander Motin 97467abaee9SAlexander Motin for (i = 0; i < ctrlr->hmb_nchunks; i++) { 97567abaee9SAlexander Motin hmbc = &ctrlr->hmb_chunks[i]; 97667abaee9SAlexander Motin if (bus_dmamem_alloc(ctrlr->hmb_tag, 97767abaee9SAlexander Motin (void **)&hmbc->hmbc_vaddr, BUS_DMA_NOWAIT, 97867abaee9SAlexander Motin &hmbc->hmbc_map)) { 97967abaee9SAlexander Motin nvme_printf(ctrlr, "failed to alloc HMB\n"); 98067abaee9SAlexander Motin break; 98167abaee9SAlexander Motin } 98267abaee9SAlexander Motin if (bus_dmamap_load(ctrlr->hmb_tag, hmbc->hmbc_map, 98367abaee9SAlexander Motin hmbc->hmbc_vaddr, ctrlr->hmb_chunk, nvme_single_map, 98467abaee9SAlexander Motin &hmbc->hmbc_paddr, BUS_DMA_NOWAIT) != 0) { 98567abaee9SAlexander Motin bus_dmamem_free(ctrlr->hmb_tag, hmbc->hmbc_vaddr, 98667abaee9SAlexander Motin hmbc->hmbc_map); 98767abaee9SAlexander Motin nvme_printf(ctrlr, "failed to load HMB\n"); 98867abaee9SAlexander Motin break; 98967abaee9SAlexander Motin } 99067abaee9SAlexander Motin bus_dmamap_sync(ctrlr->hmb_tag, hmbc->hmbc_map, 99167abaee9SAlexander Motin BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 99267abaee9SAlexander Motin } 99367abaee9SAlexander Motin 99467abaee9SAlexander Motin if (i < ctrlr->hmb_nchunks && i * ctrlr->hmb_chunk < min && 99567abaee9SAlexander Motin ctrlr->hmb_chunk / 2 >= minc) { 99667abaee9SAlexander Motin ctrlr->hmb_nchunks = i; 99767abaee9SAlexander Motin nvme_ctrlr_hmb_free(ctrlr); 99867abaee9SAlexander Motin ctrlr->hmb_chunk /= 2; 99967abaee9SAlexander Motin goto again; 100067abaee9SAlexander Motin } 100167abaee9SAlexander Motin ctrlr->hmb_nchunks = i; 100267abaee9SAlexander Motin if (ctrlr->hmb_nchunks * ctrlr->hmb_chunk < min) { 100367abaee9SAlexander Motin nvme_ctrlr_hmb_free(ctrlr); 100467abaee9SAlexander Motin return; 100567abaee9SAlexander Motin } 100667abaee9SAlexander Motin 100767abaee9SAlexander Motin size = sizeof(struct nvme_hmb_desc) * ctrlr->hmb_nchunks; 100867abaee9SAlexander Motin err = bus_dma_tag_create(bus_get_dma_tag(ctrlr->dev), 100967abaee9SAlexander Motin 16, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 101067abaee9SAlexander Motin size, 1, size, 0, NULL, NULL, &ctrlr->hmb_desc_tag); 101167abaee9SAlexander Motin if (err != 0) { 101267abaee9SAlexander Motin nvme_printf(ctrlr, "HMB desc tag create failed %d\n", err); 101367abaee9SAlexander Motin nvme_ctrlr_hmb_free(ctrlr); 101467abaee9SAlexander Motin return; 101567abaee9SAlexander Motin } 101667abaee9SAlexander Motin if (bus_dmamem_alloc(ctrlr->hmb_desc_tag, 101767abaee9SAlexander Motin (void **)&ctrlr->hmb_desc_vaddr, BUS_DMA_WAITOK, 101867abaee9SAlexander Motin &ctrlr->hmb_desc_map)) { 101967abaee9SAlexander Motin nvme_printf(ctrlr, "failed to alloc HMB desc\n"); 102067abaee9SAlexander Motin nvme_ctrlr_hmb_free(ctrlr); 102167abaee9SAlexander Motin return; 102267abaee9SAlexander Motin } 102367abaee9SAlexander Motin if (bus_dmamap_load(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map, 102467abaee9SAlexander Motin ctrlr->hmb_desc_vaddr, size, nvme_single_map, 102567abaee9SAlexander Motin &ctrlr->hmb_desc_paddr, BUS_DMA_NOWAIT) != 0) { 102667abaee9SAlexander Motin bus_dmamem_free(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_vaddr, 102767abaee9SAlexander Motin ctrlr->hmb_desc_map); 102867abaee9SAlexander Motin nvme_printf(ctrlr, "failed to load HMB desc\n"); 102967abaee9SAlexander Motin nvme_ctrlr_hmb_free(ctrlr); 103067abaee9SAlexander Motin return; 103167abaee9SAlexander Motin } 103267abaee9SAlexander Motin 103367abaee9SAlexander Motin for (i = 0; i < ctrlr->hmb_nchunks; i++) { 1034d9b7301bSMark Johnston memset(&ctrlr->hmb_desc_vaddr[i], 0, 1035d9b7301bSMark Johnston sizeof(struct nvme_hmb_desc)); 103667abaee9SAlexander Motin ctrlr->hmb_desc_vaddr[i].addr = 103767abaee9SAlexander Motin htole64(ctrlr->hmb_chunks[i].hmbc_paddr); 10383740a8dbSWarner Losh ctrlr->hmb_desc_vaddr[i].size = htole32(ctrlr->hmb_chunk / ctrlr->page_size); 103967abaee9SAlexander Motin } 104067abaee9SAlexander Motin bus_dmamap_sync(ctrlr->hmb_desc_tag, ctrlr->hmb_desc_map, 104167abaee9SAlexander Motin BUS_DMASYNC_PREWRITE); 104267abaee9SAlexander Motin 104367abaee9SAlexander Motin nvme_printf(ctrlr, "Allocated %lluMB host memory buffer\n", 104467abaee9SAlexander Motin (long long unsigned)ctrlr->hmb_nchunks * ctrlr->hmb_chunk 104567abaee9SAlexander Motin / 1024 / 1024); 104667abaee9SAlexander Motin } 104767abaee9SAlexander Motin 104867abaee9SAlexander Motin static void 104967abaee9SAlexander Motin nvme_ctrlr_hmb_enable(struct nvme_controller *ctrlr, bool enable, bool memret) 105067abaee9SAlexander Motin { 105167abaee9SAlexander Motin struct nvme_completion_poll_status status; 105267abaee9SAlexander Motin uint32_t cdw11; 105367abaee9SAlexander Motin 105467abaee9SAlexander Motin cdw11 = 0; 105567abaee9SAlexander Motin if (enable) 105667abaee9SAlexander Motin cdw11 |= 1; 105767abaee9SAlexander Motin if (memret) 105867abaee9SAlexander Motin cdw11 |= 2; 105967abaee9SAlexander Motin status.done = 0; 106067abaee9SAlexander Motin nvme_ctrlr_cmd_set_feature(ctrlr, NVME_FEAT_HOST_MEMORY_BUFFER, cdw11, 10613740a8dbSWarner Losh ctrlr->hmb_nchunks * ctrlr->hmb_chunk / ctrlr->page_size, 10623740a8dbSWarner Losh ctrlr->hmb_desc_paddr, ctrlr->hmb_desc_paddr >> 32, 10633740a8dbSWarner Losh ctrlr->hmb_nchunks, NULL, 0, 106467abaee9SAlexander Motin nvme_completion_poll_cb, &status); 106567abaee9SAlexander Motin nvme_completion_poll(&status); 106667abaee9SAlexander Motin if (nvme_completion_is_error(&status.cpl)) 106767abaee9SAlexander Motin nvme_printf(ctrlr, "nvme_ctrlr_hmb_enable failed!\n"); 106867abaee9SAlexander Motin } 106967abaee9SAlexander Motin 107067abaee9SAlexander Motin static void 10714d547561SWarner Losh nvme_ctrlr_start(void *ctrlr_arg, bool resetting) 1072bb0ec6b3SJim Harris { 1073bb0ec6b3SJim Harris struct nvme_controller *ctrlr = ctrlr_arg; 10742b647da7SJim Harris uint32_t old_num_io_queues; 1075b846efd7SJim Harris int i; 1076b846efd7SJim Harris 1077bad42df9SColin Percival TSENTER(); 1078bad42df9SColin Percival 10792b647da7SJim Harris /* 10802b647da7SJim Harris * Only reset adminq here when we are restarting the 10812b647da7SJim Harris * controller after a reset. During initialization, 10822b647da7SJim Harris * we have already submitted admin commands to get 10832b647da7SJim Harris * the number of I/O queues supported, so cannot reset 10842b647da7SJim Harris * the adminq again here. 10852b647da7SJim Harris */ 1086ac90f70dSAlexander Motin if (resetting) { 1087cb5b7c13SJim Harris nvme_qpair_reset(&ctrlr->adminq); 1088ac90f70dSAlexander Motin nvme_admin_qpair_enable(&ctrlr->adminq); 1089ac90f70dSAlexander Motin } 10902b647da7SJim Harris 1091701267adSAlexander Motin if (ctrlr->ioq != NULL) { 1092cb5b7c13SJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) 1093cb5b7c13SJim Harris nvme_qpair_reset(&ctrlr->ioq[i]); 1094701267adSAlexander Motin } 1095cb5b7c13SJim Harris 1096701267adSAlexander Motin /* 1097701267adSAlexander Motin * If it was a reset on initialization command timeout, just 1098701267adSAlexander Motin * return here, letting initialization code fail gracefully. 1099701267adSAlexander Motin */ 1100701267adSAlexander Motin if (resetting && !ctrlr->is_initialized) 1101701267adSAlexander Motin return; 1102701267adSAlexander Motin 1103ac90f70dSAlexander Motin if (resetting && nvme_ctrlr_identify(ctrlr) != 0) { 11043d89acf5SWarner Losh nvme_ctrlr_fail(ctrlr, false); 1105be34f216SJim Harris return; 1106232e2edbSJim Harris } 1107bb0ec6b3SJim Harris 11082b647da7SJim Harris /* 11092b647da7SJim Harris * The number of qpairs are determined during controller initialization, 11102b647da7SJim Harris * including using NVMe SET_FEATURES/NUMBER_OF_QUEUES to determine the 11112b647da7SJim Harris * HW limit. We call SET_FEATURES again here so that it gets called 11122b647da7SJim Harris * after any reset for controllers that depend on the driver to 11132b647da7SJim Harris * explicit specify how many queues it will use. This value should 11142b647da7SJim Harris * never change between resets, so panic if somehow that does happen. 11152b647da7SJim Harris */ 11164d547561SWarner Losh if (resetting) { 11172b647da7SJim Harris old_num_io_queues = ctrlr->num_io_queues; 1118232e2edbSJim Harris if (nvme_ctrlr_set_num_qpairs(ctrlr) != 0) { 11193d89acf5SWarner Losh nvme_ctrlr_fail(ctrlr, false); 1120be34f216SJim Harris return; 1121232e2edbSJim Harris } 1122bb0ec6b3SJim Harris 11232b647da7SJim Harris if (old_num_io_queues != ctrlr->num_io_queues) { 11247b036d77SJim Harris panic("num_io_queues changed from %u to %u", 11257b036d77SJim Harris old_num_io_queues, ctrlr->num_io_queues); 11267b036d77SJim Harris } 11272b647da7SJim Harris } 11282b647da7SJim Harris 112967abaee9SAlexander Motin if (ctrlr->cdata.hmpre > 0 && ctrlr->hmb_nchunks == 0) { 113067abaee9SAlexander Motin nvme_ctrlr_hmb_alloc(ctrlr); 113167abaee9SAlexander Motin if (ctrlr->hmb_nchunks > 0) 113267abaee9SAlexander Motin nvme_ctrlr_hmb_enable(ctrlr, true, false); 113367abaee9SAlexander Motin } else if (ctrlr->hmb_nchunks > 0) 113467abaee9SAlexander Motin nvme_ctrlr_hmb_enable(ctrlr, true, true); 113567abaee9SAlexander Motin 1136232e2edbSJim Harris if (nvme_ctrlr_create_qpairs(ctrlr) != 0) { 11373d89acf5SWarner Losh nvme_ctrlr_fail(ctrlr, false); 1138be34f216SJim Harris return; 1139232e2edbSJim Harris } 1140bb0ec6b3SJim Harris 1141232e2edbSJim Harris if (nvme_ctrlr_construct_namespaces(ctrlr) != 0) { 11423d89acf5SWarner Losh nvme_ctrlr_fail(ctrlr, false); 1143be34f216SJim Harris return; 1144232e2edbSJim Harris } 1145bb0ec6b3SJim Harris 1146bb0ec6b3SJim Harris nvme_ctrlr_configure_aer(ctrlr); 1147bb0ec6b3SJim Harris nvme_ctrlr_configure_int_coalescing(ctrlr); 1148bb0ec6b3SJim Harris 1149b846efd7SJim Harris for (i = 0; i < ctrlr->num_io_queues; i++) 1150b846efd7SJim Harris nvme_io_qpair_enable(&ctrlr->ioq[i]); 1151bad42df9SColin Percival TSEXIT(); 1152bb0ec6b3SJim Harris } 1153bb0ec6b3SJim Harris 1154be34f216SJim Harris void 1155be34f216SJim Harris nvme_ctrlr_start_config_hook(void *arg) 1156be34f216SJim Harris { 1157be34f216SJim Harris struct nvme_controller *ctrlr = arg; 115866e59850SWarner Losh 1159bad42df9SColin Percival TSENTER(); 1160bad42df9SColin Percival 11619dbff03cSWarner Losh if (nvme_ctrlr_hw_reset(ctrlr) != 0 || ctrlr->fail_on_reset != 0) { 11623d89acf5SWarner Losh nvme_ctrlr_fail(ctrlr, true); 116392390644SAlexander Motin config_intrhook_disestablish(&ctrlr->config_hook); 116466e59850SWarner Losh return; 116566e59850SWarner Losh } 116666e59850SWarner Losh 11672b647da7SJim Harris nvme_qpair_reset(&ctrlr->adminq); 11682b647da7SJim Harris nvme_admin_qpair_enable(&ctrlr->adminq); 11692b647da7SJim Harris 1170ac90f70dSAlexander Motin if (nvme_ctrlr_identify(ctrlr) == 0 && 1171ac90f70dSAlexander Motin nvme_ctrlr_set_num_qpairs(ctrlr) == 0 && 11722b647da7SJim Harris nvme_ctrlr_construct_io_qpairs(ctrlr) == 0) 11734d547561SWarner Losh nvme_ctrlr_start(ctrlr, false); 11742b647da7SJim Harris else 11753d89acf5SWarner Losh nvme_ctrlr_fail(ctrlr, false); 11762b647da7SJim Harris 11772b647da7SJim Harris nvme_sysctl_initialize_ctrlr(ctrlr); 1178be34f216SJim Harris config_intrhook_disestablish(&ctrlr->config_hook); 1179496a2752SJim Harris 11803d89acf5SWarner Losh if (!ctrlr->is_failed) { 1181d40fc35fSWarner Losh ctrlr->is_initialized = true; 1182496a2752SJim Harris nvme_notify_new_controller(ctrlr); 11833d89acf5SWarner Losh } 1184bad42df9SColin Percival TSEXIT(); 1185b846efd7SJim Harris } 1186b846efd7SJim Harris 1187bb0ec6b3SJim Harris static void 118848ce3178SJim Harris nvme_ctrlr_reset_task(void *arg, int pending) 118912d191ecSJim Harris { 119012d191ecSJim Harris struct nvme_controller *ctrlr = arg; 119148ce3178SJim Harris int status; 119212d191ecSJim Harris 11934f817fcfSWarner Losh nvme_ctrlr_devctl_log(ctrlr, "RESET", "event=\"start\""); 119448ce3178SJim Harris status = nvme_ctrlr_hw_reset(ctrlr); 11955cdedf67SWarner Losh if (status == 0) { 11965cdedf67SWarner Losh nvme_ctrlr_devctl_log(ctrlr, "RESET", "event=\"success\""); 11974d547561SWarner Losh nvme_ctrlr_start(ctrlr, true); 11985cdedf67SWarner Losh } else { 11995cdedf67SWarner Losh nvme_ctrlr_devctl_log(ctrlr, "RESET", "event=\"timed_out\""); 12003d89acf5SWarner Losh nvme_ctrlr_fail(ctrlr, true); 12015cdedf67SWarner Losh } 1202f37c22a3SJim Harris 1203f37c22a3SJim Harris atomic_cmpset_32(&ctrlr->is_resetting, 1, 0); 120412d191ecSJim Harris } 120512d191ecSJim Harris 1206bb1c7be4SWarner Losh /* 1207bb1c7be4SWarner Losh * Poll all the queues enabled on the device for completion. 1208bb1c7be4SWarner Losh */ 1209bb1c7be4SWarner Losh void 1210bb1c7be4SWarner Losh nvme_ctrlr_poll(struct nvme_controller *ctrlr) 1211bb1c7be4SWarner Losh { 1212bb1c7be4SWarner Losh int i; 1213bb1c7be4SWarner Losh 1214bb1c7be4SWarner Losh nvme_qpair_process_completions(&ctrlr->adminq); 1215bb1c7be4SWarner Losh 1216bb1c7be4SWarner Losh for (i = 0; i < ctrlr->num_io_queues; i++) 1217bb1c7be4SWarner Losh if (ctrlr->ioq && ctrlr->ioq[i].cpl) 1218bb1c7be4SWarner Losh nvme_qpair_process_completions(&ctrlr->ioq[i]); 1219bb1c7be4SWarner Losh } 1220bb1c7be4SWarner Losh 1221bb1c7be4SWarner Losh /* 12224d547561SWarner Losh * Poll the single-vector interrupt case: num_io_queues will be 1 and 1223bb1c7be4SWarner Losh * there's only a single vector. While we're polling, we mask further 1224bb1c7be4SWarner Losh * interrupts in the controller. 1225bb1c7be4SWarner Losh */ 1226f24c011bSWarner Losh void 1227e3bdf3daSAlexander Motin nvme_ctrlr_shared_handler(void *arg) 1228bb0ec6b3SJim Harris { 1229bb0ec6b3SJim Harris struct nvme_controller *ctrlr = arg; 1230bb0ec6b3SJim Harris 12314d6abcb1SJim Harris nvme_mmio_write_4(ctrlr, intms, 1); 1232bb1c7be4SWarner Losh nvme_ctrlr_poll(ctrlr); 1233bb0ec6b3SJim Harris nvme_mmio_write_4(ctrlr, intmc, 1); 1234bb0ec6b3SJim Harris } 1235bb0ec6b3SJim Harris 12367c3f19d7SJim Harris static void 12377c3f19d7SJim Harris nvme_pt_done(void *arg, const struct nvme_completion *cpl) 12387c3f19d7SJim Harris { 12397c3f19d7SJim Harris struct nvme_pt_command *pt = arg; 1240c252f637SAlexander Motin struct mtx *mtx = pt->driver_lock; 12410d787e9bSWojciech Macek uint16_t status; 12427c3f19d7SJim Harris 12437c3f19d7SJim Harris bzero(&pt->cpl, sizeof(pt->cpl)); 12447c3f19d7SJim Harris pt->cpl.cdw0 = cpl->cdw0; 12450d787e9bSWojciech Macek 12460d787e9bSWojciech Macek status = cpl->status; 12478488fc41SJohn Baldwin status &= ~NVMEM(NVME_STATUS_P); 12480d787e9bSWojciech Macek pt->cpl.status = status; 12497c3f19d7SJim Harris 1250c252f637SAlexander Motin mtx_lock(mtx); 1251c252f637SAlexander Motin pt->driver_lock = NULL; 12527c3f19d7SJim Harris wakeup(pt); 1253c252f637SAlexander Motin mtx_unlock(mtx); 12547c3f19d7SJim Harris } 12557c3f19d7SJim Harris 12567c3f19d7SJim Harris int 12577c3f19d7SJim Harris nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr, 12587c3f19d7SJim Harris struct nvme_pt_command *pt, uint32_t nsid, int is_user_buffer, 12597c3f19d7SJim Harris int is_admin_cmd) 12607c3f19d7SJim Harris { 12617c3f19d7SJim Harris struct nvme_request *req; 12627c3f19d7SJim Harris struct mtx *mtx; 12637c3f19d7SJim Harris struct buf *buf = NULL; 12647c3f19d7SJim Harris int ret = 0; 12657c3f19d7SJim Harris 12667b68ae1eSJim Harris if (pt->len > 0) { 12677b68ae1eSJim Harris if (pt->len > ctrlr->max_xfer_size) { 12687b68ae1eSJim Harris nvme_printf(ctrlr, "pt->len (%d) " 12697b68ae1eSJim Harris "exceeds max_xfer_size (%d)\n", pt->len, 12707b68ae1eSJim Harris ctrlr->max_xfer_size); 12717b68ae1eSJim Harris return EIO; 12727b68ae1eSJim Harris } 12737c3f19d7SJim Harris if (is_user_buffer) { 1274756a5412SGleb Smirnoff buf = uma_zalloc(pbuf_zone, M_WAITOK); 12757c3f19d7SJim Harris buf->b_iocmd = pt->is_read ? BIO_READ : BIO_WRITE; 127644ca4575SBrooks Davis if (vmapbuf(buf, pt->buf, pt->len, 1) < 0) { 12777c3f19d7SJim Harris ret = EFAULT; 12787c3f19d7SJim Harris goto err; 12797c3f19d7SJim Harris } 12807c3f19d7SJim Harris req = nvme_allocate_request_vaddr(buf->b_data, pt->len, 1281*f08746a7SMark Johnston M_WAITOK, nvme_pt_done, pt); 12827c3f19d7SJim Harris } else 12837c3f19d7SJim Harris req = nvme_allocate_request_vaddr(pt->buf, pt->len, 1284*f08746a7SMark Johnston M_WAITOK, nvme_pt_done, pt); 12857b68ae1eSJim Harris } else 1286*f08746a7SMark Johnston req = nvme_allocate_request_null(M_WAITOK, nvme_pt_done, pt); 12877c3f19d7SJim Harris 12880d787e9bSWojciech Macek /* Assume user space already converted to little-endian */ 12899544e6dcSChuck Tuffli req->cmd.opc = pt->cmd.opc; 12909544e6dcSChuck Tuffli req->cmd.fuse = pt->cmd.fuse; 129191182bcfSWarner Losh req->cmd.rsvd2 = pt->cmd.rsvd2; 129291182bcfSWarner Losh req->cmd.rsvd3 = pt->cmd.rsvd3; 12937c3f19d7SJim Harris req->cmd.cdw10 = pt->cmd.cdw10; 12947c3f19d7SJim Harris req->cmd.cdw11 = pt->cmd.cdw11; 12957c3f19d7SJim Harris req->cmd.cdw12 = pt->cmd.cdw12; 12967c3f19d7SJim Harris req->cmd.cdw13 = pt->cmd.cdw13; 12977c3f19d7SJim Harris req->cmd.cdw14 = pt->cmd.cdw14; 12987c3f19d7SJim Harris req->cmd.cdw15 = pt->cmd.cdw15; 12997c3f19d7SJim Harris 13000d787e9bSWojciech Macek req->cmd.nsid = htole32(nsid); 13017c3f19d7SJim Harris 1302c252f637SAlexander Motin mtx = mtx_pool_find(mtxpool_sleep, pt); 13037c3f19d7SJim Harris pt->driver_lock = mtx; 13047c3f19d7SJim Harris 13057c3f19d7SJim Harris if (is_admin_cmd) 13067c3f19d7SJim Harris nvme_ctrlr_submit_admin_request(ctrlr, req); 13077c3f19d7SJim Harris else 13087c3f19d7SJim Harris nvme_ctrlr_submit_io_request(ctrlr, req); 13097c3f19d7SJim Harris 1310c252f637SAlexander Motin mtx_lock(mtx); 1311c252f637SAlexander Motin while (pt->driver_lock != NULL) 13127c3f19d7SJim Harris mtx_sleep(pt, mtx, PRIBIO, "nvme_pt", 0); 13137c3f19d7SJim Harris mtx_unlock(mtx); 13147c3f19d7SJim Harris 13157c3f19d7SJim Harris if (buf != NULL) { 13167ea866ebSDavid Sloan vunmapbuf(buf); 13177ea866ebSDavid Sloan err: 1318756a5412SGleb Smirnoff uma_zfree(pbuf_zone, buf); 13197c3f19d7SJim Harris } 13207c3f19d7SJim Harris 13217c3f19d7SJim Harris return (ret); 13227c3f19d7SJim Harris } 13237c3f19d7SJim Harris 13241bce7cd8SWarner Losh static void 13251bce7cd8SWarner Losh nvme_npc_done(void *arg, const struct nvme_completion *cpl) 13261bce7cd8SWarner Losh { 13271bce7cd8SWarner Losh struct nvme_passthru_cmd *npc = arg; 13281bce7cd8SWarner Losh struct mtx *mtx = (void *)(uintptr_t)npc->metadata; 13291bce7cd8SWarner Losh 13301bce7cd8SWarner Losh npc->result = cpl->cdw0; /* cpl in host order by now */ 13311bce7cd8SWarner Losh mtx_lock(mtx); 13321bce7cd8SWarner Losh npc->metadata = 0; 13331bce7cd8SWarner Losh wakeup(npc); 13341bce7cd8SWarner Losh mtx_unlock(mtx); 13351bce7cd8SWarner Losh } 13361bce7cd8SWarner Losh 13371bce7cd8SWarner Losh /* XXX refactor? */ 13381bce7cd8SWarner Losh 13391bce7cd8SWarner Losh int 13401bce7cd8SWarner Losh nvme_ctrlr_linux_passthru_cmd(struct nvme_controller *ctrlr, 13411bce7cd8SWarner Losh struct nvme_passthru_cmd *npc, uint32_t nsid, bool is_user, bool is_admin) 13421bce7cd8SWarner Losh { 13431bce7cd8SWarner Losh struct nvme_request *req; 13441bce7cd8SWarner Losh struct mtx *mtx; 13451bce7cd8SWarner Losh struct buf *buf = NULL; 13461bce7cd8SWarner Losh int ret = 0; 13471bce7cd8SWarner Losh 13481bce7cd8SWarner Losh /* 13491bce7cd8SWarner Losh * We don't support metadata. 13501bce7cd8SWarner Losh */ 13511bce7cd8SWarner Losh if (npc->metadata != 0 || npc->metadata_len != 0) 13521bce7cd8SWarner Losh return (EIO); 13531bce7cd8SWarner Losh 13541bce7cd8SWarner Losh if (npc->data_len > 0 && npc->addr != 0) { 13551bce7cd8SWarner Losh if (npc->data_len > ctrlr->max_xfer_size) { 13561bce7cd8SWarner Losh nvme_printf(ctrlr, 13571bce7cd8SWarner Losh "npc->data_len (%d) exceeds max_xfer_size (%d)\n", 13581bce7cd8SWarner Losh npc->data_len, ctrlr->max_xfer_size); 13591bce7cd8SWarner Losh return (EIO); 13601bce7cd8SWarner Losh } 13611bce7cd8SWarner Losh /* We only support data out or data in commands, but not both at once. */ 13621bce7cd8SWarner Losh if ((npc->opcode & 0x3) == 0 || (npc->opcode & 0x3) == 3) 13631bce7cd8SWarner Losh return (EINVAL); 13641bce7cd8SWarner Losh if (is_user) { 13651bce7cd8SWarner Losh buf = uma_zalloc(pbuf_zone, M_WAITOK); 13661bce7cd8SWarner Losh buf->b_iocmd = npc->opcode & 1 ? BIO_WRITE : BIO_READ; 1367b195d749SRyan Libby if (vmapbuf(buf, (void *)(uintptr_t)npc->addr, 1368b195d749SRyan Libby npc->data_len, 1) < 0) { 13691bce7cd8SWarner Losh ret = EFAULT; 13701bce7cd8SWarner Losh goto err; 13711bce7cd8SWarner Losh } 1372*f08746a7SMark Johnston req = nvme_allocate_request_vaddr(buf->b_data, 1373*f08746a7SMark Johnston npc->data_len, M_WAITOK, nvme_npc_done, npc); 13741bce7cd8SWarner Losh } else 1375b195d749SRyan Libby req = nvme_allocate_request_vaddr( 1376b195d749SRyan Libby (void *)(uintptr_t)npc->addr, npc->data_len, 1377*f08746a7SMark Johnston M_WAITOK, nvme_npc_done, npc); 13781bce7cd8SWarner Losh } else 1379*f08746a7SMark Johnston req = nvme_allocate_request_null(M_WAITOK, nvme_npc_done, npc); 13801bce7cd8SWarner Losh 13811bce7cd8SWarner Losh req->cmd.opc = npc->opcode; 13821bce7cd8SWarner Losh req->cmd.fuse = npc->flags; 13831bce7cd8SWarner Losh req->cmd.rsvd2 = htole16(npc->cdw2); 13841bce7cd8SWarner Losh req->cmd.rsvd3 = htole16(npc->cdw3); 13851bce7cd8SWarner Losh req->cmd.cdw10 = htole32(npc->cdw10); 13861bce7cd8SWarner Losh req->cmd.cdw11 = htole32(npc->cdw11); 13871bce7cd8SWarner Losh req->cmd.cdw12 = htole32(npc->cdw12); 13881bce7cd8SWarner Losh req->cmd.cdw13 = htole32(npc->cdw13); 13891bce7cd8SWarner Losh req->cmd.cdw14 = htole32(npc->cdw14); 13901bce7cd8SWarner Losh req->cmd.cdw15 = htole32(npc->cdw15); 13911bce7cd8SWarner Losh 13921bce7cd8SWarner Losh req->cmd.nsid = htole32(nsid); 13931bce7cd8SWarner Losh 13941bce7cd8SWarner Losh mtx = mtx_pool_find(mtxpool_sleep, npc); 13951bce7cd8SWarner Losh npc->metadata = (uintptr_t) mtx; 13961bce7cd8SWarner Losh 13971bce7cd8SWarner Losh /* XXX no timeout passed down */ 13981bce7cd8SWarner Losh if (is_admin) 13991bce7cd8SWarner Losh nvme_ctrlr_submit_admin_request(ctrlr, req); 14001bce7cd8SWarner Losh else 14011bce7cd8SWarner Losh nvme_ctrlr_submit_io_request(ctrlr, req); 14021bce7cd8SWarner Losh 14031bce7cd8SWarner Losh mtx_lock(mtx); 14041bce7cd8SWarner Losh while (npc->metadata != 0) 14051bce7cd8SWarner Losh mtx_sleep(npc, mtx, PRIBIO, "nvme_npc", 0); 14061bce7cd8SWarner Losh mtx_unlock(mtx); 14071bce7cd8SWarner Losh 14081bce7cd8SWarner Losh if (buf != NULL) { 14091bce7cd8SWarner Losh vunmapbuf(buf); 14101bce7cd8SWarner Losh err: 14111bce7cd8SWarner Losh uma_zfree(pbuf_zone, buf); 14121bce7cd8SWarner Losh } 14131bce7cd8SWarner Losh 14141bce7cd8SWarner Losh return (ret); 14151bce7cd8SWarner Losh } 14161bce7cd8SWarner Losh 1417bb0ec6b3SJim Harris static int 1418bb0ec6b3SJim Harris nvme_ctrlr_ioctl(struct cdev *cdev, u_long cmd, caddr_t arg, int flag, 1419bb0ec6b3SJim Harris struct thread *td) 1420bb0ec6b3SJim Harris { 1421bb0ec6b3SJim Harris struct nvme_controller *ctrlr; 14227c3f19d7SJim Harris struct nvme_pt_command *pt; 1423bb0ec6b3SJim Harris 1424bb0ec6b3SJim Harris ctrlr = cdev->si_drv1; 1425bb0ec6b3SJim Harris 1426bb0ec6b3SJim Harris switch (cmd) { 14271bce7cd8SWarner Losh case NVME_IOCTL_RESET: /* Linux compat */ 1428b846efd7SJim Harris case NVME_RESET_CONTROLLER: 1429b846efd7SJim Harris nvme_ctrlr_reset(ctrlr); 1430b846efd7SJim Harris break; 14317c3f19d7SJim Harris case NVME_PASSTHROUGH_CMD: 14327c3f19d7SJim Harris pt = (struct nvme_pt_command *)arg; 14330d787e9bSWojciech Macek return (nvme_ctrlr_passthrough_cmd(ctrlr, pt, le32toh(pt->cmd.nsid), 14347c3f19d7SJim Harris 1 /* is_user_buffer */, 1 /* is_admin_cmd */)); 1435a7bf63beSAlexander Motin case NVME_GET_NSID: 1436a7bf63beSAlexander Motin { 1437a7bf63beSAlexander Motin struct nvme_get_nsid *gnsid = (struct nvme_get_nsid *)arg; 1438da4230afSJohn Baldwin strlcpy(gnsid->cdev, device_get_nameunit(ctrlr->dev), 1439a7bf63beSAlexander Motin sizeof(gnsid->cdev)); 1440a7bf63beSAlexander Motin gnsid->nsid = 0; 1441a7bf63beSAlexander Motin break; 1442a7bf63beSAlexander Motin } 1443e32d47f3SDavid Bright case NVME_GET_MAX_XFER_SIZE: 1444e32d47f3SDavid Bright *(uint64_t *)arg = ctrlr->max_xfer_size; 1445e32d47f3SDavid Bright break; 14461bce7cd8SWarner Losh /* Linux Compatible (see nvme_linux.h) */ 14471bce7cd8SWarner Losh case NVME_IOCTL_ID: 14481bce7cd8SWarner Losh td->td_retval[0] = 0xfffffffful; 14491bce7cd8SWarner Losh return (0); 14501bce7cd8SWarner Losh 14511bce7cd8SWarner Losh case NVME_IOCTL_ADMIN_CMD: 14521bce7cd8SWarner Losh case NVME_IOCTL_IO_CMD: { 14531bce7cd8SWarner Losh struct nvme_passthru_cmd *npc = (struct nvme_passthru_cmd *)arg; 14541bce7cd8SWarner Losh 14551bce7cd8SWarner Losh return (nvme_ctrlr_linux_passthru_cmd(ctrlr, npc, npc->nsid, true, 14561bce7cd8SWarner Losh cmd == NVME_IOCTL_ADMIN_CMD)); 14571bce7cd8SWarner Losh } 14581bce7cd8SWarner Losh 1459bb0ec6b3SJim Harris default: 1460bb0ec6b3SJim Harris return (ENOTTY); 1461bb0ec6b3SJim Harris } 1462bb0ec6b3SJim Harris 1463bb0ec6b3SJim Harris return (0); 1464bb0ec6b3SJim Harris } 1465bb0ec6b3SJim Harris 1466bb0ec6b3SJim Harris static struct cdevsw nvme_ctrlr_cdevsw = { 1467bb0ec6b3SJim Harris .d_version = D_VERSION, 1468bb0ec6b3SJim Harris .d_flags = 0, 1469bb0ec6b3SJim Harris .d_ioctl = nvme_ctrlr_ioctl 1470bb0ec6b3SJim Harris }; 1471bb0ec6b3SJim Harris 1472bb0ec6b3SJim Harris int 1473bb0ec6b3SJim Harris nvme_ctrlr_construct(struct nvme_controller *ctrlr, device_t dev) 1474bb0ec6b3SJim Harris { 1475e134ecdcSAlexander Motin struct make_dev_args md_args; 14760d787e9bSWojciech Macek uint32_t cap_lo; 14770d787e9bSWojciech Macek uint32_t cap_hi; 14780bed3eabSAlexander Motin uint32_t to, vs, pmrcap; 1479f42ca756SJim Harris int status, timeout_period; 1480bb0ec6b3SJim Harris 1481bb0ec6b3SJim Harris ctrlr->dev = dev; 1482bb0ec6b3SJim Harris 1483a90b8104SJim Harris mtx_init(&ctrlr->lock, "nvme ctrlr lock", NULL, MTX_DEF); 14841eab19cbSAlexander Motin if (bus_get_domain(dev, &ctrlr->domain) != 0) 14851eab19cbSAlexander Motin ctrlr->domain = 0; 1486a90b8104SJim Harris 14876af6a52eSWarner Losh ctrlr->cap_lo = cap_lo = nvme_mmio_read_4(ctrlr, cap_lo); 1488c44441f8SAlexander Motin if (bootverbose) { 1489c44441f8SAlexander Motin device_printf(dev, "CapLo: 0x%08x: MQES %u%s%s%s%s, TO %u\n", 1490c44441f8SAlexander Motin cap_lo, NVME_CAP_LO_MQES(cap_lo), 1491c44441f8SAlexander Motin NVME_CAP_LO_CQR(cap_lo) ? ", CQR" : "", 1492c44441f8SAlexander Motin NVME_CAP_LO_AMS(cap_lo) ? ", AMS" : "", 1493c44441f8SAlexander Motin (NVME_CAP_LO_AMS(cap_lo) & 0x1) ? " WRRwUPC" : "", 1494c44441f8SAlexander Motin (NVME_CAP_LO_AMS(cap_lo) & 0x2) ? " VS" : "", 1495c44441f8SAlexander Motin NVME_CAP_LO_TO(cap_lo)); 1496c44441f8SAlexander Motin } 14976af6a52eSWarner Losh ctrlr->cap_hi = cap_hi = nvme_mmio_read_4(ctrlr, cap_hi); 1498c44441f8SAlexander Motin if (bootverbose) { 1499c44441f8SAlexander Motin device_printf(dev, "CapHi: 0x%08x: DSTRD %u%s, CSS %x%s, " 1500b46c7b1eSAlexander Motin "CPS %x, MPSMIN %u, MPSMAX %u%s%s%s%s%s\n", cap_hi, 1501c44441f8SAlexander Motin NVME_CAP_HI_DSTRD(cap_hi), 15020bed3eabSAlexander Motin NVME_CAP_HI_NSSRS(cap_hi) ? ", NSSRS" : "", 1503c44441f8SAlexander Motin NVME_CAP_HI_CSS(cap_hi), 15040bed3eabSAlexander Motin NVME_CAP_HI_BPS(cap_hi) ? ", BPS" : "", 1505b46c7b1eSAlexander Motin NVME_CAP_HI_CPS(cap_hi), 1506c44441f8SAlexander Motin NVME_CAP_HI_MPSMIN(cap_hi), 1507c44441f8SAlexander Motin NVME_CAP_HI_MPSMAX(cap_hi), 15080bed3eabSAlexander Motin NVME_CAP_HI_PMRS(cap_hi) ? ", PMRS" : "", 1509b46c7b1eSAlexander Motin NVME_CAP_HI_CMBS(cap_hi) ? ", CMBS" : "", 1510b46c7b1eSAlexander Motin NVME_CAP_HI_NSSS(cap_hi) ? ", NSSS" : "", 1511b46c7b1eSAlexander Motin NVME_CAP_HI_CRWMS(cap_hi) ? ", CRWMS" : "", 1512b46c7b1eSAlexander Motin NVME_CAP_HI_CRIMS(cap_hi) ? ", CRIMS" : ""); 1513c44441f8SAlexander Motin } 1514c44441f8SAlexander Motin if (bootverbose) { 1515c44441f8SAlexander Motin vs = nvme_mmio_read_4(ctrlr, vs); 1516c44441f8SAlexander Motin device_printf(dev, "Version: 0x%08x: %d.%d\n", vs, 1517c44441f8SAlexander Motin NVME_MAJOR(vs), NVME_MINOR(vs)); 1518c44441f8SAlexander Motin } 15190bed3eabSAlexander Motin if (bootverbose && NVME_CAP_HI_PMRS(cap_hi)) { 15200bed3eabSAlexander Motin pmrcap = nvme_mmio_read_4(ctrlr, pmrcap); 15210bed3eabSAlexander Motin device_printf(dev, "PMRCap: 0x%08x: BIR %u%s%s, PMRTU %u, " 15220bed3eabSAlexander Motin "PMRWBM %x, PMRTO %u%s\n", pmrcap, 15230bed3eabSAlexander Motin NVME_PMRCAP_BIR(pmrcap), 15240bed3eabSAlexander Motin NVME_PMRCAP_RDS(pmrcap) ? ", RDS" : "", 15250bed3eabSAlexander Motin NVME_PMRCAP_WDS(pmrcap) ? ", WDS" : "", 15260bed3eabSAlexander Motin NVME_PMRCAP_PMRTU(pmrcap), 15270bed3eabSAlexander Motin NVME_PMRCAP_PMRWBM(pmrcap), 15280bed3eabSAlexander Motin NVME_PMRCAP_PMRTO(pmrcap), 15290bed3eabSAlexander Motin NVME_PMRCAP_CMSS(pmrcap) ? ", CMSS" : ""); 15300bed3eabSAlexander Motin } 1531c44441f8SAlexander Motin 1532f93b7f95SWarner Losh ctrlr->dstrd = NVME_CAP_HI_DSTRD(cap_hi) + 2; 1533bb0ec6b3SJim Harris 153455412ef9SWarner Losh ctrlr->mps = NVME_CAP_HI_MPSMIN(cap_hi); 153555412ef9SWarner Losh ctrlr->page_size = 1 << (NVME_MPS_SHIFT + ctrlr->mps); 153602e33484SJim Harris 1537bb0ec6b3SJim Harris /* Get ready timeout value from controller, in units of 500ms. */ 153862d2cf18SWarner Losh to = NVME_CAP_LO_TO(cap_lo) + 1; 15390d787e9bSWojciech Macek ctrlr->ready_timeout_in_ms = to * 500; 1540bb0ec6b3SJim Harris 15418d6c0743SAlexander Motin timeout_period = NVME_ADMIN_TIMEOUT_PERIOD; 15428d6c0743SAlexander Motin TUNABLE_INT_FETCH("hw.nvme.admin_timeout_period", &timeout_period); 15438d6c0743SAlexander Motin timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD); 15448d6c0743SAlexander Motin timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD); 15458d6c0743SAlexander Motin ctrlr->admin_timeout_period = timeout_period; 15468d6c0743SAlexander Motin 154794143332SJim Harris timeout_period = NVME_DEFAULT_TIMEOUT_PERIOD; 154894143332SJim Harris TUNABLE_INT_FETCH("hw.nvme.timeout_period", &timeout_period); 154994143332SJim Harris timeout_period = min(timeout_period, NVME_MAX_TIMEOUT_PERIOD); 155094143332SJim Harris timeout_period = max(timeout_period, NVME_MIN_TIMEOUT_PERIOD); 155194143332SJim Harris ctrlr->timeout_period = timeout_period; 155294143332SJim Harris 1553cb5b7c13SJim Harris nvme_retry_count = NVME_DEFAULT_RETRY_COUNT; 1554cb5b7c13SJim Harris TUNABLE_INT_FETCH("hw.nvme.retry_count", &nvme_retry_count); 1555cb5b7c13SJim Harris 155648ce3178SJim Harris ctrlr->enable_aborts = 0; 155748ce3178SJim Harris TUNABLE_INT_FETCH("hw.nvme.enable_aborts", &ctrlr->enable_aborts); 155848ce3178SJim Harris 1559d09ee08fSWarner Losh ctrlr->alignment_splits = counter_u64_alloc(M_WAITOK); 1560d09ee08fSWarner Losh 15613086efe8SWarner Losh /* Cap transfers by the maximum addressable by page-sized PRP (4KB pages -> 2MB). */ 15623086efe8SWarner Losh ctrlr->max_xfer_size = MIN(maxphys, (ctrlr->page_size / 8 * ctrlr->page_size)); 1563a965389bSScott Long if (nvme_ctrlr_construct_admin_qpair(ctrlr) != 0) 1564a965389bSScott Long return (ENXIO); 1565bb0ec6b3SJim Harris 1566f0f47121SWarner Losh /* 1567f0f47121SWarner Losh * Create 2 threads for the taskqueue. The reset thread will block when 1568f0f47121SWarner Losh * it detects that the controller has failed until all I/O has been 1569f0f47121SWarner Losh * failed up the stack. The fail_req task needs to be able to run in 1570f0f47121SWarner Losh * this case to finish the request failure for some cases. 1571f0f47121SWarner Losh * 1572f0f47121SWarner Losh * We could partially solve this race by draining the failed requeust 1573f0f47121SWarner Losh * queue before proceding to free the sim, though nothing would stop 1574f0f47121SWarner Losh * new I/O from coming in after we do that drain, but before we reach 1575f0f47121SWarner Losh * cam_sim_free, so this big hammer is used instead. 1576f0f47121SWarner Losh */ 157712d191ecSJim Harris ctrlr->taskqueue = taskqueue_create("nvme_taskq", M_WAITOK, 157812d191ecSJim Harris taskqueue_thread_enqueue, &ctrlr->taskqueue); 1579f0f47121SWarner Losh taskqueue_start_threads(&ctrlr->taskqueue, 2, PI_DISK, "nvme taskq"); 158012d191ecSJim Harris 1581f37c22a3SJim Harris ctrlr->is_resetting = 0; 1582d40fc35fSWarner Losh ctrlr->is_initialized = false; 1583496a2752SJim Harris ctrlr->notification_sent = 0; 1584232e2edbSJim Harris TASK_INIT(&ctrlr->reset_task, 0, nvme_ctrlr_reset_task, ctrlr); 1585232e2edbSJim Harris STAILQ_INIT(&ctrlr->fail_req); 15867588c6ccSWarner Losh ctrlr->is_failed = false; 1587f37c22a3SJim Harris 1588e134ecdcSAlexander Motin make_dev_args_init(&md_args); 1589e134ecdcSAlexander Motin md_args.mda_devsw = &nvme_ctrlr_cdevsw; 1590e134ecdcSAlexander Motin md_args.mda_uid = UID_ROOT; 1591e134ecdcSAlexander Motin md_args.mda_gid = GID_WHEEL; 1592e134ecdcSAlexander Motin md_args.mda_mode = 0600; 1593e134ecdcSAlexander Motin md_args.mda_unit = device_get_unit(dev); 1594e134ecdcSAlexander Motin md_args.mda_si_drv1 = (void *)ctrlr; 1595ce75bfcaSChuck Tuffli status = make_dev_s(&md_args, &ctrlr->cdev, "%s", 1596ce75bfcaSChuck Tuffli device_get_nameunit(dev)); 1597e134ecdcSAlexander Motin if (status != 0) 1598e134ecdcSAlexander Motin return (ENXIO); 1599e134ecdcSAlexander Motin 1600bb0ec6b3SJim Harris return (0); 1601bb0ec6b3SJim Harris } 1602d281e8fbSJim Harris 16038c44df32SWarner Losh /* 16048c44df32SWarner Losh * Called on detach, or on error on attach. The nvme_controller won't be used 16058c44df32SWarner Losh * again once we return, so we have to tear everything down (so nothing 16068c44df32SWarner Losh * references this, no callbacks, etc), but don't need to reset all the state 16078c44df32SWarner Losh * since nvme_controller will be freed soon. 16088c44df32SWarner Losh */ 1609d281e8fbSJim Harris void 1610990e741cSJim Harris nvme_ctrlr_destruct(struct nvme_controller *ctrlr, device_t dev) 1611990e741cSJim Harris { 161271a28181SAlexander Motin int gone, i; 1613990e741cSJim Harris 1614502dc84aSWarner Losh ctrlr->is_dying = true; 1615502dc84aSWarner Losh 1616e134ecdcSAlexander Motin if (ctrlr->resource == NULL) 1617e134ecdcSAlexander Motin goto nores; 161831111372SAlexander Motin if (!mtx_initialized(&ctrlr->adminq.lock)) 161931111372SAlexander Motin goto noadminq; 162012d191ecSJim Harris 162171a28181SAlexander Motin /* 162271a28181SAlexander Motin * Check whether it is a hot unplug or a clean driver detach. 162371a28181SAlexander Motin * If device is not there any more, skip any shutdown commands. 162471a28181SAlexander Motin */ 16259600aa31SWarner Losh gone = (nvme_mmio_read_4(ctrlr, csts) == NVME_GONE); 162671a28181SAlexander Motin if (gone) 16273d89acf5SWarner Losh nvme_ctrlr_fail(ctrlr, true); 162871a28181SAlexander Motin else 1629f439e3a4SAlexander Motin nvme_notify_fail_consumers(ctrlr); 1630f439e3a4SAlexander Motin 1631b846efd7SJim Harris for (i = 0; i < NVME_MAX_NAMESPACES; i++) 1632b846efd7SJim Harris nvme_ns_destruct(&ctrlr->ns[i]); 1633990e741cSJim Harris 1634990e741cSJim Harris if (ctrlr->cdev) 1635990e741cSJim Harris destroy_dev(ctrlr->cdev); 1636990e741cSJim Harris 16378e61280bSWarner Losh if (ctrlr->is_initialized) { 163867abaee9SAlexander Motin if (!gone) { 163967abaee9SAlexander Motin if (ctrlr->hmb_nchunks > 0) 164067abaee9SAlexander Motin nvme_ctrlr_hmb_enable(ctrlr, false, false); 16414d547561SWarner Losh nvme_ctrlr_delete_qpairs(ctrlr); 164267abaee9SAlexander Motin } 1643701267adSAlexander Motin nvme_ctrlr_hmb_free(ctrlr); 1644701267adSAlexander Motin } 1645701267adSAlexander Motin if (ctrlr->ioq != NULL) { 164671a28181SAlexander Motin for (i = 0; i < ctrlr->num_io_queues; i++) 1647990e741cSJim Harris nvme_io_qpair_destroy(&ctrlr->ioq[i]); 1648990e741cSJim Harris free(ctrlr->ioq, M_NVME); 16498e61280bSWarner Losh } 1650550d5d64SAlexander Motin nvme_admin_qpair_destroy(&ctrlr->adminq); 1651990e741cSJim Harris 1652e134ecdcSAlexander Motin /* 1653e134ecdcSAlexander Motin * Notify the controller of a shutdown, even though this is due to 1654e134ecdcSAlexander Motin * a driver unload, not a system shutdown (this path is not invoked 1655e134ecdcSAlexander Motin * during shutdown). This ensures the controller receives a 1656e134ecdcSAlexander Motin * shutdown notification in case the system is shutdown before 1657e134ecdcSAlexander Motin * reloading the driver. 1658e134ecdcSAlexander Motin */ 165971a28181SAlexander Motin if (!gone) 1660e134ecdcSAlexander Motin nvme_ctrlr_shutdown(ctrlr); 1661990e741cSJim Harris 166271a28181SAlexander Motin if (!gone) 1663e134ecdcSAlexander Motin nvme_ctrlr_disable(ctrlr); 1664e134ecdcSAlexander Motin 166531111372SAlexander Motin noadminq: 1666e134ecdcSAlexander Motin if (ctrlr->taskqueue) 1667e134ecdcSAlexander Motin taskqueue_free(ctrlr->taskqueue); 1668990e741cSJim Harris 1669990e741cSJim Harris if (ctrlr->tag) 1670990e741cSJim Harris bus_teardown_intr(ctrlr->dev, ctrlr->res, ctrlr->tag); 1671990e741cSJim Harris 1672990e741cSJim Harris if (ctrlr->res) 1673990e741cSJim Harris bus_release_resource(ctrlr->dev, SYS_RES_IRQ, 1674990e741cSJim Harris rman_get_rid(ctrlr->res), ctrlr->res); 1675990e741cSJim Harris 1676e134ecdcSAlexander Motin if (ctrlr->bar4_resource != NULL) { 1677e134ecdcSAlexander Motin bus_release_resource(dev, SYS_RES_MEMORY, 1678e134ecdcSAlexander Motin ctrlr->bar4_resource_id, ctrlr->bar4_resource); 1679e134ecdcSAlexander Motin } 1680e134ecdcSAlexander Motin 1681e134ecdcSAlexander Motin bus_release_resource(dev, SYS_RES_MEMORY, 1682e134ecdcSAlexander Motin ctrlr->resource_id, ctrlr->resource); 1683e134ecdcSAlexander Motin 1684e134ecdcSAlexander Motin nores: 1685d09ee08fSWarner Losh if (ctrlr->alignment_splits) 1686d09ee08fSWarner Losh counter_u64_free(ctrlr->alignment_splits); 1687d09ee08fSWarner Losh 1688e134ecdcSAlexander Motin mtx_destroy(&ctrlr->lock); 1689990e741cSJim Harris } 1690990e741cSJim Harris 1691990e741cSJim Harris void 169256183abcSJim Harris nvme_ctrlr_shutdown(struct nvme_controller *ctrlr) 169356183abcSJim Harris { 16940d787e9bSWojciech Macek uint32_t cc; 16950d787e9bSWojciech Macek uint32_t csts; 16964fbbe523SAlexander Motin int timeout; 169756183abcSJim Harris 16980d787e9bSWojciech Macek cc = nvme_mmio_read_4(ctrlr, cc); 16998488fc41SJohn Baldwin cc &= ~NVMEM(NVME_CC_REG_SHN); 17005650bd3fSJohn Baldwin cc |= NVMEF(NVME_CC_REG_SHN, NVME_SHN_NORMAL); 17010d787e9bSWojciech Macek nvme_mmio_write_4(ctrlr, cc, cc); 17020d787e9bSWojciech Macek 17034fbbe523SAlexander Motin timeout = ticks + (ctrlr->cdata.rtd3e == 0 ? 5 * hz : 17044fbbe523SAlexander Motin ((uint64_t)ctrlr->cdata.rtd3e * hz + 999999) / 1000000); 170571a28181SAlexander Motin while (1) { 17060d787e9bSWojciech Macek csts = nvme_mmio_read_4(ctrlr, csts); 17079600aa31SWarner Losh if (csts == NVME_GONE) /* Hot unplug. */ 170871a28181SAlexander Motin break; 170971a28181SAlexander Motin if (NVME_CSTS_GET_SHST(csts) == NVME_SHST_COMPLETE) 171071a28181SAlexander Motin break; 17114fbbe523SAlexander Motin if (timeout - ticks < 0) { 17124fbbe523SAlexander Motin nvme_printf(ctrlr, "shutdown timeout\n"); 171371a28181SAlexander Motin break; 171456183abcSJim Harris } 17154fbbe523SAlexander Motin pause("nvmeshut", 1); 171671a28181SAlexander Motin } 171756183abcSJim Harris } 171856183abcSJim Harris 171956183abcSJim Harris void 1720d281e8fbSJim Harris nvme_ctrlr_submit_admin_request(struct nvme_controller *ctrlr, 1721d281e8fbSJim Harris struct nvme_request *req) 1722d281e8fbSJim Harris { 1723d281e8fbSJim Harris 17245ae9ed68SJim Harris nvme_qpair_submit_request(&ctrlr->adminq, req); 1725d281e8fbSJim Harris } 1726d281e8fbSJim Harris 1727d281e8fbSJim Harris void 1728d281e8fbSJim Harris nvme_ctrlr_submit_io_request(struct nvme_controller *ctrlr, 1729d281e8fbSJim Harris struct nvme_request *req) 1730d281e8fbSJim Harris { 1731d281e8fbSJim Harris struct nvme_qpair *qpair; 1732d281e8fbSJim Harris 17331eab19cbSAlexander Motin qpair = &ctrlr->ioq[QP(ctrlr, curcpu)]; 17345ae9ed68SJim Harris nvme_qpair_submit_request(qpair, req); 1735d281e8fbSJim Harris } 1736038a5ee4SJim Harris 1737038a5ee4SJim Harris device_t 1738038a5ee4SJim Harris nvme_ctrlr_get_device(struct nvme_controller *ctrlr) 1739038a5ee4SJim Harris { 1740038a5ee4SJim Harris 1741038a5ee4SJim Harris return (ctrlr->dev); 1742038a5ee4SJim Harris } 1743dbba7442SJim Harris 1744dbba7442SJim Harris const struct nvme_controller_data * 1745dbba7442SJim Harris nvme_ctrlr_get_data(struct nvme_controller *ctrlr) 1746dbba7442SJim Harris { 1747dbba7442SJim Harris 1748dbba7442SJim Harris return (&ctrlr->cdata); 1749dbba7442SJim Harris } 17504d547561SWarner Losh 17514d547561SWarner Losh int 17524d547561SWarner Losh nvme_ctrlr_suspend(struct nvme_controller *ctrlr) 17534d547561SWarner Losh { 17544d547561SWarner Losh int to = hz; 17554d547561SWarner Losh 17564d547561SWarner Losh /* 17573d89acf5SWarner Losh * Can't touch failed controllers, so it's already suspended. User will 17583d89acf5SWarner Losh * need to do an explicit reset to bring it back, if that's even 17593d89acf5SWarner Losh * possible. 17604d547561SWarner Losh */ 17614d547561SWarner Losh if (ctrlr->is_failed) 17624d547561SWarner Losh return (0); 17634d547561SWarner Losh 17644d547561SWarner Losh /* 17654d547561SWarner Losh * We don't want the reset taskqueue running, since it does similar 17664d547561SWarner Losh * things, so prevent it from running after we start. Wait for any reset 17674d547561SWarner Losh * that may have been started to complete. The reset process we follow 17684d547561SWarner Losh * will ensure that any new I/O will queue and be given to the hardware 17694d547561SWarner Losh * after we resume (though there should be none). 17704d547561SWarner Losh */ 17714d547561SWarner Losh while (atomic_cmpset_32(&ctrlr->is_resetting, 0, 1) == 0 && to-- > 0) 17724d547561SWarner Losh pause("nvmesusp", 1); 17734d547561SWarner Losh if (to <= 0) { 17744d547561SWarner Losh nvme_printf(ctrlr, 17754d547561SWarner Losh "Competing reset task didn't finish. Try again later.\n"); 17764d547561SWarner Losh return (EWOULDBLOCK); 17774d547561SWarner Losh } 17784d547561SWarner Losh 177967abaee9SAlexander Motin if (ctrlr->hmb_nchunks > 0) 178067abaee9SAlexander Motin nvme_ctrlr_hmb_enable(ctrlr, false, false); 178167abaee9SAlexander Motin 17824d547561SWarner Losh /* 17834d547561SWarner Losh * Per Section 7.6.2 of NVMe spec 1.4, to properly suspend, we need to 17844d547561SWarner Losh * delete the hardware I/O queues, and then shutdown. This properly 17854d547561SWarner Losh * flushes any metadata the drive may have stored so it can survive 17864d547561SWarner Losh * having its power removed and prevents the unsafe shutdown count from 17874d547561SWarner Losh * incriminating. Once we delete the qpairs, we have to disable them 1788e5e26e4aSWarner Losh * before shutting down. 17894d547561SWarner Losh */ 17904d547561SWarner Losh nvme_ctrlr_delete_qpairs(ctrlr); 17914d547561SWarner Losh nvme_ctrlr_disable_qpairs(ctrlr); 17924d547561SWarner Losh nvme_ctrlr_shutdown(ctrlr); 17934d547561SWarner Losh 17944d547561SWarner Losh return (0); 17954d547561SWarner Losh } 17964d547561SWarner Losh 17974d547561SWarner Losh int 17984d547561SWarner Losh nvme_ctrlr_resume(struct nvme_controller *ctrlr) 17994d547561SWarner Losh { 18004d547561SWarner Losh 18014d547561SWarner Losh /* 18024d547561SWarner Losh * Can't touch failed controllers, so nothing to do to resume. 18034d547561SWarner Losh */ 18044d547561SWarner Losh if (ctrlr->is_failed) 18054d547561SWarner Losh return (0); 18064d547561SWarner Losh 18074b3da659SWarner Losh if (nvme_ctrlr_hw_reset(ctrlr) != 0) 18084b3da659SWarner Losh goto fail; 18094d547561SWarner Losh 18104d547561SWarner Losh /* 18114053f8acSDavid Bright * Now that we've reset the hardware, we can restart the controller. Any 18124d547561SWarner Losh * I/O that was pending is requeued. Any admin commands are aborted with 18133aac51cbSWarner Losh * an error. Once we've restarted, stop flagging the controller as being 18143aac51cbSWarner Losh * in the reset phase. 18154d547561SWarner Losh */ 18164d547561SWarner Losh nvme_ctrlr_start(ctrlr, true); 18174053f8acSDavid Bright (void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0); 18184d547561SWarner Losh 18194d547561SWarner Losh return (0); 18204d547561SWarner Losh fail: 18214d547561SWarner Losh /* 18224d547561SWarner Losh * Since we can't bring the controller out of reset, announce and fail 18234d547561SWarner Losh * the controller. However, we have to return success for the resume 18244d547561SWarner Losh * itself, due to questionable APIs. 18254d547561SWarner Losh */ 18264d547561SWarner Losh nvme_printf(ctrlr, "Failed to reset on resume, failing.\n"); 18273d89acf5SWarner Losh nvme_ctrlr_fail(ctrlr, true); 18284053f8acSDavid Bright (void)atomic_cmpset_32(&ctrlr->is_resetting, 1, 0); 18294d547561SWarner Losh return (0); 18304d547561SWarner Losh } 1831