xref: /freebsd-src/sys/dev/mpi3mr/mpi/mpi30_transport.h (revision baabb919345f05e9892c4048a1521e5da1403060)
12d1d418eSSumit Saxena /*
2*baabb919SChandrakanth patil  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
32d1d418eSSumit Saxena  *
4*baabb919SChandrakanth patil  * Copyright (c) 2016-2024, Broadcom Inc. All rights reserved.
52d1d418eSSumit Saxena  * Support: <fbsd-storage-driver.pdl@broadcom.com>
62d1d418eSSumit Saxena  *
72d1d418eSSumit Saxena  * Redistribution and use in source and binary forms, with or without
82d1d418eSSumit Saxena  * modification, are permitted provided that the following conditions are
92d1d418eSSumit Saxena  * met:
102d1d418eSSumit Saxena  *
112d1d418eSSumit Saxena  * 1. Redistributions of source code must retain the above copyright notice,
122d1d418eSSumit Saxena  *    this list of conditions and the following disclaimer.
132d1d418eSSumit Saxena  * 2. Redistributions in binary form must reproduce the above copyright notice,
142d1d418eSSumit Saxena  *    this list of conditions and the following disclaimer in the documentation and/or other
152d1d418eSSumit Saxena  *    materials provided with the distribution.
162d1d418eSSumit Saxena  * 3. Neither the name of the Broadcom Inc. nor the names of its contributors
172d1d418eSSumit Saxena  *    may be used to endorse or promote products derived from this software without
182d1d418eSSumit Saxena  *    specific prior written permission.
192d1d418eSSumit Saxena  *
202d1d418eSSumit Saxena  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
212d1d418eSSumit Saxena  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
222d1d418eSSumit Saxena  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
232d1d418eSSumit Saxena  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
242d1d418eSSumit Saxena  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
252d1d418eSSumit Saxena  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
262d1d418eSSumit Saxena  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
272d1d418eSSumit Saxena  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
282d1d418eSSumit Saxena  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
292d1d418eSSumit Saxena  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
302d1d418eSSumit Saxena  * POSSIBILITY OF SUCH DAMAGE.
312d1d418eSSumit Saxena  *
322d1d418eSSumit Saxena  * The views and conclusions contained in the software and documentation are
332d1d418eSSumit Saxena  * those of the authors and should not be interpreted as representing
342d1d418eSSumit Saxena  * official policies,either expressed or implied, of the FreeBSD Project.
352d1d418eSSumit Saxena  *
362d1d418eSSumit Saxena  * Mail to: Broadcom Inc 1320 Ridder Park Dr, San Jose, CA 95131
372d1d418eSSumit Saxena  *
382d1d418eSSumit Saxena  * Broadcom Inc. (Broadcom) MPI3MR Adapter FreeBSD
392d1d418eSSumit Saxena  *
40*baabb919SChandrakanth patil  *
412d1d418eSSumit Saxena  *  Version History
422d1d418eSSumit Saxena  *  ---------------
432d1d418eSSumit Saxena  *
442d1d418eSSumit Saxena  *  Date      Version       Description
452d1d418eSSumit Saxena  *  --------  -----------  ------------------------------------------------------
462d1d418eSSumit Saxena  *  11-30-18  03.00.00.08  Corresponds to Fusion-MPT MPI 3.0 Specification Rev H.
472d1d418eSSumit Saxena  *  02-08-19  03.00.00.09  Corresponds to Fusion-MPT MPI 3.0 Specification Rev I.
482d1d418eSSumit Saxena  *  05-03-19  03.00.00.10  Corresponds to Fusion-MPT MPI 3.0 Specification Rev J.
492d1d418eSSumit Saxena  *  08-30-19  03.00.00.12  Corresponds to Fusion-MPT MPI 3.0 Specification Rev L.
502d1d418eSSumit Saxena  *  11-01-19  03.00.00.13  Corresponds to Fusion-MPT MPI 3.0 Specification Rev M.
512d1d418eSSumit Saxena  *  12-16-19  03.00.00.14  Corresponds to Fusion-MPT MPI 3.0 Specification Rev N.
522d1d418eSSumit Saxena  *  02-28-20  03.00.00.15  Corresponds to Fusion-MPT MPI 3.0 Specification Rev O.
532d1d418eSSumit Saxena  *  05-01-20  03.00.00.16  Corresponds to Fusion-MPT MPI 3.0 Specification Rev P.
542d1d418eSSumit Saxena  *  06-26-20  03.00.00.17  Corresponds to Fusion-MPT MPI 3.0 Specification Rev Q.
552d1d418eSSumit Saxena  *  08-28-20  03.00.00.18  Corresponds to Fusion-MPT MPI 3.0 Specification Rev R.
562d1d418eSSumit Saxena  *  10-30-20  03.00.00.19  Corresponds to Fusion-MPT MPI 3.0 Specification Rev S.
572d1d418eSSumit Saxena  *  12-18-20  03.00.00.20  Corresponds to Fusion-MPT MPI 3.0 Specification Rev T.
582d1d418eSSumit Saxena  *  02-09-21  03.00.20.01  Corresponds to Fusion-MPT MPI 3.0 Specification Rev T - Interim Release 1.
592d1d418eSSumit Saxena  *  02-26-21  03.00.21.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev U.
602d1d418eSSumit Saxena  *  04-16-21  03.00.21.01  Corresponds to Fusion-MPT MPI 3.0 Specification Rev U - Interim Release 1.
612d1d418eSSumit Saxena  *  04-28-21  03.00.21.02  Corresponds to Fusion-MPT MPI 3.0 Specification Rev U - Interim Release 2.
622d1d418eSSumit Saxena  *  05-28-21  03.00.22.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev V.
632d1d418eSSumit Saxena  *  07-23-21  03.00.22.01  Corresponds to Fusion-MPT MPI 3.0 Specification Rev V - Interim Release 1.
642d1d418eSSumit Saxena  *  09-03-21  03.00.23.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 23.
652d1d418eSSumit Saxena  *  10-23-21  03.00.23.01  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 23 - Interim Release 1.
662d1d418eSSumit Saxena  *  12-03-21  03.00.24.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 24.
672d1d418eSSumit Saxena  *  02-25-22  03.00.25.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 25.
682d1d418eSSumit Saxena  *  06-03-22  03.00.26.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 26.
692d1d418eSSumit Saxena  *  08-09-22  03.00.26.01  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 26 - Interim Release 1.
702d1d418eSSumit Saxena  *  09-02-22  03.00.27.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 27.
712d1d418eSSumit Saxena  *  10-20-22  03.00.27.01  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 27 - Interim Release 1.
722d1d418eSSumit Saxena  *  12-02-22  03.00.28.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 28.
73*baabb919SChandrakanth patil  *  02-24-23  03.00.29.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 29.
74*baabb919SChandrakanth patil  *  05-19-23  03.00.30.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 30.
75*baabb919SChandrakanth patil  *  08-18-23  03.00.30.01  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 30 - Interim Release 1.
76*baabb919SChandrakanth patil  *  11-17-23  03.00.31.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 31
77*baabb919SChandrakanth patil  *  02-16-24  03.00.32.00  Corresponds to Fusion-MPT MPI 3.0 Specification Rev 32
782d1d418eSSumit Saxena  */
792d1d418eSSumit Saxena #ifndef MPI30_TRANSPORT_H
802d1d418eSSumit Saxena #define MPI30_TRANSPORT_H     1
812d1d418eSSumit Saxena 
822d1d418eSSumit Saxena /*****************************************************************************
832d1d418eSSumit Saxena  *              Common version structure/union used in                       *
842d1d418eSSumit Saxena  *              messages and configuration pages                             *
852d1d418eSSumit Saxena  ****************************************************************************/
862d1d418eSSumit Saxena 
872d1d418eSSumit Saxena typedef struct _MPI3_VERSION_STRUCT
882d1d418eSSumit Saxena {
892d1d418eSSumit Saxena     U8      Dev;                                                        /* 0x00 */
902d1d418eSSumit Saxena     U8      Unit;                                                       /* 0x01 */
912d1d418eSSumit Saxena     U8      Minor;                                                      /* 0x02 */
922d1d418eSSumit Saxena     U8      Major;                                                      /* 0x03 */
932d1d418eSSumit Saxena } MPI3_VERSION_STRUCT, MPI3_POINTER PTR_MPI3_VERSION_STRUCT,
942d1d418eSSumit Saxena   Mpi3VersionStruct_t, MPI3_POINTER pMpi3VersionStruct_t;
952d1d418eSSumit Saxena 
962d1d418eSSumit Saxena typedef union _MPI3_VERSION_UNION
972d1d418eSSumit Saxena {
982d1d418eSSumit Saxena     MPI3_VERSION_STRUCT     Struct;
992d1d418eSSumit Saxena     U32                     Word;
1002d1d418eSSumit Saxena } MPI3_VERSION_UNION, MPI3_POINTER PTR_MPI3_VERSION_UNION,
1012d1d418eSSumit Saxena   Mpi3VersionUnion_t, MPI3_POINTER pMpi3VersionUnion_t;
1022d1d418eSSumit Saxena 
1032d1d418eSSumit Saxena /****** Version constants for this revision ****/
1042d1d418eSSumit Saxena #define MPI3_VERSION_MAJOR                                              (3)
1052d1d418eSSumit Saxena #define MPI3_VERSION_MINOR                                              (0)
106*baabb919SChandrakanth patil #define MPI3_VERSION_UNIT                                               (32)
1072d1d418eSSumit Saxena #define MPI3_VERSION_DEV                                                (0)
1082d1d418eSSumit Saxena 
1092d1d418eSSumit Saxena /****** DevHandle definitions *****/
1102d1d418eSSumit Saxena #define MPI3_DEVHANDLE_INVALID                                          (0xFFFF)
1112d1d418eSSumit Saxena 
1122d1d418eSSumit Saxena /*****************************************************************************
1132d1d418eSSumit Saxena  *              System Interface Register Definitions                        *
1142d1d418eSSumit Saxena  ****************************************************************************/
1152d1d418eSSumit Saxena typedef struct _MPI3_SYSIF_OPER_QUEUE_INDEXES
1162d1d418eSSumit Saxena {
1172d1d418eSSumit Saxena     U16         ProducerIndex;                                          /* 0x00 */
1182d1d418eSSumit Saxena     U16         Reserved02;                                             /* 0x02 */
1192d1d418eSSumit Saxena     U16         ConsumerIndex;                                          /* 0x04 */
1202d1d418eSSumit Saxena     U16         Reserved06;                                             /* 0x06 */
1212d1d418eSSumit Saxena } MPI3_SYSIF_OPER_QUEUE_INDEXES, MPI3_POINTER PTR_MPI3_SYSIF_OPER_QUEUE_INDEXES;
1222d1d418eSSumit Saxena 
1232d1d418eSSumit Saxena typedef volatile struct _MPI3_SYSIF_REGISTERS
1242d1d418eSSumit Saxena {
1252d1d418eSSumit Saxena     U64                             IOCInformation;                     /* 0x00   */
1262d1d418eSSumit Saxena     MPI3_VERSION_UNION              Version;                            /* 0x08   */
1272d1d418eSSumit Saxena     U32                             Reserved0C[2];                      /* 0x0C   */
1282d1d418eSSumit Saxena     U32                             IOCConfiguration;                   /* 0x14   */
1292d1d418eSSumit Saxena     U32                             Reserved18;                         /* 0x18   */
1302d1d418eSSumit Saxena     U32                             IOCStatus;                          /* 0x1C   */
1312d1d418eSSumit Saxena     U32                             Reserved20;                         /* 0x20   */
1322d1d418eSSumit Saxena     U32                             AdminQueueNumEntries;               /* 0x24   */
1332d1d418eSSumit Saxena     U64                             AdminRequestQueueAddress;           /* 0x28   */
1342d1d418eSSumit Saxena     U64                             AdminReplyQueueAddress;             /* 0x30   */
1352d1d418eSSumit Saxena     U32                             Reserved38[2];                      /* 0x38   */
1362d1d418eSSumit Saxena     U32                             CoalesceControl;                    /* 0x40   */
1372d1d418eSSumit Saxena     U32                             Reserved44[1007];                   /* 0x44   */
1382d1d418eSSumit Saxena     U16                             AdminRequestQueuePI;                /* 0x1000 */
1392d1d418eSSumit Saxena     U16                             Reserved1002;                       /* 0x1002 */
1402d1d418eSSumit Saxena     U16                             AdminReplyQueueCI;                  /* 0x1004 */
1412d1d418eSSumit Saxena     U16                             Reserved1006;                       /* 0x1006 */
1422d1d418eSSumit Saxena     MPI3_SYSIF_OPER_QUEUE_INDEXES   OperQueueIndexes[383];              /* 0x1008 */
1432d1d418eSSumit Saxena     U32                             Reserved1C00;                       /* 0x1C00 */
1442d1d418eSSumit Saxena     U32                             WriteSequence;                      /* 0x1C04 */
1452d1d418eSSumit Saxena     U32                             HostDiagnostic;                     /* 0x1C08 */
1462d1d418eSSumit Saxena     U32                             Reserved1C0C;                       /* 0x1C0C */
1472d1d418eSSumit Saxena     U32                             Fault;                              /* 0x1C10 */
1482d1d418eSSumit Saxena     U32                             FaultInfo[3];                       /* 0x1C14 */
1492d1d418eSSumit Saxena     U32                             Reserved1C20[4];                    /* 0x1C20 */
1502d1d418eSSumit Saxena     U64                             HCBAddress;                         /* 0x1C30 */
1512d1d418eSSumit Saxena     U32                             HCBSize;                            /* 0x1C38 */
1522d1d418eSSumit Saxena     U32                             Reserved1C3C;                       /* 0x1C3C */
1532d1d418eSSumit Saxena     U32                             ReplyFreeHostIndex;                 /* 0x1C40 */
1542d1d418eSSumit Saxena     U32                             SenseBufferFreeHostIndex;           /* 0x1C44 */
1552d1d418eSSumit Saxena     U32                             Reserved1C48[2];                    /* 0x1C48 */
1562d1d418eSSumit Saxena     U64                             DiagRWData;                         /* 0x1C50 */
1572d1d418eSSumit Saxena     U64                             DiagRWAddress;                      /* 0x1C58 */
1582d1d418eSSumit Saxena     U16                             DiagRWControl;                      /* 0x1C60 */
1592d1d418eSSumit Saxena     U16                             DiagRWStatus;                       /* 0x1C62 */
1602d1d418eSSumit Saxena     U32                             Reserved1C64[35];                   /* 0x1C64 */
1612d1d418eSSumit Saxena     U32                             Scratchpad[4];                      /* 0x1CF0 */
1622d1d418eSSumit Saxena     U32                             Reserved1D00[192];                  /* 0x1D00 */
1632d1d418eSSumit Saxena     U32                             DeviceAssignedRegisters[2048];      /* 0x2000 */
1642d1d418eSSumit Saxena } MPI3_SYSIF_REGS, MPI3_POINTER PTR_MPI3_SYSIF_REGS,
1652d1d418eSSumit Saxena   Mpi3SysIfRegs_t, MPI3_POINTER pMpi3SysIfRegs_t;
1662d1d418eSSumit Saxena 
1672d1d418eSSumit Saxena /**** Defines for the IOCInformation register ****/
1682d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_INFO_LOW_OFFSET                                  (0x00000000)
1692d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_INFO_HIGH_OFFSET                                 (0x00000004)
1702d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_INFO_LOW_TIMEOUT_MASK                            (0xFF000000)
1712d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_INFO_LOW_TIMEOUT_SHIFT                           (24)
1722d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_INFO_LOW_HCB_DISABLED                            (0x00000001)
1732d1d418eSSumit Saxena 
1742d1d418eSSumit Saxena /**** Defines for the IOCConfiguration register ****/
1752d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_OFFSET                                    (0x00000014)
1762d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_OPER_RPY_ENT_SZ                           (0x00F00000)
1772d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_OPER_RPY_ENT_SZ_SHIFT                     (20)
1782d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_OPER_REQ_ENT_SZ                           (0x000F0000)
1792d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_OPER_REQ_ENT_SZ_SHIFT                     (16)
1802d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_MASK                             (0x0000C000)
1812d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_NO                               (0x00000000)
1822d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_SHUTDOWN_NORMAL                           (0x00004000)
1832d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_DEVICE_SHUTDOWN_SEND_REQ                  (0x00002000)
1842d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_DIAG_SAVE                                 (0x00000010)
1852d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_CONFIG_ENABLE_IOC                                (0x00000001)
1862d1d418eSSumit Saxena 
1872d1d418eSSumit Saxena /**** Defines for the IOCStatus register ****/
1882d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_STATUS_OFFSET                                    (0x0000001C)
1892d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_STATUS_RESET_HISTORY                             (0x00000010)
1902d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_MASK                             (0x0000000C)
1912d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_SHIFT                            (0x00000002)
1922d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_NONE                             (0x00000000)
1932d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_IN_PROGRESS                      (0x00000004)
1942d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_STATUS_SHUTDOWN_COMPLETE                         (0x00000008)
1952d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_STATUS_FAULT                                     (0x00000002)
1962d1d418eSSumit Saxena #define MPI3_SYSIF_IOC_STATUS_READY                                     (0x00000001)
1972d1d418eSSumit Saxena 
1982d1d418eSSumit Saxena /**** Defines for the AdminQueueNumEntries register ****/
1992d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_OFFSET                           (0x00000024)
2002d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_REQ_MASK                         (0x0FFF)
2012d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_REPLY_OFFSET                     (0x00000026)
2022d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_REPLY_MASK                       (0x0FFF0000)
2032d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_Q_NUM_ENTRIES_REPLY_SHIFT                      (16)
2042d1d418eSSumit Saxena 
2052d1d418eSSumit Saxena /**** Defines for the AdminRequestQueueAddress register ****/
2062d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_REQ_Q_ADDR_LOW_OFFSET                          (0x00000028)
2072d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_REQ_Q_ADDR_HIGH_OFFSET                         (0x0000002C)
2082d1d418eSSumit Saxena 
2092d1d418eSSumit Saxena /**** Defines for the AdminReplyQueueAddress register ****/
2102d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_REPLY_Q_ADDR_LOW_OFFSET                        (0x00000030)
2112d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_REPLY_Q_ADDR_HIGH_OFFSET                       (0x00000034)
2122d1d418eSSumit Saxena 
2132d1d418eSSumit Saxena /**** Defines for the CoalesceControl register ****/
2142d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_OFFSET                              (0x00000040)
2152d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_MASK                         (0xC0000000)
2162d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_NO_CHANGE                    (0x00000000)
2172d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_DISABLE                      (0x40000000)
2182d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_ENABLE_ENABLE                       (0xC0000000)
2192d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_VALID                               (0x20000000)
2202d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_MSIX_IDX_MASK                       (0x01FF0000)
2212d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_MSIX_IDX_SHIFT                      (16)
2222d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_TIMEOUT_MASK                        (0x0000FF00)
2232d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_TIMEOUT_SHIFT                       (8)
2242d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_DEPTH_MASK                          (0x000000FF)
2252d1d418eSSumit Saxena #define MPI3_SYSIF_COALESCE_CONTROL_DEPTH_SHIFT                         (0)
2262d1d418eSSumit Saxena 
2272d1d418eSSumit Saxena /**** Defines for the AdminRequestQueuePI register ****/
2282d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_REQ_Q_PI_OFFSET                                (0x00001000)
2292d1d418eSSumit Saxena 
2302d1d418eSSumit Saxena /**** Defines for the AdminReplyQueueCI register ****/
2312d1d418eSSumit Saxena #define MPI3_SYSIF_ADMIN_REPLY_Q_CI_OFFSET                              (0x00001004)
2322d1d418eSSumit Saxena 
2332d1d418eSSumit Saxena /**** Defines for the OperationalRequestQueuePI register */
2342d1d418eSSumit Saxena #define MPI3_SYSIF_OPER_REQ_Q_PI_OFFSET                                 (0x00001008)
2352d1d418eSSumit Saxena #define MPI3_SYSIF_OPER_REQ_Q_N_PI_OFFSET(N)                            (MPI3_SYSIF_OPER_REQ_Q_PI_OFFSET + (((N)-1)*8)) /* N = 1, 2, 3, ..., 255 */
2362d1d418eSSumit Saxena 
2372d1d418eSSumit Saxena /**** Defines for the OperationalReplyQueueCI register */
2382d1d418eSSumit Saxena #define MPI3_SYSIF_OPER_REPLY_Q_CI_OFFSET                               (0x0000100C)
2392d1d418eSSumit Saxena #define MPI3_SYSIF_OPER_REPLY_Q_N_CI_OFFSET(N)                          (MPI3_SYSIF_OPER_REPLY_Q_CI_OFFSET + (((N)-1)*8)) /* N = 1, 2, 3, ..., 255 */
2402d1d418eSSumit Saxena 
2412d1d418eSSumit Saxena /**** Defines for the WriteSequence register *****/
2422d1d418eSSumit Saxena #define MPI3_SYSIF_WRITE_SEQUENCE_OFFSET                                (0x00001C04)
2432d1d418eSSumit Saxena #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_MASK                        (0x0000000F)
2442d1d418eSSumit Saxena #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_FLUSH                       (0x0)
2452d1d418eSSumit Saxena #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_1ST                         (0xF)
2462d1d418eSSumit Saxena #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_2ND                         (0x4)
2472d1d418eSSumit Saxena #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_3RD                         (0xB)
2482d1d418eSSumit Saxena #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_4TH                         (0x2)
2492d1d418eSSumit Saxena #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_5TH                         (0x7)
2502d1d418eSSumit Saxena #define MPI3_SYSIF_WRITE_SEQUENCE_KEY_VALUE_6TH                         (0xD)
2512d1d418eSSumit Saxena 
2522d1d418eSSumit Saxena /**** Defines for the HostDiagnostic register *****/
2532d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_OFFSET                                     (0x00001C08)
2542d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_MASK                          (0x00000700)
2552d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_NO_RESET                      (0x00000000)
2562d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_SOFT_RESET                    (0x00000100)
2572d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_HOST_CONTROL_BOOT_RESET       (0x00000200)
2582d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_COMPLETE_RESET                (0x00000300)
2592d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_RESET_ACTION_DIAG_FAULT                    (0x00000700)
2602d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_SAVE_IN_PROGRESS                           (0x00000080)
2612d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_SECURE_BOOT                                (0x00000040)
2622d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_CLEAR_INVALID_FW_IMAGE                     (0x00000020)
2632d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_INVALID_FW_IMAGE                           (0x00000010)
2642d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_HCBENABLE                                  (0x00000008)
2652d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_HCBMODE                                    (0x00000004)
2662d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_DIAG_RW_ENABLE                             (0x00000002)
2672d1d418eSSumit Saxena #define MPI3_SYSIF_HOST_DIAG_DIAG_WRITE_ENABLE                          (0x00000001)
2682d1d418eSSumit Saxena 
2692d1d418eSSumit Saxena /**** Defines for the Fault register ****/
2702d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_OFFSET                                         (0x00001C10)
2712d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_CODE_MASK                                      (0x0000FFFF)
2722d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_CODE_DIAG_FAULT_RESET                          (0x0000F000)
2732d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_CODE_CI_ACTIVATION_RESET                       (0x0000F001)
2742d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_CODE_SOFT_RESET_IN_PROGRESS                    (0x0000F002)
2752d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_CODE_COMPLETE_RESET_NEEDED                     (0x0000F003)
2762d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_CODE_SOFT_RESET_NEEDED                         (0x0000F004)
2772d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_CODE_POWER_CYCLE_REQUIRED                      (0x0000F005)
2782d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_CODE_TEMP_THRESHOLD_EXCEEDED                   (0x0000F006)
2792d1d418eSSumit Saxena 
2802d1d418eSSumit Saxena /**** Defines for FaultCodeAdditionalInfo registers ****/
2812d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_INFO0_OFFSET                                   (0x00001C14)
2822d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_INFO1_OFFSET                                   (0x00001C18)
2832d1d418eSSumit Saxena #define MPI3_SYSIF_FAULT_INFO2_OFFSET                                   (0x00001C1C)
2842d1d418eSSumit Saxena 
2852d1d418eSSumit Saxena /**** Defines for HCBAddress register ****/
2862d1d418eSSumit Saxena #define MPI3_SYSIF_HCB_ADDRESS_LOW_OFFSET                               (0x00001C30)
2872d1d418eSSumit Saxena #define MPI3_SYSIF_HCB_ADDRESS_HIGH_OFFSET                              (0x00001C34)
2882d1d418eSSumit Saxena 
2892d1d418eSSumit Saxena /**** Defines for HCBSize register ****/
2902d1d418eSSumit Saxena #define MPI3_SYSIF_HCB_SIZE_OFFSET                                      (0x00001C38)
2912d1d418eSSumit Saxena #define MPI3_SYSIF_HCB_SIZE_SIZE_MASK                                   (0xFFFFF000)
2922d1d418eSSumit Saxena #define MPI3_SYSIF_HCB_SIZE_SIZE_SHIFT                                  (12)
2932d1d418eSSumit Saxena #define MPI3_SYSIF_HCB_SIZE_HCDW_ENABLE                                 (0x00000001)
2942d1d418eSSumit Saxena 
2952d1d418eSSumit Saxena /**** Defines for ReplyFreeHostIndex register ****/
2962d1d418eSSumit Saxena #define MPI3_SYSIF_REPLY_FREE_HOST_INDEX_OFFSET                         (0x00001C40)
2972d1d418eSSumit Saxena 
2982d1d418eSSumit Saxena /**** Defines for SenseBufferFreeHostIndex register ****/
2992d1d418eSSumit Saxena #define MPI3_SYSIF_SENSE_BUF_FREE_HOST_INDEX_OFFSET                     (0x00001C44)
3002d1d418eSSumit Saxena 
3012d1d418eSSumit Saxena /**** Defines for DiagRWData register ****/
3022d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_DATA_LOW_OFFSET                              (0x00001C50)
3032d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_DATA_HIGH_OFFSET                             (0x00001C54)
3042d1d418eSSumit Saxena 
3052d1d418eSSumit Saxena /**** Defines for DiagRWAddress ****/
3062d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_ADDRESS_LOW_OFFSET                           (0x00001C58)
3072d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_ADDRESS_HIGH_OFFSET                          (0x00001C5C)
3082d1d418eSSumit Saxena 
3092d1d418eSSumit Saxena /**** Defines for DiagRWControl register ****/
3102d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_OFFSET                               (0x00001C60)
3112d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_MASK                             (0x00000030)
3122d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_1BYTE                            (0x00000000)
3132d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_2BYTES                           (0x00000010)
3142d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_4BYTES                           (0x00000020)
3152d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_LEN_8BYTES                           (0x00000030)
3162d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_RESET                                (0x00000004)
3172d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_DIR_MASK                             (0x00000002)
3182d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_DIR_READ                             (0x00000000)
3192d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_DIR_WRITE                            (0x00000002)
3202d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_CONTROL_START                                (0x00000001)
3212d1d418eSSumit Saxena 
3222d1d418eSSumit Saxena /**** Defines for DiagRWStatus register ****/
3232d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_STATUS_OFFSET                                (0x00001C62)
3242d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_MASK                           (0x0000000E)
3252d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_SUCCESS                        (0x00000000)
3262d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_INV_ADDR                       (0x00000002)
3272d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_ACC_ERR                        (0x00000004)
3282d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_STATUS_STATUS_PAR_ERR                        (0x00000006)
3292d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_RW_STATUS_BUSY                                  (0x00000001)
3302d1d418eSSumit Saxena 
3312d1d418eSSumit Saxena /**** Defines for Scratchpad registers ****/
3322d1d418eSSumit Saxena #define MPI3_SYSIF_SCRATCHPAD0_OFFSET                                   (0x00001CF0)
3332d1d418eSSumit Saxena #define MPI3_SYSIF_SCRATCHPAD1_OFFSET                                   (0x00001CF4)
3342d1d418eSSumit Saxena #define MPI3_SYSIF_SCRATCHPAD2_OFFSET                                   (0x00001CF8)
3352d1d418eSSumit Saxena #define MPI3_SYSIF_SCRATCHPAD3_OFFSET                                   (0x00001CFC)
3362d1d418eSSumit Saxena 
3372d1d418eSSumit Saxena /**** Defines for Device Assigned registers ****/
3382d1d418eSSumit Saxena #define MPI3_SYSIF_DEVICE_ASSIGNED_REGS_OFFSET                          (0x00002000)
3392d1d418eSSumit Saxena 
3402d1d418eSSumit Saxena /**** Default Defines for Diag Save Timeout ****/
3412d1d418eSSumit Saxena #define MPI3_SYSIF_DIAG_SAVE_TIMEOUT                                    (60)    /* seconds */
3422d1d418eSSumit Saxena 
3432d1d418eSSumit Saxena /*****************************************************************************
3442d1d418eSSumit Saxena  *              Reply Descriptors                                            *
3452d1d418eSSumit Saxena  ****************************************************************************/
3462d1d418eSSumit Saxena 
3472d1d418eSSumit Saxena /*****************************************************************************
3482d1d418eSSumit Saxena  *              Default Reply Descriptor                                     *
3492d1d418eSSumit Saxena  ****************************************************************************/
3502d1d418eSSumit Saxena typedef struct _MPI3_DEFAULT_REPLY_DESCRIPTOR
3512d1d418eSSumit Saxena {
3522d1d418eSSumit Saxena     U32             DescriptorTypeDependent1[2];    /* 0x00 */
3532d1d418eSSumit Saxena     U16             RequestQueueCI;                 /* 0x08 */
3542d1d418eSSumit Saxena     U16             RequestQueueID;                 /* 0x0A */
3552d1d418eSSumit Saxena     U16             DescriptorTypeDependent2;       /* 0x0C */
3562d1d418eSSumit Saxena     U16             ReplyFlags;                     /* 0x0E */
3572d1d418eSSumit Saxena } MPI3_DEFAULT_REPLY_DESCRIPTOR, MPI3_POINTER PTR_MPI3_DEFAULT_REPLY_DESCRIPTOR,
3582d1d418eSSumit Saxena   Mpi3DefaultReplyDescriptor_t, MPI3_POINTER pMpi3DefaultReplyDescriptor_t;
3592d1d418eSSumit Saxena 
3602d1d418eSSumit Saxena /**** Defines for the ReplyFlags field ****/
3612d1d418eSSumit Saxena #define MPI3_REPLY_DESCRIPT_FLAGS_PHASE_MASK                       (0x0001)
3622d1d418eSSumit Saxena #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_MASK                        (0xF000)
3632d1d418eSSumit Saxena #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_ADDRESS_REPLY               (0x0000)
3642d1d418eSSumit Saxena #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_SUCCESS                     (0x1000)
3652d1d418eSSumit Saxena #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_TARGET_COMMAND_BUFFER       (0x2000)
3662d1d418eSSumit Saxena #define MPI3_REPLY_DESCRIPT_FLAGS_TYPE_STATUS                      (0x3000)
3672d1d418eSSumit Saxena 
3682d1d418eSSumit Saxena /**** Defines for the RequestQueueID field ****/
3692d1d418eSSumit Saxena #define MPI3_REPLY_DESCRIPT_REQUEST_QUEUE_ID_INVALID               (0xFFFF)
3702d1d418eSSumit Saxena 
3712d1d418eSSumit Saxena /*****************************************************************************
3722d1d418eSSumit Saxena  *              Address Reply Descriptor                                     *
3732d1d418eSSumit Saxena  ****************************************************************************/
3742d1d418eSSumit Saxena typedef struct _MPI3_ADDRESS_REPLY_DESCRIPTOR
3752d1d418eSSumit Saxena {
3762d1d418eSSumit Saxena     U64             ReplyFrameAddress;              /* 0x00 */
3772d1d418eSSumit Saxena     U16             RequestQueueCI;                 /* 0x08 */
3782d1d418eSSumit Saxena     U16             RequestQueueID;                 /* 0x0A */
3792d1d418eSSumit Saxena     U16             Reserved0C;                     /* 0x0C */
3802d1d418eSSumit Saxena     U16             ReplyFlags;                     /* 0x0E */
3812d1d418eSSumit Saxena } MPI3_ADDRESS_REPLY_DESCRIPTOR, MPI3_POINTER PTR_MPI3_ADDRESS_REPLY_DESCRIPTOR,
3822d1d418eSSumit Saxena   Mpi3AddressReplyDescriptor_t, MPI3_POINTER pMpi3AddressReplyDescriptor_t;
3832d1d418eSSumit Saxena 
3842d1d418eSSumit Saxena /*****************************************************************************
3852d1d418eSSumit Saxena  *              Success Reply Descriptor                                     *
3862d1d418eSSumit Saxena  ****************************************************************************/
3872d1d418eSSumit Saxena typedef struct _MPI3_SUCCESS_REPLY_DESCRIPTOR
3882d1d418eSSumit Saxena {
3892d1d418eSSumit Saxena     U32             Reserved00[2];                  /* 0x00 */
3902d1d418eSSumit Saxena     U16             RequestQueueCI;                 /* 0x08 */
3912d1d418eSSumit Saxena     U16             RequestQueueID;                 /* 0x0A */
3922d1d418eSSumit Saxena     U16             HostTag;                        /* 0x0C */
3932d1d418eSSumit Saxena     U16             ReplyFlags;                     /* 0x0E */
3942d1d418eSSumit Saxena } MPI3_SUCCESS_REPLY_DESCRIPTOR, MPI3_POINTER PTR_MPI3_SUCCESS_REPLY_DESCRIPTOR,
3952d1d418eSSumit Saxena   Mpi3SuccessReplyDescriptor_t, MPI3_POINTER pMpi3SuccessReplyDescriptor_t;
3962d1d418eSSumit Saxena 
3972d1d418eSSumit Saxena /*****************************************************************************
3982d1d418eSSumit Saxena  *              Target Command Buffer Reply Descriptor                       *
3992d1d418eSSumit Saxena  ****************************************************************************/
4002d1d418eSSumit Saxena typedef struct _MPI3_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
4012d1d418eSSumit Saxena {
4022d1d418eSSumit Saxena     U32             Reserved00;                     /* 0x00 */
4032d1d418eSSumit Saxena     U16             InitiatorDevHandle;             /* 0x04 */
4042d1d418eSSumit Saxena     U8              PhyNum;                         /* 0x06 */
4052d1d418eSSumit Saxena     U8              Reserved07;                     /* 0x07 */
4062d1d418eSSumit Saxena     U16             RequestQueueCI;                 /* 0x08 */
4072d1d418eSSumit Saxena     U16             RequestQueueID;                 /* 0x0A */
4082d1d418eSSumit Saxena     U16             IOIndex;                        /* 0x0C */
4092d1d418eSSumit Saxena     U16             ReplyFlags;                     /* 0x0E */
4102d1d418eSSumit Saxena } MPI3_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR, MPI3_POINTER PTR_MPI3_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
4112d1d418eSSumit Saxena   Mpi3TargetCommandBufferReplyDescriptor_t, MPI3_POINTER pMpi3TargetCommandBufferReplyDescriptor_t;
4122d1d418eSSumit Saxena 
4132d1d418eSSumit Saxena /**** See Default Reply Descriptor Defines above for definitions in the ReplyFlags field ****/
4142d1d418eSSumit Saxena 
4152d1d418eSSumit Saxena /*****************************************************************************
4162d1d418eSSumit Saxena  *              Status Reply Descriptor                                      *
4172d1d418eSSumit Saxena  ****************************************************************************/
4182d1d418eSSumit Saxena typedef struct _MPI3_STATUS_REPLY_DESCRIPTOR
4192d1d418eSSumit Saxena {
4202d1d418eSSumit Saxena     U16             IOCStatus;                      /* 0x00 */
4212d1d418eSSumit Saxena     U16             Reserved02;                     /* 0x02 */
4222d1d418eSSumit Saxena     U32             IOCLogInfo;                     /* 0x04 */
4232d1d418eSSumit Saxena     U16             RequestQueueCI;                 /* 0x08 */
4242d1d418eSSumit Saxena     U16             RequestQueueID;                 /* 0x0A */
4252d1d418eSSumit Saxena     U16             HostTag;                        /* 0x0C */
4262d1d418eSSumit Saxena     U16             ReplyFlags;                     /* 0x0E */
4272d1d418eSSumit Saxena } MPI3_STATUS_REPLY_DESCRIPTOR, MPI3_POINTER PTR_MPI3_STATUS_REPLY_DESCRIPTOR,
4282d1d418eSSumit Saxena   Mpi3StatusReplyDescriptor_t, MPI3_POINTER pMpi3StatusReplyDescriptor_t;
4292d1d418eSSumit Saxena 
430*baabb919SChandrakanth patil /**** Use MPI3_IOCSTATUS_ defines for the IOCStatus field ****/
4312d1d418eSSumit Saxena 
432*baabb919SChandrakanth patil /**** Use MPI3_IOCLOGINFO_ defines for the IOCLogInfo field ****/
4332d1d418eSSumit Saxena 
4342d1d418eSSumit Saxena /*****************************************************************************
4352d1d418eSSumit Saxena  *              Union of Reply Descriptors                                   *
4362d1d418eSSumit Saxena  ****************************************************************************/
4372d1d418eSSumit Saxena typedef union _MPI3_REPLY_DESCRIPTORS_UNION
4382d1d418eSSumit Saxena {
4392d1d418eSSumit Saxena     MPI3_DEFAULT_REPLY_DESCRIPTOR               Default;
4402d1d418eSSumit Saxena     MPI3_ADDRESS_REPLY_DESCRIPTOR               AddressReply;
4412d1d418eSSumit Saxena     MPI3_SUCCESS_REPLY_DESCRIPTOR               Success;
4422d1d418eSSumit Saxena     MPI3_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
4432d1d418eSSumit Saxena     MPI3_STATUS_REPLY_DESCRIPTOR                Status;
4442d1d418eSSumit Saxena     U32                                         Words[4];
4452d1d418eSSumit Saxena } MPI3_REPLY_DESCRIPTORS_UNION, MPI3_POINTER PTR_MPI3_REPLY_DESCRIPTORS_UNION,
4462d1d418eSSumit Saxena   Mpi3ReplyDescriptorsUnion_t, MPI3_POINTER pMpi3ReplyDescriptorsUnion_t;
4472d1d418eSSumit Saxena 
4482d1d418eSSumit Saxena 
4492d1d418eSSumit Saxena /*****************************************************************************
4502d1d418eSSumit Saxena  *              Scatter Gather Elements                                      *
4512d1d418eSSumit Saxena  ****************************************************************************/
4522d1d418eSSumit Saxena 
4532d1d418eSSumit Saxena /*****************************************************************************
4542d1d418eSSumit Saxena  *              Common structure for Simple, Chain, and Last Chain           *
4552d1d418eSSumit Saxena  *              scatter gather elements                                      *
4562d1d418eSSumit Saxena  ****************************************************************************/
4572d1d418eSSumit Saxena typedef struct _MPI3_SGE_COMMON
4582d1d418eSSumit Saxena {
4592d1d418eSSumit Saxena     U64             Address;                           /* 0x00 */
4602d1d418eSSumit Saxena     U32             Length;                            /* 0x08 */
4612d1d418eSSumit Saxena     U8              Reserved0C[3];                     /* 0x0C */
4622d1d418eSSumit Saxena     U8              Flags;                             /* 0x0F */
4632d1d418eSSumit Saxena } MPI3_SGE_SIMPLE, MPI3_POINTER PTR_MPI3_SGE_SIMPLE,
4642d1d418eSSumit Saxena   Mpi3SGESimple_t, MPI3_POINTER pMpi3SGESimple_t,
4652d1d418eSSumit Saxena   MPI3_SGE_CHAIN, MPI3_POINTER PTR_MPI3_SGE_CHAIN,
4662d1d418eSSumit Saxena   Mpi3SGEChain_t, MPI3_POINTER pMpi3SGEChain_t,
4672d1d418eSSumit Saxena   MPI3_SGE_LAST_CHAIN, MPI3_POINTER PTR_MPI3_SGE_LAST_CHAIN,
4682d1d418eSSumit Saxena   Mpi3SGELastChain_t, MPI3_POINTER pMpi3SGELastChain_t;
4692d1d418eSSumit Saxena 
4702d1d418eSSumit Saxena /*****************************************************************************
4712d1d418eSSumit Saxena  *              Bit Bucket scatter gather element                            *
4722d1d418eSSumit Saxena  ****************************************************************************/
4732d1d418eSSumit Saxena typedef struct _MPI3_SGE_BIT_BUCKET
4742d1d418eSSumit Saxena {
4752d1d418eSSumit Saxena     U64             Reserved00;                        /* 0x00 */
4762d1d418eSSumit Saxena     U32             Length;                            /* 0x08 */
4772d1d418eSSumit Saxena     U8              Reserved0C[3];                     /* 0x0C */
4782d1d418eSSumit Saxena     U8              Flags;                             /* 0x0F */
4792d1d418eSSumit Saxena } MPI3_SGE_BIT_BUCKET, MPI3_POINTER PTR_MPI3_SGE_BIT_BUCKET,
4802d1d418eSSumit Saxena   Mpi3SGEBitBucket_t, MPI3_POINTER pMpi3SGEBitBucket_t;
4812d1d418eSSumit Saxena 
4822d1d418eSSumit Saxena /*****************************************************************************
4832d1d418eSSumit Saxena  *              Extended EEDP scatter gather element                         *
4842d1d418eSSumit Saxena  ****************************************************************************/
4852d1d418eSSumit Saxena typedef struct _MPI3_SGE_EXTENDED_EEDP
4862d1d418eSSumit Saxena {
4872d1d418eSSumit Saxena     U8              UserDataSize;                      /* 0x00 */
4882d1d418eSSumit Saxena     U8              Reserved01;                        /* 0x01 */
4892d1d418eSSumit Saxena     U16             EEDPFlags;                         /* 0x02 */
4902d1d418eSSumit Saxena     U32             SecondaryReferenceTag;             /* 0x04 */
4912d1d418eSSumit Saxena     U16             SecondaryApplicationTag;           /* 0x08 */
4922d1d418eSSumit Saxena     U16             ApplicationTagTranslationMask;     /* 0x0A */
4932d1d418eSSumit Saxena     U16             Reserved0C;                        /* 0x0C */
4942d1d418eSSumit Saxena     U8              ExtendedOperation;                 /* 0x0E */
4952d1d418eSSumit Saxena     U8              Flags;                             /* 0x0F */
4962d1d418eSSumit Saxena } MPI3_SGE_EXTENDED_EEDP, MPI3_POINTER PTR_MPI3_SGE_EXTENDED_EEDP,
4972d1d418eSSumit Saxena   Mpi3SGEExtendedEEDP_t, MPI3_POINTER pMpi3SGEExtendedEEDP_t;
4982d1d418eSSumit Saxena 
4992d1d418eSSumit Saxena /*****************************************************************************
5002d1d418eSSumit Saxena  *              Union of scatter gather elements                             *
5012d1d418eSSumit Saxena  ****************************************************************************/
5022d1d418eSSumit Saxena typedef union _MPI3_SGE_UNION
5032d1d418eSSumit Saxena {
5042d1d418eSSumit Saxena     MPI3_SGE_SIMPLE                 Simple;
5052d1d418eSSumit Saxena     MPI3_SGE_CHAIN                  Chain;
5062d1d418eSSumit Saxena     MPI3_SGE_LAST_CHAIN             LastChain;
5072d1d418eSSumit Saxena     MPI3_SGE_BIT_BUCKET             BitBucket;
5082d1d418eSSumit Saxena     MPI3_SGE_EXTENDED_EEDP          Eedp;
5092d1d418eSSumit Saxena     U32                             Words[4];
5102d1d418eSSumit Saxena } MPI3_SGE_UNION, MPI3_POINTER PTR_MPI3_SGE_UNION,
5112d1d418eSSumit Saxena   Mpi3SGEUnion_t, MPI3_POINTER pMpi3SGEUnion_t;
5122d1d418eSSumit Saxena 
5132d1d418eSSumit Saxena /**** Definitions for the Flags field ****/
5142d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_ELEMENT_TYPE_MASK        (0xF0)
5152d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_ELEMENT_TYPE_SIMPLE      (0x00)
5162d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_ELEMENT_TYPE_BIT_BUCKET  (0x10)
5172d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_ELEMENT_TYPE_CHAIN       (0x20)
5182d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_ELEMENT_TYPE_LAST_CHAIN  (0x30)
5192d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_ELEMENT_TYPE_EXTENDED    (0xF0)
5202d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_END_OF_LIST              (0x08)
5212d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_END_OF_BUFFER            (0x04)
5222d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_DLAS_MASK                (0x03)
5232d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_DLAS_SYSTEM              (0x00)
5242d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_DLAS_IOC_UDP             (0x01)
5252d1d418eSSumit Saxena #define MPI3_SGE_FLAGS_DLAS_IOC_CTL             (0x02)
5262d1d418eSSumit Saxena 
5272d1d418eSSumit Saxena /**** Definitions for the ExtendedOperation field of Extended element ****/
5282d1d418eSSumit Saxena #define MPI3_SGE_EXT_OPER_EEDP                  (0x00)
5292d1d418eSSumit Saxena 
5302d1d418eSSumit Saxena /**** Definitions for the EEDPFlags field of Extended EEDP element ****/
5312d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_INCR_PRI_REF_TAG             (0x8000)
5322d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_INCR_SEC_REF_TAG             (0x4000)
5332d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_INCR_PRI_APP_TAG             (0x2000)
5342d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_INCR_SEC_APP_TAG             (0x1000)
5352d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_ESC_PASSTHROUGH              (0x0800)
5362d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_CHK_REF_TAG                  (0x0400)
5372d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_CHK_APP_TAG                  (0x0200)
5382d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_CHK_GUARD                    (0x0100)
5392d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_ESC_MODE_MASK                (0x00C0)
5402d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_ESC_MODE_DO_NOT_DISABLE      (0x0040)
5412d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_ESC_MODE_APPTAG_DISABLE      (0x0080)
5422d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_ESC_MODE_APPTAG_REFTAG_DISABLE   (0x00C0)
5432d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_HOST_GUARD_MASK              (0x0030)
5442d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_HOST_GUARD_T10_CRC           (0x0000)
5452d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_HOST_GUARD_IP_CHKSUM         (0x0010)
5462d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_HOST_GUARD_OEM_SPECIFIC      (0x0020)
5472d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_PT_REF_TAG                   (0x0008)
5482d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_EEDP_OP_MASK                 (0x0007)
5492d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_EEDP_OP_CHECK                (0x0001)
5502d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_EEDP_OP_STRIP                (0x0002)
5512d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_EEDP_OP_CHECK_REMOVE         (0x0003)
5522d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_EEDP_OP_INSERT               (0x0004)
5532d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_EEDP_OP_REPLACE              (0x0006)
5542d1d418eSSumit Saxena #define MPI3_EEDPFLAGS_EEDP_OP_CHECK_REGEN          (0x0007)
5552d1d418eSSumit Saxena 
5562d1d418eSSumit Saxena /**** Definitions for the UserDataSize field of Extended EEDP element ****/
5572d1d418eSSumit Saxena #define MPI3_EEDP_UDS_512                           (0x01)
5582d1d418eSSumit Saxena #define MPI3_EEDP_UDS_520                           (0x02)
5592d1d418eSSumit Saxena #define MPI3_EEDP_UDS_4080                          (0x03)
5602d1d418eSSumit Saxena #define MPI3_EEDP_UDS_4088                          (0x04)
5612d1d418eSSumit Saxena #define MPI3_EEDP_UDS_4096                          (0x05)
5622d1d418eSSumit Saxena #define MPI3_EEDP_UDS_4104                          (0x06)
5632d1d418eSSumit Saxena #define MPI3_EEDP_UDS_4160                          (0x07)
5642d1d418eSSumit Saxena 
5652d1d418eSSumit Saxena /*****************************************************************************
5662d1d418eSSumit Saxena  *              Standard Message Structures                                  *
5672d1d418eSSumit Saxena  ****************************************************************************/
5682d1d418eSSumit Saxena 
5692d1d418eSSumit Saxena /*****************************************************************************
5702d1d418eSSumit Saxena  *              Request Message Header for all request messages              *
5712d1d418eSSumit Saxena  ****************************************************************************/
5722d1d418eSSumit Saxena typedef struct _MPI3_REQUEST_HEADER
5732d1d418eSSumit Saxena {
5742d1d418eSSumit Saxena     U16             HostTag;                    /* 0x00 */
5752d1d418eSSumit Saxena     U8              IOCUseOnly02;               /* 0x02 */
5762d1d418eSSumit Saxena     U8              Function;                   /* 0x03 */
5772d1d418eSSumit Saxena     U16             IOCUseOnly04;               /* 0x04 */
5782d1d418eSSumit Saxena     U8              IOCUseOnly06;               /* 0x06 */
5792d1d418eSSumit Saxena     U8              MsgFlags;                   /* 0x07 */
5802d1d418eSSumit Saxena     U16             ChangeCount;                /* 0x08 */
5812d1d418eSSumit Saxena     U16             FunctionDependent;          /* 0x0A */
5822d1d418eSSumit Saxena } MPI3_REQUEST_HEADER, MPI3_POINTER PTR_MPI3_REQUEST_HEADER,
5832d1d418eSSumit Saxena   Mpi3RequestHeader_t, MPI3_POINTER pMpi3RequestHeader_t;
5842d1d418eSSumit Saxena 
5852d1d418eSSumit Saxena /*****************************************************************************
5862d1d418eSSumit Saxena  *              Default Reply                                                *
5872d1d418eSSumit Saxena  ****************************************************************************/
5882d1d418eSSumit Saxena typedef struct _MPI3_DEFAULT_REPLY
5892d1d418eSSumit Saxena {
5902d1d418eSSumit Saxena     U16             HostTag;                    /* 0x00 */
5912d1d418eSSumit Saxena     U8              IOCUseOnly02;               /* 0x02 */
5922d1d418eSSumit Saxena     U8              Function;                   /* 0x03 */
5932d1d418eSSumit Saxena     U16             IOCUseOnly04;               /* 0x04 */
5942d1d418eSSumit Saxena     U8              IOCUseOnly06;               /* 0x06 */
5952d1d418eSSumit Saxena     U8              MsgFlags;                   /* 0x07 */
5962d1d418eSSumit Saxena     U16             IOCUseOnly08;               /* 0x08 */
5972d1d418eSSumit Saxena     U16             IOCStatus;                  /* 0x0A */
5982d1d418eSSumit Saxena     U32             IOCLogInfo;                 /* 0x0C */
5992d1d418eSSumit Saxena } MPI3_DEFAULT_REPLY, MPI3_POINTER PTR_MPI3_DEFAULT_REPLY,
6002d1d418eSSumit Saxena   Mpi3DefaultReply_t, MPI3_POINTER pMpi3DefaultReply_t;
6012d1d418eSSumit Saxena 
6022d1d418eSSumit Saxena /**** Defines for the HostTag field ****/
6032d1d418eSSumit Saxena #define MPI3_HOST_TAG_INVALID                       (0xFFFF)
6042d1d418eSSumit Saxena 
6052d1d418eSSumit Saxena /**** Defines for message Function ****/
6062d1d418eSSumit Saxena /* I/O Controller functions */
6072d1d418eSSumit Saxena #define MPI3_FUNCTION_IOC_FACTS                     (0x01) /* IOC Facts */
6082d1d418eSSumit Saxena #define MPI3_FUNCTION_IOC_INIT                      (0x02) /* IOC Init */
6092d1d418eSSumit Saxena #define MPI3_FUNCTION_PORT_ENABLE                   (0x03) /* Port Enable */
6102d1d418eSSumit Saxena #define MPI3_FUNCTION_EVENT_NOTIFICATION            (0x04) /* Event Notification */
6112d1d418eSSumit Saxena #define MPI3_FUNCTION_EVENT_ACK                     (0x05) /* Event Acknowledge */
6122d1d418eSSumit Saxena #define MPI3_FUNCTION_CI_DOWNLOAD                   (0x06) /* Component Image Download */
6132d1d418eSSumit Saxena #define MPI3_FUNCTION_CI_UPLOAD                     (0x07) /* Component Image Upload */
6142d1d418eSSumit Saxena #define MPI3_FUNCTION_IO_UNIT_CONTROL               (0x08) /* IO Unit Control */
6152d1d418eSSumit Saxena #define MPI3_FUNCTION_PERSISTENT_EVENT_LOG          (0x09) /* Persistent Event Log */
6162d1d418eSSumit Saxena #define MPI3_FUNCTION_MGMT_PASSTHROUGH              (0x0A) /* Management Passthrough */
6172d1d418eSSumit Saxena #define MPI3_FUNCTION_CONFIG                        (0x10) /* Configuration */
6182d1d418eSSumit Saxena 
6192d1d418eSSumit Saxena /* SCSI Initiator I/O functions */
6202d1d418eSSumit Saxena #define MPI3_FUNCTION_SCSI_IO                       (0x20) /* SCSI IO */
6212d1d418eSSumit Saxena #define MPI3_FUNCTION_SCSI_TASK_MGMT                (0x21) /* SCSI Task Management */
6222d1d418eSSumit Saxena #define MPI3_FUNCTION_SMP_PASSTHROUGH               (0x22) /* SMP Passthrough */
6232d1d418eSSumit Saxena #define MPI3_FUNCTION_NVME_ENCAPSULATED             (0x24) /* NVMe Encapsulated */
6242d1d418eSSumit Saxena 
6252d1d418eSSumit Saxena /* SCSI Target I/O functions */
6262d1d418eSSumit Saxena #define MPI3_FUNCTION_TARGET_ASSIST                 (0x30) /* Target Assist */
6272d1d418eSSumit Saxena #define MPI3_FUNCTION_TARGET_STATUS_SEND            (0x31) /* Target Status Send */
6282d1d418eSSumit Saxena #define MPI3_FUNCTION_TARGET_MODE_ABORT             (0x32) /* Target Mode Abort */
6292d1d418eSSumit Saxena #define MPI3_FUNCTION_TARGET_CMD_BUF_POST_BASE      (0x33) /* Target Command Buffer Post Base */
6302d1d418eSSumit Saxena #define MPI3_FUNCTION_TARGET_CMD_BUF_POST_LIST      (0x34) /* Target Command Buffer Post List */
6312d1d418eSSumit Saxena 
6322d1d418eSSumit Saxena /* Queue Management functions */
6332d1d418eSSumit Saxena #define MPI3_FUNCTION_CREATE_REQUEST_QUEUE          (0x70)  /* Create an operational request queue */
6342d1d418eSSumit Saxena #define MPI3_FUNCTION_DELETE_REQUEST_QUEUE          (0x71)  /* Delete an operational request queue */
6352d1d418eSSumit Saxena #define MPI3_FUNCTION_CREATE_REPLY_QUEUE            (0x72)  /* Create an operational reply queue */
6362d1d418eSSumit Saxena #define MPI3_FUNCTION_DELETE_REPLY_QUEUE            (0x73)  /* Delete an operational reply queue */
6372d1d418eSSumit Saxena 
6382d1d418eSSumit Saxena /* Diagnostic Tools */
6392d1d418eSSumit Saxena #define MPI3_FUNCTION_TOOLBOX                       (0x80) /* Toolbox */
6402d1d418eSSumit Saxena #define MPI3_FUNCTION_DIAG_BUFFER_POST              (0x81) /* Post a Diagnostic Buffer to the I/O Unit */
6412d1d418eSSumit Saxena #define MPI3_FUNCTION_DIAG_BUFFER_MANAGE            (0x82) /* Manage a Diagnostic Buffer */
6422d1d418eSSumit Saxena #define MPI3_FUNCTION_DIAG_BUFFER_UPLOAD            (0x83) /* Upload a Diagnostic Buffer */
6432d1d418eSSumit Saxena 
6442d1d418eSSumit Saxena /* Miscellaneous functions */
6452d1d418eSSumit Saxena #define MPI3_FUNCTION_MIN_IOC_USE_ONLY              (0xC0)  /* Beginning of IOC Use Only range of function codes */
6462d1d418eSSumit Saxena #define MPI3_FUNCTION_MAX_IOC_USE_ONLY              (0xEF)  /* End of IOC Use Only range of function codes */
6472d1d418eSSumit Saxena #define MPI3_FUNCTION_MIN_PRODUCT_SPECIFIC          (0xF0)  /* Beginning of the product-specific range of function codes */
6482d1d418eSSumit Saxena #define MPI3_FUNCTION_MAX_PRODUCT_SPECIFIC          (0xFF)  /* End of the product-specific range of function codes */
6492d1d418eSSumit Saxena 
6502d1d418eSSumit Saxena /**** Defines for IOCStatus ****/
6512d1d418eSSumit Saxena #define MPI3_IOCSTATUS_LOG_INFO_AVAILABLE           (0x8000)
6522d1d418eSSumit Saxena #define MPI3_IOCSTATUS_STATUS_MASK                  (0x7FFF)
6532d1d418eSSumit Saxena 
6542d1d418eSSumit Saxena /* Common IOCStatus values for all replies */
6552d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SUCCESS                      (0x0000)
6562d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_FUNCTION             (0x0001)
6572d1d418eSSumit Saxena #define MPI3_IOCSTATUS_BUSY                         (0x0002)
6582d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_SGL                  (0x0003)
6592d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INTERNAL_ERROR               (0x0004)
6602d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INSUFFICIENT_RESOURCES       (0x0006)
6612d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_FIELD                (0x0007)
6622d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_STATE                (0x0008)
6632d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INSUFFICIENT_POWER           (0x000A)
6642d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_CHANGE_COUNT         (0x000B)
6652d1d418eSSumit Saxena #define MPI3_IOCSTATUS_ALLOWED_CMD_BLOCK            (0x000C)
6662d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SUPERVISOR_ONLY              (0x000D)
6672d1d418eSSumit Saxena #define MPI3_IOCSTATUS_FAILURE                      (0x001F)
6682d1d418eSSumit Saxena 
6692d1d418eSSumit Saxena /* Config IOCStatus values */
6702d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CONFIG_INVALID_ACTION        (0x0020)
6712d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CONFIG_INVALID_TYPE          (0x0021)
6722d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CONFIG_INVALID_PAGE          (0x0022)
6732d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CONFIG_INVALID_DATA          (0x0023)
6742d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CONFIG_NO_DEFAULTS           (0x0024)
6752d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CONFIG_CANT_COMMIT           (0x0025)
6762d1d418eSSumit Saxena 
6772d1d418eSSumit Saxena /* SCSI IO IOCStatus values */
6782d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_RECOVERED_ERROR         (0x0040)
6792d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_TM_NOT_SUPPORTED        (0x0041)
6802d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_INVALID_DEVHANDLE       (0x0042)
6812d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_DEVICE_NOT_THERE        (0x0043)
6822d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_DATA_OVERRUN            (0x0044)
6832d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_DATA_UNDERRUN           (0x0045)
6842d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_IO_DATA_ERROR           (0x0046)
6852d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_PROTOCOL_ERROR          (0x0047)
6862d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_TASK_TERMINATED         (0x0048)
6872d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_RESIDUAL_MISMATCH       (0x0049)
6882d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_TASK_MGMT_FAILED        (0x004A)
6892d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_IOC_TERMINATED          (0x004B)
6902d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SCSI_EXT_TERMINATED          (0x004C)
6912d1d418eSSumit Saxena 
6922d1d418eSSumit Saxena /* SCSI Initiator and SCSI Target end-to-end data protection values */
6932d1d418eSSumit Saxena #define MPI3_IOCSTATUS_EEDP_GUARD_ERROR             (0x004D)
6942d1d418eSSumit Saxena #define MPI3_IOCSTATUS_EEDP_REF_TAG_ERROR           (0x004E)
6952d1d418eSSumit Saxena #define MPI3_IOCSTATUS_EEDP_APP_TAG_ERROR           (0x004F)
6962d1d418eSSumit Saxena 
6972d1d418eSSumit Saxena /* SCSI Target IOCStatus values */
6982d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_INVALID_IO_INDEX      (0x0062)
6992d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_ABORTED               (0x0063)
7002d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_NO_CONN_RETRYABLE     (0x0064)
7012d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_NO_CONNECTION         (0x0065)
7022d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH   (0x006A)
7032d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_DATA_OFFSET_ERROR     (0x006D)
7042d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA   (0x006E)
7052d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_IU_TOO_SHORT          (0x006F)
7062d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT       (0x0070)
7072d1d418eSSumit Saxena #define MPI3_IOCSTATUS_TARGET_NAK_RECEIVED          (0x0071)
7082d1d418eSSumit Saxena 
7092d1d418eSSumit Saxena /* Serial Attached SCSI IOCStatus values */
7102d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SAS_SMP_REQUEST_FAILED       (0x0090)
7112d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SAS_SMP_DATA_OVERRUN         (0x0091)
7122d1d418eSSumit Saxena 
7132d1d418eSSumit Saxena /* Diagnostic Buffer Post/Release IOCStatus values */
7142d1d418eSSumit Saxena #define MPI3_IOCSTATUS_DIAGNOSTIC_RELEASED          (0x00A0)
7152d1d418eSSumit Saxena 
7162d1d418eSSumit Saxena /* Component Image Upload/Download */
7172d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CI_UNSUPPORTED               (0x00B0)
7182d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CI_UPDATE_SEQUENCE           (0x00B1)
7192d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CI_VALIDATION_FAILED         (0x00B2)
7202d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CI_KEY_UPDATE_PENDING        (0x00B3)
7212d1d418eSSumit Saxena #define MPI3_IOCSTATUS_CI_KEY_UPDATE_NOT_POSSIBLE   (0x00B4)
7222d1d418eSSumit Saxena 
7232d1d418eSSumit Saxena /* Security values */
7242d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SECURITY_KEY_REQUIRED        (0x00C0)
7252d1d418eSSumit Saxena #define MPI3_IOCSTATUS_SECURITY_VIOLATION           (0x00C1)
7262d1d418eSSumit Saxena 
7272d1d418eSSumit Saxena /* Request and Reply Queues related IOCStatus values */
7282d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_QUEUE_ID             (0x0F00)
7292d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_QUEUE_SIZE           (0x0F01)
7302d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_MSIX_VECTOR          (0x0F02)
7312d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_REPLY_QUEUE_ID       (0x0F03)
7322d1d418eSSumit Saxena #define MPI3_IOCSTATUS_INVALID_QUEUE_DELETION       (0x0F04)
7332d1d418eSSumit Saxena 
7342d1d418eSSumit Saxena /**** Defines for IOCLogInfo ****/
7352d1d418eSSumit Saxena #define MPI3_IOCLOGINFO_TYPE_MASK               (0xF0000000)
7362d1d418eSSumit Saxena #define MPI3_IOCLOGINFO_TYPE_SHIFT              (28)
7372d1d418eSSumit Saxena #define MPI3_IOCLOGINFO_TYPE_NONE               (0x0)
7382d1d418eSSumit Saxena #define MPI3_IOCLOGINFO_TYPE_SAS                (0x3)
7392d1d418eSSumit Saxena #define MPI3_IOCLOGINFO_LOG_DATA_MASK           (0x0FFFFFFF)
7402d1d418eSSumit Saxena 
7412d1d418eSSumit Saxena #endif  /* MPI30_TRANSPORT_H */
7422d1d418eSSumit Saxena 
7432d1d418eSSumit Saxena 
744