1*e9dcd831SSlava Shwartsman /*-
2*e9dcd831SSlava Shwartsman * Copyright (c) 2017 Mellanox Technologies. All rights reserved.
3*e9dcd831SSlava Shwartsman *
4*e9dcd831SSlava Shwartsman * This software is available to you under a choice of one of two
5*e9dcd831SSlava Shwartsman * licenses. You may choose to be licensed under the terms of the GNU
6*e9dcd831SSlava Shwartsman * General Public License (GPL) Version 2, available from the file
7*e9dcd831SSlava Shwartsman * COPYING in the main directory of this source tree, or the
8*e9dcd831SSlava Shwartsman * OpenIB.org BSD license below:
9*e9dcd831SSlava Shwartsman *
10*e9dcd831SSlava Shwartsman * Redistribution and use in source and binary forms, with or
11*e9dcd831SSlava Shwartsman * without modification, are permitted provided that the following
12*e9dcd831SSlava Shwartsman * conditions are met:
13*e9dcd831SSlava Shwartsman *
14*e9dcd831SSlava Shwartsman * - Redistributions of source code must retain the above
15*e9dcd831SSlava Shwartsman * copyright notice, this list of conditions and the following
16*e9dcd831SSlava Shwartsman * disclaimer.
17*e9dcd831SSlava Shwartsman *
18*e9dcd831SSlava Shwartsman * - Redistributions in binary form must reproduce the above
19*e9dcd831SSlava Shwartsman * copyright notice, this list of conditions and the following
20*e9dcd831SSlava Shwartsman * disclaimer in the documentation and/or other materials
21*e9dcd831SSlava Shwartsman * provided with the distribution.
22*e9dcd831SSlava Shwartsman *
23*e9dcd831SSlava Shwartsman * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*e9dcd831SSlava Shwartsman * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*e9dcd831SSlava Shwartsman * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*e9dcd831SSlava Shwartsman * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*e9dcd831SSlava Shwartsman * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*e9dcd831SSlava Shwartsman * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*e9dcd831SSlava Shwartsman * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*e9dcd831SSlava Shwartsman * SOFTWARE.
31*e9dcd831SSlava Shwartsman */
32*e9dcd831SSlava Shwartsman
33*e9dcd831SSlava Shwartsman #include <dev/mlx5/driver.h>
34*e9dcd831SSlava Shwartsman
35*e9dcd831SSlava Shwartsman #include <dev/mlx5/mlx5_core/mlx5_core.h>
36*e9dcd831SSlava Shwartsman #include <dev/mlx5/mlx5_fpga/ipsec.h>
37*e9dcd831SSlava Shwartsman #include <dev/mlx5/mlx5_fpga/sdk.h>
38*e9dcd831SSlava Shwartsman #include <dev/mlx5/mlx5_fpga/core.h>
39*e9dcd831SSlava Shwartsman
40*e9dcd831SSlava Shwartsman #define SBU_QP_QUEUE_SIZE 8
41*e9dcd831SSlava Shwartsman
42*e9dcd831SSlava Shwartsman enum mlx5_ipsec_response_syndrome {
43*e9dcd831SSlava Shwartsman MLX5_IPSEC_RESPONSE_SUCCESS = 0,
44*e9dcd831SSlava Shwartsman MLX5_IPSEC_RESPONSE_ILLEGAL_REQUEST = 1,
45*e9dcd831SSlava Shwartsman MLX5_IPSEC_RESPONSE_SADB_ISSUE = 2,
46*e9dcd831SSlava Shwartsman MLX5_IPSEC_RESPONSE_WRITE_RESPONSE_ISSUE = 3,
47*e9dcd831SSlava Shwartsman };
48*e9dcd831SSlava Shwartsman
49*e9dcd831SSlava Shwartsman enum mlx5_fpga_ipsec_sacmd_status {
50*e9dcd831SSlava Shwartsman MLX5_FPGA_IPSEC_SACMD_PENDING,
51*e9dcd831SSlava Shwartsman MLX5_FPGA_IPSEC_SACMD_SEND_FAIL,
52*e9dcd831SSlava Shwartsman MLX5_FPGA_IPSEC_SACMD_COMPLETE,
53*e9dcd831SSlava Shwartsman };
54*e9dcd831SSlava Shwartsman
55*e9dcd831SSlava Shwartsman struct mlx5_ipsec_command_context {
56*e9dcd831SSlava Shwartsman struct mlx5_fpga_dma_buf buf;
57*e9dcd831SSlava Shwartsman struct mlx5_accel_ipsec_sa sa;
58*e9dcd831SSlava Shwartsman enum mlx5_fpga_ipsec_sacmd_status status;
59*e9dcd831SSlava Shwartsman int status_code;
60*e9dcd831SSlava Shwartsman struct completion complete;
61*e9dcd831SSlava Shwartsman struct mlx5_fpga_device *dev;
62*e9dcd831SSlava Shwartsman struct list_head list; /* Item in pending_cmds */
63*e9dcd831SSlava Shwartsman };
64*e9dcd831SSlava Shwartsman
65*e9dcd831SSlava Shwartsman struct mlx5_ipsec_sadb_resp {
66*e9dcd831SSlava Shwartsman __be32 syndrome;
67*e9dcd831SSlava Shwartsman __be32 sw_sa_handle;
68*e9dcd831SSlava Shwartsman u8 reserved[24];
69*e9dcd831SSlava Shwartsman } __packed;
70*e9dcd831SSlava Shwartsman
71*e9dcd831SSlava Shwartsman struct mlx5_fpga_ipsec {
72*e9dcd831SSlava Shwartsman struct list_head pending_cmds;
73*e9dcd831SSlava Shwartsman spinlock_t pending_cmds_lock; /* Protects pending_cmds */
74*e9dcd831SSlava Shwartsman u32 caps[MLX5_ST_SZ_DW(ipsec_extended_cap)];
75*e9dcd831SSlava Shwartsman struct mlx5_fpga_conn *conn;
76*e9dcd831SSlava Shwartsman };
77*e9dcd831SSlava Shwartsman
mlx5_fpga_is_ipsec_device(struct mlx5_core_dev * mdev)78*e9dcd831SSlava Shwartsman static bool mlx5_fpga_is_ipsec_device(struct mlx5_core_dev *mdev)
79*e9dcd831SSlava Shwartsman {
80*e9dcd831SSlava Shwartsman if (!mdev->fpga || !MLX5_CAP_GEN(mdev, fpga))
81*e9dcd831SSlava Shwartsman return false;
82*e9dcd831SSlava Shwartsman
83*e9dcd831SSlava Shwartsman if (MLX5_CAP_FPGA(mdev, ieee_vendor_id) !=
84*e9dcd831SSlava Shwartsman MLX5_FPGA_CAP_SANDBOX_VENDOR_ID_MLNX)
85*e9dcd831SSlava Shwartsman return false;
86*e9dcd831SSlava Shwartsman
87*e9dcd831SSlava Shwartsman if (MLX5_CAP_FPGA(mdev, sandbox_product_id) !=
88*e9dcd831SSlava Shwartsman MLX5_FPGA_CAP_SANDBOX_PRODUCT_ID_IPSEC)
89*e9dcd831SSlava Shwartsman return false;
90*e9dcd831SSlava Shwartsman
91*e9dcd831SSlava Shwartsman return true;
92*e9dcd831SSlava Shwartsman }
93*e9dcd831SSlava Shwartsman
mlx5_fpga_ipsec_send_complete(struct mlx5_fpga_conn * conn,struct mlx5_fpga_device * fdev,struct mlx5_fpga_dma_buf * buf,u8 status)94*e9dcd831SSlava Shwartsman static void mlx5_fpga_ipsec_send_complete(struct mlx5_fpga_conn *conn,
95*e9dcd831SSlava Shwartsman struct mlx5_fpga_device *fdev,
96*e9dcd831SSlava Shwartsman struct mlx5_fpga_dma_buf *buf,
97*e9dcd831SSlava Shwartsman u8 status)
98*e9dcd831SSlava Shwartsman {
99*e9dcd831SSlava Shwartsman struct mlx5_ipsec_command_context *context;
100*e9dcd831SSlava Shwartsman
101*e9dcd831SSlava Shwartsman if (status) {
102*e9dcd831SSlava Shwartsman context = container_of(buf, struct mlx5_ipsec_command_context,
103*e9dcd831SSlava Shwartsman buf);
104*e9dcd831SSlava Shwartsman mlx5_fpga_warn(fdev, "IPSec command send failed with status %u\n",
105*e9dcd831SSlava Shwartsman status);
106*e9dcd831SSlava Shwartsman context->status = MLX5_FPGA_IPSEC_SACMD_SEND_FAIL;
107*e9dcd831SSlava Shwartsman complete(&context->complete);
108*e9dcd831SSlava Shwartsman }
109*e9dcd831SSlava Shwartsman }
110*e9dcd831SSlava Shwartsman
syndrome_to_errno(enum mlx5_ipsec_response_syndrome syndrome)111*e9dcd831SSlava Shwartsman static inline int syndrome_to_errno(enum mlx5_ipsec_response_syndrome syndrome)
112*e9dcd831SSlava Shwartsman {
113*e9dcd831SSlava Shwartsman switch (syndrome) {
114*e9dcd831SSlava Shwartsman case MLX5_IPSEC_RESPONSE_SUCCESS:
115*e9dcd831SSlava Shwartsman return 0;
116*e9dcd831SSlava Shwartsman case MLX5_IPSEC_RESPONSE_SADB_ISSUE:
117*e9dcd831SSlava Shwartsman return -EEXIST;
118*e9dcd831SSlava Shwartsman case MLX5_IPSEC_RESPONSE_ILLEGAL_REQUEST:
119*e9dcd831SSlava Shwartsman return -EINVAL;
120*e9dcd831SSlava Shwartsman case MLX5_IPSEC_RESPONSE_WRITE_RESPONSE_ISSUE:
121*e9dcd831SSlava Shwartsman return -EIO;
122*e9dcd831SSlava Shwartsman }
123*e9dcd831SSlava Shwartsman return -EIO;
124*e9dcd831SSlava Shwartsman }
125*e9dcd831SSlava Shwartsman
mlx5_fpga_ipsec_recv(void * cb_arg,struct mlx5_fpga_dma_buf * buf)126*e9dcd831SSlava Shwartsman static void mlx5_fpga_ipsec_recv(void *cb_arg, struct mlx5_fpga_dma_buf *buf)
127*e9dcd831SSlava Shwartsman {
128*e9dcd831SSlava Shwartsman struct mlx5_ipsec_sadb_resp *resp = buf->sg[0].data;
129*e9dcd831SSlava Shwartsman struct mlx5_ipsec_command_context *context;
130*e9dcd831SSlava Shwartsman enum mlx5_ipsec_response_syndrome syndrome;
131*e9dcd831SSlava Shwartsman struct mlx5_fpga_device *fdev = cb_arg;
132*e9dcd831SSlava Shwartsman unsigned long flags;
133*e9dcd831SSlava Shwartsman
134*e9dcd831SSlava Shwartsman if (buf->sg[0].size < sizeof(*resp)) {
135*e9dcd831SSlava Shwartsman mlx5_fpga_warn(fdev, "Short receive from FPGA IPSec: %u < %zu bytes\n",
136*e9dcd831SSlava Shwartsman buf->sg[0].size, sizeof(*resp));
137*e9dcd831SSlava Shwartsman return;
138*e9dcd831SSlava Shwartsman }
139*e9dcd831SSlava Shwartsman
140*e9dcd831SSlava Shwartsman mlx5_fpga_dbg(fdev, "mlx5_ipsec recv_cb syndrome %08x sa_id %x\n",
141*e9dcd831SSlava Shwartsman ntohl(resp->syndrome), ntohl(resp->sw_sa_handle));
142*e9dcd831SSlava Shwartsman
143*e9dcd831SSlava Shwartsman spin_lock_irqsave(&fdev->ipsec->pending_cmds_lock, flags);
144*e9dcd831SSlava Shwartsman context = list_first_entry_or_null(&fdev->ipsec->pending_cmds,
145*e9dcd831SSlava Shwartsman struct mlx5_ipsec_command_context,
146*e9dcd831SSlava Shwartsman list);
147*e9dcd831SSlava Shwartsman if (context)
148*e9dcd831SSlava Shwartsman list_del(&context->list);
149*e9dcd831SSlava Shwartsman spin_unlock_irqrestore(&fdev->ipsec->pending_cmds_lock, flags);
150*e9dcd831SSlava Shwartsman
151*e9dcd831SSlava Shwartsman if (!context) {
152*e9dcd831SSlava Shwartsman mlx5_fpga_warn(fdev, "Received IPSec offload response without pending command request\n");
153*e9dcd831SSlava Shwartsman return;
154*e9dcd831SSlava Shwartsman }
155*e9dcd831SSlava Shwartsman mlx5_fpga_dbg(fdev, "Handling response for %p\n", context);
156*e9dcd831SSlava Shwartsman
157*e9dcd831SSlava Shwartsman if (context->sa.sw_sa_handle != resp->sw_sa_handle) {
158*e9dcd831SSlava Shwartsman mlx5_fpga_err(fdev, "mismatch SA handle. cmd 0x%08x vs resp 0x%08x\n",
159*e9dcd831SSlava Shwartsman ntohl(context->sa.sw_sa_handle),
160*e9dcd831SSlava Shwartsman ntohl(resp->sw_sa_handle));
161*e9dcd831SSlava Shwartsman return;
162*e9dcd831SSlava Shwartsman }
163*e9dcd831SSlava Shwartsman
164*e9dcd831SSlava Shwartsman syndrome = ntohl(resp->syndrome);
165*e9dcd831SSlava Shwartsman context->status_code = syndrome_to_errno(syndrome);
166*e9dcd831SSlava Shwartsman context->status = MLX5_FPGA_IPSEC_SACMD_COMPLETE;
167*e9dcd831SSlava Shwartsman
168*e9dcd831SSlava Shwartsman if (context->status_code)
169*e9dcd831SSlava Shwartsman mlx5_fpga_warn(fdev, "IPSec SADB command failed with syndrome %08x\n",
170*e9dcd831SSlava Shwartsman syndrome);
171*e9dcd831SSlava Shwartsman complete(&context->complete);
172*e9dcd831SSlava Shwartsman }
173*e9dcd831SSlava Shwartsman
mlx5_fpga_ipsec_sa_cmd_exec(struct mlx5_core_dev * mdev,struct mlx5_accel_ipsec_sa * cmd)174*e9dcd831SSlava Shwartsman void *mlx5_fpga_ipsec_sa_cmd_exec(struct mlx5_core_dev *mdev,
175*e9dcd831SSlava Shwartsman struct mlx5_accel_ipsec_sa *cmd)
176*e9dcd831SSlava Shwartsman {
177*e9dcd831SSlava Shwartsman struct mlx5_ipsec_command_context *context;
178*e9dcd831SSlava Shwartsman struct mlx5_fpga_device *fdev = mdev->fpga;
179*e9dcd831SSlava Shwartsman unsigned long flags;
180*e9dcd831SSlava Shwartsman int res = 0;
181*e9dcd831SSlava Shwartsman
182*e9dcd831SSlava Shwartsman BUILD_BUG_ON((sizeof(struct mlx5_accel_ipsec_sa) & 3) != 0);
183*e9dcd831SSlava Shwartsman if (!fdev || !fdev->ipsec)
184*e9dcd831SSlava Shwartsman return ERR_PTR(-EOPNOTSUPP);
185*e9dcd831SSlava Shwartsman
186*e9dcd831SSlava Shwartsman context = kzalloc(sizeof(*context), GFP_ATOMIC);
187*e9dcd831SSlava Shwartsman if (!context)
188*e9dcd831SSlava Shwartsman return ERR_PTR(-ENOMEM);
189*e9dcd831SSlava Shwartsman
190*e9dcd831SSlava Shwartsman memcpy(&context->sa, cmd, sizeof(*cmd));
191*e9dcd831SSlava Shwartsman context->buf.complete = mlx5_fpga_ipsec_send_complete;
192*e9dcd831SSlava Shwartsman context->buf.sg[0].size = sizeof(context->sa);
193*e9dcd831SSlava Shwartsman context->buf.sg[0].data = &context->sa;
194*e9dcd831SSlava Shwartsman init_completion(&context->complete);
195*e9dcd831SSlava Shwartsman context->dev = fdev;
196*e9dcd831SSlava Shwartsman spin_lock_irqsave(&fdev->ipsec->pending_cmds_lock, flags);
197*e9dcd831SSlava Shwartsman list_add_tail(&context->list, &fdev->ipsec->pending_cmds);
198*e9dcd831SSlava Shwartsman spin_unlock_irqrestore(&fdev->ipsec->pending_cmds_lock, flags);
199*e9dcd831SSlava Shwartsman
200*e9dcd831SSlava Shwartsman context->status = MLX5_FPGA_IPSEC_SACMD_PENDING;
201*e9dcd831SSlava Shwartsman
202*e9dcd831SSlava Shwartsman res = mlx5_fpga_sbu_conn_sendmsg(fdev->ipsec->conn, &context->buf);
203*e9dcd831SSlava Shwartsman if (res) {
204*e9dcd831SSlava Shwartsman mlx5_fpga_warn(fdev, "Failure sending IPSec command: %d\n",
205*e9dcd831SSlava Shwartsman res);
206*e9dcd831SSlava Shwartsman spin_lock_irqsave(&fdev->ipsec->pending_cmds_lock, flags);
207*e9dcd831SSlava Shwartsman list_del(&context->list);
208*e9dcd831SSlava Shwartsman spin_unlock_irqrestore(&fdev->ipsec->pending_cmds_lock, flags);
209*e9dcd831SSlava Shwartsman kfree(context);
210*e9dcd831SSlava Shwartsman return ERR_PTR(res);
211*e9dcd831SSlava Shwartsman }
212*e9dcd831SSlava Shwartsman /* Context will be freed by wait func after completion */
213*e9dcd831SSlava Shwartsman return context;
214*e9dcd831SSlava Shwartsman }
215*e9dcd831SSlava Shwartsman
mlx5_fpga_ipsec_sa_cmd_wait(void * ctx)216*e9dcd831SSlava Shwartsman int mlx5_fpga_ipsec_sa_cmd_wait(void *ctx)
217*e9dcd831SSlava Shwartsman {
218*e9dcd831SSlava Shwartsman struct mlx5_ipsec_command_context *context = ctx;
219*e9dcd831SSlava Shwartsman int res;
220*e9dcd831SSlava Shwartsman
221*e9dcd831SSlava Shwartsman res = wait_for_completion/*_killable XXXKIB*/(&context->complete);
222*e9dcd831SSlava Shwartsman if (res) {
223*e9dcd831SSlava Shwartsman mlx5_fpga_warn(context->dev, "Failure waiting for IPSec command response\n");
224*e9dcd831SSlava Shwartsman return -EINTR;
225*e9dcd831SSlava Shwartsman }
226*e9dcd831SSlava Shwartsman
227*e9dcd831SSlava Shwartsman if (context->status == MLX5_FPGA_IPSEC_SACMD_COMPLETE)
228*e9dcd831SSlava Shwartsman res = context->status_code;
229*e9dcd831SSlava Shwartsman else
230*e9dcd831SSlava Shwartsman res = -EIO;
231*e9dcd831SSlava Shwartsman
232*e9dcd831SSlava Shwartsman kfree(context);
233*e9dcd831SSlava Shwartsman return res;
234*e9dcd831SSlava Shwartsman }
235*e9dcd831SSlava Shwartsman
mlx5_fpga_ipsec_device_caps(struct mlx5_core_dev * mdev)236*e9dcd831SSlava Shwartsman u32 mlx5_fpga_ipsec_device_caps(struct mlx5_core_dev *mdev)
237*e9dcd831SSlava Shwartsman {
238*e9dcd831SSlava Shwartsman struct mlx5_fpga_device *fdev = mdev->fpga;
239*e9dcd831SSlava Shwartsman u32 ret = 0;
240*e9dcd831SSlava Shwartsman
241*e9dcd831SSlava Shwartsman if (mlx5_fpga_is_ipsec_device(mdev))
242*e9dcd831SSlava Shwartsman ret |= MLX5_ACCEL_IPSEC_DEVICE;
243*e9dcd831SSlava Shwartsman else
244*e9dcd831SSlava Shwartsman return ret;
245*e9dcd831SSlava Shwartsman
246*e9dcd831SSlava Shwartsman if (!fdev->ipsec)
247*e9dcd831SSlava Shwartsman return ret;
248*e9dcd831SSlava Shwartsman
249*e9dcd831SSlava Shwartsman if (MLX5_GET(ipsec_extended_cap, fdev->ipsec->caps, esp))
250*e9dcd831SSlava Shwartsman ret |= MLX5_ACCEL_IPSEC_ESP;
251*e9dcd831SSlava Shwartsman
252*e9dcd831SSlava Shwartsman if (MLX5_GET(ipsec_extended_cap, fdev->ipsec->caps, ipv6))
253*e9dcd831SSlava Shwartsman ret |= MLX5_ACCEL_IPSEC_IPV6;
254*e9dcd831SSlava Shwartsman
255*e9dcd831SSlava Shwartsman if (MLX5_GET(ipsec_extended_cap, fdev->ipsec->caps, lso))
256*e9dcd831SSlava Shwartsman ret |= MLX5_ACCEL_IPSEC_LSO;
257*e9dcd831SSlava Shwartsman
258*e9dcd831SSlava Shwartsman return ret;
259*e9dcd831SSlava Shwartsman }
260*e9dcd831SSlava Shwartsman
mlx5_fpga_ipsec_counters_count(struct mlx5_core_dev * mdev)261*e9dcd831SSlava Shwartsman unsigned int mlx5_fpga_ipsec_counters_count(struct mlx5_core_dev *mdev)
262*e9dcd831SSlava Shwartsman {
263*e9dcd831SSlava Shwartsman struct mlx5_fpga_device *fdev = mdev->fpga;
264*e9dcd831SSlava Shwartsman
265*e9dcd831SSlava Shwartsman if (!fdev || !fdev->ipsec)
266*e9dcd831SSlava Shwartsman return 0;
267*e9dcd831SSlava Shwartsman
268*e9dcd831SSlava Shwartsman return MLX5_GET(ipsec_extended_cap, fdev->ipsec->caps,
269*e9dcd831SSlava Shwartsman number_of_ipsec_counters);
270*e9dcd831SSlava Shwartsman }
271*e9dcd831SSlava Shwartsman
mlx5_fpga_ipsec_counters_read(struct mlx5_core_dev * mdev,u64 * counters,unsigned int counters_count)272*e9dcd831SSlava Shwartsman int mlx5_fpga_ipsec_counters_read(struct mlx5_core_dev *mdev, u64 *counters,
273*e9dcd831SSlava Shwartsman unsigned int counters_count)
274*e9dcd831SSlava Shwartsman {
275*e9dcd831SSlava Shwartsman struct mlx5_fpga_device *fdev = mdev->fpga;
276*e9dcd831SSlava Shwartsman unsigned int i;
277*e9dcd831SSlava Shwartsman __be32 *data;
278*e9dcd831SSlava Shwartsman u32 count;
279*e9dcd831SSlava Shwartsman u64 addr;
280*e9dcd831SSlava Shwartsman int ret;
281*e9dcd831SSlava Shwartsman
282*e9dcd831SSlava Shwartsman if (!fdev || !fdev->ipsec)
283*e9dcd831SSlava Shwartsman return 0;
284*e9dcd831SSlava Shwartsman
285*e9dcd831SSlava Shwartsman addr = (u64)MLX5_GET(ipsec_extended_cap, fdev->ipsec->caps,
286*e9dcd831SSlava Shwartsman ipsec_counters_addr_low) +
287*e9dcd831SSlava Shwartsman ((u64)MLX5_GET(ipsec_extended_cap, fdev->ipsec->caps,
288*e9dcd831SSlava Shwartsman ipsec_counters_addr_high) << 32);
289*e9dcd831SSlava Shwartsman
290*e9dcd831SSlava Shwartsman count = mlx5_fpga_ipsec_counters_count(mdev);
291*e9dcd831SSlava Shwartsman
292*e9dcd831SSlava Shwartsman data = kzalloc(sizeof(*data) * count * 2, GFP_KERNEL);
293*e9dcd831SSlava Shwartsman if (!data) {
294*e9dcd831SSlava Shwartsman ret = -ENOMEM;
295*e9dcd831SSlava Shwartsman goto out;
296*e9dcd831SSlava Shwartsman }
297*e9dcd831SSlava Shwartsman
298*e9dcd831SSlava Shwartsman ret = mlx5_fpga_mem_read(fdev, count * sizeof(u64), addr, data,
299*e9dcd831SSlava Shwartsman MLX5_FPGA_ACCESS_TYPE_DONTCARE);
300*e9dcd831SSlava Shwartsman if (ret < 0) {
301*e9dcd831SSlava Shwartsman mlx5_fpga_err(fdev, "Failed to read IPSec counters from HW: %d\n",
302*e9dcd831SSlava Shwartsman ret);
303*e9dcd831SSlava Shwartsman goto out;
304*e9dcd831SSlava Shwartsman }
305*e9dcd831SSlava Shwartsman ret = 0;
306*e9dcd831SSlava Shwartsman
307*e9dcd831SSlava Shwartsman if (count > counters_count)
308*e9dcd831SSlava Shwartsman count = counters_count;
309*e9dcd831SSlava Shwartsman
310*e9dcd831SSlava Shwartsman /* Each counter is low word, then high. But each word is big-endian */
311*e9dcd831SSlava Shwartsman for (i = 0; i < count; i++)
312*e9dcd831SSlava Shwartsman counters[i] = (u64)ntohl(data[i * 2]) |
313*e9dcd831SSlava Shwartsman ((u64)ntohl(data[i * 2 + 1]) << 32);
314*e9dcd831SSlava Shwartsman
315*e9dcd831SSlava Shwartsman out:
316*e9dcd831SSlava Shwartsman kfree(data);
317*e9dcd831SSlava Shwartsman return ret;
318*e9dcd831SSlava Shwartsman }
319*e9dcd831SSlava Shwartsman
mlx5_fpga_ipsec_init(struct mlx5_core_dev * mdev)320*e9dcd831SSlava Shwartsman int mlx5_fpga_ipsec_init(struct mlx5_core_dev *mdev)
321*e9dcd831SSlava Shwartsman {
322*e9dcd831SSlava Shwartsman struct mlx5_fpga_conn_attr init_attr = {0};
323*e9dcd831SSlava Shwartsman struct mlx5_fpga_device *fdev = mdev->fpga;
324*e9dcd831SSlava Shwartsman struct mlx5_fpga_conn *conn;
325*e9dcd831SSlava Shwartsman int err;
326*e9dcd831SSlava Shwartsman
327*e9dcd831SSlava Shwartsman if (!mlx5_fpga_is_ipsec_device(mdev))
328*e9dcd831SSlava Shwartsman return 0;
329*e9dcd831SSlava Shwartsman
330*e9dcd831SSlava Shwartsman fdev->ipsec = kzalloc(sizeof(*fdev->ipsec), GFP_KERNEL);
331*e9dcd831SSlava Shwartsman if (!fdev->ipsec)
332*e9dcd831SSlava Shwartsman return -ENOMEM;
333*e9dcd831SSlava Shwartsman
334*e9dcd831SSlava Shwartsman err = mlx5_fpga_get_sbu_caps(fdev, sizeof(fdev->ipsec->caps),
335*e9dcd831SSlava Shwartsman fdev->ipsec->caps);
336*e9dcd831SSlava Shwartsman if (err) {
337*e9dcd831SSlava Shwartsman mlx5_fpga_err(fdev, "Failed to retrieve IPSec extended capabilities: %d\n",
338*e9dcd831SSlava Shwartsman err);
339*e9dcd831SSlava Shwartsman goto error;
340*e9dcd831SSlava Shwartsman }
341*e9dcd831SSlava Shwartsman
342*e9dcd831SSlava Shwartsman INIT_LIST_HEAD(&fdev->ipsec->pending_cmds);
343*e9dcd831SSlava Shwartsman spin_lock_init(&fdev->ipsec->pending_cmds_lock);
344*e9dcd831SSlava Shwartsman
345*e9dcd831SSlava Shwartsman init_attr.rx_size = SBU_QP_QUEUE_SIZE;
346*e9dcd831SSlava Shwartsman init_attr.tx_size = SBU_QP_QUEUE_SIZE;
347*e9dcd831SSlava Shwartsman init_attr.recv_cb = mlx5_fpga_ipsec_recv;
348*e9dcd831SSlava Shwartsman init_attr.cb_arg = fdev;
349*e9dcd831SSlava Shwartsman conn = mlx5_fpga_sbu_conn_create(fdev, &init_attr);
350*e9dcd831SSlava Shwartsman if (IS_ERR(conn)) {
351*e9dcd831SSlava Shwartsman err = PTR_ERR(conn);
352*e9dcd831SSlava Shwartsman mlx5_fpga_err(fdev, "Error creating IPSec command connection %d\n",
353*e9dcd831SSlava Shwartsman err);
354*e9dcd831SSlava Shwartsman goto error;
355*e9dcd831SSlava Shwartsman }
356*e9dcd831SSlava Shwartsman fdev->ipsec->conn = conn;
357*e9dcd831SSlava Shwartsman return 0;
358*e9dcd831SSlava Shwartsman
359*e9dcd831SSlava Shwartsman error:
360*e9dcd831SSlava Shwartsman kfree(fdev->ipsec);
361*e9dcd831SSlava Shwartsman fdev->ipsec = NULL;
362*e9dcd831SSlava Shwartsman return err;
363*e9dcd831SSlava Shwartsman }
364*e9dcd831SSlava Shwartsman
mlx5_fpga_ipsec_cleanup(struct mlx5_core_dev * mdev)365*e9dcd831SSlava Shwartsman void mlx5_fpga_ipsec_cleanup(struct mlx5_core_dev *mdev)
366*e9dcd831SSlava Shwartsman {
367*e9dcd831SSlava Shwartsman struct mlx5_fpga_device *fdev = mdev->fpga;
368*e9dcd831SSlava Shwartsman
369*e9dcd831SSlava Shwartsman if (!mlx5_fpga_is_ipsec_device(mdev))
370*e9dcd831SSlava Shwartsman return;
371*e9dcd831SSlava Shwartsman
372*e9dcd831SSlava Shwartsman mlx5_fpga_sbu_conn_destroy(fdev->ipsec->conn);
373*e9dcd831SSlava Shwartsman kfree(fdev->ipsec);
374*e9dcd831SSlava Shwartsman fdev->ipsec = NULL;
375*e9dcd831SSlava Shwartsman }
376