xref: /freebsd-src/sys/dev/jme/if_jme.c (revision 4e62c3cafa4c4e41efd6f87b7fe559cf819cf3e4)
1a5ebadc6SPyun YongHyeon /*-
2*4d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
4a5ebadc6SPyun YongHyeon  * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
5a5ebadc6SPyun YongHyeon  * All rights reserved.
6a5ebadc6SPyun YongHyeon  *
7a5ebadc6SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
8a5ebadc6SPyun YongHyeon  * modification, are permitted provided that the following conditions
9a5ebadc6SPyun YongHyeon  * are met:
10a5ebadc6SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
11a5ebadc6SPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
12a5ebadc6SPyun YongHyeon  *    disclaimer.
13a5ebadc6SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
14a5ebadc6SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
15a5ebadc6SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
16a5ebadc6SPyun YongHyeon  *
17a5ebadc6SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18a5ebadc6SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19a5ebadc6SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20a5ebadc6SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21a5ebadc6SPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22a5ebadc6SPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23a5ebadc6SPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24a5ebadc6SPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25a5ebadc6SPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26a5ebadc6SPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27a5ebadc6SPyun YongHyeon  * SUCH DAMAGE.
28a5ebadc6SPyun YongHyeon  */
29a5ebadc6SPyun YongHyeon 
30a5ebadc6SPyun YongHyeon #include <sys/param.h>
31a5ebadc6SPyun YongHyeon #include <sys/systm.h>
32a5ebadc6SPyun YongHyeon #include <sys/bus.h>
33a5ebadc6SPyun YongHyeon #include <sys/endian.h>
34a5ebadc6SPyun YongHyeon #include <sys/kernel.h>
35a5ebadc6SPyun YongHyeon #include <sys/malloc.h>
36a5ebadc6SPyun YongHyeon #include <sys/mbuf.h>
37a5ebadc6SPyun YongHyeon #include <sys/rman.h>
38a5ebadc6SPyun YongHyeon #include <sys/module.h>
39a5ebadc6SPyun YongHyeon #include <sys/proc.h>
40a5ebadc6SPyun YongHyeon #include <sys/queue.h>
41a5ebadc6SPyun YongHyeon #include <sys/socket.h>
42a5ebadc6SPyun YongHyeon #include <sys/sockio.h>
43a5ebadc6SPyun YongHyeon #include <sys/sysctl.h>
44a5ebadc6SPyun YongHyeon #include <sys/taskqueue.h>
45a5ebadc6SPyun YongHyeon 
46a5ebadc6SPyun YongHyeon #include <net/bpf.h>
47a5ebadc6SPyun YongHyeon #include <net/if.h>
4876039bc8SGleb Smirnoff #include <net/if_var.h>
49a5ebadc6SPyun YongHyeon #include <net/if_arp.h>
50a5ebadc6SPyun YongHyeon #include <net/ethernet.h>
51a5ebadc6SPyun YongHyeon #include <net/if_dl.h>
52a5ebadc6SPyun YongHyeon #include <net/if_media.h>
53a5ebadc6SPyun YongHyeon #include <net/if_types.h>
54a5ebadc6SPyun YongHyeon #include <net/if_vlan_var.h>
55a5ebadc6SPyun YongHyeon 
56a5ebadc6SPyun YongHyeon #include <netinet/in.h>
57a5ebadc6SPyun YongHyeon #include <netinet/in_systm.h>
58a5ebadc6SPyun YongHyeon #include <netinet/ip.h>
59a5ebadc6SPyun YongHyeon #include <netinet/tcp.h>
60a5ebadc6SPyun YongHyeon 
61a5ebadc6SPyun YongHyeon #include <dev/mii/mii.h>
62a5ebadc6SPyun YongHyeon #include <dev/mii/miivar.h>
63a5ebadc6SPyun YongHyeon 
64a5ebadc6SPyun YongHyeon #include <dev/pci/pcireg.h>
65a5ebadc6SPyun YongHyeon #include <dev/pci/pcivar.h>
66a5ebadc6SPyun YongHyeon 
67a5ebadc6SPyun YongHyeon #include <machine/bus.h>
68a5ebadc6SPyun YongHyeon #include <machine/in_cksum.h>
69a5ebadc6SPyun YongHyeon 
70a5ebadc6SPyun YongHyeon #include <dev/jme/if_jmereg.h>
71a5ebadc6SPyun YongHyeon #include <dev/jme/if_jmevar.h>
72a5ebadc6SPyun YongHyeon 
73a5ebadc6SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
74a5ebadc6SPyun YongHyeon #include "miibus_if.h"
75a5ebadc6SPyun YongHyeon 
76a5ebadc6SPyun YongHyeon /* Define the following to disable printing Rx errors. */
77a5ebadc6SPyun YongHyeon #undef	JME_SHOW_ERRORS
78a5ebadc6SPyun YongHyeon 
79a5ebadc6SPyun YongHyeon #define	JME_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
80a5ebadc6SPyun YongHyeon 
81a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, pci, 1, 1, 1);
82a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, ether, 1, 1, 1);
83a5ebadc6SPyun YongHyeon MODULE_DEPEND(jme, miibus, 1, 1, 1);
84a5ebadc6SPyun YongHyeon 
85a5ebadc6SPyun YongHyeon /* Tunables. */
86a5ebadc6SPyun YongHyeon static int msi_disable = 0;
87a5ebadc6SPyun YongHyeon static int msix_disable = 0;
88a5ebadc6SPyun YongHyeon TUNABLE_INT("hw.jme.msi_disable", &msi_disable);
89a5ebadc6SPyun YongHyeon TUNABLE_INT("hw.jme.msix_disable", &msix_disable);
90a5ebadc6SPyun YongHyeon 
91a5ebadc6SPyun YongHyeon /*
92a5ebadc6SPyun YongHyeon  * Devices supported by this driver.
93a5ebadc6SPyun YongHyeon  */
94a5ebadc6SPyun YongHyeon static struct jme_dev {
95a5ebadc6SPyun YongHyeon 	uint16_t	jme_vendorid;
96a5ebadc6SPyun YongHyeon 	uint16_t	jme_deviceid;
97a5ebadc6SPyun YongHyeon 	const char	*jme_name;
98a5ebadc6SPyun YongHyeon } jme_devs[] = {
99a5ebadc6SPyun YongHyeon 	{ VENDORID_JMICRON, DEVICEID_JMC250,
1004f1ff93aSPyun YongHyeon 	    "JMicron Inc, JMC25x Gigabit Ethernet" },
101a5ebadc6SPyun YongHyeon 	{ VENDORID_JMICRON, DEVICEID_JMC260,
1024f1ff93aSPyun YongHyeon 	    "JMicron Inc, JMC26x Fast Ethernet" },
103a5ebadc6SPyun YongHyeon };
104a5ebadc6SPyun YongHyeon 
105a5ebadc6SPyun YongHyeon static int jme_miibus_readreg(device_t, int, int);
106a5ebadc6SPyun YongHyeon static int jme_miibus_writereg(device_t, int, int, int);
107a5ebadc6SPyun YongHyeon static void jme_miibus_statchg(device_t);
10859dc03deSJustin Hibbits static void jme_mediastatus(if_t, struct ifmediareq *);
10959dc03deSJustin Hibbits static int jme_mediachange(if_t);
110a5ebadc6SPyun YongHyeon static int jme_probe(device_t);
111a5ebadc6SPyun YongHyeon static int jme_eeprom_read_byte(struct jme_softc *, uint8_t, uint8_t *);
112a5ebadc6SPyun YongHyeon static int jme_eeprom_macaddr(struct jme_softc *);
1134f1ff93aSPyun YongHyeon static int jme_efuse_macaddr(struct jme_softc *);
114a5ebadc6SPyun YongHyeon static void jme_reg_macaddr(struct jme_softc *);
1154f1ff93aSPyun YongHyeon static void jme_set_macaddr(struct jme_softc *, uint8_t *);
116a5ebadc6SPyun YongHyeon static void jme_map_intr_vector(struct jme_softc *);
117a5ebadc6SPyun YongHyeon static int jme_attach(device_t);
118a5ebadc6SPyun YongHyeon static int jme_detach(device_t);
119a5ebadc6SPyun YongHyeon static void jme_sysctl_node(struct jme_softc *);
120a5ebadc6SPyun YongHyeon static void jme_dmamap_cb(void *, bus_dma_segment_t *, int, int);
121a5ebadc6SPyun YongHyeon static int jme_dma_alloc(struct jme_softc *);
122a5ebadc6SPyun YongHyeon static void jme_dma_free(struct jme_softc *);
123a5ebadc6SPyun YongHyeon static int jme_shutdown(device_t);
124a5ebadc6SPyun YongHyeon static void jme_setlinkspeed(struct jme_softc *);
125a5ebadc6SPyun YongHyeon static void jme_setwol(struct jme_softc *);
126a5ebadc6SPyun YongHyeon static int jme_suspend(device_t);
127a5ebadc6SPyun YongHyeon static int jme_resume(device_t);
128a5ebadc6SPyun YongHyeon static int jme_encap(struct jme_softc *, struct mbuf **);
12959dc03deSJustin Hibbits static void jme_start(if_t);
13059dc03deSJustin Hibbits static void jme_start_locked(if_t);
131a5ebadc6SPyun YongHyeon static void jme_watchdog(struct jme_softc *);
13259dc03deSJustin Hibbits static int jme_ioctl(if_t, u_long, caddr_t);
133a5ebadc6SPyun YongHyeon static void jme_mac_config(struct jme_softc *);
134a5ebadc6SPyun YongHyeon static void jme_link_task(void *, int);
135a5ebadc6SPyun YongHyeon static int jme_intr(void *);
136a5ebadc6SPyun YongHyeon static void jme_int_task(void *, int);
137a5ebadc6SPyun YongHyeon static void jme_txeof(struct jme_softc *);
138a5ebadc6SPyun YongHyeon static __inline void jme_discard_rxbuf(struct jme_softc *, int);
139a5ebadc6SPyun YongHyeon static void jme_rxeof(struct jme_softc *);
140a5ebadc6SPyun YongHyeon static int jme_rxintr(struct jme_softc *, int);
141a5ebadc6SPyun YongHyeon static void jme_tick(void *);
142a5ebadc6SPyun YongHyeon static void jme_reset(struct jme_softc *);
143a5ebadc6SPyun YongHyeon static void jme_init(void *);
144a5ebadc6SPyun YongHyeon static void jme_init_locked(struct jme_softc *);
145a5ebadc6SPyun YongHyeon static void jme_stop(struct jme_softc *);
146a5ebadc6SPyun YongHyeon static void jme_stop_tx(struct jme_softc *);
147a5ebadc6SPyun YongHyeon static void jme_stop_rx(struct jme_softc *);
148a5ebadc6SPyun YongHyeon static int jme_init_rx_ring(struct jme_softc *);
149a5ebadc6SPyun YongHyeon static void jme_init_tx_ring(struct jme_softc *);
150a5ebadc6SPyun YongHyeon static void jme_init_ssb(struct jme_softc *);
151a5ebadc6SPyun YongHyeon static int jme_newbuf(struct jme_softc *, struct jme_rxdesc *);
152a5ebadc6SPyun YongHyeon static void jme_set_vlan(struct jme_softc *);
153a5ebadc6SPyun YongHyeon static void jme_set_filter(struct jme_softc *);
154450ab472SPyun YongHyeon static void jme_stats_clear(struct jme_softc *);
155450ab472SPyun YongHyeon static void jme_stats_save(struct jme_softc *);
156450ab472SPyun YongHyeon static void jme_stats_update(struct jme_softc *);
1574f1ff93aSPyun YongHyeon static void jme_phy_down(struct jme_softc *);
1584f1ff93aSPyun YongHyeon static void jme_phy_up(struct jme_softc *);
159a5ebadc6SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
160a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_tx_coal_to(SYSCTL_HANDLER_ARGS);
161a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_tx_coal_pkt(SYSCTL_HANDLER_ARGS);
162a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_rx_coal_to(SYSCTL_HANDLER_ARGS);
163a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_rx_coal_pkt(SYSCTL_HANDLER_ARGS);
164a5ebadc6SPyun YongHyeon static int sysctl_hw_jme_proc_limit(SYSCTL_HANDLER_ARGS);
165a5ebadc6SPyun YongHyeon 
166a5ebadc6SPyun YongHyeon 
167a5ebadc6SPyun YongHyeon static device_method_t jme_methods[] = {
168a5ebadc6SPyun YongHyeon 	/* Device interface. */
169a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_probe,		jme_probe),
170a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_attach,	jme_attach),
171a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_detach,	jme_detach),
172a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_shutdown,	jme_shutdown),
173a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_suspend,	jme_suspend),
174a5ebadc6SPyun YongHyeon 	DEVMETHOD(device_resume,	jme_resume),
175a5ebadc6SPyun YongHyeon 
176a5ebadc6SPyun YongHyeon 	/* MII interface. */
177a5ebadc6SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	jme_miibus_readreg),
178a5ebadc6SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	jme_miibus_writereg),
179a5ebadc6SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	jme_miibus_statchg),
180a5ebadc6SPyun YongHyeon 
181a5ebadc6SPyun YongHyeon 	{ NULL, NULL }
182a5ebadc6SPyun YongHyeon };
183a5ebadc6SPyun YongHyeon 
184a5ebadc6SPyun YongHyeon static driver_t jme_driver = {
185a5ebadc6SPyun YongHyeon 	"jme",
186a5ebadc6SPyun YongHyeon 	jme_methods,
187a5ebadc6SPyun YongHyeon 	sizeof(struct jme_softc)
188a5ebadc6SPyun YongHyeon };
189a5ebadc6SPyun YongHyeon 
1904cdbea97SJohn Baldwin DRIVER_MODULE(jme, pci, jme_driver, 0, 0);
1913e38757dSJohn Baldwin DRIVER_MODULE(miibus, jme, miibus_driver, 0, 0);
192a5ebadc6SPyun YongHyeon 
193a5ebadc6SPyun YongHyeon static struct resource_spec jme_res_spec_mem[] = {
194a5ebadc6SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
195a5ebadc6SPyun YongHyeon 	{ -1,			0,		0 }
196a5ebadc6SPyun YongHyeon };
197a5ebadc6SPyun YongHyeon 
198a5ebadc6SPyun YongHyeon static struct resource_spec jme_irq_spec_legacy[] = {
199a5ebadc6SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
200a5ebadc6SPyun YongHyeon 	{ -1,			0,		0 }
201a5ebadc6SPyun YongHyeon };
202a5ebadc6SPyun YongHyeon 
203a5ebadc6SPyun YongHyeon static struct resource_spec jme_irq_spec_msi[] = {
204a5ebadc6SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
205a5ebadc6SPyun YongHyeon 	{ -1,			0,		0 }
206a5ebadc6SPyun YongHyeon };
207a5ebadc6SPyun YongHyeon 
208a5ebadc6SPyun YongHyeon /*
209a5ebadc6SPyun YongHyeon  *	Read a PHY register on the MII of the JMC250.
210a5ebadc6SPyun YongHyeon  */
211a5ebadc6SPyun YongHyeon static int
212a5ebadc6SPyun YongHyeon jme_miibus_readreg(device_t dev, int phy, int reg)
213a5ebadc6SPyun YongHyeon {
214a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
215a5ebadc6SPyun YongHyeon 	uint32_t val;
216a5ebadc6SPyun YongHyeon 	int i;
217a5ebadc6SPyun YongHyeon 
218a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
219a5ebadc6SPyun YongHyeon 
220a5ebadc6SPyun YongHyeon 	/* For FPGA version, PHY address 0 should be ignored. */
2218e5d93dbSMarius Strobl 	if ((sc->jme_flags & JME_FLAG_FPGA) != 0 && phy == 0)
222a5ebadc6SPyun YongHyeon 		return (0);
223a5ebadc6SPyun YongHyeon 
224a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SMI, SMI_OP_READ | SMI_OP_EXECUTE |
225a5ebadc6SPyun YongHyeon 	    SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg));
226a5ebadc6SPyun YongHyeon 	for (i = JME_PHY_TIMEOUT; i > 0; i--) {
227a5ebadc6SPyun YongHyeon 		DELAY(1);
228a5ebadc6SPyun YongHyeon 		if (((val = CSR_READ_4(sc, JME_SMI)) & SMI_OP_EXECUTE) == 0)
229a5ebadc6SPyun YongHyeon 			break;
230a5ebadc6SPyun YongHyeon 	}
231a5ebadc6SPyun YongHyeon 
232a5ebadc6SPyun YongHyeon 	if (i == 0) {
233a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "phy read timeout : %d\n", reg);
234a5ebadc6SPyun YongHyeon 		return (0);
235a5ebadc6SPyun YongHyeon 	}
236a5ebadc6SPyun YongHyeon 
237a5ebadc6SPyun YongHyeon 	return ((val & SMI_DATA_MASK) >> SMI_DATA_SHIFT);
238a5ebadc6SPyun YongHyeon }
239a5ebadc6SPyun YongHyeon 
240a5ebadc6SPyun YongHyeon /*
241a5ebadc6SPyun YongHyeon  *	Write a PHY register on the MII of the JMC250.
242a5ebadc6SPyun YongHyeon  */
243a5ebadc6SPyun YongHyeon static int
244a5ebadc6SPyun YongHyeon jme_miibus_writereg(device_t dev, int phy, int reg, int val)
245a5ebadc6SPyun YongHyeon {
246a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
247a5ebadc6SPyun YongHyeon 	int i;
248a5ebadc6SPyun YongHyeon 
249a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
250a5ebadc6SPyun YongHyeon 
251a5ebadc6SPyun YongHyeon 	/* For FPGA version, PHY address 0 should be ignored. */
2528e5d93dbSMarius Strobl 	if ((sc->jme_flags & JME_FLAG_FPGA) != 0 && phy == 0)
253a5ebadc6SPyun YongHyeon 		return (0);
254a5ebadc6SPyun YongHyeon 
255a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SMI, SMI_OP_WRITE | SMI_OP_EXECUTE |
256a5ebadc6SPyun YongHyeon 	    ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
257a5ebadc6SPyun YongHyeon 	    SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg));
258a5ebadc6SPyun YongHyeon 	for (i = JME_PHY_TIMEOUT; i > 0; i--) {
259a5ebadc6SPyun YongHyeon 		DELAY(1);
260a5ebadc6SPyun YongHyeon 		if (((val = CSR_READ_4(sc, JME_SMI)) & SMI_OP_EXECUTE) == 0)
261a5ebadc6SPyun YongHyeon 			break;
262a5ebadc6SPyun YongHyeon 	}
263a5ebadc6SPyun YongHyeon 
264a5ebadc6SPyun YongHyeon 	if (i == 0)
265a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "phy write timeout : %d\n", reg);
266a5ebadc6SPyun YongHyeon 
267a5ebadc6SPyun YongHyeon 	return (0);
268a5ebadc6SPyun YongHyeon }
269a5ebadc6SPyun YongHyeon 
270a5ebadc6SPyun YongHyeon /*
271a5ebadc6SPyun YongHyeon  *	Callback from MII layer when media changes.
272a5ebadc6SPyun YongHyeon  */
273a5ebadc6SPyun YongHyeon static void
274a5ebadc6SPyun YongHyeon jme_miibus_statchg(device_t dev)
275a5ebadc6SPyun YongHyeon {
276a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
277a5ebadc6SPyun YongHyeon 
278a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
279a5ebadc6SPyun YongHyeon 	taskqueue_enqueue(taskqueue_swi, &sc->jme_link_task);
280a5ebadc6SPyun YongHyeon }
281a5ebadc6SPyun YongHyeon 
282a5ebadc6SPyun YongHyeon /*
283a5ebadc6SPyun YongHyeon  *	Get the current interface media status.
284a5ebadc6SPyun YongHyeon  */
285a5ebadc6SPyun YongHyeon static void
28659dc03deSJustin Hibbits jme_mediastatus(if_t ifp, struct ifmediareq *ifmr)
287a5ebadc6SPyun YongHyeon {
288a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
289a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
290a5ebadc6SPyun YongHyeon 
29159dc03deSJustin Hibbits 	sc = if_getsoftc(ifp);
292a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
29359dc03deSJustin Hibbits 	if ((if_getflags(ifp) & IFF_UP) == 0) {
29432f8942aSPyun YongHyeon 		JME_UNLOCK(sc);
29532f8942aSPyun YongHyeon 		return;
29632f8942aSPyun YongHyeon 	}
297a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
298a5ebadc6SPyun YongHyeon 
299a5ebadc6SPyun YongHyeon 	mii_pollstat(mii);
300a5ebadc6SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
301a5ebadc6SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
302a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
303a5ebadc6SPyun YongHyeon }
304a5ebadc6SPyun YongHyeon 
305a5ebadc6SPyun YongHyeon /*
306a5ebadc6SPyun YongHyeon  *	Set hardware to newly-selected media.
307a5ebadc6SPyun YongHyeon  */
308a5ebadc6SPyun YongHyeon static int
30959dc03deSJustin Hibbits jme_mediachange(if_t ifp)
310a5ebadc6SPyun YongHyeon {
311a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
312a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
313a5ebadc6SPyun YongHyeon 	struct mii_softc *miisc;
314a5ebadc6SPyun YongHyeon 	int error;
315a5ebadc6SPyun YongHyeon 
31659dc03deSJustin Hibbits 	sc = if_getsoftc(ifp);
317a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
318a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
319a5ebadc6SPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
3203fcb7a53SMarius Strobl 		PHY_RESET(miisc);
321a5ebadc6SPyun YongHyeon 	error = mii_mediachg(mii);
322a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
323a5ebadc6SPyun YongHyeon 
324a5ebadc6SPyun YongHyeon 	return (error);
325a5ebadc6SPyun YongHyeon }
326a5ebadc6SPyun YongHyeon 
327a5ebadc6SPyun YongHyeon static int
328a5ebadc6SPyun YongHyeon jme_probe(device_t dev)
329a5ebadc6SPyun YongHyeon {
330a5ebadc6SPyun YongHyeon 	struct jme_dev *sp;
331a5ebadc6SPyun YongHyeon 	int i;
332a5ebadc6SPyun YongHyeon 	uint16_t vendor, devid;
333a5ebadc6SPyun YongHyeon 
334a5ebadc6SPyun YongHyeon 	vendor = pci_get_vendor(dev);
335a5ebadc6SPyun YongHyeon 	devid = pci_get_device(dev);
336a5ebadc6SPyun YongHyeon 	sp = jme_devs;
33773a1170aSPedro F. Giffuni 	for (i = 0; i < nitems(jme_devs); i++, sp++) {
338a5ebadc6SPyun YongHyeon 		if (vendor == sp->jme_vendorid &&
339a5ebadc6SPyun YongHyeon 		    devid == sp->jme_deviceid) {
340a5ebadc6SPyun YongHyeon 			device_set_desc(dev, sp->jme_name);
341a5ebadc6SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
342a5ebadc6SPyun YongHyeon 		}
343a5ebadc6SPyun YongHyeon 	}
344a5ebadc6SPyun YongHyeon 
345a5ebadc6SPyun YongHyeon 	return (ENXIO);
346a5ebadc6SPyun YongHyeon }
347a5ebadc6SPyun YongHyeon 
348a5ebadc6SPyun YongHyeon static int
349a5ebadc6SPyun YongHyeon jme_eeprom_read_byte(struct jme_softc *sc, uint8_t addr, uint8_t *val)
350a5ebadc6SPyun YongHyeon {
351a5ebadc6SPyun YongHyeon 	uint32_t reg;
352a5ebadc6SPyun YongHyeon 	int i;
353a5ebadc6SPyun YongHyeon 
354a5ebadc6SPyun YongHyeon 	*val = 0;
355a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
356a5ebadc6SPyun YongHyeon 		reg = CSR_READ_4(sc, JME_SMBCSR);
357a5ebadc6SPyun YongHyeon 		if ((reg & SMBCSR_HW_BUSY_MASK) == SMBCSR_HW_IDLE)
358a5ebadc6SPyun YongHyeon 			break;
359a5ebadc6SPyun YongHyeon 		DELAY(1);
360a5ebadc6SPyun YongHyeon 	}
361a5ebadc6SPyun YongHyeon 
362a5ebadc6SPyun YongHyeon 	if (i == 0) {
363a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "EEPROM idle timeout!\n");
364a5ebadc6SPyun YongHyeon 		return (ETIMEDOUT);
365a5ebadc6SPyun YongHyeon 	}
366a5ebadc6SPyun YongHyeon 
367a5ebadc6SPyun YongHyeon 	reg = ((uint32_t)addr << SMBINTF_ADDR_SHIFT) & SMBINTF_ADDR_MASK;
368a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SMBINTF, reg | SMBINTF_RD | SMBINTF_CMD_TRIGGER);
369a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
370a5ebadc6SPyun YongHyeon 		DELAY(1);
371a5ebadc6SPyun YongHyeon 		reg = CSR_READ_4(sc, JME_SMBINTF);
372a5ebadc6SPyun YongHyeon 		if ((reg & SMBINTF_CMD_TRIGGER) == 0)
373a5ebadc6SPyun YongHyeon 			break;
374a5ebadc6SPyun YongHyeon 	}
375a5ebadc6SPyun YongHyeon 
376a5ebadc6SPyun YongHyeon 	if (i == 0) {
377a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "EEPROM read timeout!\n");
378a5ebadc6SPyun YongHyeon 		return (ETIMEDOUT);
379a5ebadc6SPyun YongHyeon 	}
380a5ebadc6SPyun YongHyeon 
381a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_SMBINTF);
382a5ebadc6SPyun YongHyeon 	*val = (reg & SMBINTF_RD_DATA_MASK) >> SMBINTF_RD_DATA_SHIFT;
383a5ebadc6SPyun YongHyeon 
384a5ebadc6SPyun YongHyeon 	return (0);
385a5ebadc6SPyun YongHyeon }
386a5ebadc6SPyun YongHyeon 
387a5ebadc6SPyun YongHyeon static int
388a5ebadc6SPyun YongHyeon jme_eeprom_macaddr(struct jme_softc *sc)
389a5ebadc6SPyun YongHyeon {
390a5ebadc6SPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
391a5ebadc6SPyun YongHyeon 	uint8_t fup, reg, val;
392a5ebadc6SPyun YongHyeon 	uint32_t offset;
393a5ebadc6SPyun YongHyeon 	int match;
394a5ebadc6SPyun YongHyeon 
395a5ebadc6SPyun YongHyeon 	offset = 0;
396a5ebadc6SPyun YongHyeon 	if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 ||
397a5ebadc6SPyun YongHyeon 	    fup != JME_EEPROM_SIG0)
398a5ebadc6SPyun YongHyeon 		return (ENOENT);
399a5ebadc6SPyun YongHyeon 	if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 ||
400a5ebadc6SPyun YongHyeon 	    fup != JME_EEPROM_SIG1)
401a5ebadc6SPyun YongHyeon 		return (ENOENT);
402a5ebadc6SPyun YongHyeon 	match = 0;
403a5ebadc6SPyun YongHyeon 	do {
404a5ebadc6SPyun YongHyeon 		if (jme_eeprom_read_byte(sc, offset, &fup) != 0)
405a5ebadc6SPyun YongHyeon 			break;
40608c23fcaSPyun YongHyeon 		if (JME_EEPROM_MKDESC(JME_EEPROM_FUNC0, JME_EEPROM_PAGE_BAR1) ==
40708c23fcaSPyun YongHyeon 		    (fup & (JME_EEPROM_FUNC_MASK | JME_EEPROM_PAGE_MASK))) {
408a5ebadc6SPyun YongHyeon 			if (jme_eeprom_read_byte(sc, offset + 1, &reg) != 0)
409a5ebadc6SPyun YongHyeon 				break;
410a5ebadc6SPyun YongHyeon 			if (reg >= JME_PAR0 &&
411a5ebadc6SPyun YongHyeon 			    reg < JME_PAR0 + ETHER_ADDR_LEN) {
412a5ebadc6SPyun YongHyeon 				if (jme_eeprom_read_byte(sc, offset + 2,
413a5ebadc6SPyun YongHyeon 				    &val) != 0)
414a5ebadc6SPyun YongHyeon 					break;
415a5ebadc6SPyun YongHyeon 				eaddr[reg - JME_PAR0] = val;
416a5ebadc6SPyun YongHyeon 				match++;
417a5ebadc6SPyun YongHyeon 			}
418a5ebadc6SPyun YongHyeon 		}
41908c23fcaSPyun YongHyeon 		/* Check for the end of EEPROM descriptor. */
42008c23fcaSPyun YongHyeon 		if ((fup & JME_EEPROM_DESC_END) == JME_EEPROM_DESC_END)
42108c23fcaSPyun YongHyeon 			break;
422a5ebadc6SPyun YongHyeon 		/* Try next eeprom descriptor. */
423a5ebadc6SPyun YongHyeon 		offset += JME_EEPROM_DESC_BYTES;
424a5ebadc6SPyun YongHyeon 	} while (match != ETHER_ADDR_LEN && offset < JME_EEPROM_END);
425a5ebadc6SPyun YongHyeon 
426a5ebadc6SPyun YongHyeon 	if (match == ETHER_ADDR_LEN) {
427a5ebadc6SPyun YongHyeon 		bcopy(eaddr, sc->jme_eaddr, ETHER_ADDR_LEN);
428a5ebadc6SPyun YongHyeon 		return (0);
429a5ebadc6SPyun YongHyeon 	}
430a5ebadc6SPyun YongHyeon 
431a5ebadc6SPyun YongHyeon 	return (ENOENT);
432a5ebadc6SPyun YongHyeon }
433a5ebadc6SPyun YongHyeon 
4344f1ff93aSPyun YongHyeon static int
4354f1ff93aSPyun YongHyeon jme_efuse_macaddr(struct jme_softc *sc)
4364f1ff93aSPyun YongHyeon {
4374f1ff93aSPyun YongHyeon 	uint32_t reg;
4384f1ff93aSPyun YongHyeon 	int i;
4394f1ff93aSPyun YongHyeon 
4404f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4);
4414f1ff93aSPyun YongHyeon 	if ((reg & (EFUSE_CTL1_AUTOLOAD_ERR | EFUSE_CTL1_AUTOLAOD_DONE)) !=
4424f1ff93aSPyun YongHyeon 	    EFUSE_CTL1_AUTOLAOD_DONE)
4434f1ff93aSPyun YongHyeon 		return (ENOENT);
4444f1ff93aSPyun YongHyeon 	/* Reset eFuse controller. */
4454f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL2, 4);
4464f1ff93aSPyun YongHyeon 	reg |= EFUSE_CTL2_RESET;
4474f1ff93aSPyun YongHyeon 	pci_write_config(sc->jme_dev, JME_EFUSE_CTL2, reg, 4);
4484f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL2, 4);
4494f1ff93aSPyun YongHyeon 	reg &= ~EFUSE_CTL2_RESET;
4504f1ff93aSPyun YongHyeon 	pci_write_config(sc->jme_dev, JME_EFUSE_CTL2, reg, 4);
4514f1ff93aSPyun YongHyeon 
4524f1ff93aSPyun YongHyeon 	/* Have eFuse reload station address to MAC controller. */
4534f1ff93aSPyun YongHyeon 	reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4);
4544f1ff93aSPyun YongHyeon 	reg &= ~EFUSE_CTL1_CMD_MASK;
4554f1ff93aSPyun YongHyeon 	reg |= EFUSE_CTL1_CMD_AUTOLOAD | EFUSE_CTL1_EXECUTE;
4564f1ff93aSPyun YongHyeon 	pci_write_config(sc->jme_dev, JME_EFUSE_CTL1, reg, 4);
4574f1ff93aSPyun YongHyeon 
4584f1ff93aSPyun YongHyeon 	/*
4594f1ff93aSPyun YongHyeon 	 * Verify completion of eFuse autload command.  It should be
4604f1ff93aSPyun YongHyeon 	 * completed within 108us.
4614f1ff93aSPyun YongHyeon 	 */
4624f1ff93aSPyun YongHyeon 	DELAY(110);
4634f1ff93aSPyun YongHyeon 	for (i = 10; i > 0; i--) {
4644f1ff93aSPyun YongHyeon 		reg = pci_read_config(sc->jme_dev, JME_EFUSE_CTL1, 4);
4654f1ff93aSPyun YongHyeon 		if ((reg & (EFUSE_CTL1_AUTOLOAD_ERR |
4664f1ff93aSPyun YongHyeon 		    EFUSE_CTL1_AUTOLAOD_DONE)) != EFUSE_CTL1_AUTOLAOD_DONE) {
4674f1ff93aSPyun YongHyeon 			DELAY(20);
4684f1ff93aSPyun YongHyeon 			continue;
4694f1ff93aSPyun YongHyeon 		}
4704f1ff93aSPyun YongHyeon 		if ((reg & EFUSE_CTL1_EXECUTE) == 0)
4714f1ff93aSPyun YongHyeon 			break;
4724f1ff93aSPyun YongHyeon 		/* Station address loading is still in progress. */
4734f1ff93aSPyun YongHyeon 		DELAY(20);
4744f1ff93aSPyun YongHyeon 	}
4754f1ff93aSPyun YongHyeon 	if (i == 0) {
4764f1ff93aSPyun YongHyeon 		device_printf(sc->jme_dev, "eFuse autoload timed out.\n");
4774f1ff93aSPyun YongHyeon 		return (ETIMEDOUT);
4784f1ff93aSPyun YongHyeon 	}
4794f1ff93aSPyun YongHyeon 
4804f1ff93aSPyun YongHyeon 	return (0);
4814f1ff93aSPyun YongHyeon }
4824f1ff93aSPyun YongHyeon 
483a5ebadc6SPyun YongHyeon static void
484a5ebadc6SPyun YongHyeon jme_reg_macaddr(struct jme_softc *sc)
485a5ebadc6SPyun YongHyeon {
486a5ebadc6SPyun YongHyeon 	uint32_t par0, par1;
487a5ebadc6SPyun YongHyeon 
488a5ebadc6SPyun YongHyeon 	/* Read station address. */
489a5ebadc6SPyun YongHyeon 	par0 = CSR_READ_4(sc, JME_PAR0);
490a5ebadc6SPyun YongHyeon 	par1 = CSR_READ_4(sc, JME_PAR1);
491a5ebadc6SPyun YongHyeon 	par1 &= 0xFFFF;
492a5ebadc6SPyun YongHyeon 	if ((par0 == 0 && par1 == 0) ||
493a5ebadc6SPyun YongHyeon 	    (par0 == 0xFFFFFFFF && par1 == 0xFFFF)) {
494a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
49551d930e7SGavin Atkinson 		    "Failed to retrieve Ethernet address.\n");
496a5ebadc6SPyun YongHyeon 	} else {
4974f1ff93aSPyun YongHyeon 		/*
4984f1ff93aSPyun YongHyeon 		 * For controllers that use eFuse, the station address
4994f1ff93aSPyun YongHyeon 		 * could also be extracted from JME_PCI_PAR0 and
5004f1ff93aSPyun YongHyeon 		 * JME_PCI_PAR1 registers in PCI configuration space.
5014f1ff93aSPyun YongHyeon 		 * Each register holds exactly half of station address(24bits)
5024f1ff93aSPyun YongHyeon 		 * so use JME_PAR0, JME_PAR1 registers instead.
5034f1ff93aSPyun YongHyeon 		 */
504a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[0] = (par0 >> 0) & 0xFF;
505a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[1] = (par0 >> 8) & 0xFF;
506a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[2] = (par0 >> 16) & 0xFF;
507a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[3] = (par0 >> 24) & 0xFF;
508a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[4] = (par1 >> 0) & 0xFF;
509a5ebadc6SPyun YongHyeon 		sc->jme_eaddr[5] = (par1 >> 8) & 0xFF;
510a5ebadc6SPyun YongHyeon 	}
511a5ebadc6SPyun YongHyeon }
512a5ebadc6SPyun YongHyeon 
513a5ebadc6SPyun YongHyeon static void
5144f1ff93aSPyun YongHyeon jme_set_macaddr(struct jme_softc *sc, uint8_t *eaddr)
5154f1ff93aSPyun YongHyeon {
5164f1ff93aSPyun YongHyeon 	uint32_t val;
5174f1ff93aSPyun YongHyeon 	int i;
5184f1ff93aSPyun YongHyeon 
5194f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_EFUSE) != 0) {
5204f1ff93aSPyun YongHyeon 		/*
5214f1ff93aSPyun YongHyeon 		 * Avoid reprogramming station address if the address
5224f1ff93aSPyun YongHyeon 		 * is the same as previous one.  Note, reprogrammed
5234f1ff93aSPyun YongHyeon 		 * station address is permanent as if it was written
5244f1ff93aSPyun YongHyeon 		 * to EEPROM. So if station address was changed by
5254f1ff93aSPyun YongHyeon 		 * admistrator it's possible to lose factory configured
5264f1ff93aSPyun YongHyeon 		 * address when driver fails to restore its address.
5274f1ff93aSPyun YongHyeon 		 * (e.g. reboot or system crash)
5284f1ff93aSPyun YongHyeon 		 */
5294f1ff93aSPyun YongHyeon 		if (bcmp(eaddr, sc->jme_eaddr, ETHER_ADDR_LEN) != 0) {
5304f1ff93aSPyun YongHyeon 			for (i = 0; i < ETHER_ADDR_LEN; i++) {
5314f1ff93aSPyun YongHyeon 				val = JME_EFUSE_EEPROM_FUNC0 <<
5324f1ff93aSPyun YongHyeon 				    JME_EFUSE_EEPROM_FUNC_SHIFT;
5334f1ff93aSPyun YongHyeon 				val |= JME_EFUSE_EEPROM_PAGE_BAR1 <<
5344f1ff93aSPyun YongHyeon 				    JME_EFUSE_EEPROM_PAGE_SHIFT;
5354f1ff93aSPyun YongHyeon 				val |= (JME_PAR0 + i) <<
5364f1ff93aSPyun YongHyeon 				    JME_EFUSE_EEPROM_ADDR_SHIFT;
5374f1ff93aSPyun YongHyeon 				val |= eaddr[i] << JME_EFUSE_EEPROM_DATA_SHIFT;
5384f1ff93aSPyun YongHyeon 				pci_write_config(sc->jme_dev, JME_EFUSE_EEPROM,
5394f1ff93aSPyun YongHyeon 				    val | JME_EFUSE_EEPROM_WRITE, 4);
5404f1ff93aSPyun YongHyeon 			}
5414f1ff93aSPyun YongHyeon 		}
5424f1ff93aSPyun YongHyeon 	} else {
5434f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PAR0,
5444f1ff93aSPyun YongHyeon 		    eaddr[3] << 24 | eaddr[2] << 16 | eaddr[1] << 8 | eaddr[0]);
5454f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PAR1, eaddr[5] << 8 | eaddr[4]);
5464f1ff93aSPyun YongHyeon 	}
5474f1ff93aSPyun YongHyeon }
5484f1ff93aSPyun YongHyeon 
5494f1ff93aSPyun YongHyeon static void
550a5ebadc6SPyun YongHyeon jme_map_intr_vector(struct jme_softc *sc)
551a5ebadc6SPyun YongHyeon {
552a5ebadc6SPyun YongHyeon 	uint32_t map[MSINUM_NUM_INTR_SOURCE / JME_MSI_MESSAGES];
553a5ebadc6SPyun YongHyeon 
554a5ebadc6SPyun YongHyeon 	bzero(map, sizeof(map));
555a5ebadc6SPyun YongHyeon 
556a5ebadc6SPyun YongHyeon 	/* Map Tx interrupts source to MSI/MSIX vector 2. */
557c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_TXQ0_COMP)] =
558a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ0_COMP);
559a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ1_COMP)] |=
560a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ1_COMP);
561a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ2_COMP)] |=
562a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ2_COMP);
563a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ3_COMP)] |=
564a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ3_COMP);
565a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ4_COMP)] |=
566a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ4_COMP);
56707bf14bbSMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_TXQ5_COMP)] |=
568a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ5_COMP);
569a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ6_COMP)] |=
570a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ6_COMP);
571a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ7_COMP)] |=
572a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ7_COMP);
573a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ_COAL)] |=
574a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ_COAL);
575a5ebadc6SPyun YongHyeon 	map[MSINUM_REG_INDEX(N_INTR_TXQ_COAL_TO)] |=
576a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(2, N_INTR_TXQ_COAL_TO);
577a5ebadc6SPyun YongHyeon 
578a5ebadc6SPyun YongHyeon 	/* Map Rx interrupts source to MSI/MSIX vector 1. */
579c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_COMP)] =
580a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COMP);
581c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_COMP)] =
582a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COMP);
583c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_COMP)] =
584a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COMP);
585c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_COMP)] =
586a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COMP);
587c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_DESC_EMPTY)] =
588a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_DESC_EMPTY);
589c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_DESC_EMPTY)] =
590a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_DESC_EMPTY);
591c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_DESC_EMPTY)] =
592a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_DESC_EMPTY);
593c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_DESC_EMPTY)] =
594a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_DESC_EMPTY);
595c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_COAL)] =
596a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COAL);
597c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_COAL)] =
598a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COAL);
599c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_COAL)] =
600a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COAL);
601c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_COAL)] =
602a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COAL);
603c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ0_COAL_TO)] =
604a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ0_COAL_TO);
605c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ1_COAL_TO)] =
606a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ1_COAL_TO);
607c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ2_COAL_TO)] =
608a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ2_COAL_TO);
609c7e224c6SMark Johnston 	map[MSINUM_REG_INDEX(N_INTR_RXQ3_COAL_TO)] =
610a5ebadc6SPyun YongHyeon 	    MSINUM_INTR_SOURCE(1, N_INTR_RXQ3_COAL_TO);
611a5ebadc6SPyun YongHyeon 
612a5ebadc6SPyun YongHyeon 	/* Map all other interrupts source to MSI/MSIX vector 0. */
613a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 0, map[0]);
614a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 1, map[1]);
615a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 2, map[2]);
616a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MSINUM_BASE + sizeof(uint32_t) * 3, map[3]);
617a5ebadc6SPyun YongHyeon }
618a5ebadc6SPyun YongHyeon 
619a5ebadc6SPyun YongHyeon static int
620a5ebadc6SPyun YongHyeon jme_attach(device_t dev)
621a5ebadc6SPyun YongHyeon {
622a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
62359dc03deSJustin Hibbits 	if_t ifp;
624a5ebadc6SPyun YongHyeon 	struct mii_softc *miisc;
625a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
626a5ebadc6SPyun YongHyeon 	uint32_t reg;
627a5ebadc6SPyun YongHyeon 	uint16_t burst;
6284f1ff93aSPyun YongHyeon 	int error, i, mii_flags, msic, msixc, pmc;
629a5ebadc6SPyun YongHyeon 
630a5ebadc6SPyun YongHyeon 	error = 0;
631a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
632a5ebadc6SPyun YongHyeon 	sc->jme_dev = dev;
633a5ebadc6SPyun YongHyeon 
634a5ebadc6SPyun YongHyeon 	mtx_init(&sc->jme_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
635a5ebadc6SPyun YongHyeon 	    MTX_DEF);
636a5ebadc6SPyun YongHyeon 	callout_init_mtx(&sc->jme_tick_ch, &sc->jme_mtx, 0);
637a5ebadc6SPyun YongHyeon 	TASK_INIT(&sc->jme_int_task, 0, jme_int_task, sc);
638a5ebadc6SPyun YongHyeon 	TASK_INIT(&sc->jme_link_task, 0, jme_link_task, sc);
639a5ebadc6SPyun YongHyeon 
640a5ebadc6SPyun YongHyeon 	/*
641a5ebadc6SPyun YongHyeon 	 * Map the device. JMC250 supports both memory mapped and I/O
642a5ebadc6SPyun YongHyeon 	 * register space access. Because I/O register access should
643a5ebadc6SPyun YongHyeon 	 * use different BARs to access registers it's waste of time
644a5ebadc6SPyun YongHyeon 	 * to use I/O register spce access. JMC250 uses 16K to map
645a5ebadc6SPyun YongHyeon 	 * entire memory space.
646a5ebadc6SPyun YongHyeon 	 */
647a5ebadc6SPyun YongHyeon 	pci_enable_busmaster(dev);
648a5ebadc6SPyun YongHyeon 	sc->jme_res_spec = jme_res_spec_mem;
649a5ebadc6SPyun YongHyeon 	sc->jme_irq_spec = jme_irq_spec_legacy;
650a5ebadc6SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->jme_res_spec, sc->jme_res);
651a5ebadc6SPyun YongHyeon 	if (error != 0) {
652a5ebadc6SPyun YongHyeon 		device_printf(dev, "cannot allocate memory resources.\n");
653a5ebadc6SPyun YongHyeon 		goto fail;
654a5ebadc6SPyun YongHyeon 	}
655a5ebadc6SPyun YongHyeon 
656a5ebadc6SPyun YongHyeon 	/* Allocate IRQ resources. */
657a5ebadc6SPyun YongHyeon 	msixc = pci_msix_count(dev);
658a5ebadc6SPyun YongHyeon 	msic = pci_msi_count(dev);
659a5ebadc6SPyun YongHyeon 	if (bootverbose) {
660a5ebadc6SPyun YongHyeon 		device_printf(dev, "MSIX count : %d\n", msixc);
661a5ebadc6SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
662a5ebadc6SPyun YongHyeon 	}
663a5ebadc6SPyun YongHyeon 
6647bcbe6cbSPyun YongHyeon 	/* Use 1 MSI/MSI-X. */
6657bcbe6cbSPyun YongHyeon 	if (msixc > 1)
6667bcbe6cbSPyun YongHyeon 		msixc = 1;
6677bcbe6cbSPyun YongHyeon 	if (msic > 1)
6687bcbe6cbSPyun YongHyeon 		msic = 1;
669a5ebadc6SPyun YongHyeon 	/* Prefer MSIX over MSI. */
670a5ebadc6SPyun YongHyeon 	if (msix_disable == 0 || msi_disable == 0) {
6717bcbe6cbSPyun YongHyeon 		if (msix_disable == 0 && msixc > 0 &&
672a5ebadc6SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
6737bcbe6cbSPyun YongHyeon 			if (msixc == 1) {
674a5ebadc6SPyun YongHyeon 				device_printf(dev, "Using %d MSIX messages.\n",
675a5ebadc6SPyun YongHyeon 				    msixc);
676a5ebadc6SPyun YongHyeon 				sc->jme_flags |= JME_FLAG_MSIX;
677a5ebadc6SPyun YongHyeon 				sc->jme_irq_spec = jme_irq_spec_msi;
678a5ebadc6SPyun YongHyeon 			} else
679a5ebadc6SPyun YongHyeon 				pci_release_msi(dev);
680a5ebadc6SPyun YongHyeon 		}
681a5ebadc6SPyun YongHyeon 		if (msi_disable == 0 && (sc->jme_flags & JME_FLAG_MSIX) == 0 &&
6827bcbe6cbSPyun YongHyeon 		    msic > 0 && pci_alloc_msi(dev, &msic) == 0) {
6837bcbe6cbSPyun YongHyeon 			if (msic == 1) {
684a5ebadc6SPyun YongHyeon 				device_printf(dev, "Using %d MSI messages.\n",
685a5ebadc6SPyun YongHyeon 				    msic);
686a5ebadc6SPyun YongHyeon 				sc->jme_flags |= JME_FLAG_MSI;
687a5ebadc6SPyun YongHyeon 				sc->jme_irq_spec = jme_irq_spec_msi;
688a5ebadc6SPyun YongHyeon 			} else
689a5ebadc6SPyun YongHyeon 				pci_release_msi(dev);
690a5ebadc6SPyun YongHyeon 		}
691a5ebadc6SPyun YongHyeon 		/* Map interrupt vector 0, 1 and 2. */
692a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_MSI) != 0 ||
693a5ebadc6SPyun YongHyeon 		    (sc->jme_flags & JME_FLAG_MSIX) != 0)
694a5ebadc6SPyun YongHyeon 			jme_map_intr_vector(sc);
695a5ebadc6SPyun YongHyeon 	}
696a5ebadc6SPyun YongHyeon 
697a5ebadc6SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->jme_irq_spec, sc->jme_irq);
698a5ebadc6SPyun YongHyeon 	if (error != 0) {
699a5ebadc6SPyun YongHyeon 		device_printf(dev, "cannot allocate IRQ resources.\n");
700a5ebadc6SPyun YongHyeon 		goto fail;
701a5ebadc6SPyun YongHyeon 	}
702a5ebadc6SPyun YongHyeon 
703a8061cb7SPyun YongHyeon 	sc->jme_rev = pci_get_device(dev);
704a8061cb7SPyun YongHyeon 	if ((sc->jme_rev & DEVICEID_JMC2XX_MASK) == DEVICEID_JMC260) {
705a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_FASTETH;
706a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_NOJUMBO;
707a5ebadc6SPyun YongHyeon 	}
708a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_CHIPMODE);
709a5ebadc6SPyun YongHyeon 	sc->jme_chip_rev = (reg & CHIPMODE_REV_MASK) >> CHIPMODE_REV_SHIFT;
710a5ebadc6SPyun YongHyeon 	if (((reg & CHIPMODE_FPGA_REV_MASK) >> CHIPMODE_FPGA_REV_SHIFT) !=
711a5ebadc6SPyun YongHyeon 	    CHIPMODE_NOT_FPGA)
712a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_FPGA;
713a5ebadc6SPyun YongHyeon 	if (bootverbose) {
714a5ebadc6SPyun YongHyeon 		device_printf(dev, "PCI device revision : 0x%04x\n",
715a5ebadc6SPyun YongHyeon 		    sc->jme_rev);
716a5ebadc6SPyun YongHyeon 		device_printf(dev, "Chip revision : 0x%02x\n",
717a5ebadc6SPyun YongHyeon 		    sc->jme_chip_rev);
718a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_FPGA) != 0)
719a5ebadc6SPyun YongHyeon 			device_printf(dev, "FPGA revision : 0x%04x\n",
720a5ebadc6SPyun YongHyeon 			    (reg & CHIPMODE_FPGA_REV_MASK) >>
721a5ebadc6SPyun YongHyeon 			    CHIPMODE_FPGA_REV_SHIFT);
722a5ebadc6SPyun YongHyeon 	}
723a5ebadc6SPyun YongHyeon 	if (sc->jme_chip_rev == 0xFF) {
724a5ebadc6SPyun YongHyeon 		device_printf(dev, "Unknown chip revision : 0x%02x\n",
725a5ebadc6SPyun YongHyeon 		    sc->jme_rev);
726a5ebadc6SPyun YongHyeon 		error = ENXIO;
727a5ebadc6SPyun YongHyeon 		goto fail;
728a5ebadc6SPyun YongHyeon 	}
729a5ebadc6SPyun YongHyeon 
7304f1ff93aSPyun YongHyeon 	/* Identify controller features and bugs. */
731f37739d7SPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 2) {
732f37739d7SPyun YongHyeon 		if ((sc->jme_rev & DEVICEID_JMC2XX_MASK) == DEVICEID_JMC260 &&
733f37739d7SPyun YongHyeon 		    CHIPMODE_REVFM(sc->jme_chip_rev) == 2)
734f37739d7SPyun YongHyeon 			sc->jme_flags |= JME_FLAG_DMA32BIT;
7354f1ff93aSPyun YongHyeon 		if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5)
7364f1ff93aSPyun YongHyeon 			sc->jme_flags |= JME_FLAG_EFUSE | JME_FLAG_PCCPCD;
7374f1ff93aSPyun YongHyeon 		sc->jme_flags |= JME_FLAG_TXCLK | JME_FLAG_RXCLK;
738450ab472SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_HWMIB;
739f37739d7SPyun YongHyeon 	}
740f37739d7SPyun YongHyeon 
741a5ebadc6SPyun YongHyeon 	/* Reset the ethernet controller. */
742a5ebadc6SPyun YongHyeon 	jme_reset(sc);
743a5ebadc6SPyun YongHyeon 
744a5ebadc6SPyun YongHyeon 	/* Get station address. */
7454f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_EFUSE) != 0) {
7464f1ff93aSPyun YongHyeon 		error = jme_efuse_macaddr(sc);
7474f1ff93aSPyun YongHyeon 		if (error == 0)
7484f1ff93aSPyun YongHyeon 			jme_reg_macaddr(sc);
7494f1ff93aSPyun YongHyeon 	} else {
7504f1ff93aSPyun YongHyeon 		error = ENOENT;
751a5ebadc6SPyun YongHyeon 		reg = CSR_READ_4(sc, JME_SMBCSR);
752a5ebadc6SPyun YongHyeon 		if ((reg & SMBCSR_EEPROM_PRESENT) != 0)
753a5ebadc6SPyun YongHyeon 			error = jme_eeprom_macaddr(sc);
7544f1ff93aSPyun YongHyeon 		if (error != 0 && bootverbose)
755a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
756a5ebadc6SPyun YongHyeon 			    "ethernet hardware address not found in EEPROM.\n");
7574f1ff93aSPyun YongHyeon 		if (error != 0)
758a5ebadc6SPyun YongHyeon 			jme_reg_macaddr(sc);
759a5ebadc6SPyun YongHyeon 	}
760a5ebadc6SPyun YongHyeon 
761a5ebadc6SPyun YongHyeon 	/*
762a5ebadc6SPyun YongHyeon 	 * Save PHY address.
763a5ebadc6SPyun YongHyeon 	 * Integrated JR0211 has fixed PHY address whereas FPGA version
764a5ebadc6SPyun YongHyeon 	 * requires PHY probing to get correct PHY address.
765a5ebadc6SPyun YongHyeon 	 */
766a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_FPGA) == 0) {
767a5ebadc6SPyun YongHyeon 		sc->jme_phyaddr = CSR_READ_4(sc, JME_GPREG0) &
768a5ebadc6SPyun YongHyeon 		    GPREG0_PHY_ADDR_MASK;
769a5ebadc6SPyun YongHyeon 		if (bootverbose)
770a5ebadc6SPyun YongHyeon 			device_printf(dev, "PHY is at address %d.\n",
771a5ebadc6SPyun YongHyeon 			    sc->jme_phyaddr);
772a5ebadc6SPyun YongHyeon 	} else
773a5ebadc6SPyun YongHyeon 		sc->jme_phyaddr = 0;
774a5ebadc6SPyun YongHyeon 
775a5ebadc6SPyun YongHyeon 	/* Set max allowable DMA size. */
7763b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &i) == 0) {
777a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_PCIE;
778389c8bd5SGavin Atkinson 		burst = pci_read_config(dev, i + PCIER_DEVICE_CTL, 2);
779a5ebadc6SPyun YongHyeon 		if (bootverbose) {
780a5ebadc6SPyun YongHyeon 			device_printf(dev, "Read request size : %d bytes.\n",
781a5ebadc6SPyun YongHyeon 			    128 << ((burst >> 12) & 0x07));
782a5ebadc6SPyun YongHyeon 			device_printf(dev, "TLP payload size : %d bytes.\n",
783a5ebadc6SPyun YongHyeon 			    128 << ((burst >> 5) & 0x07));
784a5ebadc6SPyun YongHyeon 		}
785a5ebadc6SPyun YongHyeon 		switch ((burst >> 12) & 0x07) {
786a5ebadc6SPyun YongHyeon 		case 0:
787a5ebadc6SPyun YongHyeon 			sc->jme_tx_dma_size = TXCSR_DMA_SIZE_128;
788a5ebadc6SPyun YongHyeon 			break;
789a5ebadc6SPyun YongHyeon 		case 1:
790a5ebadc6SPyun YongHyeon 			sc->jme_tx_dma_size = TXCSR_DMA_SIZE_256;
791a5ebadc6SPyun YongHyeon 			break;
792a5ebadc6SPyun YongHyeon 		default:
793a5ebadc6SPyun YongHyeon 			sc->jme_tx_dma_size = TXCSR_DMA_SIZE_512;
794a5ebadc6SPyun YongHyeon 			break;
795a5ebadc6SPyun YongHyeon 		}
796a5ebadc6SPyun YongHyeon 		sc->jme_rx_dma_size = RXCSR_DMA_SIZE_128;
797a5ebadc6SPyun YongHyeon 	} else {
798a5ebadc6SPyun YongHyeon 		sc->jme_tx_dma_size = TXCSR_DMA_SIZE_512;
799a5ebadc6SPyun YongHyeon 		sc->jme_rx_dma_size = RXCSR_DMA_SIZE_128;
800a5ebadc6SPyun YongHyeon 	}
801a5ebadc6SPyun YongHyeon 	/* Create coalescing sysctl node. */
802a5ebadc6SPyun YongHyeon 	jme_sysctl_node(sc);
8039dda5c8fSPyun YongHyeon 	if ((error = jme_dma_alloc(sc)) != 0)
804a5ebadc6SPyun YongHyeon 		goto fail;
805a5ebadc6SPyun YongHyeon 
806a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp = if_alloc(IFT_ETHER);
80759dc03deSJustin Hibbits 	if_setsoftc(ifp, sc);
808a5ebadc6SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
80959dc03deSJustin Hibbits 	if_setflags(ifp, IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST);
81059dc03deSJustin Hibbits 	if_setioctlfn(ifp, jme_ioctl);
81159dc03deSJustin Hibbits 	if_setstartfn(ifp, jme_start);
81259dc03deSJustin Hibbits 	if_setinitfn(ifp, jme_init);
81359dc03deSJustin Hibbits 	if_setsendqlen(ifp, JME_TX_RING_CNT - 1);
81459dc03deSJustin Hibbits 	if_setsendqready(ifp);
815a5ebadc6SPyun YongHyeon 	/* JMC250 supports Tx/Rx checksum offload as well as TSO. */
81659dc03deSJustin Hibbits 	if_setcapabilities(ifp, IFCAP_HWCSUM | IFCAP_TSO4);
81759dc03deSJustin Hibbits 	if_sethwassist(ifp, JME_CSUM_FEATURES | CSUM_TSO);
8183b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &pmc) == 0) {
819a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_PMCAP;
82059dc03deSJustin Hibbits 		if_setcapabilitiesbit(ifp, IFCAP_WOL_MAGIC, 0);
821a5ebadc6SPyun YongHyeon 	}
82259dc03deSJustin Hibbits 	if_setcapenable(ifp, if_getcapabilities(ifp));
823a5ebadc6SPyun YongHyeon 
8244f1ff93aSPyun YongHyeon 	/* Wakeup PHY. */
8254f1ff93aSPyun YongHyeon 	jme_phy_up(sc);
8264f1ff93aSPyun YongHyeon 	mii_flags = MIIF_DOPAUSE;
8274f1ff93aSPyun YongHyeon 	/* Ask PHY calibration to PHY driver. */
8284f1ff93aSPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5)
8294f1ff93aSPyun YongHyeon 		mii_flags |= MIIF_MACPRIV0;
830a5ebadc6SPyun YongHyeon 	/* Set up MII bus. */
8318e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->jme_miibus, ifp, jme_mediachange,
832f25c5972SPyun YongHyeon 	    jme_mediastatus, BMSR_DEFCAPMASK,
833f25c5972SPyun YongHyeon 	    sc->jme_flags & JME_FLAG_FPGA ? MII_PHY_ANY : sc->jme_phyaddr,
8344f1ff93aSPyun YongHyeon 	    MII_OFFSET_ANY, mii_flags);
8358e5d93dbSMarius Strobl 	if (error != 0) {
8368e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
837a5ebadc6SPyun YongHyeon 		goto fail;
838a5ebadc6SPyun YongHyeon 	}
839a5ebadc6SPyun YongHyeon 
840a5ebadc6SPyun YongHyeon 	/*
841a5ebadc6SPyun YongHyeon 	 * Force PHY to FPGA mode.
842a5ebadc6SPyun YongHyeon 	 */
843a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_FPGA) != 0) {
844a5ebadc6SPyun YongHyeon 		mii = device_get_softc(sc->jme_miibus);
845a5ebadc6SPyun YongHyeon 		if (mii->mii_instance != 0) {
846a5ebadc6SPyun YongHyeon 			LIST_FOREACH(miisc, &mii->mii_phys, mii_list) {
847a5ebadc6SPyun YongHyeon 				if (miisc->mii_phy != 0) {
848a5ebadc6SPyun YongHyeon 					sc->jme_phyaddr = miisc->mii_phy;
849a5ebadc6SPyun YongHyeon 					break;
850a5ebadc6SPyun YongHyeon 				}
851a5ebadc6SPyun YongHyeon 			}
852a5ebadc6SPyun YongHyeon 			if (sc->jme_phyaddr != 0) {
853a5ebadc6SPyun YongHyeon 				device_printf(sc->jme_dev,
854a5ebadc6SPyun YongHyeon 				    "FPGA PHY is at %d\n", sc->jme_phyaddr);
855a5ebadc6SPyun YongHyeon 				/* vendor magic. */
856a5ebadc6SPyun YongHyeon 				jme_miibus_writereg(dev, sc->jme_phyaddr, 27,
857a5ebadc6SPyun YongHyeon 				    0x0004);
858a5ebadc6SPyun YongHyeon 			}
859a5ebadc6SPyun YongHyeon 		}
860a5ebadc6SPyun YongHyeon 	}
861a5ebadc6SPyun YongHyeon 
862a5ebadc6SPyun YongHyeon 	ether_ifattach(ifp, sc->jme_eaddr);
863a5ebadc6SPyun YongHyeon 
864a5ebadc6SPyun YongHyeon 	/* VLAN capability setup */
86559dc03deSJustin Hibbits 	if_setcapabilitiesbit(ifp, IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING |
86659dc03deSJustin Hibbits 	    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO, 0);
86759dc03deSJustin Hibbits 	if_setcapenable(ifp, if_getcapabilities(ifp));
868a5ebadc6SPyun YongHyeon 
869a5ebadc6SPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
87059dc03deSJustin Hibbits 	if_setifheaderlen(ifp, sizeof(struct ether_vlan_header));
871a5ebadc6SPyun YongHyeon 
872a5ebadc6SPyun YongHyeon 	/* Create local taskq. */
873a5ebadc6SPyun YongHyeon 	sc->jme_tq = taskqueue_create_fast("jme_taskq", M_WAITOK,
874a5ebadc6SPyun YongHyeon 	    taskqueue_thread_enqueue, &sc->jme_tq);
875a5ebadc6SPyun YongHyeon 	taskqueue_start_threads(&sc->jme_tq, 1, PI_NET, "%s taskq",
876a5ebadc6SPyun YongHyeon 	    device_get_nameunit(sc->jme_dev));
877a5ebadc6SPyun YongHyeon 
8787bcbe6cbSPyun YongHyeon 	for (i = 0; i < 1; i++) {
879a5ebadc6SPyun YongHyeon 		error = bus_setup_intr(dev, sc->jme_irq[i],
880a5ebadc6SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, jme_intr, NULL, sc,
881a5ebadc6SPyun YongHyeon 		    &sc->jme_intrhand[i]);
882a5ebadc6SPyun YongHyeon 		if (error != 0)
883a5ebadc6SPyun YongHyeon 			break;
884a5ebadc6SPyun YongHyeon 	}
885a5ebadc6SPyun YongHyeon 
886a5ebadc6SPyun YongHyeon 	if (error != 0) {
887a5ebadc6SPyun YongHyeon 		device_printf(dev, "could not set up interrupt handler.\n");
888a5ebadc6SPyun YongHyeon 		taskqueue_free(sc->jme_tq);
889a5ebadc6SPyun YongHyeon 		sc->jme_tq = NULL;
890a5ebadc6SPyun YongHyeon 		ether_ifdetach(ifp);
891a5ebadc6SPyun YongHyeon 		goto fail;
892a5ebadc6SPyun YongHyeon 	}
893a5ebadc6SPyun YongHyeon 
894a5ebadc6SPyun YongHyeon fail:
895a5ebadc6SPyun YongHyeon 	if (error != 0)
896a5ebadc6SPyun YongHyeon 		jme_detach(dev);
897a5ebadc6SPyun YongHyeon 
898a5ebadc6SPyun YongHyeon 	return (error);
899a5ebadc6SPyun YongHyeon }
900a5ebadc6SPyun YongHyeon 
901a5ebadc6SPyun YongHyeon static int
902a5ebadc6SPyun YongHyeon jme_detach(device_t dev)
903a5ebadc6SPyun YongHyeon {
904a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
90559dc03deSJustin Hibbits 	if_t ifp;
9067bcbe6cbSPyun YongHyeon 	int i;
907a5ebadc6SPyun YongHyeon 
908a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
909a5ebadc6SPyun YongHyeon 
910a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
911a5ebadc6SPyun YongHyeon 	if (device_is_attached(dev)) {
912a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
913a5ebadc6SPyun YongHyeon 		sc->jme_flags |= JME_FLAG_DETACH;
914a5ebadc6SPyun YongHyeon 		jme_stop(sc);
915a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
916a5ebadc6SPyun YongHyeon 		callout_drain(&sc->jme_tick_ch);
917a5ebadc6SPyun YongHyeon 		taskqueue_drain(sc->jme_tq, &sc->jme_int_task);
918a5ebadc6SPyun YongHyeon 		taskqueue_drain(taskqueue_swi, &sc->jme_link_task);
9194f1ff93aSPyun YongHyeon 		/* Restore possibly modified station address. */
9204f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_EFUSE) != 0)
9214f1ff93aSPyun YongHyeon 			jme_set_macaddr(sc, sc->jme_eaddr);
922a5ebadc6SPyun YongHyeon 		ether_ifdetach(ifp);
923a5ebadc6SPyun YongHyeon 	}
924a5ebadc6SPyun YongHyeon 
925a5ebadc6SPyun YongHyeon 	if (sc->jme_tq != NULL) {
926a5ebadc6SPyun YongHyeon 		taskqueue_drain(sc->jme_tq, &sc->jme_int_task);
927a5ebadc6SPyun YongHyeon 		taskqueue_free(sc->jme_tq);
928a5ebadc6SPyun YongHyeon 		sc->jme_tq = NULL;
929a5ebadc6SPyun YongHyeon 	}
930a5ebadc6SPyun YongHyeon 
931a5ebadc6SPyun YongHyeon 	bus_generic_detach(dev);
932a5ebadc6SPyun YongHyeon 	jme_dma_free(sc);
933a5ebadc6SPyun YongHyeon 
934a5ebadc6SPyun YongHyeon 	if (ifp != NULL) {
935a5ebadc6SPyun YongHyeon 		if_free(ifp);
936a5ebadc6SPyun YongHyeon 		sc->jme_ifp = NULL;
937a5ebadc6SPyun YongHyeon 	}
938a5ebadc6SPyun YongHyeon 
9397bcbe6cbSPyun YongHyeon 	for (i = 0; i < 1; i++) {
940a5ebadc6SPyun YongHyeon 		if (sc->jme_intrhand[i] != NULL) {
941a5ebadc6SPyun YongHyeon 			bus_teardown_intr(dev, sc->jme_irq[i],
942a5ebadc6SPyun YongHyeon 			    sc->jme_intrhand[i]);
943a5ebadc6SPyun YongHyeon 			sc->jme_intrhand[i] = NULL;
944a5ebadc6SPyun YongHyeon 		}
945a5ebadc6SPyun YongHyeon 	}
946a5ebadc6SPyun YongHyeon 
947cd33cef7SPyun YongHyeon 	if (sc->jme_irq[0] != NULL)
948a5ebadc6SPyun YongHyeon 		bus_release_resources(dev, sc->jme_irq_spec, sc->jme_irq);
949a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & (JME_FLAG_MSIX | JME_FLAG_MSI)) != 0)
950a5ebadc6SPyun YongHyeon 		pci_release_msi(dev);
951cd33cef7SPyun YongHyeon 	if (sc->jme_res[0] != NULL)
952a5ebadc6SPyun YongHyeon 		bus_release_resources(dev, sc->jme_res_spec, sc->jme_res);
953a5ebadc6SPyun YongHyeon 	mtx_destroy(&sc->jme_mtx);
954a5ebadc6SPyun YongHyeon 
955a5ebadc6SPyun YongHyeon 	return (0);
956a5ebadc6SPyun YongHyeon }
957a5ebadc6SPyun YongHyeon 
958450ab472SPyun YongHyeon #define	JME_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
959450ab472SPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
960450ab472SPyun YongHyeon 
961a5ebadc6SPyun YongHyeon static void
962a5ebadc6SPyun YongHyeon jme_sysctl_node(struct jme_softc *sc)
963a5ebadc6SPyun YongHyeon {
964450ab472SPyun YongHyeon 	struct sysctl_ctx_list *ctx;
965450ab472SPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
966450ab472SPyun YongHyeon 	struct sysctl_oid *tree;
967450ab472SPyun YongHyeon 	struct jme_hw_stats *stats;
968a5ebadc6SPyun YongHyeon 	int error;
969a5ebadc6SPyun YongHyeon 
970450ab472SPyun YongHyeon 	stats = &sc->jme_stats;
971450ab472SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->jme_dev);
972450ab472SPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->jme_dev));
973a5ebadc6SPyun YongHyeon 
974450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "tx_coal_to",
9757029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->jme_tx_coal_to,
9767029da5cSPawel Biernacki 	    0, sysctl_hw_jme_tx_coal_to, "I", "jme tx coalescing timeout");
977a5ebadc6SPyun YongHyeon 
978450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "tx_coal_pkt",
9797029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->jme_tx_coal_pkt,
9807029da5cSPawel Biernacki 	    0, sysctl_hw_jme_tx_coal_pkt, "I", "jme tx coalescing packet");
981a5ebadc6SPyun YongHyeon 
982450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "rx_coal_to",
9837029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->jme_rx_coal_to,
9847029da5cSPawel Biernacki 	    0, sysctl_hw_jme_rx_coal_to, "I", "jme rx coalescing timeout");
985a5ebadc6SPyun YongHyeon 
986450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "rx_coal_pkt",
9877029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->jme_rx_coal_pkt,
9887029da5cSPawel Biernacki 	    0, sysctl_hw_jme_rx_coal_pkt, "I", "jme rx coalescing packet");
989450ab472SPyun YongHyeon 
990450ab472SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit",
9917029da5cSPawel Biernacki 	    CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT,
9927029da5cSPawel Biernacki 	    &sc->jme_process_limit, 0, sysctl_hw_jme_proc_limit, "I",
993a5ebadc6SPyun YongHyeon 	    "max number of Rx events to process");
994a5ebadc6SPyun YongHyeon 
995a5ebadc6SPyun YongHyeon 	/* Pull in device tunables. */
996a5ebadc6SPyun YongHyeon 	sc->jme_process_limit = JME_PROC_DEFAULT;
997a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
998a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "process_limit",
999a5ebadc6SPyun YongHyeon 	    &sc->jme_process_limit);
1000a5ebadc6SPyun YongHyeon 	if (error == 0) {
1001a5ebadc6SPyun YongHyeon 		if (sc->jme_process_limit < JME_PROC_MIN ||
1002a5ebadc6SPyun YongHyeon 		    sc->jme_process_limit > JME_PROC_MAX) {
1003a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1004a5ebadc6SPyun YongHyeon 			    "process_limit value out of range; "
1005a5ebadc6SPyun YongHyeon 			    "using default: %d\n", JME_PROC_DEFAULT);
1006a5ebadc6SPyun YongHyeon 			sc->jme_process_limit = JME_PROC_DEFAULT;
1007a5ebadc6SPyun YongHyeon 		}
1008a5ebadc6SPyun YongHyeon 	}
1009a5ebadc6SPyun YongHyeon 
1010a5ebadc6SPyun YongHyeon 	sc->jme_tx_coal_to = PCCTX_COAL_TO_DEFAULT;
1011a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1012a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "tx_coal_to", &sc->jme_tx_coal_to);
1013a5ebadc6SPyun YongHyeon 	if (error == 0) {
1014a5ebadc6SPyun YongHyeon 		if (sc->jme_tx_coal_to < PCCTX_COAL_TO_MIN ||
1015a5ebadc6SPyun YongHyeon 		    sc->jme_tx_coal_to > PCCTX_COAL_TO_MAX) {
1016a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1017a5ebadc6SPyun YongHyeon 			    "tx_coal_to value out of range; "
1018a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCTX_COAL_TO_DEFAULT);
1019a5ebadc6SPyun YongHyeon 			sc->jme_tx_coal_to = PCCTX_COAL_TO_DEFAULT;
1020a5ebadc6SPyun YongHyeon 		}
1021a5ebadc6SPyun YongHyeon 	}
1022a5ebadc6SPyun YongHyeon 
1023a5ebadc6SPyun YongHyeon 	sc->jme_tx_coal_pkt = PCCTX_COAL_PKT_DEFAULT;
1024a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1025a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "tx_coal_pkt", &sc->jme_tx_coal_to);
1026a5ebadc6SPyun YongHyeon 	if (error == 0) {
1027a5ebadc6SPyun YongHyeon 		if (sc->jme_tx_coal_pkt < PCCTX_COAL_PKT_MIN ||
1028a5ebadc6SPyun YongHyeon 		    sc->jme_tx_coal_pkt > PCCTX_COAL_PKT_MAX) {
1029a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1030a5ebadc6SPyun YongHyeon 			    "tx_coal_pkt value out of range; "
1031a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCTX_COAL_PKT_DEFAULT);
1032a5ebadc6SPyun YongHyeon 			sc->jme_tx_coal_pkt = PCCTX_COAL_PKT_DEFAULT;
1033a5ebadc6SPyun YongHyeon 		}
1034a5ebadc6SPyun YongHyeon 	}
1035a5ebadc6SPyun YongHyeon 
1036a5ebadc6SPyun YongHyeon 	sc->jme_rx_coal_to = PCCRX_COAL_TO_DEFAULT;
1037a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1038a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "rx_coal_to", &sc->jme_rx_coal_to);
1039a5ebadc6SPyun YongHyeon 	if (error == 0) {
1040a5ebadc6SPyun YongHyeon 		if (sc->jme_rx_coal_to < PCCRX_COAL_TO_MIN ||
1041a5ebadc6SPyun YongHyeon 		    sc->jme_rx_coal_to > PCCRX_COAL_TO_MAX) {
1042a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1043a5ebadc6SPyun YongHyeon 			    "rx_coal_to value out of range; "
1044a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCRX_COAL_TO_DEFAULT);
1045a5ebadc6SPyun YongHyeon 			sc->jme_rx_coal_to = PCCRX_COAL_TO_DEFAULT;
1046a5ebadc6SPyun YongHyeon 		}
1047a5ebadc6SPyun YongHyeon 	}
1048a5ebadc6SPyun YongHyeon 
1049a5ebadc6SPyun YongHyeon 	sc->jme_rx_coal_pkt = PCCRX_COAL_PKT_DEFAULT;
1050a5ebadc6SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->jme_dev),
1051a5ebadc6SPyun YongHyeon 	    device_get_unit(sc->jme_dev), "rx_coal_pkt", &sc->jme_rx_coal_to);
1052a5ebadc6SPyun YongHyeon 	if (error == 0) {
1053a5ebadc6SPyun YongHyeon 		if (sc->jme_rx_coal_pkt < PCCRX_COAL_PKT_MIN ||
1054a5ebadc6SPyun YongHyeon 		    sc->jme_rx_coal_pkt > PCCRX_COAL_PKT_MAX) {
1055a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1056a5ebadc6SPyun YongHyeon 			    "tx_coal_pkt value out of range; "
1057a5ebadc6SPyun YongHyeon 			    "using default: %d\n", PCCRX_COAL_PKT_DEFAULT);
1058a5ebadc6SPyun YongHyeon 			sc->jme_rx_coal_pkt = PCCRX_COAL_PKT_DEFAULT;
1059a5ebadc6SPyun YongHyeon 		}
1060a5ebadc6SPyun YongHyeon 	}
1061450ab472SPyun YongHyeon 
1062450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
1063450ab472SPyun YongHyeon 		return;
1064450ab472SPyun YongHyeon 
10657029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats",
10667029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "JME statistics");
1067450ab472SPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
1068450ab472SPyun YongHyeon 
1069450ab472SPyun YongHyeon 	/* Rx statistics. */
10707029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx",
10717029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Rx MAC statistics");
1072450ab472SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1073450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1074450ab472SPyun YongHyeon 	    &stats->rx_good_frames, "Good frames");
1075450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "crc_errs",
1076450ab472SPyun YongHyeon 	    &stats->rx_crc_errs, "CRC errors");
1077450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "mii_errs",
1078450ab472SPyun YongHyeon 	    &stats->rx_mii_errs, "MII errors");
1079450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
1080450ab472SPyun YongHyeon 	    &stats->rx_fifo_oflows, "FIFO overflows");
1081450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "desc_empty",
1082450ab472SPyun YongHyeon 	    &stats->rx_desc_empty, "Descriptor empty");
1083450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "bad_frames",
1084450ab472SPyun YongHyeon 	    &stats->rx_bad_frames, "Bad frames");
1085450ab472SPyun YongHyeon 
1086450ab472SPyun YongHyeon 	/* Tx statistics. */
10877029da5cSPawel Biernacki 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx",
10887029da5cSPawel Biernacki 	    CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Tx MAC statistics");
1089450ab472SPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1090450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1091450ab472SPyun YongHyeon 	    &stats->tx_good_frames, "Good frames");
1092450ab472SPyun YongHyeon 	JME_SYSCTL_STAT_ADD32(ctx, child, "bad_frames",
1093450ab472SPyun YongHyeon 	    &stats->tx_bad_frames, "Bad frames");
1094a5ebadc6SPyun YongHyeon }
1095a5ebadc6SPyun YongHyeon 
1096450ab472SPyun YongHyeon #undef	JME_SYSCTL_STAT_ADD32
1097450ab472SPyun YongHyeon 
1098a5ebadc6SPyun YongHyeon struct jme_dmamap_arg {
1099a5ebadc6SPyun YongHyeon 	bus_addr_t	jme_busaddr;
1100a5ebadc6SPyun YongHyeon };
1101a5ebadc6SPyun YongHyeon 
1102a5ebadc6SPyun YongHyeon static void
1103a5ebadc6SPyun YongHyeon jme_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1104a5ebadc6SPyun YongHyeon {
1105a5ebadc6SPyun YongHyeon 	struct jme_dmamap_arg *ctx;
1106a5ebadc6SPyun YongHyeon 
1107a5ebadc6SPyun YongHyeon 	if (error != 0)
1108a5ebadc6SPyun YongHyeon 		return;
1109a5ebadc6SPyun YongHyeon 
1110a5ebadc6SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1111a5ebadc6SPyun YongHyeon 
1112a5ebadc6SPyun YongHyeon 	ctx = (struct jme_dmamap_arg *)arg;
1113a5ebadc6SPyun YongHyeon 	ctx->jme_busaddr = segs[0].ds_addr;
1114a5ebadc6SPyun YongHyeon }
1115a5ebadc6SPyun YongHyeon 
1116a5ebadc6SPyun YongHyeon static int
1117a5ebadc6SPyun YongHyeon jme_dma_alloc(struct jme_softc *sc)
1118a5ebadc6SPyun YongHyeon {
1119a5ebadc6SPyun YongHyeon 	struct jme_dmamap_arg ctx;
1120a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
1121a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
1122a5ebadc6SPyun YongHyeon 	bus_addr_t lowaddr, rx_ring_end, tx_ring_end;
1123a5ebadc6SPyun YongHyeon 	int error, i;
1124a5ebadc6SPyun YongHyeon 
1125a5ebadc6SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
1126f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_DMA32BIT) != 0)
1127f37739d7SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1128a5ebadc6SPyun YongHyeon 
1129a5ebadc6SPyun YongHyeon again:
1130a5ebadc6SPyun YongHyeon 	/* Create parent ring tag. */
1131a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->jme_dev),/* parent */
1132a5ebadc6SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
1133a5ebadc6SPyun YongHyeon 	    lowaddr,			/* lowaddr */
1134a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1135a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1136a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1137a5ebadc6SPyun YongHyeon 	    0,				/* nsegments */
1138a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1139a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1140a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1141a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_ring_tag);
1142a5ebadc6SPyun YongHyeon 	if (error != 0) {
1143a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1144a5ebadc6SPyun YongHyeon 		    "could not create parent ring DMA tag.\n");
1145a5ebadc6SPyun YongHyeon 		goto fail;
1146a5ebadc6SPyun YongHyeon 	}
1147a5ebadc6SPyun YongHyeon 	/* Create tag for Tx ring. */
1148a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_ring_tag,/* parent */
1149a5ebadc6SPyun YongHyeon 	    JME_TX_RING_ALIGN, 0,	/* algnmnt, boundary */
1150a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1151a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1152a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1153a5ebadc6SPyun YongHyeon 	    JME_TX_RING_SIZE,		/* maxsize */
1154a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1155a5ebadc6SPyun YongHyeon 	    JME_TX_RING_SIZE,		/* maxsegsize */
1156a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1157a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1158a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_tx_ring_tag);
1159a5ebadc6SPyun YongHyeon 	if (error != 0) {
1160a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1161a5ebadc6SPyun YongHyeon 		    "could not allocate Tx ring DMA tag.\n");
1162a5ebadc6SPyun YongHyeon 		goto fail;
1163a5ebadc6SPyun YongHyeon 	}
1164a5ebadc6SPyun YongHyeon 
1165a5ebadc6SPyun YongHyeon 	/* Create tag for Rx ring. */
1166a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_ring_tag,/* parent */
1167a5ebadc6SPyun YongHyeon 	    JME_RX_RING_ALIGN, 0,	/* algnmnt, boundary */
1168a5ebadc6SPyun YongHyeon 	    lowaddr,			/* lowaddr */
1169a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1170a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1171a5ebadc6SPyun YongHyeon 	    JME_RX_RING_SIZE,		/* maxsize */
1172a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1173a5ebadc6SPyun YongHyeon 	    JME_RX_RING_SIZE,		/* maxsegsize */
1174a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1175a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1176a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_ring_tag);
1177a5ebadc6SPyun YongHyeon 	if (error != 0) {
1178a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1179a5ebadc6SPyun YongHyeon 		    "could not allocate Rx ring DMA tag.\n");
1180a5ebadc6SPyun YongHyeon 		goto fail;
1181a5ebadc6SPyun YongHyeon 	}
1182a5ebadc6SPyun YongHyeon 
1183a5ebadc6SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
1184a5ebadc6SPyun YongHyeon 	error = bus_dmamem_alloc(sc->jme_cdata.jme_tx_ring_tag,
1185a5ebadc6SPyun YongHyeon 	    (void **)&sc->jme_rdata.jme_tx_ring,
1186a5ebadc6SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1187a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_tx_ring_map);
1188a5ebadc6SPyun YongHyeon 	if (error != 0) {
1189a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1190a5ebadc6SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
1191a5ebadc6SPyun YongHyeon 		goto fail;
1192a5ebadc6SPyun YongHyeon 	}
1193a5ebadc6SPyun YongHyeon 
1194a5ebadc6SPyun YongHyeon 	ctx.jme_busaddr = 0;
1195a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load(sc->jme_cdata.jme_tx_ring_tag,
1196a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map, sc->jme_rdata.jme_tx_ring,
1197a5ebadc6SPyun YongHyeon 	    JME_TX_RING_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
1198a5ebadc6SPyun YongHyeon 	if (error != 0 || ctx.jme_busaddr == 0) {
1199a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1200a5ebadc6SPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
1201a5ebadc6SPyun YongHyeon 		goto fail;
1202a5ebadc6SPyun YongHyeon 	}
1203a5ebadc6SPyun YongHyeon 	sc->jme_rdata.jme_tx_ring_paddr = ctx.jme_busaddr;
1204a5ebadc6SPyun YongHyeon 
1205a5ebadc6SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
1206a5ebadc6SPyun YongHyeon 	error = bus_dmamem_alloc(sc->jme_cdata.jme_rx_ring_tag,
1207a5ebadc6SPyun YongHyeon 	    (void **)&sc->jme_rdata.jme_rx_ring,
1208a5ebadc6SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1209a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_ring_map);
1210a5ebadc6SPyun YongHyeon 	if (error != 0) {
1211a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1212a5ebadc6SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
1213a5ebadc6SPyun YongHyeon 		goto fail;
1214a5ebadc6SPyun YongHyeon 	}
1215a5ebadc6SPyun YongHyeon 
1216a5ebadc6SPyun YongHyeon 	ctx.jme_busaddr = 0;
1217a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load(sc->jme_cdata.jme_rx_ring_tag,
1218a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_ring_map, sc->jme_rdata.jme_rx_ring,
1219a5ebadc6SPyun YongHyeon 	    JME_RX_RING_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
1220a5ebadc6SPyun YongHyeon 	if (error != 0 || ctx.jme_busaddr == 0) {
1221a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1222a5ebadc6SPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
1223a5ebadc6SPyun YongHyeon 		goto fail;
1224a5ebadc6SPyun YongHyeon 	}
1225a5ebadc6SPyun YongHyeon 	sc->jme_rdata.jme_rx_ring_paddr = ctx.jme_busaddr;
1226a5ebadc6SPyun YongHyeon 
1227f37739d7SPyun YongHyeon 	if (lowaddr != BUS_SPACE_MAXADDR_32BIT) {
1228a5ebadc6SPyun YongHyeon 		/* Tx/Rx descriptor queue should reside within 4GB boundary. */
1229f37739d7SPyun YongHyeon 		tx_ring_end = sc->jme_rdata.jme_tx_ring_paddr +
1230f37739d7SPyun YongHyeon 		    JME_TX_RING_SIZE;
1231f37739d7SPyun YongHyeon 		rx_ring_end = sc->jme_rdata.jme_rx_ring_paddr +
1232f37739d7SPyun YongHyeon 		    JME_RX_RING_SIZE;
1233a5ebadc6SPyun YongHyeon 		if ((JME_ADDR_HI(tx_ring_end) !=
1234a5ebadc6SPyun YongHyeon 		    JME_ADDR_HI(sc->jme_rdata.jme_tx_ring_paddr)) ||
1235a5ebadc6SPyun YongHyeon 		    (JME_ADDR_HI(rx_ring_end) !=
1236a5ebadc6SPyun YongHyeon 		     JME_ADDR_HI(sc->jme_rdata.jme_rx_ring_paddr))) {
1237a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev, "4GB boundary crossed, "
1238a5ebadc6SPyun YongHyeon 			    "switching to 32bit DMA address mode.\n");
1239a5ebadc6SPyun YongHyeon 			jme_dma_free(sc);
1240a5ebadc6SPyun YongHyeon 			/* Limit DMA address space to 32bit and try again. */
1241a5ebadc6SPyun YongHyeon 			lowaddr = BUS_SPACE_MAXADDR_32BIT;
1242a5ebadc6SPyun YongHyeon 			goto again;
1243a5ebadc6SPyun YongHyeon 		}
1244f37739d7SPyun YongHyeon 	}
1245a5ebadc6SPyun YongHyeon 
1246f37739d7SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
1247f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_DMA32BIT) != 0)
1248f37739d7SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1249a5ebadc6SPyun YongHyeon 	/* Create parent buffer tag. */
1250a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->jme_dev),/* parent */
1251a5ebadc6SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
1252f37739d7SPyun YongHyeon 	    lowaddr,			/* lowaddr */
1253a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1254a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1255a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1256a5ebadc6SPyun YongHyeon 	    0,				/* nsegments */
1257a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1258a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1259a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1260a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_buffer_tag);
1261a5ebadc6SPyun YongHyeon 	if (error != 0) {
1262a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1263a5ebadc6SPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
1264a5ebadc6SPyun YongHyeon 		goto fail;
1265a5ebadc6SPyun YongHyeon 	}
1266a5ebadc6SPyun YongHyeon 
1267a5ebadc6SPyun YongHyeon 	/* Create shadow status block tag. */
1268a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */
1269a5ebadc6SPyun YongHyeon 	    JME_SSB_ALIGN, 0,		/* algnmnt, boundary */
1270a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1271a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1272a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1273a5ebadc6SPyun YongHyeon 	    JME_SSB_SIZE,		/* maxsize */
1274a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1275a5ebadc6SPyun YongHyeon 	    JME_SSB_SIZE,		/* maxsegsize */
1276a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1277a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1278a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_ssb_tag);
1279a5ebadc6SPyun YongHyeon 	if (error != 0) {
1280a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1281a5ebadc6SPyun YongHyeon 		    "could not create shared status block DMA tag.\n");
1282a5ebadc6SPyun YongHyeon 		goto fail;
1283a5ebadc6SPyun YongHyeon 	}
1284a5ebadc6SPyun YongHyeon 
1285a5ebadc6SPyun YongHyeon 	/* Create tag for Tx buffers. */
1286a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */
1287a5ebadc6SPyun YongHyeon 	    1, 0,			/* algnmnt, boundary */
1288a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1289a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1290a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1291a5ebadc6SPyun YongHyeon 	    JME_TSO_MAXSIZE,		/* maxsize */
1292a5ebadc6SPyun YongHyeon 	    JME_MAXTXSEGS,		/* nsegments */
1293a5ebadc6SPyun YongHyeon 	    JME_TSO_MAXSEGSIZE,		/* maxsegsize */
1294a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1295a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1296a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_tx_tag);
1297a5ebadc6SPyun YongHyeon 	if (error != 0) {
1298a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not create Tx DMA tag.\n");
1299a5ebadc6SPyun YongHyeon 		goto fail;
1300a5ebadc6SPyun YongHyeon 	}
1301a5ebadc6SPyun YongHyeon 
1302a5ebadc6SPyun YongHyeon 	/* Create tag for Rx buffers. */
1303a5ebadc6SPyun YongHyeon 	error = bus_dma_tag_create(sc->jme_cdata.jme_buffer_tag,/* parent */
1304a5ebadc6SPyun YongHyeon 	    JME_RX_BUF_ALIGN, 0,	/* algnmnt, boundary */
1305a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1306a5ebadc6SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1307a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1308a5ebadc6SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
1309a5ebadc6SPyun YongHyeon 	    1,				/* nsegments */
1310a5ebadc6SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
1311a5ebadc6SPyun YongHyeon 	    0,				/* flags */
1312a5ebadc6SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1313a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_tag);
1314a5ebadc6SPyun YongHyeon 	if (error != 0) {
1315a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not create Rx DMA tag.\n");
1316a5ebadc6SPyun YongHyeon 		goto fail;
1317a5ebadc6SPyun YongHyeon 	}
1318a5ebadc6SPyun YongHyeon 
1319a5ebadc6SPyun YongHyeon 	/*
1320a5ebadc6SPyun YongHyeon 	 * Allocate DMA'able memory and load the DMA map for shared
1321a5ebadc6SPyun YongHyeon 	 * status block.
1322a5ebadc6SPyun YongHyeon 	 */
1323a5ebadc6SPyun YongHyeon 	error = bus_dmamem_alloc(sc->jme_cdata.jme_ssb_tag,
1324a5ebadc6SPyun YongHyeon 	    (void **)&sc->jme_rdata.jme_ssb_block,
1325a5ebadc6SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1326a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_ssb_map);
1327a5ebadc6SPyun YongHyeon 	if (error != 0) {
1328a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not allocate DMA'able "
1329a5ebadc6SPyun YongHyeon 		    "memory for shared status block.\n");
1330a5ebadc6SPyun YongHyeon 		goto fail;
1331a5ebadc6SPyun YongHyeon 	}
1332a5ebadc6SPyun YongHyeon 
1333a5ebadc6SPyun YongHyeon 	ctx.jme_busaddr = 0;
1334a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load(sc->jme_cdata.jme_ssb_tag,
1335a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_ssb_map, sc->jme_rdata.jme_ssb_block,
1336a5ebadc6SPyun YongHyeon 	    JME_SSB_SIZE, jme_dmamap_cb, &ctx, BUS_DMA_NOWAIT);
1337a5ebadc6SPyun YongHyeon 	if (error != 0 || ctx.jme_busaddr == 0) {
1338a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "could not load DMA'able memory "
1339a5ebadc6SPyun YongHyeon 		    "for shared status block.\n");
1340a5ebadc6SPyun YongHyeon 		goto fail;
1341a5ebadc6SPyun YongHyeon 	}
1342a5ebadc6SPyun YongHyeon 	sc->jme_rdata.jme_ssb_block_paddr = ctx.jme_busaddr;
1343a5ebadc6SPyun YongHyeon 
1344a5ebadc6SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
1345a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_TX_RING_CNT; i++) {
1346a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[i];
1347a5ebadc6SPyun YongHyeon 		txd->tx_m = NULL;
1348a5ebadc6SPyun YongHyeon 		txd->tx_dmamap = NULL;
1349a5ebadc6SPyun YongHyeon 		error = bus_dmamap_create(sc->jme_cdata.jme_tx_tag, 0,
1350a5ebadc6SPyun YongHyeon 		    &txd->tx_dmamap);
1351a5ebadc6SPyun YongHyeon 		if (error != 0) {
1352a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1353a5ebadc6SPyun YongHyeon 			    "could not create Tx dmamap.\n");
1354a5ebadc6SPyun YongHyeon 			goto fail;
1355a5ebadc6SPyun YongHyeon 		}
1356a5ebadc6SPyun YongHyeon 	}
1357a5ebadc6SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
1358a5ebadc6SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->jme_cdata.jme_rx_tag, 0,
1359a5ebadc6SPyun YongHyeon 	    &sc->jme_cdata.jme_rx_sparemap)) != 0) {
1360a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev,
1361a5ebadc6SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
1362a5ebadc6SPyun YongHyeon 		goto fail;
1363a5ebadc6SPyun YongHyeon 	}
1364a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_RX_RING_CNT; i++) {
1365a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[i];
1366a5ebadc6SPyun YongHyeon 		rxd->rx_m = NULL;
1367a5ebadc6SPyun YongHyeon 		rxd->rx_dmamap = NULL;
1368a5ebadc6SPyun YongHyeon 		error = bus_dmamap_create(sc->jme_cdata.jme_rx_tag, 0,
1369a5ebadc6SPyun YongHyeon 		    &rxd->rx_dmamap);
1370a5ebadc6SPyun YongHyeon 		if (error != 0) {
1371a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev,
1372a5ebadc6SPyun YongHyeon 			    "could not create Rx dmamap.\n");
1373a5ebadc6SPyun YongHyeon 			goto fail;
1374a5ebadc6SPyun YongHyeon 		}
1375a5ebadc6SPyun YongHyeon 	}
1376a5ebadc6SPyun YongHyeon 
1377a5ebadc6SPyun YongHyeon fail:
1378a5ebadc6SPyun YongHyeon 	return (error);
1379a5ebadc6SPyun YongHyeon }
1380a5ebadc6SPyun YongHyeon 
1381a5ebadc6SPyun YongHyeon static void
1382a5ebadc6SPyun YongHyeon jme_dma_free(struct jme_softc *sc)
1383a5ebadc6SPyun YongHyeon {
1384a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
1385a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
1386a5ebadc6SPyun YongHyeon 	int i;
1387a5ebadc6SPyun YongHyeon 
1388a5ebadc6SPyun YongHyeon 	/* Tx ring */
1389a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_ring_tag != NULL) {
1390068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_tx_ring_paddr)
1391a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_tx_ring_tag,
1392a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_tx_ring_map);
1393068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_tx_ring)
1394a5ebadc6SPyun YongHyeon 			bus_dmamem_free(sc->jme_cdata.jme_tx_ring_tag,
1395a5ebadc6SPyun YongHyeon 			    sc->jme_rdata.jme_tx_ring,
1396a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_tx_ring_map);
1397a5ebadc6SPyun YongHyeon 		sc->jme_rdata.jme_tx_ring = NULL;
1398068d8643SJohn Baldwin 		sc->jme_rdata.jme_tx_ring_paddr = 0;
1399a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_tx_ring_tag);
1400a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_ring_tag = NULL;
1401a5ebadc6SPyun YongHyeon 	}
1402a5ebadc6SPyun YongHyeon 	/* Rx ring */
1403a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rx_ring_tag != NULL) {
1404068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_rx_ring_paddr)
1405a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_rx_ring_tag,
1406a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_rx_ring_map);
1407068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_rx_ring)
1408a5ebadc6SPyun YongHyeon 			bus_dmamem_free(sc->jme_cdata.jme_rx_ring_tag,
1409a5ebadc6SPyun YongHyeon 			    sc->jme_rdata.jme_rx_ring,
1410a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_rx_ring_map);
1411a5ebadc6SPyun YongHyeon 		sc->jme_rdata.jme_rx_ring = NULL;
1412068d8643SJohn Baldwin 		sc->jme_rdata.jme_rx_ring_paddr = 0;
1413a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_rx_ring_tag);
1414a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_ring_tag = NULL;
1415a5ebadc6SPyun YongHyeon 	}
1416a5ebadc6SPyun YongHyeon 	/* Tx buffers */
1417a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_tag != NULL) {
1418a5ebadc6SPyun YongHyeon 		for (i = 0; i < JME_TX_RING_CNT; i++) {
1419a5ebadc6SPyun YongHyeon 			txd = &sc->jme_cdata.jme_txdesc[i];
1420a5ebadc6SPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
1421a5ebadc6SPyun YongHyeon 				bus_dmamap_destroy(sc->jme_cdata.jme_tx_tag,
1422a5ebadc6SPyun YongHyeon 				    txd->tx_dmamap);
1423a5ebadc6SPyun YongHyeon 				txd->tx_dmamap = NULL;
1424a5ebadc6SPyun YongHyeon 			}
1425a5ebadc6SPyun YongHyeon 		}
1426a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_tx_tag);
1427a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_tag = NULL;
1428a5ebadc6SPyun YongHyeon 	}
1429a5ebadc6SPyun YongHyeon 	/* Rx buffers */
1430a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rx_tag != NULL) {
1431a5ebadc6SPyun YongHyeon 		for (i = 0; i < JME_RX_RING_CNT; i++) {
1432a5ebadc6SPyun YongHyeon 			rxd = &sc->jme_cdata.jme_rxdesc[i];
1433a5ebadc6SPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
1434a5ebadc6SPyun YongHyeon 				bus_dmamap_destroy(sc->jme_cdata.jme_rx_tag,
1435a5ebadc6SPyun YongHyeon 				    rxd->rx_dmamap);
1436a5ebadc6SPyun YongHyeon 				rxd->rx_dmamap = NULL;
1437a5ebadc6SPyun YongHyeon 			}
1438a5ebadc6SPyun YongHyeon 		}
1439a5ebadc6SPyun YongHyeon 		if (sc->jme_cdata.jme_rx_sparemap != NULL) {
1440a5ebadc6SPyun YongHyeon 			bus_dmamap_destroy(sc->jme_cdata.jme_rx_tag,
1441a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_rx_sparemap);
1442a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rx_sparemap = NULL;
1443a5ebadc6SPyun YongHyeon 		}
1444a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_rx_tag);
1445a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_tag = NULL;
1446a5ebadc6SPyun YongHyeon 	}
1447a5ebadc6SPyun YongHyeon 
1448a5ebadc6SPyun YongHyeon 	/* Shared status block. */
1449a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_ssb_tag != NULL) {
1450068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_ssb_block_paddr)
1451a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_ssb_tag,
1452a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_ssb_map);
1453068d8643SJohn Baldwin 		if (sc->jme_rdata.jme_ssb_block)
1454a5ebadc6SPyun YongHyeon 			bus_dmamem_free(sc->jme_cdata.jme_ssb_tag,
1455a5ebadc6SPyun YongHyeon 			    sc->jme_rdata.jme_ssb_block,
1456a5ebadc6SPyun YongHyeon 			    sc->jme_cdata.jme_ssb_map);
1457a5ebadc6SPyun YongHyeon 		sc->jme_rdata.jme_ssb_block = NULL;
1458068d8643SJohn Baldwin 		sc->jme_rdata.jme_ssb_block_paddr = 0;
1459a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_ssb_tag);
1460a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_ssb_tag = NULL;
1461a5ebadc6SPyun YongHyeon 	}
1462a5ebadc6SPyun YongHyeon 
1463a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_buffer_tag != NULL) {
1464a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_buffer_tag);
1465a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_buffer_tag = NULL;
1466a5ebadc6SPyun YongHyeon 	}
1467a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_ring_tag != NULL) {
1468a5ebadc6SPyun YongHyeon 		bus_dma_tag_destroy(sc->jme_cdata.jme_ring_tag);
1469a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_ring_tag = NULL;
1470a5ebadc6SPyun YongHyeon 	}
1471a5ebadc6SPyun YongHyeon }
1472a5ebadc6SPyun YongHyeon 
1473a5ebadc6SPyun YongHyeon /*
1474a5ebadc6SPyun YongHyeon  *	Make sure the interface is stopped at reboot time.
1475a5ebadc6SPyun YongHyeon  */
1476a5ebadc6SPyun YongHyeon static int
1477a5ebadc6SPyun YongHyeon jme_shutdown(device_t dev)
1478a5ebadc6SPyun YongHyeon {
1479a5ebadc6SPyun YongHyeon 
1480a5ebadc6SPyun YongHyeon 	return (jme_suspend(dev));
1481a5ebadc6SPyun YongHyeon }
1482a5ebadc6SPyun YongHyeon 
1483a5ebadc6SPyun YongHyeon /*
1484a5ebadc6SPyun YongHyeon  * Unlike other ethernet controllers, JMC250 requires
1485a5ebadc6SPyun YongHyeon  * explicit resetting link speed to 10/100Mbps as gigabit
1486a5ebadc6SPyun YongHyeon  * link will cunsume more power than 375mA.
1487a5ebadc6SPyun YongHyeon  * Note, we reset the link speed to 10/100Mbps with
1488a5ebadc6SPyun YongHyeon  * auto-negotiation but we don't know whether that operation
1489a5ebadc6SPyun YongHyeon  * would succeed or not as we have no control after powering
1490a5ebadc6SPyun YongHyeon  * off. If the renegotiation fail WOL may not work. Running
1491a5ebadc6SPyun YongHyeon  * at 1Gbps draws more power than 375mA at 3.3V which is
1492a5ebadc6SPyun YongHyeon  * specified in PCI specification and that would result in
1493a5ebadc6SPyun YongHyeon  * complete shutdowning power to ethernet controller.
1494a5ebadc6SPyun YongHyeon  *
1495a5ebadc6SPyun YongHyeon  * TODO
1496a5ebadc6SPyun YongHyeon  *  Save current negotiated media speed/duplex/flow-control
1497a5ebadc6SPyun YongHyeon  *  to softc and restore the same link again after resuming.
1498a5ebadc6SPyun YongHyeon  *  PHY handling such as power down/resetting to 100Mbps
1499a5ebadc6SPyun YongHyeon  *  may be better handled in suspend method in phy driver.
1500a5ebadc6SPyun YongHyeon  */
1501a5ebadc6SPyun YongHyeon static void
1502a5ebadc6SPyun YongHyeon jme_setlinkspeed(struct jme_softc *sc)
1503a5ebadc6SPyun YongHyeon {
1504a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
1505a5ebadc6SPyun YongHyeon 	int aneg, i;
1506a5ebadc6SPyun YongHyeon 
1507a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1508a5ebadc6SPyun YongHyeon 
1509a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
1510a5ebadc6SPyun YongHyeon 	mii_pollstat(mii);
1511a5ebadc6SPyun YongHyeon 	aneg = 0;
1512a5ebadc6SPyun YongHyeon 	if ((mii->mii_media_status & IFM_AVALID) != 0) {
1513a5ebadc6SPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
1514a5ebadc6SPyun YongHyeon 		case IFM_10_T:
1515a5ebadc6SPyun YongHyeon 		case IFM_100_TX:
1516a5ebadc6SPyun YongHyeon 			return;
1517a5ebadc6SPyun YongHyeon 		case IFM_1000_T:
1518a5ebadc6SPyun YongHyeon 			aneg++;
1519a5ebadc6SPyun YongHyeon 		default:
1520a5ebadc6SPyun YongHyeon 			break;
1521a5ebadc6SPyun YongHyeon 		}
1522a5ebadc6SPyun YongHyeon 	}
1523a5ebadc6SPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_100T2CR, 0);
1524a5ebadc6SPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_ANAR,
1525a5ebadc6SPyun YongHyeon 	    ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
1526a5ebadc6SPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR,
1527a5ebadc6SPyun YongHyeon 	    BMCR_AUTOEN | BMCR_STARTNEG);
1528a5ebadc6SPyun YongHyeon 	DELAY(1000);
1529a5ebadc6SPyun YongHyeon 	if (aneg != 0) {
1530a5ebadc6SPyun YongHyeon 		/* Poll link state until jme(4) get a 10/100 link. */
1531a5ebadc6SPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
1532a5ebadc6SPyun YongHyeon 			mii_pollstat(mii);
1533a5ebadc6SPyun YongHyeon 			if ((mii->mii_media_status & IFM_AVALID) != 0) {
1534a5ebadc6SPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
1535a5ebadc6SPyun YongHyeon 				case IFM_10_T:
1536a5ebadc6SPyun YongHyeon 				case IFM_100_TX:
1537a5ebadc6SPyun YongHyeon 					jme_mac_config(sc);
1538a5ebadc6SPyun YongHyeon 					return;
1539a5ebadc6SPyun YongHyeon 				default:
1540a5ebadc6SPyun YongHyeon 					break;
1541a5ebadc6SPyun YongHyeon 				}
1542a5ebadc6SPyun YongHyeon 			}
1543a5ebadc6SPyun YongHyeon 			JME_UNLOCK(sc);
1544a5ebadc6SPyun YongHyeon 			pause("jmelnk", hz);
1545a5ebadc6SPyun YongHyeon 			JME_LOCK(sc);
1546a5ebadc6SPyun YongHyeon 		}
1547a5ebadc6SPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
1548a5ebadc6SPyun YongHyeon 			device_printf(sc->jme_dev, "establishing link failed, "
1549a5ebadc6SPyun YongHyeon 			    "WOL may not work!");
1550a5ebadc6SPyun YongHyeon 	}
1551a5ebadc6SPyun YongHyeon 	/*
1552a5ebadc6SPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
1553a5ebadc6SPyun YongHyeon 	 * This is the last resort and may/may not work.
1554a5ebadc6SPyun YongHyeon 	 */
1555a5ebadc6SPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
1556a5ebadc6SPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
1557a5ebadc6SPyun YongHyeon 	jme_mac_config(sc);
1558a5ebadc6SPyun YongHyeon }
1559a5ebadc6SPyun YongHyeon 
1560a5ebadc6SPyun YongHyeon static void
1561a5ebadc6SPyun YongHyeon jme_setwol(struct jme_softc *sc)
1562a5ebadc6SPyun YongHyeon {
156359dc03deSJustin Hibbits 	if_t ifp;
1564a5ebadc6SPyun YongHyeon 	uint32_t gpr, pmcs;
1565a5ebadc6SPyun YongHyeon 	uint16_t pmstat;
1566a5ebadc6SPyun YongHyeon 	int pmc;
1567a5ebadc6SPyun YongHyeon 
1568a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1569a5ebadc6SPyun YongHyeon 
15703b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->jme_dev, PCIY_PMG, &pmc) != 0) {
1571f37739d7SPyun YongHyeon 		/* Remove Tx MAC/offload clock to save more power. */
1572f37739d7SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
1573f37739d7SPyun YongHyeon 			CSR_WRITE_4(sc, JME_GHC, CSR_READ_4(sc, JME_GHC) &
1574f37739d7SPyun YongHyeon 			    ~(GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100 |
1575f37739d7SPyun YongHyeon 			    GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000));
15764f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_RXCLK) != 0)
15774f1ff93aSPyun YongHyeon 			CSR_WRITE_4(sc, JME_GPREG1,
15784f1ff93aSPyun YongHyeon 			    CSR_READ_4(sc, JME_GPREG1) | GPREG1_RX_MAC_CLK_DIS);
1579a5ebadc6SPyun YongHyeon 		/* No PME capability, PHY power down. */
15804f1ff93aSPyun YongHyeon 		jme_phy_down(sc);
1581a5ebadc6SPyun YongHyeon 		return;
1582a5ebadc6SPyun YongHyeon 	}
1583a5ebadc6SPyun YongHyeon 
1584a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
1585a5ebadc6SPyun YongHyeon 	gpr = CSR_READ_4(sc, JME_GPREG0) & ~GPREG0_PME_ENB;
1586a5ebadc6SPyun YongHyeon 	pmcs = CSR_READ_4(sc, JME_PMCS);
1587a5ebadc6SPyun YongHyeon 	pmcs &= ~PMCS_WOL_ENB_MASK;
158859dc03deSJustin Hibbits 	if ((if_getcapenable(ifp) & IFCAP_WOL_MAGIC) != 0) {
1589a5ebadc6SPyun YongHyeon 		pmcs |= PMCS_MAGIC_FRAME | PMCS_MAGIC_FRAME_ENB;
1590a5ebadc6SPyun YongHyeon 		/* Enable PME message. */
1591a5ebadc6SPyun YongHyeon 		gpr |= GPREG0_PME_ENB;
1592a5ebadc6SPyun YongHyeon 		/* For gigabit controllers, reset link speed to 10/100. */
1593a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_FASTETH) == 0)
1594a5ebadc6SPyun YongHyeon 			jme_setlinkspeed(sc);
1595a5ebadc6SPyun YongHyeon 	}
1596a5ebadc6SPyun YongHyeon 
1597a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PMCS, pmcs);
1598a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GPREG0, gpr);
1599f37739d7SPyun YongHyeon 	/* Remove Tx MAC/offload clock to save more power. */
1600f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
1601f37739d7SPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, CSR_READ_4(sc, JME_GHC) &
1602f37739d7SPyun YongHyeon 		    ~(GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100 |
1603f37739d7SPyun YongHyeon 		    GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000));
1604a5ebadc6SPyun YongHyeon 	/* Request PME. */
1605a5ebadc6SPyun YongHyeon 	pmstat = pci_read_config(sc->jme_dev, pmc + PCIR_POWER_STATUS, 2);
1606a5ebadc6SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
160759dc03deSJustin Hibbits 	if ((if_getcapenable(ifp) & IFCAP_WOL) != 0)
1608a5ebadc6SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
1609a5ebadc6SPyun YongHyeon 	pci_write_config(sc->jme_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
161059dc03deSJustin Hibbits 	if ((if_getcapenable(ifp) & IFCAP_WOL) == 0) {
1611a5ebadc6SPyun YongHyeon 		/* No WOL, PHY power down. */
16124f1ff93aSPyun YongHyeon 		jme_phy_down(sc);
1613a5ebadc6SPyun YongHyeon 	}
1614a5ebadc6SPyun YongHyeon }
1615a5ebadc6SPyun YongHyeon 
1616a5ebadc6SPyun YongHyeon static int
1617a5ebadc6SPyun YongHyeon jme_suspend(device_t dev)
1618a5ebadc6SPyun YongHyeon {
1619a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
1620a5ebadc6SPyun YongHyeon 
1621a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
1622a5ebadc6SPyun YongHyeon 
1623a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
1624a5ebadc6SPyun YongHyeon 	jme_stop(sc);
1625a5ebadc6SPyun YongHyeon 	jme_setwol(sc);
1626a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
1627a5ebadc6SPyun YongHyeon 
1628a5ebadc6SPyun YongHyeon 	return (0);
1629a5ebadc6SPyun YongHyeon }
1630a5ebadc6SPyun YongHyeon 
1631a5ebadc6SPyun YongHyeon static int
1632a5ebadc6SPyun YongHyeon jme_resume(device_t dev)
1633a5ebadc6SPyun YongHyeon {
1634a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
163559dc03deSJustin Hibbits 	if_t ifp;
1636a5ebadc6SPyun YongHyeon 	uint16_t pmstat;
1637a5ebadc6SPyun YongHyeon 	int pmc;
1638a5ebadc6SPyun YongHyeon 
1639a5ebadc6SPyun YongHyeon 	sc = device_get_softc(dev);
1640a5ebadc6SPyun YongHyeon 
1641a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
1642144a0724SKevin Lo 	if (pci_find_cap(sc->jme_dev, PCIY_PMG, &pmc) == 0) {
1643a5ebadc6SPyun YongHyeon 		pmstat = pci_read_config(sc->jme_dev,
1644a5ebadc6SPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, 2);
1645a5ebadc6SPyun YongHyeon 		/* Disable PME clear PME status. */
1646a5ebadc6SPyun YongHyeon 		pmstat &= ~PCIM_PSTAT_PMEENABLE;
1647a5ebadc6SPyun YongHyeon 		pci_write_config(sc->jme_dev,
1648a5ebadc6SPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, pmstat, 2);
1649a5ebadc6SPyun YongHyeon 	}
16504f1ff93aSPyun YongHyeon 	/* Wakeup PHY. */
16514f1ff93aSPyun YongHyeon 	jme_phy_up(sc);
1652a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
165359dc03deSJustin Hibbits 	if ((if_getflags(ifp) & IFF_UP) != 0) {
165459dc03deSJustin Hibbits 		if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
1655a5ebadc6SPyun YongHyeon 		jme_init_locked(sc);
165632f8942aSPyun YongHyeon 	}
1657a5ebadc6SPyun YongHyeon 
1658a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
1659a5ebadc6SPyun YongHyeon 
1660a5ebadc6SPyun YongHyeon 	return (0);
1661a5ebadc6SPyun YongHyeon }
1662a5ebadc6SPyun YongHyeon 
1663a5ebadc6SPyun YongHyeon static int
1664a5ebadc6SPyun YongHyeon jme_encap(struct jme_softc *sc, struct mbuf **m_head)
1665a5ebadc6SPyun YongHyeon {
1666a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
1667a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
1668a5ebadc6SPyun YongHyeon 	struct mbuf *m;
1669a5ebadc6SPyun YongHyeon 	bus_dma_segment_t txsegs[JME_MAXTXSEGS];
1670a5ebadc6SPyun YongHyeon 	int error, i, nsegs, prod;
1671edd26b66SAndre Oppermann 	uint32_t cflags, tsosegsz;
1672a5ebadc6SPyun YongHyeon 
1673a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1674a5ebadc6SPyun YongHyeon 
1675a5ebadc6SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
1676a5ebadc6SPyun YongHyeon 
1677a5ebadc6SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1678a5ebadc6SPyun YongHyeon 		/*
1679a5ebadc6SPyun YongHyeon 		 * Due to the adherence to NDIS specification JMC250
1680a5ebadc6SPyun YongHyeon 		 * assumes upper stack computed TCP pseudo checksum
1681a5ebadc6SPyun YongHyeon 		 * without including payload length. This breaks
1682a5ebadc6SPyun YongHyeon 		 * checksum offload for TSO case so recompute TCP
1683a5ebadc6SPyun YongHyeon 		 * pseudo checksum for JMC250. Hopefully this wouldn't
1684a5ebadc6SPyun YongHyeon 		 * be much burden on modern CPUs.
1685a5ebadc6SPyun YongHyeon 		 */
1686a5ebadc6SPyun YongHyeon 		struct ether_header *eh;
1687a5ebadc6SPyun YongHyeon 		struct ip *ip;
1688a5ebadc6SPyun YongHyeon 		struct tcphdr *tcp;
1689a5ebadc6SPyun YongHyeon 		uint32_t ip_off, poff;
1690a5ebadc6SPyun YongHyeon 
1691a5ebadc6SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
1692a5ebadc6SPyun YongHyeon 			/* Get a writable copy. */
1693c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
1694a5ebadc6SPyun YongHyeon 			m_freem(*m_head);
1695a5ebadc6SPyun YongHyeon 			if (m == NULL) {
1696a5ebadc6SPyun YongHyeon 				*m_head = NULL;
1697a5ebadc6SPyun YongHyeon 				return (ENOBUFS);
1698a5ebadc6SPyun YongHyeon 			}
1699a5ebadc6SPyun YongHyeon 			*m_head = m;
1700a5ebadc6SPyun YongHyeon 		}
1701a5ebadc6SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1702a5ebadc6SPyun YongHyeon 		m = m_pullup(*m_head, ip_off);
1703a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1704a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1705a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
1706a5ebadc6SPyun YongHyeon 		}
1707a5ebadc6SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1708a5ebadc6SPyun YongHyeon 		/* Check the existence of VLAN tag. */
1709a5ebadc6SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1710a5ebadc6SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1711a5ebadc6SPyun YongHyeon 			m = m_pullup(m, ip_off);
1712a5ebadc6SPyun YongHyeon 			if (m == NULL) {
1713a5ebadc6SPyun YongHyeon 				*m_head = NULL;
1714a5ebadc6SPyun YongHyeon 				return (ENOBUFS);
1715a5ebadc6SPyun YongHyeon 			}
1716a5ebadc6SPyun YongHyeon 		}
1717a5ebadc6SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1718a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1719a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1720a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
1721a5ebadc6SPyun YongHyeon 		}
1722a5ebadc6SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1723a5ebadc6SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1724a5ebadc6SPyun YongHyeon 		m = m_pullup(m, poff + sizeof(struct tcphdr));
1725a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1726a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1727a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
1728a5ebadc6SPyun YongHyeon 		}
1729a5ebadc6SPyun YongHyeon 		/*
1730a5ebadc6SPyun YongHyeon 		 * Reset IP checksum and recompute TCP pseudo
1731a5ebadc6SPyun YongHyeon 		 * checksum that NDIS specification requires.
1732a5ebadc6SPyun YongHyeon 		 */
173396486faaSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
173496486faaSPyun YongHyeon 		tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1735a5ebadc6SPyun YongHyeon 		ip->ip_sum = 0;
1736a5ebadc6SPyun YongHyeon 		if (poff + (tcp->th_off << 2) == m->m_pkthdr.len) {
1737a5ebadc6SPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
1738a5ebadc6SPyun YongHyeon 			    ip->ip_dst.s_addr,
1739a5ebadc6SPyun YongHyeon 			    htons((tcp->th_off << 2) + IPPROTO_TCP));
1740a5ebadc6SPyun YongHyeon 			/* No need to TSO, force IP checksum offload. */
1741a5ebadc6SPyun YongHyeon 			(*m_head)->m_pkthdr.csum_flags &= ~CSUM_TSO;
1742a5ebadc6SPyun YongHyeon 			(*m_head)->m_pkthdr.csum_flags |= CSUM_IP;
1743a5ebadc6SPyun YongHyeon 		} else
1744a5ebadc6SPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
1745a5ebadc6SPyun YongHyeon 			    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
1746a5ebadc6SPyun YongHyeon 		*m_head = m;
1747a5ebadc6SPyun YongHyeon 	}
1748a5ebadc6SPyun YongHyeon 
1749a5ebadc6SPyun YongHyeon 	prod = sc->jme_cdata.jme_tx_prod;
1750a5ebadc6SPyun YongHyeon 	txd = &sc->jme_cdata.jme_txdesc[prod];
1751a5ebadc6SPyun YongHyeon 
1752a5ebadc6SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_tx_tag,
1753a5ebadc6SPyun YongHyeon 	    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1754a5ebadc6SPyun YongHyeon 	if (error == EFBIG) {
1755c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, JME_MAXTXSEGS);
1756a5ebadc6SPyun YongHyeon 		if (m == NULL) {
1757a5ebadc6SPyun YongHyeon 			m_freem(*m_head);
1758a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1759a5ebadc6SPyun YongHyeon 			return (ENOMEM);
1760a5ebadc6SPyun YongHyeon 		}
1761a5ebadc6SPyun YongHyeon 		*m_head = m;
1762a5ebadc6SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_tx_tag,
1763a5ebadc6SPyun YongHyeon 		    txd->tx_dmamap, *m_head, txsegs, &nsegs, 0);
1764a5ebadc6SPyun YongHyeon 		if (error != 0) {
1765a5ebadc6SPyun YongHyeon 			m_freem(*m_head);
1766a5ebadc6SPyun YongHyeon 			*m_head = NULL;
1767a5ebadc6SPyun YongHyeon 			return (error);
1768a5ebadc6SPyun YongHyeon 		}
1769a5ebadc6SPyun YongHyeon 	} else if (error != 0)
1770a5ebadc6SPyun YongHyeon 		return (error);
1771a5ebadc6SPyun YongHyeon 	if (nsegs == 0) {
1772a5ebadc6SPyun YongHyeon 		m_freem(*m_head);
1773a5ebadc6SPyun YongHyeon 		*m_head = NULL;
1774a5ebadc6SPyun YongHyeon 		return (EIO);
1775a5ebadc6SPyun YongHyeon 	}
1776a5ebadc6SPyun YongHyeon 
1777a5ebadc6SPyun YongHyeon 	/*
1778a5ebadc6SPyun YongHyeon 	 * Check descriptor overrun. Leave one free descriptor.
1779a5ebadc6SPyun YongHyeon 	 * Since we always use 64bit address mode for transmitting,
1780a5ebadc6SPyun YongHyeon 	 * each Tx request requires one more dummy descriptor.
1781a5ebadc6SPyun YongHyeon 	 */
1782a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt + nsegs + 1 > JME_TX_RING_CNT - 1) {
1783a5ebadc6SPyun YongHyeon 		bus_dmamap_unload(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap);
1784a5ebadc6SPyun YongHyeon 		return (ENOBUFS);
1785a5ebadc6SPyun YongHyeon 	}
1786a5ebadc6SPyun YongHyeon 
1787a5ebadc6SPyun YongHyeon 	m = *m_head;
1788a5ebadc6SPyun YongHyeon 	cflags = 0;
1789edd26b66SAndre Oppermann 	tsosegsz = 0;
1790a5ebadc6SPyun YongHyeon 	/* Configure checksum offload and TSO. */
1791a5ebadc6SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1792edd26b66SAndre Oppermann 		tsosegsz = (uint32_t)m->m_pkthdr.tso_segsz <<
1793a5ebadc6SPyun YongHyeon 		    JME_TD_MSS_SHIFT;
1794a5ebadc6SPyun YongHyeon 		cflags |= JME_TD_TSO;
1795a5ebadc6SPyun YongHyeon 	} else {
1796a5ebadc6SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
1797a5ebadc6SPyun YongHyeon 			cflags |= JME_TD_IPCSUM;
1798a5ebadc6SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
1799a5ebadc6SPyun YongHyeon 			cflags |= JME_TD_TCPCSUM;
1800a5ebadc6SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
1801a5ebadc6SPyun YongHyeon 			cflags |= JME_TD_UDPCSUM;
1802a5ebadc6SPyun YongHyeon 	}
1803a5ebadc6SPyun YongHyeon 	/* Configure VLAN. */
1804a5ebadc6SPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1805a5ebadc6SPyun YongHyeon 		cflags |= (m->m_pkthdr.ether_vtag & JME_TD_VLAN_MASK);
1806a5ebadc6SPyun YongHyeon 		cflags |= JME_TD_VLAN_TAG;
1807a5ebadc6SPyun YongHyeon 	}
1808a5ebadc6SPyun YongHyeon 
1809a5ebadc6SPyun YongHyeon 	desc = &sc->jme_rdata.jme_tx_ring[prod];
1810a5ebadc6SPyun YongHyeon 	desc->flags = htole32(cflags);
1811edd26b66SAndre Oppermann 	desc->buflen = htole32(tsosegsz);
1812a5ebadc6SPyun YongHyeon 	desc->addr_hi = htole32(m->m_pkthdr.len);
1813a5ebadc6SPyun YongHyeon 	desc->addr_lo = 0;
1814a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cnt++;
1815a5ebadc6SPyun YongHyeon 	JME_DESC_INC(prod, JME_TX_RING_CNT);
1816a5ebadc6SPyun YongHyeon 	for (i = 0; i < nsegs; i++) {
1817a5ebadc6SPyun YongHyeon 		desc = &sc->jme_rdata.jme_tx_ring[prod];
1818a5ebadc6SPyun YongHyeon 		desc->flags = htole32(JME_TD_OWN | JME_TD_64BIT);
1819a5ebadc6SPyun YongHyeon 		desc->buflen = htole32(txsegs[i].ds_len);
1820a5ebadc6SPyun YongHyeon 		desc->addr_hi = htole32(JME_ADDR_HI(txsegs[i].ds_addr));
1821a5ebadc6SPyun YongHyeon 		desc->addr_lo = htole32(JME_ADDR_LO(txsegs[i].ds_addr));
1822a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_cnt++;
1823a5ebadc6SPyun YongHyeon 		JME_DESC_INC(prod, JME_TX_RING_CNT);
1824a5ebadc6SPyun YongHyeon 	}
1825a5ebadc6SPyun YongHyeon 
1826a5ebadc6SPyun YongHyeon 	/* Update producer index. */
1827a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_prod = prod;
1828a5ebadc6SPyun YongHyeon 	/*
1829a5ebadc6SPyun YongHyeon 	 * Finally request interrupt and give the first descriptor
1830a5ebadc6SPyun YongHyeon 	 * owenership to hardware.
1831a5ebadc6SPyun YongHyeon 	 */
1832a5ebadc6SPyun YongHyeon 	desc = txd->tx_desc;
1833a5ebadc6SPyun YongHyeon 	desc->flags |= htole32(JME_TD_OWN | JME_TD_INTR);
1834a5ebadc6SPyun YongHyeon 
1835a5ebadc6SPyun YongHyeon 	txd->tx_m = m;
1836a5ebadc6SPyun YongHyeon 	txd->tx_ndesc = nsegs + 1;
1837a5ebadc6SPyun YongHyeon 
1838a5ebadc6SPyun YongHyeon 	/* Sync descriptors. */
1839a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap,
1840a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
1841a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
1842a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
1843a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1844a5ebadc6SPyun YongHyeon 
1845a5ebadc6SPyun YongHyeon 	return (0);
1846a5ebadc6SPyun YongHyeon }
1847a5ebadc6SPyun YongHyeon 
1848a5ebadc6SPyun YongHyeon static void
184959dc03deSJustin Hibbits jme_start(if_t ifp)
1850a5ebadc6SPyun YongHyeon {
1851932b56d2SJohn Baldwin         struct jme_softc *sc;
1852a5ebadc6SPyun YongHyeon 
185359dc03deSJustin Hibbits 	sc = if_getsoftc(ifp);
1854932b56d2SJohn Baldwin 	JME_LOCK(sc);
1855932b56d2SJohn Baldwin 	jme_start_locked(ifp);
1856932b56d2SJohn Baldwin 	JME_UNLOCK(sc);
1857a5ebadc6SPyun YongHyeon }
1858a5ebadc6SPyun YongHyeon 
1859a5ebadc6SPyun YongHyeon static void
186059dc03deSJustin Hibbits jme_start_locked(if_t ifp)
1861a5ebadc6SPyun YongHyeon {
1862a5ebadc6SPyun YongHyeon         struct jme_softc *sc;
1863a5ebadc6SPyun YongHyeon         struct mbuf *m_head;
1864a5ebadc6SPyun YongHyeon 	int enq;
1865a5ebadc6SPyun YongHyeon 
186659dc03deSJustin Hibbits 	sc = if_getsoftc(ifp);
1867a5ebadc6SPyun YongHyeon 
1868932b56d2SJohn Baldwin 	JME_LOCK_ASSERT(sc);
1869a5ebadc6SPyun YongHyeon 
1870a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt >= JME_TX_DESC_HIWAT)
1871a5ebadc6SPyun YongHyeon 		jme_txeof(sc);
1872a5ebadc6SPyun YongHyeon 
187359dc03deSJustin Hibbits 	if ((if_getdrvflags(ifp) & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1874932b56d2SJohn Baldwin 	    IFF_DRV_RUNNING || (sc->jme_flags & JME_FLAG_LINK) == 0)
1875a5ebadc6SPyun YongHyeon 		return;
1876a5ebadc6SPyun YongHyeon 
187759dc03deSJustin Hibbits 	for (enq = 0; !if_sendq_empty(ifp); ) {
187859dc03deSJustin Hibbits 		m_head = if_dequeue(ifp);
1879a5ebadc6SPyun YongHyeon 		if (m_head == NULL)
1880a5ebadc6SPyun YongHyeon 			break;
1881a5ebadc6SPyun YongHyeon 		/*
1882a5ebadc6SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
1883a5ebadc6SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
1884a5ebadc6SPyun YongHyeon 		 * for the NIC to drain the ring.
1885a5ebadc6SPyun YongHyeon 		 */
1886a5ebadc6SPyun YongHyeon 		if (jme_encap(sc, &m_head)) {
1887a5ebadc6SPyun YongHyeon 			if (m_head == NULL)
1888a5ebadc6SPyun YongHyeon 				break;
188959dc03deSJustin Hibbits 			if_sendq_prepend(ifp, m_head);
189059dc03deSJustin Hibbits 			if_setdrvflagbits(ifp, IFF_DRV_OACTIVE, 0);
1891a5ebadc6SPyun YongHyeon 			break;
1892a5ebadc6SPyun YongHyeon 		}
1893a5ebadc6SPyun YongHyeon 
1894a5ebadc6SPyun YongHyeon 		enq++;
1895a5ebadc6SPyun YongHyeon 		/*
1896a5ebadc6SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
1897a5ebadc6SPyun YongHyeon 		 * to him.
1898a5ebadc6SPyun YongHyeon 		 */
1899a5ebadc6SPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
1900a5ebadc6SPyun YongHyeon 	}
1901a5ebadc6SPyun YongHyeon 
1902a5ebadc6SPyun YongHyeon 	if (enq > 0) {
1903a5ebadc6SPyun YongHyeon 		/*
1904a5ebadc6SPyun YongHyeon 		 * Reading TXCSR takes very long time under heavy load
1905a5ebadc6SPyun YongHyeon 		 * so cache TXCSR value and writes the ORed value with
1906a5ebadc6SPyun YongHyeon 		 * the kick command to the TXCSR. This saves one register
1907a5ebadc6SPyun YongHyeon 		 * access cycle.
1908a5ebadc6SPyun YongHyeon 		 */
1909a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr | TXCSR_TX_ENB |
1910a5ebadc6SPyun YongHyeon 		    TXCSR_TXQ_N_START(TXCSR_TXQ0));
1911a5ebadc6SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
1912a5ebadc6SPyun YongHyeon 		sc->jme_watchdog_timer = JME_TX_TIMEOUT;
1913a5ebadc6SPyun YongHyeon 	}
1914a5ebadc6SPyun YongHyeon }
1915a5ebadc6SPyun YongHyeon 
1916a5ebadc6SPyun YongHyeon static void
1917a5ebadc6SPyun YongHyeon jme_watchdog(struct jme_softc *sc)
1918a5ebadc6SPyun YongHyeon {
191959dc03deSJustin Hibbits 	if_t ifp;
1920a5ebadc6SPyun YongHyeon 
1921a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
1922a5ebadc6SPyun YongHyeon 
1923a5ebadc6SPyun YongHyeon 	if (sc->jme_watchdog_timer == 0 || --sc->jme_watchdog_timer)
1924a5ebadc6SPyun YongHyeon 		return;
1925a5ebadc6SPyun YongHyeon 
1926a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
1927a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_LINK) == 0) {
1928a5ebadc6SPyun YongHyeon 		if_printf(sc->jme_ifp, "watchdog timeout (missed link)\n");
1929a9af3b70SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
193059dc03deSJustin Hibbits 		if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
1931a5ebadc6SPyun YongHyeon 		jme_init_locked(sc);
1932a5ebadc6SPyun YongHyeon 		return;
1933a5ebadc6SPyun YongHyeon 	}
1934a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
1935a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt == 0) {
1936a5ebadc6SPyun YongHyeon 		if_printf(sc->jme_ifp,
1937a5ebadc6SPyun YongHyeon 		    "watchdog timeout (missed Tx interrupts) -- recovering\n");
193859dc03deSJustin Hibbits 		if (!if_sendq_empty(ifp))
1939932b56d2SJohn Baldwin 			jme_start_locked(ifp);
1940a5ebadc6SPyun YongHyeon 		return;
1941a5ebadc6SPyun YongHyeon 	}
1942a5ebadc6SPyun YongHyeon 
1943a5ebadc6SPyun YongHyeon 	if_printf(sc->jme_ifp, "watchdog timeout\n");
1944a9af3b70SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
194559dc03deSJustin Hibbits 	if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
1946a5ebadc6SPyun YongHyeon 	jme_init_locked(sc);
194759dc03deSJustin Hibbits 	if (!if_sendq_empty(ifp))
1948932b56d2SJohn Baldwin 		jme_start_locked(ifp);
1949a5ebadc6SPyun YongHyeon }
1950a5ebadc6SPyun YongHyeon 
1951a5ebadc6SPyun YongHyeon static int
195259dc03deSJustin Hibbits jme_ioctl(if_t ifp, u_long cmd, caddr_t data)
1953a5ebadc6SPyun YongHyeon {
1954a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
1955a5ebadc6SPyun YongHyeon 	struct ifreq *ifr;
1956a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
1957a5ebadc6SPyun YongHyeon 	uint32_t reg;
1958a5ebadc6SPyun YongHyeon 	int error, mask;
1959a5ebadc6SPyun YongHyeon 
196059dc03deSJustin Hibbits 	sc = if_getsoftc(ifp);
1961a5ebadc6SPyun YongHyeon 	ifr = (struct ifreq *)data;
1962a5ebadc6SPyun YongHyeon 	error = 0;
1963a5ebadc6SPyun YongHyeon 	switch (cmd) {
1964a5ebadc6SPyun YongHyeon 	case SIOCSIFMTU:
1965a5ebadc6SPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > JME_JUMBO_MTU ||
1966a5ebadc6SPyun YongHyeon 		    ((sc->jme_flags & JME_FLAG_NOJUMBO) != 0 &&
1967a5ebadc6SPyun YongHyeon 		    ifr->ifr_mtu > JME_MAX_MTU)) {
1968a5ebadc6SPyun YongHyeon 			error = EINVAL;
1969a5ebadc6SPyun YongHyeon 			break;
1970a5ebadc6SPyun YongHyeon 		}
1971a5ebadc6SPyun YongHyeon 
197259dc03deSJustin Hibbits 		if (if_getmtu(ifp) != ifr->ifr_mtu) {
1973a5ebadc6SPyun YongHyeon 			/*
1974a5ebadc6SPyun YongHyeon 			 * No special configuration is required when interface
1975a5ebadc6SPyun YongHyeon 			 * MTU is changed but availability of TSO/Tx checksum
1976a5ebadc6SPyun YongHyeon 			 * offload should be chcked against new MTU size as
1977a5ebadc6SPyun YongHyeon 			 * FIFO size is just 2K.
1978a5ebadc6SPyun YongHyeon 			 */
1979a5ebadc6SPyun YongHyeon 			JME_LOCK(sc);
1980a5ebadc6SPyun YongHyeon 			if (ifr->ifr_mtu >= JME_TX_FIFO_SIZE) {
198159dc03deSJustin Hibbits 				if_setcapenablebit(ifp, 0,
198259dc03deSJustin Hibbits 				    IFCAP_TXCSUM | IFCAP_TSO4);
198359dc03deSJustin Hibbits 				if_sethwassistbits(ifp, 0,
198459dc03deSJustin Hibbits 				    JME_CSUM_FEATURES | CSUM_TSO);
1985a5ebadc6SPyun YongHyeon 				VLAN_CAPABILITIES(ifp);
1986a5ebadc6SPyun YongHyeon 			}
198759dc03deSJustin Hibbits 			if_setmtu(ifp, ifr->ifr_mtu);
198859dc03deSJustin Hibbits 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
198959dc03deSJustin Hibbits 				if_setdrvflagbits(ifp, 0, IFF_DRV_RUNNING);
1990a5ebadc6SPyun YongHyeon 				jme_init_locked(sc);
199132f8942aSPyun YongHyeon 			}
1992a5ebadc6SPyun YongHyeon 			JME_UNLOCK(sc);
1993a5ebadc6SPyun YongHyeon 		}
1994a5ebadc6SPyun YongHyeon 		break;
1995a5ebadc6SPyun YongHyeon 	case SIOCSIFFLAGS:
1996a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
199759dc03deSJustin Hibbits 		if ((if_getflags(ifp) & IFF_UP) != 0) {
199859dc03deSJustin Hibbits 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
199959dc03deSJustin Hibbits 				if (((if_getflags(ifp) ^ sc->jme_if_flags)
2000a5ebadc6SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2001a5ebadc6SPyun YongHyeon 					jme_set_filter(sc);
2002a5ebadc6SPyun YongHyeon 			} else {
2003a5ebadc6SPyun YongHyeon 				if ((sc->jme_flags & JME_FLAG_DETACH) == 0)
2004a5ebadc6SPyun YongHyeon 					jme_init_locked(sc);
2005a5ebadc6SPyun YongHyeon 			}
2006a5ebadc6SPyun YongHyeon 		} else {
200759dc03deSJustin Hibbits 			if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
2008a5ebadc6SPyun YongHyeon 				jme_stop(sc);
2009a5ebadc6SPyun YongHyeon 		}
201059dc03deSJustin Hibbits 		sc->jme_if_flags = if_getflags(ifp);
2011a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2012a5ebadc6SPyun YongHyeon 		break;
2013a5ebadc6SPyun YongHyeon 	case SIOCADDMULTI:
2014a5ebadc6SPyun YongHyeon 	case SIOCDELMULTI:
2015a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
201659dc03deSJustin Hibbits 		if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
2017a5ebadc6SPyun YongHyeon 			jme_set_filter(sc);
2018a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2019a5ebadc6SPyun YongHyeon 		break;
2020a5ebadc6SPyun YongHyeon 	case SIOCSIFMEDIA:
2021a5ebadc6SPyun YongHyeon 	case SIOCGIFMEDIA:
2022a5ebadc6SPyun YongHyeon 		mii = device_get_softc(sc->jme_miibus);
2023a5ebadc6SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
2024a5ebadc6SPyun YongHyeon 		break;
2025a5ebadc6SPyun YongHyeon 	case SIOCSIFCAP:
2026a5ebadc6SPyun YongHyeon 		JME_LOCK(sc);
202759dc03deSJustin Hibbits 		mask = ifr->ifr_reqcap ^ if_getcapenable(ifp);
2028a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
202959dc03deSJustin Hibbits 		    if_getmtu(ifp) < JME_TX_FIFO_SIZE) {
203059dc03deSJustin Hibbits 			if ((IFCAP_TXCSUM & if_getcapabilities(ifp)) != 0) {
203159dc03deSJustin Hibbits 				if_togglecapenable(ifp, IFCAP_TXCSUM);
203259dc03deSJustin Hibbits 				if ((IFCAP_TXCSUM & if_getcapenable(ifp)) != 0)
203359dc03deSJustin Hibbits 					if_sethwassistbits(ifp, JME_CSUM_FEATURES, 0);
2034a5ebadc6SPyun YongHyeon 				else
203559dc03deSJustin Hibbits 					if_sethwassistbits(ifp, 0, JME_CSUM_FEATURES);
2036a5ebadc6SPyun YongHyeon 			}
2037a5ebadc6SPyun YongHyeon 		}
2038a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
203959dc03deSJustin Hibbits 		    (IFCAP_RXCSUM & if_getcapabilities(ifp)) != 0) {
204059dc03deSJustin Hibbits 			if_togglecapenable(ifp, IFCAP_RXCSUM);
2041a5ebadc6SPyun YongHyeon 			reg = CSR_READ_4(sc, JME_RXMAC);
2042a5ebadc6SPyun YongHyeon 			reg &= ~RXMAC_CSUM_ENB;
204359dc03deSJustin Hibbits 			if ((if_getcapenable(ifp) & IFCAP_RXCSUM) != 0)
2044a5ebadc6SPyun YongHyeon 				reg |= RXMAC_CSUM_ENB;
2045a5ebadc6SPyun YongHyeon 			CSR_WRITE_4(sc, JME_RXMAC, reg);
2046a5ebadc6SPyun YongHyeon 		}
2047a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
204859dc03deSJustin Hibbits 		    if_getmtu(ifp) < JME_TX_FIFO_SIZE) {
204959dc03deSJustin Hibbits 			if ((IFCAP_TSO4 & if_getcapabilities(ifp)) != 0) {
205059dc03deSJustin Hibbits 				if_togglecapenable(ifp, IFCAP_TSO4);
205159dc03deSJustin Hibbits 				if ((IFCAP_TSO4 & if_getcapenable(ifp)) != 0)
205259dc03deSJustin Hibbits 					if_sethwassistbits(ifp, CSUM_TSO, 0);
2053a5ebadc6SPyun YongHyeon 				else
205459dc03deSJustin Hibbits 					if_sethwassistbits(ifp, 0, CSUM_TSO);
2055a5ebadc6SPyun YongHyeon 			}
2056a5ebadc6SPyun YongHyeon 		}
2057a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
205859dc03deSJustin Hibbits 		    (IFCAP_WOL_MAGIC & if_getcapabilities(ifp)) != 0)
205959dc03deSJustin Hibbits 			if_togglecapenable(ifp, IFCAP_WOL_MAGIC);
2060a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
206159dc03deSJustin Hibbits 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWCSUM) != 0)
206259dc03deSJustin Hibbits 			if_togglecapenable(ifp, IFCAP_VLAN_HWCSUM);
20637bd35300SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
206459dc03deSJustin Hibbits 		    (if_getcapabilities(ifp) & IFCAP_VLAN_HWTSO) != 0)
206559dc03deSJustin Hibbits 			if_togglecapenable(ifp, IFCAP_VLAN_HWTSO);
2066a5ebadc6SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
206759dc03deSJustin Hibbits 		    (IFCAP_VLAN_HWTAGGING & if_getcapabilities(ifp)) != 0) {
206859dc03deSJustin Hibbits 			if_togglecapenable(ifp, IFCAP_VLAN_HWTAGGING);
2069a5ebadc6SPyun YongHyeon 			jme_set_vlan(sc);
2070a5ebadc6SPyun YongHyeon 		}
2071a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2072a5ebadc6SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2073a5ebadc6SPyun YongHyeon 		break;
2074a5ebadc6SPyun YongHyeon 	default:
2075a5ebadc6SPyun YongHyeon 		error = ether_ioctl(ifp, cmd, data);
2076a5ebadc6SPyun YongHyeon 		break;
2077a5ebadc6SPyun YongHyeon 	}
2078a5ebadc6SPyun YongHyeon 
2079a5ebadc6SPyun YongHyeon 	return (error);
2080a5ebadc6SPyun YongHyeon }
2081a5ebadc6SPyun YongHyeon 
2082a5ebadc6SPyun YongHyeon static void
2083a5ebadc6SPyun YongHyeon jme_mac_config(struct jme_softc *sc)
2084a5ebadc6SPyun YongHyeon {
2085a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2086cf8f254fSPyun YongHyeon 	uint32_t ghc, gpreg, rxmac, txmac, txpause;
2087f37739d7SPyun YongHyeon 	uint32_t txclk;
2088a5ebadc6SPyun YongHyeon 
2089a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2090a5ebadc6SPyun YongHyeon 
2091a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2092a5ebadc6SPyun YongHyeon 
2093a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, GHC_RESET);
2094a5ebadc6SPyun YongHyeon 	DELAY(10);
2095a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, 0);
2096a5ebadc6SPyun YongHyeon 	ghc = 0;
2097f37739d7SPyun YongHyeon 	txclk = 0;
2098a5ebadc6SPyun YongHyeon 	rxmac = CSR_READ_4(sc, JME_RXMAC);
2099a5ebadc6SPyun YongHyeon 	rxmac &= ~RXMAC_FC_ENB;
2100a5ebadc6SPyun YongHyeon 	txmac = CSR_READ_4(sc, JME_TXMAC);
2101a5ebadc6SPyun YongHyeon 	txmac &= ~(TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST);
2102a5ebadc6SPyun YongHyeon 	txpause = CSR_READ_4(sc, JME_TXPFC);
2103a5ebadc6SPyun YongHyeon 	txpause &= ~TXPFC_PAUSE_ENB;
2104a5ebadc6SPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
2105a5ebadc6SPyun YongHyeon 		ghc |= GHC_FULL_DUPLEX;
2106a5ebadc6SPyun YongHyeon 		rxmac &= ~RXMAC_COLL_DET_ENB;
2107a5ebadc6SPyun YongHyeon 		txmac &= ~(TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE |
2108a5ebadc6SPyun YongHyeon 		    TXMAC_BACKOFF | TXMAC_CARRIER_EXT |
2109a5ebadc6SPyun YongHyeon 		    TXMAC_FRAME_BURST);
2110a5ebadc6SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
2111a5ebadc6SPyun YongHyeon 			txpause |= TXPFC_PAUSE_ENB;
2112a5ebadc6SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
2113a5ebadc6SPyun YongHyeon 			rxmac |= RXMAC_FC_ENB;
2114a5ebadc6SPyun YongHyeon 		/* Disable retry transmit timer/retry limit. */
2115a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXTRHD, CSR_READ_4(sc, JME_TXTRHD) &
2116a5ebadc6SPyun YongHyeon 		    ~(TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB));
2117a5ebadc6SPyun YongHyeon 	} else {
2118a5ebadc6SPyun YongHyeon 		rxmac |= RXMAC_COLL_DET_ENB;
2119a5ebadc6SPyun YongHyeon 		txmac |= TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE | TXMAC_BACKOFF;
2120a5ebadc6SPyun YongHyeon 		/* Enable retry transmit timer/retry limit. */
2121a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXTRHD, CSR_READ_4(sc, JME_TXTRHD) |
2122a5ebadc6SPyun YongHyeon 		    TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB);
2123a5ebadc6SPyun YongHyeon 	}
2124a5ebadc6SPyun YongHyeon 		/* Reprogram Tx/Rx MACs with resolved speed/duplex. */
2125a5ebadc6SPyun YongHyeon 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
2126a5ebadc6SPyun YongHyeon 	case IFM_10_T:
2127a5ebadc6SPyun YongHyeon 		ghc |= GHC_SPEED_10;
2128f37739d7SPyun YongHyeon 		txclk |= GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100;
2129a5ebadc6SPyun YongHyeon 		break;
2130a5ebadc6SPyun YongHyeon 	case IFM_100_TX:
2131a5ebadc6SPyun YongHyeon 		ghc |= GHC_SPEED_100;
2132f37739d7SPyun YongHyeon 		txclk |= GHC_TX_OFFLD_CLK_100 | GHC_TX_MAC_CLK_100;
2133a5ebadc6SPyun YongHyeon 		break;
2134a5ebadc6SPyun YongHyeon 	case IFM_1000_T:
2135a5ebadc6SPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_FASTETH) != 0)
2136a5ebadc6SPyun YongHyeon 			break;
2137a5ebadc6SPyun YongHyeon 		ghc |= GHC_SPEED_1000;
2138f37739d7SPyun YongHyeon 		txclk |= GHC_TX_OFFLD_CLK_1000 | GHC_TX_MAC_CLK_1000;
2139a5ebadc6SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) == 0)
2140a5ebadc6SPyun YongHyeon 			txmac |= TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST;
2141a5ebadc6SPyun YongHyeon 		break;
2142a5ebadc6SPyun YongHyeon 	default:
2143a5ebadc6SPyun YongHyeon 		break;
2144a5ebadc6SPyun YongHyeon 	}
21458de8f265SPyun YongHyeon 	if (sc->jme_rev == DEVICEID_JMC250 &&
21468de8f265SPyun YongHyeon 	    sc->jme_chip_rev == DEVICEREVID_JMC250_A2) {
2147cf8f254fSPyun YongHyeon 		/*
2148cf8f254fSPyun YongHyeon 		 * Workaround occasional packet loss issue of JMC250 A2
2149cf8f254fSPyun YongHyeon 		 * when it runs on half-duplex media.
2150cf8f254fSPyun YongHyeon 		 */
2151cf8f254fSPyun YongHyeon 		gpreg = CSR_READ_4(sc, JME_GPREG1);
2152cf8f254fSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0)
2153cf8f254fSPyun YongHyeon 			gpreg &= ~GPREG1_HDPX_FIX;
2154cf8f254fSPyun YongHyeon 		else
2155cf8f254fSPyun YongHyeon 			gpreg |= GPREG1_HDPX_FIX;
2156cf8f254fSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg);
2157cf8f254fSPyun YongHyeon 		/* Workaround CRC errors at 100Mbps on JMC250 A2. */
21588de8f265SPyun YongHyeon 		if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX) {
21598de8f265SPyun YongHyeon 			/* Extend interface FIFO depth. */
21608de8f265SPyun YongHyeon 			jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr,
21618de8f265SPyun YongHyeon 			    0x1B, 0x0000);
21628de8f265SPyun YongHyeon 		} else {
21638de8f265SPyun YongHyeon 			/* Select default interface FIFO depth. */
21648de8f265SPyun YongHyeon 			jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr,
21658de8f265SPyun YongHyeon 			    0x1B, 0x0004);
21668de8f265SPyun YongHyeon 		}
21678de8f265SPyun YongHyeon 	}
2168f37739d7SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
2169f37739d7SPyun YongHyeon 		ghc |= txclk;
2170a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, ghc);
2171a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, rxmac);
2172a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXMAC, txmac);
2173a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXPFC, txpause);
2174a5ebadc6SPyun YongHyeon }
2175a5ebadc6SPyun YongHyeon 
2176a5ebadc6SPyun YongHyeon static void
2177a5ebadc6SPyun YongHyeon jme_link_task(void *arg, int pending)
2178a5ebadc6SPyun YongHyeon {
2179a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2180a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
218159dc03deSJustin Hibbits 	if_t ifp;
2182a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
2183a5ebadc6SPyun YongHyeon 	bus_addr_t paddr;
2184a5ebadc6SPyun YongHyeon 	int i;
2185a5ebadc6SPyun YongHyeon 
2186a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2187a5ebadc6SPyun YongHyeon 
2188a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
2189a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2190a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2191a5ebadc6SPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
219259dc03deSJustin Hibbits 	    (if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0) {
2193a5ebadc6SPyun YongHyeon 		JME_UNLOCK(sc);
2194a5ebadc6SPyun YongHyeon 		return;
2195a5ebadc6SPyun YongHyeon 	}
2196a5ebadc6SPyun YongHyeon 
2197a5ebadc6SPyun YongHyeon 	sc->jme_flags &= ~JME_FLAG_LINK;
2198a5ebadc6SPyun YongHyeon 	if ((mii->mii_media_status & IFM_AVALID) != 0) {
2199a5ebadc6SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
2200a5ebadc6SPyun YongHyeon 		case IFM_10_T:
2201a5ebadc6SPyun YongHyeon 		case IFM_100_TX:
2202a5ebadc6SPyun YongHyeon 			sc->jme_flags |= JME_FLAG_LINK;
2203a5ebadc6SPyun YongHyeon 			break;
2204a5ebadc6SPyun YongHyeon 		case IFM_1000_T:
22057a4e8171SPyun YongHyeon 			if ((sc->jme_flags & JME_FLAG_FASTETH) != 0)
2206a5ebadc6SPyun YongHyeon 				break;
2207a5ebadc6SPyun YongHyeon 			sc->jme_flags |= JME_FLAG_LINK;
2208a5ebadc6SPyun YongHyeon 			break;
2209a5ebadc6SPyun YongHyeon 		default:
2210a5ebadc6SPyun YongHyeon 			break;
2211a5ebadc6SPyun YongHyeon 		}
2212a5ebadc6SPyun YongHyeon 	}
2213a5ebadc6SPyun YongHyeon 
2214a5ebadc6SPyun YongHyeon 	/*
2215a5ebadc6SPyun YongHyeon 	 * Disabling Rx/Tx MACs have a side-effect of resetting
2216a5ebadc6SPyun YongHyeon 	 * JME_TXNDA/JME_RXNDA register to the first address of
2217a5ebadc6SPyun YongHyeon 	 * Tx/Rx descriptor address. So driver should reset its
2218a5ebadc6SPyun YongHyeon 	 * internal procucer/consumer pointer and reclaim any
2219a5ebadc6SPyun YongHyeon 	 * allocated resources. Note, just saving the value of
2220a5ebadc6SPyun YongHyeon 	 * JME_TXNDA and JME_RXNDA registers before stopping MAC
2221a5ebadc6SPyun YongHyeon 	 * and restoring JME_TXNDA/JME_RXNDA register is not
2222a5ebadc6SPyun YongHyeon 	 * sufficient to make sure correct MAC state because
2223a5ebadc6SPyun YongHyeon 	 * stopping MAC operation can take a while and hardware
2224a5ebadc6SPyun YongHyeon 	 * might have updated JME_TXNDA/JME_RXNDA registers
2225a5ebadc6SPyun YongHyeon 	 * during the stop operation.
2226a5ebadc6SPyun YongHyeon 	 */
2227a5ebadc6SPyun YongHyeon 	/* Block execution of task. */
2228a5ebadc6SPyun YongHyeon 	taskqueue_block(sc->jme_tq);
2229a5ebadc6SPyun YongHyeon 	/* Disable interrupts and stop driver. */
2230a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS);
223159dc03deSJustin Hibbits 	if_setdrvflagbits(ifp, 0, (IFF_DRV_RUNNING | IFF_DRV_OACTIVE));
2232a5ebadc6SPyun YongHyeon 	callout_stop(&sc->jme_tick_ch);
2233a5ebadc6SPyun YongHyeon 	sc->jme_watchdog_timer = 0;
2234a5ebadc6SPyun YongHyeon 
2235a5ebadc6SPyun YongHyeon 	/* Stop receiver/transmitter. */
2236a5ebadc6SPyun YongHyeon 	jme_stop_rx(sc);
2237a5ebadc6SPyun YongHyeon 	jme_stop_tx(sc);
2238a5ebadc6SPyun YongHyeon 
2239a5ebadc6SPyun YongHyeon 	/* XXX Drain all queued tasks. */
2240a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
2241a5ebadc6SPyun YongHyeon 	taskqueue_drain(sc->jme_tq, &sc->jme_int_task);
2242a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
2243a5ebadc6SPyun YongHyeon 
2244a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rxhead != NULL)
2245a5ebadc6SPyun YongHyeon 		m_freem(sc->jme_cdata.jme_rxhead);
2246a5ebadc6SPyun YongHyeon 	JME_RXCHAIN_RESET(sc);
2247a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
2248a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt != 0) {
2249a5ebadc6SPyun YongHyeon 		/* Remove queued packets for transmit. */
2250a5ebadc6SPyun YongHyeon 		for (i = 0; i < JME_TX_RING_CNT; i++) {
2251a5ebadc6SPyun YongHyeon 			txd = &sc->jme_cdata.jme_txdesc[i];
2252a5ebadc6SPyun YongHyeon 			if (txd->tx_m != NULL) {
2253a5ebadc6SPyun YongHyeon 				bus_dmamap_sync(
2254a5ebadc6SPyun YongHyeon 				    sc->jme_cdata.jme_tx_tag,
2255a5ebadc6SPyun YongHyeon 				    txd->tx_dmamap,
2256a5ebadc6SPyun YongHyeon 				    BUS_DMASYNC_POSTWRITE);
2257a5ebadc6SPyun YongHyeon 				bus_dmamap_unload(
2258a5ebadc6SPyun YongHyeon 				    sc->jme_cdata.jme_tx_tag,
2259a5ebadc6SPyun YongHyeon 				    txd->tx_dmamap);
2260a5ebadc6SPyun YongHyeon 				m_freem(txd->tx_m);
2261a5ebadc6SPyun YongHyeon 				txd->tx_m = NULL;
2262a5ebadc6SPyun YongHyeon 				txd->tx_ndesc = 0;
2263a9af3b70SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2264a5ebadc6SPyun YongHyeon 			}
2265a5ebadc6SPyun YongHyeon 		}
2266a5ebadc6SPyun YongHyeon 	}
2267a5ebadc6SPyun YongHyeon 
2268a5ebadc6SPyun YongHyeon 	/*
2269a5ebadc6SPyun YongHyeon 	 * Reuse configured Rx descriptors and reset
2270932b56d2SJohn Baldwin 	 * producer/consumer index.
2271a5ebadc6SPyun YongHyeon 	 */
2272a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons = 0;
22737e86a37eSPyun YongHyeon 	sc->jme_morework = 0;
2274a5ebadc6SPyun YongHyeon 	jme_init_tx_ring(sc);
2275a5ebadc6SPyun YongHyeon 	/* Initialize shadow status block. */
2276a5ebadc6SPyun YongHyeon 	jme_init_ssb(sc);
2277a5ebadc6SPyun YongHyeon 
2278a5ebadc6SPyun YongHyeon 	/* Program MAC with resolved speed/duplex/flow-control. */
2279a5ebadc6SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_LINK) != 0) {
2280a5ebadc6SPyun YongHyeon 		jme_mac_config(sc);
2281450ab472SPyun YongHyeon 		jme_stats_clear(sc);
2282a5ebadc6SPyun YongHyeon 
2283a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr);
2284a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr);
2285a5ebadc6SPyun YongHyeon 
2286a5ebadc6SPyun YongHyeon 		/* Set Tx ring address to the hardware. */
2287a5ebadc6SPyun YongHyeon 		paddr = JME_TX_RING_ADDR(sc, 0);
2288a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXDBA_HI, JME_ADDR_HI(paddr));
2289a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXDBA_LO, JME_ADDR_LO(paddr));
2290a5ebadc6SPyun YongHyeon 
2291a5ebadc6SPyun YongHyeon 		/* Set Rx ring address to the hardware. */
2292a5ebadc6SPyun YongHyeon 		paddr = JME_RX_RING_ADDR(sc, 0);
2293a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXDBA_HI, JME_ADDR_HI(paddr));
2294a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXDBA_LO, JME_ADDR_LO(paddr));
2295a5ebadc6SPyun YongHyeon 
2296a5ebadc6SPyun YongHyeon 		/* Restart receiver/transmitter. */
2297a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr | RXCSR_RX_ENB |
2298a5ebadc6SPyun YongHyeon 		    RXCSR_RXQ_START);
2299a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr | TXCSR_TX_ENB);
23004f1ff93aSPyun YongHyeon 		/* Lastly enable TX/RX clock. */
23014f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_TXCLK) != 0)
23024f1ff93aSPyun YongHyeon 			CSR_WRITE_4(sc, JME_GHC,
23034f1ff93aSPyun YongHyeon 			    CSR_READ_4(sc, JME_GHC) & ~GHC_TX_MAC_CLK_DIS);
23044f1ff93aSPyun YongHyeon 		if ((sc->jme_flags & JME_FLAG_RXCLK) != 0)
23054f1ff93aSPyun YongHyeon 			CSR_WRITE_4(sc, JME_GPREG1,
23064f1ff93aSPyun YongHyeon 			    CSR_READ_4(sc, JME_GPREG1) & ~GPREG1_RX_MAC_CLK_DIS);
2307a5ebadc6SPyun YongHyeon 	}
2308a5ebadc6SPyun YongHyeon 
230959dc03deSJustin Hibbits 	if_setdrvflagbits(ifp, IFF_DRV_RUNNING, 0);
231059dc03deSJustin Hibbits 	if_setdrvflagbits(ifp, 0, IFF_DRV_OACTIVE);
2311a5ebadc6SPyun YongHyeon 	callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc);
2312a5ebadc6SPyun YongHyeon 	/* Unblock execution of task. */
2313a5ebadc6SPyun YongHyeon 	taskqueue_unblock(sc->jme_tq);
2314a5ebadc6SPyun YongHyeon 	/* Reenable interrupts. */
2315a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS);
2316a5ebadc6SPyun YongHyeon 
2317a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
2318a5ebadc6SPyun YongHyeon }
2319a5ebadc6SPyun YongHyeon 
2320a5ebadc6SPyun YongHyeon static int
2321a5ebadc6SPyun YongHyeon jme_intr(void *arg)
2322a5ebadc6SPyun YongHyeon {
2323a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2324a5ebadc6SPyun YongHyeon 	uint32_t status;
2325a5ebadc6SPyun YongHyeon 
2326a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2327a5ebadc6SPyun YongHyeon 
2328a5ebadc6SPyun YongHyeon 	status = CSR_READ_4(sc, JME_INTR_REQ_STATUS);
2329a5ebadc6SPyun YongHyeon 	if (status == 0 || status == 0xFFFFFFFF)
2330a5ebadc6SPyun YongHyeon 		return (FILTER_STRAY);
2331a5ebadc6SPyun YongHyeon 	/* Disable interrupts. */
2332a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS);
2333a5ebadc6SPyun YongHyeon 	taskqueue_enqueue(sc->jme_tq, &sc->jme_int_task);
2334a5ebadc6SPyun YongHyeon 
2335a5ebadc6SPyun YongHyeon 	return (FILTER_HANDLED);
2336a5ebadc6SPyun YongHyeon }
2337a5ebadc6SPyun YongHyeon 
2338a5ebadc6SPyun YongHyeon static void
2339a5ebadc6SPyun YongHyeon jme_int_task(void *arg, int pending)
2340a5ebadc6SPyun YongHyeon {
2341a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
234259dc03deSJustin Hibbits 	if_t ifp;
2343a5ebadc6SPyun YongHyeon 	uint32_t status;
2344a5ebadc6SPyun YongHyeon 	int more;
2345a5ebadc6SPyun YongHyeon 
2346a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2347a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2348a5ebadc6SPyun YongHyeon 
2349932b56d2SJohn Baldwin 	JME_LOCK(sc);
2350a5ebadc6SPyun YongHyeon 	status = CSR_READ_4(sc, JME_INTR_STATUS);
23517e86a37eSPyun YongHyeon 	if (sc->jme_morework != 0) {
23527e86a37eSPyun YongHyeon 		sc->jme_morework = 0;
2353a5ebadc6SPyun YongHyeon 		status |= INTR_RXQ_COAL | INTR_RXQ_COAL_TO;
2354a5ebadc6SPyun YongHyeon 	}
2355a5ebadc6SPyun YongHyeon 	if ((status & JME_INTRS) == 0 || status == 0xFFFFFFFF)
2356a5ebadc6SPyun YongHyeon 		goto done;
2357a5ebadc6SPyun YongHyeon 	/* Reset PCC counter/timer and Ack interrupts. */
2358a5ebadc6SPyun YongHyeon 	status &= ~(INTR_TXQ_COMP | INTR_RXQ_COMP);
2359a5ebadc6SPyun YongHyeon 	if ((status & (INTR_TXQ_COAL | INTR_TXQ_COAL_TO)) != 0)
2360a5ebadc6SPyun YongHyeon 		status |= INTR_TXQ_COAL | INTR_TXQ_COAL_TO | INTR_TXQ_COMP;
2361a5ebadc6SPyun YongHyeon 	if ((status & (INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0)
2362a5ebadc6SPyun YongHyeon 		status |= INTR_RXQ_COAL | INTR_RXQ_COAL_TO | INTR_RXQ_COMP;
2363a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_STATUS, status);
2364a5ebadc6SPyun YongHyeon 	more = 0;
236559dc03deSJustin Hibbits 	if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0) {
2366a5ebadc6SPyun YongHyeon 		if ((status & (INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0) {
2367a5ebadc6SPyun YongHyeon 			more = jme_rxintr(sc, sc->jme_process_limit);
2368a5ebadc6SPyun YongHyeon 			if (more != 0)
23697e86a37eSPyun YongHyeon 				sc->jme_morework = 1;
2370a5ebadc6SPyun YongHyeon 		}
2371a5ebadc6SPyun YongHyeon 		if ((status & INTR_RXQ_DESC_EMPTY) != 0) {
2372a5ebadc6SPyun YongHyeon 			/*
2373a5ebadc6SPyun YongHyeon 			 * Notify hardware availability of new Rx
2374a5ebadc6SPyun YongHyeon 			 * buffers.
2375a5ebadc6SPyun YongHyeon 			 * Reading RXCSR takes very long time under
2376a5ebadc6SPyun YongHyeon 			 * heavy load so cache RXCSR value and writes
2377a5ebadc6SPyun YongHyeon 			 * the ORed value with the kick command to
2378a5ebadc6SPyun YongHyeon 			 * the RXCSR. This saves one register access
2379a5ebadc6SPyun YongHyeon 			 * cycle.
2380a5ebadc6SPyun YongHyeon 			 */
2381a5ebadc6SPyun YongHyeon 			CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr |
2382a5ebadc6SPyun YongHyeon 			    RXCSR_RX_ENB | RXCSR_RXQ_START);
2383a5ebadc6SPyun YongHyeon 		}
238459dc03deSJustin Hibbits 		if (!if_sendq_empty(ifp))
2385932b56d2SJohn Baldwin 			jme_start_locked(ifp);
2386a5ebadc6SPyun YongHyeon 	}
2387a5ebadc6SPyun YongHyeon 
2388a5ebadc6SPyun YongHyeon 	if (more != 0 || (CSR_READ_4(sc, JME_INTR_STATUS) & JME_INTRS) != 0) {
2389a5ebadc6SPyun YongHyeon 		taskqueue_enqueue(sc->jme_tq, &sc->jme_int_task);
2390932b56d2SJohn Baldwin 		JME_UNLOCK(sc);
2391a5ebadc6SPyun YongHyeon 		return;
2392a5ebadc6SPyun YongHyeon 	}
2393a5ebadc6SPyun YongHyeon done:
2394932b56d2SJohn Baldwin 	JME_UNLOCK(sc);
2395932b56d2SJohn Baldwin 
2396a5ebadc6SPyun YongHyeon 	/* Reenable interrupts. */
2397a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS);
2398a5ebadc6SPyun YongHyeon }
2399a5ebadc6SPyun YongHyeon 
2400a5ebadc6SPyun YongHyeon static void
2401a5ebadc6SPyun YongHyeon jme_txeof(struct jme_softc *sc)
2402a5ebadc6SPyun YongHyeon {
240359dc03deSJustin Hibbits 	if_t ifp;
2404a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
2405a5ebadc6SPyun YongHyeon 	uint32_t status;
2406a5ebadc6SPyun YongHyeon 	int cons, nsegs;
2407a5ebadc6SPyun YongHyeon 
2408a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2409a5ebadc6SPyun YongHyeon 
2410a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2411a5ebadc6SPyun YongHyeon 
2412a5ebadc6SPyun YongHyeon 	cons = sc->jme_cdata.jme_tx_cons;
2413a5ebadc6SPyun YongHyeon 	if (cons == sc->jme_cdata.jme_tx_prod)
2414a5ebadc6SPyun YongHyeon 		return;
2415a5ebadc6SPyun YongHyeon 
2416a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
2417a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
2418a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2419a5ebadc6SPyun YongHyeon 
2420a5ebadc6SPyun YongHyeon 	/*
2421a5ebadc6SPyun YongHyeon 	 * Go through our Tx list and free mbufs for those
2422a5ebadc6SPyun YongHyeon 	 * frames which have been transmitted.
2423a5ebadc6SPyun YongHyeon 	 */
2424a5ebadc6SPyun YongHyeon 	for (; cons != sc->jme_cdata.jme_tx_prod;) {
2425a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[cons];
2426a5ebadc6SPyun YongHyeon 		status = le32toh(txd->tx_desc->flags);
2427a5ebadc6SPyun YongHyeon 		if ((status & JME_TD_OWN) == JME_TD_OWN)
2428a5ebadc6SPyun YongHyeon 			break;
2429a5ebadc6SPyun YongHyeon 
2430a5ebadc6SPyun YongHyeon 		if ((status & (JME_TD_TMOUT | JME_TD_RETRY_EXP)) != 0)
2431a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2432a5ebadc6SPyun YongHyeon 		else {
2433a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1);
2434a5ebadc6SPyun YongHyeon 			if ((status & JME_TD_COLLISION) != 0)
2435a9af3b70SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_COLLISIONS,
2436a5ebadc6SPyun YongHyeon 				    le32toh(txd->tx_desc->buflen) &
2437a9af3b70SGleb Smirnoff 				    JME_TD_BUF_LEN_MASK);
2438a5ebadc6SPyun YongHyeon 		}
2439a5ebadc6SPyun YongHyeon 		/*
2440a5ebadc6SPyun YongHyeon 		 * Only the first descriptor of multi-descriptor
2441a5ebadc6SPyun YongHyeon 		 * transmission is updated so driver have to skip entire
2442a5ebadc6SPyun YongHyeon 		 * chained buffers for the transmiited frame. In other
2443a5ebadc6SPyun YongHyeon 		 * words, JME_TD_OWN bit is valid only at the first
2444a5ebadc6SPyun YongHyeon 		 * descriptor of a multi-descriptor transmission.
2445a5ebadc6SPyun YongHyeon 		 */
2446a5ebadc6SPyun YongHyeon 		for (nsegs = 0; nsegs < txd->tx_ndesc; nsegs++) {
2447a5ebadc6SPyun YongHyeon 			sc->jme_rdata.jme_tx_ring[cons].flags = 0;
2448a5ebadc6SPyun YongHyeon 			JME_DESC_INC(cons, JME_TX_RING_CNT);
2449a5ebadc6SPyun YongHyeon 		}
2450a5ebadc6SPyun YongHyeon 
2451a5ebadc6SPyun YongHyeon 		/* Reclaim transferred mbufs. */
2452a5ebadc6SPyun YongHyeon 		bus_dmamap_sync(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap,
2453a5ebadc6SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
2454a5ebadc6SPyun YongHyeon 		bus_dmamap_unload(sc->jme_cdata.jme_tx_tag, txd->tx_dmamap);
2455a5ebadc6SPyun YongHyeon 
2456a5ebadc6SPyun YongHyeon 		KASSERT(txd->tx_m != NULL,
2457a5ebadc6SPyun YongHyeon 		    ("%s: freeing NULL mbuf!\n", __func__));
2458a5ebadc6SPyun YongHyeon 		m_freem(txd->tx_m);
2459a5ebadc6SPyun YongHyeon 		txd->tx_m = NULL;
2460a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_tx_cnt -= txd->tx_ndesc;
2461a5ebadc6SPyun YongHyeon 		KASSERT(sc->jme_cdata.jme_tx_cnt >= 0,
2462a5ebadc6SPyun YongHyeon 		    ("%s: Active Tx desc counter was garbled\n", __func__));
2463a5ebadc6SPyun YongHyeon 		txd->tx_ndesc = 0;
246459dc03deSJustin Hibbits 		if_setdrvflagbits(ifp, 0, IFF_DRV_OACTIVE);
2465a5ebadc6SPyun YongHyeon 	}
2466a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cons = cons;
2467be83eecfSGordon Bergling 	/* Unarm watchdog timer when there is no pending descriptors in queue. */
2468a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_tx_cnt == 0)
2469a5ebadc6SPyun YongHyeon 		sc->jme_watchdog_timer = 0;
2470a5ebadc6SPyun YongHyeon 
2471a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
2472a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
2473a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2474a5ebadc6SPyun YongHyeon }
2475a5ebadc6SPyun YongHyeon 
2476a5ebadc6SPyun YongHyeon static __inline void
2477a5ebadc6SPyun YongHyeon jme_discard_rxbuf(struct jme_softc *sc, int cons)
2478a5ebadc6SPyun YongHyeon {
2479a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
2480a5ebadc6SPyun YongHyeon 
2481a5ebadc6SPyun YongHyeon 	desc = &sc->jme_rdata.jme_rx_ring[cons];
2482a5ebadc6SPyun YongHyeon 	desc->flags = htole32(JME_RD_OWN | JME_RD_INTR | JME_RD_64BIT);
2483a5ebadc6SPyun YongHyeon 	desc->buflen = htole32(MCLBYTES);
2484a5ebadc6SPyun YongHyeon }
2485a5ebadc6SPyun YongHyeon 
2486a5ebadc6SPyun YongHyeon /* Receive a frame. */
2487a5ebadc6SPyun YongHyeon static void
2488a5ebadc6SPyun YongHyeon jme_rxeof(struct jme_softc *sc)
2489a5ebadc6SPyun YongHyeon {
249059dc03deSJustin Hibbits 	if_t ifp;
2491a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
2492a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
2493a5ebadc6SPyun YongHyeon 	struct mbuf *mp, *m;
2494a5ebadc6SPyun YongHyeon 	uint32_t flags, status;
2495a5ebadc6SPyun YongHyeon 	int cons, count, nsegs;
2496a5ebadc6SPyun YongHyeon 
2497932b56d2SJohn Baldwin 	JME_LOCK_ASSERT(sc);
2498932b56d2SJohn Baldwin 
2499a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2500a5ebadc6SPyun YongHyeon 
2501a5ebadc6SPyun YongHyeon 	cons = sc->jme_cdata.jme_rx_cons;
2502a5ebadc6SPyun YongHyeon 	desc = &sc->jme_rdata.jme_rx_ring[cons];
2503a5ebadc6SPyun YongHyeon 	flags = le32toh(desc->flags);
2504a5ebadc6SPyun YongHyeon 	status = le32toh(desc->buflen);
2505a5ebadc6SPyun YongHyeon 	nsegs = JME_RX_NSEGS(status);
2506a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rxlen = JME_RX_BYTES(status) - JME_RX_PAD_BYTES;
2507a5ebadc6SPyun YongHyeon 	if ((status & JME_RX_ERR_STAT) != 0) {
2508a9af3b70SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IERRORS, 1);
2509a5ebadc6SPyun YongHyeon 		jme_discard_rxbuf(sc, sc->jme_cdata.jme_rx_cons);
2510a5ebadc6SPyun YongHyeon #ifdef JME_SHOW_ERRORS
2511a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "%s : receive error = 0x%b\n",
2512a5ebadc6SPyun YongHyeon 		    __func__, JME_RX_ERR(status), JME_RX_ERR_BITS);
2513a5ebadc6SPyun YongHyeon #endif
2514a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_cons += nsegs;
2515a5ebadc6SPyun YongHyeon 		sc->jme_cdata.jme_rx_cons %= JME_RX_RING_CNT;
2516a5ebadc6SPyun YongHyeon 		return;
2517a5ebadc6SPyun YongHyeon 	}
2518a5ebadc6SPyun YongHyeon 
2519a5ebadc6SPyun YongHyeon 	for (count = 0; count < nsegs; count++,
2520a5ebadc6SPyun YongHyeon 	    JME_DESC_INC(cons, JME_RX_RING_CNT)) {
2521a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[cons];
2522a5ebadc6SPyun YongHyeon 		mp = rxd->rx_m;
2523a5ebadc6SPyun YongHyeon 		/* Add a new receive buffer to the ring. */
2524a5ebadc6SPyun YongHyeon 		if (jme_newbuf(sc, rxd) != 0) {
2525a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
2526a5ebadc6SPyun YongHyeon 			/* Reuse buffer. */
252743742818SPyun YongHyeon 			for (; count < nsegs; count++) {
252843742818SPyun YongHyeon 				jme_discard_rxbuf(sc, cons);
252943742818SPyun YongHyeon 				JME_DESC_INC(cons, JME_RX_RING_CNT);
253043742818SPyun YongHyeon 			}
2531a5ebadc6SPyun YongHyeon 			if (sc->jme_cdata.jme_rxhead != NULL) {
2532a5ebadc6SPyun YongHyeon 				m_freem(sc->jme_cdata.jme_rxhead);
2533a5ebadc6SPyun YongHyeon 				JME_RXCHAIN_RESET(sc);
2534a5ebadc6SPyun YongHyeon 			}
2535a5ebadc6SPyun YongHyeon 			break;
2536a5ebadc6SPyun YongHyeon 		}
2537a5ebadc6SPyun YongHyeon 
2538a5ebadc6SPyun YongHyeon 		/*
2539a5ebadc6SPyun YongHyeon 		 * Assume we've received a full sized frame.
2540a5ebadc6SPyun YongHyeon 		 * Actual size is fixed when we encounter the end of
2541a5ebadc6SPyun YongHyeon 		 * multi-segmented frame.
2542a5ebadc6SPyun YongHyeon 		 */
2543a5ebadc6SPyun YongHyeon 		mp->m_len = MCLBYTES;
2544a5ebadc6SPyun YongHyeon 
2545a5ebadc6SPyun YongHyeon 		/* Chain received mbufs. */
2546a5ebadc6SPyun YongHyeon 		if (sc->jme_cdata.jme_rxhead == NULL) {
2547a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxhead = mp;
2548a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxtail = mp;
2549a5ebadc6SPyun YongHyeon 		} else {
2550a5ebadc6SPyun YongHyeon 			/*
2551a5ebadc6SPyun YongHyeon 			 * Receive processor can receive a maximum frame
2552a5ebadc6SPyun YongHyeon 			 * size of 65535 bytes.
2553a5ebadc6SPyun YongHyeon 			 */
2554a5ebadc6SPyun YongHyeon 			mp->m_flags &= ~M_PKTHDR;
2555a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxtail->m_next = mp;
2556a5ebadc6SPyun YongHyeon 			sc->jme_cdata.jme_rxtail = mp;
2557a5ebadc6SPyun YongHyeon 		}
2558a5ebadc6SPyun YongHyeon 
2559a5ebadc6SPyun YongHyeon 		if (count == nsegs - 1) {
2560a5ebadc6SPyun YongHyeon 			/* Last desc. for this frame. */
2561a5ebadc6SPyun YongHyeon 			m = sc->jme_cdata.jme_rxhead;
2562a5ebadc6SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
2563a5ebadc6SPyun YongHyeon 			m->m_pkthdr.len = sc->jme_cdata.jme_rxlen;
2564a5ebadc6SPyun YongHyeon 			if (nsegs > 1) {
2565a5ebadc6SPyun YongHyeon 				/* Set first mbuf size. */
2566a5ebadc6SPyun YongHyeon 				m->m_len = MCLBYTES - JME_RX_PAD_BYTES;
2567a5ebadc6SPyun YongHyeon 				/* Set last mbuf size. */
2568a5ebadc6SPyun YongHyeon 				mp->m_len = sc->jme_cdata.jme_rxlen -
2569a5ebadc6SPyun YongHyeon 				    ((MCLBYTES - JME_RX_PAD_BYTES) +
2570a5ebadc6SPyun YongHyeon 				    (MCLBYTES * (nsegs - 2)));
2571a5ebadc6SPyun YongHyeon 			} else
2572a5ebadc6SPyun YongHyeon 				m->m_len = sc->jme_cdata.jme_rxlen;
2573a5ebadc6SPyun YongHyeon 			m->m_pkthdr.rcvif = ifp;
2574a5ebadc6SPyun YongHyeon 
2575a5ebadc6SPyun YongHyeon 			/*
2576a5ebadc6SPyun YongHyeon 			 * Account for 10bytes auto padding which is used
2577a5ebadc6SPyun YongHyeon 			 * to align IP header on 32bit boundary. Also note,
2578a5ebadc6SPyun YongHyeon 			 * CRC bytes is automatically removed by the
2579a5ebadc6SPyun YongHyeon 			 * hardware.
2580a5ebadc6SPyun YongHyeon 			 */
2581a5ebadc6SPyun YongHyeon 			m->m_data += JME_RX_PAD_BYTES;
2582a5ebadc6SPyun YongHyeon 
2583a5ebadc6SPyun YongHyeon 			/* Set checksum information. */
258459dc03deSJustin Hibbits 			if ((if_getcapenable(ifp) & IFCAP_RXCSUM) != 0 &&
2585a5ebadc6SPyun YongHyeon 			    (flags & JME_RD_IPV4) != 0) {
2586a5ebadc6SPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
2587a5ebadc6SPyun YongHyeon 				if ((flags & JME_RD_IPCSUM) != 0)
2588a5ebadc6SPyun YongHyeon 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
2589a5ebadc6SPyun YongHyeon 				if (((flags & JME_RD_MORE_FRAG) == 0) &&
2590a5ebadc6SPyun YongHyeon 				    ((flags & (JME_RD_TCP | JME_RD_TCPCSUM)) ==
2591a5ebadc6SPyun YongHyeon 				    (JME_RD_TCP | JME_RD_TCPCSUM) ||
2592a5ebadc6SPyun YongHyeon 				    (flags & (JME_RD_UDP | JME_RD_UDPCSUM)) ==
2593a5ebadc6SPyun YongHyeon 				    (JME_RD_UDP | JME_RD_UDPCSUM))) {
2594a5ebadc6SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2595a5ebadc6SPyun YongHyeon 					    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
2596a5ebadc6SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
2597a5ebadc6SPyun YongHyeon 				}
2598a5ebadc6SPyun YongHyeon 			}
2599a5ebadc6SPyun YongHyeon 
2600a5ebadc6SPyun YongHyeon 			/* Check for VLAN tagged packets. */
260159dc03deSJustin Hibbits 			if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0 &&
2602a5ebadc6SPyun YongHyeon 			    (flags & JME_RD_VLAN_TAG) != 0) {
2603a5ebadc6SPyun YongHyeon 				m->m_pkthdr.ether_vtag =
2604a5ebadc6SPyun YongHyeon 				    flags & JME_RD_VLAN_MASK;
2605a5ebadc6SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
2606a5ebadc6SPyun YongHyeon 			}
2607a5ebadc6SPyun YongHyeon 
2608a9af3b70SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1);
2609a5ebadc6SPyun YongHyeon 			/* Pass it on. */
2610932b56d2SJohn Baldwin 			JME_UNLOCK(sc);
261159dc03deSJustin Hibbits 			if_input(ifp, m);
2612932b56d2SJohn Baldwin 			JME_LOCK(sc);
2613a5ebadc6SPyun YongHyeon 
2614a5ebadc6SPyun YongHyeon 			/* Reset mbuf chains. */
2615a5ebadc6SPyun YongHyeon 			JME_RXCHAIN_RESET(sc);
2616a5ebadc6SPyun YongHyeon 		}
2617a5ebadc6SPyun YongHyeon 	}
2618a5ebadc6SPyun YongHyeon 
2619a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons += nsegs;
2620a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons %= JME_RX_RING_CNT;
2621a5ebadc6SPyun YongHyeon }
2622a5ebadc6SPyun YongHyeon 
2623a5ebadc6SPyun YongHyeon static int
2624a5ebadc6SPyun YongHyeon jme_rxintr(struct jme_softc *sc, int count)
2625a5ebadc6SPyun YongHyeon {
2626a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
2627a5ebadc6SPyun YongHyeon 	int nsegs, prog, pktlen;
2628a5ebadc6SPyun YongHyeon 
2629a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag,
2630a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_ring_map,
2631a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2632a5ebadc6SPyun YongHyeon 
2633a5ebadc6SPyun YongHyeon 	for (prog = 0; count > 0; prog++) {
2634a5ebadc6SPyun YongHyeon 		desc = &sc->jme_rdata.jme_rx_ring[sc->jme_cdata.jme_rx_cons];
2635a5ebadc6SPyun YongHyeon 		if ((le32toh(desc->flags) & JME_RD_OWN) == JME_RD_OWN)
2636a5ebadc6SPyun YongHyeon 			break;
2637a5ebadc6SPyun YongHyeon 		if ((le32toh(desc->buflen) & JME_RD_VALID) == 0)
2638a5ebadc6SPyun YongHyeon 			break;
2639a5ebadc6SPyun YongHyeon 		nsegs = JME_RX_NSEGS(le32toh(desc->buflen));
2640a5ebadc6SPyun YongHyeon 		/*
2641a5ebadc6SPyun YongHyeon 		 * Check number of segments against received bytes.
2642a5ebadc6SPyun YongHyeon 		 * Non-matching value would indicate that hardware
2643a5ebadc6SPyun YongHyeon 		 * is still trying to update Rx descriptors. I'm not
2644a5ebadc6SPyun YongHyeon 		 * sure whether this check is needed.
2645a5ebadc6SPyun YongHyeon 		 */
2646a5ebadc6SPyun YongHyeon 		pktlen = JME_RX_BYTES(le32toh(desc->buflen));
2647057b4402SPedro F. Giffuni 		if (nsegs != howmany(pktlen, MCLBYTES))
2648a5ebadc6SPyun YongHyeon 			break;
2649a5ebadc6SPyun YongHyeon 		prog++;
2650a5ebadc6SPyun YongHyeon 		/* Received a frame. */
2651a5ebadc6SPyun YongHyeon 		jme_rxeof(sc);
2652a5ebadc6SPyun YongHyeon 		count -= nsegs;
2653a5ebadc6SPyun YongHyeon 	}
2654a5ebadc6SPyun YongHyeon 
2655a5ebadc6SPyun YongHyeon 	if (prog > 0)
2656a5ebadc6SPyun YongHyeon 		bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag,
2657a5ebadc6SPyun YongHyeon 		    sc->jme_cdata.jme_rx_ring_map,
2658a5ebadc6SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2659a5ebadc6SPyun YongHyeon 
2660a5ebadc6SPyun YongHyeon 	return (count > 0 ? 0 : EAGAIN);
2661a5ebadc6SPyun YongHyeon }
2662a5ebadc6SPyun YongHyeon 
2663a5ebadc6SPyun YongHyeon static void
2664a5ebadc6SPyun YongHyeon jme_tick(void *arg)
2665a5ebadc6SPyun YongHyeon {
2666a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2667a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2668a5ebadc6SPyun YongHyeon 
2669a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)arg;
2670a5ebadc6SPyun YongHyeon 
2671a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2672a5ebadc6SPyun YongHyeon 
2673a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2674a5ebadc6SPyun YongHyeon 	mii_tick(mii);
2675a5ebadc6SPyun YongHyeon 	/*
2676a5ebadc6SPyun YongHyeon 	 * Reclaim Tx buffers that have been completed. It's not
2677a5ebadc6SPyun YongHyeon 	 * needed here but it would release allocated mbuf chains
2678a5ebadc6SPyun YongHyeon 	 * faster and limit the maximum delay to a hz.
2679a5ebadc6SPyun YongHyeon 	 */
2680a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
2681450ab472SPyun YongHyeon 	jme_stats_update(sc);
2682a5ebadc6SPyun YongHyeon 	jme_watchdog(sc);
2683a5ebadc6SPyun YongHyeon 	callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc);
2684a5ebadc6SPyun YongHyeon }
2685a5ebadc6SPyun YongHyeon 
2686a5ebadc6SPyun YongHyeon static void
2687a5ebadc6SPyun YongHyeon jme_reset(struct jme_softc *sc)
2688a5ebadc6SPyun YongHyeon {
26894f1ff93aSPyun YongHyeon 	uint32_t ghc, gpreg;
2690a5ebadc6SPyun YongHyeon 
2691a5ebadc6SPyun YongHyeon 	/* Stop receiver, transmitter. */
2692a5ebadc6SPyun YongHyeon 	jme_stop_rx(sc);
2693a5ebadc6SPyun YongHyeon 	jme_stop_tx(sc);
26944f1ff93aSPyun YongHyeon 
26954f1ff93aSPyun YongHyeon 	/* Reset controller. */
2696a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GHC, GHC_RESET);
26974f1ff93aSPyun YongHyeon 	CSR_READ_4(sc, JME_GHC);
2698a5ebadc6SPyun YongHyeon 	DELAY(10);
26994f1ff93aSPyun YongHyeon 	/*
27004f1ff93aSPyun YongHyeon 	 * Workaround Rx FIFO overruns seen under certain conditions.
27014f1ff93aSPyun YongHyeon 	 * Explicitly synchorize TX/RX clock.  TX/RX clock should be
27024f1ff93aSPyun YongHyeon 	 * enabled only after enabling TX/RX MACs.
27034f1ff93aSPyun YongHyeon 	 */
27044f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & (JME_FLAG_TXCLK | JME_FLAG_RXCLK)) != 0) {
27054f1ff93aSPyun YongHyeon 		/* Disable TX clock. */
27064f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, GHC_RESET | GHC_TX_MAC_CLK_DIS);
27074f1ff93aSPyun YongHyeon 		/* Disable RX clock. */
27084f1ff93aSPyun YongHyeon 		gpreg = CSR_READ_4(sc, JME_GPREG1);
27094f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg | GPREG1_RX_MAC_CLK_DIS);
27104f1ff93aSPyun YongHyeon 		gpreg = CSR_READ_4(sc, JME_GPREG1);
27114f1ff93aSPyun YongHyeon 		/* De-assert RESET but still disable TX clock. */
27124f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, GHC_TX_MAC_CLK_DIS);
27134f1ff93aSPyun YongHyeon 		ghc = CSR_READ_4(sc, JME_GHC);
27144f1ff93aSPyun YongHyeon 
27154f1ff93aSPyun YongHyeon 		/* Enable TX clock. */
27164f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, ghc & ~GHC_TX_MAC_CLK_DIS);
27174f1ff93aSPyun YongHyeon 		/* Enable RX clock. */
27184f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg & ~GPREG1_RX_MAC_CLK_DIS);
27194f1ff93aSPyun YongHyeon 		CSR_READ_4(sc, JME_GPREG1);
27204f1ff93aSPyun YongHyeon 
27214f1ff93aSPyun YongHyeon 		/* Disable TX/RX clock again. */
27224f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, GHC_TX_MAC_CLK_DIS);
27234f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_GPREG1, gpreg | GPREG1_RX_MAC_CLK_DIS);
27244f1ff93aSPyun YongHyeon 	} else
2725a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_GHC, 0);
27264f1ff93aSPyun YongHyeon 	CSR_READ_4(sc, JME_GHC);
27274f1ff93aSPyun YongHyeon 	DELAY(10);
2728a5ebadc6SPyun YongHyeon }
2729a5ebadc6SPyun YongHyeon 
2730a5ebadc6SPyun YongHyeon static void
2731a5ebadc6SPyun YongHyeon jme_init(void *xsc)
2732a5ebadc6SPyun YongHyeon {
2733a5ebadc6SPyun YongHyeon 	struct jme_softc *sc;
2734a5ebadc6SPyun YongHyeon 
2735a5ebadc6SPyun YongHyeon 	sc = (struct jme_softc *)xsc;
2736a5ebadc6SPyun YongHyeon 	JME_LOCK(sc);
2737a5ebadc6SPyun YongHyeon 	jme_init_locked(sc);
2738a5ebadc6SPyun YongHyeon 	JME_UNLOCK(sc);
2739a5ebadc6SPyun YongHyeon }
2740a5ebadc6SPyun YongHyeon 
2741a5ebadc6SPyun YongHyeon static void
2742a5ebadc6SPyun YongHyeon jme_init_locked(struct jme_softc *sc)
2743a5ebadc6SPyun YongHyeon {
274459dc03deSJustin Hibbits 	if_t ifp;
2745a5ebadc6SPyun YongHyeon 	struct mii_data *mii;
2746a5ebadc6SPyun YongHyeon 	bus_addr_t paddr;
2747a5ebadc6SPyun YongHyeon 	uint32_t reg;
2748a5ebadc6SPyun YongHyeon 	int error;
2749a5ebadc6SPyun YongHyeon 
2750a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2751a5ebadc6SPyun YongHyeon 
2752a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
2753a5ebadc6SPyun YongHyeon 	mii = device_get_softc(sc->jme_miibus);
2754a5ebadc6SPyun YongHyeon 
275559dc03deSJustin Hibbits 	if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) != 0)
275632f8942aSPyun YongHyeon 		return;
2757a5ebadc6SPyun YongHyeon 	/*
2758a5ebadc6SPyun YongHyeon 	 * Cancel any pending I/O.
2759a5ebadc6SPyun YongHyeon 	 */
2760a5ebadc6SPyun YongHyeon 	jme_stop(sc);
2761a5ebadc6SPyun YongHyeon 
2762a5ebadc6SPyun YongHyeon 	/*
2763a5ebadc6SPyun YongHyeon 	 * Reset the chip to a known state.
2764a5ebadc6SPyun YongHyeon 	 */
2765a5ebadc6SPyun YongHyeon 	jme_reset(sc);
2766a5ebadc6SPyun YongHyeon 
2767a5ebadc6SPyun YongHyeon 	/* Init descriptors. */
2768a5ebadc6SPyun YongHyeon 	error = jme_init_rx_ring(sc);
2769a5ebadc6SPyun YongHyeon         if (error != 0) {
2770a5ebadc6SPyun YongHyeon                 device_printf(sc->jme_dev,
2771a5ebadc6SPyun YongHyeon                     "%s: initialization failed: no memory for Rx buffers.\n",
2772a5ebadc6SPyun YongHyeon 		    __func__);
2773a5ebadc6SPyun YongHyeon                 jme_stop(sc);
2774a5ebadc6SPyun YongHyeon 		return;
2775a5ebadc6SPyun YongHyeon         }
2776a5ebadc6SPyun YongHyeon 	jme_init_tx_ring(sc);
2777a5ebadc6SPyun YongHyeon 	/* Initialize shadow status block. */
2778a5ebadc6SPyun YongHyeon 	jme_init_ssb(sc);
2779a5ebadc6SPyun YongHyeon 
2780a5ebadc6SPyun YongHyeon 	/* Reprogram the station address. */
278159dc03deSJustin Hibbits 	jme_set_macaddr(sc, if_getlladdr(sc->jme_ifp));
2782a5ebadc6SPyun YongHyeon 
2783a5ebadc6SPyun YongHyeon 	/*
2784a5ebadc6SPyun YongHyeon 	 * Configure Tx queue.
2785a5ebadc6SPyun YongHyeon 	 *  Tx priority queue weight value : 0
2786a5ebadc6SPyun YongHyeon 	 *  Tx FIFO threshold for processing next packet : 16QW
2787a5ebadc6SPyun YongHyeon 	 *  Maximum Tx DMA length : 512
2788a5ebadc6SPyun YongHyeon 	 *  Allow Tx DMA burst.
2789a5ebadc6SPyun YongHyeon 	 */
2790a5ebadc6SPyun YongHyeon 	sc->jme_txcsr = TXCSR_TXQ_N_SEL(TXCSR_TXQ0);
2791a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= TXCSR_TXQ_WEIGHT(TXCSR_TXQ_WEIGHT_MIN);
2792a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= TXCSR_FIFO_THRESH_16QW;
2793a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= sc->jme_tx_dma_size;
2794a5ebadc6SPyun YongHyeon 	sc->jme_txcsr |= TXCSR_DMA_BURST;
2795a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXCSR, sc->jme_txcsr);
2796a5ebadc6SPyun YongHyeon 
2797a5ebadc6SPyun YongHyeon 	/* Set Tx descriptor counter. */
2798a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXQDC, JME_TX_RING_CNT);
2799a5ebadc6SPyun YongHyeon 
2800a5ebadc6SPyun YongHyeon 	/* Set Tx ring address to the hardware. */
2801a5ebadc6SPyun YongHyeon 	paddr = JME_TX_RING_ADDR(sc, 0);
2802a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXDBA_HI, JME_ADDR_HI(paddr));
2803a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXDBA_LO, JME_ADDR_LO(paddr));
2804a5ebadc6SPyun YongHyeon 
2805a5ebadc6SPyun YongHyeon 	/* Configure TxMAC parameters. */
2806a5ebadc6SPyun YongHyeon 	reg = TXMAC_IFG1_DEFAULT | TXMAC_IFG2_DEFAULT | TXMAC_IFG_ENB;
2807a5ebadc6SPyun YongHyeon 	reg |= TXMAC_THRESH_1_PKT;
2808a5ebadc6SPyun YongHyeon 	reg |= TXMAC_CRC_ENB | TXMAC_PAD_ENB;
2809a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXMAC, reg);
2810a5ebadc6SPyun YongHyeon 
2811a5ebadc6SPyun YongHyeon 	/*
2812a5ebadc6SPyun YongHyeon 	 * Configure Rx queue.
2813a5ebadc6SPyun YongHyeon 	 *  FIFO full threshold for transmitting Tx pause packet : 128T
2814a5ebadc6SPyun YongHyeon 	 *  FIFO threshold for processing next packet : 128QW
2815a5ebadc6SPyun YongHyeon 	 *  Rx queue 0 select
2816a5ebadc6SPyun YongHyeon 	 *  Max Rx DMA length : 128
2817a5ebadc6SPyun YongHyeon 	 *  Rx descriptor retry : 32
2818a5ebadc6SPyun YongHyeon 	 *  Rx descriptor retry time gap : 256ns
2819a5ebadc6SPyun YongHyeon 	 *  Don't receive runt/bad frame.
2820a5ebadc6SPyun YongHyeon 	 */
2821a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr = RXCSR_FIFO_FTHRESH_128T;
2822a5ebadc6SPyun YongHyeon 	/*
2823a5ebadc6SPyun YongHyeon 	 * Since Rx FIFO size is 4K bytes, receiving frames larger
2824a5ebadc6SPyun YongHyeon 	 * than 4K bytes will suffer from Rx FIFO overruns. So
2825a5ebadc6SPyun YongHyeon 	 * decrease FIFO threshold to reduce the FIFO overruns for
2826a5ebadc6SPyun YongHyeon 	 * frames larger than 4000 bytes.
2827a5ebadc6SPyun YongHyeon 	 * For best performance of standard MTU sized frames use
2828f37739d7SPyun YongHyeon 	 * maximum allowable FIFO threshold, 128QW. Note these do
282913bf578cSGordon Bergling 	 * not hold on chip full mask version >=2. For these
2830f37739d7SPyun YongHyeon 	 * controllers 64QW and 128QW are not valid value.
2831a5ebadc6SPyun YongHyeon 	 */
2832f37739d7SPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 2)
2833f37739d7SPyun YongHyeon 		sc->jme_rxcsr |= RXCSR_FIFO_THRESH_16QW;
2834f37739d7SPyun YongHyeon 	else {
283559dc03deSJustin Hibbits 		if ((if_getmtu(ifp) + ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN +
2836a5ebadc6SPyun YongHyeon 		    ETHER_CRC_LEN) > JME_RX_FIFO_SIZE)
2837a5ebadc6SPyun YongHyeon 			sc->jme_rxcsr |= RXCSR_FIFO_THRESH_16QW;
2838a5ebadc6SPyun YongHyeon 		else
2839a5ebadc6SPyun YongHyeon 			sc->jme_rxcsr |= RXCSR_FIFO_THRESH_128QW;
2840f37739d7SPyun YongHyeon 	}
2841a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr |= sc->jme_rx_dma_size | RXCSR_RXQ_N_SEL(RXCSR_RXQ0);
2842a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr |= RXCSR_DESC_RT_CNT(RXCSR_DESC_RT_CNT_DEFAULT);
2843a5ebadc6SPyun YongHyeon 	sc->jme_rxcsr |= RXCSR_DESC_RT_GAP_256 & RXCSR_DESC_RT_GAP_MASK;
2844a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXCSR, sc->jme_rxcsr);
2845a5ebadc6SPyun YongHyeon 
2846a5ebadc6SPyun YongHyeon 	/* Set Rx descriptor counter. */
2847a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXQDC, JME_RX_RING_CNT);
2848a5ebadc6SPyun YongHyeon 
2849a5ebadc6SPyun YongHyeon 	/* Set Rx ring address to the hardware. */
2850a5ebadc6SPyun YongHyeon 	paddr = JME_RX_RING_ADDR(sc, 0);
2851a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXDBA_HI, JME_ADDR_HI(paddr));
2852a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXDBA_LO, JME_ADDR_LO(paddr));
2853a5ebadc6SPyun YongHyeon 
2854a5ebadc6SPyun YongHyeon 	/* Clear receive filter. */
2855a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, 0);
2856a5ebadc6SPyun YongHyeon 	/* Set up the receive filter. */
2857a5ebadc6SPyun YongHyeon 	jme_set_filter(sc);
2858a5ebadc6SPyun YongHyeon 	jme_set_vlan(sc);
2859a5ebadc6SPyun YongHyeon 
2860a5ebadc6SPyun YongHyeon 	/*
2861a5ebadc6SPyun YongHyeon 	 * Disable all WOL bits as WOL can interfere normal Rx
2862a5ebadc6SPyun YongHyeon 	 * operation. Also clear WOL detection status bits.
2863a5ebadc6SPyun YongHyeon 	 */
2864a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_PMCS);
2865a5ebadc6SPyun YongHyeon 	reg &= ~PMCS_WOL_ENB_MASK;
2866a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PMCS, reg);
2867a5ebadc6SPyun YongHyeon 
2868a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_RXMAC);
2869a5ebadc6SPyun YongHyeon 	/*
2870a5ebadc6SPyun YongHyeon 	 * Pad 10bytes right before received frame. This will greatly
2871a5ebadc6SPyun YongHyeon 	 * help Rx performance on strict-alignment architectures as
2872a5ebadc6SPyun YongHyeon 	 * it does not need to copy the frame to align the payload.
2873a5ebadc6SPyun YongHyeon 	 */
2874a5ebadc6SPyun YongHyeon 	reg |= RXMAC_PAD_10BYTES;
287559dc03deSJustin Hibbits 	if ((if_getcapenable(ifp) & IFCAP_RXCSUM) != 0)
2876a5ebadc6SPyun YongHyeon 		reg |= RXMAC_CSUM_ENB;
2877a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, reg);
2878a5ebadc6SPyun YongHyeon 
2879a5ebadc6SPyun YongHyeon 	/* Configure general purpose reg0 */
2880a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_GPREG0);
2881a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_PCC_UNIT_MASK;
2882a5ebadc6SPyun YongHyeon 	/* Set PCC timer resolution to micro-seconds unit. */
2883a5ebadc6SPyun YongHyeon 	reg |= GPREG0_PCC_UNIT_US;
2884a5ebadc6SPyun YongHyeon 	/*
2885a5ebadc6SPyun YongHyeon 	 * Disable all shadow register posting as we have to read
2886a5ebadc6SPyun YongHyeon 	 * JME_INTR_STATUS register in jme_int_task. Also it seems
2887a5ebadc6SPyun YongHyeon 	 * that it's hard to synchronize interrupt status between
2888a5ebadc6SPyun YongHyeon 	 * hardware and software with shadow posting due to
2889a5ebadc6SPyun YongHyeon 	 * requirements of bus_dmamap_sync(9).
2890a5ebadc6SPyun YongHyeon 	 */
2891a5ebadc6SPyun YongHyeon 	reg |= GPREG0_SH_POST_DW7_DIS | GPREG0_SH_POST_DW6_DIS |
2892a5ebadc6SPyun YongHyeon 	    GPREG0_SH_POST_DW5_DIS | GPREG0_SH_POST_DW4_DIS |
2893a5ebadc6SPyun YongHyeon 	    GPREG0_SH_POST_DW3_DIS | GPREG0_SH_POST_DW2_DIS |
2894a5ebadc6SPyun YongHyeon 	    GPREG0_SH_POST_DW1_DIS | GPREG0_SH_POST_DW0_DIS;
2895a5ebadc6SPyun YongHyeon 	/* Disable posting of DW0. */
2896a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_POST_DW0_ENB;
2897a5ebadc6SPyun YongHyeon 	/* Clear PME message. */
2898a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_PME_ENB;
2899a5ebadc6SPyun YongHyeon 	/* Set PHY address. */
2900a5ebadc6SPyun YongHyeon 	reg &= ~GPREG0_PHY_ADDR_MASK;
2901a5ebadc6SPyun YongHyeon 	reg |= sc->jme_phyaddr;
2902a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_GPREG0, reg);
2903a5ebadc6SPyun YongHyeon 
2904a5ebadc6SPyun YongHyeon 	/* Configure Tx queue 0 packet completion coalescing. */
2905a5ebadc6SPyun YongHyeon 	reg = (sc->jme_tx_coal_to << PCCTX_COAL_TO_SHIFT) &
2906a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_TO_MASK;
2907a5ebadc6SPyun YongHyeon 	reg |= (sc->jme_tx_coal_pkt << PCCTX_COAL_PKT_SHIFT) &
2908a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_PKT_MASK;
2909a5ebadc6SPyun YongHyeon 	reg |= PCCTX_COAL_TXQ0;
2910a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PCCTX, reg);
2911a5ebadc6SPyun YongHyeon 
2912a5ebadc6SPyun YongHyeon 	/* Configure Rx queue 0 packet completion coalescing. */
2913a5ebadc6SPyun YongHyeon 	reg = (sc->jme_rx_coal_to << PCCRX_COAL_TO_SHIFT) &
2914a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_TO_MASK;
2915a5ebadc6SPyun YongHyeon 	reg |= (sc->jme_rx_coal_pkt << PCCRX_COAL_PKT_SHIFT) &
2916a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_PKT_MASK;
2917a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_PCCRX0, reg);
2918a5ebadc6SPyun YongHyeon 
29194f1ff93aSPyun YongHyeon 	/*
29204f1ff93aSPyun YongHyeon 	 * Configure PCD(Packet Completion Deferring).  It seems PCD
29214f1ff93aSPyun YongHyeon 	 * generates an interrupt when the time interval between two
29224f1ff93aSPyun YongHyeon 	 * back-to-back incoming/outgoing packet is long enough for
29234f1ff93aSPyun YongHyeon 	 * it to reach its timer value 0. The arrival of new packets
29244f1ff93aSPyun YongHyeon 	 * after timer has started causes the PCD timer to restart.
29254f1ff93aSPyun YongHyeon 	 * Unfortunately, it's not clear how PCD is useful at this
29264f1ff93aSPyun YongHyeon 	 * moment, so just use the same of PCC parameters.
29274f1ff93aSPyun YongHyeon 	 */
29284f1ff93aSPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_PCCPCD) != 0) {
29294f1ff93aSPyun YongHyeon 		sc->jme_rx_pcd_to = sc->jme_rx_coal_to;
29304f1ff93aSPyun YongHyeon 		if (sc->jme_rx_coal_to > PCDRX_TO_MAX)
29314f1ff93aSPyun YongHyeon 			sc->jme_rx_pcd_to = PCDRX_TO_MAX;
29324f1ff93aSPyun YongHyeon 		sc->jme_tx_pcd_to = sc->jme_tx_coal_to;
29334f1ff93aSPyun YongHyeon 		if (sc->jme_tx_coal_to > PCDTX_TO_MAX)
29344f1ff93aSPyun YongHyeon 			sc->jme_tx_pcd_to = PCDTX_TO_MAX;
29354f1ff93aSPyun YongHyeon 		reg = sc->jme_rx_pcd_to << PCDRX0_TO_THROTTLE_SHIFT;
29364f1ff93aSPyun YongHyeon 		reg |= sc->jme_rx_pcd_to << PCDRX0_TO_SHIFT;
29374f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, PCDRX_REG(0), reg);
29384f1ff93aSPyun YongHyeon 		reg = sc->jme_tx_pcd_to << PCDTX_TO_THROTTLE_SHIFT;
29394f1ff93aSPyun YongHyeon 		reg |= sc->jme_tx_pcd_to << PCDTX_TO_SHIFT;
29404f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PCDTX, reg);
29414f1ff93aSPyun YongHyeon 	}
29424f1ff93aSPyun YongHyeon 
2943a5ebadc6SPyun YongHyeon 	/* Configure shadow status block but don't enable posting. */
2944a5ebadc6SPyun YongHyeon 	paddr = sc->jme_rdata.jme_ssb_block_paddr;
2945a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SHBASE_ADDR_HI, JME_ADDR_HI(paddr));
2946a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SHBASE_ADDR_LO, JME_ADDR_LO(paddr));
2947a5ebadc6SPyun YongHyeon 
2948a5ebadc6SPyun YongHyeon 	/* Disable Timer 1 and Timer 2. */
2949a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TIMER1, 0);
2950a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TIMER2, 0);
2951a5ebadc6SPyun YongHyeon 
2952a5ebadc6SPyun YongHyeon 	/* Configure retry transmit period, retry limit value. */
2953a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXTRHD,
2954a5ebadc6SPyun YongHyeon 	    ((TXTRHD_RT_PERIOD_DEFAULT << TXTRHD_RT_PERIOD_SHIFT) &
2955a5ebadc6SPyun YongHyeon 	    TXTRHD_RT_PERIOD_MASK) |
2956a5ebadc6SPyun YongHyeon 	    ((TXTRHD_RT_LIMIT_DEFAULT << TXTRHD_RT_LIMIT_SHIFT) &
2957a5ebadc6SPyun YongHyeon 	    TXTRHD_RT_LIMIT_SHIFT));
2958a5ebadc6SPyun YongHyeon 
2959a5ebadc6SPyun YongHyeon 	/* Disable RSS. */
2960a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RSSC, RSSC_DIS_RSS);
2961a5ebadc6SPyun YongHyeon 
2962a5ebadc6SPyun YongHyeon 	/* Initialize the interrupt mask. */
2963a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_SET, JME_INTRS);
2964a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_STATUS, 0xFFFFFFFF);
2965a5ebadc6SPyun YongHyeon 
2966a5ebadc6SPyun YongHyeon 	/*
2967a5ebadc6SPyun YongHyeon 	 * Enabling Tx/Rx DMA engines and Rx queue processing is
2968a5ebadc6SPyun YongHyeon 	 * done after detection of valid link in jme_link_task.
2969a5ebadc6SPyun YongHyeon 	 */
2970a5ebadc6SPyun YongHyeon 
2971a5ebadc6SPyun YongHyeon 	sc->jme_flags &= ~JME_FLAG_LINK;
2972a5ebadc6SPyun YongHyeon 	/* Set the current media. */
2973a5ebadc6SPyun YongHyeon 	mii_mediachg(mii);
2974a5ebadc6SPyun YongHyeon 
2975a5ebadc6SPyun YongHyeon 	callout_reset(&sc->jme_tick_ch, hz, jme_tick, sc);
2976a5ebadc6SPyun YongHyeon 
297759dc03deSJustin Hibbits 	if_setdrvflagbits(ifp, IFF_DRV_RUNNING, 0);
297859dc03deSJustin Hibbits 	if_setdrvflagbits(ifp, 0, IFF_DRV_OACTIVE);
2979a5ebadc6SPyun YongHyeon }
2980a5ebadc6SPyun YongHyeon 
2981a5ebadc6SPyun YongHyeon static void
2982a5ebadc6SPyun YongHyeon jme_stop(struct jme_softc *sc)
2983a5ebadc6SPyun YongHyeon {
298459dc03deSJustin Hibbits 	if_t ifp;
2985a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
2986a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
2987a5ebadc6SPyun YongHyeon 	int i;
2988a5ebadc6SPyun YongHyeon 
2989a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
2990a5ebadc6SPyun YongHyeon 	/*
2991a5ebadc6SPyun YongHyeon 	 * Mark the interface down and cancel the watchdog timer.
2992a5ebadc6SPyun YongHyeon 	 */
2993a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
299459dc03deSJustin Hibbits 	if_setdrvflagbits(ifp, 0, (IFF_DRV_RUNNING | IFF_DRV_OACTIVE));
2995a5ebadc6SPyun YongHyeon 	sc->jme_flags &= ~JME_FLAG_LINK;
2996a5ebadc6SPyun YongHyeon 	callout_stop(&sc->jme_tick_ch);
2997a5ebadc6SPyun YongHyeon 	sc->jme_watchdog_timer = 0;
2998a5ebadc6SPyun YongHyeon 
2999a5ebadc6SPyun YongHyeon 	/*
3000a5ebadc6SPyun YongHyeon 	 * Disable interrupts.
3001a5ebadc6SPyun YongHyeon 	 */
3002a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_MASK_CLR, JME_INTRS);
3003a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_INTR_STATUS, 0xFFFFFFFF);
3004a5ebadc6SPyun YongHyeon 
3005a5ebadc6SPyun YongHyeon 	/* Disable updating shadow status block. */
3006a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_SHBASE_ADDR_LO,
3007a5ebadc6SPyun YongHyeon 	    CSR_READ_4(sc, JME_SHBASE_ADDR_LO) & ~SHBASE_POST_ENB);
3008a5ebadc6SPyun YongHyeon 
3009a5ebadc6SPyun YongHyeon 	/* Stop receiver, transmitter. */
3010a5ebadc6SPyun YongHyeon 	jme_stop_rx(sc);
3011a5ebadc6SPyun YongHyeon 	jme_stop_tx(sc);
3012a5ebadc6SPyun YongHyeon 
3013a5ebadc6SPyun YongHyeon 	 /* Reclaim Rx/Tx buffers that have been completed. */
3014a5ebadc6SPyun YongHyeon 	jme_rxintr(sc, JME_RX_RING_CNT);
3015a5ebadc6SPyun YongHyeon 	if (sc->jme_cdata.jme_rxhead != NULL)
3016a5ebadc6SPyun YongHyeon 		m_freem(sc->jme_cdata.jme_rxhead);
3017a5ebadc6SPyun YongHyeon 	JME_RXCHAIN_RESET(sc);
3018a5ebadc6SPyun YongHyeon 	jme_txeof(sc);
3019a5ebadc6SPyun YongHyeon 	/*
3020a5ebadc6SPyun YongHyeon 	 * Free RX and TX mbufs still in the queues.
3021a5ebadc6SPyun YongHyeon 	 */
3022a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_RX_RING_CNT; i++) {
3023a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[i];
3024a5ebadc6SPyun YongHyeon 		if (rxd->rx_m != NULL) {
3025a5ebadc6SPyun YongHyeon 			bus_dmamap_sync(sc->jme_cdata.jme_rx_tag,
3026a5ebadc6SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3027a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_rx_tag,
3028a5ebadc6SPyun YongHyeon 			    rxd->rx_dmamap);
3029a5ebadc6SPyun YongHyeon 			m_freem(rxd->rx_m);
3030a5ebadc6SPyun YongHyeon 			rxd->rx_m = NULL;
3031a5ebadc6SPyun YongHyeon 		}
3032a5ebadc6SPyun YongHyeon         }
3033a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_TX_RING_CNT; i++) {
3034a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[i];
3035a5ebadc6SPyun YongHyeon 		if (txd->tx_m != NULL) {
3036a5ebadc6SPyun YongHyeon 			bus_dmamap_sync(sc->jme_cdata.jme_tx_tag,
3037a5ebadc6SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3038a5ebadc6SPyun YongHyeon 			bus_dmamap_unload(sc->jme_cdata.jme_tx_tag,
3039a5ebadc6SPyun YongHyeon 			    txd->tx_dmamap);
3040a5ebadc6SPyun YongHyeon 			m_freem(txd->tx_m);
3041a5ebadc6SPyun YongHyeon 			txd->tx_m = NULL;
3042a5ebadc6SPyun YongHyeon 			txd->tx_ndesc = 0;
3043a5ebadc6SPyun YongHyeon 		}
3044a5ebadc6SPyun YongHyeon         }
3045450ab472SPyun YongHyeon 	jme_stats_update(sc);
3046450ab472SPyun YongHyeon 	jme_stats_save(sc);
3047a5ebadc6SPyun YongHyeon }
3048a5ebadc6SPyun YongHyeon 
3049a5ebadc6SPyun YongHyeon static void
3050a5ebadc6SPyun YongHyeon jme_stop_tx(struct jme_softc *sc)
3051a5ebadc6SPyun YongHyeon {
3052a5ebadc6SPyun YongHyeon 	uint32_t reg;
3053a5ebadc6SPyun YongHyeon 	int i;
3054a5ebadc6SPyun YongHyeon 
3055a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_TXCSR);
3056a5ebadc6SPyun YongHyeon 	if ((reg & TXCSR_TX_ENB) == 0)
3057a5ebadc6SPyun YongHyeon 		return;
3058a5ebadc6SPyun YongHyeon 	reg &= ~TXCSR_TX_ENB;
3059a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_TXCSR, reg);
3060a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
3061a5ebadc6SPyun YongHyeon 		DELAY(1);
3062a5ebadc6SPyun YongHyeon 		if ((CSR_READ_4(sc, JME_TXCSR) & TXCSR_TX_ENB) == 0)
3063a5ebadc6SPyun YongHyeon 			break;
3064a5ebadc6SPyun YongHyeon 	}
3065a5ebadc6SPyun YongHyeon 	if (i == 0)
3066a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "stopping transmitter timeout!\n");
3067a5ebadc6SPyun YongHyeon }
3068a5ebadc6SPyun YongHyeon 
3069a5ebadc6SPyun YongHyeon static void
3070a5ebadc6SPyun YongHyeon jme_stop_rx(struct jme_softc *sc)
3071a5ebadc6SPyun YongHyeon {
3072a5ebadc6SPyun YongHyeon 	uint32_t reg;
3073a5ebadc6SPyun YongHyeon 	int i;
3074a5ebadc6SPyun YongHyeon 
3075a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_RXCSR);
3076a5ebadc6SPyun YongHyeon 	if ((reg & RXCSR_RX_ENB) == 0)
3077a5ebadc6SPyun YongHyeon 		return;
3078a5ebadc6SPyun YongHyeon 	reg &= ~RXCSR_RX_ENB;
3079a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXCSR, reg);
3080a5ebadc6SPyun YongHyeon 	for (i = JME_TIMEOUT; i > 0; i--) {
3081a5ebadc6SPyun YongHyeon 		DELAY(1);
3082a5ebadc6SPyun YongHyeon 		if ((CSR_READ_4(sc, JME_RXCSR) & RXCSR_RX_ENB) == 0)
3083a5ebadc6SPyun YongHyeon 			break;
3084a5ebadc6SPyun YongHyeon 	}
3085a5ebadc6SPyun YongHyeon 	if (i == 0)
3086a5ebadc6SPyun YongHyeon 		device_printf(sc->jme_dev, "stopping recevier timeout!\n");
3087a5ebadc6SPyun YongHyeon }
3088a5ebadc6SPyun YongHyeon 
3089a5ebadc6SPyun YongHyeon static void
3090a5ebadc6SPyun YongHyeon jme_init_tx_ring(struct jme_softc *sc)
3091a5ebadc6SPyun YongHyeon {
3092a5ebadc6SPyun YongHyeon 	struct jme_ring_data *rd;
3093a5ebadc6SPyun YongHyeon 	struct jme_txdesc *txd;
3094a5ebadc6SPyun YongHyeon 	int i;
3095a5ebadc6SPyun YongHyeon 
3096a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_prod = 0;
3097a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cons = 0;
3098a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_tx_cnt = 0;
3099a5ebadc6SPyun YongHyeon 
3100a5ebadc6SPyun YongHyeon 	rd = &sc->jme_rdata;
3101a5ebadc6SPyun YongHyeon 	bzero(rd->jme_tx_ring, JME_TX_RING_SIZE);
3102a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_TX_RING_CNT; i++) {
3103a5ebadc6SPyun YongHyeon 		txd = &sc->jme_cdata.jme_txdesc[i];
3104a5ebadc6SPyun YongHyeon 		txd->tx_m = NULL;
3105a5ebadc6SPyun YongHyeon 		txd->tx_desc = &rd->jme_tx_ring[i];
3106a5ebadc6SPyun YongHyeon 		txd->tx_ndesc = 0;
3107a5ebadc6SPyun YongHyeon 	}
3108a5ebadc6SPyun YongHyeon 
3109a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_tx_ring_tag,
3110a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_tx_ring_map,
3111a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3112a5ebadc6SPyun YongHyeon }
3113a5ebadc6SPyun YongHyeon 
3114a5ebadc6SPyun YongHyeon static void
3115a5ebadc6SPyun YongHyeon jme_init_ssb(struct jme_softc *sc)
3116a5ebadc6SPyun YongHyeon {
3117a5ebadc6SPyun YongHyeon 	struct jme_ring_data *rd;
3118a5ebadc6SPyun YongHyeon 
3119a5ebadc6SPyun YongHyeon 	rd = &sc->jme_rdata;
3120a5ebadc6SPyun YongHyeon 	bzero(rd->jme_ssb_block, JME_SSB_SIZE);
3121a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_ssb_tag, sc->jme_cdata.jme_ssb_map,
3122a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3123a5ebadc6SPyun YongHyeon }
3124a5ebadc6SPyun YongHyeon 
3125a5ebadc6SPyun YongHyeon static int
3126a5ebadc6SPyun YongHyeon jme_init_rx_ring(struct jme_softc *sc)
3127a5ebadc6SPyun YongHyeon {
3128a5ebadc6SPyun YongHyeon 	struct jme_ring_data *rd;
3129a5ebadc6SPyun YongHyeon 	struct jme_rxdesc *rxd;
3130a5ebadc6SPyun YongHyeon 	int i;
3131a5ebadc6SPyun YongHyeon 
3132a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_cons = 0;
3133a5ebadc6SPyun YongHyeon 	JME_RXCHAIN_RESET(sc);
31347e86a37eSPyun YongHyeon 	sc->jme_morework = 0;
3135a5ebadc6SPyun YongHyeon 
3136a5ebadc6SPyun YongHyeon 	rd = &sc->jme_rdata;
3137a5ebadc6SPyun YongHyeon 	bzero(rd->jme_rx_ring, JME_RX_RING_SIZE);
3138a5ebadc6SPyun YongHyeon 	for (i = 0; i < JME_RX_RING_CNT; i++) {
3139a5ebadc6SPyun YongHyeon 		rxd = &sc->jme_cdata.jme_rxdesc[i];
3140a5ebadc6SPyun YongHyeon 		rxd->rx_m = NULL;
3141a5ebadc6SPyun YongHyeon 		rxd->rx_desc = &rd->jme_rx_ring[i];
3142a5ebadc6SPyun YongHyeon 		if (jme_newbuf(sc, rxd) != 0)
3143a5ebadc6SPyun YongHyeon 			return (ENOBUFS);
3144a5ebadc6SPyun YongHyeon 	}
3145a5ebadc6SPyun YongHyeon 
3146a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_rx_ring_tag,
3147a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_ring_map,
3148a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3149a5ebadc6SPyun YongHyeon 
3150a5ebadc6SPyun YongHyeon 	return (0);
3151a5ebadc6SPyun YongHyeon }
3152a5ebadc6SPyun YongHyeon 
3153a5ebadc6SPyun YongHyeon static int
3154a5ebadc6SPyun YongHyeon jme_newbuf(struct jme_softc *sc, struct jme_rxdesc *rxd)
3155a5ebadc6SPyun YongHyeon {
3156a5ebadc6SPyun YongHyeon 	struct jme_desc *desc;
3157a5ebadc6SPyun YongHyeon 	struct mbuf *m;
3158a5ebadc6SPyun YongHyeon 	bus_dma_segment_t segs[1];
3159a5ebadc6SPyun YongHyeon 	bus_dmamap_t map;
3160a5ebadc6SPyun YongHyeon 	int nsegs;
3161a5ebadc6SPyun YongHyeon 
3162c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
3163a5ebadc6SPyun YongHyeon 	if (m == NULL)
3164a5ebadc6SPyun YongHyeon 		return (ENOBUFS);
3165a5ebadc6SPyun YongHyeon 	/*
3166a5ebadc6SPyun YongHyeon 	 * JMC250 has 64bit boundary alignment limitation so jme(4)
3167a5ebadc6SPyun YongHyeon 	 * takes advantage of 10 bytes padding feature of hardware
3168a5ebadc6SPyun YongHyeon 	 * in order not to copy entire frame to align IP header on
3169a5ebadc6SPyun YongHyeon 	 * 32bit boundary.
3170a5ebadc6SPyun YongHyeon 	 */
3171a5ebadc6SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
3172a5ebadc6SPyun YongHyeon 
3173a5ebadc6SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->jme_cdata.jme_rx_tag,
3174a5ebadc6SPyun YongHyeon 	    sc->jme_cdata.jme_rx_sparemap, m, segs, &nsegs, 0) != 0) {
3175a5ebadc6SPyun YongHyeon 		m_freem(m);
3176a5ebadc6SPyun YongHyeon 		return (ENOBUFS);
3177a5ebadc6SPyun YongHyeon 	}
3178a5ebadc6SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
3179a5ebadc6SPyun YongHyeon 
3180a5ebadc6SPyun YongHyeon 	if (rxd->rx_m != NULL) {
3181a5ebadc6SPyun YongHyeon 		bus_dmamap_sync(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap,
3182a5ebadc6SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
3183a5ebadc6SPyun YongHyeon 		bus_dmamap_unload(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap);
3184a5ebadc6SPyun YongHyeon 	}
3185a5ebadc6SPyun YongHyeon 	map = rxd->rx_dmamap;
3186a5ebadc6SPyun YongHyeon 	rxd->rx_dmamap = sc->jme_cdata.jme_rx_sparemap;
3187a5ebadc6SPyun YongHyeon 	sc->jme_cdata.jme_rx_sparemap = map;
3188a5ebadc6SPyun YongHyeon 	bus_dmamap_sync(sc->jme_cdata.jme_rx_tag, rxd->rx_dmamap,
3189a5ebadc6SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
3190a5ebadc6SPyun YongHyeon 	rxd->rx_m = m;
3191a5ebadc6SPyun YongHyeon 
3192a5ebadc6SPyun YongHyeon 	desc = rxd->rx_desc;
3193a5ebadc6SPyun YongHyeon 	desc->buflen = htole32(segs[0].ds_len);
3194a5ebadc6SPyun YongHyeon 	desc->addr_lo = htole32(JME_ADDR_LO(segs[0].ds_addr));
3195a5ebadc6SPyun YongHyeon 	desc->addr_hi = htole32(JME_ADDR_HI(segs[0].ds_addr));
3196a5ebadc6SPyun YongHyeon 	desc->flags = htole32(JME_RD_OWN | JME_RD_INTR | JME_RD_64BIT);
3197a5ebadc6SPyun YongHyeon 
3198a5ebadc6SPyun YongHyeon 	return (0);
3199a5ebadc6SPyun YongHyeon }
3200a5ebadc6SPyun YongHyeon 
3201a5ebadc6SPyun YongHyeon static void
3202a5ebadc6SPyun YongHyeon jme_set_vlan(struct jme_softc *sc)
3203a5ebadc6SPyun YongHyeon {
320459dc03deSJustin Hibbits 	if_t ifp;
3205a5ebadc6SPyun YongHyeon 	uint32_t reg;
3206a5ebadc6SPyun YongHyeon 
3207a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3208a5ebadc6SPyun YongHyeon 
3209a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
3210a5ebadc6SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_RXMAC);
3211a5ebadc6SPyun YongHyeon 	reg &= ~RXMAC_VLAN_ENB;
321259dc03deSJustin Hibbits 	if ((if_getcapenable(ifp) & IFCAP_VLAN_HWTAGGING) != 0)
3213a5ebadc6SPyun YongHyeon 		reg |= RXMAC_VLAN_ENB;
3214a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, reg);
3215a5ebadc6SPyun YongHyeon }
3216a5ebadc6SPyun YongHyeon 
3217119a6396SGleb Smirnoff static u_int
3218119a6396SGleb Smirnoff jme_hash_maddr(void *arg, struct sockaddr_dl *sdl, u_int cnt)
3219119a6396SGleb Smirnoff {
3220119a6396SGleb Smirnoff 	uint32_t crc, *mchash = arg;
3221119a6396SGleb Smirnoff 
3222119a6396SGleb Smirnoff 	crc = ether_crc32_be(LLADDR(sdl), ETHER_ADDR_LEN);
3223119a6396SGleb Smirnoff 
3224119a6396SGleb Smirnoff 	/* Just want the 6 least significant bits. */
3225119a6396SGleb Smirnoff 	crc &= 0x3f;
3226119a6396SGleb Smirnoff 
3227119a6396SGleb Smirnoff 	/* Set the corresponding bit in the hash table. */
3228119a6396SGleb Smirnoff 	mchash[crc >> 5] |= 1 << (crc & 0x1f);
3229119a6396SGleb Smirnoff 
3230119a6396SGleb Smirnoff 	return (1);
3231119a6396SGleb Smirnoff }
3232119a6396SGleb Smirnoff 
3233a5ebadc6SPyun YongHyeon static void
3234a5ebadc6SPyun YongHyeon jme_set_filter(struct jme_softc *sc)
3235a5ebadc6SPyun YongHyeon {
323659dc03deSJustin Hibbits 	if_t ifp;
3237a5ebadc6SPyun YongHyeon 	uint32_t mchash[2];
3238a5ebadc6SPyun YongHyeon 	uint32_t rxcfg;
3239a5ebadc6SPyun YongHyeon 
3240a5ebadc6SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3241a5ebadc6SPyun YongHyeon 
3242a5ebadc6SPyun YongHyeon 	ifp = sc->jme_ifp;
3243a5ebadc6SPyun YongHyeon 
3244a5ebadc6SPyun YongHyeon 	rxcfg = CSR_READ_4(sc, JME_RXMAC);
3245a5ebadc6SPyun YongHyeon 	rxcfg &= ~ (RXMAC_BROADCAST | RXMAC_PROMISC | RXMAC_MULTICAST |
3246a5ebadc6SPyun YongHyeon 	    RXMAC_ALLMULTI);
3247a5ebadc6SPyun YongHyeon 	/* Always accept frames destined to our station address. */
3248a5ebadc6SPyun YongHyeon 	rxcfg |= RXMAC_UNICAST;
324959dc03deSJustin Hibbits 	if ((if_getflags(ifp) & IFF_BROADCAST) != 0)
3250a5ebadc6SPyun YongHyeon 		rxcfg |= RXMAC_BROADCAST;
325159dc03deSJustin Hibbits 	if ((if_getflags(ifp) & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
325259dc03deSJustin Hibbits 		if ((if_getflags(ifp) & IFF_PROMISC) != 0)
3253a5ebadc6SPyun YongHyeon 			rxcfg |= RXMAC_PROMISC;
325459dc03deSJustin Hibbits 		if ((if_getflags(ifp) & IFF_ALLMULTI) != 0)
3255a5ebadc6SPyun YongHyeon 			rxcfg |= RXMAC_ALLMULTI;
3256a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_MAR0, 0xFFFFFFFF);
3257a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_MAR1, 0xFFFFFFFF);
3258a5ebadc6SPyun YongHyeon 		CSR_WRITE_4(sc, JME_RXMAC, rxcfg);
3259a5ebadc6SPyun YongHyeon 		return;
3260a5ebadc6SPyun YongHyeon 	}
3261a5ebadc6SPyun YongHyeon 
3262a5ebadc6SPyun YongHyeon 	/*
3263a5ebadc6SPyun YongHyeon 	 * Set up the multicast address filter by passing all multicast
3264a5ebadc6SPyun YongHyeon 	 * addresses through a CRC generator, and then using the low-order
3265a5ebadc6SPyun YongHyeon 	 * 6 bits as an index into the 64 bit multicast hash table.  The
3266a5ebadc6SPyun YongHyeon 	 * high order bits select the register, while the rest of the bits
3267a5ebadc6SPyun YongHyeon 	 * select the bit within the register.
3268a5ebadc6SPyun YongHyeon 	 */
3269a5ebadc6SPyun YongHyeon 	rxcfg |= RXMAC_MULTICAST;
3270a5ebadc6SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
3271119a6396SGleb Smirnoff 	if_foreach_llmaddr(ifp, jme_hash_maddr, &mchash);
3272a5ebadc6SPyun YongHyeon 
3273a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MAR0, mchash[0]);
3274a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_MAR1, mchash[1]);
3275a5ebadc6SPyun YongHyeon 	CSR_WRITE_4(sc, JME_RXMAC, rxcfg);
3276a5ebadc6SPyun YongHyeon }
3277a5ebadc6SPyun YongHyeon 
3278450ab472SPyun YongHyeon static void
3279450ab472SPyun YongHyeon jme_stats_clear(struct jme_softc *sc)
3280450ab472SPyun YongHyeon {
3281450ab472SPyun YongHyeon 
3282450ab472SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3283450ab472SPyun YongHyeon 
3284450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
3285450ab472SPyun YongHyeon 		return;
3286450ab472SPyun YongHyeon 
3287450ab472SPyun YongHyeon 	/* Disable and clear counters. */
3288450ab472SPyun YongHyeon 	CSR_WRITE_4(sc, JME_STATCSR, 0xFFFFFFFF);
3289450ab472SPyun YongHyeon 	/* Activate hw counters. */
3290450ab472SPyun YongHyeon 	CSR_WRITE_4(sc, JME_STATCSR, 0);
3291450ab472SPyun YongHyeon 	CSR_READ_4(sc, JME_STATCSR);
3292450ab472SPyun YongHyeon 	bzero(&sc->jme_stats, sizeof(struct jme_hw_stats));
3293450ab472SPyun YongHyeon }
3294450ab472SPyun YongHyeon 
3295450ab472SPyun YongHyeon static void
3296450ab472SPyun YongHyeon jme_stats_save(struct jme_softc *sc)
3297450ab472SPyun YongHyeon {
3298450ab472SPyun YongHyeon 
3299450ab472SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3300450ab472SPyun YongHyeon 
3301450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
3302450ab472SPyun YongHyeon 		return;
3303450ab472SPyun YongHyeon 	/* Save current counters. */
3304450ab472SPyun YongHyeon 	bcopy(&sc->jme_stats, &sc->jme_ostats, sizeof(struct jme_hw_stats));
3305450ab472SPyun YongHyeon 	/* Disable and clear counters. */
3306450ab472SPyun YongHyeon 	CSR_WRITE_4(sc, JME_STATCSR, 0xFFFFFFFF);
3307450ab472SPyun YongHyeon }
3308450ab472SPyun YongHyeon 
3309450ab472SPyun YongHyeon static void
3310450ab472SPyun YongHyeon jme_stats_update(struct jme_softc *sc)
3311450ab472SPyun YongHyeon {
3312450ab472SPyun YongHyeon 	struct jme_hw_stats *stat, *ostat;
3313450ab472SPyun YongHyeon 	uint32_t reg;
3314450ab472SPyun YongHyeon 
3315450ab472SPyun YongHyeon 	JME_LOCK_ASSERT(sc);
3316450ab472SPyun YongHyeon 
3317450ab472SPyun YongHyeon 	if ((sc->jme_flags & JME_FLAG_HWMIB) == 0)
3318450ab472SPyun YongHyeon 		return;
3319450ab472SPyun YongHyeon 	stat = &sc->jme_stats;
3320450ab472SPyun YongHyeon 	ostat = &sc->jme_ostats;
3321450ab472SPyun YongHyeon 	stat->tx_good_frames = CSR_READ_4(sc, JME_STAT_TXGOOD);
3322450ab472SPyun YongHyeon 	stat->rx_good_frames = CSR_READ_4(sc, JME_STAT_RXGOOD);
3323450ab472SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_STAT_CRCMII);
3324450ab472SPyun YongHyeon 	stat->rx_crc_errs = (reg & STAT_RX_CRC_ERR_MASK) >>
3325450ab472SPyun YongHyeon 	    STAT_RX_CRC_ERR_SHIFT;
3326450ab472SPyun YongHyeon 	stat->rx_mii_errs = (reg & STAT_RX_MII_ERR_MASK) >>
3327450ab472SPyun YongHyeon 	    STAT_RX_MII_ERR_SHIFT;
3328450ab472SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_STAT_RXERR);
3329450ab472SPyun YongHyeon 	stat->rx_fifo_oflows = (reg & STAT_RXERR_OFLOW_MASK) >>
3330450ab472SPyun YongHyeon 	    STAT_RXERR_OFLOW_SHIFT;
3331450ab472SPyun YongHyeon 	stat->rx_desc_empty = (reg & STAT_RXERR_MPTY_MASK) >>
3332450ab472SPyun YongHyeon 	    STAT_RXERR_MPTY_SHIFT;
3333450ab472SPyun YongHyeon 	reg = CSR_READ_4(sc, JME_STAT_FAIL);
3334450ab472SPyun YongHyeon 	stat->rx_bad_frames = (reg & STAT_FAIL_RX_MASK) >> STAT_FAIL_RX_SHIFT;
3335450ab472SPyun YongHyeon 	stat->tx_bad_frames = (reg & STAT_FAIL_TX_MASK) >> STAT_FAIL_TX_SHIFT;
3336450ab472SPyun YongHyeon 
3337450ab472SPyun YongHyeon 	/* Account for previous counters. */
3338450ab472SPyun YongHyeon 	stat->rx_good_frames += ostat->rx_good_frames;
3339450ab472SPyun YongHyeon 	stat->rx_crc_errs += ostat->rx_crc_errs;
3340450ab472SPyun YongHyeon 	stat->rx_mii_errs += ostat->rx_mii_errs;
3341450ab472SPyun YongHyeon 	stat->rx_fifo_oflows += ostat->rx_fifo_oflows;
3342450ab472SPyun YongHyeon 	stat->rx_desc_empty += ostat->rx_desc_empty;
3343450ab472SPyun YongHyeon 	stat->rx_bad_frames += ostat->rx_bad_frames;
3344450ab472SPyun YongHyeon 	stat->tx_good_frames += ostat->tx_good_frames;
3345450ab472SPyun YongHyeon 	stat->tx_bad_frames += ostat->tx_bad_frames;
3346450ab472SPyun YongHyeon }
3347450ab472SPyun YongHyeon 
33484f1ff93aSPyun YongHyeon static void
33494f1ff93aSPyun YongHyeon jme_phy_down(struct jme_softc *sc)
33504f1ff93aSPyun YongHyeon {
33514f1ff93aSPyun YongHyeon 	uint32_t reg;
33524f1ff93aSPyun YongHyeon 
33534f1ff93aSPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR, BMCR_PDOWN);
33544f1ff93aSPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) {
33554f1ff93aSPyun YongHyeon 		reg = CSR_READ_4(sc, JME_PHYPOWDN);
33564f1ff93aSPyun YongHyeon 		reg |= 0x0000000F;
33574f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PHYPOWDN, reg);
33584f1ff93aSPyun YongHyeon 		reg = pci_read_config(sc->jme_dev, JME_PCI_PE1, 4);
33594f1ff93aSPyun YongHyeon 		reg &= ~PE1_GIGA_PDOWN_MASK;
33604f1ff93aSPyun YongHyeon 		reg |= PE1_GIGA_PDOWN_D3;
33614f1ff93aSPyun YongHyeon 		pci_write_config(sc->jme_dev, JME_PCI_PE1, reg, 4);
33624f1ff93aSPyun YongHyeon 	}
33634f1ff93aSPyun YongHyeon }
33644f1ff93aSPyun YongHyeon 
33654f1ff93aSPyun YongHyeon static void
33664f1ff93aSPyun YongHyeon jme_phy_up(struct jme_softc *sc)
33674f1ff93aSPyun YongHyeon {
33684f1ff93aSPyun YongHyeon 	uint32_t reg;
33694f1ff93aSPyun YongHyeon 	uint16_t bmcr;
33704f1ff93aSPyun YongHyeon 
33714f1ff93aSPyun YongHyeon 	bmcr = jme_miibus_readreg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR);
33724f1ff93aSPyun YongHyeon 	bmcr &= ~BMCR_PDOWN;
33734f1ff93aSPyun YongHyeon 	jme_miibus_writereg(sc->jme_dev, sc->jme_phyaddr, MII_BMCR, bmcr);
33744f1ff93aSPyun YongHyeon 	if (CHIPMODE_REVFM(sc->jme_chip_rev) >= 5) {
33754f1ff93aSPyun YongHyeon 		reg = CSR_READ_4(sc, JME_PHYPOWDN);
33764f1ff93aSPyun YongHyeon 		reg &= ~0x0000000F;
33774f1ff93aSPyun YongHyeon 		CSR_WRITE_4(sc, JME_PHYPOWDN, reg);
33784f1ff93aSPyun YongHyeon 		reg = pci_read_config(sc->jme_dev, JME_PCI_PE1, 4);
33794f1ff93aSPyun YongHyeon 		reg &= ~PE1_GIGA_PDOWN_MASK;
33804f1ff93aSPyun YongHyeon 		reg |= PE1_GIGA_PDOWN_DIS;
33814f1ff93aSPyun YongHyeon 		pci_write_config(sc->jme_dev, JME_PCI_PE1, reg, 4);
33824f1ff93aSPyun YongHyeon 	}
33834f1ff93aSPyun YongHyeon }
33844f1ff93aSPyun YongHyeon 
3385a5ebadc6SPyun YongHyeon static int
3386a5ebadc6SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3387a5ebadc6SPyun YongHyeon {
3388a5ebadc6SPyun YongHyeon 	int error, value;
3389a5ebadc6SPyun YongHyeon 
3390a5ebadc6SPyun YongHyeon 	if (arg1 == NULL)
3391a5ebadc6SPyun YongHyeon 		return (EINVAL);
3392a5ebadc6SPyun YongHyeon 	value = *(int *)arg1;
3393a5ebadc6SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
3394a5ebadc6SPyun YongHyeon 	if (error || req->newptr == NULL)
3395a5ebadc6SPyun YongHyeon 		return (error);
3396a5ebadc6SPyun YongHyeon 	if (value < low || value > high)
3397a5ebadc6SPyun YongHyeon 		return (EINVAL);
3398a5ebadc6SPyun YongHyeon         *(int *)arg1 = value;
3399a5ebadc6SPyun YongHyeon 
3400a5ebadc6SPyun YongHyeon         return (0);
3401a5ebadc6SPyun YongHyeon }
3402a5ebadc6SPyun YongHyeon 
3403a5ebadc6SPyun YongHyeon static int
3404a5ebadc6SPyun YongHyeon sysctl_hw_jme_tx_coal_to(SYSCTL_HANDLER_ARGS)
3405a5ebadc6SPyun YongHyeon {
3406a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3407a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_TO_MIN, PCCTX_COAL_TO_MAX));
3408a5ebadc6SPyun YongHyeon }
3409a5ebadc6SPyun YongHyeon 
3410a5ebadc6SPyun YongHyeon static int
3411a5ebadc6SPyun YongHyeon sysctl_hw_jme_tx_coal_pkt(SYSCTL_HANDLER_ARGS)
3412a5ebadc6SPyun YongHyeon {
3413a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3414a5ebadc6SPyun YongHyeon 	    PCCTX_COAL_PKT_MIN, PCCTX_COAL_PKT_MAX));
3415a5ebadc6SPyun YongHyeon }
3416a5ebadc6SPyun YongHyeon 
3417a5ebadc6SPyun YongHyeon static int
3418a5ebadc6SPyun YongHyeon sysctl_hw_jme_rx_coal_to(SYSCTL_HANDLER_ARGS)
3419a5ebadc6SPyun YongHyeon {
3420a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3421a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_TO_MIN, PCCRX_COAL_TO_MAX));
3422a5ebadc6SPyun YongHyeon }
3423a5ebadc6SPyun YongHyeon 
3424a5ebadc6SPyun YongHyeon static int
3425a5ebadc6SPyun YongHyeon sysctl_hw_jme_rx_coal_pkt(SYSCTL_HANDLER_ARGS)
3426a5ebadc6SPyun YongHyeon {
3427a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3428a5ebadc6SPyun YongHyeon 	    PCCRX_COAL_PKT_MIN, PCCRX_COAL_PKT_MAX));
3429a5ebadc6SPyun YongHyeon }
3430a5ebadc6SPyun YongHyeon 
3431a5ebadc6SPyun YongHyeon static int
3432a5ebadc6SPyun YongHyeon sysctl_hw_jme_proc_limit(SYSCTL_HANDLER_ARGS)
3433a5ebadc6SPyun YongHyeon {
3434a5ebadc6SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3435a5ebadc6SPyun YongHyeon 	    JME_PROC_MIN, JME_PROC_MAX));
3436a5ebadc6SPyun YongHyeon }
3437