1*592ffb21SWarner Losh /*
2*592ffb21SWarner Losh * Copyright © 2008 Keith Packard
3*592ffb21SWarner Losh *
4*592ffb21SWarner Losh * Permission to use, copy, modify, distribute, and sell this software and its
5*592ffb21SWarner Losh * documentation for any purpose is hereby granted without fee, provided that
6*592ffb21SWarner Losh * the above copyright notice appear in all copies and that both that copyright
7*592ffb21SWarner Losh * notice and this permission notice appear in supporting documentation, and
8*592ffb21SWarner Losh * that the name of the copyright holders not be used in advertising or
9*592ffb21SWarner Losh * publicity pertaining to distribution of the software without specific,
10*592ffb21SWarner Losh * written prior permission. The copyright holders make no representations
11*592ffb21SWarner Losh * about the suitability of this software for any purpose. It is provided "as
12*592ffb21SWarner Losh * is" without express or implied warranty.
13*592ffb21SWarner Losh *
14*592ffb21SWarner Losh * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15*592ffb21SWarner Losh * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16*592ffb21SWarner Losh * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17*592ffb21SWarner Losh * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18*592ffb21SWarner Losh * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19*592ffb21SWarner Losh * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20*592ffb21SWarner Losh * OF THIS SOFTWARE.
21*592ffb21SWarner Losh */
22*592ffb21SWarner Losh
23*592ffb21SWarner Losh #ifndef _DRM_DP_HELPER_H_
24*592ffb21SWarner Losh #define _DRM_DP_HELPER_H_
25*592ffb21SWarner Losh
26*592ffb21SWarner Losh /*
27*592ffb21SWarner Losh * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
28*592ffb21SWarner Losh * DP and DPCD versions are independent. Differences from 1.0 are not noted,
29*592ffb21SWarner Losh * 1.0 devices basically don't exist in the wild.
30*592ffb21SWarner Losh *
31*592ffb21SWarner Losh * Abbreviations, in chronological order:
32*592ffb21SWarner Losh *
33*592ffb21SWarner Losh * eDP: Embedded DisplayPort version 1
34*592ffb21SWarner Losh * DPI: DisplayPort Interoperability Guideline v1.1a
35*592ffb21SWarner Losh * 1.2: DisplayPort 1.2
36*592ffb21SWarner Losh *
37*592ffb21SWarner Losh * 1.2 formally includes both eDP and DPI definitions.
38*592ffb21SWarner Losh */
39*592ffb21SWarner Losh
40*592ffb21SWarner Losh #define AUX_NATIVE_WRITE 0x8
41*592ffb21SWarner Losh #define AUX_NATIVE_READ 0x9
42*592ffb21SWarner Losh #define AUX_I2C_WRITE 0x0
43*592ffb21SWarner Losh #define AUX_I2C_READ 0x1
44*592ffb21SWarner Losh #define AUX_I2C_STATUS 0x2
45*592ffb21SWarner Losh #define AUX_I2C_MOT 0x4
46*592ffb21SWarner Losh
47*592ffb21SWarner Losh #define AUX_NATIVE_REPLY_ACK (0x0 << 4)
48*592ffb21SWarner Losh #define AUX_NATIVE_REPLY_NACK (0x1 << 4)
49*592ffb21SWarner Losh #define AUX_NATIVE_REPLY_DEFER (0x2 << 4)
50*592ffb21SWarner Losh #define AUX_NATIVE_REPLY_MASK (0x3 << 4)
51*592ffb21SWarner Losh
52*592ffb21SWarner Losh #define AUX_I2C_REPLY_ACK (0x0 << 6)
53*592ffb21SWarner Losh #define AUX_I2C_REPLY_NACK (0x1 << 6)
54*592ffb21SWarner Losh #define AUX_I2C_REPLY_DEFER (0x2 << 6)
55*592ffb21SWarner Losh #define AUX_I2C_REPLY_MASK (0x3 << 6)
56*592ffb21SWarner Losh
57*592ffb21SWarner Losh /* AUX CH addresses */
58*592ffb21SWarner Losh /* DPCD */
59*592ffb21SWarner Losh #define DP_DPCD_REV 0x000
60*592ffb21SWarner Losh
61*592ffb21SWarner Losh #define DP_MAX_LINK_RATE 0x001
62*592ffb21SWarner Losh
63*592ffb21SWarner Losh #define DP_MAX_LANE_COUNT 0x002
64*592ffb21SWarner Losh # define DP_MAX_LANE_COUNT_MASK 0x1f
65*592ffb21SWarner Losh # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
66*592ffb21SWarner Losh # define DP_ENHANCED_FRAME_CAP (1 << 7)
67*592ffb21SWarner Losh
68*592ffb21SWarner Losh #define DP_MAX_DOWNSPREAD 0x003
69*592ffb21SWarner Losh # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
70*592ffb21SWarner Losh
71*592ffb21SWarner Losh #define DP_NORP 0x004
72*592ffb21SWarner Losh
73*592ffb21SWarner Losh #define DP_DOWNSTREAMPORT_PRESENT 0x005
74*592ffb21SWarner Losh # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
75*592ffb21SWarner Losh # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
76*592ffb21SWarner Losh /* 00b = DisplayPort */
77*592ffb21SWarner Losh /* 01b = Analog */
78*592ffb21SWarner Losh /* 10b = TMDS or HDMI */
79*592ffb21SWarner Losh /* 11b = Other */
80*592ffb21SWarner Losh # define DP_FORMAT_CONVERSION (1 << 3)
81*592ffb21SWarner Losh # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
82*592ffb21SWarner Losh
83*592ffb21SWarner Losh #define DP_MAIN_LINK_CHANNEL_CODING 0x006
84*592ffb21SWarner Losh
85*592ffb21SWarner Losh #define DP_DOWN_STREAM_PORT_COUNT 0x007
86*592ffb21SWarner Losh # define DP_PORT_COUNT_MASK 0x0f
87*592ffb21SWarner Losh # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
88*592ffb21SWarner Losh # define DP_OUI_SUPPORT (1 << 7)
89*592ffb21SWarner Losh
90*592ffb21SWarner Losh #define DP_I2C_SPEED_CAP 0x00c /* DPI */
91*592ffb21SWarner Losh # define DP_I2C_SPEED_1K 0x01
92*592ffb21SWarner Losh # define DP_I2C_SPEED_5K 0x02
93*592ffb21SWarner Losh # define DP_I2C_SPEED_10K 0x04
94*592ffb21SWarner Losh # define DP_I2C_SPEED_100K 0x08
95*592ffb21SWarner Losh # define DP_I2C_SPEED_400K 0x10
96*592ffb21SWarner Losh # define DP_I2C_SPEED_1M 0x20
97*592ffb21SWarner Losh
98*592ffb21SWarner Losh #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
99*592ffb21SWarner Losh #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
100*592ffb21SWarner Losh
101*592ffb21SWarner Losh /* Multiple stream transport */
102*592ffb21SWarner Losh #define DP_MSTM_CAP 0x021 /* 1.2 */
103*592ffb21SWarner Losh # define DP_MST_CAP (1 << 0)
104*592ffb21SWarner Losh
105*592ffb21SWarner Losh #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
106*592ffb21SWarner Losh # define DP_PSR_IS_SUPPORTED 1
107*592ffb21SWarner Losh #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
108*592ffb21SWarner Losh # define DP_PSR_NO_TRAIN_ON_EXIT 1
109*592ffb21SWarner Losh # define DP_PSR_SETUP_TIME_330 (0 << 1)
110*592ffb21SWarner Losh # define DP_PSR_SETUP_TIME_275 (1 << 1)
111*592ffb21SWarner Losh # define DP_PSR_SETUP_TIME_220 (2 << 1)
112*592ffb21SWarner Losh # define DP_PSR_SETUP_TIME_165 (3 << 1)
113*592ffb21SWarner Losh # define DP_PSR_SETUP_TIME_110 (4 << 1)
114*592ffb21SWarner Losh # define DP_PSR_SETUP_TIME_55 (5 << 1)
115*592ffb21SWarner Losh # define DP_PSR_SETUP_TIME_0 (6 << 1)
116*592ffb21SWarner Losh # define DP_PSR_SETUP_TIME_MASK (7 << 1)
117*592ffb21SWarner Losh # define DP_PSR_SETUP_TIME_SHIFT 1
118*592ffb21SWarner Losh
119*592ffb21SWarner Losh /*
120*592ffb21SWarner Losh * 0x80-0x8f describe downstream port capabilities, but there are two layouts
121*592ffb21SWarner Losh * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
122*592ffb21SWarner Losh * each port's descriptor is one byte wide. If it was set, each port's is
123*592ffb21SWarner Losh * four bytes wide, starting with the one byte from the base info. As of
124*592ffb21SWarner Losh * DP interop v1.1a only VGA defines additional detail.
125*592ffb21SWarner Losh */
126*592ffb21SWarner Losh
127*592ffb21SWarner Losh /* offset 0 */
128*592ffb21SWarner Losh #define DP_DOWNSTREAM_PORT_0 0x80
129*592ffb21SWarner Losh # define DP_DS_PORT_TYPE_MASK (7 << 0)
130*592ffb21SWarner Losh # define DP_DS_PORT_TYPE_DP 0
131*592ffb21SWarner Losh # define DP_DS_PORT_TYPE_VGA 1
132*592ffb21SWarner Losh # define DP_DS_PORT_TYPE_DVI 2
133*592ffb21SWarner Losh # define DP_DS_PORT_TYPE_HDMI 3
134*592ffb21SWarner Losh # define DP_DS_PORT_TYPE_NON_EDID 4
135*592ffb21SWarner Losh # define DP_DS_PORT_HPD (1 << 3)
136*592ffb21SWarner Losh /* offset 1 for VGA is maximum megapixels per second / 8 */
137*592ffb21SWarner Losh /* offset 2 */
138*592ffb21SWarner Losh # define DP_DS_VGA_MAX_BPC_MASK (3 << 0)
139*592ffb21SWarner Losh # define DP_DS_VGA_8BPC 0
140*592ffb21SWarner Losh # define DP_DS_VGA_10BPC 1
141*592ffb21SWarner Losh # define DP_DS_VGA_12BPC 2
142*592ffb21SWarner Losh # define DP_DS_VGA_16BPC 3
143*592ffb21SWarner Losh
144*592ffb21SWarner Losh /* link configuration */
145*592ffb21SWarner Losh #define DP_LINK_BW_SET 0x100
146*592ffb21SWarner Losh # define DP_LINK_BW_1_62 0x06
147*592ffb21SWarner Losh # define DP_LINK_BW_2_7 0x0a
148*592ffb21SWarner Losh # define DP_LINK_BW_5_4 0x14 /* 1.2 */
149*592ffb21SWarner Losh
150*592ffb21SWarner Losh #define DP_LANE_COUNT_SET 0x101
151*592ffb21SWarner Losh # define DP_LANE_COUNT_MASK 0x0f
152*592ffb21SWarner Losh # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
153*592ffb21SWarner Losh
154*592ffb21SWarner Losh #define DP_TRAINING_PATTERN_SET 0x102
155*592ffb21SWarner Losh # define DP_TRAINING_PATTERN_DISABLE 0
156*592ffb21SWarner Losh # define DP_TRAINING_PATTERN_1 1
157*592ffb21SWarner Losh # define DP_TRAINING_PATTERN_2 2
158*592ffb21SWarner Losh # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
159*592ffb21SWarner Losh # define DP_TRAINING_PATTERN_MASK 0x3
160*592ffb21SWarner Losh
161*592ffb21SWarner Losh # define DP_LINK_QUAL_PATTERN_DISABLE (0 << 2)
162*592ffb21SWarner Losh # define DP_LINK_QUAL_PATTERN_D10_2 (1 << 2)
163*592ffb21SWarner Losh # define DP_LINK_QUAL_PATTERN_ERROR_RATE (2 << 2)
164*592ffb21SWarner Losh # define DP_LINK_QUAL_PATTERN_PRBS7 (3 << 2)
165*592ffb21SWarner Losh # define DP_LINK_QUAL_PATTERN_MASK (3 << 2)
166*592ffb21SWarner Losh
167*592ffb21SWarner Losh # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
168*592ffb21SWarner Losh # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
169*592ffb21SWarner Losh
170*592ffb21SWarner Losh # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
171*592ffb21SWarner Losh # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
172*592ffb21SWarner Losh # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
173*592ffb21SWarner Losh # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
174*592ffb21SWarner Losh
175*592ffb21SWarner Losh #define DP_TRAINING_LANE0_SET 0x103
176*592ffb21SWarner Losh #define DP_TRAINING_LANE1_SET 0x104
177*592ffb21SWarner Losh #define DP_TRAINING_LANE2_SET 0x105
178*592ffb21SWarner Losh #define DP_TRAINING_LANE3_SET 0x106
179*592ffb21SWarner Losh
180*592ffb21SWarner Losh # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
181*592ffb21SWarner Losh # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
182*592ffb21SWarner Losh # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
183*592ffb21SWarner Losh # define DP_TRAIN_VOLTAGE_SWING_400 (0 << 0)
184*592ffb21SWarner Losh # define DP_TRAIN_VOLTAGE_SWING_600 (1 << 0)
185*592ffb21SWarner Losh # define DP_TRAIN_VOLTAGE_SWING_800 (2 << 0)
186*592ffb21SWarner Losh # define DP_TRAIN_VOLTAGE_SWING_1200 (3 << 0)
187*592ffb21SWarner Losh
188*592ffb21SWarner Losh # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
189*592ffb21SWarner Losh # define DP_TRAIN_PRE_EMPHASIS_0 (0 << 3)
190*592ffb21SWarner Losh # define DP_TRAIN_PRE_EMPHASIS_3_5 (1 << 3)
191*592ffb21SWarner Losh # define DP_TRAIN_PRE_EMPHASIS_6 (2 << 3)
192*592ffb21SWarner Losh # define DP_TRAIN_PRE_EMPHASIS_9_5 (3 << 3)
193*592ffb21SWarner Losh
194*592ffb21SWarner Losh # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
195*592ffb21SWarner Losh # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
196*592ffb21SWarner Losh
197*592ffb21SWarner Losh #define DP_DOWNSPREAD_CTRL 0x107
198*592ffb21SWarner Losh # define DP_SPREAD_AMP_0_5 (1 << 4)
199*592ffb21SWarner Losh # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
200*592ffb21SWarner Losh
201*592ffb21SWarner Losh #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
202*592ffb21SWarner Losh # define DP_SET_ANSI_8B10B (1 << 0)
203*592ffb21SWarner Losh
204*592ffb21SWarner Losh #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
205*592ffb21SWarner Losh /* bitmask as for DP_I2C_SPEED_CAP */
206*592ffb21SWarner Losh
207*592ffb21SWarner Losh #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
208*592ffb21SWarner Losh
209*592ffb21SWarner Losh #define DP_MSTM_CTRL 0x111 /* 1.2 */
210*592ffb21SWarner Losh # define DP_MST_EN (1 << 0)
211*592ffb21SWarner Losh # define DP_UP_REQ_EN (1 << 1)
212*592ffb21SWarner Losh # define DP_UPSTREAM_IS_SRC (1 << 2)
213*592ffb21SWarner Losh
214*592ffb21SWarner Losh #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
215*592ffb21SWarner Losh # define DP_PSR_ENABLE (1 << 0)
216*592ffb21SWarner Losh # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
217*592ffb21SWarner Losh # define DP_PSR_CRC_VERIFICATION (1 << 2)
218*592ffb21SWarner Losh # define DP_PSR_FRAME_CAPTURE (1 << 3)
219*592ffb21SWarner Losh
220*592ffb21SWarner Losh #define DP_SINK_COUNT 0x200
221*592ffb21SWarner Losh /* prior to 1.2 bit 7 was reserved mbz */
222*592ffb21SWarner Losh # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
223*592ffb21SWarner Losh # define DP_SINK_CP_READY (1 << 6)
224*592ffb21SWarner Losh
225*592ffb21SWarner Losh #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
226*592ffb21SWarner Losh # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
227*592ffb21SWarner Losh # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
228*592ffb21SWarner Losh # define DP_CP_IRQ (1 << 2)
229*592ffb21SWarner Losh # define DP_SINK_SPECIFIC_IRQ (1 << 6)
230*592ffb21SWarner Losh
231*592ffb21SWarner Losh #define DP_LANE0_1_STATUS 0x202
232*592ffb21SWarner Losh #define DP_LANE2_3_STATUS 0x203
233*592ffb21SWarner Losh # define DP_LANE_CR_DONE (1 << 0)
234*592ffb21SWarner Losh # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
235*592ffb21SWarner Losh # define DP_LANE_SYMBOL_LOCKED (1 << 2)
236*592ffb21SWarner Losh
237*592ffb21SWarner Losh #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
238*592ffb21SWarner Losh DP_LANE_CHANNEL_EQ_DONE | \
239*592ffb21SWarner Losh DP_LANE_SYMBOL_LOCKED)
240*592ffb21SWarner Losh
241*592ffb21SWarner Losh #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
242*592ffb21SWarner Losh
243*592ffb21SWarner Losh #define DP_INTERLANE_ALIGN_DONE (1 << 0)
244*592ffb21SWarner Losh #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
245*592ffb21SWarner Losh #define DP_LINK_STATUS_UPDATED (1 << 7)
246*592ffb21SWarner Losh
247*592ffb21SWarner Losh #define DP_SINK_STATUS 0x205
248*592ffb21SWarner Losh
249*592ffb21SWarner Losh #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
250*592ffb21SWarner Losh #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
251*592ffb21SWarner Losh
252*592ffb21SWarner Losh #define DP_ADJUST_REQUEST_LANE0_1 0x206
253*592ffb21SWarner Losh #define DP_ADJUST_REQUEST_LANE2_3 0x207
254*592ffb21SWarner Losh # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
255*592ffb21SWarner Losh # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
256*592ffb21SWarner Losh # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
257*592ffb21SWarner Losh # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
258*592ffb21SWarner Losh # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
259*592ffb21SWarner Losh # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
260*592ffb21SWarner Losh # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
261*592ffb21SWarner Losh # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
262*592ffb21SWarner Losh
263*592ffb21SWarner Losh #define DP_TEST_REQUEST 0x218
264*592ffb21SWarner Losh # define DP_TEST_LINK_TRAINING (1 << 0)
265*592ffb21SWarner Losh # define DP_TEST_LINK_PATTERN (1 << 1)
266*592ffb21SWarner Losh # define DP_TEST_LINK_EDID_READ (1 << 2)
267*592ffb21SWarner Losh # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
268*592ffb21SWarner Losh
269*592ffb21SWarner Losh #define DP_TEST_LINK_RATE 0x219
270*592ffb21SWarner Losh # define DP_LINK_RATE_162 (0x6)
271*592ffb21SWarner Losh # define DP_LINK_RATE_27 (0xa)
272*592ffb21SWarner Losh
273*592ffb21SWarner Losh #define DP_TEST_LANE_COUNT 0x220
274*592ffb21SWarner Losh
275*592ffb21SWarner Losh #define DP_TEST_PATTERN 0x221
276*592ffb21SWarner Losh
277*592ffb21SWarner Losh #define DP_TEST_RESPONSE 0x260
278*592ffb21SWarner Losh # define DP_TEST_ACK (1 << 0)
279*592ffb21SWarner Losh # define DP_TEST_NAK (1 << 1)
280*592ffb21SWarner Losh # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
281*592ffb21SWarner Losh
282*592ffb21SWarner Losh #define DP_SOURCE_OUI 0x300
283*592ffb21SWarner Losh #define DP_SINK_OUI 0x400
284*592ffb21SWarner Losh #define DP_BRANCH_OUI 0x500
285*592ffb21SWarner Losh
286*592ffb21SWarner Losh #define DP_SET_POWER 0x600
287*592ffb21SWarner Losh # define DP_SET_POWER_D0 0x1
288*592ffb21SWarner Losh # define DP_SET_POWER_D3 0x2
289*592ffb21SWarner Losh
290*592ffb21SWarner Losh #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
291*592ffb21SWarner Losh # define DP_PSR_LINK_CRC_ERROR (1 << 0)
292*592ffb21SWarner Losh # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
293*592ffb21SWarner Losh
294*592ffb21SWarner Losh #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
295*592ffb21SWarner Losh # define DP_PSR_CAPS_CHANGE (1 << 0)
296*592ffb21SWarner Losh
297*592ffb21SWarner Losh #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
298*592ffb21SWarner Losh # define DP_PSR_SINK_INACTIVE 0
299*592ffb21SWarner Losh # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
300*592ffb21SWarner Losh # define DP_PSR_SINK_ACTIVE_RFB 2
301*592ffb21SWarner Losh # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
302*592ffb21SWarner Losh # define DP_PSR_SINK_ACTIVE_RESYNC 4
303*592ffb21SWarner Losh # define DP_PSR_SINK_INTERNAL_ERROR 7
304*592ffb21SWarner Losh # define DP_PSR_SINK_STATE_MASK 0x07
305*592ffb21SWarner Losh
306*592ffb21SWarner Losh #define MODE_I2C_START 1
307*592ffb21SWarner Losh #define MODE_I2C_WRITE 2
308*592ffb21SWarner Losh #define MODE_I2C_READ 4
309*592ffb21SWarner Losh #define MODE_I2C_STOP 8
310*592ffb21SWarner Losh
311*592ffb21SWarner Losh struct iic_dp_aux_data {
312*592ffb21SWarner Losh bool running;
313*592ffb21SWarner Losh u16 address;
314*592ffb21SWarner Losh void *priv;
315*592ffb21SWarner Losh int (*aux_ch)(device_t adapter, int mode, uint8_t write_byte,
316*592ffb21SWarner Losh uint8_t *read_byte);
317*592ffb21SWarner Losh device_t port;
318*592ffb21SWarner Losh };
319*592ffb21SWarner Losh
320*592ffb21SWarner Losh int iic_dp_aux_add_bus(device_t dev, const char *name,
321*592ffb21SWarner Losh int (*ch)(device_t idev, int mode, uint8_t write_byte, uint8_t *read_byte),
322*592ffb21SWarner Losh void *priv, device_t *bus, device_t *adapter);
323*592ffb21SWarner Losh
324*592ffb21SWarner Losh
325*592ffb21SWarner Losh #define DP_LINK_STATUS_SIZE 6
326*592ffb21SWarner Losh bool drm_dp_channel_eq_ok(u8 link_status[DP_LINK_STATUS_SIZE],
327*592ffb21SWarner Losh int lane_count);
328*592ffb21SWarner Losh bool drm_dp_clock_recovery_ok(u8 link_status[DP_LINK_STATUS_SIZE],
329*592ffb21SWarner Losh int lane_count);
330*592ffb21SWarner Losh u8 drm_dp_get_adjust_request_voltage(u8 link_status[DP_LINK_STATUS_SIZE],
331*592ffb21SWarner Losh int lane);
332*592ffb21SWarner Losh u8 drm_dp_get_adjust_request_pre_emphasis(u8 link_status[DP_LINK_STATUS_SIZE],
333*592ffb21SWarner Losh int lane);
334*592ffb21SWarner Losh
335*592ffb21SWarner Losh #define DP_RECEIVER_CAP_SIZE 0xf
336*592ffb21SWarner Losh void drm_dp_link_train_clock_recovery_delay(u8 dpcd[DP_RECEIVER_CAP_SIZE]);
337*592ffb21SWarner Losh void drm_dp_link_train_channel_eq_delay(u8 dpcd[DP_RECEIVER_CAP_SIZE]);
338*592ffb21SWarner Losh
339*592ffb21SWarner Losh u8 drm_dp_link_rate_to_bw_code(int link_rate);
340*592ffb21SWarner Losh int drm_dp_bw_code_to_link_rate(u8 link_bw);
341*592ffb21SWarner Losh
342*592ffb21SWarner Losh static inline int
drm_dp_max_link_rate(u8 dpcd[DP_RECEIVER_CAP_SIZE])343*592ffb21SWarner Losh drm_dp_max_link_rate(u8 dpcd[DP_RECEIVER_CAP_SIZE])
344*592ffb21SWarner Losh {
345*592ffb21SWarner Losh return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
346*592ffb21SWarner Losh }
347*592ffb21SWarner Losh
348*592ffb21SWarner Losh static inline u8
drm_dp_max_lane_count(u8 dpcd[DP_RECEIVER_CAP_SIZE])349*592ffb21SWarner Losh drm_dp_max_lane_count(u8 dpcd[DP_RECEIVER_CAP_SIZE])
350*592ffb21SWarner Losh {
351*592ffb21SWarner Losh return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
352*592ffb21SWarner Losh }
353*592ffb21SWarner Losh
354*592ffb21SWarner Losh #endif /* _DRM_DP_HELPER_H_ */
355