1eda14cbcSMatt Macy /*
2eda14cbcSMatt Macy * CDDL HEADER START
3eda14cbcSMatt Macy *
4eda14cbcSMatt Macy * The contents of this file are subject to the terms of the
5eda14cbcSMatt Macy * Common Development and Distribution License (the "License").
6eda14cbcSMatt Macy * You may not use this file except in compliance with the License.
7eda14cbcSMatt Macy *
8eda14cbcSMatt Macy * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9*271171e0SMartin Matuska * or https://opensource.org/licenses/CDDL-1.0.
10eda14cbcSMatt Macy * See the License for the specific language governing permissions
11eda14cbcSMatt Macy * and limitations under the License.
12eda14cbcSMatt Macy *
13eda14cbcSMatt Macy * When distributing Covered Code, include this CDDL HEADER in each
14eda14cbcSMatt Macy * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15eda14cbcSMatt Macy * If applicable, add the following below this CDDL HEADER, with the
16eda14cbcSMatt Macy * fields enclosed by brackets "[]" replaced with your own identifying
17eda14cbcSMatt Macy * information: Portions Copyright [yyyy] [name of copyright owner]
18eda14cbcSMatt Macy *
19eda14cbcSMatt Macy * CDDL HEADER END
20eda14cbcSMatt Macy */
21eda14cbcSMatt Macy /*
22eda14cbcSMatt Macy * Copyright (C) 2016 Romain Dolbeau. All rights reserved.
23eda14cbcSMatt Macy * Copyright (C) 2016 Gvozden Nešković. All rights reserved.
24eda14cbcSMatt Macy */
25eda14cbcSMatt Macy
26eda14cbcSMatt Macy #include <sys/isa_defs.h>
27eda14cbcSMatt Macy
28eda14cbcSMatt Macy #if defined(__x86_64) && defined(HAVE_AVX512BW)
29eda14cbcSMatt Macy
30eda14cbcSMatt Macy #include <sys/param.h>
31eda14cbcSMatt Macy #include <sys/types.h>
32eda14cbcSMatt Macy #include <sys/simd.h>
33eda14cbcSMatt Macy
34eda14cbcSMatt Macy
35eda14cbcSMatt Macy #ifdef __linux__
36eda14cbcSMatt Macy #define __asm __asm__ __volatile__
37eda14cbcSMatt Macy #endif
38eda14cbcSMatt Macy
39eda14cbcSMatt Macy #define _REG_CNT(_0, _1, _2, _3, _4, _5, _6, _7, N, ...) N
40eda14cbcSMatt Macy #define REG_CNT(r...) _REG_CNT(r, 8, 7, 6, 5, 4, 3, 2, 1)
41eda14cbcSMatt Macy
42eda14cbcSMatt Macy #define VR0_(REG, ...) "zmm"#REG
43eda14cbcSMatt Macy #define VR1_(_1, REG, ...) "zmm"#REG
44eda14cbcSMatt Macy #define VR2_(_1, _2, REG, ...) "zmm"#REG
45eda14cbcSMatt Macy #define VR3_(_1, _2, _3, REG, ...) "zmm"#REG
46eda14cbcSMatt Macy #define VR4_(_1, _2, _3, _4, REG, ...) "zmm"#REG
47eda14cbcSMatt Macy #define VR5_(_1, _2, _3, _4, _5, REG, ...) "zmm"#REG
48eda14cbcSMatt Macy #define VR6_(_1, _2, _3, _4, _5, _6, REG, ...) "zmm"#REG
49eda14cbcSMatt Macy #define VR7_(_1, _2, _3, _4, _5, _6, _7, REG, ...) "zmm"#REG
50eda14cbcSMatt Macy
51eda14cbcSMatt Macy #define VR0(r...) VR0_(r)
52eda14cbcSMatt Macy #define VR1(r...) VR1_(r)
53eda14cbcSMatt Macy #define VR2(r...) VR2_(r, 1)
54eda14cbcSMatt Macy #define VR3(r...) VR3_(r, 1, 2)
55eda14cbcSMatt Macy #define VR4(r...) VR4_(r, 1, 2)
56eda14cbcSMatt Macy #define VR5(r...) VR5_(r, 1, 2, 3)
57eda14cbcSMatt Macy #define VR6(r...) VR6_(r, 1, 2, 3, 4)
58eda14cbcSMatt Macy #define VR7(r...) VR7_(r, 1, 2, 3, 4, 5)
59eda14cbcSMatt Macy
60eda14cbcSMatt Macy #define R_01(REG1, REG2, ...) REG1, REG2
61eda14cbcSMatt Macy #define _R_23(_0, _1, REG2, REG3, ...) REG2, REG3
62eda14cbcSMatt Macy #define R_23(REG...) _R_23(REG, 1, 2, 3)
63eda14cbcSMatt Macy
64eda14cbcSMatt Macy #define ZFS_ASM_BUG() ASSERT(0)
65eda14cbcSMatt Macy
66eda14cbcSMatt Macy extern const uint8_t gf_clmul_mod_lt[4*256][16];
67eda14cbcSMatt Macy
68eda14cbcSMatt Macy #define ELEM_SIZE 64
69eda14cbcSMatt Macy
70eda14cbcSMatt Macy typedef struct v {
71eda14cbcSMatt Macy uint8_t b[ELEM_SIZE] __attribute__((aligned(ELEM_SIZE)));
72eda14cbcSMatt Macy } v_t;
73eda14cbcSMatt Macy
74eda14cbcSMatt Macy #define XOR_ACC(src, r...) \
75eda14cbcSMatt Macy { \
76eda14cbcSMatt Macy switch (REG_CNT(r)) { \
77eda14cbcSMatt Macy case 4: \
78eda14cbcSMatt Macy __asm( \
79eda14cbcSMatt Macy "vpxorq 0x00(%[SRC]), %%" VR0(r)", %%" VR0(r) "\n" \
80eda14cbcSMatt Macy "vpxorq 0x40(%[SRC]), %%" VR1(r)", %%" VR1(r) "\n" \
81eda14cbcSMatt Macy "vpxorq 0x80(%[SRC]), %%" VR2(r)", %%" VR2(r) "\n" \
82eda14cbcSMatt Macy "vpxorq 0xc0(%[SRC]), %%" VR3(r)", %%" VR3(r) "\n" \
83eda14cbcSMatt Macy : : [SRC] "r" (src)); \
84eda14cbcSMatt Macy break; \
85eda14cbcSMatt Macy case 2: \
86eda14cbcSMatt Macy __asm( \
87eda14cbcSMatt Macy "vpxorq 0x00(%[SRC]), %%" VR0(r)", %%" VR0(r) "\n" \
88eda14cbcSMatt Macy "vpxorq 0x40(%[SRC]), %%" VR1(r)", %%" VR1(r) "\n" \
89eda14cbcSMatt Macy : : [SRC] "r" (src)); \
90eda14cbcSMatt Macy break; \
91eda14cbcSMatt Macy default: \
92eda14cbcSMatt Macy ZFS_ASM_BUG(); \
93eda14cbcSMatt Macy } \
94eda14cbcSMatt Macy }
95eda14cbcSMatt Macy
96eda14cbcSMatt Macy #define XOR(r...) \
97eda14cbcSMatt Macy { \
98eda14cbcSMatt Macy switch (REG_CNT(r)) { \
99eda14cbcSMatt Macy case 8: \
100eda14cbcSMatt Macy __asm( \
101eda14cbcSMatt Macy "vpxorq %" VR0(r) ", %" VR4(r)", %" VR4(r) "\n" \
102eda14cbcSMatt Macy "vpxorq %" VR1(r) ", %" VR5(r)", %" VR5(r) "\n" \
103eda14cbcSMatt Macy "vpxorq %" VR2(r) ", %" VR6(r)", %" VR6(r) "\n" \
104eda14cbcSMatt Macy "vpxorq %" VR3(r) ", %" VR7(r)", %" VR7(r)); \
105eda14cbcSMatt Macy break; \
106eda14cbcSMatt Macy case 4: \
107eda14cbcSMatt Macy __asm( \
108eda14cbcSMatt Macy "vpxorq %" VR0(r) ", %" VR2(r)", %" VR2(r) "\n" \
109eda14cbcSMatt Macy "vpxorq %" VR1(r) ", %" VR3(r)", %" VR3(r)); \
110eda14cbcSMatt Macy break; \
111eda14cbcSMatt Macy default: \
112eda14cbcSMatt Macy ZFS_ASM_BUG(); \
113eda14cbcSMatt Macy } \
114eda14cbcSMatt Macy }
115eda14cbcSMatt Macy
116eda14cbcSMatt Macy #define ZERO(r...) XOR(r, r)
117eda14cbcSMatt Macy
118eda14cbcSMatt Macy #define COPY(r...) \
119eda14cbcSMatt Macy { \
120eda14cbcSMatt Macy switch (REG_CNT(r)) { \
121eda14cbcSMatt Macy case 8: \
122eda14cbcSMatt Macy __asm( \
123eda14cbcSMatt Macy "vmovdqa64 %" VR0(r) ", %" VR4(r) "\n" \
124eda14cbcSMatt Macy "vmovdqa64 %" VR1(r) ", %" VR5(r) "\n" \
125eda14cbcSMatt Macy "vmovdqa64 %" VR2(r) ", %" VR6(r) "\n" \
126eda14cbcSMatt Macy "vmovdqa64 %" VR3(r) ", %" VR7(r)); \
127eda14cbcSMatt Macy break; \
128eda14cbcSMatt Macy case 4: \
129eda14cbcSMatt Macy __asm( \
130eda14cbcSMatt Macy "vmovdqa64 %" VR0(r) ", %" VR2(r) "\n" \
131eda14cbcSMatt Macy "vmovdqa64 %" VR1(r) ", %" VR3(r)); \
132eda14cbcSMatt Macy break; \
133eda14cbcSMatt Macy default: \
134eda14cbcSMatt Macy ZFS_ASM_BUG(); \
135eda14cbcSMatt Macy } \
136eda14cbcSMatt Macy }
137eda14cbcSMatt Macy
138eda14cbcSMatt Macy #define LOAD(src, r...) \
139eda14cbcSMatt Macy { \
140eda14cbcSMatt Macy switch (REG_CNT(r)) { \
141eda14cbcSMatt Macy case 4: \
142eda14cbcSMatt Macy __asm( \
143eda14cbcSMatt Macy "vmovdqa64 0x00(%[SRC]), %%" VR0(r) "\n" \
144eda14cbcSMatt Macy "vmovdqa64 0x40(%[SRC]), %%" VR1(r) "\n" \
145eda14cbcSMatt Macy "vmovdqa64 0x80(%[SRC]), %%" VR2(r) "\n" \
146eda14cbcSMatt Macy "vmovdqa64 0xc0(%[SRC]), %%" VR3(r) "\n" \
147eda14cbcSMatt Macy : : [SRC] "r" (src)); \
148eda14cbcSMatt Macy break; \
149eda14cbcSMatt Macy case 2: \
150eda14cbcSMatt Macy __asm( \
151eda14cbcSMatt Macy "vmovdqa64 0x00(%[SRC]), %%" VR0(r) "\n" \
152eda14cbcSMatt Macy "vmovdqa64 0x40(%[SRC]), %%" VR1(r) "\n" \
153eda14cbcSMatt Macy : : [SRC] "r" (src)); \
154eda14cbcSMatt Macy break; \
155eda14cbcSMatt Macy default: \
156eda14cbcSMatt Macy ZFS_ASM_BUG(); \
157eda14cbcSMatt Macy } \
158eda14cbcSMatt Macy }
159eda14cbcSMatt Macy
160eda14cbcSMatt Macy #define STORE(dst, r...) \
161eda14cbcSMatt Macy { \
162eda14cbcSMatt Macy switch (REG_CNT(r)) { \
163eda14cbcSMatt Macy case 4: \
164eda14cbcSMatt Macy __asm( \
165eda14cbcSMatt Macy "vmovdqa64 %%" VR0(r) ", 0x00(%[DST])\n" \
166eda14cbcSMatt Macy "vmovdqa64 %%" VR1(r) ", 0x40(%[DST])\n" \
167eda14cbcSMatt Macy "vmovdqa64 %%" VR2(r) ", 0x80(%[DST])\n" \
168eda14cbcSMatt Macy "vmovdqa64 %%" VR3(r) ", 0xc0(%[DST])\n" \
169eda14cbcSMatt Macy : : [DST] "r" (dst)); \
170eda14cbcSMatt Macy break; \
171eda14cbcSMatt Macy case 2: \
172eda14cbcSMatt Macy __asm( \
173eda14cbcSMatt Macy "vmovdqa64 %%" VR0(r) ", 0x00(%[DST])\n" \
174eda14cbcSMatt Macy "vmovdqa64 %%" VR1(r) ", 0x40(%[DST])\n" \
175eda14cbcSMatt Macy : : [DST] "r" (dst)); \
176eda14cbcSMatt Macy break; \
177eda14cbcSMatt Macy default: \
178eda14cbcSMatt Macy ZFS_ASM_BUG(); \
179eda14cbcSMatt Macy } \
180eda14cbcSMatt Macy }
181eda14cbcSMatt Macy
182eda14cbcSMatt Macy #define MUL2_SETUP() \
183eda14cbcSMatt Macy { \
184eda14cbcSMatt Macy __asm("vmovq %0, %%xmm22" :: "r"(0x1d1d1d1d1d1d1d1d)); \
185eda14cbcSMatt Macy __asm("vpbroadcastq %xmm22, %zmm22"); \
186eda14cbcSMatt Macy __asm("vpxord %zmm23, %zmm23 ,%zmm23"); \
187eda14cbcSMatt Macy }
188eda14cbcSMatt Macy
189eda14cbcSMatt Macy #define _MUL2(r...) \
190eda14cbcSMatt Macy { \
191eda14cbcSMatt Macy switch (REG_CNT(r)) { \
192eda14cbcSMatt Macy case 2: \
193eda14cbcSMatt Macy __asm( \
194eda14cbcSMatt Macy "vpcmpb $1, %zmm23, %" VR0(r)", %k1\n" \
195eda14cbcSMatt Macy "vpcmpb $1, %zmm23, %" VR1(r)", %k2\n" \
196eda14cbcSMatt Macy "vpaddb %" VR0(r)", %" VR0(r)", %" VR0(r) "\n" \
197eda14cbcSMatt Macy "vpaddb %" VR1(r)", %" VR1(r)", %" VR1(r) "\n" \
198eda14cbcSMatt Macy "vpxord %zmm22, %" VR0(r)", %zmm12\n" \
199eda14cbcSMatt Macy "vpxord %zmm22, %" VR1(r)", %zmm13\n" \
200eda14cbcSMatt Macy "vmovdqu8 %zmm12, %" VR0(r) "{%k1}\n" \
201eda14cbcSMatt Macy "vmovdqu8 %zmm13, %" VR1(r) "{%k2}"); \
202eda14cbcSMatt Macy break; \
203eda14cbcSMatt Macy default: \
204eda14cbcSMatt Macy ZFS_ASM_BUG(); \
205eda14cbcSMatt Macy } \
206eda14cbcSMatt Macy }
207eda14cbcSMatt Macy
208eda14cbcSMatt Macy #define MUL2(r...) \
209eda14cbcSMatt Macy { \
210eda14cbcSMatt Macy switch (REG_CNT(r)) { \
211eda14cbcSMatt Macy case 4: \
212eda14cbcSMatt Macy _MUL2(R_01(r)); \
213eda14cbcSMatt Macy _MUL2(R_23(r)); \
214eda14cbcSMatt Macy break; \
215eda14cbcSMatt Macy case 2: \
216eda14cbcSMatt Macy _MUL2(r); \
217eda14cbcSMatt Macy break; \
218eda14cbcSMatt Macy default: \
219eda14cbcSMatt Macy ZFS_ASM_BUG(); \
220eda14cbcSMatt Macy } \
221eda14cbcSMatt Macy }
222eda14cbcSMatt Macy
223eda14cbcSMatt Macy #define MUL4(r...) \
224eda14cbcSMatt Macy { \
225eda14cbcSMatt Macy MUL2(r); \
226eda14cbcSMatt Macy MUL2(r); \
227eda14cbcSMatt Macy }
228eda14cbcSMatt Macy
229eda14cbcSMatt Macy #define _0f "zmm15"
230eda14cbcSMatt Macy #define _as "zmm14"
231eda14cbcSMatt Macy #define _bs "zmm13"
232eda14cbcSMatt Macy #define _ltmod "zmm12"
233eda14cbcSMatt Macy #define _ltmul "zmm11"
234eda14cbcSMatt Macy #define _ta "zmm10"
235eda14cbcSMatt Macy #define _tb "zmm15"
236eda14cbcSMatt Macy
237eda14cbcSMatt Macy static const uint8_t __attribute__((aligned(64))) _mul_mask = 0x0F;
238eda14cbcSMatt Macy
239eda14cbcSMatt Macy #define _MULx2(c, r...) \
240eda14cbcSMatt Macy { \
241eda14cbcSMatt Macy switch (REG_CNT(r)) { \
242eda14cbcSMatt Macy case 2: \
243eda14cbcSMatt Macy __asm( \
244eda14cbcSMatt Macy "vpbroadcastb (%[mask]), %%" _0f "\n" \
245eda14cbcSMatt Macy /* upper bits */ \
246eda14cbcSMatt Macy "vbroadcasti32x4 0x00(%[lt]), %%" _ltmod "\n" \
247eda14cbcSMatt Macy "vbroadcasti32x4 0x10(%[lt]), %%" _ltmul "\n" \
248eda14cbcSMatt Macy \
249eda14cbcSMatt Macy "vpsraw $0x4, %%" VR0(r) ", %%"_as "\n" \
250eda14cbcSMatt Macy "vpsraw $0x4, %%" VR1(r) ", %%"_bs "\n" \
251eda14cbcSMatt Macy "vpandq %%" _0f ", %%" VR0(r) ", %%" VR0(r) "\n" \
252eda14cbcSMatt Macy "vpandq %%" _0f ", %%" VR1(r) ", %%" VR1(r) "\n" \
253eda14cbcSMatt Macy "vpandq %%" _0f ", %%" _as ", %%" _as "\n" \
254eda14cbcSMatt Macy "vpandq %%" _0f ", %%" _bs ", %%" _bs "\n" \
255eda14cbcSMatt Macy \
256eda14cbcSMatt Macy "vpshufb %%" _as ", %%" _ltmod ", %%" _ta "\n" \
257eda14cbcSMatt Macy "vpshufb %%" _bs ", %%" _ltmod ", %%" _tb "\n" \
258eda14cbcSMatt Macy "vpshufb %%" _as ", %%" _ltmul ", %%" _as "\n" \
259eda14cbcSMatt Macy "vpshufb %%" _bs ", %%" _ltmul ", %%" _bs "\n" \
260eda14cbcSMatt Macy /* lower bits */ \
261eda14cbcSMatt Macy "vbroadcasti32x4 0x20(%[lt]), %%" _ltmod "\n" \
262eda14cbcSMatt Macy "vbroadcasti32x4 0x30(%[lt]), %%" _ltmul "\n" \
263eda14cbcSMatt Macy \
264eda14cbcSMatt Macy "vpxorq %%" _ta ", %%" _as ", %%" _as "\n" \
265eda14cbcSMatt Macy "vpxorq %%" _tb ", %%" _bs ", %%" _bs "\n" \
266eda14cbcSMatt Macy \
267eda14cbcSMatt Macy "vpshufb %%" VR0(r) ", %%" _ltmod ", %%" _ta "\n" \
268eda14cbcSMatt Macy "vpshufb %%" VR1(r) ", %%" _ltmod ", %%" _tb "\n" \
269eda14cbcSMatt Macy "vpshufb %%" VR0(r) ", %%" _ltmul ", %%" VR0(r) "\n"\
270eda14cbcSMatt Macy "vpshufb %%" VR1(r) ", %%" _ltmul ", %%" VR1(r) "\n"\
271eda14cbcSMatt Macy \
272eda14cbcSMatt Macy "vpxorq %%" _ta ", %%" VR0(r) ", %%" VR0(r) "\n" \
273eda14cbcSMatt Macy "vpxorq %%" _as ", %%" VR0(r) ", %%" VR0(r) "\n" \
274eda14cbcSMatt Macy "vpxorq %%" _tb ", %%" VR1(r) ", %%" VR1(r) "\n" \
275eda14cbcSMatt Macy "vpxorq %%" _bs ", %%" VR1(r) ", %%" VR1(r) "\n" \
276eda14cbcSMatt Macy : : [mask] "r" (&_mul_mask), \
277eda14cbcSMatt Macy [lt] "r" (gf_clmul_mod_lt[4*(c)])); \
278eda14cbcSMatt Macy break; \
279eda14cbcSMatt Macy default: \
280eda14cbcSMatt Macy ZFS_ASM_BUG(); \
281eda14cbcSMatt Macy } \
282eda14cbcSMatt Macy }
283eda14cbcSMatt Macy
284eda14cbcSMatt Macy #define MUL(c, r...) \
285eda14cbcSMatt Macy { \
286eda14cbcSMatt Macy switch (REG_CNT(r)) { \
287eda14cbcSMatt Macy case 4: \
288eda14cbcSMatt Macy _MULx2(c, R_01(r)); \
289eda14cbcSMatt Macy _MULx2(c, R_23(r)); \
290eda14cbcSMatt Macy break; \
291eda14cbcSMatt Macy case 2: \
292eda14cbcSMatt Macy _MULx2(c, R_01(r)); \
293eda14cbcSMatt Macy break; \
294eda14cbcSMatt Macy default: \
295eda14cbcSMatt Macy ZFS_ASM_BUG(); \
296eda14cbcSMatt Macy } \
297eda14cbcSMatt Macy }
298eda14cbcSMatt Macy
299eda14cbcSMatt Macy #define raidz_math_begin() kfpu_begin()
300eda14cbcSMatt Macy #define raidz_math_end() kfpu_end()
301eda14cbcSMatt Macy
302eda14cbcSMatt Macy /*
303eda14cbcSMatt Macy * ZERO, COPY, and MUL operations are already 2x unrolled, which means that
304eda14cbcSMatt Macy * the stride of these operations for avx512 must not exceed 4. Otherwise, a
305eda14cbcSMatt Macy * single step would exceed 512B block size.
306eda14cbcSMatt Macy */
307eda14cbcSMatt Macy
308eda14cbcSMatt Macy #define SYN_STRIDE 4
309eda14cbcSMatt Macy
310eda14cbcSMatt Macy #define ZERO_STRIDE 4
311eda14cbcSMatt Macy #define ZERO_DEFINE() {}
312eda14cbcSMatt Macy #define ZERO_D 0, 1, 2, 3
313eda14cbcSMatt Macy
314eda14cbcSMatt Macy #define COPY_STRIDE 4
315eda14cbcSMatt Macy #define COPY_DEFINE() {}
316eda14cbcSMatt Macy #define COPY_D 0, 1, 2, 3
317eda14cbcSMatt Macy
318eda14cbcSMatt Macy #define ADD_STRIDE 4
319eda14cbcSMatt Macy #define ADD_DEFINE() {}
320eda14cbcSMatt Macy #define ADD_D 0, 1, 2, 3
321eda14cbcSMatt Macy
322eda14cbcSMatt Macy #define MUL_STRIDE 4
323eda14cbcSMatt Macy #define MUL_DEFINE() {}
324eda14cbcSMatt Macy #define MUL_D 0, 1, 2, 3
325eda14cbcSMatt Macy
326eda14cbcSMatt Macy #define GEN_P_STRIDE 4
327eda14cbcSMatt Macy #define GEN_P_DEFINE() {}
328eda14cbcSMatt Macy #define GEN_P_P 0, 1, 2, 3
329eda14cbcSMatt Macy
330eda14cbcSMatt Macy #define GEN_PQ_STRIDE 4
331eda14cbcSMatt Macy #define GEN_PQ_DEFINE() {}
332eda14cbcSMatt Macy #define GEN_PQ_D 0, 1, 2, 3
333eda14cbcSMatt Macy #define GEN_PQ_C 4, 5, 6, 7
334eda14cbcSMatt Macy
335eda14cbcSMatt Macy #define GEN_PQR_STRIDE 4
336eda14cbcSMatt Macy #define GEN_PQR_DEFINE() {}
337eda14cbcSMatt Macy #define GEN_PQR_D 0, 1, 2, 3
338eda14cbcSMatt Macy #define GEN_PQR_C 4, 5, 6, 7
339eda14cbcSMatt Macy
340eda14cbcSMatt Macy #define SYN_Q_DEFINE() {}
341eda14cbcSMatt Macy #define SYN_Q_D 0, 1, 2, 3
342eda14cbcSMatt Macy #define SYN_Q_X 4, 5, 6, 7
343eda14cbcSMatt Macy
344eda14cbcSMatt Macy #define SYN_R_DEFINE() {}
345eda14cbcSMatt Macy #define SYN_R_D 0, 1, 2, 3
346eda14cbcSMatt Macy #define SYN_R_X 4, 5, 6, 7
347eda14cbcSMatt Macy
348eda14cbcSMatt Macy #define SYN_PQ_DEFINE() {}
349eda14cbcSMatt Macy #define SYN_PQ_D 0, 1, 2, 3
350eda14cbcSMatt Macy #define SYN_PQ_X 4, 5, 6, 7
351eda14cbcSMatt Macy
352eda14cbcSMatt Macy #define REC_PQ_STRIDE 2
353eda14cbcSMatt Macy #define REC_PQ_DEFINE() {}
354eda14cbcSMatt Macy #define REC_PQ_X 0, 1
355eda14cbcSMatt Macy #define REC_PQ_Y 2, 3
356eda14cbcSMatt Macy #define REC_PQ_T 4, 5
357eda14cbcSMatt Macy
358eda14cbcSMatt Macy #define SYN_PR_DEFINE() {}
359eda14cbcSMatt Macy #define SYN_PR_D 0, 1, 2, 3
360eda14cbcSMatt Macy #define SYN_PR_X 4, 5, 6, 7
361eda14cbcSMatt Macy
362eda14cbcSMatt Macy #define REC_PR_STRIDE 2
363eda14cbcSMatt Macy #define REC_PR_DEFINE() {}
364eda14cbcSMatt Macy #define REC_PR_X 0, 1
365eda14cbcSMatt Macy #define REC_PR_Y 2, 3
366eda14cbcSMatt Macy #define REC_PR_T 4, 5
367eda14cbcSMatt Macy
368eda14cbcSMatt Macy #define SYN_QR_DEFINE() {}
369eda14cbcSMatt Macy #define SYN_QR_D 0, 1, 2, 3
370eda14cbcSMatt Macy #define SYN_QR_X 4, 5, 6, 7
371eda14cbcSMatt Macy
372eda14cbcSMatt Macy #define REC_QR_STRIDE 2
373eda14cbcSMatt Macy #define REC_QR_DEFINE() {}
374eda14cbcSMatt Macy #define REC_QR_X 0, 1
375eda14cbcSMatt Macy #define REC_QR_Y 2, 3
376eda14cbcSMatt Macy #define REC_QR_T 4, 5
377eda14cbcSMatt Macy
378eda14cbcSMatt Macy #define SYN_PQR_DEFINE() {}
379eda14cbcSMatt Macy #define SYN_PQR_D 0, 1, 2, 3
380eda14cbcSMatt Macy #define SYN_PQR_X 4, 5, 6, 7
381eda14cbcSMatt Macy
382eda14cbcSMatt Macy #define REC_PQR_STRIDE 2
383eda14cbcSMatt Macy #define REC_PQR_DEFINE() {}
384eda14cbcSMatt Macy #define REC_PQR_X 0, 1
385eda14cbcSMatt Macy #define REC_PQR_Y 2, 3
386eda14cbcSMatt Macy #define REC_PQR_Z 4, 5
387eda14cbcSMatt Macy #define REC_PQR_XS 6, 7
388eda14cbcSMatt Macy #define REC_PQR_YS 8, 9
389eda14cbcSMatt Macy
390eda14cbcSMatt Macy
391eda14cbcSMatt Macy #include <sys/vdev_raidz_impl.h>
392eda14cbcSMatt Macy #include "vdev_raidz_math_impl.h"
393eda14cbcSMatt Macy
394eda14cbcSMatt Macy DEFINE_GEN_METHODS(avx512bw);
395eda14cbcSMatt Macy DEFINE_REC_METHODS(avx512bw);
396eda14cbcSMatt Macy
397eda14cbcSMatt Macy static boolean_t
raidz_will_avx512bw_work(void)398eda14cbcSMatt Macy raidz_will_avx512bw_work(void)
399eda14cbcSMatt Macy {
400eda14cbcSMatt Macy return (kfpu_allowed() && zfs_avx_available() &&
401eda14cbcSMatt Macy zfs_avx512f_available() && zfs_avx512bw_available());
402eda14cbcSMatt Macy }
403eda14cbcSMatt Macy
404eda14cbcSMatt Macy const raidz_impl_ops_t vdev_raidz_avx512bw_impl = {
405eda14cbcSMatt Macy .init = NULL,
406eda14cbcSMatt Macy .fini = NULL,
407eda14cbcSMatt Macy .gen = RAIDZ_GEN_METHODS(avx512bw),
408eda14cbcSMatt Macy .rec = RAIDZ_REC_METHODS(avx512bw),
409eda14cbcSMatt Macy .is_supported = &raidz_will_avx512bw_work,
410eda14cbcSMatt Macy .name = "avx512bw"
411eda14cbcSMatt Macy };
412eda14cbcSMatt Macy
413eda14cbcSMatt Macy #endif /* defined(__x86_64) && defined(HAVE_AVX512BW) */
414