1*852ba100SJustin Hibbits /* 2*852ba100SJustin Hibbits * Copyright 2013 Freescale Semiconductor Inc. 3*852ba100SJustin Hibbits * 4*852ba100SJustin Hibbits * Redistribution and use in source and binary forms, with or without 5*852ba100SJustin Hibbits * modification, are permitted provided that the following conditions are met: 6*852ba100SJustin Hibbits * * Redistributions of source code must retain the above copyright 7*852ba100SJustin Hibbits * notice, this list of conditions and the following disclaimer. 8*852ba100SJustin Hibbits * * Redistributions in binary form must reproduce the above copyright 9*852ba100SJustin Hibbits * notice, this list of conditions and the following disclaimer in the 10*852ba100SJustin Hibbits * documentation and/or other materials provided with the distribution. 11*852ba100SJustin Hibbits * * Neither the name of Freescale Semiconductor nor the 12*852ba100SJustin Hibbits * names of its contributors may be used to endorse or promote products 13*852ba100SJustin Hibbits * derived from this software without specific prior written permission. 14*852ba100SJustin Hibbits * 15*852ba100SJustin Hibbits * 16*852ba100SJustin Hibbits * ALTERNATIVELY, this software may be distributed under the terms of the 17*852ba100SJustin Hibbits * GNU General Public License ("GPL") as published by the Free Software 18*852ba100SJustin Hibbits * Foundation, either version 2 of that License or (at your option) any 19*852ba100SJustin Hibbits * later version. 20*852ba100SJustin Hibbits * 21*852ba100SJustin Hibbits * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY 22*852ba100SJustin Hibbits * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 23*852ba100SJustin Hibbits * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 24*852ba100SJustin Hibbits * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 25*852ba100SJustin Hibbits * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 26*852ba100SJustin Hibbits * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 27*852ba100SJustin Hibbits * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 28*852ba100SJustin Hibbits * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 29*852ba100SJustin Hibbits * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 30*852ba100SJustin Hibbits * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 31*852ba100SJustin Hibbits */ 32*852ba100SJustin Hibbits 33*852ba100SJustin Hibbits #ifndef __FSL_FMAN_H 34*852ba100SJustin Hibbits #define __FSL_FMAN_H 35*852ba100SJustin Hibbits 36*852ba100SJustin Hibbits #include "common/general.h" 37*852ba100SJustin Hibbits 38*852ba100SJustin Hibbits struct fman_ext_pool_params { 39*852ba100SJustin Hibbits uint8_t id; /**< External buffer pool id */ 40*852ba100SJustin Hibbits uint16_t size; /**< External buffer pool buffer size */ 41*852ba100SJustin Hibbits }; 42*852ba100SJustin Hibbits 43*852ba100SJustin Hibbits struct fman_ext_pools { 44*852ba100SJustin Hibbits uint8_t num_pools_used; /**< Number of pools use by this port */ 45*852ba100SJustin Hibbits struct fman_ext_pool_params *ext_buf_pool; 46*852ba100SJustin Hibbits /**< Parameters for each port */ 47*852ba100SJustin Hibbits }; 48*852ba100SJustin Hibbits 49*852ba100SJustin Hibbits struct fman_backup_bm_pools { 50*852ba100SJustin Hibbits uint8_t num_backup_pools; /**< Number of BM backup pools - 51*852ba100SJustin Hibbits must be smaller than the total number 52*852ba100SJustin Hibbits of pools defined for the specified 53*852ba100SJustin Hibbits port.*/ 54*852ba100SJustin Hibbits uint8_t *pool_ids; /**< numOfBackupPools pool id's, 55*852ba100SJustin Hibbits specifying which pools should be used 56*852ba100SJustin Hibbits only as backup. Pool id's specified 57*852ba100SJustin Hibbits here must be a subset of the pools 58*852ba100SJustin Hibbits used by the specified port.*/ 59*852ba100SJustin Hibbits }; 60*852ba100SJustin Hibbits 61*852ba100SJustin Hibbits /**************************************************************************//** 62*852ba100SJustin Hibbits @Description A structure for defining BM pool depletion criteria 63*852ba100SJustin Hibbits *//***************************************************************************/ 64*852ba100SJustin Hibbits struct fman_buf_pool_depletion { 65*852ba100SJustin Hibbits bool buf_pool_depletion_enabled; 66*852ba100SJustin Hibbits bool pools_grp_mode_enable; /**< select mode in which pause frames 67*852ba100SJustin Hibbits will be sent after a number of pools 68*852ba100SJustin Hibbits (all together!) are depleted */ 69*852ba100SJustin Hibbits uint8_t num_pools; /**< the number of depleted pools that 70*852ba100SJustin Hibbits will invoke pause frames transmission. 71*852ba100SJustin Hibbits */ 72*852ba100SJustin Hibbits bool *pools_to_consider; /**< For each pool, TRUE if it should be 73*852ba100SJustin Hibbits considered for depletion (Note - this 74*852ba100SJustin Hibbits pool must be used by this port!). */ 75*852ba100SJustin Hibbits bool single_pool_mode_enable; /**< select mode in which pause frames 76*852ba100SJustin Hibbits will be sent after a single-pool 77*852ba100SJustin Hibbits is depleted; */ 78*852ba100SJustin Hibbits bool *pools_to_consider_for_single_mode; 79*852ba100SJustin Hibbits /**< For each pool, TRUE if it should be 80*852ba100SJustin Hibbits considered for depletion (Note - this 81*852ba100SJustin Hibbits pool must be used by this port!) */ 82*852ba100SJustin Hibbits bool has_pfc_priorities; 83*852ba100SJustin Hibbits bool *pfc_priorities_en; /**< This field is used by the MAC as 84*852ba100SJustin Hibbits the Priority Enable Vector in the PFC 85*852ba100SJustin Hibbits frame which is transmitted */ 86*852ba100SJustin Hibbits }; 87*852ba100SJustin Hibbits 88*852ba100SJustin Hibbits /**************************************************************************//** 89*852ba100SJustin Hibbits @Description Enum for defining port DMA swap mode 90*852ba100SJustin Hibbits *//***************************************************************************/ 91*852ba100SJustin Hibbits enum fman_dma_swap_option { 92*852ba100SJustin Hibbits FMAN_DMA_NO_SWP, /**< No swap, transfer data as is.*/ 93*852ba100SJustin Hibbits FMAN_DMA_SWP_PPC_LE, /**< The transferred data should be swapped 94*852ba100SJustin Hibbits in PowerPc Little Endian mode. */ 95*852ba100SJustin Hibbits FMAN_DMA_SWP_BE /**< The transferred data should be swapped 96*852ba100SJustin Hibbits in Big Endian mode */ 97*852ba100SJustin Hibbits }; 98*852ba100SJustin Hibbits 99*852ba100SJustin Hibbits /**************************************************************************//** 100*852ba100SJustin Hibbits @Description Enum for defining port DMA cache attributes 101*852ba100SJustin Hibbits *//***************************************************************************/ 102*852ba100SJustin Hibbits enum fman_dma_cache_option { 103*852ba100SJustin Hibbits FMAN_DMA_NO_STASH = 0, /**< Cacheable, no Allocate (No Stashing) */ 104*852ba100SJustin Hibbits FMAN_DMA_STASH = 1 /**< Cacheable and Allocate (Stashing on) */ 105*852ba100SJustin Hibbits }; 106*852ba100SJustin Hibbits 107*852ba100SJustin Hibbits typedef struct t_FmPrsResult fm_prs_result_t; 108*852ba100SJustin Hibbits typedef enum e_EnetMode enet_mode_t; 109*852ba100SJustin Hibbits typedef t_Handle handle_t; 110*852ba100SJustin Hibbits 111*852ba100SJustin Hibbits struct fman_revision_info { 112*852ba100SJustin Hibbits uint8_t majorRev; /**< Major revision */ 113*852ba100SJustin Hibbits uint8_t minorRev; /**< Minor revision */ 114*852ba100SJustin Hibbits }; 115*852ba100SJustin Hibbits 116*852ba100SJustin Hibbits /* sizes */ 117*852ba100SJustin Hibbits #define CAPWAP_FRAG_EXTRA_SPACE 32 118*852ba100SJustin Hibbits #define OFFSET_UNITS 16 119*852ba100SJustin Hibbits #define MAX_INT_OFFSET 240 120*852ba100SJustin Hibbits #define MAX_IC_SIZE 256 121*852ba100SJustin Hibbits #define MAX_EXT_OFFSET 496 122*852ba100SJustin Hibbits #define MAX_EXT_BUFFER_OFFSET 511 123*852ba100SJustin Hibbits 124*852ba100SJustin Hibbits /************************************************************************** 125*852ba100SJustin Hibbits @Description Memory Mapped Registers 126*852ba100SJustin Hibbits ***************************************************************************/ 127*852ba100SJustin Hibbits #define FMAN_LIODN_TBL 64 /* size of LIODN table */ 128*852ba100SJustin Hibbits 129*852ba100SJustin Hibbits struct fman_fpm_regs { 130*852ba100SJustin Hibbits uint32_t fmfp_tnc; /**< FPM TNUM Control 0x00 */ 131*852ba100SJustin Hibbits uint32_t fmfp_prc; /**< FPM Port_ID FmCtl Association 0x04 */ 132*852ba100SJustin Hibbits uint32_t fmfp_brkc; /**< FPM Breakpoint Control 0x08 */ 133*852ba100SJustin Hibbits uint32_t fmfp_mxd; /**< FPM Flush Control 0x0c */ 134*852ba100SJustin Hibbits uint32_t fmfp_dist1; /**< FPM Dispatch Thresholds1 0x10 */ 135*852ba100SJustin Hibbits uint32_t fmfp_dist2; /**< FPM Dispatch Thresholds2 0x14 */ 136*852ba100SJustin Hibbits uint32_t fm_epi; /**< FM Error Pending Interrupts 0x18 */ 137*852ba100SJustin Hibbits uint32_t fm_rie; /**< FM Error Interrupt Enable 0x1c */ 138*852ba100SJustin Hibbits uint32_t fmfp_fcev[4]; /**< FPM FMan-Controller Event 1-4 0x20-0x2f */ 139*852ba100SJustin Hibbits uint32_t res0030[4]; /**< res 0x30 - 0x3f */ 140*852ba100SJustin Hibbits uint32_t fmfp_cee[4]; /**< PM FMan-Controller Event 1-4 0x40-0x4f */ 141*852ba100SJustin Hibbits uint32_t res0050[4]; /**< res 0x50-0x5f */ 142*852ba100SJustin Hibbits uint32_t fmfp_tsc1; /**< FPM TimeStamp Control1 0x60 */ 143*852ba100SJustin Hibbits uint32_t fmfp_tsc2; /**< FPM TimeStamp Control2 0x64 */ 144*852ba100SJustin Hibbits uint32_t fmfp_tsp; /**< FPM Time Stamp 0x68 */ 145*852ba100SJustin Hibbits uint32_t fmfp_tsf; /**< FPM Time Stamp Fraction 0x6c */ 146*852ba100SJustin Hibbits uint32_t fm_rcr; /**< FM Rams Control 0x70 */ 147*852ba100SJustin Hibbits uint32_t fmfp_extc; /**< FPM External Requests Control 0x74 */ 148*852ba100SJustin Hibbits uint32_t fmfp_ext1; /**< FPM External Requests Config1 0x78 */ 149*852ba100SJustin Hibbits uint32_t fmfp_ext2; /**< FPM External Requests Config2 0x7c */ 150*852ba100SJustin Hibbits uint32_t fmfp_drd[16]; /**< FPM Data_Ram Data 0-15 0x80 - 0xbf */ 151*852ba100SJustin Hibbits uint32_t fmfp_dra; /**< FPM Data Ram Access 0xc0 */ 152*852ba100SJustin Hibbits uint32_t fm_ip_rev_1; /**< FM IP Block Revision 1 0xc4 */ 153*852ba100SJustin Hibbits uint32_t fm_ip_rev_2; /**< FM IP Block Revision 2 0xc8 */ 154*852ba100SJustin Hibbits uint32_t fm_rstc; /**< FM Reset Command 0xcc */ 155*852ba100SJustin Hibbits uint32_t fm_cld; /**< FM Classifier Debug 0xd0 */ 156*852ba100SJustin Hibbits uint32_t fm_npi; /**< FM Normal Pending Interrupts 0xd4 */ 157*852ba100SJustin Hibbits uint32_t fmfp_exte; /**< FPM External Requests Enable 0xd8 */ 158*852ba100SJustin Hibbits uint32_t fmfp_ee; /**< FPM Event & Mask 0xdc */ 159*852ba100SJustin Hibbits uint32_t fmfp_cev[4]; /**< FPM CPU Event 1-4 0xe0-0xef */ 160*852ba100SJustin Hibbits uint32_t res00f0[4]; /**< res 0xf0-0xff */ 161*852ba100SJustin Hibbits uint32_t fmfp_ps[64]; /**< FPM Port Status 0x100-0x1ff */ 162*852ba100SJustin Hibbits uint32_t fmfp_clfabc; /**< FPM CLFABC 0x200 */ 163*852ba100SJustin Hibbits uint32_t fmfp_clfcc; /**< FPM CLFCC 0x204 */ 164*852ba100SJustin Hibbits uint32_t fmfp_clfaval; /**< FPM CLFAVAL 0x208 */ 165*852ba100SJustin Hibbits uint32_t fmfp_clfbval; /**< FPM CLFBVAL 0x20c */ 166*852ba100SJustin Hibbits uint32_t fmfp_clfcval; /**< FPM CLFCVAL 0x210 */ 167*852ba100SJustin Hibbits uint32_t fmfp_clfamsk; /**< FPM CLFAMSK 0x214 */ 168*852ba100SJustin Hibbits uint32_t fmfp_clfbmsk; /**< FPM CLFBMSK 0x218 */ 169*852ba100SJustin Hibbits uint32_t fmfp_clfcmsk; /**< FPM CLFCMSK 0x21c */ 170*852ba100SJustin Hibbits uint32_t fmfp_clfamc; /**< FPM CLFAMC 0x220 */ 171*852ba100SJustin Hibbits uint32_t fmfp_clfbmc; /**< FPM CLFBMC 0x224 */ 172*852ba100SJustin Hibbits uint32_t fmfp_clfcmc; /**< FPM CLFCMC 0x228 */ 173*852ba100SJustin Hibbits uint32_t fmfp_decceh; /**< FPM DECCEH 0x22c */ 174*852ba100SJustin Hibbits uint32_t res0230[116]; /**< res 0x230 - 0x3ff */ 175*852ba100SJustin Hibbits uint32_t fmfp_ts[128]; /**< 0x400: FPM Task Status 0x400 - 0x5ff */ 176*852ba100SJustin Hibbits uint32_t res0600[0x400 - 384]; 177*852ba100SJustin Hibbits }; 178*852ba100SJustin Hibbits 179*852ba100SJustin Hibbits struct fman_bmi_regs { 180*852ba100SJustin Hibbits uint32_t fmbm_init; /**< BMI Initialization 0x00 */ 181*852ba100SJustin Hibbits uint32_t fmbm_cfg1; /**< BMI Configuration 1 0x04 */ 182*852ba100SJustin Hibbits uint32_t fmbm_cfg2; /**< BMI Configuration 2 0x08 */ 183*852ba100SJustin Hibbits uint32_t res000c[5]; /**< 0x0c - 0x1f */ 184*852ba100SJustin Hibbits uint32_t fmbm_ievr; /**< Interrupt Event Register 0x20 */ 185*852ba100SJustin Hibbits uint32_t fmbm_ier; /**< Interrupt Enable Register 0x24 */ 186*852ba100SJustin Hibbits uint32_t fmbm_ifr; /**< Interrupt Force Register 0x28 */ 187*852ba100SJustin Hibbits uint32_t res002c[5]; /**< 0x2c - 0x3f */ 188*852ba100SJustin Hibbits uint32_t fmbm_arb[8]; /**< BMI Arbitration 0x40 - 0x5f */ 189*852ba100SJustin Hibbits uint32_t res0060[12]; /**<0x60 - 0x8f */ 190*852ba100SJustin Hibbits uint32_t fmbm_dtc[3]; /**< Debug Trap Counter 0x90 - 0x9b */ 191*852ba100SJustin Hibbits uint32_t res009c; /**< 0x9c */ 192*852ba100SJustin Hibbits uint32_t fmbm_dcv[3][4]; /**< Debug Compare val 0xa0-0xcf */ 193*852ba100SJustin Hibbits uint32_t fmbm_dcm[3][4]; /**< Debug Compare Mask 0xd0-0xff */ 194*852ba100SJustin Hibbits uint32_t fmbm_gde; /**< BMI Global Debug Enable 0x100 */ 195*852ba100SJustin Hibbits uint32_t fmbm_pp[63]; /**< BMI Port Parameters 0x104 - 0x1ff */ 196*852ba100SJustin Hibbits uint32_t res0200; /**< 0x200 */ 197*852ba100SJustin Hibbits uint32_t fmbm_pfs[63]; /**< BMI Port FIFO Size 0x204 - 0x2ff */ 198*852ba100SJustin Hibbits uint32_t res0300; /**< 0x300 */ 199*852ba100SJustin Hibbits uint32_t fmbm_spliodn[63]; /**< Port Partition ID 0x304 - 0x3ff */ 200*852ba100SJustin Hibbits }; 201*852ba100SJustin Hibbits 202*852ba100SJustin Hibbits struct fman_qmi_regs { 203*852ba100SJustin Hibbits uint32_t fmqm_gc; /**< General Configuration Register 0x00 */ 204*852ba100SJustin Hibbits uint32_t res0004; /**< 0x04 */ 205*852ba100SJustin Hibbits uint32_t fmqm_eie; /**< Error Interrupt Event Register 0x08 */ 206*852ba100SJustin Hibbits uint32_t fmqm_eien; /**< Error Interrupt Enable Register 0x0c */ 207*852ba100SJustin Hibbits uint32_t fmqm_eif; /**< Error Interrupt Force Register 0x10 */ 208*852ba100SJustin Hibbits uint32_t fmqm_ie; /**< Interrupt Event Register 0x14 */ 209*852ba100SJustin Hibbits uint32_t fmqm_ien; /**< Interrupt Enable Register 0x18 */ 210*852ba100SJustin Hibbits uint32_t fmqm_if; /**< Interrupt Force Register 0x1c */ 211*852ba100SJustin Hibbits uint32_t fmqm_gs; /**< Global Status Register 0x20 */ 212*852ba100SJustin Hibbits uint32_t fmqm_ts; /**< Task Status Register 0x24 */ 213*852ba100SJustin Hibbits uint32_t fmqm_etfc; /**< Enqueue Total Frame Counter 0x28 */ 214*852ba100SJustin Hibbits uint32_t fmqm_dtfc; /**< Dequeue Total Frame Counter 0x2c */ 215*852ba100SJustin Hibbits uint32_t fmqm_dc0; /**< Dequeue Counter 0 0x30 */ 216*852ba100SJustin Hibbits uint32_t fmqm_dc1; /**< Dequeue Counter 1 0x34 */ 217*852ba100SJustin Hibbits uint32_t fmqm_dc2; /**< Dequeue Counter 2 0x38 */ 218*852ba100SJustin Hibbits uint32_t fmqm_dc3; /**< Dequeue Counter 3 0x3c */ 219*852ba100SJustin Hibbits uint32_t fmqm_dfdc; /**< Dequeue FQID from Default Counter 0x40 */ 220*852ba100SJustin Hibbits uint32_t fmqm_dfcc; /**< Dequeue FQID from Context Counter 0x44 */ 221*852ba100SJustin Hibbits uint32_t fmqm_dffc; /**< Dequeue FQID from FD Counter 0x48 */ 222*852ba100SJustin Hibbits uint32_t fmqm_dcc; /**< Dequeue Confirm Counter 0x4c */ 223*852ba100SJustin Hibbits uint32_t res0050[7]; /**< 0x50 - 0x6b */ 224*852ba100SJustin Hibbits uint32_t fmqm_tapc; /**< Tnum Aging Period Control 0x6c */ 225*852ba100SJustin Hibbits uint32_t fmqm_dmcvc; /**< Dequeue MAC Command Valid Counter 0x70 */ 226*852ba100SJustin Hibbits uint32_t fmqm_difdcc; /**< Dequeue Invalid FD Command Counter 0x74 */ 227*852ba100SJustin Hibbits uint32_t fmqm_da1v; /**< Dequeue A1 Valid Counter 0x78 */ 228*852ba100SJustin Hibbits uint32_t res007c; /**< 0x7c */ 229*852ba100SJustin Hibbits uint32_t fmqm_dtc; /**< 0x80 Debug Trap Counter 0x80 */ 230*852ba100SJustin Hibbits uint32_t fmqm_efddd; /**< 0x84 Enqueue Frame desc Dynamic dbg 0x84 */ 231*852ba100SJustin Hibbits uint32_t res0088[2]; /**< 0x88 - 0x8f */ 232*852ba100SJustin Hibbits struct { 233*852ba100SJustin Hibbits uint32_t fmqm_dtcfg1; /**< 0x90 dbg trap cfg 1 Register 0x00 */ 234*852ba100SJustin Hibbits uint32_t fmqm_dtval1; /**< Debug Trap Value 1 Register 0x04 */ 235*852ba100SJustin Hibbits uint32_t fmqm_dtm1; /**< Debug Trap Mask 1 Register 0x08 */ 236*852ba100SJustin Hibbits uint32_t fmqm_dtc1; /**< Debug Trap Counter 1 Register 0x0c */ 237*852ba100SJustin Hibbits uint32_t fmqm_dtcfg2; /**< dbg Trap cfg 2 Register 0x10 */ 238*852ba100SJustin Hibbits uint32_t fmqm_dtval2; /**< Debug Trap Value 2 Register 0x14 */ 239*852ba100SJustin Hibbits uint32_t fmqm_dtm2; /**< Debug Trap Mask 2 Register 0x18 */ 240*852ba100SJustin Hibbits uint32_t res001c; /**< 0x1c */ 241*852ba100SJustin Hibbits } dbg_traps[3]; /**< 0x90 - 0xef */ 242*852ba100SJustin Hibbits uint8_t res00f0[0x400 - 0xf0]; /**< 0xf0 - 0x3ff */ 243*852ba100SJustin Hibbits }; 244*852ba100SJustin Hibbits 245*852ba100SJustin Hibbits struct fman_dma_regs { 246*852ba100SJustin Hibbits uint32_t fmdmsr; /**< FM DMA status register 0x00 */ 247*852ba100SJustin Hibbits uint32_t fmdmmr; /**< FM DMA mode register 0x04 */ 248*852ba100SJustin Hibbits uint32_t fmdmtr; /**< FM DMA bus threshold register 0x08 */ 249*852ba100SJustin Hibbits uint32_t fmdmhy; /**< FM DMA bus hysteresis register 0x0c */ 250*852ba100SJustin Hibbits uint32_t fmdmsetr; /**< FM DMA SOS emergency Threshold Register 0x10 */ 251*852ba100SJustin Hibbits uint32_t fmdmtah; /**< FM DMA transfer bus address high reg 0x14 */ 252*852ba100SJustin Hibbits uint32_t fmdmtal; /**< FM DMA transfer bus address low reg 0x18 */ 253*852ba100SJustin Hibbits uint32_t fmdmtcid; /**< FM DMA transfer bus communication ID reg 0x1c */ 254*852ba100SJustin Hibbits uint32_t fmdmra; /**< FM DMA bus internal ram address register 0x20 */ 255*852ba100SJustin Hibbits uint32_t fmdmrd; /**< FM DMA bus internal ram data register 0x24 */ 256*852ba100SJustin Hibbits uint32_t fmdmwcr; /**< FM DMA CAM watchdog counter value 0x28 */ 257*852ba100SJustin Hibbits uint32_t fmdmebcr; /**< FM DMA CAM base in MURAM register 0x2c */ 258*852ba100SJustin Hibbits uint32_t fmdmccqdr; /**< FM DMA CAM and CMD Queue Debug reg 0x30 */ 259*852ba100SJustin Hibbits uint32_t fmdmccqvr1; /**< FM DMA CAM and CMD Queue Value reg #1 0x34 */ 260*852ba100SJustin Hibbits uint32_t fmdmccqvr2; /**< FM DMA CAM and CMD Queue Value reg #2 0x38 */ 261*852ba100SJustin Hibbits uint32_t fmdmcqvr3; /**< FM DMA CMD Queue Value register #3 0x3c */ 262*852ba100SJustin Hibbits uint32_t fmdmcqvr4; /**< FM DMA CMD Queue Value register #4 0x40 */ 263*852ba100SJustin Hibbits uint32_t fmdmcqvr5; /**< FM DMA CMD Queue Value register #5 0x44 */ 264*852ba100SJustin Hibbits uint32_t fmdmsefrc; /**< FM DMA Semaphore Entry Full Reject Cntr 0x48 */ 265*852ba100SJustin Hibbits uint32_t fmdmsqfrc; /**< FM DMA Semaphore Queue Full Reject Cntr 0x4c */ 266*852ba100SJustin Hibbits uint32_t fmdmssrc; /**< FM DMA Semaphore SYNC Reject Counter 0x50 */ 267*852ba100SJustin Hibbits uint32_t fmdmdcr; /**< FM DMA Debug Counter 0x54 */ 268*852ba100SJustin Hibbits uint32_t fmdmemsr; /**< FM DMA Emergency Smoother Register 0x58 */ 269*852ba100SJustin Hibbits uint32_t res005c; /**< 0x5c */ 270*852ba100SJustin Hibbits uint32_t fmdmplr[FMAN_LIODN_TBL / 2]; /**< DMA LIODN regs 0x60-0xdf */ 271*852ba100SJustin Hibbits uint32_t res00e0[0x400 - 56]; 272*852ba100SJustin Hibbits }; 273*852ba100SJustin Hibbits 274*852ba100SJustin Hibbits struct fman_rg { 275*852ba100SJustin Hibbits struct fman_fpm_regs *fpm_rg; 276*852ba100SJustin Hibbits struct fman_dma_regs *dma_rg; 277*852ba100SJustin Hibbits struct fman_bmi_regs *bmi_rg; 278*852ba100SJustin Hibbits struct fman_qmi_regs *qmi_rg; 279*852ba100SJustin Hibbits }; 280*852ba100SJustin Hibbits 281*852ba100SJustin Hibbits enum fman_dma_cache_override { 282*852ba100SJustin Hibbits E_FMAN_DMA_NO_CACHE_OR = 0, /**< No override of the Cache field */ 283*852ba100SJustin Hibbits E_FMAN_DMA_NO_STASH_DATA, /**< No data stashing in system level cache */ 284*852ba100SJustin Hibbits E_FMAN_DMA_MAY_STASH_DATA, /**< Stashing allowed in sys level cache */ 285*852ba100SJustin Hibbits E_FMAN_DMA_STASH_DATA /**< Stashing performed in system level cache */ 286*852ba100SJustin Hibbits }; 287*852ba100SJustin Hibbits 288*852ba100SJustin Hibbits enum fman_dma_aid_mode { 289*852ba100SJustin Hibbits E_FMAN_DMA_AID_OUT_PORT_ID = 0, /**< 4 LSB of PORT_ID */ 290*852ba100SJustin Hibbits E_FMAN_DMA_AID_OUT_TNUM /**< 4 LSB of TNUM */ 291*852ba100SJustin Hibbits }; 292*852ba100SJustin Hibbits 293*852ba100SJustin Hibbits enum fman_dma_dbg_cnt_mode { 294*852ba100SJustin Hibbits E_FMAN_DMA_DBG_NO_CNT = 0, /**< No counting */ 295*852ba100SJustin Hibbits E_FMAN_DMA_DBG_CNT_DONE, /**< Count DONE commands */ 296*852ba100SJustin Hibbits E_FMAN_DMA_DBG_CNT_COMM_Q_EM, /**< command Q emergency signal */ 297*852ba100SJustin Hibbits E_FMAN_DMA_DBG_CNT_INT_READ_EM, /**< Read buf emergency signal */ 298*852ba100SJustin Hibbits E_FMAN_DMA_DBG_CNT_INT_WRITE_EM, /**< Write buf emergency signal */ 299*852ba100SJustin Hibbits E_FMAN_DMA_DBG_CNT_FPM_WAIT, /**< FPM WAIT signal */ 300*852ba100SJustin Hibbits E_FMAN_DMA_DBG_CNT_SIGLE_BIT_ECC, /**< Single bit ECC errors */ 301*852ba100SJustin Hibbits E_FMAN_DMA_DBG_CNT_RAW_WAR_PROT /**< RAW & WAR protection counter */ 302*852ba100SJustin Hibbits }; 303*852ba100SJustin Hibbits 304*852ba100SJustin Hibbits enum fman_dma_emergency_level { 305*852ba100SJustin Hibbits E_FMAN_DMA_EM_EBS = 0, /**< EBS emergency */ 306*852ba100SJustin Hibbits E_FMAN_DMA_EM_SOS /**< SOS emergency */ 307*852ba100SJustin Hibbits }; 308*852ba100SJustin Hibbits 309*852ba100SJustin Hibbits enum fman_catastrophic_err { 310*852ba100SJustin Hibbits E_FMAN_CATAST_ERR_STALL_PORT = 0, /**< Port_ID stalled reset required */ 311*852ba100SJustin Hibbits E_FMAN_CATAST_ERR_STALL_TASK /**< Only erroneous task is stalled */ 312*852ba100SJustin Hibbits }; 313*852ba100SJustin Hibbits 314*852ba100SJustin Hibbits enum fman_dma_err { 315*852ba100SJustin Hibbits E_FMAN_DMA_ERR_CATASTROPHIC = 0, /**< Catastrophic DMA error */ 316*852ba100SJustin Hibbits E_FMAN_DMA_ERR_REPORT /**< Reported DMA error */ 317*852ba100SJustin Hibbits }; 318*852ba100SJustin Hibbits 319*852ba100SJustin Hibbits struct fman_cfg { 320*852ba100SJustin Hibbits uint16_t liodn_bs_pr_port[FMAN_LIODN_TBL];/* base per port */ 321*852ba100SJustin Hibbits bool en_counters; 322*852ba100SJustin Hibbits uint8_t disp_limit_tsh; 323*852ba100SJustin Hibbits uint8_t prs_disp_tsh; 324*852ba100SJustin Hibbits uint8_t plcr_disp_tsh; 325*852ba100SJustin Hibbits uint8_t kg_disp_tsh; 326*852ba100SJustin Hibbits uint8_t bmi_disp_tsh; 327*852ba100SJustin Hibbits uint8_t qmi_enq_disp_tsh; 328*852ba100SJustin Hibbits uint8_t qmi_deq_disp_tsh; 329*852ba100SJustin Hibbits uint8_t fm_ctl1_disp_tsh; 330*852ba100SJustin Hibbits uint8_t fm_ctl2_disp_tsh; 331*852ba100SJustin Hibbits enum fman_dma_cache_override dma_cache_override; 332*852ba100SJustin Hibbits enum fman_dma_aid_mode dma_aid_mode; 333*852ba100SJustin Hibbits bool dma_aid_override; 334*852ba100SJustin Hibbits uint8_t dma_axi_dbg_num_of_beats; 335*852ba100SJustin Hibbits uint8_t dma_cam_num_of_entries; 336*852ba100SJustin Hibbits uint32_t dma_watchdog; 337*852ba100SJustin Hibbits uint8_t dma_comm_qtsh_asrt_emer; 338*852ba100SJustin Hibbits uint8_t dma_write_buf_tsh_asrt_emer; 339*852ba100SJustin Hibbits uint8_t dma_read_buf_tsh_asrt_emer; 340*852ba100SJustin Hibbits uint8_t dma_comm_qtsh_clr_emer; 341*852ba100SJustin Hibbits uint8_t dma_write_buf_tsh_clr_emer; 342*852ba100SJustin Hibbits uint8_t dma_read_buf_tsh_clr_emer; 343*852ba100SJustin Hibbits uint32_t dma_sos_emergency; 344*852ba100SJustin Hibbits enum fman_dma_dbg_cnt_mode dma_dbg_cnt_mode; 345*852ba100SJustin Hibbits bool dma_stop_on_bus_error; 346*852ba100SJustin Hibbits bool dma_en_emergency; 347*852ba100SJustin Hibbits uint32_t dma_emergency_bus_select; 348*852ba100SJustin Hibbits enum fman_dma_emergency_level dma_emergency_level; 349*852ba100SJustin Hibbits bool dma_en_emergency_smoother; 350*852ba100SJustin Hibbits uint32_t dma_emergency_switch_counter; 351*852ba100SJustin Hibbits bool halt_on_external_activ; 352*852ba100SJustin Hibbits bool halt_on_unrecov_ecc_err; 353*852ba100SJustin Hibbits enum fman_catastrophic_err catastrophic_err; 354*852ba100SJustin Hibbits enum fman_dma_err dma_err; 355*852ba100SJustin Hibbits bool en_muram_test_mode; 356*852ba100SJustin Hibbits bool en_iram_test_mode; 357*852ba100SJustin Hibbits bool external_ecc_rams_enable; 358*852ba100SJustin Hibbits uint16_t tnum_aging_period; 359*852ba100SJustin Hibbits uint32_t exceptions; 360*852ba100SJustin Hibbits uint16_t clk_freq; 361*852ba100SJustin Hibbits bool pedantic_dma; 362*852ba100SJustin Hibbits uint32_t cam_base_addr; 363*852ba100SJustin Hibbits uint32_t fifo_base_addr; 364*852ba100SJustin Hibbits uint32_t total_fifo_size; 365*852ba100SJustin Hibbits uint8_t total_num_of_tasks; 366*852ba100SJustin Hibbits bool qmi_deq_option_support; 367*852ba100SJustin Hibbits uint32_t qmi_def_tnums_thresh; 368*852ba100SJustin Hibbits bool fman_partition_array; 369*852ba100SJustin Hibbits uint8_t num_of_fman_ctrl_evnt_regs; 370*852ba100SJustin Hibbits }; 371*852ba100SJustin Hibbits 372*852ba100SJustin Hibbits /**************************************************************************//** 373*852ba100SJustin Hibbits @Description Exceptions 374*852ba100SJustin Hibbits *//***************************************************************************/ 375*852ba100SJustin Hibbits #define FMAN_EX_DMA_BUS_ERROR 0x80000000 376*852ba100SJustin Hibbits #define FMAN_EX_DMA_READ_ECC 0x40000000 377*852ba100SJustin Hibbits #define FMAN_EX_DMA_SYSTEM_WRITE_ECC 0x20000000 378*852ba100SJustin Hibbits #define FMAN_EX_DMA_FM_WRITE_ECC 0x10000000 379*852ba100SJustin Hibbits #define FMAN_EX_FPM_STALL_ON_TASKS 0x08000000 380*852ba100SJustin Hibbits #define FMAN_EX_FPM_SINGLE_ECC 0x04000000 381*852ba100SJustin Hibbits #define FMAN_EX_FPM_DOUBLE_ECC 0x02000000 382*852ba100SJustin Hibbits #define FMAN_EX_QMI_SINGLE_ECC 0x01000000 383*852ba100SJustin Hibbits #define FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID 0x00800000 384*852ba100SJustin Hibbits #define FMAN_EX_QMI_DOUBLE_ECC 0x00400000 385*852ba100SJustin Hibbits #define FMAN_EX_BMI_LIST_RAM_ECC 0x00200000 386*852ba100SJustin Hibbits #define FMAN_EX_BMI_PIPELINE_ECC 0x00100000 387*852ba100SJustin Hibbits #define FMAN_EX_BMI_STATISTICS_RAM_ECC 0x00080000 388*852ba100SJustin Hibbits #define FMAN_EX_IRAM_ECC 0x00040000 389*852ba100SJustin Hibbits #define FMAN_EX_NURAM_ECC 0x00020000 390*852ba100SJustin Hibbits #define FMAN_EX_BMI_DISPATCH_RAM_ECC 0x00010000 391*852ba100SJustin Hibbits 392*852ba100SJustin Hibbits enum fman_exceptions { 393*852ba100SJustin Hibbits E_FMAN_EX_DMA_BUS_ERROR = 0, /**< DMA bus error. */ 394*852ba100SJustin Hibbits E_FMAN_EX_DMA_READ_ECC, /**< Read Buffer ECC error */ 395*852ba100SJustin Hibbits E_FMAN_EX_DMA_SYSTEM_WRITE_ECC, /**< Write Buffer ECC err on sys side */ 396*852ba100SJustin Hibbits E_FMAN_EX_DMA_FM_WRITE_ECC, /**< Write Buffer ECC error on FM side */ 397*852ba100SJustin Hibbits E_FMAN_EX_FPM_STALL_ON_TASKS, /**< Stall of tasks on FPM */ 398*852ba100SJustin Hibbits E_FMAN_EX_FPM_SINGLE_ECC, /**< Single ECC on FPM. */ 399*852ba100SJustin Hibbits E_FMAN_EX_FPM_DOUBLE_ECC, /**< Double ECC error on FPM ram access */ 400*852ba100SJustin Hibbits E_FMAN_EX_QMI_SINGLE_ECC, /**< Single ECC on QMI. */ 401*852ba100SJustin Hibbits E_FMAN_EX_QMI_DOUBLE_ECC, /**< Double bit ECC occurred on QMI */ 402*852ba100SJustin Hibbits E_FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID,/**< DeQ from unknown port id */ 403*852ba100SJustin Hibbits E_FMAN_EX_BMI_LIST_RAM_ECC, /**< Linked List RAM ECC error */ 404*852ba100SJustin Hibbits E_FMAN_EX_BMI_STORAGE_PROFILE_ECC, /**< storage profile */ 405*852ba100SJustin Hibbits E_FMAN_EX_BMI_STATISTICS_RAM_ECC, /**< Statistics RAM ECC Err Enable */ 406*852ba100SJustin Hibbits E_FMAN_EX_BMI_DISPATCH_RAM_ECC, /**< Dispatch RAM ECC Error Enable */ 407*852ba100SJustin Hibbits E_FMAN_EX_IRAM_ECC, /**< Double bit ECC occurred on IRAM*/ 408*852ba100SJustin Hibbits E_FMAN_EX_MURAM_ECC /**< Double bit ECC occurred on MURAM*/ 409*852ba100SJustin Hibbits }; 410*852ba100SJustin Hibbits 411*852ba100SJustin Hibbits enum fman_counters { 412*852ba100SJustin Hibbits E_FMAN_COUNTERS_ENQ_TOTAL_FRAME = 0, /**< QMI tot enQ frames counter */ 413*852ba100SJustin Hibbits E_FMAN_COUNTERS_DEQ_TOTAL_FRAME, /**< QMI tot deQ frames counter */ 414*852ba100SJustin Hibbits E_FMAN_COUNTERS_DEQ_0, /**< QMI 0 frames from QMan counter */ 415*852ba100SJustin Hibbits E_FMAN_COUNTERS_DEQ_1, /**< QMI 1 frames from QMan counter */ 416*852ba100SJustin Hibbits E_FMAN_COUNTERS_DEQ_2, /**< QMI 2 frames from QMan counter */ 417*852ba100SJustin Hibbits E_FMAN_COUNTERS_DEQ_3, /**< QMI 3 frames from QMan counter */ 418*852ba100SJustin Hibbits E_FMAN_COUNTERS_DEQ_FROM_DEFAULT, /**< QMI deQ from dflt queue cntr */ 419*852ba100SJustin Hibbits E_FMAN_COUNTERS_DEQ_FROM_CONTEXT, /**< QMI deQ from FQ context cntr */ 420*852ba100SJustin Hibbits E_FMAN_COUNTERS_DEQ_FROM_FD, /**< QMI deQ from FD command field cntr */ 421*852ba100SJustin Hibbits E_FMAN_COUNTERS_DEQ_CONFIRM, /**< QMI dequeue confirm counter */ 422*852ba100SJustin Hibbits E_FMAN_COUNTERS_SEMAPHOR_ENTRY_FULL_REJECT, /**< DMA full entry cntr */ 423*852ba100SJustin Hibbits E_FMAN_COUNTERS_SEMAPHOR_QUEUE_FULL_REJECT, /**< DMA full CAM Q cntr */ 424*852ba100SJustin Hibbits E_FMAN_COUNTERS_SEMAPHOR_SYNC_REJECT /**< DMA sync counter */ 425*852ba100SJustin Hibbits }; 426*852ba100SJustin Hibbits 427*852ba100SJustin Hibbits #define FPM_PRT_FM_CTL1 0x00000001 428*852ba100SJustin Hibbits #define FPM_PRT_FM_CTL2 0x00000002 429*852ba100SJustin Hibbits 430*852ba100SJustin Hibbits /**************************************************************************//** 431*852ba100SJustin Hibbits @Description DMA definitions 432*852ba100SJustin Hibbits *//***************************************************************************/ 433*852ba100SJustin Hibbits 434*852ba100SJustin Hibbits /* masks */ 435*852ba100SJustin Hibbits #define DMA_MODE_AID_OR 0x20000000 436*852ba100SJustin Hibbits #define DMA_MODE_SBER 0x10000000 437*852ba100SJustin Hibbits #define DMA_MODE_BER 0x00200000 438*852ba100SJustin Hibbits #define DMA_MODE_EB 0x00100000 439*852ba100SJustin Hibbits #define DMA_MODE_ECC 0x00000020 440*852ba100SJustin Hibbits #define DMA_MODE_PRIVILEGE_PROT 0x00001000 441*852ba100SJustin Hibbits #define DMA_MODE_SECURE_PROT 0x00000800 442*852ba100SJustin Hibbits #define DMA_MODE_EMER_READ 0x00080000 443*852ba100SJustin Hibbits #define DMA_MODE_EMER_WRITE 0x00040000 444*852ba100SJustin Hibbits #define DMA_MODE_CACHE_OR_MASK 0xC0000000 445*852ba100SJustin Hibbits #define DMA_MODE_CEN_MASK 0x0000E000 446*852ba100SJustin Hibbits #define DMA_MODE_DBG_MASK 0x00000380 447*852ba100SJustin Hibbits #define DMA_MODE_AXI_DBG_MASK 0x0F000000 448*852ba100SJustin Hibbits 449*852ba100SJustin Hibbits #define DMA_EMSR_EMSTR_MASK 0x0000FFFF 450*852ba100SJustin Hibbits 451*852ba100SJustin Hibbits #define DMA_TRANSFER_PORTID_MASK 0xFF000000 452*852ba100SJustin Hibbits #define DMA_TRANSFER_TNUM_MASK 0x00FF0000 453*852ba100SJustin Hibbits #define DMA_TRANSFER_LIODN_MASK 0x00000FFF 454*852ba100SJustin Hibbits 455*852ba100SJustin Hibbits #define DMA_HIGH_LIODN_MASK 0x0FFF0000 456*852ba100SJustin Hibbits #define DMA_LOW_LIODN_MASK 0x00000FFF 457*852ba100SJustin Hibbits 458*852ba100SJustin Hibbits #define DMA_STATUS_CMD_QUEUE_NOT_EMPTY 0x10000000 459*852ba100SJustin Hibbits #define DMA_STATUS_BUS_ERR 0x08000000 460*852ba100SJustin Hibbits #define DMA_STATUS_READ_ECC 0x04000000 461*852ba100SJustin Hibbits #define DMA_STATUS_SYSTEM_WRITE_ECC 0x02000000 462*852ba100SJustin Hibbits #define DMA_STATUS_FM_WRITE_ECC 0x01000000 463*852ba100SJustin Hibbits #define DMA_STATUS_SYSTEM_DPEXT_ECC 0x00800000 464*852ba100SJustin Hibbits #define DMA_STATUS_FM_DPEXT_ECC 0x00400000 465*852ba100SJustin Hibbits #define DMA_STATUS_SYSTEM_DPDAT_ECC 0x00200000 466*852ba100SJustin Hibbits #define DMA_STATUS_FM_DPDAT_ECC 0x00100000 467*852ba100SJustin Hibbits #define DMA_STATUS_FM_SPDAT_ECC 0x00080000 468*852ba100SJustin Hibbits 469*852ba100SJustin Hibbits #define FM_LIODN_BASE_MASK 0x00000FFF 470*852ba100SJustin Hibbits 471*852ba100SJustin Hibbits /* shifts */ 472*852ba100SJustin Hibbits #define DMA_MODE_CACHE_OR_SHIFT 30 473*852ba100SJustin Hibbits #define DMA_MODE_BUS_PRI_SHIFT 16 474*852ba100SJustin Hibbits #define DMA_MODE_AXI_DBG_SHIFT 24 475*852ba100SJustin Hibbits #define DMA_MODE_CEN_SHIFT 13 476*852ba100SJustin Hibbits #define DMA_MODE_BUS_PROT_SHIFT 10 477*852ba100SJustin Hibbits #define DMA_MODE_DBG_SHIFT 7 478*852ba100SJustin Hibbits #define DMA_MODE_EMER_LVL_SHIFT 6 479*852ba100SJustin Hibbits #define DMA_MODE_AID_MODE_SHIFT 4 480*852ba100SJustin Hibbits #define DMA_MODE_MAX_AXI_DBG_NUM_OF_BEATS 16 481*852ba100SJustin Hibbits #define DMA_MODE_MAX_CAM_NUM_OF_ENTRIES 32 482*852ba100SJustin Hibbits 483*852ba100SJustin Hibbits #define DMA_THRESH_COMMQ_SHIFT 24 484*852ba100SJustin Hibbits #define DMA_THRESH_READ_INT_BUF_SHIFT 16 485*852ba100SJustin Hibbits 486*852ba100SJustin Hibbits #define DMA_LIODN_SHIFT 16 487*852ba100SJustin Hibbits 488*852ba100SJustin Hibbits #define DMA_TRANSFER_PORTID_SHIFT 24 489*852ba100SJustin Hibbits #define DMA_TRANSFER_TNUM_SHIFT 16 490*852ba100SJustin Hibbits 491*852ba100SJustin Hibbits /* sizes */ 492*852ba100SJustin Hibbits #define DMA_MAX_WATCHDOG 0xffffffff 493*852ba100SJustin Hibbits 494*852ba100SJustin Hibbits /* others */ 495*852ba100SJustin Hibbits #define DMA_CAM_SIZEOF_ENTRY 0x40 496*852ba100SJustin Hibbits #define DMA_CAM_ALIGN 0x1000 497*852ba100SJustin Hibbits #define DMA_CAM_UNITS 8 498*852ba100SJustin Hibbits 499*852ba100SJustin Hibbits /**************************************************************************//** 500*852ba100SJustin Hibbits @Description General defines 501*852ba100SJustin Hibbits *//***************************************************************************/ 502*852ba100SJustin Hibbits 503*852ba100SJustin Hibbits #define FM_DEBUG_STATUS_REGISTER_OFFSET 0x000d1084UL 504*852ba100SJustin Hibbits #define FM_UCODE_DEBUG_INSTRUCTION 0x6ffff805UL 505*852ba100SJustin Hibbits 506*852ba100SJustin Hibbits /**************************************************************************//** 507*852ba100SJustin Hibbits @Description FPM defines 508*852ba100SJustin Hibbits *//***************************************************************************/ 509*852ba100SJustin Hibbits 510*852ba100SJustin Hibbits /* masks */ 511*852ba100SJustin Hibbits #define FPM_EV_MASK_DOUBLE_ECC 0x80000000 512*852ba100SJustin Hibbits #define FPM_EV_MASK_STALL 0x40000000 513*852ba100SJustin Hibbits #define FPM_EV_MASK_SINGLE_ECC 0x20000000 514*852ba100SJustin Hibbits #define FPM_EV_MASK_RELEASE_FM 0x00010000 515*852ba100SJustin Hibbits #define FPM_EV_MASK_DOUBLE_ECC_EN 0x00008000 516*852ba100SJustin Hibbits #define FPM_EV_MASK_STALL_EN 0x00004000 517*852ba100SJustin Hibbits #define FPM_EV_MASK_SINGLE_ECC_EN 0x00002000 518*852ba100SJustin Hibbits #define FPM_EV_MASK_EXTERNAL_HALT 0x00000008 519*852ba100SJustin Hibbits #define FPM_EV_MASK_ECC_ERR_HALT 0x00000004 520*852ba100SJustin Hibbits 521*852ba100SJustin Hibbits #define FPM_RAM_RAMS_ECC_EN 0x80000000 522*852ba100SJustin Hibbits #define FPM_RAM_IRAM_ECC_EN 0x40000000 523*852ba100SJustin Hibbits #define FPM_RAM_MURAM_ECC 0x00008000 524*852ba100SJustin Hibbits #define FPM_RAM_IRAM_ECC 0x00004000 525*852ba100SJustin Hibbits #define FPM_RAM_MURAM_TEST_ECC 0x20000000 526*852ba100SJustin Hibbits #define FPM_RAM_IRAM_TEST_ECC 0x10000000 527*852ba100SJustin Hibbits #define FPM_RAM_RAMS_ECC_EN_SRC_SEL 0x08000000 528*852ba100SJustin Hibbits 529*852ba100SJustin Hibbits #define FPM_IRAM_ECC_ERR_EX_EN 0x00020000 530*852ba100SJustin Hibbits #define FPM_MURAM_ECC_ERR_EX_EN 0x00040000 531*852ba100SJustin Hibbits 532*852ba100SJustin Hibbits #define FPM_REV1_MAJOR_MASK 0x0000FF00 533*852ba100SJustin Hibbits #define FPM_REV1_MINOR_MASK 0x000000FF 534*852ba100SJustin Hibbits 535*852ba100SJustin Hibbits #define FPM_REV2_INTEG_MASK 0x00FF0000 536*852ba100SJustin Hibbits #define FPM_REV2_ERR_MASK 0x0000FF00 537*852ba100SJustin Hibbits #define FPM_REV2_CFG_MASK 0x000000FF 538*852ba100SJustin Hibbits 539*852ba100SJustin Hibbits #define FPM_TS_FRACTION_MASK 0x0000FFFF 540*852ba100SJustin Hibbits #define FPM_TS_CTL_EN 0x80000000 541*852ba100SJustin Hibbits 542*852ba100SJustin Hibbits #define FPM_PRC_REALSE_STALLED 0x00800000 543*852ba100SJustin Hibbits 544*852ba100SJustin Hibbits #define FPM_PS_STALLED 0x00800000 545*852ba100SJustin Hibbits #define FPM_PS_FM_CTL1_SEL 0x80000000 546*852ba100SJustin Hibbits #define FPM_PS_FM_CTL2_SEL 0x40000000 547*852ba100SJustin Hibbits #define FPM_PS_FM_CTL_SEL_MASK (FPM_PS_FM_CTL1_SEL | FPM_PS_FM_CTL2_SEL) 548*852ba100SJustin Hibbits 549*852ba100SJustin Hibbits #define FPM_RSTC_FM_RESET 0x80000000 550*852ba100SJustin Hibbits #define FPM_RSTC_10G0_RESET 0x04000000 551*852ba100SJustin Hibbits #define FPM_RSTC_1G0_RESET 0x40000000 552*852ba100SJustin Hibbits #define FPM_RSTC_1G1_RESET 0x20000000 553*852ba100SJustin Hibbits #define FPM_RSTC_1G2_RESET 0x10000000 554*852ba100SJustin Hibbits #define FPM_RSTC_1G3_RESET 0x08000000 555*852ba100SJustin Hibbits #define FPM_RSTC_1G4_RESET 0x02000000 556*852ba100SJustin Hibbits 557*852ba100SJustin Hibbits 558*852ba100SJustin Hibbits #define FPM_DISP_LIMIT_MASK 0x1F000000 559*852ba100SJustin Hibbits #define FPM_THR1_PRS_MASK 0xFF000000 560*852ba100SJustin Hibbits #define FPM_THR1_KG_MASK 0x00FF0000 561*852ba100SJustin Hibbits #define FPM_THR1_PLCR_MASK 0x0000FF00 562*852ba100SJustin Hibbits #define FPM_THR1_BMI_MASK 0x000000FF 563*852ba100SJustin Hibbits 564*852ba100SJustin Hibbits #define FPM_THR2_QMI_ENQ_MASK 0xFF000000 565*852ba100SJustin Hibbits #define FPM_THR2_QMI_DEQ_MASK 0x000000FF 566*852ba100SJustin Hibbits #define FPM_THR2_FM_CTL1_MASK 0x00FF0000 567*852ba100SJustin Hibbits #define FPM_THR2_FM_CTL2_MASK 0x0000FF00 568*852ba100SJustin Hibbits 569*852ba100SJustin Hibbits /* shifts */ 570*852ba100SJustin Hibbits #define FPM_DISP_LIMIT_SHIFT 24 571*852ba100SJustin Hibbits 572*852ba100SJustin Hibbits #define FPM_THR1_PRS_SHIFT 24 573*852ba100SJustin Hibbits #define FPM_THR1_KG_SHIFT 16 574*852ba100SJustin Hibbits #define FPM_THR1_PLCR_SHIFT 8 575*852ba100SJustin Hibbits #define FPM_THR1_BMI_SHIFT 0 576*852ba100SJustin Hibbits 577*852ba100SJustin Hibbits #define FPM_THR2_QMI_ENQ_SHIFT 24 578*852ba100SJustin Hibbits #define FPM_THR2_QMI_DEQ_SHIFT 0 579*852ba100SJustin Hibbits #define FPM_THR2_FM_CTL1_SHIFT 16 580*852ba100SJustin Hibbits #define FPM_THR2_FM_CTL2_SHIFT 8 581*852ba100SJustin Hibbits 582*852ba100SJustin Hibbits #define FPM_EV_MASK_CAT_ERR_SHIFT 1 583*852ba100SJustin Hibbits #define FPM_EV_MASK_DMA_ERR_SHIFT 0 584*852ba100SJustin Hibbits 585*852ba100SJustin Hibbits #define FPM_REV1_MAJOR_SHIFT 8 586*852ba100SJustin Hibbits #define FPM_REV1_MINOR_SHIFT 0 587*852ba100SJustin Hibbits 588*852ba100SJustin Hibbits #define FPM_REV2_INTEG_SHIFT 16 589*852ba100SJustin Hibbits #define FPM_REV2_ERR_SHIFT 8 590*852ba100SJustin Hibbits #define FPM_REV2_CFG_SHIFT 0 591*852ba100SJustin Hibbits 592*852ba100SJustin Hibbits #define FPM_TS_INT_SHIFT 16 593*852ba100SJustin Hibbits 594*852ba100SJustin Hibbits #define FPM_PORT_FM_CTL_PORTID_SHIFT 24 595*852ba100SJustin Hibbits 596*852ba100SJustin Hibbits #define FPM_PS_FM_CTL_SEL_SHIFT 30 597*852ba100SJustin Hibbits #define FPM_PRC_ORA_FM_CTL_SEL_SHIFT 16 598*852ba100SJustin Hibbits 599*852ba100SJustin Hibbits #define FPM_DISP_LIMIT_SHIFT 24 600*852ba100SJustin Hibbits 601*852ba100SJustin Hibbits /* Interrupts defines */ 602*852ba100SJustin Hibbits #define FPM_EVENT_FM_CTL_0 0x00008000 603*852ba100SJustin Hibbits #define FPM_EVENT_FM_CTL 0x0000FF00 604*852ba100SJustin Hibbits #define FPM_EVENT_FM_CTL_BRK 0x00000080 605*852ba100SJustin Hibbits 606*852ba100SJustin Hibbits /* others */ 607*852ba100SJustin Hibbits #define FPM_MAX_DISP_LIMIT 31 608*852ba100SJustin Hibbits #define FPM_RSTC_FM_RESET 0x80000000 609*852ba100SJustin Hibbits #define FPM_RSTC_1G0_RESET 0x40000000 610*852ba100SJustin Hibbits #define FPM_RSTC_1G1_RESET 0x20000000 611*852ba100SJustin Hibbits #define FPM_RSTC_1G2_RESET 0x10000000 612*852ba100SJustin Hibbits #define FPM_RSTC_1G3_RESET 0x08000000 613*852ba100SJustin Hibbits #define FPM_RSTC_10G0_RESET 0x04000000 614*852ba100SJustin Hibbits #define FPM_RSTC_1G4_RESET 0x02000000 615*852ba100SJustin Hibbits #define FPM_RSTC_1G5_RESET 0x01000000 616*852ba100SJustin Hibbits #define FPM_RSTC_1G6_RESET 0x00800000 617*852ba100SJustin Hibbits #define FPM_RSTC_1G7_RESET 0x00400000 618*852ba100SJustin Hibbits #define FPM_RSTC_10G1_RESET 0x00200000 619*852ba100SJustin Hibbits /**************************************************************************//** 620*852ba100SJustin Hibbits @Description BMI defines 621*852ba100SJustin Hibbits *//***************************************************************************/ 622*852ba100SJustin Hibbits /* masks */ 623*852ba100SJustin Hibbits #define BMI_INIT_START 0x80000000 624*852ba100SJustin Hibbits #define BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC 0x80000000 625*852ba100SJustin Hibbits #define BMI_ERR_INTR_EN_LIST_RAM_ECC 0x40000000 626*852ba100SJustin Hibbits #define BMI_ERR_INTR_EN_STATISTICS_RAM_ECC 0x20000000 627*852ba100SJustin Hibbits #define BMI_ERR_INTR_EN_DISPATCH_RAM_ECC 0x10000000 628*852ba100SJustin Hibbits #define BMI_NUM_OF_TASKS_MASK 0x3F000000 629*852ba100SJustin Hibbits #define BMI_NUM_OF_EXTRA_TASKS_MASK 0x000F0000 630*852ba100SJustin Hibbits #define BMI_NUM_OF_DMAS_MASK 0x00000F00 631*852ba100SJustin Hibbits #define BMI_NUM_OF_EXTRA_DMAS_MASK 0x0000000F 632*852ba100SJustin Hibbits #define BMI_FIFO_SIZE_MASK 0x000003FF 633*852ba100SJustin Hibbits #define BMI_EXTRA_FIFO_SIZE_MASK 0x03FF0000 634*852ba100SJustin Hibbits #define BMI_CFG2_DMAS_MASK 0x0000003F 635*852ba100SJustin Hibbits #define BMI_TOTAL_FIFO_SIZE_MASK 0x07FF0000 636*852ba100SJustin Hibbits #define BMI_TOTAL_NUM_OF_TASKS_MASK 0x007F0000 637*852ba100SJustin Hibbits 638*852ba100SJustin Hibbits /* shifts */ 639*852ba100SJustin Hibbits #define BMI_CFG2_TASKS_SHIFT 16 640*852ba100SJustin Hibbits #define BMI_CFG2_DMAS_SHIFT 0 641*852ba100SJustin Hibbits #define BMI_CFG1_FIFO_SIZE_SHIFT 16 642*852ba100SJustin Hibbits #define BMI_FIFO_SIZE_SHIFT 0 643*852ba100SJustin Hibbits #define BMI_EXTRA_FIFO_SIZE_SHIFT 16 644*852ba100SJustin Hibbits #define BMI_NUM_OF_TASKS_SHIFT 24 645*852ba100SJustin Hibbits #define BMI_EXTRA_NUM_OF_TASKS_SHIFT 16 646*852ba100SJustin Hibbits #define BMI_NUM_OF_DMAS_SHIFT 8 647*852ba100SJustin Hibbits #define BMI_EXTRA_NUM_OF_DMAS_SHIFT 0 648*852ba100SJustin Hibbits 649*852ba100SJustin Hibbits /* others */ 650*852ba100SJustin Hibbits #define BMI_FIFO_ALIGN 0x100 651*852ba100SJustin Hibbits #define FMAN_BMI_FIFO_UNITS 0x100 652*852ba100SJustin Hibbits 653*852ba100SJustin Hibbits 654*852ba100SJustin Hibbits /**************************************************************************//** 655*852ba100SJustin Hibbits @Description QMI defines 656*852ba100SJustin Hibbits *//***************************************************************************/ 657*852ba100SJustin Hibbits /* masks */ 658*852ba100SJustin Hibbits #define QMI_CFG_ENQ_EN 0x80000000 659*852ba100SJustin Hibbits #define QMI_CFG_DEQ_EN 0x40000000 660*852ba100SJustin Hibbits #define QMI_CFG_EN_COUNTERS 0x10000000 661*852ba100SJustin Hibbits #define QMI_CFG_SOFT_RESET 0x01000000 662*852ba100SJustin Hibbits #define QMI_CFG_DEQ_MASK 0x0000003F 663*852ba100SJustin Hibbits #define QMI_CFG_ENQ_MASK 0x00003F00 664*852ba100SJustin Hibbits 665*852ba100SJustin Hibbits #define QMI_ERR_INTR_EN_DOUBLE_ECC 0x80000000 666*852ba100SJustin Hibbits #define QMI_ERR_INTR_EN_DEQ_FROM_DEF 0x40000000 667*852ba100SJustin Hibbits #define QMI_INTR_EN_SINGLE_ECC 0x80000000 668*852ba100SJustin Hibbits 669*852ba100SJustin Hibbits /* shifts */ 670*852ba100SJustin Hibbits #define QMI_CFG_ENQ_SHIFT 8 671*852ba100SJustin Hibbits #define QMI_TAPC_TAP 22 672*852ba100SJustin Hibbits 673*852ba100SJustin Hibbits #define QMI_GS_HALT_NOT_BUSY 0x00000002 674*852ba100SJustin Hibbits 675*852ba100SJustin Hibbits /**************************************************************************//** 676*852ba100SJustin Hibbits @Description IRAM defines 677*852ba100SJustin Hibbits *//***************************************************************************/ 678*852ba100SJustin Hibbits /* masks */ 679*852ba100SJustin Hibbits #define IRAM_IADD_AIE 0x80000000 680*852ba100SJustin Hibbits #define IRAM_READY 0x80000000 681*852ba100SJustin Hibbits 682*852ba100SJustin Hibbits uint32_t fman_get_bmi_err_event(struct fman_bmi_regs *bmi_rg); 683*852ba100SJustin Hibbits uint32_t fman_get_qmi_err_event(struct fman_qmi_regs *qmi_rg); 684*852ba100SJustin Hibbits uint32_t fman_get_dma_com_id(struct fman_dma_regs *dma_rg); 685*852ba100SJustin Hibbits uint64_t fman_get_dma_addr(struct fman_dma_regs *dma_rg); 686*852ba100SJustin Hibbits uint32_t fman_get_dma_err_event(struct fman_dma_regs *dma_rg); 687*852ba100SJustin Hibbits uint32_t fman_get_fpm_err_event(struct fman_fpm_regs *fpm_rg); 688*852ba100SJustin Hibbits uint32_t fman_get_muram_err_event(struct fman_fpm_regs *fpm_rg); 689*852ba100SJustin Hibbits uint32_t fman_get_iram_err_event(struct fman_fpm_regs *fpm_rg); 690*852ba100SJustin Hibbits uint32_t fman_get_qmi_event(struct fman_qmi_regs *qmi_rg); 691*852ba100SJustin Hibbits uint32_t fman_get_fpm_error_interrupts(struct fman_fpm_regs *fpm_rg); 692*852ba100SJustin Hibbits uint32_t fman_get_ctrl_intr(struct fman_fpm_regs *fpm_rg, 693*852ba100SJustin Hibbits uint8_t event_reg_id); 694*852ba100SJustin Hibbits uint8_t fman_get_qmi_deq_th(struct fman_qmi_regs *qmi_rg); 695*852ba100SJustin Hibbits uint8_t fman_get_qmi_enq_th(struct fman_qmi_regs *qmi_rg); 696*852ba100SJustin Hibbits uint16_t fman_get_size_of_fifo(struct fman_bmi_regs *bmi_rg, uint8_t port_id); 697*852ba100SJustin Hibbits uint32_t fman_get_total_fifo_size(struct fman_bmi_regs *bmi_rg); 698*852ba100SJustin Hibbits uint16_t fman_get_size_of_extra_fifo(struct fman_bmi_regs *bmi_rg, 699*852ba100SJustin Hibbits uint8_t port_id); 700*852ba100SJustin Hibbits uint8_t fman_get_num_of_tasks(struct fman_bmi_regs *bmi_rg, uint8_t port_id); 701*852ba100SJustin Hibbits uint8_t fman_get_num_extra_tasks(struct fman_bmi_regs *bmi_rg, 702*852ba100SJustin Hibbits uint8_t port_id); 703*852ba100SJustin Hibbits uint8_t fman_get_num_of_dmas(struct fman_bmi_regs *bmi_rg, uint8_t port_id); 704*852ba100SJustin Hibbits uint8_t fman_get_num_extra_dmas(struct fman_bmi_regs *bmi_rg, 705*852ba100SJustin Hibbits uint8_t port_id); 706*852ba100SJustin Hibbits uint32_t fman_get_normal_pending(struct fman_fpm_regs *fpm_rg); 707*852ba100SJustin Hibbits uint32_t fman_get_controller_event(struct fman_fpm_regs *fpm_rg, 708*852ba100SJustin Hibbits uint8_t reg_id); 709*852ba100SJustin Hibbits uint32_t fman_get_error_pending(struct fman_fpm_regs *fpm_rg); 710*852ba100SJustin Hibbits void fman_get_revision(struct fman_fpm_regs *fpm_rg, uint8_t *major, 711*852ba100SJustin Hibbits uint8_t *minor); 712*852ba100SJustin Hibbits uint32_t fman_get_counter(struct fman_rg *fman_rg, 713*852ba100SJustin Hibbits enum fman_counters reg_name); 714*852ba100SJustin Hibbits uint32_t fman_get_dma_status(struct fman_dma_regs *dma_rg); 715*852ba100SJustin Hibbits 716*852ba100SJustin Hibbits 717*852ba100SJustin Hibbits int fman_set_erratum_10gmac_a004_wa(struct fman_fpm_regs *fpm_rg); 718*852ba100SJustin Hibbits void fman_set_ctrl_intr(struct fman_fpm_regs *fpm_rg, uint8_t event_reg_id, 719*852ba100SJustin Hibbits uint32_t enable_events); 720*852ba100SJustin Hibbits void fman_set_num_of_riscs_per_port(struct fman_fpm_regs *fpm_rg, 721*852ba100SJustin Hibbits uint8_t port_id, 722*852ba100SJustin Hibbits uint8_t num_fman_ctrls, 723*852ba100SJustin Hibbits uint32_t or_fman_ctrl); 724*852ba100SJustin Hibbits void fman_set_order_restoration_per_port(struct fman_fpm_regs *fpm_rg, 725*852ba100SJustin Hibbits uint8_t port_id, 726*852ba100SJustin Hibbits bool independent_mode, 727*852ba100SJustin Hibbits bool is_rx_port); 728*852ba100SJustin Hibbits void fman_set_qmi_enq_th(struct fman_qmi_regs *qmi_rg, uint8_t val); 729*852ba100SJustin Hibbits void fman_set_qmi_deq_th(struct fman_qmi_regs *qmi_rg, uint8_t val); 730*852ba100SJustin Hibbits void fman_set_liodn_per_port(struct fman_rg *fman_rg, 731*852ba100SJustin Hibbits uint8_t port_id, 732*852ba100SJustin Hibbits uint16_t liodn_base, 733*852ba100SJustin Hibbits uint16_t liodn_offset); 734*852ba100SJustin Hibbits void fman_set_size_of_fifo(struct fman_bmi_regs *bmi_rg, 735*852ba100SJustin Hibbits uint8_t port_id, 736*852ba100SJustin Hibbits uint32_t size_of_fifo, 737*852ba100SJustin Hibbits uint32_t extra_size_of_fifo); 738*852ba100SJustin Hibbits void fman_set_num_of_tasks(struct fman_bmi_regs *bmi_rg, 739*852ba100SJustin Hibbits uint8_t port_id, 740*852ba100SJustin Hibbits uint8_t num_of_tasks, 741*852ba100SJustin Hibbits uint8_t num_of_extra_tasks); 742*852ba100SJustin Hibbits void fman_set_num_of_open_dmas(struct fman_bmi_regs *bmi_rg, 743*852ba100SJustin Hibbits uint8_t port_id, 744*852ba100SJustin Hibbits uint8_t num_of_open_dmas, 745*852ba100SJustin Hibbits uint8_t num_of_extra_open_dmas, 746*852ba100SJustin Hibbits uint8_t total_num_of_dmas); 747*852ba100SJustin Hibbits void fman_set_ports_bandwidth(struct fman_bmi_regs *bmi_rg, uint8_t *weights); 748*852ba100SJustin Hibbits int fman_set_exception(struct fman_rg *fman_rg, 749*852ba100SJustin Hibbits enum fman_exceptions exception, 750*852ba100SJustin Hibbits bool enable); 751*852ba100SJustin Hibbits void fman_set_dma_emergency(struct fman_dma_regs *dma_rg, bool is_write, 752*852ba100SJustin Hibbits bool enable); 753*852ba100SJustin Hibbits void fman_set_dma_ext_bus_pri(struct fman_dma_regs *dma_rg, uint32_t pri); 754*852ba100SJustin Hibbits void fman_set_congestion_group_pfc_priority(uint32_t *cpg_rg, 755*852ba100SJustin Hibbits uint32_t congestion_group_id, 756*852ba100SJustin Hibbits uint8_t piority_bit_map, 757*852ba100SJustin Hibbits uint32_t reg_num); 758*852ba100SJustin Hibbits 759*852ba100SJustin Hibbits 760*852ba100SJustin Hibbits void fman_defconfig(struct fman_cfg *cfg, bool is_master); 761*852ba100SJustin Hibbits void fman_regconfig(struct fman_rg *fman_rg, struct fman_cfg *cfg); 762*852ba100SJustin Hibbits int fman_fpm_init(struct fman_fpm_regs *fpm_rg, struct fman_cfg *cfg); 763*852ba100SJustin Hibbits int fman_bmi_init(struct fman_bmi_regs *bmi_rg, struct fman_cfg *cfg); 764*852ba100SJustin Hibbits int fman_qmi_init(struct fman_qmi_regs *qmi_rg, struct fman_cfg *cfg); 765*852ba100SJustin Hibbits int fman_dma_init(struct fman_dma_regs *dma_rg, struct fman_cfg *cfg); 766*852ba100SJustin Hibbits void fman_free_resources(struct fman_rg *fman_rg); 767*852ba100SJustin Hibbits int fman_enable(struct fman_rg *fman_rg, struct fman_cfg *cfg); 768*852ba100SJustin Hibbits void fman_reset(struct fman_fpm_regs *fpm_rg); 769*852ba100SJustin Hibbits void fman_resume(struct fman_fpm_regs *fpm_rg); 770*852ba100SJustin Hibbits 771*852ba100SJustin Hibbits 772*852ba100SJustin Hibbits void fman_enable_time_stamp(struct fman_fpm_regs *fpm_rg, 773*852ba100SJustin Hibbits uint8_t count1ubit, 774*852ba100SJustin Hibbits uint16_t fm_clk_freq); 775*852ba100SJustin Hibbits void fman_enable_rams_ecc(struct fman_fpm_regs *fpm_rg); 776*852ba100SJustin Hibbits void fman_qmi_disable_dispatch_limit(struct fman_fpm_regs *fpm_rg); 777*852ba100SJustin Hibbits void fman_disable_rams_ecc(struct fman_fpm_regs *fpm_rg); 778*852ba100SJustin Hibbits void fman_resume_stalled_port(struct fman_fpm_regs *fpm_rg, uint8_t port_id); 779*852ba100SJustin Hibbits int fman_reset_mac(struct fman_fpm_regs *fpm_rg, uint8_t macId, bool is_10g); 780*852ba100SJustin Hibbits bool fman_is_port_stalled(struct fman_fpm_regs *fpm_rg, uint8_t port_id); 781*852ba100SJustin Hibbits bool fman_rams_ecc_is_external_ctl(struct fman_fpm_regs *fpm_rg); 782*852ba100SJustin Hibbits bool fman_is_qmi_halt_not_busy_state(struct fman_qmi_regs *qmi_rg); 783*852ba100SJustin Hibbits int fman_modify_counter(struct fman_rg *fman_rg, 784*852ba100SJustin Hibbits enum fman_counters reg_name, 785*852ba100SJustin Hibbits uint32_t val); 786*852ba100SJustin Hibbits void fman_force_intr(struct fman_rg *fman_rg, 787*852ba100SJustin Hibbits enum fman_exceptions exception); 788*852ba100SJustin Hibbits void fman_set_vsp_window(struct fman_bmi_regs *bmi_rg, 789*852ba100SJustin Hibbits uint8_t port_id, 790*852ba100SJustin Hibbits uint8_t base_storage_profile, 791*852ba100SJustin Hibbits uint8_t log2_num_of_profiles); 792*852ba100SJustin Hibbits 793*852ba100SJustin Hibbits /**************************************************************************//** 794*852ba100SJustin Hibbits @Description default values 795*852ba100SJustin Hibbits *//***************************************************************************/ 796*852ba100SJustin Hibbits #define DEFAULT_CATASTROPHIC_ERR E_FMAN_CATAST_ERR_STALL_PORT 797*852ba100SJustin Hibbits #define DEFAULT_DMA_ERR E_FMAN_DMA_ERR_CATASTROPHIC 798*852ba100SJustin Hibbits #define DEFAULT_HALT_ON_EXTERNAL_ACTIVATION FALSE /* do not change! if changed, must be disabled for rev1 ! */ 799*852ba100SJustin Hibbits #define DEFAULT_HALT_ON_UNRECOVERABLE_ECC_ERROR FALSE /* do not change! if changed, must be disabled for rev1 ! */ 800*852ba100SJustin Hibbits #define DEFAULT_EXTERNAL_ECC_RAMS_ENABLE FALSE 801*852ba100SJustin Hibbits #define DEFAULT_AID_OVERRIDE FALSE 802*852ba100SJustin Hibbits #define DEFAULT_AID_MODE E_FMAN_DMA_AID_OUT_TNUM 803*852ba100SJustin Hibbits #define DEFAULT_DMA_COMM_Q_LOW 0x2A 804*852ba100SJustin Hibbits #define DEFAULT_DMA_COMM_Q_HIGH 0x3F 805*852ba100SJustin Hibbits #define DEFAULT_CACHE_OVERRIDE E_FMAN_DMA_NO_CACHE_OR 806*852ba100SJustin Hibbits #define DEFAULT_DMA_CAM_NUM_OF_ENTRIES 64 807*852ba100SJustin Hibbits #define DEFAULT_DMA_DBG_CNT_MODE E_FMAN_DMA_DBG_NO_CNT 808*852ba100SJustin Hibbits #define DEFAULT_DMA_EN_EMERGENCY FALSE 809*852ba100SJustin Hibbits #define DEFAULT_DMA_SOS_EMERGENCY 0 810*852ba100SJustin Hibbits #define DEFAULT_DMA_WATCHDOG 0 /* disabled */ 811*852ba100SJustin Hibbits #define DEFAULT_DMA_EN_EMERGENCY_SMOOTHER FALSE 812*852ba100SJustin Hibbits #define DEFAULT_DMA_EMERGENCY_SWITCH_COUNTER 0 813*852ba100SJustin Hibbits #define DEFAULT_DISP_LIMIT 0 814*852ba100SJustin Hibbits #define DEFAULT_PRS_DISP_TH 16 815*852ba100SJustin Hibbits #define DEFAULT_PLCR_DISP_TH 16 816*852ba100SJustin Hibbits #define DEFAULT_KG_DISP_TH 16 817*852ba100SJustin Hibbits #define DEFAULT_BMI_DISP_TH 16 818*852ba100SJustin Hibbits #define DEFAULT_QMI_ENQ_DISP_TH 16 819*852ba100SJustin Hibbits #define DEFAULT_QMI_DEQ_DISP_TH 16 820*852ba100SJustin Hibbits #define DEFAULT_FM_CTL1_DISP_TH 16 821*852ba100SJustin Hibbits #define DEFAULT_FM_CTL2_DISP_TH 16 822*852ba100SJustin Hibbits #define DEFAULT_TNUM_AGING_PERIOD 4 823*852ba100SJustin Hibbits 824*852ba100SJustin Hibbits 825*852ba100SJustin Hibbits #endif /* __FSL_FMAN_H */ 826