xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/firmware/imx/rsrc.h (revision 8bab661a3316d8bd9b9fbd11a3b4371b91507bd2)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0+ */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright (C) 2016 Freescale Semiconductor, Inc.
4c66ec88fSEmmanuel Vadot  * Copyright 2017-2018 NXP
5c66ec88fSEmmanuel Vadot  */
6c66ec88fSEmmanuel Vadot 
7c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_RSCRC_IMX_H
8c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_RSCRC_IMX_H
9c66ec88fSEmmanuel Vadot 
10c66ec88fSEmmanuel Vadot /*
11c66ec88fSEmmanuel Vadot  * These defines are used to indicate a resource. Resources include peripherals
12c66ec88fSEmmanuel Vadot  * and bus masters (but not memory regions). Note items from list should
13c66ec88fSEmmanuel Vadot  * never be changed or removed (only added to at the end of the list).
14c66ec88fSEmmanuel Vadot  */
15c66ec88fSEmmanuel Vadot 
16*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_0			0
17*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_0_0			1
18*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_0_1			2
19*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_0_2			3
20*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_0_3			4
21*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_1			5
22*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_1_0			6
23*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_1_1			7
24*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_1_2			8
25*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_1_3			9
26c66ec88fSEmmanuel Vadot #define IMX_SC_R_CCI			10
27c66ec88fSEmmanuel Vadot #define IMX_SC_R_DB			11
28c66ec88fSEmmanuel Vadot #define IMX_SC_R_DRC_0			12
29c66ec88fSEmmanuel Vadot #define IMX_SC_R_DRC_1			13
30c66ec88fSEmmanuel Vadot #define IMX_SC_R_GIC_SMMU		14
31*8bab661aSEmmanuel Vadot #define IMX_SC_R_IRQSTR_MCU_0		15
32*8bab661aSEmmanuel Vadot #define IMX_SC_R_IRQSTR_MCU_1		16
33*8bab661aSEmmanuel Vadot #define IMX_SC_R_SMMU_0			17
34*8bab661aSEmmanuel Vadot #define IMX_SC_R_GIC_0			18
35c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_BLIT0		19
36c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_BLIT1		20
37c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_BLIT2		21
38c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_BLIT_OUT		22
39*8bab661aSEmmanuel Vadot #define IMX_SC_R_PERF_0			23
407ef62cebSEmmanuel Vadot #define IMX_SC_R_USB_1_PHY		24
41c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_WARP		25
427ef62cebSEmmanuel Vadot #define IMX_SC_R_V2X_MU_0		26
437ef62cebSEmmanuel Vadot #define IMX_SC_R_V2X_MU_1		27
44c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_VIDEO0		28
45c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_VIDEO1		29
46c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_FRAC0		30
477ef62cebSEmmanuel Vadot #define IMX_SC_R_V2X_MU_2		31
48c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0			32
49c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_2_PID0		33
50c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_PLL_0		34
51c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_PLL_1		35
52c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_BLIT0		36
53c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_BLIT1		37
54c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_BLIT2		38
55c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_BLIT_OUT		39
567ef62cebSEmmanuel Vadot #define IMX_SC_R_V2X_MU_3		40
577ef62cebSEmmanuel Vadot #define IMX_SC_R_V2X_MU_4		41
58c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_WARP		42
59*8bab661aSEmmanuel Vadot #define IMX_SC_R_STM			43
607ef62cebSEmmanuel Vadot #define IMX_SC_R_SECVIO			44
61c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_VIDEO0		45
62c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_VIDEO1		46
63c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_FRAC0		47
64*8bab661aSEmmanuel Vadot #define IMX_SC_R_V2X			48
65c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1			49
66*8bab661aSEmmanuel Vadot #define IMX_SC_R_UNUSED14		50
67c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_PLL_0		51
68c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_PLL_1		52
69c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPI_0			53
70c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPI_1			54
71c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPI_2			55
72c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPI_3			56
73c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_0			57
74c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_1			58
75c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_2			59
76c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_3			60
77c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_4			61
78c66ec88fSEmmanuel Vadot #define IMX_SC_R_EMVSIM_0		62
79c66ec88fSEmmanuel Vadot #define IMX_SC_R_EMVSIM_1		63
80c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH0		64
81c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH1		65
82c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH2		66
83c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH3		67
84c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH4		68
85c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH5		69
86c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH6		70
87c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH7		71
88c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH8		72
89c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH9		73
90c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH10		74
91c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH11		75
92c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH12		76
93c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH13		77
94c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH14		78
95c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH15		79
96c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH16		80
97c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH17		81
98c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH18		82
99c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH19		83
100c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH20		84
101c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH21		85
102c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH22		86
103c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH23		87
104c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH24		88
105c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH25		89
106c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH26		90
107c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH27		91
108c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH28		92
109c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH29		93
110c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH30		94
111c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH31		95
112c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_0			96
113c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_1			97
114c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_2			98
115c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_3			99
116c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_4			100
117c66ec88fSEmmanuel Vadot #define IMX_SC_R_ADC_0			101
118c66ec88fSEmmanuel Vadot #define IMX_SC_R_ADC_1			102
119c66ec88fSEmmanuel Vadot #define IMX_SC_R_FTM_0			103
120c66ec88fSEmmanuel Vadot #define IMX_SC_R_FTM_1			104
121c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAN_0			105
122c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAN_1			106
123c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAN_2			107
1245def4c47SEmmanuel Vadot #define IMX_SC_R_CAN(x)			(IMX_SC_R_CAN_0 + (x))
125c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH0		108
126c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH1		109
127c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH2		110
128c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH3		111
129c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH4		112
130c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH5		113
131c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH6		114
132c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH7		115
133c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH8		116
134c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH9		117
135c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH10		118
136c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH11		119
137c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH12		120
138c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH13		121
139c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH14		122
140c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH15		123
141c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH16		124
142c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH17		125
143c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH18		126
144c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH19		127
145c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH20		128
146c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH21		129
147c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH22		130
148c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH23		131
149c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH24		132
150c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH25		133
151c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH26		134
152c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH27		135
153c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH28		136
154c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH29		137
155c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH30		138
156c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH31		139
157*8bab661aSEmmanuel Vadot #define IMX_SC_R_V2X_PID0		140
158*8bab661aSEmmanuel Vadot #define IMX_SC_R_V2X_PID1		141
159*8bab661aSEmmanuel Vadot #define IMX_SC_R_V2X_PID2		142
160*8bab661aSEmmanuel Vadot #define IMX_SC_R_V2X_PID3		143
161c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_0_PID0		144
162c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_0_PID1		145
163c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_0_PID2		146
164c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_0_PID3		147
165c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_1_PID0		148
166c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_1_PID1		149
167c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_1_PID2		150
168c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_1_PID3		151
169c66ec88fSEmmanuel Vadot #define IMX_SC_R_PCIE_A			152
170c66ec88fSEmmanuel Vadot #define IMX_SC_R_SERDES_0		153
171c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_0		154
172c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_1		155
173c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_2		156
174c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_3		157
175c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_4		158
176c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_5		159
177c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_6		160
178c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_7		161
179c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_8		162
180c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_9		163
181c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_10		164
182c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_11		165
183c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_12		166
184c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_13		167
185c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_14		168
186c66ec88fSEmmanuel Vadot #define IMX_SC_R_PCIE_B			169
187c66ec88fSEmmanuel Vadot #define IMX_SC_R_SATA_0			170
188c66ec88fSEmmanuel Vadot #define IMX_SC_R_SERDES_1		171
189*8bab661aSEmmanuel Vadot #define IMX_SC_R_HSIO_GPIO_0		172
190c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_15		173
191c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_16		174
192c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_17		175
193c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_18		176
194c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_19		177
195c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_20		178
196c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_21		179
197c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_22		180
198c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_23		181
199c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_24		182
200c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_25		183
201c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_26		184
202c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_27		185
203c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_28		186
204c66ec88fSEmmanuel Vadot #define IMX_SC_R_LCD_0			187
205c66ec88fSEmmanuel Vadot #define IMX_SC_R_LCD_0_PWM_0		188
206c66ec88fSEmmanuel Vadot #define IMX_SC_R_LCD_0_I2C_0		189
207c66ec88fSEmmanuel Vadot #define IMX_SC_R_LCD_0_I2C_1		190
208c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_0			191
209c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_1			192
210c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_2			193
211c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_3			194
212c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_4			195
213c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_5			196
214c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_6			197
215c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_7			198
216c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_0			199
217c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_1			200
218c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_2			201
219c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_3			202
220c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_4			203
221c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_5			204
222c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_6			205
223c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_7			206
224c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_0			207
225c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_1			208
226c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_2			209
227c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_3			210
228c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_4			211
229c66ec88fSEmmanuel Vadot #define IMX_SC_R_KPP			212
230c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_0A			213
231c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_1A			214
232c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_2A			215
233c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_3A			216
234c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_4A			217
235c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_5A			218
236c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_6A			219
237c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_7A			220
238c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_8A			221
239c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_9A			222
240c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_10A			223
241c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_11A			224
242c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_12A			225
243c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_13A			226
244c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_5B			227
245c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_6B			228
246c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_7B			229
247c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_8B			230
248c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_9B			231
249c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_10B			232
250c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_11B			233
251c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_12B			234
252c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_13B			235
253c66ec88fSEmmanuel Vadot #define IMX_SC_R_ROM_0			236
254c66ec88fSEmmanuel Vadot #define IMX_SC_R_FSPI_0			237
255c66ec88fSEmmanuel Vadot #define IMX_SC_R_FSPI_1			238
256*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_0			239
257*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_0_R0		240
258*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_0_R1		241
259*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_0_R2		242
260*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_0_R3		243
261*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_0_R4		244
262*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_0_R5		245
263*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_0_R6		246
264*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_0_R7		247
265c66ec88fSEmmanuel Vadot #define IMX_SC_R_SDHC_0			248
266c66ec88fSEmmanuel Vadot #define IMX_SC_R_SDHC_1			249
267c66ec88fSEmmanuel Vadot #define IMX_SC_R_SDHC_2			250
268c66ec88fSEmmanuel Vadot #define IMX_SC_R_ENET_0			251
269c66ec88fSEmmanuel Vadot #define IMX_SC_R_ENET_1			252
270c66ec88fSEmmanuel Vadot #define IMX_SC_R_MLB_0			253
271c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH0		254
272c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH1		255
273c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH2		256
274c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH3		257
275c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH4		258
276c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_0			259
277c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_1			260
278c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_0_PHY		261
279c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_2			262
280c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_2_PHY		263
281c66ec88fSEmmanuel Vadot #define IMX_SC_R_DTCP			264
282c66ec88fSEmmanuel Vadot #define IMX_SC_R_NAND			265
283c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_0			266
284c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_0_PWM_0		267
285c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_0_I2C_0		268
286c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_0_I2C_1		269
287c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_1			270
288c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_1_PWM_0		271
289c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_1_I2C_0		272
290c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_1_I2C_1		273
291c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_2			274
292c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_2_PWM_0		275
293c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_2_I2C_0		276
294c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_2_I2C_1		277
295*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_PID0		278
296*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_PID1		279
297*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_PID2		280
298*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_PID3		281
299*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_PID4		282
300*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_RGPIO		283
301*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_SEMA42		284
302*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_TPM		285
303*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_PIT		286
304*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_UART		287
305*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_I2C		288
306*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_INTMUX		289
307*8bab661aSEmmanuel Vadot #define IMX_SC_R_ENET_0_A0		290
308*8bab661aSEmmanuel Vadot #define IMX_SC_R_ENET_0_A1		291
309*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_MU_0B		292
310*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_MU_0A0		293
311*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_MU_0A1		294
312*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_MU_0A2		295
313*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_MU_0A3		296
314*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_0_MU_1A		297
315*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_PID0		298
316*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_PID1		299
317*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_PID2		300
318*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_PID3		301
319*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_PID4		302
320*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_RGPIO		303
321*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_SEMA42		304
322*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_TPM		305
323*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_PIT		306
324*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_UART		307
325*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_I2C		308
326*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_INTMUX		309
327*8bab661aSEmmanuel Vadot #define IMX_SC_R_UNUSED17		310
328*8bab661aSEmmanuel Vadot #define IMX_SC_R_UNUSED18		311
329*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_MU_0B		312
330*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_MU_0A0		313
331*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_MU_0A1		314
332*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_MU_0A2		315
333*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_MU_0A3		316
334*8bab661aSEmmanuel Vadot #define IMX_SC_R_MCU_1_MU_1A		317
335c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_0			318
336c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_1			319
337c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_2			320
338*8bab661aSEmmanuel Vadot #define IMX_SC_R_IRQSTR_AP_0		321
339c66ec88fSEmmanuel Vadot #define IMX_SC_R_IRQSTR_DSP		322
340c66ec88fSEmmanuel Vadot #define IMX_SC_R_ELCDIF_PLL		323
341c66ec88fSEmmanuel Vadot #define IMX_SC_R_OCRAM			324
342c66ec88fSEmmanuel Vadot #define IMX_SC_R_AUDIO_PLL_0		325
343c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0			326
344c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0_PWM_0		327
345c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0_PWM_1		328
346c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0_I2C_0		329
347c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0_PLL		330
348c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1			331
349c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1_PWM_0		332
350c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1_PWM_1		333
351c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1_I2C_0		334
352c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1_PLL		335
353c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID0		336
354c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID1		337
355c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID2		338
356c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID3		339
357c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID4		340
358c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_SEMA42		341
359c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_TPM			342
360c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PIT			343
361c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_UART		344
362c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_I2C			345
363c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0B		346
364c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0A0		347
365c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0A1		348
366c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0A2		349
367c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0A3		350
368c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_1A		351
369c66ec88fSEmmanuel Vadot #define IMX_SC_R_SYSCNT_RD		352
370c66ec88fSEmmanuel Vadot #define IMX_SC_R_SYSCNT_CMP		353
371c66ec88fSEmmanuel Vadot #define IMX_SC_R_DEBUG			354
372c66ec88fSEmmanuel Vadot #define IMX_SC_R_SYSTEM			355
373c66ec88fSEmmanuel Vadot #define IMX_SC_R_SNVS			356
374c66ec88fSEmmanuel Vadot #define IMX_SC_R_OTP			357
375c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID0		358
376c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID1		359
377c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID2		360
378c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID3		361
379c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID4		362
380c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID5		363
381c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID6		364
382c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID7		365
383*8bab661aSEmmanuel Vadot #define IMX_SC_R_ENET_0_A2		366
384*8bab661aSEmmanuel Vadot #define IMX_SC_R_ENET_1_A0		367
385*8bab661aSEmmanuel Vadot #define IMX_SC_R_ENET_1_A1		368
386*8bab661aSEmmanuel Vadot #define IMX_SC_R_ENET_1_A2		369
387*8bab661aSEmmanuel Vadot #define IMX_SC_R_ENET_1_A3		370
388*8bab661aSEmmanuel Vadot #define IMX_SC_R_ENET_1_A4		371
389c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH0		372
390c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH1		373
391c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH2		374
392c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH3		375
393c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH4		376
394*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_0_CH0		377
395*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_0_CH1		378
396*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_0_CH2		379
397*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_0_CH3		380
398*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_0_CH4		381
399*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_0_CH5		382
400*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_0_CH6		383
401*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_0_CH7		384
402*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_DEC_S0		385
403*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_DEC_S1		386
404*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_DEC_S2		387
405*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_DEC_S3		388
406*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_ENC_S0		389
407*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_ENC_S1		390
408*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_ENC_S2		391
409*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_ENC_S3		392
410c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_0			393
411c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_0_PWM_0		394
412c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_0_I2C_0		395
413c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_0_I2C_1		396
414c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_1			397
415c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_1_PWM_0		398
416c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_1_I2C_0		399
417c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_1_I2C_1		400
418c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_0			401
419c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_0_PWM_0		402
420c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_0_I2C_0		403
421c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_1			404
422c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_1_PWM_0		405
423c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_1_I2C_0		406
424c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI			407
425c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_I2S		408
426c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_I2C_0		409
427c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_PLL_0		410
428c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_RX		411
429c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_RX_BYPASS		412
430c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_RX_I2C_0		413
431c66ec88fSEmmanuel Vadot #define IMX_SC_R_ASRC_0			414
432c66ec88fSEmmanuel Vadot #define IMX_SC_R_ESAI_0			415
433c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPDIF_0		416
434c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPDIF_1		417
435c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_3			418
436c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_4			419
437c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_5			420
438c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_5			421
439c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_6			422
440c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_7			423
441c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_8			424
442c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_9			425
443c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_10			426
444c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH5		427
445c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH6		428
446c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH7		429
447c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH8		430
448c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH9		431
449c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH10		432
450c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH11		433
451c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH12		434
452c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH13		435
453c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH14		436
454c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH15		437
455c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH16		438
456c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH17		439
457c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH18		440
458c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH19		441
459c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH20		442
460c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH21		443
461c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH22		444
462c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH23		445
463c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH24		446
464c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH25		447
465c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH26		448
466c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH27		449
467c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH28		450
468c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH29		451
469c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH30		452
470c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH31		453
471c66ec88fSEmmanuel Vadot #define IMX_SC_R_ASRC_1			454
472c66ec88fSEmmanuel Vadot #define IMX_SC_R_ESAI_1			455
473c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_6			456
474c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_7			457
475c66ec88fSEmmanuel Vadot #define IMX_SC_R_AMIX			458
476c66ec88fSEmmanuel Vadot #define IMX_SC_R_MQS_0			459
477c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH0		460
478c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH1		461
479c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH2		462
480c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH3		463
481c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH4		464
482c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH5		465
483c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH6		466
484c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH7		467
485c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH8		468
486c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH9		469
487c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH10		470
488c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH11		471
489c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH12		472
490c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH13		473
491c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH14		474
492c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH15		475
493c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH16		476
494c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH17		477
495c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH18		478
496c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH19		479
497c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH20		480
498c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH21		481
499c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH22		482
500c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH23		483
501c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH24		484
502c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH25		485
503c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH26		486
504c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH27		487
505c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH28		488
506c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH29		489
507c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH30		490
508c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH31		491
509c66ec88fSEmmanuel Vadot #define IMX_SC_R_AUDIO_PLL_1		492
510c66ec88fSEmmanuel Vadot #define IMX_SC_R_AUDIO_CLK_0		493
511c66ec88fSEmmanuel Vadot #define IMX_SC_R_AUDIO_CLK_1		494
512c66ec88fSEmmanuel Vadot #define IMX_SC_R_MCLK_OUT_0		495
513c66ec88fSEmmanuel Vadot #define IMX_SC_R_MCLK_OUT_1		496
514c66ec88fSEmmanuel Vadot #define IMX_SC_R_PMIC_0			497
515c66ec88fSEmmanuel Vadot #define IMX_SC_R_PMIC_1			498
516c66ec88fSEmmanuel Vadot #define IMX_SC_R_SECO			499
517c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR1		500
518c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR2		501
519c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR3		502
520c66ec88fSEmmanuel Vadot #define IMX_SC_R_SECO_MU_2		503
521c66ec88fSEmmanuel Vadot #define IMX_SC_R_SECO_MU_3		504
522c66ec88fSEmmanuel Vadot #define IMX_SC_R_SECO_MU_4		505
523c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_RX_PWM_0		506
524*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_2			507
525*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_2_0			508
526*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_2_1			509
527*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_2_2			510
528*8bab661aSEmmanuel Vadot #define IMX_SC_R_AP_2_3			511
529c66ec88fSEmmanuel Vadot #define IMX_SC_R_DSP			512
530c66ec88fSEmmanuel Vadot #define IMX_SC_R_DSP_RAM		513
531c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR1_OUT		514
532c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR2_OUT		515
533c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR3_OUT		516
534c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_DEC_0		517
535c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_ENC_0		518
536c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR0		519
537c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR0_OUT		520
538c66ec88fSEmmanuel Vadot #define IMX_SC_R_PMIC_2			521
539c66ec88fSEmmanuel Vadot #define IMX_SC_R_DBLOGIC		522
540c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_PLL_1		523
541c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R0		524
542c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R1		525
543c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R2		526
544c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R3		527
545c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R4		528
546c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R5		529
547c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R6		530
548c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R7		531
549*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_DEC_MP		532
550*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_0_ENC_MP		533
551c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_TS_0		534
552c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_MU_0		535
553c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_MU_1		536
554c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_MU_2		537
555c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_MU_3		538
556c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_ENC_1		539
557c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU			540
558c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_5_CH0		541
559c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_5_CH1		542
560c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_5_CH2		543
561c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_5_CH3		544
562c66ec88fSEmmanuel Vadot #define IMX_SC_R_ATTESTATION		545
563c66ec88fSEmmanuel Vadot #define IMX_SC_R_LAST			546
564c66ec88fSEmmanuel Vadot 
565c66ec88fSEmmanuel Vadot /*
566c66ec88fSEmmanuel Vadot  * Defines for SC PM CLK
567c66ec88fSEmmanuel Vadot  */
568c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_SLV_BUS		0	/* Slave bus clock */
569c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MST_BUS		1	/* Master bus clock */
570c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_PER		2	/* Peripheral clock */
571c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_PHY		3	/* Phy clock */
572c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC		4	/* Misc clock */
573c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC0		0	/* Misc 0 clock */
574c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC1		1	/* Misc 1 clock */
575c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC2		2	/* Misc 2 clock */
576c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC3		3	/* Misc 3 clock */
577c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC4		4	/* Misc 4 clock */
578c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_CPU		2	/* CPU clock */
579c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_PLL		4	/* PLL */
580c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_BYPASS		4	/* Bypass clock */
581c66ec88fSEmmanuel Vadot 
582c66ec88fSEmmanuel Vadot /*
583*8bab661aSEmmanuel Vadot  * Compatibility defines for sc_rsrc_t
584*8bab661aSEmmanuel Vadot  */
585*8bab661aSEmmanuel Vadot #define IMX_SC_R_A35			IMX_SC_R_AP_2
586*8bab661aSEmmanuel Vadot #define IMX_SC_R_A35_0			IMX_SC_R_AP_2_0
587*8bab661aSEmmanuel Vadot #define IMX_SC_R_A35_1			IMX_SC_R_AP_2_1
588*8bab661aSEmmanuel Vadot #define IMX_SC_R_A35_2			IMX_SC_R_AP_2_2
589*8bab661aSEmmanuel Vadot #define IMX_SC_R_A35_3			IMX_SC_R_AP_2_3
590*8bab661aSEmmanuel Vadot #define IMX_SC_R_A53			IMX_SC_R_AP_0
591*8bab661aSEmmanuel Vadot #define IMX_SC_R_A53_0			IMX_SC_R_AP_0_0
592*8bab661aSEmmanuel Vadot #define IMX_SC_R_A53_1			IMX_SC_R_AP_0_1
593*8bab661aSEmmanuel Vadot #define IMX_SC_R_A53_2			IMX_SC_R_AP_0_2
594*8bab661aSEmmanuel Vadot #define IMX_SC_R_A53_3			IMX_SC_R_AP_0_3
595*8bab661aSEmmanuel Vadot #define IMX_SC_R_A72			IMX_SC_R_AP_1
596*8bab661aSEmmanuel Vadot #define IMX_SC_R_A72_0			IMX_SC_R_AP_1_0
597*8bab661aSEmmanuel Vadot #define IMX_SC_R_A72_1			IMX_SC_R_AP_1_1
598*8bab661aSEmmanuel Vadot #define IMX_SC_R_A72_2			IMX_SC_R_AP_1_2
599*8bab661aSEmmanuel Vadot #define IMX_SC_R_A72_3			IMX_SC_R_AP_1_3
600*8bab661aSEmmanuel Vadot #define IMX_SC_R_GIC			IMX_SC_R_GIC_0
601*8bab661aSEmmanuel Vadot #define IMX_SC_R_HSIO_GPIO		IMX_SC_R_HSIO_GPIO_0
602*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE			IMX_SC_R_IEE_0
603*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_R0			IMX_SC_R_IEE_0_R0
604*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_R1			IMX_SC_R_IEE_0_R1
605*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_R2			IMX_SC_R_IEE_0_R2
606*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_R3			IMX_SC_R_IEE_0_R3
607*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_R4			IMX_SC_R_IEE_0_R4
608*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_R5			IMX_SC_R_IEE_0_R5
609*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_R6			IMX_SC_R_IEE_0_R6
610*8bab661aSEmmanuel Vadot #define IMX_SC_R_IEE_R7			IMX_SC_R_IEE_0_R7
611*8bab661aSEmmanuel Vadot #define IMX_SC_R_IRQSTR_M4_0		IMX_SC_R_IRQSTR_MCU_0
612*8bab661aSEmmanuel Vadot #define IMX_SC_R_IRQSTR_M4_1		IMX_SC_R_IRQSTR_MCU_1
613*8bab661aSEmmanuel Vadot #define IMX_SC_R_IRQSTR_SCU2		IMX_SC_R_IRQSTR_AP_0
614*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_CH0		IMX_SC_R_ISI_0_CH0
615*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_CH1		IMX_SC_R_ISI_0_CH1
616*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_CH2		IMX_SC_R_ISI_0_CH2
617*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_CH3		IMX_SC_R_ISI_0_CH3
618*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_CH4		IMX_SC_R_ISI_0_CH4
619*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_CH5		IMX_SC_R_ISI_0_CH5
620*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_CH6		IMX_SC_R_ISI_0_CH6
621*8bab661aSEmmanuel Vadot #define IMX_SC_R_ISI_CH7		IMX_SC_R_ISI_0_CH7
622*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_I2C		IMX_SC_R_MCU_0_I2C
623*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_INTMUX		IMX_SC_R_MCU_0_INTMUX
624*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0A0		IMX_SC_R_MCU_0_MU_0A0
625*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0A1		IMX_SC_R_MCU_0_MU_0A1
626*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0A2		IMX_SC_R_MCU_0_MU_0A2
627*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0A3		IMX_SC_R_MCU_0_MU_0A3
628*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0B		IMX_SC_R_MCU_0_MU_0B
629*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_1A		IMX_SC_R_MCU_0_MU_1A
630*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_PID0		IMX_SC_R_MCU_0_PID0
631*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_PID1		IMX_SC_R_MCU_0_PID1
632*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_PID2		IMX_SC_R_MCU_0_PID2
633*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_PID3		IMX_SC_R_MCU_0_PID3
634*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_PID4		IMX_SC_R_MCU_0_PID4
635*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_PIT		IMX_SC_R_MCU_0_PIT
636*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_RGPIO		IMX_SC_R_MCU_0_RGPIO
637*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_SEMA42		IMX_SC_R_MCU_0_SEMA42
638*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_TPM		IMX_SC_R_MCU_0_TPM
639*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_0_UART		IMX_SC_R_MCU_0_UART
640*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_I2C		IMX_SC_R_MCU_1_I2C
641*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_INTMUX		IMX_SC_R_MCU_1_INTMUX
642*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0A0		IMX_SC_R_MCU_1_MU_0A0
643*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0A1		IMX_SC_R_MCU_1_MU_0A1
644*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0A2		IMX_SC_R_MCU_1_MU_0A2
645*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0A3		IMX_SC_R_MCU_1_MU_0A3
646*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0B		IMX_SC_R_MCU_1_MU_0B
647*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_1A		IMX_SC_R_MCU_1_MU_1A
648*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_PID0		IMX_SC_R_MCU_1_PID0
649*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_PID1		IMX_SC_R_MCU_1_PID1
650*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_PID2		IMX_SC_R_MCU_1_PID2
651*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_PID3		IMX_SC_R_MCU_1_PID3
652*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_PID4		IMX_SC_R_MCU_1_PID4
653*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_PIT		IMX_SC_R_MCU_1_PIT
654*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_RGPIO		IMX_SC_R_MCU_1_RGPIO
655*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_SEMA42		IMX_SC_R_MCU_1_SEMA42
656*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_TPM		IMX_SC_R_MCU_1_TPM
657*8bab661aSEmmanuel Vadot #define IMX_SC_R_M4_1_UART		IMX_SC_R_MCU_1_UART
658*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_MP		IMX_SC_R_MJPEG_0_DEC_MP
659*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_S0		IMX_SC_R_MJPEG_0_DEC_S0
660*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_S1		IMX_SC_R_MJPEG_0_DEC_S1
661*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_S2		IMX_SC_R_MJPEG_0_DEC_S2
662*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_S3		IMX_SC_R_MJPEG_0_DEC_S3
663*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_MP		IMX_SC_R_MJPEG_0_ENC_MP
664*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_S0		IMX_SC_R_MJPEG_0_ENC_S0
665*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_S1		IMX_SC_R_MJPEG_0_ENC_S1
666*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_S2		IMX_SC_R_MJPEG_0_ENC_S2
667*8bab661aSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_S3		IMX_SC_R_MJPEG_0_ENC_S3
668*8bab661aSEmmanuel Vadot #define IMX_SC_R_PERF			IMX_SC_R_PERF_0
669*8bab661aSEmmanuel Vadot #define IMX_SC_R_SMMU			IMX_SC_R_SMMU_0
670*8bab661aSEmmanuel Vadot #define IMX_SC_R_VPU_UART		IMX_SC_R_ENET_0_A2
671*8bab661aSEmmanuel Vadot #define IMX_SC_R_VPUCORE		IMX_SC_R_ENET_1_A0
672*8bab661aSEmmanuel Vadot #define IMX_SC_R_VPUCORE_0		IMX_SC_R_ENET_1_A1
673*8bab661aSEmmanuel Vadot #define IMX_SC_R_VPUCORE_1		IMX_SC_R_ENET_1_A2
674*8bab661aSEmmanuel Vadot #define IMX_SC_R_VPUCORE_2		IMX_SC_R_ENET_1_A3
675*8bab661aSEmmanuel Vadot #define IMX_SC_R_VPUCORE_3		IMX_SC_R_ENET_1_A4
676*8bab661aSEmmanuel Vadot #define IMX_SC_R_UNUSED1		IMX_SC_R_V2X_PID0
677*8bab661aSEmmanuel Vadot #define IMX_SC_R_UNUSED2		IMX_SC_R_V2X_PID1
678*8bab661aSEmmanuel Vadot #define IMX_SC_R_UNUSED3		IMX_SC_R_V2X_PID2
679*8bab661aSEmmanuel Vadot #define IMX_SC_R_UNUSED4		IMX_SC_R_V2X_PID3
680*8bab661aSEmmanuel Vadot 
681*8bab661aSEmmanuel Vadot /*
682c66ec88fSEmmanuel Vadot  * Defines for SC CONTROL
683c66ec88fSEmmanuel Vadot  */
684c66ec88fSEmmanuel Vadot #define IMX_SC_C_TEMP				0
685c66ec88fSEmmanuel Vadot #define IMX_SC_C_TEMP_HI			1
686c66ec88fSEmmanuel Vadot #define IMX_SC_C_TEMP_LOW			2
687c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST1_ADDR		3
688c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST2_ADDR		4
689c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST_ENB		5
690c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST1_ENB		6
691c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST2_ENB		7
692c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_SLV1_ADDR		8
693c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_SLV2_ADDR		9
694c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST_VLD		10
695c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST1_VLD		11
696c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST2_VLD		12
697c66ec88fSEmmanuel Vadot #define IMX_SC_C_SINGLE_MODE			13
698c66ec88fSEmmanuel Vadot #define IMX_SC_C_ID				14
699c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_CLK_POLARITY		15
700c66ec88fSEmmanuel Vadot #define IMX_SC_C_LINESTATE			16
701c66ec88fSEmmanuel Vadot #define IMX_SC_C_PCIE_G_RST			17
702c66ec88fSEmmanuel Vadot #define IMX_SC_C_PCIE_BUTTON_RST		18
703c66ec88fSEmmanuel Vadot #define IMX_SC_C_PCIE_PERST			19
704c66ec88fSEmmanuel Vadot #define IMX_SC_C_PHY_RESET			20
705c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_RATE_CORRECTION	21
706c66ec88fSEmmanuel Vadot #define IMX_SC_C_PANIC				22
707c66ec88fSEmmanuel Vadot #define IMX_SC_C_PRIORITY_GROUP			23
708c66ec88fSEmmanuel Vadot #define IMX_SC_C_TXCLK				24
709c66ec88fSEmmanuel Vadot #define IMX_SC_C_CLKDIV				25
710c66ec88fSEmmanuel Vadot #define IMX_SC_C_DISABLE_50			26
711c66ec88fSEmmanuel Vadot #define IMX_SC_C_DISABLE_125			27
712c66ec88fSEmmanuel Vadot #define IMX_SC_C_SEL_125			28
713c66ec88fSEmmanuel Vadot #define IMX_SC_C_MODE				29
714c66ec88fSEmmanuel Vadot #define IMX_SC_C_SYNC_CTRL0			30
715c66ec88fSEmmanuel Vadot #define IMX_SC_C_KACHUNK_CNT			31
716c66ec88fSEmmanuel Vadot #define IMX_SC_C_KACHUNK_SEL			32
717c66ec88fSEmmanuel Vadot #define IMX_SC_C_SYNC_CTRL1			33
718c66ec88fSEmmanuel Vadot #define IMX_SC_C_DPI_RESET			34
719c66ec88fSEmmanuel Vadot #define IMX_SC_C_MIPI_RESET			35
720c66ec88fSEmmanuel Vadot #define IMX_SC_C_DUAL_MODE			36
721c66ec88fSEmmanuel Vadot #define IMX_SC_C_VOLTAGE			37
722c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_SEL			38
723c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_SEL			39
724c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_AUDIO			40
725c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_PERIPH			41
726c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_IRQ			42
727c66ec88fSEmmanuel Vadot #define IMX_SC_C_RST0				43
728c66ec88fSEmmanuel Vadot #define IMX_SC_C_RST1				44
729c66ec88fSEmmanuel Vadot #define IMX_SC_C_SEL0				45
730c66ec88fSEmmanuel Vadot #define IMX_SC_C_CALIB0				46
731c66ec88fSEmmanuel Vadot #define IMX_SC_C_CALIB1				47
732c66ec88fSEmmanuel Vadot #define IMX_SC_C_CALIB2				48
733c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_DEBUG			49
734c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_DOZE			50
735c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_WAIT			51
736c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_STOP			52
737c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_STOP_MODE			53
738c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_STOP_ACK			54
739c66ec88fSEmmanuel Vadot #define IMX_SC_C_SYNC_CTRL			55
740c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_AUDIO_ALT			56
741c66ec88fSEmmanuel Vadot #define IMX_SC_C_DSP_BYP			57
742c66ec88fSEmmanuel Vadot #define IMX_SC_C_CLK_GEN_EN			58
743c66ec88fSEmmanuel Vadot #define IMX_SC_C_INTF_SEL			59
744c66ec88fSEmmanuel Vadot #define IMX_SC_C_RXC_DLY			60
745c66ec88fSEmmanuel Vadot #define IMX_SC_C_TIMER_SEL			61
746*8bab661aSEmmanuel Vadot #define IMX_SC_C_MISC0				62
747*8bab661aSEmmanuel Vadot #define IMX_SC_C_MISC1				63
748*8bab661aSEmmanuel Vadot #define IMX_SC_C_MISC2				64
749*8bab661aSEmmanuel Vadot #define IMX_SC_C_MISC3				65
750*8bab661aSEmmanuel Vadot #define IMX_SC_C_LAST				66
751c66ec88fSEmmanuel Vadot 
752c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_RSCRC_IMX_H */
753