xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/imx8mn-clock.h (revision 8bab661a3316d8bd9b9fbd11a3b4371b91507bd2)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright 2018-2019 NXP
4c66ec88fSEmmanuel Vadot  */
5c66ec88fSEmmanuel Vadot 
6c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_IMX8MN_H
7c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_IMX8MN_H
8c66ec88fSEmmanuel Vadot 
9c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DUMMY			0
10c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_32K				1
11c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_24M				2
12c66ec88fSEmmanuel Vadot #define IMX8MN_OSC_HDMI_CLK			3
13c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_EXT1				4
14c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_EXT2				5
15c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_EXT3				6
16c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_EXT4				7
17c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL1_REF_SEL		8
18c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL2_REF_SEL		9
19*8bab661aSEmmanuel Vadot #define IMX8MN_VIDEO_PLL_REF_SEL		10
20*8bab661aSEmmanuel Vadot #define IMX8MN_VIDEO_PLL1_REF_SEL		IMX8MN_VIDEO_PLL_REF_SEL
21c66ec88fSEmmanuel Vadot #define IMX8MN_DRAM_PLL_REF_SEL			11
22c66ec88fSEmmanuel Vadot #define IMX8MN_GPU_PLL_REF_SEL			12
23*8bab661aSEmmanuel Vadot #define IMX8MN_M7_ALT_PLL_REF_SEL		13
24*8bab661aSEmmanuel Vadot #define IMX8MN_VPU_PLL_REF_SEL			IMX8MN_M7_ALT_PLL_REF_SEL
25c66ec88fSEmmanuel Vadot #define IMX8MN_ARM_PLL_REF_SEL			14
26c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_REF_SEL			15
27c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_REF_SEL			16
28c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL3_REF_SEL			17
29c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL1			18
30c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL2			19
31*8bab661aSEmmanuel Vadot #define IMX8MN_VIDEO_PLL			20
32*8bab661aSEmmanuel Vadot #define IMX8MN_VIDEO_PLL1			IMX8MN_VIDEO_PLL
33c66ec88fSEmmanuel Vadot #define IMX8MN_DRAM_PLL				21
34c66ec88fSEmmanuel Vadot #define IMX8MN_GPU_PLL				22
35*8bab661aSEmmanuel Vadot #define IMX8MN_M7_ALT_PLL			23
36*8bab661aSEmmanuel Vadot #define IMX8MN_VPU_PLL				IMX8MN_M7_ALT_PLL
37c66ec88fSEmmanuel Vadot #define IMX8MN_ARM_PLL				24
38c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1				25
39c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2				26
40c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL3				27
41c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL1_BYPASS		28
42c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL2_BYPASS		29
43*8bab661aSEmmanuel Vadot #define IMX8MN_VIDEO_PLL_BYPASS			30
44*8bab661aSEmmanuel Vadot #define IMX8MN_VIDEO_PLL1_BYPASS		IMX8MN_VIDEO_PLL_BYPASS
45c66ec88fSEmmanuel Vadot #define IMX8MN_DRAM_PLL_BYPASS			31
46c66ec88fSEmmanuel Vadot #define IMX8MN_GPU_PLL_BYPASS			32
47*8bab661aSEmmanuel Vadot #define IMX8MN_M7_ALT_PLL_BYPASS		33
48*8bab661aSEmmanuel Vadot #define IMX8MN_VPU_PLL_BYPASS			IMX8MN_M7_ALT_PLL_BYPASS
49c66ec88fSEmmanuel Vadot #define IMX8MN_ARM_PLL_BYPASS			34
50c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_BYPASS			35
51c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_BYPASS			36
52c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL3_BYPASS			37
53c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL1_OUT			38
54c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL2_OUT			39
55*8bab661aSEmmanuel Vadot #define IMX8MN_VIDEO_PLL_OUT			40
56*8bab661aSEmmanuel Vadot #define IMX8MN_VIDEO_PLL1_OUT			IMX8MN_VIDEO_PLL_OUT
57c66ec88fSEmmanuel Vadot #define IMX8MN_DRAM_PLL_OUT			41
58c66ec88fSEmmanuel Vadot #define IMX8MN_GPU_PLL_OUT			42
59*8bab661aSEmmanuel Vadot #define IMX8MN_M7_ALT_PLL_OUT			43
60*8bab661aSEmmanuel Vadot #define IMX8MN_VPU_PLL_OUT			IMX8MN_M7_ALT_PLL_OUT
61c66ec88fSEmmanuel Vadot #define IMX8MN_ARM_PLL_OUT			44
62c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_OUT			45
63c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_OUT			46
64c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL3_OUT			47
65c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_40M			48
66c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_80M			49
67c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_100M			50
68c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_133M			51
69c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_160M			52
70c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_200M			53
71c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_266M			54
72c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_400M			55
73c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_800M			56
74c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_50M			57
75c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_100M			58
76c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_125M			59
77c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_166M			60
78c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_200M			61
79c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_250M			62
80c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_333M			63
81c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_500M			64
82c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_1000M			65
83c66ec88fSEmmanuel Vadot 
84c66ec88fSEmmanuel Vadot /* CORE CLOCK ROOT */
85c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_A53_SRC			66
86c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE_SRC			67
87c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_SHADER_SRC		68
88c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_A53_CG			69
89c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE_CG			70
90c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_SHADER_CG		71
91c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_A53_DIV			72
92c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE_DIV			73
93c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_SHADER_DIV		74
94c66ec88fSEmmanuel Vadot 
95c66ec88fSEmmanuel Vadot /* BUS CLOCK ROOT */
96c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_MAIN_AXI			75
97c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET_AXI			76
98c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NAND_USDHC_BUS		77
99c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_AXI			78
100c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_APB			79
101c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USB_BUS			80
102c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_AXI			81
103c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_AHB			82
104c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NOC				83
105c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_AHB				84
106c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_AUDIO_AHB			85
107c66ec88fSEmmanuel Vadot 
108c66ec88fSEmmanuel Vadot /* IPG CLOCK ROOT */
109c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_IPG_ROOT			86
110c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_IPG_AUDIO_ROOT		87
111c66ec88fSEmmanuel Vadot 
112c66ec88fSEmmanuel Vadot /* IP */
113c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DRAM_CORE			88
114c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DRAM_ALT			89
115c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DRAM_APB			90
116c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DRAM_ALT_ROOT		91
117c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_PIXEL			92
118c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI2				93
119c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI3				94
120c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI5				95
121c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI6				96
122c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SPDIF1			97
123c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET_REF			98
124c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET_TIMER			99
125c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET_PHY_REF			100
126c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NAND				101
127c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_QSPI				102
128c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC1			103
129c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC2			104
130c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C1				105
131c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C2				106
132c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C3				107
133c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C4				108
134c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART1			109
135c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART2			110
136c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART3			111
137c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART4			112
138c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USB_CORE_REF			113
139c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USB_PHY_REF			114
140c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI1			115
141c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI2			116
142c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM1				117
143c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM2				118
144c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM3				119
145c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM4				120
146c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WDOG				121
147c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WRCLK			122
148c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CLKO1			123
149c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CLKO2			124
150c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DSI_CORE			125
151c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DSI_PHY_REF			126
152c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DSI_DBI			127
153c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC3			128
154c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CAMERA_PIXEL			129
155c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CSI1_PHY_REF			130
156c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CSI2_PHY_REF			131
157c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CSI2_ESC			132
158c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI3			133
159c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PDM				134
160c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI7				135
161c66ec88fSEmmanuel Vadot 
162c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI1_ROOT			136
163c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI2_ROOT			137
164c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI3_ROOT			138
165c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET1_ROOT			139
166c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO1_ROOT			140
167c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO2_ROOT			141
168c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO3_ROOT			142
169c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO4_ROOT			143
170c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO5_ROOT			144
171c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C1_ROOT			145
172c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C2_ROOT			146
173c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C3_ROOT			147
174c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C4_ROOT			148
175c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_MU_ROOT			149
176c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_OCOTP_ROOT			150
177c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM1_ROOT			151
178c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM2_ROOT			152
179c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM3_ROOT			153
180c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM4_ROOT			154
181c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_QSPI_ROOT			155
182c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NAND_ROOT			156
183c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI2_ROOT			157
184c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI2_IPG			158
185c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI3_ROOT			159
186c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI3_IPG			160
187c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI5_ROOT			161
188c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI5_IPG			162
189c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI6_ROOT			163
190c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI6_IPG			164
191c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI7_ROOT			165
192c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI7_IPG			166
193c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SDMA1_ROOT			167
194c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SDMA2_ROOT			168
195c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART1_ROOT			169
196c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART2_ROOT			170
197c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART3_ROOT			171
198c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART4_ROOT			172
199c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USB1_CTRL_ROOT		173
200c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC1_ROOT			174
201c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC2_ROOT			175
202c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WDOG1_ROOT			176
203c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WDOG2_ROOT			177
204c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WDOG3_ROOT			178
205c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_BUS_ROOT			179
206c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ASRC_ROOT			180
207c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU3D_ROOT			181
208c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PDM_ROOT			182
209c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PDM_IPG			183
210c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_AXI_ROOT		184
211c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_APB_ROOT		185
212c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_PIXEL_ROOT		186
213c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CAMERA_PIXEL_ROOT		187
214c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC3_ROOT			188
215c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SDMA3_ROOT			189
216c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_TMU_ROOT			190
217c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ARM				191
218c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NAND_USDHC_BUS_RAWNAND_CLK	192
219c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE_ROOT		193
220c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GIC				194
221c66ec88fSEmmanuel Vadot 
222c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_40M_CG			195
223c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_80M_CG			196
224c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_100M_CG			197
225c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_133M_CG			198
226c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_160M_CG			199
227c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_200M_CG			200
228c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_266M_CG			201
229c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_400M_CG			202
230c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_50M_CG			203
231c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_100M_CG			204
232c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_125M_CG			205
233c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_166M_CG			206
234c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_200M_CG			207
235c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_250M_CG			208
236c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_333M_CG			209
237c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_500M_CG			210
238c66ec88fSEmmanuel Vadot 
239c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SNVS_ROOT			211
240c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE			212
241c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_SHADER			213
242c66ec88fSEmmanuel Vadot 
243c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_A53_CORE			214
244c66ec88fSEmmanuel Vadot 
2455def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT1_SEL			215
2465def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT1_DIV			216
2475def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT1			217
2485def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT2_SEL			218
2495def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT2_DIV			219
2505def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT2			220
2515def4c47SEmmanuel Vadot 
252354d7675SEmmanuel Vadot #define IMX8MN_CLK_M7_CORE			221
253354d7675SEmmanuel Vadot 
254d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT_3M			222
255d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT1				223
256d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT1_ROOT			224
257d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT2				225
258d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT2_ROOT			226
259d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT3				227
260d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT3_ROOT			228
261d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT4				229
262d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT4_ROOT			230
263d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT5				231
264d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT5_ROOT			232
265d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT6				233
266d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT6_ROOT			234
267d5b0e70fSEmmanuel Vadot 
268d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_END				235
269c66ec88fSEmmanuel Vadot 
270c66ec88fSEmmanuel Vadot #endif
271