xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/imx7d-clock.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2014-2015 Freescale Semiconductor, Inc.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot 
6*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_IMX7D_H
7*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_IMX7D_H
8*c66ec88fSEmmanuel Vadot 
9*c66ec88fSEmmanuel Vadot #define IMX7D_OSC_24M_CLK		0
10*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ARM_MAIN		1
11*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ARM_MAIN_CLK		2
12*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ARM_MAIN_SRC		3
13*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ARM_MAIN_BYPASS	4
14*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN		5
15*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN_CLK		6
16*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN_SRC		7
17*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN_BYPASS	8
18*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN_480M		9
19*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN_240M		10
20*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN_120M		11
21*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN_480M_CLK	12
22*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN_240M_CLK	13
23*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_MAIN_120M_CLK	14
24*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD0_392M_CLK	15
25*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD0_196M		16
26*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD0_196M_CLK	17
27*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD1_332M_CLK	18
28*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD1_166M		19
29*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD1_166M_CLK	20
30*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD2_270M_CLK	21
31*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD2_135M		22
32*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD2_135M_CLK	23
33*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD3_CLK		24
34*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD4_CLK		25
35*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD5_CLK		26
36*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD6_CLK		27
37*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_SYS_PFD7_CLK		28
38*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN		29
39*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_CLK		30
40*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_SRC		31
41*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_BYPASS	32
42*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_500M	33
43*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_250M	34
44*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_125M	35
45*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_100M	36
46*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_50M		37
47*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_40M		38
48*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_25M		39
49*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_500M_CLK	40
50*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_250M_CLK	41
51*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_125M_CLK	42
52*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_100M_CLK	43
53*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_50M_CLK	44
54*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_40M_CLK	45
55*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_ENET_MAIN_25M_CLK	46
56*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_DRAM_MAIN		47
57*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_DRAM_MAIN_CLK		48
58*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_DRAM_MAIN_SRC		49
59*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_DRAM_MAIN_BYPASS	50
60*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_DRAM_MAIN_533M	51
61*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_DRAM_MAIN_533M_CLK	52
62*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_AUDIO_MAIN		53
63*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_AUDIO_MAIN_CLK	54
64*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_AUDIO_MAIN_SRC	55
65*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_AUDIO_MAIN_BYPASS	56
66*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_VIDEO_MAIN_CLK	57
67*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_VIDEO_MAIN		58
68*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_VIDEO_MAIN_SRC	59
69*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_VIDEO_MAIN_BYPASS	60
70*c66ec88fSEmmanuel Vadot #define IMX7D_USB_MAIN_480M_CLK		61
71*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_A7_ROOT_CLK		62
72*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_A7_ROOT_SRC		63
73*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_A7_ROOT_CG		64
74*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_A7_ROOT_DIV		65
75*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_M4_ROOT_CLK		66
76*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_M4_ROOT_SRC		67
77*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_M4_ROOT_CG		68
78*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_M4_ROOT_DIV		69
79*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_M0_ROOT_CLK		70	/* unused */
80*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_M0_ROOT_SRC		71	/* unused */
81*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_M0_ROOT_CG		72	/* unused */
82*c66ec88fSEmmanuel Vadot #define IMX7D_ARM_M0_ROOT_DIV		73	/* unused */
83*c66ec88fSEmmanuel Vadot #define IMX7D_MAIN_AXI_ROOT_CLK		74
84*c66ec88fSEmmanuel Vadot #define IMX7D_MAIN_AXI_ROOT_SRC		75
85*c66ec88fSEmmanuel Vadot #define IMX7D_MAIN_AXI_ROOT_CG		76
86*c66ec88fSEmmanuel Vadot #define IMX7D_MAIN_AXI_ROOT_DIV		77
87*c66ec88fSEmmanuel Vadot #define IMX7D_DISP_AXI_ROOT_CLK		78
88*c66ec88fSEmmanuel Vadot #define IMX7D_DISP_AXI_ROOT_SRC		79
89*c66ec88fSEmmanuel Vadot #define IMX7D_DISP_AXI_ROOT_CG		80
90*c66ec88fSEmmanuel Vadot #define IMX7D_DISP_AXI_ROOT_DIV		81
91*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_AXI_ROOT_CLK		82
92*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_AXI_ROOT_SRC		83
93*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_AXI_ROOT_CG		84
94*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_AXI_ROOT_DIV		85
95*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_USDHC_BUS_ROOT_CLK	86
96*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_USDHC_BUS_ROOT_SRC	87
97*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_USDHC_BUS_ROOT_CG	88
98*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_USDHC_BUS_ROOT_DIV	89
99*c66ec88fSEmmanuel Vadot #define IMX7D_AHB_CHANNEL_ROOT_CLK	90
100*c66ec88fSEmmanuel Vadot #define IMX7D_AHB_CHANNEL_ROOT_SRC	91
101*c66ec88fSEmmanuel Vadot #define IMX7D_AHB_CHANNEL_ROOT_CG	92
102*c66ec88fSEmmanuel Vadot #define IMX7D_AHB_CHANNEL_ROOT_DIV	93
103*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_PHYM_ROOT_CLK	94
104*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_PHYM_ROOT_SRC	95
105*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_PHYM_ROOT_CG		96
106*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_PHYM_ROOT_DIV	97
107*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_ROOT_CLK		98
108*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_ROOT_SRC		99
109*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_ROOT_CG		100
110*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_ROOT_DIV		101
111*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_PHYM_ALT_ROOT_CLK	102
112*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_PHYM_ALT_ROOT_SRC	103
113*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_PHYM_ALT_ROOT_CG	104
114*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_PHYM_ALT_ROOT_DIV	105
115*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_ALT_ROOT_CLK		106
116*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_ALT_ROOT_SRC		107
117*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_ALT_ROOT_CG		108
118*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_ALT_ROOT_DIV		109
119*c66ec88fSEmmanuel Vadot #define IMX7D_USB_HSIC_ROOT_CLK		110
120*c66ec88fSEmmanuel Vadot #define IMX7D_USB_HSIC_ROOT_SRC		111
121*c66ec88fSEmmanuel Vadot #define IMX7D_USB_HSIC_ROOT_CG		112
122*c66ec88fSEmmanuel Vadot #define IMX7D_USB_HSIC_ROOT_DIV		113
123*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_CTRL_ROOT_CLK	114
124*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_CTRL_ROOT_SRC	115
125*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_CTRL_ROOT_CG		116
126*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_CTRL_ROOT_DIV	117
127*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_PHY_ROOT_CLK		118
128*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_PHY_ROOT_SRC		119
129*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_PHY_ROOT_CG		120
130*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_PHY_ROOT_DIV		121
131*c66ec88fSEmmanuel Vadot #define IMX7D_EPDC_PIXEL_ROOT_CLK	122
132*c66ec88fSEmmanuel Vadot #define IMX7D_EPDC_PIXEL_ROOT_SRC	123
133*c66ec88fSEmmanuel Vadot #define IMX7D_EPDC_PIXEL_ROOT_CG	124
134*c66ec88fSEmmanuel Vadot #define IMX7D_EPDC_PIXEL_ROOT_DIV	125
135*c66ec88fSEmmanuel Vadot #define IMX7D_LCDIF_PIXEL_ROOT_CLK	126
136*c66ec88fSEmmanuel Vadot #define IMX7D_LCDIF_PIXEL_ROOT_SRC	127
137*c66ec88fSEmmanuel Vadot #define IMX7D_LCDIF_PIXEL_ROOT_CG	128
138*c66ec88fSEmmanuel Vadot #define IMX7D_LCDIF_PIXEL_ROOT_DIV	129
139*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DSI_ROOT_CLK		130
140*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DSI_ROOT_SRC		131
141*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DSI_ROOT_CG		132
142*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DSI_ROOT_DIV		133
143*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_CSI_ROOT_CLK		134
144*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_CSI_ROOT_SRC		135
145*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_CSI_ROOT_CG		136
146*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_CSI_ROOT_DIV		137
147*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DPHY_ROOT_CLK	138
148*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DPHY_ROOT_SRC	139
149*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DPHY_ROOT_CG		140
150*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DPHY_ROOT_DIV	141
151*c66ec88fSEmmanuel Vadot #define IMX7D_SAI1_ROOT_CLK		142
152*c66ec88fSEmmanuel Vadot #define IMX7D_SAI1_ROOT_SRC		143
153*c66ec88fSEmmanuel Vadot #define IMX7D_SAI1_ROOT_CG		144
154*c66ec88fSEmmanuel Vadot #define IMX7D_SAI1_ROOT_DIV		145
155*c66ec88fSEmmanuel Vadot #define IMX7D_SAI2_ROOT_CLK		146
156*c66ec88fSEmmanuel Vadot #define IMX7D_SAI2_ROOT_SRC		147
157*c66ec88fSEmmanuel Vadot #define IMX7D_SAI2_ROOT_CG		148
158*c66ec88fSEmmanuel Vadot #define IMX7D_SAI2_ROOT_DIV		149
159*c66ec88fSEmmanuel Vadot #define IMX7D_SAI3_ROOT_CLK		150
160*c66ec88fSEmmanuel Vadot #define IMX7D_SAI3_ROOT_SRC		151
161*c66ec88fSEmmanuel Vadot #define IMX7D_SAI3_ROOT_CG		152
162*c66ec88fSEmmanuel Vadot #define IMX7D_SAI3_ROOT_DIV		153
163*c66ec88fSEmmanuel Vadot #define IMX7D_SPDIF_ROOT_CLK		154
164*c66ec88fSEmmanuel Vadot #define IMX7D_SPDIF_ROOT_SRC		155
165*c66ec88fSEmmanuel Vadot #define IMX7D_SPDIF_ROOT_CG		156
166*c66ec88fSEmmanuel Vadot #define IMX7D_SPDIF_ROOT_DIV		157
167*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_IPG_ROOT_CLK        158
168*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_REF_ROOT_SRC	159
169*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_REF_ROOT_CG		160
170*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_REF_ROOT_DIV	161
171*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_TIME_ROOT_CLK	162
172*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_TIME_ROOT_SRC	163
173*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_TIME_ROOT_CG	164
174*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_TIME_ROOT_DIV	165
175*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_IPG_ROOT_CLK        166
176*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_REF_ROOT_SRC	167
177*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_REF_ROOT_CG		168
178*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_REF_ROOT_DIV	169
179*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_TIME_ROOT_CLK	170
180*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_TIME_ROOT_SRC	171
181*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_TIME_ROOT_CG	172
182*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_TIME_ROOT_DIV	173
183*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_PHY_REF_ROOT_CLK	174
184*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_PHY_REF_ROOT_SRC	175
185*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_PHY_REF_ROOT_CG	176
186*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_PHY_REF_ROOT_DIV	177
187*c66ec88fSEmmanuel Vadot #define IMX7D_EIM_ROOT_CLK		178
188*c66ec88fSEmmanuel Vadot #define IMX7D_EIM_ROOT_SRC		179
189*c66ec88fSEmmanuel Vadot #define IMX7D_EIM_ROOT_CG		180
190*c66ec88fSEmmanuel Vadot #define IMX7D_EIM_ROOT_DIV		181
191*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_ROOT_CLK		182
192*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_ROOT_SRC		183
193*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_ROOT_CG		184
194*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_ROOT_DIV		185
195*c66ec88fSEmmanuel Vadot #define IMX7D_QSPI_ROOT_CLK		186
196*c66ec88fSEmmanuel Vadot #define IMX7D_QSPI_ROOT_SRC		187
197*c66ec88fSEmmanuel Vadot #define IMX7D_QSPI_ROOT_CG		188
198*c66ec88fSEmmanuel Vadot #define IMX7D_QSPI_ROOT_DIV		189
199*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC1_ROOT_CLK		190
200*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC1_ROOT_SRC		191
201*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC1_ROOT_CG		192
202*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC1_ROOT_DIV		193
203*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC2_ROOT_CLK		194
204*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC2_ROOT_SRC		195
205*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC2_ROOT_CG		196
206*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC2_ROOT_DIV		197
207*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC3_ROOT_CLK		198
208*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC3_ROOT_SRC		199
209*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC3_ROOT_CG		200
210*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC3_ROOT_DIV		201
211*c66ec88fSEmmanuel Vadot #define IMX7D_CAN1_ROOT_CLK		202
212*c66ec88fSEmmanuel Vadot #define IMX7D_CAN1_ROOT_SRC		203
213*c66ec88fSEmmanuel Vadot #define IMX7D_CAN1_ROOT_CG		204
214*c66ec88fSEmmanuel Vadot #define IMX7D_CAN1_ROOT_DIV		205
215*c66ec88fSEmmanuel Vadot #define IMX7D_CAN2_ROOT_CLK		206
216*c66ec88fSEmmanuel Vadot #define IMX7D_CAN2_ROOT_SRC		207
217*c66ec88fSEmmanuel Vadot #define IMX7D_CAN2_ROOT_CG		208
218*c66ec88fSEmmanuel Vadot #define IMX7D_CAN2_ROOT_DIV		209
219*c66ec88fSEmmanuel Vadot #define IMX7D_I2C1_ROOT_CLK		210
220*c66ec88fSEmmanuel Vadot #define IMX7D_I2C1_ROOT_SRC		211
221*c66ec88fSEmmanuel Vadot #define IMX7D_I2C1_ROOT_CG		212
222*c66ec88fSEmmanuel Vadot #define IMX7D_I2C1_ROOT_DIV		213
223*c66ec88fSEmmanuel Vadot #define IMX7D_I2C2_ROOT_CLK		214
224*c66ec88fSEmmanuel Vadot #define IMX7D_I2C2_ROOT_SRC		215
225*c66ec88fSEmmanuel Vadot #define IMX7D_I2C2_ROOT_CG		216
226*c66ec88fSEmmanuel Vadot #define IMX7D_I2C2_ROOT_DIV		217
227*c66ec88fSEmmanuel Vadot #define IMX7D_I2C3_ROOT_CLK		218
228*c66ec88fSEmmanuel Vadot #define IMX7D_I2C3_ROOT_SRC		219
229*c66ec88fSEmmanuel Vadot #define IMX7D_I2C3_ROOT_CG		220
230*c66ec88fSEmmanuel Vadot #define IMX7D_I2C3_ROOT_DIV		221
231*c66ec88fSEmmanuel Vadot #define IMX7D_I2C4_ROOT_CLK		222
232*c66ec88fSEmmanuel Vadot #define IMX7D_I2C4_ROOT_SRC		223
233*c66ec88fSEmmanuel Vadot #define IMX7D_I2C4_ROOT_CG		224
234*c66ec88fSEmmanuel Vadot #define IMX7D_I2C4_ROOT_DIV		225
235*c66ec88fSEmmanuel Vadot #define IMX7D_UART1_ROOT_CLK		226
236*c66ec88fSEmmanuel Vadot #define IMX7D_UART1_ROOT_SRC		227
237*c66ec88fSEmmanuel Vadot #define IMX7D_UART1_ROOT_CG		228
238*c66ec88fSEmmanuel Vadot #define IMX7D_UART1_ROOT_DIV		229
239*c66ec88fSEmmanuel Vadot #define IMX7D_UART2_ROOT_CLK		230
240*c66ec88fSEmmanuel Vadot #define IMX7D_UART2_ROOT_SRC		231
241*c66ec88fSEmmanuel Vadot #define IMX7D_UART2_ROOT_CG		232
242*c66ec88fSEmmanuel Vadot #define IMX7D_UART2_ROOT_DIV		233
243*c66ec88fSEmmanuel Vadot #define IMX7D_UART3_ROOT_CLK		234
244*c66ec88fSEmmanuel Vadot #define IMX7D_UART3_ROOT_SRC		235
245*c66ec88fSEmmanuel Vadot #define IMX7D_UART3_ROOT_CG		236
246*c66ec88fSEmmanuel Vadot #define IMX7D_UART3_ROOT_DIV		237
247*c66ec88fSEmmanuel Vadot #define IMX7D_UART4_ROOT_CLK		238
248*c66ec88fSEmmanuel Vadot #define IMX7D_UART4_ROOT_SRC		239
249*c66ec88fSEmmanuel Vadot #define IMX7D_UART4_ROOT_CG		240
250*c66ec88fSEmmanuel Vadot #define IMX7D_UART4_ROOT_DIV		241
251*c66ec88fSEmmanuel Vadot #define IMX7D_UART5_ROOT_CLK		242
252*c66ec88fSEmmanuel Vadot #define IMX7D_UART5_ROOT_SRC		243
253*c66ec88fSEmmanuel Vadot #define IMX7D_UART5_ROOT_CG		244
254*c66ec88fSEmmanuel Vadot #define IMX7D_UART5_ROOT_DIV		245
255*c66ec88fSEmmanuel Vadot #define IMX7D_UART6_ROOT_CLK		246
256*c66ec88fSEmmanuel Vadot #define IMX7D_UART6_ROOT_SRC		247
257*c66ec88fSEmmanuel Vadot #define IMX7D_UART6_ROOT_CG		248
258*c66ec88fSEmmanuel Vadot #define IMX7D_UART6_ROOT_DIV		249
259*c66ec88fSEmmanuel Vadot #define IMX7D_UART7_ROOT_CLK		250
260*c66ec88fSEmmanuel Vadot #define IMX7D_UART7_ROOT_SRC		251
261*c66ec88fSEmmanuel Vadot #define IMX7D_UART7_ROOT_CG		252
262*c66ec88fSEmmanuel Vadot #define IMX7D_UART7_ROOT_DIV		253
263*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI1_ROOT_CLK		254
264*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI1_ROOT_SRC		255
265*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI1_ROOT_CG		256
266*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI1_ROOT_DIV		257
267*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI2_ROOT_CLK		258
268*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI2_ROOT_SRC		259
269*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI2_ROOT_CG		260
270*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI2_ROOT_DIV		261
271*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI3_ROOT_CLK		262
272*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI3_ROOT_SRC		263
273*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI3_ROOT_CG		264
274*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI3_ROOT_DIV		265
275*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI4_ROOT_CLK		266
276*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI4_ROOT_SRC		267
277*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI4_ROOT_CG		268
278*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI4_ROOT_DIV		269
279*c66ec88fSEmmanuel Vadot #define IMX7D_PWM1_ROOT_CLK		270
280*c66ec88fSEmmanuel Vadot #define IMX7D_PWM1_ROOT_SRC		271
281*c66ec88fSEmmanuel Vadot #define IMX7D_PWM1_ROOT_CG		272
282*c66ec88fSEmmanuel Vadot #define IMX7D_PWM1_ROOT_DIV		273
283*c66ec88fSEmmanuel Vadot #define IMX7D_PWM2_ROOT_CLK		274
284*c66ec88fSEmmanuel Vadot #define IMX7D_PWM2_ROOT_SRC		275
285*c66ec88fSEmmanuel Vadot #define IMX7D_PWM2_ROOT_CG		276
286*c66ec88fSEmmanuel Vadot #define IMX7D_PWM2_ROOT_DIV		277
287*c66ec88fSEmmanuel Vadot #define IMX7D_PWM3_ROOT_CLK		278
288*c66ec88fSEmmanuel Vadot #define IMX7D_PWM3_ROOT_SRC		279
289*c66ec88fSEmmanuel Vadot #define IMX7D_PWM3_ROOT_CG		280
290*c66ec88fSEmmanuel Vadot #define IMX7D_PWM3_ROOT_DIV		281
291*c66ec88fSEmmanuel Vadot #define IMX7D_PWM4_ROOT_CLK		282
292*c66ec88fSEmmanuel Vadot #define IMX7D_PWM4_ROOT_SRC		283
293*c66ec88fSEmmanuel Vadot #define IMX7D_PWM4_ROOT_CG		284
294*c66ec88fSEmmanuel Vadot #define IMX7D_PWM4_ROOT_DIV		285
295*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER1_ROOT_CLK	286
296*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER1_ROOT_SRC	287
297*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER1_ROOT_CG	288
298*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER1_ROOT_DIV	289
299*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER2_ROOT_CLK	290
300*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER2_ROOT_SRC	291
301*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER2_ROOT_CG	292
302*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER2_ROOT_DIV	293
303*c66ec88fSEmmanuel Vadot #define IMX7D_SIM1_ROOT_CLK		294
304*c66ec88fSEmmanuel Vadot #define IMX7D_SIM1_ROOT_SRC		295
305*c66ec88fSEmmanuel Vadot #define IMX7D_SIM1_ROOT_CG		296
306*c66ec88fSEmmanuel Vadot #define IMX7D_SIM1_ROOT_DIV		297
307*c66ec88fSEmmanuel Vadot #define IMX7D_SIM2_ROOT_CLK		298
308*c66ec88fSEmmanuel Vadot #define IMX7D_SIM2_ROOT_SRC		299
309*c66ec88fSEmmanuel Vadot #define IMX7D_SIM2_ROOT_CG		300
310*c66ec88fSEmmanuel Vadot #define IMX7D_SIM2_ROOT_DIV		301
311*c66ec88fSEmmanuel Vadot #define IMX7D_GPT1_ROOT_CLK		302
312*c66ec88fSEmmanuel Vadot #define IMX7D_GPT1_ROOT_SRC		303
313*c66ec88fSEmmanuel Vadot #define IMX7D_GPT1_ROOT_CG		304
314*c66ec88fSEmmanuel Vadot #define IMX7D_GPT1_ROOT_DIV		305
315*c66ec88fSEmmanuel Vadot #define IMX7D_GPT2_ROOT_CLK		306
316*c66ec88fSEmmanuel Vadot #define IMX7D_GPT2_ROOT_SRC		307
317*c66ec88fSEmmanuel Vadot #define IMX7D_GPT2_ROOT_CG		308
318*c66ec88fSEmmanuel Vadot #define IMX7D_GPT2_ROOT_DIV		309
319*c66ec88fSEmmanuel Vadot #define IMX7D_GPT3_ROOT_CLK		310
320*c66ec88fSEmmanuel Vadot #define IMX7D_GPT3_ROOT_SRC		311
321*c66ec88fSEmmanuel Vadot #define IMX7D_GPT3_ROOT_CG		312
322*c66ec88fSEmmanuel Vadot #define IMX7D_GPT3_ROOT_DIV		313
323*c66ec88fSEmmanuel Vadot #define IMX7D_GPT4_ROOT_CLK		314
324*c66ec88fSEmmanuel Vadot #define IMX7D_GPT4_ROOT_SRC		315
325*c66ec88fSEmmanuel Vadot #define IMX7D_GPT4_ROOT_CG		316
326*c66ec88fSEmmanuel Vadot #define IMX7D_GPT4_ROOT_DIV		317
327*c66ec88fSEmmanuel Vadot #define IMX7D_TRACE_ROOT_CLK		318
328*c66ec88fSEmmanuel Vadot #define IMX7D_TRACE_ROOT_SRC		319
329*c66ec88fSEmmanuel Vadot #define IMX7D_TRACE_ROOT_CG		320
330*c66ec88fSEmmanuel Vadot #define IMX7D_TRACE_ROOT_DIV		321
331*c66ec88fSEmmanuel Vadot #define IMX7D_WDOG1_ROOT_CLK		322
332*c66ec88fSEmmanuel Vadot #define IMX7D_WDOG_ROOT_SRC		323
333*c66ec88fSEmmanuel Vadot #define IMX7D_WDOG_ROOT_CG		324
334*c66ec88fSEmmanuel Vadot #define IMX7D_WDOG_ROOT_DIV		325
335*c66ec88fSEmmanuel Vadot #define IMX7D_CSI_MCLK_ROOT_CLK		326
336*c66ec88fSEmmanuel Vadot #define IMX7D_CSI_MCLK_ROOT_SRC		327
337*c66ec88fSEmmanuel Vadot #define IMX7D_CSI_MCLK_ROOT_CG		328
338*c66ec88fSEmmanuel Vadot #define IMX7D_CSI_MCLK_ROOT_DIV		329
339*c66ec88fSEmmanuel Vadot #define IMX7D_AUDIO_MCLK_ROOT_CLK	330
340*c66ec88fSEmmanuel Vadot #define IMX7D_AUDIO_MCLK_ROOT_SRC	331
341*c66ec88fSEmmanuel Vadot #define IMX7D_AUDIO_MCLK_ROOT_CG	332
342*c66ec88fSEmmanuel Vadot #define IMX7D_AUDIO_MCLK_ROOT_DIV	333
343*c66ec88fSEmmanuel Vadot #define IMX7D_WRCLK_ROOT_CLK		334
344*c66ec88fSEmmanuel Vadot #define IMX7D_WRCLK_ROOT_SRC		335
345*c66ec88fSEmmanuel Vadot #define IMX7D_WRCLK_ROOT_CG		336
346*c66ec88fSEmmanuel Vadot #define IMX7D_WRCLK_ROOT_DIV		337
347*c66ec88fSEmmanuel Vadot #define IMX7D_CLKO1_ROOT_SRC		338
348*c66ec88fSEmmanuel Vadot #define IMX7D_CLKO1_ROOT_CG		339
349*c66ec88fSEmmanuel Vadot #define IMX7D_CLKO1_ROOT_DIV		340
350*c66ec88fSEmmanuel Vadot #define IMX7D_CLKO2_ROOT_SRC		341
351*c66ec88fSEmmanuel Vadot #define IMX7D_CLKO2_ROOT_CG		342
352*c66ec88fSEmmanuel Vadot #define IMX7D_CLKO2_ROOT_DIV		343
353*c66ec88fSEmmanuel Vadot #define IMX7D_MAIN_AXI_ROOT_PRE_DIV	344
354*c66ec88fSEmmanuel Vadot #define IMX7D_DISP_AXI_ROOT_PRE_DIV	345
355*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_AXI_ROOT_PRE_DIV	346
356*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV 347
357*c66ec88fSEmmanuel Vadot #define IMX7D_AHB_CHANNEL_ROOT_PRE_DIV	348
358*c66ec88fSEmmanuel Vadot #define IMX7D_USB_HSIC_ROOT_PRE_DIV	349
359*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_CTRL_ROOT_PRE_DIV	350
360*c66ec88fSEmmanuel Vadot #define IMX7D_PCIE_PHY_ROOT_PRE_DIV	351
361*c66ec88fSEmmanuel Vadot #define IMX7D_EPDC_PIXEL_ROOT_PRE_DIV	352
362*c66ec88fSEmmanuel Vadot #define IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV	353
363*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DSI_ROOT_PRE_DIV	354
364*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_CSI_ROOT_PRE_DIV	355
365*c66ec88fSEmmanuel Vadot #define IMX7D_MIPI_DPHY_ROOT_PRE_DIV	356
366*c66ec88fSEmmanuel Vadot #define IMX7D_SAI1_ROOT_PRE_DIV		357
367*c66ec88fSEmmanuel Vadot #define IMX7D_SAI2_ROOT_PRE_DIV		358
368*c66ec88fSEmmanuel Vadot #define IMX7D_SAI3_ROOT_PRE_DIV		359
369*c66ec88fSEmmanuel Vadot #define IMX7D_SPDIF_ROOT_PRE_DIV	360
370*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_REF_ROOT_PRE_DIV	361
371*c66ec88fSEmmanuel Vadot #define IMX7D_ENET1_TIME_ROOT_PRE_DIV	362
372*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_REF_ROOT_PRE_DIV	363
373*c66ec88fSEmmanuel Vadot #define IMX7D_ENET2_TIME_ROOT_PRE_DIV	364
374*c66ec88fSEmmanuel Vadot #define IMX7D_ENET_PHY_REF_ROOT_PRE_DIV 365
375*c66ec88fSEmmanuel Vadot #define IMX7D_EIM_ROOT_PRE_DIV		366
376*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_ROOT_PRE_DIV		367
377*c66ec88fSEmmanuel Vadot #define IMX7D_QSPI_ROOT_PRE_DIV		368
378*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC1_ROOT_PRE_DIV	369
379*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC2_ROOT_PRE_DIV	370
380*c66ec88fSEmmanuel Vadot #define IMX7D_USDHC3_ROOT_PRE_DIV	371
381*c66ec88fSEmmanuel Vadot #define IMX7D_CAN1_ROOT_PRE_DIV		372
382*c66ec88fSEmmanuel Vadot #define IMX7D_CAN2_ROOT_PRE_DIV		373
383*c66ec88fSEmmanuel Vadot #define IMX7D_I2C1_ROOT_PRE_DIV		374
384*c66ec88fSEmmanuel Vadot #define IMX7D_I2C2_ROOT_PRE_DIV		375
385*c66ec88fSEmmanuel Vadot #define IMX7D_I2C3_ROOT_PRE_DIV		376
386*c66ec88fSEmmanuel Vadot #define IMX7D_I2C4_ROOT_PRE_DIV		377
387*c66ec88fSEmmanuel Vadot #define IMX7D_UART1_ROOT_PRE_DIV	378
388*c66ec88fSEmmanuel Vadot #define IMX7D_UART2_ROOT_PRE_DIV	379
389*c66ec88fSEmmanuel Vadot #define IMX7D_UART3_ROOT_PRE_DIV	380
390*c66ec88fSEmmanuel Vadot #define IMX7D_UART4_ROOT_PRE_DIV	381
391*c66ec88fSEmmanuel Vadot #define IMX7D_UART5_ROOT_PRE_DIV	382
392*c66ec88fSEmmanuel Vadot #define IMX7D_UART6_ROOT_PRE_DIV	383
393*c66ec88fSEmmanuel Vadot #define IMX7D_UART7_ROOT_PRE_DIV	384
394*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI1_ROOT_PRE_DIV	385
395*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI2_ROOT_PRE_DIV	386
396*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI3_ROOT_PRE_DIV	387
397*c66ec88fSEmmanuel Vadot #define IMX7D_ECSPI4_ROOT_PRE_DIV	388
398*c66ec88fSEmmanuel Vadot #define IMX7D_PWM1_ROOT_PRE_DIV		389
399*c66ec88fSEmmanuel Vadot #define IMX7D_PWM2_ROOT_PRE_DIV		390
400*c66ec88fSEmmanuel Vadot #define IMX7D_PWM3_ROOT_PRE_DIV		391
401*c66ec88fSEmmanuel Vadot #define IMX7D_PWM4_ROOT_PRE_DIV		392
402*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER1_ROOT_PRE_DIV	393
403*c66ec88fSEmmanuel Vadot #define IMX7D_FLEXTIMER2_ROOT_PRE_DIV	394
404*c66ec88fSEmmanuel Vadot #define IMX7D_SIM1_ROOT_PRE_DIV		395
405*c66ec88fSEmmanuel Vadot #define IMX7D_SIM2_ROOT_PRE_DIV		396
406*c66ec88fSEmmanuel Vadot #define IMX7D_GPT1_ROOT_PRE_DIV		397
407*c66ec88fSEmmanuel Vadot #define IMX7D_GPT2_ROOT_PRE_DIV		398
408*c66ec88fSEmmanuel Vadot #define IMX7D_GPT3_ROOT_PRE_DIV		399
409*c66ec88fSEmmanuel Vadot #define IMX7D_GPT4_ROOT_PRE_DIV		400
410*c66ec88fSEmmanuel Vadot #define IMX7D_TRACE_ROOT_PRE_DIV	401
411*c66ec88fSEmmanuel Vadot #define IMX7D_WDOG_ROOT_PRE_DIV		402
412*c66ec88fSEmmanuel Vadot #define IMX7D_CSI_MCLK_ROOT_PRE_DIV	403
413*c66ec88fSEmmanuel Vadot #define IMX7D_AUDIO_MCLK_ROOT_PRE_DIV	404
414*c66ec88fSEmmanuel Vadot #define IMX7D_WRCLK_ROOT_PRE_DIV	405
415*c66ec88fSEmmanuel Vadot #define IMX7D_CLKO1_ROOT_PRE_DIV	406
416*c66ec88fSEmmanuel Vadot #define IMX7D_CLKO2_ROOT_PRE_DIV	407
417*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV 408
418*c66ec88fSEmmanuel Vadot #define IMX7D_DRAM_ALT_ROOT_PRE_DIV	409
419*c66ec88fSEmmanuel Vadot #define IMX7D_LVDS1_IN_CLK		410
420*c66ec88fSEmmanuel Vadot #define IMX7D_LVDS1_OUT_SEL		411
421*c66ec88fSEmmanuel Vadot #define IMX7D_LVDS1_OUT_CLK		412
422*c66ec88fSEmmanuel Vadot #define IMX7D_CLK_DUMMY			413
423*c66ec88fSEmmanuel Vadot #define IMX7D_GPT_3M_CLK		414
424*c66ec88fSEmmanuel Vadot #define IMX7D_OCRAM_CLK			415
425*c66ec88fSEmmanuel Vadot #define IMX7D_OCRAM_S_CLK		416
426*c66ec88fSEmmanuel Vadot #define IMX7D_WDOG2_ROOT_CLK		417
427*c66ec88fSEmmanuel Vadot #define IMX7D_WDOG3_ROOT_CLK		418
428*c66ec88fSEmmanuel Vadot #define IMX7D_WDOG4_ROOT_CLK		419
429*c66ec88fSEmmanuel Vadot #define IMX7D_SDMA_CORE_CLK		420
430*c66ec88fSEmmanuel Vadot #define IMX7D_USB1_MAIN_480M_CLK	421
431*c66ec88fSEmmanuel Vadot #define IMX7D_USB_CTRL_CLK		422
432*c66ec88fSEmmanuel Vadot #define IMX7D_USB_PHY1_CLK		423
433*c66ec88fSEmmanuel Vadot #define IMX7D_USB_PHY2_CLK		424
434*c66ec88fSEmmanuel Vadot #define IMX7D_IPG_ROOT_CLK		425
435*c66ec88fSEmmanuel Vadot #define IMX7D_SAI1_IPG_CLK		426
436*c66ec88fSEmmanuel Vadot #define IMX7D_SAI2_IPG_CLK		427
437*c66ec88fSEmmanuel Vadot #define IMX7D_SAI3_IPG_CLK		428
438*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_AUDIO_TEST_DIV	429
439*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_AUDIO_POST_DIV	430
440*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_VIDEO_TEST_DIV	431
441*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_VIDEO_POST_DIV	432
442*c66ec88fSEmmanuel Vadot #define IMX7D_MU_ROOT_CLK		433
443*c66ec88fSEmmanuel Vadot #define IMX7D_SEMA4_HS_ROOT_CLK		434
444*c66ec88fSEmmanuel Vadot #define IMX7D_PLL_DRAM_TEST_DIV		435
445*c66ec88fSEmmanuel Vadot #define IMX7D_ADC_ROOT_CLK		436
446*c66ec88fSEmmanuel Vadot #define IMX7D_CLK_ARM			437
447*c66ec88fSEmmanuel Vadot #define IMX7D_CKIL			438
448*c66ec88fSEmmanuel Vadot #define IMX7D_OCOTP_CLK			439
449*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_RAWNAND_CLK		440
450*c66ec88fSEmmanuel Vadot #define IMX7D_NAND_USDHC_BUS_RAWNAND_CLK 441
451*c66ec88fSEmmanuel Vadot #define IMX7D_SNVS_CLK			442
452*c66ec88fSEmmanuel Vadot #define IMX7D_CAAM_CLK			443
453*c66ec88fSEmmanuel Vadot #define IMX7D_KPP_ROOT_CLK		444
454*c66ec88fSEmmanuel Vadot #define IMX7D_PXP_CLK			445
455*c66ec88fSEmmanuel Vadot #define IMX7D_CLK_END			446
456*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_IMX7D_H */
457