1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright 2013 Freescale Semiconductor, Inc. 4*c66ec88fSEmmanuel Vadot */ 5*c66ec88fSEmmanuel Vadot 6*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_IMX6SL_H 7*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_IMX6SL_H 8*c66ec88fSEmmanuel Vadot 9*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_DUMMY 0 10*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_CKIL 1 11*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_OSC 2 12*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL1_SYS 3 13*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL2_BUS 4 14*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL3_USB_OTG 5 15*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL4_AUDIO 6 16*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL5_VIDEO 7 17*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL6_ENET 8 18*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL7_USB_HOST 9 19*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USBPHY1 10 20*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USBPHY2 11 21*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USBPHY1_GATE 12 22*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USBPHY2_GATE 13 23*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL4_POST_DIV 14 24*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL5_POST_DIV 15 25*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL5_VIDEO_DIV 16 26*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ENET_REF 17 27*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL2_PFD0 18 28*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL2_PFD1 19 29*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL2_PFD2 20 30*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL3_PFD0 21 31*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL3_PFD1 22 32*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL3_PFD2 23 33*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL3_PFD3 24 34*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL2_198M 25 35*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL3_120M 26 36*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL3_80M 27 37*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL3_60M 28 38*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_STEP 29 39*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL1_SW 30 40*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_OCRAM_ALT_SEL 31 41*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_OCRAM_SEL 32 42*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PRE_PERIPH2_SEL 33 43*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PRE_PERIPH_SEL 34 44*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PERIPH2_CLK2_SEL 35 45*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PERIPH_CLK2_SEL 36 46*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_CSI_SEL 37 47*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LCDIF_AXI_SEL 38 48*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC1_SEL 39 49*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC2_SEL 40 50*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC3_SEL 41 51*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC4_SEL 42 52*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI1_SEL 43 53*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI2_SEL 44 54*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI3_SEL 45 55*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PERCLK_SEL 46 56*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PXP_AXI_SEL 47 57*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EPDC_AXI_SEL 48 58*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_GPU2D_OVG_SEL 49 59*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_GPU2D_SEL 50 60*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LCDIF_PIX_SEL 51 61*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EPDC_PIX_SEL 52 62*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SPDIF0_SEL 53 63*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SPDIF1_SEL 54 64*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EXTERN_AUDIO_SEL 55 65*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ECSPI_SEL 56 66*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_UART_SEL 57 67*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PERIPH 58 68*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PERIPH2 59 69*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_OCRAM_PODF 60 70*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PERIPH_CLK2_PODF 61 71*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PERIPH2_CLK2_PODF 62 72*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_IPG 63 73*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_CSI_PODF 64 74*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LCDIF_AXI_PODF 65 75*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC1_PODF 66 76*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC2_PODF 67 77*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC3_PODF 68 78*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC4_PODF 69 79*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI1_PRED 70 80*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI1_PODF 71 81*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI2_PRED 72 82*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI2_PODF 73 83*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI3_PRED 74 84*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI3_PODF 75 85*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PERCLK 76 86*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PXP_AXI_PODF 77 87*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EPDC_AXI_PODF 78 88*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_GPU2D_OVG_PODF 79 89*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_GPU2D_PODF 80 90*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LCDIF_PIX_PRED 81 91*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EPDC_PIX_PRED 82 92*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LCDIF_PIX_PODF 83 93*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EPDC_PIX_PODF 84 94*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SPDIF0_PRED 85 95*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SPDIF0_PODF 86 96*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SPDIF1_PRED 87 97*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SPDIF1_PODF 88 98*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EXTERN_AUDIO_PRED 89 99*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EXTERN_AUDIO_PODF 90 100*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ECSPI_ROOT 91 101*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_UART_ROOT 92 102*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_AHB 93 103*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_MMDC_ROOT 94 104*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ARM 95 105*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ECSPI1 96 106*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ECSPI2 97 107*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ECSPI3 98 108*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ECSPI4 99 109*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EPIT1 100 110*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EPIT2 101 111*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EXTERN_AUDIO 102 112*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_GPT 103 113*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_GPT_SERIAL 104 114*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_GPU2D_OVG 105 115*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_I2C1 106 116*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_I2C2 107 117*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_I2C3 108 118*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_OCOTP 109 119*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_CSI 110 120*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PXP_AXI 111 121*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EPDC_AXI 112 122*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LCDIF_AXI 113 123*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LCDIF_PIX 114 124*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_EPDC_PIX 115 125*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_OCRAM 116 126*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PWM1 117 127*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PWM2 118 128*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PWM3 119 129*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PWM4 120 130*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SDMA 121 131*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SPDIF 122 132*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI1 123 133*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI2 124 134*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI3 125 135*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_UART 126 136*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_UART_SERIAL 127 137*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USBOH3 128 138*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC1 129 139*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC2 130 140*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC3 131 141*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_USDHC4 132 142*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL4_AUDIO_DIV 133 143*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SPBA 134 144*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ENET 135 145*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LVDS1_SEL 136 146*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LVDS1_OUT 137 147*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_LVDS1_IN 138 148*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_ANACLK1 139 149*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL1_BYPASS_SRC 140 150*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL2_BYPASS_SRC 141 151*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL3_BYPASS_SRC 142 152*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL4_BYPASS_SRC 143 153*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL5_BYPASS_SRC 144 154*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL6_BYPASS_SRC 145 155*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL7_BYPASS_SRC 146 156*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL1 147 157*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL2 148 158*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL3 149 159*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL4 150 160*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL5 151 161*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL6 152 162*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_PLL7 153 163*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL1_BYPASS 154 164*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL2_BYPASS 155 165*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL3_BYPASS 156 166*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL4_BYPASS 157 167*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL5_BYPASS 158 168*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL6_BYPASS 159 169*c66ec88fSEmmanuel Vadot #define IMX6SL_PLL7_BYPASS 160 170*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI1_IPG 161 171*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI2_IPG 162 172*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SSI3_IPG 163 173*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_SPDIF_GCLK 164 174*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_MMDC_P0_IPG 165 175*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_MMDC_P1_IPG 166 176*c66ec88fSEmmanuel Vadot #define IMX6SL_CLK_END 167 177*c66ec88fSEmmanuel Vadot 178*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_IMX6SL_H */ 179