1dfb7d4cdSWarner Losh /* $NetBSD: armreg.h,v 1.37 2007/01/06 00:50:54 christos Exp $ */ 26fc729afSOlivier Houchard 3d8315c79SWarner Losh /*- 4af3dc4a7SPedro F. Giffuni * SPDX-License-Identifier: BSD-4-Clause 5af3dc4a7SPedro F. Giffuni * 66fc729afSOlivier Houchard * Copyright (c) 1998, 2001 Ben Harris 76fc729afSOlivier Houchard * Copyright (c) 1994-1996 Mark Brinicombe. 86fc729afSOlivier Houchard * Copyright (c) 1994 Brini. 96fc729afSOlivier Houchard * All rights reserved. 106fc729afSOlivier Houchard * 116fc729afSOlivier Houchard * This code is derived from software written for Brini by Mark Brinicombe 126fc729afSOlivier Houchard * 136fc729afSOlivier Houchard * Redistribution and use in source and binary forms, with or without 146fc729afSOlivier Houchard * modification, are permitted provided that the following conditions 156fc729afSOlivier Houchard * are met: 166fc729afSOlivier Houchard * 1. Redistributions of source code must retain the above copyright 176fc729afSOlivier Houchard * notice, this list of conditions and the following disclaimer. 186fc729afSOlivier Houchard * 2. Redistributions in binary form must reproduce the above copyright 196fc729afSOlivier Houchard * notice, this list of conditions and the following disclaimer in the 206fc729afSOlivier Houchard * documentation and/or other materials provided with the distribution. 216fc729afSOlivier Houchard * 3. All advertising materials mentioning features or use of this software 226fc729afSOlivier Houchard * must display the following acknowledgement: 236fc729afSOlivier Houchard * This product includes software developed by Brini. 246fc729afSOlivier Houchard * 4. The name of the company nor the name of the author may be used to 256fc729afSOlivier Houchard * endorse or promote products derived from this software without specific 266fc729afSOlivier Houchard * prior written permission. 276fc729afSOlivier Houchard * 286fc729afSOlivier Houchard * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED 296fc729afSOlivier Houchard * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 306fc729afSOlivier Houchard * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 316fc729afSOlivier Houchard * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, 326fc729afSOlivier Houchard * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 336fc729afSOlivier Houchard * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 346fc729afSOlivier Houchard * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 356fc729afSOlivier Houchard * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 366fc729afSOlivier Houchard * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 376fc729afSOlivier Houchard * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 386fc729afSOlivier Houchard * SUCH DAMAGE. 396fc729afSOlivier Houchard */ 406fc729afSOlivier Houchard 416fc729afSOlivier Houchard #ifndef MACHINE_ARMREG_H 426fc729afSOlivier Houchard #define MACHINE_ARMREG_H 43dfb7d4cdSWarner Losh 446fc729afSOlivier Houchard #define PSR_MODE 0x0000001f /* mode mask */ 456fc729afSOlivier Houchard #define PSR_USR32_MODE 0x00000010 466fc729afSOlivier Houchard #define PSR_FIQ32_MODE 0x00000011 476fc729afSOlivier Houchard #define PSR_IRQ32_MODE 0x00000012 486fc729afSOlivier Houchard #define PSR_SVC32_MODE 0x00000013 49d7f129a3SAndrew Turner #define PSR_MON32_MODE 0x00000016 506fc729afSOlivier Houchard #define PSR_ABT32_MODE 0x00000017 51d7f129a3SAndrew Turner #define PSR_HYP32_MODE 0x0000001a 526fc729afSOlivier Houchard #define PSR_UND32_MODE 0x0000001b 536fc729afSOlivier Houchard #define PSR_SYS32_MODE 0x0000001f 546fc729afSOlivier Houchard #define PSR_32_MODE 0x00000010 55d7f129a3SAndrew Turner #define PSR_T 0x00000020 /* Instruction set bit */ 56d7f129a3SAndrew Turner #define PSR_F 0x00000040 /* FIQ disable bit */ 57d7f129a3SAndrew Turner #define PSR_I 0x00000080 /* IRQ disable bit */ 58d7f129a3SAndrew Turner #define PSR_A 0x00000100 /* Imprecise abort bit */ 59d7f129a3SAndrew Turner #define PSR_E 0x00000200 /* Data endianess bit */ 60d7f129a3SAndrew Turner #define PSR_GE 0x000f0000 /* Greater than or equal to bits */ 61d7f129a3SAndrew Turner #define PSR_J 0x01000000 /* Java bit */ 62d7f129a3SAndrew Turner #define PSR_Q 0x08000000 /* Sticky overflow bit */ 63d7f129a3SAndrew Turner #define PSR_V 0x10000000 /* Overflow bit */ 64d7f129a3SAndrew Turner #define PSR_C 0x20000000 /* Carry bit */ 65d7f129a3SAndrew Turner #define PSR_Z 0x40000000 /* Zero bit */ 66d7f129a3SAndrew Turner #define PSR_N 0x80000000 /* Negative bit */ 67d7f129a3SAndrew Turner #define PSR_FLAGS 0xf0000000 /* Flags mask. */ 686fc729afSOlivier Houchard 696fc729afSOlivier Houchard /* The high-order byte is always the implementor */ 706fc729afSOlivier Houchard #define CPU_ID_IMPLEMENTOR_MASK 0xff000000 716fc729afSOlivier Houchard #define CPU_ID_ARM_LTD 0x41000000 /* 'A' */ 726fc729afSOlivier Houchard #define CPU_ID_DEC 0x44000000 /* 'D' */ 738a771462SAndrew Turner #define CPU_ID_MOTOROLA 0x4D000000 /* 'M' */ 748a771462SAndrew Turner #define CPU_ID_QUALCOM 0x51000000 /* 'Q' */ 756fc729afSOlivier Houchard #define CPU_ID_TI 0x54000000 /* 'T' */ 768a771462SAndrew Turner #define CPU_ID_MARVELL 0x56000000 /* 'V' */ 778a771462SAndrew Turner #define CPU_ID_INTEL 0x69000000 /* 'i' */ 78dfb7d4cdSWarner Losh #define CPU_ID_FARADAY 0x66000000 /* 'f' */ 796fc729afSOlivier Houchard 808a771462SAndrew Turner #define CPU_ID_VARIANT_SHIFT 20 818a771462SAndrew Turner #define CPU_ID_VARIANT_MASK 0x00f00000 828a771462SAndrew Turner 836fc729afSOlivier Houchard /* How to decide what format the CPUID is in. */ 846fc729afSOlivier Houchard #define CPU_ID_ISOLD(x) (((x) & 0x0000f000) == 0x00000000) 856fc729afSOlivier Houchard #define CPU_ID_IS7(x) (((x) & 0x0000f000) == 0x00007000) 866fc729afSOlivier Houchard #define CPU_ID_ISNEW(x) (!CPU_ID_ISOLD(x) && !CPU_ID_IS7(x)) 876fc729afSOlivier Houchard 88a2970289SIan Lepore /* On recent ARMs this byte holds the architecture and variant (sub-model) */ 896fc729afSOlivier Houchard #define CPU_ID_ARCH_MASK 0x000f0000 906fc729afSOlivier Houchard #define CPU_ID_ARCH_V3 0x00000000 916fc729afSOlivier Houchard #define CPU_ID_ARCH_V4 0x00010000 926fc729afSOlivier Houchard #define CPU_ID_ARCH_V4T 0x00020000 936fc729afSOlivier Houchard #define CPU_ID_ARCH_V5 0x00030000 946fc729afSOlivier Houchard #define CPU_ID_ARCH_V5T 0x00040000 956fc729afSOlivier Houchard #define CPU_ID_ARCH_V5TE 0x00050000 96dfb7d4cdSWarner Losh #define CPU_ID_ARCH_V5TEJ 0x00060000 97dfb7d4cdSWarner Losh #define CPU_ID_ARCH_V6 0x00070000 98cf1a573fSOleksandr Tymoshenko #define CPU_ID_CPUID_SCHEME 0x000f0000 996fc729afSOlivier Houchard 1006fc729afSOlivier Houchard /* Next three nybbles are part number */ 1016fc729afSOlivier Houchard #define CPU_ID_PARTNO_MASK 0x0000fff0 1026fc729afSOlivier Houchard 103*c81b12e0SWarner Losh /* Intel XScale has sub fields in part number */ 104*c81b12e0SWarner Losh #define CPU_ID_XSCALE_COREGEN_MASK 0x0000e000 /* core generation */ 105*c81b12e0SWarner Losh #define CPU_ID_XSCALE_COREREV_MASK 0x00001c00 /* core revision */ 106*c81b12e0SWarner Losh #define CPU_ID_XSCALE_PRODUCT_MASK 0x000003f0 /* product number */ 107*c81b12e0SWarner Losh 1086fc729afSOlivier Houchard /* And finally, the revision number. */ 1096fc729afSOlivier Houchard #define CPU_ID_REVISION_MASK 0x0000000f 1106fc729afSOlivier Houchard 1116fc729afSOlivier Houchard /* Individual CPUs are probably best IDed by everything but the revision. */ 1126fc729afSOlivier Houchard #define CPU_ID_CPU_MASK 0xfffffff0 1136fc729afSOlivier Houchard 114a2970289SIan Lepore /* ARM9 and later CPUs */ 1156fc729afSOlivier Houchard #define CPU_ID_ARM920T 0x41129200 116f9126cfbSOlivier Houchard #define CPU_ID_ARM920T_ALT 0x41009200 1176fc729afSOlivier Houchard #define CPU_ID_ARM922T 0x41029220 118dfb7d4cdSWarner Losh #define CPU_ID_ARM926EJS 0x41069260 1196fc729afSOlivier Houchard #define CPU_ID_ARM940T 0x41029400 /* XXX no MMU */ 1206fc729afSOlivier Houchard #define CPU_ID_ARM946ES 0x41049460 /* XXX no MMU */ 1216fc729afSOlivier Houchard #define CPU_ID_ARM966ES 0x41049660 /* XXX no MMU */ 1226fc729afSOlivier Houchard #define CPU_ID_ARM966ESR1 0x41059660 /* XXX no MMU */ 1236fc729afSOlivier Houchard #define CPU_ID_ARM1020E 0x4115a200 /* (AKA arm10 rev 1) */ 1246fc729afSOlivier Houchard #define CPU_ID_ARM1022ES 0x4105a220 125dfb7d4cdSWarner Losh #define CPU_ID_ARM1026EJS 0x4106a260 126dfb7d4cdSWarner Losh #define CPU_ID_ARM1136JS 0x4107b360 127dfb7d4cdSWarner Losh #define CPU_ID_ARM1136JSR1 0x4117b360 128c5f8f894SOleksandr Tymoshenko #define CPU_ID_ARM1176JZS 0x410fb760 1298a771462SAndrew Turner 1308a771462SAndrew Turner /* CPUs that follow the CPUID scheme */ 1318a771462SAndrew Turner #define CPU_ID_SCHEME_MASK \ 1328a771462SAndrew Turner (CPU_ID_IMPLEMENTOR_MASK | CPU_ID_ARCH_MASK | CPU_ID_PARTNO_MASK) 1338a771462SAndrew Turner 1348a771462SAndrew Turner #define CPU_ID_CORTEXA5 (CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc050) 1358a771462SAndrew Turner #define CPU_ID_CORTEXA7 (CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc070) 1368a771462SAndrew Turner #define CPU_ID_CORTEXA8 (CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc080) 1378a771462SAndrew Turner #define CPU_ID_CORTEXA8R1 (CPU_ID_CORTEXA8 | (1 << CPU_ID_VARIANT_SHIFT)) 1388a771462SAndrew Turner #define CPU_ID_CORTEXA8R2 (CPU_ID_CORTEXA8 | (2 << CPU_ID_VARIANT_SHIFT)) 1398a771462SAndrew Turner #define CPU_ID_CORTEXA8R3 (CPU_ID_CORTEXA8 | (3 << CPU_ID_VARIANT_SHIFT)) 1408a771462SAndrew Turner #define CPU_ID_CORTEXA9 (CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc090) 1418a771462SAndrew Turner #define CPU_ID_CORTEXA9R1 (CPU_ID_CORTEXA9 | (1 << CPU_ID_VARIANT_SHIFT)) 1428a771462SAndrew Turner #define CPU_ID_CORTEXA9R2 (CPU_ID_CORTEXA9 | (2 << CPU_ID_VARIANT_SHIFT)) 1438a771462SAndrew Turner #define CPU_ID_CORTEXA9R3 (CPU_ID_CORTEXA9 | (3 << CPU_ID_VARIANT_SHIFT)) 1448a771462SAndrew Turner #define CPU_ID_CORTEXA9R4 (CPU_ID_CORTEXA9 | (4 << CPU_ID_VARIANT_SHIFT)) 145968e30efSAndrew Turner /* XXX: Cortex-A12 is the old name for this part, it has been renamed the A17 */ 1468a771462SAndrew Turner #define CPU_ID_CORTEXA12 (CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc0d0) 1478a771462SAndrew Turner #define CPU_ID_CORTEXA12R0 (CPU_ID_CORTEXA12 | (0 << CPU_ID_VARIANT_SHIFT)) 1488a771462SAndrew Turner #define CPU_ID_CORTEXA15 (CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xc0f0) 1498a771462SAndrew Turner #define CPU_ID_CORTEXA15R0 (CPU_ID_CORTEXA15 | (0 << CPU_ID_VARIANT_SHIFT)) 1508a771462SAndrew Turner #define CPU_ID_CORTEXA15R1 (CPU_ID_CORTEXA15 | (1 << CPU_ID_VARIANT_SHIFT)) 1518a771462SAndrew Turner #define CPU_ID_CORTEXA15R2 (CPU_ID_CORTEXA15 | (2 << CPU_ID_VARIANT_SHIFT)) 1528a771462SAndrew Turner #define CPU_ID_CORTEXA15R3 (CPU_ID_CORTEXA15 | (3 << CPU_ID_VARIANT_SHIFT)) 15390533987SAndrew Turner #define CPU_ID_CORTEXA53 (CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xd030) 15490533987SAndrew Turner #define CPU_ID_CORTEXA57 (CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xd070) 15590533987SAndrew Turner #define CPU_ID_CORTEXA72 (CPU_ID_ARM_LTD | CPU_ID_CPUID_SCHEME | 0xd080) 1568a771462SAndrew Turner 1578a771462SAndrew Turner #define CPU_ID_KRAIT300 (CPU_ID_QUALCOM | CPU_ID_CPUID_SCHEME | 0x06f0) 1588a771462SAndrew Turner /* Snapdragon S4 Pro/APQ8064 */ 1598a771462SAndrew Turner #define CPU_ID_KRAIT300R0 (CPU_ID_KRAIT300 | (0 << CPU_ID_VARIANT_SHIFT)) 1608a771462SAndrew Turner #define CPU_ID_KRAIT300R1 (CPU_ID_KRAIT300 | (1 << CPU_ID_VARIANT_SHIFT)) 1611d687ba2SMichal Meloun 1626fc729afSOlivier Houchard #define CPU_ID_TI925T 0x54029250 163ba6faad6SRafal Jaworowski #define CPU_ID_MV88FR131 0x56251310 /* Marvell Feroceon 88FR131 Core */ 164cf1a573fSOleksandr Tymoshenko #define CPU_ID_MV88FR331 0x56153310 /* Marvell Feroceon 88FR331 Core */ 165ba6faad6SRafal Jaworowski #define CPU_ID_MV88FR571_VD 0x56155710 /* Marvell Feroceon 88FR571-VD Core (ID from datasheet) */ 166cf1a573fSOleksandr Tymoshenko 167cf1a573fSOleksandr Tymoshenko /* 168cf1a573fSOleksandr Tymoshenko * LokiPlus core has also ID set to 0x41159260 and this define cause execution of unsupported 169cf1a573fSOleksandr Tymoshenko * L2-cache instructions so need to disable it. 0x41159260 is a generic ARM926E-S ID. 170cf1a573fSOleksandr Tymoshenko */ 171cf1a573fSOleksandr Tymoshenko #ifdef SOC_MV_LOKIPLUS 172cf1a573fSOleksandr Tymoshenko #define CPU_ID_MV88FR571_41 0x00000000 173cf1a573fSOleksandr Tymoshenko #else 174ba6faad6SRafal Jaworowski #define CPU_ID_MV88FR571_41 0x41159260 /* Marvell Feroceon 88FR571-VD Core (actual ID from CPU reg) */ 175cf1a573fSOleksandr Tymoshenko #endif 176cf1a573fSOleksandr Tymoshenko 177cf1a573fSOleksandr Tymoshenko #define CPU_ID_MV88SV581X_V7 0x561F5810 /* Marvell Sheeva 88SV581x v7 Core */ 178f3d01034SGrzegorz Bernacki #define CPU_ID_MV88SV584X_V7 0x562F5840 /* Marvell Sheeva 88SV584x v7 Core */ 179cf1a573fSOleksandr Tymoshenko /* Marvell's CPUIDs with ARM ID in implementor field */ 180cf1a573fSOleksandr Tymoshenko #define CPU_ID_ARM_88SV581X_V7 0x413FC080 /* Marvell Sheeva 88SV581x v7 Core */ 181cf1a573fSOleksandr Tymoshenko 182dbb0e359SKevin Lo #define CPU_ID_FA526 0x66015260 183dbb0e359SKevin Lo #define CPU_ID_FA626TE 0x66056260 1846fc729afSOlivier Houchard #define CPU_ID_80200 0x69052000 1856fc729afSOlivier Houchard #define CPU_ID_PXA250 0x69052100 /* sans core revision */ 1866fc729afSOlivier Houchard #define CPU_ID_PXA210 0x69052120 1876fc729afSOlivier Houchard #define CPU_ID_PXA250A 0x69052100 /* 1st version Core */ 1886fc729afSOlivier Houchard #define CPU_ID_PXA210A 0x69052120 /* 1st version Core */ 1896fc729afSOlivier Houchard #define CPU_ID_PXA250B 0x69052900 /* 3rd version Core */ 1906fc729afSOlivier Houchard #define CPU_ID_PXA210B 0x69052920 /* 3rd version Core */ 1916fc729afSOlivier Houchard #define CPU_ID_PXA250C 0x69052d00 /* 4th version Core */ 1926fc729afSOlivier Houchard #define CPU_ID_PXA210C 0x69052d20 /* 4th version Core */ 193dfb7d4cdSWarner Losh #define CPU_ID_PXA27X 0x69054110 1946fc729afSOlivier Houchard #define CPU_ID_80321_400 0x69052420 1956fc729afSOlivier Houchard #define CPU_ID_80321_600 0x69052430 1966fc729afSOlivier Houchard #define CPU_ID_80321_400_B0 0x69052c20 1976fc729afSOlivier Houchard #define CPU_ID_80321_600_B0 0x69052c30 19811d1528cSOlivier Houchard #define CPU_ID_80219_400 0x69052e20 /* A0 stepping/revision. */ 19911d1528cSOlivier Houchard #define CPU_ID_80219_600 0x69052e30 /* A0 stepping/revision. */ 200676b1fbdSOlivier Houchard #define CPU_ID_81342 0x69056810 201b74f293fSSam Leffler #define CPU_ID_IXP425 0x690541c0 2026fc729afSOlivier Houchard #define CPU_ID_IXP425_533 0x690541c0 2036fc729afSOlivier Houchard #define CPU_ID_IXP425_400 0x690541d0 2046fc729afSOlivier Houchard #define CPU_ID_IXP425_266 0x690541f0 205d2120224SSam Leffler #define CPU_ID_IXP435 0x69054040 206b74f293fSSam Leffler #define CPU_ID_IXP465 0x69054200 2076fc729afSOlivier Houchard 208cf1a573fSOleksandr Tymoshenko /* CPUID registers */ 209cf1a573fSOleksandr Tymoshenko #define ARM_PFR0_ARM_ISA_MASK 0x0000000f 210cf1a573fSOleksandr Tymoshenko 211cf1a573fSOleksandr Tymoshenko #define ARM_PFR0_THUMB_MASK 0x000000f0 212cf1a573fSOleksandr Tymoshenko #define ARM_PFR0_THUMB 0x10 213cf1a573fSOleksandr Tymoshenko #define ARM_PFR0_THUMB2 0x30 214cf1a573fSOleksandr Tymoshenko 215cf1a573fSOleksandr Tymoshenko #define ARM_PFR0_JAZELLE_MASK 0x00000f00 216cf1a573fSOleksandr Tymoshenko #define ARM_PFR0_THUMBEE_MASK 0x0000f000 217cf1a573fSOleksandr Tymoshenko 218cf1a573fSOleksandr Tymoshenko #define ARM_PFR1_ARMV4_MASK 0x0000000f 219cf1a573fSOleksandr Tymoshenko #define ARM_PFR1_SEC_EXT_MASK 0x000000f0 220cf1a573fSOleksandr Tymoshenko #define ARM_PFR1_MICROCTRL_MASK 0x00000f00 221cf1a573fSOleksandr Tymoshenko 2226fc729afSOlivier Houchard /* 2236fc729afSOlivier Houchard * Post-ARM3 CP15 registers: 2246fc729afSOlivier Houchard * 2256fc729afSOlivier Houchard * 1 Control register 2266fc729afSOlivier Houchard * 2276fc729afSOlivier Houchard * 2 Translation Table Base 2286fc729afSOlivier Houchard * 2296fc729afSOlivier Houchard * 3 Domain Access Control 2306fc729afSOlivier Houchard * 2316fc729afSOlivier Houchard * 4 Reserved 2326fc729afSOlivier Houchard * 2336fc729afSOlivier Houchard * 5 Fault Status 2346fc729afSOlivier Houchard * 2356fc729afSOlivier Houchard * 6 Fault Address 2366fc729afSOlivier Houchard * 2376fc729afSOlivier Houchard * 7 Cache/write-buffer Control 2386fc729afSOlivier Houchard * 2396fc729afSOlivier Houchard * 8 TLB Control 2406fc729afSOlivier Houchard * 2416fc729afSOlivier Houchard * 9 Cache Lockdown 2426fc729afSOlivier Houchard * 2436fc729afSOlivier Houchard * 10 TLB Lockdown 2446fc729afSOlivier Houchard * 2456fc729afSOlivier Houchard * 11 Reserved 2466fc729afSOlivier Houchard * 2476fc729afSOlivier Houchard * 12 Reserved 2486fc729afSOlivier Houchard * 2496fc729afSOlivier Houchard * 13 Process ID (for FCSE) 2506fc729afSOlivier Houchard * 2516fc729afSOlivier Houchard * 14 Reserved 2526fc729afSOlivier Houchard * 2536fc729afSOlivier Houchard * 15 Implementation Dependent 2546fc729afSOlivier Houchard */ 2556fc729afSOlivier Houchard 2566fc729afSOlivier Houchard /* Some of the definitions below need cleaning up for V3/V4 architectures */ 2576fc729afSOlivier Houchard 2586fc729afSOlivier Houchard /* CPU control register (CP15 register 1) */ 2596fc729afSOlivier Houchard #define CPU_CONTROL_MMU_ENABLE 0x00000001 /* M: MMU/Protection unit enable */ 2606fc729afSOlivier Houchard #define CPU_CONTROL_AFLT_ENABLE 0x00000002 /* A: Alignment fault enable */ 2616fc729afSOlivier Houchard #define CPU_CONTROL_DC_ENABLE 0x00000004 /* C: IDC/DC enable */ 2626fc729afSOlivier Houchard #define CPU_CONTROL_WBUF_ENABLE 0x00000008 /* W: Write buffer enable */ 2636fc729afSOlivier Houchard #define CPU_CONTROL_32BP_ENABLE 0x00000010 /* P: 32-bit exception handlers */ 2646fc729afSOlivier Houchard #define CPU_CONTROL_32BD_ENABLE 0x00000020 /* D: 32-bit addressing */ 2656fc729afSOlivier Houchard #define CPU_CONTROL_LABT_ENABLE 0x00000040 /* L: Late abort enable */ 2666fc729afSOlivier Houchard #define CPU_CONTROL_BEND_ENABLE 0x00000080 /* B: Big-endian mode */ 2676fc729afSOlivier Houchard #define CPU_CONTROL_SYST_ENABLE 0x00000100 /* S: System protection bit */ 2686fc729afSOlivier Houchard #define CPU_CONTROL_ROM_ENABLE 0x00000200 /* R: ROM protection bit */ 2696fc729afSOlivier Houchard #define CPU_CONTROL_CPCLK 0x00000400 /* F: Implementation defined */ 270d7f129a3SAndrew Turner #define CPU_CONTROL_SW_ENABLE 0x00000400 /* SW: SWP instruction enable */ 2716fc729afSOlivier Houchard #define CPU_CONTROL_BPRD_ENABLE 0x00000800 /* Z: Branch prediction enable */ 2726fc729afSOlivier Houchard #define CPU_CONTROL_IC_ENABLE 0x00001000 /* I: IC enable */ 2736fc729afSOlivier Houchard #define CPU_CONTROL_VECRELOC 0x00002000 /* V: Vector relocation */ 2746fc729afSOlivier Houchard #define CPU_CONTROL_ROUNDROBIN 0x00004000 /* RR: Predictable replacement */ 2756fc729afSOlivier Houchard #define CPU_CONTROL_V4COMPAT 0x00008000 /* L4: ARMv4 compat LDR R15 etc */ 276d7f129a3SAndrew Turner #define CPU_CONTROL_HAF_ENABLE 0x00020000 /* HA: Hardware Access Flag Enable */ 277c5f8f894SOleksandr Tymoshenko #define CPU_CONTROL_FI_ENABLE 0x00200000 /* FI: Low interrupt latency */ 278c5f8f894SOleksandr Tymoshenko #define CPU_CONTROL_UNAL_ENABLE 0x00400000 /* U: unaligned data access */ 279cf1a573fSOleksandr Tymoshenko #define CPU_CONTROL_V6_EXTPAGE 0x00800000 /* XP: ARMv6 extended page tables */ 280d7f129a3SAndrew Turner #define CPU_CONTROL_V_ENABLE 0x01000000 /* VE: Interrupt vectors enable */ 281d7f129a3SAndrew Turner #define CPU_CONTROL_EX_BEND 0x02000000 /* EE: exception endianness */ 2825f78cb4aSOlivier Houchard #define CPU_CONTROL_L2_ENABLE 0x04000000 /* L2 Cache enabled */ 283d7f129a3SAndrew Turner #define CPU_CONTROL_NMFI 0x08000000 /* NMFI: Non maskable FIQ */ 284d7f129a3SAndrew Turner #define CPU_CONTROL_TR_ENABLE 0x10000000 /* TRE: TEX Remap*/ 285d7f129a3SAndrew Turner #define CPU_CONTROL_AF_ENABLE 0x20000000 /* AFE: Access Flag enable */ 286d7f129a3SAndrew Turner #define CPU_CONTROL_TE_ENABLE 0x40000000 /* TE: Thumb Exception enable */ 2876fc729afSOlivier Houchard 2886fc729afSOlivier Houchard #define CPU_CONTROL_IDC_ENABLE CPU_CONTROL_DC_ENABLE 2896fc729afSOlivier Houchard 290c5f8f894SOleksandr Tymoshenko /* ARM11x6 Auxiliary Control Register (CP15 register 1, opcode2 1) */ 291c5f8f894SOleksandr Tymoshenko #define ARM11X6_AUXCTL_RS 0x00000001 /* return stack */ 292c5f8f894SOleksandr Tymoshenko #define ARM11X6_AUXCTL_DB 0x00000002 /* dynamic branch prediction */ 293c5f8f894SOleksandr Tymoshenko #define ARM11X6_AUXCTL_SB 0x00000004 /* static branch prediction */ 294c5f8f894SOleksandr Tymoshenko #define ARM11X6_AUXCTL_TR 0x00000008 /* MicroTLB replacement strat. */ 295c5f8f894SOleksandr Tymoshenko #define ARM11X6_AUXCTL_EX 0x00000010 /* exclusive L1/L2 cache */ 296c5f8f894SOleksandr Tymoshenko #define ARM11X6_AUXCTL_RA 0x00000020 /* clean entire cache disable */ 297c5f8f894SOleksandr Tymoshenko #define ARM11X6_AUXCTL_RV 0x00000040 /* block transfer cache disable */ 298c5f8f894SOleksandr Tymoshenko #define ARM11X6_AUXCTL_CZ 0x00000080 /* restrict cache size */ 299c5f8f894SOleksandr Tymoshenko 300c5f8f894SOleksandr Tymoshenko /* ARM1136 Auxiliary Control Register (CP15 register 1, opcode2 1) */ 301c5f8f894SOleksandr Tymoshenko #define ARM1136_AUXCTL_PFI 0x80000000 /* PFI: partial FI mode. */ 302c5f8f894SOleksandr Tymoshenko /* This is an undocumented flag 303c5f8f894SOleksandr Tymoshenko * used to work around a cache bug 304c5f8f894SOleksandr Tymoshenko * in r0 steppings. See errata 305c5f8f894SOleksandr Tymoshenko * 364296. 306c5f8f894SOleksandr Tymoshenko */ 307c5f8f894SOleksandr Tymoshenko /* ARM1176 Auxiliary Control Register (CP15 register 1, opcode2 1) */ 308c5f8f894SOleksandr Tymoshenko #define ARM1176_AUXCTL_PHD 0x10000000 /* inst. prefetch halting disable */ 309c5f8f894SOleksandr Tymoshenko #define ARM1176_AUXCTL_BFD 0x20000000 /* branch folding disable */ 310c5f8f894SOleksandr Tymoshenko #define ARM1176_AUXCTL_FSD 0x40000000 /* force speculative ops disable */ 311c5f8f894SOleksandr Tymoshenko #define ARM1176_AUXCTL_FIO 0x80000000 /* low intr latency override */ 312c5f8f894SOleksandr Tymoshenko 313*c81b12e0SWarner Losh /* XScale Auxillary Control Register (CP15 register 1, opcode2 1) */ 314*c81b12e0SWarner Losh #define XSCALE_AUXCTL_K 0x00000001 /* dis. write buffer coalescing */ 315*c81b12e0SWarner Losh #define XSCALE_AUXCTL_P 0x00000002 /* ECC protect page table access */ 316*c81b12e0SWarner Losh /* Note: XSCale core 3 uses those for LLR DCcahce attributes */ 317*c81b12e0SWarner Losh #define XSCALE_AUXCTL_MD_WB_RA 0x00000000 /* mini-D$ wb, read-allocate */ 318*c81b12e0SWarner Losh #define XSCALE_AUXCTL_MD_WB_RWA 0x00000010 /* mini-D$ wb, read/write-allocate */ 319*c81b12e0SWarner Losh #define XSCALE_AUXCTL_MD_WT 0x00000020 /* mini-D$ wt, read-allocate */ 320*c81b12e0SWarner Losh #define XSCALE_AUXCTL_MD_MASK 0x00000030 321*c81b12e0SWarner Losh 322*c81b12e0SWarner Losh /* Xscale Core 3 only */ 323*c81b12e0SWarner Losh #define XSCALE_AUXCTL_LLR 0x00000400 /* Enable L2 for LLR Cache */ 324*c81b12e0SWarner Losh 325cf1a573fSOleksandr Tymoshenko /* Marvell Extra Features Register (CP15 register 1, opcode2 0) */ 326cf1a573fSOleksandr Tymoshenko #define MV_DC_REPLACE_LOCK 0x80000000 /* Replace DCache Lock */ 327cf1a573fSOleksandr Tymoshenko #define MV_DC_STREAM_ENABLE 0x20000000 /* DCache Streaming Switch */ 328cf1a573fSOleksandr Tymoshenko #define MV_WA_ENABLE 0x10000000 /* Enable Write Allocate */ 329cf1a573fSOleksandr Tymoshenko #define MV_L2_PREFETCH_DISABLE 0x01000000 /* L2 Cache Prefetch Disable */ 330cf1a573fSOleksandr Tymoshenko #define MV_L2_INV_EVICT_ERR 0x00800000 /* L2 Invalidates Uncorrectable Error Line Eviction */ 331cf1a573fSOleksandr Tymoshenko #define MV_L2_ENABLE 0x00400000 /* L2 Cache enable */ 332cf1a573fSOleksandr Tymoshenko #define MV_IC_REPLACE_LOCK 0x00080000 /* Replace ICache Lock */ 333cf1a573fSOleksandr Tymoshenko #define MV_BGH_ENABLE 0x00040000 /* Branch Global History Register Enable */ 334cf1a573fSOleksandr Tymoshenko #define MV_BTB_DISABLE 0x00020000 /* Branch Target Buffer Disable */ 335cf1a573fSOleksandr Tymoshenko #define MV_L1_PARERR_ENABLE 0x00010000 /* L1 Parity Error Enable */ 336ba6faad6SRafal Jaworowski 3376fc729afSOlivier Houchard /* Cache type register definitions */ 3386fc729afSOlivier Houchard #define CPU_CT_ISIZE(x) ((x) & 0xfff) /* I$ info */ 3396fc729afSOlivier Houchard #define CPU_CT_DSIZE(x) (((x) >> 12) & 0xfff) /* D$ info */ 3406fc729afSOlivier Houchard #define CPU_CT_S (1U << 24) /* split cache */ 3416fc729afSOlivier Houchard #define CPU_CT_CTYPE(x) (((x) >> 25) & 0xf) /* cache type */ 342cf1a573fSOleksandr Tymoshenko #define CPU_CT_FORMAT(x) ((x) >> 29) 3439fc0d68aSZbigniew Bodek /* Cache type register definitions for ARM v7 */ 3449fc0d68aSZbigniew Bodek #define CPU_CT_IMINLINE(x) ((x) & 0xf) /* I$ min line size */ 3459fc0d68aSZbigniew Bodek #define CPU_CT_DMINLINE(x) (((x) >> 16) & 0xf) /* D$ min line size */ 3466fc729afSOlivier Houchard 3476fc729afSOlivier Houchard #define CPU_CT_CTYPE_WT 0 /* write-through */ 3486fc729afSOlivier Houchard #define CPU_CT_CTYPE_WB1 1 /* write-back, clean w/ read */ 3496fc729afSOlivier Houchard #define CPU_CT_CTYPE_WB2 2 /* w/b, clean w/ cp15,7 */ 3506fc729afSOlivier Houchard #define CPU_CT_CTYPE_WB6 6 /* w/b, cp15,7, lockdown fmt A */ 3516fc729afSOlivier Houchard #define CPU_CT_CTYPE_WB7 7 /* w/b, cp15,7, lockdown fmt B */ 3526fc729afSOlivier Houchard 3536fc729afSOlivier Houchard #define CPU_CT_xSIZE_LEN(x) ((x) & 0x3) /* line size */ 3546fc729afSOlivier Houchard #define CPU_CT_xSIZE_M (1U << 2) /* multiplier */ 3556fc729afSOlivier Houchard #define CPU_CT_xSIZE_ASSOC(x) (((x) >> 3) & 0x7) /* associativity */ 3566fc729afSOlivier Houchard #define CPU_CT_xSIZE_SIZE(x) (((x) >> 6) & 0x7) /* size */ 3576fc729afSOlivier Houchard 358cf1a573fSOleksandr Tymoshenko #define CPU_CT_ARMV7 0x4 359cf1a573fSOleksandr Tymoshenko /* ARM v7 Cache type definitions */ 3607a22215cSEitan Adler #define CPUV7_CT_CTYPE_WT (1U << 31) 361cf1a573fSOleksandr Tymoshenko #define CPUV7_CT_CTYPE_WB (1 << 30) 362cf1a573fSOleksandr Tymoshenko #define CPUV7_CT_CTYPE_RA (1 << 29) 363cf1a573fSOleksandr Tymoshenko #define CPUV7_CT_CTYPE_WA (1 << 28) 364cf1a573fSOleksandr Tymoshenko 365cf1a573fSOleksandr Tymoshenko #define CPUV7_CT_xSIZE_LEN(x) ((x) & 0x7) /* line size */ 366cf1a573fSOleksandr Tymoshenko #define CPUV7_CT_xSIZE_ASSOC(x) (((x) >> 3) & 0x3ff) /* associativity */ 367cf1a573fSOleksandr Tymoshenko #define CPUV7_CT_xSIZE_SET(x) (((x) >> 13) & 0x7fff) /* num sets */ 368cf1a573fSOleksandr Tymoshenko 369c4b8fcd6SZbigniew Bodek #define CPUV7_L2CTLR_NPROC_SHIFT 24 370c4b8fcd6SZbigniew Bodek #define CPUV7_L2CTLR_NPROC(r) ((((r) >> CPUV7_L2CTLR_NPROC_SHIFT) & 3) + 1) 371c4b8fcd6SZbigniew Bodek 372cf1a573fSOleksandr Tymoshenko #define CPU_CLIDR_CTYPE(reg,x) (((reg) >> ((x) * 3)) & 0x7) 373cf1a573fSOleksandr Tymoshenko #define CPU_CLIDR_LOUIS(reg) (((reg) >> 21) & 0x7) 374cf1a573fSOleksandr Tymoshenko #define CPU_CLIDR_LOC(reg) (((reg) >> 24) & 0x7) 375cf1a573fSOleksandr Tymoshenko #define CPU_CLIDR_LOUU(reg) (((reg) >> 27) & 0x7) 376cf1a573fSOleksandr Tymoshenko 377cf1a573fSOleksandr Tymoshenko #define CACHE_ICACHE 1 378cf1a573fSOleksandr Tymoshenko #define CACHE_DCACHE 2 379cf1a573fSOleksandr Tymoshenko #define CACHE_SEP_CACHE 3 380cf1a573fSOleksandr Tymoshenko #define CACHE_UNI_CACHE 4 381cf1a573fSOleksandr Tymoshenko 3826fc729afSOlivier Houchard /* Fault status register definitions */ 3836fc729afSOlivier Houchard #define FAULT_USER 0x10 3846fc729afSOlivier Houchard 3857e55f8c1SIan Lepore #define FAULT_ALIGN 0x001 /* Alignment Fault */ 3867e55f8c1SIan Lepore #define FAULT_DEBUG 0x002 /* Debug Event */ 3877e55f8c1SIan Lepore #define FAULT_ACCESS_L1 0x003 /* Access Bit (L1) */ 3887e55f8c1SIan Lepore #define FAULT_ICACHE 0x004 /* Instruction cache maintenance */ 3897e55f8c1SIan Lepore #define FAULT_TRAN_L1 0x005 /* Translation Fault (L1) */ 3907e55f8c1SIan Lepore #define FAULT_ACCESS_L2 0x006 /* Access Bit (L2) */ 3917e55f8c1SIan Lepore #define FAULT_TRAN_L2 0x007 /* Translation Fault (L2) */ 3927e55f8c1SIan Lepore #define FAULT_EA_PREC 0x008 /* External Abort */ 3937e55f8c1SIan Lepore #define FAULT_DOMAIN_L1 0x009 /* Domain Fault (L1) */ 3947e55f8c1SIan Lepore #define FAULT_DOMAIN_L2 0x00B /* Domain Fault (L2) */ 3957e55f8c1SIan Lepore #define FAULT_EA_TRAN_L1 0x00C /* External Translation Abort (L1) */ 3967e55f8c1SIan Lepore #define FAULT_PERM_L1 0x00D /* Permission Fault (L1) */ 3977e55f8c1SIan Lepore #define FAULT_EA_TRAN_L2 0x00E /* External Translation Abort (L2) */ 3987e55f8c1SIan Lepore #define FAULT_PERM_L2 0x00F /* Permission Fault (L2) */ 39936fb9d5fSSvatopluk Kraus #define FAULT_TLB_CONFLICT 0x010 /* TLB Conflict Abort */ 4007e55f8c1SIan Lepore #define FAULT_EA_IMPREC 0x016 /* Asynchronous External Abort */ 4017e55f8c1SIan Lepore #define FAULT_PE_IMPREC 0x018 /* Asynchronous Parity Error */ 4027e55f8c1SIan Lepore #define FAULT_PARITY 0x019 /* Parity Error */ 4037e55f8c1SIan Lepore #define FAULT_PE_TRAN_L1 0x01C /* Parity Error on Translation (L1) */ 4047e55f8c1SIan Lepore #define FAULT_PE_TRAN_L2 0x01E /* Parity Error on Translation (L2) */ 4057e55f8c1SIan Lepore 4067e55f8c1SIan Lepore #define FSR_TO_FAULT(fsr) (((fsr) & 0xF) | \ 4077e55f8c1SIan Lepore ((((fsr) & (1 << 10)) >> (10 - 4)))) 408d7f129a3SAndrew Turner #define FSR_LPAE (1 << 9) /* LPAE indicator */ 409d7f129a3SAndrew Turner #define FSR_WNR (1 << 11) /* Write-not-Read access */ 410d7f129a3SAndrew Turner #define FSR_EXT (1 << 12) /* DECERR/SLVERR for external*/ 411d7f129a3SAndrew Turner #define FSR_CM (1 << 13) /* Cache maintenance fault */ 412d7f129a3SAndrew Turner 4136fc729afSOlivier Houchard /* 4146fc729afSOlivier Houchard * Address of the vector page, low and high versions. 4156fc729afSOlivier Houchard */ 4160b898a9eSAndrew Turner #ifndef __ASSEMBLER__ 4176fc729afSOlivier Houchard #define ARM_VECTORS_LOW 0x00000000U 418b30d62beSStanislav Sedov #define ARM_VECTORS_HIGH 0xffff0000U 4190b898a9eSAndrew Turner #else 4200b898a9eSAndrew Turner #define ARM_VECTORS_LOW 0 4210b898a9eSAndrew Turner #define ARM_VECTORS_HIGH 0xffff0000 4220b898a9eSAndrew Turner #endif 4236fc729afSOlivier Houchard 4246fc729afSOlivier Houchard /* 4256fc729afSOlivier Houchard * ARM Instructions 4266fc729afSOlivier Houchard * 4276fc729afSOlivier Houchard * 3 3 2 2 2 4286fc729afSOlivier Houchard * 1 0 9 8 7 0 4296fc729afSOlivier Houchard * +-------+-------------------------------------------------------+ 4306fc729afSOlivier Houchard * | cond | instruction dependant | 4316fc729afSOlivier Houchard * |c c c c| | 4326fc729afSOlivier Houchard * +-------+-------------------------------------------------------+ 4336fc729afSOlivier Houchard */ 4346fc729afSOlivier Houchard 4356fc729afSOlivier Houchard #define INSN_SIZE 4 /* Always 4 bytes */ 4366fc729afSOlivier Houchard #define INSN_COND_MASK 0xf0000000 /* Condition mask */ 4376fc729afSOlivier Houchard #define INSN_COND_AL 0xe0000000 /* Always condition */ 4386fc729afSOlivier Houchard 439232e189aSZbigniew Bodek /* ARM register defines */ 440232e189aSZbigniew Bodek #define ARM_REG_SIZE 4 441232e189aSZbigniew Bodek #define ARM_REG_NUM_PC 15 442232e189aSZbigniew Bodek #define ARM_REG_NUM_LR 14 443232e189aSZbigniew Bodek #define ARM_REG_NUM_SP 13 444232e189aSZbigniew Bodek 445dfb7d4cdSWarner Losh #define THUMB_INSN_SIZE 2 /* Some are 4 bytes. */ 446dfb7d4cdSWarner Losh 447e336138cSAndrew Turner /* ARM Hypervisor Related Defines */ 448e336138cSAndrew Turner #define ARM_CP15_HDCR_HPMN 0x0000001f 449e336138cSAndrew Turner 4506fc729afSOlivier Houchard #endif /* !MACHINE_ARMREG_H */ 451