10b57cec5SDimitry Andric//=- X86SchedSkylake.td - X86 Skylake Server Scheduling ------*- tablegen -*-=// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric// 90b57cec5SDimitry Andric// This file defines the machine model for Skylake Server to support 100b57cec5SDimitry Andric// instruction scheduling and other instruction cost heuristics. 110b57cec5SDimitry Andric// 120b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andricdef SkylakeServerModel : SchedMachineModel { 150b57cec5SDimitry Andric // All x86 instructions are modeled as a single micro-op, and SKylake can 160b57cec5SDimitry Andric // decode 6 instructions per cycle. 170b57cec5SDimitry Andric let IssueWidth = 6; 180b57cec5SDimitry Andric let MicroOpBufferSize = 224; // Based on the reorder buffer. 190b57cec5SDimitry Andric let LoadLatency = 5; 200b57cec5SDimitry Andric let MispredictPenalty = 14; 210b57cec5SDimitry Andric 220b57cec5SDimitry Andric // Based on the LSD (loop-stream detector) queue size and benchmarking data. 230b57cec5SDimitry Andric let LoopMicroOpBufferSize = 50; 240b57cec5SDimitry Andric 250b57cec5SDimitry Andric // This flag is set to allow the scheduler to assign a default model to 260b57cec5SDimitry Andric // unrecognized opcodes. 270b57cec5SDimitry Andric let CompleteModel = 0; 280b57cec5SDimitry Andric} 290b57cec5SDimitry Andric 300b57cec5SDimitry Andriclet SchedModel = SkylakeServerModel in { 310b57cec5SDimitry Andric 320b57cec5SDimitry Andric// Skylake Server can issue micro-ops to 8 different ports in one cycle. 330b57cec5SDimitry Andric 340b57cec5SDimitry Andric// Ports 0, 1, 5, and 6 handle all computation. 350b57cec5SDimitry Andric// Port 4 gets the data half of stores. Store data can be available later than 360b57cec5SDimitry Andric// the store address, but since we don't model the latency of stores, we can 370b57cec5SDimitry Andric// ignore that. 380b57cec5SDimitry Andric// Ports 2 and 3 are identical. They handle loads and the address half of 390b57cec5SDimitry Andric// stores. Port 7 can handle address calculations. 400b57cec5SDimitry Andricdef SKXPort0 : ProcResource<1>; 410b57cec5SDimitry Andricdef SKXPort1 : ProcResource<1>; 420b57cec5SDimitry Andricdef SKXPort2 : ProcResource<1>; 430b57cec5SDimitry Andricdef SKXPort3 : ProcResource<1>; 440b57cec5SDimitry Andricdef SKXPort4 : ProcResource<1>; 450b57cec5SDimitry Andricdef SKXPort5 : ProcResource<1>; 460b57cec5SDimitry Andricdef SKXPort6 : ProcResource<1>; 470b57cec5SDimitry Andricdef SKXPort7 : ProcResource<1>; 480b57cec5SDimitry Andric 490b57cec5SDimitry Andric// Many micro-ops are capable of issuing on multiple ports. 500b57cec5SDimitry Andricdef SKXPort01 : ProcResGroup<[SKXPort0, SKXPort1]>; 510b57cec5SDimitry Andricdef SKXPort23 : ProcResGroup<[SKXPort2, SKXPort3]>; 520b57cec5SDimitry Andricdef SKXPort237 : ProcResGroup<[SKXPort2, SKXPort3, SKXPort7]>; 530b57cec5SDimitry Andricdef SKXPort04 : ProcResGroup<[SKXPort0, SKXPort4]>; 540b57cec5SDimitry Andricdef SKXPort05 : ProcResGroup<[SKXPort0, SKXPort5]>; 550b57cec5SDimitry Andricdef SKXPort06 : ProcResGroup<[SKXPort0, SKXPort6]>; 560b57cec5SDimitry Andricdef SKXPort15 : ProcResGroup<[SKXPort1, SKXPort5]>; 570b57cec5SDimitry Andricdef SKXPort16 : ProcResGroup<[SKXPort1, SKXPort6]>; 580b57cec5SDimitry Andricdef SKXPort56 : ProcResGroup<[SKXPort5, SKXPort6]>; 590b57cec5SDimitry Andricdef SKXPort015 : ProcResGroup<[SKXPort0, SKXPort1, SKXPort5]>; 600b57cec5SDimitry Andricdef SKXPort056 : ProcResGroup<[SKXPort0, SKXPort5, SKXPort6]>; 610b57cec5SDimitry Andricdef SKXPort0156: ProcResGroup<[SKXPort0, SKXPort1, SKXPort5, SKXPort6]>; 620b57cec5SDimitry Andric 630b57cec5SDimitry Andricdef SKXDivider : ProcResource<1>; // Integer division issued on port 0. 640b57cec5SDimitry Andric// FP division and sqrt on port 0. 650b57cec5SDimitry Andricdef SKXFPDivider : ProcResource<1>; 660b57cec5SDimitry Andric 670b57cec5SDimitry Andric// 60 Entry Unified Scheduler 680b57cec5SDimitry Andricdef SKXPortAny : ProcResGroup<[SKXPort0, SKXPort1, SKXPort2, SKXPort3, SKXPort4, 690b57cec5SDimitry Andric SKXPort5, SKXPort6, SKXPort7]> { 700b57cec5SDimitry Andric let BufferSize=60; 710b57cec5SDimitry Andric} 720b57cec5SDimitry Andric 730b57cec5SDimitry Andric// Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5 740b57cec5SDimitry Andric// cycles after the memory operand. 750b57cec5SDimitry Andricdef : ReadAdvance<ReadAfterLd, 5>; 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric// Vector loads are 5/6/7 cycles, so ReadAfterVec*Ld registers needn't be available 780b57cec5SDimitry Andric// until 5/6/7 cycles after the memory operand. 790b57cec5SDimitry Andricdef : ReadAdvance<ReadAfterVecLd, 5>; 800b57cec5SDimitry Andricdef : ReadAdvance<ReadAfterVecXLd, 6>; 810b57cec5SDimitry Andricdef : ReadAdvance<ReadAfterVecYLd, 7>; 820b57cec5SDimitry Andric 830b57cec5SDimitry Andricdef : ReadAdvance<ReadInt2Fpu, 0>; 840b57cec5SDimitry Andric 850b57cec5SDimitry Andric// Many SchedWrites are defined in pairs with and without a folded load. 860b57cec5SDimitry Andric// Instructions with folded loads are usually micro-fused, so they only appear 870b57cec5SDimitry Andric// as two micro-ops when queued in the reservation station. 880b57cec5SDimitry Andric// This multiclass defines the resource usage for variants with and without 890b57cec5SDimitry Andric// folded loads. 900b57cec5SDimitry Andricmulticlass SKXWriteResPair<X86FoldableSchedWrite SchedRW, 910b57cec5SDimitry Andric list<ProcResourceKind> ExePorts, 920b57cec5SDimitry Andric int Lat, list<int> Res = [1], int UOps = 1, 93bdd1243dSDimitry Andric int LoadLat = 5, int LoadUOps = 1> { 940b57cec5SDimitry Andric // Register variant is using a single cycle on ExePort. 950b57cec5SDimitry Andric def : WriteRes<SchedRW, ExePorts> { 960b57cec5SDimitry Andric let Latency = Lat; 975f757f3fSDimitry Andric let ReleaseAtCycles = Res; 980b57cec5SDimitry Andric let NumMicroOps = UOps; 990b57cec5SDimitry Andric } 1000b57cec5SDimitry Andric 1010b57cec5SDimitry Andric // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to 1020b57cec5SDimitry Andric // the latency (default = 5). 1030b57cec5SDimitry Andric def : WriteRes<SchedRW.Folded, !listconcat([SKXPort23], ExePorts)> { 1040b57cec5SDimitry Andric let Latency = !add(Lat, LoadLat); 1055f757f3fSDimitry Andric let ReleaseAtCycles = !listconcat([1], Res); 106bdd1243dSDimitry Andric let NumMicroOps = !add(UOps, LoadUOps); 1070b57cec5SDimitry Andric } 1080b57cec5SDimitry Andric} 1090b57cec5SDimitry Andric 1100b57cec5SDimitry Andric// A folded store needs a cycle on port 4 for the store data, and an extra port 1110b57cec5SDimitry Andric// 2/3/7 cycle to recompute the address. 1120b57cec5SDimitry Andricdef : WriteRes<WriteRMW, [SKXPort237,SKXPort4]>; 1130b57cec5SDimitry Andric 1140b57cec5SDimitry Andric// Arithmetic. 1150b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteALU, [SKXPort0156], 1>; // Simple integer ALU op. 1160b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteADC, [SKXPort06], 1>; // Integer ALU + flags op. 1170b57cec5SDimitry Andric 1180b57cec5SDimitry Andric// Integer multiplication. 1190b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteIMul8, [SKXPort1], 3>; 1200b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteIMul16, [SKXPort1,SKXPort06,SKXPort0156], 4, [1,1,2], 4>; 1210b57cec5SDimitry Andricdefm : X86WriteRes<WriteIMul16Imm, [SKXPort1,SKXPort0156], 4, [1,1], 2>; 1220b57cec5SDimitry Andricdefm : X86WriteRes<WriteIMul16ImmLd, [SKXPort1,SKXPort0156,SKXPort23], 8, [1,1,1], 3>; 1230b57cec5SDimitry Andricdefm : X86WriteRes<WriteIMul16Reg, [SKXPort1], 3, [1], 1>; 1240b57cec5SDimitry Andricdefm : X86WriteRes<WriteIMul16RegLd, [SKXPort1,SKXPort0156,SKXPort23], 8, [1,1,1], 3>; 1250b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteIMul32, [SKXPort1,SKXPort06,SKXPort0156], 4, [1,1,1], 3>; 126349cc55cSDimitry Andricdefm : SKXWriteResPair<WriteMULX32, [SKXPort1,SKXPort06,SKXPort0156], 3, [1,1,1], 3>; 1270b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteIMul32Imm, [SKXPort1], 3>; 1280b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteIMul32Reg, [SKXPort1], 3>; 1290b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteIMul64, [SKXPort1,SKXPort5], 4, [1,1], 2>; 130349cc55cSDimitry Andricdefm : SKXWriteResPair<WriteMULX64, [SKXPort1,SKXPort5], 3, [1,1], 2>; 1310b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteIMul64Imm, [SKXPort1], 3>; 1320b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteIMul64Reg, [SKXPort1], 3>; 133349cc55cSDimitry Andricdef SKXWriteIMulH : WriteRes<WriteIMulH, []> { let Latency = 4; } 134349cc55cSDimitry Andricdef : WriteRes<WriteIMulHLd, []> { 135349cc55cSDimitry Andric let Latency = !add(SKXWriteIMulH.Latency, SkylakeServerModel.LoadLatency); 136349cc55cSDimitry Andric} 1370b57cec5SDimitry Andric 1380b57cec5SDimitry Andricdefm : X86WriteRes<WriteBSWAP32, [SKXPort15], 1, [1], 1>; 1390b57cec5SDimitry Andricdefm : X86WriteRes<WriteBSWAP64, [SKXPort06, SKXPort15], 2, [1,1], 2>; 1400b57cec5SDimitry Andricdefm : X86WriteRes<WriteCMPXCHG,[SKXPort06, SKXPort0156], 5, [2,3], 5>; 1410b57cec5SDimitry Andricdefm : X86WriteRes<WriteCMPXCHGRMW,[SKXPort23,SKXPort06,SKXPort0156,SKXPort237,SKXPort4], 8, [1,2,1,1,1], 6>; 1420b57cec5SDimitry Andricdefm : X86WriteRes<WriteXCHG, [SKXPort0156], 2, [3], 3>; 1430b57cec5SDimitry Andric 1440b57cec5SDimitry Andric// TODO: Why isn't the SKXDivider used? 1450b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteDiv8, [SKXPort0, SKXDivider], 25, [1,10], 1, 4>; 1460b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv16, [SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort05,SKXPort0156], 76, [7,2,8,3,1,11], 32>; 1470b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv32, [SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort05,SKXPort0156], 76, [7,2,8,3,1,11], 32>; 1480b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv64, [SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort05,SKXPort0156], 76, [7,2,8,3,1,11], 32>; 1490b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv16Ld, [SKXPort0,SKXPort23,SKXDivider], 29, [1,1,10], 2>; 1500b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv32Ld, [SKXPort0,SKXPort23,SKXDivider], 29, [1,1,10], 2>; 1510b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv64Ld, [SKXPort0,SKXPort23,SKXDivider], 29, [1,1,10], 2>; 1520b57cec5SDimitry Andric 1530b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv8, [SKXPort0, SKXDivider], 25, [1,10], 1>; 1540b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv16, [SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort06,SKXPort0156], 102, [4,2,4,8,14,34], 66>; 1550b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv32, [SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort06,SKXPort0156], 102, [4,2,4,8,14,34], 66>; 1560b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv64, [SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort06,SKXPort0156], 102, [4,2,4,8,14,34], 66>; 1570b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv8Ld, [SKXPort0,SKXPort5,SKXPort23,SKXPort0156], 28, [2,4,1,1], 8>; 1580b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv16Ld, [SKXPort0,SKXPort5,SKXPort23,SKXPort0156], 28, [2,4,1,1], 8>; 1590b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv32Ld, [SKXPort0,SKXPort5,SKXPort23,SKXPort0156], 28, [2,4,1,1], 8>; 1600b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv64Ld, [SKXPort0,SKXPort5,SKXPort23,SKXPort0156], 28, [2,4,1,1], 8>; 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCRC32, [SKXPort1], 3>; 1630b57cec5SDimitry Andric 1640b57cec5SDimitry Andricdef : WriteRes<WriteLEA, [SKXPort15]>; // LEA instructions can't fold loads. 1650b57cec5SDimitry Andric 1660b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCMOV, [SKXPort06], 1, [1], 1>; // Conditional move. 1670b57cec5SDimitry Andricdefm : X86WriteRes<WriteFCMOV, [SKXPort1], 3, [1], 1>; // x87 conditional move. 1680b57cec5SDimitry Andricdef : WriteRes<WriteSETCC, [SKXPort06]>; // Setcc. 1690b57cec5SDimitry Andricdef : WriteRes<WriteSETCCStore, [SKXPort06,SKXPort4,SKXPort237]> { 1700b57cec5SDimitry Andric let Latency = 2; 1710b57cec5SDimitry Andric let NumMicroOps = 3; 1720b57cec5SDimitry Andric} 1730b57cec5SDimitry Andricdefm : X86WriteRes<WriteLAHFSAHF, [SKXPort06], 1, [1], 1>; 1740b57cec5SDimitry Andricdefm : X86WriteRes<WriteBitTest, [SKXPort06], 1, [1], 1>; 1750b57cec5SDimitry Andricdefm : X86WriteRes<WriteBitTestImmLd, [SKXPort06,SKXPort23], 6, [1,1], 2>; 1760b57cec5SDimitry Andricdefm : X86WriteRes<WriteBitTestRegLd, [SKXPort0156,SKXPort23], 6, [1,1], 2>; 1770b57cec5SDimitry Andricdefm : X86WriteRes<WriteBitTestSet, [SKXPort06], 1, [1], 1>; 1780b57cec5SDimitry Andricdefm : X86WriteRes<WriteBitTestSetImmLd, [SKXPort06,SKXPort23], 5, [1,1], 3>; 1790b57cec5SDimitry Andricdefm : X86WriteRes<WriteBitTestSetRegLd, [SKXPort0156,SKXPort23], 5, [1,1], 2>; 1800b57cec5SDimitry Andric 1810b57cec5SDimitry Andric// Integer shifts and rotates. 1820b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteShift, [SKXPort06], 1>; 1830b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteShiftCL, [SKXPort06], 3, [3], 3>; 1840b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteRotate, [SKXPort06], 1, [1], 1>; 1850b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteRotateCL, [SKXPort06], 3, [3], 3>; 1860b57cec5SDimitry Andric 1870b57cec5SDimitry Andric// SHLD/SHRD. 1880b57cec5SDimitry Andricdefm : X86WriteRes<WriteSHDrri, [SKXPort1], 3, [1], 1>; 1890b57cec5SDimitry Andricdefm : X86WriteRes<WriteSHDrrcl,[SKXPort1,SKXPort06,SKXPort0156], 6, [1, 2, 1], 4>; 1900b57cec5SDimitry Andricdefm : X86WriteRes<WriteSHDmri, [SKXPort1,SKXPort23,SKXPort237,SKXPort0156], 9, [1, 1, 1, 1], 4>; 1910b57cec5SDimitry Andricdefm : X86WriteRes<WriteSHDmrcl,[SKXPort1,SKXPort23,SKXPort237,SKXPort06,SKXPort0156], 11, [1, 1, 1, 2, 1], 6>; 1920b57cec5SDimitry Andric 1930b57cec5SDimitry Andric// Bit counts. 1940b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteBSF, [SKXPort1], 3>; 1950b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteBSR, [SKXPort1], 3>; 1960b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteLZCNT, [SKXPort1], 3>; 1970b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteTZCNT, [SKXPort1], 3>; 1980b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePOPCNT, [SKXPort1], 3>; 1990b57cec5SDimitry Andric 2000b57cec5SDimitry Andric// BMI1 BEXTR/BLS, BMI2 BZHI 2010b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteBEXTR, [SKXPort06,SKXPort15], 2, [1,1], 2>; 2020b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteBLS, [SKXPort15], 1>; 2030b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteBZHI, [SKXPort15], 1>; 2040b57cec5SDimitry Andric 2050b57cec5SDimitry Andric// Loads, stores, and moves, not folded with other operations. 2060b57cec5SDimitry Andricdefm : X86WriteRes<WriteLoad, [SKXPort23], 5, [1], 1>; 2070b57cec5SDimitry Andricdefm : X86WriteRes<WriteStore, [SKXPort237, SKXPort4], 1, [1,1], 1>; 2080b57cec5SDimitry Andricdefm : X86WriteRes<WriteStoreNT, [SKXPort237, SKXPort4], 1, [1,1], 2>; 2090b57cec5SDimitry Andricdefm : X86WriteRes<WriteMove, [SKXPort0156], 1, [1], 1>; 2100b57cec5SDimitry Andric 211fe6060f1SDimitry Andric// Model the effect of clobbering the read-write mask operand of the GATHER operation. 212fe6060f1SDimitry Andric// Does not cost anything by itself, only has latency, matching that of the WriteLoad, 213fe6060f1SDimitry Andricdefm : X86WriteRes<WriteVecMaskedGatherWriteback, [], 5, [], 0>; 214fe6060f1SDimitry Andric 2150b57cec5SDimitry Andric// Idioms that clear a register, like xorps %xmm0, %xmm0. 2160b57cec5SDimitry Andric// These can often bypass execution ports completely. 2170b57cec5SDimitry Andricdef : WriteRes<WriteZero, []>; 2180b57cec5SDimitry Andric 2190b57cec5SDimitry Andric// Branches don't produce values, so they have no latency, but they still 2200b57cec5SDimitry Andric// consume resources. Indirect branches can fold loads. 2210b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteJump, [SKXPort06], 1>; 2220b57cec5SDimitry Andric 2230b57cec5SDimitry Andric// Floating point. This covers both scalar and vector operations. 2240b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLD0, [SKXPort05], 1, [1], 1>; 2250b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLD1, [SKXPort05], 1, [2], 2>; 2260b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLDC, [SKXPort05], 1, [2], 2>; 2270b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLoad, [SKXPort23], 5, [1], 1>; 2280b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLoadX, [SKXPort23], 6, [1], 1>; 2290b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLoadY, [SKXPort23], 7, [1], 1>; 2300b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMaskedLoad, [SKXPort23,SKXPort015], 7, [1,1], 2>; 2310b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMaskedLoadY, [SKXPort23,SKXPort015], 8, [1,1], 2>; 2320b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStore, [SKXPort237,SKXPort4], 1, [1,1], 2>; 2330b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreX, [SKXPort237,SKXPort4], 1, [1,1], 2>; 2340b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreY, [SKXPort237,SKXPort4], 1, [1,1], 2>; 2350b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreNT, [SKXPort237,SKXPort4], 1, [1,1], 2>; 2360b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreNTX, [SKXPort237,SKXPort4], 1, [1,1], 2>; 2370b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreNTY, [SKXPort237,SKXPort4], 1, [1,1], 2>; 2388bcb0991SDimitry Andric 23906c3fb27SDimitry Andricdefm : X86WriteRes<WriteFMaskedStore32, [SKXPort23,SKXPort0,SKXPort4], 2, [1,1,1], 2>; 24006c3fb27SDimitry Andricdefm : X86WriteRes<WriteFMaskedStore32Y, [SKXPort23,SKXPort0,SKXPort4], 2, [1,1,1], 2>; 24106c3fb27SDimitry Andricdefm : X86WriteRes<WriteFMaskedStore64, [SKXPort23,SKXPort0,SKXPort4], 2, [1,1,1], 2>; 24206c3fb27SDimitry Andricdefm : X86WriteRes<WriteFMaskedStore64Y, [SKXPort23,SKXPort0,SKXPort4], 2, [1,1,1], 2>; 2438bcb0991SDimitry Andric 2440b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMove, [SKXPort015], 1, [1], 1>; 2450b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMoveX, [SKXPort015], 1, [1], 1>; 2460b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMoveY, [SKXPort015], 1, [1], 1>; 24704eeddc0SDimitry Andricdefm : X86WriteRes<WriteFMoveZ, [SKXPort05], 1, [1], 1>; 2480b57cec5SDimitry Andricdefm : X86WriteRes<WriteEMMS, [SKXPort05,SKXPort0156], 10, [9,1], 10>; 2490b57cec5SDimitry Andric 2500b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFAdd, [SKXPort01], 4, [1], 1, 5>; // Floating point add/sub. 2510b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFAddX, [SKXPort01], 4, [1], 1, 6>; 2520b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFAddY, [SKXPort01], 4, [1], 1, 7>; 2530b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFAddZ, [SKXPort05], 4, [1], 1, 7>; 2540b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFAdd64, [SKXPort01], 4, [1], 1, 5>; // Floating point double add/sub. 2550b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFAdd64X, [SKXPort01], 4, [1], 1, 6>; 2560b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFAdd64Y, [SKXPort01], 4, [1], 1, 7>; 2570b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFAdd64Z, [SKXPort05], 4, [1], 1, 7>; 2580b57cec5SDimitry Andric 2590b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFCmp, [SKXPort01], 4, [1], 1, 5>; // Floating point compare. 2600b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFCmpX, [SKXPort01], 4, [1], 1, 6>; 2610b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFCmpY, [SKXPort01], 4, [1], 1, 7>; 2620b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFCmpZ, [SKXPort05], 4, [1], 1, 7>; 2630b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFCmp64, [SKXPort01], 4, [1], 1, 5>; // Floating point double compare. 2640b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFCmp64X, [SKXPort01], 4, [1], 1, 6>; 2650b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFCmp64Y, [SKXPort01], 4, [1], 1, 7>; 2660b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFCmp64Z, [SKXPort05], 4, [1], 1, 7>; 2670b57cec5SDimitry Andric 2685ffd83dbSDimitry Andricdefm : SKXWriteResPair<WriteFCom, [SKXPort0], 2>; // Floating point compare to flags (X87). 2695ffd83dbSDimitry Andricdefm : SKXWriteResPair<WriteFComX, [SKXPort0], 2>; // Floating point compare to flags (SSE). 2700b57cec5SDimitry Andric 2710b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMul, [SKXPort01], 4, [1], 1, 5>; // Floating point multiplication. 2720b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMulX, [SKXPort01], 4, [1], 1, 6>; 2730b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMulY, [SKXPort01], 4, [1], 1, 7>; 2740b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMulZ, [SKXPort05], 4, [1], 1, 7>; 2750b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMul64, [SKXPort01], 4, [1], 1, 5>; // Floating point double multiplication. 2760b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMul64X, [SKXPort01], 4, [1], 1, 6>; 2770b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMul64Y, [SKXPort01], 4, [1], 1, 7>; 2780b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMul64Z, [SKXPort05], 4, [1], 1, 7>; 2790b57cec5SDimitry Andric 2800b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFDiv, [SKXPort0,SKXFPDivider], 11, [1,3], 1, 5>; // 10-14 cycles. // Floating point division. 281bdd1243dSDimitry Andricdefm : SKXWriteResPair<WriteFDivX, [SKXPort0,SKXFPDivider], 11, [1,3], 1, 6>; // 10-14 cycles. 2820b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFDivY, [SKXPort0,SKXFPDivider], 11, [1,5], 1, 7>; // 10-14 cycles. 2830b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFDivZ, [SKXPort0,SKXPort5,SKXFPDivider], 18, [2,1,10], 3, 7>; // 10-14 cycles. 284bdd1243dSDimitry Andricdefm : SKXWriteResPair<WriteFDiv64, [SKXPort0,SKXFPDivider], 14, [1,4], 1, 5>; // 10-14 cycles. // Floating point division. 285bdd1243dSDimitry Andricdefm : SKXWriteResPair<WriteFDiv64X, [SKXPort0,SKXFPDivider], 14, [1,4], 1, 6>; // 10-14 cycles. 286bdd1243dSDimitry Andricdefm : SKXWriteResPair<WriteFDiv64Y, [SKXPort0,SKXFPDivider], 14, [1,8], 1, 7>; // 10-14 cycles. 2870b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFDiv64Z, [SKXPort0,SKXPort5,SKXFPDivider], 23, [2,1,16], 3, 7>; // 10-14 cycles. 2880b57cec5SDimitry Andric 2890b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSqrt, [SKXPort0,SKXFPDivider], 12, [1,3], 1, 5>; // Floating point square root. 2900b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSqrtX, [SKXPort0,SKXFPDivider], 12, [1,3], 1, 6>; 2910b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSqrtY, [SKXPort0,SKXFPDivider], 12, [1,6], 1, 7>; 2920b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSqrtZ, [SKXPort0,SKXPort5,SKXFPDivider], 20, [2,1,12], 3, 7>; 2930b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSqrt64, [SKXPort0,SKXFPDivider], 18, [1,6], 1, 5>; // Floating point double square root. 2940b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSqrt64X, [SKXPort0,SKXFPDivider], 18, [1,6], 1, 6>; 2950b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSqrt64Y, [SKXPort0,SKXFPDivider], 18, [1,12],1, 7>; 2960b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSqrt64Z, [SKXPort0,SKXPort5,SKXFPDivider], 32, [2,1,24], 3, 7>; 2970b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSqrt80, [SKXPort0,SKXFPDivider], 21, [1,7]>; // Floating point long double square root. 2980b57cec5SDimitry Andric 2990b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRcp, [SKXPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate. 3000b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRcpX, [SKXPort0], 4, [1], 1, 6>; 3010b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRcpY, [SKXPort0], 4, [1], 1, 7>; 3020b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRcpZ, [SKXPort0,SKXPort5], 4, [2,1], 3, 7>; 3030b57cec5SDimitry Andric 3040b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRsqrt, [SKXPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate. 3050b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRsqrtX,[SKXPort0], 4, [1], 1, 6>; 3060b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRsqrtY,[SKXPort0], 4, [1], 1, 7>; 3070b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRsqrtZ,[SKXPort0,SKXPort5], 9, [2,1], 3, 7>; 3080b57cec5SDimitry Andric 3090b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMA, [SKXPort01], 4, [1], 1, 5>; // Fused Multiply Add. 3100b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMAX, [SKXPort01], 4, [1], 1, 6>; 3110b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMAY, [SKXPort01], 4, [1], 1, 7>; 3120b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFMAZ, [SKXPort05], 4, [1], 1, 7>; 3130b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteDPPD, [SKXPort5,SKXPort015], 9, [1,2], 3, 6>; // Floating point double dot product. 3140fca6ea1SDimitry Andricdefm : X86WriteRes<WriteDPPS, [SKXPort5,SKXPort01], 13, [1,3], 4>; 3150fca6ea1SDimitry Andricdefm : X86WriteRes<WriteDPPSY, [SKXPort5,SKXPort01], 13, [1,3], 4>; 3160fca6ea1SDimitry Andricdefm : X86WriteRes<WriteDPPSLd, [SKXPort5,SKXPort01,SKXPort06,SKXPort23], 19, [1,3,1,1], 6>; 3170fca6ea1SDimitry Andricdefm : X86WriteRes<WriteDPPSYLd, [SKXPort5,SKXPort01,SKXPort06,SKXPort23], 20, [1,3,1,1], 6>; 3180b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFSign, [SKXPort0], 1>; // Floating point fabs/fchs. 3190b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRnd, [SKXPort01], 8, [2], 2, 6>; // Floating point rounding. 3200b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRndY, [SKXPort01], 8, [2], 2, 7>; 3210b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFRndZ, [SKXPort05], 8, [2], 2, 7>; 3220b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFLogic, [SKXPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals. 3230b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFLogicY, [SKXPort015], 1, [1], 1, 7>; 3240b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFLogicZ, [SKXPort05], 1, [1], 1, 7>; 3250b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFTest, [SKXPort0], 2, [1], 1, 6>; // Floating point TEST instructions. 3260b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFTestY, [SKXPort0], 2, [1], 1, 7>; 3270b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFTestZ, [SKXPort0], 2, [1], 1, 7>; 3280b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFShuffle, [SKXPort5], 1, [1], 1, 6>; // Floating point vector shuffles. 3290b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFShuffleY, [SKXPort5], 1, [1], 1, 7>; 3300b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFShuffleZ, [SKXPort5], 1, [1], 1, 7>; 3310b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFVarShuffle, [SKXPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles. 3320b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFVarShuffleY, [SKXPort5], 1, [1], 1, 7>; 3330b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFVarShuffleZ, [SKXPort5], 1, [1], 1, 7>; 3340b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFBlend, [SKXPort015], 1, [1], 1, 6>; // Floating point vector blends. 3350b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFBlendY,[SKXPort015], 1, [1], 1, 7>; 3360b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFBlendZ,[SKXPort015], 1, [1], 1, 7>; 3370b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFVarBlend, [SKXPort015], 2, [2], 2, 6>; // Fp vector variable blends. 3380b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFVarBlendY,[SKXPort015], 2, [2], 2, 7>; 3390b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFVarBlendZ,[SKXPort015], 2, [2], 2, 7>; 3400b57cec5SDimitry Andric 3410b57cec5SDimitry Andric// FMA Scheduling helper class. 3420b57cec5SDimitry Andric// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; } 3430b57cec5SDimitry Andric 3440b57cec5SDimitry Andric// Vector integer operations. 3450b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoad, [SKXPort23], 5, [1], 1>; 3460b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoadX, [SKXPort23], 6, [1], 1>; 3470b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoadY, [SKXPort23], 7, [1], 1>; 3480b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoadNT, [SKXPort23], 6, [1], 1>; 3490b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoadNTY, [SKXPort23], 7, [1], 1>; 3500b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMaskedLoad, [SKXPort23,SKXPort015], 7, [1,1], 2>; 3510b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMaskedLoadY, [SKXPort23,SKXPort015], 8, [1,1], 2>; 3520b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStore, [SKXPort237,SKXPort4], 1, [1,1], 2>; 3530b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStoreX, [SKXPort237,SKXPort4], 1, [1,1], 2>; 3540b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStoreY, [SKXPort237,SKXPort4], 1, [1,1], 2>; 3550b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStoreNT, [SKXPort237,SKXPort4], 1, [1,1], 2>; 3560b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStoreNTY, [SKXPort237,SKXPort4], 1, [1,1], 2>; 35706c3fb27SDimitry Andricdefm : X86WriteRes<WriteVecMaskedStore32, [SKXPort23,SKXPort0,SKXPort4], 2, [1,1,1], 2>; 35806c3fb27SDimitry Andricdefm : X86WriteRes<WriteVecMaskedStore32Y, [SKXPort23,SKXPort0,SKXPort4], 2, [1,1,1], 2>; 35906c3fb27SDimitry Andricdefm : X86WriteRes<WriteVecMaskedStore64, [SKXPort23,SKXPort0,SKXPort4], 2, [1,1,1], 2>; 36006c3fb27SDimitry Andricdefm : X86WriteRes<WriteVecMaskedStore64Y, [SKXPort23,SKXPort0,SKXPort4], 2, [1,1,1], 2>; 3610b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMove, [SKXPort05], 1, [1], 1>; 3620b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMoveX, [SKXPort015], 1, [1], 1>; 3630b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMoveY, [SKXPort015], 1, [1], 1>; 36404eeddc0SDimitry Andricdefm : X86WriteRes<WriteVecMoveZ, [SKXPort05], 1, [1], 1>; 3650b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMoveToGpr, [SKXPort0], 2, [1], 1>; 3660b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMoveFromGpr, [SKXPort5], 1, [1], 1>; 3670b57cec5SDimitry Andric 3680b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecALU, [SKXPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals. 3690b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecALUX, [SKXPort01], 1, [1], 1, 6>; 3700b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecALUY, [SKXPort01], 1, [1], 1, 7>; 3710b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecALUZ, [SKXPort0], 1, [1], 1, 7>; 3720b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecLogic, [SKXPort05], 1, [1], 1, 5>; // Vector integer and/or/xor. 3730b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecLogicX,[SKXPort015], 1, [1], 1, 6>; 3740b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecLogicY,[SKXPort015], 1, [1], 1, 7>; 3750b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecLogicZ,[SKXPort05], 1, [1], 1, 7>; 3760b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecTest, [SKXPort0,SKXPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions. 3770b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecTestY, [SKXPort0,SKXPort5], 3, [1,1], 2, 7>; 3780b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecTestZ, [SKXPort0,SKXPort5], 3, [1,1], 2, 7>; 3795ffd83dbSDimitry Andricdefm : SKXWriteResPair<WriteVecIMul, [SKXPort0], 5, [1], 1, 5>; // Vector integer multiply. 3805ffd83dbSDimitry Andricdefm : SKXWriteResPair<WriteVecIMulX, [SKXPort01], 5, [1], 1, 6>; 3815ffd83dbSDimitry Andricdefm : SKXWriteResPair<WriteVecIMulY, [SKXPort01], 5, [1], 1, 7>; 3825ffd83dbSDimitry Andricdefm : SKXWriteResPair<WriteVecIMulZ, [SKXPort05], 5, [1], 1, 7>; 3830b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePMULLD, [SKXPort01], 10, [2], 2, 6>; // Vector PMULLD. 3840b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePMULLDY, [SKXPort01], 10, [2], 2, 7>; 3850b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePMULLDZ, [SKXPort05], 10, [2], 2, 7>; 3860b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteShuffle, [SKXPort5], 1, [1], 1, 5>; // Vector shuffles. 3870b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteShuffleX, [SKXPort5], 1, [1], 1, 6>; 3880b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteShuffleY, [SKXPort5], 1, [1], 1, 7>; 3890b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteShuffleZ, [SKXPort5], 1, [1], 1, 7>; 3900b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarShuffle, [SKXPort5], 1, [1], 1, 5>; // Vector variable shuffles. 3910b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarShuffleX, [SKXPort5], 1, [1], 1, 6>; 3920b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarShuffleY, [SKXPort5], 1, [1], 1, 7>; 3930b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarShuffleZ, [SKXPort5], 1, [1], 1, 7>; 3940b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteBlend, [SKXPort5], 1, [1], 1, 6>; // Vector blends. 3950b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteBlendY,[SKXPort5], 1, [1], 1, 7>; 3960b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteBlendZ,[SKXPort5], 1, [1], 1, 7>; 3970b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarBlend, [SKXPort015], 2, [2], 2, 6>; // Vector variable blends. 3980b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarBlendY,[SKXPort015], 2, [2], 2, 6>; 3990b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarBlendZ,[SKXPort05], 2, [1], 1, 6>; 4000b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteMPSAD, [SKXPort5], 4, [2], 2, 6>; // Vector MPSAD. 4010b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteMPSADY, [SKXPort5], 4, [2], 2, 7>; 4020b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteMPSADZ, [SKXPort5], 4, [2], 2, 7>; 4030b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePSADBW, [SKXPort5], 3, [1], 1, 5>; // Vector PSADBW. 4040b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePSADBWX, [SKXPort5], 3, [1], 1, 6>; 4050b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePSADBWY, [SKXPort5], 3, [1], 1, 7>; 406bdd1243dSDimitry Andricdefm : SKXWriteResPair<WritePSADBWZ, [SKXPort5], 3, [1], 1, 7>; // TODO: 512-bit ops require ports 0/1 to be joined. 4070b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePHMINPOS, [SKXPort0], 4, [1], 1, 6>; // Vector PHMINPOS. 4080b57cec5SDimitry Andric 4090b57cec5SDimitry Andric// Vector integer shifts. 4100b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecShift, [SKXPort0], 1, [1], 1, 5>; 4110b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecShiftX, [SKXPort5,SKXPort01], 2, [1,1], 2>; 4120b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecShiftY, [SKXPort5,SKXPort01], 4, [1,1], 2>; 4130b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecShiftZ, [SKXPort5,SKXPort0], 4, [1,1], 2>; 4140b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecShiftXLd, [SKXPort01,SKXPort23], 7, [1,1], 2>; 4150b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecShiftYLd, [SKXPort01,SKXPort23], 8, [1,1], 2>; 4160b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecShiftZLd, [SKXPort0,SKXPort23], 8, [1,1], 2>; 4170b57cec5SDimitry Andric 4180b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecShiftImm, [SKXPort0], 1, [1], 1, 5>; 4190b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecShiftImmX, [SKXPort01], 1, [1], 1, 6>; // Vector integer immediate shifts. 4200b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecShiftImmY, [SKXPort01], 1, [1], 1, 7>; 4210b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVecShiftImmZ, [SKXPort0], 1, [1], 1, 7>; 4220b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarVecShift, [SKXPort01], 1, [1], 1, 6>; // Variable vector shifts. 4230b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarVecShiftY, [SKXPort01], 1, [1], 1, 7>; 4240b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarVecShiftZ, [SKXPort0], 1, [1], 1, 7>; 4250b57cec5SDimitry Andric 4260b57cec5SDimitry Andric// Vector insert/extract operations. 4270b57cec5SDimitry Andricdef : WriteRes<WriteVecInsert, [SKXPort5]> { 4280b57cec5SDimitry Andric let Latency = 2; 4290b57cec5SDimitry Andric let NumMicroOps = 2; 4305f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 4310b57cec5SDimitry Andric} 4320b57cec5SDimitry Andricdef : WriteRes<WriteVecInsertLd, [SKXPort5,SKXPort23]> { 4330b57cec5SDimitry Andric let Latency = 6; 4340b57cec5SDimitry Andric let NumMicroOps = 2; 4350b57cec5SDimitry Andric} 4360b57cec5SDimitry Andricdef: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>; 4370b57cec5SDimitry Andric 4380b57cec5SDimitry Andricdef : WriteRes<WriteVecExtract, [SKXPort0,SKXPort5]> { 4390b57cec5SDimitry Andric let Latency = 3; 4400b57cec5SDimitry Andric let NumMicroOps = 2; 4410b57cec5SDimitry Andric} 4420b57cec5SDimitry Andricdef : WriteRes<WriteVecExtractSt, [SKXPort4,SKXPort5,SKXPort237]> { 4430b57cec5SDimitry Andric let Latency = 2; 4440b57cec5SDimitry Andric let NumMicroOps = 3; 4450b57cec5SDimitry Andric} 4460b57cec5SDimitry Andric 4470b57cec5SDimitry Andric// Conversion between integer and float. 4480b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtSS2I, [SKXPort01], 6, [2], 2>; // Needs more work: DD vs DQ. 4490b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtPS2I, [SKXPort01], 3>; 4500b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtPS2IY, [SKXPort01], 3>; 4510b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtPS2IZ, [SKXPort05], 3>; 4520b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtSD2I, [SKXPort01], 6, [2], 2>; 4530b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtPD2I, [SKXPort01], 3>; 4540b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtPD2IY, [SKXPort01], 3>; 4550b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtPD2IZ, [SKXPort05], 3>; 4560b57cec5SDimitry Andric 4570b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtI2SS, [SKXPort1], 4>; 4580b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtI2PS, [SKXPort01], 4>; 4590b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtI2PSY, [SKXPort01], 4>; 4600b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtI2PSZ, [SKXPort05], 4>; // Needs more work: DD vs DQ. 4610b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtI2SD, [SKXPort1], 4>; 4620b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtI2PD, [SKXPort01], 4>; 4630b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtI2PDY, [SKXPort01], 4>; 4640b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtI2PDZ, [SKXPort05], 4>; 4650b57cec5SDimitry Andric 4660b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtSS2SD, [SKXPort1], 3>; 4670b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtPS2PD, [SKXPort1], 3>; 4680b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtPS2PDY, [SKXPort5,SKXPort01], 3, [1,1], 2>; 4690b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteCvtPS2PDZ, [SKXPort05], 3, [2], 2>; 470bdd1243dSDimitry Andricdefm : SKXWriteResPair<WriteCvtSD2SS, [SKXPort5,SKXPort01], 5, [1,1], 2, 5>; 471bdd1243dSDimitry Andricdefm : SKXWriteResPair<WriteCvtPD2PS, [SKXPort5,SKXPort01], 5, [1,1], 2, 4>; 472bdd1243dSDimitry Andricdefm : SKXWriteResPair<WriteCvtPD2PSY, [SKXPort5,SKXPort01], 7, [1,1], 2, 7>; 473bdd1243dSDimitry Andricdefm : SKXWriteResPair<WriteCvtPD2PSZ, [SKXPort5,SKXPort05], 7, [1,1], 2, 7>; 4740b57cec5SDimitry Andric 4750b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPH2PS, [SKXPort5,SKXPort01], 5, [1,1], 2>; 4760b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPH2PSY, [SKXPort5,SKXPort01], 7, [1,1], 2>; 4770b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPH2PSZ, [SKXPort5,SKXPort0], 7, [1,1], 2>; 4780b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPH2PSLd, [SKXPort23,SKXPort01], 9, [1,1], 2>; 4790b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPH2PSYLd, [SKXPort23,SKXPort01], 10, [1,1], 2>; 4800b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPH2PSZLd, [SKXPort23,SKXPort05], 10, [1,1], 2>; 4810b57cec5SDimitry Andric 4820b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPS2PH, [SKXPort5,SKXPort01], 5, [1,1], 2>; 4830b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPS2PHY, [SKXPort5,SKXPort01], 7, [1,1], 2>; 4840b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPS2PHZ, [SKXPort5,SKXPort05], 7, [1,1], 2>; 4850b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPS2PHSt, [SKXPort4,SKXPort5,SKXPort237,SKXPort01], 6, [1,1,1,1], 4>; 4860b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPS2PHYSt, [SKXPort4,SKXPort5,SKXPort237,SKXPort01], 8, [1,1,1,1], 4>; 4870b57cec5SDimitry Andricdefm : X86WriteRes<WriteCvtPS2PHZSt, [SKXPort4,SKXPort5,SKXPort237,SKXPort05], 8, [1,1,1,1], 4>; 4880b57cec5SDimitry Andric 4890b57cec5SDimitry Andric// Strings instructions. 4900b57cec5SDimitry Andric 4910b57cec5SDimitry Andric// Packed Compare Implicit Length Strings, Return Mask 4920b57cec5SDimitry Andricdef : WriteRes<WritePCmpIStrM, [SKXPort0]> { 4930b57cec5SDimitry Andric let Latency = 10; 4940b57cec5SDimitry Andric let NumMicroOps = 3; 4955f757f3fSDimitry Andric let ReleaseAtCycles = [3]; 4960b57cec5SDimitry Andric} 4970b57cec5SDimitry Andricdef : WriteRes<WritePCmpIStrMLd, [SKXPort0, SKXPort23]> { 4980b57cec5SDimitry Andric let Latency = 16; 4990b57cec5SDimitry Andric let NumMicroOps = 4; 5005f757f3fSDimitry Andric let ReleaseAtCycles = [3,1]; 5010b57cec5SDimitry Andric} 5020b57cec5SDimitry Andric 5030b57cec5SDimitry Andric// Packed Compare Explicit Length Strings, Return Mask 5040b57cec5SDimitry Andricdef : WriteRes<WritePCmpEStrM, [SKXPort0, SKXPort5, SKXPort015, SKXPort0156]> { 5050b57cec5SDimitry Andric let Latency = 19; 5060b57cec5SDimitry Andric let NumMicroOps = 9; 5075f757f3fSDimitry Andric let ReleaseAtCycles = [4,3,1,1]; 5080b57cec5SDimitry Andric} 5090b57cec5SDimitry Andricdef : WriteRes<WritePCmpEStrMLd, [SKXPort0, SKXPort5, SKXPort23, SKXPort015, SKXPort0156]> { 5100b57cec5SDimitry Andric let Latency = 25; 5110b57cec5SDimitry Andric let NumMicroOps = 10; 5125f757f3fSDimitry Andric let ReleaseAtCycles = [4,3,1,1,1]; 5130b57cec5SDimitry Andric} 5140b57cec5SDimitry Andric 5150b57cec5SDimitry Andric// Packed Compare Implicit Length Strings, Return Index 5160b57cec5SDimitry Andricdef : WriteRes<WritePCmpIStrI, [SKXPort0]> { 5170b57cec5SDimitry Andric let Latency = 10; 5180b57cec5SDimitry Andric let NumMicroOps = 3; 5195f757f3fSDimitry Andric let ReleaseAtCycles = [3]; 5200b57cec5SDimitry Andric} 5210b57cec5SDimitry Andricdef : WriteRes<WritePCmpIStrILd, [SKXPort0, SKXPort23]> { 5220b57cec5SDimitry Andric let Latency = 16; 5230b57cec5SDimitry Andric let NumMicroOps = 4; 5245f757f3fSDimitry Andric let ReleaseAtCycles = [3,1]; 5250b57cec5SDimitry Andric} 5260b57cec5SDimitry Andric 5270b57cec5SDimitry Andric// Packed Compare Explicit Length Strings, Return Index 5280b57cec5SDimitry Andricdef : WriteRes<WritePCmpEStrI, [SKXPort0,SKXPort5,SKXPort0156]> { 5290b57cec5SDimitry Andric let Latency = 18; 5300b57cec5SDimitry Andric let NumMicroOps = 8; 5315f757f3fSDimitry Andric let ReleaseAtCycles = [4,3,1]; 5320b57cec5SDimitry Andric} 5330b57cec5SDimitry Andricdef : WriteRes<WritePCmpEStrILd, [SKXPort0, SKXPort5, SKXPort23, SKXPort0156]> { 5340b57cec5SDimitry Andric let Latency = 24; 5350b57cec5SDimitry Andric let NumMicroOps = 9; 5365f757f3fSDimitry Andric let ReleaseAtCycles = [4,3,1,1]; 5370b57cec5SDimitry Andric} 5380b57cec5SDimitry Andric 5390b57cec5SDimitry Andric// MOVMSK Instructions. 5400b57cec5SDimitry Andricdef : WriteRes<WriteFMOVMSK, [SKXPort0]> { let Latency = 2; } 5410b57cec5SDimitry Andricdef : WriteRes<WriteVecMOVMSK, [SKXPort0]> { let Latency = 2; } 5420b57cec5SDimitry Andricdef : WriteRes<WriteVecMOVMSKY, [SKXPort0]> { let Latency = 2; } 5430b57cec5SDimitry Andricdef : WriteRes<WriteMMXMOVMSK, [SKXPort0]> { let Latency = 2; } 5440b57cec5SDimitry Andric 5450b57cec5SDimitry Andric// AES instructions. 5460b57cec5SDimitry Andricdef : WriteRes<WriteAESDecEnc, [SKXPort0]> { // Decryption, encryption. 5470b57cec5SDimitry Andric let Latency = 4; 5480b57cec5SDimitry Andric let NumMicroOps = 1; 5495f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 5500b57cec5SDimitry Andric} 5510b57cec5SDimitry Andricdef : WriteRes<WriteAESDecEncLd, [SKXPort0, SKXPort23]> { 5520b57cec5SDimitry Andric let Latency = 10; 5530b57cec5SDimitry Andric let NumMicroOps = 2; 5545f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 5550b57cec5SDimitry Andric} 5560b57cec5SDimitry Andric 5570b57cec5SDimitry Andricdef : WriteRes<WriteAESIMC, [SKXPort0]> { // InvMixColumn. 5580b57cec5SDimitry Andric let Latency = 8; 5590b57cec5SDimitry Andric let NumMicroOps = 2; 5605f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 5610b57cec5SDimitry Andric} 5620b57cec5SDimitry Andricdef : WriteRes<WriteAESIMCLd, [SKXPort0, SKXPort23]> { 5630b57cec5SDimitry Andric let Latency = 14; 5640b57cec5SDimitry Andric let NumMicroOps = 3; 5655f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 5660b57cec5SDimitry Andric} 5670b57cec5SDimitry Andric 5680b57cec5SDimitry Andricdef : WriteRes<WriteAESKeyGen, [SKXPort0,SKXPort5,SKXPort015]> { // Key Generation. 5690b57cec5SDimitry Andric let Latency = 20; 5700b57cec5SDimitry Andric let NumMicroOps = 11; 5715f757f3fSDimitry Andric let ReleaseAtCycles = [3,6,2]; 5720b57cec5SDimitry Andric} 5730b57cec5SDimitry Andricdef : WriteRes<WriteAESKeyGenLd, [SKXPort0,SKXPort5,SKXPort23,SKXPort015]> { 5740b57cec5SDimitry Andric let Latency = 25; 5750b57cec5SDimitry Andric let NumMicroOps = 11; 5765f757f3fSDimitry Andric let ReleaseAtCycles = [3,6,1,1]; 5770b57cec5SDimitry Andric} 5780b57cec5SDimitry Andric 5790b57cec5SDimitry Andric// Carry-less multiplication instructions. 5800b57cec5SDimitry Andricdef : WriteRes<WriteCLMul, [SKXPort5]> { 5810b57cec5SDimitry Andric let Latency = 6; 5820b57cec5SDimitry Andric let NumMicroOps = 1; 5835f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 5840b57cec5SDimitry Andric} 5850b57cec5SDimitry Andricdef : WriteRes<WriteCLMulLd, [SKXPort5, SKXPort23]> { 5860b57cec5SDimitry Andric let Latency = 12; 5870b57cec5SDimitry Andric let NumMicroOps = 2; 5885f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 5890b57cec5SDimitry Andric} 5900b57cec5SDimitry Andric 5910b57cec5SDimitry Andric// Catch-all for expensive system instructions. 5920b57cec5SDimitry Andricdef : WriteRes<WriteSystem, [SKXPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite; 5930b57cec5SDimitry Andric 5940b57cec5SDimitry Andric// AVX2. 5950b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFShuffle256, [SKXPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles. 5960b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteFVarShuffle256, [SKXPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles. 5970b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteShuffle256, [SKXPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles. 598fe6060f1SDimitry Andricdefm : SKXWriteResPair<WriteVPMOV256, [SKXPort5], 3, [1], 1, 7>; // 256-bit width packed vector width-changing move. 5990b57cec5SDimitry Andricdefm : SKXWriteResPair<WriteVarShuffle256, [SKXPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles. 6000b57cec5SDimitry Andric 6010b57cec5SDimitry Andric// Old microcoded instructions that nobody use. 6020b57cec5SDimitry Andricdef : WriteRes<WriteMicrocoded, [SKXPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite; 6030b57cec5SDimitry Andric 6040b57cec5SDimitry Andric// Fence instructions. 6050b57cec5SDimitry Andricdef : WriteRes<WriteFence, [SKXPort23, SKXPort4]>; 6060b57cec5SDimitry Andric 6070b57cec5SDimitry Andric// Load/store MXCSR. 6085f757f3fSDimitry Andricdef : WriteRes<WriteLDMXCSR, [SKXPort0,SKXPort23,SKXPort0156]> { let Latency = 7; let NumMicroOps = 3; let ReleaseAtCycles = [1,1,1]; } 6095f757f3fSDimitry Andricdef : WriteRes<WriteSTMXCSR, [SKXPort4,SKXPort5,SKXPort237]> { let Latency = 2; let NumMicroOps = 3; let ReleaseAtCycles = [1,1,1]; } 6100b57cec5SDimitry Andric 6110b57cec5SDimitry Andric// Nop, not very useful expect it provides a model for nops! 6120b57cec5SDimitry Andricdef : WriteRes<WriteNop, []>; 6130b57cec5SDimitry Andric 6140b57cec5SDimitry Andric//////////////////////////////////////////////////////////////////////////////// 6150b57cec5SDimitry Andric// Horizontal add/sub instructions. 6160b57cec5SDimitry Andric//////////////////////////////////////////////////////////////////////////////// 6170b57cec5SDimitry Andric 6180fca6ea1SDimitry Andricdefm : SKXWriteResPair<WriteFHAdd, [SKXPort5,SKXPort01], 6, [2,1], 3, 6>; 6190fca6ea1SDimitry Andricdefm : SKXWriteResPair<WriteFHAddY, [SKXPort5,SKXPort01], 6, [2,1], 3, 7>; 6200b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePHAdd, [SKXPort5,SKXPort05], 3, [2,1], 3, 5>; 6210b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePHAddX, [SKXPort5,SKXPort015], 3, [2,1], 3, 6>; 6220b57cec5SDimitry Andricdefm : SKXWriteResPair<WritePHAddY, [SKXPort5,SKXPort015], 3, [2,1], 3, 7>; 6230b57cec5SDimitry Andric 6240b57cec5SDimitry Andric// Remaining instrs. 6250b57cec5SDimitry Andric 6260b57cec5SDimitry Andricdef SKXWriteResGroup1 : SchedWriteRes<[SKXPort0]> { 6270b57cec5SDimitry Andric let Latency = 1; 6280b57cec5SDimitry Andric let NumMicroOps = 1; 6295f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 6300b57cec5SDimitry Andric} 6310b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup1], (instregex "KAND(B|D|Q|W)rr", 6320b57cec5SDimitry Andric "KANDN(B|D|Q|W)rr", 6330b57cec5SDimitry Andric "KMOV(B|D|Q|W)kk", 6340b57cec5SDimitry Andric "KNOT(B|D|Q|W)rr", 6350b57cec5SDimitry Andric "KOR(B|D|Q|W)rr", 6360b57cec5SDimitry Andric "KXNOR(B|D|Q|W)rr", 6370b57cec5SDimitry Andric "KXOR(B|D|Q|W)rr", 6385ffd83dbSDimitry Andric "KSET0(B|D|Q|W)", // Same as KXOR 6395ffd83dbSDimitry Andric "KSET1(B|D|Q|W)", // Same as KXNOR 6400eae32dcSDimitry Andric "MMX_PADDS(B|W)rr", 6410eae32dcSDimitry Andric "MMX_PADDUS(B|W)rr", 6420eae32dcSDimitry Andric "MMX_PAVG(B|W)rr", 6430eae32dcSDimitry Andric "MMX_PCMPEQ(B|D|W)rr", 6440eae32dcSDimitry Andric "MMX_PCMPGT(B|D|W)rr", 6450eae32dcSDimitry Andric "MMX_P(MAX|MIN)SWrr", 6460eae32dcSDimitry Andric "MMX_P(MAX|MIN)UBrr", 6470eae32dcSDimitry Andric "MMX_PSUBS(B|W)rr", 6480eae32dcSDimitry Andric "MMX_PSUBUS(B|W)rr", 6490b57cec5SDimitry Andric "VPMOVB2M(Z|Z128|Z256)rr", 6500b57cec5SDimitry Andric "VPMOVD2M(Z|Z128|Z256)rr", 6510b57cec5SDimitry Andric "VPMOVQ2M(Z|Z128|Z256)rr", 6520b57cec5SDimitry Andric "VPMOVW2M(Z|Z128|Z256)rr")>; 6530b57cec5SDimitry Andric 6540b57cec5SDimitry Andricdef SKXWriteResGroup3 : SchedWriteRes<[SKXPort5]> { 6550b57cec5SDimitry Andric let Latency = 1; 6560b57cec5SDimitry Andric let NumMicroOps = 1; 6575f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 6580b57cec5SDimitry Andric} 6590b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup3], (instregex "COM(P?)_FST0r", 6600b57cec5SDimitry Andric "KMOV(B|D|Q|W)kr", 6610b57cec5SDimitry Andric "UCOM_F(P?)r")>; 6620b57cec5SDimitry Andric 6630b57cec5SDimitry Andricdef SKXWriteResGroup4 : SchedWriteRes<[SKXPort6]> { 6640b57cec5SDimitry Andric let Latency = 1; 6650b57cec5SDimitry Andric let NumMicroOps = 1; 6665f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 6670b57cec5SDimitry Andric} 6680b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup4], (instregex "JMP(16|32|64)r")>; 6690b57cec5SDimitry Andric 6700b57cec5SDimitry Andricdef SKXWriteResGroup6 : SchedWriteRes<[SKXPort05]> { 6710b57cec5SDimitry Andric let Latency = 1; 6720b57cec5SDimitry Andric let NumMicroOps = 1; 6735f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 6740b57cec5SDimitry Andric} 6750b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup6], (instrs FINCSTP, FNOP)>; 6760b57cec5SDimitry Andric 6770b57cec5SDimitry Andricdef SKXWriteResGroup7 : SchedWriteRes<[SKXPort06]> { 6780b57cec5SDimitry Andric let Latency = 1; 6790b57cec5SDimitry Andric let NumMicroOps = 1; 6805f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 6810b57cec5SDimitry Andric} 6820b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>; 6830b57cec5SDimitry Andric 6840b57cec5SDimitry Andricdef SKXWriteResGroup8 : SchedWriteRes<[SKXPort15]> { 6850b57cec5SDimitry Andric let Latency = 1; 6860b57cec5SDimitry Andric let NumMicroOps = 1; 6875f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 6880b57cec5SDimitry Andric} 6890b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup8], (instregex "ANDN(32|64)rr")>; 6900b57cec5SDimitry Andric 6910b57cec5SDimitry Andricdef SKXWriteResGroup9 : SchedWriteRes<[SKXPort015]> { 6920b57cec5SDimitry Andric let Latency = 1; 6930b57cec5SDimitry Andric let NumMicroOps = 1; 6945f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 6950b57cec5SDimitry Andric} 6960b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup9], (instregex "VBLENDMPD(Z128|Z256)rr", 6970b57cec5SDimitry Andric "VBLENDMPS(Z128|Z256)rr", 6980b57cec5SDimitry Andric "VPADD(B|D|Q|W)(Y|Z|Z128|Z256)rr", 6990b57cec5SDimitry Andric "(V?)PADD(B|D|Q|W)rr", 7000b57cec5SDimitry Andric "VPBLENDD(Y?)rri", 7010b57cec5SDimitry Andric "VPBLENDMB(Z128|Z256)rr", 7020b57cec5SDimitry Andric "VPBLENDMD(Z128|Z256)rr", 7030b57cec5SDimitry Andric "VPBLENDMQ(Z128|Z256)rr", 7040b57cec5SDimitry Andric "VPBLENDMW(Z128|Z256)rr", 7050b57cec5SDimitry Andric "VPSUB(B|D|Q|W)(Y|Z|Z128|Z256)rrk", 7060b57cec5SDimitry Andric "VPTERNLOGD(Z|Z128|Z256)rri", 7070b57cec5SDimitry Andric "VPTERNLOGQ(Z|Z128|Z256)rri")>; 7080b57cec5SDimitry Andric 7090b57cec5SDimitry Andricdef SKXWriteResGroup10 : SchedWriteRes<[SKXPort0156]> { 7100b57cec5SDimitry Andric let Latency = 1; 7110b57cec5SDimitry Andric let NumMicroOps = 1; 7125f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 7130b57cec5SDimitry Andric} 714bdd1243dSDimitry Andricdef: InstRW<[SKXWriteResGroup10], (instrs SGDT64m, 7150b57cec5SDimitry Andric SIDT64m, 7160b57cec5SDimitry Andric SMSW16m, 7170b57cec5SDimitry Andric STRm, 7180b57cec5SDimitry Andric SYSCALL)>; 7190b57cec5SDimitry Andric 7200b57cec5SDimitry Andricdef SKXWriteResGroup11 : SchedWriteRes<[SKXPort4,SKXPort237]> { 7210b57cec5SDimitry Andric let Latency = 1; 7220b57cec5SDimitry Andric let NumMicroOps = 2; 7235f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 7240b57cec5SDimitry Andric} 7250b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup11], (instrs FBSTPm, VMPTRSTm)>; 7260b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup11], (instregex "KMOV(B|D|Q|W)mk", 7270b57cec5SDimitry Andric "ST_FP(32|64|80)m")>; 7280b57cec5SDimitry Andric 7290b57cec5SDimitry Andricdef SKXWriteResGroup13 : SchedWriteRes<[SKXPort5]> { 7300b57cec5SDimitry Andric let Latency = 2; 7310b57cec5SDimitry Andric let NumMicroOps = 2; 7325f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 7330b57cec5SDimitry Andric} 7340b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup13], (instrs MMX_MOVQ2DQrr)>; 7350b57cec5SDimitry Andric 7360b57cec5SDimitry Andricdef SKXWriteResGroup14 : SchedWriteRes<[SKXPort05]> { 7370b57cec5SDimitry Andric let Latency = 2; 7380b57cec5SDimitry Andric let NumMicroOps = 2; 7395f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 7400b57cec5SDimitry Andric} 7410b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup14], (instrs FDECSTP, 7420b57cec5SDimitry Andric MMX_MOVDQ2Qrr)>; 7430b57cec5SDimitry Andric 7440b57cec5SDimitry Andricdef SKXWriteResGroup17 : SchedWriteRes<[SKXPort0156]> { 7450b57cec5SDimitry Andric let Latency = 2; 7460b57cec5SDimitry Andric let NumMicroOps = 2; 7475f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 7480b57cec5SDimitry Andric} 7490b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup17], (instrs LFENCE, 7500b57cec5SDimitry Andric WAIT, 7510b57cec5SDimitry Andric XGETBV)>; 7520b57cec5SDimitry Andric 7530b57cec5SDimitry Andricdef SKXWriteResGroup20 : SchedWriteRes<[SKXPort6,SKXPort0156]> { 7540b57cec5SDimitry Andric let Latency = 2; 7550b57cec5SDimitry Andric let NumMicroOps = 2; 7565f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 7570b57cec5SDimitry Andric} 7580b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup20], (instregex "CLFLUSH")>; 7590b57cec5SDimitry Andric 7600b57cec5SDimitry Andricdef SKXWriteResGroup21 : SchedWriteRes<[SKXPort237,SKXPort0156]> { 7610b57cec5SDimitry Andric let Latency = 2; 7620b57cec5SDimitry Andric let NumMicroOps = 2; 7635f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 7640b57cec5SDimitry Andric} 7650b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup21], (instrs SFENCE)>; 7660b57cec5SDimitry Andric 7670b57cec5SDimitry Andricdef SKXWriteResGroup23 : SchedWriteRes<[SKXPort06,SKXPort0156]> { 7680b57cec5SDimitry Andric let Latency = 2; 7690b57cec5SDimitry Andric let NumMicroOps = 2; 7705f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 7710b57cec5SDimitry Andric} 7720b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup23], (instrs CWD, 7730b57cec5SDimitry Andric JCXZ, JECXZ, JRCXZ, 7740b57cec5SDimitry Andric ADC8i8, SBB8i8, 7750b57cec5SDimitry Andric ADC16i16, SBB16i16, 7760b57cec5SDimitry Andric ADC32i32, SBB32i32, 7770b57cec5SDimitry Andric ADC64i32, SBB64i32)>; 7780b57cec5SDimitry Andric 7790b57cec5SDimitry Andricdef SKXWriteResGroup25 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort237]> { 7800b57cec5SDimitry Andric let Latency = 2; 7810b57cec5SDimitry Andric let NumMicroOps = 3; 7825f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 7830b57cec5SDimitry Andric} 7840b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup25], (instrs FNSTCW16m)>; 7850b57cec5SDimitry Andric 7860b57cec5SDimitry Andricdef SKXWriteResGroup27 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort15]> { 7870b57cec5SDimitry Andric let Latency = 2; 7880b57cec5SDimitry Andric let NumMicroOps = 3; 7895f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 7900b57cec5SDimitry Andric} 7910b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>; 7920b57cec5SDimitry Andric 7930b57cec5SDimitry Andricdef SKXWriteResGroup28 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort0156]> { 7940b57cec5SDimitry Andric let Latency = 2; 7950b57cec5SDimitry Andric let NumMicroOps = 3; 7965f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 7970b57cec5SDimitry Andric} 7980b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8, 7990b57cec5SDimitry Andric STOSB, STOSL, STOSQ, STOSW)>; 8000b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup28], (instregex "PUSH(16|32|64)rmr")>; 8010b57cec5SDimitry Andric 8020b57cec5SDimitry Andricdef SKXWriteResGroup29 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort15]> { 8030b57cec5SDimitry Andric let Latency = 2; 8040b57cec5SDimitry Andric let NumMicroOps = 5; 8055f757f3fSDimitry Andric let ReleaseAtCycles = [2,2,1]; 8060b57cec5SDimitry Andric} 8070b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup29], (instregex "VMOVDQU8Zmr(b?)")>; 8080b57cec5SDimitry Andric 8090b57cec5SDimitry Andricdef SKXWriteResGroup30 : SchedWriteRes<[SKXPort0]> { 8100b57cec5SDimitry Andric let Latency = 3; 8110b57cec5SDimitry Andric let NumMicroOps = 1; 8125f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 8130b57cec5SDimitry Andric} 8140b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup30], (instregex "KMOV(B|D|Q|W)rk", 8150b57cec5SDimitry Andric "KORTEST(B|D|Q|W)rr", 8160b57cec5SDimitry Andric "KTEST(B|D|Q|W)rr")>; 8170b57cec5SDimitry Andric 8180b57cec5SDimitry Andricdef SKXWriteResGroup31 : SchedWriteRes<[SKXPort1]> { 8190b57cec5SDimitry Andric let Latency = 3; 8200b57cec5SDimitry Andric let NumMicroOps = 1; 8215f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 8220b57cec5SDimitry Andric} 8230b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup31], (instregex "PDEP(32|64)rr", 8240b57cec5SDimitry Andric "PEXT(32|64)rr")>; 8250b57cec5SDimitry Andric 8260b57cec5SDimitry Andricdef SKXWriteResGroup32 : SchedWriteRes<[SKXPort5]> { 8270b57cec5SDimitry Andric let Latency = 3; 8280b57cec5SDimitry Andric let NumMicroOps = 1; 8295f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 8300b57cec5SDimitry Andric} 8310b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup32], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)", 8325ffd83dbSDimitry Andric "VALIGND(Z|Z128|Z256)rri", 8335ffd83dbSDimitry Andric "VALIGNQ(Z|Z128|Z256)rri", 8345ffd83dbSDimitry Andric "VPBROADCAST(B|W)rr", 8355ffd83dbSDimitry Andric "VP(MAX|MIN)(S|U)Q(Z|Z128|Z256)rr")>; 8365ffd83dbSDimitry Andric 8375ffd83dbSDimitry Andricdef SKXWriteResGroup33 : SchedWriteRes<[SKXPort5]> { 8385ffd83dbSDimitry Andric let Latency = 4; 8395ffd83dbSDimitry Andric let NumMicroOps = 1; 8405f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 8415ffd83dbSDimitry Andric} 8425ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroup33], (instregex "KADD(B|D|Q|W)rr", 8430b57cec5SDimitry Andric "KSHIFTL(B|D|Q|W)ri", 8440b57cec5SDimitry Andric "KSHIFTR(B|D|Q|W)ri", 8450b57cec5SDimitry Andric "KUNPCK(BW|DQ|WD)rr", 8460b57cec5SDimitry Andric "VCMPPD(Z|Z128|Z256)rri", 8470b57cec5SDimitry Andric "VCMPPS(Z|Z128|Z256)rri", 8480b57cec5SDimitry Andric "VCMP(SD|SS)Zrr", 8490b57cec5SDimitry Andric "VFPCLASS(PD|PS)(Z|Z128|Z256)rr", 8500b57cec5SDimitry Andric "VFPCLASS(SD|SS)Zrr", 8510b57cec5SDimitry Andric "VPCMPB(Z|Z128|Z256)rri", 8520b57cec5SDimitry Andric "VPCMPD(Z|Z128|Z256)rri", 8530b57cec5SDimitry Andric "VPCMPEQ(B|D|Q|W)(Z|Z128|Z256)rr", 8540b57cec5SDimitry Andric "VPCMPGT(B|D|Q|W)(Z|Z128|Z256)rr", 8550b57cec5SDimitry Andric "VPCMPQ(Z|Z128|Z256)rri", 8560b57cec5SDimitry Andric "VPCMPU(B|D|Q|W)(Z|Z128|Z256)rri", 8570b57cec5SDimitry Andric "VPCMPW(Z|Z128|Z256)rri", 8580b57cec5SDimitry Andric "VPTEST(N?)M(B|D|Q|W)(Z|Z128|Z256)rr")>; 8590b57cec5SDimitry Andric 8600b57cec5SDimitry Andricdef SKXWriteResGroup34 : SchedWriteRes<[SKXPort0,SKXPort0156]> { 8610b57cec5SDimitry Andric let Latency = 3; 8620b57cec5SDimitry Andric let NumMicroOps = 2; 8635f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 8640b57cec5SDimitry Andric} 8650b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup34], (instrs FNSTSW16r)>; 8660b57cec5SDimitry Andric 8670b57cec5SDimitry Andricdef SKXWriteResGroup37 : SchedWriteRes<[SKXPort0,SKXPort5]> { 8680b57cec5SDimitry Andric let Latency = 3; 8690b57cec5SDimitry Andric let NumMicroOps = 3; 8705f757f3fSDimitry Andric let ReleaseAtCycles = [1,2]; 8710b57cec5SDimitry Andric} 8720b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup37], (instregex "MMX_PH(ADD|SUB)SWrr")>; 8730b57cec5SDimitry Andric 8740b57cec5SDimitry Andricdef SKXWriteResGroup38 : SchedWriteRes<[SKXPort5,SKXPort01]> { 8750b57cec5SDimitry Andric let Latency = 3; 8760b57cec5SDimitry Andric let NumMicroOps = 3; 8775f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 8780b57cec5SDimitry Andric} 8790b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup38], (instregex "(V?)PH(ADD|SUB)SW(Y?)rr")>; 8800b57cec5SDimitry Andric 8810b57cec5SDimitry Andricdef SKXWriteResGroup41 : SchedWriteRes<[SKXPort5,SKXPort0156]> { 8820b57cec5SDimitry Andric let Latency = 3; 8830b57cec5SDimitry Andric let NumMicroOps = 3; 8845f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 8850b57cec5SDimitry Andric} 8860eae32dcSDimitry Andricdef: InstRW<[SKXWriteResGroup41], (instrs MMX_PACKSSDWrr, 8870eae32dcSDimitry Andric MMX_PACKSSWBrr, 8880eae32dcSDimitry Andric MMX_PACKUSWBrr)>; 8890b57cec5SDimitry Andric 8900b57cec5SDimitry Andricdef SKXWriteResGroup42 : SchedWriteRes<[SKXPort6,SKXPort0156]> { 8910b57cec5SDimitry Andric let Latency = 3; 8920b57cec5SDimitry Andric let NumMicroOps = 3; 8935f757f3fSDimitry Andric let ReleaseAtCycles = [1,2]; 8940b57cec5SDimitry Andric} 8950b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup42], (instregex "CLD")>; 8960b57cec5SDimitry Andric 8970b57cec5SDimitry Andricdef SKXWriteResGroup43 : SchedWriteRes<[SKXPort237,SKXPort0156]> { 8980b57cec5SDimitry Andric let Latency = 3; 8990b57cec5SDimitry Andric let NumMicroOps = 3; 9005f757f3fSDimitry Andric let ReleaseAtCycles = [1,2]; 9010b57cec5SDimitry Andric} 9020b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup43], (instrs MFENCE)>; 9030b57cec5SDimitry Andric 9040b57cec5SDimitry Andricdef SKXWriteResGroup44 : SchedWriteRes<[SKXPort06,SKXPort0156]> { 90581ad6265SDimitry Andric let Latency = 2; 9060b57cec5SDimitry Andric let NumMicroOps = 3; 9075f757f3fSDimitry Andric let ReleaseAtCycles = [1,2]; 9080b57cec5SDimitry Andric} 90981ad6265SDimitry Andricdef: InstRW<[SKXWriteResGroup44], (instrs RCL8r1, RCL16r1, RCL32r1, RCL64r1, 91081ad6265SDimitry Andric RCR8r1, RCR16r1, RCR32r1, RCR64r1)>; 91181ad6265SDimitry Andric 91281ad6265SDimitry Andricdef SKXWriteResGroup44b : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort0156]> { 91381ad6265SDimitry Andric let Latency = 5; 91481ad6265SDimitry Andric let NumMicroOps = 8; 9155f757f3fSDimitry Andric let ReleaseAtCycles = [2,4,2]; 91681ad6265SDimitry Andric} 91781ad6265SDimitry Andricdef: InstRW<[SKXWriteResGroup44b], (instrs RCR8ri, RCR16ri, RCR32ri, RCR64ri)>; 91881ad6265SDimitry Andric 91981ad6265SDimitry Andricdef SKXWriteResGroup44c : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort0156]> { 92081ad6265SDimitry Andric let Latency = 6; 92181ad6265SDimitry Andric let NumMicroOps = 8; 9225f757f3fSDimitry Andric let ReleaseAtCycles = [2,4,2]; 92381ad6265SDimitry Andric} 92481ad6265SDimitry Andricdef: InstRW<[SKXWriteResGroup44c], (instrs RCL8ri, RCL16ri, RCL32ri, RCL64ri)>; 9250b57cec5SDimitry Andric 9260b57cec5SDimitry Andricdef SKXWriteResGroup45 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort237]> { 9270b57cec5SDimitry Andric let Latency = 3; 9280b57cec5SDimitry Andric let NumMicroOps = 3; 9295f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 9300b57cec5SDimitry Andric} 9310b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup45], (instrs FNSTSWm)>; 9320b57cec5SDimitry Andric 9330b57cec5SDimitry Andricdef SKXWriteResGroup47 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort237,SKXPort0156]> { 9340b57cec5SDimitry Andric let Latency = 3; 9350b57cec5SDimitry Andric let NumMicroOps = 4; 9365f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,1]; 9370b57cec5SDimitry Andric} 9380b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup47], (instregex "CALL(16|32|64)r")>; 9390b57cec5SDimitry Andric 9400b57cec5SDimitry Andricdef SKXWriteResGroup48 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort06,SKXPort0156]> { 9410b57cec5SDimitry Andric let Latency = 3; 9420b57cec5SDimitry Andric let NumMicroOps = 4; 9435f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,1]; 9440b57cec5SDimitry Andric} 9450b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup48], (instrs CALL64pcrel32)>; 9460b57cec5SDimitry Andric 9470b57cec5SDimitry Andricdef SKXWriteResGroup49 : SchedWriteRes<[SKXPort0]> { 9480b57cec5SDimitry Andric let Latency = 4; 9490b57cec5SDimitry Andric let NumMicroOps = 1; 9505f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 9510b57cec5SDimitry Andric} 9520b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup49], (instregex "MUL_(FPrST0|FST0r|FrST0)")>; 9530b57cec5SDimitry Andric 9540b57cec5SDimitry Andricdef SKXWriteResGroup50 : SchedWriteRes<[SKXPort01]> { 9550b57cec5SDimitry Andric let Latency = 4; 9560b57cec5SDimitry Andric let NumMicroOps = 1; 9575f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 9580b57cec5SDimitry Andric} 959bdd1243dSDimitry Andricdef: InstRW<[SKXWriteResGroup50], (instregex "VCVTPD2QQ(Z128|Z256)rr", 9600b57cec5SDimitry Andric "VCVTPD2UQQ(Z128|Z256)rr", 9610b57cec5SDimitry Andric "VCVTPS2DQ(Y|Z128|Z256)rr", 9620b57cec5SDimitry Andric "(V?)CVTPS2DQrr", 9630b57cec5SDimitry Andric "VCVTPS2UDQ(Z128|Z256)rr", 9640b57cec5SDimitry Andric "VCVTTPD2QQ(Z128|Z256)rr", 9650b57cec5SDimitry Andric "VCVTTPD2UQQ(Z128|Z256)rr", 9660b57cec5SDimitry Andric "VCVTTPS2DQ(Z128|Z256)rr", 9670b57cec5SDimitry Andric "(V?)CVTTPS2DQrr", 968bdd1243dSDimitry Andric "VCVTTPS2UDQ(Z128|Z256)rr")>; 9690b57cec5SDimitry Andric 9700b57cec5SDimitry Andricdef SKXWriteResGroup50z : SchedWriteRes<[SKXPort05]> { 9710b57cec5SDimitry Andric let Latency = 4; 9720b57cec5SDimitry Andric let NumMicroOps = 1; 9735f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 9740b57cec5SDimitry Andric} 975bdd1243dSDimitry Andricdef: InstRW<[SKXWriteResGroup50z], (instrs VCVTPD2QQZrr, 9760b57cec5SDimitry Andric VCVTPD2UQQZrr, 9770b57cec5SDimitry Andric VCVTPS2DQZrr, 9780b57cec5SDimitry Andric VCVTPS2UDQZrr, 9790b57cec5SDimitry Andric VCVTTPD2QQZrr, 9800b57cec5SDimitry Andric VCVTTPD2UQQZrr, 9810b57cec5SDimitry Andric VCVTTPS2DQZrr, 982bdd1243dSDimitry Andric VCVTTPS2UDQZrr)>; 9830b57cec5SDimitry Andric 9840b57cec5SDimitry Andricdef SKXWriteResGroup51 : SchedWriteRes<[SKXPort5]> { 9850b57cec5SDimitry Andric let Latency = 4; 9860b57cec5SDimitry Andric let NumMicroOps = 2; 9875f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 9880b57cec5SDimitry Andric} 9890b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup51], (instregex "VEXPANDPD(Z|Z128|Z256)rr", 9900b57cec5SDimitry Andric "VEXPANDPS(Z|Z128|Z256)rr", 9910b57cec5SDimitry Andric "VPEXPANDD(Z|Z128|Z256)rr", 9920b57cec5SDimitry Andric "VPEXPANDQ(Z|Z128|Z256)rr", 9930b57cec5SDimitry Andric "VPMOVDB(Z|Z128|Z256)rr", 9940b57cec5SDimitry Andric "VPMOVDW(Z|Z128|Z256)rr", 9950b57cec5SDimitry Andric "VPMOVQB(Z|Z128|Z256)rr", 9960b57cec5SDimitry Andric "VPMOVQW(Z|Z128|Z256)rr", 9970b57cec5SDimitry Andric "VPMOVSDB(Z|Z128|Z256)rr", 9980b57cec5SDimitry Andric "VPMOVSDW(Z|Z128|Z256)rr", 9990b57cec5SDimitry Andric "VPMOVSQB(Z|Z128|Z256)rr", 10000b57cec5SDimitry Andric "VPMOVSQD(Z|Z128|Z256)rr", 10010b57cec5SDimitry Andric "VPMOVSQW(Z|Z128|Z256)rr", 10020b57cec5SDimitry Andric "VPMOVSWB(Z|Z128|Z256)rr", 10030b57cec5SDimitry Andric "VPMOVUSDB(Z|Z128|Z256)rr", 10040b57cec5SDimitry Andric "VPMOVUSDW(Z|Z128|Z256)rr", 10050b57cec5SDimitry Andric "VPMOVUSQB(Z|Z128|Z256)rr", 10060b57cec5SDimitry Andric "VPMOVUSQD(Z|Z128|Z256)rr", 10070b57cec5SDimitry Andric "VPMOVUSWB(Z|Z128|Z256)rr", 10080b57cec5SDimitry Andric "VPMOVWB(Z|Z128|Z256)rr")>; 10090b57cec5SDimitry Andric 10100b57cec5SDimitry Andricdef SKXWriteResGroup54 : SchedWriteRes<[SKXPort4,SKXPort5,SKXPort237]> { 10110b57cec5SDimitry Andric let Latency = 4; 10120b57cec5SDimitry Andric let NumMicroOps = 3; 10135f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 10140b57cec5SDimitry Andric} 10150b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup54], (instregex "IST(T?)_FP(16|32|64)m", 10160b57cec5SDimitry Andric "IST_F(16|32)m", 10170b57cec5SDimitry Andric "VPMOVQD(Z|Z128|Z256)mr(b?)")>; 10180b57cec5SDimitry Andric 10190b57cec5SDimitry Andricdef SKXWriteResGroup55 : SchedWriteRes<[SKXPort0156]> { 10200b57cec5SDimitry Andric let Latency = 4; 10210b57cec5SDimitry Andric let NumMicroOps = 4; 10225f757f3fSDimitry Andric let ReleaseAtCycles = [4]; 10230b57cec5SDimitry Andric} 10240b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup55], (instrs FNCLEX)>; 10250b57cec5SDimitry Andric 10260b57cec5SDimitry Andricdef SKXWriteResGroup56 : SchedWriteRes<[]> { 10270b57cec5SDimitry Andric let Latency = 0; 10280b57cec5SDimitry Andric let NumMicroOps = 4; 10295f757f3fSDimitry Andric let ReleaseAtCycles = []; 10300b57cec5SDimitry Andric} 10310b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup56], (instrs VZEROUPPER)>; 10320b57cec5SDimitry Andric 10330b57cec5SDimitry Andricdef SKXWriteResGroup57 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort0156]> { 10340b57cec5SDimitry Andric let Latency = 4; 10350b57cec5SDimitry Andric let NumMicroOps = 4; 10365f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,2]; 10370b57cec5SDimitry Andric} 10380b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup57], (instregex "LAR(16|32|64)rr")>; 10390b57cec5SDimitry Andric 1040bdd1243dSDimitry Andricdef SKXWriteResGroup61 : SchedWriteRes<[SKXPort5,SKXPort01]> { 10410b57cec5SDimitry Andric let Latency = 5; 10420b57cec5SDimitry Andric let NumMicroOps = 2; 10435f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 10440b57cec5SDimitry Andric} 10450eae32dcSDimitry Andricdef: InstRW<[SKXWriteResGroup61], (instregex "MMX_CVT(T?)PD2PIrr", 10460eae32dcSDimitry Andric "MMX_CVT(T?)PS2PIrr", 10470b57cec5SDimitry Andric "VCVTDQ2PDZ128rr", 10480b57cec5SDimitry Andric "VCVTPD2DQZ128rr", 10490b57cec5SDimitry Andric "(V?)CVT(T?)PD2DQrr", 10500b57cec5SDimitry Andric "VCVTPD2UDQZ128rr", 10510b57cec5SDimitry Andric "VCVTPS2PDZ128rr", 10520b57cec5SDimitry Andric "(V?)CVTPS2PDrr", 10530b57cec5SDimitry Andric "VCVTPS2QQZ128rr", 10540b57cec5SDimitry Andric "VCVTPS2UQQZ128rr", 10550b57cec5SDimitry Andric "VCVTQQ2PSZ128rr", 10560b57cec5SDimitry Andric "(V?)CVTSI(64)?2SDrr", 10570b57cec5SDimitry Andric "VCVTSI2SSZrr", 10580b57cec5SDimitry Andric "(V?)CVTSI2SSrr", 10590b57cec5SDimitry Andric "VCVTSI(64)?2SDZrr", 10600b57cec5SDimitry Andric "VCVTSS2SDZrr", 10610b57cec5SDimitry Andric "(V?)CVTSS2SDrr", 10620b57cec5SDimitry Andric "VCVTTPD2DQZ128rr", 10630b57cec5SDimitry Andric "VCVTTPD2UDQZ128rr", 10640b57cec5SDimitry Andric "VCVTTPS2QQZ128rr", 10650b57cec5SDimitry Andric "VCVTTPS2UQQZ128rr", 10660b57cec5SDimitry Andric "VCVTUDQ2PDZ128rr", 10670b57cec5SDimitry Andric "VCVTUQQ2PSZ128rr", 10680b57cec5SDimitry Andric "VCVTUSI2SSZrr", 10690b57cec5SDimitry Andric "VCVTUSI(64)?2SDZrr")>; 10700b57cec5SDimitry Andric 10710b57cec5SDimitry Andricdef SKXWriteResGroup62 : SchedWriteRes<[SKXPort5,SKXPort015]> { 10720b57cec5SDimitry Andric let Latency = 5; 10730b57cec5SDimitry Andric let NumMicroOps = 3; 10745f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 10750b57cec5SDimitry Andric} 10760b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup62], (instregex "VPCONFLICTQZ128rr")>; 10770b57cec5SDimitry Andric 10780b57cec5SDimitry Andricdef SKXWriteResGroup63 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort06]> { 10790b57cec5SDimitry Andric let Latency = 5; 10800b57cec5SDimitry Andric let NumMicroOps = 3; 10815f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 10820b57cec5SDimitry Andric} 10830b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup63], (instregex "STR(16|32|64)r")>; 10840b57cec5SDimitry Andric 1085bdd1243dSDimitry Andricdef SKXWriteResGroup65 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort01]> { 10860b57cec5SDimitry Andric let Latency = 5; 10870b57cec5SDimitry Andric let NumMicroOps = 3; 10885f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 10890b57cec5SDimitry Andric} 10900b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup65], (instregex "VCVTPS2PHZ128mr(b?)", 10910b57cec5SDimitry Andric "VCVTPS2PHZ256mr(b?)", 10920b57cec5SDimitry Andric "VCVTPS2PHZmr(b?)")>; 10930b57cec5SDimitry Andric 10940b57cec5SDimitry Andricdef SKXWriteResGroup66 : SchedWriteRes<[SKXPort4,SKXPort5,SKXPort237]> { 10950b57cec5SDimitry Andric let Latency = 5; 10960b57cec5SDimitry Andric let NumMicroOps = 4; 10975f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,1]; 10980b57cec5SDimitry Andric} 10990b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup66], (instregex "VPMOVDB(Z|Z128|Z256)mr(b?)", 11000b57cec5SDimitry Andric "VPMOVDW(Z|Z128|Z256)mr(b?)", 11010b57cec5SDimitry Andric "VPMOVQB(Z|Z128|Z256)mr(b?)", 11020b57cec5SDimitry Andric "VPMOVQW(Z|Z128|Z256)mr(b?)", 11030b57cec5SDimitry Andric "VPMOVSDB(Z|Z128|Z256)mr(b?)", 11040b57cec5SDimitry Andric "VPMOVSDW(Z|Z128|Z256)mr(b?)", 11050b57cec5SDimitry Andric "VPMOVSQB(Z|Z128|Z256)mr(b?)", 11060b57cec5SDimitry Andric "VPMOVSQD(Z|Z128|Z256)mr(b?)", 11070b57cec5SDimitry Andric "VPMOVSQW(Z|Z128|Z256)mr(b?)", 11080b57cec5SDimitry Andric "VPMOVSWB(Z|Z128|Z256)mr(b?)", 11090b57cec5SDimitry Andric "VPMOVUSDB(Z|Z128|Z256)mr(b?)", 11100b57cec5SDimitry Andric "VPMOVUSDW(Z|Z128|Z256)mr(b?)", 11110b57cec5SDimitry Andric "VPMOVUSQB(Z|Z128|Z256)mr(b?)", 11120b57cec5SDimitry Andric "VPMOVUSQD(Z|Z128|Z256)mr(b?)", 11130b57cec5SDimitry Andric "VPMOVUSQW(Z|Z128|Z256)mr(b?)", 11140b57cec5SDimitry Andric "VPMOVUSWB(Z|Z128|Z256)mr(b?)", 11150b57cec5SDimitry Andric "VPMOVWB(Z|Z128|Z256)mr(b?)")>; 11160b57cec5SDimitry Andric 11170b57cec5SDimitry Andricdef SKXWriteResGroup67 : SchedWriteRes<[SKXPort06,SKXPort0156]> { 11180b57cec5SDimitry Andric let Latency = 5; 11190b57cec5SDimitry Andric let NumMicroOps = 5; 11205f757f3fSDimitry Andric let ReleaseAtCycles = [1,4]; 11210b57cec5SDimitry Andric} 11220b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup67], (instrs XSETBV)>; 11230b57cec5SDimitry Andric 11240b57cec5SDimitry Andricdef SKXWriteResGroup69 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort0156]> { 11250b57cec5SDimitry Andric let Latency = 5; 11260b57cec5SDimitry Andric let NumMicroOps = 6; 11275f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,4]; 11280b57cec5SDimitry Andric} 11290b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup69], (instregex "PUSHF(16|64)")>; 11300b57cec5SDimitry Andric 11310b57cec5SDimitry Andricdef SKXWriteResGroup71 : SchedWriteRes<[SKXPort23]> { 11320b57cec5SDimitry Andric let Latency = 6; 11330b57cec5SDimitry Andric let NumMicroOps = 1; 11345f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 11350b57cec5SDimitry Andric} 11360b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup71], (instrs VBROADCASTSSrm, 11370b57cec5SDimitry Andric VPBROADCASTDrm, 113881ad6265SDimitry Andric VPBROADCASTQrm)>; 113981ad6265SDimitry Andricdef: InstRW<[SKXWriteResGroup71], (instregex "(V?)MOVSHDUPrm", 114081ad6265SDimitry Andric "(V?)MOVSLDUPrm", 114181ad6265SDimitry Andric "(V?)MOVDDUPrm")>; 11420b57cec5SDimitry Andric 11430b57cec5SDimitry Andricdef SKXWriteResGroup72 : SchedWriteRes<[SKXPort5]> { 11440b57cec5SDimitry Andric let Latency = 6; 11450b57cec5SDimitry Andric let NumMicroOps = 2; 11465f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 11470b57cec5SDimitry Andric} 11480eae32dcSDimitry Andricdef: InstRW<[SKXWriteResGroup72], (instrs MMX_CVTPI2PSrr)>; 11490b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup72], (instregex "VCOMPRESSPD(Z|Z128|Z256)rr", 11500b57cec5SDimitry Andric "VCOMPRESSPS(Z|Z128|Z256)rr", 11510b57cec5SDimitry Andric "VPCOMPRESSD(Z|Z128|Z256)rr", 11520b57cec5SDimitry Andric "VPCOMPRESSQ(Z|Z128|Z256)rr", 11530b57cec5SDimitry Andric "VPERMW(Z|Z128|Z256)rr")>; 11540b57cec5SDimitry Andric 11550b57cec5SDimitry Andricdef SKXWriteResGroup73 : SchedWriteRes<[SKXPort0,SKXPort23]> { 11560b57cec5SDimitry Andric let Latency = 6; 11570b57cec5SDimitry Andric let NumMicroOps = 2; 11585f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 11590b57cec5SDimitry Andric} 11600eae32dcSDimitry Andricdef: InstRW<[SKXWriteResGroup73], (instrs MMX_PADDSBrm, 11610eae32dcSDimitry Andric MMX_PADDSWrm, 11620eae32dcSDimitry Andric MMX_PADDUSBrm, 11630eae32dcSDimitry Andric MMX_PADDUSWrm, 11640eae32dcSDimitry Andric MMX_PAVGBrm, 11650eae32dcSDimitry Andric MMX_PAVGWrm, 11660eae32dcSDimitry Andric MMX_PCMPEQBrm, 11670eae32dcSDimitry Andric MMX_PCMPEQDrm, 11680eae32dcSDimitry Andric MMX_PCMPEQWrm, 11690eae32dcSDimitry Andric MMX_PCMPGTBrm, 11700eae32dcSDimitry Andric MMX_PCMPGTDrm, 11710eae32dcSDimitry Andric MMX_PCMPGTWrm, 11720eae32dcSDimitry Andric MMX_PMAXSWrm, 11730eae32dcSDimitry Andric MMX_PMAXUBrm, 11740eae32dcSDimitry Andric MMX_PMINSWrm, 11750eae32dcSDimitry Andric MMX_PMINUBrm, 11760eae32dcSDimitry Andric MMX_PSUBSBrm, 11770eae32dcSDimitry Andric MMX_PSUBSWrm, 11780eae32dcSDimitry Andric MMX_PSUBUSBrm, 11790eae32dcSDimitry Andric MMX_PSUBUSWrm)>; 11800b57cec5SDimitry Andric 11810b57cec5SDimitry Andricdef SKXWriteResGroup76 : SchedWriteRes<[SKXPort6,SKXPort23]> { 11820b57cec5SDimitry Andric let Latency = 6; 11830b57cec5SDimitry Andric let NumMicroOps = 2; 11845f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 11850b57cec5SDimitry Andric} 11865ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroup76], (instrs FARJMP64m)>; 11870b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup76], (instregex "JMP(16|32|64)m")>; 11880b57cec5SDimitry Andric 11890b57cec5SDimitry Andricdef SKXWriteResGroup79 : SchedWriteRes<[SKXPort23,SKXPort15]> { 11900b57cec5SDimitry Andric let Latency = 6; 11910b57cec5SDimitry Andric let NumMicroOps = 2; 11925f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 11930b57cec5SDimitry Andric} 11940b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup79], (instregex "ANDN(32|64)rm", 11950b57cec5SDimitry Andric "MOVBE(16|32|64)rm")>; 11960b57cec5SDimitry Andric 11970b57cec5SDimitry Andricdef SKXWriteResGroup80 : SchedWriteRes<[SKXPort23,SKXPort015]> { 11980b57cec5SDimitry Andric let Latency = 6; 11990b57cec5SDimitry Andric let NumMicroOps = 2; 12005f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 12010b57cec5SDimitry Andric} 12020b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup80], (instregex "VMOV(64to|QI2)PQIZrm(b?)")>; 12030b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup80], (instrs VMOVDI2PDIZrm)>; 12040b57cec5SDimitry Andric 12050b57cec5SDimitry Andricdef SKXWriteResGroup81 : SchedWriteRes<[SKXPort23,SKXPort0156]> { 12060b57cec5SDimitry Andric let Latency = 6; 12070b57cec5SDimitry Andric let NumMicroOps = 2; 12085f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 12090b57cec5SDimitry Andric} 12100b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup81], (instrs POP16r, POP32r, POP64r)>; 12110b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup81], (instregex "POP(16|32|64)rmr")>; 12120b57cec5SDimitry Andric 1213bdd1243dSDimitry Andricdef SKXWriteResGroup82 : SchedWriteRes<[SKXPort5,SKXPort01]> { 12140b57cec5SDimitry Andric let Latency = 6; 12150b57cec5SDimitry Andric let NumMicroOps = 3; 12165f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 12170b57cec5SDimitry Andric} 12180b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup82], (instregex "(V?)CVTSI642SSrr", 12190b57cec5SDimitry Andric "VCVTSI642SSZrr", 12200b57cec5SDimitry Andric "VCVTUSI642SSZrr")>; 12210b57cec5SDimitry Andric 12220b57cec5SDimitry Andricdef SKXWriteResGroup84 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort06,SKXPort0156]> { 12230b57cec5SDimitry Andric let Latency = 6; 12240b57cec5SDimitry Andric let NumMicroOps = 4; 12255f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,1]; 12260b57cec5SDimitry Andric} 12270b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup84], (instregex "SLDT(16|32|64)r")>; 12280b57cec5SDimitry Andric 12290b57cec5SDimitry Andricdef SKXWriteResGroup86 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06]> { 12300b57cec5SDimitry Andric let Latency = 6; 12310b57cec5SDimitry Andric let NumMicroOps = 4; 12325f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,1]; 12330b57cec5SDimitry Andric} 12340b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup86], (instregex "SAR(8|16|32|64)m(1|i)", 12350b57cec5SDimitry Andric "SHL(8|16|32|64)m(1|i)", 12360b57cec5SDimitry Andric "SHR(8|16|32|64)m(1|i)")>; 12370b57cec5SDimitry Andric 12380b57cec5SDimitry Andricdef SKXWriteResGroup87 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort0156]> { 12390b57cec5SDimitry Andric let Latency = 6; 12400b57cec5SDimitry Andric let NumMicroOps = 4; 12415f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,1]; 12420b57cec5SDimitry Andric} 12430b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup87], (instregex "POP(16|32|64)rmm", 12440b57cec5SDimitry Andric "PUSH(16|32|64)rmm")>; 12450b57cec5SDimitry Andric 12460b57cec5SDimitry Andricdef SKXWriteResGroup88 : SchedWriteRes<[SKXPort6,SKXPort0156]> { 12470b57cec5SDimitry Andric let Latency = 6; 12480b57cec5SDimitry Andric let NumMicroOps = 6; 12495f757f3fSDimitry Andric let ReleaseAtCycles = [1,5]; 12500b57cec5SDimitry Andric} 12510b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup88], (instrs STD)>; 12520b57cec5SDimitry Andric 12530b57cec5SDimitry Andricdef SKXWriteResGroup89 : SchedWriteRes<[SKXPort23]> { 12540b57cec5SDimitry Andric let Latency = 7; 12550b57cec5SDimitry Andric let NumMicroOps = 1; 12565f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 12570b57cec5SDimitry Andric} 12580b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup89], (instregex "LD_F(32|64|80)m")>; 12595f757f3fSDimitry Andricdef: InstRW<[SKXWriteResGroup89], (instrs VBROADCASTF128rm, 12605f757f3fSDimitry Andric VBROADCASTI128rm, 12610b57cec5SDimitry Andric VBROADCASTSDYrm, 12620b57cec5SDimitry Andric VBROADCASTSSYrm, 12630b57cec5SDimitry Andric VMOVDDUPYrm, 12640b57cec5SDimitry Andric VMOVSHDUPYrm, 12650b57cec5SDimitry Andric VMOVSLDUPYrm, 12660b57cec5SDimitry Andric VPBROADCASTDYrm, 12670b57cec5SDimitry Andric VPBROADCASTQYrm)>; 12680b57cec5SDimitry Andric 12690b57cec5SDimitry Andricdef SKXWriteResGroup90 : SchedWriteRes<[SKXPort01,SKXPort5]> { 12700b57cec5SDimitry Andric let Latency = 7; 12710b57cec5SDimitry Andric let NumMicroOps = 2; 12725f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 12730b57cec5SDimitry Andric} 12740b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup90], (instrs VCVTDQ2PDYrr)>; 12750b57cec5SDimitry Andric 12760b57cec5SDimitry Andricdef SKXWriteResGroup92 : SchedWriteRes<[SKXPort5,SKXPort23]> { 12770b57cec5SDimitry Andric let Latency = 7; 12780b57cec5SDimitry Andric let NumMicroOps = 2; 12795f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 12800b57cec5SDimitry Andric} 12810b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup92], (instregex "VMOVSDZrm(b?)", 12820b57cec5SDimitry Andric "VMOVSSZrm(b?)")>; 12830b57cec5SDimitry Andric 12840b57cec5SDimitry Andricdef SKXWriteResGroup92a : SchedWriteRes<[SKXPort5,SKXPort23]> { 12850b57cec5SDimitry Andric let Latency = 6; 12860b57cec5SDimitry Andric let NumMicroOps = 2; 12875f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 12880b57cec5SDimitry Andric} 12890b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup92a], (instregex "(V?)PMOV(SX|ZX)BDrm", 12900b57cec5SDimitry Andric "(V?)PMOV(SX|ZX)BQrm", 12910b57cec5SDimitry Andric "(V?)PMOV(SX|ZX)BWrm", 12920b57cec5SDimitry Andric "(V?)PMOV(SX|ZX)DQrm", 12930b57cec5SDimitry Andric "(V?)PMOV(SX|ZX)WDrm", 12940b57cec5SDimitry Andric "(V?)PMOV(SX|ZX)WQrm")>; 12950b57cec5SDimitry Andric 1296bdd1243dSDimitry Andricdef SKXWriteResGroup93 : SchedWriteRes<[SKXPort5,SKXPort01]> { 12970b57cec5SDimitry Andric let Latency = 7; 12980b57cec5SDimitry Andric let NumMicroOps = 2; 12995f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 13000b57cec5SDimitry Andric} 13010b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup93], (instregex "VCVTDQ2PDZ256rr", 13020b57cec5SDimitry Andric "VCVTPD2DQ(Y|Z256)rr", 13030b57cec5SDimitry Andric "VCVTPD2UDQZ256rr", 13040b57cec5SDimitry Andric "VCVTPS2PD(Y|Z256)rr", 13050b57cec5SDimitry Andric "VCVTPS2QQZ256rr", 13060b57cec5SDimitry Andric "VCVTPS2UQQZ256rr", 13070b57cec5SDimitry Andric "VCVTQQ2PSZ256rr", 13080b57cec5SDimitry Andric "VCVTTPD2DQ(Y|Z256)rr", 13090b57cec5SDimitry Andric "VCVTTPD2UDQZ256rr", 13100b57cec5SDimitry Andric "VCVTTPS2QQZ256rr", 13110b57cec5SDimitry Andric "VCVTTPS2UQQZ256rr", 13120b57cec5SDimitry Andric "VCVTUDQ2PDZ256rr", 13130b57cec5SDimitry Andric "VCVTUQQ2PSZ256rr")>; 13140b57cec5SDimitry Andric 13150b57cec5SDimitry Andricdef SKXWriteResGroup93z : SchedWriteRes<[SKXPort5,SKXPort05]> { 13160b57cec5SDimitry Andric let Latency = 7; 13170b57cec5SDimitry Andric let NumMicroOps = 2; 13185f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 13190b57cec5SDimitry Andric} 13200b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup93z], (instrs VCVTDQ2PDZrr, 13210b57cec5SDimitry Andric VCVTPD2DQZrr, 13220b57cec5SDimitry Andric VCVTPD2UDQZrr, 13230b57cec5SDimitry Andric VCVTPS2PDZrr, 13240b57cec5SDimitry Andric VCVTPS2QQZrr, 13250b57cec5SDimitry Andric VCVTPS2UQQZrr, 13260b57cec5SDimitry Andric VCVTQQ2PSZrr, 13270b57cec5SDimitry Andric VCVTTPD2DQZrr, 13280b57cec5SDimitry Andric VCVTTPD2UDQZrr, 13290b57cec5SDimitry Andric VCVTTPS2QQZrr, 13300b57cec5SDimitry Andric VCVTTPS2UQQZrr, 13310b57cec5SDimitry Andric VCVTUDQ2PDZrr, 13320b57cec5SDimitry Andric VCVTUQQ2PSZrr)>; 13330b57cec5SDimitry Andric 13340b57cec5SDimitry Andricdef SKXWriteResGroup95 : SchedWriteRes<[SKXPort23,SKXPort015]> { 13350b57cec5SDimitry Andric let Latency = 7; 13360b57cec5SDimitry Andric let NumMicroOps = 2; 13375f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 13380b57cec5SDimitry Andric} 13390b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup95], (instrs VMOVNTDQAZ128rm, 13400b57cec5SDimitry Andric VPBLENDDrmi)>; 13410b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup95, ReadAfterVecXLd], 13420b57cec5SDimitry Andric (instregex "VBLENDMPDZ128rm(b?)", 13430b57cec5SDimitry Andric "VBLENDMPSZ128rm(b?)", 13445ffd83dbSDimitry Andric "VBROADCASTI32X2Z128rm(b?)", 13455ffd83dbSDimitry Andric "VBROADCASTSSZ128rm(b?)", 13460b57cec5SDimitry Andric "VINSERT(F|I)128rm", 13470b57cec5SDimitry Andric "VMOVAPDZ128rm(b?)", 13480b57cec5SDimitry Andric "VMOVAPSZ128rm(b?)", 13490b57cec5SDimitry Andric "VMOVDDUPZ128rm(b?)", 13500b57cec5SDimitry Andric "VMOVDQA32Z128rm(b?)", 13510b57cec5SDimitry Andric "VMOVDQA64Z128rm(b?)", 13520b57cec5SDimitry Andric "VMOVDQU16Z128rm(b?)", 13530b57cec5SDimitry Andric "VMOVDQU32Z128rm(b?)", 13540b57cec5SDimitry Andric "VMOVDQU64Z128rm(b?)", 13550b57cec5SDimitry Andric "VMOVDQU8Z128rm(b?)", 13560b57cec5SDimitry Andric "VMOVSHDUPZ128rm(b?)", 13570b57cec5SDimitry Andric "VMOVSLDUPZ128rm(b?)", 13580b57cec5SDimitry Andric "VMOVUPDZ128rm(b?)", 13590b57cec5SDimitry Andric "VMOVUPSZ128rm(b?)", 13600b57cec5SDimitry Andric "VPADD(B|D|Q|W)Z128rm(b?)", 13610b57cec5SDimitry Andric "(V?)PADD(B|D|Q|W)rm", 13620b57cec5SDimitry Andric "VPBLENDM(B|D|Q|W)Z128rm(b?)", 13635ffd83dbSDimitry Andric "VPBROADCASTDZ128rm(b?)", 13645ffd83dbSDimitry Andric "VPBROADCASTQZ128rm(b?)", 13650b57cec5SDimitry Andric "VPSUB(B|D|Q|W)Z128rm(b?)", 13660b57cec5SDimitry Andric "(V?)PSUB(B|D|Q|W)rm", 13670b57cec5SDimitry Andric "VPTERNLOGDZ128rm(b?)i", 13680b57cec5SDimitry Andric "VPTERNLOGQZ128rm(b?)i")>; 13690b57cec5SDimitry Andric 13700b57cec5SDimitry Andricdef SKXWriteResGroup96 : SchedWriteRes<[SKXPort5,SKXPort23]> { 13710b57cec5SDimitry Andric let Latency = 7; 13720b57cec5SDimitry Andric let NumMicroOps = 3; 13735f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 13740b57cec5SDimitry Andric} 13750eae32dcSDimitry Andricdef: InstRW<[SKXWriteResGroup96], (instrs MMX_PACKSSDWrm, 13760eae32dcSDimitry Andric MMX_PACKSSWBrm, 13770eae32dcSDimitry Andric MMX_PACKUSWBrm)>; 13780b57cec5SDimitry Andric 13790b57cec5SDimitry Andricdef SKXWriteResGroup97 : SchedWriteRes<[SKXPort5,SKXPort015]> { 13800b57cec5SDimitry Andric let Latency = 7; 13810b57cec5SDimitry Andric let NumMicroOps = 3; 13825f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 13830b57cec5SDimitry Andric} 13845f757f3fSDimitry Andricdef: InstRW<[SKXWriteResGroup97], (instregex "VPERMI2WZ128rr", 13855f757f3fSDimitry Andric "VPERMI2WZ256rr", 13865f757f3fSDimitry Andric "VPERMI2WZrr", 13875f757f3fSDimitry Andric "VPERMT2WZ128rr", 13885f757f3fSDimitry Andric "VPERMT2WZ256rr", 13895f757f3fSDimitry Andric "VPERMT2WZrr")>; 13900b57cec5SDimitry Andric 13910b57cec5SDimitry Andricdef SKXWriteResGroup99 : SchedWriteRes<[SKXPort23,SKXPort0156]> { 13920b57cec5SDimitry Andric let Latency = 7; 13930b57cec5SDimitry Andric let NumMicroOps = 3; 13945f757f3fSDimitry Andric let ReleaseAtCycles = [1,2]; 13950b57cec5SDimitry Andric} 13960b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup99], (instrs LEAVE, LEAVE64, 13970b57cec5SDimitry Andric SCASB, SCASL, SCASQ, SCASW)>; 13980b57cec5SDimitry Andric 1399bdd1243dSDimitry Andricdef SKXWriteResGroup100 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort01]> { 14000b57cec5SDimitry Andric let Latency = 7; 14010b57cec5SDimitry Andric let NumMicroOps = 3; 14025f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 14030b57cec5SDimitry Andric} 1404bdd1243dSDimitry Andricdef: InstRW<[SKXWriteResGroup100], (instregex "(V?)CVT(T?)SS2SI64(Z?)rr", 1405bdd1243dSDimitry Andric "VCVT(T?)SS2USI64Zrr")>; 14060b57cec5SDimitry Andric 14070b57cec5SDimitry Andricdef SKXWriteResGroup101 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort05]> { 14080b57cec5SDimitry Andric let Latency = 7; 14090b57cec5SDimitry Andric let NumMicroOps = 3; 14105f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 14110b57cec5SDimitry Andric} 14120b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup101], (instrs FLDCW16m)>; 14130b57cec5SDimitry Andric 14140b57cec5SDimitry Andricdef SKXWriteResGroup103 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort0156]> { 14150b57cec5SDimitry Andric let Latency = 7; 14160b57cec5SDimitry Andric let NumMicroOps = 3; 14175f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 14180b57cec5SDimitry Andric} 14190b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup103], (instregex "KMOV(B|D|Q|W)km")>; 14200b57cec5SDimitry Andric 14210b57cec5SDimitry Andricdef SKXWriteResGroup104 : SchedWriteRes<[SKXPort6,SKXPort23,SKXPort0156]> { 14220b57cec5SDimitry Andric let Latency = 7; 14230b57cec5SDimitry Andric let NumMicroOps = 3; 14245f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 14250b57cec5SDimitry Andric} 1426349cc55cSDimitry Andricdef: InstRW<[SKXWriteResGroup104], (instrs LRET64, RET64)>; 14270b57cec5SDimitry Andric 14280b57cec5SDimitry Andricdef SKXWriteResGroup106 : SchedWriteRes<[SKXPort4,SKXPort5,SKXPort237]> { 14290b57cec5SDimitry Andric let Latency = 7; 14300b57cec5SDimitry Andric let NumMicroOps = 4; 14315f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,1]; 14320b57cec5SDimitry Andric} 14330b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup106], (instregex "VCOMPRESSPD(Z|Z128|Z256)mr(b?)", 14340b57cec5SDimitry Andric "VCOMPRESSPS(Z|Z128|Z256)mr(b?)", 14350b57cec5SDimitry Andric "VPCOMPRESSD(Z|Z128|Z256)mr(b?)", 14360b57cec5SDimitry Andric "VPCOMPRESSQ(Z|Z128|Z256)mr(b?)")>; 14370b57cec5SDimitry Andric 14380b57cec5SDimitry Andricdef SKXWriteResGroup107 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06]> { 14390b57cec5SDimitry Andric let Latency = 7; 14400b57cec5SDimitry Andric let NumMicroOps = 5; 14415f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,2]; 14420b57cec5SDimitry Andric} 14430b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup107], (instregex "ROL(8|16|32|64)m(1|i)", 14440b57cec5SDimitry Andric "ROR(8|16|32|64)m(1|i)")>; 14450b57cec5SDimitry Andric 14460b57cec5SDimitry Andricdef SKXWriteResGroup107_1 : SchedWriteRes<[SKXPort06]> { 14470b57cec5SDimitry Andric let Latency = 2; 14480b57cec5SDimitry Andric let NumMicroOps = 2; 14495f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 14500b57cec5SDimitry Andric} 14510b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup107_1], (instrs ROL8r1, ROL16r1, ROL32r1, ROL64r1, 14520b57cec5SDimitry Andric ROR8r1, ROR16r1, ROR32r1, ROR64r1)>; 14530b57cec5SDimitry Andric 14540b57cec5SDimitry Andricdef SKXWriteResGroup108 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort0156]> { 14550b57cec5SDimitry Andric let Latency = 7; 14560b57cec5SDimitry Andric let NumMicroOps = 5; 14575f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,2]; 14580b57cec5SDimitry Andric} 14590b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup108], (instregex "XADD(8|16|32|64)rm")>; 14600b57cec5SDimitry Andric 14610b57cec5SDimitry Andricdef SKXWriteResGroup109 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort23,SKXPort237,SKXPort0156]> { 14620b57cec5SDimitry Andric let Latency = 7; 14630b57cec5SDimitry Andric let NumMicroOps = 5; 14645f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,1,1]; 14650b57cec5SDimitry Andric} 14660b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup109], (instregex "CALL(16|32|64)m")>; 14675ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroup109], (instrs FARCALL64m)>; 14680b57cec5SDimitry Andric 14690b57cec5SDimitry Andricdef SKXWriteResGroup110 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort237,SKXPort0156]> { 14700b57cec5SDimitry Andric let Latency = 7; 14710b57cec5SDimitry Andric let NumMicroOps = 7; 14725f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,2,2]; 14730b57cec5SDimitry Andric} 14740b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup110], (instrs VPSCATTERDQZ128mr, 14750b57cec5SDimitry Andric VPSCATTERQQZ128mr, 14760b57cec5SDimitry Andric VSCATTERDPDZ128mr, 14770b57cec5SDimitry Andric VSCATTERQPDZ128mr)>; 14780b57cec5SDimitry Andric 14790b57cec5SDimitry Andricdef SKXWriteResGroup111 : SchedWriteRes<[SKXPort6,SKXPort06,SKXPort15,SKXPort0156]> { 14800b57cec5SDimitry Andric let Latency = 7; 14810b57cec5SDimitry Andric let NumMicroOps = 7; 14825f757f3fSDimitry Andric let ReleaseAtCycles = [1,3,1,2]; 14830b57cec5SDimitry Andric} 14840b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup111], (instrs LOOP)>; 14850b57cec5SDimitry Andric 14860b57cec5SDimitry Andricdef SKXWriteResGroup112 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort237,SKXPort0156]> { 14870b57cec5SDimitry Andric let Latency = 7; 14880b57cec5SDimitry Andric let NumMicroOps = 11; 14895f757f3fSDimitry Andric let ReleaseAtCycles = [1,4,4,2]; 14900b57cec5SDimitry Andric} 14910b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup112], (instrs VPSCATTERDQZ256mr, 14920b57cec5SDimitry Andric VPSCATTERQQZ256mr, 14930b57cec5SDimitry Andric VSCATTERDPDZ256mr, 14940b57cec5SDimitry Andric VSCATTERQPDZ256mr)>; 14950b57cec5SDimitry Andric 14960b57cec5SDimitry Andricdef SKXWriteResGroup113 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort237,SKXPort0156]> { 14970b57cec5SDimitry Andric let Latency = 7; 14980b57cec5SDimitry Andric let NumMicroOps = 19; 14995f757f3fSDimitry Andric let ReleaseAtCycles = [1,8,8,2]; 15000b57cec5SDimitry Andric} 15010b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup113], (instrs VPSCATTERDQZmr, 1502*6c4b055cSDimitry Andric VPSCATTERQDZmr, 15030b57cec5SDimitry Andric VPSCATTERQQZmr, 15040b57cec5SDimitry Andric VSCATTERDPDZmr, 1505*6c4b055cSDimitry Andric VSCATTERQPSZmr, 15060b57cec5SDimitry Andric VSCATTERQPDZmr)>; 15070b57cec5SDimitry Andric 15080b57cec5SDimitry Andricdef SKXWriteResGroup114 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> { 15090b57cec5SDimitry Andric let Latency = 7; 15100b57cec5SDimitry Andric let NumMicroOps = 36; 15115f757f3fSDimitry Andric let ReleaseAtCycles = [1,16,1,16,2]; 15120b57cec5SDimitry Andric} 15130b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup114], (instrs VSCATTERDPSZmr)>; 15140b57cec5SDimitry Andric 15150b57cec5SDimitry Andricdef SKXWriteResGroup118 : SchedWriteRes<[SKXPort1,SKXPort23]> { 15160b57cec5SDimitry Andric let Latency = 8; 15170b57cec5SDimitry Andric let NumMicroOps = 2; 15185f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 15190b57cec5SDimitry Andric} 15200b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup118], (instregex "PDEP(32|64)rm", 15210b57cec5SDimitry Andric "PEXT(32|64)rm")>; 15220b57cec5SDimitry Andric 15230b57cec5SDimitry Andricdef SKXWriteResGroup119 : SchedWriteRes<[SKXPort5,SKXPort23]> { 15240b57cec5SDimitry Andric let Latency = 8; 15250b57cec5SDimitry Andric let NumMicroOps = 2; 15265f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 15270b57cec5SDimitry Andric} 15280b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup119], (instregex "FCOM(P?)(32|64)m", 15295ffd83dbSDimitry Andric "VPBROADCASTB(Z|Z256)rm(b?)", 15305ffd83dbSDimitry Andric "VPBROADCASTW(Z|Z256)rm(b?)")>; 15310b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup119], (instrs VPBROADCASTBYrm, 15320b57cec5SDimitry Andric VPBROADCASTWYrm, 15330b57cec5SDimitry Andric VPMOVSXBDYrm, 15340b57cec5SDimitry Andric VPMOVSXBQYrm, 15350b57cec5SDimitry Andric VPMOVSXWQYrm)>; 15360b57cec5SDimitry Andric 15370b57cec5SDimitry Andricdef SKXWriteResGroup121 : SchedWriteRes<[SKXPort23,SKXPort015]> { 15380b57cec5SDimitry Andric let Latency = 8; 15390b57cec5SDimitry Andric let NumMicroOps = 2; 15405f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 15410b57cec5SDimitry Andric} 15420b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup121], (instrs VMOVNTDQAZ256rm, 15430b57cec5SDimitry Andric VPBLENDDYrmi)>; 15440b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup121, ReadAfterVecYLd], 15450b57cec5SDimitry Andric (instregex "VBLENDMPD(Z|Z256)rm(b?)", 15460b57cec5SDimitry Andric "VBLENDMPS(Z|Z256)rm(b?)", 15475ffd83dbSDimitry Andric "VBROADCASTF32X2Z256rm(b?)", 15485ffd83dbSDimitry Andric "VBROADCASTF32X2Zrm(b?)", 15490b57cec5SDimitry Andric "VBROADCASTF32X4Z256rm(b?)", 15500b57cec5SDimitry Andric "VBROADCASTF32X4rm(b?)", 15510b57cec5SDimitry Andric "VBROADCASTF32X8rm(b?)", 15520b57cec5SDimitry Andric "VBROADCASTF64X2Z128rm(b?)", 15530b57cec5SDimitry Andric "VBROADCASTF64X2rm(b?)", 15540b57cec5SDimitry Andric "VBROADCASTF64X4rm(b?)", 15555ffd83dbSDimitry Andric "VBROADCASTI32X2Z256rm(b?)", 15565ffd83dbSDimitry Andric "VBROADCASTI32X2Zrm(b?)", 15570b57cec5SDimitry Andric "VBROADCASTI32X4Z256rm(b?)", 15580b57cec5SDimitry Andric "VBROADCASTI32X4rm(b?)", 15590b57cec5SDimitry Andric "VBROADCASTI32X8rm(b?)", 15600b57cec5SDimitry Andric "VBROADCASTI64X2Z128rm(b?)", 15610b57cec5SDimitry Andric "VBROADCASTI64X2rm(b?)", 15620b57cec5SDimitry Andric "VBROADCASTI64X4rm(b?)", 15635ffd83dbSDimitry Andric "VBROADCASTSD(Z|Z256)rm(b?)", 15645ffd83dbSDimitry Andric "VBROADCASTSS(Z|Z256)rm(b?)", 15650b57cec5SDimitry Andric "VINSERTF32x4(Z|Z256)rm(b?)", 15660b57cec5SDimitry Andric "VINSERTF32x8Zrm(b?)", 15670b57cec5SDimitry Andric "VINSERTF64x2(Z|Z256)rm(b?)", 15680b57cec5SDimitry Andric "VINSERTF64x4Zrm(b?)", 15690b57cec5SDimitry Andric "VINSERTI32x4(Z|Z256)rm(b?)", 15700b57cec5SDimitry Andric "VINSERTI32x8Zrm(b?)", 15710b57cec5SDimitry Andric "VINSERTI64x2(Z|Z256)rm(b?)", 15720b57cec5SDimitry Andric "VINSERTI64x4Zrm(b?)", 15730b57cec5SDimitry Andric "VMOVAPD(Z|Z256)rm(b?)", 15740b57cec5SDimitry Andric "VMOVAPS(Z|Z256)rm(b?)", 15750b57cec5SDimitry Andric "VMOVDDUP(Z|Z256)rm(b?)", 15760b57cec5SDimitry Andric "VMOVDQA32(Z|Z256)rm(b?)", 15770b57cec5SDimitry Andric "VMOVDQA64(Z|Z256)rm(b?)", 15780b57cec5SDimitry Andric "VMOVDQU16(Z|Z256)rm(b?)", 15790b57cec5SDimitry Andric "VMOVDQU32(Z|Z256)rm(b?)", 15800b57cec5SDimitry Andric "VMOVDQU64(Z|Z256)rm(b?)", 15810b57cec5SDimitry Andric "VMOVDQU8(Z|Z256)rm(b?)", 15820b57cec5SDimitry Andric "VMOVSHDUP(Z|Z256)rm(b?)", 15830b57cec5SDimitry Andric "VMOVSLDUP(Z|Z256)rm(b?)", 15840b57cec5SDimitry Andric "VMOVUPD(Z|Z256)rm(b?)", 15850b57cec5SDimitry Andric "VMOVUPS(Z|Z256)rm(b?)", 15860b57cec5SDimitry Andric "VPADD(B|D|Q|W)Yrm", 15870b57cec5SDimitry Andric "VPADD(B|D|Q|W)(Z|Z256)rm(b?)", 15880b57cec5SDimitry Andric "VPBLENDM(B|D|Q|W)(Z|Z256)rm(b?)", 15895ffd83dbSDimitry Andric "VPBROADCASTD(Z|Z256)rm(b?)", 15905ffd83dbSDimitry Andric "VPBROADCASTQ(Z|Z256)rm(b?)", 15910b57cec5SDimitry Andric "VPSUB(B|D|Q|W)Yrm", 15920b57cec5SDimitry Andric "VPSUB(B|D|Q|W)(Z|Z256)rm(b?)", 15930b57cec5SDimitry Andric "VPTERNLOGD(Z|Z256)rm(b?)i", 15940b57cec5SDimitry Andric "VPTERNLOGQ(Z|Z256)rm(b?)i")>; 15950b57cec5SDimitry Andric 15960b57cec5SDimitry Andricdef SKXWriteResGroup123 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> { 15970b57cec5SDimitry Andric let Latency = 8; 15980b57cec5SDimitry Andric let NumMicroOps = 4; 15995f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,1]; 16000b57cec5SDimitry Andric} 16010b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup123], (instregex "MMX_PH(ADD|SUB)SWrm")>; 16020b57cec5SDimitry Andric 16030b57cec5SDimitry Andricdef SKXWriteResGroup127 : SchedWriteRes<[SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> { 16040b57cec5SDimitry Andric let Latency = 8; 16050b57cec5SDimitry Andric let NumMicroOps = 5; 16065f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,2]; 16070b57cec5SDimitry Andric} 16080b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup127], (instregex "RCL(8|16|32|64)m(1|i)", 16090b57cec5SDimitry Andric "RCR(8|16|32|64)m(1|i)")>; 16100b57cec5SDimitry Andric 16110b57cec5SDimitry Andricdef SKXWriteResGroup128 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06]> { 16120b57cec5SDimitry Andric let Latency = 8; 16130b57cec5SDimitry Andric let NumMicroOps = 6; 16145f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,3]; 16150b57cec5SDimitry Andric} 16160b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup128], (instregex "ROL(8|16|32|64)mCL", 16170b57cec5SDimitry Andric "ROR(8|16|32|64)mCL", 16180b57cec5SDimitry Andric "SAR(8|16|32|64)mCL", 16190b57cec5SDimitry Andric "SHL(8|16|32|64)mCL", 16200b57cec5SDimitry Andric "SHR(8|16|32|64)mCL")>; 16210b57cec5SDimitry Andric 16220b57cec5SDimitry Andricdef SKXWriteResGroup130 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> { 16230b57cec5SDimitry Andric let Latency = 8; 16240b57cec5SDimitry Andric let NumMicroOps = 6; 16255f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,2,1]; 16260b57cec5SDimitry Andric} 16270b57cec5SDimitry Andricdef: SchedAlias<WriteADCRMW, SKXWriteResGroup130>; 16280b57cec5SDimitry Andric 16290b57cec5SDimitry Andricdef SKXWriteResGroup131 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> { 16300b57cec5SDimitry Andric let Latency = 8; 16310b57cec5SDimitry Andric let NumMicroOps = 8; 16325f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,1,2,2]; 16330b57cec5SDimitry Andric} 16340b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup131], (instrs VPSCATTERQDZ128mr, 16350b57cec5SDimitry Andric VPSCATTERQDZ256mr, 16360b57cec5SDimitry Andric VSCATTERQPSZ128mr, 16370b57cec5SDimitry Andric VSCATTERQPSZ256mr)>; 16380b57cec5SDimitry Andric 16390b57cec5SDimitry Andricdef SKXWriteResGroup132 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> { 16400b57cec5SDimitry Andric let Latency = 8; 16410b57cec5SDimitry Andric let NumMicroOps = 12; 16425f757f3fSDimitry Andric let ReleaseAtCycles = [1,4,1,4,2]; 16430b57cec5SDimitry Andric} 16440b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup132], (instrs VPSCATTERDDZ128mr, 16450b57cec5SDimitry Andric VSCATTERDPSZ128mr)>; 16460b57cec5SDimitry Andric 16470b57cec5SDimitry Andricdef SKXWriteResGroup133 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> { 16480b57cec5SDimitry Andric let Latency = 8; 16490b57cec5SDimitry Andric let NumMicroOps = 20; 16505f757f3fSDimitry Andric let ReleaseAtCycles = [1,8,1,8,2]; 16510b57cec5SDimitry Andric} 16520b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup133], (instrs VPSCATTERDDZ256mr, 16530b57cec5SDimitry Andric VSCATTERDPSZ256mr)>; 16540b57cec5SDimitry Andric 16550b57cec5SDimitry Andricdef SKXWriteResGroup134 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> { 16560b57cec5SDimitry Andric let Latency = 8; 16570b57cec5SDimitry Andric let NumMicroOps = 36; 16585f757f3fSDimitry Andric let ReleaseAtCycles = [1,16,1,16,2]; 16590b57cec5SDimitry Andric} 16600b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup134], (instrs VPSCATTERDDZmr)>; 16610b57cec5SDimitry Andric 16620b57cec5SDimitry Andricdef SKXWriteResGroup135 : SchedWriteRes<[SKXPort0,SKXPort23]> { 16630b57cec5SDimitry Andric let Latency = 9; 16640b57cec5SDimitry Andric let NumMicroOps = 2; 16655f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 16660b57cec5SDimitry Andric} 16670eae32dcSDimitry Andricdef: InstRW<[SKXWriteResGroup135], (instrs MMX_CVTPI2PSrm)>; 16680b57cec5SDimitry Andric 16690b57cec5SDimitry Andricdef SKXWriteResGroup136 : SchedWriteRes<[SKXPort5,SKXPort23]> { 16700b57cec5SDimitry Andric let Latency = 9; 16710b57cec5SDimitry Andric let NumMicroOps = 2; 16725f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 16730b57cec5SDimitry Andric} 16740b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup136], (instrs VPMOVSXBWYrm, 16750b57cec5SDimitry Andric VPMOVSXDQYrm, 16760b57cec5SDimitry Andric VPMOVSXWDYrm, 16770b57cec5SDimitry Andric VPMOVZXWDYrm)>; 16780b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup136], (instregex "VALIGN(D|Q)Z128rm(b?)i", 16795ffd83dbSDimitry Andric "VFPCLASSSDZrm(b?)", 16800b57cec5SDimitry Andric "VFPCLASSSSZrm(b?)", 16810b57cec5SDimitry Andric "(V?)PCMPGTQrm", 16825f757f3fSDimitry Andric "VPERMI2DZ128rm(b?)", 16835f757f3fSDimitry Andric "VPERMI2PDZ128rm(b?)", 16845f757f3fSDimitry Andric "VPERMI2PSZ128rm(b?)", 16855f757f3fSDimitry Andric "VPERMI2QZ128rm(b?)", 16865f757f3fSDimitry Andric "VPERMT2DZ128rm(b?)", 16875f757f3fSDimitry Andric "VPERMT2PDZ128rm(b?)", 16885f757f3fSDimitry Andric "VPERMT2PSZ128rm(b?)", 16895f757f3fSDimitry Andric "VPERMT2QZ128rm(b?)", 16900b57cec5SDimitry Andric "VPMAXSQZ128rm(b?)", 16910b57cec5SDimitry Andric "VPMAXUQZ128rm(b?)", 16920b57cec5SDimitry Andric "VPMINSQZ128rm(b?)", 16930eae32dcSDimitry Andric "VPMINUQZ128rm(b?)")>; 16945ffd83dbSDimitry Andric 16955ffd83dbSDimitry Andricdef SKXWriteResGroup136_2 : SchedWriteRes<[SKXPort5,SKXPort23]> { 16965ffd83dbSDimitry Andric let Latency = 10; 16975ffd83dbSDimitry Andric let NumMicroOps = 2; 16985f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 16995ffd83dbSDimitry Andric} 17005ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroup136_2], (instregex "VCMP(PD|PS)Z128rm(b?)i", 17015ffd83dbSDimitry Andric "VCMP(SD|SS)Zrm", 17025ffd83dbSDimitry Andric "VFPCLASSPDZ128rm(b?)", 17035ffd83dbSDimitry Andric "VFPCLASSPSZ128rm(b?)", 17045ffd83dbSDimitry Andric "VPCMPBZ128rmi(b?)", 17055ffd83dbSDimitry Andric "VPCMPDZ128rmi(b?)", 17065ffd83dbSDimitry Andric "VPCMPEQ(B|D|Q|W)Z128rm(b?)", 17075ffd83dbSDimitry Andric "VPCMPGT(B|D|Q|W)Z128rm(b?)", 17085ffd83dbSDimitry Andric "VPCMPQZ128rmi(b?)", 17095ffd83dbSDimitry Andric "VPCMPU(B|D|Q|W)Z128rmi(b?)", 17105ffd83dbSDimitry Andric "VPCMPWZ128rmi(b?)", 17110b57cec5SDimitry Andric "VPTESTMBZ128rm(b?)", 17120b57cec5SDimitry Andric "VPTESTMDZ128rm(b?)", 17130b57cec5SDimitry Andric "VPTESTMQZ128rm(b?)", 17140b57cec5SDimitry Andric "VPTESTMWZ128rm(b?)", 17150b57cec5SDimitry Andric "VPTESTNMBZ128rm(b?)", 17160b57cec5SDimitry Andric "VPTESTNMDZ128rm(b?)", 17170b57cec5SDimitry Andric "VPTESTNMQZ128rm(b?)", 17180b57cec5SDimitry Andric "VPTESTNMWZ128rm(b?)")>; 17190b57cec5SDimitry Andric 1720bdd1243dSDimitry Andricdef SKXWriteResGroup137 : SchedWriteRes<[SKXPort23,SKXPort01]> { 17210b57cec5SDimitry Andric let Latency = 9; 17220b57cec5SDimitry Andric let NumMicroOps = 2; 17235f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 17240b57cec5SDimitry Andric} 17250eae32dcSDimitry Andricdef: InstRW<[SKXWriteResGroup137], (instregex "MMX_CVT(T?)PS2PIrm", 17260b57cec5SDimitry Andric "(V?)CVTPS2PDrm")>; 17270b57cec5SDimitry Andric 17280b57cec5SDimitry Andricdef SKXWriteResGroup143 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23]> { 17290b57cec5SDimitry Andric let Latency = 9; 17300b57cec5SDimitry Andric let NumMicroOps = 4; 17315f757f3fSDimitry Andric let ReleaseAtCycles = [2,1,1]; 17320b57cec5SDimitry Andric} 17330b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup143], (instregex "(V?)PHADDSWrm", 17340b57cec5SDimitry Andric "(V?)PHSUBSWrm")>; 17350b57cec5SDimitry Andric 17360b57cec5SDimitry Andricdef SKXWriteResGroup146 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort23,SKXPort0156]> { 17370b57cec5SDimitry Andric let Latency = 9; 17380b57cec5SDimitry Andric let NumMicroOps = 5; 17395f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,1,1]; 17400b57cec5SDimitry Andric} 17410b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup146], (instregex "LAR(16|32|64)rm", 17420b57cec5SDimitry Andric "LSL(16|32|64)rm")>; 17430b57cec5SDimitry Andric 17440b57cec5SDimitry Andricdef SKXWriteResGroup148 : SchedWriteRes<[SKXPort5,SKXPort23]> { 17450b57cec5SDimitry Andric let Latency = 10; 17460b57cec5SDimitry Andric let NumMicroOps = 2; 17475f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 17480b57cec5SDimitry Andric} 17490b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup148], (instrs VPCMPGTQYrm)>; 17500b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup148], (instregex "(ADD|SUB|SUBR)_F(32|64)m", 17510b57cec5SDimitry Andric "ILD_F(16|32|64)m", 17520b57cec5SDimitry Andric "VALIGND(Z|Z256)rm(b?)i", 17530b57cec5SDimitry Andric "VALIGNQ(Z|Z256)rm(b?)i", 17545ffd83dbSDimitry Andric "VPMAXSQ(Z|Z256)rm(b?)", 17555ffd83dbSDimitry Andric "VPMAXUQ(Z|Z256)rm(b?)", 17565ffd83dbSDimitry Andric "VPMINSQ(Z|Z256)rm(b?)", 17575ffd83dbSDimitry Andric "VPMINUQ(Z|Z256)rm(b?)")>; 17585ffd83dbSDimitry Andric 17595ffd83dbSDimitry Andricdef SKXWriteResGroup148_2 : SchedWriteRes<[SKXPort5,SKXPort23]> { 17605ffd83dbSDimitry Andric let Latency = 11; 17615ffd83dbSDimitry Andric let NumMicroOps = 2; 17625f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 17635ffd83dbSDimitry Andric} 17645ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroup148_2], (instregex "VCMPPD(Z|Z256)rm(b?)i", 17650b57cec5SDimitry Andric "VCMPPS(Z|Z256)rm(b?)i", 17665ffd83dbSDimitry Andric "VFPCLASSPD(Z|Z256)rm(b?)", 17675ffd83dbSDimitry Andric "VFPCLASSPS(Z|Z256)rm(b?)", 17680b57cec5SDimitry Andric "VPCMPB(Z|Z256)rmi(b?)", 17690b57cec5SDimitry Andric "VPCMPD(Z|Z256)rmi(b?)", 17700b57cec5SDimitry Andric "VPCMPEQB(Z|Z256)rm(b?)", 17710b57cec5SDimitry Andric "VPCMPEQD(Z|Z256)rm(b?)", 17720b57cec5SDimitry Andric "VPCMPEQQ(Z|Z256)rm(b?)", 17730b57cec5SDimitry Andric "VPCMPEQW(Z|Z256)rm(b?)", 17740b57cec5SDimitry Andric "VPCMPGTB(Z|Z256)rm(b?)", 17750b57cec5SDimitry Andric "VPCMPGTD(Z|Z256)rm(b?)", 17760b57cec5SDimitry Andric "VPCMPGTQ(Z|Z256)rm(b?)", 17770b57cec5SDimitry Andric "VPCMPGTW(Z|Z256)rm(b?)", 17780b57cec5SDimitry Andric "VPCMPQ(Z|Z256)rmi(b?)", 17790b57cec5SDimitry Andric "VPCMPU(B|D|Q|W)Z256rmi(b?)", 17800b57cec5SDimitry Andric "VPCMPU(B|D|Q|W)Zrmi(b?)", 17810b57cec5SDimitry Andric "VPCMPW(Z|Z256)rmi(b?)", 17820b57cec5SDimitry Andric "VPTESTM(B|D|Q|W)Z256rm(b?)", 17830b57cec5SDimitry Andric "VPTESTM(B|D|Q|W)Zrm(b?)", 17840b57cec5SDimitry Andric "VPTESTNM(B|D|Q|W)Z256rm(b?)", 17850b57cec5SDimitry Andric "VPTESTNM(B|D|Q|W)Zrm(b?)")>; 17860b57cec5SDimitry Andric 1787bdd1243dSDimitry Andricdef SKXWriteResGroup149 : SchedWriteRes<[SKXPort23,SKXPort01]> { 17880b57cec5SDimitry Andric let Latency = 10; 17890b57cec5SDimitry Andric let NumMicroOps = 2; 17905f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 17910b57cec5SDimitry Andric} 17920b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup149], (instregex "VCVTDQ2PDZ128rm(b?)", 17930b57cec5SDimitry Andric "VCVTDQ2PSZ128rm(b?)", 17940b57cec5SDimitry Andric "(V?)CVTDQ2PSrm", 17950b57cec5SDimitry Andric "VCVTPD2QQZ128rm(b?)", 17960b57cec5SDimitry Andric "VCVTPD2UQQZ128rm(b?)", 17970b57cec5SDimitry Andric "VCVTPH2PSZ128rm(b?)", 17980b57cec5SDimitry Andric "VCVTPS2DQZ128rm(b?)", 17990b57cec5SDimitry Andric "(V?)CVTPS2DQrm", 18000b57cec5SDimitry Andric "VCVTPS2PDZ128rm(b?)", 18010b57cec5SDimitry Andric "VCVTPS2QQZ128rm(b?)", 18020b57cec5SDimitry Andric "VCVTPS2UDQZ128rm(b?)", 18030b57cec5SDimitry Andric "VCVTPS2UQQZ128rm(b?)", 18040b57cec5SDimitry Andric "VCVTQQ2PDZ128rm(b?)", 18050b57cec5SDimitry Andric "VCVTQQ2PSZ128rm(b?)", 18060b57cec5SDimitry Andric "VCVTSS2SDZrm", 18070b57cec5SDimitry Andric "(V?)CVTSS2SDrm", 18080b57cec5SDimitry Andric "VCVTTPD2QQZ128rm(b?)", 18090b57cec5SDimitry Andric "VCVTTPD2UQQZ128rm(b?)", 18100b57cec5SDimitry Andric "VCVTTPS2DQZ128rm(b?)", 18110b57cec5SDimitry Andric "(V?)CVTTPS2DQrm", 18120b57cec5SDimitry Andric "VCVTTPS2QQZ128rm(b?)", 18130b57cec5SDimitry Andric "VCVTTPS2UDQZ128rm(b?)", 18140b57cec5SDimitry Andric "VCVTTPS2UQQZ128rm(b?)", 18150b57cec5SDimitry Andric "VCVTUDQ2PDZ128rm(b?)", 18160b57cec5SDimitry Andric "VCVTUDQ2PSZ128rm(b?)", 18170b57cec5SDimitry Andric "VCVTUQQ2PDZ128rm(b?)", 18180b57cec5SDimitry Andric "VCVTUQQ2PSZ128rm(b?)")>; 18190b57cec5SDimitry Andric 18200b57cec5SDimitry Andricdef SKXWriteResGroup151 : SchedWriteRes<[SKXPort5,SKXPort23]> { 18210b57cec5SDimitry Andric let Latency = 10; 18220b57cec5SDimitry Andric let NumMicroOps = 3; 18235f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 18240b57cec5SDimitry Andric} 18250b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup151], (instregex "VEXPANDPDZ128rm(b?)", 18260b57cec5SDimitry Andric "VEXPANDPSZ128rm(b?)", 18270b57cec5SDimitry Andric "VPEXPANDDZ128rm(b?)", 18280b57cec5SDimitry Andric "VPEXPANDQZ128rm(b?)")>; 18290b57cec5SDimitry Andric 18300b57cec5SDimitry Andricdef SKXWriteResGroup154 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23]> { 18310b57cec5SDimitry Andric let Latency = 10; 18320b57cec5SDimitry Andric let NumMicroOps = 4; 18335f757f3fSDimitry Andric let ReleaseAtCycles = [2,1,1]; 18340b57cec5SDimitry Andric} 18350b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup154], (instrs VPHADDSWYrm, 18360b57cec5SDimitry Andric VPHSUBSWYrm)>; 18370b57cec5SDimitry Andric 18380b57cec5SDimitry Andricdef SKXWriteResGroup157 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> { 18390b57cec5SDimitry Andric let Latency = 10; 18400b57cec5SDimitry Andric let NumMicroOps = 8; 18415f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,1,1,3]; 18420b57cec5SDimitry Andric} 18430b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup157], (instregex "XCHG(8|16|32|64)rm")>; 18440b57cec5SDimitry Andric 18450b57cec5SDimitry Andricdef SKXWriteResGroup160 : SchedWriteRes<[SKXPort0,SKXPort23]> { 18460b57cec5SDimitry Andric let Latency = 11; 18470b57cec5SDimitry Andric let NumMicroOps = 2; 18485f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 18490b57cec5SDimitry Andric} 18500b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup160], (instregex "MUL_F(32|64)m")>; 18510b57cec5SDimitry Andric 1852bdd1243dSDimitry Andricdef SKXWriteResGroup161 : SchedWriteRes<[SKXPort23,SKXPort01]> { 18530b57cec5SDimitry Andric let Latency = 11; 18540b57cec5SDimitry Andric let NumMicroOps = 2; 18555f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 18560b57cec5SDimitry Andric} 18570b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup161], (instrs VCVTDQ2PSYrm, 18580b57cec5SDimitry Andric VCVTPS2PDYrm)>; 18590b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup161], (instregex "VCVTDQ2(PD|PS)(Z|Z256)rm(b?)", 18600b57cec5SDimitry Andric "VCVTPH2PS(Z|Z256)rm(b?)", 18610b57cec5SDimitry Andric "VCVTPS2PD(Z|Z256)rm(b?)", 18620b57cec5SDimitry Andric "VCVTQQ2PD(Z|Z256)rm(b?)", 18630b57cec5SDimitry Andric "VCVTQQ2PSZ256rm(b?)", 18640b57cec5SDimitry Andric "VCVT(T?)PD2QQ(Z|Z256)rm(b?)", 18650b57cec5SDimitry Andric "VCVT(T?)PD2UQQ(Z|Z256)rm(b?)", 18660b57cec5SDimitry Andric "VCVT(T?)PS2DQYrm", 18670b57cec5SDimitry Andric "VCVT(T?)PS2DQ(Z|Z256)rm(b?)", 18680b57cec5SDimitry Andric "VCVT(T?)PS2QQZ256rm(b?)", 18690b57cec5SDimitry Andric "VCVT(T?)PS2UDQ(Z|Z256)rm(b?)", 18700b57cec5SDimitry Andric "VCVT(T?)PS2UQQZ256rm(b?)", 18710b57cec5SDimitry Andric "VCVTUDQ2(PD|PS)(Z|Z256)rm(b?)", 18720b57cec5SDimitry Andric "VCVTUQQ2PD(Z|Z256)rm(b?)", 18730b57cec5SDimitry Andric "VCVTUQQ2PSZ256rm(b?)")>; 18740b57cec5SDimitry Andric 18750b57cec5SDimitry Andricdef SKXWriteResGroup162 : SchedWriteRes<[SKXPort5,SKXPort23]> { 18760b57cec5SDimitry Andric let Latency = 11; 18770b57cec5SDimitry Andric let NumMicroOps = 3; 18785f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 18790b57cec5SDimitry Andric} 18800b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup162], (instregex "FICOM(P?)(16|32)m", 18810b57cec5SDimitry Andric "VEXPANDPD(Z|Z256)rm(b?)", 18820b57cec5SDimitry Andric "VEXPANDPS(Z|Z256)rm(b?)", 18830b57cec5SDimitry Andric "VPEXPANDD(Z|Z256)rm(b?)", 18840b57cec5SDimitry Andric "VPEXPANDQ(Z|Z256)rm(b?)")>; 18850b57cec5SDimitry Andric 18860b57cec5SDimitry Andricdef SKXWriteResGroup164 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> { 18870b57cec5SDimitry Andric let Latency = 11; 18880b57cec5SDimitry Andric let NumMicroOps = 3; 18895f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 18900b57cec5SDimitry Andric} 18910b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup164], (instregex "(V?)CVTDQ2PDrm")>; 18920b57cec5SDimitry Andric 1893bdd1243dSDimitry Andricdef SKXWriteResGroup166 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort01]> { 18940b57cec5SDimitry Andric let Latency = 11; 18950b57cec5SDimitry Andric let NumMicroOps = 3; 18965f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 18970b57cec5SDimitry Andric} 1898bdd1243dSDimitry Andricdef: InstRW<[SKXWriteResGroup166], (instrs CVTPD2DQrm, 18990b57cec5SDimitry Andric CVTTPD2DQrm, 19000eae32dcSDimitry Andric MMX_CVTPD2PIrm, 19010eae32dcSDimitry Andric MMX_CVTTPD2PIrm)>; 19020b57cec5SDimitry Andric 19030b57cec5SDimitry Andricdef SKXWriteResGroup167 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> { 19040b57cec5SDimitry Andric let Latency = 11; 19050b57cec5SDimitry Andric let NumMicroOps = 4; 19065f757f3fSDimitry Andric let ReleaseAtCycles = [2,1,1]; 19070b57cec5SDimitry Andric} 19080b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup167], (instregex "VPCONFLICTQZ128rm(b?)")>; 19090b57cec5SDimitry Andric 19100b57cec5SDimitry Andricdef SKXWriteResGroup169 : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort0156]> { 19110b57cec5SDimitry Andric let Latency = 11; 19120b57cec5SDimitry Andric let NumMicroOps = 7; 19135f757f3fSDimitry Andric let ReleaseAtCycles = [2,3,2]; 19140b57cec5SDimitry Andric} 19150b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup169], (instregex "RCL(16|32|64)rCL", 19160b57cec5SDimitry Andric "RCR(16|32|64)rCL")>; 19170b57cec5SDimitry Andric 19180b57cec5SDimitry Andricdef SKXWriteResGroup170 : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort15,SKXPort0156]> { 19190b57cec5SDimitry Andric let Latency = 11; 19200b57cec5SDimitry Andric let NumMicroOps = 9; 19215f757f3fSDimitry Andric let ReleaseAtCycles = [1,5,1,2]; 19220b57cec5SDimitry Andric} 19230b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup170], (instrs RCL8rCL)>; 19240b57cec5SDimitry Andric 19250b57cec5SDimitry Andricdef SKXWriteResGroup171 : SchedWriteRes<[SKXPort06,SKXPort0156]> { 19260b57cec5SDimitry Andric let Latency = 11; 19270b57cec5SDimitry Andric let NumMicroOps = 11; 19285f757f3fSDimitry Andric let ReleaseAtCycles = [2,9]; 19290b57cec5SDimitry Andric} 19300b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup171], (instrs LOOPE, LOOPNE)>; 19310b57cec5SDimitry Andric 19320b57cec5SDimitry Andricdef SKXWriteResGroup174 : SchedWriteRes<[SKXPort01]> { 19335ffd83dbSDimitry Andric let Latency = 15; 19340b57cec5SDimitry Andric let NumMicroOps = 3; 19355f757f3fSDimitry Andric let ReleaseAtCycles = [3]; 19360b57cec5SDimitry Andric} 19370b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup174], (instregex "VPMULLQ(Z128|Z256)rr")>; 19380b57cec5SDimitry Andric 19390b57cec5SDimitry Andricdef SKXWriteResGroup174z : SchedWriteRes<[SKXPort05]> { 19405ffd83dbSDimitry Andric let Latency = 15; 19410b57cec5SDimitry Andric let NumMicroOps = 3; 19425f757f3fSDimitry Andric let ReleaseAtCycles = [3]; 19430b57cec5SDimitry Andric} 19440b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup174z], (instregex "VPMULLQZrr")>; 19450b57cec5SDimitry Andric 19460b57cec5SDimitry Andricdef SKXWriteResGroup175 : SchedWriteRes<[SKXPort5,SKXPort23]> { 19470b57cec5SDimitry Andric let Latency = 12; 19480b57cec5SDimitry Andric let NumMicroOps = 3; 19495f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 19500b57cec5SDimitry Andric} 19510b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup175], (instregex "VPERMWZ128rm(b?)")>; 19520b57cec5SDimitry Andric 1953bdd1243dSDimitry Andricdef SKXWriteResGroup176 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort01]> { 19540b57cec5SDimitry Andric let Latency = 12; 19550b57cec5SDimitry Andric let NumMicroOps = 3; 19565f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 19570b57cec5SDimitry Andric} 19580b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup176], (instregex "VCVT(T?)SD2USIZrm(b?)", 19590b57cec5SDimitry Andric "VCVT(T?)SS2USI64Zrm(b?)")>; 19600b57cec5SDimitry Andric 1961bdd1243dSDimitry Andricdef SKXWriteResGroup177 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort01]> { 19620b57cec5SDimitry Andric let Latency = 12; 19630b57cec5SDimitry Andric let NumMicroOps = 3; 19645f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 19650b57cec5SDimitry Andric} 19660b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup177], (instregex "VCVT(T?)PS2QQZrm(b?)", 19670b57cec5SDimitry Andric "VCVT(T?)PS2UQQZrm(b?)")>; 19680b57cec5SDimitry Andric 19690b57cec5SDimitry Andricdef SKXWriteResGroup180 : SchedWriteRes<[SKXPort5,SKXPort23]> { 19700b57cec5SDimitry Andric let Latency = 13; 19710b57cec5SDimitry Andric let NumMicroOps = 3; 19725f757f3fSDimitry Andric let ReleaseAtCycles = [2,1]; 19730b57cec5SDimitry Andric} 19740b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup180], (instregex "(ADD|SUB|SUBR)_FI(16|32)m", 19750b57cec5SDimitry Andric "VPERMWZ256rm(b?)", 19760b57cec5SDimitry Andric "VPERMWZrm(b?)")>; 19770b57cec5SDimitry Andric 19780b57cec5SDimitry Andricdef SKXWriteResGroup181 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> { 19790b57cec5SDimitry Andric let Latency = 13; 19800b57cec5SDimitry Andric let NumMicroOps = 3; 19815f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 19820b57cec5SDimitry Andric} 19830b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup181], (instrs VCVTDQ2PDYrm)>; 19840b57cec5SDimitry Andric 19850b57cec5SDimitry Andricdef SKXWriteResGroup183 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> { 19860b57cec5SDimitry Andric let Latency = 13; 19870b57cec5SDimitry Andric let NumMicroOps = 4; 19885f757f3fSDimitry Andric let ReleaseAtCycles = [2,1,1]; 19890b57cec5SDimitry Andric} 19905f757f3fSDimitry Andricdef: InstRW<[SKXWriteResGroup183], (instregex "VPERMI2WZ128rm(b?)", 19915f757f3fSDimitry Andric "VPERMT2WZ128rm(b?)")>; 19920b57cec5SDimitry Andric 19930b57cec5SDimitry Andricdef SKXWriteResGroup187 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> { 19940b57cec5SDimitry Andric let Latency = 14; 19950b57cec5SDimitry Andric let NumMicroOps = 3; 19965f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 19970b57cec5SDimitry Andric} 19980b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup187], (instregex "MUL_FI(16|32)m")>; 19990b57cec5SDimitry Andric 2000bdd1243dSDimitry Andricdef SKXWriteResGroup188 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort01]> { 20010b57cec5SDimitry Andric let Latency = 14; 20020b57cec5SDimitry Andric let NumMicroOps = 3; 20035f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 20040b57cec5SDimitry Andric} 20050b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup188], (instregex "VCVTPD2DQZrm(b?)", 20060b57cec5SDimitry Andric "VCVTPD2UDQZrm(b?)", 20070b57cec5SDimitry Andric "VCVTQQ2PSZrm(b?)", 20080b57cec5SDimitry Andric "VCVTTPD2DQZrm(b?)", 20090b57cec5SDimitry Andric "VCVTTPD2UDQZrm(b?)", 20100b57cec5SDimitry Andric "VCVTUQQ2PSZrm(b?)")>; 20110b57cec5SDimitry Andric 20120b57cec5SDimitry Andricdef SKXWriteResGroup189 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> { 20130b57cec5SDimitry Andric let Latency = 14; 20140b57cec5SDimitry Andric let NumMicroOps = 4; 20155f757f3fSDimitry Andric let ReleaseAtCycles = [2,1,1]; 20160b57cec5SDimitry Andric} 20175f757f3fSDimitry Andricdef: InstRW<[SKXWriteResGroup189], (instregex "VPERMI2WZ256rm(b?)", 20185f757f3fSDimitry Andric "VPERMI2WZrm(b?)", 20195f757f3fSDimitry Andric "VPERMT2WZ256rm(b?)", 20205f757f3fSDimitry Andric "VPERMT2WZrm(b?)")>; 20210b57cec5SDimitry Andric 20220b57cec5SDimitry Andricdef SKXWriteResGroup190 : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort15,SKXPort0156]> { 20230b57cec5SDimitry Andric let Latency = 14; 20240b57cec5SDimitry Andric let NumMicroOps = 10; 20255f757f3fSDimitry Andric let ReleaseAtCycles = [2,4,1,3]; 20260b57cec5SDimitry Andric} 20270b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup190], (instrs RCR8rCL)>; 20280b57cec5SDimitry Andric 20290b57cec5SDimitry Andricdef SKXWriteResGroup191 : SchedWriteRes<[SKXPort0]> { 20300b57cec5SDimitry Andric let Latency = 15; 20310b57cec5SDimitry Andric let NumMicroOps = 1; 20325f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 20330b57cec5SDimitry Andric} 20340b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup191], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>; 20350b57cec5SDimitry Andric 20360b57cec5SDimitry Andricdef SKXWriteResGroup194 : SchedWriteRes<[SKXPort1,SKXPort5,SKXPort01,SKXPort23,SKXPort015]> { 20370b57cec5SDimitry Andric let Latency = 15; 20380b57cec5SDimitry Andric let NumMicroOps = 8; 20395f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,2,1,2]; 20400b57cec5SDimitry Andric} 20410b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup194], (instregex "VPCONFLICTDZ128rm(b?)")>; 20420b57cec5SDimitry Andric 20430b57cec5SDimitry Andricdef SKXWriteResGroup195 : SchedWriteRes<[SKXPort1,SKXPort23,SKXPort237,SKXPort06,SKXPort15,SKXPort0156]> { 20440b57cec5SDimitry Andric let Latency = 15; 20450b57cec5SDimitry Andric let NumMicroOps = 10; 20465f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,5,1,1]; 20470b57cec5SDimitry Andric} 20480b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup195], (instregex "RCL(8|16|32|64)mCL")>; 20490b57cec5SDimitry Andric 20500b57cec5SDimitry Andricdef SKXWriteResGroup199 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06,SKXPort15,SKXPort0156]> { 20510b57cec5SDimitry Andric let Latency = 16; 20520b57cec5SDimitry Andric let NumMicroOps = 14; 20535f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,4,2,5]; 20540b57cec5SDimitry Andric} 20550b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup199], (instrs CMPXCHG8B)>; 20560b57cec5SDimitry Andric 20570b57cec5SDimitry Andricdef SKXWriteResGroup200 : SchedWriteRes<[SKXPort1, SKXPort05, SKXPort6]> { 20580b57cec5SDimitry Andric let Latency = 12; 20590b57cec5SDimitry Andric let NumMicroOps = 34; 20605f757f3fSDimitry Andric let ReleaseAtCycles = [1, 4, 5]; 20610b57cec5SDimitry Andric} 20620b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup200], (instrs VZEROALL)>; 20630b57cec5SDimitry Andric 20640b57cec5SDimitry Andricdef SKXWriteResGroup202 : SchedWriteRes<[SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort05,SKXPort0156]> { 20650b57cec5SDimitry Andric let Latency = 17; 20660b57cec5SDimitry Andric let NumMicroOps = 15; 20675f757f3fSDimitry Andric let ReleaseAtCycles = [2,1,2,4,2,4]; 20680b57cec5SDimitry Andric} 20690b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup202], (instrs XCH_F)>; 20700b57cec5SDimitry Andric 20715ffd83dbSDimitry Andricdef SKXWriteResGroup205 : SchedWriteRes<[SKXPort23,SKXPort01]> { 20725ffd83dbSDimitry Andric let Latency = 21; 20730b57cec5SDimitry Andric let NumMicroOps = 4; 20745f757f3fSDimitry Andric let ReleaseAtCycles = [1,3]; 20750b57cec5SDimitry Andric} 20760b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup205], (instregex "VPMULLQZ128rm(b?)")>; 20770b57cec5SDimitry Andric 20780b57cec5SDimitry Andricdef SKXWriteResGroup207 : SchedWriteRes<[SKXPort5,SKXPort6,SKXPort06,SKXPort0156]> { 20790b57cec5SDimitry Andric let Latency = 18; 20800b57cec5SDimitry Andric let NumMicroOps = 8; 20815f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,5]; 20820b57cec5SDimitry Andric} 20830b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup207], (instrs CPUID, RDTSC)>; 20840b57cec5SDimitry Andric 20850b57cec5SDimitry Andricdef SKXWriteResGroup208 : SchedWriteRes<[SKXPort1,SKXPort23,SKXPort237,SKXPort06,SKXPort15,SKXPort0156]> { 20860b57cec5SDimitry Andric let Latency = 18; 20870b57cec5SDimitry Andric let NumMicroOps = 11; 20885f757f3fSDimitry Andric let ReleaseAtCycles = [2,1,1,4,1,2]; 20890b57cec5SDimitry Andric} 20900b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup208], (instregex "RCR(8|16|32|64)mCL")>; 20910b57cec5SDimitry Andric 20925ffd83dbSDimitry Andricdef SKXWriteResGroup211 : SchedWriteRes<[SKXPort23,SKXPort01]> { 20935ffd83dbSDimitry Andric let Latency = 22; 20940b57cec5SDimitry Andric let NumMicroOps = 4; 20955f757f3fSDimitry Andric let ReleaseAtCycles = [1,3]; 20960b57cec5SDimitry Andric} 20975ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroup211], (instregex "VPMULLQZ256rm(b?)")>; 20980b57cec5SDimitry Andric 20995ffd83dbSDimitry Andricdef SKXWriteResGroup211_1 : SchedWriteRes<[SKXPort23,SKXPort05]> { 21005ffd83dbSDimitry Andric let Latency = 22; 21015ffd83dbSDimitry Andric let NumMicroOps = 4; 21025f757f3fSDimitry Andric let ReleaseAtCycles = [1,3]; 21030b57cec5SDimitry Andric} 21045ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroup211_1], (instregex "VPMULLQZrm(b?)")>; 21050b57cec5SDimitry Andric 21060b57cec5SDimitry Andricdef SKXWriteResGroup215 : SchedWriteRes<[SKXPort0]> { 21070b57cec5SDimitry Andric let Latency = 20; 21080b57cec5SDimitry Andric let NumMicroOps = 1; 21095f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 21100b57cec5SDimitry Andric} 21110b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup215], (instregex "DIV_(FPrST0|FST0r|FrST0)")>; 21120b57cec5SDimitry Andric 21135ffd83dbSDimitry Andricdef SKXWriteGatherEVEX2 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> { 21145ffd83dbSDimitry Andric let Latency = 17; 21155ffd83dbSDimitry Andric let NumMicroOps = 5; // 2 uops perform multiple loads 21165f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,1,1]; 21170b57cec5SDimitry Andric} 21185ffd83dbSDimitry Andricdef: InstRW<[SKXWriteGatherEVEX2], (instrs VGATHERQPSZ128rm, VPGATHERQDZ128rm, 21195ffd83dbSDimitry Andric VGATHERDPDZ128rm, VPGATHERDQZ128rm, 21205ffd83dbSDimitry Andric VGATHERQPDZ128rm, VPGATHERQQZ128rm)>; 21215ffd83dbSDimitry Andric 21225ffd83dbSDimitry Andricdef SKXWriteGatherEVEX4 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> { 21235ffd83dbSDimitry Andric let Latency = 19; 21245ffd83dbSDimitry Andric let NumMicroOps = 5; // 2 uops perform multiple loads 21255f757f3fSDimitry Andric let ReleaseAtCycles = [1,4,1,1]; 21265ffd83dbSDimitry Andric} 21275ffd83dbSDimitry Andricdef: InstRW<[SKXWriteGatherEVEX4], (instrs VGATHERQPSZ256rm, VPGATHERQDZ256rm, 21285ffd83dbSDimitry Andric VGATHERQPDZ256rm, VPGATHERQQZ256rm, 21295ffd83dbSDimitry Andric VGATHERDPSZ128rm, VPGATHERDDZ128rm, 21305ffd83dbSDimitry Andric VGATHERDPDZ256rm, VPGATHERDQZ256rm)>; 21315ffd83dbSDimitry Andric 21325ffd83dbSDimitry Andricdef SKXWriteGatherEVEX8 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> { 21335ffd83dbSDimitry Andric let Latency = 21; 21345ffd83dbSDimitry Andric let NumMicroOps = 5; // 2 uops perform multiple loads 21355f757f3fSDimitry Andric let ReleaseAtCycles = [1,8,1,1]; 21365ffd83dbSDimitry Andric} 21375ffd83dbSDimitry Andricdef: InstRW<[SKXWriteGatherEVEX8], (instrs VGATHERDPSZ256rm, VPGATHERDDZ256rm, 21385ffd83dbSDimitry Andric VGATHERDPDZrm, VPGATHERDQZrm, 21395ffd83dbSDimitry Andric VGATHERQPDZrm, VPGATHERQQZrm, 21405ffd83dbSDimitry Andric VGATHERQPSZrm, VPGATHERQDZrm)>; 21415ffd83dbSDimitry Andric 21425ffd83dbSDimitry Andricdef SKXWriteGatherEVEX16 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> { 21435ffd83dbSDimitry Andric let Latency = 25; 21445ffd83dbSDimitry Andric let NumMicroOps = 5; // 2 uops perform multiple loads 21455f757f3fSDimitry Andric let ReleaseAtCycles = [1,16,1,1]; 21465ffd83dbSDimitry Andric} 21475ffd83dbSDimitry Andricdef: InstRW<[SKXWriteGatherEVEX16], (instrs VGATHERDPSZrm, VPGATHERDDZrm)>; 21480b57cec5SDimitry Andric 21490b57cec5SDimitry Andricdef SKXWriteResGroup219 : SchedWriteRes<[SKXPort4,SKXPort5,SKXPort6,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> { 21500b57cec5SDimitry Andric let Latency = 20; 21510b57cec5SDimitry Andric let NumMicroOps = 8; 21525f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1,1,1,1,2]; 21530b57cec5SDimitry Andric} 21540b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup219], (instrs INSB, INSL, INSW)>; 21550b57cec5SDimitry Andric 21560b57cec5SDimitry Andricdef SKXWriteResGroup220 : SchedWriteRes<[SKXPort5,SKXPort6,SKXPort0156]> { 21570b57cec5SDimitry Andric let Latency = 20; 21580b57cec5SDimitry Andric let NumMicroOps = 10; 21595f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,7]; 21600b57cec5SDimitry Andric} 21610b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup220], (instrs MWAITrr)>; 21620b57cec5SDimitry Andric 21630b57cec5SDimitry Andricdef SKXWriteResGroup223 : SchedWriteRes<[SKXPort0,SKXPort23]> { 21640b57cec5SDimitry Andric let Latency = 22; 21650b57cec5SDimitry Andric let NumMicroOps = 2; 21665f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 21670b57cec5SDimitry Andric} 21680b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup223], (instregex "DIV_F(32|64)m")>; 21690b57cec5SDimitry Andric 21705ffd83dbSDimitry Andricdef SKXWriteResGroupVEX2 : SchedWriteRes<[SKXPort0, SKXPort23, SKXPort5, SKXPort015]> { 21715ffd83dbSDimitry Andric let Latency = 18; 21725ffd83dbSDimitry Andric let NumMicroOps = 5; // 2 uops perform multiple loads 21735f757f3fSDimitry Andric let ReleaseAtCycles = [1,2,1,1]; 21740b57cec5SDimitry Andric} 21755ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroupVEX2], (instrs VGATHERDPDrm, VPGATHERDQrm, 21765ffd83dbSDimitry Andric VGATHERQPDrm, VPGATHERQQrm, 21775ffd83dbSDimitry Andric VGATHERQPSrm, VPGATHERQDrm)>; 21780b57cec5SDimitry Andric 21795ffd83dbSDimitry Andricdef SKXWriteResGroupVEX4 : SchedWriteRes<[SKXPort0, SKXPort23, SKXPort5, SKXPort015]> { 21805ffd83dbSDimitry Andric let Latency = 20; 21815ffd83dbSDimitry Andric let NumMicroOps = 5; // 2 uops peform multiple loads 21825f757f3fSDimitry Andric let ReleaseAtCycles = [1,4,1,1]; 21830b57cec5SDimitry Andric} 21845ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroupVEX4], (instrs VGATHERDPDYrm, VPGATHERDQYrm, 21855ffd83dbSDimitry Andric VGATHERDPSrm, VPGATHERDDrm, 21865ffd83dbSDimitry Andric VGATHERQPDYrm, VPGATHERQQYrm, 21875ffd83dbSDimitry Andric VGATHERQPSYrm, VPGATHERQDYrm)>; 21880b57cec5SDimitry Andric 21895ffd83dbSDimitry Andricdef SKXWriteResGroupVEX8 : SchedWriteRes<[SKXPort0, SKXPort23, SKXPort5, SKXPort015]> { 21905ffd83dbSDimitry Andric let Latency = 22; 21915ffd83dbSDimitry Andric let NumMicroOps = 5; // 2 uops perform multiple loads 21925f757f3fSDimitry Andric let ReleaseAtCycles = [1,8,1,1]; 21930b57cec5SDimitry Andric} 21945ffd83dbSDimitry Andricdef: InstRW<[SKXWriteResGroupVEX8], (instrs VGATHERDPSYrm, VPGATHERDDYrm)>; 21950b57cec5SDimitry Andric 21960b57cec5SDimitry Andricdef SKXWriteResGroup225 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort015]> { 21970b57cec5SDimitry Andric let Latency = 22; 21980b57cec5SDimitry Andric let NumMicroOps = 14; 21995f757f3fSDimitry Andric let ReleaseAtCycles = [5,5,4]; 22000b57cec5SDimitry Andric} 22010b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup225], (instregex "VPCONFLICTDZ128rr", 22020b57cec5SDimitry Andric "VPCONFLICTQZ256rr")>; 22030b57cec5SDimitry Andric 22040b57cec5SDimitry Andricdef SKXWriteResGroup228 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> { 22050b57cec5SDimitry Andric let Latency = 23; 22060b57cec5SDimitry Andric let NumMicroOps = 19; 22075f757f3fSDimitry Andric let ReleaseAtCycles = [2,1,4,1,1,4,6]; 22080b57cec5SDimitry Andric} 22090b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup228], (instrs CMPXCHG16B)>; 22100b57cec5SDimitry Andric 22110b57cec5SDimitry Andricdef SKXWriteResGroup233 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> { 22120b57cec5SDimitry Andric let Latency = 25; 22130b57cec5SDimitry Andric let NumMicroOps = 3; 22145f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 22150b57cec5SDimitry Andric} 22160b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup233], (instregex "DIV_FI(16|32)m")>; 22170b57cec5SDimitry Andric 22180b57cec5SDimitry Andricdef SKXWriteResGroup239 : SchedWriteRes<[SKXPort0,SKXPort23]> { 22190b57cec5SDimitry Andric let Latency = 27; 22200b57cec5SDimitry Andric let NumMicroOps = 2; 22215f757f3fSDimitry Andric let ReleaseAtCycles = [1,1]; 22220b57cec5SDimitry Andric} 22230b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup239], (instregex "DIVR_F(32|64)m")>; 22240b57cec5SDimitry Andric 22250b57cec5SDimitry Andricdef SKXWriteResGroup242 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23,SKXPort015]> { 22260b57cec5SDimitry Andric let Latency = 29; 22270b57cec5SDimitry Andric let NumMicroOps = 15; 22285f757f3fSDimitry Andric let ReleaseAtCycles = [5,5,1,4]; 22290b57cec5SDimitry Andric} 22300b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup242], (instregex "VPCONFLICTQZ256rm(b?)")>; 22310b57cec5SDimitry Andric 22320b57cec5SDimitry Andricdef SKXWriteResGroup243 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> { 22330b57cec5SDimitry Andric let Latency = 30; 22340b57cec5SDimitry Andric let NumMicroOps = 3; 22355f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,1]; 22360b57cec5SDimitry Andric} 22370b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup243], (instregex "DIVR_FI(16|32)m")>; 22380b57cec5SDimitry Andric 22390b57cec5SDimitry Andricdef SKXWriteResGroup247 : SchedWriteRes<[SKXPort5,SKXPort6,SKXPort23,SKXPort06,SKXPort0156]> { 22400b57cec5SDimitry Andric let Latency = 35; 22410b57cec5SDimitry Andric let NumMicroOps = 23; 22425f757f3fSDimitry Andric let ReleaseAtCycles = [1,5,3,4,10]; 22430b57cec5SDimitry Andric} 22440b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup247], (instregex "IN(8|16|32)ri", 22450b57cec5SDimitry Andric "IN(8|16|32)rr")>; 22460b57cec5SDimitry Andric 22470b57cec5SDimitry Andricdef SKXWriteResGroup248 : SchedWriteRes<[SKXPort5,SKXPort6,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> { 22480b57cec5SDimitry Andric let Latency = 35; 22490b57cec5SDimitry Andric let NumMicroOps = 23; 22505f757f3fSDimitry Andric let ReleaseAtCycles = [1,5,2,1,4,10]; 22510b57cec5SDimitry Andric} 22520b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup248], (instregex "OUT(8|16|32)ir", 22530b57cec5SDimitry Andric "OUT(8|16|32)rr")>; 22540b57cec5SDimitry Andric 22550b57cec5SDimitry Andricdef SKXWriteResGroup249 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort015]> { 22560b57cec5SDimitry Andric let Latency = 37; 22570b57cec5SDimitry Andric let NumMicroOps = 21; 22585f757f3fSDimitry Andric let ReleaseAtCycles = [9,7,5]; 22590b57cec5SDimitry Andric} 22600b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup249], (instregex "VPCONFLICTDZ256rr", 22610b57cec5SDimitry Andric "VPCONFLICTQZrr")>; 22620b57cec5SDimitry Andric 22630b57cec5SDimitry Andricdef SKXWriteResGroup250 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort23,SKXPort0156]> { 22640b57cec5SDimitry Andric let Latency = 37; 22650b57cec5SDimitry Andric let NumMicroOps = 31; 22665f757f3fSDimitry Andric let ReleaseAtCycles = [1,8,1,21]; 22670b57cec5SDimitry Andric} 22680b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup250], (instregex "XRSTOR(64)?")>; 22690b57cec5SDimitry Andric 22700b57cec5SDimitry Andricdef SKXWriteResGroup252 : SchedWriteRes<[SKXPort1,SKXPort4,SKXPort5,SKXPort6,SKXPort23,SKXPort237,SKXPort15,SKXPort0156]> { 22710b57cec5SDimitry Andric let Latency = 40; 22720b57cec5SDimitry Andric let NumMicroOps = 18; 22735f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,2,3,1,1,1,8]; 22740b57cec5SDimitry Andric} 22750b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup252], (instrs VMCLEARm)>; 22760b57cec5SDimitry Andric 22770b57cec5SDimitry Andricdef SKXWriteResGroup253 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort23,SKXPort237,SKXPort0156]> { 22780b57cec5SDimitry Andric let Latency = 41; 22790b57cec5SDimitry Andric let NumMicroOps = 39; 22805f757f3fSDimitry Andric let ReleaseAtCycles = [1,10,1,1,26]; 22810b57cec5SDimitry Andric} 22820b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup253], (instrs XSAVE64)>; 22830b57cec5SDimitry Andric 22840b57cec5SDimitry Andricdef SKXWriteResGroup254 : SchedWriteRes<[SKXPort5,SKXPort0156]> { 22850b57cec5SDimitry Andric let Latency = 42; 22860b57cec5SDimitry Andric let NumMicroOps = 22; 22875f757f3fSDimitry Andric let ReleaseAtCycles = [2,20]; 22880b57cec5SDimitry Andric} 22890b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup254], (instrs RDTSCP)>; 22900b57cec5SDimitry Andric 22910b57cec5SDimitry Andricdef SKXWriteResGroup255 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort23,SKXPort237,SKXPort0156]> { 22920b57cec5SDimitry Andric let Latency = 42; 22930b57cec5SDimitry Andric let NumMicroOps = 40; 22945f757f3fSDimitry Andric let ReleaseAtCycles = [1,11,1,1,26]; 22950b57cec5SDimitry Andric} 22960b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup255], (instrs XSAVE)>; 22970b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup255], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>; 22980b57cec5SDimitry Andric 22990b57cec5SDimitry Andricdef SKXWriteResGroup256 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23,SKXPort015]> { 23000b57cec5SDimitry Andric let Latency = 44; 23010b57cec5SDimitry Andric let NumMicroOps = 22; 23025f757f3fSDimitry Andric let ReleaseAtCycles = [9,7,1,5]; 23030b57cec5SDimitry Andric} 23040b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup256], (instregex "VPCONFLICTDZ256rm(b?)", 23050b57cec5SDimitry Andric "VPCONFLICTQZrm(b?)")>; 23060b57cec5SDimitry Andric 23070b57cec5SDimitry Andricdef SKXWriteResGroup258 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort05,SKXPort06,SKXPort0156]> { 23080b57cec5SDimitry Andric let Latency = 62; 23090b57cec5SDimitry Andric let NumMicroOps = 64; 23105f757f3fSDimitry Andric let ReleaseAtCycles = [2,8,5,10,39]; 23110b57cec5SDimitry Andric} 23120b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup258], (instrs FLDENVm)>; 23130b57cec5SDimitry Andric 23140b57cec5SDimitry Andricdef SKXWriteResGroup259 : SchedWriteRes<[SKXPort0,SKXPort6,SKXPort23,SKXPort05,SKXPort06,SKXPort15,SKXPort0156]> { 23150b57cec5SDimitry Andric let Latency = 63; 23160b57cec5SDimitry Andric let NumMicroOps = 88; 23175f757f3fSDimitry Andric let ReleaseAtCycles = [4,4,31,1,2,1,45]; 23180b57cec5SDimitry Andric} 23190b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup259], (instrs FXRSTOR64)>; 23200b57cec5SDimitry Andric 23210b57cec5SDimitry Andricdef SKXWriteResGroup260 : SchedWriteRes<[SKXPort0,SKXPort6,SKXPort23,SKXPort05,SKXPort06,SKXPort15,SKXPort0156]> { 23220b57cec5SDimitry Andric let Latency = 63; 23230b57cec5SDimitry Andric let NumMicroOps = 90; 23245f757f3fSDimitry Andric let ReleaseAtCycles = [4,2,33,1,2,1,47]; 23250b57cec5SDimitry Andric} 23260b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup260], (instrs FXRSTOR)>; 23270b57cec5SDimitry Andric 23280b57cec5SDimitry Andricdef SKXWriteResGroup261 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort015]> { 23290b57cec5SDimitry Andric let Latency = 67; 23300b57cec5SDimitry Andric let NumMicroOps = 35; 23315f757f3fSDimitry Andric let ReleaseAtCycles = [17,11,7]; 23320b57cec5SDimitry Andric} 23330b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup261], (instregex "VPCONFLICTDZrr")>; 23340b57cec5SDimitry Andric 23350b57cec5SDimitry Andricdef SKXWriteResGroup262 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23,SKXPort015]> { 23360b57cec5SDimitry Andric let Latency = 74; 23370b57cec5SDimitry Andric let NumMicroOps = 36; 23385f757f3fSDimitry Andric let ReleaseAtCycles = [17,11,1,7]; 23390b57cec5SDimitry Andric} 23400b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup262], (instregex "VPCONFLICTDZrm(b?)")>; 23410b57cec5SDimitry Andric 23420b57cec5SDimitry Andricdef SKXWriteResGroup263 : SchedWriteRes<[SKXPort5,SKXPort05,SKXPort0156]> { 23430b57cec5SDimitry Andric let Latency = 75; 23440b57cec5SDimitry Andric let NumMicroOps = 15; 23455f757f3fSDimitry Andric let ReleaseAtCycles = [6,3,6]; 23460b57cec5SDimitry Andric} 23470b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup263], (instrs FNINIT)>; 23480b57cec5SDimitry Andric 23490b57cec5SDimitry Andricdef SKXWriteResGroup266 : SchedWriteRes<[SKXPort0,SKXPort1,SKXPort4,SKXPort5,SKXPort6,SKXPort237,SKXPort06,SKXPort0156]> { 23500b57cec5SDimitry Andric let Latency = 106; 23510b57cec5SDimitry Andric let NumMicroOps = 100; 23525f757f3fSDimitry Andric let ReleaseAtCycles = [9,1,11,16,1,11,21,30]; 23530b57cec5SDimitry Andric} 23540b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup266], (instrs FSTENVm)>; 23550b57cec5SDimitry Andric 23560b57cec5SDimitry Andricdef SKXWriteResGroup267 : SchedWriteRes<[SKXPort6,SKXPort0156]> { 23570b57cec5SDimitry Andric let Latency = 140; 23580b57cec5SDimitry Andric let NumMicroOps = 4; 23595f757f3fSDimitry Andric let ReleaseAtCycles = [1,3]; 23600b57cec5SDimitry Andric} 23610b57cec5SDimitry Andricdef: InstRW<[SKXWriteResGroup267], (instrs PAUSE)>; 23620b57cec5SDimitry Andric 23630b57cec5SDimitry Andricdef: InstRW<[WriteZero], (instrs CLC)>; 23640b57cec5SDimitry Andric 23650b57cec5SDimitry Andric 23665ffd83dbSDimitry Andric// Instruction variants handled by the renamer. These might not need execution 23670b57cec5SDimitry Andric// ports in certain conditions. 23680b57cec5SDimitry Andric// See Agner's Fog "The microarchitecture of Intel, AMD and VIA CPUs", 23690b57cec5SDimitry Andric// section "Skylake Pipeline" > "Register allocation and renaming". 23700b57cec5SDimitry Andric// These can be investigated with llvm-exegesis, e.g. 23710b57cec5SDimitry Andric// echo 'pxor %mm0, %mm0' | /tmp/llvm-exegesis -mode=uops -snippets-file=- 23720b57cec5SDimitry Andric// echo 'vxorpd %xmm0, %xmm0, %xmm1' | /tmp/llvm-exegesis -mode=uops -snippets-file=- 23730b57cec5SDimitry Andric 23740b57cec5SDimitry Andricdef SKXWriteZeroLatency : SchedWriteRes<[]> { 23750b57cec5SDimitry Andric let Latency = 0; 23760b57cec5SDimitry Andric} 23770b57cec5SDimitry Andric 23780b57cec5SDimitry Andricdef SKXWriteZeroIdiom : SchedWriteVariant<[ 23790b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 23800b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteALU]> 23810b57cec5SDimitry Andric]>; 23820b57cec5SDimitry Andricdef : InstRW<[SKXWriteZeroIdiom], (instrs SUB32rr, SUB64rr, 23830b57cec5SDimitry Andric XOR32rr, XOR64rr)>; 23840b57cec5SDimitry Andric 23850b57cec5SDimitry Andricdef SKXWriteFZeroIdiom : SchedWriteVariant<[ 23860b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 23870b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteFLogic]> 23880b57cec5SDimitry Andric]>; 23890b57cec5SDimitry Andricdef : InstRW<[SKXWriteFZeroIdiom], (instrs XORPSrr, VXORPSrr, 23900b57cec5SDimitry Andric XORPDrr, VXORPDrr, 23910b57cec5SDimitry Andric VXORPSZ128rr, 23920b57cec5SDimitry Andric VXORPDZ128rr)>; 23930b57cec5SDimitry Andric 23940b57cec5SDimitry Andricdef SKXWriteFZeroIdiomY : SchedWriteVariant<[ 23950b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 23960b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteFLogicY]> 23970b57cec5SDimitry Andric]>; 23980b57cec5SDimitry Andricdef : InstRW<[SKXWriteFZeroIdiomY], (instrs VXORPSYrr, VXORPDYrr, 23990b57cec5SDimitry Andric VXORPSZ256rr, VXORPDZ256rr)>; 24000b57cec5SDimitry Andric 24010b57cec5SDimitry Andricdef SKXWriteFZeroIdiomZ : SchedWriteVariant<[ 24020b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 24030b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteFLogicZ]> 24040b57cec5SDimitry Andric]>; 24050b57cec5SDimitry Andricdef : InstRW<[SKXWriteFZeroIdiomZ], (instrs VXORPSZrr, VXORPDZrr)>; 24060b57cec5SDimitry Andric 24070b57cec5SDimitry Andricdef SKXWriteVZeroIdiomLogicX : SchedWriteVariant<[ 24080b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 24090b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteVecLogicX]> 24100b57cec5SDimitry Andric]>; 24110b57cec5SDimitry Andricdef : InstRW<[SKXWriteVZeroIdiomLogicX], (instrs PXORrr, VPXORrr, 24120b57cec5SDimitry Andric VPXORDZ128rr, VPXORQZ128rr)>; 24130b57cec5SDimitry Andric 24140b57cec5SDimitry Andricdef SKXWriteVZeroIdiomLogicY : SchedWriteVariant<[ 24150b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 24160b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteVecLogicY]> 24170b57cec5SDimitry Andric]>; 24180b57cec5SDimitry Andricdef : InstRW<[SKXWriteVZeroIdiomLogicY], (instrs VPXORYrr, 24190b57cec5SDimitry Andric VPXORDZ256rr, VPXORQZ256rr)>; 24200b57cec5SDimitry Andric 24210b57cec5SDimitry Andricdef SKXWriteVZeroIdiomLogicZ : SchedWriteVariant<[ 24220b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 24230b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteVecLogicZ]> 24240b57cec5SDimitry Andric]>; 24250b57cec5SDimitry Andricdef : InstRW<[SKXWriteVZeroIdiomLogicZ], (instrs VPXORDZrr, VPXORQZrr)>; 24260b57cec5SDimitry Andric 24270b57cec5SDimitry Andricdef SKXWriteVZeroIdiomALUX : SchedWriteVariant<[ 24280b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 24290b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteVecALUX]> 24300b57cec5SDimitry Andric]>; 24310b57cec5SDimitry Andricdef : InstRW<[SKXWriteVZeroIdiomALUX], (instrs PCMPGTBrr, VPCMPGTBrr, 24320b57cec5SDimitry Andric PCMPGTDrr, VPCMPGTDrr, 24330b57cec5SDimitry Andric PCMPGTWrr, VPCMPGTWrr)>; 24340b57cec5SDimitry Andric 24350b57cec5SDimitry Andricdef SKXWriteVZeroIdiomALUY : SchedWriteVariant<[ 24360b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 24370b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteVecALUY]> 24380b57cec5SDimitry Andric]>; 24390b57cec5SDimitry Andricdef : InstRW<[SKXWriteVZeroIdiomALUY], (instrs VPCMPGTBYrr, 24400b57cec5SDimitry Andric VPCMPGTDYrr, 24410b57cec5SDimitry Andric VPCMPGTWYrr)>; 24420b57cec5SDimitry Andric 24430b57cec5SDimitry Andricdef SKXWritePSUB : SchedWriteRes<[SKXPort015]> { 24440b57cec5SDimitry Andric let Latency = 1; 24450b57cec5SDimitry Andric let NumMicroOps = 1; 24465f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 24470b57cec5SDimitry Andric} 24480b57cec5SDimitry Andric 24490b57cec5SDimitry Andricdef SKXWriteVZeroIdiomPSUB : SchedWriteVariant<[ 24500b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 24510b57cec5SDimitry Andric SchedVar<NoSchedPred, [SKXWritePSUB]> 24520b57cec5SDimitry Andric]>; 24530b57cec5SDimitry Andric 24540b57cec5SDimitry Andricdef : InstRW<[SKXWriteVZeroIdiomPSUB], (instrs PSUBBrr, VPSUBBrr, VPSUBBZ128rr, 24550b57cec5SDimitry Andric PSUBDrr, VPSUBDrr, VPSUBDZ128rr, 24560b57cec5SDimitry Andric PSUBQrr, VPSUBQrr, VPSUBQZ128rr, 24570b57cec5SDimitry Andric PSUBWrr, VPSUBWrr, VPSUBWZ128rr, 24580b57cec5SDimitry Andric VPSUBBYrr, VPSUBBZ256rr, 24590b57cec5SDimitry Andric VPSUBDYrr, VPSUBDZ256rr, 24600b57cec5SDimitry Andric VPSUBQYrr, VPSUBQZ256rr, 24610b57cec5SDimitry Andric VPSUBWYrr, VPSUBWZ256rr, 24620b57cec5SDimitry Andric VPSUBBZrr, 24630b57cec5SDimitry Andric VPSUBDZrr, 24640b57cec5SDimitry Andric VPSUBQZrr, 24650b57cec5SDimitry Andric VPSUBWZrr)>; 24660b57cec5SDimitry Andricdef SKXWritePCMPGTQ : SchedWriteRes<[SKXPort5]> { 24670b57cec5SDimitry Andric let Latency = 3; 24680b57cec5SDimitry Andric let NumMicroOps = 1; 24695f757f3fSDimitry Andric let ReleaseAtCycles = [1]; 24700b57cec5SDimitry Andric} 24710b57cec5SDimitry Andric 24720b57cec5SDimitry Andricdef SKXWriteVZeroIdiomPCMPGTQ : SchedWriteVariant<[ 24730b57cec5SDimitry Andric SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [SKXWriteZeroLatency]>, 24740b57cec5SDimitry Andric SchedVar<NoSchedPred, [SKXWritePCMPGTQ]> 24750b57cec5SDimitry Andric]>; 24760b57cec5SDimitry Andricdef : InstRW<[SKXWriteVZeroIdiomPCMPGTQ], (instrs PCMPGTQrr, VPCMPGTQrr, 24770b57cec5SDimitry Andric VPCMPGTQYrr)>; 24780b57cec5SDimitry Andric 24790b57cec5SDimitry Andric 24800b57cec5SDimitry Andric// CMOVs that use both Z and C flag require an extra uop. 24810b57cec5SDimitry Andricdef SKXWriteCMOVA_CMOVBErr : SchedWriteRes<[SKXPort06]> { 24820b57cec5SDimitry Andric let Latency = 2; 24835f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 24840b57cec5SDimitry Andric let NumMicroOps = 2; 24850b57cec5SDimitry Andric} 24860b57cec5SDimitry Andric 24870b57cec5SDimitry Andricdef SKXWriteCMOVA_CMOVBErm : SchedWriteRes<[SKXPort23,SKXPort06]> { 24880b57cec5SDimitry Andric let Latency = 7; 24895f757f3fSDimitry Andric let ReleaseAtCycles = [1,2]; 24900b57cec5SDimitry Andric let NumMicroOps = 3; 24910b57cec5SDimitry Andric} 24920b57cec5SDimitry Andric 24930b57cec5SDimitry Andricdef SKXCMOVA_CMOVBErr : SchedWriteVariant<[ 24940b57cec5SDimitry Andric SchedVar<MCSchedPredicate<IsCMOVArr_Or_CMOVBErr>, [SKXWriteCMOVA_CMOVBErr]>, 24950b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteCMOV]> 24960b57cec5SDimitry Andric]>; 24970b57cec5SDimitry Andric 24980b57cec5SDimitry Andricdef SKXCMOVA_CMOVBErm : SchedWriteVariant<[ 24990b57cec5SDimitry Andric SchedVar<MCSchedPredicate<IsCMOVArm_Or_CMOVBErm>, [SKXWriteCMOVA_CMOVBErm]>, 25000b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteCMOV.Folded]> 25010b57cec5SDimitry Andric]>; 25020b57cec5SDimitry Andric 25030b57cec5SDimitry Andricdef : InstRW<[SKXCMOVA_CMOVBErr], (instrs CMOV16rr, CMOV32rr, CMOV64rr)>; 25040b57cec5SDimitry Andricdef : InstRW<[SKXCMOVA_CMOVBErm], (instrs CMOV16rm, CMOV32rm, CMOV64rm)>; 25050b57cec5SDimitry Andric 25060b57cec5SDimitry Andric// SETCCs that use both Z and C flag require an extra uop. 25070b57cec5SDimitry Andricdef SKXWriteSETA_SETBEr : SchedWriteRes<[SKXPort06]> { 25080b57cec5SDimitry Andric let Latency = 2; 25095f757f3fSDimitry Andric let ReleaseAtCycles = [2]; 25100b57cec5SDimitry Andric let NumMicroOps = 2; 25110b57cec5SDimitry Andric} 25120b57cec5SDimitry Andric 25130b57cec5SDimitry Andricdef SKXWriteSETA_SETBEm : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort06]> { 25140b57cec5SDimitry Andric let Latency = 3; 25155f757f3fSDimitry Andric let ReleaseAtCycles = [1,1,2]; 25160b57cec5SDimitry Andric let NumMicroOps = 4; 25170b57cec5SDimitry Andric} 25180b57cec5SDimitry Andric 25190b57cec5SDimitry Andricdef SKXSETA_SETBErr : SchedWriteVariant<[ 25200b57cec5SDimitry Andric SchedVar<MCSchedPredicate<IsSETAr_Or_SETBEr>, [SKXWriteSETA_SETBEr]>, 25210b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteSETCC]> 25220b57cec5SDimitry Andric]>; 25230b57cec5SDimitry Andric 25240b57cec5SDimitry Andricdef SKXSETA_SETBErm : SchedWriteVariant<[ 25250b57cec5SDimitry Andric SchedVar<MCSchedPredicate<IsSETAm_Or_SETBEm>, [SKXWriteSETA_SETBEm]>, 25260b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteSETCCStore]> 25270b57cec5SDimitry Andric]>; 25280b57cec5SDimitry Andric 25290b57cec5SDimitry Andricdef : InstRW<[SKXSETA_SETBErr], (instrs SETCCr)>; 25300b57cec5SDimitry Andricdef : InstRW<[SKXSETA_SETBErm], (instrs SETCCm)>; 25310b57cec5SDimitry Andric 253204eeddc0SDimitry Andric/////////////////////////////////////////////////////////////////////////////// 253304eeddc0SDimitry Andric// Dependency breaking instructions. 253404eeddc0SDimitry Andric/////////////////////////////////////////////////////////////////////////////// 253504eeddc0SDimitry Andric 253604eeddc0SDimitry Andricdef : IsZeroIdiomFunction<[ 253704eeddc0SDimitry Andric // GPR Zero-idioms. 253804eeddc0SDimitry Andric DepBreakingClass<[ SUB32rr, SUB64rr, XOR32rr, XOR64rr ], ZeroIdiomPredicate>, 253904eeddc0SDimitry Andric 254004eeddc0SDimitry Andric // SSE Zero-idioms. 254104eeddc0SDimitry Andric DepBreakingClass<[ 254204eeddc0SDimitry Andric // fp variants. 254304eeddc0SDimitry Andric XORPSrr, XORPDrr, 254404eeddc0SDimitry Andric 254504eeddc0SDimitry Andric // int variants. 254604eeddc0SDimitry Andric PXORrr, 254704eeddc0SDimitry Andric PSUBBrr, PSUBWrr, PSUBDrr, PSUBQrr, 254804eeddc0SDimitry Andric PCMPGTBrr, PCMPGTDrr, PCMPGTQrr, PCMPGTWrr 254904eeddc0SDimitry Andric ], ZeroIdiomPredicate>, 255004eeddc0SDimitry Andric 255104eeddc0SDimitry Andric // AVX Zero-idioms. 255204eeddc0SDimitry Andric DepBreakingClass<[ 255304eeddc0SDimitry Andric // xmm fp variants. 255404eeddc0SDimitry Andric VXORPSrr, VXORPDrr, 255504eeddc0SDimitry Andric 255604eeddc0SDimitry Andric // xmm int variants. 255704eeddc0SDimitry Andric VPXORrr, 255804eeddc0SDimitry Andric VPSUBBrr, VPSUBWrr, VPSUBDrr, VPSUBQrr, 255904eeddc0SDimitry Andric VPCMPGTBrr, VPCMPGTWrr, VPCMPGTDrr, VPCMPGTQrr, 256004eeddc0SDimitry Andric 256104eeddc0SDimitry Andric // ymm variants. 256204eeddc0SDimitry Andric VXORPSYrr, VXORPDYrr, VPXORYrr, 256304eeddc0SDimitry Andric VPSUBBYrr, VPSUBWYrr, VPSUBDYrr, VPSUBQYrr, 256404eeddc0SDimitry Andric VPCMPGTBYrr, VPCMPGTWYrr, VPCMPGTDYrr, VPCMPGTQYrr, 256504eeddc0SDimitry Andric 256604eeddc0SDimitry Andric // zmm variants. 256704eeddc0SDimitry Andric VXORPSZrr, VXORPDZrr, VPXORDZrr, VPXORQZrr, 256804eeddc0SDimitry Andric VXORPSZ128rr, VXORPDZ128rr, VPXORDZ128rr, VPXORQZ128rr, 256904eeddc0SDimitry Andric VXORPSZ256rr, VXORPDZ256rr, VPXORDZ256rr, VPXORQZ256rr, 257004eeddc0SDimitry Andric VPSUBBZrr, VPSUBWZrr, VPSUBDZrr, VPSUBQZrr, 257104eeddc0SDimitry Andric VPSUBBZ128rr, VPSUBWZ128rr, VPSUBDZ128rr, VPSUBQZ128rr, 257204eeddc0SDimitry Andric VPSUBBZ256rr, VPSUBWZ256rr, VPSUBDZ256rr, VPSUBQZ256rr, 257304eeddc0SDimitry Andric ], ZeroIdiomPredicate>, 257404eeddc0SDimitry Andric]>; 257504eeddc0SDimitry Andric 25760b57cec5SDimitry Andric} // SchedModel 2577