xref: /freebsd-src/contrib/llvm-project/llvm/lib/Target/X86/X86SchedBroadwell.td (revision 0fca6ea1d4eea4c934cfff25ac9ee8ad6fe95583)
10b57cec5SDimitry Andric//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric//
90b57cec5SDimitry Andric// This file defines the machine model for Broadwell to support instruction
100b57cec5SDimitry Andric// scheduling and other instruction cost heuristics.
110b57cec5SDimitry Andric//
120b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric
140b57cec5SDimitry Andricdef BroadwellModel : SchedMachineModel {
150b57cec5SDimitry Andric  // All x86 instructions are modeled as a single micro-op, and BW can decode 4
160b57cec5SDimitry Andric  // instructions per cycle.
170b57cec5SDimitry Andric  let IssueWidth = 4;
180b57cec5SDimitry Andric  let MicroOpBufferSize = 192; // Based on the reorder buffer.
190b57cec5SDimitry Andric  let LoadLatency = 5;
200b57cec5SDimitry Andric  let MispredictPenalty = 16;
210b57cec5SDimitry Andric
220b57cec5SDimitry Andric  // Based on the LSD (loop-stream detector) queue size and benchmarking data.
230b57cec5SDimitry Andric  let LoopMicroOpBufferSize = 50;
240b57cec5SDimitry Andric
250b57cec5SDimitry Andric  // This flag is set to allow the scheduler to assign a default model to
260b57cec5SDimitry Andric  // unrecognized opcodes.
270b57cec5SDimitry Andric  let CompleteModel = 0;
280b57cec5SDimitry Andric}
290b57cec5SDimitry Andric
300b57cec5SDimitry Andriclet SchedModel = BroadwellModel in {
310b57cec5SDimitry Andric
320b57cec5SDimitry Andric// Broadwell can issue micro-ops to 8 different ports in one cycle.
330b57cec5SDimitry Andric
340b57cec5SDimitry Andric// Ports 0, 1, 5, and 6 handle all computation.
350b57cec5SDimitry Andric// Port 4 gets the data half of stores. Store data can be available later than
360b57cec5SDimitry Andric// the store address, but since we don't model the latency of stores, we can
370b57cec5SDimitry Andric// ignore that.
380b57cec5SDimitry Andric// Ports 2 and 3 are identical. They handle loads and the address half of
390b57cec5SDimitry Andric// stores. Port 7 can handle address calculations.
400b57cec5SDimitry Andricdef BWPort0 : ProcResource<1>;
410b57cec5SDimitry Andricdef BWPort1 : ProcResource<1>;
420b57cec5SDimitry Andricdef BWPort2 : ProcResource<1>;
430b57cec5SDimitry Andricdef BWPort3 : ProcResource<1>;
440b57cec5SDimitry Andricdef BWPort4 : ProcResource<1>;
450b57cec5SDimitry Andricdef BWPort5 : ProcResource<1>;
460b57cec5SDimitry Andricdef BWPort6 : ProcResource<1>;
470b57cec5SDimitry Andricdef BWPort7 : ProcResource<1>;
480b57cec5SDimitry Andric
490b57cec5SDimitry Andric// Many micro-ops are capable of issuing on multiple ports.
500b57cec5SDimitry Andricdef BWPort01  : ProcResGroup<[BWPort0, BWPort1]>;
510b57cec5SDimitry Andricdef BWPort23  : ProcResGroup<[BWPort2, BWPort3]>;
520b57cec5SDimitry Andricdef BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
530b57cec5SDimitry Andricdef BWPort04  : ProcResGroup<[BWPort0, BWPort4]>;
540b57cec5SDimitry Andricdef BWPort05  : ProcResGroup<[BWPort0, BWPort5]>;
550b57cec5SDimitry Andricdef BWPort06  : ProcResGroup<[BWPort0, BWPort6]>;
560b57cec5SDimitry Andricdef BWPort15  : ProcResGroup<[BWPort1, BWPort5]>;
570b57cec5SDimitry Andricdef BWPort16  : ProcResGroup<[BWPort1, BWPort6]>;
580b57cec5SDimitry Andricdef BWPort56  : ProcResGroup<[BWPort5, BWPort6]>;
590b57cec5SDimitry Andricdef BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
600b57cec5SDimitry Andricdef BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
610b57cec5SDimitry Andricdef BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
620b57cec5SDimitry Andric
630b57cec5SDimitry Andric// 60 Entry Unified Scheduler
640b57cec5SDimitry Andricdef BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
650b57cec5SDimitry Andric                              BWPort5, BWPort6, BWPort7]> {
660b57cec5SDimitry Andric  let BufferSize=60;
670b57cec5SDimitry Andric}
680b57cec5SDimitry Andric
690b57cec5SDimitry Andric// Integer division issued on port 0.
700b57cec5SDimitry Andricdef BWDivider : ProcResource<1>;
710b57cec5SDimitry Andric// FP division and sqrt on port 0.
720b57cec5SDimitry Andricdef BWFPDivider : ProcResource<1>;
730b57cec5SDimitry Andric
740b57cec5SDimitry Andric// Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
750b57cec5SDimitry Andric// cycles after the memory operand.
760b57cec5SDimitry Andricdef : ReadAdvance<ReadAfterLd, 5>;
770b57cec5SDimitry Andric
780b57cec5SDimitry Andric// Vector loads are 5/5/6 cycles, so ReadAfterVec*Ld registers needn't be available
790b57cec5SDimitry Andric// until 5/5/6 cycles after the memory operand.
800b57cec5SDimitry Andricdef : ReadAdvance<ReadAfterVecLd, 5>;
810b57cec5SDimitry Andricdef : ReadAdvance<ReadAfterVecXLd, 5>;
820b57cec5SDimitry Andricdef : ReadAdvance<ReadAfterVecYLd, 6>;
830b57cec5SDimitry Andric
840b57cec5SDimitry Andricdef : ReadAdvance<ReadInt2Fpu, 0>;
850b57cec5SDimitry Andric
860b57cec5SDimitry Andric// Many SchedWrites are defined in pairs with and without a folded load.
870b57cec5SDimitry Andric// Instructions with folded loads are usually micro-fused, so they only appear
880b57cec5SDimitry Andric// as two micro-ops when queued in the reservation station.
890b57cec5SDimitry Andric// This multiclass defines the resource usage for variants with and without
900b57cec5SDimitry Andric// folded loads.
910b57cec5SDimitry Andricmulticlass BWWriteResPair<X86FoldableSchedWrite SchedRW,
920b57cec5SDimitry Andric                          list<ProcResourceKind> ExePorts,
930b57cec5SDimitry Andric                          int Lat, list<int> Res = [1], int UOps = 1,
94bdd1243dSDimitry Andric                          int LoadLat = 5, int LoadUOps = 1> {
950b57cec5SDimitry Andric  // Register variant is using a single cycle on ExePort.
960b57cec5SDimitry Andric  def : WriteRes<SchedRW, ExePorts> {
970b57cec5SDimitry Andric    let Latency = Lat;
985f757f3fSDimitry Andric    let ReleaseAtCycles = Res;
990b57cec5SDimitry Andric    let NumMicroOps = UOps;
1000b57cec5SDimitry Andric  }
1010b57cec5SDimitry Andric
1020b57cec5SDimitry Andric  // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
1030b57cec5SDimitry Andric  // the latency (default = 5).
1040b57cec5SDimitry Andric  def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> {
1050b57cec5SDimitry Andric    let Latency = !add(Lat, LoadLat);
1065f757f3fSDimitry Andric    let ReleaseAtCycles = !listconcat([1], Res);
107bdd1243dSDimitry Andric    let NumMicroOps = !add(UOps, LoadUOps);
1080b57cec5SDimitry Andric  }
1090b57cec5SDimitry Andric}
1100b57cec5SDimitry Andric
1110b57cec5SDimitry Andric// A folded store needs a cycle on port 4 for the store data, and an extra port
1120b57cec5SDimitry Andric// 2/3/7 cycle to recompute the address.
1130b57cec5SDimitry Andricdef : WriteRes<WriteRMW, [BWPort237,BWPort4]>;
1140b57cec5SDimitry Andric
115349cc55cSDimitry Andric// Loads, stores, and moves, not folded with other operations.
116349cc55cSDimitry Andric// Store_addr on 237.
117349cc55cSDimitry Andric// Store_data on 4.
118349cc55cSDimitry Andricdefm : X86WriteRes<WriteStore,   [BWPort237, BWPort4], 1, [1,1], 1>;
119349cc55cSDimitry Andricdefm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>;
120349cc55cSDimitry Andricdefm : X86WriteRes<WriteLoad,    [BWPort23], 5, [1], 1>;
121349cc55cSDimitry Andricdefm : X86WriteRes<WriteMove,    [BWPort0156], 1, [1], 1>;
122349cc55cSDimitry Andric
123349cc55cSDimitry Andric// Treat misc copies as a move.
124349cc55cSDimitry Andricdef  : InstRW<[WriteMove], (instrs COPY)>;
125349cc55cSDimitry Andric
126349cc55cSDimitry Andric// Idioms that clear a register, like xorps %xmm0, %xmm0.
127349cc55cSDimitry Andric// These can often bypass execution ports completely.
128349cc55cSDimitry Andricdef  : WriteRes<WriteZero,       []>;
129349cc55cSDimitry Andric
130349cc55cSDimitry Andric// Model the effect of clobbering the read-write mask operand of the GATHER operation.
131349cc55cSDimitry Andric// Does not cost anything by itself, only has latency, matching that of the WriteLoad,
132349cc55cSDimitry Andricdefm : X86WriteRes<WriteVecMaskedGatherWriteback, [], 5, [], 0>;
133349cc55cSDimitry Andric
1340b57cec5SDimitry Andric// Arithmetic.
1350b57cec5SDimitry Andricdefm : BWWriteResPair<WriteALU,    [BWPort0156], 1>; // Simple integer ALU op.
1360b57cec5SDimitry Andricdefm : BWWriteResPair<WriteADC,    [BWPort06], 1>; // Integer ALU + flags op.
1370b57cec5SDimitry Andric
1380b57cec5SDimitry Andric// Integer multiplication.
1390b57cec5SDimitry Andricdefm : BWWriteResPair<WriteIMul8,     [BWPort1],   3>;
1400b57cec5SDimitry Andricdefm : BWWriteResPair<WriteIMul16,    [BWPort1,BWPort06,BWPort0156], 4, [1,1,2], 4>;
1410b57cec5SDimitry Andricdefm : X86WriteRes<WriteIMul16Imm,    [BWPort1,BWPort0156], 4, [1,1], 2>;
1420b57cec5SDimitry Andricdefm : X86WriteRes<WriteIMul16ImmLd,  [BWPort1,BWPort0156,BWPort23], 8, [1,1,1], 3>;
1430b57cec5SDimitry Andricdefm : BWWriteResPair<WriteIMul16Reg, [BWPort1],   3>;
1440b57cec5SDimitry Andricdefm : BWWriteResPair<WriteIMul32,    [BWPort1,BWPort06,BWPort0156], 4, [1,1,1], 3>;
145349cc55cSDimitry Andricdefm : BWWriteResPair<WriteMULX32,    [BWPort1,BWPort06,BWPort0156], 3, [1,1,1], 3>;
1460b57cec5SDimitry Andricdefm : BWWriteResPair<WriteIMul32Imm, [BWPort1],   3>;
1470b57cec5SDimitry Andricdefm : BWWriteResPair<WriteIMul32Reg, [BWPort1],   3>;
1480b57cec5SDimitry Andricdefm : BWWriteResPair<WriteIMul64,    [BWPort1,BWPort5], 4, [1,1], 2>;
149349cc55cSDimitry Andricdefm : BWWriteResPair<WriteMULX64,    [BWPort1,BWPort5], 3, [1,1], 2>;
1500b57cec5SDimitry Andricdefm : BWWriteResPair<WriteIMul64Imm, [BWPort1],   3>;
1510b57cec5SDimitry Andricdefm : BWWriteResPair<WriteIMul64Reg, [BWPort1],   3>;
152349cc55cSDimitry Andricdef BWWriteIMulH : WriteRes<WriteIMulH, []> { let Latency = 4; }
153349cc55cSDimitry Andricdef  : WriteRes<WriteIMulHLd, []> {
154349cc55cSDimitry Andric  let Latency = !add(BWWriteIMulH.Latency, BroadwellModel.LoadLatency);
155349cc55cSDimitry Andric}
156349cc55cSDimitry Andric
157349cc55cSDimitry Andricdefm : X86WriteRes<WriteBSWAP32,   [BWPort15], 1, [1], 1>;
158349cc55cSDimitry Andricdefm : X86WriteRes<WriteBSWAP64,   [BWPort06, BWPort15], 2, [1, 1], 2>;
159349cc55cSDimitry Andricdefm : X86WriteRes<WriteCMPXCHG,[BWPort06, BWPort0156], 5, [2, 3], 5>;
160349cc55cSDimitry Andricdefm : X86WriteRes<WriteCMPXCHGRMW,[BWPort23, BWPort06, BWPort0156, BWPort237, BWPort4], 8, [1, 2, 1, 1, 1], 6>;
161349cc55cSDimitry Andricdefm : X86WriteRes<WriteXCHG,      [BWPort0156], 2, [3], 3>;
162349cc55cSDimitry Andric
163349cc55cSDimitry Andric// Integer shifts and rotates.
164349cc55cSDimitry Andricdefm : BWWriteResPair<WriteShift,    [BWPort06],  1>;
165349cc55cSDimitry Andricdefm : BWWriteResPair<WriteShiftCL,  [BWPort06,BWPort0156],  3, [2,1], 3>;
166349cc55cSDimitry Andricdefm : BWWriteResPair<WriteRotate,   [BWPort06],  1, [1], 1>;
167349cc55cSDimitry Andricdefm : BWWriteResPair<WriteRotateCL, [BWPort06,BWPort0156],  3, [2,1], 3>;
168349cc55cSDimitry Andric
169349cc55cSDimitry Andric// SHLD/SHRD.
170349cc55cSDimitry Andricdefm : X86WriteRes<WriteSHDrri, [BWPort1], 3, [1], 1>;
171349cc55cSDimitry Andricdefm : X86WriteRes<WriteSHDrrcl,[BWPort1,BWPort06,BWPort0156], 6, [1, 1, 2], 4>;
172349cc55cSDimitry Andricdefm : X86WriteRes<WriteSHDmri, [BWPort1,BWPort23,BWPort237,BWPort0156], 9, [1, 1, 1, 1], 4>;
173349cc55cSDimitry Andricdefm : X86WriteRes<WriteSHDmrcl,[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156], 11, [1, 1, 1, 1, 2], 6>;
174349cc55cSDimitry Andric
175349cc55cSDimitry Andric// Branches don't produce values, so they have no latency, but they still
176349cc55cSDimitry Andric// consume resources. Indirect branches can fold loads.
177349cc55cSDimitry Andricdefm : BWWriteResPair<WriteJump,  [BWPort06],   1>;
178349cc55cSDimitry Andric
179349cc55cSDimitry Andricdefm : BWWriteResPair<WriteCRC32, [BWPort1],   3>;
180349cc55cSDimitry Andric
181349cc55cSDimitry Andricdefm : BWWriteResPair<WriteCMOV,  [BWPort06], 1>; // Conditional move.
182349cc55cSDimitry Andricdefm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move.
183349cc55cSDimitry Andric
184349cc55cSDimitry Andricdef  : WriteRes<WriteSETCC, [BWPort06]>; // Setcc.
185349cc55cSDimitry Andricdef  : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> {
186349cc55cSDimitry Andric  let Latency = 2;
187349cc55cSDimitry Andric  let NumMicroOps = 3;
188349cc55cSDimitry Andric}
189349cc55cSDimitry Andric
190349cc55cSDimitry Andricdefm : X86WriteRes<WriteLAHFSAHF,        [BWPort06], 1, [1], 1>;
191349cc55cSDimitry Andricdefm : X86WriteRes<WriteBitTest,         [BWPort06], 1, [1], 1>; // Bit Test instrs
192349cc55cSDimitry Andricdefm : X86WriteRes<WriteBitTestImmLd,    [BWPort06,BWPort23], 6, [1,1], 2>;
193349cc55cSDimitry Andricdefm : X86WriteRes<WriteBitTestRegLd,    [BWPort0156,BWPort23], 6, [1,1], 2>;
194349cc55cSDimitry Andricdefm : X86WriteRes<WriteBitTestSet,      [BWPort06], 1, [1], 1>; // Bit Test + Set instrs
195349cc55cSDimitry Andricdefm : X86WriteRes<WriteBitTestSetImmLd, [BWPort06,BWPort23], 5, [1,1], 3>;
196349cc55cSDimitry Andricdefm : X86WriteRes<WriteBitTestSetRegLd, [BWPort0156,BWPort23], 5, [1,1], 2>;
197349cc55cSDimitry Andric
198349cc55cSDimitry Andric// This is for simple LEAs with one or two input operands.
199349cc55cSDimitry Andric// The complex ones can only execute on port 1, and they require two cycles on
200349cc55cSDimitry Andric// the port to read all inputs. We don't model that.
201349cc55cSDimitry Andricdef : WriteRes<WriteLEA, [BWPort15]>;
202349cc55cSDimitry Andric
203349cc55cSDimitry Andric// Bit counts.
204349cc55cSDimitry Andricdefm : BWWriteResPair<WriteBSF, [BWPort1], 3>;
205349cc55cSDimitry Andricdefm : BWWriteResPair<WriteBSR, [BWPort1], 3>;
206349cc55cSDimitry Andricdefm : BWWriteResPair<WriteLZCNT,          [BWPort1], 3>;
207349cc55cSDimitry Andricdefm : BWWriteResPair<WriteTZCNT,          [BWPort1], 3>;
208349cc55cSDimitry Andricdefm : BWWriteResPair<WritePOPCNT,         [BWPort1], 3>;
209349cc55cSDimitry Andric
210349cc55cSDimitry Andric// BMI1 BEXTR/BLS, BMI2 BZHI
211349cc55cSDimitry Andricdefm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>;
212349cc55cSDimitry Andricdefm : BWWriteResPair<WriteBLS,   [BWPort15], 1>;
213349cc55cSDimitry Andricdefm : BWWriteResPair<WriteBZHI,  [BWPort15], 1>;
2140b57cec5SDimitry Andric
2150b57cec5SDimitry Andric// TODO: Why isn't the BWDivider used consistently?
2160b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv8,     [BWPort0, BWDivider], 25, [1, 10], 1>;
2170b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv16,    [BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156], 80, [7,7,3,3,1,11], 32>;
2180b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv32,    [BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156], 80, [7,7,3,3,1,11], 32>;
2190b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv64,    [BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156], 80, [7,7,3,3,1,11], 32>;
2200b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv8Ld,   [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
2210b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv16Ld,  [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
2220b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv32Ld,  [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
2230b57cec5SDimitry Andricdefm : X86WriteRes<WriteDiv64Ld,  [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 34, [2,2,2,1,1], 8>;
2240b57cec5SDimitry Andric
2250b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv8,    [BWPort0, BWDivider], 25, [1,10], 1>;
2260b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv16,   [BWPort0, BWDivider], 25, [1,10], 1>;
2270b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv32,   [BWPort0, BWDivider], 25, [1,10], 1>;
2280b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv64,   [BWPort0, BWDivider], 25, [1,10], 1>;
2290b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv8Ld,  [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
2300b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv16Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
2310b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv32Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
2320b57cec5SDimitry Andricdefm : X86WriteRes<WriteIDiv64Ld, [BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156], 35, [2,2,2,1,1], 8>;
2330b57cec5SDimitry Andric
2340b57cec5SDimitry Andric// Floating point. This covers both scalar and vector operations.
2350b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLD0,          [BWPort01], 1, [1], 1>;
2360b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLD1,          [BWPort01], 1, [2], 2>;
2370b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLDC,          [BWPort01], 1, [2], 2>;
2380b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLoad,         [BWPort23], 5, [1], 1>;
2390b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLoadX,        [BWPort23], 5, [1], 1>;
2400b57cec5SDimitry Andricdefm : X86WriteRes<WriteFLoadY,        [BWPort23], 6, [1], 1>;
2410b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMaskedLoad,   [BWPort23,BWPort5], 7, [1,2], 3>;
2420b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMaskedLoadY,  [BWPort23,BWPort5], 8, [1,2], 3>;
2430b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStore,        [BWPort237,BWPort4], 1, [1,1], 2>;
2440b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreX,       [BWPort237,BWPort4], 1, [1,1], 2>;
2450b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreY,       [BWPort237,BWPort4], 1, [1,1], 2>;
2460b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreNT,      [BWPort237,BWPort4], 1, [1,1], 2>;
2470b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreNTX,     [BWPort237,BWPort4], 1, [1,1], 2>;
2480b57cec5SDimitry Andricdefm : X86WriteRes<WriteFStoreNTY,     [BWPort237,BWPort4], 1, [1,1], 2>;
2498bcb0991SDimitry Andric
2508bcb0991SDimitry Andricdefm : X86WriteRes<WriteFMaskedStore32,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
2518bcb0991SDimitry Andricdefm : X86WriteRes<WriteFMaskedStore32Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
2528bcb0991SDimitry Andricdefm : X86WriteRes<WriteFMaskedStore64,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
2538bcb0991SDimitry Andricdefm : X86WriteRes<WriteFMaskedStore64Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
2548bcb0991SDimitry Andric
2550b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMove,         [BWPort5], 1, [1], 1>;
2560b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMoveX,        [BWPort5], 1, [1], 1>;
2570b57cec5SDimitry Andricdefm : X86WriteRes<WriteFMoveY,        [BWPort5], 1, [1], 1>;
25804eeddc0SDimitry Andricdefm : X86WriteResUnsupported<WriteFMoveZ>;
259349cc55cSDimitry Andricdefm : X86WriteRes<WriteEMMS,          [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>;
2600b57cec5SDimitry Andric
2610b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFAdd,    [BWPort1],  3, [1], 1, 5>; // Floating point add/sub.
2620b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFAddX,   [BWPort1],  3, [1], 1, 5>; // Floating point add/sub (XMM).
2630b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFAddY,   [BWPort1],  3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM).
2640b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFAddZ>;
2650b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFAdd64,  [BWPort1],  3, [1], 1, 5>; // Floating point double add/sub.
2660b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFAdd64X, [BWPort1],  3, [1], 1, 5>; // Floating point double add/sub (XMM).
2670b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFAdd64Y, [BWPort1],  3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM).
2680b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFAdd64Z>;
2690b57cec5SDimitry Andric
2700b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFCmp,    [BWPort1],  3, [1], 1, 5>; // Floating point compare.
2710b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFCmpX,   [BWPort1],  3, [1], 1, 5>; // Floating point compare (XMM).
2720b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFCmpY,   [BWPort1],  3, [1], 1, 6>; // Floating point compare (YMM/ZMM).
2730b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFCmpZ>;
2740b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFCmp64,  [BWPort1],  3, [1], 1, 5>; // Floating point double compare.
2750b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFCmp64X, [BWPort1],  3, [1], 1, 5>; // Floating point double compare (XMM).
2760b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFCmp64Y, [BWPort1],  3, [1], 1, 6>; // Floating point double compare (YMM/ZMM).
2770b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFCmp64Z>;
2780b57cec5SDimitry Andric
2795ffd83dbSDimitry Andricdefm : BWWriteResPair<WriteFCom,    [BWPort1],  3>; // Floating point compare to flags (X87).
2805ffd83dbSDimitry Andricdefm : BWWriteResPair<WriteFComX,   [BWPort1],  3>; // Floating point compare to flags (SSE).
2810b57cec5SDimitry Andric
2820b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFMul,    [BWPort01], 3, [1], 1, 5>; // Floating point multiplication.
2830b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFMulX,   [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM).
2840b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFMulY,   [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM).
2850b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFMulZ>;
2860b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFMul64,  [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication.
2870b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM).
2880b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM).
2890b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFMul64Z>;
2900b57cec5SDimitry Andric
2910b57cec5SDimitry Andric//defm : BWWriteResPair<WriteFDiv,     [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division.
2920b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFDivX,    [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM).
2930b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFDivY,    [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM).
2940b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFDivZ>;
2950b57cec5SDimitry Andric//defm : BWWriteResPair<WriteFDiv64,   [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division.
2960b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFDiv64X,  [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM).
2970b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFDiv64Y,  [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM).
2980b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFDiv64Z>;
2990b57cec5SDimitry Andric
300349cc55cSDimitry Andricdefm : BWWriteResPair<WriteFRcp,   [BWPort0],  5, [1], 1, 5>; // Floating point reciprocal estimate.
301349cc55cSDimitry Andricdefm : BWWriteResPair<WriteFRcpX,  [BWPort0],  5, [1], 1, 5>; // Floating point reciprocal estimate (XMM).
302349cc55cSDimitry Andricdefm : BWWriteResPair<WriteFRcpY,  [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM).
303349cc55cSDimitry Andricdefm : X86WriteResPairUnsupported<WriteFRcpZ>;
304349cc55cSDimitry Andric
305349cc55cSDimitry Andricdefm : BWWriteResPair<WriteFRsqrt, [BWPort0],  5, [1], 1, 5>; // Floating point reciprocal square root estimate.
306349cc55cSDimitry Andricdefm : BWWriteResPair<WriteFRsqrtX,[BWPort0],  5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM).
307349cc55cSDimitry Andricdefm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM).
308349cc55cSDimitry Andricdefm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
309349cc55cSDimitry Andric
3100b57cec5SDimitry Andricdefm : X86WriteRes<WriteFSqrt,       [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root.
3110b57cec5SDimitry Andricdefm : X86WriteRes<WriteFSqrtLd,     [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>;
3120b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFSqrtX,   [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM).
3130b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFSqrtY,   [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM).
3140b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFSqrtZ>;
3150b57cec5SDimitry Andricdefm : X86WriteRes<WriteFSqrt64,     [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root.
3160b57cec5SDimitry Andricdefm : X86WriteRes<WriteFSqrt64Ld,   [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>;
3170b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM).
3180b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM).
3190b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
3200b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFSqrt80,  [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root.
3210b57cec5SDimitry Andric
3220b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFMA,    [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add.
3230b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFMAX,   [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM).
3240b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFMAY,   [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM).
3250b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFMAZ>;
3260b57cec5SDimitry Andricdefm : BWWriteResPair<WriteDPPD,   [BWPort0,BWPort1,BWPort5],  9, [1,1,1], 3, 5>; // Floating point double dot product.
327*0fca6ea1SDimitry Andricdefm : X86WriteRes<WriteDPPS,      [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4>;
328*0fca6ea1SDimitry Andricdefm : X86WriteRes<WriteDPPSY,     [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4>;
329*0fca6ea1SDimitry Andricdefm : X86WriteRes<WriteDPPSLd,    [BWPort0,BWPort1,BWPort5,BWPort06,BWPort23], 19, [2,1,1,1,1], 6>;
330*0fca6ea1SDimitry Andricdefm : X86WriteRes<WriteDPPSYLd,   [BWPort0,BWPort1,BWPort5,BWPort06,BWPort23], 20, [2,1,1,1,1], 6>;
3310b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFSign,     [BWPort5], 1>; // Floating point fabs/fchs.
332*0fca6ea1SDimitry Andricdefm : BWWriteResPair<WriteFRnd,      [BWPort1], 6, [2], 2, 5>; // Floating point rounding.
333*0fca6ea1SDimitry Andricdefm : BWWriteResPair<WriteFRndY,     [BWPort1], 6, [2], 2, 6>; // Floating point rounding (YMM/ZMM).
3340b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFRndZ>;
3350b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFLogic,    [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals.
3360b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFLogicY,   [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM).
3370b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFLogicZ>;
3380b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFTest,     [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions.
3390b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFTestY,    [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM).
3400b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFTestZ>;
3410b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFShuffle,  [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles.
3420b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM).
3430b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFShuffleZ>;
3440b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFVarShuffle,  [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles.
3450b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
3460b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
3470b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFBlend,  [BWPort015], 1, [1], 1, 5>; // Floating point vector blends.
3480b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends.
3490b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFBlendZ>;
350349cc55cSDimitry Andricdefm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles.
351349cc55cSDimitry Andricdefm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles.
3520b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFVarBlend,  [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends.
3530b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends.
3540b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
3550b57cec5SDimitry Andric
3560b57cec5SDimitry Andric// FMA Scheduling helper class.
3570b57cec5SDimitry Andric// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
3580b57cec5SDimitry Andric
359349cc55cSDimitry Andric// Conversion between integer and float.
360bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtSS2I,   [BWPort1,BWPort0], 4, [1,1], 2, 5>;
361bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtPS2I,   [BWPort1], 3, [1], 1, 5>;
362bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtPS2IY,  [BWPort1], 3, [1], 1, 6>;
363349cc55cSDimitry Andricdefm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
364bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtSD2I,   [BWPort1,BWPort0], 4, [1,1], 2, 5>;
365bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtPD2I,   [BWPort1,BWPort5], 4, [1,1], 2, 5>;
366bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtPD2IY,  [BWPort1,BWPort5], 6, [1,1], 2, 6>;
367349cc55cSDimitry Andricdefm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
368349cc55cSDimitry Andric
369bdd1243dSDimitry Andricdefm : X86WriteRes<WriteCvtI2SS,      [BWPort1,BWPort5], 4, [1,1], 2>;
370bdd1243dSDimitry Andricdefm : X86WriteRes<WriteCvtI2SSLd,   [BWPort1,BWPort23], 9, [1,1], 2>;
371bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtI2PS,   [BWPort1], 3>;
372bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtI2PSY,  [BWPort1], 3, [1], 1, 6>;
373349cc55cSDimitry Andricdefm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
374bdd1243dSDimitry Andricdefm : X86WriteRes<WriteCvtI2SD,      [BWPort1,BWPort5], 4, [1,1], 2>;
375bdd1243dSDimitry Andricdefm : X86WriteRes<WriteCvtI2SDLd,   [BWPort1,BWPort23], 9, [1,1], 2>;
376bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtI2PD,   [BWPort1,BWPort5], 4, [1,1], 2, 5>;
377bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtI2PDY,  [BWPort1,BWPort5], 6, [1,1], 2, 5>;
378349cc55cSDimitry Andricdefm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
379349cc55cSDimitry Andric
380bdd1243dSDimitry Andricdefm : X86WriteRes<WriteCvtSS2SD,     [BWPort0,BWPort5], 2, [1,1], 2>;
381bdd1243dSDimitry Andricdefm : X86WriteRes<WriteCvtSS2SDLd,  [BWPort0,BWPort23], 6, [1,1], 2>;
382bdd1243dSDimitry Andricdefm : X86WriteRes<WriteCvtPS2PD,     [BWPort0,BWPort5], 2, [1,1], 2>;
383bdd1243dSDimitry Andricdefm : X86WriteRes<WriteCvtPS2PDLd,  [BWPort0,BWPort23], 6, [1,1], 2>;
384bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtPS2PDY, [BWPort0,BWPort5], 4, [1,1], 2, 5>;
385349cc55cSDimitry Andricdefm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
386bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtSD2SS,  [BWPort1,BWPort5], 4, [1,1], 2, 5>;
387bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtPD2PS,  [BWPort1,BWPort5], 4, [1,1], 2, 5>;
388bdd1243dSDimitry Andricdefm : BWWriteResPair<WriteCvtPD2PSY, [BWPort1,BWPort5], 6, [1,1], 2, 6>;
389349cc55cSDimitry Andricdefm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
390349cc55cSDimitry Andric
391349cc55cSDimitry Andricdefm : X86WriteRes<WriteCvtPH2PS,     [BWPort0,BWPort5], 2, [1,1], 2>;
392349cc55cSDimitry Andricdefm : X86WriteRes<WriteCvtPH2PSY,    [BWPort0,BWPort5], 2, [1,1], 2>;
393349cc55cSDimitry Andricdefm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
394349cc55cSDimitry Andricdefm : X86WriteRes<WriteCvtPH2PSLd,  [BWPort0,BWPort23], 6, [1,1], 2>;
395349cc55cSDimitry Andricdefm : X86WriteRes<WriteCvtPH2PSYLd, [BWPort0,BWPort23], 6, [1,1], 2>;
396349cc55cSDimitry Andricdefm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
397349cc55cSDimitry Andric
398349cc55cSDimitry Andricdefm : X86WriteRes<WriteCvtPS2PH,    [BWPort1,BWPort5], 4, [1,1], 2>;
399349cc55cSDimitry Andricdefm : X86WriteRes<WriteCvtPS2PHY,   [BWPort1,BWPort5], 6, [1,1], 2>;
400349cc55cSDimitry Andricdefm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
401349cc55cSDimitry Andricdefm : X86WriteRes<WriteCvtPS2PHSt,  [BWPort1,BWPort4,BWPort237], 5, [1,1,1], 3>;
402349cc55cSDimitry Andricdefm : X86WriteRes<WriteCvtPS2PHYSt, [BWPort1,BWPort4,BWPort237], 7, [1,1,1], 3>;
403349cc55cSDimitry Andricdefm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
404349cc55cSDimitry Andric
4050b57cec5SDimitry Andric// Vector integer operations.
4060b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoad,         [BWPort23], 5, [1], 1>;
4070b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoadX,        [BWPort23], 5, [1], 1>;
4080b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoadY,        [BWPort23], 6, [1], 1>;
4090b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoadNT,       [BWPort23], 5, [1], 1>;
4100b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecLoadNTY,      [BWPort23], 6, [1], 1>;
4110b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMaskedLoad,   [BWPort23,BWPort5], 7, [1,2], 3>;
4120b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMaskedLoadY,  [BWPort23,BWPort5], 8, [1,2], 3>;
4130b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStore,        [BWPort237,BWPort4], 1, [1,1], 2>;
4140b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStoreX,       [BWPort237,BWPort4], 1, [1,1], 2>;
4150b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStoreY,       [BWPort237,BWPort4], 1, [1,1], 2>;
4160b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStoreNT,      [BWPort237,BWPort4], 1, [1,1], 2>;
4170b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecStoreNTY,     [BWPort237,BWPort4], 1, [1,1], 2>;
4185ffd83dbSDimitry Andricdefm : X86WriteRes<WriteVecMaskedStore32,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
4195ffd83dbSDimitry Andricdefm : X86WriteRes<WriteVecMaskedStore32Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
4205ffd83dbSDimitry Andricdefm : X86WriteRes<WriteVecMaskedStore64,  [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
4215ffd83dbSDimitry Andricdefm : X86WriteRes<WriteVecMaskedStore64Y, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
4220b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMove,         [BWPort015], 1, [1], 1>;
4230b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMoveX,        [BWPort015], 1, [1], 1>;
4240b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMoveY,        [BWPort015], 1, [1], 1>;
42504eeddc0SDimitry Andricdefm : X86WriteResUnsupported<WriteVecMoveZ>;
4260b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMoveToGpr,    [BWPort0], 1, [1], 1>;
4270b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecMoveFromGpr,  [BWPort5], 1, [1], 1>;
4280b57cec5SDimitry Andric
4290b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
4300b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
4310b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM).
4320b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteVecLogicZ>;
4330b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecTest,  [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions.
4340b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM).
4350b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteVecTestZ>;
436349cc55cSDimitry Andricdefm : BWWriteResPair<WriteVecALU,   [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
437349cc55cSDimitry Andricdefm : BWWriteResPair<WriteVecALUX,  [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
438349cc55cSDimitry Andricdefm : BWWriteResPair<WriteVecALUY,  [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM).
439349cc55cSDimitry Andricdefm : X86WriteResPairUnsupported<WriteVecALUZ>;
4400b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecIMul,  [BWPort0],  5, [1], 1, 5>; // Vector integer multiply.
4410b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecIMulX, [BWPort0],  5, [1], 1, 5>; // Vector integer multiply.
4420b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecIMulY, [BWPort0],  5, [1], 1, 6>; // Vector integer multiply.
4430b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteVecIMulZ>;
4440b57cec5SDimitry Andricdefm : BWWriteResPair<WritePMULLD,   [BWPort0], 10, [2], 2, 5>; // Vector PMULLD.
4450b57cec5SDimitry Andricdefm : BWWriteResPair<WritePMULLDY,  [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM).
4460b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WritePMULLDZ>;
4470b57cec5SDimitry Andricdefm : BWWriteResPair<WriteShuffle,  [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
4480b57cec5SDimitry Andricdefm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
4490b57cec5SDimitry Andricdefm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM).
4500b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteShuffleZ>;
4510b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
4520b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
4530b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM).
4540b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
4550b57cec5SDimitry Andricdefm : BWWriteResPair<WriteBlend,  [BWPort5], 1, [1], 1, 5>; // Vector blends.
4560b57cec5SDimitry Andricdefm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM).
4570b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteBlendZ>;
458349cc55cSDimitry Andricdefm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>;  // 256-bit width vector shuffles.
459349cc55cSDimitry Andricdefm : BWWriteResPair<WriteVPMOV256, [BWPort5], 3, [1], 1, 6>;  // 256-bit width packed vector width-changing move.
460349cc55cSDimitry Andricdefm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>;  // 256-bit width vector variable shuffles.
4610b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVarBlend,  [BWPort5], 2, [2], 2, 5>; // Vector variable blends.
4620b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
4630b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteVarBlendZ>;
4640b57cec5SDimitry Andricdefm : BWWriteResPair<WriteMPSAD,  [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD.
4650b57cec5SDimitry Andricdefm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD.
4660b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteMPSADZ>;
4670b57cec5SDimitry Andricdefm : BWWriteResPair<WritePSADBW,   [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
4680b57cec5SDimitry Andricdefm : BWWriteResPair<WritePSADBWX,  [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
4690b57cec5SDimitry Andricdefm : BWWriteResPair<WritePSADBWY,  [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM).
4700b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WritePSADBWZ>;
4710b57cec5SDimitry Andricdefm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS.
4720b57cec5SDimitry Andric
4730b57cec5SDimitry Andric// Vector integer shifts.
474*0fca6ea1SDimitry Andricdefm : X86WriteRes<WriteVecShift,        [BWPort0], 1, [1], 1>;
475*0fca6ea1SDimitry Andricdefm : X86WriteRes<WriteVecShiftX,       [BWPort0,BWPort5],  2, [1,1], 2>;
4760b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecShiftY,       [BWPort0,BWPort5],  4, [1,1], 2>;
477*0fca6ea1SDimitry Andricdefm : X86WriteRes<WriteVecShiftLd,      [BWPort0,BWPort23], 6, [1,1], 2>;
478*0fca6ea1SDimitry Andricdefm : X86WriteRes<WriteVecShiftXLd,     [BWPort0,BWPort23], 7, [1,1], 2>;
4790b57cec5SDimitry Andricdefm : X86WriteRes<WriteVecShiftYLd,     [BWPort0,BWPort23], 7, [1,1], 2>;
4800b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteVecShiftZ>;
4810b57cec5SDimitry Andric
4820b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecShiftImm,  [BWPort0],  1, [1], 1, 5>;
4830b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecShiftImmX, [BWPort0],  1, [1], 1, 5>; // Vector integer immediate shifts (XMM).
4840b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVecShiftImmY, [BWPort0],  1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM).
4850b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
4860b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVarVecShift,  [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts.
4870b57cec5SDimitry Andricdefm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM).
4880b57cec5SDimitry Andricdefm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
4890b57cec5SDimitry Andric
4900b57cec5SDimitry Andric// Vector insert/extract operations.
4910b57cec5SDimitry Andricdef : WriteRes<WriteVecInsert, [BWPort5]> {
4920b57cec5SDimitry Andric  let Latency = 2;
4930b57cec5SDimitry Andric  let NumMicroOps = 2;
4945f757f3fSDimitry Andric  let ReleaseAtCycles = [2];
4950b57cec5SDimitry Andric}
4960b57cec5SDimitry Andricdef : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> {
4970b57cec5SDimitry Andric  let Latency = 6;
4980b57cec5SDimitry Andric  let NumMicroOps = 2;
4990b57cec5SDimitry Andric}
5000b57cec5SDimitry Andric
5010b57cec5SDimitry Andricdef : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> {
5020b57cec5SDimitry Andric  let Latency = 2;
5030b57cec5SDimitry Andric  let NumMicroOps = 2;
5040b57cec5SDimitry Andric}
5050b57cec5SDimitry Andricdef : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> {
5060b57cec5SDimitry Andric  let Latency = 2;
5070b57cec5SDimitry Andric  let NumMicroOps = 3;
5080b57cec5SDimitry Andric}
5090b57cec5SDimitry Andric
510349cc55cSDimitry Andric// String instructions.
5110b57cec5SDimitry Andric
5120b57cec5SDimitry Andric// Packed Compare Implicit Length Strings, Return Mask
5130b57cec5SDimitry Andricdef : WriteRes<WritePCmpIStrM, [BWPort0]> {
5140b57cec5SDimitry Andric  let Latency = 11;
5150b57cec5SDimitry Andric  let NumMicroOps = 3;
5165f757f3fSDimitry Andric  let ReleaseAtCycles = [3];
5170b57cec5SDimitry Andric}
5180b57cec5SDimitry Andricdef : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
5190b57cec5SDimitry Andric  let Latency = 16;
5200b57cec5SDimitry Andric  let NumMicroOps = 4;
5215f757f3fSDimitry Andric  let ReleaseAtCycles = [3,1];
5220b57cec5SDimitry Andric}
5230b57cec5SDimitry Andric
5240b57cec5SDimitry Andric// Packed Compare Explicit Length Strings, Return Mask
5250b57cec5SDimitry Andricdef : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> {
5260b57cec5SDimitry Andric  let Latency = 19;
5270b57cec5SDimitry Andric  let NumMicroOps = 9;
5285f757f3fSDimitry Andric  let ReleaseAtCycles = [4,3,1,1];
5290b57cec5SDimitry Andric}
5300b57cec5SDimitry Andricdef : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> {
5310b57cec5SDimitry Andric  let Latency = 24;
5320b57cec5SDimitry Andric  let NumMicroOps = 10;
5335f757f3fSDimitry Andric  let ReleaseAtCycles = [4,3,1,1,1];
5340b57cec5SDimitry Andric}
5350b57cec5SDimitry Andric
5360b57cec5SDimitry Andric// Packed Compare Implicit Length Strings, Return Index
5370b57cec5SDimitry Andricdef : WriteRes<WritePCmpIStrI, [BWPort0]> {
5380b57cec5SDimitry Andric  let Latency = 11;
5390b57cec5SDimitry Andric  let NumMicroOps = 3;
5405f757f3fSDimitry Andric  let ReleaseAtCycles = [3];
5410b57cec5SDimitry Andric}
5420b57cec5SDimitry Andricdef : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
5430b57cec5SDimitry Andric  let Latency = 16;
5440b57cec5SDimitry Andric  let NumMicroOps = 4;
5455f757f3fSDimitry Andric  let ReleaseAtCycles = [3,1];
5460b57cec5SDimitry Andric}
5470b57cec5SDimitry Andric
5480b57cec5SDimitry Andric// Packed Compare Explicit Length Strings, Return Index
5490b57cec5SDimitry Andricdef : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> {
5500b57cec5SDimitry Andric  let Latency = 18;
5510b57cec5SDimitry Andric  let NumMicroOps = 8;
5525f757f3fSDimitry Andric  let ReleaseAtCycles = [4,3,1];
5530b57cec5SDimitry Andric}
5540b57cec5SDimitry Andricdef : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> {
5550b57cec5SDimitry Andric  let Latency = 23;
5560b57cec5SDimitry Andric  let NumMicroOps = 9;
5575f757f3fSDimitry Andric  let ReleaseAtCycles = [4,3,1,1];
5580b57cec5SDimitry Andric}
5590b57cec5SDimitry Andric
5600b57cec5SDimitry Andric// MOVMSK Instructions.
5610b57cec5SDimitry Andricdef : WriteRes<WriteFMOVMSK,    [BWPort0]> { let Latency = 3; }
5620b57cec5SDimitry Andricdef : WriteRes<WriteVecMOVMSK,  [BWPort0]> { let Latency = 3; }
5630b57cec5SDimitry Andricdef : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; }
5640b57cec5SDimitry Andricdef : WriteRes<WriteMMXMOVMSK,  [BWPort0]> { let Latency = 1; }
5650b57cec5SDimitry Andric
566349cc55cSDimitry Andric// AES Instructions.
5670b57cec5SDimitry Andricdef : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
5680b57cec5SDimitry Andric  let Latency = 7;
5690b57cec5SDimitry Andric  let NumMicroOps = 1;
5705f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
5710b57cec5SDimitry Andric}
5720b57cec5SDimitry Andricdef : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
5730b57cec5SDimitry Andric  let Latency = 12;
5740b57cec5SDimitry Andric  let NumMicroOps = 2;
5755f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
5760b57cec5SDimitry Andric}
5770b57cec5SDimitry Andric
5780b57cec5SDimitry Andricdef : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
5790b57cec5SDimitry Andric  let Latency = 14;
5800b57cec5SDimitry Andric  let NumMicroOps = 2;
5815f757f3fSDimitry Andric  let ReleaseAtCycles = [2];
5820b57cec5SDimitry Andric}
5830b57cec5SDimitry Andricdef : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
5840b57cec5SDimitry Andric  let Latency = 19;
5850b57cec5SDimitry Andric  let NumMicroOps = 3;
5865f757f3fSDimitry Andric  let ReleaseAtCycles = [2,1];
5870b57cec5SDimitry Andric}
5880b57cec5SDimitry Andric
5890b57cec5SDimitry Andricdef : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation.
5900b57cec5SDimitry Andric  let Latency = 29;
5910b57cec5SDimitry Andric  let NumMicroOps = 11;
5925f757f3fSDimitry Andric  let ReleaseAtCycles = [2,7,2];
5930b57cec5SDimitry Andric}
5940b57cec5SDimitry Andricdef : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> {
5950b57cec5SDimitry Andric  let Latency = 33;
5960b57cec5SDimitry Andric  let NumMicroOps = 11;
5975f757f3fSDimitry Andric  let ReleaseAtCycles = [2,7,1,1];
5980b57cec5SDimitry Andric}
5990b57cec5SDimitry Andric
6000b57cec5SDimitry Andric// Carry-less multiplication instructions.
6010b57cec5SDimitry Andricdefm : BWWriteResPair<WriteCLMul,  [BWPort0], 5>;
6020b57cec5SDimitry Andric// Load/store MXCSR.
6035f757f3fSDimitry Andricdef : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ReleaseAtCycles = [1,1,1]; }
6045f757f3fSDimitry Andricdef : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ReleaseAtCycles = [1,1,1]; }
6050b57cec5SDimitry Andric
606349cc55cSDimitry Andric// Catch-all for expensive system instructions.
607349cc55cSDimitry Andricdef : WriteRes<WriteSystem,     [BWPort0156]> { let Latency = 100; }
608349cc55cSDimitry Andric
609349cc55cSDimitry Andric// Old microcoded instructions that nobody use.
610349cc55cSDimitry Andricdef : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; }
611349cc55cSDimitry Andric
612349cc55cSDimitry Andric// Fence instructions.
613349cc55cSDimitry Andricdef : WriteRes<WriteFence,  [BWPort23, BWPort4]>;
614349cc55cSDimitry Andric
6150b57cec5SDimitry Andric// Nop, not very useful expect it provides a model for nops!
6160b57cec5SDimitry Andricdef : WriteRes<WriteNop, []>;
6170b57cec5SDimitry Andric
6180b57cec5SDimitry Andric////////////////////////////////////////////////////////////////////////////////
6190b57cec5SDimitry Andric// Horizontal add/sub  instructions.
6200b57cec5SDimitry Andric////////////////////////////////////////////////////////////////////////////////
6210b57cec5SDimitry Andric
6220b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFHAdd,   [BWPort1,BWPort5], 5, [1,2], 3, 5>;
6230b57cec5SDimitry Andricdefm : BWWriteResPair<WriteFHAddY,  [BWPort1,BWPort5], 5, [1,2], 3, 6>;
6240b57cec5SDimitry Andricdefm : BWWriteResPair<WritePHAdd,  [BWPort5,BWPort15], 3, [2,1], 3, 5>;
6250b57cec5SDimitry Andricdefm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
6260b57cec5SDimitry Andricdefm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>;
6270b57cec5SDimitry Andric
6280b57cec5SDimitry Andric// Remaining instrs.
6290b57cec5SDimitry Andric
6300b57cec5SDimitry Andricdef BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
6310b57cec5SDimitry Andric  let Latency = 1;
6320b57cec5SDimitry Andric  let NumMicroOps = 1;
6335f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
6340b57cec5SDimitry Andric}
6350b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQ(Y?)rr",
6360b57cec5SDimitry Andric                                           "VPSRLVQ(Y?)rr")>;
6370b57cec5SDimitry Andric
6380b57cec5SDimitry Andricdef BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
6390b57cec5SDimitry Andric  let Latency = 1;
6400b57cec5SDimitry Andric  let NumMicroOps = 1;
6415f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
6420b57cec5SDimitry Andric}
6430b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r",
6440b57cec5SDimitry Andric                                           "UCOM_F(P?)r")>;
6450b57cec5SDimitry Andric
6460b57cec5SDimitry Andricdef BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
6470b57cec5SDimitry Andric  let Latency = 1;
6480b57cec5SDimitry Andric  let NumMicroOps = 1;
6495f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
6500b57cec5SDimitry Andric}
6510b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup3], (instrs MMX_MOVQ2DQrr)>;
6520b57cec5SDimitry Andric
6530b57cec5SDimitry Andricdef BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
6540b57cec5SDimitry Andric  let Latency = 1;
6550b57cec5SDimitry Andric  let NumMicroOps = 1;
6565f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
6570b57cec5SDimitry Andric}
6580b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
6590b57cec5SDimitry Andric
6600b57cec5SDimitry Andricdef BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
6610b57cec5SDimitry Andric  let Latency = 1;
6620b57cec5SDimitry Andric  let NumMicroOps = 1;
6635f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
6640b57cec5SDimitry Andric}
6650b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>;
6660b57cec5SDimitry Andric
6670b57cec5SDimitry Andricdef BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
6680b57cec5SDimitry Andric  let Latency = 1;
6690b57cec5SDimitry Andric  let NumMicroOps = 1;
6705f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
6710b57cec5SDimitry Andric}
6720b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>;
6730b57cec5SDimitry Andric
6740b57cec5SDimitry Andricdef BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
6750b57cec5SDimitry Andric  let Latency = 1;
6760b57cec5SDimitry Andric  let NumMicroOps = 1;
6775f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
6780b57cec5SDimitry Andric}
6790b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr")>;
6800b57cec5SDimitry Andric
6810b57cec5SDimitry Andricdef BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
6820b57cec5SDimitry Andric  let Latency = 1;
6830b57cec5SDimitry Andric  let NumMicroOps = 1;
6845f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
6850b57cec5SDimitry Andric}
6860b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup8], (instregex "VPBLENDD(Y?)rri")>;
6870b57cec5SDimitry Andric
6880b57cec5SDimitry Andricdef BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
6890b57cec5SDimitry Andric  let Latency = 1;
6900b57cec5SDimitry Andric  let NumMicroOps = 1;
6915f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
6920b57cec5SDimitry Andric}
6930b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup9], (instrs SGDT64m,
6940b57cec5SDimitry Andric                                        SIDT64m,
6950b57cec5SDimitry Andric                                        SMSW16m,
6960b57cec5SDimitry Andric                                        STRm,
6970b57cec5SDimitry Andric                                        SYSCALL)>;
6980b57cec5SDimitry Andric
6990b57cec5SDimitry Andricdef BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
7000b57cec5SDimitry Andric  let Latency = 1;
7010b57cec5SDimitry Andric  let NumMicroOps = 2;
7025f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
7030b57cec5SDimitry Andric}
7040b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup10], (instrs FBSTPm)>;
7050b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup10], (instregex "ST_FP(32|64|80)m")>;
7060b57cec5SDimitry Andric
7070b57cec5SDimitry Andricdef BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
7080b57cec5SDimitry Andric  let Latency = 2;
7090b57cec5SDimitry Andric  let NumMicroOps = 2;
7105f757f3fSDimitry Andric  let ReleaseAtCycles = [2];
7110b57cec5SDimitry Andric}
7120b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>;
7130b57cec5SDimitry Andric
7140b57cec5SDimitry Andricdef BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
7150b57cec5SDimitry Andric  let Latency = 2;
7160b57cec5SDimitry Andric  let NumMicroOps = 2;
7175f757f3fSDimitry Andric  let ReleaseAtCycles = [2];
7180b57cec5SDimitry Andric}
7190b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup14], (instrs LFENCE,
7200b57cec5SDimitry Andric                                         MFENCE,
7210b57cec5SDimitry Andric                                         WAIT,
7220b57cec5SDimitry Andric                                         XGETBV)>;
7230b57cec5SDimitry Andric
7240b57cec5SDimitry Andricdef BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
7250b57cec5SDimitry Andric  let Latency = 2;
7260b57cec5SDimitry Andric  let NumMicroOps = 2;
7275f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
7280b57cec5SDimitry Andric}
7290b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
7300b57cec5SDimitry Andric
7310b57cec5SDimitry Andricdef BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
7320b57cec5SDimitry Andric  let Latency = 2;
7330b57cec5SDimitry Andric  let NumMicroOps = 2;
7345f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
7350b57cec5SDimitry Andric}
7360b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup17], (instrs MMX_MOVDQ2Qrr)>;
7370b57cec5SDimitry Andric
7380b57cec5SDimitry Andricdef BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
7390b57cec5SDimitry Andric  let Latency = 2;
7400b57cec5SDimitry Andric  let NumMicroOps = 2;
7415f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
7420b57cec5SDimitry Andric}
7430b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup18], (instrs SFENCE)>;
7440b57cec5SDimitry Andric
7450b57cec5SDimitry Andricdef BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
7460b57cec5SDimitry Andric  let Latency = 2;
7470b57cec5SDimitry Andric  let NumMicroOps = 2;
7485f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
7490b57cec5SDimitry Andric}
7500b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup20], (instrs CWD,
7510b57cec5SDimitry Andric                                         JCXZ, JECXZ, JRCXZ,
7520b57cec5SDimitry Andric                                         ADC8i8, SBB8i8,
7530b57cec5SDimitry Andric                                         ADC16i16, SBB16i16,
7540b57cec5SDimitry Andric                                         ADC32i32, SBB32i32,
7550b57cec5SDimitry Andric                                         ADC64i32, SBB64i32)>;
7560b57cec5SDimitry Andric
7570b57cec5SDimitry Andricdef BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
7580b57cec5SDimitry Andric  let Latency = 2;
7590b57cec5SDimitry Andric  let NumMicroOps = 3;
7605f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
7610b57cec5SDimitry Andric}
7620b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>;
7630b57cec5SDimitry Andric
7640b57cec5SDimitry Andricdef BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
7650b57cec5SDimitry Andric  let Latency = 2;
7660b57cec5SDimitry Andric  let NumMicroOps = 3;
7675f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
7680b57cec5SDimitry Andric}
7690b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
7700b57cec5SDimitry Andric
7710b57cec5SDimitry Andricdef BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
7720b57cec5SDimitry Andric  let Latency = 2;
7730b57cec5SDimitry Andric  let NumMicroOps = 3;
7745f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
7750b57cec5SDimitry Andric}
7760b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
7770b57cec5SDimitry Andric                                         STOSB, STOSL, STOSQ, STOSW)>;
7780b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr")>;
7790b57cec5SDimitry Andric
7800b57cec5SDimitry Andricdef BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
7810b57cec5SDimitry Andric  let Latency = 3;
7820b57cec5SDimitry Andric  let NumMicroOps = 1;
7835f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
7840b57cec5SDimitry Andric}
785bdd1243dSDimitry Andricdef: InstRW<[BWWriteResGroup27], (instregex "P(DEP|EXT)(32|64)rr")>;
7860b57cec5SDimitry Andric
7870b57cec5SDimitry Andricdef BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
7880b57cec5SDimitry Andric  let Latency = 3;
7890b57cec5SDimitry Andric  let NumMicroOps = 1;
7905f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
7910b57cec5SDimitry Andric}
7920b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup28], (instrs VPBROADCASTBrr,
7930b57cec5SDimitry Andric                                         VPBROADCASTWrr)>;
7940b57cec5SDimitry Andric
7950b57cec5SDimitry Andricdef BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
7960b57cec5SDimitry Andric  let Latency = 3;
7970b57cec5SDimitry Andric  let NumMicroOps = 3;
7985f757f3fSDimitry Andric  let ReleaseAtCycles = [2,1];
7990b57cec5SDimitry Andric}
8000eae32dcSDimitry Andricdef: InstRW<[BWWriteResGroup33], (instrs MMX_PACKSSDWrr,
8010eae32dcSDimitry Andric                                         MMX_PACKSSWBrr,
8020eae32dcSDimitry Andric                                         MMX_PACKUSWBrr)>;
8030b57cec5SDimitry Andric
8040b57cec5SDimitry Andricdef BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
8050b57cec5SDimitry Andric  let Latency = 3;
8060b57cec5SDimitry Andric  let NumMicroOps = 3;
8075f757f3fSDimitry Andric  let ReleaseAtCycles = [1,2];
8080b57cec5SDimitry Andric}
8090b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
8100b57cec5SDimitry Andric
8110b57cec5SDimitry Andricdef BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
81281ad6265SDimitry Andric  let Latency = 2;
8130b57cec5SDimitry Andric  let NumMicroOps = 3;
8145f757f3fSDimitry Andric  let ReleaseAtCycles = [1,2];
8150b57cec5SDimitry Andric}
81681ad6265SDimitry Andricdef: InstRW<[BWWriteResGroup35], (instrs RCL8r1, RCL16r1, RCL32r1, RCL64r1,
81781ad6265SDimitry Andric                                         RCR8r1, RCR16r1, RCR32r1, RCR64r1)>;
81881ad6265SDimitry Andric
81981ad6265SDimitry Andricdef BWWriteResGroup36 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
82081ad6265SDimitry Andric  let Latency = 5;
82181ad6265SDimitry Andric  let NumMicroOps = 8;
8225f757f3fSDimitry Andric  let ReleaseAtCycles = [2,4,2];
82381ad6265SDimitry Andric}
82481ad6265SDimitry Andricdef: InstRW<[BWWriteResGroup36], (instrs RCR8ri, RCR16ri, RCR32ri, RCR64ri)>;
82581ad6265SDimitry Andric
82681ad6265SDimitry Andricdef BWWriteResGroup36b : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
82781ad6265SDimitry Andric  let Latency = 6;
82881ad6265SDimitry Andric  let NumMicroOps = 8;
8295f757f3fSDimitry Andric  let ReleaseAtCycles = [2,4,2];
83081ad6265SDimitry Andric}
83181ad6265SDimitry Andricdef: InstRW<[BWWriteResGroup36b], (instrs RCL8ri, RCL16ri, RCL32ri, RCL64ri)>;
8320b57cec5SDimitry Andric
8330b57cec5SDimitry Andricdef BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
8340b57cec5SDimitry Andric  let Latency = 3;
8350b57cec5SDimitry Andric  let NumMicroOps = 4;
8365f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,1];
8370b57cec5SDimitry Andric}
8380b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
8390b57cec5SDimitry Andric
8400b57cec5SDimitry Andricdef BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
8410b57cec5SDimitry Andric  let Latency = 3;
8420b57cec5SDimitry Andric  let NumMicroOps = 4;
8435f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,1];
8440b57cec5SDimitry Andric}
8450b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>;
8460b57cec5SDimitry Andric
8470b57cec5SDimitry Andric
8480b57cec5SDimitry Andricdef BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
8490b57cec5SDimitry Andric  let Latency = 4;
8500b57cec5SDimitry Andric  let NumMicroOps = 2;
8515f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
8520b57cec5SDimitry Andric}
8530b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>;
8540b57cec5SDimitry Andric
8550b57cec5SDimitry Andricdef BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
8560b57cec5SDimitry Andric  let Latency = 4;
8570b57cec5SDimitry Andric  let NumMicroOps = 2;
8585f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
8590b57cec5SDimitry Andric}
860bdd1243dSDimitry Andricdef: InstRW<[BWWriteResGroup42], (instregex "MMX_CVT(T?)PS2PIrr")>;
8610b57cec5SDimitry Andric
8620b57cec5SDimitry Andricdef BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
8630b57cec5SDimitry Andric  let Latency = 4;
8640b57cec5SDimitry Andric  let NumMicroOps = 3;
8655f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
8660b57cec5SDimitry Andric}
8670b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>;
8680b57cec5SDimitry Andric
8690b57cec5SDimitry Andricdef BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
8700b57cec5SDimitry Andric  let Latency = 4;
8710b57cec5SDimitry Andric  let NumMicroOps = 3;
8725f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
8730b57cec5SDimitry Andric}
8740b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m",
8750b57cec5SDimitry Andric                                            "IST_F(16|32)m")>;
8760b57cec5SDimitry Andric
8770b57cec5SDimitry Andricdef BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
8780b57cec5SDimitry Andric  let Latency = 4;
8790b57cec5SDimitry Andric  let NumMicroOps = 4;
8805f757f3fSDimitry Andric  let ReleaseAtCycles = [4];
8810b57cec5SDimitry Andric}
8820b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>;
8830b57cec5SDimitry Andric
8840b57cec5SDimitry Andricdef BWWriteResGroup46 : SchedWriteRes<[]> {
8850b57cec5SDimitry Andric  let Latency = 0;
8860b57cec5SDimitry Andric  let NumMicroOps = 4;
8875f757f3fSDimitry Andric  let ReleaseAtCycles = [];
8880b57cec5SDimitry Andric}
8890b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>;
8900b57cec5SDimitry Andric
8910b57cec5SDimitry Andricdef BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
8920b57cec5SDimitry Andric  let Latency = 5;
8930b57cec5SDimitry Andric  let NumMicroOps = 1;
8945f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
8950b57cec5SDimitry Andric}
8960b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
8970b57cec5SDimitry Andric
8980b57cec5SDimitry Andricdef BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
8990b57cec5SDimitry Andric  let Latency = 5;
9000b57cec5SDimitry Andric  let NumMicroOps = 1;
9015f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
9020b57cec5SDimitry Andric}
9030b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup49], (instrs VBROADCASTSSrm,
9040b57cec5SDimitry Andric                                         VMOVDDUPrm, MOVDDUPrm,
9050b57cec5SDimitry Andric                                         VMOVSHDUPrm, MOVSHDUPrm,
9060b57cec5SDimitry Andric                                         VMOVSLDUPrm, MOVSLDUPrm,
9070b57cec5SDimitry Andric                                         VPBROADCASTDrm,
9080b57cec5SDimitry Andric                                         VPBROADCASTQrm)>;
9090b57cec5SDimitry Andric
9100b57cec5SDimitry Andricdef BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
9110b57cec5SDimitry Andric  let Latency = 5;
9120b57cec5SDimitry Andric  let NumMicroOps = 3;
9135f757f3fSDimitry Andric  let ReleaseAtCycles = [1,2];
9140b57cec5SDimitry Andric}
9150b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>;
9160b57cec5SDimitry Andric
9170b57cec5SDimitry Andricdef BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
9180b57cec5SDimitry Andric  let Latency = 5;
9190b57cec5SDimitry Andric  let NumMicroOps = 3;
9205f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
9210b57cec5SDimitry Andric}
9220b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
9230b57cec5SDimitry Andric
9240b57cec5SDimitry Andricdef BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
9250b57cec5SDimitry Andric  let Latency = 5;
9260b57cec5SDimitry Andric  let NumMicroOps = 5;
9275f757f3fSDimitry Andric  let ReleaseAtCycles = [1,4];
9280b57cec5SDimitry Andric}
9290b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup54], (instrs PAUSE)>;
9300b57cec5SDimitry Andric
9310b57cec5SDimitry Andricdef BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
9320b57cec5SDimitry Andric  let Latency = 5;
9330b57cec5SDimitry Andric  let NumMicroOps = 5;
9345f757f3fSDimitry Andric  let ReleaseAtCycles = [1,4];
9350b57cec5SDimitry Andric}
9360b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup55], (instrs XSETBV)>;
9370b57cec5SDimitry Andric
9380b57cec5SDimitry Andricdef BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
9390b57cec5SDimitry Andric  let Latency = 5;
9400b57cec5SDimitry Andric  let NumMicroOps = 6;
9415f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,4];
9420b57cec5SDimitry Andric}
9430b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>;
9440b57cec5SDimitry Andric
9450b57cec5SDimitry Andricdef BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
9460b57cec5SDimitry Andric  let Latency = 6;
9470b57cec5SDimitry Andric  let NumMicroOps = 1;
9485f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
9490b57cec5SDimitry Andric}
9500b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m")>;
9515f757f3fSDimitry Andricdef: InstRW<[BWWriteResGroup58], (instrs VBROADCASTF128rm,
9525f757f3fSDimitry Andric                                         VBROADCASTI128rm,
9530b57cec5SDimitry Andric                                         VBROADCASTSDYrm,
9540b57cec5SDimitry Andric                                         VBROADCASTSSYrm,
9550b57cec5SDimitry Andric                                         VMOVDDUPYrm,
9560b57cec5SDimitry Andric                                         VMOVSHDUPYrm,
9570b57cec5SDimitry Andric                                         VMOVSLDUPYrm,
9580b57cec5SDimitry Andric                                         VPBROADCASTDYrm,
9590b57cec5SDimitry Andric                                         VPBROADCASTQYrm)>;
9600b57cec5SDimitry Andric
9610b57cec5SDimitry Andricdef BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
9620b57cec5SDimitry Andric  let Latency = 6;
9630b57cec5SDimitry Andric  let NumMicroOps = 2;
9645f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
9650b57cec5SDimitry Andric}
966bdd1243dSDimitry Andricdef: InstRW<[BWWriteResGroup59], (instrs VPSLLVQrm, VPSRLVQrm)>;
9670b57cec5SDimitry Andric
9680b57cec5SDimitry Andricdef BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
9690b57cec5SDimitry Andric  let Latency = 6;
9700b57cec5SDimitry Andric  let NumMicroOps = 2;
9715f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
9720b57cec5SDimitry Andric}
9735ffd83dbSDimitry Andricdef: InstRW<[BWWriteResGroup62], (instrs FARJMP64m)>;
9740b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup62], (instregex "JMP(16|32|64)m")>;
9750b57cec5SDimitry Andric
9760b57cec5SDimitry Andricdef BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
9770b57cec5SDimitry Andric  let Latency = 6;
9780b57cec5SDimitry Andric  let NumMicroOps = 2;
9795f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
9800b57cec5SDimitry Andric}
9810b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm",
9820b57cec5SDimitry Andric                                            "MOVBE(16|32|64)rm")>;
9830b57cec5SDimitry Andric
9840b57cec5SDimitry Andricdef BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
9850b57cec5SDimitry Andric  let Latency = 6;
9860b57cec5SDimitry Andric  let NumMicroOps = 2;
9875f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
9880b57cec5SDimitry Andric}
9890b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup65], (instrs VINSERTF128rm,
9900b57cec5SDimitry Andric                                         VINSERTI128rm,
9910b57cec5SDimitry Andric                                         VPBLENDDrmi)>;
9920b57cec5SDimitry Andric
9930b57cec5SDimitry Andricdef BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
9940b57cec5SDimitry Andric  let Latency = 6;
9950b57cec5SDimitry Andric  let NumMicroOps = 2;
9965f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
9970b57cec5SDimitry Andric}
9980b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
9990b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
10000b57cec5SDimitry Andric
10010b57cec5SDimitry Andricdef BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
10020b57cec5SDimitry Andric  let Latency = 6;
10030b57cec5SDimitry Andric  let NumMicroOps = 4;
10045f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,1];
10050b57cec5SDimitry Andric}
10060b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
10070b57cec5SDimitry Andric
10080b57cec5SDimitry Andricdef BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
10090b57cec5SDimitry Andric  let Latency = 6;
10100b57cec5SDimitry Andric  let NumMicroOps = 4;
10115f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,1];
10120b57cec5SDimitry Andric}
10130b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup69], (instregex "SAR(8|16|32|64)m(1|i)",
10140b57cec5SDimitry Andric                                            "SHL(8|16|32|64)m(1|i)",
10150b57cec5SDimitry Andric                                            "SHR(8|16|32|64)m(1|i)")>;
10160b57cec5SDimitry Andric
10170b57cec5SDimitry Andricdef BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
10180b57cec5SDimitry Andric  let Latency = 6;
10190b57cec5SDimitry Andric  let NumMicroOps = 4;
10205f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,1];
10210b57cec5SDimitry Andric}
10220b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm",
10230b57cec5SDimitry Andric                                            "PUSH(16|32|64)rmm")>;
10240b57cec5SDimitry Andric
10250b57cec5SDimitry Andricdef BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
10260b57cec5SDimitry Andric  let Latency = 6;
10270b57cec5SDimitry Andric  let NumMicroOps = 6;
10285f757f3fSDimitry Andric  let ReleaseAtCycles = [1,5];
10290b57cec5SDimitry Andric}
10300b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup71], (instrs STD)>;
10310b57cec5SDimitry Andric
10320b57cec5SDimitry Andricdef BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
10330b57cec5SDimitry Andric  let Latency = 7;
10340b57cec5SDimitry Andric  let NumMicroOps = 2;
10355f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
10360b57cec5SDimitry Andric}
10370b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup73], (instrs VPSLLVQYrm,
10380b57cec5SDimitry Andric                                         VPSRLVQYrm)>;
10390b57cec5SDimitry Andric
10400b57cec5SDimitry Andricdef BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
10410b57cec5SDimitry Andric  let Latency = 7;
10420b57cec5SDimitry Andric  let NumMicroOps = 2;
10435f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
10440b57cec5SDimitry Andric}
10450b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>;
10460b57cec5SDimitry Andric
10470b57cec5SDimitry Andricdef BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
10480b57cec5SDimitry Andric  let Latency = 7;
10490b57cec5SDimitry Andric  let NumMicroOps = 2;
10505f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
10510b57cec5SDimitry Andric}
10520b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup77], (instrs VPBLENDDYrmi)>;
10530b57cec5SDimitry Andric
10540b57cec5SDimitry Andricdef BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
10550b57cec5SDimitry Andric  let Latency = 7;
10560b57cec5SDimitry Andric  let NumMicroOps = 3;
10575f757f3fSDimitry Andric  let ReleaseAtCycles = [2,1];
10580b57cec5SDimitry Andric}
10590eae32dcSDimitry Andricdef: InstRW<[BWWriteResGroup79], (instrs MMX_PACKSSDWrm,
10600eae32dcSDimitry Andric                                         MMX_PACKSSWBrm,
10610eae32dcSDimitry Andric                                         MMX_PACKUSWBrm)>;
10620b57cec5SDimitry Andric
10630b57cec5SDimitry Andricdef BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
10640b57cec5SDimitry Andric  let Latency = 7;
10650b57cec5SDimitry Andric  let NumMicroOps = 3;
10665f757f3fSDimitry Andric  let ReleaseAtCycles = [1,2];
10670b57cec5SDimitry Andric}
10680b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64,
10690b57cec5SDimitry Andric                                         SCASB, SCASL, SCASQ, SCASW)>;
10700b57cec5SDimitry Andric
10710b57cec5SDimitry Andricdef BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
10720b57cec5SDimitry Andric  let Latency = 7;
10730b57cec5SDimitry Andric  let NumMicroOps = 3;
10745f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
10750b57cec5SDimitry Andric}
10760b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>;
10770b57cec5SDimitry Andric
10780b57cec5SDimitry Andricdef BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
10790b57cec5SDimitry Andric  let Latency = 7;
10800b57cec5SDimitry Andric  let NumMicroOps = 3;
10815f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
10820b57cec5SDimitry Andric}
1083349cc55cSDimitry Andricdef: InstRW<[BWWriteResGroup84], (instrs LRET64, RET64)>;
10840b57cec5SDimitry Andric
10850b57cec5SDimitry Andricdef BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
10860b57cec5SDimitry Andric  let Latency = 7;
10870b57cec5SDimitry Andric  let NumMicroOps = 5;
10885f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,2];
10890b57cec5SDimitry Andric}
10900b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m(1|i)",
10910b57cec5SDimitry Andric                                            "ROR(8|16|32|64)m(1|i)")>;
10920b57cec5SDimitry Andric
10930b57cec5SDimitry Andricdef BWWriteResGroup87_1 : SchedWriteRes<[BWPort06]> {
10940b57cec5SDimitry Andric  let Latency = 2;
10950b57cec5SDimitry Andric  let NumMicroOps = 2;
10965f757f3fSDimitry Andric  let ReleaseAtCycles = [2];
10970b57cec5SDimitry Andric}
10980b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup87_1], (instrs ROL8r1, ROL16r1, ROL32r1, ROL64r1,
10990b57cec5SDimitry Andric                                           ROR8r1, ROR16r1, ROR32r1, ROR64r1)>;
11000b57cec5SDimitry Andric
11010b57cec5SDimitry Andricdef BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
11020b57cec5SDimitry Andric  let Latency = 7;
11030b57cec5SDimitry Andric  let NumMicroOps = 5;
11045f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,2];
11050b57cec5SDimitry Andric}
11060b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>;
11070b57cec5SDimitry Andric
11080b57cec5SDimitry Andricdef BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
11090b57cec5SDimitry Andric  let Latency = 7;
11100b57cec5SDimitry Andric  let NumMicroOps = 5;
11115f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,1,1];
11120b57cec5SDimitry Andric}
11130b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m")>;
11145ffd83dbSDimitry Andricdef: InstRW<[BWWriteResGroup89], (instrs FARCALL64m)>;
11150b57cec5SDimitry Andric
11160b57cec5SDimitry Andricdef BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
11170b57cec5SDimitry Andric  let Latency = 7;
11180b57cec5SDimitry Andric  let NumMicroOps = 7;
11195f757f3fSDimitry Andric  let ReleaseAtCycles = [2,2,1,2];
11200b57cec5SDimitry Andric}
11210b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
11220b57cec5SDimitry Andric
11230b57cec5SDimitry Andricdef BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
11240b57cec5SDimitry Andric  let Latency = 8;
11250b57cec5SDimitry Andric  let NumMicroOps = 2;
11265f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
11270b57cec5SDimitry Andric}
11280b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup91], (instregex "P(DEP|EXT)(32|64)rm")>;
11290b57cec5SDimitry Andric
11300b57cec5SDimitry Andricdef BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
11310b57cec5SDimitry Andric  let Latency = 8;
11320b57cec5SDimitry Andric  let NumMicroOps = 2;
11335f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
11340b57cec5SDimitry Andric}
11350b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup92], (instrs VPMOVSXBDYrm,
11360b57cec5SDimitry Andric                                         VPMOVSXBQYrm,
11370b57cec5SDimitry Andric                                         VPMOVSXBWYrm,
11380b57cec5SDimitry Andric                                         VPMOVSXDQYrm,
11390b57cec5SDimitry Andric                                         VPMOVSXWDYrm,
11400b57cec5SDimitry Andric                                         VPMOVSXWQYrm,
11410b57cec5SDimitry Andric                                         VPMOVZXWDYrm)>;
11420b57cec5SDimitry Andric
11430b57cec5SDimitry Andricdef BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
11440b57cec5SDimitry Andric  let Latency = 8;
11450b57cec5SDimitry Andric  let NumMicroOps = 5;
11465f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,2];
11470b57cec5SDimitry Andric}
11480b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m(1|i)",
11490b57cec5SDimitry Andric                                            "RCR(8|16|32|64)m(1|i)")>;
11500b57cec5SDimitry Andric
11510b57cec5SDimitry Andricdef BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
11520b57cec5SDimitry Andric  let Latency = 8;
11530b57cec5SDimitry Andric  let NumMicroOps = 6;
11545f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,3];
11550b57cec5SDimitry Andric}
11560b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
11570b57cec5SDimitry Andric
11580b57cec5SDimitry Andricdef BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
11590b57cec5SDimitry Andric  let Latency = 8;
11600b57cec5SDimitry Andric  let NumMicroOps = 6;
11615f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,2,1];
11620b57cec5SDimitry Andric}
11630b57cec5SDimitry Andricdef : SchedAlias<WriteADCRMW, BWWriteResGroup100>;
11640b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup100], (instregex "ROL(8|16|32|64)mCL",
11650b57cec5SDimitry Andric                                             "ROR(8|16|32|64)mCL",
11660b57cec5SDimitry Andric                                             "SAR(8|16|32|64)mCL",
11670b57cec5SDimitry Andric                                             "SHL(8|16|32|64)mCL",
11680b57cec5SDimitry Andric                                             "SHR(8|16|32|64)mCL")>;
11690b57cec5SDimitry Andric
11700b57cec5SDimitry Andricdef BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
11710b57cec5SDimitry Andric  let Latency = 9;
11720b57cec5SDimitry Andric  let NumMicroOps = 2;
11735f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
11740b57cec5SDimitry Andric}
11750b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
11760b57cec5SDimitry Andric                                             "ILD_F(16|32|64)m")>;
11770b57cec5SDimitry Andric
11780b57cec5SDimitry Andricdef BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
11790b57cec5SDimitry Andric  let Latency = 9;
11800b57cec5SDimitry Andric  let NumMicroOps = 3;
11815f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
11820b57cec5SDimitry Andric}
11830b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm",
11840b57cec5SDimitry Andric                                             "VPBROADCASTW(Y?)rm")>;
11850b57cec5SDimitry Andric
11860b57cec5SDimitry Andricdef BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
11870b57cec5SDimitry Andric  let Latency = 9;
11880b57cec5SDimitry Andric  let NumMicroOps = 5;
11895f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,3];
11900b57cec5SDimitry Andric}
11910b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup112], (instrs RDRAND16r, RDRAND32r, RDRAND64r)>;
11920b57cec5SDimitry Andric
11930b57cec5SDimitry Andricdef BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
11940b57cec5SDimitry Andric  let Latency = 9;
11950b57cec5SDimitry Andric  let NumMicroOps = 5;
11965f757f3fSDimitry Andric  let ReleaseAtCycles = [1,2,1,1];
11970b57cec5SDimitry Andric}
11980b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm",
11990b57cec5SDimitry Andric                                             "LSL(16|32|64)rm")>;
12000b57cec5SDimitry Andric
12010b57cec5SDimitry Andricdef BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
12020b57cec5SDimitry Andric  let Latency = 10;
12030b57cec5SDimitry Andric  let NumMicroOps = 2;
12045f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
12050b57cec5SDimitry Andric}
12060b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>;
12070b57cec5SDimitry Andric
12080b57cec5SDimitry Andricdef BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
12090b57cec5SDimitry Andric  let Latency = 10;
12100b57cec5SDimitry Andric  let NumMicroOps = 3;
12115f757f3fSDimitry Andric  let ReleaseAtCycles = [2,1];
12120b57cec5SDimitry Andric}
12130b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>;
12140b57cec5SDimitry Andric
12150b57cec5SDimitry Andricdef BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
12160b57cec5SDimitry Andric  let Latency = 11;
12170b57cec5SDimitry Andric  let NumMicroOps = 1;
12185f757f3fSDimitry Andric  let ReleaseAtCycles = [1,3]; // Really 2.5 cycle throughput
12190b57cec5SDimitry Andric}
12200b57cec5SDimitry Andricdef : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair
12210b57cec5SDimitry Andric
12220b57cec5SDimitry Andricdef BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
12230b57cec5SDimitry Andric  let Latency = 11;
12240b57cec5SDimitry Andric  let NumMicroOps = 2;
12255f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
12260b57cec5SDimitry Andric}
12270b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m")>;
12280b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup123], (instrs VPCMPGTQYrm)>;
12290b57cec5SDimitry Andric
12300b57cec5SDimitry Andricdef BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
12310b57cec5SDimitry Andric  let Latency = 11;
12320b57cec5SDimitry Andric  let NumMicroOps = 7;
12335f757f3fSDimitry Andric  let ReleaseAtCycles = [2,2,3];
12340b57cec5SDimitry Andric}
12350b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL",
12360b57cec5SDimitry Andric                                             "RCR(16|32|64)rCL")>;
12370b57cec5SDimitry Andric
12380b57cec5SDimitry Andricdef BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
12390b57cec5SDimitry Andric  let Latency = 11;
12400b57cec5SDimitry Andric  let NumMicroOps = 9;
12415f757f3fSDimitry Andric  let ReleaseAtCycles = [1,4,1,3];
12420b57cec5SDimitry Andric}
12430b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup132], (instrs RCL8rCL)>;
12440b57cec5SDimitry Andric
12450b57cec5SDimitry Andricdef BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
12460b57cec5SDimitry Andric  let Latency = 11;
12470b57cec5SDimitry Andric  let NumMicroOps = 11;
12485f757f3fSDimitry Andric  let ReleaseAtCycles = [2,9];
12490b57cec5SDimitry Andric}
12500b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
12510b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
12520b57cec5SDimitry Andric
12530b57cec5SDimitry Andricdef BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
12540b57cec5SDimitry Andric  let Latency = 12;
12550b57cec5SDimitry Andric  let NumMicroOps = 3;
12565f757f3fSDimitry Andric  let ReleaseAtCycles = [2,1];
12570b57cec5SDimitry Andric}
12580b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
12590b57cec5SDimitry Andric
12600b57cec5SDimitry Andricdef BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
12610b57cec5SDimitry Andric  let Latency = 14;
12620b57cec5SDimitry Andric  let NumMicroOps = 1;
12635f757f3fSDimitry Andric  let ReleaseAtCycles = [1,4];
12640b57cec5SDimitry Andric}
12650b57cec5SDimitry Andricdef : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair
12660b57cec5SDimitry Andric
12670b57cec5SDimitry Andricdef BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
12680b57cec5SDimitry Andric  let Latency = 14;
12690b57cec5SDimitry Andric  let NumMicroOps = 3;
12705f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
12710b57cec5SDimitry Andric}
12720b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>;
12730b57cec5SDimitry Andric
12740b57cec5SDimitry Andricdef BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
12750b57cec5SDimitry Andric  let Latency = 14;
12760b57cec5SDimitry Andric  let NumMicroOps = 8;
12775f757f3fSDimitry Andric  let ReleaseAtCycles = [2,2,1,3];
12780b57cec5SDimitry Andric}
12790b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
12800b57cec5SDimitry Andric
12810b57cec5SDimitry Andricdef BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
12820b57cec5SDimitry Andric  let Latency = 14;
12830b57cec5SDimitry Andric  let NumMicroOps = 10;
12845f757f3fSDimitry Andric  let ReleaseAtCycles = [2,3,1,4];
12850b57cec5SDimitry Andric}
12860b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup145], (instrs RCR8rCL)>;
12870b57cec5SDimitry Andric
12880b57cec5SDimitry Andricdef BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
12890b57cec5SDimitry Andric  let Latency = 14;
12900b57cec5SDimitry Andric  let NumMicroOps = 12;
12915f757f3fSDimitry Andric  let ReleaseAtCycles = [2,1,4,5];
12920b57cec5SDimitry Andric}
12930b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup146], (instrs XCH_F)>;
12940b57cec5SDimitry Andric
12950b57cec5SDimitry Andricdef BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
12960b57cec5SDimitry Andric  let Latency = 15;
12970b57cec5SDimitry Andric  let NumMicroOps = 1;
12985f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
12990b57cec5SDimitry Andric}
13000b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
13010b57cec5SDimitry Andric
13020b57cec5SDimitry Andricdef BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
13030b57cec5SDimitry Andric  let Latency = 15;
13040b57cec5SDimitry Andric  let NumMicroOps = 10;
13055f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,4,1,2];
13060b57cec5SDimitry Andric}
13070b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
13080b57cec5SDimitry Andric
13090b57cec5SDimitry Andricdef BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
13100b57cec5SDimitry Andric  let Latency = 16;
13110b57cec5SDimitry Andric  let NumMicroOps = 2;
13125f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,5];
13130b57cec5SDimitry Andric}
13140b57cec5SDimitry Andricdef : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair
13150b57cec5SDimitry Andric
13160b57cec5SDimitry Andricdef BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
13170b57cec5SDimitry Andric  let Latency = 16;
13180b57cec5SDimitry Andric  let NumMicroOps = 14;
13195f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,4,2,5];
13200b57cec5SDimitry Andric}
13210b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>;
13220b57cec5SDimitry Andric
13230b57cec5SDimitry Andricdef BWWriteResGroup154 : SchedWriteRes<[BWPort5,BWPort6]> {
13240b57cec5SDimitry Andric  let Latency = 8;
13250b57cec5SDimitry Andric  let NumMicroOps = 20;
13265f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
13270b57cec5SDimitry Andric}
13280b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>;
13290b57cec5SDimitry Andric
13300b57cec5SDimitry Andricdef BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
13310b57cec5SDimitry Andric  let Latency = 18;
13320b57cec5SDimitry Andric  let NumMicroOps = 8;
13335f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,5];
13340b57cec5SDimitry Andric}
13350b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup159], (instrs CPUID)>;
13360b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
13370b57cec5SDimitry Andric
13380b57cec5SDimitry Andricdef BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
13390b57cec5SDimitry Andric  let Latency = 18;
13400b57cec5SDimitry Andric  let NumMicroOps = 11;
13415f757f3fSDimitry Andric  let ReleaseAtCycles = [2,1,1,3,1,3];
13420b57cec5SDimitry Andric}
13430b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
13440b57cec5SDimitry Andric
13450b57cec5SDimitry Andricdef BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
13460b57cec5SDimitry Andric  let Latency = 19;
13470b57cec5SDimitry Andric  let NumMicroOps = 2;
13485f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,8];
13490b57cec5SDimitry Andric}
13500b57cec5SDimitry Andricdef : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair
13510b57cec5SDimitry Andric
13520b57cec5SDimitry Andricdef BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
13530b57cec5SDimitry Andric  let Latency = 20;
13540b57cec5SDimitry Andric  let NumMicroOps = 1;
13555f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
13560b57cec5SDimitry Andric}
13570b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
13580b57cec5SDimitry Andric
13590b57cec5SDimitry Andricdef BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
13600b57cec5SDimitry Andric  let Latency = 20;
13610b57cec5SDimitry Andric  let NumMicroOps = 8;
13625f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,1,1,1,2];
13630b57cec5SDimitry Andric}
13640b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>;
13650b57cec5SDimitry Andric
13660b57cec5SDimitry Andricdef BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
13670b57cec5SDimitry Andric  let Latency = 21;
13680b57cec5SDimitry Andric  let NumMicroOps = 2;
13695f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
13700b57cec5SDimitry Andric}
13710b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>;
13720b57cec5SDimitry Andric
13730b57cec5SDimitry Andricdef BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
13740b57cec5SDimitry Andric  let Latency = 21;
13750b57cec5SDimitry Andric  let NumMicroOps = 19;
13765f757f3fSDimitry Andric  let ReleaseAtCycles = [2,1,4,1,1,4,6];
13770b57cec5SDimitry Andric}
13780b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>;
13790b57cec5SDimitry Andric
13800b57cec5SDimitry Andricdef BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
13810b57cec5SDimitry Andric  let Latency = 22;
13820b57cec5SDimitry Andric  let NumMicroOps = 18;
13835f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,16];
13840b57cec5SDimitry Andric}
13850b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup172], (instrs POPF64)>;
13860b57cec5SDimitry Andric
13870b57cec5SDimitry Andricdef BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
13880b57cec5SDimitry Andric  let Latency = 23;
13890b57cec5SDimitry Andric  let NumMicroOps = 19;
13905f757f3fSDimitry Andric  let ReleaseAtCycles = [3,1,15];
13910b57cec5SDimitry Andric}
13920b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
13930b57cec5SDimitry Andric
13940b57cec5SDimitry Andricdef BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
13950b57cec5SDimitry Andric  let Latency = 24;
13960b57cec5SDimitry Andric  let NumMicroOps = 3;
13975f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
13980b57cec5SDimitry Andric}
13990b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>;
14000b57cec5SDimitry Andric
14010b57cec5SDimitry Andricdef BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
14020b57cec5SDimitry Andric  let Latency = 26;
14030b57cec5SDimitry Andric  let NumMicroOps = 2;
14045f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
14050b57cec5SDimitry Andric}
14060b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>;
14070b57cec5SDimitry Andric
14080b57cec5SDimitry Andricdef BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
14090b57cec5SDimitry Andric  let Latency = 29;
14100b57cec5SDimitry Andric  let NumMicroOps = 3;
14115f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
14120b57cec5SDimitry Andric}
14130b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>;
14140b57cec5SDimitry Andric
14150b57cec5SDimitry Andricdef BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
14165ffd83dbSDimitry Andric  let Latency = 17;
14170b57cec5SDimitry Andric  let NumMicroOps = 7;
14185f757f3fSDimitry Andric  let ReleaseAtCycles = [1,3,2,1];
14190b57cec5SDimitry Andric}
14205ffd83dbSDimitry Andricdef: InstRW<[BWWriteResGroup183_1], (instrs VGATHERDPDrm, VPGATHERDQrm,
14215ffd83dbSDimitry Andric                                            VGATHERQPDrm, VPGATHERQQrm)>;
14220b57cec5SDimitry Andric
14230b57cec5SDimitry Andricdef BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
14245ffd83dbSDimitry Andric  let Latency = 18;
14250b57cec5SDimitry Andric  let NumMicroOps = 9;
14265f757f3fSDimitry Andric  let ReleaseAtCycles = [1,3,4,1];
14270b57cec5SDimitry Andric}
14285ffd83dbSDimitry Andricdef: InstRW<[BWWriteResGroup183_2], (instrs VGATHERDPDYrm, VPGATHERDQYrm,
14295ffd83dbSDimitry Andric                                            VGATHERQPDYrm, VPGATHERQQYrm)>;
14300b57cec5SDimitry Andric
14310b57cec5SDimitry Andricdef BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
14325ffd83dbSDimitry Andric  let Latency = 19;
14330b57cec5SDimitry Andric  let NumMicroOps = 9;
14345f757f3fSDimitry Andric  let ReleaseAtCycles = [1,5,2,1];
14350b57cec5SDimitry Andric}
14365ffd83dbSDimitry Andricdef: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSrm, VPGATHERQDrm)>;
14370b57cec5SDimitry Andric
14380b57cec5SDimitry Andricdef BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
14395ffd83dbSDimitry Andric  let Latency = 19;
14405ffd83dbSDimitry Andric  let NumMicroOps = 10;
14415f757f3fSDimitry Andric  let ReleaseAtCycles = [1,4,4,1];
14420b57cec5SDimitry Andric}
14435ffd83dbSDimitry Andricdef: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPSrm, VPGATHERDDrm,
14445ffd83dbSDimitry Andric                                            VGATHERQPSYrm, VPGATHERQDYrm)>;
14450b57cec5SDimitry Andric
14460b57cec5SDimitry Andricdef BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
14475ffd83dbSDimitry Andric  let Latency = 21;
14480b57cec5SDimitry Andric  let NumMicroOps = 14;
14495f757f3fSDimitry Andric  let ReleaseAtCycles = [1,4,8,1];
14500b57cec5SDimitry Andric}
14515ffd83dbSDimitry Andricdef: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPSYrm, VPGATHERDDYrm)>;
14520b57cec5SDimitry Andric
14530b57cec5SDimitry Andricdef BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
14540b57cec5SDimitry Andric  let Latency = 29;
14550b57cec5SDimitry Andric  let NumMicroOps = 27;
14565f757f3fSDimitry Andric  let ReleaseAtCycles = [1,5,1,1,19];
14570b57cec5SDimitry Andric}
14580b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>;
14590b57cec5SDimitry Andric
14600b57cec5SDimitry Andricdef BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
14610b57cec5SDimitry Andric  let Latency = 30;
14620b57cec5SDimitry Andric  let NumMicroOps = 28;
14635f757f3fSDimitry Andric  let ReleaseAtCycles = [1,6,1,1,19];
14640b57cec5SDimitry Andric}
14650b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup186], (instrs XSAVE)>;
14660b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
14670b57cec5SDimitry Andric
14680b57cec5SDimitry Andricdef BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
14690b57cec5SDimitry Andric  let Latency = 34;
14700b57cec5SDimitry Andric  let NumMicroOps = 23;
14715f757f3fSDimitry Andric  let ReleaseAtCycles = [1,5,3,4,10];
14720b57cec5SDimitry Andric}
14730b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri",
14740b57cec5SDimitry Andric                                             "IN(8|16|32)rr")>;
14750b57cec5SDimitry Andric
14760b57cec5SDimitry Andricdef BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
14770b57cec5SDimitry Andric  let Latency = 35;
14780b57cec5SDimitry Andric  let NumMicroOps = 23;
14795f757f3fSDimitry Andric  let ReleaseAtCycles = [1,5,2,1,4,10];
14800b57cec5SDimitry Andric}
14810b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir",
14820b57cec5SDimitry Andric                                             "OUT(8|16|32)rr")>;
14830b57cec5SDimitry Andric
14840b57cec5SDimitry Andricdef BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
14850b57cec5SDimitry Andric  let Latency = 42;
14860b57cec5SDimitry Andric  let NumMicroOps = 22;
14875f757f3fSDimitry Andric  let ReleaseAtCycles = [2,20];
14880b57cec5SDimitry Andric}
14890b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
14900b57cec5SDimitry Andric
14910b57cec5SDimitry Andricdef BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
14920b57cec5SDimitry Andric  let Latency = 60;
14930b57cec5SDimitry Andric  let NumMicroOps = 64;
14945f757f3fSDimitry Andric  let ReleaseAtCycles = [2,2,8,1,10,2,39];
14950b57cec5SDimitry Andric}
14960b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>;
14970b57cec5SDimitry Andric
14980b57cec5SDimitry Andricdef BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
14990b57cec5SDimitry Andric  let Latency = 63;
15000b57cec5SDimitry Andric  let NumMicroOps = 88;
15015f757f3fSDimitry Andric  let ReleaseAtCycles = [4,4,31,1,2,1,45];
15020b57cec5SDimitry Andric}
15030b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
15040b57cec5SDimitry Andric
15050b57cec5SDimitry Andricdef BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
15060b57cec5SDimitry Andric  let Latency = 63;
15070b57cec5SDimitry Andric  let NumMicroOps = 90;
15085f757f3fSDimitry Andric  let ReleaseAtCycles = [4,2,33,1,2,1,47];
15090b57cec5SDimitry Andric}
15100b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
15110b57cec5SDimitry Andric
15120b57cec5SDimitry Andricdef BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
15130b57cec5SDimitry Andric  let Latency = 75;
15140b57cec5SDimitry Andric  let NumMicroOps = 15;
15155f757f3fSDimitry Andric  let ReleaseAtCycles = [6,3,6];
15160b57cec5SDimitry Andric}
15170b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup200], (instrs FNINIT)>;
15180b57cec5SDimitry Andric
15190b57cec5SDimitry Andricdef BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
15200b57cec5SDimitry Andric  let Latency = 115;
15210b57cec5SDimitry Andric  let NumMicroOps = 100;
15225f757f3fSDimitry Andric  let ReleaseAtCycles = [9,9,11,8,1,11,21,30];
15230b57cec5SDimitry Andric}
15240b57cec5SDimitry Andricdef: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>;
15250b57cec5SDimitry Andric
15260b57cec5SDimitry Andricdef: InstRW<[WriteZero], (instrs CLC)>;
15270b57cec5SDimitry Andric
15280b57cec5SDimitry Andric
15295ffd83dbSDimitry Andric// Instruction variants handled by the renamer. These might not need execution
15300b57cec5SDimitry Andric// ports in certain conditions.
15310b57cec5SDimitry Andric// See Agner's Fog "The microarchitecture of Intel, AMD and VIA CPUs",
15320b57cec5SDimitry Andric// section "Haswell and Broadwell Pipeline" > "Register allocation and
15330b57cec5SDimitry Andric// renaming".
15340b57cec5SDimitry Andric// These can be investigated with llvm-exegesis, e.g.
15350b57cec5SDimitry Andric// echo 'pxor %mm0, %mm0' | /tmp/llvm-exegesis -mode=uops -snippets-file=-
15360b57cec5SDimitry Andric// echo 'vxorpd %xmm0, %xmm0, %xmm1' | /tmp/llvm-exegesis -mode=uops -snippets-file=-
15370b57cec5SDimitry Andric
15380b57cec5SDimitry Andricdef BWWriteZeroLatency : SchedWriteRes<[]> {
15390b57cec5SDimitry Andric  let Latency = 0;
15400b57cec5SDimitry Andric}
15410b57cec5SDimitry Andric
15420b57cec5SDimitry Andricdef BWWriteZeroIdiom : SchedWriteVariant<[
15430b57cec5SDimitry Andric    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
15440b57cec5SDimitry Andric    SchedVar<NoSchedPred,                          [WriteALU]>
15450b57cec5SDimitry Andric]>;
15460b57cec5SDimitry Andricdef : InstRW<[BWWriteZeroIdiom], (instrs SUB32rr, SUB64rr,
15470b57cec5SDimitry Andric                                         XOR32rr, XOR64rr)>;
15480b57cec5SDimitry Andric
15490b57cec5SDimitry Andricdef BWWriteFZeroIdiom : SchedWriteVariant<[
15500b57cec5SDimitry Andric    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
15510b57cec5SDimitry Andric    SchedVar<NoSchedPred,                          [WriteFLogic]>
15520b57cec5SDimitry Andric]>;
15530b57cec5SDimitry Andricdef : InstRW<[BWWriteFZeroIdiom], (instrs XORPSrr, VXORPSrr, XORPDrr,
15540b57cec5SDimitry Andric                                          VXORPDrr)>;
15550b57cec5SDimitry Andric
15560b57cec5SDimitry Andricdef BWWriteFZeroIdiomY : SchedWriteVariant<[
15570b57cec5SDimitry Andric    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
15580b57cec5SDimitry Andric    SchedVar<NoSchedPred,                          [WriteFLogicY]>
15590b57cec5SDimitry Andric]>;
15600b57cec5SDimitry Andricdef : InstRW<[BWWriteFZeroIdiomY], (instrs VXORPSYrr, VXORPDYrr)>;
15610b57cec5SDimitry Andric
15620b57cec5SDimitry Andricdef BWWriteVZeroIdiomLogicX : SchedWriteVariant<[
15630b57cec5SDimitry Andric    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
15640b57cec5SDimitry Andric    SchedVar<NoSchedPred,                          [WriteVecLogicX]>
15650b57cec5SDimitry Andric]>;
15660b57cec5SDimitry Andricdef : InstRW<[BWWriteVZeroIdiomLogicX], (instrs PXORrr, VPXORrr)>;
15670b57cec5SDimitry Andric
15680b57cec5SDimitry Andricdef BWWriteVZeroIdiomLogicY : SchedWriteVariant<[
15690b57cec5SDimitry Andric    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
15700b57cec5SDimitry Andric    SchedVar<NoSchedPred,                          [WriteVecLogicY]>
15710b57cec5SDimitry Andric]>;
15720b57cec5SDimitry Andricdef : InstRW<[BWWriteVZeroIdiomLogicY], (instrs VPXORYrr)>;
15730b57cec5SDimitry Andric
15740b57cec5SDimitry Andricdef BWWriteVZeroIdiomALUX : SchedWriteVariant<[
15750b57cec5SDimitry Andric    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
15760b57cec5SDimitry Andric    SchedVar<NoSchedPred,                          [WriteVecALUX]>
15770b57cec5SDimitry Andric]>;
15780b57cec5SDimitry Andricdef : InstRW<[BWWriteVZeroIdiomALUX], (instrs PSUBBrr, VPSUBBrr,
15790b57cec5SDimitry Andric                                              PSUBDrr, VPSUBDrr,
15800b57cec5SDimitry Andric                                              PSUBQrr, VPSUBQrr,
15810b57cec5SDimitry Andric                                              PSUBWrr, VPSUBWrr,
15820b57cec5SDimitry Andric                                              PCMPGTBrr, VPCMPGTBrr,
15830b57cec5SDimitry Andric                                              PCMPGTDrr, VPCMPGTDrr,
15840b57cec5SDimitry Andric                                              PCMPGTWrr, VPCMPGTWrr)>;
15850b57cec5SDimitry Andric
15860b57cec5SDimitry Andricdef BWWriteVZeroIdiomALUY : SchedWriteVariant<[
15870b57cec5SDimitry Andric    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
15880b57cec5SDimitry Andric    SchedVar<NoSchedPred,                          [WriteVecALUY]>
15890b57cec5SDimitry Andric]>;
15900b57cec5SDimitry Andricdef : InstRW<[BWWriteVZeroIdiomALUY], (instrs VPSUBBYrr,
15910b57cec5SDimitry Andric                                              VPSUBDYrr,
15920b57cec5SDimitry Andric                                              VPSUBQYrr,
15930b57cec5SDimitry Andric                                              VPSUBWYrr,
15940b57cec5SDimitry Andric                                              VPCMPGTBYrr,
15950b57cec5SDimitry Andric                                              VPCMPGTDYrr,
15960b57cec5SDimitry Andric                                              VPCMPGTWYrr)>;
15970b57cec5SDimitry Andric
15980b57cec5SDimitry Andricdef BWWritePCMPGTQ : SchedWriteRes<[BWPort0]> {
15990b57cec5SDimitry Andric  let Latency = 5;
16000b57cec5SDimitry Andric  let NumMicroOps = 1;
16015f757f3fSDimitry Andric  let ReleaseAtCycles = [1];
16020b57cec5SDimitry Andric}
16030b57cec5SDimitry Andric
16040b57cec5SDimitry Andricdef BWWriteVZeroIdiomPCMPGTQ : SchedWriteVariant<[
16050b57cec5SDimitry Andric    SchedVar<MCSchedPredicate<ZeroIdiomPredicate>, [BWWriteZeroLatency]>,
16060b57cec5SDimitry Andric    SchedVar<NoSchedPred,                          [BWWritePCMPGTQ]>
16070b57cec5SDimitry Andric]>;
16080b57cec5SDimitry Andricdef : InstRW<[BWWriteVZeroIdiomPCMPGTQ], (instrs PCMPGTQrr, VPCMPGTQrr,
16090b57cec5SDimitry Andric                                                 VPCMPGTQYrr)>;
16100b57cec5SDimitry Andric
16110b57cec5SDimitry Andric
16120b57cec5SDimitry Andric// CMOVs that use both Z and C flag require an extra uop.
16130b57cec5SDimitry Andricdef BWWriteCMOVA_CMOVBErr : SchedWriteRes<[BWPort06,BWPort0156]> {
16140b57cec5SDimitry Andric  let Latency = 2;
16155f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
16160b57cec5SDimitry Andric  let NumMicroOps = 2;
16170b57cec5SDimitry Andric}
16180b57cec5SDimitry Andric
16190b57cec5SDimitry Andricdef BWWriteCMOVA_CMOVBErm : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
16200b57cec5SDimitry Andric  let Latency = 7;
16215f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1];
16220b57cec5SDimitry Andric  let NumMicroOps = 3;
16230b57cec5SDimitry Andric}
16240b57cec5SDimitry Andric
16250b57cec5SDimitry Andricdef BWCMOVA_CMOVBErr :  SchedWriteVariant<[
16260b57cec5SDimitry Andric  SchedVar<MCSchedPredicate<IsCMOVArr_Or_CMOVBErr>, [BWWriteCMOVA_CMOVBErr]>,
16270b57cec5SDimitry Andric  SchedVar<NoSchedPred,                             [WriteCMOV]>
16280b57cec5SDimitry Andric]>;
16290b57cec5SDimitry Andric
16300b57cec5SDimitry Andricdef BWCMOVA_CMOVBErm :  SchedWriteVariant<[
16310b57cec5SDimitry Andric  SchedVar<MCSchedPredicate<IsCMOVArm_Or_CMOVBErm>, [BWWriteCMOVA_CMOVBErm]>,
16320b57cec5SDimitry Andric  SchedVar<NoSchedPred,                             [WriteCMOV.Folded]>
16330b57cec5SDimitry Andric]>;
16340b57cec5SDimitry Andric
16350b57cec5SDimitry Andricdef : InstRW<[BWCMOVA_CMOVBErr], (instrs CMOV16rr, CMOV32rr, CMOV64rr)>;
16360b57cec5SDimitry Andricdef : InstRW<[BWCMOVA_CMOVBErm], (instrs CMOV16rm, CMOV32rm, CMOV64rm)>;
16370b57cec5SDimitry Andric
16380b57cec5SDimitry Andric// SETCCs that use both Z and C flag require an extra uop.
16390b57cec5SDimitry Andricdef BWWriteSETA_SETBEr : SchedWriteRes<[BWPort06,BWPort0156]> {
16400b57cec5SDimitry Andric  let Latency = 2;
16415f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1];
16420b57cec5SDimitry Andric  let NumMicroOps = 2;
16430b57cec5SDimitry Andric}
16440b57cec5SDimitry Andric
16450b57cec5SDimitry Andricdef BWWriteSETA_SETBEm : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
16460b57cec5SDimitry Andric  let Latency = 3;
16475f757f3fSDimitry Andric  let ReleaseAtCycles = [1,1,1,1];
16480b57cec5SDimitry Andric  let NumMicroOps = 4;
16490b57cec5SDimitry Andric}
16500b57cec5SDimitry Andric
16510b57cec5SDimitry Andricdef BWSETA_SETBErr :  SchedWriteVariant<[
16520b57cec5SDimitry Andric  SchedVar<MCSchedPredicate<IsSETAr_Or_SETBEr>, [BWWriteSETA_SETBEr]>,
16530b57cec5SDimitry Andric  SchedVar<NoSchedPred,                         [WriteSETCC]>
16540b57cec5SDimitry Andric]>;
16550b57cec5SDimitry Andric
16560b57cec5SDimitry Andricdef BWSETA_SETBErm :  SchedWriteVariant<[
16570b57cec5SDimitry Andric  SchedVar<MCSchedPredicate<IsSETAm_Or_SETBEm>, [BWWriteSETA_SETBEm]>,
16580b57cec5SDimitry Andric  SchedVar<NoSchedPred,                         [WriteSETCCStore]>
16590b57cec5SDimitry Andric]>;
16600b57cec5SDimitry Andric
16610b57cec5SDimitry Andricdef : InstRW<[BWSETA_SETBErr], (instrs SETCCr)>;
16620b57cec5SDimitry Andricdef : InstRW<[BWSETA_SETBErm], (instrs SETCCm)>;
16630b57cec5SDimitry Andric
166404eeddc0SDimitry Andric///////////////////////////////////////////////////////////////////////////////
166504eeddc0SDimitry Andric// Dependency breaking instructions.
166604eeddc0SDimitry Andric///////////////////////////////////////////////////////////////////////////////
166704eeddc0SDimitry Andric
166804eeddc0SDimitry Andricdef : IsZeroIdiomFunction<[
166904eeddc0SDimitry Andric  // GPR Zero-idioms.
167004eeddc0SDimitry Andric  DepBreakingClass<[ SUB32rr, SUB64rr, XOR32rr, XOR64rr ], ZeroIdiomPredicate>,
167104eeddc0SDimitry Andric
167204eeddc0SDimitry Andric  // SSE Zero-idioms.
167304eeddc0SDimitry Andric  DepBreakingClass<[
167404eeddc0SDimitry Andric    // fp variants.
167504eeddc0SDimitry Andric    XORPSrr, XORPDrr,
167604eeddc0SDimitry Andric
167704eeddc0SDimitry Andric    // int variants.
167804eeddc0SDimitry Andric    PXORrr,
167904eeddc0SDimitry Andric    PSUBBrr, PSUBWrr, PSUBDrr, PSUBQrr,
168004eeddc0SDimitry Andric    PCMPGTBrr, PCMPGTDrr, PCMPGTQrr, PCMPGTWrr
168104eeddc0SDimitry Andric  ], ZeroIdiomPredicate>,
168204eeddc0SDimitry Andric
168304eeddc0SDimitry Andric  // AVX Zero-idioms.
168404eeddc0SDimitry Andric  DepBreakingClass<[
168504eeddc0SDimitry Andric    // xmm fp variants.
168604eeddc0SDimitry Andric    VXORPSrr, VXORPDrr,
168704eeddc0SDimitry Andric
168804eeddc0SDimitry Andric    // xmm int variants.
168904eeddc0SDimitry Andric    VPXORrr,
169004eeddc0SDimitry Andric    VPSUBBrr, VPSUBWrr, VPSUBDrr, VPSUBQrr,
169104eeddc0SDimitry Andric    VPCMPGTBrr, VPCMPGTWrr, VPCMPGTDrr, VPCMPGTQrr,
169204eeddc0SDimitry Andric
169304eeddc0SDimitry Andric    // ymm variants.
169404eeddc0SDimitry Andric    VXORPSYrr, VXORPDYrr, VPXORYrr,
169504eeddc0SDimitry Andric    VPSUBBYrr, VPSUBWYrr, VPSUBDYrr, VPSUBQYrr,
169604eeddc0SDimitry Andric    VPCMPGTBYrr, VPCMPGTWYrr, VPCMPGTDYrr, VPCMPGTQYrr
169704eeddc0SDimitry Andric  ], ZeroIdiomPredicate>,
169804eeddc0SDimitry Andric]>;
169904eeddc0SDimitry Andric
17000b57cec5SDimitry Andric} // SchedModel
1701