xref: /freebsd-src/contrib/llvm-project/llvm/lib/Target/X86/X86InstrSystem.td (revision 0fca6ea1d4eea4c934cfff25ac9ee8ad6fe95583)
10b57cec5SDimitry Andric//===-- X86InstrSystem.td - System Instructions ------------*- tablegen -*-===//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric//
90b57cec5SDimitry Andric// This file describes the X86 instructions that are generally used in
100b57cec5SDimitry Andric// privileged modes.  These are not typically used by the compiler, but are
110b57cec5SDimitry Andric// supported for the assembler and disassembler.
120b57cec5SDimitry Andric//
130b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
140b57cec5SDimitry Andric
150b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
160b57cec5SDimitry Andriclet Defs = [RAX, RDX] in
170b57cec5SDimitry Andricdef RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", []>, TB;
180b57cec5SDimitry Andric
190b57cec5SDimitry Andriclet Defs = [RAX, RCX, RDX] in
200b57cec5SDimitry Andricdef RDTSCP : I<0x01, MRM_F9, (outs), (ins), "rdtscp", []>, TB;
210b57cec5SDimitry Andric
220b57cec5SDimitry Andric// CPU flow control instructions
230b57cec5SDimitry Andric
240b57cec5SDimitry Andriclet mayLoad = 1, mayStore = 0, hasSideEffects = 1, isTrap = 1 in {
250b57cec5SDimitry Andric  def TRAP    : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
265ffd83dbSDimitry Andric
275ffd83dbSDimitry Andric  def UD1Wm   : I<0xB9, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
2881ad6265SDimitry Andric                  "ud1{w}\t{$src2, $src1|$src1, $src2}", []>, TB, OpSize16;
295ffd83dbSDimitry Andric  def UD1Lm   : I<0xB9, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
3081ad6265SDimitry Andric                  "ud1{l}\t{$src2, $src1|$src1, $src2}", []>, TB, OpSize32;
315ffd83dbSDimitry Andric  def UD1Qm   : RI<0xB9, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
3281ad6265SDimitry Andric                   "ud1{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
335ffd83dbSDimitry Andric
345ffd83dbSDimitry Andric  def UD1Wr   : I<0xB9, MRMSrcReg, (outs), (ins GR16:$src1, GR16:$src2),
3581ad6265SDimitry Andric                  "ud1{w}\t{$src2, $src1|$src1, $src2}", []>, TB, OpSize16;
365ffd83dbSDimitry Andric  def UD1Lr   : I<0xB9, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
3781ad6265SDimitry Andric                  "ud1{l}\t{$src2, $src1|$src1, $src2}", []>, TB, OpSize32;
385ffd83dbSDimitry Andric  def UD1Qr   : RI<0xB9, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
3981ad6265SDimitry Andric                   "ud1{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
400b57cec5SDimitry Andric}
410b57cec5SDimitry Andric
42fe6060f1SDimitry Andriclet isTerminator = 1 in
430b57cec5SDimitry Andric  def HLT : I<0xF4, RawFrm, (outs), (ins), "hlt", []>;
440b57cec5SDimitry Andricdef RSM : I<0xAA, RawFrm, (outs), (ins), "rsm", []>, TB;
450b57cec5SDimitry Andric
460b57cec5SDimitry Andric// Interrupt and SysCall Instructions.
470b57cec5SDimitry Andriclet Uses = [EFLAGS] in
480b57cec5SDimitry Andric  def INTO : I<0xce, RawFrm, (outs), (ins), "into", []>, Requires<[Not64BitMode]>;
490b57cec5SDimitry Andric
500b57cec5SDimitry Andricdef INT3 : I<0xcc, RawFrm, (outs), (ins), "int3", [(int_x86_int (i8 3))]>;
510b57cec5SDimitry Andric
52e8d8bef9SDimitry Andricdef UBSAN_UD1 : PseudoI<(outs), (ins i32imm:$kind), [(ubsantrap (i32 timm:$kind))]>;
530b57cec5SDimitry Andric// The long form of "int $3" turns into int3 as a size optimization.
540b57cec5SDimitry Andric// FIXME: This doesn't work because InstAlias can't match immediate constants.
550b57cec5SDimitry Andric//def : InstAlias<"int\t$3", (INT3)>;
560b57cec5SDimitry Andric
570b57cec5SDimitry Andricdef INT : Ii8<0xcd, RawFrm, (outs), (ins u8imm:$trap), "int\t$trap",
588bcb0991SDimitry Andric              [(int_x86_int timm:$trap)]>;
590b57cec5SDimitry Andric
600b57cec5SDimitry Andric
610b57cec5SDimitry Andricdef SYSCALL  : I<0x05, RawFrm, (outs), (ins), "syscall", []>, TB;
620b57cec5SDimitry Andricdef SYSRET   : I<0x07, RawFrm, (outs), (ins), "sysret{l}", []>, TB;
630b57cec5SDimitry Andricdef SYSRET64 :RI<0x07, RawFrm, (outs), (ins), "sysretq", []>, TB,
640b57cec5SDimitry Andric               Requires<[In64BitMode]>;
650b57cec5SDimitry Andric
660b57cec5SDimitry Andricdef SYSENTER : I<0x34, RawFrm, (outs), (ins), "sysenter", []>, TB;
670b57cec5SDimitry Andric
680b57cec5SDimitry Andricdef SYSEXIT   : I<0x35, RawFrm, (outs), (ins), "sysexit{l}", []>, TB;
690b57cec5SDimitry Andricdef SYSEXIT64 :RI<0x35, RawFrm, (outs), (ins), "sysexitq", []>, TB,
700b57cec5SDimitry Andric                  Requires<[In64BitMode]>;
71*0fca6ea1SDimitry Andric
72*0fca6ea1SDimitry Andric// FRED Instructions
73*0fca6ea1SDimitry Andriclet hasSideEffects = 1, Defs = [RSP, EFLAGS] in {
74*0fca6ea1SDimitry Andric  def ERETS: I<0x01, MRM_CA, (outs), (ins), "erets",
75*0fca6ea1SDimitry Andric              []>, TB, XD, Requires<[In64BitMode]>;
76*0fca6ea1SDimitry Andric  def ERETU: I<0x01, MRM_CA, (outs), (ins), "eretu",
77*0fca6ea1SDimitry Andric              []>, TB, XS, Requires<[In64BitMode]>;
78*0fca6ea1SDimitry Andric} // hasSideEffects = 1, Defs = [RSP, EFLAGS]
790b57cec5SDimitry Andric} // SchedRW
800b57cec5SDimitry Andric
810b57cec5SDimitry Andricdef : Pat<(debugtrap),
8281ad6265SDimitry Andric          (INT3)>, Requires<[NotPS]>;
830b57cec5SDimitry Andricdef : Pat<(debugtrap),
8481ad6265SDimitry Andric          (INT (i8 0x41))>, Requires<[IsPS]>;
850b57cec5SDimitry Andric
860b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
870b57cec5SDimitry Andric//  Input/Output Instructions.
880b57cec5SDimitry Andric//
890b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
900b57cec5SDimitry Andriclet Defs = [AL], Uses = [DX] in
910b57cec5SDimitry Andricdef IN8rr  : I<0xEC, RawFrm, (outs), (ins), "in{b}\t{%dx, %al|al, dx}", []>;
920b57cec5SDimitry Andriclet Defs = [AX], Uses = [DX] in
930b57cec5SDimitry Andricdef IN16rr : I<0xED, RawFrm, (outs), (ins), "in{w}\t{%dx, %ax|ax, dx}", []>,
940b57cec5SDimitry Andric               OpSize16;
950b57cec5SDimitry Andriclet Defs = [EAX], Uses = [DX] in
960b57cec5SDimitry Andricdef IN32rr : I<0xED, RawFrm, (outs), (ins), "in{l}\t{%dx, %eax|eax, dx}", []>,
970b57cec5SDimitry Andric               OpSize32;
980b57cec5SDimitry Andric
990b57cec5SDimitry Andriclet Defs = [AL] in
1000b57cec5SDimitry Andricdef IN8ri  : Ii8<0xE4, RawFrm, (outs), (ins u8imm:$port),
1010b57cec5SDimitry Andric                 "in{b}\t{$port, %al|al, $port}", []>;
1020b57cec5SDimitry Andriclet Defs = [AX] in
1030b57cec5SDimitry Andricdef IN16ri : Ii8<0xE5, RawFrm, (outs), (ins u8imm:$port),
1040b57cec5SDimitry Andric                 "in{w}\t{$port, %ax|ax, $port}", []>, OpSize16;
1050b57cec5SDimitry Andriclet Defs = [EAX] in
1060b57cec5SDimitry Andricdef IN32ri : Ii8<0xE5, RawFrm, (outs), (ins u8imm:$port),
1070b57cec5SDimitry Andric                 "in{l}\t{$port, %eax|eax, $port}", []>, OpSize32;
1080b57cec5SDimitry Andric
1090b57cec5SDimitry Andriclet Uses = [DX, AL] in
1100b57cec5SDimitry Andricdef OUT8rr  : I<0xEE, RawFrm, (outs), (ins), "out{b}\t{%al, %dx|dx, al}", []>;
1110b57cec5SDimitry Andriclet Uses = [DX, AX] in
1120b57cec5SDimitry Andricdef OUT16rr : I<0xEF, RawFrm, (outs), (ins), "out{w}\t{%ax, %dx|dx, ax}", []>,
1130b57cec5SDimitry Andric                OpSize16;
1140b57cec5SDimitry Andriclet Uses = [DX, EAX] in
1150b57cec5SDimitry Andricdef OUT32rr : I<0xEF, RawFrm, (outs), (ins), "out{l}\t{%eax, %dx|dx, eax}", []>,
1160b57cec5SDimitry Andric                OpSize32;
1170b57cec5SDimitry Andric
1180b57cec5SDimitry Andriclet Uses = [AL] in
1190b57cec5SDimitry Andricdef OUT8ir  : Ii8<0xE6, RawFrm, (outs), (ins u8imm:$port),
1200b57cec5SDimitry Andric                   "out{b}\t{%al, $port|$port, al}", []>;
1210b57cec5SDimitry Andriclet Uses = [AX] in
1220b57cec5SDimitry Andricdef OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins u8imm:$port),
1230b57cec5SDimitry Andric                   "out{w}\t{%ax, $port|$port, ax}", []>, OpSize16;
1240b57cec5SDimitry Andriclet Uses = [EAX] in
1250b57cec5SDimitry Andricdef OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins u8imm:$port),
1260b57cec5SDimitry Andric                  "out{l}\t{%eax, $port|$port, eax}", []>, OpSize32;
1270b57cec5SDimitry Andric
1280b57cec5SDimitry Andric} // SchedRW
1290b57cec5SDimitry Andric
1300b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1310b57cec5SDimitry Andric// Moves to and from debug registers
1320b57cec5SDimitry Andric
1330b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
1340b57cec5SDimitry Andricdef MOV32rd : I<0x21, MRMDestReg, (outs GR32:$dst), (ins DEBUG_REG:$src),
1350b57cec5SDimitry Andric                "mov{l}\t{$src, $dst|$dst, $src}", []>, TB,
1360b57cec5SDimitry Andric                Requires<[Not64BitMode]>;
1370b57cec5SDimitry Andricdef MOV64rd : I<0x21, MRMDestReg, (outs GR64:$dst), (ins DEBUG_REG:$src),
1380b57cec5SDimitry Andric                "mov{q}\t{$src, $dst|$dst, $src}", []>, TB,
1390b57cec5SDimitry Andric                Requires<[In64BitMode]>;
1400b57cec5SDimitry Andric
1410b57cec5SDimitry Andricdef MOV32dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR32:$src),
1420b57cec5SDimitry Andric                "mov{l}\t{$src, $dst|$dst, $src}", []>, TB,
1430b57cec5SDimitry Andric                Requires<[Not64BitMode]>;
1440b57cec5SDimitry Andricdef MOV64dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR64:$src),
1450b57cec5SDimitry Andric                "mov{q}\t{$src, $dst|$dst, $src}", []>, TB,
1460b57cec5SDimitry Andric                Requires<[In64BitMode]>;
1470b57cec5SDimitry Andric} // SchedRW
1480b57cec5SDimitry Andric
1490b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1500b57cec5SDimitry Andric// Moves to and from control registers
1510b57cec5SDimitry Andric
1520b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
1530b57cec5SDimitry Andricdef MOV32rc : I<0x20, MRMDestReg, (outs GR32:$dst), (ins CONTROL_REG:$src),
1540b57cec5SDimitry Andric                "mov{l}\t{$src, $dst|$dst, $src}", []>, TB,
1550b57cec5SDimitry Andric                Requires<[Not64BitMode]>;
1560b57cec5SDimitry Andricdef MOV64rc : I<0x20, MRMDestReg, (outs GR64:$dst), (ins CONTROL_REG:$src),
1570b57cec5SDimitry Andric                "mov{q}\t{$src, $dst|$dst, $src}", []>, TB,
1580b57cec5SDimitry Andric                Requires<[In64BitMode]>;
1590b57cec5SDimitry Andric
1600b57cec5SDimitry Andricdef MOV32cr : I<0x22, MRMSrcReg, (outs CONTROL_REG:$dst), (ins GR32:$src),
1610b57cec5SDimitry Andric                "mov{l}\t{$src, $dst|$dst, $src}", []>, TB,
1620b57cec5SDimitry Andric                Requires<[Not64BitMode]>;
1630b57cec5SDimitry Andricdef MOV64cr : I<0x22, MRMSrcReg, (outs CONTROL_REG:$dst), (ins GR64:$src),
1640b57cec5SDimitry Andric                "mov{q}\t{$src, $dst|$dst, $src}", []>, TB,
1650b57cec5SDimitry Andric                Requires<[In64BitMode]>;
1660b57cec5SDimitry Andric} // SchedRW
1670b57cec5SDimitry Andric
1680b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1690b57cec5SDimitry Andric// Segment override instruction prefixes
1700b57cec5SDimitry Andric
1710b57cec5SDimitry Andriclet SchedRW = [WriteNop] in {
1725ffd83dbSDimitry Andricdef CS_PREFIX : I<0x2E, PrefixByte, (outs), (ins), "cs", []>;
1735ffd83dbSDimitry Andricdef SS_PREFIX : I<0x36, PrefixByte, (outs), (ins), "ss", []>;
1745ffd83dbSDimitry Andricdef DS_PREFIX : I<0x3E, PrefixByte, (outs), (ins), "ds", []>;
1755ffd83dbSDimitry Andricdef ES_PREFIX : I<0x26, PrefixByte, (outs), (ins), "es", []>;
1765ffd83dbSDimitry Andricdef FS_PREFIX : I<0x64, PrefixByte, (outs), (ins), "fs", []>;
1775ffd83dbSDimitry Andricdef GS_PREFIX : I<0x65, PrefixByte, (outs), (ins), "gs", []>;
1780b57cec5SDimitry Andric} // SchedRW
1790b57cec5SDimitry Andric
1800b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
181e8d8bef9SDimitry Andric// Address-size override prefixes.
182e8d8bef9SDimitry Andric//
183e8d8bef9SDimitry Andric
184e8d8bef9SDimitry Andriclet SchedRW = [WriteNop] in {
185e8d8bef9SDimitry Andricdef ADDR16_PREFIX : I<0x67, PrefixByte, (outs), (ins), "addr16", []>,
186e8d8bef9SDimitry Andric                      Requires<[In32BitMode]>;
187e8d8bef9SDimitry Andricdef ADDR32_PREFIX : I<0x67, PrefixByte, (outs), (ins), "addr32", []>,
188e8d8bef9SDimitry Andric                      Requires<[In64BitMode]>;
189e8d8bef9SDimitry Andric} // SchedRW
190e8d8bef9SDimitry Andric
191e8d8bef9SDimitry Andric//===----------------------------------------------------------------------===//
1920b57cec5SDimitry Andric// Moves to and from segment registers.
1930b57cec5SDimitry Andric//
1940b57cec5SDimitry Andric
1950b57cec5SDimitry Andriclet SchedRW = [WriteMove] in {
1960b57cec5SDimitry Andricdef MOV16rs : I<0x8C, MRMDestReg, (outs GR16:$dst), (ins SEGMENT_REG:$src),
1970b57cec5SDimitry Andric                "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize16;
1980b57cec5SDimitry Andricdef MOV32rs : I<0x8C, MRMDestReg, (outs GR32:$dst), (ins SEGMENT_REG:$src),
1990b57cec5SDimitry Andric                "mov{l}\t{$src, $dst|$dst, $src}", []>, OpSize32;
2000b57cec5SDimitry Andricdef MOV64rs : RI<0x8C, MRMDestReg, (outs GR64:$dst), (ins SEGMENT_REG:$src),
2010b57cec5SDimitry Andric                 "mov{q}\t{$src, $dst|$dst, $src}", []>;
2020b57cec5SDimitry Andriclet mayStore = 1 in {
2030b57cec5SDimitry Andricdef MOV16ms : I<0x8C, MRMDestMem, (outs), (ins i16mem:$dst, SEGMENT_REG:$src),
2040b57cec5SDimitry Andric                "mov{w}\t{$src, $dst|$dst, $src}", []>;
2050b57cec5SDimitry Andric}
2060b57cec5SDimitry Andricdef MOV16sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR16:$src),
2070b57cec5SDimitry Andric                "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize16;
2080b57cec5SDimitry Andricdef MOV32sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR32:$src),
2090b57cec5SDimitry Andric                "mov{l}\t{$src, $dst|$dst, $src}", []>, OpSize32;
2100b57cec5SDimitry Andricdef MOV64sr : RI<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR64:$src),
2110b57cec5SDimitry Andric                 "mov{q}\t{$src, $dst|$dst, $src}", []>;
2120b57cec5SDimitry Andriclet mayLoad = 1 in {
2130b57cec5SDimitry Andricdef MOV16sm : I<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i16mem:$src),
2140b57cec5SDimitry Andric                "mov{w}\t{$src, $dst|$dst, $src}", []>;
2150b57cec5SDimitry Andric}
2160b57cec5SDimitry Andric} // SchedRW
2170b57cec5SDimitry Andric
2180b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
2190b57cec5SDimitry Andric// Segmentation support instructions.
2200b57cec5SDimitry Andric
2210b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
2220b57cec5SDimitry Andricdef SWAPGS : I<0x01, MRM_F8, (outs), (ins), "swapgs", []>, TB;
223*0fca6ea1SDimitry Andric// LKGS instructions
224*0fca6ea1SDimitry Andriclet hasSideEffects = 1 in {
225*0fca6ea1SDimitry Andric  let mayLoad = 1 in
226*0fca6ea1SDimitry Andric  def LKGS16m : I<0x00, MRM6m, (outs), (ins i16mem:$src), "lkgs\t$src",
227*0fca6ea1SDimitry Andric                  []>, TB, XD, Requires<[In64BitMode]>;
228*0fca6ea1SDimitry Andric  def LKGS16r : I<0x00, MRM6r, (outs), (ins GR16:$src), "lkgs\t$src",
229*0fca6ea1SDimitry Andric                  []>, TB, XD, Requires<[In64BitMode]>;
230*0fca6ea1SDimitry Andric} // hasSideEffects
2310b57cec5SDimitry Andric
232*0fca6ea1SDimitry Andriclet Defs = [EFLAGS] in {
2330b57cec5SDimitry Andriclet mayLoad = 1 in
2340b57cec5SDimitry Andricdef LAR16rm : I<0x02, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
2350b57cec5SDimitry Andric                "lar{w}\t{$src, $dst|$dst, $src}", []>, TB,
23606c3fb27SDimitry Andric                OpSize16;
237590d96feSDimitry Andricdef LAR16rr : I<0x02, MRMSrcReg, (outs GR16:$dst), (ins GR16orGR32orGR64:$src),
2380b57cec5SDimitry Andric                "lar{w}\t{$src, $dst|$dst, $src}", []>, TB,
23906c3fb27SDimitry Andric                OpSize16;
2400b57cec5SDimitry Andric
2410b57cec5SDimitry Andriclet mayLoad = 1 in
2420b57cec5SDimitry Andricdef LAR32rm : I<0x02, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
2430b57cec5SDimitry Andric                "lar{l}\t{$src, $dst|$dst, $src}", []>, TB,
24406c3fb27SDimitry Andric                OpSize32;
245590d96feSDimitry Andricdef LAR32rr : I<0x02, MRMSrcReg, (outs GR32:$dst), (ins GR16orGR32orGR64:$src),
2460b57cec5SDimitry Andric                "lar{l}\t{$src, $dst|$dst, $src}", []>, TB,
24706c3fb27SDimitry Andric                OpSize32;
2480b57cec5SDimitry Andriclet mayLoad = 1 in
2490b57cec5SDimitry Andricdef LAR64rm : RI<0x02, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
25006c3fb27SDimitry Andric                 "lar{q}\t{$src, $dst|$dst, $src}", []>, TB;
251590d96feSDimitry Andricdef LAR64rr : RI<0x02, MRMSrcReg, (outs GR64:$dst), (ins GR16orGR32orGR64:$src),
25206c3fb27SDimitry Andric                 "lar{q}\t{$src, $dst|$dst, $src}", []>, TB;
2530b57cec5SDimitry Andric
2540b57cec5SDimitry Andriclet mayLoad = 1 in
2550b57cec5SDimitry Andricdef LSL16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
2560b57cec5SDimitry Andric                "lsl{w}\t{$src, $dst|$dst, $src}", []>, TB,
25706c3fb27SDimitry Andric                OpSize16;
258590d96feSDimitry Andricdef LSL16rr : I<0x03, MRMSrcReg, (outs GR16:$dst), (ins GR16orGR32orGR64:$src),
2590b57cec5SDimitry Andric                "lsl{w}\t{$src, $dst|$dst, $src}", []>, TB,
26006c3fb27SDimitry Andric                OpSize16;
2610b57cec5SDimitry Andriclet mayLoad = 1 in
2620b57cec5SDimitry Andricdef LSL32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
2630b57cec5SDimitry Andric                "lsl{l}\t{$src, $dst|$dst, $src}", []>, TB,
26406c3fb27SDimitry Andric                OpSize32;
265590d96feSDimitry Andricdef LSL32rr : I<0x03, MRMSrcReg, (outs GR32:$dst), (ins GR16orGR32orGR64:$src),
2660b57cec5SDimitry Andric                "lsl{l}\t{$src, $dst|$dst, $src}", []>, TB,
26706c3fb27SDimitry Andric                OpSize32;
2680b57cec5SDimitry Andriclet mayLoad = 1 in
2690b57cec5SDimitry Andricdef LSL64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
27006c3fb27SDimitry Andric                 "lsl{q}\t{$src, $dst|$dst, $src}", []>, TB;
271590d96feSDimitry Andricdef LSL64rr : RI<0x03, MRMSrcReg, (outs GR64:$dst), (ins GR16orGR32orGR64:$src),
27206c3fb27SDimitry Andric                 "lsl{q}\t{$src, $dst|$dst, $src}", []>, TB;
273*0fca6ea1SDimitry Andric}
2740b57cec5SDimitry Andric
2750b57cec5SDimitry Andricdef INVLPG : I<0x01, MRM7m, (outs), (ins i8mem:$addr), "invlpg\t$addr", []>, TB;
2760b57cec5SDimitry Andric
2770b57cec5SDimitry Andricdef STR16r : I<0x00, MRM1r, (outs GR16:$dst), (ins),
2780b57cec5SDimitry Andric               "str{w}\t$dst", []>, TB, OpSize16;
2790b57cec5SDimitry Andricdef STR32r : I<0x00, MRM1r, (outs GR32:$dst), (ins),
2800b57cec5SDimitry Andric               "str{l}\t$dst", []>, TB, OpSize32;
2810b57cec5SDimitry Andricdef STR64r : RI<0x00, MRM1r, (outs GR64:$dst), (ins),
2820b57cec5SDimitry Andric                "str{q}\t$dst", []>, TB;
2830b57cec5SDimitry Andriclet mayStore = 1 in
2840b57cec5SDimitry Andricdef STRm   : I<0x00, MRM1m, (outs), (ins i16mem:$dst), "str{w}\t$dst", []>, TB;
2850b57cec5SDimitry Andric
28606c3fb27SDimitry Andricdef LTRr : I<0x00, MRM3r, (outs), (ins GR16:$src), "ltr{w}\t$src", []>, TB;
2870b57cec5SDimitry Andriclet mayLoad = 1 in
28806c3fb27SDimitry Andricdef LTRm : I<0x00, MRM3m, (outs), (ins i16mem:$src), "ltr{w}\t$src", []>, TB;
2890b57cec5SDimitry Andric
2900b57cec5SDimitry Andricdef PUSHCS16 : I<0x0E, RawFrm, (outs), (ins), "push{w}\t{%cs|cs}", []>,
2910b57cec5SDimitry Andric                 OpSize16, Requires<[Not64BitMode]>;
2920b57cec5SDimitry Andricdef PUSHCS32 : I<0x0E, RawFrm, (outs), (ins), "push{l}\t{%cs|cs}", []>,
2930b57cec5SDimitry Andric                 OpSize32, Requires<[Not64BitMode]>;
2940b57cec5SDimitry Andricdef PUSHSS16 : I<0x16, RawFrm, (outs), (ins), "push{w}\t{%ss|ss}", []>,
2950b57cec5SDimitry Andric                 OpSize16, Requires<[Not64BitMode]>;
2960b57cec5SDimitry Andricdef PUSHSS32 : I<0x16, RawFrm, (outs), (ins), "push{l}\t{%ss|ss}", []>,
2970b57cec5SDimitry Andric                 OpSize32, Requires<[Not64BitMode]>;
2980b57cec5SDimitry Andricdef PUSHDS16 : I<0x1E, RawFrm, (outs), (ins), "push{w}\t{%ds|ds}", []>,
2990b57cec5SDimitry Andric                 OpSize16, Requires<[Not64BitMode]>;
3000b57cec5SDimitry Andricdef PUSHDS32 : I<0x1E, RawFrm, (outs), (ins), "push{l}\t{%ds|ds}", []>,
3010b57cec5SDimitry Andric                 OpSize32, Requires<[Not64BitMode]>;
3020b57cec5SDimitry Andricdef PUSHES16 : I<0x06, RawFrm, (outs), (ins), "push{w}\t{%es|es}", []>,
3030b57cec5SDimitry Andric                 OpSize16, Requires<[Not64BitMode]>;
3040b57cec5SDimitry Andricdef PUSHES32 : I<0x06, RawFrm, (outs), (ins), "push{l}\t{%es|es}", []>,
3050b57cec5SDimitry Andric                 OpSize32, Requires<[Not64BitMode]>;
3060b57cec5SDimitry Andricdef PUSHFS16 : I<0xa0, RawFrm, (outs), (ins), "push{w}\t{%fs|fs}", []>,
3070b57cec5SDimitry Andric                 OpSize16, TB;
3080b57cec5SDimitry Andricdef PUSHFS32 : I<0xa0, RawFrm, (outs), (ins), "push{l}\t{%fs|fs}", []>, TB,
3090b57cec5SDimitry Andric                 OpSize32, Requires<[Not64BitMode]>;
3100b57cec5SDimitry Andricdef PUSHGS16 : I<0xa8, RawFrm, (outs), (ins), "push{w}\t{%gs|gs}", []>,
3110b57cec5SDimitry Andric                 OpSize16, TB;
3120b57cec5SDimitry Andricdef PUSHGS32 : I<0xa8, RawFrm, (outs), (ins), "push{l}\t{%gs|gs}", []>, TB,
3130b57cec5SDimitry Andric                 OpSize32, Requires<[Not64BitMode]>;
3140b57cec5SDimitry Andricdef PUSHFS64 : I<0xa0, RawFrm, (outs), (ins), "push{q}\t{%fs|fs}", []>, TB,
3150b57cec5SDimitry Andric                 OpSize32, Requires<[In64BitMode]>;
3160b57cec5SDimitry Andricdef PUSHGS64 : I<0xa8, RawFrm, (outs), (ins), "push{q}\t{%gs|gs}", []>, TB,
3170b57cec5SDimitry Andric                 OpSize32, Requires<[In64BitMode]>;
3180b57cec5SDimitry Andric
3190b57cec5SDimitry Andric// No "pop cs" instruction.
3200b57cec5SDimitry Andricdef POPSS16 : I<0x17, RawFrm, (outs), (ins), "pop{w}\t{%ss|ss}", []>,
3210b57cec5SDimitry Andric              OpSize16, Requires<[Not64BitMode]>;
3220b57cec5SDimitry Andricdef POPSS32 : I<0x17, RawFrm, (outs), (ins), "pop{l}\t{%ss|ss}", []>,
3230b57cec5SDimitry Andric              OpSize32, Requires<[Not64BitMode]>;
3240b57cec5SDimitry Andric
3250b57cec5SDimitry Andricdef POPDS16 : I<0x1F, RawFrm, (outs), (ins), "pop{w}\t{%ds|ds}", []>,
3260b57cec5SDimitry Andric              OpSize16, Requires<[Not64BitMode]>;
3270b57cec5SDimitry Andricdef POPDS32 : I<0x1F, RawFrm, (outs), (ins), "pop{l}\t{%ds|ds}", []>,
3280b57cec5SDimitry Andric              OpSize32, Requires<[Not64BitMode]>;
3290b57cec5SDimitry Andric
3300b57cec5SDimitry Andricdef POPES16 : I<0x07, RawFrm, (outs), (ins), "pop{w}\t{%es|es}", []>,
3310b57cec5SDimitry Andric              OpSize16, Requires<[Not64BitMode]>;
3320b57cec5SDimitry Andricdef POPES32 : I<0x07, RawFrm, (outs), (ins), "pop{l}\t{%es|es}", []>,
3330b57cec5SDimitry Andric              OpSize32, Requires<[Not64BitMode]>;
3340b57cec5SDimitry Andric
3350b57cec5SDimitry Andricdef POPFS16 : I<0xa1, RawFrm, (outs), (ins), "pop{w}\t{%fs|fs}", []>,
3360b57cec5SDimitry Andric                OpSize16, TB;
3370b57cec5SDimitry Andricdef POPFS32 : I<0xa1, RawFrm, (outs), (ins), "pop{l}\t{%fs|fs}", []>, TB,
3380b57cec5SDimitry Andric                OpSize32, Requires<[Not64BitMode]>;
3390b57cec5SDimitry Andricdef POPFS64 : I<0xa1, RawFrm, (outs), (ins), "pop{q}\t{%fs|fs}", []>, TB,
3400b57cec5SDimitry Andric                OpSize32, Requires<[In64BitMode]>;
3410b57cec5SDimitry Andric
3420b57cec5SDimitry Andricdef POPGS16 : I<0xa9, RawFrm, (outs), (ins), "pop{w}\t{%gs|gs}", []>,
3430b57cec5SDimitry Andric                OpSize16, TB;
3440b57cec5SDimitry Andricdef POPGS32 : I<0xa9, RawFrm, (outs), (ins), "pop{l}\t{%gs|gs}", []>, TB,
3450b57cec5SDimitry Andric                OpSize32, Requires<[Not64BitMode]>;
3460b57cec5SDimitry Andricdef POPGS64 : I<0xa9, RawFrm, (outs), (ins), "pop{q}\t{%gs|gs}", []>, TB,
3470b57cec5SDimitry Andric                OpSize32, Requires<[In64BitMode]>;
3480b57cec5SDimitry Andric
3490b57cec5SDimitry Andricdef LDS16rm : I<0xc5, MRMSrcMem, (outs GR16:$dst), (ins opaquemem:$src),
3500b57cec5SDimitry Andric                "lds{w}\t{$src, $dst|$dst, $src}", []>, OpSize16,
3510b57cec5SDimitry Andric                Requires<[Not64BitMode]>;
3520b57cec5SDimitry Andricdef LDS32rm : I<0xc5, MRMSrcMem, (outs GR32:$dst), (ins opaquemem:$src),
3530b57cec5SDimitry Andric                "lds{l}\t{$src, $dst|$dst, $src}", []>, OpSize32,
3540b57cec5SDimitry Andric                Requires<[Not64BitMode]>;
3550b57cec5SDimitry Andric
3560b57cec5SDimitry Andricdef LSS16rm : I<0xb2, MRMSrcMem, (outs GR16:$dst), (ins opaquemem:$src),
3570b57cec5SDimitry Andric                "lss{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize16;
3580b57cec5SDimitry Andricdef LSS32rm : I<0xb2, MRMSrcMem, (outs GR32:$dst), (ins opaquemem:$src),
3590b57cec5SDimitry Andric                "lss{l}\t{$src, $dst|$dst, $src}", []>, TB, OpSize32;
3600b57cec5SDimitry Andricdef LSS64rm : RI<0xb2, MRMSrcMem, (outs GR64:$dst), (ins opaquemem:$src),
3610b57cec5SDimitry Andric                 "lss{q}\t{$src, $dst|$dst, $src}", []>, TB;
3620b57cec5SDimitry Andric
3630b57cec5SDimitry Andricdef LES16rm : I<0xc4, MRMSrcMem, (outs GR16:$dst), (ins opaquemem:$src),
3640b57cec5SDimitry Andric                "les{w}\t{$src, $dst|$dst, $src}", []>, OpSize16,
3650b57cec5SDimitry Andric                Requires<[Not64BitMode]>;
3660b57cec5SDimitry Andricdef LES32rm : I<0xc4, MRMSrcMem, (outs GR32:$dst), (ins opaquemem:$src),
3670b57cec5SDimitry Andric                "les{l}\t{$src, $dst|$dst, $src}", []>, OpSize32,
3680b57cec5SDimitry Andric                Requires<[Not64BitMode]>;
3690b57cec5SDimitry Andric
3700b57cec5SDimitry Andricdef LFS16rm : I<0xb4, MRMSrcMem, (outs GR16:$dst), (ins opaquemem:$src),
3710b57cec5SDimitry Andric                "lfs{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize16;
3720b57cec5SDimitry Andricdef LFS32rm : I<0xb4, MRMSrcMem, (outs GR32:$dst), (ins opaquemem:$src),
3730b57cec5SDimitry Andric                "lfs{l}\t{$src, $dst|$dst, $src}", []>, TB, OpSize32;
3740b57cec5SDimitry Andricdef LFS64rm : RI<0xb4, MRMSrcMem, (outs GR64:$dst), (ins opaquemem:$src),
3750b57cec5SDimitry Andric                 "lfs{q}\t{$src, $dst|$dst, $src}", []>, TB;
3760b57cec5SDimitry Andric
3770b57cec5SDimitry Andricdef LGS16rm : I<0xb5, MRMSrcMem, (outs GR16:$dst), (ins opaquemem:$src),
3780b57cec5SDimitry Andric                "lgs{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize16;
3790b57cec5SDimitry Andricdef LGS32rm : I<0xb5, MRMSrcMem, (outs GR32:$dst), (ins opaquemem:$src),
3800b57cec5SDimitry Andric                "lgs{l}\t{$src, $dst|$dst, $src}", []>, TB, OpSize32;
3810b57cec5SDimitry Andric
3820b57cec5SDimitry Andricdef LGS64rm : RI<0xb5, MRMSrcMem, (outs GR64:$dst), (ins opaquemem:$src),
3830b57cec5SDimitry Andric                 "lgs{q}\t{$src, $dst|$dst, $src}", []>, TB;
3840b57cec5SDimitry Andric
385*0fca6ea1SDimitry Andriclet Defs = [EFLAGS] in {
38606c3fb27SDimitry Andricdef VERRr : I<0x00, MRM4r, (outs), (ins GR16:$seg), "verr\t$seg", []>, TB;
38706c3fb27SDimitry Andricdef VERWr : I<0x00, MRM5r, (outs), (ins GR16:$seg), "verw\t$seg", []>, TB;
3880b57cec5SDimitry Andriclet mayLoad = 1 in {
38906c3fb27SDimitry Andricdef VERRm : I<0x00, MRM4m, (outs), (ins i16mem:$seg), "verr\t$seg", []>, TB;
39006c3fb27SDimitry Andricdef VERWm : I<0x00, MRM5m, (outs), (ins i16mem:$seg), "verw\t$seg", []>, TB;
3910b57cec5SDimitry Andric}
392*0fca6ea1SDimitry Andric} // Defs EFLAGS
3930b57cec5SDimitry Andric} // SchedRW
3940b57cec5SDimitry Andric
3950b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
3960b57cec5SDimitry Andric// Descriptor-table support instructions
3970b57cec5SDimitry Andric
3980b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
3990b57cec5SDimitry Andricdef SGDT16m : I<0x01, MRM0m, (outs), (ins opaquemem:$dst),
4000b57cec5SDimitry Andric                "sgdtw\t$dst", []>, TB, OpSize16, Requires<[Not64BitMode]>;
4010b57cec5SDimitry Andricdef SGDT32m : I<0x01, MRM0m, (outs), (ins opaquemem:$dst),
4020b57cec5SDimitry Andric                "sgdt{l|d}\t$dst", []>, OpSize32, TB, Requires <[Not64BitMode]>;
4030b57cec5SDimitry Andricdef SGDT64m : I<0x01, MRM0m, (outs), (ins opaquemem:$dst),
4040b57cec5SDimitry Andric                "sgdt{q}\t$dst", []>, TB, Requires <[In64BitMode]>;
4050b57cec5SDimitry Andricdef SIDT16m : I<0x01, MRM1m, (outs), (ins opaquemem:$dst),
4060b57cec5SDimitry Andric                "sidtw\t$dst", []>, TB, OpSize16, Requires<[Not64BitMode]>;
4070b57cec5SDimitry Andricdef SIDT32m : I<0x01, MRM1m, (outs), (ins opaquemem:$dst),
4080b57cec5SDimitry Andric                "sidt{l|d}\t$dst", []>, OpSize32, TB, Requires <[Not64BitMode]>;
4090b57cec5SDimitry Andricdef SIDT64m : I<0x01, MRM1m, (outs), (ins opaquemem:$dst),
4100b57cec5SDimitry Andric                "sidt{q}\t$dst", []>, TB, Requires <[In64BitMode]>;
4110b57cec5SDimitry Andricdef SLDT16r : I<0x00, MRM0r, (outs GR16:$dst), (ins),
4120b57cec5SDimitry Andric                "sldt{w}\t$dst", []>, TB, OpSize16;
4130b57cec5SDimitry Andriclet mayStore = 1 in
4140b57cec5SDimitry Andricdef SLDT16m : I<0x00, MRM0m, (outs), (ins i16mem:$dst),
4150b57cec5SDimitry Andric                "sldt{w}\t$dst", []>, TB;
4160b57cec5SDimitry Andricdef SLDT32r : I<0x00, MRM0r, (outs GR32:$dst), (ins),
4170b57cec5SDimitry Andric                "sldt{l}\t$dst", []>, OpSize32, TB;
4180b57cec5SDimitry Andric
4190b57cec5SDimitry Andric// LLDT is not interpreted specially in 64-bit mode because there is no sign
4200b57cec5SDimitry Andric//   extension.
4210b57cec5SDimitry Andricdef SLDT64r : RI<0x00, MRM0r, (outs GR64:$dst), (ins),
4220b57cec5SDimitry Andric                 "sldt{q}\t$dst", []>, TB, Requires<[In64BitMode]>;
4230b57cec5SDimitry Andric
4240b57cec5SDimitry Andricdef LGDT16m : I<0x01, MRM2m, (outs), (ins opaquemem:$src),
4250b57cec5SDimitry Andric                "lgdtw\t$src", []>, TB, OpSize16, Requires<[Not64BitMode]>;
4260b57cec5SDimitry Andricdef LGDT32m : I<0x01, MRM2m, (outs), (ins opaquemem:$src),
4270b57cec5SDimitry Andric                "lgdt{l|d}\t$src", []>, OpSize32, TB, Requires<[Not64BitMode]>;
4280b57cec5SDimitry Andricdef LGDT64m : I<0x01, MRM2m, (outs), (ins opaquemem:$src),
4290b57cec5SDimitry Andric                "lgdt{q}\t$src", []>, TB, Requires<[In64BitMode]>;
4300b57cec5SDimitry Andricdef LIDT16m : I<0x01, MRM3m, (outs), (ins opaquemem:$src),
4310b57cec5SDimitry Andric                "lidtw\t$src", []>, TB, OpSize16, Requires<[Not64BitMode]>;
4320b57cec5SDimitry Andricdef LIDT32m : I<0x01, MRM3m, (outs), (ins opaquemem:$src),
4330b57cec5SDimitry Andric                "lidt{l|d}\t$src", []>, OpSize32, TB, Requires<[Not64BitMode]>;
4340b57cec5SDimitry Andricdef LIDT64m : I<0x01, MRM3m, (outs), (ins opaquemem:$src),
4350b57cec5SDimitry Andric                "lidt{q}\t$src", []>, TB, Requires<[In64BitMode]>;
4360b57cec5SDimitry Andricdef LLDT16r : I<0x00, MRM2r, (outs), (ins GR16:$src),
43706c3fb27SDimitry Andric                "lldt{w}\t$src", []>, TB;
4380b57cec5SDimitry Andriclet mayLoad = 1 in
4390b57cec5SDimitry Andricdef LLDT16m : I<0x00, MRM2m, (outs), (ins i16mem:$src),
44006c3fb27SDimitry Andric                "lldt{w}\t$src", []>, TB;
4410b57cec5SDimitry Andric} // SchedRW
4420b57cec5SDimitry Andric
4430b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
4440b57cec5SDimitry Andric// Specialized register support
4450b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
4460b57cec5SDimitry Andriclet Uses = [EAX, ECX, EDX] in
4470b57cec5SDimitry Andricdef WRMSR : I<0x30, RawFrm, (outs), (ins), "wrmsr", []>, TB;
448bdd1243dSDimitry Andriclet Uses = [EAX, ECX, EDX] in
449cb14a3feSDimitry Andricdef WRMSRNS : I<0x01, MRM_C6, (outs), (ins), "wrmsrns", []>, TB;
4500b57cec5SDimitry Andriclet Defs = [EAX, EDX], Uses = [ECX] in
4510b57cec5SDimitry Andricdef RDMSR : I<0x32, RawFrm, (outs), (ins), "rdmsr", []>, TB;
45206c3fb27SDimitry Andriclet Defs = [RAX, EFLAGS], Uses = [RBX, RCX], Predicates = [In64BitMode] in
453cb14a3feSDimitry Andricdef PBNDKB : I<0x01, MRM_C7, (outs), (ins), "pbndkb", []>, TB;
454bdd1243dSDimitry Andriclet Uses = [RSI, RDI, RCX], Predicates = [In64BitMode] in {
455cb14a3feSDimitry Andricdef WRMSRLIST : I<0x01, MRM_C6, (outs), (ins), "wrmsrlist", []>, TB, XS;
456cb14a3feSDimitry Andricdef RDMSRLIST : I<0x01, MRM_C6, (outs), (ins), "rdmsrlist", []>, TB, XD;
457bdd1243dSDimitry Andric}
458bdd1243dSDimitry Andric
459*0fca6ea1SDimitry Andricmulticlass Urdwrmsr<Map rrmap, string suffix> {
460*0fca6ea1SDimitry Andric  let mayLoad = 1 in {
461*0fca6ea1SDimitry Andric    let OpMap = rrmap in
462*0fca6ea1SDimitry Andric    def URDMSRrr#suffix : I<0xf8, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
4635f757f3fSDimitry Andric                            "urdmsr\t{$src, $dst|$dst, $src}",
464*0fca6ea1SDimitry Andric                            [(set GR64:$dst, (int_x86_urdmsr GR64:$src))]>, XD, NoCD8;
465*0fca6ea1SDimitry Andric    def URDMSRri#suffix  : Ii32<0xf8, MRM0r, (outs GR64:$dst), (ins i64i32imm:$imm),
4665f757f3fSDimitry Andric                                "urdmsr\t{$imm, $dst|$dst, $imm}",
467*0fca6ea1SDimitry Andric                                [(set GR64:$dst, (int_x86_urdmsr i64immSExt32_su:$imm))]>,
468*0fca6ea1SDimitry Andric                           T_MAP7, VEX, XD, NoCD8;
4695f757f3fSDimitry Andric}
470*0fca6ea1SDimitry Andric  let mayStore = 1 in {
471*0fca6ea1SDimitry Andric    let OpMap = rrmap in
472*0fca6ea1SDimitry Andric    def UWRMSRrr#suffix  : I<0xf8, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
473647cbc5dSDimitry Andric                             "uwrmsr\t{$src2, $src1|$src1, $src2}",
474*0fca6ea1SDimitry Andric                             [(int_x86_uwrmsr GR64:$src1, GR64:$src2)]>, XS, NoCD8;
475*0fca6ea1SDimitry Andric    def UWRMSRir#suffix  : Ii32<0xf8, MRM0r, (outs), (ins GR64:$src, i64i32imm:$imm),
4765f757f3fSDimitry Andric                                "uwrmsr\t{$src, $imm|$imm, $src}",
477*0fca6ea1SDimitry Andric                                [(int_x86_uwrmsr i64immSExt32_su:$imm, GR64:$src)]>,
478*0fca6ea1SDimitry Andric                           T_MAP7, VEX, XS, NoCD8;
4795f757f3fSDimitry Andric  }
480*0fca6ea1SDimitry Andric}
481*0fca6ea1SDimitry Andric
482*0fca6ea1SDimitry Andriclet Predicates = [HasUSERMSR, NoEGPR] in
483*0fca6ea1SDimitry Andric  defm "" : Urdwrmsr<T8, "">;
484*0fca6ea1SDimitry Andric
485*0fca6ea1SDimitry Andriclet Predicates = [HasUSERMSR, HasEGPR, In64BitMode] in
486*0fca6ea1SDimitry Andric  defm "" : Urdwrmsr<T_MAP4, "_EVEX">, EVEX;
487*0fca6ea1SDimitry Andric
4880b57cec5SDimitry Andriclet Defs = [RAX, RDX], Uses = [ECX] in
4890b57cec5SDimitry Andricdef RDPMC : I<0x33, RawFrm, (outs), (ins), "rdpmc", []>, TB;
4900b57cec5SDimitry Andric
4910b57cec5SDimitry Andricdef SMSW16r : I<0x01, MRM4r, (outs GR16:$dst), (ins),
4920b57cec5SDimitry Andric                "smsw{w}\t$dst", []>, OpSize16, TB;
4930b57cec5SDimitry Andricdef SMSW32r : I<0x01, MRM4r, (outs GR32:$dst), (ins),
4940b57cec5SDimitry Andric                "smsw{l}\t$dst", []>, OpSize32, TB;
4950b57cec5SDimitry Andric// no m form encodable; use SMSW16m
4960b57cec5SDimitry Andricdef SMSW64r : RI<0x01, MRM4r, (outs GR64:$dst), (ins),
4970b57cec5SDimitry Andric                 "smsw{q}\t$dst", []>, TB;
4980b57cec5SDimitry Andric
4990b57cec5SDimitry Andric// For memory operands, there is only a 16-bit form
5000b57cec5SDimitry Andricdef SMSW16m : I<0x01, MRM4m, (outs), (ins i16mem:$dst),
5010b57cec5SDimitry Andric                "smsw{w}\t$dst", []>, TB;
5020b57cec5SDimitry Andric
5030b57cec5SDimitry Andricdef LMSW16r : I<0x01, MRM6r, (outs), (ins GR16:$src),
50406c3fb27SDimitry Andric                "lmsw{w}\t$src", []>, TB;
5050b57cec5SDimitry Andriclet mayLoad = 1 in
5060b57cec5SDimitry Andricdef LMSW16m : I<0x01, MRM6m, (outs), (ins i16mem:$src),
50706c3fb27SDimitry Andric                "lmsw{w}\t$src", []>, TB;
5080b57cec5SDimitry Andric
5090b57cec5SDimitry Andriclet Defs = [EAX, EBX, ECX, EDX], Uses = [EAX, ECX] in
5100b57cec5SDimitry Andric  def CPUID : I<0xA2, RawFrm, (outs), (ins), "cpuid", []>, TB;
5110b57cec5SDimitry Andric} // SchedRW
5120b57cec5SDimitry Andric
5130b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
5140b57cec5SDimitry Andric// Cache instructions
5150b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
5160b57cec5SDimitry Andricdef INVD : I<0x08, RawFrm, (outs), (ins), "invd", []>, TB;
517cb14a3feSDimitry Andricdef WBINVD : I<0x09, RawFrm, (outs), (ins), "wbinvd", [(int_x86_wbinvd)]>, TB, PS;
5180b57cec5SDimitry Andric
5190b57cec5SDimitry Andric// wbnoinvd is like wbinvd, except without invalidation
5200b57cec5SDimitry Andric// encoding: like wbinvd + an 0xF3 prefix
5210b57cec5SDimitry Andricdef WBNOINVD : I<0x09, RawFrm, (outs), (ins), "wbnoinvd",
522cb14a3feSDimitry Andric                 [(int_x86_wbnoinvd)]>, TB, XS,
5230b57cec5SDimitry Andric                 Requires<[HasWBNOINVD]>;
5240b57cec5SDimitry Andric} // SchedRW
5250b57cec5SDimitry Andric
5260b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
5270b57cec5SDimitry Andric// CET instructions
5280b57cec5SDimitry Andric// Use with caution, availability is not predicated on features.
5290b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
5300b57cec5SDimitry Andric  let Uses = [SSP] in {
5310b57cec5SDimitry Andric    let Defs = [SSP] in {
5320b57cec5SDimitry Andric      def INCSSPD : I<0xAE, MRM5r, (outs), (ins GR32:$src), "incsspd\t$src",
533cb14a3feSDimitry Andric                       [(int_x86_incsspd GR32:$src)]>, TB, XS;
5340b57cec5SDimitry Andric      def INCSSPQ : RI<0xAE, MRM5r, (outs), (ins GR64:$src), "incsspq\t$src",
535cb14a3feSDimitry Andric                       [(int_x86_incsspq GR64:$src)]>, TB, XS;
5360b57cec5SDimitry Andric    } // Defs SSP
5370b57cec5SDimitry Andric
5380b57cec5SDimitry Andric    let Constraints = "$src = $dst" in {
5390b57cec5SDimitry Andric      def RDSSPD : I<0x1E, MRM1r, (outs GR32:$dst), (ins GR32:$src),
5400b57cec5SDimitry Andric                     "rdsspd\t$dst",
541cb14a3feSDimitry Andric                     [(set GR32:$dst, (int_x86_rdsspd GR32:$src))]>, TB, XS;
5420b57cec5SDimitry Andric      def RDSSPQ : RI<0x1E, MRM1r, (outs GR64:$dst), (ins GR64:$src),
5430b57cec5SDimitry Andric                     "rdsspq\t$dst",
544cb14a3feSDimitry Andric                     [(set GR64:$dst, (int_x86_rdsspq GR64:$src))]>, TB, XS;
5450b57cec5SDimitry Andric    }
5460b57cec5SDimitry Andric
5470b57cec5SDimitry Andric    let Defs = [SSP] in {
5480b57cec5SDimitry Andric      def SAVEPREVSSP : I<0x01, MRM_EA, (outs), (ins), "saveprevssp",
549cb14a3feSDimitry Andric                       [(int_x86_saveprevssp)]>, TB, XS;
5500b57cec5SDimitry Andric      def RSTORSSP : I<0x01, MRM5m, (outs), (ins i32mem:$src),
5510b57cec5SDimitry Andric                       "rstorssp\t$src",
552cb14a3feSDimitry Andric                       [(int_x86_rstorssp addr:$src)]>, TB, XS;
5530b57cec5SDimitry Andric    } // Defs SSP
5540b57cec5SDimitry Andric  } // Uses SSP
5550b57cec5SDimitry Andric
556cb14a3feSDimitry Andriclet Predicates = [NoEGPR] in {
5570b57cec5SDimitry Andric  def WRSSD : I<0xF6, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
5580b57cec5SDimitry Andric                "wrssd\t{$src, $dst|$dst, $src}",
559cb14a3feSDimitry Andric                [(int_x86_wrssd GR32:$src, addr:$dst)]>, T8;
5600b57cec5SDimitry Andric  def WRSSQ : RI<0xF6, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
5610b57cec5SDimitry Andric                 "wrssq\t{$src, $dst|$dst, $src}",
562cb14a3feSDimitry Andric                 [(int_x86_wrssq GR64:$src, addr:$dst)]>, T8;
5630b57cec5SDimitry Andric  def WRUSSD : I<0xF5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
5640b57cec5SDimitry Andric                 "wrussd\t{$src, $dst|$dst, $src}",
565cb14a3feSDimitry Andric                 [(int_x86_wrussd GR32:$src, addr:$dst)]>, T8, PD;
5660b57cec5SDimitry Andric  def WRUSSQ : RI<0xF5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
5670b57cec5SDimitry Andric                  "wrussq\t{$src, $dst|$dst, $src}",
568cb14a3feSDimitry Andric                  [(int_x86_wrussq GR64:$src, addr:$dst)]>, T8, PD;
569cb14a3feSDimitry Andric}
570cb14a3feSDimitry Andric
571cb14a3feSDimitry Andriclet Predicates = [HasEGPR, In64BitMode] in {
572cb14a3feSDimitry Andric  def WRSSD_EVEX : I<0x66, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
573cb14a3feSDimitry Andric                     "wrssd\t{$src, $dst|$dst, $src}",
574cb14a3feSDimitry Andric                     [(int_x86_wrssd GR32:$src, addr:$dst)]>, EVEX, NoCD8, T_MAP4;
575cb14a3feSDimitry Andric  def WRSSQ_EVEX : RI<0x66, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
576cb14a3feSDimitry Andric                      "wrssq\t{$src, $dst|$dst, $src}",
577cb14a3feSDimitry Andric                      [(int_x86_wrssq GR64:$src, addr:$dst)]>, EVEX, NoCD8, T_MAP4;
578cb14a3feSDimitry Andric  def WRUSSD_EVEX : I<0x65, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
579cb14a3feSDimitry Andric                      "wrussd\t{$src, $dst|$dst, $src}",
580cb14a3feSDimitry Andric                      [(int_x86_wrussd GR32:$src, addr:$dst)]>, EVEX, NoCD8, T_MAP4, PD;
581cb14a3feSDimitry Andric  def WRUSSQ_EVEX : RI<0x65, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
582cb14a3feSDimitry Andric                       "wrussq\t{$src, $dst|$dst, $src}",
583cb14a3feSDimitry Andric                       [(int_x86_wrussq GR64:$src, addr:$dst)]>, EVEX, NoCD8, T_MAP4, PD;
584cb14a3feSDimitry Andric}
5850b57cec5SDimitry Andric
5860b57cec5SDimitry Andric  let Defs = [SSP] in {
5870b57cec5SDimitry Andric    let Uses = [SSP] in {
5880b57cec5SDimitry Andric        def SETSSBSY : I<0x01, MRM_E8, (outs), (ins), "setssbsy",
589cb14a3feSDimitry Andric                         [(int_x86_setssbsy)]>, TB, XS;
5900b57cec5SDimitry Andric    } // Uses SSP
5910b57cec5SDimitry Andric
5920b57cec5SDimitry Andric    def CLRSSBSY : I<0xAE, MRM6m, (outs), (ins i32mem:$src),
5930b57cec5SDimitry Andric                     "clrssbsy\t$src",
594cb14a3feSDimitry Andric                     [(int_x86_clrssbsy addr:$src)]>, TB, XS;
5950b57cec5SDimitry Andric  } // Defs SSP
5960b57cec5SDimitry Andric} // SchedRW
5970b57cec5SDimitry Andric
5980b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
599cb14a3feSDimitry Andric    def ENDBR64 : I<0x1E, MRM_FA, (outs), (ins), "endbr64", []>, TB, XS;
600cb14a3feSDimitry Andric    def ENDBR32 : I<0x1E, MRM_FB, (outs), (ins), "endbr32", []>, TB, XS;
6010b57cec5SDimitry Andric} // SchedRW
6020b57cec5SDimitry Andric
6030b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
6040b57cec5SDimitry Andric// XSAVE instructions
6050b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
606349cc55cSDimitry Andric// NOTE: No HasXSAVE predicate so that these can be used with _xgetbv/_xsetbv
607349cc55cSDimitry Andric// on Windows without needing to enable the xsave feature to be compatible with
608349cc55cSDimitry Andric// MSVC.
6090b57cec5SDimitry Andriclet Defs = [EDX, EAX], Uses = [ECX] in
610cb14a3feSDimitry Andricdef XGETBV : I<0x01, MRM_D0, (outs), (ins), "xgetbv", []>, TB;
6110b57cec5SDimitry Andric
6120b57cec5SDimitry Andriclet Uses = [EDX, EAX, ECX] in
6130b57cec5SDimitry Andricdef XSETBV : I<0x01, MRM_D1, (outs), (ins),
6140b57cec5SDimitry Andric              "xsetbv",
615cb14a3feSDimitry Andric              [(int_x86_xsetbv ECX, EDX, EAX)]>, TB;
6160b57cec5SDimitry Andric
6170b57cec5SDimitry Andric
6180b57cec5SDimitry Andriclet Uses = [EDX, EAX] in {
6190b57cec5SDimitry Andricdef XSAVE : I<0xAE, MRM4m, (outs), (ins opaquemem:$dst),
6200b57cec5SDimitry Andric              "xsave\t$dst",
621cb14a3feSDimitry Andric              [(int_x86_xsave addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVE]>;
6220b57cec5SDimitry Andricdef XSAVE64 : RI<0xAE, MRM4m, (outs), (ins opaquemem:$dst),
6230b57cec5SDimitry Andric                 "xsave64\t$dst",
624cb14a3feSDimitry Andric                 [(int_x86_xsave64 addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVE, In64BitMode]>;
6250b57cec5SDimitry Andricdef XRSTOR : I<0xAE, MRM5m, (outs), (ins opaquemem:$dst),
6260b57cec5SDimitry Andric               "xrstor\t$dst",
627cb14a3feSDimitry Andric               [(int_x86_xrstor addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVE]>;
6280b57cec5SDimitry Andricdef XRSTOR64 : RI<0xAE, MRM5m, (outs), (ins opaquemem:$dst),
6290b57cec5SDimitry Andric                  "xrstor64\t$dst",
630cb14a3feSDimitry Andric                  [(int_x86_xrstor64 addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVE, In64BitMode]>;
6310b57cec5SDimitry Andricdef XSAVEOPT : I<0xAE, MRM6m, (outs), (ins opaquemem:$dst),
6320b57cec5SDimitry Andric                 "xsaveopt\t$dst",
633cb14a3feSDimitry Andric                 [(int_x86_xsaveopt addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVEOPT]>;
6340b57cec5SDimitry Andricdef XSAVEOPT64 : RI<0xAE, MRM6m, (outs), (ins opaquemem:$dst),
6350b57cec5SDimitry Andric                    "xsaveopt64\t$dst",
636cb14a3feSDimitry Andric                    [(int_x86_xsaveopt64 addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVEOPT, In64BitMode]>;
6370b57cec5SDimitry Andricdef XSAVEC : I<0xC7, MRM4m, (outs), (ins opaquemem:$dst),
6380b57cec5SDimitry Andric               "xsavec\t$dst",
639cb14a3feSDimitry Andric               [(int_x86_xsavec addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVEC]>;
6400b57cec5SDimitry Andricdef XSAVEC64 : RI<0xC7, MRM4m, (outs), (ins opaquemem:$dst),
6410b57cec5SDimitry Andric                 "xsavec64\t$dst",
642cb14a3feSDimitry Andric                 [(int_x86_xsavec64 addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVEC, In64BitMode]>;
6430b57cec5SDimitry Andricdef XSAVES : I<0xC7, MRM5m, (outs), (ins opaquemem:$dst),
6440b57cec5SDimitry Andric               "xsaves\t$dst",
645cb14a3feSDimitry Andric               [(int_x86_xsaves addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVES]>;
6460b57cec5SDimitry Andricdef XSAVES64 : RI<0xC7, MRM5m, (outs), (ins opaquemem:$dst),
6470b57cec5SDimitry Andric                  "xsaves64\t$dst",
648cb14a3feSDimitry Andric                  [(int_x86_xsaves64 addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVE, In64BitMode]>;
6490b57cec5SDimitry Andricdef XRSTORS : I<0xC7, MRM3m, (outs), (ins opaquemem:$dst),
6500b57cec5SDimitry Andric                "xrstors\t$dst",
651cb14a3feSDimitry Andric                [(int_x86_xrstors addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVES]>;
6520b57cec5SDimitry Andricdef XRSTORS64 : RI<0xC7, MRM3m, (outs), (ins opaquemem:$dst),
6530b57cec5SDimitry Andric                   "xrstors64\t$dst",
654cb14a3feSDimitry Andric                   [(int_x86_xrstors64 addr:$dst, EDX, EAX)]>, TB, Requires<[HasXSAVES, In64BitMode]>;
6550b57cec5SDimitry Andric} // Uses
6560b57cec5SDimitry Andric} // SchedRW
6570b57cec5SDimitry Andric
6580b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
6590b57cec5SDimitry Andric// VIA PadLock crypto instructions
6600b57cec5SDimitry Andriclet Defs = [RAX, RDI], Uses = [RDX, RDI], SchedRW = [WriteSystem] in
6614b972518SDimitry Andric  def XSTORE : I<0xa7, MRM_C0, (outs), (ins), "xstore", []>, TB;
6620b57cec5SDimitry Andric
6630b57cec5SDimitry Andricdef : InstAlias<"xstorerng", (XSTORE)>;
6640b57cec5SDimitry Andric
6650b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
6660b57cec5SDimitry Andriclet Defs = [RSI, RDI], Uses = [RBX, RDX, RSI, RDI] in {
6675ffd83dbSDimitry Andric  def XCRYPTECB : I<0xa7, MRM_C8, (outs), (ins), "xcryptecb", []>, TB, REP;
6685ffd83dbSDimitry Andric  def XCRYPTCBC : I<0xa7, MRM_D0, (outs), (ins), "xcryptcbc", []>, TB, REP;
6695ffd83dbSDimitry Andric  def XCRYPTCTR : I<0xa7, MRM_D8, (outs), (ins), "xcryptctr", []>, TB, REP;
6705ffd83dbSDimitry Andric  def XCRYPTCFB : I<0xa7, MRM_E0, (outs), (ins), "xcryptcfb", []>, TB, REP;
6715ffd83dbSDimitry Andric  def XCRYPTOFB : I<0xa7, MRM_E8, (outs), (ins), "xcryptofb", []>, TB, REP;
6720b57cec5SDimitry Andric}
6730b57cec5SDimitry Andric
6740b57cec5SDimitry Andriclet Defs = [RAX, RSI, RDI], Uses = [RAX, RSI, RDI] in {
6755ffd83dbSDimitry Andric  def XSHA1 : I<0xa6, MRM_C8, (outs), (ins), "xsha1", []>, TB, REP;
6765ffd83dbSDimitry Andric  def XSHA256 : I<0xa6, MRM_D0, (outs), (ins), "xsha256", []>, TB, REP;
6770b57cec5SDimitry Andric}
6780b57cec5SDimitry Andriclet Defs = [RAX, RDX, RSI], Uses = [RAX, RSI] in
6795ffd83dbSDimitry Andric  def MONTMUL : I<0xa6, MRM_C0, (outs), (ins), "montmul", []>, TB, REP;
6800b57cec5SDimitry Andric} // SchedRW
6810b57cec5SDimitry Andric
6820b57cec5SDimitry Andric//==-----------------------------------------------------------------------===//
6830b57cec5SDimitry Andric// PKU  - enable protection key
6840b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
6850b57cec5SDimitry Andriclet Defs = [EAX, EDX], Uses = [ECX] in
6860b57cec5SDimitry Andric  def RDPKRUr : I<0x01, MRM_EE, (outs), (ins), "rdpkru",
687cb14a3feSDimitry Andric                  [(set EAX, (X86rdpkru ECX)), (implicit EDX)]>, TB;
6880b57cec5SDimitry Andriclet Uses = [EAX, ECX, EDX] in
6890b57cec5SDimitry Andric  def WRPKRUr : I<0x01, MRM_EF, (outs), (ins), "wrpkru",
690cb14a3feSDimitry Andric                  [(X86wrpkru EAX, EDX, ECX)]>, TB;
6910b57cec5SDimitry Andric} // SchedRW
6920b57cec5SDimitry Andric
6930b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
6940b57cec5SDimitry Andric// FS/GS Base Instructions
6950b57cec5SDimitry Andriclet Predicates = [HasFSGSBase, In64BitMode], SchedRW = [WriteSystem] in {
6960b57cec5SDimitry Andric  def RDFSBASE : I<0xAE, MRM0r, (outs GR32:$dst), (ins),
6970b57cec5SDimitry Andric                   "rdfsbase{l}\t$dst",
698cb14a3feSDimitry Andric                   [(set GR32:$dst, (int_x86_rdfsbase_32))]>, TB, XS;
6990b57cec5SDimitry Andric  def RDFSBASE64 : RI<0xAE, MRM0r, (outs GR64:$dst), (ins),
7000b57cec5SDimitry Andric                     "rdfsbase{q}\t$dst",
701cb14a3feSDimitry Andric                     [(set GR64:$dst, (int_x86_rdfsbase_64))]>, TB, XS;
7020b57cec5SDimitry Andric  def RDGSBASE : I<0xAE, MRM1r, (outs GR32:$dst), (ins),
7030b57cec5SDimitry Andric                   "rdgsbase{l}\t$dst",
704cb14a3feSDimitry Andric                   [(set GR32:$dst, (int_x86_rdgsbase_32))]>, TB, XS;
7050b57cec5SDimitry Andric  def RDGSBASE64 : RI<0xAE, MRM1r, (outs GR64:$dst), (ins),
7060b57cec5SDimitry Andric                     "rdgsbase{q}\t$dst",
707cb14a3feSDimitry Andric                     [(set GR64:$dst, (int_x86_rdgsbase_64))]>, TB, XS;
7080b57cec5SDimitry Andric  def WRFSBASE : I<0xAE, MRM2r, (outs), (ins GR32:$src),
7090b57cec5SDimitry Andric                   "wrfsbase{l}\t$src",
710cb14a3feSDimitry Andric                   [(int_x86_wrfsbase_32 GR32:$src)]>, TB, XS;
7110b57cec5SDimitry Andric  def WRFSBASE64 : RI<0xAE, MRM2r, (outs), (ins GR64:$src),
7120b57cec5SDimitry Andric                      "wrfsbase{q}\t$src",
713cb14a3feSDimitry Andric                      [(int_x86_wrfsbase_64 GR64:$src)]>, TB, XS;
7140b57cec5SDimitry Andric  def WRGSBASE : I<0xAE, MRM3r, (outs), (ins GR32:$src),
7150b57cec5SDimitry Andric                   "wrgsbase{l}\t$src",
716cb14a3feSDimitry Andric                   [(int_x86_wrgsbase_32 GR32:$src)]>, TB, XS;
7170b57cec5SDimitry Andric  def WRGSBASE64 : RI<0xAE, MRM3r, (outs), (ins GR64:$src),
7180b57cec5SDimitry Andric                      "wrgsbase{q}\t$src",
719cb14a3feSDimitry Andric                      [(int_x86_wrgsbase_64 GR64:$src)]>, TB, XS;
7200b57cec5SDimitry Andric}
7210b57cec5SDimitry Andric
7220b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
7230b57cec5SDimitry Andric// INVPCID Instruction
7240b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
7250b57cec5SDimitry Andricdef INVPCID32 : I<0x82, MRMSrcMem, (outs), (ins GR32:$src1, i128mem:$src2),
7260b57cec5SDimitry Andric                  "invpcid\t{$src2, $src1|$src1, $src2}",
727cb14a3feSDimitry Andric                  [(int_x86_invpcid GR32:$src1, addr:$src2)]>, T8, PD,
7280b57cec5SDimitry Andric                  Requires<[Not64BitMode, HasINVPCID]>;
7290b57cec5SDimitry Andricdef INVPCID64 : I<0x82, MRMSrcMem, (outs), (ins GR64:$src1, i128mem:$src2),
730cb14a3feSDimitry Andric                  "invpcid\t{$src2, $src1|$src1, $src2}", []>, T8, PD,
7311db9f3b2SDimitry Andric                  Requires<[In64BitMode]>;
7325f757f3fSDimitry Andric
7335f757f3fSDimitry Andricdef INVPCID64_EVEX : I<0xF2, MRMSrcMem, (outs), (ins GR64:$src1, i128mem:$src2),
7345f757f3fSDimitry Andric                       "invpcid\t{$src2, $src1|$src1, $src2}", []>,
735*0fca6ea1SDimitry Andric                     EVEX, NoCD8, T_MAP4, XS, WIG, Requires<[In64BitMode]>;
7360b57cec5SDimitry Andric} // SchedRW
7370b57cec5SDimitry Andric
7381db9f3b2SDimitry Andriclet Predicates = [HasINVPCID, NoEGPR] in {
7390b57cec5SDimitry Andric  // The instruction can only use a 64 bit register as the register argument
7400b57cec5SDimitry Andric  // in 64 bit mode, while the intrinsic only accepts a 32 bit argument
7410b57cec5SDimitry Andric  // corresponding to it.
7420b57cec5SDimitry Andric  // The accepted values for now are 0,1,2,3 anyways (see Intel SDM -- INVCPID
7430b57cec5SDimitry Andric  // type),/ so it doesn't hurt us that one can't supply a 64 bit value here.
7440b57cec5SDimitry Andric  def : Pat<(int_x86_invpcid GR32:$src1, addr:$src2),
7450b57cec5SDimitry Andric            (INVPCID64
7460b57cec5SDimitry Andric              (SUBREG_TO_REG (i64 0), (MOV32rr GR32:$src1), sub_32bit),
7470b57cec5SDimitry Andric              addr:$src2)>;
7480b57cec5SDimitry Andric}
7490b57cec5SDimitry Andric
7501db9f3b2SDimitry Andriclet Predicates = [HasINVPCID, HasEGPR] in {
7511db9f3b2SDimitry Andric  def : Pat<(int_x86_invpcid GR32:$src1, addr:$src2),
7521db9f3b2SDimitry Andric            (INVPCID64_EVEX
7531db9f3b2SDimitry Andric              (SUBREG_TO_REG (i64 0), (MOV32rr GR32:$src1), sub_32bit),
7541db9f3b2SDimitry Andric              addr:$src2)>;
7551db9f3b2SDimitry Andric}
7561db9f3b2SDimitry Andric
7570b57cec5SDimitry Andric
7580b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
7590b57cec5SDimitry Andric// SMAP Instruction
7600b57cec5SDimitry Andriclet Defs = [EFLAGS], SchedRW = [WriteSystem] in {
761cb14a3feSDimitry Andric  def CLAC : I<0x01, MRM_CA, (outs), (ins), "clac", []>, TB;
762cb14a3feSDimitry Andric  def STAC : I<0x01, MRM_CB, (outs), (ins), "stac", []>, TB;
7630b57cec5SDimitry Andric}
7640b57cec5SDimitry Andric
7650b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
7660b57cec5SDimitry Andric// SMX Instruction
7670b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
7680b57cec5SDimitry Andriclet Uses = [RAX, RBX, RCX, RDX], Defs = [RAX, RBX, RCX] in {
769cb14a3feSDimitry Andric  def GETSEC : I<0x37, RawFrm, (outs), (ins), "getsec", []>, TB;
7700b57cec5SDimitry Andric} // Uses, Defs
7710b57cec5SDimitry Andric} // SchedRW
7720b57cec5SDimitry Andric
7730b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
7740b57cec5SDimitry Andric// TS flag control instruction.
7750b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
7760b57cec5SDimitry Andricdef CLTS : I<0x06, RawFrm, (outs), (ins), "clts", []>, TB;
7770b57cec5SDimitry Andric}
7780b57cec5SDimitry Andric
7790b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
7800b57cec5SDimitry Andric// IF (inside EFLAGS) management instructions.
7810b57cec5SDimitry Andriclet SchedRW = [WriteSystem], Uses = [EFLAGS], Defs = [EFLAGS] in {
7820b57cec5SDimitry Andricdef CLI : I<0xFA, RawFrm, (outs), (ins), "cli", []>;
7830b57cec5SDimitry Andricdef STI : I<0xFB, RawFrm, (outs), (ins), "sti", []>;
7840b57cec5SDimitry Andric}
7850b57cec5SDimitry Andric
7860b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
7870b57cec5SDimitry Andric// RDPID Instruction
7880b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
7890b57cec5SDimitry Andricdef RDPID32 : I<0xC7, MRM7r, (outs GR32:$dst), (ins),
790cb14a3feSDimitry Andric                "rdpid\t$dst", [(set GR32:$dst, (int_x86_rdpid))]>, TB, XS,
7910b57cec5SDimitry Andric                Requires<[Not64BitMode, HasRDPID]>;
792cb14a3feSDimitry Andricdef RDPID64 : I<0xC7, MRM7r, (outs GR64:$dst), (ins), "rdpid\t$dst", []>, TB, XS,
7930b57cec5SDimitry Andric                Requires<[In64BitMode, HasRDPID]>;
7940b57cec5SDimitry Andric} // SchedRW
7950b57cec5SDimitry Andric
7960b57cec5SDimitry Andriclet Predicates = [In64BitMode, HasRDPID] in {
7970b57cec5SDimitry Andric  // Due to silly instruction definition, we have to compensate for the
7980b57cec5SDimitry Andric  // instruction outputing a 64-bit register.
7990b57cec5SDimitry Andric  def : Pat<(int_x86_rdpid),
8000b57cec5SDimitry Andric            (EXTRACT_SUBREG (RDPID64), sub_32bit)>;
8010b57cec5SDimitry Andric}
8020b57cec5SDimitry Andric
8030b57cec5SDimitry Andric
8040b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
8050b57cec5SDimitry Andric// PTWRITE Instruction - Write Data to a Processor Trace Packet
8060b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
8070b57cec5SDimitry Andricdef PTWRITEm: I<0xAE, MRM4m, (outs), (ins i32mem:$dst),
808cb14a3feSDimitry Andric                "ptwrite{l}\t$dst", [(int_x86_ptwrite32 (loadi32 addr:$dst))]>, TB, XS,
8090b57cec5SDimitry Andric                Requires<[HasPTWRITE]>;
8100b57cec5SDimitry Andricdef PTWRITE64m : RI<0xAE, MRM4m, (outs), (ins i64mem:$dst),
811cb14a3feSDimitry Andric                    "ptwrite{q}\t$dst", [(int_x86_ptwrite64 (loadi64 addr:$dst))]>, TB, XS,
8120b57cec5SDimitry Andric                    Requires<[In64BitMode, HasPTWRITE]>;
8130b57cec5SDimitry Andric
8140b57cec5SDimitry Andricdef PTWRITEr : I<0xAE, MRM4r, (outs), (ins GR32:$dst),
815cb14a3feSDimitry Andric                 "ptwrite{l}\t$dst", [(int_x86_ptwrite32 GR32:$dst)]>, TB, XS,
8160b57cec5SDimitry Andric                    Requires<[HasPTWRITE]>;
8170b57cec5SDimitry Andricdef PTWRITE64r : RI<0xAE, MRM4r, (outs), (ins GR64:$dst),
818cb14a3feSDimitry Andric                    "ptwrite{q}\t$dst", [(int_x86_ptwrite64 GR64:$dst)]>, TB, XS,
8190b57cec5SDimitry Andric                    Requires<[In64BitMode, HasPTWRITE]>;
8200b57cec5SDimitry Andric} // SchedRW
8210b57cec5SDimitry Andric
8220b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
823753f127fSDimitry Andric// RDPRU - Read Processor Register instruction.
824753f127fSDimitry Andric
825753f127fSDimitry Andriclet SchedRW = [WriteSystem] in {
826753f127fSDimitry Andriclet Uses = [ECX], Defs = [EAX, EDX] in
827cb14a3feSDimitry Andric   def RDPRU : I<0x01, MRM_FD, (outs), (ins), "rdpru", []>, TB,
828753f127fSDimitry Andric               Requires<[HasRDPRU]>;
829753f127fSDimitry Andric}
830753f127fSDimitry Andric
831753f127fSDimitry Andric//===----------------------------------------------------------------------===//
8320b57cec5SDimitry Andric// Platform Configuration instruction
8330b57cec5SDimitry Andric
8340b57cec5SDimitry Andric// From ISA docs:
8350b57cec5SDimitry Andric//  "This instruction is used to execute functions for configuring platform
8360b57cec5SDimitry Andric//   features.
8370b57cec5SDimitry Andric//   EAX: Leaf function to be invoked.
8380b57cec5SDimitry Andric//   RBX/RCX/RDX: Leaf-specific purpose."
8390b57cec5SDimitry Andric//  "Successful execution of the leaf clears RAX (set to zero) and ZF, CF, PF,
8400b57cec5SDimitry Andric//   AF, OF, and SF are cleared. In case of failure, the failure reason is
8410b57cec5SDimitry Andric//   indicated in RAX with ZF set to 1 and CF, PF, AF, OF, and SF are cleared."
8420b57cec5SDimitry Andric// Thus all these mentioned registers are considered clobbered.
8430b57cec5SDimitry Andric
8440b57cec5SDimitry Andriclet SchedRW = [WriteSystem] in {
8450b57cec5SDimitry Andriclet Uses = [RAX, RBX, RCX, RDX], Defs = [RAX, RBX, RCX, RDX, EFLAGS] in
846cb14a3feSDimitry Andric    def PCONFIG : I<0x01, MRM_C5, (outs), (ins), "pconfig", []>, TB,
8470b57cec5SDimitry Andric                  Requires<[HasPCONFIG]>;
8480b57cec5SDimitry Andric} // SchedRW
849