xref: /freebsd-src/contrib/llvm-project/llvm/lib/Target/X86/X86InstrMMX.td (revision cb14a3fe5122c879eae1fb480ed7ce82a699ddb6)
10b57cec5SDimitry Andric//===-- X86InstrMMX.td - Describe the MMX Instruction Set --*- tablegen -*-===//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric//
90b57cec5SDimitry Andric// This file describes the X86 MMX instruction set, defining the instructions,
100b57cec5SDimitry Andric// and properties of the instructions which are needed for code generation,
110b57cec5SDimitry Andric// machine code emission, and analysis.
120b57cec5SDimitry Andric//
130b57cec5SDimitry Andric// All instructions that use MMX should be in this file, even if they also use
140b57cec5SDimitry Andric// SSE.
150b57cec5SDimitry Andric//
160b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
170b57cec5SDimitry Andric
180b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
190b57cec5SDimitry Andric// MMX Multiclasses
200b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
210b57cec5SDimitry Andric
220b57cec5SDimitry Andric// Alias instruction that maps zero vector to pxor mmx.
230b57cec5SDimitry Andric// This is expanded by ExpandPostRAPseudos to an pxor.
240b57cec5SDimitry Andric// We set canFoldAsLoad because this can be converted to a constant-pool
250b57cec5SDimitry Andric// load of an all-zeros value if folding it would be beneficial.
260b57cec5SDimitry Andriclet isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
275ffd83dbSDimitry Andric    isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasMMX] in {
285ffd83dbSDimitry Andricdef MMX_SET0 : I<0, Pseudo, (outs VR64:$dst), (ins), "",
295ffd83dbSDimitry Andric                 [(set VR64:$dst, (x86mmx (MMX_X86movw2d (i32 0))))]>;
300b57cec5SDimitry Andric}
310b57cec5SDimitry Andric
320b57cec5SDimitry Andriclet Constraints = "$src1 = $dst" in {
330b57cec5SDimitry Andric  // MMXI_binop_rm_int - Simple MMX binary operator based on intrinsic.
340b57cec5SDimitry Andric  multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
350b57cec5SDimitry Andric                               X86FoldableSchedWrite sched, bit Commutable = 0,
360b57cec5SDimitry Andric                               X86MemOperand OType = i64mem> {
370eae32dcSDimitry Andric    def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
380b57cec5SDimitry Andric                 (ins VR64:$src1, VR64:$src2),
390b57cec5SDimitry Andric                 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
400b57cec5SDimitry Andric                 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>,
410b57cec5SDimitry Andric              Sched<[sched]> {
420b57cec5SDimitry Andric      let isCommutable = Commutable;
430b57cec5SDimitry Andric    }
440eae32dcSDimitry Andric    def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
450b57cec5SDimitry Andric                 (ins VR64:$src1, OType:$src2),
460b57cec5SDimitry Andric                 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
475ffd83dbSDimitry Andric                 [(set VR64:$dst, (IntId VR64:$src1, (load_mmx addr:$src2)))]>,
480b57cec5SDimitry Andric                 Sched<[sched.Folded, sched.ReadAfterFold]>;
490b57cec5SDimitry Andric  }
500b57cec5SDimitry Andric
510b57cec5SDimitry Andric  multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
520b57cec5SDimitry Andric                                string OpcodeStr, Intrinsic IntId,
530b57cec5SDimitry Andric                                Intrinsic IntId2, X86FoldableSchedWrite sched,
540b57cec5SDimitry Andric                                X86FoldableSchedWrite schedImm> {
550b57cec5SDimitry Andric    def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
560b57cec5SDimitry Andric                                  (ins VR64:$src1, VR64:$src2),
570b57cec5SDimitry Andric                  !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
580b57cec5SDimitry Andric                  [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>,
590b57cec5SDimitry Andric             Sched<[sched]>;
600b57cec5SDimitry Andric    def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
610b57cec5SDimitry Andric                                  (ins VR64:$src1, i64mem:$src2),
620b57cec5SDimitry Andric                  !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
635ffd83dbSDimitry Andric                  [(set VR64:$dst, (IntId VR64:$src1, (load_mmx addr:$src2)))]>,
640b57cec5SDimitry Andric                  Sched<[sched.Folded, sched.ReadAfterFold]>;
650b57cec5SDimitry Andric    def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
660b57cec5SDimitry Andric                                   (ins VR64:$src1, i32u8imm:$src2),
670b57cec5SDimitry Andric                    !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
688bcb0991SDimitry Andric           [(set VR64:$dst, (IntId2 VR64:$src1, timm:$src2))]>,
690b57cec5SDimitry Andric           Sched<[schedImm]>;
700b57cec5SDimitry Andric  }
710b57cec5SDimitry Andric}
720b57cec5SDimitry Andric
730b57cec5SDimitry Andric/// Unary MMX instructions requiring SSSE3.
740b57cec5SDimitry Andricmulticlass SS3I_unop_rm_int_mm<bits<8> opc, string OpcodeStr,
750b57cec5SDimitry Andric                               Intrinsic IntId64, X86FoldableSchedWrite sched> {
760b57cec5SDimitry Andric  def rr : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
770b57cec5SDimitry Andric                 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
780b57cec5SDimitry Andric                 [(set VR64:$dst, (IntId64 VR64:$src))]>,
790b57cec5SDimitry Andric           Sched<[sched]>;
800b57cec5SDimitry Andric
810b57cec5SDimitry Andric  def rm : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
820b57cec5SDimitry Andric                 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
835ffd83dbSDimitry Andric                 [(set VR64:$dst, (IntId64 (load_mmx addr:$src)))]>,
840b57cec5SDimitry Andric                 Sched<[sched.Folded]>;
850b57cec5SDimitry Andric}
860b57cec5SDimitry Andric
870b57cec5SDimitry Andric/// Binary MMX instructions requiring SSSE3.
880b57cec5SDimitry Andriclet ImmT = NoImm, Constraints = "$src1 = $dst" in {
890b57cec5SDimitry Andricmulticlass SS3I_binop_rm_int_mm<bits<8> opc, string OpcodeStr,
900b57cec5SDimitry Andric                             Intrinsic IntId64, X86FoldableSchedWrite sched,
910b57cec5SDimitry Andric                             bit Commutable = 0> {
920b57cec5SDimitry Andric  let isCommutable = Commutable in
930b57cec5SDimitry Andric  def rr : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst),
940b57cec5SDimitry Andric       (ins VR64:$src1, VR64:$src2),
950b57cec5SDimitry Andric        !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
960b57cec5SDimitry Andric       [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>,
970b57cec5SDimitry Andric      Sched<[sched]>;
980b57cec5SDimitry Andric  def rm : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst),
990b57cec5SDimitry Andric       (ins VR64:$src1, i64mem:$src2),
1000b57cec5SDimitry Andric        !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1010b57cec5SDimitry Andric       [(set VR64:$dst,
1025ffd83dbSDimitry Andric         (IntId64 VR64:$src1, (load_mmx addr:$src2)))]>,
1030b57cec5SDimitry Andric      Sched<[sched.Folded, sched.ReadAfterFold]>;
1040b57cec5SDimitry Andric}
1050b57cec5SDimitry Andric}
1060b57cec5SDimitry Andric
1070b57cec5SDimitry Andric/// PALIGN MMX instructions (require SSSE3).
1080b57cec5SDimitry Andricmulticlass ssse3_palign_mm<string asm, Intrinsic IntId,
1090b57cec5SDimitry Andric                           X86FoldableSchedWrite sched> {
1100b57cec5SDimitry Andric  def rri  : MMXSS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
1110b57cec5SDimitry Andric      (ins VR64:$src1, VR64:$src2, u8imm:$src3),
1120b57cec5SDimitry Andric      !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1138bcb0991SDimitry Andric      [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2, (i8 timm:$src3)))]>,
1140b57cec5SDimitry Andric      Sched<[sched]>;
1150b57cec5SDimitry Andric  def rmi  : MMXSS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
1160b57cec5SDimitry Andric      (ins VR64:$src1, i64mem:$src2, u8imm:$src3),
1170b57cec5SDimitry Andric      !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1185ffd83dbSDimitry Andric      [(set VR64:$dst, (IntId VR64:$src1, (load_mmx addr:$src2),
1195ffd83dbSDimitry Andric                                          (i8 timm:$src3)))]>,
1200b57cec5SDimitry Andric      Sched<[sched.Folded, sched.ReadAfterFold]>;
1210b57cec5SDimitry Andric}
1220b57cec5SDimitry Andric
1230b57cec5SDimitry Andricmulticlass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
1240b57cec5SDimitry Andric                         Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
1250b57cec5SDimitry Andric                         string asm, X86FoldableSchedWrite sched, Domain d> {
1260eae32dcSDimitry Andric  def rr : MMXPI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
1270b57cec5SDimitry Andric                 [(set DstRC:$dst, (Int SrcRC:$src))], d>,
1280b57cec5SDimitry Andric           Sched<[sched]>;
1290eae32dcSDimitry Andric  def rm : MMXPI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
1300b57cec5SDimitry Andric                 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>,
1310b57cec5SDimitry Andric           Sched<[sched.Folded]>;
1320b57cec5SDimitry Andric}
1330b57cec5SDimitry Andric
1340b57cec5SDimitry Andricmulticlass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
1350b57cec5SDimitry Andric                    RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
1360b57cec5SDimitry Andric                    PatFrag ld_frag, string asm, Domain d> {
1370eae32dcSDimitry Andric  def rr : MMXPI<opc, MRMSrcReg, (outs DstRC:$dst),
1380b57cec5SDimitry Andric                 (ins DstRC:$src1, SrcRC:$src2), asm,
1390b57cec5SDimitry Andric                 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>,
1400b57cec5SDimitry Andric                 Sched<[WriteCvtI2PS]>;
1410eae32dcSDimitry Andric  def rm : MMXPI<opc, MRMSrcMem, (outs DstRC:$dst),
1420b57cec5SDimitry Andric                 (ins DstRC:$src1, x86memop:$src2), asm,
1430b57cec5SDimitry Andric                 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>,
1440b57cec5SDimitry Andric                 Sched<[WriteCvtI2PS.Folded]>;
1450b57cec5SDimitry Andric}
1460b57cec5SDimitry Andric
1470b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1480b57cec5SDimitry Andric// MMX EMMS Instruction
1490b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1500b57cec5SDimitry Andric
1510b57cec5SDimitry Andriclet SchedRW = [WriteEMMS],
1520b57cec5SDimitry Andric    Defs = [MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
1530b57cec5SDimitry Andric            ST0, ST1, ST2, ST3, ST4, ST5, ST6, ST7] in
1540b57cec5SDimitry Andricdef MMX_EMMS  : MMXI<0x77, RawFrm, (outs), (ins), "emms", [(int_x86_mmx_emms)]>;
1550b57cec5SDimitry Andric
1560b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1570b57cec5SDimitry Andric// MMX Scalar Instructions
1580b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1590b57cec5SDimitry Andric
1600b57cec5SDimitry Andric// Data Transfer Instructions
1610b57cec5SDimitry Andricdef MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
1620b57cec5SDimitry Andric                        "movd\t{$src, $dst|$dst, $src}",
1630b57cec5SDimitry Andric                        [(set VR64:$dst,
1645ffd83dbSDimitry Andric                         (x86mmx (MMX_X86movw2d GR32:$src)))]>,
1650b57cec5SDimitry Andric                        Sched<[WriteVecMoveFromGpr]>;
1660b57cec5SDimitry Andricdef MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
1670b57cec5SDimitry Andric                        "movd\t{$src, $dst|$dst, $src}",
1680b57cec5SDimitry Andric                        [(set VR64:$dst,
1695ffd83dbSDimitry Andric                          (x86mmx (MMX_X86movw2d (loadi32 addr:$src))))]>,
1700b57cec5SDimitry Andric                        Sched<[WriteVecLoad]>;
1710b57cec5SDimitry Andric
1720b57cec5SDimitry Andriclet mayStore = 1 in
1730b57cec5SDimitry Andricdef MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
1740b57cec5SDimitry Andric                        "movd\t{$src, $dst|$dst, $src}", []>,
1750b57cec5SDimitry Andric                   Sched<[WriteVecStore]>;
1760b57cec5SDimitry Andric
1770b57cec5SDimitry Andricdef MMX_MOVD64grr : MMXI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR64:$src),
1780b57cec5SDimitry Andric                         "movd\t{$src, $dst|$dst, $src}",
1790b57cec5SDimitry Andric                         [(set GR32:$dst,
1800b57cec5SDimitry Andric                          (MMX_X86movd2w (x86mmx VR64:$src)))]>,
18106c3fb27SDimitry Andric                         Sched<[WriteVecMoveToGpr]>;
1820b57cec5SDimitry Andric
1830b57cec5SDimitry Andriclet isBitcast = 1 in
1840b57cec5SDimitry Andricdef MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
1850b57cec5SDimitry Andric                             "movq\t{$src, $dst|$dst, $src}",
1860b57cec5SDimitry Andric                             [(set VR64:$dst, (bitconvert GR64:$src))]>,
1870b57cec5SDimitry Andric                             Sched<[WriteVecMoveFromGpr]>;
1880b57cec5SDimitry Andric
1890b57cec5SDimitry Andriclet isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
1900b57cec5SDimitry Andricdef MMX_MOVD64to64rm : MMXRI<0x6E, MRMSrcMem, (outs VR64:$dst),
1910b57cec5SDimitry Andric                             (ins i64mem:$src), "movq\t{$src, $dst|$dst, $src}",
1920b57cec5SDimitry Andric                             []>, Sched<[SchedWriteVecMoveLS.MMX.RM]>;
1930b57cec5SDimitry Andric
1940b57cec5SDimitry Andriclet isBitcast = 1 in {
1950b57cec5SDimitry Andricdef MMX_MOVD64from64rr : MMXRI<0x7E, MRMDestReg,
1960b57cec5SDimitry Andric                               (outs GR64:$dst), (ins VR64:$src),
1970b57cec5SDimitry Andric                               "movq\t{$src, $dst|$dst, $src}",
1980b57cec5SDimitry Andric                               [(set GR64:$dst, (bitconvert VR64:$src))]>,
1990b57cec5SDimitry Andric                               Sched<[WriteVecMoveToGpr]>;
2000b57cec5SDimitry Andriclet SchedRW = [WriteVecMove], hasSideEffects = 0, isMoveReg = 1 in {
2010b57cec5SDimitry Andricdef MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2020b57cec5SDimitry Andric                        "movq\t{$src, $dst|$dst, $src}", []>;
2030b57cec5SDimitry Andriclet isCodeGenOnly = 1, ForceDisassemble = 1 in
2040b57cec5SDimitry Andricdef MMX_MOVQ64rr_REV : MMXI<0x7F, MRMDestReg, (outs VR64:$dst), (ins VR64:$src),
20506c3fb27SDimitry Andric                            "movq\t{$src, $dst|$dst, $src}", []>;
2060b57cec5SDimitry Andric} // SchedRW, hasSideEffects, isMoveReg
2070b57cec5SDimitry Andric} // isBitcast
2080b57cec5SDimitry Andric
2090b57cec5SDimitry Andriclet isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
21081ad6265SDimitry Andricdef MMX_MOVD64from64mr : MMXRI<0x7E, MRMDestMem,
2110b57cec5SDimitry Andric                               (outs), (ins i64mem:$dst, VR64:$src),
2120b57cec5SDimitry Andric                               "movq\t{$src, $dst|$dst, $src}", []>,
21306c3fb27SDimitry Andric                               Sched<[SchedWriteVecMoveLS.MMX.MR]>;
2140b57cec5SDimitry Andric
2150b57cec5SDimitry Andriclet SchedRW = [SchedWriteVecMoveLS.MMX.RM] in {
2160b57cec5SDimitry Andriclet canFoldAsLoad = 1 in
2170b57cec5SDimitry Andricdef MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2180b57cec5SDimitry Andric                        "movq\t{$src, $dst|$dst, $src}",
2190b57cec5SDimitry Andric                        [(set VR64:$dst, (load_mmx addr:$src))]>;
2200b57cec5SDimitry Andric} // SchedRW
2210b57cec5SDimitry Andric
2220b57cec5SDimitry Andriclet SchedRW = [SchedWriteVecMoveLS.MMX.MR] in
2230b57cec5SDimitry Andricdef MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
2240b57cec5SDimitry Andric                        "movq\t{$src, $dst|$dst, $src}",
2250b57cec5SDimitry Andric                        [(store (x86mmx VR64:$src), addr:$dst)]>;
2260b57cec5SDimitry Andric
2275ffd83dbSDimitry Andricdef MMX_X86movdq2q : SDNode<"X86ISD::MOVDQ2Q", SDTypeProfile<1, 1,
2285ffd83dbSDimitry Andric                            [SDTCisVT<0, x86mmx>, SDTCisVT<1, v2i64>]>>;
2295ffd83dbSDimitry Andricdef MMX_X86movq2dq : SDNode<"X86ISD::MOVQ2DQ", SDTypeProfile<1, 1,
2305ffd83dbSDimitry Andric                            [SDTCisVT<0, v2i64>, SDTCisVT<1, x86mmx>]>>;
2315ffd83dbSDimitry Andric
2320b57cec5SDimitry Andriclet SchedRW = [SchedWriteVecMoveLS.XMM.RR] in {
2330b57cec5SDimitry Andricdef MMX_MOVDQ2Qrr : MMXSDIi8<0xD6, MRMSrcReg, (outs VR64:$dst),
2340b57cec5SDimitry Andric                             (ins VR128:$src), "movdq2q\t{$src, $dst|$dst, $src}",
2350b57cec5SDimitry Andric                             [(set VR64:$dst,
2365ffd83dbSDimitry Andric                               (x86mmx (MMX_X86movdq2q VR128:$src)))]>;
2370b57cec5SDimitry Andric
2380b57cec5SDimitry Andricdef MMX_MOVQ2DQrr : MMXS2SIi8<0xD6, MRMSrcReg, (outs VR128:$dst),
2390b57cec5SDimitry Andric                              (ins VR64:$src), "movq2dq\t{$src, $dst|$dst, $src}",
2400b57cec5SDimitry Andric                              [(set VR128:$dst,
2415ffd83dbSDimitry Andric                                (v2i64 (MMX_X86movq2dq VR64:$src)))]>;
2420b57cec5SDimitry Andric
2430b57cec5SDimitry Andriclet isCodeGenOnly = 1, hasSideEffects = 1 in {
2440b57cec5SDimitry Andricdef MMX_MOVQ2FR64rr: MMXS2SIi8<0xD6, MRMSrcReg, (outs FR64:$dst),
2450b57cec5SDimitry Andric                               (ins VR64:$src), "movq2dq\t{$src, $dst|$dst, $src}",
2460b57cec5SDimitry Andric                               []>;
2470b57cec5SDimitry Andric
2480b57cec5SDimitry Andricdef MMX_MOVFR642Qrr: MMXSDIi8<0xD6, MRMSrcReg, (outs VR64:$dst),
2490b57cec5SDimitry Andric                              (ins FR64:$src), "movdq2q\t{$src, $dst|$dst, $src}",
2500b57cec5SDimitry Andric                              []>;
2510b57cec5SDimitry Andric}
2520b57cec5SDimitry Andric} // SchedRW
2530b57cec5SDimitry Andric
2540b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE1] in
2550b57cec5SDimitry Andricdef MMX_MOVNTQmr  : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
2560b57cec5SDimitry Andric                         "movntq\t{$src, $dst|$dst, $src}",
2570b57cec5SDimitry Andric                         [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>,
2580b57cec5SDimitry Andric                         Sched<[SchedWriteVecMoveLSNT.MMX.MR]>;
2590b57cec5SDimitry Andric
2600b57cec5SDimitry Andric// Arithmetic Instructions
2610b57cec5SDimitry Andricdefm MMX_PABSB : SS3I_unop_rm_int_mm<0x1C, "pabsb", int_x86_ssse3_pabs_b,
2620b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX>;
2630b57cec5SDimitry Andricdefm MMX_PABSW : SS3I_unop_rm_int_mm<0x1D, "pabsw", int_x86_ssse3_pabs_w,
2640b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX>;
2650b57cec5SDimitry Andricdefm MMX_PABSD : SS3I_unop_rm_int_mm<0x1E, "pabsd", int_x86_ssse3_pabs_d,
2660b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX>;
2670b57cec5SDimitry Andric// -- Addition
2680b57cec5SDimitry Andricdefm MMX_PADDB : MMXI_binop_rm_int<0xFC, "paddb", int_x86_mmx_padd_b,
2690b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX, 1>;
2700b57cec5SDimitry Andricdefm MMX_PADDW : MMXI_binop_rm_int<0xFD, "paddw", int_x86_mmx_padd_w,
2710b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX, 1>;
2720b57cec5SDimitry Andricdefm MMX_PADDD : MMXI_binop_rm_int<0xFE, "paddd", int_x86_mmx_padd_d,
2730b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX, 1>;
2740b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE2] in
2750b57cec5SDimitry Andricdefm MMX_PADDQ : MMXI_binop_rm_int<0xD4, "paddq", int_x86_mmx_padd_q,
2760b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX, 1>;
2770b57cec5SDimitry Andricdefm MMX_PADDSB  : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b,
2780b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX, 1>;
2790b57cec5SDimitry Andricdefm MMX_PADDSW  : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w,
2800b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX, 1>;
2810b57cec5SDimitry Andric
2820b57cec5SDimitry Andricdefm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b,
2830b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX, 1>;
2840b57cec5SDimitry Andricdefm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w,
2850b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX, 1>;
2860b57cec5SDimitry Andric
2870b57cec5SDimitry Andricdefm MMX_PHADDW  : SS3I_binop_rm_int_mm<0x01, "phaddw", int_x86_ssse3_phadd_w,
2880b57cec5SDimitry Andric                                        SchedWritePHAdd.MMX>;
2890b57cec5SDimitry Andricdefm MMX_PHADDD  : SS3I_binop_rm_int_mm<0x02, "phaddd", int_x86_ssse3_phadd_d,
2900b57cec5SDimitry Andric                                        SchedWritePHAdd.MMX>;
2910b57cec5SDimitry Andricdefm MMX_PHADDSW : SS3I_binop_rm_int_mm<0x03, "phaddsw",int_x86_ssse3_phadd_sw,
2920b57cec5SDimitry Andric                                        SchedWritePHAdd.MMX>;
2930b57cec5SDimitry Andric
2940b57cec5SDimitry Andric// -- Subtraction
2950b57cec5SDimitry Andricdefm MMX_PSUBB : MMXI_binop_rm_int<0xF8, "psubb", int_x86_mmx_psub_b,
2960b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX>;
2970b57cec5SDimitry Andricdefm MMX_PSUBW : MMXI_binop_rm_int<0xF9, "psubw", int_x86_mmx_psub_w,
2980b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX>;
2990b57cec5SDimitry Andricdefm MMX_PSUBD : MMXI_binop_rm_int<0xFA, "psubd", int_x86_mmx_psub_d,
3000b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX>;
3010b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE2] in
3020b57cec5SDimitry Andricdefm MMX_PSUBQ : MMXI_binop_rm_int<0xFB, "psubq", int_x86_mmx_psub_q,
3030b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX>;
3040b57cec5SDimitry Andric
3050b57cec5SDimitry Andricdefm MMX_PSUBSB  : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b,
3060b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX>;
3070b57cec5SDimitry Andricdefm MMX_PSUBSW  : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w,
3080b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX>;
3090b57cec5SDimitry Andric
3100b57cec5SDimitry Andricdefm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b,
3110b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX>;
3120b57cec5SDimitry Andricdefm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w,
3130b57cec5SDimitry Andric                                   SchedWriteVecALU.MMX>;
3140b57cec5SDimitry Andric
3150b57cec5SDimitry Andricdefm MMX_PHSUBW  : SS3I_binop_rm_int_mm<0x05, "phsubw", int_x86_ssse3_phsub_w,
3160b57cec5SDimitry Andric                                        SchedWritePHAdd.MMX>;
3170b57cec5SDimitry Andricdefm MMX_PHSUBD  : SS3I_binop_rm_int_mm<0x06, "phsubd", int_x86_ssse3_phsub_d,
3180b57cec5SDimitry Andric                                        SchedWritePHAdd.MMX>;
3190b57cec5SDimitry Andricdefm MMX_PHSUBSW : SS3I_binop_rm_int_mm<0x07, "phsubsw",int_x86_ssse3_phsub_sw,
3200b57cec5SDimitry Andric                                        SchedWritePHAdd.MMX>;
3210b57cec5SDimitry Andric
3220b57cec5SDimitry Andric// -- Multiplication
3230b57cec5SDimitry Andricdefm MMX_PMULLW  : MMXI_binop_rm_int<0xD5, "pmullw", int_x86_mmx_pmull_w,
3240b57cec5SDimitry Andric                                     SchedWriteVecIMul.MMX, 1>;
3250b57cec5SDimitry Andric
3260b57cec5SDimitry Andricdefm MMX_PMULHW  : MMXI_binop_rm_int<0xE5, "pmulhw",  int_x86_mmx_pmulh_w,
3270b57cec5SDimitry Andric                                     SchedWriteVecIMul.MMX, 1>;
3280b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE1] in
3290b57cec5SDimitry Andricdefm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w,
3300b57cec5SDimitry Andric                                     SchedWriteVecIMul.MMX, 1>;
3310b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE2] in
3320b57cec5SDimitry Andricdefm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq,
3330b57cec5SDimitry Andric                                     SchedWriteVecIMul.MMX, 1>;
3340b57cec5SDimitry Andricdefm MMX_PMULHRSW : SS3I_binop_rm_int_mm<0x0B, "pmulhrsw",
3350b57cec5SDimitry Andric                                     int_x86_ssse3_pmul_hr_sw,
3360b57cec5SDimitry Andric                                     SchedWriteVecIMul.MMX, 1>;
3370b57cec5SDimitry Andric
3380b57cec5SDimitry Andric// -- Miscellanea
3390b57cec5SDimitry Andricdefm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd,
3400b57cec5SDimitry Andric                                     SchedWriteVecIMul.MMX, 1>;
3410b57cec5SDimitry Andric
3420b57cec5SDimitry Andricdefm MMX_PMADDUBSW : SS3I_binop_rm_int_mm<0x04, "pmaddubsw",
3430b57cec5SDimitry Andric                                          int_x86_ssse3_pmadd_ub_sw,
3440b57cec5SDimitry Andric                                          SchedWriteVecIMul.MMX>;
3450b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE1] in {
3460b57cec5SDimitry Andricdefm MMX_PAVGB   : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b,
3470b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX, 1>;
3480b57cec5SDimitry Andricdefm MMX_PAVGW   : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w,
3490b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX, 1>;
3500b57cec5SDimitry Andric
3510b57cec5SDimitry Andricdefm MMX_PMINUB  : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b,
3520b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX, 1>;
3530b57cec5SDimitry Andricdefm MMX_PMINSW  : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w,
3540b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX, 1>;
3550b57cec5SDimitry Andric
3560b57cec5SDimitry Andricdefm MMX_PMAXUB  : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b,
3570b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX, 1>;
3580b57cec5SDimitry Andricdefm MMX_PMAXSW  : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w,
3590b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX, 1>;
3600b57cec5SDimitry Andric
3610b57cec5SDimitry Andricdefm MMX_PSADBW  : MMXI_binop_rm_int<0xF6, "psadbw", int_x86_mmx_psad_bw,
3620b57cec5SDimitry Andric                                     SchedWritePSADBW.MMX, 1>;
3630b57cec5SDimitry Andric}
3640b57cec5SDimitry Andric
3650b57cec5SDimitry Andricdefm MMX_PSIGNB :  SS3I_binop_rm_int_mm<0x08, "psignb", int_x86_ssse3_psign_b,
3660b57cec5SDimitry Andric                                        SchedWriteVecALU.MMX>;
3670b57cec5SDimitry Andricdefm MMX_PSIGNW :  SS3I_binop_rm_int_mm<0x09, "psignw", int_x86_ssse3_psign_w,
3680b57cec5SDimitry Andric                                        SchedWriteVecALU.MMX>;
3690b57cec5SDimitry Andricdefm MMX_PSIGND :  SS3I_binop_rm_int_mm<0x0A, "psignd", int_x86_ssse3_psign_d,
3700b57cec5SDimitry Andric                                        SchedWriteVecALU.MMX>;
3710b57cec5SDimitry Andriclet Constraints = "$src1 = $dst" in
3720b57cec5SDimitry Andric  defm MMX_PALIGNR : ssse3_palign_mm<"palignr", int_x86_mmx_palignr_b,
3730b57cec5SDimitry Andric                                     SchedWriteShuffle.MMX>;
3740b57cec5SDimitry Andric
3750b57cec5SDimitry Andric// Logical Instructions
3760b57cec5SDimitry Andricdefm MMX_PAND : MMXI_binop_rm_int<0xDB, "pand", int_x86_mmx_pand,
3770b57cec5SDimitry Andric                                  SchedWriteVecLogic.MMX, 1>;
3780b57cec5SDimitry Andricdefm MMX_POR  : MMXI_binop_rm_int<0xEB, "por" , int_x86_mmx_por,
3790b57cec5SDimitry Andric                                  SchedWriteVecLogic.MMX, 1>;
3800b57cec5SDimitry Andricdefm MMX_PXOR : MMXI_binop_rm_int<0xEF, "pxor", int_x86_mmx_pxor,
3810b57cec5SDimitry Andric                                  SchedWriteVecLogic.MMX, 1>;
3820b57cec5SDimitry Andricdefm MMX_PANDN : MMXI_binop_rm_int<0xDF, "pandn", int_x86_mmx_pandn,
3830b57cec5SDimitry Andric                                   SchedWriteVecLogic.MMX>;
3840b57cec5SDimitry Andric
3850b57cec5SDimitry Andric// Shift Instructions
3860b57cec5SDimitry Andricdefm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
3870b57cec5SDimitry Andric                                    int_x86_mmx_psrl_w, int_x86_mmx_psrli_w,
3880b57cec5SDimitry Andric                                    SchedWriteVecShift.MMX,
3890b57cec5SDimitry Andric                                    SchedWriteVecShiftImm.MMX>;
3900b57cec5SDimitry Andricdefm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
3910b57cec5SDimitry Andric                                    int_x86_mmx_psrl_d, int_x86_mmx_psrli_d,
3920b57cec5SDimitry Andric                                    SchedWriteVecShift.MMX,
3930b57cec5SDimitry Andric                                    SchedWriteVecShiftImm.MMX>;
3940b57cec5SDimitry Andricdefm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
3950b57cec5SDimitry Andric                                    int_x86_mmx_psrl_q, int_x86_mmx_psrli_q,
3960b57cec5SDimitry Andric                                    SchedWriteVecShift.MMX,
3970b57cec5SDimitry Andric                                    SchedWriteVecShiftImm.MMX>;
3980b57cec5SDimitry Andric
3990b57cec5SDimitry Andricdefm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
4000b57cec5SDimitry Andric                                    int_x86_mmx_psll_w, int_x86_mmx_pslli_w,
4010b57cec5SDimitry Andric                                    SchedWriteVecShift.MMX,
4020b57cec5SDimitry Andric                                    SchedWriteVecShiftImm.MMX>;
4030b57cec5SDimitry Andricdefm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
4040b57cec5SDimitry Andric                                    int_x86_mmx_psll_d, int_x86_mmx_pslli_d,
4050b57cec5SDimitry Andric                                    SchedWriteVecShift.MMX,
4060b57cec5SDimitry Andric                                    SchedWriteVecShiftImm.MMX>;
4070b57cec5SDimitry Andricdefm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
4080b57cec5SDimitry Andric                                    int_x86_mmx_psll_q, int_x86_mmx_pslli_q,
4090b57cec5SDimitry Andric                                    SchedWriteVecShift.MMX,
4100b57cec5SDimitry Andric                                    SchedWriteVecShiftImm.MMX>;
4110b57cec5SDimitry Andric
4120b57cec5SDimitry Andricdefm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
4130b57cec5SDimitry Andric                                    int_x86_mmx_psra_w, int_x86_mmx_psrai_w,
4140b57cec5SDimitry Andric                                    SchedWriteVecShift.MMX,
4150b57cec5SDimitry Andric                                    SchedWriteVecShiftImm.MMX>;
4160b57cec5SDimitry Andricdefm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
4170b57cec5SDimitry Andric                                    int_x86_mmx_psra_d, int_x86_mmx_psrai_d,
4180b57cec5SDimitry Andric                                    SchedWriteVecShift.MMX,
4190b57cec5SDimitry Andric                                    SchedWriteVecShiftImm.MMX>;
4200b57cec5SDimitry Andric
4210b57cec5SDimitry Andric// Comparison Instructions
4220b57cec5SDimitry Andricdefm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b,
4230b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX>;
4240b57cec5SDimitry Andricdefm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w,
4250b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX>;
4260b57cec5SDimitry Andricdefm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d,
4270b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX>;
4280b57cec5SDimitry Andric
4290b57cec5SDimitry Andricdefm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b,
4300b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX>;
4310b57cec5SDimitry Andricdefm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w,
4320b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX>;
4330b57cec5SDimitry Andricdefm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d,
4340b57cec5SDimitry Andric                                     SchedWriteVecALU.MMX>;
4350b57cec5SDimitry Andric
4360b57cec5SDimitry Andric// -- Unpack Instructions
4370b57cec5SDimitry Andricdefm MMX_PUNPCKHBW : MMXI_binop_rm_int<0x68, "punpckhbw",
4380b57cec5SDimitry Andric                                       int_x86_mmx_punpckhbw,
4390b57cec5SDimitry Andric                                       SchedWriteShuffle.MMX>;
4400b57cec5SDimitry Andricdefm MMX_PUNPCKHWD : MMXI_binop_rm_int<0x69, "punpckhwd",
4410b57cec5SDimitry Andric                                       int_x86_mmx_punpckhwd,
4420b57cec5SDimitry Andric                                       SchedWriteShuffle.MMX>;
4430b57cec5SDimitry Andricdefm MMX_PUNPCKHDQ : MMXI_binop_rm_int<0x6A, "punpckhdq",
4440b57cec5SDimitry Andric                                       int_x86_mmx_punpckhdq,
4450b57cec5SDimitry Andric                                       SchedWriteShuffle.MMX>;
4460b57cec5SDimitry Andricdefm MMX_PUNPCKLBW : MMXI_binop_rm_int<0x60, "punpcklbw",
4470b57cec5SDimitry Andric                                       int_x86_mmx_punpcklbw,
4480b57cec5SDimitry Andric                                       SchedWriteShuffle.MMX,
4490b57cec5SDimitry Andric                                       0, i32mem>;
4500b57cec5SDimitry Andricdefm MMX_PUNPCKLWD : MMXI_binop_rm_int<0x61, "punpcklwd",
4510b57cec5SDimitry Andric                                       int_x86_mmx_punpcklwd,
4520b57cec5SDimitry Andric                                       SchedWriteShuffle.MMX,
4530b57cec5SDimitry Andric                                       0, i32mem>;
4540b57cec5SDimitry Andricdefm MMX_PUNPCKLDQ : MMXI_binop_rm_int<0x62, "punpckldq",
4550b57cec5SDimitry Andric                                       int_x86_mmx_punpckldq,
4560b57cec5SDimitry Andric                                       SchedWriteShuffle.MMX,
4570b57cec5SDimitry Andric                                       0, i32mem>;
4580b57cec5SDimitry Andric
4590b57cec5SDimitry Andric// -- Pack Instructions
4600b57cec5SDimitry Andricdefm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb,
4610b57cec5SDimitry Andric                                      SchedWriteShuffle.MMX>;
4620b57cec5SDimitry Andricdefm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw,
4630b57cec5SDimitry Andric                                      SchedWriteShuffle.MMX>;
4640b57cec5SDimitry Andricdefm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb,
4650b57cec5SDimitry Andric                                      SchedWriteShuffle.MMX>;
4660b57cec5SDimitry Andric
4670b57cec5SDimitry Andric// -- Shuffle Instructions
4680b57cec5SDimitry Andricdefm MMX_PSHUFB : SS3I_binop_rm_int_mm<0x00, "pshufb", int_x86_ssse3_pshuf_b,
4690b57cec5SDimitry Andric                                       SchedWriteVarShuffle.MMX>;
4700b57cec5SDimitry Andric
471e8d8bef9SDimitry Andriclet Predicates = [HasMMX, HasSSE1] in {
4720b57cec5SDimitry Andricdef MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
4730b57cec5SDimitry Andric                          (outs VR64:$dst), (ins VR64:$src1, u8imm:$src2),
4740b57cec5SDimitry Andric                          "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4750b57cec5SDimitry Andric                          [(set VR64:$dst,
4768bcb0991SDimitry Andric                             (int_x86_sse_pshuf_w VR64:$src1, timm:$src2))]>,
4770b57cec5SDimitry Andric                          Sched<[SchedWriteShuffle.MMX]>;
4780b57cec5SDimitry Andricdef MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
4790b57cec5SDimitry Andric                          (outs VR64:$dst), (ins i64mem:$src1, u8imm:$src2),
4800b57cec5SDimitry Andric                          "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4810b57cec5SDimitry Andric                          [(set VR64:$dst,
4820b57cec5SDimitry Andric                             (int_x86_sse_pshuf_w (load_mmx addr:$src1),
4838bcb0991SDimitry Andric                                                   timm:$src2))]>,
4840b57cec5SDimitry Andric                          Sched<[SchedWriteShuffle.MMX.Folded]>;
485e8d8bef9SDimitry Andric}
4860b57cec5SDimitry Andric
4870b57cec5SDimitry Andric// -- Conversion Instructions
4880b57cec5SDimitry Andricdefm MMX_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
4890b57cec5SDimitry Andric                      f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
490*cb14a3feSDimitry Andric                      WriteCvtPS2I, SSEPackedSingle>, TB, SIMD_EXC;
4910b57cec5SDimitry Andricdefm MMX_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
4920b57cec5SDimitry Andric                      f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
493*cb14a3feSDimitry Andric                      WriteCvtPD2I, SSEPackedDouble>, TB, PD, SIMD_EXC;
4940b57cec5SDimitry Andricdefm MMX_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
4950b57cec5SDimitry Andric                       f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
496*cb14a3feSDimitry Andric                       WriteCvtPS2I, SSEPackedSingle>, TB, SIMD_EXC;
4970b57cec5SDimitry Andricdefm MMX_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
4980b57cec5SDimitry Andric                       f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
499*cb14a3feSDimitry Andric                       WriteCvtPD2I, SSEPackedDouble>, TB, PD, SIMD_EXC;
5000b57cec5SDimitry Andricdefm MMX_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
5010b57cec5SDimitry Andric                         i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
502*cb14a3feSDimitry Andric                         WriteCvtI2PD, SSEPackedDouble>, TB, PD;
5030b57cec5SDimitry Andriclet Constraints = "$src1 = $dst" in {
5040b57cec5SDimitry Andric  defm MMX_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
5050b57cec5SDimitry Andric                         int_x86_sse_cvtpi2ps,
5060b57cec5SDimitry Andric                         i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
507*cb14a3feSDimitry Andric                         SSEPackedSingle>, TB, SIMD_EXC;
5080b57cec5SDimitry Andric}
5090b57cec5SDimitry Andric
5100b57cec5SDimitry Andric// Extract / Insert
5110b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE1] in
5120b57cec5SDimitry Andricdef MMX_PEXTRWrr: MMXIi8<0xC5, MRMSrcReg,
5130b57cec5SDimitry Andric                     (outs GR32orGR64:$dst), (ins VR64:$src1, i32u8imm:$src2),
5140b57cec5SDimitry Andric                     "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5150b57cec5SDimitry Andric                     [(set GR32orGR64:$dst, (int_x86_mmx_pextr_w VR64:$src1,
5168bcb0991SDimitry Andric                                             timm:$src2))]>,
5170b57cec5SDimitry Andric                     Sched<[WriteVecExtract]>;
5180b57cec5SDimitry Andriclet Constraints = "$src1 = $dst" in {
5190b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE1] in {
5200b57cec5SDimitry Andric  def MMX_PINSRWrr : MMXIi8<0xC4, MRMSrcReg,
5210b57cec5SDimitry Andric                    (outs VR64:$dst),
5220b57cec5SDimitry Andric                    (ins VR64:$src1, GR32orGR64:$src2, i32u8imm:$src3),
5230b57cec5SDimitry Andric                    "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
5240b57cec5SDimitry Andric                    [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
5258bcb0991SDimitry Andric                                      GR32orGR64:$src2, timm:$src3))]>,
5260b57cec5SDimitry Andric                    Sched<[WriteVecInsert, ReadDefault, ReadInt2Fpu]>;
5270b57cec5SDimitry Andric
5280b57cec5SDimitry Andric  def MMX_PINSRWrm : MMXIi8<0xC4, MRMSrcMem,
5290b57cec5SDimitry Andric                   (outs VR64:$dst),
5300b57cec5SDimitry Andric                   (ins VR64:$src1, i16mem:$src2, i32u8imm:$src3),
5310b57cec5SDimitry Andric                   "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
5320b57cec5SDimitry Andric                   [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
5330b57cec5SDimitry Andric                                       (i32 (anyext (loadi16 addr:$src2))),
5348bcb0991SDimitry Andric                                     timm:$src3))]>,
5350b57cec5SDimitry Andric                   Sched<[WriteVecInsert.Folded, WriteVecInsert.ReadAfterFold]>;
5360b57cec5SDimitry Andric}
5370b57cec5SDimitry Andric}
5380b57cec5SDimitry Andric
5390b57cec5SDimitry Andric// Mask creation
5400b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE1] in
5410b57cec5SDimitry Andricdef MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32orGR64:$dst),
5420b57cec5SDimitry Andric                          (ins VR64:$src),
5430b57cec5SDimitry Andric                          "pmovmskb\t{$src, $dst|$dst, $src}",
5440b57cec5SDimitry Andric                          [(set GR32orGR64:$dst,
5450b57cec5SDimitry Andric                                (int_x86_mmx_pmovmskb VR64:$src))]>,
5460b57cec5SDimitry Andric                          Sched<[WriteMMXMOVMSK]>;
5470b57cec5SDimitry Andric
5480b57cec5SDimitry Andric// Misc.
5490b57cec5SDimitry Andriclet SchedRW = [SchedWriteShuffle.MMX] in {
5500b57cec5SDimitry Andriclet Uses = [EDI], Predicates = [HasMMX, HasSSE1,Not64BitMode] in
551*cb14a3feSDimitry Andricdef MMX_MASKMOVQ : MMXI<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
5520b57cec5SDimitry Andric                        "maskmovq\t{$mask, $src|$src, $mask}",
5530b57cec5SDimitry Andric                        [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
5540b57cec5SDimitry Andriclet Uses = [RDI], Predicates = [HasMMX, HasSSE1,In64BitMode] in
555*cb14a3feSDimitry Andricdef MMX_MASKMOVQ64: MMXI<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
5560b57cec5SDimitry Andric                         "maskmovq\t{$mask, $src|$src, $mask}",
5570b57cec5SDimitry Andric                         [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)]>;
5580b57cec5SDimitry Andric}
5590b57cec5SDimitry Andric
5600b57cec5SDimitry Andric// 64-bit bit convert.
5610b57cec5SDimitry Andriclet Predicates = [HasMMX, HasSSE2] in {
5620b57cec5SDimitry Andricdef : Pat<(f64 (bitconvert (x86mmx VR64:$src))),
5630b57cec5SDimitry Andric          (MMX_MOVQ2FR64rr VR64:$src)>;
5640b57cec5SDimitry Andricdef : Pat<(x86mmx (bitconvert (f64 FR64:$src))),
5650b57cec5SDimitry Andric          (MMX_MOVFR642Qrr FR64:$src)>;
5660b57cec5SDimitry Andricdef : Pat<(x86mmx (MMX_X86movdq2q
5670b57cec5SDimitry Andric                   (bc_v2i64 (v4i32 (X86cvtp2Int (v4f32 VR128:$src)))))),
5680eae32dcSDimitry Andric          (MMX_CVTPS2PIrr VR128:$src)>;
5690b57cec5SDimitry Andricdef : Pat<(x86mmx (MMX_X86movdq2q
5700b57cec5SDimitry Andric                   (bc_v2i64 (v4i32 (X86cvttp2si (v4f32 VR128:$src)))))),
5710eae32dcSDimitry Andric          (MMX_CVTTPS2PIrr VR128:$src)>;
5720b57cec5SDimitry Andricdef : Pat<(x86mmx (MMX_X86movdq2q
5730b57cec5SDimitry Andric                   (bc_v2i64 (v4i32 (X86cvtp2Int (v2f64 VR128:$src)))))),
5740eae32dcSDimitry Andric          (MMX_CVTPD2PIrr VR128:$src)>;
5750b57cec5SDimitry Andricdef : Pat<(x86mmx (MMX_X86movdq2q
5760b57cec5SDimitry Andric                   (bc_v2i64 (v4i32 (X86cvttp2si (v2f64 VR128:$src)))))),
5770eae32dcSDimitry Andric          (MMX_CVTTPD2PIrr VR128:$src)>;
5780b57cec5SDimitry Andric}
579