xref: /freebsd-src/contrib/llvm-project/llvm/lib/Target/X86/X86InstrFPStack.td (revision cb14a3fe5122c879eae1fb480ed7ce82a699ddb6)
10b57cec5SDimitry Andric//===- X86InstrFPStack.td - FPU Instruction Set ------------*- tablegen -*-===//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric//
90b57cec5SDimitry Andric// This file describes the X86 x87 FPU instruction set, defining the
100b57cec5SDimitry Andric// instructions, and properties of the instructions which are needed for code
110b57cec5SDimitry Andric// generation, machine code emission, and analysis.
120b57cec5SDimitry Andric//
130b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
140b57cec5SDimitry Andric
150b57cec5SDimitry Andric// Some 'special' instructions - expanded after instruction selection.
160b57cec5SDimitry Andric// Clobbers EFLAGS due to OR instruction used internally.
170b57cec5SDimitry Andric// FIXME: Can we model this in SelectionDAG?
180b57cec5SDimitry Andriclet usesCustomInserter = 1, hasNoSchedulingInfo = 1, Defs = [EFLAGS] in {
190b57cec5SDimitry Andric  def FP32_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP32:$src),
200b57cec5SDimitry Andric                              [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
210b57cec5SDimitry Andric  def FP32_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP32:$src),
220b57cec5SDimitry Andric                              [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
230b57cec5SDimitry Andric  def FP32_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP32:$src),
240b57cec5SDimitry Andric                              [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
250b57cec5SDimitry Andric  def FP64_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP64:$src),
260b57cec5SDimitry Andric                              [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
270b57cec5SDimitry Andric  def FP64_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP64:$src),
280b57cec5SDimitry Andric                              [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
290b57cec5SDimitry Andric  def FP64_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP64:$src),
300b57cec5SDimitry Andric                              [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
310b57cec5SDimitry Andric  def FP80_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP80:$src),
320b57cec5SDimitry Andric                              [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
330b57cec5SDimitry Andric  def FP80_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP80:$src),
340b57cec5SDimitry Andric                              [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
350b57cec5SDimitry Andric  def FP80_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP80:$src),
360b57cec5SDimitry Andric                              [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
371ac55f4cSDimitry Andric
381ac55f4cSDimitry Andric  def FP80_ADDr : PseudoI<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
391ac55f4cSDimitry Andric                          [(set RFP80:$dst,
401ac55f4cSDimitry Andric                                (any_X86fp80_add  RFP80:$src1, RFP80:$src2))]>;
411ac55f4cSDimitry Andric  def FP80_ADDm32 : PseudoI<(outs RFP80:$dst), (ins RFP80:$src1, f32mem:$src2),
421ac55f4cSDimitry Andric                            [(set RFP80:$dst,
431ac55f4cSDimitry Andric                                  (any_X86fp80_add RFP80:$src1,
441ac55f4cSDimitry Andric                                                   (f80 (extloadf32 addr:$src2))))]>;
450b57cec5SDimitry Andric}
460b57cec5SDimitry Andric
470b57cec5SDimitry Andric// All FP Stack operations are represented with four instructions here.  The
480b57cec5SDimitry Andric// first three instructions, generated by the instruction selector, use "RFP32"
490b57cec5SDimitry Andric// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
500b57cec5SDimitry Andric// 64-bit or 80-bit floating point values.  These sizes apply to the values,
510b57cec5SDimitry Andric// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
520b57cec5SDimitry Andric// copied to each other without losing information.  These instructions are all
530b57cec5SDimitry Andric// pseudo instructions and use the "_Fp" suffix.
540b57cec5SDimitry Andric// In some cases there are additional variants with a mixture of different
550b57cec5SDimitry Andric// register sizes.
560b57cec5SDimitry Andric// The second instruction is defined with FPI, which is the actual instruction
570b57cec5SDimitry Andric// emitted by the assembler.  These use "RST" registers, although frequently
580b57cec5SDimitry Andric// the actual register(s) used are implicit.  These are always 80 bits.
590b57cec5SDimitry Andric// The FP stackifier pass converts one to the other after register allocation
600b57cec5SDimitry Andric// occurs.
610b57cec5SDimitry Andric//
620b57cec5SDimitry Andric// Note that the FpI instruction should have instruction selection info (e.g.
630b57cec5SDimitry Andric// a pattern) and the FPI instruction should have emission info (e.g. opcode
640b57cec5SDimitry Andric// encoding and asm printing info).
650b57cec5SDimitry Andric
660b57cec5SDimitry Andric// FpIf32, FpIf64 - Floating Point Pseudo Instruction template.
670b57cec5SDimitry Andric// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
680b57cec5SDimitry Andric// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
690b57cec5SDimitry Andric// f80 instructions cannot use SSE and use neither of these.
700b57cec5SDimitry Andricclass FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
710b57cec5SDimitry Andric             FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
720b57cec5SDimitry Andricclass FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
730b57cec5SDimitry Andric             FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
740b57cec5SDimitry Andric
750b57cec5SDimitry Andric// Factoring for arithmetic.
76fe6060f1SDimitry Andricmulticlass FPBinary_rr<SDPatternOperator OpNode> {
770b57cec5SDimitry Andric// Register op register -> register
780b57cec5SDimitry Andric// These are separated out because they have no reversed form.
790b57cec5SDimitry Andricdef _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
800b57cec5SDimitry Andric                [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
810b57cec5SDimitry Andricdef _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
820b57cec5SDimitry Andric                [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
830b57cec5SDimitry Andricdef _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
840b57cec5SDimitry Andric                [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
850b57cec5SDimitry Andric}
860b57cec5SDimitry Andric// The FopST0 series are not included here because of the irregularities
870b57cec5SDimitry Andric// in where the 'r' goes in assembly output.
880b57cec5SDimitry Andric// These instructions cannot address 80-bit memory.
89fe6060f1SDimitry Andricmulticlass FPBinary<SDPatternOperator OpNode, Format fp, string asmstring,
900b57cec5SDimitry Andric                    bit Forward = 1> {
910b57cec5SDimitry Andric// ST(0) = ST(0) + [mem]
920b57cec5SDimitry Andricdef _Fp32m  : FpIf32<(outs RFP32:$dst),
930b57cec5SDimitry Andric                     (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
940b57cec5SDimitry Andric                  [!if(Forward,
950b57cec5SDimitry Andric                       (set RFP32:$dst,
960b57cec5SDimitry Andric                        (OpNode RFP32:$src1, (loadf32 addr:$src2))),
970b57cec5SDimitry Andric                       (set RFP32:$dst,
980b57cec5SDimitry Andric                        (OpNode (loadf32 addr:$src2), RFP32:$src1)))]>;
990b57cec5SDimitry Andricdef _Fp64m  : FpIf64<(outs RFP64:$dst),
1000b57cec5SDimitry Andric                     (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
1010b57cec5SDimitry Andric                  [!if(Forward,
1020b57cec5SDimitry Andric                       (set RFP64:$dst,
1030b57cec5SDimitry Andric                        (OpNode RFP64:$src1, (loadf64 addr:$src2))),
1040b57cec5SDimitry Andric                       (set RFP64:$dst,
1050b57cec5SDimitry Andric                        (OpNode (loadf64 addr:$src2), RFP64:$src1)))]>;
1060b57cec5SDimitry Andricdef _Fp64m32: FpIf64<(outs RFP64:$dst),
1070b57cec5SDimitry Andric                     (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
1080b57cec5SDimitry Andric                  [!if(Forward,
1090b57cec5SDimitry Andric                       (set RFP64:$dst,
1100b57cec5SDimitry Andric                        (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2)))),
1110b57cec5SDimitry Andric                       (set RFP64:$dst,
1120b57cec5SDimitry Andric                        (OpNode (f64 (extloadf32 addr:$src2)), RFP64:$src1)))]>;
1130b57cec5SDimitry Andricdef _Fp80m32: FpI_<(outs RFP80:$dst),
1140b57cec5SDimitry Andric                   (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
1150b57cec5SDimitry Andric                  [!if(Forward,
1160b57cec5SDimitry Andric                       (set RFP80:$dst,
1170b57cec5SDimitry Andric                        (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2)))),
1180b57cec5SDimitry Andric                       (set RFP80:$dst,
1190b57cec5SDimitry Andric                        (OpNode (f80 (extloadf32 addr:$src2)), RFP80:$src1)))]>;
1200b57cec5SDimitry Andricdef _Fp80m64: FpI_<(outs RFP80:$dst),
1210b57cec5SDimitry Andric                   (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
1220b57cec5SDimitry Andric                  [!if(Forward,
1230b57cec5SDimitry Andric                       (set RFP80:$dst,
1240b57cec5SDimitry Andric                        (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2)))),
1250b57cec5SDimitry Andric                       (set RFP80:$dst,
1260b57cec5SDimitry Andric                        (OpNode (f80 (extloadf64 addr:$src2)), RFP80:$src1)))]>;
1270b57cec5SDimitry Andriclet mayLoad = 1 in
1280b57cec5SDimitry Andricdef _F32m  : FPI<0xD8, fp, (outs), (ins f32mem:$src),
1290b57cec5SDimitry Andric                 !strconcat("f", asmstring, "{s}\t$src")>;
1300b57cec5SDimitry Andriclet mayLoad = 1 in
1310b57cec5SDimitry Andricdef _F64m  : FPI<0xDC, fp, (outs), (ins f64mem:$src),
1320b57cec5SDimitry Andric                 !strconcat("f", asmstring, "{l}\t$src")>;
1330b57cec5SDimitry Andric// ST(0) = ST(0) + [memint]
1340b57cec5SDimitry Andricdef _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2),
1350b57cec5SDimitry Andric                       OneArgFPRW,
1360b57cec5SDimitry Andric                       [!if(Forward,
1370b57cec5SDimitry Andric                            (set RFP32:$dst,
1380b57cec5SDimitry Andric                             (OpNode RFP32:$src1, (X86fild16 addr:$src2))),
1390b57cec5SDimitry Andric                            (set RFP32:$dst,
1400b57cec5SDimitry Andric                             (OpNode (X86fild16 addr:$src2), RFP32:$src1)))]>;
1410b57cec5SDimitry Andricdef _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2),
1420b57cec5SDimitry Andric                       OneArgFPRW,
1430b57cec5SDimitry Andric                       [!if(Forward,
1440b57cec5SDimitry Andric                            (set RFP32:$dst,
1450b57cec5SDimitry Andric                             (OpNode RFP32:$src1, (X86fild32 addr:$src2))),
1460b57cec5SDimitry Andric                            (set RFP32:$dst,
1470b57cec5SDimitry Andric                             (OpNode (X86fild32 addr:$src2), RFP32:$src1)))]>;
1480b57cec5SDimitry Andricdef _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2),
1490b57cec5SDimitry Andric                       OneArgFPRW,
1500b57cec5SDimitry Andric                       [!if(Forward,
1510b57cec5SDimitry Andric                            (set RFP64:$dst,
1520b57cec5SDimitry Andric                             (OpNode RFP64:$src1, (X86fild16 addr:$src2))),
1530b57cec5SDimitry Andric                            (set RFP64:$dst,
1540b57cec5SDimitry Andric                             (OpNode (X86fild16 addr:$src2), RFP64:$src1)))]>;
1550b57cec5SDimitry Andricdef _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2),
1560b57cec5SDimitry Andric                       OneArgFPRW,
1570b57cec5SDimitry Andric                       [!if(Forward,
1580b57cec5SDimitry Andric                            (set RFP64:$dst,
1590b57cec5SDimitry Andric                             (OpNode RFP64:$src1, (X86fild32 addr:$src2))),
1600b57cec5SDimitry Andric                            (set RFP64:$dst,
1610b57cec5SDimitry Andric                             (OpNode (X86fild32 addr:$src2), RFP64:$src1)))]>;
1620b57cec5SDimitry Andricdef _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2),
1630b57cec5SDimitry Andric                     OneArgFPRW,
1640b57cec5SDimitry Andric                     [!if(Forward,
1650b57cec5SDimitry Andric                          (set RFP80:$dst,
1660b57cec5SDimitry Andric                           (OpNode RFP80:$src1, (X86fild16 addr:$src2))),
1670b57cec5SDimitry Andric                          (set RFP80:$dst,
1680b57cec5SDimitry Andric                           (OpNode (X86fild16 addr:$src2), RFP80:$src1)))]>;
1690b57cec5SDimitry Andricdef _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2),
1700b57cec5SDimitry Andric                     OneArgFPRW,
1710b57cec5SDimitry Andric                     [!if(Forward,
1720b57cec5SDimitry Andric                          (set RFP80:$dst,
1730b57cec5SDimitry Andric                           (OpNode RFP80:$src1, (X86fild32 addr:$src2))),
1740b57cec5SDimitry Andric                          (set RFP80:$dst,
1750b57cec5SDimitry Andric                           (OpNode (X86fild32 addr:$src2), RFP80:$src1)))]>;
1760b57cec5SDimitry Andriclet mayLoad = 1 in
1770b57cec5SDimitry Andricdef _FI16m  : FPI<0xDE, fp, (outs), (ins i16mem:$src),
1780b57cec5SDimitry Andric                  !strconcat("fi", asmstring, "{s}\t$src")>;
1790b57cec5SDimitry Andriclet mayLoad = 1 in
1800b57cec5SDimitry Andricdef _FI32m  : FPI<0xDA, fp, (outs), (ins i32mem:$src),
1810b57cec5SDimitry Andric                  !strconcat("fi", asmstring, "{l}\t$src")>;
1820b57cec5SDimitry Andric}
1830b57cec5SDimitry Andric
184480093f4SDimitry Andriclet Uses = [FPCW], mayRaiseFPException = 1 in {
1850b57cec5SDimitry Andric// FPBinary_rr just defines pseudo-instructions, no need to set a scheduling
1860b57cec5SDimitry Andric// resources.
1870b57cec5SDimitry Andriclet hasNoSchedulingInfo = 1 in {
188480093f4SDimitry Andricdefm ADD : FPBinary_rr<any_fadd>;
189480093f4SDimitry Andricdefm SUB : FPBinary_rr<any_fsub>;
190480093f4SDimitry Andricdefm MUL : FPBinary_rr<any_fmul>;
191480093f4SDimitry Andricdefm DIV : FPBinary_rr<any_fdiv>;
1920b57cec5SDimitry Andric}
1930b57cec5SDimitry Andric
1945ffd83dbSDimitry Andric// Sets the scheduling resources for the actual NAME#_F<size>m definitions.
1950b57cec5SDimitry Andriclet SchedRW = [WriteFAddLd] in {
196480093f4SDimitry Andricdefm ADD : FPBinary<any_fadd, MRM0m, "add">;
197480093f4SDimitry Andricdefm SUB : FPBinary<any_fsub, MRM4m, "sub">;
198480093f4SDimitry Andricdefm SUBR: FPBinary<any_fsub ,MRM5m, "subr", 0>;
1990b57cec5SDimitry Andric}
2000b57cec5SDimitry Andric
2010b57cec5SDimitry Andriclet SchedRW = [WriteFMulLd] in {
202480093f4SDimitry Andricdefm MUL : FPBinary<any_fmul, MRM1m, "mul">;
2030b57cec5SDimitry Andric}
2040b57cec5SDimitry Andric
2050b57cec5SDimitry Andriclet SchedRW = [WriteFDivLd] in {
206480093f4SDimitry Andricdefm DIV : FPBinary<any_fdiv, MRM6m, "div">;
207480093f4SDimitry Andricdefm DIVR: FPBinary<any_fdiv, MRM7m, "divr", 0>;
2080b57cec5SDimitry Andric}
209480093f4SDimitry Andric} // Uses = [FPCW], mayRaiseFPException = 1
2100b57cec5SDimitry Andric
2110b57cec5SDimitry Andricclass FPST0rInst<Format fp, string asm>
2120b57cec5SDimitry Andric  : FPI<0xD8, fp, (outs), (ins RSTi:$op), asm>;
2130b57cec5SDimitry Andricclass FPrST0Inst<Format fp, string asm>
2140b57cec5SDimitry Andric  : FPI<0xDC, fp, (outs), (ins RSTi:$op), asm>;
2150b57cec5SDimitry Andricclass FPrST0PInst<Format fp, string asm>
2160b57cec5SDimitry Andric  : FPI<0xDE, fp, (outs), (ins RSTi:$op), asm>;
2170b57cec5SDimitry Andric
2180b57cec5SDimitry Andric// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
2190b57cec5SDimitry Andric// of some of the 'reverse' forms of the fsub and fdiv instructions.  As such,
2200b57cec5SDimitry Andric// we have to put some 'r's in and take them out of weird places.
221480093f4SDimitry Andriclet SchedRW = [WriteFAdd], Uses = [FPCW], mayRaiseFPException = 1 in {
2220b57cec5SDimitry Andricdef ADD_FST0r   : FPST0rInst <MRM0r, "fadd\t{$op, %st|st, $op}">;
2230b57cec5SDimitry Andricdef ADD_FrST0   : FPrST0Inst <MRM0r, "fadd\t{%st, $op|$op, st}">;
2240b57cec5SDimitry Andricdef ADD_FPrST0  : FPrST0PInst<MRM0r, "faddp\t{%st, $op|$op, st}">;
2250b57cec5SDimitry Andricdef SUBR_FST0r  : FPST0rInst <MRM5r, "fsubr\t{$op, %st|st, $op}">;
2260b57cec5SDimitry Andricdef SUB_FrST0   : FPrST0Inst <MRM5r, "fsub{r}\t{%st, $op|$op, st}">;
2270b57cec5SDimitry Andricdef SUB_FPrST0  : FPrST0PInst<MRM5r, "fsub{r}p\t{%st, $op|$op, st}">;
2280b57cec5SDimitry Andricdef SUB_FST0r   : FPST0rInst <MRM4r, "fsub\t{$op, %st|st, $op}">;
2290b57cec5SDimitry Andricdef SUBR_FrST0  : FPrST0Inst <MRM4r, "fsub{|r}\t{%st, $op|$op, st}">;
2300b57cec5SDimitry Andricdef SUBR_FPrST0 : FPrST0PInst<MRM4r, "fsub{|r}p\t{%st, $op|$op, st}">;
2310b57cec5SDimitry Andric} // SchedRW
232480093f4SDimitry Andriclet SchedRW = [WriteFCom], Uses = [FPCW], mayRaiseFPException = 1 in {
2330b57cec5SDimitry Andricdef COM_FST0r   : FPST0rInst <MRM2r, "fcom\t$op">;
2340b57cec5SDimitry Andricdef COMP_FST0r  : FPST0rInst <MRM3r, "fcomp\t$op">;
2350b57cec5SDimitry Andric} // SchedRW
236480093f4SDimitry Andriclet SchedRW = [WriteFMul], Uses = [FPCW], mayRaiseFPException = 1 in {
2370b57cec5SDimitry Andricdef MUL_FST0r   : FPST0rInst <MRM1r, "fmul\t{$op, %st|st, $op}">;
2380b57cec5SDimitry Andricdef MUL_FrST0   : FPrST0Inst <MRM1r, "fmul\t{%st, $op|$op, st}">;
2390b57cec5SDimitry Andricdef MUL_FPrST0  : FPrST0PInst<MRM1r, "fmulp\t{%st, $op|$op, st}">;
2400b57cec5SDimitry Andric} // SchedRW
241480093f4SDimitry Andriclet SchedRW = [WriteFDiv], Uses = [FPCW], mayRaiseFPException = 1 in {
2420b57cec5SDimitry Andricdef DIVR_FST0r  : FPST0rInst <MRM7r, "fdivr\t{$op, %st|st, $op}">;
2430b57cec5SDimitry Andricdef DIV_FrST0   : FPrST0Inst <MRM7r, "fdiv{r}\t{%st, $op|$op, st}">;
2440b57cec5SDimitry Andricdef DIV_FPrST0  : FPrST0PInst<MRM7r, "fdiv{r}p\t{%st, $op|$op, st}">;
2450b57cec5SDimitry Andricdef DIV_FST0r   : FPST0rInst <MRM6r, "fdiv\t{$op, %st|st, $op}">;
2460b57cec5SDimitry Andricdef DIVR_FrST0  : FPrST0Inst <MRM6r, "fdiv{|r}\t{%st, $op|$op, st}">;
2470b57cec5SDimitry Andricdef DIVR_FPrST0 : FPrST0PInst<MRM6r, "fdiv{|r}p\t{%st, $op|$op, st}">;
2480b57cec5SDimitry Andric} // SchedRW
2490b57cec5SDimitry Andric
2500b57cec5SDimitry Andric// Unary operations.
251fe6060f1SDimitry Andricmulticlass FPUnary<SDPatternOperator OpNode, Format fp, string asmstring> {
2520b57cec5SDimitry Andricdef _Fp32  : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
2530b57cec5SDimitry Andric                 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
2540b57cec5SDimitry Andricdef _Fp64  : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
2550b57cec5SDimitry Andric                 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
2560b57cec5SDimitry Andricdef _Fp80  : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
2570b57cec5SDimitry Andric                 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
2580b57cec5SDimitry Andricdef _F     : FPI<0xD9, fp, (outs), (ins), asmstring>;
2590b57cec5SDimitry Andric}
2600b57cec5SDimitry Andric
2610b57cec5SDimitry Andriclet SchedRW = [WriteFSign] in {
2620b57cec5SDimitry Andricdefm CHS : FPUnary<fneg, MRM_E0, "fchs">;
2630b57cec5SDimitry Andricdefm ABS : FPUnary<fabs, MRM_E1, "fabs">;
2640b57cec5SDimitry Andric}
2650b57cec5SDimitry Andric
266480093f4SDimitry Andriclet Uses = [FPCW], mayRaiseFPException = 1 in {
2670b57cec5SDimitry Andriclet SchedRW = [WriteFSqrt80] in
268480093f4SDimitry Andricdefm SQRT: FPUnary<any_fsqrt,MRM_FA, "fsqrt">;
2690b57cec5SDimitry Andric
2700b57cec5SDimitry Andriclet SchedRW = [WriteFCom] in {
2710b57cec5SDimitry Andriclet hasSideEffects = 0 in {
2720b57cec5SDimitry Andricdef TST_Fp32  : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
2730b57cec5SDimitry Andricdef TST_Fp64  : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
2740b57cec5SDimitry Andricdef TST_Fp80  : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
2750b57cec5SDimitry Andric} // hasSideEffects
2760b57cec5SDimitry Andric
2770b57cec5SDimitry Andricdef TST_F  : FPI<0xD9, MRM_E4, (outs), (ins), "ftst">;
2780b57cec5SDimitry Andric} // SchedRW
279480093f4SDimitry Andric} // Uses = [FPCW], mayRaiseFPException = 1
2800b57cec5SDimitry Andric
281349cc55cSDimitry Andriclet SchedRW = [WriteFTest], Defs = [FPSW] in {
282fe6060f1SDimitry Andricdef XAM_Fp32  : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
283fe6060f1SDimitry Andricdef XAM_Fp64  : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
284fe6060f1SDimitry Andricdef XAM_Fp80  : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
285fe6060f1SDimitry Andricdef XAM_F     : FPI<0xD9, MRM_E5, (outs), (ins), "fxam">;
286fe6060f1SDimitry Andric} // SchedRW
287fe6060f1SDimitry Andric
2880b57cec5SDimitry Andric// Versions of FP instructions that take a single memory operand.  Added for the
2890b57cec5SDimitry Andric//   disassembler; remove as they are included with patterns elsewhere.
2905ffd83dbSDimitry Andriclet SchedRW = [WriteFComLd], Uses = [FPCW], mayRaiseFPException = 1,
2915ffd83dbSDimitry Andric    mayLoad = 1 in {
2920b57cec5SDimitry Andricdef FCOM32m  : FPI<0xD8, MRM2m, (outs), (ins f32mem:$src), "fcom{s}\t$src">;
2930b57cec5SDimitry Andricdef FCOMP32m : FPI<0xD8, MRM3m, (outs), (ins f32mem:$src), "fcomp{s}\t$src">;
2940b57cec5SDimitry Andric
2950b57cec5SDimitry Andricdef FCOM64m  : FPI<0xDC, MRM2m, (outs), (ins f64mem:$src), "fcom{l}\t$src">;
2960b57cec5SDimitry Andricdef FCOMP64m : FPI<0xDC, MRM3m, (outs), (ins f64mem:$src), "fcomp{l}\t$src">;
2970b57cec5SDimitry Andric
2980b57cec5SDimitry Andricdef FICOM16m : FPI<0xDE, MRM2m, (outs), (ins i16mem:$src), "ficom{s}\t$src">;
2990b57cec5SDimitry Andricdef FICOMP16m: FPI<0xDE, MRM3m, (outs), (ins i16mem:$src), "ficomp{s}\t$src">;
3000b57cec5SDimitry Andric
3010b57cec5SDimitry Andricdef FICOM32m : FPI<0xDA, MRM2m, (outs), (ins i32mem:$src), "ficom{l}\t$src">;
3020b57cec5SDimitry Andricdef FICOMP32m: FPI<0xDA, MRM3m, (outs), (ins i32mem:$src), "ficomp{l}\t$src">;
3030b57cec5SDimitry Andric} // SchedRW
3040b57cec5SDimitry Andric
3050b57cec5SDimitry Andriclet SchedRW = [WriteMicrocoded] in {
3065ffd83dbSDimitry Andriclet Defs = [FPSW, FPCW], mayLoad = 1 in {
307e8d8bef9SDimitry Andricdef FRSTORm  : FPI<0xDD, MRM4m, (outs), (ins anymem:$src), "frstor\t$src">;
30806c3fb27SDimitry Andriclet Predicates = [HasX87] in
30906c3fb27SDimitry Andricdef FLDENVm  : I<0xD9, MRM4m, (outs), (ins anymem:$src), "fldenv\t$src",
31006c3fb27SDimitry Andric                 [(X86fpenv_set addr:$src)]>;
311480093f4SDimitry Andric}
312480093f4SDimitry Andric
3135ffd83dbSDimitry Andriclet Defs = [FPSW, FPCW], Uses = [FPSW, FPCW], mayStore = 1 in {
314e8d8bef9SDimitry Andricdef FSAVEm   : FPI<0xDD, MRM6m, (outs), (ins anymem:$dst), "fnsave\t$dst">;
31506c3fb27SDimitry Andriclet Predicates = [HasX87] in
31606c3fb27SDimitry Andricdef FSTENVm  : I<0xD9, MRM6m, (outs), (ins anymem:$dst), "fnstenv\t$dst",
31706c3fb27SDimitry Andric                 [(X86fpenv_get addr:$dst)]>;
318480093f4SDimitry Andric}
319480093f4SDimitry Andric
3205ffd83dbSDimitry Andriclet Uses = [FPSW], mayStore = 1 in
3210b57cec5SDimitry Andricdef FNSTSWm  : FPI<0xDD, MRM7m, (outs), (ins i16mem:$dst), "fnstsw\t$dst">;
3220b57cec5SDimitry Andric
3235ffd83dbSDimitry Andriclet mayLoad = 1 in
3240b57cec5SDimitry Andricdef FBLDm    : FPI<0xDF, MRM4m, (outs), (ins f80mem:$src), "fbld\t$src">;
3255ffd83dbSDimitry Andriclet Uses = [FPCW] ,mayRaiseFPException = 1, mayStore = 1 in
3260b57cec5SDimitry Andricdef FBSTPm   : FPI<0xDF, MRM6m, (outs), (ins f80mem:$dst), "fbstp\t$dst">;
3270b57cec5SDimitry Andric} // SchedRW
3280b57cec5SDimitry Andric
3290b57cec5SDimitry Andric// Floating point cmovs.
3300b57cec5SDimitry Andricclass FpIf32CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
33181ad6265SDimitry Andric  FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32, HasCMOV]>;
3320b57cec5SDimitry Andricclass FpIf64CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
33381ad6265SDimitry Andric  FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64, HasCMOV]>;
3340b57cec5SDimitry Andric
3350b57cec5SDimitry Andricmulticlass FPCMov<PatLeaf cc> {
3360b57cec5SDimitry Andric  def _Fp32  : FpIf32CMov<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
3370b57cec5SDimitry Andric                       CondMovFP,
3380b57cec5SDimitry Andric                     [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
3390b57cec5SDimitry Andric                                        cc, EFLAGS))]>;
3400b57cec5SDimitry Andric  def _Fp64  : FpIf64CMov<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
3410b57cec5SDimitry Andric                       CondMovFP,
3420b57cec5SDimitry Andric                     [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
3430b57cec5SDimitry Andric                                        cc, EFLAGS))]>;
3440b57cec5SDimitry Andric  def _Fp80  : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
3450b57cec5SDimitry Andric                     CondMovFP,
3460b57cec5SDimitry Andric                     [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
3470b57cec5SDimitry Andric                                        cc, EFLAGS))]>,
34881ad6265SDimitry Andric                                        Requires<[HasCMOV]>;
3490b57cec5SDimitry Andric}
3500b57cec5SDimitry Andric
3510b57cec5SDimitry Andriclet SchedRW = [WriteFCMOV] in {
3520b57cec5SDimitry Andriclet Uses = [EFLAGS], Constraints = "$src1 = $dst" in {
3530b57cec5SDimitry Andricdefm CMOVB  : FPCMov<X86_COND_B>;
3540b57cec5SDimitry Andricdefm CMOVBE : FPCMov<X86_COND_BE>;
3550b57cec5SDimitry Andricdefm CMOVE  : FPCMov<X86_COND_E>;
3560b57cec5SDimitry Andricdefm CMOVP  : FPCMov<X86_COND_P>;
3570b57cec5SDimitry Andricdefm CMOVNB : FPCMov<X86_COND_AE>;
3580b57cec5SDimitry Andricdefm CMOVNBE: FPCMov<X86_COND_A>;
3590b57cec5SDimitry Andricdefm CMOVNE : FPCMov<X86_COND_NE>;
3600b57cec5SDimitry Andricdefm CMOVNP : FPCMov<X86_COND_NP>;
3610b57cec5SDimitry Andric} // Uses = [EFLAGS], Constraints = "$src1 = $dst"
3620b57cec5SDimitry Andric
36381ad6265SDimitry Andriclet Predicates = [HasCMOV] in {
3640b57cec5SDimitry Andric// These are not factored because there's no clean way to pass DA/DB.
3650b57cec5SDimitry Andricdef CMOVB_F  : FPI<0xDA, MRM0r, (outs), (ins RSTi:$op),
3660b57cec5SDimitry Andric                  "fcmovb\t{$op, %st|st, $op}">;
3670b57cec5SDimitry Andricdef CMOVBE_F : FPI<0xDA, MRM2r, (outs), (ins RSTi:$op),
3680b57cec5SDimitry Andric                  "fcmovbe\t{$op, %st|st, $op}">;
3690b57cec5SDimitry Andricdef CMOVE_F  : FPI<0xDA, MRM1r, (outs), (ins RSTi:$op),
3700b57cec5SDimitry Andric                  "fcmove\t{$op, %st|st, $op}">;
3710b57cec5SDimitry Andricdef CMOVP_F  : FPI<0xDA, MRM3r, (outs), (ins RSTi:$op),
3720b57cec5SDimitry Andric                  "fcmovu\t{$op, %st|st, $op}">;
3730b57cec5SDimitry Andricdef CMOVNB_F : FPI<0xDB, MRM0r, (outs), (ins RSTi:$op),
3740b57cec5SDimitry Andric                  "fcmovnb\t{$op, %st|st, $op}">;
3750b57cec5SDimitry Andricdef CMOVNBE_F: FPI<0xDB, MRM2r, (outs), (ins RSTi:$op),
3760b57cec5SDimitry Andric                  "fcmovnbe\t{$op, %st|st, $op}">;
3770b57cec5SDimitry Andricdef CMOVNE_F : FPI<0xDB, MRM1r, (outs), (ins RSTi:$op),
3780b57cec5SDimitry Andric                  "fcmovne\t{$op, %st|st, $op}">;
3790b57cec5SDimitry Andricdef CMOVNP_F : FPI<0xDB, MRM3r, (outs), (ins RSTi:$op),
3800b57cec5SDimitry Andric                  "fcmovnu\t{$op, %st|st, $op}">;
38181ad6265SDimitry Andric} // Predicates = [HasCMOV]
3820b57cec5SDimitry Andric} // SchedRW
3830b57cec5SDimitry Andric
384480093f4SDimitry Andriclet mayRaiseFPException = 1 in {
3850b57cec5SDimitry Andric// Floating point loads & stores.
3860b57cec5SDimitry Andriclet SchedRW = [WriteLoad], Uses = [FPCW] in {
3870b57cec5SDimitry Andriclet canFoldAsLoad = 1 in {
3880b57cec5SDimitry Andricdef LD_Fp32m   : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
3890b57cec5SDimitry Andric                  [(set RFP32:$dst, (loadf32 addr:$src))]>;
3900b57cec5SDimitry Andricdef LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
3910b57cec5SDimitry Andric                  [(set RFP64:$dst, (loadf64 addr:$src))]>;
3920b57cec5SDimitry Andricdef LD_Fp80m   : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
3930b57cec5SDimitry Andric                  [(set RFP80:$dst, (loadf80 addr:$src))]>;
3940b57cec5SDimitry Andric} // canFoldAsLoad
3950b57cec5SDimitry Andricdef LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
3960b57cec5SDimitry Andric                  [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
3970b57cec5SDimitry Andricdef LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
3980b57cec5SDimitry Andric                  [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
3990b57cec5SDimitry Andricdef LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
4000b57cec5SDimitry Andric                  [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
401480093f4SDimitry Andriclet mayRaiseFPException = 0 in {
4020b57cec5SDimitry Andricdef ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
4030b57cec5SDimitry Andric                  [(set RFP32:$dst, (X86fild16 addr:$src))]>;
4040b57cec5SDimitry Andricdef ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
4050b57cec5SDimitry Andric                  [(set RFP32:$dst, (X86fild32 addr:$src))]>;
4060b57cec5SDimitry Andricdef ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
4070b57cec5SDimitry Andric                  [(set RFP32:$dst, (X86fild64 addr:$src))]>;
4080b57cec5SDimitry Andricdef ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
4090b57cec5SDimitry Andric                  [(set RFP64:$dst, (X86fild16 addr:$src))]>;
4100b57cec5SDimitry Andricdef ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
4110b57cec5SDimitry Andric                  [(set RFP64:$dst, (X86fild32 addr:$src))]>;
4120b57cec5SDimitry Andricdef ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
4130b57cec5SDimitry Andric                  [(set RFP64:$dst, (X86fild64 addr:$src))]>;
4140b57cec5SDimitry Andricdef ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
4150b57cec5SDimitry Andric                  [(set RFP80:$dst, (X86fild16 addr:$src))]>;
4160b57cec5SDimitry Andricdef ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
4170b57cec5SDimitry Andric                  [(set RFP80:$dst, (X86fild32 addr:$src))]>;
4180b57cec5SDimitry Andricdef ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
4190b57cec5SDimitry Andric                  [(set RFP80:$dst, (X86fild64 addr:$src))]>;
420480093f4SDimitry Andric} // mayRaiseFPException = 0
4210b57cec5SDimitry Andric} // SchedRW
4220b57cec5SDimitry Andric
4230b57cec5SDimitry Andriclet SchedRW = [WriteStore], Uses = [FPCW] in {
4240b57cec5SDimitry Andricdef ST_Fp32m   : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
4250b57cec5SDimitry Andric                  [(store RFP32:$src, addr:$op)]>;
4260b57cec5SDimitry Andricdef ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
4270b57cec5SDimitry Andric                  [(truncstoref32 RFP64:$src, addr:$op)]>;
4280b57cec5SDimitry Andricdef ST_Fp64m   : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
4290b57cec5SDimitry Andric                  [(store RFP64:$src, addr:$op)]>;
4300b57cec5SDimitry Andricdef ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
4310b57cec5SDimitry Andric                  [(truncstoref32 RFP80:$src, addr:$op)]>;
4320b57cec5SDimitry Andricdef ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
4330b57cec5SDimitry Andric                  [(truncstoref64 RFP80:$src, addr:$op)]>;
4340b57cec5SDimitry Andric// FST does not support 80-bit memory target; FSTP must be used.
4350b57cec5SDimitry Andric
4360b57cec5SDimitry Andriclet mayStore = 1, hasSideEffects = 0 in {
4370b57cec5SDimitry Andricdef ST_FpP32m    : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
4380b57cec5SDimitry Andricdef ST_FpP64m32  : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
4390b57cec5SDimitry Andricdef ST_FpP64m    : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
4400b57cec5SDimitry Andricdef ST_FpP80m32  : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
4410b57cec5SDimitry Andricdef ST_FpP80m64  : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
4420b57cec5SDimitry Andric} // mayStore
4430b57cec5SDimitry Andric
4440b57cec5SDimitry Andricdef ST_FpP80m    : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
4450b57cec5SDimitry Andric                    [(store RFP80:$src, addr:$op)]>;
4460b57cec5SDimitry Andric
4470b57cec5SDimitry Andriclet mayStore = 1, hasSideEffects = 0 in {
4480b57cec5SDimitry Andricdef IST_Fp16m32  : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
4495ffd83dbSDimitry Andricdef IST_Fp32m32  : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
4505ffd83dbSDimitry Andric                          [(X86fist32 RFP32:$src, addr:$op)]>;
4515ffd83dbSDimitry Andricdef IST_Fp64m32  : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
4525ffd83dbSDimitry Andric                          [(X86fist64 RFP32:$src, addr:$op)]>;
4530b57cec5SDimitry Andricdef IST_Fp16m64  : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
4545ffd83dbSDimitry Andricdef IST_Fp32m64  : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
4555ffd83dbSDimitry Andric                          [(X86fist32 RFP64:$src, addr:$op)]>;
4565ffd83dbSDimitry Andricdef IST_Fp64m64  : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
4575ffd83dbSDimitry Andric                          [(X86fist64 RFP64:$src, addr:$op)]>;
4580b57cec5SDimitry Andricdef IST_Fp16m80  : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
4595ffd83dbSDimitry Andricdef IST_Fp32m80  : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
4605ffd83dbSDimitry Andric                        [(X86fist32 RFP80:$src, addr:$op)]>;
4615ffd83dbSDimitry Andricdef IST_Fp64m80  : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
4625ffd83dbSDimitry Andric                        [(X86fist64 RFP80:$src, addr:$op)]>;
4630b57cec5SDimitry Andric} // mayStore
4640b57cec5SDimitry Andric} // SchedRW, Uses = [FPCW]
4650b57cec5SDimitry Andric
4660b57cec5SDimitry Andriclet mayLoad = 1, SchedRW = [WriteLoad], Uses = [FPCW] in {
4670b57cec5SDimitry Andricdef LD_F32m   : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">;
4680b57cec5SDimitry Andricdef LD_F64m   : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">;
4690b57cec5SDimitry Andricdef LD_F80m   : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">;
470480093f4SDimitry Andriclet mayRaiseFPException = 0 in {
4710b57cec5SDimitry Andricdef ILD_F16m  : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">;
4720b57cec5SDimitry Andricdef ILD_F32m  : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">;
4730b57cec5SDimitry Andricdef ILD_F64m  : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">;
4740b57cec5SDimitry Andric}
475480093f4SDimitry Andric}
4760b57cec5SDimitry Andriclet mayStore = 1, SchedRW = [WriteStore], Uses = [FPCW] in {
4770b57cec5SDimitry Andricdef ST_F32m   : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">;
4780b57cec5SDimitry Andricdef ST_F64m   : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">;
4790b57cec5SDimitry Andricdef ST_FP32m  : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">;
4800b57cec5SDimitry Andricdef ST_FP64m  : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">;
4810b57cec5SDimitry Andricdef ST_FP80m  : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">;
4820b57cec5SDimitry Andricdef IST_F16m  : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">;
4830b57cec5SDimitry Andricdef IST_F32m  : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">;
4840b57cec5SDimitry Andricdef IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">;
4850b57cec5SDimitry Andricdef IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">;
4860b57cec5SDimitry Andricdef IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">;
4870b57cec5SDimitry Andric}
4880b57cec5SDimitry Andric
4890b57cec5SDimitry Andric// FISTTP requires SSE3 even though it's a FPStack op.
4900b57cec5SDimitry Andriclet Predicates = [HasSSE3], SchedRW = [WriteStore], Uses = [FPCW] in {
4910b57cec5SDimitry Andricdef ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
4920b57cec5SDimitry Andric                    [(X86fp_to_i16mem RFP32:$src, addr:$op)]>;
4930b57cec5SDimitry Andricdef ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
4940b57cec5SDimitry Andric                    [(X86fp_to_i32mem RFP32:$src, addr:$op)]>;
4950b57cec5SDimitry Andricdef ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
4960b57cec5SDimitry Andric                    [(X86fp_to_i64mem RFP32:$src, addr:$op)]>;
4970b57cec5SDimitry Andricdef ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
4980b57cec5SDimitry Andric                    [(X86fp_to_i16mem RFP64:$src, addr:$op)]>;
4990b57cec5SDimitry Andricdef ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
5000b57cec5SDimitry Andric                    [(X86fp_to_i32mem RFP64:$src, addr:$op)]>;
5010b57cec5SDimitry Andricdef ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
5020b57cec5SDimitry Andric                    [(X86fp_to_i64mem RFP64:$src, addr:$op)]>;
5030b57cec5SDimitry Andricdef ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
5040b57cec5SDimitry Andric                    [(X86fp_to_i16mem RFP80:$src, addr:$op)]>;
5050b57cec5SDimitry Andricdef ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
5060b57cec5SDimitry Andric                    [(X86fp_to_i32mem RFP80:$src, addr:$op)]>;
5070b57cec5SDimitry Andricdef ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
5080b57cec5SDimitry Andric                    [(X86fp_to_i64mem RFP80:$src, addr:$op)]>;
5090b57cec5SDimitry Andric} // Predicates = [HasSSE3]
5100b57cec5SDimitry Andric
5110b57cec5SDimitry Andriclet mayStore = 1, SchedRW = [WriteStore], Uses = [FPCW] in {
5120b57cec5SDimitry Andricdef ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">;
5130b57cec5SDimitry Andricdef ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">;
5140b57cec5SDimitry Andricdef ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst), "fisttp{ll}\t$dst">;
5150b57cec5SDimitry Andric}
5160b57cec5SDimitry Andric
5170b57cec5SDimitry Andric// FP Stack manipulation instructions.
5180b57cec5SDimitry Andriclet SchedRW = [WriteMove], Uses = [FPCW] in {
5190b57cec5SDimitry Andricdef LD_Frr   : FPI<0xD9, MRM0r, (outs), (ins RSTi:$op), "fld\t$op">;
5200b57cec5SDimitry Andricdef ST_Frr   : FPI<0xDD, MRM2r, (outs), (ins RSTi:$op), "fst\t$op">;
5210b57cec5SDimitry Andricdef ST_FPrr  : FPI<0xDD, MRM3r, (outs), (ins RSTi:$op), "fstp\t$op">;
5225ffd83dbSDimitry Andriclet mayRaiseFPException = 0 in
5230b57cec5SDimitry Andricdef XCH_F    : FPI<0xD9, MRM1r, (outs), (ins RSTi:$op), "fxch\t$op">;
5240b57cec5SDimitry Andric}
5250b57cec5SDimitry Andric
5260b57cec5SDimitry Andric// Floating point constant loads.
5275f757f3fSDimitry Andriclet SchedRW = [WriteZero], Uses = [FPCW], isReMaterializable = 1 in {
5280b57cec5SDimitry Andricdef LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
5290b57cec5SDimitry Andric                [(set RFP32:$dst, fpimm0)]>;
5300b57cec5SDimitry Andricdef LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
5310b57cec5SDimitry Andric                [(set RFP32:$dst, fpimm1)]>;
5320b57cec5SDimitry Andricdef LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
5330b57cec5SDimitry Andric                [(set RFP64:$dst, fpimm0)]>;
5340b57cec5SDimitry Andricdef LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
5350b57cec5SDimitry Andric                [(set RFP64:$dst, fpimm1)]>;
5360b57cec5SDimitry Andricdef LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
5370b57cec5SDimitry Andric                [(set RFP80:$dst, fpimm0)]>;
5380b57cec5SDimitry Andricdef LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
5390b57cec5SDimitry Andric                [(set RFP80:$dst, fpimm1)]>;
5400b57cec5SDimitry Andric}
5410b57cec5SDimitry Andric
5425ffd83dbSDimitry Andriclet SchedRW = [WriteFLD0], Uses = [FPCW], mayRaiseFPException = 0 in
5430b57cec5SDimitry Andricdef LD_F0 : FPI<0xD9, MRM_EE, (outs), (ins), "fldz">;
5440b57cec5SDimitry Andric
5455ffd83dbSDimitry Andriclet SchedRW = [WriteFLD1], Uses = [FPCW], mayRaiseFPException = 0 in
5460b57cec5SDimitry Andricdef LD_F1 : FPI<0xD9, MRM_E8, (outs), (ins), "fld1">;
5470b57cec5SDimitry Andric
5485ffd83dbSDimitry Andriclet SchedRW = [WriteFLDC], Defs = [FPSW], Uses = [FPCW], mayRaiseFPException = 0 in {
5490b57cec5SDimitry Andricdef FLDL2T : I<0xD9, MRM_E9, (outs), (ins), "fldl2t", []>;
5500b57cec5SDimitry Andricdef FLDL2E : I<0xD9, MRM_EA, (outs), (ins), "fldl2e", []>;
5510b57cec5SDimitry Andricdef FLDPI : I<0xD9, MRM_EB, (outs), (ins), "fldpi", []>;
5520b57cec5SDimitry Andricdef FLDLG2 : I<0xD9, MRM_EC, (outs), (ins), "fldlg2", []>;
5530b57cec5SDimitry Andricdef FLDLN2 : I<0xD9, MRM_ED, (outs), (ins), "fldln2", []>;
5540b57cec5SDimitry Andric} // SchedRW
5550b57cec5SDimitry Andric
5560b57cec5SDimitry Andric// Floating point compares.
5575ffd83dbSDimitry Andriclet SchedRW = [WriteFCom], Uses = [FPCW], hasSideEffects = 0 in {
5585ffd83dbSDimitry Andricdef UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP, []>;
5595ffd83dbSDimitry Andricdef UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP, []>;
5605ffd83dbSDimitry Andricdef UCOM_Fpr80 : FpI_  <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP, []>;
5615ffd83dbSDimitry Andricdef COM_Fpr32  : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP, []>;
5625ffd83dbSDimitry Andricdef COM_Fpr64  : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP, []>;
5635ffd83dbSDimitry Andricdef COM_Fpr80  : FpI_  <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP, []>;
5640b57cec5SDimitry Andric} // SchedRW
565480093f4SDimitry Andric} // mayRaiseFPException = 1
5660b57cec5SDimitry Andric
567480093f4SDimitry Andriclet SchedRW = [WriteFCom], mayRaiseFPException = 1 in {
5680b57cec5SDimitry Andric// CC = ST(0) cmp ST(i)
5695ffd83dbSDimitry Andriclet Defs = [EFLAGS, FPSW], Uses = [FPCW] in {
5700b57cec5SDimitry Andricdef UCOM_FpIr32: FpI_<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
571480093f4SDimitry Andric                  [(set EFLAGS, (X86any_fcmp RFP32:$lhs, RFP32:$rhs))]>,
57281ad6265SDimitry Andric                  Requires<[FPStackf32, HasCMOV]>;
5730b57cec5SDimitry Andricdef UCOM_FpIr64: FpI_<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
574480093f4SDimitry Andric                  [(set EFLAGS, (X86any_fcmp RFP64:$lhs, RFP64:$rhs))]>,
57581ad6265SDimitry Andric                  Requires<[FPStackf64, HasCMOV]>;
5760b57cec5SDimitry Andricdef UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
577480093f4SDimitry Andric                  [(set EFLAGS, (X86any_fcmp RFP80:$lhs, RFP80:$rhs))]>,
57881ad6265SDimitry Andric                  Requires<[HasCMOV]>;
579480093f4SDimitry Andricdef COM_FpIr32: FpI_<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
580480093f4SDimitry Andric                  [(set EFLAGS, (X86strict_fcmps RFP32:$lhs, RFP32:$rhs))]>,
58181ad6265SDimitry Andric                  Requires<[FPStackf32, HasCMOV]>;
582480093f4SDimitry Andricdef COM_FpIr64: FpI_<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
583480093f4SDimitry Andric                  [(set EFLAGS, (X86strict_fcmps RFP64:$lhs, RFP64:$rhs))]>,
58481ad6265SDimitry Andric                  Requires<[FPStackf64, HasCMOV]>;
585480093f4SDimitry Andricdef COM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
586480093f4SDimitry Andric                  [(set EFLAGS, (X86strict_fcmps RFP80:$lhs, RFP80:$rhs))]>,
58781ad6265SDimitry Andric                  Requires<[HasCMOV]>;
5880b57cec5SDimitry Andric}
5890b57cec5SDimitry Andric
590480093f4SDimitry Andriclet Uses = [ST0, FPCW] in {
5910b57cec5SDimitry Andricdef UCOM_Fr    : FPI<0xDD, MRM4r,    // FPSW = cmp ST(0) with ST(i)
5920b57cec5SDimitry Andric                    (outs), (ins RSTi:$reg), "fucom\t$reg">;
5930b57cec5SDimitry Andricdef UCOM_FPr   : FPI<0xDD, MRM5r,    // FPSW = cmp ST(0) with ST(i), pop
5940b57cec5SDimitry Andric                    (outs), (ins RSTi:$reg), "fucomp\t$reg">;
5950b57cec5SDimitry Andricdef UCOM_FPPr  : FPI<0xDA, MRM_E9,       // cmp ST(0) with ST(1), pop, pop
5960b57cec5SDimitry Andric                    (outs), (ins), "fucompp">;
5970b57cec5SDimitry Andric}
5980b57cec5SDimitry Andric
5990b57cec5SDimitry Andriclet Defs = [EFLAGS, FPSW], Uses = [ST0, FPCW] in {
6000b57cec5SDimitry Andricdef UCOM_FIr   : FPI<0xDB, MRM5r,     // CC = cmp ST(0) with ST(i)
6010b57cec5SDimitry Andric                    (outs), (ins RSTi:$reg), "fucomi\t{$reg, %st|st, $reg}">;
6020b57cec5SDimitry Andricdef UCOM_FIPr  : FPI<0xDF, MRM5r,     // CC = cmp ST(0) with ST(i), pop
6030b57cec5SDimitry Andric                    (outs), (ins RSTi:$reg), "fucompi\t{$reg, %st|st, $reg}">;
6040b57cec5SDimitry Andric
6050b57cec5SDimitry Andricdef COM_FIr : FPI<0xDB, MRM6r, (outs), (ins RSTi:$reg),
6060b57cec5SDimitry Andric                  "fcomi\t{$reg, %st|st, $reg}">;
6070b57cec5SDimitry Andricdef COM_FIPr : FPI<0xDF, MRM6r, (outs), (ins RSTi:$reg),
6080b57cec5SDimitry Andric                   "fcompi\t{$reg, %st|st, $reg}">;
6090b57cec5SDimitry Andric}
6100b57cec5SDimitry Andric} // SchedRW
6110b57cec5SDimitry Andric
6120b57cec5SDimitry Andric// Floating point flag ops.
6130b57cec5SDimitry Andriclet SchedRW = [WriteALU] in {
6145ffd83dbSDimitry Andriclet Defs = [AX, FPSW], Uses = [FPSW], hasSideEffects = 0 in
6150b57cec5SDimitry Andricdef FNSTSW16r : I<0xDF, MRM_E0,                  // AX = fp flags
6165ffd83dbSDimitry Andric                  (outs), (ins), "fnstsw\t{%ax|ax}", []>;
6170b57cec5SDimitry Andriclet Defs = [FPSW], Uses = [FPCW] in
6180b57cec5SDimitry Andricdef FNSTCW16m : I<0xD9, MRM7m,                   // [mem16] = X87 control world
6190b57cec5SDimitry Andric                  (outs), (ins i16mem:$dst), "fnstcw\t$dst",
6200b57cec5SDimitry Andric                  [(X86fp_cwd_get16 addr:$dst)]>;
6210b57cec5SDimitry Andric} // SchedRW
6220b57cec5SDimitry Andriclet Defs = [FPSW,FPCW], mayLoad = 1 in
6230b57cec5SDimitry Andricdef FLDCW16m  : I<0xD9, MRM5m,                   // X87 control world = [mem16]
624fe6060f1SDimitry Andric                  (outs), (ins i16mem:$dst), "fldcw\t$dst",
625fe6060f1SDimitry Andric                  [(X86fp_cwd_set16 addr:$dst)]>,
6260b57cec5SDimitry Andric                Sched<[WriteLoad]>;
6270b57cec5SDimitry Andric
6280b57cec5SDimitry Andric// FPU control instructions
6290b57cec5SDimitry Andriclet SchedRW = [WriteMicrocoded] in {
6300b57cec5SDimitry Andricdef FFREE : FPI<0xDD, MRM0r, (outs), (ins RSTi:$reg), "ffree\t$reg">;
6310b57cec5SDimitry Andricdef FFREEP : FPI<0xDF, MRM0r, (outs), (ins RSTi:$reg), "ffreep\t$reg">;
6320b57cec5SDimitry Andric
633480093f4SDimitry Andriclet Defs = [FPSW, FPCW] in
634480093f4SDimitry Andricdef FNINIT : I<0xDB, MRM_E3, (outs), (ins), "fninit", []>;
6350b57cec5SDimitry Andric// Clear exceptions
636480093f4SDimitry Andriclet Defs = [FPSW] in
6370b57cec5SDimitry Andricdef FNCLEX : I<0xDB, MRM_E2, (outs), (ins), "fnclex", []>;
6380b57cec5SDimitry Andric} // SchedRW
6390b57cec5SDimitry Andric
6400b57cec5SDimitry Andric// Operand-less floating-point instructions for the disassembler.
641480093f4SDimitry Andriclet Defs = [FPSW] in
6420b57cec5SDimitry Andricdef FNOP : I<0xD9, MRM_D0, (outs), (ins), "fnop", []>, Sched<[WriteNop]>;
6430b57cec5SDimitry Andric
6440b57cec5SDimitry Andriclet SchedRW = [WriteMicrocoded] in {
6450b57cec5SDimitry Andriclet Defs = [FPSW] in {
6460b57cec5SDimitry Andricdef WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", []>;
647480093f4SDimitry Andricdef FDECSTP : I<0xD9, MRM_F6, (outs), (ins), "fdecstp", []>;
648480093f4SDimitry Andricdef FINCSTP : I<0xD9, MRM_F7, (outs), (ins), "fincstp", []>;
649480093f4SDimitry Andriclet Uses = [FPCW], mayRaiseFPException = 1 in {
6500b57cec5SDimitry Andricdef F2XM1 : I<0xD9, MRM_F0, (outs), (ins), "f2xm1", []>;
6510b57cec5SDimitry Andricdef FYL2X : I<0xD9, MRM_F1, (outs), (ins), "fyl2x", []>;
6520b57cec5SDimitry Andricdef FPTAN : I<0xD9, MRM_F2, (outs), (ins), "fptan", []>;
6530b57cec5SDimitry Andricdef FPATAN : I<0xD9, MRM_F3, (outs), (ins), "fpatan", []>;
6540b57cec5SDimitry Andricdef FXTRACT : I<0xD9, MRM_F4, (outs), (ins), "fxtract", []>;
6550b57cec5SDimitry Andricdef FPREM1 : I<0xD9, MRM_F5, (outs), (ins), "fprem1", []>;
6560b57cec5SDimitry Andricdef FPREM : I<0xD9, MRM_F8, (outs), (ins), "fprem", []>;
6570b57cec5SDimitry Andricdef FYL2XP1 : I<0xD9, MRM_F9, (outs), (ins), "fyl2xp1", []>;
658480093f4SDimitry Andricdef FSIN : I<0xD9, MRM_FE, (outs), (ins), "fsin", []>;
659480093f4SDimitry Andricdef FCOS : I<0xD9, MRM_FF, (outs), (ins), "fcos", []>;
6600b57cec5SDimitry Andricdef FSINCOS : I<0xD9, MRM_FB, (outs), (ins), "fsincos", []>;
6610b57cec5SDimitry Andricdef FRNDINT : I<0xD9, MRM_FC, (outs), (ins), "frndint", []>;
6620b57cec5SDimitry Andricdef FSCALE : I<0xD9, MRM_FD, (outs), (ins), "fscale", []>;
6630b57cec5SDimitry Andricdef FCOMPP : I<0xDE, MRM_D9, (outs), (ins), "fcompp", []>;
664480093f4SDimitry Andric} // Uses = [FPCW], mayRaiseFPException = 1
6650b57cec5SDimitry Andric} // Defs = [FPSW]
6660b57cec5SDimitry Andric
667480093f4SDimitry Andriclet Uses = [FPSW, FPCW] in {
6680b57cec5SDimitry Andricdef FXSAVE : I<0xAE, MRM0m, (outs), (ins opaquemem:$dst),
669*cb14a3feSDimitry Andric             "fxsave\t$dst", [(int_x86_fxsave addr:$dst)]>, TB,
6700b57cec5SDimitry Andric             Requires<[HasFXSR]>;
6710b57cec5SDimitry Andricdef FXSAVE64 : RI<0xAE, MRM0m, (outs), (ins opaquemem:$dst),
6720b57cec5SDimitry Andric               "fxsave64\t$dst", [(int_x86_fxsave64 addr:$dst)]>,
673*cb14a3feSDimitry Andric               TB, Requires<[HasFXSR, In64BitMode]>;
674480093f4SDimitry Andric} // Uses = [FPSW, FPCW]
675480093f4SDimitry Andric
676480093f4SDimitry Andriclet Defs = [FPSW, FPCW] in {
6770b57cec5SDimitry Andricdef FXRSTOR : I<0xAE, MRM1m, (outs), (ins opaquemem:$src),
6780b57cec5SDimitry Andric              "fxrstor\t$src", [(int_x86_fxrstor addr:$src)]>,
679*cb14a3feSDimitry Andric              TB, Requires<[HasFXSR]>;
6800b57cec5SDimitry Andricdef FXRSTOR64 : RI<0xAE, MRM1m, (outs), (ins opaquemem:$src),
6810b57cec5SDimitry Andric                "fxrstor64\t$src", [(int_x86_fxrstor64 addr:$src)]>,
682*cb14a3feSDimitry Andric                TB, Requires<[HasFXSR, In64BitMode]>;
683480093f4SDimitry Andric} // Defs = [FPSW, FPCW]
6840b57cec5SDimitry Andric} // SchedRW
6850b57cec5SDimitry Andric
6860b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
6870b57cec5SDimitry Andric// Non-Instruction Patterns
6880b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
6890b57cec5SDimitry Andric
6900b57cec5SDimitry Andric// Required for RET of f32 / f64 / f80 values.
6910b57cec5SDimitry Andricdef : Pat<(X86fldf32 addr:$src), (LD_Fp32m addr:$src)>;
692480093f4SDimitry Andricdef : Pat<(X86fldf32 addr:$src), (LD_Fp32m64 addr:$src)>;
6930b57cec5SDimitry Andricdef : Pat<(X86fldf64 addr:$src), (LD_Fp64m addr:$src)>;
694480093f4SDimitry Andricdef : Pat<(X86fldf32 addr:$src), (LD_Fp32m80 addr:$src)>;
695480093f4SDimitry Andricdef : Pat<(X86fldf64 addr:$src), (LD_Fp64m80 addr:$src)>;
6960b57cec5SDimitry Andricdef : Pat<(X86fldf80 addr:$src), (LD_Fp80m addr:$src)>;
6970b57cec5SDimitry Andric
6980b57cec5SDimitry Andric// Required for CALL which return f32 / f64 / f80 values.
6990b57cec5SDimitry Andricdef : Pat<(X86fstf32 RFP32:$src, addr:$op), (ST_Fp32m addr:$op, RFP32:$src)>;
7000b57cec5SDimitry Andricdef : Pat<(X86fstf32 RFP64:$src, addr:$op), (ST_Fp64m32 addr:$op, RFP64:$src)>;
7010b57cec5SDimitry Andricdef : Pat<(X86fstf64 RFP64:$src, addr:$op), (ST_Fp64m addr:$op, RFP64:$src)>;
7020b57cec5SDimitry Andricdef : Pat<(X86fstf32 RFP80:$src, addr:$op), (ST_Fp80m32 addr:$op, RFP80:$src)>;
7030b57cec5SDimitry Andricdef : Pat<(X86fstf64 RFP80:$src, addr:$op), (ST_Fp80m64 addr:$op, RFP80:$src)>;
7040b57cec5SDimitry Andricdef : Pat<(X86fstf80 RFP80:$src, addr:$op), (ST_FpP80m addr:$op, RFP80:$src)>;
7050b57cec5SDimitry Andric
7060b57cec5SDimitry Andric// Floating point constant -0.0 and -1.0
7070b57cec5SDimitry Andricdef : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
7080b57cec5SDimitry Andricdef : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
7090b57cec5SDimitry Andricdef : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
7100b57cec5SDimitry Andricdef : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
7110b57cec5SDimitry Andricdef : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
7120b57cec5SDimitry Andricdef : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
7130b57cec5SDimitry Andric
7140b57cec5SDimitry Andric// FP extensions map onto simple pseudo-value conversions if they are to/from
7150b57cec5SDimitry Andric// the FP stack.
716480093f4SDimitry Andricdef : Pat<(f64 (any_fpextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP64)>,
7170b57cec5SDimitry Andric          Requires<[FPStackf32]>;
718480093f4SDimitry Andricdef : Pat<(f80 (any_fpextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP80)>,
7190b57cec5SDimitry Andric           Requires<[FPStackf32]>;
720480093f4SDimitry Andricdef : Pat<(f80 (any_fpextend RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP80)>,
7210b57cec5SDimitry Andric           Requires<[FPStackf64]>;
7220b57cec5SDimitry Andric
7230b57cec5SDimitry Andric// FP truncations map onto simple pseudo-value conversions if they are to/from
7240b57cec5SDimitry Andric// the FP stack.  We have validated that only value-preserving truncations make
7250b57cec5SDimitry Andric// it through isel.
726480093f4SDimitry Andricdef : Pat<(f32 (any_fpround RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP32)>,
7270b57cec5SDimitry Andric          Requires<[FPStackf32]>;
728480093f4SDimitry Andricdef : Pat<(f32 (any_fpround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP32)>,
7290b57cec5SDimitry Andric           Requires<[FPStackf32]>;
730480093f4SDimitry Andricdef : Pat<(f64 (any_fpround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP64)>,
7310b57cec5SDimitry Andric           Requires<[FPStackf64]>;
732