xref: /freebsd-src/contrib/llvm-project/llvm/lib/Target/X86/MCTargetDesc/X86MCTargetDesc.h (revision 0fca6ea1d4eea4c934cfff25ac9ee8ad6fe95583)
10b57cec5SDimitry Andric //===-- X86MCTargetDesc.h - X86 Target Descriptions -------------*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file provides X86 specific target descriptions.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_X86_MCTARGETDESC_X86MCTARGETDESC_H
140b57cec5SDimitry Andric #define LLVM_LIB_TARGET_X86_MCTARGETDESC_X86MCTARGETDESC_H
150b57cec5SDimitry Andric 
16*0fca6ea1SDimitry Andric #include "llvm/ADT/SmallVector.h"
175ffd83dbSDimitry Andric #include <memory>
180b57cec5SDimitry Andric #include <string>
190b57cec5SDimitry Andric 
200b57cec5SDimitry Andric namespace llvm {
215ffd83dbSDimitry Andric class formatted_raw_ostream;
220b57cec5SDimitry Andric class MCAsmBackend;
230b57cec5SDimitry Andric class MCCodeEmitter;
240b57cec5SDimitry Andric class MCContext;
255ffd83dbSDimitry Andric class MCInst;
265ffd83dbSDimitry Andric class MCInstPrinter;
270b57cec5SDimitry Andric class MCInstrInfo;
28*0fca6ea1SDimitry Andric class MCObjectStreamer;
290b57cec5SDimitry Andric class MCObjectTargetWriter;
300b57cec5SDimitry Andric class MCObjectWriter;
315ffd83dbSDimitry Andric class MCRegister;
320b57cec5SDimitry Andric class MCRegisterInfo;
335ffd83dbSDimitry Andric class MCStreamer;
340b57cec5SDimitry Andric class MCSubtargetInfo;
350b57cec5SDimitry Andric class MCTargetOptions;
365ffd83dbSDimitry Andric class MCTargetStreamer;
370b57cec5SDimitry Andric class Target;
380b57cec5SDimitry Andric class Triple;
390b57cec5SDimitry Andric class StringRef;
400b57cec5SDimitry Andric 
410b57cec5SDimitry Andric /// Flavour of dwarf regnumbers
420b57cec5SDimitry Andric ///
430b57cec5SDimitry Andric namespace DWARFFlavour {
440b57cec5SDimitry Andric   enum {
450b57cec5SDimitry Andric     X86_64 = 0, X86_32_DarwinEH = 1, X86_32_Generic = 2
460b57cec5SDimitry Andric   };
470b57cec5SDimitry Andric }
480b57cec5SDimitry Andric 
490b57cec5SDimitry Andric ///  Native X86 register numbers
500b57cec5SDimitry Andric ///
510b57cec5SDimitry Andric namespace N86 {
520b57cec5SDimitry Andric   enum {
530b57cec5SDimitry Andric     EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
540b57cec5SDimitry Andric   };
550b57cec5SDimitry Andric }
560b57cec5SDimitry Andric 
570b57cec5SDimitry Andric namespace X86_MC {
580b57cec5SDimitry Andric std::string ParseX86Triple(const Triple &TT);
590b57cec5SDimitry Andric 
600b57cec5SDimitry Andric unsigned getDwarfRegFlavour(const Triple &TT, bool isEH);
610b57cec5SDimitry Andric 
620b57cec5SDimitry Andric void initLLVMToSEHAndCVRegMapping(MCRegisterInfo *MRI);
630b57cec5SDimitry Andric 
648bcb0991SDimitry Andric 
658bcb0991SDimitry Andric /// Returns true if this instruction has a LOCK prefix.
668bcb0991SDimitry Andric bool hasLockPrefix(const MCInst &MI);
678bcb0991SDimitry Andric 
6881ad6265SDimitry Andric /// \param Op operand # of the memory operand.
6981ad6265SDimitry Andric ///
7081ad6265SDimitry Andric /// \returns true if the specified instruction has a 16-bit memory operand.
7181ad6265SDimitry Andric bool is16BitMemOperand(const MCInst &MI, unsigned Op,
7281ad6265SDimitry Andric                        const MCSubtargetInfo &STI);
7381ad6265SDimitry Andric 
7481ad6265SDimitry Andric /// \param Op operand # of the memory operand.
7581ad6265SDimitry Andric ///
7681ad6265SDimitry Andric /// \returns true if the specified instruction has a 32-bit memory operand.
7781ad6265SDimitry Andric bool is32BitMemOperand(const MCInst &MI, unsigned Op);
7881ad6265SDimitry Andric 
7981ad6265SDimitry Andric /// \param Op operand # of the memory operand.
8081ad6265SDimitry Andric ///
8181ad6265SDimitry Andric /// \returns true if the specified instruction has a 64-bit memory operand.
8281ad6265SDimitry Andric #ifndef NDEBUG
8381ad6265SDimitry Andric bool is64BitMemOperand(const MCInst &MI, unsigned Op);
8481ad6265SDimitry Andric #endif
8581ad6265SDimitry Andric 
8681ad6265SDimitry Andric /// Returns true if this instruction needs an Address-Size override prefix.
8781ad6265SDimitry Andric bool needsAddressSizeOverride(const MCInst &MI, const MCSubtargetInfo &STI,
8881ad6265SDimitry Andric                               int MemoryOperand, uint64_t TSFlags);
8981ad6265SDimitry Andric 
900b57cec5SDimitry Andric /// Create a X86 MCSubtargetInfo instance. This is exposed so Asm parser, etc.
910b57cec5SDimitry Andric /// do not need to go through TargetRegistry.
920b57cec5SDimitry Andric MCSubtargetInfo *createX86MCSubtargetInfo(const Triple &TT, StringRef CPU,
930b57cec5SDimitry Andric                                           StringRef FS);
94*0fca6ea1SDimitry Andric 
95*0fca6ea1SDimitry Andric void emitInstruction(MCObjectStreamer &, const MCInst &Inst,
96*0fca6ea1SDimitry Andric                      const MCSubtargetInfo &STI);
97*0fca6ea1SDimitry Andric 
98*0fca6ea1SDimitry Andric void emitPrefix(MCCodeEmitter &MCE, const MCInst &MI, SmallVectorImpl<char> &CB,
99*0fca6ea1SDimitry Andric                 const MCSubtargetInfo &STI);
1000b57cec5SDimitry Andric }
1010b57cec5SDimitry Andric 
1020b57cec5SDimitry Andric MCCodeEmitter *createX86MCCodeEmitter(const MCInstrInfo &MCII,
1030b57cec5SDimitry Andric                                       MCContext &Ctx);
1040b57cec5SDimitry Andric 
1050b57cec5SDimitry Andric MCAsmBackend *createX86_32AsmBackend(const Target &T,
1060b57cec5SDimitry Andric                                      const MCSubtargetInfo &STI,
1070b57cec5SDimitry Andric                                      const MCRegisterInfo &MRI,
1080b57cec5SDimitry Andric                                      const MCTargetOptions &Options);
1090b57cec5SDimitry Andric MCAsmBackend *createX86_64AsmBackend(const Target &T,
1100b57cec5SDimitry Andric                                      const MCSubtargetInfo &STI,
1110b57cec5SDimitry Andric                                      const MCRegisterInfo &MRI,
1120b57cec5SDimitry Andric                                      const MCTargetOptions &Options);
1130b57cec5SDimitry Andric 
1140b57cec5SDimitry Andric /// Implements X86-only directives for assembly emission.
1150b57cec5SDimitry Andric MCTargetStreamer *createX86AsmTargetStreamer(MCStreamer &S,
1160b57cec5SDimitry Andric                                              formatted_raw_ostream &OS,
117*0fca6ea1SDimitry Andric                                              MCInstPrinter *InstPrinter);
1180b57cec5SDimitry Andric 
1190b57cec5SDimitry Andric /// Implements X86-only directives for object files.
120e8d8bef9SDimitry Andric MCTargetStreamer *createX86ObjectTargetStreamer(MCStreamer &S,
1210b57cec5SDimitry Andric                                                 const MCSubtargetInfo &STI);
1220b57cec5SDimitry Andric 
1230b57cec5SDimitry Andric /// Construct an X86 Windows COFF machine code streamer which will generate
1240b57cec5SDimitry Andric /// PE/COFF format object files.
1250b57cec5SDimitry Andric ///
1260b57cec5SDimitry Andric /// Takes ownership of \p AB and \p CE.
1270b57cec5SDimitry Andric MCStreamer *createX86WinCOFFStreamer(MCContext &C,
1280b57cec5SDimitry Andric                                      std::unique_ptr<MCAsmBackend> &&AB,
1290b57cec5SDimitry Andric                                      std::unique_ptr<MCObjectWriter> &&OW,
130*0fca6ea1SDimitry Andric                                      std::unique_ptr<MCCodeEmitter> &&CE);
131*0fca6ea1SDimitry Andric 
132*0fca6ea1SDimitry Andric MCStreamer *createX86ELFStreamer(const Triple &T, MCContext &Context,
133*0fca6ea1SDimitry Andric                                  std::unique_ptr<MCAsmBackend> &&MAB,
134*0fca6ea1SDimitry Andric                                  std::unique_ptr<MCObjectWriter> &&MOW,
135*0fca6ea1SDimitry Andric                                  std::unique_ptr<MCCodeEmitter> &&MCE);
1360b57cec5SDimitry Andric 
1370b57cec5SDimitry Andric /// Construct an X86 Mach-O object writer.
1380b57cec5SDimitry Andric std::unique_ptr<MCObjectTargetWriter>
1390b57cec5SDimitry Andric createX86MachObjectWriter(bool Is64Bit, uint32_t CPUType, uint32_t CPUSubtype);
1400b57cec5SDimitry Andric 
1410b57cec5SDimitry Andric /// Construct an X86 ELF object writer.
1420b57cec5SDimitry Andric std::unique_ptr<MCObjectTargetWriter>
1430b57cec5SDimitry Andric createX86ELFObjectWriter(bool IsELF64, uint8_t OSABI, uint16_t EMachine);
1440b57cec5SDimitry Andric /// Construct an X86 Win COFF object writer.
1450b57cec5SDimitry Andric std::unique_ptr<MCObjectTargetWriter>
1460b57cec5SDimitry Andric createX86WinCOFFObjectWriter(bool Is64Bit);
1470b57cec5SDimitry Andric 
14806c3fb27SDimitry Andric /// \param Reg speicifed register.
14906c3fb27SDimitry Andric /// \param Size the bit size of returned register.
15006c3fb27SDimitry Andric /// \param High requires the high register.
15106c3fb27SDimitry Andric ///
15206c3fb27SDimitry Andric /// \returns the sub or super register of a specific X86 register.
15306c3fb27SDimitry Andric MCRegister getX86SubSuperRegister(MCRegister Reg, unsigned Size,
1540b57cec5SDimitry Andric                                   bool High = false);
1550b57cec5SDimitry Andric } // End llvm namespace
1560b57cec5SDimitry Andric 
1570b57cec5SDimitry Andric 
1580b57cec5SDimitry Andric // Defines symbolic names for X86 registers.  This defines a mapping from
1590b57cec5SDimitry Andric // register name to register number.
1600b57cec5SDimitry Andric //
1610b57cec5SDimitry Andric #define GET_REGINFO_ENUM
1620b57cec5SDimitry Andric #include "X86GenRegisterInfo.inc"
1630b57cec5SDimitry Andric 
1640b57cec5SDimitry Andric // Defines symbolic names for the X86 instructions.
1650b57cec5SDimitry Andric //
1660b57cec5SDimitry Andric #define GET_INSTRINFO_ENUM
1670b57cec5SDimitry Andric #define GET_INSTRINFO_MC_HELPER_DECLS
1680b57cec5SDimitry Andric #include "X86GenInstrInfo.inc"
1690b57cec5SDimitry Andric 
1700b57cec5SDimitry Andric #define GET_SUBTARGETINFO_ENUM
1710b57cec5SDimitry Andric #include "X86GenSubtargetInfo.inc"
1720b57cec5SDimitry Andric 
17381ad6265SDimitry Andric #define GET_X86_MNEMONIC_TABLES_H
17481ad6265SDimitry Andric #include "X86GenMnemonicTables.inc"
17581ad6265SDimitry Andric 
1760b57cec5SDimitry Andric #endif
177