10b57cec5SDimitry Andric//===- MicroMipsDSPInstrInfo.td - Micromips DSP instructions -*- tablegen *-=// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric// 90b57cec5SDimitry Andric// This file describes MicroMips DSP instructions. 100b57cec5SDimitry Andric// 110b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric// Instruction encoding. 140b57cec5SDimitry Andricclass ADDQ_PH_MM_ENC : POOL32A_3R_FMT<"addq.ph", 0b00000001101>; 150b57cec5SDimitry Andricclass ADDQ_S_PH_MM_ENC : POOL32A_3R_FMT<"addq_s.ph", 0b10000001101>; 160b57cec5SDimitry Andricclass ADDQ_S_W_MM_ENC : POOL32A_3RB0_FMT<"addq_s.w", 0b1100000101>; 170b57cec5SDimitry Andricclass ADDQH_PH_MMR2_ENC : POOL32A_3R_FMT<"addqh.ph", 0b00001001101>; 180b57cec5SDimitry Andricclass ADDQH_R_PH_MMR2_ENC : POOL32A_3R_FMT<"addqh_r.ph", 0b10001001101>; 190b57cec5SDimitry Andricclass ADDQH_W_MMR2_ENC: POOL32A_3R_FMT<"addqh.w", 0b00010001101>; 200b57cec5SDimitry Andricclass ADDQH_R_W_MMR2_ENC : POOL32A_3R_FMT<"addqh_r.w", 0b10010001101>; 210b57cec5SDimitry Andricclass ADDU_PH_MMR2_ENC : POOL32A_3R_FMT<"addu.ph", 0b00100001101>; 220b57cec5SDimitry Andricclass ADDU_S_PH_MMR2_ENC : POOL32A_3R_FMT<"addu_s.ph", 0b10100001101>; 230b57cec5SDimitry Andricclass ADDU_QB_MM_ENC : POOL32A_3R_FMT<"addu.qb", 0b00011001101>; 240b57cec5SDimitry Andricclass ADDU_S_QB_MM_ENC : POOL32A_3R_FMT<"addu_s.qb", 0b10011001101>; 250b57cec5SDimitry Andricclass ADDUH_QB_MMR2_ENC : POOL32A_3R_FMT<"adduh.qb", 0b00101001101>; 260b57cec5SDimitry Andricclass ADDUH_R_QB_MMR2_ENC : POOL32A_3R_FMT<"adduh_r.qb", 0b10101001101>; 270b57cec5SDimitry Andricclass ADDSC_MM_ENC : POOL32A_3RB0_FMT<"addsc", 0b1110000101>; 280b57cec5SDimitry Andricclass ADDWC_MM_ENC : POOL32A_3RB0_FMT<"addwc", 0b1111000101>; 290b57cec5SDimitry Andricclass DPA_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpa.w.ph", 0b00000010>; 300b57cec5SDimitry Andricclass DPAQ_S_W_PH_MM_ENC : POOL32A_2RAC_FMT<"dpaq_s.w.ph", 0b00001010>; 310b57cec5SDimitry Andricclass DPAQ_SA_L_W_MM_ENC : POOL32A_2RAC_FMT<"dpaq_sa.l.w", 0b01001010>; 320b57cec5SDimitry Andricclass DPAQX_S_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpaqx_s.w.ph", 0b10001010>; 330b57cec5SDimitry Andricclass DPAQX_SA_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpaqx_sa.w.ph", 0b11001010>; 340b57cec5SDimitry Andricclass DPAU_H_QBL_MM_ENC : POOL32A_2RAC_FMT<"dpau.h.qbl", 0b10000010>; 350b57cec5SDimitry Andricclass DPAU_H_QBR_MM_ENC : POOL32A_2RAC_FMT<"dpau.h.qbr", 0b11000010>; 360b57cec5SDimitry Andricclass DPAX_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpax.w.ph", 0b01000010>; 370b57cec5SDimitry Andricclass ABSQ_S_PH_MM_ENC : POOL32A_2R_FMT<"absq_s.ph", 0b0001000100>; 380b57cec5SDimitry Andricclass ABSQ_S_W_MM_ENC : POOL32A_2R_FMT<"absq_s.w", 0b0010000100>; 390b57cec5SDimitry Andricclass ABSQ_S_QB_MMR2_ENC : POOL32A_2R_FMT<"absq_s.qb", 0b0000000100>; 400b57cec5SDimitry Andricclass INSV_MM_ENC : POOL32A_2R_FMT<"insv", 0b0100000100>; 410b57cec5SDimitry Andricclass MADD_DSP_MM_ENC : POOL32A_2RAC_FMT<"madd", 0b00101010>; 420b57cec5SDimitry Andricclass MADDU_DSP_MM_ENC : POOL32A_2RAC_FMT<"maddu", 0b01101010>; 430b57cec5SDimitry Andricclass MSUB_DSP_MM_ENC : POOL32A_2RAC_FMT<"msub", 0b10101010>; 440b57cec5SDimitry Andricclass MSUBU_DSP_MM_ENC : POOL32A_2RAC_FMT<"msubu", 0b11101010>; 450b57cec5SDimitry Andricclass MULT_DSP_MM_ENC : POOL32A_2RAC_FMT<"mult", 0b00110010>; 460b57cec5SDimitry Andricclass MULTU_DSP_MM_ENC : POOL32A_2RAC_FMT<"multu", 0b01110010>; 470b57cec5SDimitry Andricclass SHLL_PH_MM_ENC : POOL32A_2RSA4_FMT<"shll.ph", 0b001110110101>; 480b57cec5SDimitry Andricclass SHLL_S_PH_MM_ENC : POOL32A_2RSA4_FMT<"shll_s.ph", 0b101110110101>; 490b57cec5SDimitry Andricclass SHLL_QB_MM_ENC : POOL32A_2RSA3_FMT<"shll.qb", 0b0100001>; 500b57cec5SDimitry Andricclass SHLLV_PH_MM_ENC : POOL32A_3R_FMT<"shllv.ph", 0b00000001110>; 510b57cec5SDimitry Andricclass SHLLV_S_PH_MM_ENC : POOL32A_3R_FMT<"shllv_s.ph", 0b10000001110>; 520b57cec5SDimitry Andricclass SHLLV_QB_MM_ENC : POOL32A_3RB0_FMT<"shllv.qb", 0b1110010101>; 530b57cec5SDimitry Andricclass SHLLV_S_W_MM_ENC : POOL32A_3RB0_FMT<"shllv_s.w", 0b1111010101>; 540b57cec5SDimitry Andricclass SHLL_S_W_MM_ENC : POOL32A_2RSA5B0_FMT<"shll_s.w", 0b1111110101>; 550b57cec5SDimitry Andricclass SHRA_QB_MMR2_ENC : POOL32A_2RSA3_FMT<"shra.qb", 0b0000111>; 560b57cec5SDimitry Andricclass SHRA_R_QB_MMR2_ENC : POOL32A_2RSA3_FMT<"shra_r.qb", 0b1000111>; 570b57cec5SDimitry Andricclass SHRA_PH_MM_ENC : POOL32A_2RSA4B0_FMT<"shra.ph", 0b01100110101>; 580b57cec5SDimitry Andricclass SHRA_R_PH_MM_ENC : POOL32A_2RSA4B0_FMT<"shra_r.ph", 0b11100110101>; 590b57cec5SDimitry Andricclass SHRAV_PH_MM_ENC : POOL32A_3R_FMT<"shrav.ph", 0b00110001101>; 600b57cec5SDimitry Andricclass SHRAV_R_PH_MM_ENC : POOL32A_3R_FMT<"shrav_r.ph", 0b10110001101>; 610b57cec5SDimitry Andricclass SHRAV_QB_MMR2_ENC : POOL32A_3R_FMT<"shrav.qb", 0b00111001101>; 620b57cec5SDimitry Andricclass SHRAV_R_QB_MMR2_ENC : POOL32A_3R_FMT<"shrav_r.qb", 0b10111001101>; 630b57cec5SDimitry Andricclass SHRAV_R_W_MM_ENC : POOL32A_3RB0_FMT<"shrav_r.w", 0b1011010101>; 640b57cec5SDimitry Andricclass SHRA_R_W_MM_ENC : POOL32A_2RSA5B0_FMT<"shra_r.w", 0b1011110101>; 650b57cec5SDimitry Andricclass SHRL_PH_MMR2_ENC : POOL32A_2RSA4OP6_FMT<"shrl.ph", 0b001111>; 660b57cec5SDimitry Andricclass SHRL_QB_MM_ENC : POOL32A_2RSA3_FMT<"shrl.qb", 0b1100001>; 670b57cec5SDimitry Andricclass SHRLV_PH_MMR2_ENC : POOL32A_3RB0_FMT<"shrlv.ph", 0b1100010101>; 680b57cec5SDimitry Andricclass SHRLV_QB_MM_ENC : POOL32A_3RB0_FMT<"shrlv.qb", 0b1101010101>; 690b57cec5SDimitry Andricclass PRECEQ_W_PHL_MM_ENC : POOL32A_2R_FMT<"preceq.w.phl", 0b0101000100>; 700b57cec5SDimitry Andricclass PRECEQ_W_PHR_MM_ENC : POOL32A_2R_FMT<"preceq.w.phr", 0b0110000100>; 710b57cec5SDimitry Andricclass PRECEQU_PH_QBL_MM_ENC : POOL32A_2R_FMT<"precequ.ph.qbl", 0b0111000100>; 720b57cec5SDimitry Andricclass PRECEQU_PH_QBLA_MM_ENC : POOL32A_2R_FMT<"precequ.ph.qbla", 0b0111001100>; 730b57cec5SDimitry Andricclass PRECEQU_PH_QBR_MM_ENC : POOL32A_2R_FMT<"precequ.ph.qbr", 0b1001000100>; 740b57cec5SDimitry Andricclass PRECEQU_PH_QBRA_MM_ENC : POOL32A_2R_FMT<"precequ.ph.qbra", 0b1001001100>; 750b57cec5SDimitry Andricclass PRECEU_PH_QBL_MM_ENC : POOL32A_2R_FMT<"preceu.ph.qbl", 0b1011000100>; 760b57cec5SDimitry Andricclass PRECEU_PH_QBLA_MM_ENC : POOL32A_2R_FMT<"preceu.ph.qbla", 0b1011001100>; 770b57cec5SDimitry Andricclass PRECEU_PH_QBR_MM_ENC : POOL32A_2R_FMT<"preceu.ph.qbr", 0b1101000100>; 780b57cec5SDimitry Andricclass PRECEU_PH_QBRA_MM_ENC : POOL32A_2R_FMT<"preceu.ph.qbra", 0b1101001100>; 790b57cec5SDimitry Andricclass SUBQ_PH_MM_ENC : POOL32A_3R_FMT<"subq.ph", 0b01000001101>; 800b57cec5SDimitry Andricclass SUBQ_S_PH_MM_ENC : POOL32A_3R_FMT<"subq_s.ph", 0b11000001101>; 810b57cec5SDimitry Andricclass SUBQ_S_W_MM_ENC : POOL32A_3RB0_FMT<"subq_s.w", 0b1101000101>; 820b57cec5SDimitry Andricclass SUBQH_PH_MMR2_ENC : POOL32A_3R_FMT<"subqh.ph", 0b01001001101>; 830b57cec5SDimitry Andricclass SUBQH_R_PH_MMR2_ENC : POOL32A_3R_FMT<"subqh_r.ph", 0b11001001101>; 840b57cec5SDimitry Andricclass SUBQH_W_MMR2_ENC : POOL32A_3R_FMT<"subqh.w", 0b01010001101>; 850b57cec5SDimitry Andricclass SUBQH_R_W_MMR2_ENC : POOL32A_3R_FMT<"subqh_r.w", 0b11010001101>; 860b57cec5SDimitry Andricclass SUBU_PH_MMR2_ENC : POOL32A_3R_FMT<"subu.ph", 0b01100001101>; 870b57cec5SDimitry Andricclass SUBU_S_PH_MMR2_ENC : POOL32A_3R_FMT<"subu_s.ph", 0b11100001101>; 880b57cec5SDimitry Andricclass SUBU_QB_MM_ENC : POOL32A_3R_FMT<"subu.qb", 0b01011001101>; 890b57cec5SDimitry Andricclass SUBU_S_QB_MM_ENC : POOL32A_3R_FMT<"subu_s.qb", 0b11011001101>; 900b57cec5SDimitry Andricclass SUBUH_QB_MMR2_ENC : POOL32A_3R_FMT<"subuh.qb", 0b01101001101>; 910b57cec5SDimitry Andricclass SUBUH_R_QB_MMR2_ENC : POOL32A_3R_FMT<"subuh_r.qb", 0b11101001101>; 920b57cec5SDimitry Andricclass EXTP_MM_ENC : POOL32A_1RIMM5AC_FMT<"extp", 0b10011001>; 930b57cec5SDimitry Andricclass EXTPDP_MM_ENC : POOL32A_1RIMM5AC_FMT<"extpdp", 0b11011001>; 940b57cec5SDimitry Andricclass EXTPDPV_MM_ENC : POOL32A_2RAC_FMT<"extpdpv", 0b11100010>; 950b57cec5SDimitry Andricclass EXTPV_MM_ENC : POOL32A_2RAC_FMT<"extpv", 0b10100010>; 960b57cec5SDimitry Andricclass EXTR_W_MM_ENC : POOL32A_1RIMM5AC_FMT<"extr.w", 0b00111001>; 970b57cec5SDimitry Andricclass EXTR_R_W_MM_ENC : POOL32A_1RIMM5AC_FMT<"extr_r.w", 0b01111001>; 980b57cec5SDimitry Andricclass EXTR_RS_W_MM_ENC : POOL32A_1RIMM5AC_FMT<"extr_rs.w", 0b10111001>; 990b57cec5SDimitry Andricclass EXTR_S_H_MM_ENC : POOL32A_1RIMM5AC_FMT<"extr_s.h", 0b11111001>; 1000b57cec5SDimitry Andricclass EXTRV_W_MM_ENC : POOL32A_2RAC_FMT<"extrv.w", 0b00111010>; 1010b57cec5SDimitry Andricclass EXTRV_R_W_MM_ENC : POOL32A_2RAC_FMT<"extrv_r.w", 0b01111010>; 1020b57cec5SDimitry Andricclass EXTRV_RS_W_MM_ENC : POOL32A_2RAC_FMT<"extrv_rs.w", 0b10111010>; 1030b57cec5SDimitry Andricclass EXTRV_S_H_MM_ENC : POOL32A_2RAC_FMT<"extrv_s.h", 0b11111010>; 1040b57cec5SDimitry Andricclass DPS_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dps.w.ph", 0b00010010>; 1050b57cec5SDimitry Andricclass DPSQ_S_W_PH_MM_ENC : POOL32A_2RAC_FMT<"dpsq_s.w.ph", 0b00011010>; 1060b57cec5SDimitry Andricclass DPSQ_SA_L_W_MM_ENC : POOL32A_2RAC_FMT<"dpsq_sa.l.w", 0b01011010>; 1070b57cec5SDimitry Andricclass DPSQX_S_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpsqx_s.w.ph", 0b10011010>; 1080b57cec5SDimitry Andricclass DPSQX_SA_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpsqx_sa.w.ph", 0b11011010>; 1090b57cec5SDimitry Andricclass DPSU_H_QBL_MM_ENC : POOL32A_2RAC_FMT<"dpsu.h.qbl", 0b10010010>; 1100b57cec5SDimitry Andricclass DPSU_H_QBR_MM_ENC : POOL32A_2RAC_FMT<"dpsu.h.qbr", 0b11010010>; 1110b57cec5SDimitry Andricclass DPSX_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"dpsx.w.ph", 0b01010010>; 1120b57cec5SDimitry Andricclass MUL_PH_MMR2_ENC : POOL32A_3R_FMT<"mul.ph", 0b00000101101>; 1130b57cec5SDimitry Andricclass MUL_S_PH_MMR2_ENC : POOL32A_3R_FMT<"mul_s.ph", 0b10000101101>; 1140b57cec5SDimitry Andricclass MULEQ_S_W_PHL_MM_ENC : POOL32A_3RB0_FMT<"muleq_s.w.phl", 0b0000100101>; 1150b57cec5SDimitry Andricclass MULEQ_S_W_PHR_MM_ENC : POOL32A_3RB0_FMT<"muleq_s.w.phr", 0b0001100101>; 1160b57cec5SDimitry Andricclass MULEU_S_PH_QBL_MM_ENC : POOL32A_3RB0_FMT<"muleu_s.ph.qbl", 0b0010010101>; 1170b57cec5SDimitry Andricclass MULEU_S_PH_QBR_MM_ENC : POOL32A_3RB0_FMT<"muleu_s.ph.qbr", 0b0011010101>; 1180b57cec5SDimitry Andricclass MULQ_RS_PH_MM_ENC : POOL32A_3RB0_FMT<"mulq_rs.ph", 0b0100010101>; 1190b57cec5SDimitry Andricclass MULQ_RS_W_MMR2_ENC : POOL32A_3RB0_FMT<"mulq_rs.w", 0b0110010101>; 1200b57cec5SDimitry Andricclass MULQ_S_PH_MMR2_ENC : POOL32A_3RB0_FMT<"mulq_s.ph", 0b0101010101>; 1210b57cec5SDimitry Andricclass MULQ_S_W_MMR2_ENC : POOL32A_3RB0_FMT<"mulq_s.w", 0b0111010101>; 1220b57cec5SDimitry Andricclass PRECR_QB_PH_MMR2_ENC : POOL32A_3RB0_FMT<"precr.qb.ph", 0b0001101101>; 1230b57cec5SDimitry Andricclass PRECR_SRA_PH_W_MMR2_ENC 1240b57cec5SDimitry Andric : POOL32A_2RSA5_FMT<"precr_sra.ph.w", 0b01111001101>; 1250b57cec5SDimitry Andricclass PRECR_SRA_R_PH_W_MMR2_ENC 1260b57cec5SDimitry Andric : POOL32A_2RSA5_FMT<"precr_sra_r.ph.w", 0b11111001101>; 1270b57cec5SDimitry Andricclass PRECRQ_PH_W_MM_ENC : POOL32A_3RB0_FMT<"precrq.ph.w", 0b0011101101>; 1280b57cec5SDimitry Andricclass PRECRQ_QB_PH_MM_ENC : POOL32A_3RB0_FMT<"precrq.qb.ph", 0b0010101101>; 1290b57cec5SDimitry Andricclass PRECRQU_S_QB_PH_MM_ENC 1300b57cec5SDimitry Andric : POOL32A_3RB0_FMT<"precrqu_s.qb.ph", 0b0101101101>; 1310b57cec5SDimitry Andricclass PRECRQ_RS_PH_W_MM_ENC : POOL32A_3RB0_FMT<"precrq_rs.ph.w", 0b0100101101>; 1320b57cec5SDimitry Andricclass LBUX_MM_ENC : POOL32A_1RMEMB0_FMT<"lbux", 0b1000100101>; 1330b57cec5SDimitry Andricclass LHX_MM_ENC : POOL32A_1RMEMB0_FMT<"lhx", 0b0101100101>; 1340b57cec5SDimitry Andricclass LWX_MM_ENC : POOL32A_1RMEMB0_FMT<"lwx", 0b0110100101>; 1350b57cec5SDimitry Andricclass MAQ_S_W_PHL_MM_ENC : POOL32A_2RAC_FMT<"maq_s.w.phl", 0b01101001>; 1360b57cec5SDimitry Andricclass MAQ_SA_W_PHL_MM_ENC : POOL32A_2RAC_FMT<"maq_sa.w.phl", 0b11101001>; 1370b57cec5SDimitry Andricclass MAQ_S_W_PHR_MM_ENC : POOL32A_2RAC_FMT<"maq_s.w.phr", 0b00101001>; 1380b57cec5SDimitry Andricclass MAQ_SA_W_PHR_MM_ENC : POOL32A_2RAC_FMT<"maq_sa.w.phr", 0b10101001>; 1390b57cec5SDimitry Andricclass MFHI_MM_ENC : POOL32A_1RAC_FMT<"mfhi", 0b00000001>; 1400b57cec5SDimitry Andricclass MFLO_MM_ENC : POOL32A_1RAC_FMT<"mflo", 0b01000001>; 1410b57cec5SDimitry Andricclass MTHI_MM_ENC : POOL32A_1RAC_FMT<"mthi", 0b10000001>; 1420b57cec5SDimitry Andricclass MTLO_MM_ENC : POOL32A_1RAC_FMT<"mthi", 0b11000001>; 1430b57cec5SDimitry Andricclass PREPEND_MMR2_ENC : POOL32A_2RSA5B0_FMT<"prepend", 0b1001010101>; 1440b57cec5SDimitry Andricclass RADDU_W_QB_MM_ENC : POOL32A_2R_FMT<"raddu.w.qb", 0b1111000100>; 1450b57cec5SDimitry Andricclass RDDSP_MM_ENC : POOL32A_1RMASK7_FMT<"rddsp", 0b00011001>; 1460b57cec5SDimitry Andricclass REPL_PH_MM_ENC : POOL32A_1RIMM10_FMT<"repl.ph", 0b0000111101>; 1470b57cec5SDimitry Andricclass REPL_QB_MM_ENC : POOL32A_1RIMM8_FMT<"repl.qb", 0b010111>; 1480b57cec5SDimitry Andricclass REPLV_PH_MM_ENC : POOL32A_2R_FMT<"replv.ph", 0b0000001100>; 1490b57cec5SDimitry Andricclass REPLV_QB_MM_ENC : POOL32A_2R_FMT<"replv.qb", 0b0001001100>; 1500b57cec5SDimitry Andricclass MTHLIP_MM_ENC : POOL32A_1RAC_FMT<"mthlip", 0b00001001>; 1510b57cec5SDimitry Andricclass PACKRL_PH_MM_ENC : POOL32A_3RB0_FMT<"packrl.ph", 0b0110101101>; 1520b57cec5SDimitry Andricclass PICK_PH_MM_ENC : POOL32A_3RB0_FMT<"pick.ph", 0b1000101101>; 1530b57cec5SDimitry Andricclass PICK_QB_MM_ENC : POOL32A_3RB0_FMT<"pick.qb", 0b0111101101>; 1540b57cec5SDimitry Andricclass SHILO_MM_ENC : POOL32A_4B0SHIFT6AC4B0_FMT<"shilo", 0b0000011101>; 1550b57cec5SDimitry Andricclass SHILOV_MM_ENC : POOL32A_5B01RAC_FMT<"shilov", 0b01001001>; 1560b57cec5SDimitry Andricclass WRDSP_MM_ENC : POOL32A_1RMASK7_FMT<"wrdsp", 0b01011001>; 1570b57cec5SDimitry Andricclass APPEND_MMR2_ENC : POOL32A_2RSA5B0_FMT<"append", 0b1000010101>; 1580b57cec5SDimitry Andricclass MODSUB_MM_ENC : POOL32A_3RB0_FMT<"modsub", 0b1010010101>; 1590b57cec5SDimitry Andricclass MULSA_W_PH_MMR2_ENC : POOL32A_2RAC_FMT<"mulsa.w.ph", 0b10110010>; 1600b57cec5SDimitry Andricclass MULSAQ_S_W_PH_MM_ENC : POOL32A_2RAC_FMT<"mulsaq_s.w.ph", 0b11110010>; 1610b57cec5SDimitry Andricclass BPOSGE32C_MMR3_ENC : POOL32I_IMMB0_FMT<"bposge32c", 0b11001>; 1620b57cec5SDimitry Andricclass BITREV_MM_ENC : POOL32A_2R_FMT<"bitrev", 0b0011000100>; 1630b57cec5SDimitry Andricclass BALIGN_MMR2_ENC : POOL32A_2RBP_FMT<"balign">; 1640b57cec5SDimitry Andricclass BPOSGE32_MM_ENC : POOL32I_IMMB0_FMT<"bposge32", 0b11011>; 1650b57cec5SDimitry Andricclass CMP_EQ_PH_MM_ENC : POOL32A_2RB0_FMT<"cmp.eq.ph", 0b0000000101>; 1660b57cec5SDimitry Andricclass CMP_LE_PH_MM_ENC : POOL32A_2RB0_FMT<"cmp.le.ph", 0b0010000101>; 1670b57cec5SDimitry Andricclass CMP_LT_PH_MM_ENC : POOL32A_2RB0_FMT<"cmp.lt.ph", 0b0001000101>; 1680b57cec5SDimitry Andricclass CMPGDU_EQ_QB_MMR2_ENC : POOL32A_3RB0_FMT<"cmpgdu.eq.qb", 0b0110000101>; 1690b57cec5SDimitry Andricclass CMPGDU_LT_QB_MMR2_ENC : POOL32A_3RB0_FMT<"cmpgdu.lt.qb", 0b0111000101>; 1700b57cec5SDimitry Andricclass CMPGDU_LE_QB_MMR2_ENC : POOL32A_3RB0_FMT<"cmpgdu.le.qb", 0b1000000101>; 1710b57cec5SDimitry Andricclass CMPGU_EQ_QB_MM_ENC : POOL32S_3RB0_FMT<"cmpgu.eq.qb", 0b0011000101>; 1720b57cec5SDimitry Andricclass CMPGU_LT_QB_MM_ENC : POOL32S_3RB0_FMT<"cmpgu.lt.qb", 0b0100000101>; 1730b57cec5SDimitry Andricclass CMPGU_LE_QB_MM_ENC : POOL32S_3RB0_FMT<"cmpgu.le.qb", 0b0101000101>; 1740b57cec5SDimitry Andricclass CMPU_EQ_QB_MM_ENC : POOL32A_2R2B0_FMT<"cmpu.eq.qb", 0b1001000101>; 1750b57cec5SDimitry Andricclass CMPU_LT_QB_MM_ENC : POOL32A_2R2B0_FMT<"cmpu.lt.qb", 0b1010000101>; 1760b57cec5SDimitry Andricclass CMPU_LE_QB_MM_ENC : POOL32A_2R2B0_FMT<"cmpu.le.qb", 0b1011000101>; 1770b57cec5SDimitry Andric 1780b57cec5SDimitry Andric// Instruction desc. 1790b57cec5SDimitry Andricclass ABSQ_S_PH_MM_R2_DESC_BASE<string opstr, SDPatternOperator OpNode, 1800b57cec5SDimitry Andric InstrItinClass itin, RegisterOperand ROD, 1810b57cec5SDimitry Andric RegisterOperand ROS = ROD> { 1820b57cec5SDimitry Andric dag OutOperandList = (outs ROD:$rt); 1830b57cec5SDimitry Andric dag InOperandList = (ins ROS:$rs); 1840b57cec5SDimitry Andric string AsmString = !strconcat(opstr, "\t$rt, $rs"); 1850b57cec5SDimitry Andric list<dag> Pattern = [(set ROD:$rt, (OpNode ROS:$rs))]; 1860b57cec5SDimitry Andric InstrItinClass Itinerary = itin; 1870b57cec5SDimitry Andric} 1880b57cec5SDimitry Andricclass ABSQ_S_PH_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 1890b57cec5SDimitry Andric "absq_s.ph", int_mips_absq_s_ph, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag20]>; 1900b57cec5SDimitry Andricclass ABSQ_S_W_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 1910b57cec5SDimitry Andric "absq_s.w", int_mips_absq_s_w, NoItinerary, GPR32Opnd>, Defs<[DSPOutFlag20]>; 1920b57cec5SDimitry Andricclass ABSQ_S_QB_MMR2_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 1930b57cec5SDimitry Andric "absq_s.qb", int_mips_absq_s_qb, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag20]>; 1940b57cec5SDimitry Andricclass PRECEQ_W_PHL_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 1950b57cec5SDimitry Andric "preceq.w.phl", int_mips_preceq_w_phl, NoItinerary, GPR32Opnd, DSPROpnd>; 1960b57cec5SDimitry Andricclass PRECEQ_W_PHR_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 1970b57cec5SDimitry Andric "preceq.w.phr", int_mips_preceq_w_phr, NoItinerary, GPR32Opnd, DSPROpnd>; 1980b57cec5SDimitry Andricclass PRECEQU_PH_QBL_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 1990b57cec5SDimitry Andric "precequ.ph.qbl", int_mips_precequ_ph_qbl, NoItinerary, DSPROpnd>; 2000b57cec5SDimitry Andricclass PRECEQU_PH_QBLA_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 2010b57cec5SDimitry Andric "precequ.ph.qbla", int_mips_precequ_ph_qbla, NoItinerary, DSPROpnd>; 2020b57cec5SDimitry Andricclass PRECEQU_PH_QBR_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 2030b57cec5SDimitry Andric "precequ.ph.qbr", int_mips_precequ_ph_qbr, NoItinerary, DSPROpnd>; 2040b57cec5SDimitry Andricclass PRECEQU_PH_QBRA_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 2050b57cec5SDimitry Andric "precequ.ph.qbra", int_mips_precequ_ph_qbra, NoItinerary, DSPROpnd>; 2060b57cec5SDimitry Andricclass PRECEU_PH_QBL_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 2070b57cec5SDimitry Andric "preceu.ph.qbl", int_mips_preceu_ph_qbl, NoItinerary, DSPROpnd>; 2080b57cec5SDimitry Andricclass PRECEU_PH_QBLA_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 2090b57cec5SDimitry Andric "preceu.ph.qbla", int_mips_preceu_ph_qbla, NoItinerary, DSPROpnd>; 2100b57cec5SDimitry Andricclass PRECEU_PH_QBR_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 2110b57cec5SDimitry Andric "preceu.ph.qbr", int_mips_preceu_ph_qbr, NoItinerary, DSPROpnd>; 2120b57cec5SDimitry Andricclass PRECEU_PH_QBRA_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE< 2130b57cec5SDimitry Andric "preceu.ph.qbra", int_mips_preceu_ph_qbra, NoItinerary, DSPROpnd>; 2140b57cec5SDimitry Andric 2150b57cec5SDimitry Andricclass SHLL_R2_MM_DESC_BASE<string instr_asm, SDPatternOperator OpNode, 2160b57cec5SDimitry Andric SDPatternOperator ImmPat, InstrItinClass itin, 2170b57cec5SDimitry Andric RegisterOperand RO, Operand ImmOpnd> { 2180b57cec5SDimitry Andric dag OutOperandList = (outs RO:$rt); 2190b57cec5SDimitry Andric dag InOperandList = (ins RO:$rs, ImmOpnd:$sa); 2200b57cec5SDimitry Andric string AsmString = !strconcat(instr_asm, "\t$rt, $rs, $sa"); 2210b57cec5SDimitry Andric list<dag> Pattern = [(set RO:$rt, (OpNode RO:$rs, ImmPat:$sa))]; 2220b57cec5SDimitry Andric InstrItinClass Itinerary = itin; 2230b57cec5SDimitry Andric bit hasSideEffects = 1; 2240b57cec5SDimitry Andric} 2250b57cec5SDimitry Andricclass SHLL_PH_MM_DESC : SHLL_R2_MM_DESC_BASE< 2260b57cec5SDimitry Andric "shll.ph", null_frag, immZExt4, NoItinerary, DSPROpnd, uimm4>, 2270b57cec5SDimitry Andric Defs<[DSPOutFlag22]>; 2280b57cec5SDimitry Andricclass SHLL_S_PH_MM_DESC : SHLL_R2_MM_DESC_BASE< 2290b57cec5SDimitry Andric "shll_s.ph", int_mips_shll_s_ph, immZExt4, NoItinerary, DSPROpnd, uimm4>, 2300b57cec5SDimitry Andric Defs<[DSPOutFlag22]>; 2310b57cec5SDimitry Andricclass SHLL_QB_MM_DESC : SHLL_R2_MM_DESC_BASE< 2320b57cec5SDimitry Andric "shll.qb", null_frag, immZExt3, NoItinerary, DSPROpnd, uimm3>, 2330b57cec5SDimitry Andric Defs<[DSPOutFlag22]>; 2340b57cec5SDimitry Andricclass SHLL_S_W_MM_DESC : SHLL_R2_MM_DESC_BASE< 2350b57cec5SDimitry Andric "shll_s.w", int_mips_shll_s_w, immZExt5, NoItinerary, GPR32Opnd, uimm5>, 2360b57cec5SDimitry Andric Defs<[DSPOutFlag22]>; 2370b57cec5SDimitry Andricclass SHRA_QB_MMR2_DESC : SHLL_R2_MM_DESC_BASE< 2380b57cec5SDimitry Andric "shra.qb", null_frag, immZExt3, NoItinerary, DSPROpnd, uimm3>; 2390b57cec5SDimitry Andricclass SHRA_R_QB_MMR2_DESC : SHLL_R2_MM_DESC_BASE< 2400b57cec5SDimitry Andric "shra_r.qb", int_mips_shra_r_qb, immZExt3, NoItinerary, DSPROpnd, uimm3>; 2410b57cec5SDimitry Andricclass SHRA_PH_MM_DESC : SHLL_R2_MM_DESC_BASE< 2420b57cec5SDimitry Andric "shra.ph", null_frag, immZExt4, NoItinerary, DSPROpnd, uimm4>; 2430b57cec5SDimitry Andricclass SHRA_R_PH_MM_DESC : SHLL_R2_MM_DESC_BASE< 2440b57cec5SDimitry Andric "shra_r.ph", int_mips_shra_r_ph, immZExt4, NoItinerary, DSPROpnd, uimm4>; 2450b57cec5SDimitry Andricclass SHRA_R_W_MM_DESC : SHLL_R2_MM_DESC_BASE< 2460b57cec5SDimitry Andric "shra_r.w", int_mips_shra_r_w, immZExt5, NoItinerary, GPR32Opnd, uimm5>; 2470b57cec5SDimitry Andricclass SHRL_QB_MM_DESC : SHLL_R2_MM_DESC_BASE< 2480b57cec5SDimitry Andric "shrl.qb", null_frag, immZExt3, NoItinerary, DSPROpnd, uimm3>; 2490b57cec5SDimitry Andricclass SHRL_PH_MMR2_DESC : SHLL_R2_MM_DESC_BASE< 2500b57cec5SDimitry Andric "shrl.ph", null_frag, immZExt4, NoItinerary, DSPROpnd, uimm4>; 2510b57cec5SDimitry Andric 2520b57cec5SDimitry Andricclass SHLLV_R3_MM_DESC_BASE<string instr_asm, SDPatternOperator OpNode, 2530b57cec5SDimitry Andric InstrItinClass itin, RegisterOperand RO> { 2540b57cec5SDimitry Andric dag OutOperandList = (outs RO:$rd); 2550b57cec5SDimitry Andric dag InOperandList = (ins RO:$rt, GPR32Opnd:$rs); 2560b57cec5SDimitry Andric string AsmString = !strconcat(instr_asm, "\t$rd, $rt, $rs"); 2570b57cec5SDimitry Andric list<dag> Pattern = [(set RO:$rd, (OpNode RO:$rt, GPR32Opnd:$rs))]; 2580b57cec5SDimitry Andric InstrItinClass Itinerary = itin; 2590b57cec5SDimitry Andric} 2600b57cec5SDimitry Andricclass SHLLV_PH_MM_DESC : SHLLV_R3_MM_DESC_BASE< 2610b57cec5SDimitry Andric "shllv.ph", int_mips_shll_ph, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag22]>; 2620b57cec5SDimitry Andricclass SHLLV_S_PH_MM_DESC : SHLLV_R3_MM_DESC_BASE< 2630b57cec5SDimitry Andric "shllv_s.ph", int_mips_shll_s_ph, NoItinerary, DSPROpnd>, 2640b57cec5SDimitry Andric Defs<[DSPOutFlag22]>; 2650b57cec5SDimitry Andricclass SHLLV_QB_MM_DESC : SHLLV_R3_MM_DESC_BASE< 2660b57cec5SDimitry Andric "shllv.qb", int_mips_shll_qb, NoItinerary, DSPROpnd>, Defs<[DSPOutFlag22]>; 2670b57cec5SDimitry Andricclass SHLLV_S_W_MM_DESC : SHLLV_R3_MM_DESC_BASE< 2680b57cec5SDimitry Andric "shllv_s.w", int_mips_shll_s_w, NoItinerary, GPR32Opnd>, Defs<[DSPOutFlag22]>; 2690b57cec5SDimitry Andricclass SHRAV_PH_MM_DESC : SHLLV_R3_MM_DESC_BASE< 2700b57cec5SDimitry Andric "shrav.ph", int_mips_shra_ph, NoItinerary, DSPROpnd>; 2710b57cec5SDimitry Andricclass SHRAV_R_PH_MM_DESC : SHLLV_R3_MM_DESC_BASE< 2720b57cec5SDimitry Andric "shrav_r.ph", int_mips_shra_r_ph, NoItinerary, DSPROpnd>; 2730b57cec5SDimitry Andricclass SHRAV_QB_MMR2_DESC : SHLLV_R3_MM_DESC_BASE< 2740b57cec5SDimitry Andric "shrav.qb", int_mips_shra_qb, NoItinerary, DSPROpnd>; 2750b57cec5SDimitry Andricclass SHRAV_R_QB_MMR2_DESC : SHLLV_R3_MM_DESC_BASE< 2760b57cec5SDimitry Andric "shrav_r.qb", int_mips_shra_r_qb, NoItinerary, DSPROpnd>; 2770b57cec5SDimitry Andricclass SHRAV_R_W_MM_DESC : SHLLV_R3_MM_DESC_BASE< 2780b57cec5SDimitry Andric "shrav_r.w", int_mips_shra_r_w, NoItinerary, GPR32Opnd>; 2790b57cec5SDimitry Andricclass SHRLV_PH_MMR2_DESC : SHLLV_R3_MM_DESC_BASE< 2800b57cec5SDimitry Andric "shrlv.ph", int_mips_shrl_ph, NoItinerary, DSPROpnd>; 2810b57cec5SDimitry Andricclass SHRLV_QB_MM_DESC : SHLLV_R3_MM_DESC_BASE< 2820b57cec5SDimitry Andric "shrlv.qb", int_mips_shrl_qb, NoItinerary, DSPROpnd>; 2830b57cec5SDimitry Andric 284*349cc55cSDimitry Andricclass EXT_MM_2R_DESC_BASE<string instr_asm> { 2850b57cec5SDimitry Andric dag OutOperandList = (outs GPR32Opnd:$rt); 2860b57cec5SDimitry Andric dag InOperandList = (ins ACC64DSPOpnd:$ac, GPR32Opnd:$rs); 2870b57cec5SDimitry Andric string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $rs"); 288*349cc55cSDimitry Andric InstrItinClass Itinerary = NoItinerary; 2890b57cec5SDimitry Andric} 290*349cc55cSDimitry Andricclass EXT_MM_1R_DESC_BASE<string instr_asm> { 2910b57cec5SDimitry Andric dag OutOperandList = (outs GPR32Opnd:$rt); 2920b57cec5SDimitry Andric dag InOperandList = (ins ACC64DSPOpnd:$ac, uimm5:$imm); 2930b57cec5SDimitry Andric string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $imm"); 294*349cc55cSDimitry Andric InstrItinClass Itinerary = NoItinerary; 2950b57cec5SDimitry Andric} 2960b57cec5SDimitry Andric 297*349cc55cSDimitry Andricclass EXTP_MM_DESC : EXT_MM_1R_DESC_BASE<"extp">, 298*349cc55cSDimitry Andric Uses<[DSPPos]>, 299*349cc55cSDimitry Andric Defs<[DSPEFI]>; 300*349cc55cSDimitry Andricclass EXTPDP_MM_DESC : EXT_MM_1R_DESC_BASE<"extpdp">, 301*349cc55cSDimitry Andric Uses<[DSPPos]>, 302*349cc55cSDimitry Andric Defs<[DSPPos, DSPEFI]>; 303*349cc55cSDimitry Andricclass EXTPDPV_MM_DESC : EXT_MM_2R_DESC_BASE<"extpdpv">, 304*349cc55cSDimitry Andric Uses<[DSPPos]>, 305*349cc55cSDimitry Andric Defs<[DSPPos, DSPEFI]>; 306*349cc55cSDimitry Andricclass EXTPV_MM_DESC : EXT_MM_2R_DESC_BASE<"extpv">, 307*349cc55cSDimitry Andric Uses<[DSPPos]>, 308*349cc55cSDimitry Andric Defs<[DSPEFI]>; 309*349cc55cSDimitry Andricclass EXTR_W_MM_DESC : EXT_MM_1R_DESC_BASE<"extr.w">, 3100b57cec5SDimitry Andric Defs<[DSPOutFlag23]>; 311*349cc55cSDimitry Andricclass EXTR_R_W_MM_DESC : EXT_MM_1R_DESC_BASE<"extr_r.w">, 3120b57cec5SDimitry Andric Defs<[DSPOutFlag23]>; 313*349cc55cSDimitry Andricclass EXTR_RS_W_MM_DESC : EXT_MM_1R_DESC_BASE<"extr_rs.w">, 3140b57cec5SDimitry Andric Defs<[DSPOutFlag23]>; 315*349cc55cSDimitry Andricclass EXTR_S_H_MM_DESC : EXT_MM_1R_DESC_BASE<"extr_s.h">, 3160b57cec5SDimitry Andric Defs<[DSPOutFlag23]>; 317*349cc55cSDimitry Andricclass EXTRV_W_MM_DESC : EXT_MM_2R_DESC_BASE<"extrv.w">, Defs<[DSPOutFlag23]>; 318*349cc55cSDimitry Andricclass EXTRV_R_W_MM_DESC : EXT_MM_2R_DESC_BASE<"extrv_r.w">, 3190b57cec5SDimitry Andric Defs<[DSPOutFlag23]>; 320*349cc55cSDimitry Andricclass EXTRV_RS_W_MM_DESC : EXT_MM_2R_DESC_BASE<"extrv_rs.w">, 3210b57cec5SDimitry Andric Defs<[DSPOutFlag23]>; 322*349cc55cSDimitry Andricclass EXTRV_S_H_MM_DESC : EXT_MM_2R_DESC_BASE<"extrv_s.h">, 3230b57cec5SDimitry Andric Defs<[DSPOutFlag23]>; 3240b57cec5SDimitry Andric 3250b57cec5SDimitry Andricclass MFHI_MM_DESC_BASE<string instr_asm, RegisterOperand RO, SDNode OpNode, 3260b57cec5SDimitry Andric InstrItinClass itin> { 3270b57cec5SDimitry Andric dag OutOperandList = (outs GPR32Opnd:$rs); 3280b57cec5SDimitry Andric dag InOperandList = (ins RO:$ac); 3290b57cec5SDimitry Andric string AsmString = !strconcat(instr_asm, "\t$rs, $ac"); 3300b57cec5SDimitry Andric list<dag> Pattern = [(set GPR32Opnd:$rs, (OpNode RO:$ac))]; 3310b57cec5SDimitry Andric InstrItinClass Itinerary = itin; 3320b57cec5SDimitry Andric} 3330b57cec5SDimitry Andric 3340b57cec5SDimitry Andricclass MFHI_MM_DESC : MFHI_MM_DESC_BASE<"mfhi", ACC64DSPOpnd, MipsMFHI, 3350b57cec5SDimitry Andric NoItinerary>; 3360b57cec5SDimitry Andricclass MFLO_MM_DESC : MFHI_MM_DESC_BASE<"mflo", ACC64DSPOpnd, MipsMFLO, 3370b57cec5SDimitry Andric NoItinerary>; 3380b57cec5SDimitry Andric 3390b57cec5SDimitry Andricclass RADDU_W_QB_MM_DESC { 3400b57cec5SDimitry Andric dag OutOperandList = (outs GPR32Opnd:$rt); 3410b57cec5SDimitry Andric dag InOperandList = (ins DSPROpnd:$rs); 3420b57cec5SDimitry Andric string AsmString = !strconcat("raddu.w.qb", "\t$rt, $rs"); 3430b57cec5SDimitry Andric list<dag> Pattern = [(set GPR32Opnd:$rt, (int_mips_raddu_w_qb DSPROpnd:$rs))]; 3440b57cec5SDimitry Andric InstrItinClass Itinerary = NoItinerary; 3450b57cec5SDimitry Andric string BaseOpcode = "raddu.w.qb"; 3460b57cec5SDimitry Andric} 3470b57cec5SDimitry Andric 3480b57cec5SDimitry Andricclass RDDSP_MM_DESC { 3490b57cec5SDimitry Andric dag OutOperandList = (outs GPR32Opnd:$rt); 3500b57cec5SDimitry Andric dag InOperandList = (ins uimm7:$mask); 3510b57cec5SDimitry Andric string AsmString = !strconcat("rddsp", "\t$rt, $mask"); 3528bcb0991SDimitry Andric list<dag> Pattern = [(set GPR32Opnd:$rt, (int_mips_rddsp timmZExt7:$mask))]; 3530b57cec5SDimitry Andric InstrItinClass Itinerary = NoItinerary; 3540b57cec5SDimitry Andric} 3550b57cec5SDimitry Andric 3560b57cec5SDimitry Andricclass REPL_QB_MM_DESC { 3570b57cec5SDimitry Andric dag OutOperandList = (outs DSPROpnd:$rt); 3580b57cec5SDimitry Andric dag InOperandList = (ins uimm8:$imm); 3590b57cec5SDimitry Andric string AsmString = !strconcat("repl.qb", "\t$rt, $imm"); 3600b57cec5SDimitry Andric list<dag> Pattern = [(set DSPROpnd:$rt, (int_mips_repl_qb immZExt8:$imm))]; 3610b57cec5SDimitry Andric InstrItinClass Itinerary = NoItinerary; 3620b57cec5SDimitry Andric} 3630b57cec5SDimitry Andric 3640b57cec5SDimitry Andricclass REPLV_PH_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE<"replv.ph", int_mips_repl_ph, 3650b57cec5SDimitry Andric NoItinerary, DSPROpnd, 3660b57cec5SDimitry Andric GPR32Opnd>; 3670b57cec5SDimitry Andricclass REPLV_QB_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE<"replv.qb", int_mips_repl_qb, 3680b57cec5SDimitry Andric NoItinerary, DSPROpnd, 3690b57cec5SDimitry Andric GPR32Opnd>; 3700b57cec5SDimitry Andric 3710b57cec5SDimitry Andricclass WRDSP_MM_DESC { 3720b57cec5SDimitry Andric dag OutOperandList = (outs); 3730b57cec5SDimitry Andric dag InOperandList = (ins GPR32Opnd:$rt, uimm7:$mask); 3740b57cec5SDimitry Andric string AsmString = !strconcat("wrdsp", "\t$rt, $mask"); 3758bcb0991SDimitry Andric list<dag> Pattern = [(int_mips_wrdsp GPR32Opnd:$rt, timmZExt7:$mask)]; 3760b57cec5SDimitry Andric InstrItinClass Itinerary = NoItinerary; 3770b57cec5SDimitry Andric} 3780b57cec5SDimitry Andric 3790b57cec5SDimitry Andricclass BPOSGE32C_MMR3_DESC { 3800b57cec5SDimitry Andric dag OutOperandList = (outs); 3810b57cec5SDimitry Andric dag InOperandList = (ins brtarget1SImm16:$offset); 3820b57cec5SDimitry Andric string AsmString = !strconcat("bposge32c", "\t$offset"); 3830b57cec5SDimitry Andric InstrItinClass Itinerary = NoItinerary; 3840b57cec5SDimitry Andric bit isBranch = 1; 3850b57cec5SDimitry Andric bit isTerminator = 1; 3860b57cec5SDimitry Andric bit hasDelaySlot = 0; 3870b57cec5SDimitry Andric} 3880b57cec5SDimitry Andric 3890b57cec5SDimitry Andricclass BALIGN_MMR2_DESC { 3900b57cec5SDimitry Andric dag OutOperandList = (outs GPR32Opnd:$rt); 3910b57cec5SDimitry Andric dag InOperandList = (ins GPR32Opnd:$rs, uimm2:$bp, GPR32Opnd:$src); 3920b57cec5SDimitry Andric string AsmString = !strconcat("balign", "\t$rt, $rs, $bp"); 3930b57cec5SDimitry Andric list<dag> Pattern = [(set GPR32Opnd:$rt, (int_mips_balign GPR32Opnd:$src, 3940b57cec5SDimitry Andric GPR32Opnd:$rs, 3950b57cec5SDimitry Andric immZExt2:$bp))]; 3960b57cec5SDimitry Andric InstrItinClass Itinerary = NoItinerary; 3970b57cec5SDimitry Andric string Constraints = "$src = $rt"; 3980b57cec5SDimitry Andric} 3990b57cec5SDimitry Andric 4000b57cec5SDimitry Andricclass BITREV_MM_DESC : ABSQ_S_PH_MM_R2_DESC_BASE<"bitrev", int_mips_bitrev, 4010b57cec5SDimitry Andric NoItinerary, GPR32Opnd>; 4020b57cec5SDimitry Andric 4030b57cec5SDimitry Andricclass BPOSGE32_MM_DESC : BPOSGE32_DESC_BASE<"bposge32", brtarget_mm, 4040b57cec5SDimitry Andric NoItinerary>; 4050b57cec5SDimitry Andric 4060b57cec5SDimitry Andriclet DecoderNamespace = "MicroMipsDSP", Arch = "mmdsp", 4070b57cec5SDimitry Andric EncodingPredicates = [InMicroMips], ASEPredicate = [HasDSP] in { 4080b57cec5SDimitry Andric def LWDSP_MM : Load<"lw", DSPROpnd, null_frag, II_LW>, DspMMRel, 4090b57cec5SDimitry Andric LW_FM_MM<0x3f>; 4100b57cec5SDimitry Andric def SWDSP_MM : Store<"sw", DSPROpnd, null_frag, II_SW>, DspMMRel, 4110b57cec5SDimitry Andric LW_FM_MM<0x3e>; 4120b57cec5SDimitry Andric} 4130b57cec5SDimitry Andric// Instruction defs. 4140b57cec5SDimitry Andric// microMIPS DSP Rev 1 4150b57cec5SDimitry Andricdef ADDQ_PH_MM : DspMMRel, ADDQ_PH_MM_ENC, ADDQ_PH_DESC; 4160b57cec5SDimitry Andricdef ADDQ_S_PH_MM : DspMMRel, ADDQ_S_PH_MM_ENC, ADDQ_S_PH_DESC; 4170b57cec5SDimitry Andricdef ADDQ_S_W_MM : DspMMRel, ADDQ_S_W_MM_ENC, ADDQ_S_W_DESC; 4180b57cec5SDimitry Andricdef ADDU_QB_MM : DspMMRel, ADDU_QB_MM_ENC, ADDU_QB_DESC; 4190b57cec5SDimitry Andricdef ADDU_S_QB_MM : DspMMRel, ADDU_S_QB_MM_ENC, ADDU_S_QB_DESC; 4200b57cec5SDimitry Andricdef ADDSC_MM : DspMMRel, ADDSC_MM_ENC, ADDSC_DESC; 4210b57cec5SDimitry Andricdef ADDWC_MM : DspMMRel, ADDWC_MM_ENC, ADDWC_DESC; 4220b57cec5SDimitry Andricdef DPAQ_S_W_PH_MM : DspMMRel, DPAQ_S_W_PH_MM_ENC, DPAQ_S_W_PH_DESC; 4230b57cec5SDimitry Andricdef DPAQ_SA_L_W_MM : DspMMRel, DPAQ_SA_L_W_MM_ENC, DPAQ_SA_L_W_DESC; 4240b57cec5SDimitry Andricdef DPAU_H_QBL_MM : DspMMRel, DPAU_H_QBL_MM_ENC, DPAU_H_QBL_DESC; 4250b57cec5SDimitry Andricdef DPAU_H_QBR_MM : DspMMRel, DPAU_H_QBR_MM_ENC, DPAU_H_QBR_DESC; 4260b57cec5SDimitry Andricdef ABSQ_S_PH_MM : DspMMRel, ABSQ_S_PH_MM_ENC, ABSQ_S_PH_MM_DESC; 4270b57cec5SDimitry Andricdef ABSQ_S_W_MM : DspMMRel, ABSQ_S_W_MM_ENC, ABSQ_S_W_MM_DESC; 4280b57cec5SDimitry Andricdef INSV_MM : DspMMRel, INSV_MM_ENC, INSV_DESC; 4290b57cec5SDimitry Andricdef MADD_DSP_MM : DspMMRel, MADD_DSP_MM_ENC, MADD_DSP_DESC; 4300b57cec5SDimitry Andricdef MADDU_DSP_MM : DspMMRel, MADDU_DSP_MM_ENC, MADDU_DSP_DESC; 4310b57cec5SDimitry Andricdef MSUB_DSP_MM : DspMMRel, MSUB_DSP_MM_ENC, MSUB_DSP_DESC; 4320b57cec5SDimitry Andricdef MSUBU_DSP_MM : DspMMRel, MSUBU_DSP_MM_ENC, MSUBU_DSP_DESC; 4330b57cec5SDimitry Andricdef MULT_DSP_MM : DspMMRel, MULT_DSP_MM_ENC, MULT_DSP_DESC; 4340b57cec5SDimitry Andricdef MULTU_DSP_MM : DspMMRel, MULTU_DSP_MM_ENC, MULTU_DSP_DESC; 4350b57cec5SDimitry Andricdef SHLL_PH_MM : DspMMRel, SHLL_PH_MM_ENC, SHLL_PH_MM_DESC; 4360b57cec5SDimitry Andricdef SHLL_S_PH_MM : DspMMRel, SHLL_S_PH_MM_ENC, SHLL_S_PH_MM_DESC; 4370b57cec5SDimitry Andricdef SHLL_QB_MM : DspMMRel, SHLL_QB_MM_ENC, SHLL_QB_MM_DESC; 4380b57cec5SDimitry Andricdef SHLLV_PH_MM : DspMMRel, SHLLV_PH_MM_ENC, SHLLV_PH_MM_DESC; 4390b57cec5SDimitry Andricdef SHLLV_S_PH_MM : DspMMRel, SHLLV_S_PH_MM_ENC, SHLLV_S_PH_MM_DESC; 4400b57cec5SDimitry Andricdef SHLLV_QB_MM : DspMMRel, SHLLV_QB_MM_ENC, SHLLV_QB_MM_DESC; 4410b57cec5SDimitry Andricdef SHLLV_S_W_MM : DspMMRel, SHLLV_S_W_MM_ENC, SHLLV_S_W_MM_DESC; 4420b57cec5SDimitry Andricdef SHLL_S_W_MM : DspMMRel, SHLL_S_W_MM_ENC, SHLL_S_W_MM_DESC; 4430b57cec5SDimitry Andricdef SHRA_PH_MM : DspMMRel, SHRA_PH_MM_ENC, SHRA_PH_MM_DESC; 4440b57cec5SDimitry Andricdef SHRA_R_PH_MM : DspMMRel, SHRA_R_PH_MM_ENC, SHRA_R_PH_MM_DESC; 4450b57cec5SDimitry Andricdef SHRAV_PH_MM : DspMMRel, SHRAV_PH_MM_ENC, SHRAV_PH_MM_DESC; 4460b57cec5SDimitry Andricdef SHRAV_R_PH_MM : DspMMRel, SHRAV_R_PH_MM_ENC, SHRAV_R_PH_MM_DESC; 4470b57cec5SDimitry Andricdef SHRAV_R_W_MM : DspMMRel, SHRAV_R_W_MM_ENC, SHRAV_R_W_MM_DESC; 4480b57cec5SDimitry Andricdef SHRA_R_W_MM : DspMMRel, SHRA_R_W_MM_ENC, SHRA_R_W_MM_DESC; 4490b57cec5SDimitry Andricdef SHRL_QB_MM : DspMMRel, SHRL_QB_MM_ENC, SHRL_QB_MM_DESC; 4500b57cec5SDimitry Andricdef SHRLV_QB_MM : DspMMRel, SHRLV_QB_MM_ENC, SHRLV_QB_MM_DESC; 4510b57cec5SDimitry Andricdef PRECEQ_W_PHL_MM : DspMMRel, PRECEQ_W_PHL_MM_ENC, PRECEQ_W_PHL_MM_DESC; 4520b57cec5SDimitry Andricdef PRECEQ_W_PHR_MM : DspMMRel, PRECEQ_W_PHR_MM_ENC, PRECEQ_W_PHR_MM_DESC; 4530b57cec5SDimitry Andricdef PRECEQU_PH_QBL_MM : DspMMRel, PRECEQU_PH_QBL_MM_ENC, PRECEQU_PH_QBL_MM_DESC; 4540b57cec5SDimitry Andricdef PRECEQU_PH_QBLA_MM : DspMMRel, PRECEQU_PH_QBLA_MM_ENC, 4550b57cec5SDimitry Andric PRECEQU_PH_QBLA_MM_DESC; 4560b57cec5SDimitry Andricdef PRECEQU_PH_QBR_MM : DspMMRel, PRECEQU_PH_QBR_MM_ENC, PRECEQU_PH_QBR_MM_DESC; 4570b57cec5SDimitry Andricdef PRECEQU_PH_QBRA_MM : DspMMRel, PRECEQU_PH_QBRA_MM_ENC, 4580b57cec5SDimitry Andric PRECEQU_PH_QBRA_MM_DESC; 4590b57cec5SDimitry Andricdef PRECEU_PH_QBL_MM : DspMMRel, PRECEU_PH_QBL_MM_ENC, PRECEU_PH_QBL_MM_DESC; 4600b57cec5SDimitry Andricdef PRECEU_PH_QBLA_MM : DspMMRel, PRECEU_PH_QBLA_MM_ENC, PRECEU_PH_QBLA_MM_DESC; 4610b57cec5SDimitry Andricdef PRECEU_PH_QBR_MM : DspMMRel, PRECEU_PH_QBR_MM_ENC, PRECEU_PH_QBR_MM_DESC; 4620b57cec5SDimitry Andricdef PRECEU_PH_QBRA_MM : DspMMRel, PRECEU_PH_QBRA_MM_ENC, PRECEU_PH_QBRA_MM_DESC; 4630b57cec5SDimitry Andricdef SUBQ_PH_MM : DspMMRel, SUBQ_PH_MM_ENC, SUBQ_PH_DESC; 4640b57cec5SDimitry Andricdef SUBQ_S_PH_MM : DspMMRel, SUBQ_S_PH_MM_ENC, SUBQ_S_PH_DESC; 4650b57cec5SDimitry Andricdef SUBQ_S_W_MM : DspMMRel, SUBQ_S_W_MM_ENC, SUBQ_S_W_DESC; 4660b57cec5SDimitry Andricdef SUBU_QB_MM : DspMMRel, SUBU_QB_MM_ENC, SUBU_QB_DESC; 4670b57cec5SDimitry Andricdef SUBU_S_QB_MM : DspMMRel, SUBU_S_QB_MM_ENC, SUBU_S_QB_DESC; 4680b57cec5SDimitry Andricdef EXTP_MM : DspMMRel, EXTP_MM_ENC, EXTP_MM_DESC; 4690b57cec5SDimitry Andricdef EXTPDP_MM : DspMMRel, EXTPDP_MM_ENC, EXTPDP_MM_DESC; 4700b57cec5SDimitry Andricdef EXTPDPV_MM : DspMMRel, EXTPDPV_MM_ENC, EXTPDPV_MM_DESC; 4710b57cec5SDimitry Andricdef EXTPV_MM : DspMMRel, EXTPV_MM_ENC, EXTPV_MM_DESC; 4720b57cec5SDimitry Andricdef EXTR_W_MM : DspMMRel, EXTR_W_MM_ENC, EXTR_W_MM_DESC; 4730b57cec5SDimitry Andricdef EXTR_R_W_MM : DspMMRel, EXTR_R_W_MM_ENC, EXTR_R_W_MM_DESC; 4740b57cec5SDimitry Andricdef EXTR_RS_W_MM : DspMMRel, EXTR_RS_W_MM_ENC, EXTR_RS_W_MM_DESC; 4750b57cec5SDimitry Andricdef EXTR_S_H_MM : DspMMRel, EXTR_S_H_MM_ENC, EXTR_S_H_MM_DESC; 4760b57cec5SDimitry Andricdef EXTRV_W_MM : DspMMRel, EXTRV_W_MM_ENC, EXTRV_W_MM_DESC; 4770b57cec5SDimitry Andricdef EXTRV_R_W_MM : DspMMRel, EXTRV_R_W_MM_ENC, EXTRV_R_W_MM_DESC; 4780b57cec5SDimitry Andricdef EXTRV_RS_W_MM : DspMMRel, EXTRV_RS_W_MM_ENC, EXTRV_RS_W_MM_DESC; 4790b57cec5SDimitry Andricdef EXTRV_S_H_MM : DspMMRel, EXTRV_S_H_MM_ENC, EXTRV_S_H_MM_DESC; 4800b57cec5SDimitry Andricdef DPSQ_S_W_PH_MM : DspMMRel, DPSQ_S_W_PH_MM_ENC, DPSQ_S_W_PH_DESC; 4810b57cec5SDimitry Andricdef DPSQ_SA_L_W_MM : DspMMRel, DPSQ_SA_L_W_MM_ENC, DPSQ_SA_L_W_DESC; 4820b57cec5SDimitry Andricdef DPSU_H_QBL_MM : DspMMRel, DPSU_H_QBL_MM_ENC, DPSU_H_QBL_DESC; 4830b57cec5SDimitry Andricdef DPSU_H_QBR_MM : DspMMRel, DPSU_H_QBR_MM_ENC, DPSU_H_QBR_DESC; 4840b57cec5SDimitry Andricdef MULEQ_S_W_PHL_MM : DspMMRel, MULEQ_S_W_PHL_MM_ENC, MULEQ_S_W_PHL_DESC; 4850b57cec5SDimitry Andricdef MULEQ_S_W_PHR_MM : DspMMRel, MULEQ_S_W_PHR_MM_ENC, MULEQ_S_W_PHR_DESC; 4860b57cec5SDimitry Andricdef MULEU_S_PH_QBL_MM : DspMMRel, MULEU_S_PH_QBL_MM_ENC, MULEU_S_PH_QBL_DESC; 4870b57cec5SDimitry Andricdef MULEU_S_PH_QBR_MM : DspMMRel, MULEU_S_PH_QBR_MM_ENC, MULEU_S_PH_QBR_DESC; 4880b57cec5SDimitry Andricdef MULQ_RS_PH_MM : DspMMRel, MULQ_RS_PH_MM_ENC, MULQ_RS_PH_DESC; 4890b57cec5SDimitry Andricdef PRECRQ_PH_W_MM : DspMMRel, PRECRQ_PH_W_MM_ENC, PRECRQ_PH_W_DESC; 4900b57cec5SDimitry Andricdef PRECRQ_QB_PH_MM : DspMMRel, PRECRQ_QB_PH_MM_ENC, PRECRQ_QB_PH_DESC; 4910b57cec5SDimitry Andricdef PRECRQU_S_QB_PH_MM : DspMMRel, PRECRQU_S_QB_PH_MM_ENC, PRECRQU_S_QB_PH_DESC; 4920b57cec5SDimitry Andricdef PRECRQ_RS_PH_W_MM : DspMMRel, PRECRQ_RS_PH_W_MM_ENC, PRECRQ_RS_PH_W_DESC; 4930b57cec5SDimitry Andricdef LBUX_MM : DspMMRel, LBUX_MM_ENC, LBUX_DESC; 4940b57cec5SDimitry Andricdef LHX_MM : DspMMRel, LHX_MM_ENC, LHX_DESC; 4950b57cec5SDimitry Andricdef LWX_MM : DspMMRel, LWX_MM_ENC, LWX_DESC; 4960b57cec5SDimitry Andricdef MAQ_S_W_PHL_MM : DspMMRel, MAQ_S_W_PHL_MM_ENC, MAQ_S_W_PHL_DESC; 4970b57cec5SDimitry Andricdef MAQ_SA_W_PHL_MM : DspMMRel, MAQ_SA_W_PHL_MM_ENC, MAQ_SA_W_PHL_DESC; 4980b57cec5SDimitry Andricdef MAQ_S_W_PHR_MM : DspMMRel, MAQ_S_W_PHR_MM_ENC, MAQ_S_W_PHR_DESC; 4990b57cec5SDimitry Andricdef MAQ_SA_W_PHR_MM : DspMMRel, MAQ_SA_W_PHR_MM_ENC, MAQ_SA_W_PHR_DESC; 5000b57cec5SDimitry Andricdef MFHI_DSP_MM : DspMMRel, MFHI_MM_ENC, MFHI_MM_DESC; 5010b57cec5SDimitry Andricdef MFLO_DSP_MM : DspMMRel, MFLO_MM_ENC, MFLO_MM_DESC; 5020b57cec5SDimitry Andricdef MTHI_DSP_MM : DspMMRel, MTHI_MM_ENC, MTHI_DESC; 5030b57cec5SDimitry Andricdef MTLO_DSP_MM : DspMMRel, MTLO_MM_ENC, MTLO_DESC; 5040b57cec5SDimitry Andricdef RADDU_W_QB_MM : DspMMRel, RADDU_W_QB_MM_ENC, RADDU_W_QB_MM_DESC; 5050b57cec5SDimitry Andricdef RDDSP_MM : DspMMRel, RDDSP_MM_ENC, RDDSP_MM_DESC; 5060b57cec5SDimitry Andricdef REPL_PH_MM : DspMMRel, REPL_PH_MM_ENC, REPL_PH_DESC; 5070b57cec5SDimitry Andricdef REPL_QB_MM : DspMMRel, REPL_QB_MM_ENC, REPL_QB_MM_DESC; 5080b57cec5SDimitry Andricdef REPLV_PH_MM : DspMMRel, REPLV_PH_MM_ENC, REPLV_PH_MM_DESC; 5090b57cec5SDimitry Andricdef REPLV_QB_MM : DspMMRel, REPLV_QB_MM_ENC, REPLV_QB_MM_DESC; 5100b57cec5SDimitry Andricdef MTHLIP_MM : DspMMRel, MTHLIP_MM_ENC, MTHLIP_DESC; 5110b57cec5SDimitry Andricdef PACKRL_PH_MM : DspMMRel, PACKRL_PH_MM_ENC, PACKRL_PH_DESC; 5120b57cec5SDimitry Andricdef PICK_PH_MM : DspMMRel, PICK_PH_MM_ENC, PICK_PH_DESC; 5130b57cec5SDimitry Andricdef PICK_QB_MM : DspMMRel, PICK_QB_MM_ENC, PICK_QB_DESC; 5140b57cec5SDimitry Andricdef SHILO_MM : DspMMRel, SHILO_MM_ENC, SHILO_DESC; 5150b57cec5SDimitry Andricdef SHILOV_MM : DspMMRel, SHILOV_MM_ENC, SHILOV_DESC; 5160b57cec5SDimitry Andricdef WRDSP_MM : DspMMRel, WRDSP_MM_ENC, WRDSP_MM_DESC; 5170b57cec5SDimitry Andricdef MODSUB_MM : DspMMRel, MODSUB_MM_ENC, MODSUB_DESC; 5180b57cec5SDimitry Andricdef MULSAQ_S_W_PH_MM : DspMMRel, MULSAQ_S_W_PH_MM_ENC, MULSAQ_S_W_PH_DESC; 5190b57cec5SDimitry Andricdef BITREV_MM : DspMMRel, BITREV_MM_ENC, BITREV_MM_DESC; 5200b57cec5SDimitry Andricdef BPOSGE32_MM : DspMMRel, BPOSGE32_MM_ENC, BPOSGE32_MM_DESC, 5210b57cec5SDimitry Andric ISA_MICROMIPS32_NOT_MIPS32R6; 5220b57cec5SDimitry Andricdef CMP_EQ_PH_MM : DspMMRel, CMP_EQ_PH_MM_ENC, CMP_EQ_PH_DESC; 5230b57cec5SDimitry Andricdef CMP_LT_PH_MM : DspMMRel, CMP_LT_PH_MM_ENC, CMP_LT_PH_DESC; 5240b57cec5SDimitry Andricdef CMP_LE_PH_MM : DspMMRel, CMP_LE_PH_MM_ENC, CMP_LE_PH_DESC; 5250b57cec5SDimitry Andricdef CMPGU_EQ_QB_MM : DspMMRel, CMPGU_EQ_QB_MM_ENC, CMPGU_EQ_QB_DESC; 5260b57cec5SDimitry Andricdef CMPGU_LT_QB_MM : DspMMRel, CMPGU_LT_QB_MM_ENC, CMPGU_LT_QB_DESC; 5270b57cec5SDimitry Andricdef CMPGU_LE_QB_MM : DspMMRel, CMPGU_LE_QB_MM_ENC, CMPGU_LE_QB_DESC; 5280b57cec5SDimitry Andricdef CMPU_EQ_QB_MM : DspMMRel, CMPU_EQ_QB_MM_ENC, CMPU_EQ_QB_DESC; 5290b57cec5SDimitry Andricdef CMPU_LT_QB_MM : DspMMRel, CMPU_LT_QB_MM_ENC, CMPU_LT_QB_DESC; 5300b57cec5SDimitry Andricdef CMPU_LE_QB_MM : DspMMRel, CMPU_LE_QB_MM_ENC, CMPU_LE_QB_DESC; 5310b57cec5SDimitry Andric// microMIPS DSP Rev 2 5320b57cec5SDimitry Andricdef ABSQ_S_QB_MMR2 : DspMMRel, ABSQ_S_QB_MMR2_ENC, ABSQ_S_QB_MMR2_DESC, 5330b57cec5SDimitry Andric ISA_DSPR2; 5340b57cec5SDimitry Andricdef ADDQH_PH_MMR2 : DspMMRel, ADDQH_PH_MMR2_ENC, ADDQH_PH_DESC, ISA_DSPR2; 5350b57cec5SDimitry Andricdef ADDQH_R_PH_MMR2 : DspMMRel, ADDQH_R_PH_MMR2_ENC, ADDQH_R_PH_DESC, ISA_DSPR2; 5360b57cec5SDimitry Andricdef ADDQH_W_MMR2 : DspMMRel, ADDQH_W_MMR2_ENC, ADDQH_W_DESC, ISA_DSPR2; 5370b57cec5SDimitry Andricdef ADDQH_R_W_MMR2 : DspMMRel, ADDQH_R_W_MMR2_ENC, ADDQH_R_W_DESC, ISA_DSPR2; 5380b57cec5SDimitry Andricdef ADDU_PH_MMR2 : DspMMRel, ADDU_PH_MMR2_ENC, ADDU_PH_DESC, ISA_DSPR2; 5390b57cec5SDimitry Andricdef ADDU_S_PH_MMR2 : DspMMRel, ADDU_S_PH_MMR2_ENC, ADDU_S_PH_DESC, ISA_DSPR2; 5400b57cec5SDimitry Andricdef ADDUH_QB_MMR2 : DspMMRel, ADDUH_QB_MMR2_ENC, ADDUH_QB_DESC, ISA_DSPR2; 5410b57cec5SDimitry Andricdef ADDUH_R_QB_MMR2 : DspMMRel, ADDUH_R_QB_MMR2_ENC, ADDUH_R_QB_DESC, ISA_DSPR2; 5420b57cec5SDimitry Andricdef DPA_W_PH_MMR2 : DspMMRel, DPA_W_PH_MMR2_ENC, DPA_W_PH_DESC, ISA_DSPR2; 5430b57cec5SDimitry Andricdef DPAQX_S_W_PH_MMR2 : DspMMRel, DPAQX_S_W_PH_MMR2_ENC, DPAQX_S_W_PH_DESC, 5440b57cec5SDimitry Andric ISA_DSPR2; 5450b57cec5SDimitry Andricdef DPAQX_SA_W_PH_MMR2 : DspMMRel, DPAQX_SA_W_PH_MMR2_ENC, DPAQX_SA_W_PH_DESC, 5460b57cec5SDimitry Andric ISA_DSPR2; 5470b57cec5SDimitry Andricdef DPAX_W_PH_MMR2 : DspMMRel, DPAX_W_PH_MMR2_ENC, DPAX_W_PH_DESC, ISA_DSPR2; 5480b57cec5SDimitry Andricdef SHRA_QB_MMR2 : DspMMRel, SHRA_QB_MMR2_ENC, SHRA_QB_MMR2_DESC, ISA_DSPR2; 5490b57cec5SDimitry Andricdef SHRA_R_QB_MMR2 : DspMMRel, SHRA_R_QB_MMR2_ENC, SHRA_R_QB_MMR2_DESC, 5500b57cec5SDimitry Andric ISA_DSPR2; 5510b57cec5SDimitry Andricdef SHRAV_QB_MMR2 : DspMMRel, SHRAV_QB_MMR2_ENC, SHRAV_QB_MMR2_DESC, ISA_DSPR2; 5520b57cec5SDimitry Andricdef SHRAV_R_QB_MMR2 : DspMMRel, SHRAV_R_QB_MMR2_ENC, SHRAV_R_QB_MMR2_DESC, 5530b57cec5SDimitry Andric ISA_DSPR2; 5540b57cec5SDimitry Andricdef BALIGN_MMR2 : DspMMRel, BALIGN_MMR2_ENC, BALIGN_MMR2_DESC, ISA_DSPR2; 5550b57cec5SDimitry Andricdef CMPGDU_EQ_QB_MMR2 : DspMMRel, CMPGDU_EQ_QB_MMR2_ENC, CMPGDU_EQ_QB_DESC, 5560b57cec5SDimitry Andric ISA_DSPR2; 5570b57cec5SDimitry Andricdef CMPGDU_LT_QB_MMR2 : DspMMRel, CMPGDU_LT_QB_MMR2_ENC, CMPGDU_LT_QB_DESC, 5580b57cec5SDimitry Andric ISA_DSPR2; 5590b57cec5SDimitry Andricdef CMPGDU_LE_QB_MMR2 : DspMMRel, CMPGDU_LE_QB_MMR2_ENC, CMPGDU_LE_QB_DESC, 5600b57cec5SDimitry Andric ISA_DSPR2; 5610b57cec5SDimitry Andricdef SHRL_PH_MMR2 : DspMMRel, SHRL_PH_MMR2_ENC, SHRL_PH_MMR2_DESC, ISA_DSPR2; 5620b57cec5SDimitry Andricdef SHRLV_PH_MMR2 : DspMMRel, SHRLV_PH_MMR2_ENC, SHRLV_PH_MMR2_DESC, ISA_DSPR2; 5630b57cec5SDimitry Andricdef SUBQH_PH_MMR2 : DspMMRel, SUBQH_PH_MMR2_ENC, SUBQH_PH_DESC, ISA_DSPR2; 5640b57cec5SDimitry Andricdef SUBQH_R_PH_MMR2 : DspMMRel, SUBQH_R_PH_MMR2_ENC, SUBQH_R_PH_DESC, ISA_DSPR2; 5650b57cec5SDimitry Andricdef SUBQH_W_MMR2 : DspMMRel, SUBQH_W_MMR2_ENC, SUBQH_W_DESC, ISA_DSPR2; 5660b57cec5SDimitry Andricdef SUBQH_R_W_MMR2 : DspMMRel, SUBQH_R_W_MMR2_ENC, SUBQH_R_W_DESC, ISA_DSPR2; 5670b57cec5SDimitry Andricdef SUBU_PH_MMR2 : DspMMRel, SUBU_PH_MMR2_ENC, SUBU_PH_DESC, ISA_DSPR2; 5680b57cec5SDimitry Andricdef SUBU_S_PH_MMR2 : DspMMRel, SUBU_S_PH_MMR2_ENC, SUBU_S_PH_DESC, ISA_DSPR2; 5690b57cec5SDimitry Andricdef SUBUH_QB_MMR2 : DspMMRel, SUBUH_QB_MMR2_ENC, SUBUH_QB_DESC, ISA_DSPR2; 5700b57cec5SDimitry Andricdef SUBUH_R_QB_MMR2 : DspMMRel, SUBUH_R_QB_MMR2_ENC, SUBUH_R_QB_DESC, ISA_DSPR2; 5710b57cec5SDimitry Andricdef DPS_W_PH_MMR2 : DspMMRel, DPS_W_PH_MMR2_ENC, DPS_W_PH_DESC, ISA_DSPR2; 5720b57cec5SDimitry Andricdef DPSQX_S_W_PH_MMR2 : DspMMRel, DPSQX_S_W_PH_MMR2_ENC, DPSQX_S_W_PH_DESC, 5730b57cec5SDimitry Andric ISA_DSPR2; 5740b57cec5SDimitry Andricdef DPSQX_SA_W_PH_MMR2 : DspMMRel, DPSQX_SA_W_PH_MMR2_ENC, DPSQX_SA_W_PH_DESC, 5750b57cec5SDimitry Andric ISA_DSPR2; 5760b57cec5SDimitry Andricdef DPSX_W_PH_MMR2 : DspMMRel, DPSX_W_PH_MMR2_ENC, DPSX_W_PH_DESC, ISA_DSPR2; 5770b57cec5SDimitry Andricdef MUL_PH_MMR2 : DspMMRel, MUL_PH_MMR2_ENC, MUL_PH_DESC, ISA_DSPR2; 5780b57cec5SDimitry Andricdef MUL_S_PH_MMR2 : DspMMRel, MUL_S_PH_MMR2_ENC, MUL_S_PH_DESC, ISA_DSPR2; 5790b57cec5SDimitry Andricdef MULQ_RS_W_MMR2 : DspMMRel, MULQ_RS_W_MMR2_ENC, MULQ_RS_W_DESC, ISA_DSPR2; 5800b57cec5SDimitry Andricdef MULQ_S_PH_MMR2 : DspMMRel, MULQ_S_PH_MMR2_ENC, MULQ_S_PH_DESC, ISA_DSPR2; 5810b57cec5SDimitry Andricdef MULQ_S_W_MMR2 : DspMMRel, MULQ_S_W_MMR2_ENC, MULQ_S_W_DESC, ISA_DSPR2; 5820b57cec5SDimitry Andricdef PRECR_QB_PH_MMR2 : DspMMRel, PRECR_QB_PH_MMR2_ENC, PRECR_QB_PH_DESC, 5830b57cec5SDimitry Andric ISA_DSPR2; 5840b57cec5SDimitry Andricdef PRECR_SRA_PH_W_MMR2 : DspMMRel, PRECR_SRA_PH_W_MMR2_ENC, 5850b57cec5SDimitry Andric PRECR_SRA_PH_W_DESC, ISA_DSPR2; 5860b57cec5SDimitry Andricdef PRECR_SRA_R_PH_W_MMR2 : DspMMRel, PRECR_SRA_R_PH_W_MMR2_ENC, 5870b57cec5SDimitry Andric PRECR_SRA_R_PH_W_DESC, ISA_DSPR2; 5880b57cec5SDimitry Andricdef PREPEND_MMR2 : DspMMRel, PREPEND_MMR2_ENC, PREPEND_DESC, ISA_DSPR2; 5890b57cec5SDimitry Andric 5900b57cec5SDimitry Andric// Instruction alias. 5910b57cec5SDimitry Andricdef : MMDSPInstAlias<"wrdsp $rt", (WRDSP_MM GPR32Opnd:$rt, 0x1F), 1>; 5920b57cec5SDimitry Andricdef APPEND_MMR2 : DspMMRel, APPEND_MMR2_ENC, APPEND_DESC, ISA_DSPR2; 5930b57cec5SDimitry Andricdef MULSA_W_PH_MMR2 : DspMMRel, MULSA_W_PH_MMR2_ENC, MULSA_W_PH_DESC, ISA_DSPR2; 5940b57cec5SDimitry Andric// microMIPS DSP Rev 3 5950b57cec5SDimitry Andricdef BPOSGE32C_MMR3 : DspMMRel, BPOSGE32C_MMR3_ENC, BPOSGE32C_MMR3_DESC, 5960b57cec5SDimitry Andric ISA_DSPR3; 597