1e8d8bef9SDimitry Andric//===- HexagonPatterns.td - Selection Patterns for Hexagon -*- tablegen -*-===// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric 90b57cec5SDimitry Andric// Table of contents: 100b57cec5SDimitry Andric// (0) Definitions 110b57cec5SDimitry Andric// (1) Immediates 120b57cec5SDimitry Andric// (2) Type casts 13bdd1243dSDimitry Andric// (3) Extend/truncate/saturate 140b57cec5SDimitry Andric// (4) Logical 150b57cec5SDimitry Andric// (5) Compare 160b57cec5SDimitry Andric// (6) Select 170b57cec5SDimitry Andric// (7) Insert/extract 180b57cec5SDimitry Andric// (8) Shift/permute 190b57cec5SDimitry Andric// (9) Arithmetic/bitwise 200b57cec5SDimitry Andric// (10) Bit 210b57cec5SDimitry Andric// (11) PIC 220b57cec5SDimitry Andric// (12) Load 230b57cec5SDimitry Andric// (13) Store 240b57cec5SDimitry Andric// (14) Memop 250b57cec5SDimitry Andric// (15) Call 260b57cec5SDimitry Andric// (16) Branch 270b57cec5SDimitry Andric// (17) Misc 280b57cec5SDimitry Andric 290b57cec5SDimitry Andric// Guidelines (in no particular order): 300b57cec5SDimitry Andric// 1. Avoid relying on pattern ordering to give preference to one pattern 310b57cec5SDimitry Andric// over another, prefer using AddedComplexity instead. The reason for 320b57cec5SDimitry Andric// this is to avoid unintended conseqeuences (caused by altering the 330b57cec5SDimitry Andric// order) when making changes. The current order of patterns in this 340b57cec5SDimitry Andric// file obviously does play some role, but none of the ordering was 350b57cec5SDimitry Andric// deliberately chosen (other than to create a logical structure of 360b57cec5SDimitry Andric// this file). When making changes, adding AddedComplexity to existing 370b57cec5SDimitry Andric// patterns may be needed. 380b57cec5SDimitry Andric// 2. Maintain the logical structure of the file, try to put new patterns 390b57cec5SDimitry Andric// in designated sections. 400b57cec5SDimitry Andric// 3. Do not use A2_combinew instruction directly, use Combinew fragment 410b57cec5SDimitry Andric// instead. It uses REG_SEQUENCE, which is more amenable to optimizations. 420b57cec5SDimitry Andric// 4. Most selection macros are based on PatFrags. For DAGs that involve 430b57cec5SDimitry Andric// SDNodes, use pf1/pf2 to convert them to PatFrags. Use common frags 440b57cec5SDimitry Andric// whenever possible (see the Definitions section). When adding new 450b57cec5SDimitry Andric// macro, try to make is general to enable reuse across sections. 460b57cec5SDimitry Andric// 5. Compound instructions (e.g. Rx+Rs*Rt) are generated under the condition 470b57cec5SDimitry Andric// that the nested operation has only one use. Having it separated in case 480b57cec5SDimitry Andric// of multiple uses avoids duplication of (processor) work. 490b57cec5SDimitry Andric// 6. The v4 vector instructions (64-bit) are treated as core instructions, 500b57cec5SDimitry Andric// for example, A2_vaddh is in the "arithmetic" section with A2_add. 510b57cec5SDimitry Andric// 7. When adding a pattern for an instruction with a constant-extendable 520b57cec5SDimitry Andric// operand, allow all possible kinds of inputs for the immediate value 530b57cec5SDimitry Andric// (see AnyImm/anyimm and their variants in the Definitions section). 540b57cec5SDimitry Andric 550b57cec5SDimitry Andric 560b57cec5SDimitry Andric// --(0) Definitions ----------------------------------------------------- 570b57cec5SDimitry Andric// 580b57cec5SDimitry Andric 590b57cec5SDimitry Andric// This complex pattern exists only to create a machine instruction operand 600b57cec5SDimitry Andric// of type "frame index". There doesn't seem to be a way to do that directly 610b57cec5SDimitry Andric// in the patterns. 620b57cec5SDimitry Andricdef AddrFI: ComplexPattern<i32, 1, "SelectAddrFI", [frameindex], []>; 630b57cec5SDimitry Andric 640b57cec5SDimitry Andric// These complex patterns are not strictly necessary, since global address 650b57cec5SDimitry Andric// folding will happen during DAG combining. For distinguishing between GA 660b57cec5SDimitry Andric// and GP, pat frags with HexagonCONST32 and HexagonCONST32_GP can be used. 670b57cec5SDimitry Andricdef AddrGA: ComplexPattern<i32, 1, "SelectAddrGA", [], []>; 680b57cec5SDimitry Andricdef AddrGP: ComplexPattern<i32, 1, "SelectAddrGP", [], []>; 690b57cec5SDimitry Andricdef AnyImm: ComplexPattern<i32, 1, "SelectAnyImm", [], []>; 700b57cec5SDimitry Andricdef AnyInt: ComplexPattern<i32, 1, "SelectAnyInt", [], []>; 710b57cec5SDimitry Andric 720b57cec5SDimitry Andric// Global address or a constant being a multiple of 2^n. 730b57cec5SDimitry Andricdef AnyImm0: ComplexPattern<i32, 1, "SelectAnyImm0", [], []>; 740b57cec5SDimitry Andricdef AnyImm1: ComplexPattern<i32, 1, "SelectAnyImm1", [], []>; 750b57cec5SDimitry Andricdef AnyImm2: ComplexPattern<i32, 1, "SelectAnyImm2", [], []>; 760b57cec5SDimitry Andricdef AnyImm3: ComplexPattern<i32, 1, "SelectAnyImm3", [], []>; 770b57cec5SDimitry Andric 780b57cec5SDimitry Andric 790b57cec5SDimitry Andric// Type helper frags. 800b57cec5SDimitry Andricdef V2I1: PatLeaf<(v2i1 PredRegs:$R)>; 810b57cec5SDimitry Andricdef V4I1: PatLeaf<(v4i1 PredRegs:$R)>; 820b57cec5SDimitry Andricdef V8I1: PatLeaf<(v8i1 PredRegs:$R)>; 830b57cec5SDimitry Andricdef V4I8: PatLeaf<(v4i8 IntRegs:$R)>; 840b57cec5SDimitry Andricdef V2I16: PatLeaf<(v2i16 IntRegs:$R)>; 850b57cec5SDimitry Andric 860b57cec5SDimitry Andricdef V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>; 870b57cec5SDimitry Andricdef V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>; 880b57cec5SDimitry Andricdef V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>; 890b57cec5SDimitry Andric 908bcb0991SDimitry Andricdef SDTVecLeaf: 918bcb0991SDimitry Andric SDTypeProfile<1, 0, [SDTCisVec<0>]>; 920b57cec5SDimitry Andricdef SDTVecVecIntOp: 930b57cec5SDimitry Andric SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>, SDTCisSameAs<1,2>, 940b57cec5SDimitry Andric SDTCisVT<3,i32>]>; 950b57cec5SDimitry Andric 968bcb0991SDimitry Andricdef HexagonPTRUE: SDNode<"HexagonISD::PTRUE", SDTVecLeaf>; 978bcb0991SDimitry Andricdef HexagonPFALSE: SDNode<"HexagonISD::PFALSE", SDTVecLeaf>; 980b57cec5SDimitry Andricdef HexagonVALIGN: SDNode<"HexagonISD::VALIGN", SDTVecVecIntOp>; 990b57cec5SDimitry Andricdef HexagonVALIGNADDR: SDNode<"HexagonISD::VALIGNADDR", SDTIntUnaryOp>; 100bdd1243dSDimitry Andricdef HexagonMULHUS: SDNode<"HexagonISD::MULHUS", SDTIntBinOp>; 101bdd1243dSDimitry Andric 102bdd1243dSDimitry Andricdef SDTSaturate: 103bdd1243dSDimitry Andric SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, SDTCisVT<2, OtherVT>]>; 104bdd1243dSDimitry Andricdef HexagonSSAT: SDNode<"HexagonISD::SSAT", SDTSaturate>; 105bdd1243dSDimitry Andricdef HexagonUSAT: SDNode<"HexagonISD::USAT", SDTSaturate>; 1060b57cec5SDimitry Andric 1078bcb0991SDimitry Andricdef ptrue: PatFrag<(ops), (HexagonPTRUE)>; 1088bcb0991SDimitry Andricdef pfalse: PatFrag<(ops), (HexagonPFALSE)>; 1098bcb0991SDimitry Andricdef pnot: PatFrag<(ops node:$Pu), (xor node:$Pu, ptrue)>; 1108bcb0991SDimitry Andric 1110b57cec5SDimitry Andricdef valign: PatFrag<(ops node:$Vt, node:$Vs, node:$Ru), 1120b57cec5SDimitry Andric (HexagonVALIGN node:$Vt, node:$Vs, node:$Ru)>; 1130b57cec5SDimitry Andricdef valignaddr: PatFrag<(ops node:$Addr), (HexagonVALIGNADDR node:$Addr)>; 1140b57cec5SDimitry Andric 115bdd1243dSDimitry Andricdef ssat: PatFrag<(ops node:$V, node:$Ty), (HexagonSSAT node:$V, node:$Ty)>; 116bdd1243dSDimitry Andricdef usat: PatFrag<(ops node:$V, node:$Ty), (HexagonUSAT node:$V, node:$Ty)>; 117bdd1243dSDimitry Andric 1180b57cec5SDimitry Andric// Pattern fragments to extract the low and high subregisters from a 1190b57cec5SDimitry Andric// 64-bit value. 1202efbaac7SDimitry Andricdef LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG $Rs, isub_lo)>; 1212efbaac7SDimitry Andricdef HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG $Rs, isub_hi)>; 1220b57cec5SDimitry Andric 1230b57cec5SDimitry Andricdef IsOrAdd: PatFrag<(ops node:$A, node:$B), (or node:$A, node:$B), [{ 1240b57cec5SDimitry Andric return isOrEquivalentToAdd(N); 1250b57cec5SDimitry Andric}]>; 1260b57cec5SDimitry Andric 1270b57cec5SDimitry Andricdef IsPow2_32: PatLeaf<(i32 imm), [{ 1280b57cec5SDimitry Andric uint32_t V = N->getZExtValue(); 1290b57cec5SDimitry Andric return isPowerOf2_32(V); 1300b57cec5SDimitry Andric}]>; 1310b57cec5SDimitry Andric 1320b57cec5SDimitry Andricdef IsPow2_64: PatLeaf<(i64 imm), [{ 1330b57cec5SDimitry Andric uint64_t V = N->getZExtValue(); 1340b57cec5SDimitry Andric return isPowerOf2_64(V); 1350b57cec5SDimitry Andric}]>; 1360b57cec5SDimitry Andric 1370b57cec5SDimitry Andricdef IsNPow2_32: PatLeaf<(i32 imm), [{ 1380b57cec5SDimitry Andric uint32_t NV = ~N->getZExtValue(); 1390b57cec5SDimitry Andric return isPowerOf2_32(NV); 1400b57cec5SDimitry Andric}]>; 1410b57cec5SDimitry Andric 1420b57cec5SDimitry Andricdef IsPow2_64L: PatLeaf<(i64 imm), [{ 1430b57cec5SDimitry Andric uint64_t V = N->getZExtValue(); 1440b57cec5SDimitry Andric return isPowerOf2_64(V) && Log2_64(V) < 32; 1450b57cec5SDimitry Andric}]>; 1460b57cec5SDimitry Andric 1470b57cec5SDimitry Andricdef IsPow2_64H: PatLeaf<(i64 imm), [{ 1480b57cec5SDimitry Andric uint64_t V = N->getZExtValue(); 1490b57cec5SDimitry Andric return isPowerOf2_64(V) && Log2_64(V) >= 32; 1500b57cec5SDimitry Andric}]>; 1510b57cec5SDimitry Andric 1520b57cec5SDimitry Andricdef IsNPow2_64L: PatLeaf<(i64 imm), [{ 1530b57cec5SDimitry Andric uint64_t NV = ~N->getZExtValue(); 1540b57cec5SDimitry Andric return isPowerOf2_64(NV) && Log2_64(NV) < 32; 1550b57cec5SDimitry Andric}]>; 1560b57cec5SDimitry Andric 1570b57cec5SDimitry Andricdef IsNPow2_64H: PatLeaf<(i64 imm), [{ 1580b57cec5SDimitry Andric uint64_t NV = ~N->getZExtValue(); 1590b57cec5SDimitry Andric return isPowerOf2_64(NV) && Log2_64(NV) >= 32; 1600b57cec5SDimitry Andric}]>; 1610b57cec5SDimitry Andric 1628bcb0991SDimitry Andricclass IsULE<int Width, int Arg>: PatLeaf<(i32 imm), 1638bcb0991SDimitry Andric "uint64_t V = N->getZExtValue();" # 1648bcb0991SDimitry Andric "return isUInt<" # Width # ">(V) && V <= " # Arg # ";" 1658bcb0991SDimitry Andric>; 1668bcb0991SDimitry Andric 1670b57cec5SDimitry Andricclass IsUGT<int Width, int Arg>: PatLeaf<(i32 imm), 1680b57cec5SDimitry Andric "uint64_t V = N->getZExtValue();" # 1690b57cec5SDimitry Andric "return isUInt<" # Width # ">(V) && V > " # Arg # ";" 1700b57cec5SDimitry Andric>; 1710b57cec5SDimitry Andric 1720b57cec5SDimitry Andricdef SDEC1: SDNodeXForm<imm, [{ 1730b57cec5SDimitry Andric int32_t V = N->getSExtValue(); 1740b57cec5SDimitry Andric return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32); 1750b57cec5SDimitry Andric}]>; 1760b57cec5SDimitry Andric 1770b57cec5SDimitry Andricdef UDEC1: SDNodeXForm<imm, [{ 1780b57cec5SDimitry Andric uint32_t V = N->getZExtValue(); 1790b57cec5SDimitry Andric assert(V >= 1); 1800b57cec5SDimitry Andric return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32); 1810b57cec5SDimitry Andric}]>; 1820b57cec5SDimitry Andric 1830b57cec5SDimitry Andricdef UDEC32: SDNodeXForm<imm, [{ 1840b57cec5SDimitry Andric uint32_t V = N->getZExtValue(); 1850b57cec5SDimitry Andric assert(V >= 32); 1860b57cec5SDimitry Andric return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32); 1870b57cec5SDimitry Andric}]>; 1880b57cec5SDimitry Andric 1890b57cec5SDimitry Andricclass Subi<int From>: SDNodeXForm<imm, 1900b57cec5SDimitry Andric "int32_t V = " # From # " - N->getSExtValue();" # 1910b57cec5SDimitry Andric "return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32);" 1920b57cec5SDimitry Andric>; 1930b57cec5SDimitry Andric 1940b57cec5SDimitry Andricdef Log2_32: SDNodeXForm<imm, [{ 1950b57cec5SDimitry Andric uint32_t V = N->getZExtValue(); 1960b57cec5SDimitry Andric return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32); 1970b57cec5SDimitry Andric}]>; 1980b57cec5SDimitry Andric 1990b57cec5SDimitry Andricdef Log2_64: SDNodeXForm<imm, [{ 2000b57cec5SDimitry Andric uint64_t V = N->getZExtValue(); 2010b57cec5SDimitry Andric return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32); 2020b57cec5SDimitry Andric}]>; 2030b57cec5SDimitry Andric 2040b57cec5SDimitry Andricdef LogN2_32: SDNodeXForm<imm, [{ 2050b57cec5SDimitry Andric uint32_t NV = ~N->getZExtValue(); 2060b57cec5SDimitry Andric return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32); 2070b57cec5SDimitry Andric}]>; 2080b57cec5SDimitry Andric 2090b57cec5SDimitry Andricdef LogN2_64: SDNodeXForm<imm, [{ 2100b57cec5SDimitry Andric uint64_t NV = ~N->getZExtValue(); 2110b57cec5SDimitry Andric return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32); 2120b57cec5SDimitry Andric}]>; 2130b57cec5SDimitry Andric 2140b57cec5SDimitry Andricdef NegImm8: SDNodeXForm<imm, [{ 2150b57cec5SDimitry Andric int8_t NV = -N->getSExtValue(); 2160b57cec5SDimitry Andric return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32); 2170b57cec5SDimitry Andric}]>; 2180b57cec5SDimitry Andric 2190b57cec5SDimitry Andricdef NegImm16: SDNodeXForm<imm, [{ 2200b57cec5SDimitry Andric int16_t NV = -N->getSExtValue(); 2210b57cec5SDimitry Andric return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32); 2220b57cec5SDimitry Andric}]>; 2230b57cec5SDimitry Andric 2240b57cec5SDimitry Andricdef NegImm32: SDNodeXForm<imm, [{ 2250b57cec5SDimitry Andric int32_t NV = -N->getSExtValue(); 2260b57cec5SDimitry Andric return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32); 2270b57cec5SDimitry Andric}]>; 2280b57cec5SDimitry Andric 229e8d8bef9SDimitry Andricdef SplatB: SDNodeXForm<imm, [{ 230e8d8bef9SDimitry Andric uint32_t V = N->getZExtValue(); 231e8d8bef9SDimitry Andric assert(isUInt<8>(V) || V >> 8 == 0xFFFFFF); 232e8d8bef9SDimitry Andric V &= 0xFF; 233e8d8bef9SDimitry Andric uint32_t S = V << 24 | V << 16 | V << 8 | V; 234e8d8bef9SDimitry Andric return CurDAG->getTargetConstant(S, SDLoc(N), MVT::i32); 235e8d8bef9SDimitry Andric}]>; 236e8d8bef9SDimitry Andric 237e8d8bef9SDimitry Andricdef SplatH: SDNodeXForm<imm, [{ 238e8d8bef9SDimitry Andric uint32_t V = N->getZExtValue(); 239e8d8bef9SDimitry Andric assert(isUInt<16>(V) || V >> 16 == 0xFFFF); 240e8d8bef9SDimitry Andric V &= 0xFFFF; 241e8d8bef9SDimitry Andric return CurDAG->getTargetConstant(V << 16 | V, SDLoc(N), MVT::i32); 242e8d8bef9SDimitry Andric}]>; 243e8d8bef9SDimitry Andric 2440b57cec5SDimitry Andric 2450b57cec5SDimitry Andric// Helpers for type promotions/contractions. 2460b57cec5SDimitry Andricdef I1toI32: OutPatFrag<(ops node:$Rs), (C2_muxii (i1 $Rs), 1, 0)>; 2470b57cec5SDimitry Andricdef I32toI1: OutPatFrag<(ops node:$Rs), (i1 (C2_cmpgtui (i32 $Rs), (i32 0)))>; 2480b57cec5SDimitry Andricdef ToZext64: OutPatFrag<(ops node:$Rs), (i64 (A4_combineir 0, (i32 $Rs)))>; 2490b57cec5SDimitry Andricdef ToSext64: OutPatFrag<(ops node:$Rs), (i64 (A2_sxtw (i32 $Rs)))>; 2500b57cec5SDimitry Andricdef ToAext64: OutPatFrag<(ops node:$Rs), 2510b57cec5SDimitry Andric (REG_SEQUENCE DoubleRegs, (i32 (IMPLICIT_DEF)), isub_hi, (i32 $Rs), isub_lo)>; 2520b57cec5SDimitry Andric 2530b57cec5SDimitry Andricdef Combinew: OutPatFrag<(ops node:$Rs, node:$Rt), 2540b57cec5SDimitry Andric (REG_SEQUENCE DoubleRegs, $Rs, isub_hi, $Rt, isub_lo)>; 2550b57cec5SDimitry Andric 2560b57cec5SDimitry Andricdef addrga: PatLeaf<(i32 AddrGA:$Addr)>; 2570b57cec5SDimitry Andricdef addrgp: PatLeaf<(i32 AddrGP:$Addr)>; 2580b57cec5SDimitry Andricdef anyimm: PatLeaf<(i32 AnyImm:$Imm)>; 2590b57cec5SDimitry Andricdef anyint: PatLeaf<(i32 AnyInt:$Imm)>; 2600b57cec5SDimitry Andric 2610b57cec5SDimitry Andric// Global address or an aligned constant. 2620b57cec5SDimitry Andricdef anyimm0: PatLeaf<(i32 AnyImm0:$Addr)>; 2630b57cec5SDimitry Andricdef anyimm1: PatLeaf<(i32 AnyImm1:$Addr)>; 2640b57cec5SDimitry Andricdef anyimm2: PatLeaf<(i32 AnyImm2:$Addr)>; 2650b57cec5SDimitry Andricdef anyimm3: PatLeaf<(i32 AnyImm3:$Addr)>; 2660b57cec5SDimitry Andric 2670b57cec5SDimitry Andricdef f32ImmPred : PatLeaf<(f32 fpimm:$F)>; 2680b57cec5SDimitry Andricdef f64ImmPred : PatLeaf<(f64 fpimm:$F)>; 26904eeddc0SDimitry Andricdef f32zero: PatLeaf<(f32 fpimm:$F), [{ 27004eeddc0SDimitry Andric return N->isExactlyValue(APFloat::getZero(APFloat::IEEEsingle(), false)); 27104eeddc0SDimitry Andric}]>; 2720b57cec5SDimitry Andric 2730b57cec5SDimitry Andric// This complex pattern is really only to detect various forms of 2740b57cec5SDimitry Andric// sign-extension i32->i64. The selected value will be of type i64 2750b57cec5SDimitry Andric// whose low word is the value being extended. The high word is 2760b57cec5SDimitry Andric// unspecified. 2770b57cec5SDimitry Andricdef Usxtw: ComplexPattern<i64, 1, "DetectUseSxtw", [], []>; 2780b57cec5SDimitry Andric 2790b57cec5SDimitry Andricdef Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>; 2800b57cec5SDimitry Andricdef Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>; 2810b57cec5SDimitry Andricdef Sext64: PatLeaf<(i64 Usxtw:$Rs)>; 2820b57cec5SDimitry Andric 2830b57cec5SDimitry Andricdef azext: PatFrags<(ops node:$Rs), [(zext node:$Rs), (anyext node:$Rs)]>; 2840b57cec5SDimitry Andricdef asext: PatFrags<(ops node:$Rs), [(sext node:$Rs), (anyext node:$Rs)]>; 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andricdef: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off), 2870b57cec5SDimitry Andric (PS_fi (i32 AddrFI:$Rs), imm:$off)>; 2880b57cec5SDimitry Andric 2890b57cec5SDimitry Andric 2900b57cec5SDimitry Andric// Converters from unary/binary SDNode to PatFrag. 2910b57cec5SDimitry Andricclass pf1<SDNode Op> : PatFrag<(ops node:$a), (Op node:$a)>; 2920b57cec5SDimitry Andricclass pf2<SDNode Op> : PatFrag<(ops node:$a, node:$b), (Op node:$a, node:$b)>; 2930b57cec5SDimitry Andric 2940b57cec5SDimitry Andricclass Not2<PatFrag P> 2950b57cec5SDimitry Andric : PatFrag<(ops node:$A, node:$B), (P node:$A, (not node:$B))>; 296fe6060f1SDimitry Andricclass VNot2<PatFrag P, PatFrag Not> 297fe6060f1SDimitry Andric : PatFrag<(ops node:$A, node:$B), (P node:$A, (Not node:$B))>; 2980b57cec5SDimitry Andric 2990b57cec5SDimitry Andric// If there is a constant operand that feeds the and/or instruction, 3000b57cec5SDimitry Andric// do not generate the compound instructions. 3010b57cec5SDimitry Andric// It is not always profitable, as some times we end up with a transfer. 3020b57cec5SDimitry Andric// Check the below example. 3030b57cec5SDimitry Andric// ra = #65820; rb = lsr(rb, #8); rc ^= and (rb, ra) 3040b57cec5SDimitry Andric// Instead this is preferable. 3050b57cec5SDimitry Andric// ra = and (#65820, lsr(ra, #8)); rb = xor(rb, ra) 3060b57cec5SDimitry Andricclass Su_ni1<PatFrag Op> 3070b57cec5SDimitry Andric : PatFrag<Op.Operands, !head(Op.Fragments), [{ 3080b57cec5SDimitry Andric if (hasOneUse(N)){ 3090b57cec5SDimitry Andric // Check if Op1 is an immediate operand. 3100b57cec5SDimitry Andric SDValue Op1 = N->getOperand(1); 3110b57cec5SDimitry Andric return !isa<ConstantSDNode>(Op1); 3120b57cec5SDimitry Andric } 3130b57cec5SDimitry Andric return false;}], 3140b57cec5SDimitry Andric Op.OperandTransform>; 3150b57cec5SDimitry Andric 3160b57cec5SDimitry Andricclass Su<PatFrag Op> 3170b57cec5SDimitry Andric : PatFrag<Op.Operands, !head(Op.Fragments), [{ return hasOneUse(N); }], 3180b57cec5SDimitry Andric Op.OperandTransform>; 3190b57cec5SDimitry Andric 3200b57cec5SDimitry Andric// Main selection macros. 3210b57cec5SDimitry Andric 3220b57cec5SDimitry Andricclass OpR_R_pat<InstHexagon MI, PatFrag Op, ValueType ResVT, PatFrag RegPred> 3230b57cec5SDimitry Andric : Pat<(ResVT (Op RegPred:$Rs)), (MI RegPred:$Rs)>; 3240b57cec5SDimitry Andric 3250b57cec5SDimitry Andricclass OpR_RI_pat<InstHexagon MI, PatFrag Op, ValueType ResType, 3260b57cec5SDimitry Andric PatFrag RegPred, PatFrag ImmPred> 3270b57cec5SDimitry Andric : Pat<(ResType (Op RegPred:$Rs, ImmPred:$I)), 3280b57cec5SDimitry Andric (MI RegPred:$Rs, imm:$I)>; 3290b57cec5SDimitry Andric 3300b57cec5SDimitry Andricclass OpR_RR_pat<InstHexagon MI, PatFrag Op, ValueType ResType, 3310b57cec5SDimitry Andric PatFrag RsPred, PatFrag RtPred = RsPred> 3320b57cec5SDimitry Andric : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)), 3330b57cec5SDimitry Andric (MI RsPred:$Rs, RtPred:$Rt)>; 3340b57cec5SDimitry Andric 3350b57cec5SDimitry Andricclass AccRRI_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op, 3360b57cec5SDimitry Andric PatFrag RegPred, PatFrag ImmPred> 3370b57cec5SDimitry Andric : Pat<(AccOp RegPred:$Rx, (Op RegPred:$Rs, ImmPred:$I)), 3380b57cec5SDimitry Andric (MI RegPred:$Rx, RegPred:$Rs, imm:$I)>; 3390b57cec5SDimitry Andric 3400b57cec5SDimitry Andricclass AccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op, 3410b57cec5SDimitry Andric PatFrag RxPred, PatFrag RsPred, PatFrag RtPred> 3420b57cec5SDimitry Andric : Pat<(AccOp RxPred:$Rx, (Op RsPred:$Rs, RtPred:$Rt)), 3430b57cec5SDimitry Andric (MI RxPred:$Rx, RsPred:$Rs, RtPred:$Rt)>; 3440b57cec5SDimitry Andric 3450b57cec5SDimitry Andricmulticlass SelMinMax_pats<PatFrag CmpOp, PatFrag Val, 3460b57cec5SDimitry Andric InstHexagon InstA, InstHexagon InstB> { 3470b57cec5SDimitry Andric def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$A, Val:$B), 3480b57cec5SDimitry Andric (InstA Val:$A, Val:$B)>; 3490b57cec5SDimitry Andric def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$B, Val:$A), 3500b57cec5SDimitry Andric (InstB Val:$A, Val:$B)>; 3510b57cec5SDimitry Andric} 3520b57cec5SDimitry Andric 3538bcb0991SDimitry Andricmulticlass MinMax_pats<InstHexagon PickT, InstHexagon PickS, 354fe6060f1SDimitry Andric SDPatternOperator Sel, SDPatternOperator CmpOp, 3558bcb0991SDimitry Andric ValueType CmpType, PatFrag CmpPred> { 3568bcb0991SDimitry Andric def: Pat<(Sel (CmpType (CmpOp CmpPred:$Vs, CmpPred:$Vt)), 3578bcb0991SDimitry Andric CmpPred:$Vt, CmpPred:$Vs), 3588bcb0991SDimitry Andric (PickT CmpPred:$Vs, CmpPred:$Vt)>; 3598bcb0991SDimitry Andric def: Pat<(Sel (CmpType (CmpOp CmpPred:$Vs, CmpPred:$Vt)), 3608bcb0991SDimitry Andric CmpPred:$Vs, CmpPred:$Vt), 3618bcb0991SDimitry Andric (PickS CmpPred:$Vs, CmpPred:$Vt)>; 3628bcb0991SDimitry Andric} 3638bcb0991SDimitry Andric 3648bcb0991SDimitry Andric// Bitcasts between same-size vector types are no-ops, except for the 3658bcb0991SDimitry Andric// actual type change. 3668bcb0991SDimitry Andricmulticlass NopCast_pat<ValueType Ty1, ValueType Ty2, RegisterClass RC> { 3678bcb0991SDimitry Andric def: Pat<(Ty1 (bitconvert (Ty2 RC:$Val))), (Ty1 RC:$Val)>; 3688bcb0991SDimitry Andric def: Pat<(Ty2 (bitconvert (Ty1 RC:$Val))), (Ty2 RC:$Val)>; 3698bcb0991SDimitry Andric} 3708bcb0991SDimitry Andric 3710b57cec5SDimitry Andric// Frags for commonly used SDNodes. 3720b57cec5SDimitry Andricdef Add: pf2<add>; def And: pf2<and>; def Sra: pf2<sra>; 3730b57cec5SDimitry Andricdef Sub: pf2<sub>; def Or: pf2<or>; def Srl: pf2<srl>; 3740b57cec5SDimitry Andricdef Mul: pf2<mul>; def Xor: pf2<xor>; def Shl: pf2<shl>; 3750b57cec5SDimitry Andric 376e8d8bef9SDimitry Andricdef Smin: pf2<smin>; def Smax: pf2<smax>; 377e8d8bef9SDimitry Andricdef Umin: pf2<umin>; def Umax: pf2<umax>; 378e8d8bef9SDimitry Andric 3790b57cec5SDimitry Andricdef Rol: pf2<rotl>; 3800b57cec5SDimitry Andric 38104eeddc0SDimitry Andricdef Fptosi: pf1<fp_to_sint>; 38204eeddc0SDimitry Andricdef Fptoui: pf1<fp_to_uint>; 38304eeddc0SDimitry Andricdef Sitofp: pf1<sint_to_fp>; 38404eeddc0SDimitry Andricdef Uitofp: pf1<uint_to_fp>; 38504eeddc0SDimitry Andric 38604eeddc0SDimitry Andric 3870b57cec5SDimitry Andric// --(1) Immediate ------------------------------------------------------- 3880b57cec5SDimitry Andric// 3890b57cec5SDimitry Andric 3905ffd83dbSDimitry Andricdef Imm64Lo: SDNodeXForm<imm, [{ 3915ffd83dbSDimitry Andric return CurDAG->getTargetConstant(int32_t (N->getSExtValue()), 3925ffd83dbSDimitry Andric SDLoc(N), MVT::i32); 3935ffd83dbSDimitry Andric}]>; 3945ffd83dbSDimitry Andricdef Imm64Hi: SDNodeXForm<imm, [{ 3955ffd83dbSDimitry Andric return CurDAG->getTargetConstant(int32_t (N->getSExtValue()>>32), 3965ffd83dbSDimitry Andric SDLoc(N), MVT::i32); 3975ffd83dbSDimitry Andric}]>; 3985ffd83dbSDimitry Andric 3995ffd83dbSDimitry Andric 4000b57cec5SDimitry Andricdef SDTHexagonCONST32 4010b57cec5SDimitry Andric : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisPtrTy<0>]>; 4020b57cec5SDimitry Andric 4030b57cec5SDimitry Andricdef HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>; 4040b57cec5SDimitry Andricdef HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>; 4050b57cec5SDimitry Andricdef HexagonCONST32: SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>; 4060b57cec5SDimitry Andricdef HexagonCONST32_GP: SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>; 4070b57cec5SDimitry Andric 4080b57cec5SDimitry Andricdef TruncI64ToI32: SDNodeXForm<imm, [{ 4090b57cec5SDimitry Andric return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32); 4100b57cec5SDimitry Andric}]>; 4110b57cec5SDimitry Andric 4120b57cec5SDimitry Andricdef: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>; 4130b57cec5SDimitry Andricdef: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>; 4140b57cec5SDimitry Andric 4150b57cec5SDimitry Andricdef: Pat<(HexagonCONST32 tglobaltlsaddr:$A), (A2_tfrsi imm:$A)>; 4160b57cec5SDimitry Andricdef: Pat<(HexagonCONST32 bbl:$A), (A2_tfrsi imm:$A)>; 4170b57cec5SDimitry Andricdef: Pat<(HexagonCONST32 tglobaladdr:$A), (A2_tfrsi imm:$A)>; 4180b57cec5SDimitry Andricdef: Pat<(HexagonCONST32_GP tblockaddress:$A), (A2_tfrsi imm:$A)>; 4190b57cec5SDimitry Andricdef: Pat<(HexagonCONST32_GP tglobaladdr:$A), (A2_tfrsi imm:$A)>; 4200b57cec5SDimitry Andricdef: Pat<(HexagonJT tjumptable:$A), (A2_tfrsi imm:$A)>; 4210b57cec5SDimitry Andricdef: Pat<(HexagonCP tconstpool:$A), (A2_tfrsi imm:$A)>; 4220b57cec5SDimitry Andric// The HVX load patterns also match CP directly. Make sure that if 4230b57cec5SDimitry Andric// the selection of this opcode changes, it's updated in all places. 4240b57cec5SDimitry Andric 4250b57cec5SDimitry Andricdef: Pat<(i1 0), (PS_false)>; 4260b57cec5SDimitry Andricdef: Pat<(i1 1), (PS_true)>; 4275ffd83dbSDimitry Andricdef: Pat<(i64 imm:$v), (CONST64 imm:$v)>, 4285ffd83dbSDimitry Andric Requires<[UseSmallData,NotOptTinyCore]>; 4295ffd83dbSDimitry Andricdef: Pat<(i64 imm:$v), 4305ffd83dbSDimitry Andric (Combinew (A2_tfrsi (Imm64Hi $v)), (A2_tfrsi (Imm64Lo $v)))>; 4310b57cec5SDimitry Andric 4320b57cec5SDimitry Andricdef ftoi : SDNodeXForm<fpimm, [{ 4330b57cec5SDimitry Andric APInt I = N->getValueAPF().bitcastToAPInt(); 4340b57cec5SDimitry Andric return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N), 4350b57cec5SDimitry Andric MVT::getIntegerVT(I.getBitWidth())); 4360b57cec5SDimitry Andric}]>; 4370b57cec5SDimitry Andric 4380b57cec5SDimitry Andricdef: Pat<(f32ImmPred:$f), (A2_tfrsi (ftoi $f))>; 4390b57cec5SDimitry Andricdef: Pat<(f64ImmPred:$f), (CONST64 (ftoi $f))>; 4400b57cec5SDimitry Andric 4410b57cec5SDimitry Andricdef ToI32: OutPatFrag<(ops node:$V), (A2_tfrsi $V)>; 4420b57cec5SDimitry Andric 4430b57cec5SDimitry Andric// --(2) Type cast ------------------------------------------------------- 4440b57cec5SDimitry Andric// 4450b57cec5SDimitry Andric 4460b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_sf2df, pf1<fpextend>, f64, F32>; 4470b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_df2sf, pf1<fpround>, f32, F64>; 4480b57cec5SDimitry Andric 4490b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_w2sf, pf1<sint_to_fp>, f32, I32>; 4500b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_d2sf, pf1<sint_to_fp>, f32, I64>; 4510b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_w2df, pf1<sint_to_fp>, f64, I32>; 4520b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_d2df, pf1<sint_to_fp>, f64, I64>; 4530b57cec5SDimitry Andric 4540b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_uw2sf, pf1<uint_to_fp>, f32, I32>; 4550b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_ud2sf, pf1<uint_to_fp>, f32, I64>; 4560b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_uw2df, pf1<uint_to_fp>, f64, I32>; 4570b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_ud2df, pf1<uint_to_fp>, f64, I64>; 4580b57cec5SDimitry Andric 4590b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_sf2w_chop, pf1<fp_to_sint>, i32, F32>; 4600b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_df2w_chop, pf1<fp_to_sint>, i32, F64>; 4610b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_sf2d_chop, pf1<fp_to_sint>, i64, F32>; 4620b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_df2d_chop, pf1<fp_to_sint>, i64, F64>; 4630b57cec5SDimitry Andric 4640b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_sf2uw_chop, pf1<fp_to_uint>, i32, F32>; 4650b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_df2uw_chop, pf1<fp_to_uint>, i32, F64>; 4660b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_sf2ud_chop, pf1<fp_to_uint>, i64, F32>; 4670b57cec5SDimitry Andricdef: OpR_R_pat<F2_conv_df2ud_chop, pf1<fp_to_uint>, i64, F64>; 4680b57cec5SDimitry Andric 4690b57cec5SDimitry Andric// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp]. 4700b57cec5SDimitry Andricdef: Pat<(i32 (bitconvert F32:$v)), (I32:$v)>; 4710b57cec5SDimitry Andricdef: Pat<(f32 (bitconvert I32:$v)), (F32:$v)>; 4720b57cec5SDimitry Andricdef: Pat<(i64 (bitconvert F64:$v)), (I64:$v)>; 4730b57cec5SDimitry Andricdef: Pat<(f64 (bitconvert I64:$v)), (F64:$v)>; 4740b57cec5SDimitry Andric 4758bcb0991SDimitry Andric// Bit convert 32- and 64-bit types. 4768bcb0991SDimitry Andric// All of these are bitcastable to one another: i32, v2i16, v4i8. 4778bcb0991SDimitry Andricdefm: NopCast_pat<i32, v2i16, IntRegs>; 4788bcb0991SDimitry Andricdefm: NopCast_pat<i32, v4i8, IntRegs>; 4798bcb0991SDimitry Andricdefm: NopCast_pat<v2i16, v4i8, IntRegs>; 4808bcb0991SDimitry Andric// All of these are bitcastable to one another: i64, v2i32, v4i16, v8i8. 4818bcb0991SDimitry Andricdefm: NopCast_pat<i64, v2i32, DoubleRegs>; 4828bcb0991SDimitry Andricdefm: NopCast_pat<i64, v4i16, DoubleRegs>; 4838bcb0991SDimitry Andricdefm: NopCast_pat<i64, v8i8, DoubleRegs>; 4848bcb0991SDimitry Andricdefm: NopCast_pat<v2i32, v4i16, DoubleRegs>; 4858bcb0991SDimitry Andricdefm: NopCast_pat<v2i32, v8i8, DoubleRegs>; 4868bcb0991SDimitry Andricdefm: NopCast_pat<v4i16, v8i8, DoubleRegs>; 4870b57cec5SDimitry Andric 4880b57cec5SDimitry Andric 489bdd1243dSDimitry Andric// --(3) Extend/truncate/saturate ---------------------------------------- 4900b57cec5SDimitry Andric// 4910b57cec5SDimitry Andric 4920b57cec5SDimitry Andricdef: Pat<(sext_inreg I32:$Rs, i8), (A2_sxtb I32:$Rs)>; 4930b57cec5SDimitry Andricdef: Pat<(sext_inreg I32:$Rs, i16), (A2_sxth I32:$Rs)>; 4940b57cec5SDimitry Andricdef: Pat<(sext_inreg I64:$Rs, i32), (A2_sxtw (LoReg $Rs))>; 4950b57cec5SDimitry Andricdef: Pat<(sext_inreg I64:$Rs, i16), (A2_sxtw (A2_sxth (LoReg $Rs)))>; 4960b57cec5SDimitry Andricdef: Pat<(sext_inreg I64:$Rs, i8), (A2_sxtw (A2_sxtb (LoReg $Rs)))>; 4970b57cec5SDimitry Andric 4980b57cec5SDimitry Andricdef: Pat<(i64 (sext I32:$Rs)), (A2_sxtw I32:$Rs)>; 4990b57cec5SDimitry Andricdef: Pat<(Zext64 I32:$Rs), (ToZext64 $Rs)>; 5000b57cec5SDimitry Andricdef: Pat<(Aext64 I32:$Rs), (ToZext64 $Rs)>; 5010b57cec5SDimitry Andric 5020b57cec5SDimitry Andricdef: Pat<(i32 (trunc I64:$Rs)), (LoReg $Rs)>; 5030b57cec5SDimitry Andricdef: Pat<(i1 (trunc I32:$Rs)), (S2_tstbit_i I32:$Rs, 0)>; 5040b57cec5SDimitry Andricdef: Pat<(i1 (trunc I64:$Rs)), (S2_tstbit_i (LoReg $Rs), 0)>; 5050b57cec5SDimitry Andric 5060b57cec5SDimitry Andriclet AddedComplexity = 20 in { 5070b57cec5SDimitry Andric def: Pat<(and I32:$Rs, 255), (A2_zxtb I32:$Rs)>; 5080b57cec5SDimitry Andric def: Pat<(and I32:$Rs, 65535), (A2_zxth I32:$Rs)>; 5090b57cec5SDimitry Andric} 5100b57cec5SDimitry Andric 5110b57cec5SDimitry Andric// Extensions from i1 or vectors of i1. 5120b57cec5SDimitry Andricdef: Pat<(i32 (azext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>; 5130b57cec5SDimitry Andricdef: Pat<(i64 (azext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>; 5140b57cec5SDimitry Andricdef: Pat<(i32 (sext I1:$Pu)), (C2_muxii I1:$Pu, -1, 0)>; 5150b57cec5SDimitry Andricdef: Pat<(i64 (sext I1:$Pu)), (Combinew (C2_muxii PredRegs:$Pu, -1, 0), 5160b57cec5SDimitry Andric (C2_muxii PredRegs:$Pu, -1, 0))>; 5170b57cec5SDimitry Andric 5180b57cec5SDimitry Andricdef: Pat<(v2i16 (sext V2I1:$Pu)), (S2_vtrunehb (C2_mask V2I1:$Pu))>; 5190b57cec5SDimitry Andricdef: Pat<(v2i32 (sext V2I1:$Pu)), (C2_mask V2I1:$Pu)>; 5200b57cec5SDimitry Andricdef: Pat<(v4i8 (sext V4I1:$Pu)), (S2_vtrunehb (C2_mask V4I1:$Pu))>; 5210b57cec5SDimitry Andricdef: Pat<(v4i16 (sext V4I1:$Pu)), (C2_mask V4I1:$Pu)>; 5220b57cec5SDimitry Andricdef: Pat<(v8i8 (sext V8I1:$Pu)), (C2_mask V8I1:$Pu)>; 5230b57cec5SDimitry Andric 5240b57cec5SDimitry Andricdef Vsplatpi: OutPatFrag<(ops node:$V), 5250b57cec5SDimitry Andric (Combinew (A2_tfrsi $V), (A2_tfrsi $V))>; 5260b57cec5SDimitry Andric 5270b57cec5SDimitry Andricdef: Pat<(v2i16 (azext V2I1:$Pu)), 528*0fca6ea1SDimitry Andric (A2_andir (S2_vtrunehb (C2_mask V2I1:$Pu)), (i32 0x00010001))>; 5290b57cec5SDimitry Andricdef: Pat<(v2i32 (azext V2I1:$Pu)), 5300b57cec5SDimitry Andric (A2_andp (C2_mask V2I1:$Pu), (A2_combineii (i32 1), (i32 1)))>; 5310b57cec5SDimitry Andricdef: Pat<(v4i8 (azext V4I1:$Pu)), 532*0fca6ea1SDimitry Andric (A2_andir (S2_vtrunehb (C2_mask V4I1:$Pu)), (i32 0x01010101))>; 5330b57cec5SDimitry Andricdef: Pat<(v4i16 (azext V4I1:$Pu)), 5340b57cec5SDimitry Andric (A2_andp (C2_mask V4I1:$Pu), (Vsplatpi (i32 0x00010001)))>; 5350b57cec5SDimitry Andricdef: Pat<(v8i8 (azext V8I1:$Pu)), 5360b57cec5SDimitry Andric (A2_andp (C2_mask V8I1:$Pu), (Vsplatpi (i32 0x01010101)))>; 5370b57cec5SDimitry Andric 5380b57cec5SDimitry Andricdef: Pat<(v4i16 (azext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>; 5390b57cec5SDimitry Andricdef: Pat<(v2i32 (azext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>; 5400b57cec5SDimitry Andricdef: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>; 5410b57cec5SDimitry Andricdef: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>; 5420b57cec5SDimitry Andric 5430b57cec5SDimitry Andricdef: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)), 5440b57cec5SDimitry Andric (Combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>; 5450b57cec5SDimitry Andric 5460b57cec5SDimitry Andricdef: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)), 5470b57cec5SDimitry Andric (Combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>; 5480b57cec5SDimitry Andric 5490b57cec5SDimitry Andric// Truncate: from vector B copy all 'E'ven 'B'yte elements: 5500b57cec5SDimitry Andric// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6]; 5510b57cec5SDimitry Andricdef: Pat<(v4i8 (trunc V4I16:$Rs)), 5520b57cec5SDimitry Andric (S2_vtrunehb V4I16:$Rs)>; 5530b57cec5SDimitry Andric 5540b57cec5SDimitry Andric// Truncate: from vector B copy all 'O'dd 'B'yte elements: 5550b57cec5SDimitry Andric// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7]; 5560b57cec5SDimitry Andric// S2_vtrunohb 5570b57cec5SDimitry Andric 5580b57cec5SDimitry Andric// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements: 5590b57cec5SDimitry Andric// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2]; 5600b57cec5SDimitry Andric// S2_vtruneh 5610b57cec5SDimitry Andric 5620b57cec5SDimitry Andricdef: Pat<(v2i16 (trunc V2I32:$Rs)), 5630b57cec5SDimitry Andric (A2_combine_ll (HiReg $Rs), (LoReg $Rs))>; 5640b57cec5SDimitry Andric 56506c3fb27SDimitry Andric// Truncate to vNi1 56606c3fb27SDimitry Andricdef: Pat<(v2i1 (trunc V2I32:$Rs)), 56706c3fb27SDimitry Andric (A4_vcmpweqi (A2_andp V2I32:$Rs, (A2_combineii (i32 1), (i32 1))), 56806c3fb27SDimitry Andric (i32 1))>; 56906c3fb27SDimitry Andricdef: Pat<(v4i1 (trunc V4I16:$Rs)), 57006c3fb27SDimitry Andric (A4_vcmpheqi (Combinew (A2_andir (HiReg $Rs), (i32 0x00010001)), 57106c3fb27SDimitry Andric (A2_andir (LoReg $Rs), (i32 0x00010001))), 57206c3fb27SDimitry Andric (i32 1))>; 57306c3fb27SDimitry Andricdef: Pat<(v8i1 (trunc V8I8:$Rs)), 57406c3fb27SDimitry Andric (A4_vcmpbeqi (Combinew (A2_andir (HiReg $Rs), (i32 0x01010101)), 57506c3fb27SDimitry Andric (A2_andir (LoReg $Rs), (i32 0x01010101))), 57606c3fb27SDimitry Andric (i32 1))>; 57706c3fb27SDimitry Andric 57806c3fb27SDimitry Andric 579bdd1243dSDimitry Andric// Saturation: 580bdd1243dSDimitry Andric// Note: saturation assumes the same signed-ness for the input and the 581bdd1243dSDimitry Andric// output. 582bdd1243dSDimitry Andricdef: Pat<(i32 (ssat I32:$Rs, i8)), (A2_satb I32:$Rs)>; 583bdd1243dSDimitry Andricdef: Pat<(i32 (ssat I32:$Rs, i16)), (A2_sath I32:$Rs)>; 584bdd1243dSDimitry Andricdef: Pat<(i32 (ssat I64:$Rs, i32)), (A2_sat I64:$Rs)>; 585bdd1243dSDimitry Andricdef: Pat<(i32 (usat I32:$Rs, i8)), (A2_satub I32:$Rs)>; 586bdd1243dSDimitry Andricdef: Pat<(i32 (usat I32:$Rs, i16)), (A2_satuh I32:$Rs)>; 587bdd1243dSDimitry Andricdef: Pat<(i32 (usat I64:$Rs, i32)), 588bdd1243dSDimitry Andric (C2_mux (C2_cmpeqi (HiReg $Rs), (i32 0)), (LoReg $Rs), (i32 -1))>; 589bdd1243dSDimitry Andric 590bdd1243dSDimitry Andricdef: Pat<(v4i8 (ssat V4I16:$Rs, v4i8)), (S2_vsathb V4I16:$Rs)>; 591bdd1243dSDimitry Andricdef: Pat<(v2i16 (ssat V2I32:$Rs, v2i16)), (S2_vsatwh V2I32:$Rs)>; 592bdd1243dSDimitry Andricdef: Pat<(v4i8 (usat V4I16:$Rs, v4i8)), (S2_vsathub V4I16:$Rs)>; 593bdd1243dSDimitry Andricdef: Pat<(v2i16 (usat V2I32:$Rs, v2i16)), (S2_vsatwuh V2I32:$Rs)>; 594bdd1243dSDimitry Andric 5950b57cec5SDimitry Andric 5960b57cec5SDimitry Andric// --(4) Logical --------------------------------------------------------- 5970b57cec5SDimitry Andric// 5980b57cec5SDimitry Andric 5990b57cec5SDimitry Andricdef: Pat<(not I1:$Ps), (C2_not I1:$Ps)>; 6008bcb0991SDimitry Andricdef: Pat<(pnot V2I1:$Ps), (C2_not V2I1:$Ps)>; 6018bcb0991SDimitry Andricdef: Pat<(pnot V4I1:$Ps), (C2_not V4I1:$Ps)>; 6028bcb0991SDimitry Andricdef: Pat<(pnot V8I1:$Ps), (C2_not V8I1:$Ps)>; 6030b57cec5SDimitry Andricdef: Pat<(add I1:$Ps, -1), (C2_not I1:$Ps)>; 6040b57cec5SDimitry Andric 605fe6060f1SDimitry Andricdef: OpR_RR_pat<C2_and, And, i1, I1>; 606fe6060f1SDimitry Andricdef: OpR_RR_pat<C2_or, Or, i1, I1>; 607fe6060f1SDimitry Andricdef: OpR_RR_pat<C2_xor, Xor, i1, I1>; 608fe6060f1SDimitry Andricdef: OpR_RR_pat<C2_andn, Not2<And>, i1, I1>; 609fe6060f1SDimitry Andricdef: OpR_RR_pat<C2_orn, Not2<Or>, i1, I1>; 610fe6060f1SDimitry Andric 611fe6060f1SDimitry Andricdef: AccRRR_pat<C4_and_and, And, Su<And>, I1, I1, I1>; 612fe6060f1SDimitry Andricdef: AccRRR_pat<C4_and_or, And, Su< Or>, I1, I1, I1>; 613fe6060f1SDimitry Andricdef: AccRRR_pat<C4_or_and, Or, Su<And>, I1, I1, I1>; 614fe6060f1SDimitry Andricdef: AccRRR_pat<C4_or_or, Or, Su< Or>, I1, I1, I1>; 615fe6060f1SDimitry Andricdef: AccRRR_pat<C4_and_andn, And, Su<Not2<And>>, I1, I1, I1>; 616fe6060f1SDimitry Andricdef: AccRRR_pat<C4_and_orn, And, Su<Not2< Or>>, I1, I1, I1>; 617fe6060f1SDimitry Andricdef: AccRRR_pat<C4_or_andn, Or, Su<Not2<And>>, I1, I1, I1>; 618fe6060f1SDimitry Andricdef: AccRRR_pat<C4_or_orn, Or, Su<Not2< Or>>, I1, I1, I1>; 619fe6060f1SDimitry Andric 620fe6060f1SDimitry Andricmulticlass BoolvOpR_RR_pat<InstHexagon MI, PatFrag VOp> { 621fe6060f1SDimitry Andric def: OpR_RR_pat<MI, VOp, v2i1, V2I1>; 622fe6060f1SDimitry Andric def: OpR_RR_pat<MI, VOp, v4i1, V4I1>; 623fe6060f1SDimitry Andric def: OpR_RR_pat<MI, VOp, v8i1, V8I1>; 6240b57cec5SDimitry Andric} 6250b57cec5SDimitry Andric 626fe6060f1SDimitry Andricmulticlass BoolvAccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag VOp> { 627fe6060f1SDimitry Andric def: AccRRR_pat<MI, AccOp, VOp, V2I1, V2I1, V2I1>; 628fe6060f1SDimitry Andric def: AccRRR_pat<MI, AccOp, VOp, V4I1, V4I1, V4I1>; 629fe6060f1SDimitry Andric def: AccRRR_pat<MI, AccOp, VOp, V8I1, V8I1, V8I1>; 6300b57cec5SDimitry Andric} 6310b57cec5SDimitry Andric 632fe6060f1SDimitry Andricdefm: BoolvOpR_RR_pat<C2_and, And>; 633fe6060f1SDimitry Andricdefm: BoolvOpR_RR_pat<C2_or, Or>; 634fe6060f1SDimitry Andricdefm: BoolvOpR_RR_pat<C2_xor, Xor>; 635fe6060f1SDimitry Andricdefm: BoolvOpR_RR_pat<C2_andn, VNot2<And, pnot>>; 636fe6060f1SDimitry Andricdefm: BoolvOpR_RR_pat<C2_orn, VNot2< Or, pnot>>; 6370b57cec5SDimitry Andric 6380b57cec5SDimitry Andric// op(Ps, op(Pt, Pu)) 639fe6060f1SDimitry Andricdefm: BoolvAccRRR_pat<C4_and_and, And, Su<And>>; 640fe6060f1SDimitry Andricdefm: BoolvAccRRR_pat<C4_and_or, And, Su<Or>>; 641fe6060f1SDimitry Andricdefm: BoolvAccRRR_pat<C4_or_and, Or, Su<And>>; 642fe6060f1SDimitry Andricdefm: BoolvAccRRR_pat<C4_or_or, Or, Su<Or>>; 6430b57cec5SDimitry Andric 644fe6060f1SDimitry Andric// op(Ps, op(Pt, !Pu)) 645fe6060f1SDimitry Andricdefm: BoolvAccRRR_pat<C4_and_andn, And, Su<VNot2<And, pnot>>>; 646fe6060f1SDimitry Andricdefm: BoolvAccRRR_pat<C4_and_orn, And, Su<VNot2< Or, pnot>>>; 647fe6060f1SDimitry Andricdefm: BoolvAccRRR_pat<C4_or_andn, Or, Su<VNot2<And, pnot>>>; 648fe6060f1SDimitry Andricdefm: BoolvAccRRR_pat<C4_or_orn, Or, Su<VNot2< Or, pnot>>>; 6490b57cec5SDimitry Andric 6500b57cec5SDimitry Andric 6510b57cec5SDimitry Andric// --(5) Compare --------------------------------------------------------- 6520b57cec5SDimitry Andric// 6530b57cec5SDimitry Andric 6540b57cec5SDimitry Andric// Avoid negated comparisons, i.e. those of form "Pd = !cmp(...)". 6550b57cec5SDimitry Andric// These cannot form compounds (e.g. J4_cmpeqi_tp0_jump_nt). 6560b57cec5SDimitry Andric 6570b57cec5SDimitry Andricdef: OpR_RI_pat<C2_cmpeqi, seteq, i1, I32, anyimm>; 6580b57cec5SDimitry Andricdef: OpR_RI_pat<C2_cmpgti, setgt, i1, I32, anyimm>; 6590b57cec5SDimitry Andricdef: OpR_RI_pat<C2_cmpgtui, setugt, i1, I32, anyimm>; 6600b57cec5SDimitry Andric 6610b57cec5SDimitry Andricdef: Pat<(i1 (setge I32:$Rs, s32_0ImmPred:$s10)), 6620b57cec5SDimitry Andric (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10))>; 6630b57cec5SDimitry Andricdef: Pat<(i1 (setuge I32:$Rs, u32_0ImmPred:$u9)), 6640b57cec5SDimitry Andric (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9))>; 6650b57cec5SDimitry Andric 6660b57cec5SDimitry Andricdef: Pat<(i1 (setlt I32:$Rs, s32_0ImmPred:$s10)), 6670b57cec5SDimitry Andric (C2_not (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10)))>; 6680b57cec5SDimitry Andricdef: Pat<(i1 (setult I32:$Rs, u32_0ImmPred:$u9)), 6690b57cec5SDimitry Andric (C2_not (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9)))>; 6700b57cec5SDimitry Andric 6710b57cec5SDimitry Andric// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones 6720b57cec5SDimitry Andric// that reverse the order of the operands. 6730b57cec5SDimitry Andricclass RevCmp<PatFrag F> 6740b57cec5SDimitry Andric : PatFrag<(ops node:$rhs, node:$lhs), !head(F.Fragments), F.PredicateCode, 6750b57cec5SDimitry Andric F.OperandTransform>; 6760b57cec5SDimitry Andric 6770b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpeq, seteq, i1, I32>; 6780b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpgt, setgt, i1, I32>; 6790b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpgtu, setugt, i1, I32>; 6800b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpgt, RevCmp<setlt>, i1, I32>; 6810b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpgtu, RevCmp<setult>, i1, I32>; 6820b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpeqp, seteq, i1, I64>; 6830b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpgtp, setgt, i1, I64>; 6840b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpgtup, setugt, i1, I64>; 6850b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpgtp, RevCmp<setlt>, i1, I64>; 6860b57cec5SDimitry Andricdef: OpR_RR_pat<C2_cmpgtup, RevCmp<setult>, i1, I64>; 6870b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpbeq, seteq, i1, V8I8>; 6880b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpbeq, seteq, v8i1, V8I8>; 6890b57cec5SDimitry Andricdef: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, i1, V8I8>; 6900b57cec5SDimitry Andricdef: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, v8i1, V8I8>; 6910b57cec5SDimitry Andricdef: OpR_RR_pat<A4_vcmpbgt, setgt, i1, V8I8>; 6920b57cec5SDimitry Andricdef: OpR_RR_pat<A4_vcmpbgt, setgt, v8i1, V8I8>; 6930b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, i1, V8I8>; 6940b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, v8i1, V8I8>; 6950b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpbgtu, setugt, i1, V8I8>; 6960b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpbgtu, setugt, v8i1, V8I8>; 6970b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpheq, seteq, i1, V4I16>; 6980b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpheq, seteq, v4i1, V4I16>; 6990b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, i1, V4I16>; 7000b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, v4i1, V4I16>; 7010b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmphgt, setgt, i1, V4I16>; 7020b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmphgt, setgt, v4i1, V4I16>; 7030b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, i1, V4I16>; 7040b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, v4i1, V4I16>; 7050b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmphgtu, setugt, i1, V4I16>; 7060b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmphgtu, setugt, v4i1, V4I16>; 7070b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpweq, seteq, i1, V2I32>; 7080b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpweq, seteq, v2i1, V2I32>; 7090b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, i1, V2I32>; 7100b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, v2i1, V2I32>; 7110b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpwgt, setgt, i1, V2I32>; 7120b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpwgt, setgt, v2i1, V2I32>; 7130b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, i1, V2I32>; 7140b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, v2i1, V2I32>; 7150b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpwgtu, setugt, i1, V2I32>; 7160b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vcmpwgtu, setugt, v2i1, V2I32>; 7170b57cec5SDimitry Andric 7180b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpeq, seteq, i1, F32>; 7190b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpgt, setgt, i1, F32>; 7200b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpge, setge, i1, F32>; 7210b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpeq, setoeq, i1, F32>; 7220b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpgt, setogt, i1, F32>; 7230b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpge, setoge, i1, F32>; 7240b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpgt, RevCmp<setolt>, i1, F32>; 7250b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpge, RevCmp<setole>, i1, F32>; 7260b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpgt, RevCmp<setlt>, i1, F32>; 7270b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpge, RevCmp<setle>, i1, F32>; 7280b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfcmpuo, setuo, i1, F32>; 7290b57cec5SDimitry Andric 7300b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpeq, seteq, i1, F64>; 7310b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpgt, setgt, i1, F64>; 7320b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpge, setge, i1, F64>; 7330b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpeq, setoeq, i1, F64>; 7340b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpgt, setogt, i1, F64>; 7350b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpge, setoge, i1, F64>; 7360b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpgt, RevCmp<setolt>, i1, F64>; 7370b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpge, RevCmp<setole>, i1, F64>; 7380b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpgt, RevCmp<setlt>, i1, F64>; 7390b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpge, RevCmp<setle>, i1, F64>; 7400b57cec5SDimitry Andricdef: OpR_RR_pat<F2_dfcmpuo, setuo, i1, F64>; 7410b57cec5SDimitry Andric 7420b57cec5SDimitry Andric// Avoid C4_cmpneqi, C4_cmpltei, C4_cmplteui, since they cannot form compounds. 7430b57cec5SDimitry Andric 7440b57cec5SDimitry Andricdef: Pat<(i1 (setne I32:$Rs, anyimm:$u5)), 7450b57cec5SDimitry Andric (C2_not (C2_cmpeqi I32:$Rs, imm:$u5))>; 7460b57cec5SDimitry Andricdef: Pat<(i1 (setle I32:$Rs, anyimm:$u5)), 7470b57cec5SDimitry Andric (C2_not (C2_cmpgti I32:$Rs, imm:$u5))>; 7480b57cec5SDimitry Andricdef: Pat<(i1 (setule I32:$Rs, anyimm:$u5)), 7490b57cec5SDimitry Andric (C2_not (C2_cmpgtui I32:$Rs, imm:$u5))>; 7500b57cec5SDimitry Andric 7510b57cec5SDimitry Andricclass OpmR_RR_pat<PatFrag Output, PatFrag Op, ValueType ResType, 7520b57cec5SDimitry Andric PatFrag RsPred, PatFrag RtPred = RsPred> 7530b57cec5SDimitry Andric : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)), 7540b57cec5SDimitry Andric (Output RsPred:$Rs, RtPred:$Rt)>; 7550b57cec5SDimitry Andric 7560b57cec5SDimitry Andricclass Outn<InstHexagon MI> 7570b57cec5SDimitry Andric : OutPatFrag<(ops node:$Rs, node:$Rt), 7580b57cec5SDimitry Andric (C2_not (MI $Rs, $Rt))>; 7590b57cec5SDimitry Andric 7600b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpeq>, setne, i1, I32>; 7610b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpgt>, setle, i1, I32>; 7620b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpgtu>, setule, i1, I32>; 7630b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpgt>, RevCmp<setge>, i1, I32>; 7640b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpgtu>, RevCmp<setuge>, i1, I32>; 7650b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpeqp>, setne, i1, I64>; 7660b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpgtp>, setle, i1, I64>; 7670b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpgtup>, setule, i1, I64>; 7680b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpgtp>, RevCmp<setge>, i1, I64>; 7690b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<C2_cmpgtup>, RevCmp<setuge>, i1, I64>; 7700b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmpbeq>, setne, v8i1, V8I8>; 7710b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A4_vcmpbgt>, setle, v8i1, V8I8>; 7720b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmpbgtu>, setule, v8i1, V8I8>; 7730b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A4_vcmpbgt>, RevCmp<setge>, v8i1, V8I8>; 7740b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmpbgtu>, RevCmp<setuge>, v8i1, V8I8>; 7750b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmpheq>, setne, v4i1, V4I16>; 7760b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmphgt>, setle, v4i1, V4I16>; 7770b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmphgtu>, setule, v4i1, V4I16>; 7780b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmphgt>, RevCmp<setge>, v4i1, V4I16>; 7790b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmphgtu>, RevCmp<setuge>, v4i1, V4I16>; 7800b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmpweq>, setne, v2i1, V2I32>; 7810b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmpwgt>, setle, v2i1, V2I32>; 7820b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmpwgtu>, setule, v2i1, V2I32>; 7830b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmpwgt>, RevCmp<setge>, v2i1, V2I32>; 7840b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<A2_vcmpwgtu>, RevCmp<setuge>, v2i1, V2I32>; 7850b57cec5SDimitry Andric 7860b57cec5SDimitry Andriclet AddedComplexity = 100 in { 7870b57cec5SDimitry Andric def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 255), 0)), 7880b57cec5SDimitry Andric (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>; 7890b57cec5SDimitry Andric def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 255), 0)), 7900b57cec5SDimitry Andric (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>; 7910b57cec5SDimitry Andric def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 65535), 0)), 7920b57cec5SDimitry Andric (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>; 7930b57cec5SDimitry Andric def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 65535), 0)), 7940b57cec5SDimitry Andric (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>; 7950b57cec5SDimitry Andric} 7960b57cec5SDimitry Andric 7970b57cec5SDimitry Andric// PatFrag for AsserZext which takes the original type as a parameter. 7980b57cec5SDimitry Andricdef SDTAssertZext: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0,1>]>; 7990b57cec5SDimitry Andricdef AssertZextSD: SDNode<"ISD::AssertZext", SDTAssertZext>; 8000b57cec5SDimitry Andricclass AssertZext<ValueType T>: PatFrag<(ops node:$A), (AssertZextSD $A, T)>; 8010b57cec5SDimitry Andric 8020b57cec5SDimitry Andricmulticlass Cmpb_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt, 8030b57cec5SDimitry Andric PatLeaf ImmPred, int Mask> { 8040b57cec5SDimitry Andric def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)), 8050b57cec5SDimitry Andric (MI I32:$Rs, imm:$I)>; 8060b57cec5SDimitry Andric def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)), 8070b57cec5SDimitry Andric (MI I32:$Rs, imm:$I)>; 8080b57cec5SDimitry Andric} 8090b57cec5SDimitry Andric 8100b57cec5SDimitry Andricmulticlass CmpbN_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt, 8110b57cec5SDimitry Andric PatLeaf ImmPred, int Mask> { 8120b57cec5SDimitry Andric def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)), 8130b57cec5SDimitry Andric (C2_not (MI I32:$Rs, imm:$I))>; 8140b57cec5SDimitry Andric def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)), 8150b57cec5SDimitry Andric (C2_not (MI I32:$Rs, imm:$I))>; 8160b57cec5SDimitry Andric} 8170b57cec5SDimitry Andric 8180b57cec5SDimitry Andricmulticlass CmpbND_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt, 8190b57cec5SDimitry Andric PatLeaf ImmPred, int Mask> { 8200b57cec5SDimitry Andric def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)), 8210b57cec5SDimitry Andric (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>; 8220b57cec5SDimitry Andric def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)), 8230b57cec5SDimitry Andric (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>; 8240b57cec5SDimitry Andric} 8250b57cec5SDimitry Andric 8260b57cec5SDimitry Andriclet AddedComplexity = 200 in { 8270b57cec5SDimitry Andric defm: Cmpb_pat <A4_cmpbeqi, seteq, AssertZext<i8>, IsUGT<8,31>, 255>; 8280b57cec5SDimitry Andric defm: CmpbN_pat <A4_cmpbeqi, setne, AssertZext<i8>, IsUGT<8,31>, 255>; 8290b57cec5SDimitry Andric defm: Cmpb_pat <A4_cmpbgtui, setugt, AssertZext<i8>, IsUGT<32,31>, 255>; 8300b57cec5SDimitry Andric defm: CmpbN_pat <A4_cmpbgtui, setule, AssertZext<i8>, IsUGT<32,31>, 255>; 8310b57cec5SDimitry Andric defm: Cmpb_pat <A4_cmphgtui, setugt, AssertZext<i16>, IsUGT<32,31>, 65535>; 8320b57cec5SDimitry Andric defm: CmpbN_pat <A4_cmphgtui, setule, AssertZext<i16>, IsUGT<32,31>, 65535>; 8330b57cec5SDimitry Andric defm: CmpbND_pat<A4_cmpbgtui, setult, AssertZext<i8>, IsUGT<32,32>, 255>; 8340b57cec5SDimitry Andric defm: CmpbND_pat<A4_cmphgtui, setult, AssertZext<i16>, IsUGT<32,32>, 65535>; 8350b57cec5SDimitry Andric} 8360b57cec5SDimitry Andric 8370b57cec5SDimitry Andricdef: Pat<(i32 (zext (i1 (seteq I32:$Rs, I32:$Rt)))), 8380b57cec5SDimitry Andric (A4_rcmpeq I32:$Rs, I32:$Rt)>; 8390b57cec5SDimitry Andricdef: Pat<(i32 (zext (i1 (setne I32:$Rs, I32:$Rt)))), 8400b57cec5SDimitry Andric (A4_rcmpneq I32:$Rs, I32:$Rt)>; 8410b57cec5SDimitry Andricdef: Pat<(i32 (zext (i1 (seteq I32:$Rs, anyimm:$s8)))), 8420b57cec5SDimitry Andric (A4_rcmpeqi I32:$Rs, imm:$s8)>; 8430b57cec5SDimitry Andricdef: Pat<(i32 (zext (i1 (setne I32:$Rs, anyimm:$s8)))), 8440b57cec5SDimitry Andric (A4_rcmpneqi I32:$Rs, imm:$s8)>; 8450b57cec5SDimitry Andric 8460b57cec5SDimitry Andricdef: Pat<(i1 (seteq I1:$Ps, (i1 -1))), (I1:$Ps)>; 8470b57cec5SDimitry Andricdef: Pat<(i1 (setne I1:$Ps, (i1 -1))), (C2_not I1:$Ps)>; 84806c3fb27SDimitry Andricdef: Pat<(i1 (seteq I1:$Ps, I1:$Pt)), (C2_not (C2_xor I1:$Ps, I1:$Pt))>; 8490b57cec5SDimitry Andricdef: Pat<(i1 (setne I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>; 8500b57cec5SDimitry Andric 85106c3fb27SDimitry Andricmulticlass BoolE_pat<PatFrag OpPred, ValueType ResTy> { 85206c3fb27SDimitry Andric def: Pat<(ResTy (seteq OpPred:$Ps, OpPred:$Pt)), (C2_not (C2_xor $Ps, $Pt))>; 85306c3fb27SDimitry Andric def: Pat<(ResTy (setne OpPred:$Ps, OpPred:$Pt)), (C2_xor $Ps, $Pt)>; 85406c3fb27SDimitry Andric} 85506c3fb27SDimitry Andric 85606c3fb27SDimitry Andricdefm: BoolE_pat<I1, i1>; 85706c3fb27SDimitry Andricdefm: BoolE_pat<V2I1, v2i1>; 85806c3fb27SDimitry Andricdefm: BoolE_pat<V4I1, v4i1>; 85906c3fb27SDimitry Andricdefm: BoolE_pat<V8I1, v8i1>; 86006c3fb27SDimitry Andric 86106c3fb27SDimitry Andricmulticlass BoolL_pat<PatFrag OpPred, ValueType ResTy> { 86206c3fb27SDimitry Andric // Signed "true" == -1 86306c3fb27SDimitry Andric def: Pat<(ResTy (setlt OpPred:$Ps, OpPred:$Pt)), (C2_andn $Ps, $Pt)>; 86406c3fb27SDimitry Andric def: Pat<(ResTy (setle OpPred:$Ps, OpPred:$Pt)), (C2_orn $Ps, $Pt)>; 86506c3fb27SDimitry Andric def: Pat<(ResTy (setult OpPred:$Ps, OpPred:$Pt)), (C2_andn $Pt, $Ps)>; 86606c3fb27SDimitry Andric def: Pat<(ResTy (setule OpPred:$Ps, OpPred:$Pt)), (C2_orn $Pt, $Ps)>; 86706c3fb27SDimitry Andric} 86806c3fb27SDimitry Andric 86906c3fb27SDimitry Andricdefm: BoolL_pat<I1, i1>; 87006c3fb27SDimitry Andricdefm: BoolL_pat<V2I1, v2i1>; 87106c3fb27SDimitry Andricdefm: BoolL_pat<V4I1, v4i1>; 87206c3fb27SDimitry Andricdefm: BoolL_pat<V8I1, v8i1>; 87306c3fb27SDimitry Andric 8740b57cec5SDimitry Andric// Floating-point comparisons with checks for ordered/unordered status. 8750b57cec5SDimitry Andric 8760b57cec5SDimitry Andricclass T3<InstHexagon MI1, InstHexagon MI2, InstHexagon MI3> 8770b57cec5SDimitry Andric : OutPatFrag<(ops node:$Rs, node:$Rt), 8780b57cec5SDimitry Andric (MI1 (MI2 $Rs, $Rt), (MI3 $Rs, $Rt))>; 8790b57cec5SDimitry Andric 8800b57cec5SDimitry Andricclass Cmpuf<InstHexagon MI>: T3<C2_or, F2_sfcmpuo, MI>; 8810b57cec5SDimitry Andricclass Cmpud<InstHexagon MI>: T3<C2_or, F2_dfcmpuo, MI>; 8820b57cec5SDimitry Andric 8830b57cec5SDimitry Andricclass Cmpufn<InstHexagon MI>: T3<C2_orn, F2_sfcmpuo, MI>; 8840b57cec5SDimitry Andricclass Cmpudn<InstHexagon MI>: T3<C2_orn, F2_dfcmpuo, MI>; 8850b57cec5SDimitry Andric 8860b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpuf<F2_sfcmpeq>, setueq, i1, F32>; 8870b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, setuge, i1, F32>; 8880b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, setugt, i1, F32>; 8890b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, RevCmp<setule>, i1, F32>; 8900b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, RevCmp<setult>, i1, F32>; 8910b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpufn<F2_sfcmpeq>, setune, i1, F32>; 8920b57cec5SDimitry Andric 8930b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpud<F2_dfcmpeq>, setueq, i1, F64>; 8940b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpud<F2_dfcmpge>, setuge, i1, F64>; 8950b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, setugt, i1, F64>; 8960b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpud<F2_dfcmpge>, RevCmp<setule>, i1, F64>; 8970b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, RevCmp<setult>, i1, F64>; 8980b57cec5SDimitry Andricdef: OpmR_RR_pat<Cmpudn<F2_dfcmpeq>, setune, i1, F64>; 8990b57cec5SDimitry Andric 9000b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<F2_sfcmpeq>, setone, i1, F32>; 9010b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<F2_sfcmpeq>, setne, i1, F32>; 9020b57cec5SDimitry Andric 9030b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<F2_dfcmpeq>, setone, i1, F64>; 9040b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<F2_dfcmpeq>, setne, i1, F64>; 9050b57cec5SDimitry Andric 9060b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<F2_sfcmpuo>, seto, i1, F32>; 9070b57cec5SDimitry Andricdef: OpmR_RR_pat<Outn<F2_dfcmpuo>, seto, i1, F64>; 9080b57cec5SDimitry Andric 9090b57cec5SDimitry Andric 9100b57cec5SDimitry Andric// --(6) Select ---------------------------------------------------------- 9110b57cec5SDimitry Andric// 9120b57cec5SDimitry Andric 9130b57cec5SDimitry Andricdef: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt), 9140b57cec5SDimitry Andric (C2_mux I1:$Pu, I32:$Rs, I32:$Rt)>; 915bdd1243dSDimitry Andricdef: Pat<(select I1:$Pu, v4i8:$Rs, v4i8:$Rt), 916bdd1243dSDimitry Andric (C2_mux I1:$Pu, v4i8:$Rs, v4i8:$Rt)>; 917bdd1243dSDimitry Andricdef: Pat<(select I1:$Pu, v2i16:$Rs, v2i16:$Rt), 918bdd1243dSDimitry Andric (C2_mux I1:$Pu, v2i16:$Rs, v2i16:$Rt)>; 9190b57cec5SDimitry Andricdef: Pat<(select I1:$Pu, anyimm:$s8, I32:$Rs), 9200b57cec5SDimitry Andric (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>; 9210b57cec5SDimitry Andricdef: Pat<(select I1:$Pu, I32:$Rs, anyimm:$s8), 9220b57cec5SDimitry Andric (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>; 9230b57cec5SDimitry Andricdef: Pat<(select I1:$Pu, anyimm:$s8, s8_0ImmPred:$S8), 9240b57cec5SDimitry Andric (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>; 9250b57cec5SDimitry Andric 9260b57cec5SDimitry Andricdef: Pat<(select (not I1:$Pu), I32:$Rs, I32:$Rt), 9270b57cec5SDimitry Andric (C2_mux I1:$Pu, I32:$Rt, I32:$Rs)>; 9280b57cec5SDimitry Andricdef: Pat<(select (not I1:$Pu), s8_0ImmPred:$S8, anyimm:$s8), 9290b57cec5SDimitry Andric (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>; 9300b57cec5SDimitry Andricdef: Pat<(select (not I1:$Pu), anyimm:$s8, I32:$Rs), 9310b57cec5SDimitry Andric (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>; 9320b57cec5SDimitry Andricdef: Pat<(select (not I1:$Pu), I32:$Rs, anyimm:$s8), 9330b57cec5SDimitry Andric (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>; 9340b57cec5SDimitry Andric 9350b57cec5SDimitry Andric// Map from a 64-bit select to an emulated 64-bit mux. 9360b57cec5SDimitry Andric// Hexagon does not support 64-bit MUXes; so emulate with combines. 9370b57cec5SDimitry Andricdef: Pat<(select I1:$Pu, I64:$Rs, I64:$Rt), 9380b57cec5SDimitry Andric (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)), 9390b57cec5SDimitry Andric (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>; 9400b57cec5SDimitry Andric 941bdd1243dSDimitry Andricdef: Pat<(select I1:$Pu, v2i32:$Rs, v2i32:$Rt), 942bdd1243dSDimitry Andric (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)), 943bdd1243dSDimitry Andric (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>; 944bdd1243dSDimitry Andric 9450b57cec5SDimitry Andricdef: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$I), 9460b57cec5SDimitry Andric (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>; 9470b57cec5SDimitry Andricdef: Pat<(select I1:$Pu, f32ImmPred:$I, F32:$Rt), 9480b57cec5SDimitry Andric (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>; 9490b57cec5SDimitry Andricdef: Pat<(select I1:$Pu, F32:$Rs, F32:$Rt), 9500b57cec5SDimitry Andric (C2_mux I1:$Pu, F32:$Rs, F32:$Rt)>; 9510b57cec5SDimitry Andricdef: Pat<(select I1:$Pu, F64:$Rs, F64:$Rt), 9520b57cec5SDimitry Andric (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)), 9530b57cec5SDimitry Andric (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>; 9540b57cec5SDimitry Andric 9550b57cec5SDimitry Andricdef: Pat<(select (i1 (setult F32:$Ra, F32:$Rb)), F32:$Rs, F32:$Rt), 9560b57cec5SDimitry Andric (C2_mux (F2_sfcmpgt F32:$Rb, F32:$Ra), F32:$Rs, F32:$Rt)>; 9570b57cec5SDimitry Andricdef: Pat<(select (i1 (setult F64:$Ra, F64:$Rb)), F64:$Rs, F64:$Rt), 9580b57cec5SDimitry Andric (C2_vmux (F2_dfcmpgt F64:$Rb, F64:$Ra), F64:$Rs, F64:$Rt)>; 9590b57cec5SDimitry Andric 9600b57cec5SDimitry Andricdef: Pat<(select (not I1:$Pu), f32ImmPred:$I, F32:$Rs), 9610b57cec5SDimitry Andric (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>; 9620b57cec5SDimitry Andricdef: Pat<(select (not I1:$Pu), F32:$Rt, f32ImmPred:$I), 9630b57cec5SDimitry Andric (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>; 9640b57cec5SDimitry Andric 9650b57cec5SDimitry Andricdef: Pat<(vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt), 9660b57cec5SDimitry Andric (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>; 9670b57cec5SDimitry Andricdef: Pat<(vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt), 9680b57cec5SDimitry Andric (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>; 9690b57cec5SDimitry Andricdef: Pat<(vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt), 9700b57cec5SDimitry Andric (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>; 9710b57cec5SDimitry Andric 9728bcb0991SDimitry Andricdef: Pat<(vselect (pnot V8I1:$Pu), V8I8:$Rs, V8I8:$Rt), 9738bcb0991SDimitry Andric (C2_vmux V8I1:$Pu, V8I8:$Rt, V8I8:$Rs)>; 9748bcb0991SDimitry Andricdef: Pat<(vselect (pnot V4I1:$Pu), V4I16:$Rs, V4I16:$Rt), 9758bcb0991SDimitry Andric (C2_vmux V4I1:$Pu, V4I16:$Rt, V4I16:$Rs)>; 9768bcb0991SDimitry Andricdef: Pat<(vselect (pnot V2I1:$Pu), V2I32:$Rs, V2I32:$Rt), 9778bcb0991SDimitry Andric (C2_vmux V2I1:$Pu, V2I32:$Rt, V2I32:$Rs)>; 9788bcb0991SDimitry Andric 9798bcb0991SDimitry Andric 9800b57cec5SDimitry Andric// From LegalizeDAG.cpp: (Pu ? Pv : Pw) <=> (Pu & Pv) | (!Pu & Pw). 98106c3fb27SDimitry Andricdef: Pat<(select I1:$Pu, I1:$Ps, I1:$Pt), 98206c3fb27SDimitry Andric (C4_or_andn (C2_and $Ps, $Pu), $Pt, $Pu)>; 9830b57cec5SDimitry Andric 98406c3fb27SDimitry Andricdef: Pat<(vselect V2I1:$Pu, V2I1:$Ps, V2I1:$Pt), 98506c3fb27SDimitry Andric (C4_or_andn (C2_and $Ps, $Pu), $Pt, $Pu)>; 98606c3fb27SDimitry Andricdef: Pat<(vselect V4I1:$Pu, V4I1:$Ps, V4I1:$Pt), 98706c3fb27SDimitry Andric (C4_or_andn (C2_and $Ps, $Pu), $Pt, $Pu)>; 98806c3fb27SDimitry Andricdef: Pat<(vselect V8I1:$Pu, V8I1:$Ps, V8I1:$Pt), 98906c3fb27SDimitry Andric (C4_or_andn (C2_and $Ps, $Pu), $Pt, $Pu)>; 99006c3fb27SDimitry Andric 99106c3fb27SDimitry Andricdef: Pat<(select I1:$Pu, V2I1:$Ps, V2I1:$Pt), 99206c3fb27SDimitry Andric (C2_tfrrp (C2_mux $Pu, (C2_tfrpr $Ps), (C2_tfrpr $Pt)))>; 99306c3fb27SDimitry Andricdef: Pat<(select I1:$Pu, V4I1:$Ps, V4I1:$Pt), 99406c3fb27SDimitry Andric (C2_tfrrp (C2_mux $Pu, (C2_tfrpr $Ps), (C2_tfrpr $Pt)))>; 99506c3fb27SDimitry Andricdef: Pat<(select I1:$Pu, V8I1:$Ps, V8I1:$Pt), 99606c3fb27SDimitry Andric (C2_tfrrp (C2_mux $Pu, (C2_tfrpr $Ps), (C2_tfrpr $Pt)))>; 9970b57cec5SDimitry Andric 9980b57cec5SDimitry Andricdef IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{ 9990b57cec5SDimitry Andric return isPositiveHalfWord(N); 10000b57cec5SDimitry Andric}]>; 10010b57cec5SDimitry Andric 10020b57cec5SDimitry Andricmulticlass SelMinMax16_pats<PatFrag CmpOp, InstHexagon InstA, 10030b57cec5SDimitry Andric InstHexagon InstB> { 10040b57cec5SDimitry Andric def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)), 10050b57cec5SDimitry Andric IsPosHalf:$Rs, IsPosHalf:$Rt), i16), 10060b57cec5SDimitry Andric (InstA IntRegs:$Rs, IntRegs:$Rt)>; 10070b57cec5SDimitry Andric def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)), 10080b57cec5SDimitry Andric IsPosHalf:$Rt, IsPosHalf:$Rs), i16), 10090b57cec5SDimitry Andric (InstB IntRegs:$Rs, IntRegs:$Rt)>; 10100b57cec5SDimitry Andric} 10110b57cec5SDimitry Andric 10120b57cec5SDimitry Andriclet AddedComplexity = 200 in { 10130b57cec5SDimitry Andric defm: SelMinMax16_pats<setge, A2_max, A2_min>; 10140b57cec5SDimitry Andric defm: SelMinMax16_pats<setgt, A2_max, A2_min>; 10150b57cec5SDimitry Andric defm: SelMinMax16_pats<setle, A2_min, A2_max>; 10160b57cec5SDimitry Andric defm: SelMinMax16_pats<setlt, A2_min, A2_max>; 10170b57cec5SDimitry Andric defm: SelMinMax16_pats<setuge, A2_maxu, A2_minu>; 10180b57cec5SDimitry Andric defm: SelMinMax16_pats<setugt, A2_maxu, A2_minu>; 10190b57cec5SDimitry Andric defm: SelMinMax16_pats<setule, A2_minu, A2_maxu>; 10200b57cec5SDimitry Andric defm: SelMinMax16_pats<setult, A2_minu, A2_maxu>; 10210b57cec5SDimitry Andric} 10220b57cec5SDimitry Andric 1023e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_min, Smin, i32, I32, I32>; 1024e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_max, Smax, i32, I32, I32>; 1025e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_minu, Umin, i32, I32, I32>; 1026e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_maxu, Umax, i32, I32, I32>; 1027e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_minp, Smin, i64, I64, I64>; 1028e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_maxp, Smax, i64, I64, I64>; 1029e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_minup, Umin, i64, I64, I64>; 1030e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_maxup, Umax, i64, I64, I64>; 10310b57cec5SDimitry Andric 10320b57cec5SDimitry Andriclet AddedComplexity = 100 in { 10338bcb0991SDimitry Andric defm: MinMax_pats<F2_sfmin, F2_sfmax, select, setogt, i1, F32>; 10348bcb0991SDimitry Andric defm: MinMax_pats<F2_sfmin, F2_sfmax, select, setoge, i1, F32>; 10358bcb0991SDimitry Andric defm: MinMax_pats<F2_sfmax, F2_sfmin, select, setolt, i1, F32>; 10368bcb0991SDimitry Andric defm: MinMax_pats<F2_sfmax, F2_sfmin, select, setole, i1, F32>; 10370b57cec5SDimitry Andric} 10380b57cec5SDimitry Andric 10395ffd83dbSDimitry Andriclet AddedComplexity = 100, Predicates = [HasV67] in { 10405ffd83dbSDimitry Andric defm: MinMax_pats<F2_dfmin, F2_dfmax, select, setogt, i1, F64>; 10415ffd83dbSDimitry Andric defm: MinMax_pats<F2_dfmin, F2_dfmax, select, setoge, i1, F64>; 10425ffd83dbSDimitry Andric defm: MinMax_pats<F2_dfmax, F2_dfmin, select, setolt, i1, F64>; 10435ffd83dbSDimitry Andric defm: MinMax_pats<F2_dfmax, F2_dfmin, select, setole, i1, F64>; 10445ffd83dbSDimitry Andric} 10455ffd83dbSDimitry Andric 1046e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vminb, Smin, v8i8, V8I8>; 1047e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vmaxb, Smax, v8i8, V8I8>; 1048e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vminub, Umin, v8i8, V8I8>; 1049e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vmaxub, Umax, v8i8, V8I8>; 1050e8d8bef9SDimitry Andric 1051e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vminh, Smin, v4i16, V4I16>; 1052e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vmaxh, Smax, v4i16, V4I16>; 1053e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vminuh, Umin, v4i16, V4I16>; 1054e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vmaxuh, Umax, v4i16, V4I16>; 1055e8d8bef9SDimitry Andric 1056e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vminw, Smin, v2i32, V2I32>; 1057e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vmaxw, Smax, v2i32, V2I32>; 1058e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vminuw, Umin, v2i32, V2I32>; 1059e8d8bef9SDimitry Andricdef: OpR_RR_pat<A2_vmaxuw, Umax, v2i32, V2I32>; 10600b57cec5SDimitry Andric 10610b57cec5SDimitry Andric// --(7) Insert/extract -------------------------------------------------- 10620b57cec5SDimitry Andric// 10630b57cec5SDimitry Andric 10640b57cec5SDimitry Andricdef SDTHexagonINSERT: 10650b57cec5SDimitry Andric SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, 10660b57cec5SDimitry Andric SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>; 10670b57cec5SDimitry Andricdef HexagonINSERT: SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>; 10680b57cec5SDimitry Andric 10690b57cec5SDimitry Andriclet AddedComplexity = 10 in { 10700b57cec5SDimitry Andric def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2), 10710b57cec5SDimitry Andric (S2_insert I32:$Rs, I32:$Rt, imm:$u1, imm:$u2)>; 10720b57cec5SDimitry Andric def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2), 10730b57cec5SDimitry Andric (S2_insertp I64:$Rs, I64:$Rt, imm:$u1, imm:$u2)>; 10740b57cec5SDimitry Andric} 10750b57cec5SDimitry Andricdef: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, I32:$Width, I32:$Off), 10760b57cec5SDimitry Andric (S2_insert_rp I32:$Rs, I32:$Rt, (Combinew $Width, $Off))>; 10770b57cec5SDimitry Andricdef: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, I32:$Width, I32:$Off), 10780b57cec5SDimitry Andric (S2_insertp_rp I64:$Rs, I64:$Rt, (Combinew $Width, $Off))>; 10790b57cec5SDimitry Andric 10800b57cec5SDimitry Andricdef SDTHexagonEXTRACTU 10810b57cec5SDimitry Andric : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>, 10820b57cec5SDimitry Andric SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; 10830b57cec5SDimitry Andricdef HexagonEXTRACTU: SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>; 10840b57cec5SDimitry Andric 10850b57cec5SDimitry Andriclet AddedComplexity = 10 in { 10860b57cec5SDimitry Andric def: Pat<(HexagonEXTRACTU I32:$Rs, u5_0ImmPred:$u5, u5_0ImmPred:$U5), 10870b57cec5SDimitry Andric (S2_extractu I32:$Rs, imm:$u5, imm:$U5)>; 10880b57cec5SDimitry Andric def: Pat<(HexagonEXTRACTU I64:$Rs, u6_0ImmPred:$u6, u6_0ImmPred:$U6), 10890b57cec5SDimitry Andric (S2_extractup I64:$Rs, imm:$u6, imm:$U6)>; 10900b57cec5SDimitry Andric} 10910b57cec5SDimitry Andricdef: Pat<(HexagonEXTRACTU I32:$Rs, I32:$Width, I32:$Off), 10920b57cec5SDimitry Andric (S2_extractu_rp I32:$Rs, (Combinew $Width, $Off))>; 10930b57cec5SDimitry Andricdef: Pat<(HexagonEXTRACTU I64:$Rs, I32:$Width, I32:$Off), 10940b57cec5SDimitry Andric (S2_extractup_rp I64:$Rs, (Combinew $Width, $Off))>; 10950b57cec5SDimitry Andric 1096e8d8bef9SDimitry Andricdef: Pat<(v4i8 (splat_vector anyint:$V)), (ToI32 (SplatB $V))>; 1097e8d8bef9SDimitry Andricdef: Pat<(v2i16 (splat_vector anyint:$V)), (ToI32 (SplatH $V))>; 1098e8d8bef9SDimitry Andricdef: Pat<(v8i8 (splat_vector anyint:$V)), 1099e8d8bef9SDimitry Andric (Combinew (ToI32 (SplatB $V)), (ToI32 (SplatB $V)))>; 1100e8d8bef9SDimitry Andricdef: Pat<(v4i16 (splat_vector anyint:$V)), 1101e8d8bef9SDimitry Andric (Combinew (ToI32 (SplatH $V)), (ToI32 (SplatH $V)))>; 1102e8d8bef9SDimitry Andriclet AddedComplexity = 10 in 1103e8d8bef9SDimitry Andricdef: Pat<(v2i32 (splat_vector s8_0ImmPred:$s8)), 11040b57cec5SDimitry Andric (A2_combineii imm:$s8, imm:$s8)>; 1105e8d8bef9SDimitry Andricdef: Pat<(v2i32 (splat_vector anyimm:$V)), (Combinew (ToI32 $V), (ToI32 $V))>; 1106e8d8bef9SDimitry Andric 1107e8d8bef9SDimitry Andricdef: Pat<(v4i8 (splat_vector I32:$Rs)), (S2_vsplatrb I32:$Rs)>; 1108e8d8bef9SDimitry Andricdef: Pat<(v2i16 (splat_vector I32:$Rs)), (LoReg (S2_vsplatrh I32:$Rs))>; 1109e8d8bef9SDimitry Andricdef: Pat<(v4i16 (splat_vector I32:$Rs)), (S2_vsplatrh I32:$Rs)>; 1110e8d8bef9SDimitry Andricdef: Pat<(v2i32 (splat_vector I32:$Rs)), (Combinew I32:$Rs, I32:$Rs)>; 11110b57cec5SDimitry Andric 11120b57cec5SDimitry Andriclet AddedComplexity = 10 in 1113e8d8bef9SDimitry Andricdef: Pat<(v8i8 (splat_vector I32:$Rs)), (S6_vsplatrbp I32:$Rs)>, 11140b57cec5SDimitry Andric Requires<[HasV62]>; 1115e8d8bef9SDimitry Andricdef: Pat<(v8i8 (splat_vector I32:$Rs)), 11160b57cec5SDimitry Andric (Combinew (S2_vsplatrb I32:$Rs), (S2_vsplatrb I32:$Rs))>; 11170b57cec5SDimitry Andric 1118bdd1243dSDimitry Andriclet AddedComplexity = 10 in { 1119bdd1243dSDimitry Andric def: Pat<(sext_inreg (HexagonEXTRACTU I32:$Rs, 8, u5_0ImmPred:$U5), i8), 1120bdd1243dSDimitry Andric (S4_extract I32:$Rs, 8, imm:$U5)>; 1121bdd1243dSDimitry Andric def: Pat<(sext_inreg (HexagonEXTRACTU I32:$Rs, 16, u5_0ImmPred:$U5), i16), 1122bdd1243dSDimitry Andric (S4_extract I32:$Rs, 16, imm:$U5)>; 1123bdd1243dSDimitry Andric def: Pat<(sext_inreg (HexagonEXTRACTU I64:$Rs, 8, u6_0ImmPred:$U6), i8), 1124bdd1243dSDimitry Andric (S4_extractp I64:$Rs, 8, imm:$U6)>; 1125bdd1243dSDimitry Andric def: Pat<(sext_inreg (HexagonEXTRACTU I64:$Rs, 16, u6_0ImmPred:$U6), i16), 1126bdd1243dSDimitry Andric (S4_extractp I64:$Rs, 16, imm:$U6)>; 1127bdd1243dSDimitry Andric def: Pat<(sext_inreg (HexagonEXTRACTU I64:$Rs, 32, u6_0ImmPred:$U6), i32), 1128bdd1243dSDimitry Andric (S4_extractp I64:$Rs, 32, imm:$U6)>; 1129bdd1243dSDimitry Andric} 1130bdd1243dSDimitry Andric 1131bdd1243dSDimitry Andricdef: Pat<(sext_inreg (HexagonEXTRACTU I32:$Rs, 8, I32:$Off), i8), 1132bdd1243dSDimitry Andric (S4_extract_rp I32:$Rs, (Combinew (ToI32 8), I32:$Off))>; 1133bdd1243dSDimitry Andricdef: Pat<(sext_inreg (HexagonEXTRACTU I32:$Rs, 16, I32:$Off), i16), 1134bdd1243dSDimitry Andric (S4_extract_rp I32:$Rs, (Combinew (ToI32 16), I32:$Off))>; 1135bdd1243dSDimitry Andricdef: Pat<(sext_inreg (HexagonEXTRACTU I64:$Rs, 8, I32:$Off), i8), 1136bdd1243dSDimitry Andric (S4_extractp_rp I64:$Rs, (Combinew (ToI32 8), I32:$Off))>; 1137bdd1243dSDimitry Andricdef: Pat<(sext_inreg (HexagonEXTRACTU I64:$Rs, 16, I32:$Off), i16), 1138bdd1243dSDimitry Andric (S4_extractp_rp I64:$Rs, (Combinew (ToI32 16), I32:$Off))>; 1139bdd1243dSDimitry Andricdef: Pat<(sext_inreg (HexagonEXTRACTU I64:$Rs, 32, I32:$Off), i32), 1140bdd1243dSDimitry Andric (S4_extractp_rp I64:$Rs, (Combinew (ToI32 32), I32:$Off))>; 1141bdd1243dSDimitry Andric 11420b57cec5SDimitry Andric 11430b57cec5SDimitry Andric// --(8) Shift/permute --------------------------------------------------- 11440b57cec5SDimitry Andric// 11450b57cec5SDimitry Andric 11460b57cec5SDimitry Andricdef SDTHexagonI64I32I32: SDTypeProfile<1, 2, 11470b57cec5SDimitry Andric [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>; 11480b57cec5SDimitry Andric 11490b57cec5SDimitry Andricdef HexagonCOMBINE: SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>; 11500b57cec5SDimitry Andric 11510b57cec5SDimitry Andricdef: Pat<(HexagonCOMBINE I32:$Rs, I32:$Rt), (Combinew $Rs, $Rt)>; 11520b57cec5SDimitry Andric 11530b57cec5SDimitry Andric// The complexity of the combines involving immediates should be greater 11540b57cec5SDimitry Andric// than the complexity of the combine with two registers. 11550b57cec5SDimitry Andriclet AddedComplexity = 50 in { 11560b57cec5SDimitry Andric def: Pat<(HexagonCOMBINE I32:$Rs, anyimm:$s8), 11570b57cec5SDimitry Andric (A4_combineri IntRegs:$Rs, imm:$s8)>; 11580b57cec5SDimitry Andric def: Pat<(HexagonCOMBINE anyimm:$s8, I32:$Rs), 11590b57cec5SDimitry Andric (A4_combineir imm:$s8, IntRegs:$Rs)>; 11600b57cec5SDimitry Andric} 11610b57cec5SDimitry Andric 11620b57cec5SDimitry Andric// The complexity of the combine with two immediates should be greater than 11630b57cec5SDimitry Andric// the complexity of a combine involving a register. 11640b57cec5SDimitry Andriclet AddedComplexity = 75 in { 11650b57cec5SDimitry Andric def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, anyimm:$u6), 11660b57cec5SDimitry Andric (A4_combineii imm:$s8, imm:$u6)>; 11670b57cec5SDimitry Andric def: Pat<(HexagonCOMBINE anyimm:$s8, s8_0ImmPred:$S8), 11680b57cec5SDimitry Andric (A2_combineii imm:$s8, imm:$S8)>; 11690b57cec5SDimitry Andric} 11700b57cec5SDimitry Andric 11710b57cec5SDimitry Andricdef: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>; 11720b57cec5SDimitry Andricdef: Pat<(bswap I64:$Rss), (Combinew (A2_swiz (LoReg $Rss)), 11730b57cec5SDimitry Andric (A2_swiz (HiReg $Rss)))>; 11740b57cec5SDimitry Andric 11752efbaac7SDimitry Andricdef: Pat<(bswap V2I16:$Rs), (A2_combine_lh (A2_swiz $Rs), (A2_swiz $Rs))>; 11762efbaac7SDimitry Andricdef: Pat<(bswap V2I32:$Rs), (Combinew (A2_swiz (HiReg $Rs)), 11772efbaac7SDimitry Andric (A2_swiz (LoReg $Rs)))>; 11782efbaac7SDimitry Andricdef: Pat<(bswap V4I16:$Rs), (A2_orp (S2_lsr_i_vh $Rs, 8), 11792efbaac7SDimitry Andric (S2_asl_i_vh $Rs, 8))>; 11802efbaac7SDimitry Andric 11810b57cec5SDimitry Andricdef: Pat<(shl s6_0ImmPred:$s6, I32:$Rt), (S4_lsli imm:$s6, I32:$Rt)>; 11820b57cec5SDimitry Andricdef: Pat<(shl I32:$Rs, (i32 16)), (A2_aslh I32:$Rs)>; 11830b57cec5SDimitry Andricdef: Pat<(sra I32:$Rs, (i32 16)), (A2_asrh I32:$Rs)>; 11840b57cec5SDimitry Andric 11850b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asr_i_r, Sra, i32, I32, u5_0ImmPred>; 11860b57cec5SDimitry Andricdef: OpR_RI_pat<S2_lsr_i_r, Srl, i32, I32, u5_0ImmPred>; 11870b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asl_i_r, Shl, i32, I32, u5_0ImmPred>; 11880b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asr_i_p, Sra, i64, I64, u6_0ImmPred>; 11890b57cec5SDimitry Andricdef: OpR_RI_pat<S2_lsr_i_p, Srl, i64, I64, u6_0ImmPred>; 11900b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asl_i_p, Shl, i64, I64, u6_0ImmPred>; 11910b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asr_i_vh, Sra, v4i16, V4I16, u4_0ImmPred>; 11920b57cec5SDimitry Andricdef: OpR_RI_pat<S2_lsr_i_vh, Srl, v4i16, V4I16, u4_0ImmPred>; 11930b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asl_i_vh, Shl, v4i16, V4I16, u4_0ImmPred>; 11940b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asr_i_vh, Sra, v2i32, V2I32, u5_0ImmPred>; 11950b57cec5SDimitry Andricdef: OpR_RI_pat<S2_lsr_i_vh, Srl, v2i32, V2I32, u5_0ImmPred>; 11960b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asl_i_vh, Shl, v2i32, V2I32, u5_0ImmPred>; 11970b57cec5SDimitry Andric 11980b57cec5SDimitry Andricdef: OpR_RR_pat<S2_asr_r_r, Sra, i32, I32, I32>; 11990b57cec5SDimitry Andricdef: OpR_RR_pat<S2_lsr_r_r, Srl, i32, I32, I32>; 12000b57cec5SDimitry Andricdef: OpR_RR_pat<S2_asl_r_r, Shl, i32, I32, I32>; 12010b57cec5SDimitry Andricdef: OpR_RR_pat<S2_asr_r_p, Sra, i64, I64, I32>; 12020b57cec5SDimitry Andricdef: OpR_RR_pat<S2_lsr_r_p, Srl, i64, I64, I32>; 12030b57cec5SDimitry Andricdef: OpR_RR_pat<S2_asl_r_p, Shl, i64, I64, I32>; 12040b57cec5SDimitry Andric 12050b57cec5SDimitry Andric// Funnel shifts. 12060b57cec5SDimitry Andricdef IsMul8_U3: PatLeaf<(i32 imm), [{ 12070b57cec5SDimitry Andric uint64_t V = N->getZExtValue(); 12080b57cec5SDimitry Andric return V % 8 == 0 && isUInt<3>(V / 8); 12090b57cec5SDimitry Andric}]>; 12100b57cec5SDimitry Andric 12110b57cec5SDimitry Andricdef Divu8: SDNodeXForm<imm, [{ 12120b57cec5SDimitry Andric return CurDAG->getTargetConstant(N->getZExtValue() / 8, SDLoc(N), MVT::i32); 12130b57cec5SDimitry Andric}]>; 12140b57cec5SDimitry Andric 12150b57cec5SDimitry Andric// Funnel shift-left. 12160b57cec5SDimitry Andricdef FShl32i: OutPatFrag<(ops node:$Rs, node:$Rt, node:$S), 12170b57cec5SDimitry Andric (HiReg (S2_asl_i_p (Combinew $Rs, $Rt), $S))>; 12180b57cec5SDimitry Andricdef FShl32r: OutPatFrag<(ops node:$Rs, node:$Rt, node:$Ru), 12190b57cec5SDimitry Andric (HiReg (S2_asl_r_p (Combinew $Rs, $Rt), $Ru))>; 12200b57cec5SDimitry Andric 12210b57cec5SDimitry Andricdef FShl64i: OutPatFrag<(ops node:$Rs, node:$Rt, node:$S), 1222e8d8bef9SDimitry Andric (S2_lsr_i_p_or (S2_asl_i_p $Rs, $S), $Rt, (Subi<64> $S))>; 12230b57cec5SDimitry Andricdef FShl64r: OutPatFrag<(ops node:$Rs, node:$Rt, node:$Ru), 1224e8d8bef9SDimitry Andric (S2_lsr_r_p_or (S2_asl_r_p $Rs, $Ru), $Rt, (A2_subri 64, $Ru))>; 12250b57cec5SDimitry Andric 12260b57cec5SDimitry Andric// Combined SDNodeXForm: (Divu8 (Subi<64> $S)) 12270b57cec5SDimitry Andricdef Divu64_8: SDNodeXForm<imm, [{ 12280b57cec5SDimitry Andric return CurDAG->getTargetConstant((64 - N->getSExtValue()) / 8, 12290b57cec5SDimitry Andric SDLoc(N), MVT::i32); 12300b57cec5SDimitry Andric}]>; 12310b57cec5SDimitry Andric 12320b57cec5SDimitry Andric// Special cases: 12330b57cec5SDimitry Andriclet AddedComplexity = 100 in { 12340b57cec5SDimitry Andric def: Pat<(fshl I32:$Rs, I32:$Rt, (i32 16)), 12355ffd83dbSDimitry Andric (A2_combine_lh I32:$Rs, I32:$Rt)>; 12360b57cec5SDimitry Andric def: Pat<(fshl I64:$Rs, I64:$Rt, IsMul8_U3:$S), 12370b57cec5SDimitry Andric (S2_valignib I64:$Rs, I64:$Rt, (Divu64_8 $S))>; 12380b57cec5SDimitry Andric} 12390b57cec5SDimitry Andric 12400b57cec5SDimitry Andriclet Predicates = [HasV60], AddedComplexity = 50 in { 12410b57cec5SDimitry Andric def: OpR_RI_pat<S6_rol_i_r, Rol, i32, I32, u5_0ImmPred>; 12420b57cec5SDimitry Andric def: OpR_RI_pat<S6_rol_i_p, Rol, i64, I64, u6_0ImmPred>; 12430b57cec5SDimitry Andric} 12440b57cec5SDimitry Andriclet AddedComplexity = 30 in { 12450b57cec5SDimitry Andric def: Pat<(rotl I32:$Rs, u5_0ImmPred:$S), (FShl32i $Rs, $Rs, imm:$S)>; 12460b57cec5SDimitry Andric def: Pat<(rotl I64:$Rs, u6_0ImmPred:$S), (FShl64i $Rs, $Rs, imm:$S)>; 12470b57cec5SDimitry Andric def: Pat<(fshl I32:$Rs, I32:$Rt, u5_0ImmPred:$S), (FShl32i $Rs, $Rt, imm:$S)>; 12480b57cec5SDimitry Andric def: Pat<(fshl I64:$Rs, I64:$Rt, u6_0ImmPred:$S), (FShl64i $Rs, $Rt, imm:$S)>; 12490b57cec5SDimitry Andric} 12500b57cec5SDimitry Andricdef: Pat<(rotl I32:$Rs, I32:$Rt), (FShl32r $Rs, $Rs, $Rt)>; 12510b57cec5SDimitry Andricdef: Pat<(rotl I64:$Rs, I32:$Rt), (FShl64r $Rs, $Rs, $Rt)>; 12520b57cec5SDimitry Andricdef: Pat<(fshl I32:$Rs, I32:$Rt, I32:$Ru), (FShl32r $Rs, $Rt, $Ru)>; 12530b57cec5SDimitry Andricdef: Pat<(fshl I64:$Rs, I64:$Rt, I32:$Ru), (FShl64r $Rs, $Rt, $Ru)>; 12540b57cec5SDimitry Andric 12550b57cec5SDimitry Andric// Funnel shift-right. 12560b57cec5SDimitry Andricdef FShr32i: OutPatFrag<(ops node:$Rs, node:$Rt, node:$S), 12570b57cec5SDimitry Andric (LoReg (S2_lsr_i_p (Combinew $Rs, $Rt), $S))>; 12580b57cec5SDimitry Andricdef FShr32r: OutPatFrag<(ops node:$Rs, node:$Rt, node:$Ru), 12590b57cec5SDimitry Andric (LoReg (S2_lsr_r_p (Combinew $Rs, $Rt), $Ru))>; 12600b57cec5SDimitry Andric 12610b57cec5SDimitry Andricdef FShr64i: OutPatFrag<(ops node:$Rs, node:$Rt, node:$S), 12620b57cec5SDimitry Andric (S2_asl_i_p_or (S2_lsr_i_p $Rt, $S), $Rs, (Subi<64> $S))>; 12630b57cec5SDimitry Andricdef FShr64r: OutPatFrag<(ops node:$Rs, node:$Rt, node:$Ru), 12640b57cec5SDimitry Andric (S2_asl_r_p_or (S2_lsr_r_p $Rt, $Ru), $Rs, (A2_subri 64, $Ru))>; 12650b57cec5SDimitry Andric 12660b57cec5SDimitry Andric// Special cases: 12670b57cec5SDimitry Andriclet AddedComplexity = 100 in { 12680b57cec5SDimitry Andric def: Pat<(fshr I32:$Rs, I32:$Rt, (i32 16)), 12695ffd83dbSDimitry Andric (A2_combine_lh I32:$Rs, I32:$Rt)>; 12700b57cec5SDimitry Andric def: Pat<(fshr I64:$Rs, I64:$Rt, IsMul8_U3:$S), 12710b57cec5SDimitry Andric (S2_valignib I64:$Rs, I64:$Rt, (Divu8 $S))>; 12720b57cec5SDimitry Andric} 12730b57cec5SDimitry Andric 12740b57cec5SDimitry Andriclet Predicates = [HasV60], AddedComplexity = 50 in { 12750b57cec5SDimitry Andric def: Pat<(rotr I32:$Rs, u5_0ImmPred:$S), (S6_rol_i_r I32:$Rs, (Subi<32> $S))>; 12760b57cec5SDimitry Andric def: Pat<(rotr I64:$Rs, u6_0ImmPred:$S), (S6_rol_i_p I64:$Rs, (Subi<64> $S))>; 12770b57cec5SDimitry Andric} 12780b57cec5SDimitry Andriclet AddedComplexity = 30 in { 12790b57cec5SDimitry Andric def: Pat<(rotr I32:$Rs, u5_0ImmPred:$S), (FShr32i $Rs, $Rs, imm:$S)>; 12800b57cec5SDimitry Andric def: Pat<(rotr I64:$Rs, u6_0ImmPred:$S), (FShr64i $Rs, $Rs, imm:$S)>; 12810b57cec5SDimitry Andric def: Pat<(fshr I32:$Rs, I32:$Rt, u5_0ImmPred:$S), (FShr32i $Rs, $Rt, imm:$S)>; 12820b57cec5SDimitry Andric def: Pat<(fshr I64:$Rs, I64:$Rt, u6_0ImmPred:$S), (FShr64i $Rs, $Rt, imm:$S)>; 12830b57cec5SDimitry Andric} 12840b57cec5SDimitry Andricdef: Pat<(rotr I32:$Rs, I32:$Rt), (FShr32r $Rs, $Rs, $Rt)>; 12850b57cec5SDimitry Andricdef: Pat<(rotr I64:$Rs, I32:$Rt), (FShr64r $Rs, $Rs, $Rt)>; 12860b57cec5SDimitry Andricdef: Pat<(fshr I32:$Rs, I32:$Rt, I32:$Ru), (FShr32r $Rs, $Rt, $Ru)>; 12870b57cec5SDimitry Andricdef: Pat<(fshr I64:$Rs, I64:$Rt, I32:$Ru), (FShr64r $Rs, $Rt, $Ru)>; 12880b57cec5SDimitry Andric 12890b57cec5SDimitry Andric 12900b57cec5SDimitry Andricdef: Pat<(sra (add (sra I32:$Rs, u5_0ImmPred:$u5), 1), (i32 1)), 12910b57cec5SDimitry Andric (S2_asr_i_r_rnd I32:$Rs, imm:$u5)>; 12920b57cec5SDimitry Andricdef: Pat<(sra (add (sra I64:$Rs, u6_0ImmPred:$u6), 1), (i32 1)), 12930b57cec5SDimitry Andric (S2_asr_i_p_rnd I64:$Rs, imm:$u6)>; 12940b57cec5SDimitry Andric 12950b57cec5SDimitry Andric// Prefer S2_addasl_rrri over S2_asl_i_r_acc. 12960b57cec5SDimitry Andriclet AddedComplexity = 120 in 12970b57cec5SDimitry Andricdef: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)), 12980b57cec5SDimitry Andric (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>; 12990b57cec5SDimitry Andric 13000b57cec5SDimitry Andriclet AddedComplexity = 100 in { 13010b57cec5SDimitry Andric def: AccRRI_pat<S2_asr_i_r_acc, Add, Su<Sra>, I32, u5_0ImmPred>; 13020b57cec5SDimitry Andric def: AccRRI_pat<S2_asr_i_r_nac, Sub, Su<Sra>, I32, u5_0ImmPred>; 13030b57cec5SDimitry Andric def: AccRRI_pat<S2_asr_i_r_and, And, Su<Sra>, I32, u5_0ImmPred>; 13040b57cec5SDimitry Andric def: AccRRI_pat<S2_asr_i_r_or, Or, Su<Sra>, I32, u5_0ImmPred>; 13050b57cec5SDimitry Andric 13060b57cec5SDimitry Andric def: AccRRI_pat<S2_asr_i_p_acc, Add, Su<Sra>, I64, u6_0ImmPred>; 13070b57cec5SDimitry Andric def: AccRRI_pat<S2_asr_i_p_nac, Sub, Su<Sra>, I64, u6_0ImmPred>; 13080b57cec5SDimitry Andric def: AccRRI_pat<S2_asr_i_p_and, And, Su<Sra>, I64, u6_0ImmPred>; 13090b57cec5SDimitry Andric def: AccRRI_pat<S2_asr_i_p_or, Or, Su<Sra>, I64, u6_0ImmPred>; 13100b57cec5SDimitry Andric 13110b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_r_acc, Add, Su<Srl>, I32, u5_0ImmPred>; 13120b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_r_nac, Sub, Su<Srl>, I32, u5_0ImmPred>; 13130b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_r_and, And, Su<Srl>, I32, u5_0ImmPred>; 13140b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_r_or, Or, Su<Srl>, I32, u5_0ImmPred>; 13150b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_r_xacc, Xor, Su<Srl>, I32, u5_0ImmPred>; 13160b57cec5SDimitry Andric 13170b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_p_acc, Add, Su<Srl>, I64, u6_0ImmPred>; 13180b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_p_nac, Sub, Su<Srl>, I64, u6_0ImmPred>; 13190b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_p_and, And, Su<Srl>, I64, u6_0ImmPred>; 13200b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_p_or, Or, Su<Srl>, I64, u6_0ImmPred>; 13210b57cec5SDimitry Andric def: AccRRI_pat<S2_lsr_i_p_xacc, Xor, Su<Srl>, I64, u6_0ImmPred>; 13220b57cec5SDimitry Andric 13230b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_r_acc, Add, Su<Shl>, I32, u5_0ImmPred>; 13240b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_r_nac, Sub, Su<Shl>, I32, u5_0ImmPred>; 13250b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_r_and, And, Su<Shl>, I32, u5_0ImmPred>; 13260b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_r_or, Or, Su<Shl>, I32, u5_0ImmPred>; 13270b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_r_xacc, Xor, Su<Shl>, I32, u5_0ImmPred>; 13280b57cec5SDimitry Andric 13290b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_p_acc, Add, Su<Shl>, I64, u6_0ImmPred>; 13300b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_p_nac, Sub, Su<Shl>, I64, u6_0ImmPred>; 13310b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_p_and, And, Su<Shl>, I64, u6_0ImmPred>; 13320b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_p_or, Or, Su<Shl>, I64, u6_0ImmPred>; 13330b57cec5SDimitry Andric def: AccRRI_pat<S2_asl_i_p_xacc, Xor, Su<Shl>, I64, u6_0ImmPred>; 13340b57cec5SDimitry Andric 13350b57cec5SDimitry Andric let Predicates = [HasV60] in { 13360b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_r_acc, Add, Su<Rol>, I32, u5_0ImmPred>; 13370b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_r_nac, Sub, Su<Rol>, I32, u5_0ImmPred>; 13380b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_r_and, And, Su<Rol>, I32, u5_0ImmPred>; 13390b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_r_or, Or, Su<Rol>, I32, u5_0ImmPred>; 13400b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_r_xacc, Xor, Su<Rol>, I32, u5_0ImmPred>; 13410b57cec5SDimitry Andric 13420b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_p_acc, Add, Su<Rol>, I64, u6_0ImmPred>; 13430b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_p_nac, Sub, Su<Rol>, I64, u6_0ImmPred>; 13440b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_p_and, And, Su<Rol>, I64, u6_0ImmPred>; 13450b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_p_or, Or, Su<Rol>, I64, u6_0ImmPred>; 13460b57cec5SDimitry Andric def: AccRRI_pat<S6_rol_i_p_xacc, Xor, Su<Rol>, I64, u6_0ImmPred>; 13470b57cec5SDimitry Andric } 13480b57cec5SDimitry Andric} 13490b57cec5SDimitry Andric 13500b57cec5SDimitry Andriclet AddedComplexity = 100 in { 13510b57cec5SDimitry Andric def: AccRRR_pat<S2_asr_r_r_acc, Add, Su<Sra>, I32, I32, I32>; 13520b57cec5SDimitry Andric def: AccRRR_pat<S2_asr_r_r_nac, Sub, Su<Sra>, I32, I32, I32>; 13530b57cec5SDimitry Andric def: AccRRR_pat<S2_asr_r_r_and, And, Su<Sra>, I32, I32, I32>; 13540b57cec5SDimitry Andric def: AccRRR_pat<S2_asr_r_r_or, Or, Su<Sra>, I32, I32, I32>; 13550b57cec5SDimitry Andric 13560b57cec5SDimitry Andric def: AccRRR_pat<S2_asr_r_p_acc, Add, Su<Sra>, I64, I64, I32>; 13570b57cec5SDimitry Andric def: AccRRR_pat<S2_asr_r_p_nac, Sub, Su<Sra>, I64, I64, I32>; 13580b57cec5SDimitry Andric def: AccRRR_pat<S2_asr_r_p_and, And, Su<Sra>, I64, I64, I32>; 13590b57cec5SDimitry Andric def: AccRRR_pat<S2_asr_r_p_or, Or, Su<Sra>, I64, I64, I32>; 13600b57cec5SDimitry Andric def: AccRRR_pat<S2_asr_r_p_xor, Xor, Su<Sra>, I64, I64, I32>; 13610b57cec5SDimitry Andric 13620b57cec5SDimitry Andric def: AccRRR_pat<S2_lsr_r_r_acc, Add, Su<Srl>, I32, I32, I32>; 13630b57cec5SDimitry Andric def: AccRRR_pat<S2_lsr_r_r_nac, Sub, Su<Srl>, I32, I32, I32>; 13640b57cec5SDimitry Andric def: AccRRR_pat<S2_lsr_r_r_and, And, Su<Srl>, I32, I32, I32>; 13650b57cec5SDimitry Andric def: AccRRR_pat<S2_lsr_r_r_or, Or, Su<Srl>, I32, I32, I32>; 13660b57cec5SDimitry Andric 13670b57cec5SDimitry Andric def: AccRRR_pat<S2_lsr_r_p_acc, Add, Su<Srl>, I64, I64, I32>; 13680b57cec5SDimitry Andric def: AccRRR_pat<S2_lsr_r_p_nac, Sub, Su<Srl>, I64, I64, I32>; 13690b57cec5SDimitry Andric def: AccRRR_pat<S2_lsr_r_p_and, And, Su<Srl>, I64, I64, I32>; 13700b57cec5SDimitry Andric def: AccRRR_pat<S2_lsr_r_p_or, Or, Su<Srl>, I64, I64, I32>; 13710b57cec5SDimitry Andric def: AccRRR_pat<S2_lsr_r_p_xor, Xor, Su<Srl>, I64, I64, I32>; 13720b57cec5SDimitry Andric 13730b57cec5SDimitry Andric def: AccRRR_pat<S2_asl_r_r_acc, Add, Su<Shl>, I32, I32, I32>; 13740b57cec5SDimitry Andric def: AccRRR_pat<S2_asl_r_r_nac, Sub, Su<Shl>, I32, I32, I32>; 13750b57cec5SDimitry Andric def: AccRRR_pat<S2_asl_r_r_and, And, Su<Shl>, I32, I32, I32>; 13760b57cec5SDimitry Andric def: AccRRR_pat<S2_asl_r_r_or, Or, Su<Shl>, I32, I32, I32>; 13770b57cec5SDimitry Andric 13780b57cec5SDimitry Andric def: AccRRR_pat<S2_asl_r_p_acc, Add, Su<Shl>, I64, I64, I32>; 13790b57cec5SDimitry Andric def: AccRRR_pat<S2_asl_r_p_nac, Sub, Su<Shl>, I64, I64, I32>; 13800b57cec5SDimitry Andric def: AccRRR_pat<S2_asl_r_p_and, And, Su<Shl>, I64, I64, I32>; 13810b57cec5SDimitry Andric def: AccRRR_pat<S2_asl_r_p_or, Or, Su<Shl>, I64, I64, I32>; 13820b57cec5SDimitry Andric def: AccRRR_pat<S2_asl_r_p_xor, Xor, Su<Shl>, I64, I64, I32>; 13830b57cec5SDimitry Andric} 13840b57cec5SDimitry Andric 13850b57cec5SDimitry Andric 13860b57cec5SDimitry Andricclass OpshIRI_pat<InstHexagon MI, PatFrag Op, PatFrag ShOp, 13870b57cec5SDimitry Andric PatFrag RegPred, PatFrag ImmPred> 13880b57cec5SDimitry Andric : Pat<(Op anyimm:$u8, (ShOp RegPred:$Rs, ImmPred:$U5)), 13890b57cec5SDimitry Andric (MI anyimm:$u8, RegPred:$Rs, imm:$U5)>; 13900b57cec5SDimitry Andric 13915ffd83dbSDimitry Andriclet AddedComplexity = 200, Predicates = [UseCompound] in { 13920b57cec5SDimitry Andric def: OpshIRI_pat<S4_addi_asl_ri, Add, Su<Shl>, I32, u5_0ImmPred>; 13930b57cec5SDimitry Andric def: OpshIRI_pat<S4_addi_lsr_ri, Add, Su<Srl>, I32, u5_0ImmPred>; 13940b57cec5SDimitry Andric def: OpshIRI_pat<S4_subi_asl_ri, Sub, Su<Shl>, I32, u5_0ImmPred>; 13950b57cec5SDimitry Andric def: OpshIRI_pat<S4_subi_lsr_ri, Sub, Su<Srl>, I32, u5_0ImmPred>; 13960b57cec5SDimitry Andric def: OpshIRI_pat<S4_andi_asl_ri, And, Su<Shl>, I32, u5_0ImmPred>; 13970b57cec5SDimitry Andric def: OpshIRI_pat<S4_andi_lsr_ri, And, Su<Srl>, I32, u5_0ImmPred>; 13980b57cec5SDimitry Andric def: OpshIRI_pat<S4_ori_asl_ri, Or, Su<Shl>, I32, u5_0ImmPred>; 13990b57cec5SDimitry Andric def: OpshIRI_pat<S4_ori_lsr_ri, Or, Su<Srl>, I32, u5_0ImmPred>; 14000b57cec5SDimitry Andric} 14010b57cec5SDimitry Andric 14020b57cec5SDimitry Andric// Prefer this pattern to S2_asl_i_p_or for the special case of joining 14030b57cec5SDimitry Andric// two 32-bit words into a 64-bit word. 14040b57cec5SDimitry Andriclet AddedComplexity = 200 in 14050b57cec5SDimitry Andricdef: Pat<(or (shl (Aext64 I32:$a), (i32 32)), (Zext64 I32:$b)), 14060b57cec5SDimitry Andric (Combinew I32:$a, I32:$b)>; 14070b57cec5SDimitry Andric 14080b57cec5SDimitry Andricdef: Pat<(or (or (or (shl (Zext64 (and I32:$b, (i32 65535))), (i32 16)), 14090b57cec5SDimitry Andric (Zext64 (and I32:$a, (i32 65535)))), 14100b57cec5SDimitry Andric (shl (Aext64 (and I32:$c, (i32 65535))), (i32 32))), 14110b57cec5SDimitry Andric (shl (Aext64 I32:$d), (i32 48))), 14120b57cec5SDimitry Andric (Combinew (A2_combine_ll I32:$d, I32:$c), 14130b57cec5SDimitry Andric (A2_combine_ll I32:$b, I32:$a))>; 14140b57cec5SDimitry Andric 14150b57cec5SDimitry Andriclet AddedComplexity = 200 in { 14160b57cec5SDimitry Andric def: Pat<(or (shl I32:$Rt, (i32 16)), (and I32:$Rs, (i32 65535))), 14170b57cec5SDimitry Andric (A2_combine_ll I32:$Rt, I32:$Rs)>; 14180b57cec5SDimitry Andric def: Pat<(or (shl I32:$Rt, (i32 16)), (srl I32:$Rs, (i32 16))), 14190b57cec5SDimitry Andric (A2_combine_lh I32:$Rt, I32:$Rs)>; 14200b57cec5SDimitry Andric def: Pat<(or (and I32:$Rt, (i32 268431360)), (and I32:$Rs, (i32 65535))), 14210b57cec5SDimitry Andric (A2_combine_hl I32:$Rt, I32:$Rs)>; 14220b57cec5SDimitry Andric def: Pat<(or (and I32:$Rt, (i32 268431360)), (srl I32:$Rs, (i32 16))), 14230b57cec5SDimitry Andric (A2_combine_hh I32:$Rt, I32:$Rs)>; 14240b57cec5SDimitry Andric} 14250b57cec5SDimitry Andric 14260b57cec5SDimitry Andricdef SDTHexagonVShift 14270b57cec5SDimitry Andric : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisVec<0>, SDTCisVT<2, i32>]>; 14280b57cec5SDimitry Andric 14290b57cec5SDimitry Andricdef HexagonVASL: SDNode<"HexagonISD::VASL", SDTHexagonVShift>; 14300b57cec5SDimitry Andricdef HexagonVASR: SDNode<"HexagonISD::VASR", SDTHexagonVShift>; 14310b57cec5SDimitry Andricdef HexagonVLSR: SDNode<"HexagonISD::VLSR", SDTHexagonVShift>; 14320b57cec5SDimitry Andric 1433bdd1243dSDimitry Andric// Funnel shifts with the shift amount module element bit width. 1434bdd1243dSDimitry Andricdef HexagonMFSHL: SDNode<"HexagonISD::MFSHL", SDTIntShiftDOp>; 1435bdd1243dSDimitry Andricdef HexagonMFSHR: SDNode<"HexagonISD::MFSHR", SDTIntShiftDOp>; 1436bdd1243dSDimitry Andric 14370b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asl_i_vw, pf2<HexagonVASL>, v2i32, V2I32, u5_0ImmPred>; 14380b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asl_i_vh, pf2<HexagonVASL>, v4i16, V4I16, u4_0ImmPred>; 14390b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asr_i_vw, pf2<HexagonVASR>, v2i32, V2I32, u5_0ImmPred>; 14400b57cec5SDimitry Andricdef: OpR_RI_pat<S2_asr_i_vh, pf2<HexagonVASR>, v4i16, V4I16, u4_0ImmPred>; 14410b57cec5SDimitry Andricdef: OpR_RI_pat<S2_lsr_i_vw, pf2<HexagonVLSR>, v2i32, V2I32, u5_0ImmPred>; 14420b57cec5SDimitry Andricdef: OpR_RI_pat<S2_lsr_i_vh, pf2<HexagonVLSR>, v4i16, V4I16, u4_0ImmPred>; 14430b57cec5SDimitry Andric 14440b57cec5SDimitry Andricdef: OpR_RR_pat<S2_asl_r_vw, pf2<HexagonVASL>, v2i32, V2I32, I32>; 14450b57cec5SDimitry Andricdef: OpR_RR_pat<S2_asl_r_vh, pf2<HexagonVASL>, v4i16, V4I16, I32>; 14460b57cec5SDimitry Andricdef: OpR_RR_pat<S2_asr_r_vw, pf2<HexagonVASR>, v2i32, V2I32, I32>; 14470b57cec5SDimitry Andricdef: OpR_RR_pat<S2_asr_r_vh, pf2<HexagonVASR>, v4i16, V4I16, I32>; 14480b57cec5SDimitry Andricdef: OpR_RR_pat<S2_lsr_r_vw, pf2<HexagonVLSR>, v2i32, V2I32, I32>; 14490b57cec5SDimitry Andricdef: OpR_RR_pat<S2_lsr_r_vh, pf2<HexagonVLSR>, v4i16, V4I16, I32>; 14500b57cec5SDimitry Andric 1451e8d8bef9SDimitry Andricdef: Pat<(sra V2I32:$b, (v2i32 (splat_vector u5_0ImmPred:$c))), 14520b57cec5SDimitry Andric (S2_asr_i_vw V2I32:$b, imm:$c)>; 1453e8d8bef9SDimitry Andricdef: Pat<(srl V2I32:$b, (v2i32 (splat_vector u5_0ImmPred:$c))), 14540b57cec5SDimitry Andric (S2_lsr_i_vw V2I32:$b, imm:$c)>; 1455e8d8bef9SDimitry Andricdef: Pat<(shl V2I32:$b, (v2i32 (splat_vector u5_0ImmPred:$c))), 14560b57cec5SDimitry Andric (S2_asl_i_vw V2I32:$b, imm:$c)>; 1457e8d8bef9SDimitry Andricdef: Pat<(sra V4I16:$b, (v4i16 (splat_vector u4_0ImmPred:$c))), 14580b57cec5SDimitry Andric (S2_asr_i_vh V4I16:$b, imm:$c)>; 1459e8d8bef9SDimitry Andricdef: Pat<(srl V4I16:$b, (v4i16 (splat_vector u4_0ImmPred:$c))), 14600b57cec5SDimitry Andric (S2_lsr_i_vh V4I16:$b, imm:$c)>; 1461e8d8bef9SDimitry Andricdef: Pat<(shl V4I16:$b, (v4i16 (splat_vector u4_0ImmPred:$c))), 14620b57cec5SDimitry Andric (S2_asl_i_vh V4I16:$b, imm:$c)>; 14630b57cec5SDimitry Andric 14640b57cec5SDimitry Andricdef: Pat<(HexagonVASR V2I16:$Rs, u4_0ImmPred:$S), 14650b57cec5SDimitry Andric (LoReg (S2_asr_i_vh (ToAext64 $Rs), imm:$S))>; 14660b57cec5SDimitry Andricdef: Pat<(HexagonVASL V2I16:$Rs, u4_0ImmPred:$S), 14670b57cec5SDimitry Andric (LoReg (S2_asl_i_vh (ToAext64 $Rs), imm:$S))>; 14680b57cec5SDimitry Andricdef: Pat<(HexagonVLSR V2I16:$Rs, u4_0ImmPred:$S), 14690b57cec5SDimitry Andric (LoReg (S2_lsr_i_vh (ToAext64 $Rs), imm:$S))>; 14700b57cec5SDimitry Andricdef: Pat<(HexagonVASR V2I16:$Rs, I32:$Rt), 14710b57cec5SDimitry Andric (LoReg (S2_asr_i_vh (ToAext64 $Rs), I32:$Rt))>; 14720b57cec5SDimitry Andricdef: Pat<(HexagonVASL V2I16:$Rs, I32:$Rt), 14730b57cec5SDimitry Andric (LoReg (S2_asl_i_vh (ToAext64 $Rs), I32:$Rt))>; 14740b57cec5SDimitry Andricdef: Pat<(HexagonVLSR V2I16:$Rs, I32:$Rt), 14750b57cec5SDimitry Andric (LoReg (S2_lsr_i_vh (ToAext64 $Rs), I32:$Rt))>; 14760b57cec5SDimitry Andric 14770b57cec5SDimitry Andric 14780b57cec5SDimitry Andric// --(9) Arithmetic/bitwise ---------------------------------------------- 14790b57cec5SDimitry Andric// 14800b57cec5SDimitry Andric 14810b57cec5SDimitry Andricdef: Pat<(abs I32:$Rs), (A2_abs I32:$Rs)>; 14820b57cec5SDimitry Andricdef: Pat<(abs I64:$Rs), (A2_absp I64:$Rs)>; 14830b57cec5SDimitry Andricdef: Pat<(not I32:$Rs), (A2_subri -1, I32:$Rs)>; 14840b57cec5SDimitry Andricdef: Pat<(not I64:$Rs), (A2_notp I64:$Rs)>; 14850b57cec5SDimitry Andricdef: Pat<(ineg I64:$Rs), (A2_negp I64:$Rs)>; 14860b57cec5SDimitry Andric 14870b57cec5SDimitry Andricdef: Pat<(fabs F32:$Rs), (S2_clrbit_i F32:$Rs, 31)>; 14880b57cec5SDimitry Andricdef: Pat<(fneg F32:$Rs), (S2_togglebit_i F32:$Rs, 31)>; 14890b57cec5SDimitry Andric 14900b57cec5SDimitry Andricdef: Pat<(fabs F64:$Rs), 14910b57cec5SDimitry Andric (Combinew (S2_clrbit_i (HiReg $Rs), 31), 14920b57cec5SDimitry Andric (i32 (LoReg $Rs)))>; 14930b57cec5SDimitry Andricdef: Pat<(fneg F64:$Rs), 14940b57cec5SDimitry Andric (Combinew (S2_togglebit_i (HiReg $Rs), 31), 14950b57cec5SDimitry Andric (i32 (LoReg $Rs)))>; 14960b57cec5SDimitry Andric 14970b57cec5SDimitry Andricdef: Pat<(add I32:$Rs, anyimm:$s16), (A2_addi I32:$Rs, imm:$s16)>; 14980b57cec5SDimitry Andricdef: Pat<(or I32:$Rs, anyimm:$s10), (A2_orir I32:$Rs, imm:$s10)>; 14990b57cec5SDimitry Andricdef: Pat<(and I32:$Rs, anyimm:$s10), (A2_andir I32:$Rs, imm:$s10)>; 15000b57cec5SDimitry Andricdef: Pat<(sub anyimm:$s10, I32:$Rs), (A2_subri imm:$s10, I32:$Rs)>; 15010b57cec5SDimitry Andric 15020b57cec5SDimitry Andricdef: OpR_RR_pat<A2_add, Add, i32, I32>; 15030b57cec5SDimitry Andricdef: OpR_RR_pat<A2_sub, Sub, i32, I32>; 15040b57cec5SDimitry Andricdef: OpR_RR_pat<A2_and, And, i32, I32>; 15050b57cec5SDimitry Andricdef: OpR_RR_pat<A2_or, Or, i32, I32>; 15060b57cec5SDimitry Andricdef: OpR_RR_pat<A2_xor, Xor, i32, I32>; 15070b57cec5SDimitry Andricdef: OpR_RR_pat<A2_addp, Add, i64, I64>; 15080b57cec5SDimitry Andricdef: OpR_RR_pat<A2_subp, Sub, i64, I64>; 15090b57cec5SDimitry Andricdef: OpR_RR_pat<A2_andp, And, i64, I64>; 15100b57cec5SDimitry Andricdef: OpR_RR_pat<A2_orp, Or, i64, I64>; 15110b57cec5SDimitry Andricdef: OpR_RR_pat<A2_xorp, Xor, i64, I64>; 15120b57cec5SDimitry Andricdef: OpR_RR_pat<A4_andnp, Not2<And>, i64, I64>; 15130b57cec5SDimitry Andricdef: OpR_RR_pat<A4_ornp, Not2<Or>, i64, I64>; 15140b57cec5SDimitry Andric 15150b57cec5SDimitry Andricdef: OpR_RR_pat<A2_svaddh, Add, v2i16, V2I16>; 15160b57cec5SDimitry Andricdef: OpR_RR_pat<A2_svsubh, Sub, v2i16, V2I16>; 15170b57cec5SDimitry Andric 15180b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vaddub, Add, v8i8, V8I8>; 15190b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vaddh, Add, v4i16, V4I16>; 15200b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vaddw, Add, v2i32, V2I32>; 15210b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vsubub, Sub, v8i8, V8I8>; 15220b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vsubh, Sub, v4i16, V4I16>; 15230b57cec5SDimitry Andricdef: OpR_RR_pat<A2_vsubw, Sub, v2i32, V2I32>; 15240b57cec5SDimitry Andric 15250b57cec5SDimitry Andricdef: OpR_RR_pat<A2_and, And, v4i8, V4I8>; 15260b57cec5SDimitry Andricdef: OpR_RR_pat<A2_xor, Xor, v4i8, V4I8>; 15270b57cec5SDimitry Andricdef: OpR_RR_pat<A2_or, Or, v4i8, V4I8>; 15280b57cec5SDimitry Andricdef: OpR_RR_pat<A2_and, And, v2i16, V2I16>; 15290b57cec5SDimitry Andricdef: OpR_RR_pat<A2_xor, Xor, v2i16, V2I16>; 15300b57cec5SDimitry Andricdef: OpR_RR_pat<A2_or, Or, v2i16, V2I16>; 15310b57cec5SDimitry Andricdef: OpR_RR_pat<A2_andp, And, v8i8, V8I8>; 15320b57cec5SDimitry Andricdef: OpR_RR_pat<A2_orp, Or, v8i8, V8I8>; 15330b57cec5SDimitry Andricdef: OpR_RR_pat<A2_xorp, Xor, v8i8, V8I8>; 15340b57cec5SDimitry Andricdef: OpR_RR_pat<A2_andp, And, v4i16, V4I16>; 15350b57cec5SDimitry Andricdef: OpR_RR_pat<A2_orp, Or, v4i16, V4I16>; 15360b57cec5SDimitry Andricdef: OpR_RR_pat<A2_xorp, Xor, v4i16, V4I16>; 15370b57cec5SDimitry Andricdef: OpR_RR_pat<A2_andp, And, v2i32, V2I32>; 15380b57cec5SDimitry Andricdef: OpR_RR_pat<A2_orp, Or, v2i32, V2I32>; 15390b57cec5SDimitry Andricdef: OpR_RR_pat<A2_xorp, Xor, v2i32, V2I32>; 15400b57cec5SDimitry Andric 15410b57cec5SDimitry Andricdef: OpR_RR_pat<M2_mpyi, Mul, i32, I32>; 15420b57cec5SDimitry Andricdef: OpR_RR_pat<M2_mpy_up, pf2<mulhs>, i32, I32>; 15430b57cec5SDimitry Andricdef: OpR_RR_pat<M2_mpyu_up, pf2<mulhu>, i32, I32>; 15440b57cec5SDimitry Andricdef: OpR_RI_pat<M2_mpysip, Mul, i32, I32, u32_0ImmPred>; 15450b57cec5SDimitry Andricdef: OpR_RI_pat<M2_mpysmi, Mul, i32, I32, s32_0ImmPred>; 15460b57cec5SDimitry Andric 15470b57cec5SDimitry Andric// Arithmetic on predicates. 15480b57cec5SDimitry Andricdef: OpR_RR_pat<C2_xor, Add, i1, I1>; 15490b57cec5SDimitry Andricdef: OpR_RR_pat<C2_xor, Add, v2i1, V2I1>; 15500b57cec5SDimitry Andricdef: OpR_RR_pat<C2_xor, Add, v4i1, V4I1>; 15510b57cec5SDimitry Andricdef: OpR_RR_pat<C2_xor, Add, v8i1, V8I1>; 15520b57cec5SDimitry Andricdef: OpR_RR_pat<C2_xor, Sub, i1, I1>; 15530b57cec5SDimitry Andricdef: OpR_RR_pat<C2_xor, Sub, v2i1, V2I1>; 15540b57cec5SDimitry Andricdef: OpR_RR_pat<C2_xor, Sub, v4i1, V4I1>; 15550b57cec5SDimitry Andricdef: OpR_RR_pat<C2_xor, Sub, v8i1, V8I1>; 15560b57cec5SDimitry Andricdef: OpR_RR_pat<C2_and, Mul, i1, I1>; 15570b57cec5SDimitry Andricdef: OpR_RR_pat<C2_and, Mul, v2i1, V2I1>; 15580b57cec5SDimitry Andricdef: OpR_RR_pat<C2_and, Mul, v4i1, V4I1>; 15590b57cec5SDimitry Andricdef: OpR_RR_pat<C2_and, Mul, v8i1, V8I1>; 15600b57cec5SDimitry Andric 15610b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfadd, pf2<fadd>, f32, F32>; 15620b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfsub, pf2<fsub>, f32, F32>; 15630b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfmpy, pf2<fmul>, f32, F32>; 15640b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfmin, pf2<fminnum>, f32, F32>; 15650b57cec5SDimitry Andricdef: OpR_RR_pat<F2_sfmax, pf2<fmaxnum>, f32, F32>; 15660b57cec5SDimitry Andric 15670b57cec5SDimitry Andriclet Predicates = [HasV66] in { 15680b57cec5SDimitry Andric def: OpR_RR_pat<F2_dfadd, pf2<fadd>, f64, F64>; 15690b57cec5SDimitry Andric def: OpR_RR_pat<F2_dfsub, pf2<fsub>, f64, F64>; 15700b57cec5SDimitry Andric} 15710b57cec5SDimitry Andric 15725ffd83dbSDimitry Andricdef DfMpy: OutPatFrag<(ops node:$Rs, node:$Rt), 15735ffd83dbSDimitry Andric (F2_dfmpyhh 15745ffd83dbSDimitry Andric (F2_dfmpylh 15755ffd83dbSDimitry Andric (F2_dfmpylh 15765ffd83dbSDimitry Andric (F2_dfmpyll $Rs, $Rt), 15775ffd83dbSDimitry Andric $Rs, $Rt), 15785ffd83dbSDimitry Andric $Rt, $Rs), 15795ffd83dbSDimitry Andric $Rs, $Rt)>; 15805ffd83dbSDimitry Andric 15815ffd83dbSDimitry Andriclet Predicates = [HasV67,UseUnsafeMath], AddedComplexity = 50 in { 15825ffd83dbSDimitry Andric def: Pat<(fmul F64:$Rs, F64:$Rt), (DfMpy $Rs, $Rt)>; 15835ffd83dbSDimitry Andric} 15845ffd83dbSDimitry Andriclet Predicates = [HasV67] in { 15855ffd83dbSDimitry Andric def: OpR_RR_pat<F2_dfmin, pf2<fminnum>, f64, F64>; 15865ffd83dbSDimitry Andric def: OpR_RR_pat<F2_dfmax, pf2<fmaxnum>, f64, F64>; 15875ffd83dbSDimitry Andric 15885ffd83dbSDimitry Andric def: Pat<(fmul F64:$Rs, F64:$Rt), (DfMpy (F2_dfmpyfix $Rs, $Rt), 15895ffd83dbSDimitry Andric (F2_dfmpyfix $Rt, $Rs))>; 15905ffd83dbSDimitry Andric} 15915ffd83dbSDimitry Andric 15920b57cec5SDimitry Andric// In expressions like a0*b0 + a1*b1 + ..., prefer to generate multiply-add, 15930b57cec5SDimitry Andric// over add-add with individual multiplies as inputs. 15940b57cec5SDimitry Andriclet AddedComplexity = 10 in { 15950b57cec5SDimitry Andric def: AccRRI_pat<M2_macsip, Add, Su<Mul>, I32, u32_0ImmPred>; 15960b57cec5SDimitry Andric def: AccRRI_pat<M2_macsin, Sub, Su<Mul>, I32, u32_0ImmPred>; 15970b57cec5SDimitry Andric def: AccRRR_pat<M2_maci, Add, Su<Mul>, I32, I32, I32>; 15980b57cec5SDimitry Andric let Predicates = [HasV66] in 15990b57cec5SDimitry Andric def: AccRRR_pat<M2_mnaci, Sub, Su<Mul>, I32, I32, I32>; 16000b57cec5SDimitry Andric} 16010b57cec5SDimitry Andric 16020b57cec5SDimitry Andricdef: AccRRI_pat<M2_naccii, Sub, Su<Add>, I32, s32_0ImmPred>; 16030b57cec5SDimitry Andricdef: AccRRI_pat<M2_accii, Add, Su<Add>, I32, s32_0ImmPred>; 16040b57cec5SDimitry Andricdef: AccRRR_pat<M2_acci, Add, Su<Add>, I32, I32, I32>; 16050b57cec5SDimitry Andric 16060b57cec5SDimitry Andric// Mulh for vectors 16070b57cec5SDimitry Andric// 16080b57cec5SDimitry Andricdef: Pat<(v2i32 (mulhu V2I32:$Rss, V2I32:$Rtt)), 16090b57cec5SDimitry Andric (Combinew (M2_mpyu_up (HiReg $Rss), (HiReg $Rtt)), 16100b57cec5SDimitry Andric (M2_mpyu_up (LoReg $Rss), (LoReg $Rtt)))>; 16110b57cec5SDimitry Andric 1612bdd1243dSDimitry Andricdef: Pat<(v2i32 (mulhs V2I32:$Rss, V2I32:$Rtt)), 1613bdd1243dSDimitry Andric (Combinew (M2_mpy_up (HiReg $Rss), (HiReg $Rtt)), 1614bdd1243dSDimitry Andric (M2_mpy_up (LoReg $Rss), (LoReg $Rtt)))>; 16150b57cec5SDimitry Andric 1616bdd1243dSDimitry Andricdef Mulhub4: 1617bdd1243dSDimitry Andric OutPatFrag<(ops node:$Rs, node:$Rt), (S2_vtrunohb (M5_vmpybuu $Rs, $Rt))>; 1618bdd1243dSDimitry Andricdef Mulhub8: 16190b57cec5SDimitry Andric OutPatFrag<(ops node:$Rss, node:$Rtt), 1620bdd1243dSDimitry Andric (Combinew (Mulhub4 (HiReg $Rss), (HiReg $Rtt)), 1621bdd1243dSDimitry Andric (Mulhub4 (LoReg $Rss), (LoReg $Rtt)))>; 16220b57cec5SDimitry Andric 1623bdd1243dSDimitry Andric// (mux (x >= 0), 0, y) 1624bdd1243dSDimitry Andricdef Negbytes8: 1625bdd1243dSDimitry Andric OutPatFrag<(ops node:$Rss, node:$Rtt), 1626bdd1243dSDimitry Andric (C2_vmux (A4_vcmpbgti $Rss, -1), (A2_tfrpi 0), $Rtt)>; 16270b57cec5SDimitry Andric 1628bdd1243dSDimitry Andricdef: Pat<(v4i8 (mulhu V4I8:$Rs, V4I8:$Rt)), (Mulhub4 $Rs, $Rt)>; 1629bdd1243dSDimitry Andricdef: Pat<(v8i8 (mulhu V8I8:$Rss, V8I8:$Rtt)), (Mulhub8 $Rss, $Rtt)>; 16300b57cec5SDimitry Andric 1631bdd1243dSDimitry Andric// (Mulhs x, y) = (Mulhu x, y) - (x < 0 ? y : 0) - (y < 0 ? x : 0) 1632bdd1243dSDimitry Andricdef Mulhsb8: 1633bdd1243dSDimitry Andric OutPatFrag<(ops node:$Rss, node:$Rtt), 1634bdd1243dSDimitry Andric (A2_vsubub (Mulhub8 $Rss, $Rtt), 1635bdd1243dSDimitry Andric (A2_vaddub (Negbytes8 $Rss, $Rtt), 1636bdd1243dSDimitry Andric (Negbytes8 $Rtt, $Rss)))>; 16370b57cec5SDimitry Andric 1638bdd1243dSDimitry Andricdef: Pat<(v4i8 (mulhs V4I8:$Rs, V4I8:$Rt)), 1639bdd1243dSDimitry Andric (LoReg (Mulhsb8 (v8i8 (ToAext64 $Rs)), (v8i8 (ToAext64 $Rt))))>; 1640bdd1243dSDimitry Andricdef: Pat<(v8i8 (mulhs V8I8:$Rss, V8I8:$Rtt)), (Mulhsb8 $Rss, $Rtt)>; 1641bdd1243dSDimitry Andric 1642bdd1243dSDimitry Andric// v2i16 *s v2i16 -> v2i32 1643bdd1243dSDimitry Andricdef Muli16: 16440b57cec5SDimitry Andric OutPatFrag<(ops node:$Rs, node:$Rt), (M2_vmpy2s_s0 $Rs, $Rt)>; 16450b57cec5SDimitry Andric 1646bdd1243dSDimitry Andricdef Mulhsh2: 1647bdd1243dSDimitry Andric OutPatFrag<(ops node:$Rs, node:$Rt), 1648bdd1243dSDimitry Andric (A2_combine_hh (HiReg (Muli16 $Rs, $Rt)), 1649bdd1243dSDimitry Andric (LoReg (Muli16 $Rs, $Rt)))>; 1650bdd1243dSDimitry Andricdef Mulhsh4: 16510b57cec5SDimitry Andric OutPatFrag<(ops node:$Rss, node:$Rtt), 1652bdd1243dSDimitry Andric (Combinew (Mulhsh2 (HiReg $Rss), (HiReg $Rtt)), 1653bdd1243dSDimitry Andric (Mulhsh2 (LoReg $Rss), (LoReg $Rtt)))>; 16540b57cec5SDimitry Andric 1655bdd1243dSDimitry Andricdef: Pat<(v2i16 (mulhs V2I16:$Rs, V2I16:$Rt)), (Mulhsh2 $Rs, $Rt)>; 1656bdd1243dSDimitry Andricdef: Pat<(v4i16 (mulhs V4I16:$Rss, V4I16:$Rtt)), (Mulhsh4 $Rss, $Rtt)>; 1657bdd1243dSDimitry Andric 1658bdd1243dSDimitry Andricdef: Pat<(v2i16 (mulhu V2I16:$Rs, V2I16:$Rt)), 1659bdd1243dSDimitry Andric (A2_svaddh 1660bdd1243dSDimitry Andric (Mulhsh2 $Rs, $Rt), 1661bdd1243dSDimitry Andric (A2_svaddh (LoReg (A2_andp (Combinew $Rt, $Rs), 1662bdd1243dSDimitry Andric (S2_asr_i_vh (Combinew $Rs, $Rt), 15))), 1663bdd1243dSDimitry Andric (HiReg (A2_andp (Combinew $Rt, $Rs), 1664bdd1243dSDimitry Andric (S2_asr_i_vh (Combinew $Rs, $Rt), 15)))))>; 16650b57cec5SDimitry Andric 16660b57cec5SDimitry Andricdef: Pat<(v4i16 (mulhu V4I16:$Rss, V4I16:$Rtt)), 16670b57cec5SDimitry Andric (A2_vaddh 1668bdd1243dSDimitry Andric (Mulhsh4 $Rss, $Rtt), 16690b57cec5SDimitry Andric (A2_vaddh (A2_andp V4I16:$Rss, (S2_asr_i_vh $Rtt, 15)), 16700b57cec5SDimitry Andric (A2_andp V4I16:$Rtt, (S2_asr_i_vh $Rss, 15))))>; 16710b57cec5SDimitry Andric 16720b57cec5SDimitry Andric 16730b57cec5SDimitry Andricdef: Pat<(ineg (mul I32:$Rs, u8_0ImmPred:$u8)), 16740b57cec5SDimitry Andric (M2_mpysin IntRegs:$Rs, imm:$u8)>; 16750b57cec5SDimitry Andric 16760b57cec5SDimitry Andricdef n8_0ImmPred: PatLeaf<(i32 imm), [{ 16770b57cec5SDimitry Andric int64_t V = N->getSExtValue(); 16780b57cec5SDimitry Andric return -255 <= V && V <= 0; 16790b57cec5SDimitry Andric}]>; 16800b57cec5SDimitry Andric 16810b57cec5SDimitry Andric// Change the sign of the immediate for Rd=-mpyi(Rs,#u8) 16820b57cec5SDimitry Andricdef: Pat<(mul I32:$Rs, n8_0ImmPred:$n8), 16830b57cec5SDimitry Andric (M2_mpysin I32:$Rs, (NegImm8 imm:$n8))>; 16840b57cec5SDimitry Andric 16850b57cec5SDimitry Andricdef: Pat<(add Sext64:$Rs, I64:$Rt), 16860b57cec5SDimitry Andric (A2_addsp (LoReg Sext64:$Rs), I64:$Rt)>; 16870b57cec5SDimitry Andric 16880b57cec5SDimitry Andricdef: AccRRR_pat<M4_and_and, And, Su_ni1<And>, I32, I32, I32>; 16890b57cec5SDimitry Andricdef: AccRRR_pat<M4_and_or, And, Su_ni1<Or>, I32, I32, I32>; 16900b57cec5SDimitry Andricdef: AccRRR_pat<M4_and_xor, And, Su<Xor>, I32, I32, I32>; 16910b57cec5SDimitry Andricdef: AccRRR_pat<M4_or_and, Or, Su_ni1<And>, I32, I32, I32>; 16920b57cec5SDimitry Andricdef: AccRRR_pat<M4_or_or, Or, Su_ni1<Or>, I32, I32, I32>; 16930b57cec5SDimitry Andricdef: AccRRR_pat<M4_or_xor, Or, Su<Xor>, I32, I32, I32>; 16940b57cec5SDimitry Andricdef: AccRRR_pat<M4_xor_and, Xor, Su_ni1<And>, I32, I32, I32>; 16950b57cec5SDimitry Andricdef: AccRRR_pat<M4_xor_or, Xor, Su_ni1<Or>, I32, I32, I32>; 16960b57cec5SDimitry Andricdef: AccRRR_pat<M2_xor_xacc, Xor, Su<Xor>, I32, I32, I32>; 16970b57cec5SDimitry Andricdef: AccRRR_pat<M4_xor_xacc, Xor, Su<Xor>, I64, I64, I64>; 16980b57cec5SDimitry Andric 16990b57cec5SDimitry Andric// For dags like (or (and (not _), _), (shl _, _)) where the "or" with 17000b57cec5SDimitry Andric// one argument matches the patterns below, and with the other argument 17010b57cec5SDimitry Andric// matches S2_asl_r_r_or, etc, prefer the patterns below. 17020b57cec5SDimitry Andriclet AddedComplexity = 110 in { // greater than S2_asl_r_r_and/or/xor. 17030b57cec5SDimitry Andric def: AccRRR_pat<M4_and_andn, And, Su<Not2<And>>, I32, I32, I32>; 17040b57cec5SDimitry Andric def: AccRRR_pat<M4_or_andn, Or, Su<Not2<And>>, I32, I32, I32>; 17050b57cec5SDimitry Andric def: AccRRR_pat<M4_xor_andn, Xor, Su<Not2<And>>, I32, I32, I32>; 17060b57cec5SDimitry Andric} 17070b57cec5SDimitry Andric 17080b57cec5SDimitry Andric// S4_addaddi and S4_subaddi don't have tied operands, so give them 17090b57cec5SDimitry Andric// a bit of preference. 17105ffd83dbSDimitry Andriclet AddedComplexity = 30, Predicates = [UseCompound] in { 17110b57cec5SDimitry Andric def: Pat<(add I32:$Rs, (Su<Add> I32:$Ru, anyimm:$s6)), 17120b57cec5SDimitry Andric (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>; 17130b57cec5SDimitry Andric def: Pat<(add anyimm:$s6, (Su<Add> I32:$Rs, I32:$Ru)), 17140b57cec5SDimitry Andric (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>; 17150b57cec5SDimitry Andric def: Pat<(add I32:$Rs, (Su<Sub> anyimm:$s6, I32:$Ru)), 17160b57cec5SDimitry Andric (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>; 17170b57cec5SDimitry Andric def: Pat<(sub (Su<Add> I32:$Rs, anyimm:$s6), I32:$Ru), 17180b57cec5SDimitry Andric (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>; 17190b57cec5SDimitry Andric def: Pat<(add (Su<Sub> I32:$Rs, I32:$Ru), anyimm:$s6), 17200b57cec5SDimitry Andric (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>; 17210b57cec5SDimitry Andric} 17220b57cec5SDimitry Andric 17235ffd83dbSDimitry Andriclet Predicates = [UseCompound] in 17240b57cec5SDimitry Andricdef: Pat<(or I32:$Ru, (Su<And> I32:$Rx, anyimm:$s10)), 17250b57cec5SDimitry Andric (S4_or_andix IntRegs:$Ru, IntRegs:$Rx, imm:$s10)>; 17265ffd83dbSDimitry Andric 17270b57cec5SDimitry Andricdef: Pat<(or I32:$Rx, (Su<And> I32:$Rs, anyimm:$s10)), 17280b57cec5SDimitry Andric (S4_or_andi IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>; 17290b57cec5SDimitry Andricdef: Pat<(or I32:$Rx, (Su<Or> I32:$Rs, anyimm:$s10)), 17300b57cec5SDimitry Andric (S4_or_ori IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>; 17310b57cec5SDimitry Andric 17320b57cec5SDimitry Andric 17330b57cec5SDimitry Andricdef: Pat<(i32 (trunc (sra (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))), 17340b57cec5SDimitry Andric (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>; 17350b57cec5SDimitry Andricdef: Pat<(i32 (trunc (srl (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))), 17360b57cec5SDimitry Andric (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>; 17370b57cec5SDimitry Andric 17380b57cec5SDimitry Andricdef: Pat<(mul (Zext64 I32:$Rs), (Zext64 I32:$Rt)), 17390b57cec5SDimitry Andric (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>; 17400b57cec5SDimitry Andricdef: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)), 17410b57cec5SDimitry Andric (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>; 17420b57cec5SDimitry Andricdef: Pat<(mul Sext64:$Rs, Sext64:$Rt), 17430b57cec5SDimitry Andric (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>; 17440b57cec5SDimitry Andric 17450b57cec5SDimitry Andricdef: Pat<(add I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)), 17460b57cec5SDimitry Andric (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>; 17470b57cec5SDimitry Andricdef: Pat<(sub I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)), 17480b57cec5SDimitry Andric (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>; 17490b57cec5SDimitry Andricdef: Pat<(add I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))), 17500b57cec5SDimitry Andric (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>; 17510b57cec5SDimitry Andricdef: Pat<(add I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))), 17520b57cec5SDimitry Andric (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>; 17530b57cec5SDimitry Andricdef: Pat<(sub I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))), 17540b57cec5SDimitry Andric (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>; 17550b57cec5SDimitry Andricdef: Pat<(sub I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))), 17560b57cec5SDimitry Andric (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>; 17570b57cec5SDimitry Andric 17580b57cec5SDimitry Andric// Add halfword. 17590b57cec5SDimitry Andricdef: Pat<(sext_inreg (add I32:$Rt, I32:$Rs), i16), 17600b57cec5SDimitry Andric (A2_addh_l16_ll I32:$Rt, I32:$Rs)>; 17610b57cec5SDimitry Andricdef: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)), 17620b57cec5SDimitry Andric (A2_addh_l16_hl I32:$Rt, I32:$Rs)>; 17630b57cec5SDimitry Andricdef: Pat<(shl (add I32:$Rt, I32:$Rs), (i32 16)), 17640b57cec5SDimitry Andric (A2_addh_h16_ll I32:$Rt, I32:$Rs)>; 17650b57cec5SDimitry Andric 17660b57cec5SDimitry Andric// Subtract halfword. 17670b57cec5SDimitry Andricdef: Pat<(sext_inreg (sub I32:$Rt, I32:$Rs), i16), 17680b57cec5SDimitry Andric (A2_subh_l16_ll I32:$Rt, I32:$Rs)>; 17690b57cec5SDimitry Andricdef: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)), 17700b57cec5SDimitry Andric (A2_addh_l16_hl I32:$Rt, I32:$Rs)>; 17710b57cec5SDimitry Andricdef: Pat<(shl (sub I32:$Rt, I32:$Rs), (i32 16)), 17720b57cec5SDimitry Andric (A2_subh_h16_ll I32:$Rt, I32:$Rs)>; 17730b57cec5SDimitry Andric 17740b57cec5SDimitry Andricdef: Pat<(mul I64:$Rss, I64:$Rtt), 17750b57cec5SDimitry Andric (Combinew 17760b57cec5SDimitry Andric (M2_maci (M2_maci (HiReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))), 17770b57cec5SDimitry Andric (LoReg $Rss), 17780b57cec5SDimitry Andric (HiReg $Rtt)), 17790b57cec5SDimitry Andric (LoReg $Rtt), 17800b57cec5SDimitry Andric (HiReg $Rss)), 17810b57cec5SDimitry Andric (i32 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)))))>; 17820b57cec5SDimitry Andric 17830b57cec5SDimitry Andricdef MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt), 17840b57cec5SDimitry Andric (A2_addp 17850b57cec5SDimitry Andric (M2_dpmpyuu_acc_s0 17860b57cec5SDimitry Andric (S2_lsr_i_p 17870b57cec5SDimitry Andric (A2_addp 17880b57cec5SDimitry Andric (M2_dpmpyuu_acc_s0 17890b57cec5SDimitry Andric (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32), 17900b57cec5SDimitry Andric (HiReg $Rss), 17910b57cec5SDimitry Andric (LoReg $Rtt)), 17920b57cec5SDimitry Andric (A4_combineir 0, (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))), 17930b57cec5SDimitry Andric 32), 17940b57cec5SDimitry Andric (HiReg $Rss), 17950b57cec5SDimitry Andric (HiReg $Rtt)), 17960b57cec5SDimitry Andric (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>; 17970b57cec5SDimitry Andric 17980b57cec5SDimitry Andric// Multiply 64-bit unsigned and use upper result. 17990b57cec5SDimitry Andricdef : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>; 18000b57cec5SDimitry Andric 18010b57cec5SDimitry Andric// Multiply 64-bit signed and use upper result. 18020b57cec5SDimitry Andric// 18030b57cec5SDimitry Andric// For two signed 64-bit integers A and B, let A' and B' denote A and B 18040b57cec5SDimitry Andric// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the 18050b57cec5SDimitry Andric// sign bit of A (and identically for B). With this notation, the signed 18060b57cec5SDimitry Andric// product A*B can be written as: 18070b57cec5SDimitry Andric// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B') 18080b57cec5SDimitry Andric// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B' 18090b57cec5SDimitry Andric// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A'] 18100b57cec5SDimitry Andric// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A'] 18110b57cec5SDimitry Andric 18120b57cec5SDimitry Andric// Clear the sign bit in a 64-bit register. 18130b57cec5SDimitry Andricdef ClearSign : OutPatFrag<(ops node:$Rss), 18140b57cec5SDimitry Andric (Combinew (S2_clrbit_i (HiReg $Rss), 31), (i32 (LoReg $Rss)))>; 18150b57cec5SDimitry Andric 18160b57cec5SDimitry Andricdef : Pat <(mulhs I64:$Rss, I64:$Rtt), 18170b57cec5SDimitry Andric (A2_subp 18180b57cec5SDimitry Andric (MulHU $Rss, $Rtt), 18190b57cec5SDimitry Andric (A2_addp 18200b57cec5SDimitry Andric (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)), 18210b57cec5SDimitry Andric (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>; 18220b57cec5SDimitry Andric 18230b57cec5SDimitry Andric// Prefer these instructions over M2_macsip/M2_macsin: the macsi* instructions 18240b57cec5SDimitry Andric// will put the immediate addend into a register, while these instructions will 18250b57cec5SDimitry Andric// use it directly. Such a construct does not appear in the middle of a gep, 18260b57cec5SDimitry Andric// where M2_macsip would be preferable. 18275ffd83dbSDimitry Andriclet AddedComplexity = 20, Predicates = [UseCompound] in { 18280b57cec5SDimitry Andric def: Pat<(add (Su<Mul> I32:$Rs, u6_0ImmPred:$U6), anyimm:$u6), 18290b57cec5SDimitry Andric (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>; 18300b57cec5SDimitry Andric def: Pat<(add (Su<Mul> I32:$Rs, I32:$Rt), anyimm:$u6), 18310b57cec5SDimitry Andric (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>; 18320b57cec5SDimitry Andric} 18330b57cec5SDimitry Andric 18340b57cec5SDimitry Andric// Keep these instructions less preferable to M2_macsip/M2_macsin. 18355ffd83dbSDimitry Andriclet Predicates = [UseCompound] in { 18360b57cec5SDimitry Andric def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, u6_2ImmPred:$u6_2)), 18370b57cec5SDimitry Andric (M4_mpyri_addr_u2 IntRegs:$Ru, imm:$u6_2, IntRegs:$Rs)>; 18380b57cec5SDimitry Andric def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, anyimm:$u6)), 18390b57cec5SDimitry Andric (M4_mpyri_addr IntRegs:$Ru, IntRegs:$Rs, imm:$u6)>; 18400b57cec5SDimitry Andric def: Pat<(add I32:$Ru, (Su<Mul> I32:$Ry, I32:$Rs)), 18410b57cec5SDimitry Andric (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$Ry, IntRegs:$Rs)>; 18425ffd83dbSDimitry Andric} 18430b57cec5SDimitry Andric 18440b57cec5SDimitry Andricdef: Pat<(fma F32:$Rs, F32:$Rt, F32:$Rx), 18450b57cec5SDimitry Andric (F2_sffma F32:$Rx, F32:$Rs, F32:$Rt)>; 18460b57cec5SDimitry Andricdef: Pat<(fma (fneg F32:$Rs), F32:$Rt, F32:$Rx), 18470b57cec5SDimitry Andric (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>; 18480b57cec5SDimitry Andric 18490b57cec5SDimitry Andricdef: Pat<(mul V2I32:$Rs, V2I32:$Rt), 18500b57cec5SDimitry Andric (PS_vmulw V2I32:$Rs, V2I32:$Rt)>; 18510b57cec5SDimitry Andricdef: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)), 18520b57cec5SDimitry Andric (PS_vmulw_acc V2I32:$Rx, V2I32:$Rs, V2I32:$Rt)>; 18530b57cec5SDimitry Andric 18540b57cec5SDimitry Andric// Add/subtract two v4i8: Hexagon does not have an insn for this one, so 18550b57cec5SDimitry Andric// we use the double add v8i8, and use only the low part of the result. 18560b57cec5SDimitry Andricdef: Pat<(add V4I8:$Rs, V4I8:$Rt), 18570b57cec5SDimitry Andric (LoReg (A2_vaddub (ToAext64 $Rs), (ToAext64 $Rt)))>; 18580b57cec5SDimitry Andricdef: Pat<(sub V4I8:$Rs, V4I8:$Rt), 18590b57cec5SDimitry Andric (LoReg (A2_vsubub (ToAext64 $Rs), (ToAext64 $Rt)))>; 18600b57cec5SDimitry Andric 18610b57cec5SDimitry Andric// Use M2_vmpy2s_s0 for half-word vector multiply. It multiplies two 18620b57cec5SDimitry Andric// half-words, and saturates the result to a 32-bit value, except the 18630b57cec5SDimitry Andric// saturation never happens (it can only occur with scaling). 18640b57cec5SDimitry Andricdef: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)), 1865bdd1243dSDimitry Andric (LoReg (S2_vtrunewh (IMPLICIT_DEF), 18660b57cec5SDimitry Andric (M2_vmpy2s_s0 V2I16:$Rs, V2I16:$Rt)))>; 18670b57cec5SDimitry Andricdef: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)), 18680b57cec5SDimitry Andric (S2_vtrunewh (M2_vmpy2s_s0 (HiReg $Rs), (HiReg $Rt)), 18690b57cec5SDimitry Andric (M2_vmpy2s_s0 (LoReg $Rs), (LoReg $Rt)))>; 18700b57cec5SDimitry Andric 18710b57cec5SDimitry Andric// Multiplies two v4i8 vectors. 18720b57cec5SDimitry Andricdef: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)), 18730b57cec5SDimitry Andric (S2_vtrunehb (M5_vmpybuu V4I8:$Rs, V4I8:$Rt))>; 18740b57cec5SDimitry Andric 18750b57cec5SDimitry Andric// Multiplies two v8i8 vectors. 18760b57cec5SDimitry Andricdef: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)), 18770b57cec5SDimitry Andric (Combinew (S2_vtrunehb (M5_vmpybuu (HiReg $Rs), (HiReg $Rt))), 18780b57cec5SDimitry Andric (S2_vtrunehb (M5_vmpybuu (LoReg $Rs), (LoReg $Rt))))>; 18790b57cec5SDimitry Andric 18800b57cec5SDimitry Andric 18810b57cec5SDimitry Andric// --(10) Bit ------------------------------------------------------------ 18820b57cec5SDimitry Andric// 18830b57cec5SDimitry Andric 18840b57cec5SDimitry Andric// Count leading zeros. 18858bcb0991SDimitry Andricdef: Pat<(i32 (ctlz I32:$Rs)), (S2_cl0 I32:$Rs)>; 18860b57cec5SDimitry Andricdef: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>; 18870b57cec5SDimitry Andric 18880b57cec5SDimitry Andric// Count trailing zeros. 18898bcb0991SDimitry Andricdef: Pat<(i32 (cttz I32:$Rs)), (S2_ct0 I32:$Rs)>; 18900b57cec5SDimitry Andricdef: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>; 18910b57cec5SDimitry Andric 18920b57cec5SDimitry Andric// Count leading ones. 18938bcb0991SDimitry Andricdef: Pat<(i32 (ctlz (not I32:$Rs))), (S2_cl1 I32:$Rs)>; 18940b57cec5SDimitry Andricdef: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>; 18950b57cec5SDimitry Andric 18960b57cec5SDimitry Andric// Count trailing ones. 18978bcb0991SDimitry Andricdef: Pat<(i32 (cttz (not I32:$Rs))), (S2_ct1 I32:$Rs)>; 18980b57cec5SDimitry Andricdef: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>; 18990b57cec5SDimitry Andric 19000b57cec5SDimitry Andric// Define leading/trailing patterns that require zero-extensions to 64 bits. 19010b57cec5SDimitry Andricdef: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>; 19020b57cec5SDimitry Andricdef: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>; 19030b57cec5SDimitry Andricdef: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>; 19040b57cec5SDimitry Andricdef: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>; 19050b57cec5SDimitry Andric 19060b57cec5SDimitry Andricdef: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>; 19070b57cec5SDimitry Andricdef: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>; 19080b57cec5SDimitry Andric 19090b57cec5SDimitry Andricdef: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>; 19100b57cec5SDimitry Andricdef: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>; 19110b57cec5SDimitry Andric 19122efbaac7SDimitry Andricdef: Pat<(bitreverse V4I8:$Rs), (A2_swiz (S2_brev $Rs))>; 19132efbaac7SDimitry Andricdef: Pat<(bitreverse V8I8:$Rs), (Combinew (A2_swiz (LoReg (S2_brevp $Rs))), 19142efbaac7SDimitry Andric (A2_swiz (HiReg (S2_brevp $Rs))))>; 19152efbaac7SDimitry Andricdef: Pat<(bitreverse V2I16:$Rs), (A2_combine_lh (S2_brev $Rs), 19162efbaac7SDimitry Andric (S2_brev $Rs))>; 19172efbaac7SDimitry Andricdef: Pat<(bitreverse V4I16:$Rs), 19182efbaac7SDimitry Andric (Combinew (A2_combine_lh (LoReg (S2_brevp $Rs)), 19192efbaac7SDimitry Andric (LoReg (S2_brevp $Rs))), 19202efbaac7SDimitry Andric (A2_combine_lh (HiReg (S2_brevp $Rs)), 19212efbaac7SDimitry Andric (HiReg (S2_brevp $Rs))))>; 19222efbaac7SDimitry Andricdef: Pat<(bitreverse V2I32:$Rs), 19232efbaac7SDimitry Andric (Combinew (i32 (LoReg (S2_brevp $Rs))), 19242efbaac7SDimitry Andric (i32 (HiReg (S2_brevp $Rs))))>; 19252efbaac7SDimitry Andric 19260b57cec5SDimitry Andriclet AddedComplexity = 20 in { // Complexity greater than and/or/xor 19270b57cec5SDimitry Andric def: Pat<(and I32:$Rs, IsNPow2_32:$V), 19280b57cec5SDimitry Andric (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>; 19290b57cec5SDimitry Andric def: Pat<(or I32:$Rs, IsPow2_32:$V), 19300b57cec5SDimitry Andric (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>; 19310b57cec5SDimitry Andric def: Pat<(xor I32:$Rs, IsPow2_32:$V), 19320b57cec5SDimitry Andric (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>; 19330b57cec5SDimitry Andric 19340b57cec5SDimitry Andric def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))), 19350b57cec5SDimitry Andric (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>; 19360b57cec5SDimitry Andric def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)), 19370b57cec5SDimitry Andric (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>; 19380b57cec5SDimitry Andric def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)), 19390b57cec5SDimitry Andric (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>; 19400b57cec5SDimitry Andric} 19410b57cec5SDimitry Andric 19420b57cec5SDimitry Andric// Clr/set/toggle bit for 64-bit values with immediate bit index. 19430b57cec5SDimitry Andriclet AddedComplexity = 20 in { // Complexity greater than and/or/xor 19440b57cec5SDimitry Andric def: Pat<(and I64:$Rss, IsNPow2_64L:$V), 19450b57cec5SDimitry Andric (Combinew (i32 (HiReg $Rss)), 19460b57cec5SDimitry Andric (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)))>; 19470b57cec5SDimitry Andric def: Pat<(and I64:$Rss, IsNPow2_64H:$V), 19480b57cec5SDimitry Andric (Combinew (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))), 19490b57cec5SDimitry Andric (i32 (LoReg $Rss)))>; 19500b57cec5SDimitry Andric 19510b57cec5SDimitry Andric def: Pat<(or I64:$Rss, IsPow2_64L:$V), 19520b57cec5SDimitry Andric (Combinew (i32 (HiReg $Rss)), 19530b57cec5SDimitry Andric (S2_setbit_i (LoReg $Rss), (Log2_64 $V)))>; 19540b57cec5SDimitry Andric def: Pat<(or I64:$Rss, IsPow2_64H:$V), 19550b57cec5SDimitry Andric (Combinew (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))), 19560b57cec5SDimitry Andric (i32 (LoReg $Rss)))>; 19570b57cec5SDimitry Andric 19580b57cec5SDimitry Andric def: Pat<(xor I64:$Rss, IsPow2_64L:$V), 19590b57cec5SDimitry Andric (Combinew (i32 (HiReg $Rss)), 19600b57cec5SDimitry Andric (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)))>; 19610b57cec5SDimitry Andric def: Pat<(xor I64:$Rss, IsPow2_64H:$V), 19620b57cec5SDimitry Andric (Combinew (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))), 19630b57cec5SDimitry Andric (i32 (LoReg $Rss)))>; 19640b57cec5SDimitry Andric} 19650b57cec5SDimitry Andric 19668bcb0991SDimitry Andric 19670b57cec5SDimitry Andriclet AddedComplexity = 20 in { // Complexity greater than cmp reg-imm. 19680b57cec5SDimitry Andric def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)), 19690b57cec5SDimitry Andric (S2_tstbit_i IntRegs:$Rs, imm:$u5)>; 19700b57cec5SDimitry Andric def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)), 19710b57cec5SDimitry Andric (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>; 19720b57cec5SDimitry Andric def: Pat<(i1 (trunc I32:$Rs)), 19730b57cec5SDimitry Andric (S2_tstbit_i IntRegs:$Rs, 0)>; 19740b57cec5SDimitry Andric def: Pat<(i1 (trunc I64:$Rs)), 19750b57cec5SDimitry Andric (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>; 19760b57cec5SDimitry Andric} 19770b57cec5SDimitry Andric 19788bcb0991SDimitry Andricdef: Pat<(and (srl I32:$Rs, u5_0ImmPred:$u5), 1), 19798bcb0991SDimitry Andric (I1toI32 (S2_tstbit_i I32:$Rs, imm:$u5))>; 19808bcb0991SDimitry Andricdef: Pat<(and (srl I64:$Rss, IsULE<32,31>:$u6), 1), 19818bcb0991SDimitry Andric (ToZext64 (I1toI32 (S2_tstbit_i (LoReg $Rss), imm:$u6)))>; 19828bcb0991SDimitry Andricdef: Pat<(and (srl I64:$Rss, IsUGT<32,31>:$u6), 1), 19838bcb0991SDimitry Andric (ToZext64 (I1toI32 (S2_tstbit_i (HiReg $Rss), (UDEC32 $u6))))>; 19848bcb0991SDimitry Andric 19858bcb0991SDimitry Andricdef: Pat<(and (not (srl I32:$Rs, u5_0ImmPred:$u5)), 1), 19868bcb0991SDimitry Andric (I1toI32 (S4_ntstbit_i I32:$Rs, imm:$u5))>; 19878bcb0991SDimitry Andricdef: Pat<(and (not (srl I64:$Rss, IsULE<32,31>:$u6)), 1), 19888bcb0991SDimitry Andric (ToZext64 (I1toI32 (S4_ntstbit_i (LoReg $Rss), imm:$u6)))>; 19898bcb0991SDimitry Andricdef: Pat<(and (not (srl I64:$Rss, IsUGT<32,31>:$u6)), 1), 19908bcb0991SDimitry Andric (ToZext64 (I1toI32 (S4_ntstbit_i (HiReg $Rss), (UDEC32 $u6))))>; 19918bcb0991SDimitry Andric 19920b57cec5SDimitry Andriclet AddedComplexity = 20 in { // Complexity greater than compare reg-imm. 19930b57cec5SDimitry Andric def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)), 19940b57cec5SDimitry Andric (C2_bitsclri IntRegs:$Rs, imm:$u6)>; 19950b57cec5SDimitry Andric def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)), 19960b57cec5SDimitry Andric (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>; 19970b57cec5SDimitry Andric} 19980b57cec5SDimitry Andric 19990b57cec5SDimitry Andriclet AddedComplexity = 10 in // Complexity greater than compare reg-reg. 20000b57cec5SDimitry Andricdef: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)), 20010b57cec5SDimitry Andric (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>; 20020b57cec5SDimitry Andric 20030b57cec5SDimitry Andricdef SDTTestBit: 20040b57cec5SDimitry Andric SDTypeProfile<1, 2, [SDTCisVT<0, i1>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>; 20050b57cec5SDimitry Andricdef HexagonTSTBIT: SDNode<"HexagonISD::TSTBIT", SDTTestBit>; 20060b57cec5SDimitry Andric 20070b57cec5SDimitry Andricdef: Pat<(HexagonTSTBIT I32:$Rs, u5_0ImmPred:$u5), 20080b57cec5SDimitry Andric (S2_tstbit_i I32:$Rs, imm:$u5)>; 20090b57cec5SDimitry Andricdef: Pat<(HexagonTSTBIT I32:$Rs, I32:$Rt), 20100b57cec5SDimitry Andric (S2_tstbit_r I32:$Rs, I32:$Rt)>; 20110b57cec5SDimitry Andric 20120b57cec5SDimitry Andric// Add extra complexity to prefer these instructions over bitsset/bitsclr. 20130b57cec5SDimitry Andric// The reason is that tstbit/ntstbit can be folded into a compound instruction: 20140b57cec5SDimitry Andric// if ([!]tstbit(...)) jump ... 20158bcb0991SDimitry Andriclet AddedComplexity = 20 in { // Complexity greater than cmp reg-imm. 20168bcb0991SDimitry Andric def: Pat<(i1 (seteq (and I32:$Rs, IsPow2_32:$u5), 0)), 20170b57cec5SDimitry Andric (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>; 20188bcb0991SDimitry Andric def: Pat<(i1 (setne (and I32:$Rs, IsPow2_32:$u5), 0)), 20198bcb0991SDimitry Andric (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>; 20208bcb0991SDimitry Andric def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)), 20218bcb0991SDimitry Andric (S4_ntstbit_r I32:$Rs, I32:$Rt)>; 20228bcb0991SDimitry Andric def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)), 20238bcb0991SDimitry Andric (S2_tstbit_r I32:$Rs, I32:$Rt)>; 20248bcb0991SDimitry Andric} 20258bcb0991SDimitry Andric 20268bcb0991SDimitry Andricdef: Pat<(i1 (seteq (and I64:$Rs, IsPow2_64L:$u6), 0)), 20278bcb0991SDimitry Andric (S4_ntstbit_i (LoReg $Rs), (Log2_64 $u6))>; 20288bcb0991SDimitry Andricdef: Pat<(i1 (seteq (and I64:$Rs, IsPow2_64H:$u6), 0)), 20298bcb0991SDimitry Andric (S4_ntstbit_i (HiReg $Rs), (UDEC32 (i32 (Log2_64 $u6))))>; 20308bcb0991SDimitry Andricdef: Pat<(i1 (setne (and I64:$Rs, IsPow2_64L:$u6), 0)), 2031480093f4SDimitry Andric (S2_tstbit_i (LoReg $Rs), (Log2_64 imm:$u6))>; 20328bcb0991SDimitry Andricdef: Pat<(i1 (setne (and I64:$Rs, IsPow2_64H:$u6), 0)), 2033480093f4SDimitry Andric (S2_tstbit_i (HiReg $Rs), (UDEC32 (i32 (Log2_64 imm:$u6))))>; 20340b57cec5SDimitry Andric 20350b57cec5SDimitry Andric// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be 20360b57cec5SDimitry Andric// represented as a compare against "value & 0xFF", which is an exact match 20370b57cec5SDimitry Andric// for cmpb (same for cmph). The patterns below do not contain any additional 20380b57cec5SDimitry Andric// complexity that would make them preferable, and if they were actually used 20390b57cec5SDimitry Andric// instead of cmpb/cmph, they would result in a compare against register that 20400b57cec5SDimitry Andric// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF). 20410b57cec5SDimitry Andricdef: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)), 20420b57cec5SDimitry Andric (C4_nbitsclri I32:$Rs, imm:$u6)>; 20430b57cec5SDimitry Andricdef: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)), 20440b57cec5SDimitry Andric (C4_nbitsclr I32:$Rs, I32:$Rt)>; 20450b57cec5SDimitry Andricdef: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)), 20460b57cec5SDimitry Andric (C4_nbitsset I32:$Rs, I32:$Rt)>; 20470b57cec5SDimitry Andric 20480b57cec5SDimitry Andric// Special patterns to address certain cases where the "top-down" matching 20490b57cec5SDimitry Andric// algorithm would cause suboptimal selection. 20500b57cec5SDimitry Andric 20510b57cec5SDimitry Andriclet AddedComplexity = 100 in { 20520b57cec5SDimitry Andric // Avoid A4_rcmp[n]eqi in these cases: 20530b57cec5SDimitry Andric def: Pat<(i32 (zext (i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)))), 20540b57cec5SDimitry Andric (I1toI32 (S4_ntstbit_r IntRegs:$Rs, IntRegs:$Rt))>; 20558bcb0991SDimitry Andric def: Pat<(i32 (zext (i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)))), 20568bcb0991SDimitry Andric (I1toI32 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt))>; 20578bcb0991SDimitry Andric def: Pat<(i32 (zext (i1 (seteq (and I32:$Rs, IsPow2_32:$u5), 0)))), 20588bcb0991SDimitry Andric (I1toI32 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5)))>; 20598bcb0991SDimitry Andric def: Pat<(i32 (zext (i1 (setne (and I32:$Rs, IsPow2_32:$u5), 0)))), 20608bcb0991SDimitry Andric (I1toI32 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5)))>; 20618bcb0991SDimitry Andric def: Pat<(i32 (zext (i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)))), 20628bcb0991SDimitry Andric (I1toI32 (S4_ntstbit_r I32:$Rs, I32:$Rt))>; 20638bcb0991SDimitry Andric def: Pat<(i32 (zext (i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)))), 20648bcb0991SDimitry Andric (I1toI32 (S2_tstbit_r I32:$Rs, I32:$Rt))>; 20650b57cec5SDimitry Andric} 20660b57cec5SDimitry Andric 20670b57cec5SDimitry Andric// --(11) PIC ------------------------------------------------------------ 20680b57cec5SDimitry Andric// 20690b57cec5SDimitry Andric 20700b57cec5SDimitry Andricdef SDT_HexagonAtGot 20710b57cec5SDimitry Andric : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>; 20720b57cec5SDimitry Andricdef SDT_HexagonAtPcrel 20730b57cec5SDimitry Andric : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; 20740b57cec5SDimitry Andric 20750b57cec5SDimitry Andric// AT_GOT address-of-GOT, address-of-global, offset-in-global 20760b57cec5SDimitry Andricdef HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>; 20770b57cec5SDimitry Andric// AT_PCREL address-of-global 20780b57cec5SDimitry Andricdef HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>; 20790b57cec5SDimitry Andric 20800b57cec5SDimitry Andricdef: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)), 20810b57cec5SDimitry Andric (L2_loadri_io I32:$got, imm:$addr)>; 20820b57cec5SDimitry Andricdef: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off), 20830b57cec5SDimitry Andric (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>; 20840b57cec5SDimitry Andricdef: Pat<(HexagonAtPcrel I32:$addr), 20850b57cec5SDimitry Andric (C4_addipc imm:$addr)>; 20860b57cec5SDimitry Andric 20870b57cec5SDimitry Andric// The HVX load patterns also match AT_PCREL directly. Make sure that 20880b57cec5SDimitry Andric// if the selection of this opcode changes, it's updated in all places. 20890b57cec5SDimitry Andric 20900b57cec5SDimitry Andric 20910b57cec5SDimitry Andric// --(12) Load ----------------------------------------------------------- 20920b57cec5SDimitry Andric// 20930b57cec5SDimitry Andric 2094fe6060f1SDimitry Andricdef L1toI32: OutPatFrag<(ops node:$Rs), (A2_subri 0, (i32 $Rs))>; 2095fe6060f1SDimitry Andricdef L1toI64: OutPatFrag<(ops node:$Rs), (ToSext64 (L1toI32 $Rs))>; 2096fe6060f1SDimitry Andric 20970b57cec5SDimitry Andricdef extloadv2i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{ 20980b57cec5SDimitry Andric return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; 20990b57cec5SDimitry Andric}]>; 21000b57cec5SDimitry Andricdef extloadv4i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{ 21010b57cec5SDimitry Andric return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8; 21020b57cec5SDimitry Andric}]>; 21030b57cec5SDimitry Andric 21040b57cec5SDimitry Andricdef zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{ 21050b57cec5SDimitry Andric return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; 21060b57cec5SDimitry Andric}]>; 21070b57cec5SDimitry Andricdef zextloadv4i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{ 21080b57cec5SDimitry Andric return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8; 21090b57cec5SDimitry Andric}]>; 21100b57cec5SDimitry Andric 21110b57cec5SDimitry Andricdef sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{ 21120b57cec5SDimitry Andric return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; 21130b57cec5SDimitry Andric}]>; 21140b57cec5SDimitry Andricdef sextloadv4i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{ 21150b57cec5SDimitry Andric return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8; 21160b57cec5SDimitry Andric}]>; 21170b57cec5SDimitry Andric 21180b57cec5SDimitry Andric// Patterns to select load-indexed: Rs + Off. 21190b57cec5SDimitry Andric// - frameindex [+ imm], 21200b57cec5SDimitry Andricmulticlass Loadxfi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred, 21210b57cec5SDimitry Andric InstHexagon MI> { 21220b57cec5SDimitry Andric def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))), 21230b57cec5SDimitry Andric (VT (MI AddrFI:$fi, imm:$Off))>; 21240b57cec5SDimitry Andric def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))), 21250b57cec5SDimitry Andric (VT (MI AddrFI:$fi, imm:$Off))>; 21260b57cec5SDimitry Andric def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>; 21270b57cec5SDimitry Andric} 21280b57cec5SDimitry Andric 21290b57cec5SDimitry Andric// Patterns to select load-indexed: Rs + Off. 21300b57cec5SDimitry Andric// - base reg [+ imm] 21310b57cec5SDimitry Andricmulticlass Loadxgi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred, 21320b57cec5SDimitry Andric InstHexagon MI> { 21330b57cec5SDimitry Andric def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))), 21340b57cec5SDimitry Andric (VT (MI IntRegs:$Rs, imm:$Off))>; 21350b57cec5SDimitry Andric def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))), 21360b57cec5SDimitry Andric (VT (MI IntRegs:$Rs, imm:$Off))>; 21370b57cec5SDimitry Andric def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>; 21380b57cec5SDimitry Andric} 21390b57cec5SDimitry Andric 21400b57cec5SDimitry Andric// Patterns to select load-indexed: Rs + Off. Combines Loadxfi + Loadxgi. 21410b57cec5SDimitry Andricmulticlass Loadxi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred, 21420b57cec5SDimitry Andric InstHexagon MI> { 21430b57cec5SDimitry Andric defm: Loadxfi_pat<Load, VT, ImmPred, MI>; 21440b57cec5SDimitry Andric defm: Loadxgi_pat<Load, VT, ImmPred, MI>; 21450b57cec5SDimitry Andric} 21460b57cec5SDimitry Andric 21470b57cec5SDimitry Andric// Patterns to select load reg indexed: Rs + Off with a value modifier. 21480b57cec5SDimitry Andric// - frameindex [+ imm] 21490b57cec5SDimitry Andricmulticlass Loadxfim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod, 21500b57cec5SDimitry Andric PatLeaf ImmPred, InstHexagon MI> { 21510b57cec5SDimitry Andric def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))), 21520b57cec5SDimitry Andric (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>; 21530b57cec5SDimitry Andric def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))), 21540b57cec5SDimitry Andric (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>; 21550b57cec5SDimitry Andric def: Pat<(VT (Load AddrFI:$fi)), (VT (ValueMod (MI AddrFI:$fi, 0)))>; 21560b57cec5SDimitry Andric} 21570b57cec5SDimitry Andric 21580b57cec5SDimitry Andric// Patterns to select load reg indexed: Rs + Off with a value modifier. 21590b57cec5SDimitry Andric// - base reg [+ imm] 21600b57cec5SDimitry Andricmulticlass Loadxgim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod, 21610b57cec5SDimitry Andric PatLeaf ImmPred, InstHexagon MI> { 21620b57cec5SDimitry Andric def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))), 21630b57cec5SDimitry Andric (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>; 21640b57cec5SDimitry Andric def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))), 21650b57cec5SDimitry Andric (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>; 21660b57cec5SDimitry Andric def: Pat<(VT (Load I32:$Rs)), (VT (ValueMod (MI IntRegs:$Rs, 0)))>; 21670b57cec5SDimitry Andric} 21680b57cec5SDimitry Andric 21690b57cec5SDimitry Andric// Patterns to select load reg indexed: Rs + Off with a value modifier. 21700b57cec5SDimitry Andric// Combines Loadxfim + Loadxgim. 21710b57cec5SDimitry Andricmulticlass Loadxim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod, 21720b57cec5SDimitry Andric PatLeaf ImmPred, InstHexagon MI> { 21730b57cec5SDimitry Andric defm: Loadxfim_pat<Load, VT, ValueMod, ImmPred, MI>; 21740b57cec5SDimitry Andric defm: Loadxgim_pat<Load, VT, ValueMod, ImmPred, MI>; 21750b57cec5SDimitry Andric} 21760b57cec5SDimitry Andric 21770b57cec5SDimitry Andric// Pattern to select load reg reg-indexed: Rs + Rt<<u2. 21780b57cec5SDimitry Andricclass Loadxr_shl_pat<PatFrag Load, ValueType VT, InstHexagon MI> 21790b57cec5SDimitry Andric : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))), 21800b57cec5SDimitry Andric (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>; 21810b57cec5SDimitry Andric 21820b57cec5SDimitry Andric// Pattern to select load reg reg-indexed: Rs + Rt<<0. 21830b57cec5SDimitry Andricclass Loadxr_add_pat<PatFrag Load, ValueType VT, InstHexagon MI> 21840b57cec5SDimitry Andric : Pat<(VT (Load (add I32:$Rs, I32:$Rt))), 21850b57cec5SDimitry Andric (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>; 21860b57cec5SDimitry Andric 21870b57cec5SDimitry Andric// Pattern to select load reg reg-indexed: Rs + Rt<<u2 with value modifier. 21880b57cec5SDimitry Andricclass Loadxrm_shl_pat<PatFrag Load, ValueType VT, PatFrag ValueMod, 21890b57cec5SDimitry Andric InstHexagon MI> 21900b57cec5SDimitry Andric : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))), 21910b57cec5SDimitry Andric (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2)))>; 21920b57cec5SDimitry Andric 21930b57cec5SDimitry Andric// Pattern to select load reg reg-indexed: Rs + Rt<<0 with value modifier. 21940b57cec5SDimitry Andricclass Loadxrm_add_pat<PatFrag Load, ValueType VT, PatFrag ValueMod, 21950b57cec5SDimitry Andric InstHexagon MI> 21960b57cec5SDimitry Andric : Pat<(VT (Load (add I32:$Rs, I32:$Rt))), 21970b57cec5SDimitry Andric (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, 0)))>; 21980b57cec5SDimitry Andric 21990b57cec5SDimitry Andric// Pattern to select load long-offset reg-indexed: Addr + Rt<<u2. 22000b57cec5SDimitry Andric// Don't match for u2==0, instead use reg+imm for those cases. 22010b57cec5SDimitry Andricclass Loadxu_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, InstHexagon MI> 22020b57cec5SDimitry Andric : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))), 22030b57cec5SDimitry Andric (VT (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr))>; 22040b57cec5SDimitry Andric 22050b57cec5SDimitry Andricclass Loadxum_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, PatFrag ValueMod, 22060b57cec5SDimitry Andric InstHexagon MI> 22070b57cec5SDimitry Andric : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))), 22080b57cec5SDimitry Andric (VT (ValueMod (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr)))>; 22090b57cec5SDimitry Andric 22100b57cec5SDimitry Andric// Pattern to select load absolute. 22110b57cec5SDimitry Andricclass Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI> 22120b57cec5SDimitry Andric : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>; 22130b57cec5SDimitry Andric 22140b57cec5SDimitry Andric// Pattern to select load absolute with value modifier. 22150b57cec5SDimitry Andricclass Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod, 22160b57cec5SDimitry Andric InstHexagon MI> 22170b57cec5SDimitry Andric : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>; 22180b57cec5SDimitry Andric 22190b57cec5SDimitry Andric 22200b57cec5SDimitry Andriclet AddedComplexity = 20 in { 22210b57cec5SDimitry Andric defm: Loadxi_pat<extloadi1, i32, anyimm0, L2_loadrub_io>; 22220b57cec5SDimitry Andric defm: Loadxi_pat<extloadi8, i32, anyimm0, L2_loadrub_io>; 22230b57cec5SDimitry Andric defm: Loadxi_pat<extloadi16, i32, anyimm1, L2_loadruh_io>; 22240b57cec5SDimitry Andric defm: Loadxi_pat<extloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>; 22250b57cec5SDimitry Andric defm: Loadxi_pat<extloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>; 22260b57cec5SDimitry Andric defm: Loadxi_pat<sextloadi8, i32, anyimm0, L2_loadrb_io>; 22270b57cec5SDimitry Andric defm: Loadxi_pat<sextloadi16, i32, anyimm1, L2_loadrh_io>; 22280b57cec5SDimitry Andric defm: Loadxi_pat<sextloadv2i8, v2i16, anyimm1, L2_loadbsw2_io>; 222904eeddc0SDimitry Andric defm: Loadxi_pat<sextloadv4i8, v4i16, anyimm2, L2_loadbsw4_io>; 22300b57cec5SDimitry Andric defm: Loadxi_pat<zextloadi1, i32, anyimm0, L2_loadrub_io>; 22310b57cec5SDimitry Andric defm: Loadxi_pat<zextloadi8, i32, anyimm0, L2_loadrub_io>; 22320b57cec5SDimitry Andric defm: Loadxi_pat<zextloadi16, i32, anyimm1, L2_loadruh_io>; 22330b57cec5SDimitry Andric defm: Loadxi_pat<zextloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>; 22340b57cec5SDimitry Andric defm: Loadxi_pat<zextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>; 22350b57cec5SDimitry Andric defm: Loadxi_pat<load, i32, anyimm2, L2_loadri_io>; 22360b57cec5SDimitry Andric defm: Loadxi_pat<load, v2i16, anyimm2, L2_loadri_io>; 22370b57cec5SDimitry Andric defm: Loadxi_pat<load, v4i8, anyimm2, L2_loadri_io>; 22380b57cec5SDimitry Andric defm: Loadxi_pat<load, i64, anyimm3, L2_loadrd_io>; 22390b57cec5SDimitry Andric defm: Loadxi_pat<load, v2i32, anyimm3, L2_loadrd_io>; 22400b57cec5SDimitry Andric defm: Loadxi_pat<load, v4i16, anyimm3, L2_loadrd_io>; 22410b57cec5SDimitry Andric defm: Loadxi_pat<load, v8i8, anyimm3, L2_loadrd_io>; 22420b57cec5SDimitry Andric defm: Loadxi_pat<load, f32, anyimm2, L2_loadri_io>; 22430b57cec5SDimitry Andric defm: Loadxi_pat<load, f64, anyimm3, L2_loadrd_io>; 22440b57cec5SDimitry Andric // No sextloadi1. 22450b57cec5SDimitry Andric 22460b57cec5SDimitry Andric defm: Loadxi_pat<atomic_load_8 , i32, anyimm0, L2_loadrub_io>; 22470b57cec5SDimitry Andric defm: Loadxi_pat<atomic_load_16, i32, anyimm1, L2_loadruh_io>; 22480b57cec5SDimitry Andric defm: Loadxi_pat<atomic_load_32, i32, anyimm2, L2_loadri_io>; 22490b57cec5SDimitry Andric defm: Loadxi_pat<atomic_load_64, i64, anyimm3, L2_loadrd_io>; 22500b57cec5SDimitry Andric} 22510b57cec5SDimitry Andric 22520b57cec5SDimitry Andriclet AddedComplexity = 30 in { 2253fe6060f1SDimitry Andric // Loads of i1 are loading a byte, and the byte should be either 0 or 1. 2254fe6060f1SDimitry Andric // It doesn't matter if it's sign- or zero-extended, so use zero-extension 2255fe6060f1SDimitry Andric // everywhere. 2256fe6060f1SDimitry Andric defm: Loadxim_pat<sextloadi1, i32, L1toI32, anyimm0, L2_loadrub_io>; 22570b57cec5SDimitry Andric defm: Loadxim_pat<extloadi1, i64, ToAext64, anyimm0, L2_loadrub_io>; 2258fe6060f1SDimitry Andric defm: Loadxim_pat<sextloadi1, i64, L1toI64, anyimm0, L2_loadrub_io>; 2259fe6060f1SDimitry Andric defm: Loadxim_pat<zextloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>; 2260fe6060f1SDimitry Andric 22610b57cec5SDimitry Andric defm: Loadxim_pat<extloadi8, i64, ToAext64, anyimm0, L2_loadrub_io>; 22620b57cec5SDimitry Andric defm: Loadxim_pat<extloadi16, i64, ToAext64, anyimm1, L2_loadruh_io>; 22630b57cec5SDimitry Andric defm: Loadxim_pat<extloadi32, i64, ToAext64, anyimm2, L2_loadri_io>; 22640b57cec5SDimitry Andric defm: Loadxim_pat<zextloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>; 22650b57cec5SDimitry Andric defm: Loadxim_pat<zextloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>; 22660b57cec5SDimitry Andric defm: Loadxim_pat<zextloadi32, i64, ToZext64, anyimm2, L2_loadri_io>; 22670b57cec5SDimitry Andric defm: Loadxim_pat<sextloadi8, i64, ToSext64, anyimm0, L2_loadrb_io>; 22680b57cec5SDimitry Andric defm: Loadxim_pat<sextloadi16, i64, ToSext64, anyimm1, L2_loadrh_io>; 22690b57cec5SDimitry Andric defm: Loadxim_pat<sextloadi32, i64, ToSext64, anyimm2, L2_loadri_io>; 22700b57cec5SDimitry Andric} 22710b57cec5SDimitry Andric 22720b57cec5SDimitry Andriclet AddedComplexity = 60 in { 2273fe6060f1SDimitry Andric def: Loadxu_pat<extloadi1, i32, anyimm0, L4_loadrub_ur>; 22740b57cec5SDimitry Andric def: Loadxu_pat<extloadi8, i32, anyimm0, L4_loadrub_ur>; 22750b57cec5SDimitry Andric def: Loadxu_pat<extloadi16, i32, anyimm1, L4_loadruh_ur>; 22760b57cec5SDimitry Andric def: Loadxu_pat<extloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>; 22770b57cec5SDimitry Andric def: Loadxu_pat<extloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>; 22780b57cec5SDimitry Andric def: Loadxu_pat<sextloadi8, i32, anyimm0, L4_loadrb_ur>; 22790b57cec5SDimitry Andric def: Loadxu_pat<sextloadi16, i32, anyimm1, L4_loadrh_ur>; 22800b57cec5SDimitry Andric def: Loadxu_pat<sextloadv2i8, v2i16, anyimm1, L4_loadbsw2_ur>; 228104eeddc0SDimitry Andric def: Loadxu_pat<sextloadv4i8, v4i16, anyimm2, L4_loadbsw4_ur>; 2282fe6060f1SDimitry Andric def: Loadxu_pat<zextloadi1, i32, anyimm0, L4_loadrub_ur>; 22830b57cec5SDimitry Andric def: Loadxu_pat<zextloadi8, i32, anyimm0, L4_loadrub_ur>; 22840b57cec5SDimitry Andric def: Loadxu_pat<zextloadi16, i32, anyimm1, L4_loadruh_ur>; 22850b57cec5SDimitry Andric def: Loadxu_pat<zextloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>; 22860b57cec5SDimitry Andric def: Loadxu_pat<zextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>; 22870b57cec5SDimitry Andric def: Loadxu_pat<load, i32, anyimm2, L4_loadri_ur>; 22880b57cec5SDimitry Andric def: Loadxu_pat<load, v2i16, anyimm2, L4_loadri_ur>; 22890b57cec5SDimitry Andric def: Loadxu_pat<load, v4i8, anyimm2, L4_loadri_ur>; 22900b57cec5SDimitry Andric def: Loadxu_pat<load, i64, anyimm3, L4_loadrd_ur>; 22910b57cec5SDimitry Andric def: Loadxu_pat<load, v2i32, anyimm3, L4_loadrd_ur>; 22920b57cec5SDimitry Andric def: Loadxu_pat<load, v4i16, anyimm3, L4_loadrd_ur>; 22930b57cec5SDimitry Andric def: Loadxu_pat<load, v8i8, anyimm3, L4_loadrd_ur>; 22940b57cec5SDimitry Andric def: Loadxu_pat<load, f32, anyimm2, L4_loadri_ur>; 22950b57cec5SDimitry Andric def: Loadxu_pat<load, f64, anyimm3, L4_loadrd_ur>; 22960b57cec5SDimitry Andric 2297fe6060f1SDimitry Andric def: Loadxum_pat<sextloadi1, i32, anyimm0, L1toI32, L4_loadrub_ur>; 2298fe6060f1SDimitry Andric def: Loadxum_pat<extloadi1, i64, anyimm0, ToAext64, L4_loadrub_ur>; 2299fe6060f1SDimitry Andric def: Loadxum_pat<sextloadi1, i64, anyimm0, L1toI64, L4_loadrub_ur>; 2300fe6060f1SDimitry Andric def: Loadxum_pat<zextloadi1, i64, anyimm0, ToZext64, L4_loadrub_ur>; 2301fe6060f1SDimitry Andric 23020b57cec5SDimitry Andric def: Loadxum_pat<sextloadi8, i64, anyimm0, ToSext64, L4_loadrb_ur>; 23030b57cec5SDimitry Andric def: Loadxum_pat<zextloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>; 23040b57cec5SDimitry Andric def: Loadxum_pat<extloadi8, i64, anyimm0, ToAext64, L4_loadrub_ur>; 23050b57cec5SDimitry Andric def: Loadxum_pat<sextloadi16, i64, anyimm1, ToSext64, L4_loadrh_ur>; 23060b57cec5SDimitry Andric def: Loadxum_pat<zextloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>; 23070b57cec5SDimitry Andric def: Loadxum_pat<extloadi16, i64, anyimm1, ToAext64, L4_loadruh_ur>; 23080b57cec5SDimitry Andric def: Loadxum_pat<sextloadi32, i64, anyimm2, ToSext64, L4_loadri_ur>; 23090b57cec5SDimitry Andric def: Loadxum_pat<zextloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>; 23100b57cec5SDimitry Andric def: Loadxum_pat<extloadi32, i64, anyimm2, ToAext64, L4_loadri_ur>; 23110b57cec5SDimitry Andric} 23120b57cec5SDimitry Andric 23130b57cec5SDimitry Andriclet AddedComplexity = 40 in { 2314fe6060f1SDimitry Andric def: Loadxr_shl_pat<extloadi1, i32, L4_loadrub_rr>; 23150b57cec5SDimitry Andric def: Loadxr_shl_pat<extloadi8, i32, L4_loadrub_rr>; 2316fe6060f1SDimitry Andric def: Loadxr_shl_pat<zextloadi1, i32, L4_loadrub_rr>; 23170b57cec5SDimitry Andric def: Loadxr_shl_pat<zextloadi8, i32, L4_loadrub_rr>; 23180b57cec5SDimitry Andric def: Loadxr_shl_pat<sextloadi8, i32, L4_loadrb_rr>; 23190b57cec5SDimitry Andric def: Loadxr_shl_pat<extloadi16, i32, L4_loadruh_rr>; 23200b57cec5SDimitry Andric def: Loadxr_shl_pat<zextloadi16, i32, L4_loadruh_rr>; 23210b57cec5SDimitry Andric def: Loadxr_shl_pat<sextloadi16, i32, L4_loadrh_rr>; 23220b57cec5SDimitry Andric def: Loadxr_shl_pat<load, i32, L4_loadri_rr>; 23230b57cec5SDimitry Andric def: Loadxr_shl_pat<load, v2i16, L4_loadri_rr>; 23240b57cec5SDimitry Andric def: Loadxr_shl_pat<load, v4i8, L4_loadri_rr>; 23250b57cec5SDimitry Andric def: Loadxr_shl_pat<load, i64, L4_loadrd_rr>; 23260b57cec5SDimitry Andric def: Loadxr_shl_pat<load, v2i32, L4_loadrd_rr>; 23270b57cec5SDimitry Andric def: Loadxr_shl_pat<load, v4i16, L4_loadrd_rr>; 23280b57cec5SDimitry Andric def: Loadxr_shl_pat<load, v8i8, L4_loadrd_rr>; 23290b57cec5SDimitry Andric def: Loadxr_shl_pat<load, f32, L4_loadri_rr>; 23300b57cec5SDimitry Andric def: Loadxr_shl_pat<load, f64, L4_loadrd_rr>; 23310b57cec5SDimitry Andric} 23320b57cec5SDimitry Andric 23330b57cec5SDimitry Andriclet AddedComplexity = 20 in { 2334fe6060f1SDimitry Andric def: Loadxr_add_pat<extloadi1, i32, L4_loadrub_rr>; 23350b57cec5SDimitry Andric def: Loadxr_add_pat<extloadi8, i32, L4_loadrub_rr>; 23360b57cec5SDimitry Andric def: Loadxr_add_pat<zextloadi8, i32, L4_loadrub_rr>; 2337fe6060f1SDimitry Andric def: Loadxr_add_pat<zextloadi1, i32, L4_loadrub_rr>; 23380b57cec5SDimitry Andric def: Loadxr_add_pat<sextloadi8, i32, L4_loadrb_rr>; 23390b57cec5SDimitry Andric def: Loadxr_add_pat<extloadi16, i32, L4_loadruh_rr>; 23400b57cec5SDimitry Andric def: Loadxr_add_pat<zextloadi16, i32, L4_loadruh_rr>; 23410b57cec5SDimitry Andric def: Loadxr_add_pat<sextloadi16, i32, L4_loadrh_rr>; 23420b57cec5SDimitry Andric def: Loadxr_add_pat<load, i32, L4_loadri_rr>; 23430b57cec5SDimitry Andric def: Loadxr_add_pat<load, v2i16, L4_loadri_rr>; 23440b57cec5SDimitry Andric def: Loadxr_add_pat<load, v4i8, L4_loadri_rr>; 23450b57cec5SDimitry Andric def: Loadxr_add_pat<load, i64, L4_loadrd_rr>; 23460b57cec5SDimitry Andric def: Loadxr_add_pat<load, v2i32, L4_loadrd_rr>; 23470b57cec5SDimitry Andric def: Loadxr_add_pat<load, v4i16, L4_loadrd_rr>; 23480b57cec5SDimitry Andric def: Loadxr_add_pat<load, v8i8, L4_loadrd_rr>; 23490b57cec5SDimitry Andric def: Loadxr_add_pat<load, f32, L4_loadri_rr>; 23500b57cec5SDimitry Andric def: Loadxr_add_pat<load, f64, L4_loadrd_rr>; 23510b57cec5SDimitry Andric} 23520b57cec5SDimitry Andric 23530b57cec5SDimitry Andriclet AddedComplexity = 40 in { 2354fe6060f1SDimitry Andric def: Loadxrm_shl_pat<sextloadi1, i32, L1toI32, L4_loadrub_rr>; 2355fe6060f1SDimitry Andric def: Loadxrm_shl_pat<extloadi1, i64, ToAext64, L4_loadrub_rr>; 2356fe6060f1SDimitry Andric def: Loadxrm_shl_pat<sextloadi1, i64, L1toI64, L4_loadrub_rr>; 2357fe6060f1SDimitry Andric def: Loadxrm_shl_pat<zextloadi1, i64, ToZext64, L4_loadrub_rr>; 2358fe6060f1SDimitry Andric 23590b57cec5SDimitry Andric def: Loadxrm_shl_pat<extloadi8, i64, ToAext64, L4_loadrub_rr>; 23600b57cec5SDimitry Andric def: Loadxrm_shl_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>; 23610b57cec5SDimitry Andric def: Loadxrm_shl_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>; 23620b57cec5SDimitry Andric def: Loadxrm_shl_pat<extloadi16, i64, ToAext64, L4_loadruh_rr>; 23630b57cec5SDimitry Andric def: Loadxrm_shl_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>; 23640b57cec5SDimitry Andric def: Loadxrm_shl_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>; 23650b57cec5SDimitry Andric def: Loadxrm_shl_pat<extloadi32, i64, ToAext64, L4_loadri_rr>; 23660b57cec5SDimitry Andric def: Loadxrm_shl_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>; 23670b57cec5SDimitry Andric def: Loadxrm_shl_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>; 23680b57cec5SDimitry Andric} 23690b57cec5SDimitry Andric 2370fe6060f1SDimitry Andriclet AddedComplexity = 30 in { 2371fe6060f1SDimitry Andric def: Loadxrm_add_pat<sextloadi1, i32, L1toI32, L4_loadrub_rr>; 2372fe6060f1SDimitry Andric def: Loadxrm_add_pat<extloadi1, i64, ToAext64, L4_loadrub_rr>; 2373fe6060f1SDimitry Andric def: Loadxrm_add_pat<sextloadi1, i64, L1toI64, L4_loadrub_rr>; 2374fe6060f1SDimitry Andric def: Loadxrm_add_pat<zextloadi1, i64, ToZext64, L4_loadrub_rr>; 2375fe6060f1SDimitry Andric 23760b57cec5SDimitry Andric def: Loadxrm_add_pat<extloadi8, i64, ToAext64, L4_loadrub_rr>; 23770b57cec5SDimitry Andric def: Loadxrm_add_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>; 23780b57cec5SDimitry Andric def: Loadxrm_add_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>; 23790b57cec5SDimitry Andric def: Loadxrm_add_pat<extloadi16, i64, ToAext64, L4_loadruh_rr>; 23800b57cec5SDimitry Andric def: Loadxrm_add_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>; 23810b57cec5SDimitry Andric def: Loadxrm_add_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>; 23820b57cec5SDimitry Andric def: Loadxrm_add_pat<extloadi32, i64, ToAext64, L4_loadri_rr>; 23830b57cec5SDimitry Andric def: Loadxrm_add_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>; 23840b57cec5SDimitry Andric def: Loadxrm_add_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>; 23850b57cec5SDimitry Andric} 23860b57cec5SDimitry Andric 23870b57cec5SDimitry Andric// Absolute address 23880b57cec5SDimitry Andric 23890b57cec5SDimitry Andriclet AddedComplexity = 60 in { 2390fe6060f1SDimitry Andric def: Loada_pat<extloadi1, i32, anyimm0, PS_loadrubabs>; 23910b57cec5SDimitry Andric def: Loada_pat<zextloadi1, i32, anyimm0, PS_loadrubabs>; 23920b57cec5SDimitry Andric def: Loada_pat<extloadi8, i32, anyimm0, PS_loadrubabs>; 2393fe6060f1SDimitry Andric def: Loada_pat<sextloadi8, i32, anyimm0, PS_loadrbabs>; 23940b57cec5SDimitry Andric def: Loada_pat<zextloadi8, i32, anyimm0, PS_loadrubabs>; 23950b57cec5SDimitry Andric def: Loada_pat<extloadi16, i32, anyimm1, PS_loadruhabs>; 2396fe6060f1SDimitry Andric def: Loada_pat<sextloadi16, i32, anyimm1, PS_loadrhabs>; 23970b57cec5SDimitry Andric def: Loada_pat<zextloadi16, i32, anyimm1, PS_loadruhabs>; 23980b57cec5SDimitry Andric def: Loada_pat<load, i32, anyimm2, PS_loadriabs>; 23990b57cec5SDimitry Andric def: Loada_pat<load, v2i16, anyimm2, PS_loadriabs>; 24000b57cec5SDimitry Andric def: Loada_pat<load, v4i8, anyimm2, PS_loadriabs>; 24010b57cec5SDimitry Andric def: Loada_pat<load, i64, anyimm3, PS_loadrdabs>; 24020b57cec5SDimitry Andric def: Loada_pat<load, v2i32, anyimm3, PS_loadrdabs>; 24030b57cec5SDimitry Andric def: Loada_pat<load, v4i16, anyimm3, PS_loadrdabs>; 24040b57cec5SDimitry Andric def: Loada_pat<load, v8i8, anyimm3, PS_loadrdabs>; 24050b57cec5SDimitry Andric def: Loada_pat<load, f32, anyimm2, PS_loadriabs>; 24060b57cec5SDimitry Andric def: Loada_pat<load, f64, anyimm3, PS_loadrdabs>; 24070b57cec5SDimitry Andric 24080b57cec5SDimitry Andric def: Loada_pat<atomic_load_8, i32, anyimm0, PS_loadrubabs>; 24090b57cec5SDimitry Andric def: Loada_pat<atomic_load_16, i32, anyimm1, PS_loadruhabs>; 24100b57cec5SDimitry Andric def: Loada_pat<atomic_load_32, i32, anyimm2, PS_loadriabs>; 24110b57cec5SDimitry Andric def: Loada_pat<atomic_load_64, i64, anyimm3, PS_loadrdabs>; 24120b57cec5SDimitry Andric} 24130b57cec5SDimitry Andric 24140b57cec5SDimitry Andriclet AddedComplexity = 30 in { 2415fe6060f1SDimitry Andric def: Loadam_pat<load, i1, anyimm0, I32toI1, PS_loadrubabs>; 2416fe6060f1SDimitry Andric def: Loadam_pat<sextloadi1, i32, anyimm0, L1toI32, PS_loadrubabs>; 2417fe6060f1SDimitry Andric def: Loadam_pat<extloadi1, i64, anyimm0, ToZext64, PS_loadrubabs>; 2418fe6060f1SDimitry Andric def: Loadam_pat<sextloadi1, i64, anyimm0, L1toI64, PS_loadrubabs>; 2419fe6060f1SDimitry Andric def: Loadam_pat<zextloadi1, i64, anyimm0, ToZext64, PS_loadrubabs>; 2420fe6060f1SDimitry Andric 24210b57cec5SDimitry Andric def: Loadam_pat<extloadi8, i64, anyimm0, ToAext64, PS_loadrubabs>; 24220b57cec5SDimitry Andric def: Loadam_pat<sextloadi8, i64, anyimm0, ToSext64, PS_loadrbabs>; 24230b57cec5SDimitry Andric def: Loadam_pat<zextloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>; 24240b57cec5SDimitry Andric def: Loadam_pat<extloadi16, i64, anyimm1, ToAext64, PS_loadruhabs>; 24250b57cec5SDimitry Andric def: Loadam_pat<sextloadi16, i64, anyimm1, ToSext64, PS_loadrhabs>; 24260b57cec5SDimitry Andric def: Loadam_pat<zextloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>; 24270b57cec5SDimitry Andric def: Loadam_pat<extloadi32, i64, anyimm2, ToAext64, PS_loadriabs>; 24280b57cec5SDimitry Andric def: Loadam_pat<sextloadi32, i64, anyimm2, ToSext64, PS_loadriabs>; 24290b57cec5SDimitry Andric def: Loadam_pat<zextloadi32, i64, anyimm2, ToZext64, PS_loadriabs>; 24300b57cec5SDimitry Andric} 24310b57cec5SDimitry Andric 24320b57cec5SDimitry Andric// GP-relative address 24330b57cec5SDimitry Andric 24340b57cec5SDimitry Andriclet AddedComplexity = 100 in { 24350b57cec5SDimitry Andric def: Loada_pat<extloadi1, i32, addrgp, L2_loadrubgp>; 24360b57cec5SDimitry Andric def: Loada_pat<zextloadi1, i32, addrgp, L2_loadrubgp>; 24370b57cec5SDimitry Andric def: Loada_pat<extloadi8, i32, addrgp, L2_loadrubgp>; 24380b57cec5SDimitry Andric def: Loada_pat<sextloadi8, i32, addrgp, L2_loadrbgp>; 24390b57cec5SDimitry Andric def: Loada_pat<zextloadi8, i32, addrgp, L2_loadrubgp>; 24400b57cec5SDimitry Andric def: Loada_pat<extloadi16, i32, addrgp, L2_loadruhgp>; 24410b57cec5SDimitry Andric def: Loada_pat<sextloadi16, i32, addrgp, L2_loadrhgp>; 24420b57cec5SDimitry Andric def: Loada_pat<zextloadi16, i32, addrgp, L2_loadruhgp>; 24430b57cec5SDimitry Andric def: Loada_pat<load, i32, addrgp, L2_loadrigp>; 24440b57cec5SDimitry Andric def: Loada_pat<load, v2i16, addrgp, L2_loadrigp>; 24450b57cec5SDimitry Andric def: Loada_pat<load, v4i8, addrgp, L2_loadrigp>; 24460b57cec5SDimitry Andric def: Loada_pat<load, i64, addrgp, L2_loadrdgp>; 24470b57cec5SDimitry Andric def: Loada_pat<load, v2i32, addrgp, L2_loadrdgp>; 24480b57cec5SDimitry Andric def: Loada_pat<load, v4i16, addrgp, L2_loadrdgp>; 24490b57cec5SDimitry Andric def: Loada_pat<load, v8i8, addrgp, L2_loadrdgp>; 24500b57cec5SDimitry Andric def: Loada_pat<load, f32, addrgp, L2_loadrigp>; 24510b57cec5SDimitry Andric def: Loada_pat<load, f64, addrgp, L2_loadrdgp>; 24520b57cec5SDimitry Andric 24530b57cec5SDimitry Andric def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>; 24540b57cec5SDimitry Andric def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>; 24550b57cec5SDimitry Andric def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>; 24560b57cec5SDimitry Andric def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>; 24570b57cec5SDimitry Andric} 24580b57cec5SDimitry Andric 24590b57cec5SDimitry Andriclet AddedComplexity = 70 in { 2460fe6060f1SDimitry Andric def: Loadam_pat<sextloadi1, i32, addrgp, L1toI32, L2_loadrubgp>; 2461fe6060f1SDimitry Andric def: Loadam_pat<extloadi1, i64, addrgp, ToAext64, L2_loadrubgp>; 2462fe6060f1SDimitry Andric def: Loadam_pat<sextloadi1, i64, addrgp, L1toI64, L2_loadrubgp>; 2463fe6060f1SDimitry Andric def: Loadam_pat<zextloadi1, i64, addrgp, ToZext64, L2_loadrubgp>; 2464fe6060f1SDimitry Andric 24650b57cec5SDimitry Andric def: Loadam_pat<extloadi8, i64, addrgp, ToAext64, L2_loadrubgp>; 24660b57cec5SDimitry Andric def: Loadam_pat<sextloadi8, i64, addrgp, ToSext64, L2_loadrbgp>; 24670b57cec5SDimitry Andric def: Loadam_pat<zextloadi8, i64, addrgp, ToZext64, L2_loadrubgp>; 24680b57cec5SDimitry Andric def: Loadam_pat<extloadi16, i64, addrgp, ToAext64, L2_loadruhgp>; 24690b57cec5SDimitry Andric def: Loadam_pat<sextloadi16, i64, addrgp, ToSext64, L2_loadrhgp>; 24700b57cec5SDimitry Andric def: Loadam_pat<zextloadi16, i64, addrgp, ToZext64, L2_loadruhgp>; 24710b57cec5SDimitry Andric def: Loadam_pat<extloadi32, i64, addrgp, ToAext64, L2_loadrigp>; 24720b57cec5SDimitry Andric def: Loadam_pat<sextloadi32, i64, addrgp, ToSext64, L2_loadrigp>; 24730b57cec5SDimitry Andric def: Loadam_pat<zextloadi32, i64, addrgp, ToZext64, L2_loadrigp>; 24740b57cec5SDimitry Andric 24750b57cec5SDimitry Andric def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>; 24760b57cec5SDimitry Andric} 24770b57cec5SDimitry Andric 24780b57cec5SDimitry Andric// Patterns for loads of i1: 24790b57cec5SDimitry Andricdef: Pat<(i1 (load AddrFI:$fi)), 24800b57cec5SDimitry Andric (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>; 24810b57cec5SDimitry Andricdef: Pat<(i1 (load (add I32:$Rs, anyimm0:$Off))), 24820b57cec5SDimitry Andric (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>; 24830b57cec5SDimitry Andricdef: Pat<(i1 (load I32:$Rs)), 24840b57cec5SDimitry Andric (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>; 24850b57cec5SDimitry Andric 24860b57cec5SDimitry Andric 24870b57cec5SDimitry Andric// --(13) Store ---------------------------------------------------------- 24880b57cec5SDimitry Andric// 24890b57cec5SDimitry Andric 24900b57cec5SDimitry Andricclass Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset, InstHexagon MI> 24910b57cec5SDimitry Andric : Pat<(Store Value:$Rt, I32:$Rx, Offset:$s4), 24920b57cec5SDimitry Andric (MI I32:$Rx, imm:$s4, Value:$Rt)>; 24930b57cec5SDimitry Andric 24940b57cec5SDimitry Andricdef: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>; 24950b57cec5SDimitry Andricdef: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>; 24960b57cec5SDimitry Andricdef: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>; 24970b57cec5SDimitry Andricdef: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>; 24980b57cec5SDimitry Andric 24990b57cec5SDimitry Andric// Patterns for generating stores, where the address takes different forms: 25000b57cec5SDimitry Andric// - frameindex, 25010b57cec5SDimitry Andric// - frameindex + offset, 25020b57cec5SDimitry Andric// - base + offset, 25030b57cec5SDimitry Andric// - simple (base address without offset). 25040b57cec5SDimitry Andric// These would usually be used together (via Storexi_pat defined below), but 25050b57cec5SDimitry Andric// in some cases one may want to apply different properties (such as 25060b57cec5SDimitry Andric// AddedComplexity) to the individual patterns. 25070b57cec5SDimitry Andricclass Storexi_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI> 25080b57cec5SDimitry Andric : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>; 25090b57cec5SDimitry Andric 25100b57cec5SDimitry Andricmulticlass Storexi_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, 25110b57cec5SDimitry Andric InstHexagon MI> { 25120b57cec5SDimitry Andric def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)), 25130b57cec5SDimitry Andric (MI AddrFI:$fi, imm:$Off, Value:$Rs)>; 25140b57cec5SDimitry Andric def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)), 25150b57cec5SDimitry Andric (MI AddrFI:$fi, imm:$Off, Value:$Rs)>; 25160b57cec5SDimitry Andric} 25170b57cec5SDimitry Andric 25180b57cec5SDimitry Andricmulticlass Storexi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, 25190b57cec5SDimitry Andric InstHexagon MI> { 25200b57cec5SDimitry Andric def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)), 25210b57cec5SDimitry Andric (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>; 25220b57cec5SDimitry Andric def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)), 25230b57cec5SDimitry Andric (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>; 25240b57cec5SDimitry Andric} 25250b57cec5SDimitry Andric 25260b57cec5SDimitry Andricclass Storexi_base_pat<PatFrag Store, PatFrag Value, InstHexagon MI> 25270b57cec5SDimitry Andric : Pat<(Store Value:$Rt, I32:$Rs), 25280b57cec5SDimitry Andric (MI IntRegs:$Rs, 0, Value:$Rt)>; 25290b57cec5SDimitry Andric 25300b57cec5SDimitry Andric// Patterns for generating stores, where the address takes different forms, 25310b57cec5SDimitry Andric// and where the value being stored is transformed through the value modifier 25320b57cec5SDimitry Andric// ValueMod. The address forms are same as above. 25330b57cec5SDimitry Andricclass Storexim_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod, 25340b57cec5SDimitry Andric InstHexagon MI> 25350b57cec5SDimitry Andric : Pat<(Store Value:$Rs, AddrFI:$fi), 25360b57cec5SDimitry Andric (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>; 25370b57cec5SDimitry Andric 25380b57cec5SDimitry Andricmulticlass Storexim_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, 25390b57cec5SDimitry Andric PatFrag ValueMod, InstHexagon MI> { 25400b57cec5SDimitry Andric def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)), 25410b57cec5SDimitry Andric (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>; 25420b57cec5SDimitry Andric def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)), 25430b57cec5SDimitry Andric (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>; 25440b57cec5SDimitry Andric} 25450b57cec5SDimitry Andric 25460b57cec5SDimitry Andricmulticlass Storexim_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, 25470b57cec5SDimitry Andric PatFrag ValueMod, InstHexagon MI> { 25480b57cec5SDimitry Andric def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)), 25490b57cec5SDimitry Andric (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>; 25500b57cec5SDimitry Andric def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)), 25510b57cec5SDimitry Andric (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>; 25520b57cec5SDimitry Andric} 25530b57cec5SDimitry Andric 25540b57cec5SDimitry Andricclass Storexim_base_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod, 25550b57cec5SDimitry Andric InstHexagon MI> 25560b57cec5SDimitry Andric : Pat<(Store Value:$Rt, I32:$Rs), 25570b57cec5SDimitry Andric (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>; 25580b57cec5SDimitry Andric 25590b57cec5SDimitry Andricmulticlass Storexi_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred, 25600b57cec5SDimitry Andric InstHexagon MI> { 25610b57cec5SDimitry Andric defm: Storexi_fi_add_pat <Store, Value, ImmPred, MI>; 25620b57cec5SDimitry Andric def: Storexi_fi_pat <Store, Value, MI>; 25630b57cec5SDimitry Andric defm: Storexi_add_pat <Store, Value, ImmPred, MI>; 25640b57cec5SDimitry Andric} 25650b57cec5SDimitry Andric 25660b57cec5SDimitry Andricmulticlass Storexim_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred, 25670b57cec5SDimitry Andric PatFrag ValueMod, InstHexagon MI> { 25680b57cec5SDimitry Andric defm: Storexim_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>; 25690b57cec5SDimitry Andric def: Storexim_fi_pat <Store, Value, ValueMod, MI>; 25700b57cec5SDimitry Andric defm: Storexim_add_pat <Store, Value, ImmPred, ValueMod, MI>; 25710b57cec5SDimitry Andric} 25720b57cec5SDimitry Andric 25730b57cec5SDimitry Andric// Reg<<S + Imm 25740b57cec5SDimitry Andricclass Storexu_shl_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, InstHexagon MI> 25750b57cec5SDimitry Andric : Pat<(Store Value:$Rt, (add (shl I32:$Ru, u2_0ImmPred:$u2), ImmPred:$A)), 25760b57cec5SDimitry Andric (MI IntRegs:$Ru, imm:$u2, ImmPred:$A, Value:$Rt)>; 25770b57cec5SDimitry Andric 25780b57cec5SDimitry Andric// Reg<<S + Reg 25790b57cec5SDimitry Andricclass Storexr_shl_pat<PatFrag Store, PatFrag Value, InstHexagon MI> 25800b57cec5SDimitry Andric : Pat<(Store Value:$Ru, (add I32:$Rs, (shl I32:$Rt, u2_0ImmPred:$u2))), 25810b57cec5SDimitry Andric (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>; 25820b57cec5SDimitry Andric 25830b57cec5SDimitry Andric// Reg + Reg 25840b57cec5SDimitry Andricclass Storexr_add_pat<PatFrag Store, PatFrag Value, InstHexagon MI> 25850b57cec5SDimitry Andric : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)), 25860b57cec5SDimitry Andric (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>; 25870b57cec5SDimitry Andric 25880b57cec5SDimitry Andricclass Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI> 25890b57cec5SDimitry Andric : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>; 25900b57cec5SDimitry Andric 25910b57cec5SDimitry Andricclass Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod, 25920b57cec5SDimitry Andric InstHexagon MI> 25930b57cec5SDimitry Andric : Pat<(Store Value:$val, Addr:$addr), 25940b57cec5SDimitry Andric (MI Addr:$addr, (ValueMod Value:$val))>; 25950b57cec5SDimitry Andric 25960b57cec5SDimitry Andricdef IMM_BYTE : SDNodeXForm<imm, [{ 25970b57cec5SDimitry Andric // -1 can be represented as 255, etc. 25980b57cec5SDimitry Andric // assigning to a byte restores our desired signed value. 25990b57cec5SDimitry Andric int8_t imm = N->getSExtValue(); 26000b57cec5SDimitry Andric return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32); 26010b57cec5SDimitry Andric}]>; 26020b57cec5SDimitry Andric 26030b57cec5SDimitry Andricdef IMM_HALF : SDNodeXForm<imm, [{ 26040b57cec5SDimitry Andric // -1 can be represented as 65535, etc. 26050b57cec5SDimitry Andric // assigning to a short restores our desired signed value. 26060b57cec5SDimitry Andric int16_t imm = N->getSExtValue(); 26070b57cec5SDimitry Andric return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32); 26080b57cec5SDimitry Andric}]>; 26090b57cec5SDimitry Andric 26100b57cec5SDimitry Andricdef IMM_WORD : SDNodeXForm<imm, [{ 26110b57cec5SDimitry Andric // -1 can be represented as 4294967295, etc. 26120b57cec5SDimitry Andric // Currently, it's not doing this. But some optimization 26130b57cec5SDimitry Andric // might convert -1 to a large +ve number. 26140b57cec5SDimitry Andric // assigning to a word restores our desired signed value. 26150b57cec5SDimitry Andric int32_t imm = N->getSExtValue(); 26160b57cec5SDimitry Andric return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32); 26170b57cec5SDimitry Andric}]>; 26180b57cec5SDimitry Andric 26190b57cec5SDimitry Andricdef ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>; 26200b57cec5SDimitry Andricdef ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>; 26210b57cec5SDimitry Andricdef ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>; 26220b57cec5SDimitry Andric 26230b57cec5SDimitry Andric// Even though the offset is not extendable in the store-immediate, we 26240b57cec5SDimitry Andric// can still generate the fi# in the base address. If the final offset 26250b57cec5SDimitry Andric// is not valid for the instruction, we will replace it with a scratch 26260b57cec5SDimitry Andric// register. 26270b57cec5SDimitry Andricclass SmallStackStore<PatFrag Store> 26280b57cec5SDimitry Andric : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{ 26290b57cec5SDimitry Andric return isSmallStackStore(cast<StoreSDNode>(N)); 26300b57cec5SDimitry Andric}]>; 26310b57cec5SDimitry Andric 26320b57cec5SDimitry Andric// This is the complement of SmallStackStore. 26330b57cec5SDimitry Andricclass LargeStackStore<PatFrag Store> 26340b57cec5SDimitry Andric : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{ 26350b57cec5SDimitry Andric return !isSmallStackStore(cast<StoreSDNode>(N)); 26360b57cec5SDimitry Andric}]>; 26370b57cec5SDimitry Andric 26380b57cec5SDimitry Andric// Preferred addressing modes for various combinations of stored value 26390b57cec5SDimitry Andric// and address computation. 26400b57cec5SDimitry Andric// For stores where the address and value are both immediates, prefer 26410b57cec5SDimitry Andric// store-immediate. The reason is that the constant-extender optimization 26420b57cec5SDimitry Andric// can replace store-immediate with a store-register, but there is nothing 26430b57cec5SDimitry Andric// to generate a store-immediate out of a store-register. 26440b57cec5SDimitry Andric// 26450b57cec5SDimitry Andric// C R F F+C R+C R+R R<<S+C R<<S+R 26460b57cec5SDimitry Andric// --+-------+-----+-----+------+-----+-----+--------+-------- 26470b57cec5SDimitry Andric// C | imm | imm | imm | imm | imm | rr | ur | rr 26480b57cec5SDimitry Andric// R | abs* | io | io | io | io | rr | ur | rr 26490b57cec5SDimitry Andric// 26500b57cec5SDimitry Andric// (*) Absolute or GP-relative. 26510b57cec5SDimitry Andric// 26520b57cec5SDimitry Andric// Note that any expression can be matched by Reg. In particular, an immediate 26530b57cec5SDimitry Andric// can always be placed in a register, so patterns checking for Imm should 26540b57cec5SDimitry Andric// have a higher priority than the ones involving Reg that could also match. 26550b57cec5SDimitry Andric// For example, *(p+4) could become r1=#4; memw(r0+r1<<#0) instead of the 26560b57cec5SDimitry Andric// preferred memw(r0+#4). Similarly Reg+Imm or Reg+Reg should be tried before 26570b57cec5SDimitry Andric// Reg alone. 26580b57cec5SDimitry Andric// 26590b57cec5SDimitry Andric// The order in which the different combinations are tried: 26600b57cec5SDimitry Andric// 26610b57cec5SDimitry Andric// C F R F+C R+C R+R R<<S+C R<<S+R 26620b57cec5SDimitry Andric// --+-------+-----+-----+------+-----+-----+--------+-------- 26630b57cec5SDimitry Andric// C | 1 | 6 | - | 5 | 9 | - | - | - 26640b57cec5SDimitry Andric// R | 2 | 8 | 12 | 7 | 10 | 11 | 3 | 4 26650b57cec5SDimitry Andric 26660b57cec5SDimitry Andric 26670b57cec5SDimitry Andric// First, match the unusual case of doubleword store into Reg+Imm4, i.e. 26680b57cec5SDimitry Andric// a store where the offset Imm4 is a multiple of 4, but not of 8. This 26690b57cec5SDimitry Andric// implies that Reg is also a proper multiple of 4. To still generate a 26700b57cec5SDimitry Andric// doubleword store, add 4 to Reg, and subtract 4 from the offset. 26710b57cec5SDimitry Andric 26720b57cec5SDimitry Andricdef s30_2ProperPred : PatLeaf<(i32 imm), [{ 26730b57cec5SDimitry Andric int64_t v = (int64_t)N->getSExtValue(); 26740b57cec5SDimitry Andric return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v); 26750b57cec5SDimitry Andric}]>; 26760b57cec5SDimitry Andricdef RoundTo8 : SDNodeXForm<imm, [{ 26770b57cec5SDimitry Andric int32_t Imm = N->getSExtValue(); 26780b57cec5SDimitry Andric return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32); 26790b57cec5SDimitry Andric}]>; 26800b57cec5SDimitry Andric 26810b57cec5SDimitry Andriclet AddedComplexity = 150 in 26820b57cec5SDimitry Andricdef: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)), 26830b57cec5SDimitry Andric (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>; 26840b57cec5SDimitry Andric 26850b57cec5SDimitry Andricclass Storexi_abs_pat<PatFrag Store, PatFrag Value, InstHexagon MI> 26860b57cec5SDimitry Andric : Pat<(Store Value:$val, anyimm:$addr), 26870b57cec5SDimitry Andric (MI (ToI32 $addr), 0, Value:$val)>; 26880b57cec5SDimitry Andricclass Storexim_abs_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod, 26890b57cec5SDimitry Andric InstHexagon MI> 26900b57cec5SDimitry Andric : Pat<(Store Value:$val, anyimm:$addr), 26910b57cec5SDimitry Andric (MI (ToI32 $addr), 0, (ValueMod Value:$val))>; 26920b57cec5SDimitry Andric 26930b57cec5SDimitry Andriclet AddedComplexity = 140 in { 26940b57cec5SDimitry Andric def: Storexim_abs_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>; 26950b57cec5SDimitry Andric def: Storexim_abs_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>; 26960b57cec5SDimitry Andric def: Storexim_abs_pat<store, anyint, ToImmWord, S4_storeiri_io>; 26970b57cec5SDimitry Andric 26980b57cec5SDimitry Andric def: Storexi_abs_pat<truncstorei8, anyimm, S4_storeirb_io>; 26990b57cec5SDimitry Andric def: Storexi_abs_pat<truncstorei16, anyimm, S4_storeirh_io>; 27000b57cec5SDimitry Andric def: Storexi_abs_pat<store, anyimm, S4_storeiri_io>; 27010b57cec5SDimitry Andric} 27020b57cec5SDimitry Andric 27030b57cec5SDimitry Andric// GP-relative address 27040b57cec5SDimitry Andriclet AddedComplexity = 120 in { 27050b57cec5SDimitry Andric def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>; 27060b57cec5SDimitry Andric def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>; 27070b57cec5SDimitry Andric def: Storea_pat<store, I32, addrgp, S2_storerigp>; 27080b57cec5SDimitry Andric def: Storea_pat<store, V4I8, addrgp, S2_storerigp>; 27090b57cec5SDimitry Andric def: Storea_pat<store, V2I16, addrgp, S2_storerigp>; 27100b57cec5SDimitry Andric def: Storea_pat<store, I64, addrgp, S2_storerdgp>; 27110b57cec5SDimitry Andric def: Storea_pat<store, V8I8, addrgp, S2_storerdgp>; 27120b57cec5SDimitry Andric def: Storea_pat<store, V4I16, addrgp, S2_storerdgp>; 27130b57cec5SDimitry Andric def: Storea_pat<store, V2I32, addrgp, S2_storerdgp>; 27140b57cec5SDimitry Andric def: Storea_pat<store, F32, addrgp, S2_storerigp>; 27150b57cec5SDimitry Andric def: Storea_pat<store, F64, addrgp, S2_storerdgp>; 27165f757f3fSDimitry Andric def: Storea_pat<atomic_store_8, I32, addrgp, S2_storerbgp>; 27175f757f3fSDimitry Andric def: Storea_pat<atomic_store_16, I32, addrgp, S2_storerhgp>; 27185f757f3fSDimitry Andric def: Storea_pat<atomic_store_32, I32, addrgp, S2_storerigp>; 27195f757f3fSDimitry Andric def: Storea_pat<atomic_store_32, V4I8, addrgp, S2_storerigp>; 27205f757f3fSDimitry Andric def: Storea_pat<atomic_store_32, V2I16, addrgp, S2_storerigp>; 27215f757f3fSDimitry Andric def: Storea_pat<atomic_store_64, I64, addrgp, S2_storerdgp>; 27225f757f3fSDimitry Andric def: Storea_pat<atomic_store_64, V8I8, addrgp, S2_storerdgp>; 27235f757f3fSDimitry Andric def: Storea_pat<atomic_store_64, V4I16, addrgp, S2_storerdgp>; 27245f757f3fSDimitry Andric def: Storea_pat<atomic_store_64, V2I32, addrgp, S2_storerdgp>; 27250b57cec5SDimitry Andric 27260b57cec5SDimitry Andric def: Stoream_pat<truncstorei8, I64, addrgp, LoReg, S2_storerbgp>; 27270b57cec5SDimitry Andric def: Stoream_pat<truncstorei16, I64, addrgp, LoReg, S2_storerhgp>; 27280b57cec5SDimitry Andric def: Stoream_pat<truncstorei32, I64, addrgp, LoReg, S2_storerigp>; 27290b57cec5SDimitry Andric def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>; 27300b57cec5SDimitry Andric} 27310b57cec5SDimitry Andric 27320b57cec5SDimitry Andric// Absolute address 27330b57cec5SDimitry Andriclet AddedComplexity = 110 in { 27340b57cec5SDimitry Andric def: Storea_pat<truncstorei8, I32, anyimm0, PS_storerbabs>; 27350b57cec5SDimitry Andric def: Storea_pat<truncstorei16, I32, anyimm1, PS_storerhabs>; 27360b57cec5SDimitry Andric def: Storea_pat<store, I32, anyimm2, PS_storeriabs>; 27370b57cec5SDimitry Andric def: Storea_pat<store, V4I8, anyimm2, PS_storeriabs>; 27380b57cec5SDimitry Andric def: Storea_pat<store, V2I16, anyimm2, PS_storeriabs>; 27390b57cec5SDimitry Andric def: Storea_pat<store, I64, anyimm3, PS_storerdabs>; 27400b57cec5SDimitry Andric def: Storea_pat<store, V8I8, anyimm3, PS_storerdabs>; 27410b57cec5SDimitry Andric def: Storea_pat<store, V4I16, anyimm3, PS_storerdabs>; 27420b57cec5SDimitry Andric def: Storea_pat<store, V2I32, anyimm3, PS_storerdabs>; 27430b57cec5SDimitry Andric def: Storea_pat<store, F32, anyimm2, PS_storeriabs>; 27440b57cec5SDimitry Andric def: Storea_pat<store, F64, anyimm3, PS_storerdabs>; 27455f757f3fSDimitry Andric def: Storea_pat<atomic_store_8, I32, anyimm0, PS_storerbabs>; 27465f757f3fSDimitry Andric def: Storea_pat<atomic_store_16, I32, anyimm1, PS_storerhabs>; 27475f757f3fSDimitry Andric def: Storea_pat<atomic_store_32, I32, anyimm2, PS_storeriabs>; 27485f757f3fSDimitry Andric def: Storea_pat<atomic_store_32, V4I8, anyimm2, PS_storeriabs>; 27495f757f3fSDimitry Andric def: Storea_pat<atomic_store_32, V2I16, anyimm2, PS_storeriabs>; 27505f757f3fSDimitry Andric def: Storea_pat<atomic_store_64, I64, anyimm3, PS_storerdabs>; 27515f757f3fSDimitry Andric def: Storea_pat<atomic_store_64, V8I8, anyimm3, PS_storerdabs>; 27525f757f3fSDimitry Andric def: Storea_pat<atomic_store_64, V4I16, anyimm3, PS_storerdabs>; 27535f757f3fSDimitry Andric def: Storea_pat<atomic_store_64, V2I32, anyimm3, PS_storerdabs>; 27540b57cec5SDimitry Andric 27550b57cec5SDimitry Andric def: Stoream_pat<truncstorei8, I64, anyimm0, LoReg, PS_storerbabs>; 27560b57cec5SDimitry Andric def: Stoream_pat<truncstorei16, I64, anyimm1, LoReg, PS_storerhabs>; 27570b57cec5SDimitry Andric def: Stoream_pat<truncstorei32, I64, anyimm2, LoReg, PS_storeriabs>; 27580b57cec5SDimitry Andric def: Stoream_pat<store, I1, anyimm0, I1toI32, PS_storerbabs>; 27590b57cec5SDimitry Andric} 27600b57cec5SDimitry Andric 27610b57cec5SDimitry Andric// Reg<<S + Imm 27620b57cec5SDimitry Andriclet AddedComplexity = 100 in { 27630b57cec5SDimitry Andric def: Storexu_shl_pat<truncstorei8, I32, anyimm0, S4_storerb_ur>; 27640b57cec5SDimitry Andric def: Storexu_shl_pat<truncstorei16, I32, anyimm1, S4_storerh_ur>; 27650b57cec5SDimitry Andric def: Storexu_shl_pat<store, I32, anyimm2, S4_storeri_ur>; 27660b57cec5SDimitry Andric def: Storexu_shl_pat<store, V4I8, anyimm2, S4_storeri_ur>; 27670b57cec5SDimitry Andric def: Storexu_shl_pat<store, V2I16, anyimm2, S4_storeri_ur>; 27680b57cec5SDimitry Andric def: Storexu_shl_pat<store, I64, anyimm3, S4_storerd_ur>; 27690b57cec5SDimitry Andric def: Storexu_shl_pat<store, V8I8, anyimm3, S4_storerd_ur>; 27700b57cec5SDimitry Andric def: Storexu_shl_pat<store, V4I16, anyimm3, S4_storerd_ur>; 27710b57cec5SDimitry Andric def: Storexu_shl_pat<store, V2I32, anyimm3, S4_storerd_ur>; 27720b57cec5SDimitry Andric def: Storexu_shl_pat<store, F32, anyimm2, S4_storeri_ur>; 27730b57cec5SDimitry Andric def: Storexu_shl_pat<store, F64, anyimm3, S4_storerd_ur>; 27740b57cec5SDimitry Andric 27750b57cec5SDimitry Andric def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), anyimm:$A)), 27760b57cec5SDimitry Andric (S4_storerb_ur IntRegs:$Rs, imm:$u2, imm:$A, (I1toI32 I1:$Pu))>; 27770b57cec5SDimitry Andric} 27780b57cec5SDimitry Andric 27790b57cec5SDimitry Andric// Reg<<S + Reg 27800b57cec5SDimitry Andriclet AddedComplexity = 90 in { 27810b57cec5SDimitry Andric def: Storexr_shl_pat<truncstorei8, I32, S4_storerb_rr>; 27820b57cec5SDimitry Andric def: Storexr_shl_pat<truncstorei16, I32, S4_storerh_rr>; 27830b57cec5SDimitry Andric def: Storexr_shl_pat<store, I32, S4_storeri_rr>; 27840b57cec5SDimitry Andric def: Storexr_shl_pat<store, V4I8, S4_storeri_rr>; 27850b57cec5SDimitry Andric def: Storexr_shl_pat<store, V2I16, S4_storeri_rr>; 27860b57cec5SDimitry Andric def: Storexr_shl_pat<store, I64, S4_storerd_rr>; 27870b57cec5SDimitry Andric def: Storexr_shl_pat<store, V8I8, S4_storerd_rr>; 27880b57cec5SDimitry Andric def: Storexr_shl_pat<store, V4I16, S4_storerd_rr>; 27890b57cec5SDimitry Andric def: Storexr_shl_pat<store, V2I32, S4_storerd_rr>; 27900b57cec5SDimitry Andric def: Storexr_shl_pat<store, F32, S4_storeri_rr>; 27910b57cec5SDimitry Andric def: Storexr_shl_pat<store, F64, S4_storerd_rr>; 27920b57cec5SDimitry Andric 27930b57cec5SDimitry Andric def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), I32:$Rt)), 279406c3fb27SDimitry Andric (S4_storerb_rr IntRegs:$Rt, IntRegs:$Rs, imm:$u2, (I1toI32 I1:$Pu))>; 27950b57cec5SDimitry Andric} 27960b57cec5SDimitry Andric 27970b57cec5SDimitry Andricclass SS_<PatFrag F> : SmallStackStore<F>; 27980b57cec5SDimitry Andricclass LS_<PatFrag F> : LargeStackStore<F>; 27990b57cec5SDimitry Andric 28000b57cec5SDimitry Andricmulticlass IMFA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> { 28010b57cec5SDimitry Andric defm: Storexim_fi_add_pat<S, V, O, M, I>; 28020b57cec5SDimitry Andric} 28030b57cec5SDimitry Andricmulticlass IFA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> { 28040b57cec5SDimitry Andric defm: Storexi_fi_add_pat<S, V, O, I>; 28050b57cec5SDimitry Andric} 28060b57cec5SDimitry Andric 28070b57cec5SDimitry Andric// Fi+Imm, store-immediate 28080b57cec5SDimitry Andriclet AddedComplexity = 80 in { 28090b57cec5SDimitry Andric defm: IMFA_<SS_<truncstorei8>, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>; 28100b57cec5SDimitry Andric defm: IMFA_<SS_<truncstorei16>, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>; 28110b57cec5SDimitry Andric defm: IMFA_<SS_<store>, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>; 28120b57cec5SDimitry Andric 28130b57cec5SDimitry Andric defm: IFA_<SS_<truncstorei8>, anyimm, u6_0ImmPred, S4_storeirb_io>; 28140b57cec5SDimitry Andric defm: IFA_<SS_<truncstorei16>, anyimm, u6_1ImmPred, S4_storeirh_io>; 28150b57cec5SDimitry Andric defm: IFA_<SS_<store>, anyimm, u6_2ImmPred, S4_storeiri_io>; 28160b57cec5SDimitry Andric 28170b57cec5SDimitry Andric // For large-stack stores, generate store-register (prefer explicit Fi 28180b57cec5SDimitry Andric // in the address). 28190b57cec5SDimitry Andric defm: IMFA_<LS_<truncstorei8>, anyimm, u6_0ImmPred, ToI32, S2_storerb_io>; 28200b57cec5SDimitry Andric defm: IMFA_<LS_<truncstorei16>, anyimm, u6_1ImmPred, ToI32, S2_storerh_io>; 28210b57cec5SDimitry Andric defm: IMFA_<LS_<store>, anyimm, u6_2ImmPred, ToI32, S2_storeri_io>; 28220b57cec5SDimitry Andric} 28230b57cec5SDimitry Andric 28240b57cec5SDimitry Andric// Fi, store-immediate 28250b57cec5SDimitry Andriclet AddedComplexity = 70 in { 28260b57cec5SDimitry Andric def: Storexim_fi_pat<SS_<truncstorei8>, anyint, ToImmByte, S4_storeirb_io>; 28270b57cec5SDimitry Andric def: Storexim_fi_pat<SS_<truncstorei16>, anyint, ToImmHalf, S4_storeirh_io>; 28280b57cec5SDimitry Andric def: Storexim_fi_pat<SS_<store>, anyint, ToImmWord, S4_storeiri_io>; 28290b57cec5SDimitry Andric 28300b57cec5SDimitry Andric def: Storexi_fi_pat<SS_<truncstorei8>, anyimm, S4_storeirb_io>; 28310b57cec5SDimitry Andric def: Storexi_fi_pat<SS_<truncstorei16>, anyimm, S4_storeirh_io>; 28320b57cec5SDimitry Andric def: Storexi_fi_pat<SS_<store>, anyimm, S4_storeiri_io>; 28330b57cec5SDimitry Andric 28340b57cec5SDimitry Andric // For large-stack stores, generate store-register (prefer explicit Fi 28350b57cec5SDimitry Andric // in the address). 28360b57cec5SDimitry Andric def: Storexim_fi_pat<LS_<truncstorei8>, anyimm, ToI32, S2_storerb_io>; 28370b57cec5SDimitry Andric def: Storexim_fi_pat<LS_<truncstorei16>, anyimm, ToI32, S2_storerh_io>; 28380b57cec5SDimitry Andric def: Storexim_fi_pat<LS_<store>, anyimm, ToI32, S2_storeri_io>; 28390b57cec5SDimitry Andric} 28400b57cec5SDimitry Andric 28410b57cec5SDimitry Andric// Fi+Imm, Fi, store-register 28420b57cec5SDimitry Andriclet AddedComplexity = 60 in { 28430b57cec5SDimitry Andric defm: Storexi_fi_add_pat<truncstorei8, I32, anyimm, S2_storerb_io>; 28440b57cec5SDimitry Andric defm: Storexi_fi_add_pat<truncstorei16, I32, anyimm, S2_storerh_io>; 28450b57cec5SDimitry Andric defm: Storexi_fi_add_pat<store, I32, anyimm, S2_storeri_io>; 28460b57cec5SDimitry Andric defm: Storexi_fi_add_pat<store, V4I8, anyimm, S2_storeri_io>; 28470b57cec5SDimitry Andric defm: Storexi_fi_add_pat<store, V2I16, anyimm, S2_storeri_io>; 28480b57cec5SDimitry Andric defm: Storexi_fi_add_pat<store, I64, anyimm, S2_storerd_io>; 28490b57cec5SDimitry Andric defm: Storexi_fi_add_pat<store, V8I8, anyimm, S2_storerd_io>; 28500b57cec5SDimitry Andric defm: Storexi_fi_add_pat<store, V4I16, anyimm, S2_storerd_io>; 28510b57cec5SDimitry Andric defm: Storexi_fi_add_pat<store, V2I32, anyimm, S2_storerd_io>; 28520b57cec5SDimitry Andric defm: Storexi_fi_add_pat<store, F32, anyimm, S2_storeri_io>; 28530b57cec5SDimitry Andric defm: Storexi_fi_add_pat<store, F64, anyimm, S2_storerd_io>; 28540b57cec5SDimitry Andric defm: Storexim_fi_add_pat<store, I1, anyimm, I1toI32, S2_storerb_io>; 28550b57cec5SDimitry Andric 28560b57cec5SDimitry Andric def: Storexi_fi_pat<truncstorei8, I32, S2_storerb_io>; 28570b57cec5SDimitry Andric def: Storexi_fi_pat<truncstorei16, I32, S2_storerh_io>; 28580b57cec5SDimitry Andric def: Storexi_fi_pat<store, I32, S2_storeri_io>; 28590b57cec5SDimitry Andric def: Storexi_fi_pat<store, V4I8, S2_storeri_io>; 28600b57cec5SDimitry Andric def: Storexi_fi_pat<store, V2I16, S2_storeri_io>; 28610b57cec5SDimitry Andric def: Storexi_fi_pat<store, I64, S2_storerd_io>; 28620b57cec5SDimitry Andric def: Storexi_fi_pat<store, V8I8, S2_storerd_io>; 28630b57cec5SDimitry Andric def: Storexi_fi_pat<store, V4I16, S2_storerd_io>; 28640b57cec5SDimitry Andric def: Storexi_fi_pat<store, V2I32, S2_storerd_io>; 28650b57cec5SDimitry Andric def: Storexi_fi_pat<store, F32, S2_storeri_io>; 28660b57cec5SDimitry Andric def: Storexi_fi_pat<store, F64, S2_storerd_io>; 28670b57cec5SDimitry Andric def: Storexim_fi_pat<store, I1, I1toI32, S2_storerb_io>; 28680b57cec5SDimitry Andric} 28690b57cec5SDimitry Andric 28700b57cec5SDimitry Andric 28710b57cec5SDimitry Andricmulticlass IMRA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> { 28720b57cec5SDimitry Andric defm: Storexim_add_pat<S, V, O, M, I>; 28730b57cec5SDimitry Andric} 28740b57cec5SDimitry Andricmulticlass IRA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> { 28750b57cec5SDimitry Andric defm: Storexi_add_pat<S, V, O, I>; 28760b57cec5SDimitry Andric} 28770b57cec5SDimitry Andric 28780b57cec5SDimitry Andric// Reg+Imm, store-immediate 28790b57cec5SDimitry Andriclet AddedComplexity = 50 in { 28800b57cec5SDimitry Andric defm: IMRA_<truncstorei8, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>; 28810b57cec5SDimitry Andric defm: IMRA_<truncstorei16, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>; 28820b57cec5SDimitry Andric defm: IMRA_<store, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>; 28830b57cec5SDimitry Andric 28840b57cec5SDimitry Andric defm: IRA_<truncstorei8, anyimm, u6_0ImmPred, S4_storeirb_io>; 28850b57cec5SDimitry Andric defm: IRA_<truncstorei16, anyimm, u6_1ImmPred, S4_storeirh_io>; 28860b57cec5SDimitry Andric defm: IRA_<store, anyimm, u6_2ImmPred, S4_storeiri_io>; 28870b57cec5SDimitry Andric} 28880b57cec5SDimitry Andric 28890b57cec5SDimitry Andric// Reg+Imm, store-register 28900b57cec5SDimitry Andriclet AddedComplexity = 40 in { 28910b57cec5SDimitry Andric defm: Storexi_pat<truncstorei8, I32, anyimm0, S2_storerb_io>; 28920b57cec5SDimitry Andric defm: Storexi_pat<truncstorei16, I32, anyimm1, S2_storerh_io>; 28930b57cec5SDimitry Andric defm: Storexi_pat<store, I32, anyimm2, S2_storeri_io>; 28940b57cec5SDimitry Andric defm: Storexi_pat<store, V4I8, anyimm2, S2_storeri_io>; 28950b57cec5SDimitry Andric defm: Storexi_pat<store, V2I16, anyimm2, S2_storeri_io>; 28960b57cec5SDimitry Andric defm: Storexi_pat<store, I64, anyimm3, S2_storerd_io>; 28970b57cec5SDimitry Andric defm: Storexi_pat<store, V8I8, anyimm3, S2_storerd_io>; 28980b57cec5SDimitry Andric defm: Storexi_pat<store, V4I16, anyimm3, S2_storerd_io>; 28990b57cec5SDimitry Andric defm: Storexi_pat<store, V2I32, anyimm3, S2_storerd_io>; 29000b57cec5SDimitry Andric defm: Storexi_pat<store, F32, anyimm2, S2_storeri_io>; 29010b57cec5SDimitry Andric defm: Storexi_pat<store, F64, anyimm3, S2_storerd_io>; 29020b57cec5SDimitry Andric 29030b57cec5SDimitry Andric defm: Storexim_pat<truncstorei8, I64, anyimm0, LoReg, S2_storerb_io>; 29040b57cec5SDimitry Andric defm: Storexim_pat<truncstorei16, I64, anyimm1, LoReg, S2_storerh_io>; 29050b57cec5SDimitry Andric defm: Storexim_pat<truncstorei32, I64, anyimm2, LoReg, S2_storeri_io>; 29060b57cec5SDimitry Andric defm: Storexim_pat<store, I1, anyimm0, I1toI32, S2_storerb_io>; 29070b57cec5SDimitry Andric 29085f757f3fSDimitry Andric defm: Storexi_pat<atomic_store_8, I32, anyimm0, S2_storerb_io>; 29095f757f3fSDimitry Andric defm: Storexi_pat<atomic_store_16, I32, anyimm1, S2_storerh_io>; 29105f757f3fSDimitry Andric defm: Storexi_pat<atomic_store_32, I32, anyimm2, S2_storeri_io>; 29115f757f3fSDimitry Andric defm: Storexi_pat<atomic_store_32, V4I8, anyimm2, S2_storeri_io>; 29125f757f3fSDimitry Andric defm: Storexi_pat<atomic_store_32, V2I16, anyimm2, S2_storeri_io>; 29135f757f3fSDimitry Andric defm: Storexi_pat<atomic_store_64, I64, anyimm3, S2_storerd_io>; 29145f757f3fSDimitry Andric defm: Storexi_pat<atomic_store_64, V8I8, anyimm3, S2_storerd_io>; 29155f757f3fSDimitry Andric defm: Storexi_pat<atomic_store_64, V4I16, anyimm3, S2_storerd_io>; 29165f757f3fSDimitry Andric defm: Storexi_pat<atomic_store_64, V2I32, anyimm3, S2_storerd_io>; 29170b57cec5SDimitry Andric} 29180b57cec5SDimitry Andric 29190b57cec5SDimitry Andric// Reg+Reg 29200b57cec5SDimitry Andriclet AddedComplexity = 30 in { 29210b57cec5SDimitry Andric def: Storexr_add_pat<truncstorei8, I32, S4_storerb_rr>; 29220b57cec5SDimitry Andric def: Storexr_add_pat<truncstorei16, I32, S4_storerh_rr>; 29230b57cec5SDimitry Andric def: Storexr_add_pat<store, I32, S4_storeri_rr>; 29240b57cec5SDimitry Andric def: Storexr_add_pat<store, V4I8, S4_storeri_rr>; 29250b57cec5SDimitry Andric def: Storexr_add_pat<store, V2I16, S4_storeri_rr>; 29260b57cec5SDimitry Andric def: Storexr_add_pat<store, I64, S4_storerd_rr>; 29270b57cec5SDimitry Andric def: Storexr_add_pat<store, V8I8, S4_storerd_rr>; 29280b57cec5SDimitry Andric def: Storexr_add_pat<store, V4I16, S4_storerd_rr>; 29290b57cec5SDimitry Andric def: Storexr_add_pat<store, V2I32, S4_storerd_rr>; 29300b57cec5SDimitry Andric def: Storexr_add_pat<store, F32, S4_storeri_rr>; 29310b57cec5SDimitry Andric def: Storexr_add_pat<store, F64, S4_storerd_rr>; 29320b57cec5SDimitry Andric 29330b57cec5SDimitry Andric def: Pat<(store I1:$Pu, (add I32:$Rs, I32:$Rt)), 29340b57cec5SDimitry Andric (S4_storerb_rr IntRegs:$Rs, IntRegs:$Rt, 0, (I1toI32 I1:$Pu))>; 29350b57cec5SDimitry Andric} 29360b57cec5SDimitry Andric 29370b57cec5SDimitry Andric// Reg, store-immediate 29380b57cec5SDimitry Andriclet AddedComplexity = 20 in { 29390b57cec5SDimitry Andric def: Storexim_base_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>; 29400b57cec5SDimitry Andric def: Storexim_base_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>; 29410b57cec5SDimitry Andric def: Storexim_base_pat<store, anyint, ToImmWord, S4_storeiri_io>; 29420b57cec5SDimitry Andric 29430b57cec5SDimitry Andric def: Storexi_base_pat<truncstorei8, anyimm, S4_storeirb_io>; 29440b57cec5SDimitry Andric def: Storexi_base_pat<truncstorei16, anyimm, S4_storeirh_io>; 29450b57cec5SDimitry Andric def: Storexi_base_pat<store, anyimm, S4_storeiri_io>; 29460b57cec5SDimitry Andric} 29470b57cec5SDimitry Andric 29480b57cec5SDimitry Andric// Reg, store-register 29490b57cec5SDimitry Andriclet AddedComplexity = 10 in { 29500b57cec5SDimitry Andric def: Storexi_base_pat<truncstorei8, I32, S2_storerb_io>; 29510b57cec5SDimitry Andric def: Storexi_base_pat<truncstorei16, I32, S2_storerh_io>; 29520b57cec5SDimitry Andric def: Storexi_base_pat<store, I32, S2_storeri_io>; 29530b57cec5SDimitry Andric def: Storexi_base_pat<store, V4I8, S2_storeri_io>; 29540b57cec5SDimitry Andric def: Storexi_base_pat<store, V2I16, S2_storeri_io>; 29550b57cec5SDimitry Andric def: Storexi_base_pat<store, I64, S2_storerd_io>; 29560b57cec5SDimitry Andric def: Storexi_base_pat<store, V8I8, S2_storerd_io>; 29570b57cec5SDimitry Andric def: Storexi_base_pat<store, V4I16, S2_storerd_io>; 29580b57cec5SDimitry Andric def: Storexi_base_pat<store, V2I32, S2_storerd_io>; 29590b57cec5SDimitry Andric def: Storexi_base_pat<store, F32, S2_storeri_io>; 29600b57cec5SDimitry Andric def: Storexi_base_pat<store, F64, S2_storerd_io>; 29610b57cec5SDimitry Andric 29620b57cec5SDimitry Andric def: Storexim_base_pat<truncstorei8, I64, LoReg, S2_storerb_io>; 29630b57cec5SDimitry Andric def: Storexim_base_pat<truncstorei16, I64, LoReg, S2_storerh_io>; 29640b57cec5SDimitry Andric def: Storexim_base_pat<truncstorei32, I64, LoReg, S2_storeri_io>; 29650b57cec5SDimitry Andric def: Storexim_base_pat<store, I1, I1toI32, S2_storerb_io>; 29660b57cec5SDimitry Andric 29675f757f3fSDimitry Andric def: Storexi_base_pat<atomic_store_8, I32, S2_storerb_io>; 29685f757f3fSDimitry Andric def: Storexi_base_pat<atomic_store_16, I32, S2_storerh_io>; 29695f757f3fSDimitry Andric def: Storexi_base_pat<atomic_store_32, I32, S2_storeri_io>; 29705f757f3fSDimitry Andric def: Storexi_base_pat<atomic_store_32, V4I8, S2_storeri_io>; 29715f757f3fSDimitry Andric def: Storexi_base_pat<atomic_store_32, V2I16, S2_storeri_io>; 29725f757f3fSDimitry Andric def: Storexi_base_pat<atomic_store_64, I64, S2_storerd_io>; 29735f757f3fSDimitry Andric def: Storexi_base_pat<atomic_store_64, V8I8, S2_storerd_io>; 29745f757f3fSDimitry Andric def: Storexi_base_pat<atomic_store_64, V4I16, S2_storerd_io>; 29755f757f3fSDimitry Andric def: Storexi_base_pat<atomic_store_64, V2I32, S2_storerd_io>; 29760b57cec5SDimitry Andric} 29770b57cec5SDimitry Andric 29780b57cec5SDimitry Andric 29790b57cec5SDimitry Andric// --(14) Memop ---------------------------------------------------------- 29800b57cec5SDimitry Andric// 29810b57cec5SDimitry Andric 29820b57cec5SDimitry Andricdef m5_0Imm8Pred : PatLeaf<(i32 imm), [{ 29830b57cec5SDimitry Andric int8_t V = N->getSExtValue(); 29840b57cec5SDimitry Andric return -32 < V && V <= -1; 29850b57cec5SDimitry Andric}]>; 29860b57cec5SDimitry Andric 29870b57cec5SDimitry Andricdef m5_0Imm16Pred : PatLeaf<(i32 imm), [{ 29880b57cec5SDimitry Andric int16_t V = N->getSExtValue(); 29890b57cec5SDimitry Andric return -32 < V && V <= -1; 29900b57cec5SDimitry Andric}]>; 29910b57cec5SDimitry Andric 29920b57cec5SDimitry Andricdef m5_0ImmPred : PatLeaf<(i32 imm), [{ 29930b57cec5SDimitry Andric int64_t V = N->getSExtValue(); 29940b57cec5SDimitry Andric return -31 <= V && V <= -1; 29950b57cec5SDimitry Andric}]>; 29960b57cec5SDimitry Andric 29970b57cec5SDimitry Andricdef IsNPow2_8 : PatLeaf<(i32 imm), [{ 29980b57cec5SDimitry Andric uint8_t NV = ~N->getZExtValue(); 29990b57cec5SDimitry Andric return isPowerOf2_32(NV); 30000b57cec5SDimitry Andric}]>; 30010b57cec5SDimitry Andric 30020b57cec5SDimitry Andricdef IsNPow2_16 : PatLeaf<(i32 imm), [{ 30030b57cec5SDimitry Andric uint16_t NV = ~N->getZExtValue(); 30040b57cec5SDimitry Andric return isPowerOf2_32(NV); 30050b57cec5SDimitry Andric}]>; 30060b57cec5SDimitry Andric 30070b57cec5SDimitry Andricdef Log2_8 : SDNodeXForm<imm, [{ 30080b57cec5SDimitry Andric uint8_t V = N->getZExtValue(); 30090b57cec5SDimitry Andric return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32); 30100b57cec5SDimitry Andric}]>; 30110b57cec5SDimitry Andric 30120b57cec5SDimitry Andricdef Log2_16 : SDNodeXForm<imm, [{ 30130b57cec5SDimitry Andric uint16_t V = N->getZExtValue(); 30140b57cec5SDimitry Andric return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32); 30150b57cec5SDimitry Andric}]>; 30160b57cec5SDimitry Andric 30170b57cec5SDimitry Andricdef LogN2_8 : SDNodeXForm<imm, [{ 30180b57cec5SDimitry Andric uint8_t NV = ~N->getZExtValue(); 30190b57cec5SDimitry Andric return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32); 30200b57cec5SDimitry Andric}]>; 30210b57cec5SDimitry Andric 30220b57cec5SDimitry Andricdef LogN2_16 : SDNodeXForm<imm, [{ 30230b57cec5SDimitry Andric uint16_t NV = ~N->getZExtValue(); 30240b57cec5SDimitry Andric return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32); 30250b57cec5SDimitry Andric}]>; 30260b57cec5SDimitry Andric 30270b57cec5SDimitry Andricdef IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>; 30280b57cec5SDimitry Andric 30290b57cec5SDimitry Andricmulticlass Memopxr_base_pat<PatFrag Load, PatFrag Store, SDNode Oper, 30300b57cec5SDimitry Andric InstHexagon MI> { 30310b57cec5SDimitry Andric // Addr: i32 30320b57cec5SDimitry Andric def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs), 30330b57cec5SDimitry Andric (MI I32:$Rs, 0, I32:$A)>; 30340b57cec5SDimitry Andric // Addr: fi 30350b57cec5SDimitry Andric def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs), 30360b57cec5SDimitry Andric (MI AddrFI:$Rs, 0, I32:$A)>; 30370b57cec5SDimitry Andric} 30380b57cec5SDimitry Andric 30390b57cec5SDimitry Andricmulticlass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred, 30400b57cec5SDimitry Andric SDNode Oper, InstHexagon MI> { 30410b57cec5SDimitry Andric // Addr: i32 30420b57cec5SDimitry Andric def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A), 30430b57cec5SDimitry Andric (add I32:$Rs, ImmPred:$Off)), 30440b57cec5SDimitry Andric (MI I32:$Rs, imm:$Off, I32:$A)>; 30450b57cec5SDimitry Andric def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A), 30460b57cec5SDimitry Andric (IsOrAdd I32:$Rs, ImmPred:$Off)), 30470b57cec5SDimitry Andric (MI I32:$Rs, imm:$Off, I32:$A)>; 30480b57cec5SDimitry Andric // Addr: fi 30490b57cec5SDimitry Andric def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A), 30500b57cec5SDimitry Andric (add AddrFI:$Rs, ImmPred:$Off)), 30510b57cec5SDimitry Andric (MI AddrFI:$Rs, imm:$Off, I32:$A)>; 30520b57cec5SDimitry Andric def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A), 30530b57cec5SDimitry Andric (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), 30540b57cec5SDimitry Andric (MI AddrFI:$Rs, imm:$Off, I32:$A)>; 30550b57cec5SDimitry Andric} 30560b57cec5SDimitry Andric 30570b57cec5SDimitry Andricmulticlass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred, 30580b57cec5SDimitry Andric SDNode Oper, InstHexagon MI> { 30590b57cec5SDimitry Andric let Predicates = [UseMEMOPS] in { 30600b57cec5SDimitry Andric defm: Memopxr_base_pat <Load, Store, Oper, MI>; 30610b57cec5SDimitry Andric defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>; 30620b57cec5SDimitry Andric } 30630b57cec5SDimitry Andric} 30640b57cec5SDimitry Andric 30650b57cec5SDimitry Andriclet AddedComplexity = 200 in { 30660b57cec5SDimitry Andric // add reg 30670b57cec5SDimitry Andric defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add, 30680b57cec5SDimitry Andric /*anyext*/ L4_add_memopb_io>; 30690b57cec5SDimitry Andric defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, 30700b57cec5SDimitry Andric /*sext*/ L4_add_memopb_io>; 30710b57cec5SDimitry Andric defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, 30720b57cec5SDimitry Andric /*zext*/ L4_add_memopb_io>; 30730b57cec5SDimitry Andric defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add, 30740b57cec5SDimitry Andric /*anyext*/ L4_add_memoph_io>; 30750b57cec5SDimitry Andric defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, 30760b57cec5SDimitry Andric /*sext*/ L4_add_memoph_io>; 30770b57cec5SDimitry Andric defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, 30780b57cec5SDimitry Andric /*zext*/ L4_add_memoph_io>; 30790b57cec5SDimitry Andric defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>; 30800b57cec5SDimitry Andric 30810b57cec5SDimitry Andric // sub reg 30820b57cec5SDimitry Andric defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, 30830b57cec5SDimitry Andric /*anyext*/ L4_sub_memopb_io>; 30840b57cec5SDimitry Andric defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, 30850b57cec5SDimitry Andric /*sext*/ L4_sub_memopb_io>; 30860b57cec5SDimitry Andric defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, 30870b57cec5SDimitry Andric /*zext*/ L4_sub_memopb_io>; 30880b57cec5SDimitry Andric defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, 30890b57cec5SDimitry Andric /*anyext*/ L4_sub_memoph_io>; 30900b57cec5SDimitry Andric defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, 30910b57cec5SDimitry Andric /*sext*/ L4_sub_memoph_io>; 30920b57cec5SDimitry Andric defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, 30930b57cec5SDimitry Andric /*zext*/ L4_sub_memoph_io>; 30940b57cec5SDimitry Andric defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>; 30950b57cec5SDimitry Andric 30960b57cec5SDimitry Andric // and reg 30970b57cec5SDimitry Andric defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and, 30980b57cec5SDimitry Andric /*anyext*/ L4_and_memopb_io>; 30990b57cec5SDimitry Andric defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, 31000b57cec5SDimitry Andric /*sext*/ L4_and_memopb_io>; 31010b57cec5SDimitry Andric defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, 31020b57cec5SDimitry Andric /*zext*/ L4_and_memopb_io>; 31030b57cec5SDimitry Andric defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and, 31040b57cec5SDimitry Andric /*anyext*/ L4_and_memoph_io>; 31050b57cec5SDimitry Andric defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, 31060b57cec5SDimitry Andric /*sext*/ L4_and_memoph_io>; 31070b57cec5SDimitry Andric defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, 31080b57cec5SDimitry Andric /*zext*/ L4_and_memoph_io>; 31090b57cec5SDimitry Andric defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>; 31100b57cec5SDimitry Andric 31110b57cec5SDimitry Andric // or reg 31120b57cec5SDimitry Andric defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or, 31130b57cec5SDimitry Andric /*anyext*/ L4_or_memopb_io>; 31140b57cec5SDimitry Andric defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, 31150b57cec5SDimitry Andric /*sext*/ L4_or_memopb_io>; 31160b57cec5SDimitry Andric defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, 31170b57cec5SDimitry Andric /*zext*/ L4_or_memopb_io>; 31180b57cec5SDimitry Andric defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or, 31190b57cec5SDimitry Andric /*anyext*/ L4_or_memoph_io>; 31200b57cec5SDimitry Andric defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, 31210b57cec5SDimitry Andric /*sext*/ L4_or_memoph_io>; 31220b57cec5SDimitry Andric defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, 31230b57cec5SDimitry Andric /*zext*/ L4_or_memoph_io>; 31240b57cec5SDimitry Andric defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>; 31250b57cec5SDimitry Andric} 31260b57cec5SDimitry Andric 31270b57cec5SDimitry Andric 31280b57cec5SDimitry Andricmulticlass Memopxi_base_pat<PatFrag Load, PatFrag Store, SDNode Oper, 31290b57cec5SDimitry Andric PatFrag Arg, SDNodeXForm ArgMod, InstHexagon MI> { 31300b57cec5SDimitry Andric // Addr: i32 31310b57cec5SDimitry Andric def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs), 31320b57cec5SDimitry Andric (MI I32:$Rs, 0, (ArgMod Arg:$A))>; 31330b57cec5SDimitry Andric // Addr: fi 31340b57cec5SDimitry Andric def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs), 31350b57cec5SDimitry Andric (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>; 31360b57cec5SDimitry Andric} 31370b57cec5SDimitry Andric 31380b57cec5SDimitry Andricmulticlass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred, 31390b57cec5SDimitry Andric SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod, 31400b57cec5SDimitry Andric InstHexagon MI> { 31410b57cec5SDimitry Andric // Addr: i32 31420b57cec5SDimitry Andric def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A), 31430b57cec5SDimitry Andric (add I32:$Rs, ImmPred:$Off)), 31440b57cec5SDimitry Andric (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>; 31450b57cec5SDimitry Andric def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A), 31460b57cec5SDimitry Andric (IsOrAdd I32:$Rs, ImmPred:$Off)), 31470b57cec5SDimitry Andric (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>; 31480b57cec5SDimitry Andric // Addr: fi 31490b57cec5SDimitry Andric def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A), 31500b57cec5SDimitry Andric (add AddrFI:$Rs, ImmPred:$Off)), 31510b57cec5SDimitry Andric (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>; 31520b57cec5SDimitry Andric def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A), 31530b57cec5SDimitry Andric (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), 31540b57cec5SDimitry Andric (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>; 31550b57cec5SDimitry Andric} 31560b57cec5SDimitry Andric 31570b57cec5SDimitry Andricmulticlass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred, 31580b57cec5SDimitry Andric SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod, 31590b57cec5SDimitry Andric InstHexagon MI> { 31600b57cec5SDimitry Andric let Predicates = [UseMEMOPS] in { 31610b57cec5SDimitry Andric defm: Memopxi_base_pat <Load, Store, Oper, Arg, ArgMod, MI>; 31620b57cec5SDimitry Andric defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>; 31630b57cec5SDimitry Andric } 31640b57cec5SDimitry Andric} 31650b57cec5SDimitry Andric 31660b57cec5SDimitry Andriclet AddedComplexity = 220 in { 31670b57cec5SDimitry Andric // add imm 31680b57cec5SDimitry Andric defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred, 31690b57cec5SDimitry Andric /*anyext*/ IdImm, L4_iadd_memopb_io>; 31700b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred, 31710b57cec5SDimitry Andric /*sext*/ IdImm, L4_iadd_memopb_io>; 31720b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred, 31730b57cec5SDimitry Andric /*zext*/ IdImm, L4_iadd_memopb_io>; 31740b57cec5SDimitry Andric defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred, 31750b57cec5SDimitry Andric /*anyext*/ IdImm, L4_iadd_memoph_io>; 31760b57cec5SDimitry Andric defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred, 31770b57cec5SDimitry Andric /*sext*/ IdImm, L4_iadd_memoph_io>; 31780b57cec5SDimitry Andric defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred, 31790b57cec5SDimitry Andric /*zext*/ IdImm, L4_iadd_memoph_io>; 31800b57cec5SDimitry Andric defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm, 31810b57cec5SDimitry Andric L4_iadd_memopw_io>; 31820b57cec5SDimitry Andric defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred, 31830b57cec5SDimitry Andric /*anyext*/ NegImm8, L4_iadd_memopb_io>; 31840b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred, 31850b57cec5SDimitry Andric /*sext*/ NegImm8, L4_iadd_memopb_io>; 31860b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred, 31870b57cec5SDimitry Andric /*zext*/ NegImm8, L4_iadd_memopb_io>; 31880b57cec5SDimitry Andric defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred, 31890b57cec5SDimitry Andric /*anyext*/ NegImm16, L4_iadd_memoph_io>; 31900b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred, 31910b57cec5SDimitry Andric /*sext*/ NegImm16, L4_iadd_memoph_io>; 31920b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred, 31930b57cec5SDimitry Andric /*zext*/ NegImm16, L4_iadd_memoph_io>; 31940b57cec5SDimitry Andric defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32, 31950b57cec5SDimitry Andric L4_iadd_memopw_io>; 31960b57cec5SDimitry Andric 31970b57cec5SDimitry Andric // sub imm 31980b57cec5SDimitry Andric defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred, 31990b57cec5SDimitry Andric /*anyext*/ IdImm, L4_isub_memopb_io>; 32000b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred, 32010b57cec5SDimitry Andric /*sext*/ IdImm, L4_isub_memopb_io>; 32020b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred, 32030b57cec5SDimitry Andric /*zext*/ IdImm, L4_isub_memopb_io>; 32040b57cec5SDimitry Andric defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred, 32050b57cec5SDimitry Andric /*anyext*/ IdImm, L4_isub_memoph_io>; 32060b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred, 32070b57cec5SDimitry Andric /*sext*/ IdImm, L4_isub_memoph_io>; 32080b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred, 32090b57cec5SDimitry Andric /*zext*/ IdImm, L4_isub_memoph_io>; 32100b57cec5SDimitry Andric defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm, 32110b57cec5SDimitry Andric L4_isub_memopw_io>; 32120b57cec5SDimitry Andric defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred, 32130b57cec5SDimitry Andric /*anyext*/ NegImm8, L4_isub_memopb_io>; 32140b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred, 32150b57cec5SDimitry Andric /*sext*/ NegImm8, L4_isub_memopb_io>; 32160b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred, 32170b57cec5SDimitry Andric /*zext*/ NegImm8, L4_isub_memopb_io>; 32180b57cec5SDimitry Andric defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred, 32190b57cec5SDimitry Andric /*anyext*/ NegImm16, L4_isub_memoph_io>; 32200b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred, 32210b57cec5SDimitry Andric /*sext*/ NegImm16, L4_isub_memoph_io>; 32220b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred, 32230b57cec5SDimitry Andric /*zext*/ NegImm16, L4_isub_memoph_io>; 32240b57cec5SDimitry Andric defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32, 32250b57cec5SDimitry Andric L4_isub_memopw_io>; 32260b57cec5SDimitry Andric 32270b57cec5SDimitry Andric // clrbit imm 32280b57cec5SDimitry Andric defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8, 32290b57cec5SDimitry Andric /*anyext*/ LogN2_8, L4_iand_memopb_io>; 32300b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8, 32310b57cec5SDimitry Andric /*sext*/ LogN2_8, L4_iand_memopb_io>; 32320b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8, 32330b57cec5SDimitry Andric /*zext*/ LogN2_8, L4_iand_memopb_io>; 32340b57cec5SDimitry Andric defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16, 32350b57cec5SDimitry Andric /*anyext*/ LogN2_16, L4_iand_memoph_io>; 32360b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16, 32370b57cec5SDimitry Andric /*sext*/ LogN2_16, L4_iand_memoph_io>; 32380b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16, 32390b57cec5SDimitry Andric /*zext*/ LogN2_16, L4_iand_memoph_io>; 32400b57cec5SDimitry Andric defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32, 32410b57cec5SDimitry Andric LogN2_32, L4_iand_memopw_io>; 32420b57cec5SDimitry Andric 32430b57cec5SDimitry Andric // setbit imm 32440b57cec5SDimitry Andric defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32, 32450b57cec5SDimitry Andric /*anyext*/ Log2_8, L4_ior_memopb_io>; 32460b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32, 32470b57cec5SDimitry Andric /*sext*/ Log2_8, L4_ior_memopb_io>; 32480b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32, 32490b57cec5SDimitry Andric /*zext*/ Log2_8, L4_ior_memopb_io>; 32500b57cec5SDimitry Andric defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32, 32510b57cec5SDimitry Andric /*anyext*/ Log2_16, L4_ior_memoph_io>; 32520b57cec5SDimitry Andric defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32, 32530b57cec5SDimitry Andric /*sext*/ Log2_16, L4_ior_memoph_io>; 32540b57cec5SDimitry Andric defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32, 32550b57cec5SDimitry Andric /*zext*/ Log2_16, L4_ior_memoph_io>; 32560b57cec5SDimitry Andric defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32, 32570b57cec5SDimitry Andric Log2_32, L4_ior_memopw_io>; 32580b57cec5SDimitry Andric} 32590b57cec5SDimitry Andric 32600b57cec5SDimitry Andric 32610b57cec5SDimitry Andric// --(15) Call ----------------------------------------------------------- 32620b57cec5SDimitry Andric// 32630b57cec5SDimitry Andric 32640b57cec5SDimitry Andric// Pseudo instructions. 32650b57cec5SDimitry Andricdef SDT_SPCallSeqStart 32660b57cec5SDimitry Andric : SDCallSeqStart<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; 32670b57cec5SDimitry Andricdef SDT_SPCallSeqEnd 32680b57cec5SDimitry Andric : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; 32690b57cec5SDimitry Andric 32700b57cec5SDimitry Andricdef callseq_start: SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart, 32710b57cec5SDimitry Andric [SDNPHasChain, SDNPOutGlue]>; 32720b57cec5SDimitry Andricdef callseq_end: SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd, 32730b57cec5SDimitry Andric [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; 32740b57cec5SDimitry Andric 32750b57cec5SDimitry Andricdef SDT_SPCall: SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; 32760b57cec5SDimitry Andric 32770b57cec5SDimitry Andricdef HexagonTCRet: SDNode<"HexagonISD::TC_RETURN", SDT_SPCall, 32780b57cec5SDimitry Andric [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; 32790b57cec5SDimitry Andricdef callv3: SDNode<"HexagonISD::CALL", SDT_SPCall, 32800b57cec5SDimitry Andric [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>; 32810b57cec5SDimitry Andricdef callv3nr: SDNode<"HexagonISD::CALLnr", SDT_SPCall, 32820b57cec5SDimitry Andric [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>; 32830b57cec5SDimitry Andric 32840b57cec5SDimitry Andricdef: Pat<(callseq_start timm:$amt, timm:$amt2), 32850b57cec5SDimitry Andric (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>; 32860b57cec5SDimitry Andricdef: Pat<(callseq_end timm:$amt1, timm:$amt2), 32870b57cec5SDimitry Andric (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>; 32880b57cec5SDimitry Andric 32890b57cec5SDimitry Andricdef: Pat<(HexagonTCRet tglobaladdr:$dst), (PS_tailcall_i tglobaladdr:$dst)>; 32900b57cec5SDimitry Andricdef: Pat<(HexagonTCRet texternalsym:$dst), (PS_tailcall_i texternalsym:$dst)>; 32910b57cec5SDimitry Andricdef: Pat<(HexagonTCRet I32:$dst), (PS_tailcall_r I32:$dst)>; 32920b57cec5SDimitry Andric 32930b57cec5SDimitry Andricdef: Pat<(callv3 I32:$dst), (J2_callr I32:$dst)>; 32940b57cec5SDimitry Andricdef: Pat<(callv3 tglobaladdr:$dst), (J2_call tglobaladdr:$dst)>; 32950b57cec5SDimitry Andricdef: Pat<(callv3 texternalsym:$dst), (J2_call texternalsym:$dst)>; 32960b57cec5SDimitry Andricdef: Pat<(callv3 tglobaltlsaddr:$dst), (J2_call tglobaltlsaddr:$dst)>; 32970b57cec5SDimitry Andric 32980b57cec5SDimitry Andricdef: Pat<(callv3nr I32:$dst), (PS_callr_nr I32:$dst)>; 32990b57cec5SDimitry Andricdef: Pat<(callv3nr tglobaladdr:$dst), (PS_call_nr tglobaladdr:$dst)>; 33000b57cec5SDimitry Andricdef: Pat<(callv3nr texternalsym:$dst), (PS_call_nr texternalsym:$dst)>; 33010b57cec5SDimitry Andric 330206c3fb27SDimitry Andricdef retglue : SDNode<"HexagonISD::RET_GLUE", SDTNone, 33030b57cec5SDimitry Andric [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; 33040b57cec5SDimitry Andricdef eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>; 33050b57cec5SDimitry Andric 330606c3fb27SDimitry Andricdef: Pat<(retglue), (PS_jmpret (i32 R31))>; 33070b57cec5SDimitry Andricdef: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>; 33080b57cec5SDimitry Andric 33090b57cec5SDimitry Andric 33100b57cec5SDimitry Andric// --(16) Branch --------------------------------------------------------- 33110b57cec5SDimitry Andric// 33120b57cec5SDimitry Andric 33130b57cec5SDimitry Andricdef: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>; 33140b57cec5SDimitry Andricdef: Pat<(brind I32:$dst), (J2_jumpr I32:$dst)>; 33150b57cec5SDimitry Andric 33160b57cec5SDimitry Andricdef: Pat<(brcond I1:$Pu, bb:$dst), 33170b57cec5SDimitry Andric (J2_jumpt I1:$Pu, bb:$dst)>; 33180b57cec5SDimitry Andricdef: Pat<(brcond (not I1:$Pu), bb:$dst), 33190b57cec5SDimitry Andric (J2_jumpf I1:$Pu, bb:$dst)>; 33200b57cec5SDimitry Andricdef: Pat<(brcond (i1 (setne I1:$Pu, -1)), bb:$dst), 33210b57cec5SDimitry Andric (J2_jumpf I1:$Pu, bb:$dst)>; 33220b57cec5SDimitry Andricdef: Pat<(brcond (i1 (seteq I1:$Pu, 0)), bb:$dst), 33230b57cec5SDimitry Andric (J2_jumpf I1:$Pu, bb:$dst)>; 33240b57cec5SDimitry Andricdef: Pat<(brcond (i1 (setne I1:$Pu, 0)), bb:$dst), 33250b57cec5SDimitry Andric (J2_jumpt I1:$Pu, bb:$dst)>; 33260b57cec5SDimitry Andric 33270b57cec5SDimitry Andric 33280b57cec5SDimitry Andric// --(17) Misc ----------------------------------------------------------- 33290b57cec5SDimitry Andric 33300b57cec5SDimitry Andric 33310b57cec5SDimitry Andric// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)' 33320b57cec5SDimitry Andric// for C code of the form r = (c>='0' && c<='9') ? 1 : 0. 33330b57cec5SDimitry Andric// The isdigit transformation relies on two 'clever' aspects: 33340b57cec5SDimitry Andric// 1) The data type is unsigned which allows us to eliminate a zero test after 33350b57cec5SDimitry Andric// biasing the expression by 48. We are depending on the representation of 33360b57cec5SDimitry Andric// the unsigned types, and semantics. 33370b57cec5SDimitry Andric// 2) The front end has converted <= 9 into < 10 on entry to LLVM. 33380b57cec5SDimitry Andric// 33390b57cec5SDimitry Andric// For the C code: 33400b57cec5SDimitry Andric// retval = (c >= '0' && c <= '9') ? 1 : 0; 33410b57cec5SDimitry Andric// The code is transformed upstream of llvm into 33420b57cec5SDimitry Andric// retval = (c-48) < 10 ? 1 : 0; 33430b57cec5SDimitry Andric 33440b57cec5SDimitry Andricdef u7_0PosImmPred : ImmLeaf<i32, [{ 33450b57cec5SDimitry Andric // True if the immediate fits in an 7-bit unsigned field and is positive. 33460b57cec5SDimitry Andric return Imm > 0 && isUInt<7>(Imm); 33470b57cec5SDimitry Andric}]>; 33480b57cec5SDimitry Andric 33490b57cec5SDimitry Andriclet AddedComplexity = 139 in 33500b57cec5SDimitry Andricdef: Pat<(i32 (zext (i1 (setult (and I32:$Rs, 255), u7_0PosImmPred:$u7)))), 33510b57cec5SDimitry Andric (C2_muxii (A4_cmpbgtui IntRegs:$Rs, (UDEC1 imm:$u7)), 0, 1)>; 33520b57cec5SDimitry Andric 33530b57cec5SDimitry Andriclet AddedComplexity = 100 in 33540b57cec5SDimitry Andricdef: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))), 33550b57cec5SDimitry Andric (i32 (extloadi8 (add I32:$b, 3))), 33560b57cec5SDimitry Andric 24, 8), 33570b57cec5SDimitry Andric (i32 16)), 33580b57cec5SDimitry Andric (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))), 33590b57cec5SDimitry Andric (zextloadi8 I32:$b)), 33600b57cec5SDimitry Andric (A2_swiz (L2_loadri_io I32:$b, 0))>; 33610b57cec5SDimitry Andric 33620b57cec5SDimitry Andric 33630b57cec5SDimitry Andric// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH 33640b57cec5SDimitry Andric// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore. 33650b57cec5SDimitry Andric// We don't really want either one here. 33660b57cec5SDimitry Andricdef SDTHexagonDCFETCH: SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>; 33670b57cec5SDimitry Andricdef HexagonDCFETCH: SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH, 33680b57cec5SDimitry Andric [SDNPHasChain]>; 33690b57cec5SDimitry Andric 33700b57cec5SDimitry Andricdef: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3), 33710b57cec5SDimitry Andric (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>; 33720b57cec5SDimitry Andricdef: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)), 33730b57cec5SDimitry Andric (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>; 33740b57cec5SDimitry Andric 33750b57cec5SDimitry Andricdef SDTHexagonALLOCA 33760b57cec5SDimitry Andric : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; 33770b57cec5SDimitry Andricdef HexagonALLOCA 33780b57cec5SDimitry Andric : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA, [SDNPHasChain]>; 33790b57cec5SDimitry Andric 33800b57cec5SDimitry Andricdef: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)), 33810b57cec5SDimitry Andric (PS_alloca IntRegs:$Rs, imm:$A)>; 33820b57cec5SDimitry Andric 33830b57cec5SDimitry Andricdef HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>; 33840b57cec5SDimitry Andricdef: Pat<(HexagonBARRIER), (Y2_barrier)>; 33850b57cec5SDimitry Andric 33860b57cec5SDimitry Andricdef: Pat<(trap), (PS_crash)>; 33870b57cec5SDimitry Andric 33880b57cec5SDimitry Andric// Read cycle counter. 33890b57cec5SDimitry Andricdef SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>; 33900b57cec5SDimitry Andricdef HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf, 33910b57cec5SDimitry Andric [SDNPHasChain]>; 33920b57cec5SDimitry Andric 33930b57cec5SDimitry Andricdef: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>; 33940b57cec5SDimitry Andric 3395*0fca6ea1SDimitry Andric// Read time counter. 3396*0fca6ea1SDimitry Andricdef HexagonREADTIMER: SDNode<"HexagonISD::READTIMER", SDTInt64Leaf, 3397*0fca6ea1SDimitry Andric [SDNPHasChain]>; 3398*0fca6ea1SDimitry Andric 3399*0fca6ea1SDimitry Andricdef: Pat<(HexagonREADTIMER), (A4_tfrcpp UTIMER)>; 3400*0fca6ea1SDimitry Andric 34010b57cec5SDimitry Andric// The declared return value of the store-locked intrinsics is i32, but 34020b57cec5SDimitry Andric// the instructions actually define i1. To avoid register copies from 34030b57cec5SDimitry Andric// IntRegs to PredRegs and back, fold the entire pattern checking the 34040b57cec5SDimitry Andric// result against true/false. 34050b57cec5SDimitry Andriclet AddedComplexity = 100 in { 34060b57cec5SDimitry Andric def: Pat<(i1 (setne (int_hexagon_S2_storew_locked I32:$Rs, I32:$Rt), 0)), 34070b57cec5SDimitry Andric (S2_storew_locked I32:$Rs, I32:$Rt)>; 34080b57cec5SDimitry Andric def: Pat<(i1 (seteq (int_hexagon_S2_storew_locked I32:$Rs, I32:$Rt), 0)), 34090b57cec5SDimitry Andric (C2_not (S2_storew_locked I32:$Rs, I32:$Rt))>; 34100b57cec5SDimitry Andric def: Pat<(i1 (setne (int_hexagon_S4_stored_locked I32:$Rs, I64:$Rt), 0)), 34110b57cec5SDimitry Andric (S4_stored_locked I32:$Rs, I64:$Rt)>; 34120b57cec5SDimitry Andric def: Pat<(i1 (seteq (int_hexagon_S4_stored_locked I32:$Rs, I64:$Rt), 0)), 34130b57cec5SDimitry Andric (C2_not (S4_stored_locked I32:$Rs, I64:$Rt))>; 34140b57cec5SDimitry Andric} 341581ad6265SDimitry Andric 341681ad6265SDimitry Andricdef: Pat<(int_hexagon_instrprof_custom (HexagonAtPcrel tglobaladdr:$addr), u32_0ImmPred:$I), 341781ad6265SDimitry Andric (PS_call_instrprof_custom tglobaladdr:$addr, imm:$I)>; 341881ad6265SDimitry Andric 341981ad6265SDimitry Andricdef: Pat<(int_hexagon_instrprof_custom (HexagonCONST32 tglobaladdr:$addr), u32_0ImmPred:$I), 342081ad6265SDimitry Andric (PS_call_instrprof_custom tglobaladdr:$addr, imm:$I)>; 3421