xref: /freebsd-src/contrib/llvm-project/llvm/lib/Target/AVR/AVRRegisterInfo.td (revision 0fca6ea1d4eea4c934cfff25ac9ee8ad6fe95583)
10b57cec5SDimitry Andric//===-- AVRRegisterInfo.td - AVR Register defs -------------*- tablegen -*-===//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric
90b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
100b57cec5SDimitry Andric//  Declarations that describe the AVR register file
110b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric
130b57cec5SDimitry Andric// 8-bit General purpose register definition.
14349cc55cSDimitry Andricclass AVRReg<bits<16> num, string name, list<Register> subregs = [],
15349cc55cSDimitry Andric             list<string> altNames = []> : RegisterWithSubRegs<name, subregs> {
160b57cec5SDimitry Andric  field bits<16> Num = num;
170b57cec5SDimitry Andric
180b57cec5SDimitry Andric  let HWEncoding = num;
190b57cec5SDimitry Andric  let Namespace = "AVR";
200b57cec5SDimitry Andric  let SubRegs = subregs;
210b57cec5SDimitry Andric  let AltNames = altNames;
220b57cec5SDimitry Andric}
230b57cec5SDimitry Andric
240b57cec5SDimitry Andric// Subregister indices.
25349cc55cSDimitry Andriclet Namespace = "AVR" in {
260b57cec5SDimitry Andric  def sub_lo : SubRegIndex<8>;
270b57cec5SDimitry Andric  def sub_hi : SubRegIndex<8, 8>;
280b57cec5SDimitry Andric}
290b57cec5SDimitry Andric
30349cc55cSDimitry Andriclet Namespace = "AVR" in { def ptr : RegAltNameIndex; }
310b57cec5SDimitry Andric
320b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
330b57cec5SDimitry Andric//  8-bit general purpose registers
340b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
350b57cec5SDimitry Andric
360b57cec5SDimitry Andricdef R0 : AVRReg<0, "r0">, DwarfRegNum<[0]>;
370b57cec5SDimitry Andricdef R1 : AVRReg<1, "r1">, DwarfRegNum<[1]>;
380b57cec5SDimitry Andricdef R2 : AVRReg<2, "r2">, DwarfRegNum<[2]>;
390b57cec5SDimitry Andricdef R3 : AVRReg<3, "r3">, DwarfRegNum<[3]>;
400b57cec5SDimitry Andricdef R4 : AVRReg<4, "r4">, DwarfRegNum<[4]>;
410b57cec5SDimitry Andricdef R5 : AVRReg<5, "r5">, DwarfRegNum<[5]>;
420b57cec5SDimitry Andricdef R6 : AVRReg<6, "r6">, DwarfRegNum<[6]>;
430b57cec5SDimitry Andricdef R7 : AVRReg<7, "r7">, DwarfRegNum<[7]>;
440b57cec5SDimitry Andricdef R8 : AVRReg<8, "r8">, DwarfRegNum<[8]>;
450b57cec5SDimitry Andricdef R9 : AVRReg<9, "r9">, DwarfRegNum<[9]>;
460b57cec5SDimitry Andricdef R10 : AVRReg<10, "r10">, DwarfRegNum<[10]>;
470b57cec5SDimitry Andricdef R11 : AVRReg<11, "r11">, DwarfRegNum<[11]>;
480b57cec5SDimitry Andricdef R12 : AVRReg<12, "r12">, DwarfRegNum<[12]>;
490b57cec5SDimitry Andricdef R13 : AVRReg<13, "r13">, DwarfRegNum<[13]>;
500b57cec5SDimitry Andricdef R14 : AVRReg<14, "r14">, DwarfRegNum<[14]>;
510b57cec5SDimitry Andricdef R15 : AVRReg<15, "r15">, DwarfRegNum<[15]>;
520b57cec5SDimitry Andricdef R16 : AVRReg<16, "r16">, DwarfRegNum<[16]>;
530b57cec5SDimitry Andricdef R17 : AVRReg<17, "r17">, DwarfRegNum<[17]>;
540b57cec5SDimitry Andricdef R18 : AVRReg<18, "r18">, DwarfRegNum<[18]>;
550b57cec5SDimitry Andricdef R19 : AVRReg<19, "r19">, DwarfRegNum<[19]>;
560b57cec5SDimitry Andricdef R20 : AVRReg<20, "r20">, DwarfRegNum<[20]>;
570b57cec5SDimitry Andricdef R21 : AVRReg<21, "r21">, DwarfRegNum<[21]>;
580b57cec5SDimitry Andricdef R22 : AVRReg<22, "r22">, DwarfRegNum<[22]>;
590b57cec5SDimitry Andricdef R23 : AVRReg<23, "r23">, DwarfRegNum<[23]>;
600b57cec5SDimitry Andricdef R24 : AVRReg<24, "r24">, DwarfRegNum<[24]>;
610b57cec5SDimitry Andricdef R25 : AVRReg<25, "r25">, DwarfRegNum<[25]>;
62fe6060f1SDimitry Andricdef R26 : AVRReg<26, "r26", [], ["xl"]>, DwarfRegNum<[26]>;
63fe6060f1SDimitry Andricdef R27 : AVRReg<27, "r27", [], ["xh"]>, DwarfRegNum<[27]>;
64fe6060f1SDimitry Andricdef R28 : AVRReg<28, "r28", [], ["yl"]>, DwarfRegNum<[28]>;
65fe6060f1SDimitry Andricdef R29 : AVRReg<29, "r29", [], ["yh"]>, DwarfRegNum<[29]>;
66fe6060f1SDimitry Andricdef R30 : AVRReg<30, "r30", [], ["zl"]>, DwarfRegNum<[30]>;
67fe6060f1SDimitry Andricdef R31 : AVRReg<31, "r31", [], ["zh"]>, DwarfRegNum<[31]>;
680b57cec5SDimitry Andricdef SPL : AVRReg<32, "SPL">, DwarfRegNum<[32]>;
690b57cec5SDimitry Andricdef SPH : AVRReg<33, "SPH">, DwarfRegNum<[33]>;
700b57cec5SDimitry Andric
71349cc55cSDimitry Andriclet SubRegIndices = [sub_lo, sub_hi], CoveredBySubRegs = 1 in {
720b57cec5SDimitry Andric  // 16 bit GPR pairs.
730b57cec5SDimitry Andric  def SP : AVRReg<32, "SP", [SPL, SPH]>, DwarfRegNum<[32]>;
740b57cec5SDimitry Andric
750b57cec5SDimitry Andric  // The pointer registers (X,Y,Z) are a special case because they
760b57cec5SDimitry Andric  // are printed as a `high:low` pair when a DREG is expected,
770b57cec5SDimitry Andric  // but printed using `X`, `Y`, `Z` when a pointer register is expected.
780b57cec5SDimitry Andric  let RegAltNameIndices = [ptr] in {
790b57cec5SDimitry Andric    def R31R30 : AVRReg<30, "r31:r30", [R30, R31], ["Z"]>, DwarfRegNum<[30]>;
800b57cec5SDimitry Andric    def R29R28 : AVRReg<28, "r29:r28", [R28, R29], ["Y"]>, DwarfRegNum<[28]>;
810b57cec5SDimitry Andric    def R27R26 : AVRReg<26, "r27:r26", [R26, R27], ["X"]>, DwarfRegNum<[26]>;
820b57cec5SDimitry Andric  }
830b57cec5SDimitry Andric  def R25R24 : AVRReg<24, "r25:r24", [R24, R25]>, DwarfRegNum<[24]>;
840b57cec5SDimitry Andric  def R23R22 : AVRReg<22, "r23:r22", [R22, R23]>, DwarfRegNum<[22]>;
850b57cec5SDimitry Andric  def R21R20 : AVRReg<20, "r21:r20", [R20, R21]>, DwarfRegNum<[20]>;
860b57cec5SDimitry Andric  def R19R18 : AVRReg<18, "r19:r18", [R18, R19]>, DwarfRegNum<[18]>;
870b57cec5SDimitry Andric  def R17R16 : AVRReg<16, "r17:r16", [R16, R17]>, DwarfRegNum<[16]>;
880b57cec5SDimitry Andric  def R15R14 : AVRReg<14, "r15:r14", [R14, R15]>, DwarfRegNum<[14]>;
890b57cec5SDimitry Andric  def R13R12 : AVRReg<12, "r13:r12", [R12, R13]>, DwarfRegNum<[12]>;
900b57cec5SDimitry Andric  def R11R10 : AVRReg<10, "r11:r10", [R10, R11]>, DwarfRegNum<[10]>;
910b57cec5SDimitry Andric  def R9R8 : AVRReg<8, "r9:r8", [R8, R9]>, DwarfRegNum<[8]>;
920b57cec5SDimitry Andric  def R7R6 : AVRReg<6, "r7:r6", [R6, R7]>, DwarfRegNum<[6]>;
930b57cec5SDimitry Andric  def R5R4 : AVRReg<4, "r5:r4", [R4, R5]>, DwarfRegNum<[4]>;
940b57cec5SDimitry Andric  def R3R2 : AVRReg<2, "r3:r2", [R2, R3]>, DwarfRegNum<[2]>;
950b57cec5SDimitry Andric  def R1R0 : AVRReg<0, "r1:r0", [R0, R1]>, DwarfRegNum<[0]>;
965ffd83dbSDimitry Andric
975ffd83dbSDimitry Andric  // Pseudo registers for unaligned i16
985ffd83dbSDimitry Andric  def R26R25 : AVRReg<25, "r26:r25", [R25, R26]>, DwarfRegNum<[25]>;
995ffd83dbSDimitry Andric  def R24R23 : AVRReg<23, "r24:r23", [R23, R24]>, DwarfRegNum<[23]>;
1005ffd83dbSDimitry Andric  def R22R21 : AVRReg<21, "r22:r21", [R21, R22]>, DwarfRegNum<[21]>;
1015ffd83dbSDimitry Andric  def R20R19 : AVRReg<19, "r20:r19", [R19, R20]>, DwarfRegNum<[19]>;
1025ffd83dbSDimitry Andric  def R18R17 : AVRReg<17, "r18:r17", [R17, R18]>, DwarfRegNum<[17]>;
1035ffd83dbSDimitry Andric  def R16R15 : AVRReg<15, "r16:r15", [R15, R16]>, DwarfRegNum<[15]>;
1045ffd83dbSDimitry Andric  def R14R13 : AVRReg<13, "r14:r13", [R13, R14]>, DwarfRegNum<[13]>;
1055ffd83dbSDimitry Andric  def R12R11 : AVRReg<11, "r12:r11", [R11, R12]>, DwarfRegNum<[11]>;
1065ffd83dbSDimitry Andric  def R10R9 : AVRReg<9, "r10:r9", [R9, R10]>, DwarfRegNum<[9]>;
1070b57cec5SDimitry Andric}
1080b57cec5SDimitry Andric
1090b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1100b57cec5SDimitry Andric// Register Classes
1110b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1120b57cec5SDimitry Andric
1130b57cec5SDimitry Andric// Main 8-bit register class.
1140b57cec5SDimitry Andricdef GPR8 : RegisterClass<"AVR", [i8], 8,
1150b57cec5SDimitry Andric                         (
1160b57cec5SDimitry Andric                             // Return value and argument registers.
1170b57cec5SDimitry Andric                             add R24, R25, R18, R19, R20, R21, R22, R23,
1180b57cec5SDimitry Andric                             // Scratch registers.
1190b57cec5SDimitry Andric                             R30, R31, R26, R27,
1200b57cec5SDimitry Andric                             // Callee saved registers.
1210b57cec5SDimitry Andric                             R28, R29, R17, R16, R15, R14, R13, R12, R11, R10,
122349cc55cSDimitry Andric                             R9, R8, R7, R6, R5, R4, R3, R2, R0, R1)>;
1230b57cec5SDimitry Andric
1240b57cec5SDimitry Andric// Simple lower registers r0..r15
1250b57cec5SDimitry Andricdef GPR8lo : RegisterClass<"AVR", [i8], 8,
126349cc55cSDimitry Andric                           (add R15, R14, R13, R12, R11, R10, R9, R8, R7, R6,
127349cc55cSDimitry Andric                            R5, R4, R3, R2, R0, R1)>;
1280b57cec5SDimitry Andric
1290b57cec5SDimitry Andric// 8-bit register class for instructions which take immediates.
1300b57cec5SDimitry Andricdef LD8 : RegisterClass<"AVR", [i8], 8,
1310b57cec5SDimitry Andric                        (
1320b57cec5SDimitry Andric                            // Return value and arguments.
1330b57cec5SDimitry Andric                            add R24, R25, R18, R19, R20, R21, R22, R23,
1340b57cec5SDimitry Andric                            // Scratch registers.
1350b57cec5SDimitry Andric                            R30, R31, R26, R27,
1360b57cec5SDimitry Andric                            // Callee saved registers.
137349cc55cSDimitry Andric                            R28, R29, R17, R16)>;
1380b57cec5SDimitry Andric
1390b57cec5SDimitry Andric// Simple lower registers r16..r23
1400b57cec5SDimitry Andricdef LD8lo : RegisterClass<"AVR", [i8], 8,
141349cc55cSDimitry Andric                          (add R23, R22, R21, R20, R19, R18, R17, R16)>;
1420b57cec5SDimitry Andric
1430b57cec5SDimitry Andric// Main 16-bit pair register class.
1440b57cec5SDimitry Andricdef DREGS : RegisterClass<"AVR", [i16], 8,
1450b57cec5SDimitry Andric                          (
1460b57cec5SDimitry Andric                              // Return value and arguments.
1470b57cec5SDimitry Andric                              add R25R24, R19R18, R21R20, R23R22,
1480b57cec5SDimitry Andric                              // Scratch registers.
1490b57cec5SDimitry Andric                              R31R30, R27R26,
1500b57cec5SDimitry Andric                              // Callee saved registers.
151349cc55cSDimitry Andric                              R29R28, R17R16, R15R14, R13R12, R11R10, R9R8,
152349cc55cSDimitry Andric                              R7R6, R5R4, R3R2, R1R0,
1535ffd83dbSDimitry Andric                              // Pseudo regs for unaligned 16-bits
154349cc55cSDimitry Andric                              R26R25, R24R23, R22R21, R20R19, R18R17, R16R15,
155349cc55cSDimitry Andric                              R14R13, R12R11, R10R9)>;
1565ffd83dbSDimitry Andric
157fe6060f1SDimitry Andric// Lower 16-bit pair registers in R0..R15, only used in inline assembly.
158349cc55cSDimitry Andricdef DREGSlo
159349cc55cSDimitry Andric    : RegisterClass<"AVR", [i16], 8,
160349cc55cSDimitry Andric                    (add R15R14, R13R12, R11R10, R9R8, R7R6, R5R4, R3R2, R1R0)>;
161fe6060f1SDimitry Andric
162fe6060f1SDimitry Andric// Lower 16-bit pair registers in r16..r23, only used in inline assembly.
163fe6060f1SDimitry Andricdef DREGSLD8lo : RegisterClass<"AVR", [i16], 8,
164fe6060f1SDimitry Andric                               (
165fe6060f1SDimitry Andric                                   // Return value and arguments.
166fe6060f1SDimitry Andric                                   add R19R18, R21R20, R23R22,
167fe6060f1SDimitry Andric                                   // Callee saved registers.
168349cc55cSDimitry Andric                                   R17R16)>;
169fe6060f1SDimitry Andric
1705ffd83dbSDimitry Andric// 16-bit pair register class for movw
1715ffd83dbSDimitry Andricdef DREGSMOVW : RegisterClass<"AVR", [i16], 8,
1725ffd83dbSDimitry Andric                              (
1735ffd83dbSDimitry Andric                                  // Return value and arguments.
1745ffd83dbSDimitry Andric                                  add R25R24, R19R18, R21R20, R23R22,
1755ffd83dbSDimitry Andric                                  // Scratch registers.
1765ffd83dbSDimitry Andric                                  R31R30, R27R26,
1775ffd83dbSDimitry Andric                                  // Callee saved registers.
178349cc55cSDimitry Andric                                  R29R28, R17R16, R15R14, R13R12, R11R10, R9R8,
179349cc55cSDimitry Andric                                  R7R6, R5R4, R3R2, R1R0)>;
1800b57cec5SDimitry Andric
1810b57cec5SDimitry Andric// 16-bit register class for immediate instructions.
1820b57cec5SDimitry Andricdef DLDREGS : RegisterClass<"AVR", [i16], 8,
1830b57cec5SDimitry Andric                            (
1840b57cec5SDimitry Andric                                // Return value and arguments.
1850b57cec5SDimitry Andric                                add R25R24, R19R18, R21R20, R23R22,
1860b57cec5SDimitry Andric                                // Scratch registers.
1870b57cec5SDimitry Andric                                R31R30, R27R26,
1880b57cec5SDimitry Andric                                // Callee saved registers.
189349cc55cSDimitry Andric                                R29R28, R17R16)>;
1900b57cec5SDimitry Andric
1910b57cec5SDimitry Andric// 16-bit register class for the adiw/sbiw instructions.
1920b57cec5SDimitry Andricdef IWREGS : RegisterClass<"AVR", [i16], 8,
1930b57cec5SDimitry Andric                           (
1940b57cec5SDimitry Andric                               // Return value and arguments.
1950b57cec5SDimitry Andric                               add R25R24,
1960b57cec5SDimitry Andric                               // Scratch registers.
1970b57cec5SDimitry Andric                               R31R30, R27R26,
1980b57cec5SDimitry Andric                               // Callee saved registers.
199349cc55cSDimitry Andric                               R29R28)>;
2000b57cec5SDimitry Andric
2010b57cec5SDimitry Andric// 16-bit register class for the ld and st instructions.
2020b57cec5SDimitry Andric// AKA X,Y, and Z
2030b57cec5SDimitry Andricdef PTRREGS : RegisterClass<"AVR", [i16], 8,
204349cc55cSDimitry Andric                            (add R27R26, // X
2050b57cec5SDimitry Andric                             R29R28,     // Y
206*0fca6ea1SDimitry Andric                             R31R30),    // Z
207349cc55cSDimitry Andric                            ptr>;
2080b57cec5SDimitry Andric
2090b57cec5SDimitry Andric// 16-bit register class for the ldd and std instructions.
2100b57cec5SDimitry Andric// AKA Y and Z.
211349cc55cSDimitry Andricdef PTRDISPREGS : RegisterClass<"AVR", [i16], 8, (add R31R30, R29R28), ptr>;
2120b57cec5SDimitry Andric
2130b57cec5SDimitry Andric// We have a bunch of instructions with an explicit Z register argument. We
2140b57cec5SDimitry Andric// model this using a register class containing only the Z register.
2150b57cec5SDimitry Andricdef ZREG : RegisterClass<"AVR", [i16], 8, (add R31R30)>;
2160b57cec5SDimitry Andric
2170b57cec5SDimitry Andric// Register class used for the stack read pseudo instruction.
2180b57cec5SDimitry Andricdef GPRSP : RegisterClass<"AVR", [i16], 8, (add SP)>;
2190b57cec5SDimitry Andric
2200b57cec5SDimitry Andric// Status register.
2210b57cec5SDimitry Andricdef SREG : AVRReg<14, "FLAGS">, DwarfRegNum<[88]>;
222349cc55cSDimitry Andricdef CCR : RegisterClass<"AVR", [i8], 8, (add SREG)> {
2230b57cec5SDimitry Andric  let CopyCost = -1; // Don't allow copying of status registers
2240b57cec5SDimitry Andric}
225