10b57cec5SDimitry Andric//===-- ARMInstrMVE.td - MVE support for ARM ---------------*- tablegen -*-===// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric// 90b57cec5SDimitry Andric// This file describes the ARM MVE instruction set. 100b57cec5SDimitry Andric// 110b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric// VPT condition mask 140b57cec5SDimitry Andricdef vpt_mask : Operand<i32> { 150b57cec5SDimitry Andric let PrintMethod = "printVPTMask"; 160b57cec5SDimitry Andric let ParserMatchClass = it_mask_asmoperand; 170b57cec5SDimitry Andric let EncoderMethod = "getVPTMaskOpValue"; 180b57cec5SDimitry Andric let DecoderMethod = "DecodeVPTMaskOperand"; 190b57cec5SDimitry Andric} 200b57cec5SDimitry Andric 210b57cec5SDimitry Andric// VPT/VCMP restricted predicate for sign invariant types 220b57cec5SDimitry Andricdef pred_restricted_i_asmoperand : AsmOperandClass { 230b57cec5SDimitry Andric let Name = "CondCodeRestrictedI"; 240b57cec5SDimitry Andric let RenderMethod = "addITCondCodeOperands"; 250b57cec5SDimitry Andric let PredicateMethod = "isITCondCodeRestrictedI"; 260b57cec5SDimitry Andric let ParserMethod = "parseITCondCode"; 270b57cec5SDimitry Andric let DiagnosticString = "condition code for sign-independent integer "# 280b57cec5SDimitry Andric "comparison must be EQ or NE"; 290b57cec5SDimitry Andric} 300b57cec5SDimitry Andric 310b57cec5SDimitry Andric// VPT/VCMP restricted predicate for signed types 320b57cec5SDimitry Andricdef pred_restricted_s_asmoperand : AsmOperandClass { 330b57cec5SDimitry Andric let Name = "CondCodeRestrictedS"; 340b57cec5SDimitry Andric let RenderMethod = "addITCondCodeOperands"; 350b57cec5SDimitry Andric let PredicateMethod = "isITCondCodeRestrictedS"; 360b57cec5SDimitry Andric let ParserMethod = "parseITCondCode"; 370b57cec5SDimitry Andric let DiagnosticString = "condition code for signed integer "# 380b57cec5SDimitry Andric "comparison must be EQ, NE, LT, GT, LE or GE"; 390b57cec5SDimitry Andric} 400b57cec5SDimitry Andric 410b57cec5SDimitry Andric// VPT/VCMP restricted predicate for unsigned types 420b57cec5SDimitry Andricdef pred_restricted_u_asmoperand : AsmOperandClass { 430b57cec5SDimitry Andric let Name = "CondCodeRestrictedU"; 440b57cec5SDimitry Andric let RenderMethod = "addITCondCodeOperands"; 450b57cec5SDimitry Andric let PredicateMethod = "isITCondCodeRestrictedU"; 460b57cec5SDimitry Andric let ParserMethod = "parseITCondCode"; 470b57cec5SDimitry Andric let DiagnosticString = "condition code for unsigned integer "# 480b57cec5SDimitry Andric "comparison must be EQ, NE, HS or HI"; 490b57cec5SDimitry Andric} 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric// VPT/VCMP restricted predicate for floating point 520b57cec5SDimitry Andricdef pred_restricted_fp_asmoperand : AsmOperandClass { 530b57cec5SDimitry Andric let Name = "CondCodeRestrictedFP"; 540b57cec5SDimitry Andric let RenderMethod = "addITCondCodeOperands"; 550b57cec5SDimitry Andric let PredicateMethod = "isITCondCodeRestrictedFP"; 560b57cec5SDimitry Andric let ParserMethod = "parseITCondCode"; 570b57cec5SDimitry Andric let DiagnosticString = "condition code for floating-point "# 580b57cec5SDimitry Andric "comparison must be EQ, NE, LT, GT, LE or GE"; 590b57cec5SDimitry Andric} 600b57cec5SDimitry Andric 610b57cec5SDimitry Andricclass VCMPPredicateOperand : Operand<i32>; 620b57cec5SDimitry Andric 630b57cec5SDimitry Andricdef pred_basic_i : VCMPPredicateOperand { 640b57cec5SDimitry Andric let PrintMethod = "printMandatoryRestrictedPredicateOperand"; 650b57cec5SDimitry Andric let ParserMatchClass = pred_restricted_i_asmoperand; 660b57cec5SDimitry Andric let DecoderMethod = "DecodeRestrictedIPredicateOperand"; 670b57cec5SDimitry Andric let EncoderMethod = "getRestrictedCondCodeOpValue"; 680b57cec5SDimitry Andric} 690b57cec5SDimitry Andric 700b57cec5SDimitry Andricdef pred_basic_u : VCMPPredicateOperand { 710b57cec5SDimitry Andric let PrintMethod = "printMandatoryRestrictedPredicateOperand"; 720b57cec5SDimitry Andric let ParserMatchClass = pred_restricted_u_asmoperand; 730b57cec5SDimitry Andric let DecoderMethod = "DecodeRestrictedUPredicateOperand"; 740b57cec5SDimitry Andric let EncoderMethod = "getRestrictedCondCodeOpValue"; 750b57cec5SDimitry Andric} 760b57cec5SDimitry Andric 770b57cec5SDimitry Andricdef pred_basic_s : VCMPPredicateOperand { 780b57cec5SDimitry Andric let PrintMethod = "printMandatoryRestrictedPredicateOperand"; 790b57cec5SDimitry Andric let ParserMatchClass = pred_restricted_s_asmoperand; 800b57cec5SDimitry Andric let DecoderMethod = "DecodeRestrictedSPredicateOperand"; 810b57cec5SDimitry Andric let EncoderMethod = "getRestrictedCondCodeOpValue"; 820b57cec5SDimitry Andric} 830b57cec5SDimitry Andric 840b57cec5SDimitry Andricdef pred_basic_fp : VCMPPredicateOperand { 850b57cec5SDimitry Andric let PrintMethod = "printMandatoryRestrictedPredicateOperand"; 860b57cec5SDimitry Andric let ParserMatchClass = pred_restricted_fp_asmoperand; 870b57cec5SDimitry Andric let DecoderMethod = "DecodeRestrictedFPPredicateOperand"; 880b57cec5SDimitry Andric let EncoderMethod = "getRestrictedCondCodeOpValue"; 890b57cec5SDimitry Andric} 900b57cec5SDimitry Andric 910b57cec5SDimitry Andric// Register list operands for interleaving load/stores 920b57cec5SDimitry Andricdef VecList2QAsmOperand : AsmOperandClass { 930b57cec5SDimitry Andric let Name = "VecListTwoMQ"; 940b57cec5SDimitry Andric let ParserMethod = "parseVectorList"; 950b57cec5SDimitry Andric let RenderMethod = "addMVEVecListOperands"; 960b57cec5SDimitry Andric let DiagnosticString = "operand must be a list of two consecutive "# 970b57cec5SDimitry Andric "q-registers in range [q0,q7]"; 980b57cec5SDimitry Andric} 990b57cec5SDimitry Andric 100349cc55cSDimitry Andricdef VecList2Q : RegisterOperand<MQQPR, "printMVEVectorListTwoQ"> { 1010b57cec5SDimitry Andric let ParserMatchClass = VecList2QAsmOperand; 1020b57cec5SDimitry Andric let PrintMethod = "printMVEVectorList<2>"; 1030b57cec5SDimitry Andric} 1040b57cec5SDimitry Andric 1050b57cec5SDimitry Andricdef VecList4QAsmOperand : AsmOperandClass { 1060b57cec5SDimitry Andric let Name = "VecListFourMQ"; 1070b57cec5SDimitry Andric let ParserMethod = "parseVectorList"; 1080b57cec5SDimitry Andric let RenderMethod = "addMVEVecListOperands"; 1090b57cec5SDimitry Andric let DiagnosticString = "operand must be a list of four consecutive "# 1100b57cec5SDimitry Andric "q-registers in range [q0,q7]"; 1110b57cec5SDimitry Andric} 1120b57cec5SDimitry Andric 113349cc55cSDimitry Andricdef VecList4Q : RegisterOperand<MQQQQPR, "printMVEVectorListFourQ"> { 1140b57cec5SDimitry Andric let ParserMatchClass = VecList4QAsmOperand; 1150b57cec5SDimitry Andric let PrintMethod = "printMVEVectorList<4>"; 1160b57cec5SDimitry Andric} 1170b57cec5SDimitry Andric 1180b57cec5SDimitry Andric// taddrmode_imm7 := reg[r0-r7] +/- (imm7 << shift) 1190b57cec5SDimitry Andricclass TMemImm7ShiftOffsetAsmOperand<int shift> : AsmOperandClass { 1200b57cec5SDimitry Andric let Name = "TMemImm7Shift"#shift#"Offset"; 1210b57cec5SDimitry Andric let PredicateMethod = "isMemImm7ShiftedOffset<"#shift#",ARM::tGPRRegClassID>"; 1220b57cec5SDimitry Andric let RenderMethod = "addMemImmOffsetOperands"; 1230b57cec5SDimitry Andric} 1240b57cec5SDimitry Andric 1258bcb0991SDimitry Andricclass taddrmode_imm7<int shift> : MemOperand, 1268bcb0991SDimitry Andric ComplexPattern<i32, 2, "SelectTAddrModeImm7<"#shift#">", []> { 1270b57cec5SDimitry Andric let ParserMatchClass = TMemImm7ShiftOffsetAsmOperand<shift>; 1280b57cec5SDimitry Andric // They are printed the same way as the T2 imm8 version 1290b57cec5SDimitry Andric let PrintMethod = "printT2AddrModeImm8Operand<false>"; 1300b57cec5SDimitry Andric // This can also be the same as the T2 version. 1310b57cec5SDimitry Andric let EncoderMethod = "getT2AddrModeImmOpValue<7,"#shift#">"; 1320b57cec5SDimitry Andric let DecoderMethod = "DecodeTAddrModeImm7<"#shift#">"; 1330b57cec5SDimitry Andric let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); 1340b57cec5SDimitry Andric} 1350b57cec5SDimitry Andric 1360b57cec5SDimitry Andric// t2addrmode_imm7 := reg +/- (imm7) 1370b57cec5SDimitry Andricclass MemImm7ShiftOffsetAsmOperand<int shift> : AsmOperandClass { 1380b57cec5SDimitry Andric let Name = "MemImm7Shift"#shift#"Offset"; 1390b57cec5SDimitry Andric let PredicateMethod = "isMemImm7ShiftedOffset<" # shift # 1400b57cec5SDimitry Andric ",ARM::GPRnopcRegClassID>"; 1410b57cec5SDimitry Andric let RenderMethod = "addMemImmOffsetOperands"; 1420b57cec5SDimitry Andric} 1430b57cec5SDimitry Andric 1440b57cec5SDimitry Andricdef MemImm7Shift0OffsetAsmOperand : MemImm7ShiftOffsetAsmOperand<0>; 1450b57cec5SDimitry Andricdef MemImm7Shift1OffsetAsmOperand : MemImm7ShiftOffsetAsmOperand<1>; 1460b57cec5SDimitry Andricdef MemImm7Shift2OffsetAsmOperand : MemImm7ShiftOffsetAsmOperand<2>; 1470b57cec5SDimitry Andricclass T2AddrMode_Imm7<int shift> : MemOperand, 1480b57cec5SDimitry Andric ComplexPattern<i32, 2, "SelectT2AddrModeImm7<"#shift#">", []> { 1490b57cec5SDimitry Andric let EncoderMethod = "getT2AddrModeImmOpValue<7,"#shift#">"; 1500b57cec5SDimitry Andric let DecoderMethod = "DecodeT2AddrModeImm7<"#shift#", 0>"; 1510b57cec5SDimitry Andric let ParserMatchClass = 1520b57cec5SDimitry Andric !cast<AsmOperandClass>("MemImm7Shift"#shift#"OffsetAsmOperand"); 1530b57cec5SDimitry Andric let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm); 1540b57cec5SDimitry Andric} 1550b57cec5SDimitry Andric 1560b57cec5SDimitry Andricclass t2addrmode_imm7<int shift> : T2AddrMode_Imm7<shift> { 1570b57cec5SDimitry Andric // They are printed the same way as the imm8 version 1580b57cec5SDimitry Andric let PrintMethod = "printT2AddrModeImm8Operand<false>"; 1590b57cec5SDimitry Andric} 1600b57cec5SDimitry Andric 1610b57cec5SDimitry Andricclass MemImm7ShiftOffsetWBAsmOperand<int shift> : AsmOperandClass { 1620b57cec5SDimitry Andric let Name = "MemImm7Shift"#shift#"OffsetWB"; 1630b57cec5SDimitry Andric let PredicateMethod = "isMemImm7ShiftedOffset<" # shift # 1640b57cec5SDimitry Andric ",ARM::rGPRRegClassID>"; 1650b57cec5SDimitry Andric let RenderMethod = "addMemImmOffsetOperands"; 1660b57cec5SDimitry Andric} 1670b57cec5SDimitry Andric 1680b57cec5SDimitry Andricdef MemImm7Shift0OffsetWBAsmOperand : MemImm7ShiftOffsetWBAsmOperand<0>; 1690b57cec5SDimitry Andricdef MemImm7Shift1OffsetWBAsmOperand : MemImm7ShiftOffsetWBAsmOperand<1>; 1700b57cec5SDimitry Andricdef MemImm7Shift2OffsetWBAsmOperand : MemImm7ShiftOffsetWBAsmOperand<2>; 1710b57cec5SDimitry Andric 1720b57cec5SDimitry Andricclass t2addrmode_imm7_pre<int shift> : T2AddrMode_Imm7<shift> { 1730b57cec5SDimitry Andric // They are printed the same way as the imm8 version 1740b57cec5SDimitry Andric let PrintMethod = "printT2AddrModeImm8Operand<true>"; 1750b57cec5SDimitry Andric let ParserMatchClass = 1760b57cec5SDimitry Andric !cast<AsmOperandClass>("MemImm7Shift"#shift#"OffsetWBAsmOperand"); 1770b57cec5SDimitry Andric let DecoderMethod = "DecodeT2AddrModeImm7<"#shift#", 1>"; 1780b57cec5SDimitry Andric let MIOperandInfo = (ops rGPR:$base, i32imm:$offsim); 1790b57cec5SDimitry Andric} 1800b57cec5SDimitry Andric 1810b57cec5SDimitry Andricclass t2am_imm7shiftOffsetAsmOperand<int shift> 1820b57cec5SDimitry Andric : AsmOperandClass { let Name = "Imm7Shift"#shift; } 1830b57cec5SDimitry Andricdef t2am_imm7shift0OffsetAsmOperand : t2am_imm7shiftOffsetAsmOperand<0>; 1840b57cec5SDimitry Andricdef t2am_imm7shift1OffsetAsmOperand : t2am_imm7shiftOffsetAsmOperand<1>; 1850b57cec5SDimitry Andricdef t2am_imm7shift2OffsetAsmOperand : t2am_imm7shiftOffsetAsmOperand<2>; 1860b57cec5SDimitry Andric 1878bcb0991SDimitry Andricclass t2am_imm7_offset<int shift> : MemOperand, 1888bcb0991SDimitry Andric ComplexPattern<i32, 1, "SelectT2AddrModeImm7Offset<"#shift#">", 1898bcb0991SDimitry Andric [], [SDNPWantRoot]> { 1900b57cec5SDimitry Andric // They are printed the same way as the imm8 version 1910b57cec5SDimitry Andric let PrintMethod = "printT2AddrModeImm8OffsetOperand"; 1920b57cec5SDimitry Andric let ParserMatchClass = 1930b57cec5SDimitry Andric !cast<AsmOperandClass>("t2am_imm7shift"#shift#"OffsetAsmOperand"); 1940b57cec5SDimitry Andric let EncoderMethod = "getT2ScaledImmOpValue<7,"#shift#">"; 1950b57cec5SDimitry Andric let DecoderMethod = "DecodeT2Imm7<"#shift#">"; 1960b57cec5SDimitry Andric} 1970b57cec5SDimitry Andric 1980b57cec5SDimitry Andric// Operands for gather/scatter loads of the form [Rbase, Qoffsets] 1990b57cec5SDimitry Andricclass MemRegRQOffsetAsmOperand<int shift> : AsmOperandClass { 2000b57cec5SDimitry Andric let Name = "MemRegRQS"#shift#"Offset"; 2010b57cec5SDimitry Andric let PredicateMethod = "isMemRegRQOffset<"#shift#">"; 2020b57cec5SDimitry Andric let RenderMethod = "addMemRegRQOffsetOperands"; 2030b57cec5SDimitry Andric} 2040b57cec5SDimitry Andric 2050b57cec5SDimitry Andricdef MemRegRQS0OffsetAsmOperand : MemRegRQOffsetAsmOperand<0>; 2060b57cec5SDimitry Andricdef MemRegRQS1OffsetAsmOperand : MemRegRQOffsetAsmOperand<1>; 2070b57cec5SDimitry Andricdef MemRegRQS2OffsetAsmOperand : MemRegRQOffsetAsmOperand<2>; 2080b57cec5SDimitry Andricdef MemRegRQS3OffsetAsmOperand : MemRegRQOffsetAsmOperand<3>; 2090b57cec5SDimitry Andric 2100b57cec5SDimitry Andric// mve_addr_rq_shift := reg + vreg{ << UXTW #shift} 2110b57cec5SDimitry Andricclass mve_addr_rq_shift<int shift> : MemOperand { 2120b57cec5SDimitry Andric let EncoderMethod = "getMveAddrModeRQOpValue"; 2130b57cec5SDimitry Andric let PrintMethod = "printMveAddrModeRQOperand<"#shift#">"; 2140b57cec5SDimitry Andric let ParserMatchClass = 2150b57cec5SDimitry Andric !cast<AsmOperandClass>("MemRegRQS"#shift#"OffsetAsmOperand"); 2160b57cec5SDimitry Andric let DecoderMethod = "DecodeMveAddrModeRQ"; 2170b57cec5SDimitry Andric let MIOperandInfo = (ops GPRnopc:$base, MQPR:$offsreg); 2180b57cec5SDimitry Andric} 2190b57cec5SDimitry Andric 2200b57cec5SDimitry Andricclass MemRegQOffsetAsmOperand<int shift> : AsmOperandClass { 2210b57cec5SDimitry Andric let Name = "MemRegQS"#shift#"Offset"; 2220b57cec5SDimitry Andric let PredicateMethod = "isMemRegQOffset<"#shift#">"; 2230b57cec5SDimitry Andric let RenderMethod = "addMemImmOffsetOperands"; 2240b57cec5SDimitry Andric} 2250b57cec5SDimitry Andric 2260b57cec5SDimitry Andricdef MemRegQS2OffsetAsmOperand : MemRegQOffsetAsmOperand<2>; 2270b57cec5SDimitry Andricdef MemRegQS3OffsetAsmOperand : MemRegQOffsetAsmOperand<3>; 2280b57cec5SDimitry Andric 2290b57cec5SDimitry Andric// mve_addr_q_shift := vreg {+ #imm7s2/4} 2300b57cec5SDimitry Andricclass mve_addr_q_shift<int shift> : MemOperand { 2310b57cec5SDimitry Andric let EncoderMethod = "getMveAddrModeQOpValue<"#shift#">"; 2320b57cec5SDimitry Andric // Can be printed same way as other reg + imm operands 2330b57cec5SDimitry Andric let PrintMethod = "printT2AddrModeImm8Operand<false>"; 2340b57cec5SDimitry Andric let ParserMatchClass = 2350b57cec5SDimitry Andric !cast<AsmOperandClass>("MemRegQS"#shift#"OffsetAsmOperand"); 2360b57cec5SDimitry Andric let DecoderMethod = "DecodeMveAddrModeQ<"#shift#">"; 2370b57cec5SDimitry Andric let MIOperandInfo = (ops MQPR:$base, i32imm:$imm); 2380b57cec5SDimitry Andric} 2390b57cec5SDimitry Andric 240480093f4SDimitry Andric// A family of classes wrapping up information about the vector types 241480093f4SDimitry Andric// used by MVE. 2425ffd83dbSDimitry Andricclass MVEVectorVTInfo<ValueType vec, ValueType dblvec, 2435ffd83dbSDimitry Andric ValueType pred, ValueType dblpred, 244480093f4SDimitry Andric bits<2> size, string suffixletter, bit unsigned> { 245480093f4SDimitry Andric // The LLVM ValueType representing the vector, so we can use it in 246480093f4SDimitry Andric // ISel patterns. 247480093f4SDimitry Andric ValueType Vec = vec; 248480093f4SDimitry Andric 249480093f4SDimitry Andric // The LLVM ValueType representing a vector with elements double the size 250480093f4SDimitry Andric // of those in Vec, so we can use it in ISel patterns. It is up to the 251480093f4SDimitry Andric // invoker of this class to ensure that this is a correct choice. 252480093f4SDimitry Andric ValueType DblVec = dblvec; 253480093f4SDimitry Andric 254480093f4SDimitry Andric // An LLVM ValueType representing a corresponding vector of 255480093f4SDimitry Andric // predicate bits, for use in ISel patterns that handle an IR 256480093f4SDimitry Andric // intrinsic describing the predicated form of the instruction. 257480093f4SDimitry Andric ValueType Pred = pred; 258480093f4SDimitry Andric 2595ffd83dbSDimitry Andric // Same as Pred but for DblVec rather than Vec. 2605ffd83dbSDimitry Andric ValueType DblPred = dblpred; 2615ffd83dbSDimitry Andric 262480093f4SDimitry Andric // The most common representation of the vector element size in MVE 263480093f4SDimitry Andric // instruction encodings: a 2-bit value V representing an (8<<V)-bit 264480093f4SDimitry Andric // vector element. 265480093f4SDimitry Andric bits<2> Size = size; 266480093f4SDimitry Andric 267480093f4SDimitry Andric // For vectors explicitly mentioning a signedness of integers: 0 for 268480093f4SDimitry Andric // signed and 1 for unsigned. For anything else, undefined. 269480093f4SDimitry Andric bit Unsigned = unsigned; 270480093f4SDimitry Andric 271480093f4SDimitry Andric // The number of bits in a vector element, in integer form. 272480093f4SDimitry Andric int LaneBits = !shl(8, Size); 273480093f4SDimitry Andric 274480093f4SDimitry Andric // The suffix used in assembly language on an instruction operating 275480093f4SDimitry Andric // on this lane if it only cares about number of bits. 276480093f4SDimitry Andric string BitsSuffix = !if(!eq(suffixletter, "p"), 277480093f4SDimitry Andric !if(!eq(unsigned, 0b0), "8", "16"), 278480093f4SDimitry Andric !cast<string>(LaneBits)); 279480093f4SDimitry Andric 280480093f4SDimitry Andric // The suffix used on an instruction that mentions the whole type. 2815ffd83dbSDimitry Andric string Suffix = suffixletter # BitsSuffix; 282480093f4SDimitry Andric 283480093f4SDimitry Andric // The letter part of the suffix only. 284480093f4SDimitry Andric string SuffixLetter = suffixletter; 285480093f4SDimitry Andric} 286480093f4SDimitry Andric 287480093f4SDimitry Andric// Integer vector types that don't treat signed and unsigned differently. 2885ffd83dbSDimitry Andricdef MVE_v16i8 : MVEVectorVTInfo<v16i8, v8i16, v16i1, v8i1, 0b00, "i", ?>; 2895ffd83dbSDimitry Andricdef MVE_v8i16 : MVEVectorVTInfo<v8i16, v4i32, v8i1, v4i1, 0b01, "i", ?>; 2900eae32dcSDimitry Andricdef MVE_v4i32 : MVEVectorVTInfo<v4i32, v2i64, v4i1, v2i1, 0b10, "i", ?>; 2910eae32dcSDimitry Andricdef MVE_v2i64 : MVEVectorVTInfo<v2i64, ?, v2i1, ?, 0b11, "i", ?>; 292480093f4SDimitry Andric 293480093f4SDimitry Andric// Explicitly signed and unsigned integer vectors. They map to the 294480093f4SDimitry Andric// same set of LLVM ValueTypes as above, but are represented 295480093f4SDimitry Andric// differently in assembly and instruction encodings. 2965ffd83dbSDimitry Andricdef MVE_v16s8 : MVEVectorVTInfo<v16i8, v8i16, v16i1, v8i1, 0b00, "s", 0b0>; 2975ffd83dbSDimitry Andricdef MVE_v8s16 : MVEVectorVTInfo<v8i16, v4i32, v8i1, v4i1, 0b01, "s", 0b0>; 2980eae32dcSDimitry Andricdef MVE_v4s32 : MVEVectorVTInfo<v4i32, v2i64, v4i1, v2i1, 0b10, "s", 0b0>; 2990eae32dcSDimitry Andricdef MVE_v2s64 : MVEVectorVTInfo<v2i64, ?, v2i1, ?, 0b11, "s", 0b0>; 3005ffd83dbSDimitry Andricdef MVE_v16u8 : MVEVectorVTInfo<v16i8, v8i16, v16i1, v8i1, 0b00, "u", 0b1>; 3015ffd83dbSDimitry Andricdef MVE_v8u16 : MVEVectorVTInfo<v8i16, v4i32, v8i1, v4i1, 0b01, "u", 0b1>; 3020eae32dcSDimitry Andricdef MVE_v4u32 : MVEVectorVTInfo<v4i32, v2i64, v4i1, v2i1, 0b10, "u", 0b1>; 3030eae32dcSDimitry Andricdef MVE_v2u64 : MVEVectorVTInfo<v2i64, ?, v2i1, ?, 0b11, "u", 0b1>; 304480093f4SDimitry Andric 305480093f4SDimitry Andric// FP vector types. 3065ffd83dbSDimitry Andricdef MVE_v8f16 : MVEVectorVTInfo<v8f16, v4f32, v8i1, v4i1, 0b01, "f", ?>; 3070eae32dcSDimitry Andricdef MVE_v4f32 : MVEVectorVTInfo<v4f32, v2f64, v4i1, v2i1, 0b10, "f", ?>; 3080eae32dcSDimitry Andricdef MVE_v2f64 : MVEVectorVTInfo<v2f64, ?, v2i1, ?, 0b11, "f", ?>; 309480093f4SDimitry Andric 310480093f4SDimitry Andric// Polynomial vector types. 3115ffd83dbSDimitry Andricdef MVE_v16p8 : MVEVectorVTInfo<v16i8, v8i16, v16i1, v8i1, 0b11, "p", 0b0>; 3125ffd83dbSDimitry Andricdef MVE_v8p16 : MVEVectorVTInfo<v8i16, v4i32, v8i1, v4i1, 0b11, "p", 0b1>; 313480093f4SDimitry Andric 314fe6060f1SDimitry Andricmulticlass MVE_TwoOpPattern<MVEVectorVTInfo VTI, SDPatternOperator Op, Intrinsic PredInt, 315e8d8bef9SDimitry Andric dag PredOperands, Instruction Inst, 316e8d8bef9SDimitry Andric SDPatternOperator IdentityVec = null_frag> { 317e8d8bef9SDimitry Andric // Unpredicated 318e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (Op (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn))), 319e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 320e8d8bef9SDimitry Andric 321e8d8bef9SDimitry Andric // Predicated with select 322e8d8bef9SDimitry Andric if !ne(VTI.Size, 0b11) then { 323e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (vselect (VTI.Pred VCCR:$mask), 324e8d8bef9SDimitry Andric (VTI.Vec (Op (VTI.Vec MQPR:$Qm), 325e8d8bef9SDimitry Andric (VTI.Vec MQPR:$Qn))), 326e8d8bef9SDimitry Andric (VTI.Vec MQPR:$inactive))), 327e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 328349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 329e8d8bef9SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 330e8d8bef9SDimitry Andric 331e8d8bef9SDimitry Andric // Optionally with the select folded through the op 332e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (Op (VTI.Vec MQPR:$Qm), 333e8d8bef9SDimitry Andric (VTI.Vec (vselect (VTI.Pred VCCR:$mask), 334e8d8bef9SDimitry Andric (VTI.Vec MQPR:$Qn), 335e8d8bef9SDimitry Andric (VTI.Vec IdentityVec))))), 336e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 337349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 338e8d8bef9SDimitry Andric (VTI.Vec MQPR:$Qm)))>; 339e8d8bef9SDimitry Andric } 340e8d8bef9SDimitry Andric 341e8d8bef9SDimitry Andric // Predicated with intrinsic 342e8d8bef9SDimitry Andric def : Pat<(VTI.Vec !con((PredInt (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)), 343e8d8bef9SDimitry Andric PredOperands, 344e8d8bef9SDimitry Andric (? (VTI.Pred VCCR:$mask), (VTI.Vec MQPR:$inactive)))), 345e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 346349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 347e8d8bef9SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 348e8d8bef9SDimitry Andric} 349e8d8bef9SDimitry Andric 350fe6060f1SDimitry Andricmulticlass MVE_TwoOpPatternDup<MVEVectorVTInfo VTI, SDPatternOperator Op, Intrinsic PredInt, 351e8d8bef9SDimitry Andric dag PredOperands, Instruction Inst, 352e8d8bef9SDimitry Andric SDPatternOperator IdentityVec = null_frag> { 353e8d8bef9SDimitry Andric // Unpredicated 354e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (Op (VTI.Vec MQPR:$Qm), (VTI.Vec (ARMvdup rGPR:$Rn)))), 355e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), rGPR:$Rn))>; 356e8d8bef9SDimitry Andric 357e8d8bef9SDimitry Andric // Predicated with select 358e8d8bef9SDimitry Andric if !ne(VTI.Size, 0b11) then { 359e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (vselect (VTI.Pred VCCR:$mask), 360e8d8bef9SDimitry Andric (VTI.Vec (Op (VTI.Vec MQPR:$Qm), 361e8d8bef9SDimitry Andric (VTI.Vec (ARMvdup rGPR:$Rn)))), 362e8d8bef9SDimitry Andric (VTI.Vec MQPR:$inactive))), 363e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), rGPR:$Rn, 364349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 365e8d8bef9SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 366e8d8bef9SDimitry Andric 367e8d8bef9SDimitry Andric // Optionally with the select folded through the op 368e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (Op (VTI.Vec MQPR:$Qm), 369e8d8bef9SDimitry Andric (VTI.Vec (vselect (VTI.Pred VCCR:$mask), 370e8d8bef9SDimitry Andric (ARMvdup rGPR:$Rn), 371e8d8bef9SDimitry Andric (VTI.Vec IdentityVec))))), 372e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), rGPR:$Rn, 373349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 374e8d8bef9SDimitry Andric (VTI.Vec MQPR:$Qm)))>; 375e8d8bef9SDimitry Andric } 376e8d8bef9SDimitry Andric 377e8d8bef9SDimitry Andric // Predicated with intrinsic 378e8d8bef9SDimitry Andric def : Pat<(VTI.Vec !con((PredInt (VTI.Vec MQPR:$Qm), (VTI.Vec (ARMvdup rGPR:$Rn))), 379e8d8bef9SDimitry Andric PredOperands, 380e8d8bef9SDimitry Andric (? (VTI.Pred VCCR:$mask), (VTI.Vec MQPR:$inactive)))), 381e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), rGPR:$Rn, 382349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 383e8d8bef9SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 384e8d8bef9SDimitry Andric} 385e8d8bef9SDimitry Andric 3860b57cec5SDimitry Andric// --------- Start of base classes for the instructions themselves 3870b57cec5SDimitry Andric 3880b57cec5SDimitry Andricclass MVE_MI<dag oops, dag iops, InstrItinClass itin, string asm, 389349cc55cSDimitry Andric string ops, string cstr, bits<2> vecsize, list<dag> pattern> 3900b57cec5SDimitry Andric : Thumb2XI<oops, iops, AddrModeNone, 4, itin, !strconcat(asm, "\t", ops), cstr, 3910b57cec5SDimitry Andric pattern>, 3920b57cec5SDimitry Andric Requires<[HasMVEInt]> { 3930b57cec5SDimitry Andric let D = MVEDomain; 3940b57cec5SDimitry Andric let DecoderNamespace = "MVE"; 395349cc55cSDimitry Andric let VecSize = vecsize; 3960b57cec5SDimitry Andric} 3970b57cec5SDimitry Andric 3980b57cec5SDimitry Andric// MVE_p is used for most predicated instructions, to add the cluster 3990b57cec5SDimitry Andric// of input operands that provides the VPT suffix (none, T or E) and 4000b57cec5SDimitry Andric// the input predicate register. 4010b57cec5SDimitry Andricclass MVE_p<dag oops, dag iops, InstrItinClass itin, string iname, 4020b57cec5SDimitry Andric string suffix, string ops, vpred_ops vpred, string cstr, 403349cc55cSDimitry Andric bits<2> vecsize, list<dag> pattern=[]> 4040b57cec5SDimitry Andric : MVE_MI<oops, !con(iops, (ins vpred:$vp)), itin, 4050b57cec5SDimitry Andric // If the instruction has a suffix, like vadd.f32, then the 4060b57cec5SDimitry Andric // VPT predication suffix goes before the dot, so the full 4070b57cec5SDimitry Andric // name has to be "vadd${vp}.f32". 4080b57cec5SDimitry Andric !strconcat(iname, "${vp}", 4090b57cec5SDimitry Andric !if(!eq(suffix, ""), "", !strconcat(".", suffix))), 410349cc55cSDimitry Andric ops, !strconcat(cstr, vpred.vpred_constraint), vecsize, pattern> { 4110b57cec5SDimitry Andric let Inst{31-29} = 0b111; 4120b57cec5SDimitry Andric let Inst{27-26} = 0b11; 4130b57cec5SDimitry Andric} 4140b57cec5SDimitry Andric 4150b57cec5SDimitry Andricclass MVE_f<dag oops, dag iops, InstrItinClass itin, string iname, 4160b57cec5SDimitry Andric string suffix, string ops, vpred_ops vpred, string cstr, 417349cc55cSDimitry Andric bits<2> vecsize, list<dag> pattern=[]> 418349cc55cSDimitry Andric : MVE_p<oops, iops, itin, iname, suffix, ops, vpred, cstr, vecsize, pattern> { 4190b57cec5SDimitry Andric let Predicates = [HasMVEFloat]; 4200b57cec5SDimitry Andric} 4210b57cec5SDimitry Andric 4220b57cec5SDimitry Andricclass MVE_MI_with_pred<dag oops, dag iops, InstrItinClass itin, string asm, 4230b57cec5SDimitry Andric string ops, string cstr, list<dag> pattern> 4240b57cec5SDimitry Andric : Thumb2I<oops, iops, AddrModeNone, 4, itin, asm, !strconcat("\t", ops), cstr, 4250b57cec5SDimitry Andric pattern>, 4260b57cec5SDimitry Andric Requires<[HasV8_1MMainline, HasMVEInt]> { 4270b57cec5SDimitry Andric let D = MVEDomain; 4280b57cec5SDimitry Andric let DecoderNamespace = "MVE"; 4290b57cec5SDimitry Andric} 4300b57cec5SDimitry Andric 4310b57cec5SDimitry Andricclass MVE_VMOV_lane_base<dag oops, dag iops, InstrItinClass itin, string asm, 4320b57cec5SDimitry Andric string suffix, string ops, string cstr, 4330b57cec5SDimitry Andric list<dag> pattern> 4340b57cec5SDimitry Andric : Thumb2I<oops, iops, AddrModeNone, 4, itin, asm, 4350b57cec5SDimitry Andric !if(!eq(suffix, ""), "", "." # suffix) # "\t" # ops, 4360b57cec5SDimitry Andric cstr, pattern>, 4370b57cec5SDimitry Andric Requires<[HasV8_1MMainline, HasMVEInt]> { 4380b57cec5SDimitry Andric let D = MVEDomain; 4390b57cec5SDimitry Andric let DecoderNamespace = "MVE"; 4400b57cec5SDimitry Andric} 4410b57cec5SDimitry Andric 4420b57cec5SDimitry Andricclass MVE_ScalarShift<string iname, dag oops, dag iops, string asm, string cstr, 4430b57cec5SDimitry Andric list<dag> pattern=[]> 4440b57cec5SDimitry Andric : MVE_MI_with_pred<oops, iops, NoItinerary, iname, asm, cstr, pattern> { 4450b57cec5SDimitry Andric let Inst{31-20} = 0b111010100101; 4460b57cec5SDimitry Andric let Inst{8} = 0b1; 447e8d8bef9SDimitry Andric let validForTailPredication=1; 4480b57cec5SDimitry Andric} 4490b57cec5SDimitry Andric 4500b57cec5SDimitry Andricclass MVE_ScalarShiftSingleReg<string iname, dag iops, string asm, string cstr, 4510b57cec5SDimitry Andric list<dag> pattern=[]> 4520b57cec5SDimitry Andric : MVE_ScalarShift<iname, (outs rGPR:$RdaDest), iops, asm, cstr, pattern> { 4530b57cec5SDimitry Andric bits<4> RdaDest; 4540b57cec5SDimitry Andric 4550b57cec5SDimitry Andric let Inst{19-16} = RdaDest{3-0}; 4560b57cec5SDimitry Andric} 4570b57cec5SDimitry Andric 458480093f4SDimitry Andricclass MVE_ScalarShiftSRegImm<string iname, bits<2> op5_4> 4590b57cec5SDimitry Andric : MVE_ScalarShiftSingleReg<iname, (ins rGPR:$RdaSrc, long_shift:$imm), 460480093f4SDimitry Andric "$RdaSrc, $imm", "$RdaDest = $RdaSrc", 461480093f4SDimitry Andric [(set rGPR:$RdaDest, 462480093f4SDimitry Andric (i32 (!cast<Intrinsic>("int_arm_mve_" # iname) 463480093f4SDimitry Andric (i32 rGPR:$RdaSrc), (i32 imm:$imm))))]> { 4640b57cec5SDimitry Andric bits<5> imm; 4650b57cec5SDimitry Andric 4660b57cec5SDimitry Andric let Inst{15} = 0b0; 4670b57cec5SDimitry Andric let Inst{14-12} = imm{4-2}; 4680b57cec5SDimitry Andric let Inst{11-8} = 0b1111; 4690b57cec5SDimitry Andric let Inst{7-6} = imm{1-0}; 4700b57cec5SDimitry Andric let Inst{5-4} = op5_4{1-0}; 4710b57cec5SDimitry Andric let Inst{3-0} = 0b1111; 4720b57cec5SDimitry Andric} 4730b57cec5SDimitry Andric 4740b57cec5SDimitry Andricdef MVE_SQSHL : MVE_ScalarShiftSRegImm<"sqshl", 0b11>; 4750b57cec5SDimitry Andricdef MVE_SRSHR : MVE_ScalarShiftSRegImm<"srshr", 0b10>; 4760b57cec5SDimitry Andricdef MVE_UQSHL : MVE_ScalarShiftSRegImm<"uqshl", 0b00>; 4770b57cec5SDimitry Andricdef MVE_URSHR : MVE_ScalarShiftSRegImm<"urshr", 0b01>; 4780b57cec5SDimitry Andric 479480093f4SDimitry Andricclass MVE_ScalarShiftSRegReg<string iname, bits<2> op5_4> 4800b57cec5SDimitry Andric : MVE_ScalarShiftSingleReg<iname, (ins rGPR:$RdaSrc, rGPR:$Rm), 481*7a6dacacSDimitry Andric "$RdaSrc, $Rm", "@earlyclobber $RdaDest,$RdaDest = $RdaSrc", 482480093f4SDimitry Andric [(set rGPR:$RdaDest, 483480093f4SDimitry Andric (i32 (!cast<Intrinsic>("int_arm_mve_" # iname) 484480093f4SDimitry Andric (i32 rGPR:$RdaSrc), (i32 rGPR:$Rm))))]> { 4850b57cec5SDimitry Andric bits<4> Rm; 4860b57cec5SDimitry Andric 4870b57cec5SDimitry Andric let Inst{15-12} = Rm{3-0}; 4880b57cec5SDimitry Andric let Inst{11-8} = 0b1111; 4890b57cec5SDimitry Andric let Inst{7-6} = 0b00; 4900b57cec5SDimitry Andric let Inst{5-4} = op5_4{1-0}; 4910b57cec5SDimitry Andric let Inst{3-0} = 0b1101; 4928bcb0991SDimitry Andric 4938bcb0991SDimitry Andric let Unpredictable{8-6} = 0b111; 4940b57cec5SDimitry Andric} 4950b57cec5SDimitry Andric 4960b57cec5SDimitry Andricdef MVE_SQRSHR : MVE_ScalarShiftSRegReg<"sqrshr", 0b10>; 4970b57cec5SDimitry Andricdef MVE_UQRSHL : MVE_ScalarShiftSRegReg<"uqrshl", 0b00>; 4980b57cec5SDimitry Andric 4990b57cec5SDimitry Andricclass MVE_ScalarShiftDoubleReg<string iname, dag iops, string asm, 5000b57cec5SDimitry Andric string cstr, list<dag> pattern=[]> 5010b57cec5SDimitry Andric : MVE_ScalarShift<iname, (outs tGPREven:$RdaLo, tGPROdd:$RdaHi), 5020b57cec5SDimitry Andric iops, asm, cstr, pattern> { 5030b57cec5SDimitry Andric bits<4> RdaLo; 5040b57cec5SDimitry Andric bits<4> RdaHi; 5050b57cec5SDimitry Andric 5060b57cec5SDimitry Andric let Inst{19-17} = RdaLo{3-1}; 5070b57cec5SDimitry Andric let Inst{11-9} = RdaHi{3-1}; 5085ffd83dbSDimitry Andric 5095ffd83dbSDimitry Andric let hasSideEffects = 0; 5100b57cec5SDimitry Andric} 5110b57cec5SDimitry Andric 5120b57cec5SDimitry Andricclass MVE_ScalarShiftDRegImm<string iname, bits<2> op5_4, bit op16, 5130b57cec5SDimitry Andric list<dag> pattern=[]> 5140b57cec5SDimitry Andric : MVE_ScalarShiftDoubleReg< 5150b57cec5SDimitry Andric iname, (ins tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, long_shift:$imm), 5160b57cec5SDimitry Andric "$RdaLo, $RdaHi, $imm", "$RdaLo = $RdaLo_src,$RdaHi = $RdaHi_src", 5170b57cec5SDimitry Andric pattern> { 5180b57cec5SDimitry Andric bits<5> imm; 5190b57cec5SDimitry Andric 5200b57cec5SDimitry Andric let Inst{16} = op16; 5210b57cec5SDimitry Andric let Inst{15} = 0b0; 5220b57cec5SDimitry Andric let Inst{14-12} = imm{4-2}; 5230b57cec5SDimitry Andric let Inst{7-6} = imm{1-0}; 5240b57cec5SDimitry Andric let Inst{5-4} = op5_4{1-0}; 5250b57cec5SDimitry Andric let Inst{3-0} = 0b1111; 5260b57cec5SDimitry Andric} 5270b57cec5SDimitry Andric 5288bcb0991SDimitry Andricclass MVE_ScalarShiftDRegRegBase<string iname, dag iops, string asm, 5298bcb0991SDimitry Andric bit op5, bit op16, list<dag> pattern=[]> 5300b57cec5SDimitry Andric : MVE_ScalarShiftDoubleReg< 5318bcb0991SDimitry Andric iname, iops, asm, "@earlyclobber $RdaHi,@earlyclobber $RdaLo," 5320b57cec5SDimitry Andric "$RdaLo = $RdaLo_src,$RdaHi = $RdaHi_src", 5330b57cec5SDimitry Andric pattern> { 5340b57cec5SDimitry Andric bits<4> Rm; 5350b57cec5SDimitry Andric 5360b57cec5SDimitry Andric let Inst{16} = op16; 5370b57cec5SDimitry Andric let Inst{15-12} = Rm{3-0}; 5388bcb0991SDimitry Andric let Inst{6} = 0b0; 5390b57cec5SDimitry Andric let Inst{5} = op5; 5400b57cec5SDimitry Andric let Inst{4} = 0b0; 5410b57cec5SDimitry Andric let Inst{3-0} = 0b1101; 5420b57cec5SDimitry Andric 5430b57cec5SDimitry Andric // Custom decoder method because of the following overlapping encodings: 5440b57cec5SDimitry Andric // ASRL and SQRSHR 5450b57cec5SDimitry Andric // LSLL and UQRSHL 5460b57cec5SDimitry Andric // SQRSHRL and SQRSHR 5470b57cec5SDimitry Andric // UQRSHLL and UQRSHL 5480b57cec5SDimitry Andric let DecoderMethod = "DecodeMVEOverlappingLongShift"; 5490b57cec5SDimitry Andric} 5500b57cec5SDimitry Andric 5518bcb0991SDimitry Andricclass MVE_ScalarShiftDRegReg<string iname, bit op5, list<dag> pattern=[]> 5528bcb0991SDimitry Andric : MVE_ScalarShiftDRegRegBase< 5538bcb0991SDimitry Andric iname, (ins tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, rGPR:$Rm), 5548bcb0991SDimitry Andric "$RdaLo, $RdaHi, $Rm", op5, 0b0, pattern> { 5558bcb0991SDimitry Andric 5568bcb0991SDimitry Andric let Inst{7} = 0b0; 5578bcb0991SDimitry Andric} 5588bcb0991SDimitry Andric 5598bcb0991SDimitry Andricclass MVE_ScalarShiftDRegRegWithSat<string iname, bit op5, list<dag> pattern=[]> 5608bcb0991SDimitry Andric : MVE_ScalarShiftDRegRegBase< 5618bcb0991SDimitry Andric iname, (ins tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, rGPR:$Rm, saturateop:$sat), 5628bcb0991SDimitry Andric "$RdaLo, $RdaHi, $sat, $Rm", op5, 0b1, pattern> { 5638bcb0991SDimitry Andric bit sat; 5648bcb0991SDimitry Andric 5658bcb0991SDimitry Andric let Inst{7} = sat; 5668bcb0991SDimitry Andric} 5678bcb0991SDimitry Andric 5688bcb0991SDimitry Andricdef MVE_ASRLr : MVE_ScalarShiftDRegReg<"asrl", 0b1, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, 5690b57cec5SDimitry Andric (ARMasrl tGPREven:$RdaLo_src, 5700b57cec5SDimitry Andric tGPROdd:$RdaHi_src, rGPR:$Rm))]>; 5710b57cec5SDimitry Andricdef MVE_ASRLi : MVE_ScalarShiftDRegImm<"asrl", 0b10, ?, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, 5720b57cec5SDimitry Andric (ARMasrl tGPREven:$RdaLo_src, 5738bcb0991SDimitry Andric tGPROdd:$RdaHi_src, (i32 long_shift:$imm)))]>; 5748bcb0991SDimitry Andricdef MVE_LSLLr : MVE_ScalarShiftDRegReg<"lsll", 0b0, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, 5750b57cec5SDimitry Andric (ARMlsll tGPREven:$RdaLo_src, 5760b57cec5SDimitry Andric tGPROdd:$RdaHi_src, rGPR:$Rm))]>; 5770b57cec5SDimitry Andricdef MVE_LSLLi : MVE_ScalarShiftDRegImm<"lsll", 0b00, ?, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, 5780b57cec5SDimitry Andric (ARMlsll tGPREven:$RdaLo_src, 5798bcb0991SDimitry Andric tGPROdd:$RdaHi_src, (i32 long_shift:$imm)))]>; 5800b57cec5SDimitry Andricdef MVE_LSRL : MVE_ScalarShiftDRegImm<"lsrl", 0b01, ?, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, 5810b57cec5SDimitry Andric (ARMlsrl tGPREven:$RdaLo_src, 5828bcb0991SDimitry Andric tGPROdd:$RdaHi_src, (i32 long_shift:$imm)))]>; 5830b57cec5SDimitry Andric 5848bcb0991SDimitry Andricdef MVE_SQRSHRL : MVE_ScalarShiftDRegRegWithSat<"sqrshrl", 0b1>; 5850b57cec5SDimitry Andricdef MVE_SQSHLL : MVE_ScalarShiftDRegImm<"sqshll", 0b11, 0b1>; 5860b57cec5SDimitry Andricdef MVE_SRSHRL : MVE_ScalarShiftDRegImm<"srshrl", 0b10, 0b1>; 5870b57cec5SDimitry Andric 5888bcb0991SDimitry Andricdef MVE_UQRSHLL : MVE_ScalarShiftDRegRegWithSat<"uqrshll", 0b0>; 5890b57cec5SDimitry Andricdef MVE_UQSHLL : MVE_ScalarShiftDRegImm<"uqshll", 0b00, 0b1>; 5900b57cec5SDimitry Andricdef MVE_URSHRL : MVE_ScalarShiftDRegImm<"urshrl", 0b01, 0b1>; 5910b57cec5SDimitry Andric 5920b57cec5SDimitry Andric// start of mve_rDest instructions 5930b57cec5SDimitry Andric 5940b57cec5SDimitry Andricclass MVE_rDest<dag oops, dag iops, InstrItinClass itin, 5950b57cec5SDimitry Andric string iname, string suffix, 596349cc55cSDimitry Andric string ops, string cstr, bits<2> vecsize, list<dag> pattern=[]> 5970b57cec5SDimitry Andric// Always use vpred_n and not vpred_r: with the output register being 5980b57cec5SDimitry Andric// a GPR and not a vector register, there can't be any question of 5990b57cec5SDimitry Andric// what to put in its inactive lanes. 600349cc55cSDimitry Andric : MVE_p<oops, iops, itin, iname, suffix, ops, vpred_n, cstr, vecsize, pattern> { 6010b57cec5SDimitry Andric 6020b57cec5SDimitry Andric let Inst{25-23} = 0b101; 6030b57cec5SDimitry Andric let Inst{11-9} = 0b111; 6040b57cec5SDimitry Andric let Inst{4} = 0b0; 6050b57cec5SDimitry Andric} 6060b57cec5SDimitry Andric 607480093f4SDimitry Andricclass MVE_VABAV<string suffix, bit U, bits<2> size> 6080b57cec5SDimitry Andric : MVE_rDest<(outs rGPR:$Rda), (ins rGPR:$Rda_src, MQPR:$Qn, MQPR:$Qm), 6090b57cec5SDimitry Andric NoItinerary, "vabav", suffix, "$Rda, $Qn, $Qm", "$Rda = $Rda_src", 610349cc55cSDimitry Andric size, []> { 6110b57cec5SDimitry Andric bits<4> Qm; 6120b57cec5SDimitry Andric bits<4> Qn; 6130b57cec5SDimitry Andric bits<4> Rda; 6140b57cec5SDimitry Andric 6150b57cec5SDimitry Andric let Inst{28} = U; 6160b57cec5SDimitry Andric let Inst{22} = 0b0; 6170b57cec5SDimitry Andric let Inst{21-20} = size{1-0}; 6180b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 6190b57cec5SDimitry Andric let Inst{16} = 0b0; 6200b57cec5SDimitry Andric let Inst{15-12} = Rda{3-0}; 6210b57cec5SDimitry Andric let Inst{8} = 0b1; 6220b57cec5SDimitry Andric let Inst{7} = Qn{3}; 6230b57cec5SDimitry Andric let Inst{6} = 0b0; 6240b57cec5SDimitry Andric let Inst{5} = Qm{3}; 6250b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 6260b57cec5SDimitry Andric let Inst{0} = 0b1; 6275ffd83dbSDimitry Andric let horizontalReduction = 1; 6280b57cec5SDimitry Andric} 6290b57cec5SDimitry Andric 630480093f4SDimitry Andricmulticlass MVE_VABAV_m<MVEVectorVTInfo VTI> { 631480093f4SDimitry Andric def "" : MVE_VABAV<VTI.Suffix, VTI.Unsigned, VTI.Size>; 632480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 633480093f4SDimitry Andric 634480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 635480093f4SDimitry Andric def : Pat<(i32 (int_arm_mve_vabav 636480093f4SDimitry Andric (i32 VTI.Unsigned), 637480093f4SDimitry Andric (i32 rGPR:$Rda_src), 638480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm))), 639480093f4SDimitry Andric (i32 (Inst (i32 rGPR:$Rda_src), 640480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm)))>; 641480093f4SDimitry Andric 642480093f4SDimitry Andric def : Pat<(i32 (int_arm_mve_vabav_predicated 643480093f4SDimitry Andric (i32 VTI.Unsigned), 644480093f4SDimitry Andric (i32 rGPR:$Rda_src), 645480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 646480093f4SDimitry Andric (VTI.Pred VCCR:$mask))), 647480093f4SDimitry Andric (i32 (Inst (i32 rGPR:$Rda_src), 648480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 649349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg))>; 650480093f4SDimitry Andric } 651480093f4SDimitry Andric} 652480093f4SDimitry Andric 653480093f4SDimitry Andricdefm MVE_VABAVs8 : MVE_VABAV_m<MVE_v16s8>; 654480093f4SDimitry Andricdefm MVE_VABAVs16 : MVE_VABAV_m<MVE_v8s16>; 655480093f4SDimitry Andricdefm MVE_VABAVs32 : MVE_VABAV_m<MVE_v4s32>; 656480093f4SDimitry Andricdefm MVE_VABAVu8 : MVE_VABAV_m<MVE_v16u8>; 657480093f4SDimitry Andricdefm MVE_VABAVu16 : MVE_VABAV_m<MVE_v8u16>; 658480093f4SDimitry Andricdefm MVE_VABAVu32 : MVE_VABAV_m<MVE_v4u32>; 6590b57cec5SDimitry Andric 6600b57cec5SDimitry Andricclass MVE_VADDV<string iname, string suffix, dag iops, string cstr, 6610b57cec5SDimitry Andric bit A, bit U, bits<2> size, list<dag> pattern=[]> 6620b57cec5SDimitry Andric : MVE_rDest<(outs tGPREven:$Rda), iops, NoItinerary, 663349cc55cSDimitry Andric iname, suffix, "$Rda, $Qm", cstr, size, pattern> { 6640b57cec5SDimitry Andric bits<3> Qm; 6650b57cec5SDimitry Andric bits<4> Rda; 6660b57cec5SDimitry Andric 6670b57cec5SDimitry Andric let Inst{28} = U; 6680b57cec5SDimitry Andric let Inst{22-20} = 0b111; 6690b57cec5SDimitry Andric let Inst{19-18} = size{1-0}; 6700b57cec5SDimitry Andric let Inst{17-16} = 0b01; 6710b57cec5SDimitry Andric let Inst{15-13} = Rda{3-1}; 6720b57cec5SDimitry Andric let Inst{12} = 0b0; 6730b57cec5SDimitry Andric let Inst{8-6} = 0b100; 6740b57cec5SDimitry Andric let Inst{5} = A; 6750b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 6760b57cec5SDimitry Andric let Inst{0} = 0b0; 6775ffd83dbSDimitry Andric let horizontalReduction = 1; 6785ffd83dbSDimitry Andric let validForTailPredication = 1; 6790b57cec5SDimitry Andric} 6800b57cec5SDimitry Andric 681e8d8bef9SDimitry Andricdef SDTVecReduceP : SDTypeProfile<1, 2, [ // VADDLVp 682e8d8bef9SDimitry Andric SDTCisInt<0>, SDTCisVec<1>, SDTCisVec<2> 683e8d8bef9SDimitry Andric]>; 6845ffd83dbSDimitry Andricdef ARMVADDVs : SDNode<"ARMISD::VADDVs", SDTVecReduce>; 6855ffd83dbSDimitry Andricdef ARMVADDVu : SDNode<"ARMISD::VADDVu", SDTVecReduce>; 686e8d8bef9SDimitry Andricdef ARMVADDVps : SDNode<"ARMISD::VADDVps", SDTVecReduceP>; 687e8d8bef9SDimitry Andricdef ARMVADDVpu : SDNode<"ARMISD::VADDVpu", SDTVecReduceP>; 6885ffd83dbSDimitry Andric 6895ffd83dbSDimitry Andricmulticlass MVE_VADDV_A<MVEVectorVTInfo VTI> { 6905ffd83dbSDimitry Andric def acc : MVE_VADDV<"vaddva", VTI.Suffix, 6910b57cec5SDimitry Andric (ins tGPREven:$Rda_src, MQPR:$Qm), "$Rda = $Rda_src", 6925ffd83dbSDimitry Andric 0b1, VTI.Unsigned, VTI.Size>; 6935ffd83dbSDimitry Andric def no_acc : MVE_VADDV<"vaddv", VTI.Suffix, 6940b57cec5SDimitry Andric (ins MQPR:$Qm), "", 6955ffd83dbSDimitry Andric 0b0, VTI.Unsigned, VTI.Size>; 6960b57cec5SDimitry Andric 6975ffd83dbSDimitry Andric defvar InstA = !cast<Instruction>(NAME # "acc"); 6985ffd83dbSDimitry Andric defvar InstN = !cast<Instruction>(NAME # "no_acc"); 6990b57cec5SDimitry Andric 7008bcb0991SDimitry Andric let Predicates = [HasMVEInt] in { 7015ffd83dbSDimitry Andric if VTI.Unsigned then { 7025ffd83dbSDimitry Andric def : Pat<(i32 (vecreduce_add (VTI.Vec MQPR:$vec))), 7035ffd83dbSDimitry Andric (i32 (InstN $vec))>; 704e8d8bef9SDimitry Andric def : Pat<(i32 (vecreduce_add (VTI.Vec (vselect (VTI.Pred VCCR:$pred), 705e8d8bef9SDimitry Andric (VTI.Vec MQPR:$vec), 706e8d8bef9SDimitry Andric (VTI.Vec ARMimmAllZerosV))))), 707349cc55cSDimitry Andric (i32 (InstN $vec, ARMVCCThen, $pred, zero_reg))>; 7085ffd83dbSDimitry Andric def : Pat<(i32 (ARMVADDVu (VTI.Vec MQPR:$vec))), 7095ffd83dbSDimitry Andric (i32 (InstN $vec))>; 710e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVADDVpu (VTI.Vec MQPR:$vec), (VTI.Pred VCCR:$pred))), 711349cc55cSDimitry Andric (i32 (InstN $vec, ARMVCCThen, $pred, zero_reg))>; 7125ffd83dbSDimitry Andric def : Pat<(i32 (add (i32 (vecreduce_add (VTI.Vec MQPR:$vec))), 7135ffd83dbSDimitry Andric (i32 tGPREven:$acc))), 7145ffd83dbSDimitry Andric (i32 (InstA $acc, $vec))>; 715e8d8bef9SDimitry Andric def : Pat<(i32 (add (i32 (vecreduce_add (VTI.Vec (vselect (VTI.Pred VCCR:$pred), 716e8d8bef9SDimitry Andric (VTI.Vec MQPR:$vec), 717e8d8bef9SDimitry Andric (VTI.Vec ARMimmAllZerosV))))), 718e8d8bef9SDimitry Andric (i32 tGPREven:$acc))), 719349cc55cSDimitry Andric (i32 (InstA $acc, $vec, ARMVCCThen, $pred, zero_reg))>; 7205ffd83dbSDimitry Andric def : Pat<(i32 (add (i32 (ARMVADDVu (VTI.Vec MQPR:$vec))), 7215ffd83dbSDimitry Andric (i32 tGPREven:$acc))), 7225ffd83dbSDimitry Andric (i32 (InstA $acc, $vec))>; 723e8d8bef9SDimitry Andric def : Pat<(i32 (add (i32 (ARMVADDVpu (VTI.Vec MQPR:$vec), (VTI.Pred VCCR:$pred))), 724e8d8bef9SDimitry Andric (i32 tGPREven:$acc))), 725349cc55cSDimitry Andric (i32 (InstA $acc, $vec, ARMVCCThen, $pred, zero_reg))>; 7265ffd83dbSDimitry Andric } else { 7275ffd83dbSDimitry Andric def : Pat<(i32 (ARMVADDVs (VTI.Vec MQPR:$vec))), 7285ffd83dbSDimitry Andric (i32 (InstN $vec))>; 7295ffd83dbSDimitry Andric def : Pat<(i32 (add (i32 (ARMVADDVs (VTI.Vec MQPR:$vec))), 7305ffd83dbSDimitry Andric (i32 tGPREven:$acc))), 7315ffd83dbSDimitry Andric (i32 (InstA $acc, $vec))>; 732e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVADDVps (VTI.Vec MQPR:$vec), (VTI.Pred VCCR:$pred))), 733349cc55cSDimitry Andric (i32 (InstN $vec, ARMVCCThen, $pred, zero_reg))>; 734e8d8bef9SDimitry Andric def : Pat<(i32 (add (i32 (ARMVADDVps (VTI.Vec MQPR:$vec), (VTI.Pred VCCR:$pred))), 735e8d8bef9SDimitry Andric (i32 tGPREven:$acc))), 736349cc55cSDimitry Andric (i32 (InstA $acc, $vec, ARMVCCThen, $pred, zero_reg))>; 7378bcb0991SDimitry Andric } 7388bcb0991SDimitry Andric 7395ffd83dbSDimitry Andric def : Pat<(i32 (int_arm_mve_addv_predicated (VTI.Vec MQPR:$vec), 7405ffd83dbSDimitry Andric (i32 VTI.Unsigned), 7415ffd83dbSDimitry Andric (VTI.Pred VCCR:$pred))), 742349cc55cSDimitry Andric (i32 (InstN $vec, ARMVCCThen, $pred, zero_reg))>; 7435ffd83dbSDimitry Andric def : Pat<(i32 (add (int_arm_mve_addv_predicated (VTI.Vec MQPR:$vec), 7445ffd83dbSDimitry Andric (i32 VTI.Unsigned), 7455ffd83dbSDimitry Andric (VTI.Pred VCCR:$pred)), 7465ffd83dbSDimitry Andric (i32 tGPREven:$acc))), 747349cc55cSDimitry Andric (i32 (InstA $acc, $vec, ARMVCCThen, $pred, zero_reg))>; 7485ffd83dbSDimitry Andric } 7495ffd83dbSDimitry Andric} 7505ffd83dbSDimitry Andric 7515ffd83dbSDimitry Andricdefm MVE_VADDVs8 : MVE_VADDV_A<MVE_v16s8>; 7525ffd83dbSDimitry Andricdefm MVE_VADDVs16 : MVE_VADDV_A<MVE_v8s16>; 7535ffd83dbSDimitry Andricdefm MVE_VADDVs32 : MVE_VADDV_A<MVE_v4s32>; 7545ffd83dbSDimitry Andricdefm MVE_VADDVu8 : MVE_VADDV_A<MVE_v16u8>; 7555ffd83dbSDimitry Andricdefm MVE_VADDVu16 : MVE_VADDV_A<MVE_v8u16>; 7565ffd83dbSDimitry Andricdefm MVE_VADDVu32 : MVE_VADDV_A<MVE_v4u32>; 7575ffd83dbSDimitry Andric 7580b57cec5SDimitry Andricclass MVE_VADDLV<string iname, string suffix, dag iops, string cstr, 7590b57cec5SDimitry Andric bit A, bit U, list<dag> pattern=[]> 7600b57cec5SDimitry Andric : MVE_rDest<(outs tGPREven:$RdaLo, tGPROdd:$RdaHi), iops, NoItinerary, iname, 761349cc55cSDimitry Andric suffix, "$RdaLo, $RdaHi, $Qm", cstr, 0b10, pattern> { 7620b57cec5SDimitry Andric bits<3> Qm; 7630b57cec5SDimitry Andric bits<4> RdaLo; 7640b57cec5SDimitry Andric bits<4> RdaHi; 7650b57cec5SDimitry Andric 7660b57cec5SDimitry Andric let Inst{28} = U; 7670b57cec5SDimitry Andric let Inst{22-20} = RdaHi{3-1}; 7680b57cec5SDimitry Andric let Inst{19-18} = 0b10; 7690b57cec5SDimitry Andric let Inst{17-16} = 0b01; 7700b57cec5SDimitry Andric let Inst{15-13} = RdaLo{3-1}; 7710b57cec5SDimitry Andric let Inst{12} = 0b0; 7720b57cec5SDimitry Andric let Inst{8-6} = 0b100; 7730b57cec5SDimitry Andric let Inst{5} = A; 7740b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 7750b57cec5SDimitry Andric let Inst{0} = 0b0; 7765ffd83dbSDimitry Andric let horizontalReduction = 1; 7770b57cec5SDimitry Andric} 7780b57cec5SDimitry Andric 7795ffd83dbSDimitry Andricdef SDTVecReduceL : SDTypeProfile<2, 1, [ // VADDLV 7805ffd83dbSDimitry Andric SDTCisInt<0>, SDTCisInt<1>, SDTCisVec<2> 7815ffd83dbSDimitry Andric]>; 7825ffd83dbSDimitry Andricdef SDTVecReduceLA : SDTypeProfile<2, 3, [ // VADDLVA 7835ffd83dbSDimitry Andric SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>, SDTCisInt<3>, 7845ffd83dbSDimitry Andric SDTCisVec<4> 7855ffd83dbSDimitry Andric]>; 7865ffd83dbSDimitry Andricdef SDTVecReduceLP : SDTypeProfile<2, 2, [ // VADDLVp 7875ffd83dbSDimitry Andric SDTCisInt<0>, SDTCisInt<1>, SDTCisVec<2>, SDTCisVec<2> 7885ffd83dbSDimitry Andric]>; 7895ffd83dbSDimitry Andricdef SDTVecReduceLPA : SDTypeProfile<2, 4, [ // VADDLVAp 7905ffd83dbSDimitry Andric SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>, SDTCisInt<3>, 7915ffd83dbSDimitry Andric SDTCisVec<4>, SDTCisVec<5> 7925ffd83dbSDimitry Andric]>; 7935ffd83dbSDimitry Andric 7945ffd83dbSDimitry Andricmulticlass MVE_VADDLV_A<MVEVectorVTInfo VTI> { 7955ffd83dbSDimitry Andric def acc : MVE_VADDLV<"vaddlva", VTI.Suffix, 7960b57cec5SDimitry Andric (ins tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, MQPR:$Qm), 7970b57cec5SDimitry Andric "$RdaLo = $RdaLo_src,$RdaHi = $RdaHi_src", 7985ffd83dbSDimitry Andric 0b1, VTI.Unsigned>; 7995ffd83dbSDimitry Andric def no_acc : MVE_VADDLV<"vaddlv", VTI.Suffix, 8000b57cec5SDimitry Andric (ins MQPR:$Qm), "", 8015ffd83dbSDimitry Andric 0b0, VTI.Unsigned>; 8025ffd83dbSDimitry Andric 8035ffd83dbSDimitry Andric defvar InstA = !cast<Instruction>(NAME # "acc"); 8045ffd83dbSDimitry Andric defvar InstN = !cast<Instruction>(NAME # "no_acc"); 8055ffd83dbSDimitry Andric 8065ffd83dbSDimitry Andric defvar letter = VTI.SuffixLetter; 8075ffd83dbSDimitry Andric defvar ARMVADDLV = SDNode<"ARMISD::VADDLV" # letter, SDTVecReduceL>; 8085ffd83dbSDimitry Andric defvar ARMVADDLVA = SDNode<"ARMISD::VADDLVA" # letter, SDTVecReduceLA>; 8095ffd83dbSDimitry Andric defvar ARMVADDLVp = SDNode<"ARMISD::VADDLVp" # letter, SDTVecReduceLP>; 8105ffd83dbSDimitry Andric defvar ARMVADDLVAp = SDNode<"ARMISD::VADDLVAp" # letter, SDTVecReduceLPA>; 8115ffd83dbSDimitry Andric 8125ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 8135ffd83dbSDimitry Andric def : Pat<(ARMVADDLV (v4i32 MQPR:$vec)), 8145ffd83dbSDimitry Andric (InstN (v4i32 MQPR:$vec))>; 8155ffd83dbSDimitry Andric def : Pat<(ARMVADDLVA tGPREven:$acclo, tGPROdd:$acchi, (v4i32 MQPR:$vec)), 8165ffd83dbSDimitry Andric (InstA tGPREven:$acclo, tGPROdd:$acchi, (v4i32 MQPR:$vec))>; 8175ffd83dbSDimitry Andric def : Pat<(ARMVADDLVp (v4i32 MQPR:$vec), (VTI.Pred VCCR:$pred)), 818349cc55cSDimitry Andric (InstN (v4i32 MQPR:$vec), ARMVCCThen, (VTI.Pred VCCR:$pred), zero_reg)>; 8195ffd83dbSDimitry Andric def : Pat<(ARMVADDLVAp tGPREven:$acclo, tGPROdd:$acchi, (v4i32 MQPR:$vec), 8205ffd83dbSDimitry Andric (VTI.Pred VCCR:$pred)), 8215ffd83dbSDimitry Andric (InstA tGPREven:$acclo, tGPROdd:$acchi, (v4i32 MQPR:$vec), 822349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$pred), zero_reg)>; 8235ffd83dbSDimitry Andric } 8240b57cec5SDimitry Andric} 8250b57cec5SDimitry Andric 8265ffd83dbSDimitry Andricdefm MVE_VADDLVs32 : MVE_VADDLV_A<MVE_v4s32>; 8275ffd83dbSDimitry Andricdefm MVE_VADDLVu32 : MVE_VADDLV_A<MVE_v4u32>; 8280b57cec5SDimitry Andric 8290b57cec5SDimitry Andricclass MVE_VMINMAXNMV<string iname, string suffix, bit sz, 8300b57cec5SDimitry Andric bit bit_17, bit bit_7, list<dag> pattern=[]> 8310b57cec5SDimitry Andric : MVE_rDest<(outs rGPR:$RdaDest), (ins rGPR:$RdaSrc, MQPR:$Qm), 8320b57cec5SDimitry Andric NoItinerary, iname, suffix, "$RdaSrc, $Qm", 833349cc55cSDimitry Andric "$RdaDest = $RdaSrc", !if(sz, 0b01, 0b10), pattern> { 8340b57cec5SDimitry Andric bits<3> Qm; 8350b57cec5SDimitry Andric bits<4> RdaDest; 8360b57cec5SDimitry Andric 8370b57cec5SDimitry Andric let Inst{28} = sz; 8380b57cec5SDimitry Andric let Inst{22-20} = 0b110; 8390b57cec5SDimitry Andric let Inst{19-18} = 0b11; 8400b57cec5SDimitry Andric let Inst{17} = bit_17; 8410b57cec5SDimitry Andric let Inst{16} = 0b0; 8420b57cec5SDimitry Andric let Inst{15-12} = RdaDest{3-0}; 8430b57cec5SDimitry Andric let Inst{8} = 0b1; 8440b57cec5SDimitry Andric let Inst{7} = bit_7; 8450b57cec5SDimitry Andric let Inst{6-5} = 0b00; 8460b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 8470b57cec5SDimitry Andric let Inst{0} = 0b0; 8485ffd83dbSDimitry Andric let horizontalReduction = 1; 8490b57cec5SDimitry Andric 8500b57cec5SDimitry Andric let Predicates = [HasMVEFloat]; 8515ffd83dbSDimitry Andric let hasSideEffects = 0; 8520b57cec5SDimitry Andric} 8530b57cec5SDimitry Andric 8545ffd83dbSDimitry Andricmulticlass MVE_VMINMAXNMV_p<string iname, bit notAbs, bit isMin, 8555ffd83dbSDimitry Andric MVEVectorVTInfo VTI, string intrBaseName, 8565ffd83dbSDimitry Andric ValueType Scalar, RegisterClass ScalarReg> { 8575ffd83dbSDimitry Andric def "": MVE_VMINMAXNMV<iname, VTI.Suffix, VTI.Size{0}, notAbs, isMin>; 8585ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 8595ffd83dbSDimitry Andric defvar unpred_intr = !cast<Intrinsic>(intrBaseName); 8605ffd83dbSDimitry Andric defvar pred_intr = !cast<Intrinsic>(intrBaseName#"_predicated"); 8615ffd83dbSDimitry Andric 8625ffd83dbSDimitry Andric let Predicates = [HasMVEFloat] in { 8635ffd83dbSDimitry Andric def : Pat<(Scalar (unpred_intr (Scalar ScalarReg:$prev), 8645ffd83dbSDimitry Andric (VTI.Vec MQPR:$vec))), 8655ffd83dbSDimitry Andric (COPY_TO_REGCLASS (Inst (COPY_TO_REGCLASS ScalarReg:$prev, rGPR), 8665ffd83dbSDimitry Andric (VTI.Vec MQPR:$vec)), 8675ffd83dbSDimitry Andric ScalarReg)>; 8685ffd83dbSDimitry Andric def : Pat<(Scalar (pred_intr (Scalar ScalarReg:$prev), 8695ffd83dbSDimitry Andric (VTI.Vec MQPR:$vec), 8705ffd83dbSDimitry Andric (VTI.Pred VCCR:$pred))), 8715ffd83dbSDimitry Andric (COPY_TO_REGCLASS (Inst (COPY_TO_REGCLASS ScalarReg:$prev, rGPR), 8725ffd83dbSDimitry Andric (VTI.Vec MQPR:$vec), 873349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$pred), zero_reg), 8745ffd83dbSDimitry Andric ScalarReg)>; 8755ffd83dbSDimitry Andric } 8760b57cec5SDimitry Andric} 8770b57cec5SDimitry Andric 8785ffd83dbSDimitry Andricmulticlass MVE_VMINMAXNMV_fty<string iname, bit notAbs, bit isMin, 8795ffd83dbSDimitry Andric string intrBase> { 8805ffd83dbSDimitry Andric defm f32 : MVE_VMINMAXNMV_p<iname, notAbs, isMin, MVE_v4f32, intrBase, 8815ffd83dbSDimitry Andric f32, SPR>; 8825ffd83dbSDimitry Andric defm f16 : MVE_VMINMAXNMV_p<iname, notAbs, isMin, MVE_v8f16, intrBase, 8835ffd83dbSDimitry Andric f16, HPR>; 8840b57cec5SDimitry Andric} 8850b57cec5SDimitry Andric 8865ffd83dbSDimitry Andricdefm MVE_VMINNMV : MVE_VMINMAXNMV_fty<"vminnmv", 1, 1, "int_arm_mve_minnmv">; 8875ffd83dbSDimitry Andricdefm MVE_VMAXNMV : MVE_VMINMAXNMV_fty<"vmaxnmv", 1, 0, "int_arm_mve_maxnmv">; 8885ffd83dbSDimitry Andricdefm MVE_VMINNMAV: MVE_VMINMAXNMV_fty<"vminnmav", 0, 1, "int_arm_mve_minnmav">; 8895ffd83dbSDimitry Andricdefm MVE_VMAXNMAV: MVE_VMINMAXNMV_fty<"vmaxnmav", 0, 0, "int_arm_mve_maxnmav">; 8900b57cec5SDimitry Andric 8910b57cec5SDimitry Andricclass MVE_VMINMAXV<string iname, string suffix, bit U, bits<2> size, 8920b57cec5SDimitry Andric bit bit_17, bit bit_7, list<dag> pattern=[]> 8930b57cec5SDimitry Andric : MVE_rDest<(outs rGPR:$RdaDest), (ins rGPR:$RdaSrc, MQPR:$Qm), NoItinerary, 894349cc55cSDimitry Andric iname, suffix, "$RdaSrc, $Qm", "$RdaDest = $RdaSrc", size, pattern> { 8950b57cec5SDimitry Andric bits<3> Qm; 8960b57cec5SDimitry Andric bits<4> RdaDest; 8970b57cec5SDimitry Andric 8980b57cec5SDimitry Andric let Inst{28} = U; 8990b57cec5SDimitry Andric let Inst{22-20} = 0b110; 9000b57cec5SDimitry Andric let Inst{19-18} = size{1-0}; 9010b57cec5SDimitry Andric let Inst{17} = bit_17; 9020b57cec5SDimitry Andric let Inst{16} = 0b0; 9030b57cec5SDimitry Andric let Inst{15-12} = RdaDest{3-0}; 9040b57cec5SDimitry Andric let Inst{8} = 0b1; 9050b57cec5SDimitry Andric let Inst{7} = bit_7; 9060b57cec5SDimitry Andric let Inst{6-5} = 0b00; 9070b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 9080b57cec5SDimitry Andric let Inst{0} = 0b0; 9095ffd83dbSDimitry Andric let horizontalReduction = 1; 9100b57cec5SDimitry Andric} 9110b57cec5SDimitry Andric 9125ffd83dbSDimitry Andricmulticlass MVE_VMINMAXV_p<string iname, bit notAbs, bit isMin, 9135ffd83dbSDimitry Andric MVEVectorVTInfo VTI, string intrBaseName> { 914480093f4SDimitry Andric def "": MVE_VMINMAXV<iname, VTI.Suffix, VTI.Unsigned, VTI.Size, 9155ffd83dbSDimitry Andric notAbs, isMin>; 916480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 9175ffd83dbSDimitry Andric defvar unpred_intr = !cast<Intrinsic>(intrBaseName); 9185ffd83dbSDimitry Andric defvar pred_intr = !cast<Intrinsic>(intrBaseName#"_predicated"); 9195ffd83dbSDimitry Andric defvar base_args = (? (i32 rGPR:$prev), (VTI.Vec MQPR:$vec)); 9205ffd83dbSDimitry Andric defvar args = !if(notAbs, !con(base_args, (? (i32 VTI.Unsigned))), 9215ffd83dbSDimitry Andric base_args); 922480093f4SDimitry Andric 9235ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 9245ffd83dbSDimitry Andric def : Pat<(i32 !con(args, (unpred_intr))), 925480093f4SDimitry Andric (i32 (Inst (i32 rGPR:$prev), (VTI.Vec MQPR:$vec)))>; 9265ffd83dbSDimitry Andric def : Pat<(i32 !con(args, (pred_intr (VTI.Pred VCCR:$pred)))), 9275ffd83dbSDimitry Andric (i32 (Inst (i32 rGPR:$prev), (VTI.Vec MQPR:$vec), 928349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$pred), zero_reg))>; 9295ffd83dbSDimitry Andric } 9300b57cec5SDimitry Andric} 9310b57cec5SDimitry Andric 9325ffd83dbSDimitry Andricmulticlass MVE_VMINMAXV_ty<string iname, bit isMin, string intrBaseName> { 9335ffd83dbSDimitry Andric defm s8 : MVE_VMINMAXV_p<iname, 1, isMin, MVE_v16s8, intrBaseName>; 9345ffd83dbSDimitry Andric defm s16: MVE_VMINMAXV_p<iname, 1, isMin, MVE_v8s16, intrBaseName>; 9355ffd83dbSDimitry Andric defm s32: MVE_VMINMAXV_p<iname, 1, isMin, MVE_v4s32, intrBaseName>; 9365ffd83dbSDimitry Andric defm u8 : MVE_VMINMAXV_p<iname, 1, isMin, MVE_v16u8, intrBaseName>; 9375ffd83dbSDimitry Andric defm u16: MVE_VMINMAXV_p<iname, 1, isMin, MVE_v8u16, intrBaseName>; 9385ffd83dbSDimitry Andric defm u32: MVE_VMINMAXV_p<iname, 1, isMin, MVE_v4u32, intrBaseName>; 939480093f4SDimitry Andric} 940480093f4SDimitry Andric 941e8d8bef9SDimitry Andricdef SDTVecReduceR : SDTypeProfile<1, 2, [ // Reduction of an integer and vector into an integer 942e8d8bef9SDimitry Andric SDTCisInt<0>, SDTCisInt<1>, SDTCisVec<2> 943e8d8bef9SDimitry Andric]>; 944e8d8bef9SDimitry Andricdef ARMVMINVu : SDNode<"ARMISD::VMINVu", SDTVecReduceR>; 945e8d8bef9SDimitry Andricdef ARMVMINVs : SDNode<"ARMISD::VMINVs", SDTVecReduceR>; 946e8d8bef9SDimitry Andricdef ARMVMAXVu : SDNode<"ARMISD::VMAXVu", SDTVecReduceR>; 947e8d8bef9SDimitry Andricdef ARMVMAXVs : SDNode<"ARMISD::VMAXVs", SDTVecReduceR>; 948e8d8bef9SDimitry Andric 9495ffd83dbSDimitry Andricdefm MVE_VMINV : MVE_VMINMAXV_ty<"vminv", 1, "int_arm_mve_minv">; 9505ffd83dbSDimitry Andricdefm MVE_VMAXV : MVE_VMINMAXV_ty<"vmaxv", 0, "int_arm_mve_maxv">; 9510b57cec5SDimitry Andric 9528bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 9538bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_smax (v16i8 MQPR:$src))), 9548bcb0991SDimitry Andric (i32 (MVE_VMAXVs8 (t2MVNi (i32 127)), $src))>; 9558bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_smax (v8i16 MQPR:$src))), 9568bcb0991SDimitry Andric (i32 (MVE_VMAXVs16 (t2MOVi32imm (i32 -32768)), $src))>; 9578bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_smax (v4i32 MQPR:$src))), 9588bcb0991SDimitry Andric (i32 (MVE_VMAXVs32 (t2MOVi (i32 -2147483648)), $src))>; 9598bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_umax (v16i8 MQPR:$src))), 9608bcb0991SDimitry Andric (i32 (MVE_VMAXVu8 (t2MOVi (i32 0)), $src))>; 9618bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_umax (v8i16 MQPR:$src))), 9628bcb0991SDimitry Andric (i32 (MVE_VMAXVu16 (t2MOVi (i32 0)), $src))>; 9638bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_umax (v4i32 MQPR:$src))), 9648bcb0991SDimitry Andric (i32 (MVE_VMAXVu32 (t2MOVi (i32 0)), $src))>; 9658bcb0991SDimitry Andric 9668bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_smin (v16i8 MQPR:$src))), 9678bcb0991SDimitry Andric (i32 (MVE_VMINVs8 (t2MOVi (i32 127)), $src))>; 9688bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_smin (v8i16 MQPR:$src))), 9698bcb0991SDimitry Andric (i32 (MVE_VMINVs16 (t2MOVi16 (i32 32767)), $src))>; 9708bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_smin (v4i32 MQPR:$src))), 9718bcb0991SDimitry Andric (i32 (MVE_VMINVs32 (t2MVNi (i32 -2147483648)), $src))>; 9728bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_umin (v16i8 MQPR:$src))), 9738bcb0991SDimitry Andric (i32 (MVE_VMINVu8 (t2MOVi (i32 255)), $src))>; 9748bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_umin (v8i16 MQPR:$src))), 9758bcb0991SDimitry Andric (i32 (MVE_VMINVu16 (t2MOVi16 (i32 65535)), $src))>; 9768bcb0991SDimitry Andric def : Pat<(i32 (vecreduce_umin (v4i32 MQPR:$src))), 9778bcb0991SDimitry Andric (i32 (MVE_VMINVu32 (t2MOVi (i32 4294967295)), $src))>; 9788bcb0991SDimitry Andric 979e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMINVu (i32 rGPR:$x), (v16i8 MQPR:$src))), 980e8d8bef9SDimitry Andric (i32 (MVE_VMINVu8 $x, $src))>; 981e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMINVu (i32 rGPR:$x), (v8i16 MQPR:$src))), 982e8d8bef9SDimitry Andric (i32 (MVE_VMINVu16 $x, $src))>; 983e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMINVu (i32 rGPR:$x), (v4i32 MQPR:$src))), 984e8d8bef9SDimitry Andric (i32 (MVE_VMINVu32 $x, $src))>; 985e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMINVs (i32 rGPR:$x), (v16i8 MQPR:$src))), 986e8d8bef9SDimitry Andric (i32 (MVE_VMINVs8 $x, $src))>; 987e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMINVs (i32 rGPR:$x), (v8i16 MQPR:$src))), 988e8d8bef9SDimitry Andric (i32 (MVE_VMINVs16 $x, $src))>; 989e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMINVs (i32 rGPR:$x), (v4i32 MQPR:$src))), 990e8d8bef9SDimitry Andric (i32 (MVE_VMINVs32 $x, $src))>; 991e8d8bef9SDimitry Andric 992e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMAXVu (i32 rGPR:$x), (v16i8 MQPR:$src))), 993e8d8bef9SDimitry Andric (i32 (MVE_VMAXVu8 $x, $src))>; 994e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMAXVu (i32 rGPR:$x), (v8i16 MQPR:$src))), 995e8d8bef9SDimitry Andric (i32 (MVE_VMAXVu16 $x, $src))>; 996e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMAXVu (i32 rGPR:$x), (v4i32 MQPR:$src))), 997e8d8bef9SDimitry Andric (i32 (MVE_VMAXVu32 $x, $src))>; 998e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMAXVs (i32 rGPR:$x), (v16i8 MQPR:$src))), 999e8d8bef9SDimitry Andric (i32 (MVE_VMAXVs8 $x, $src))>; 1000e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMAXVs (i32 rGPR:$x), (v8i16 MQPR:$src))), 1001e8d8bef9SDimitry Andric (i32 (MVE_VMAXVs16 $x, $src))>; 1002e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMAXVs (i32 rGPR:$x), (v4i32 MQPR:$src))), 1003e8d8bef9SDimitry Andric (i32 (MVE_VMAXVs32 $x, $src))>; 1004e8d8bef9SDimitry Andric 10058bcb0991SDimitry Andric} 10068bcb0991SDimitry Andric 10075ffd83dbSDimitry Andricmulticlass MVE_VMINMAXAV_ty<string iname, bit isMin, string intrBaseName> { 10085ffd83dbSDimitry Andric defm s8 : MVE_VMINMAXV_p<iname, 0, isMin, MVE_v16s8, intrBaseName>; 10095ffd83dbSDimitry Andric defm s16: MVE_VMINMAXV_p<iname, 0, isMin, MVE_v8s16, intrBaseName>; 10105ffd83dbSDimitry Andric defm s32: MVE_VMINMAXV_p<iname, 0, isMin, MVE_v4s32, intrBaseName>; 10110b57cec5SDimitry Andric} 10120b57cec5SDimitry Andric 10135ffd83dbSDimitry Andricdefm MVE_VMINAV : MVE_VMINMAXAV_ty<"vminav", 1, "int_arm_mve_minav">; 10145ffd83dbSDimitry Andricdefm MVE_VMAXAV : MVE_VMINMAXAV_ty<"vmaxav", 0, "int_arm_mve_maxav">; 10150b57cec5SDimitry Andric 10160b57cec5SDimitry Andricclass MVE_VMLAMLSDAV<string iname, string suffix, dag iops, string cstr, 1017349cc55cSDimitry Andric bit sz, bit bit_28, bit A, bit X, bit bit_8, bit bit_0, 1018349cc55cSDimitry Andric bits<2> vecsize> 10190b57cec5SDimitry Andric : MVE_rDest<(outs tGPREven:$RdaDest), iops, NoItinerary, iname, suffix, 1020349cc55cSDimitry Andric "$RdaDest, $Qn, $Qm", cstr, vecsize, []> { 10210b57cec5SDimitry Andric bits<4> RdaDest; 10220b57cec5SDimitry Andric bits<3> Qm; 10230b57cec5SDimitry Andric bits<3> Qn; 10240b57cec5SDimitry Andric 10250b57cec5SDimitry Andric let Inst{28} = bit_28; 10260b57cec5SDimitry Andric let Inst{22-20} = 0b111; 10270b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 10280b57cec5SDimitry Andric let Inst{16} = sz; 10290b57cec5SDimitry Andric let Inst{15-13} = RdaDest{3-1}; 10300b57cec5SDimitry Andric let Inst{12} = X; 10310b57cec5SDimitry Andric let Inst{8} = bit_8; 10320b57cec5SDimitry Andric let Inst{7-6} = 0b00; 10330b57cec5SDimitry Andric let Inst{5} = A; 10340b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 10350b57cec5SDimitry Andric let Inst{0} = bit_0; 10365ffd83dbSDimitry Andric let horizontalReduction = 1; 10375ffd83dbSDimitry Andric // Allow tail predication for non-exchanging versions. As this is also a 10385ffd83dbSDimitry Andric // horizontalReduction, ARMLowOverheadLoops will also have to check that 10395ffd83dbSDimitry Andric // the vector operands contain zeros in their false lanes for the instruction 10405ffd83dbSDimitry Andric // to be properly valid. 10415ffd83dbSDimitry Andric let validForTailPredication = !eq(X, 0); 10420b57cec5SDimitry Andric} 10430b57cec5SDimitry Andric 1044480093f4SDimitry Andricmulticlass MVE_VMLAMLSDAV_A<string iname, string x, MVEVectorVTInfo VTI, 1045480093f4SDimitry Andric bit sz, bit bit_28, bit X, bit bit_8, bit bit_0> { 1046480093f4SDimitry Andric def ""#x#VTI.Suffix : MVE_VMLAMLSDAV<iname # x, VTI.Suffix, 10478bcb0991SDimitry Andric (ins MQPR:$Qn, MQPR:$Qm), "", 1048349cc55cSDimitry Andric sz, bit_28, 0b0, X, bit_8, bit_0, VTI.Size>; 1049480093f4SDimitry Andric def "a"#x#VTI.Suffix : MVE_VMLAMLSDAV<iname # "a" # x, VTI.Suffix, 10500b57cec5SDimitry Andric (ins tGPREven:$RdaSrc, MQPR:$Qn, MQPR:$Qm), 10510b57cec5SDimitry Andric "$RdaDest = $RdaSrc", 1052349cc55cSDimitry Andric sz, bit_28, 0b1, X, bit_8, bit_0, VTI.Size>; 1053480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 1054480093f4SDimitry Andric def : Pat<(i32 (int_arm_mve_vmldava 1055480093f4SDimitry Andric (i32 VTI.Unsigned), 1056480093f4SDimitry Andric (i32 bit_0) /* subtract */, 1057480093f4SDimitry Andric (i32 X) /* exchange */, 1058480093f4SDimitry Andric (i32 0) /* accumulator */, 1059480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm))), 1060480093f4SDimitry Andric (i32 (!cast<Instruction>(NAME # x # VTI.Suffix) 1061480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm)))>; 1062480093f4SDimitry Andric 1063480093f4SDimitry Andric def : Pat<(i32 (int_arm_mve_vmldava_predicated 1064480093f4SDimitry Andric (i32 VTI.Unsigned), 1065480093f4SDimitry Andric (i32 bit_0) /* subtract */, 1066480093f4SDimitry Andric (i32 X) /* exchange */, 1067480093f4SDimitry Andric (i32 0) /* accumulator */, 1068480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 1069480093f4SDimitry Andric (VTI.Pred VCCR:$mask))), 1070480093f4SDimitry Andric (i32 (!cast<Instruction>(NAME # x # VTI.Suffix) 1071480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 1072349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg))>; 1073480093f4SDimitry Andric 1074480093f4SDimitry Andric def : Pat<(i32 (int_arm_mve_vmldava 1075480093f4SDimitry Andric (i32 VTI.Unsigned), 1076480093f4SDimitry Andric (i32 bit_0) /* subtract */, 1077480093f4SDimitry Andric (i32 X) /* exchange */, 1078480093f4SDimitry Andric (i32 tGPREven:$RdaSrc), 1079480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm))), 1080480093f4SDimitry Andric (i32 (!cast<Instruction>(NAME # "a" # x # VTI.Suffix) 1081480093f4SDimitry Andric (i32 tGPREven:$RdaSrc), 1082480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm)))>; 1083480093f4SDimitry Andric 1084480093f4SDimitry Andric def : Pat<(i32 (int_arm_mve_vmldava_predicated 1085480093f4SDimitry Andric (i32 VTI.Unsigned), 1086480093f4SDimitry Andric (i32 bit_0) /* subtract */, 1087480093f4SDimitry Andric (i32 X) /* exchange */, 1088480093f4SDimitry Andric (i32 tGPREven:$RdaSrc), 1089480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 1090480093f4SDimitry Andric (VTI.Pred VCCR:$mask))), 1091480093f4SDimitry Andric (i32 (!cast<Instruction>(NAME # "a" # x # VTI.Suffix) 1092480093f4SDimitry Andric (i32 tGPREven:$RdaSrc), 1093480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 1094349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg))>; 1095480093f4SDimitry Andric } 10960b57cec5SDimitry Andric} 10970b57cec5SDimitry Andric 1098480093f4SDimitry Andricmulticlass MVE_VMLAMLSDAV_AX<string iname, MVEVectorVTInfo VTI, bit sz, 1099480093f4SDimitry Andric bit bit_28, bit bit_8, bit bit_0> { 1100480093f4SDimitry Andric defm "" : MVE_VMLAMLSDAV_A<iname, "", VTI, sz, bit_28, 1101480093f4SDimitry Andric 0b0, bit_8, bit_0>; 1102480093f4SDimitry Andric defm "" : MVE_VMLAMLSDAV_A<iname, "x", VTI, sz, bit_28, 1103480093f4SDimitry Andric 0b1, bit_8, bit_0>; 11048bcb0991SDimitry Andric} 11058bcb0991SDimitry Andric 1106480093f4SDimitry Andricmulticlass MVE_VMLADAV_multi<MVEVectorVTInfo SVTI, MVEVectorVTInfo UVTI, 1107480093f4SDimitry Andric bit sz, bit bit_8> { 1108480093f4SDimitry Andric defm "" : MVE_VMLAMLSDAV_AX<"vmladav", SVTI, 1109480093f4SDimitry Andric sz, 0b0, bit_8, 0b0>; 1110480093f4SDimitry Andric defm "" : MVE_VMLAMLSDAV_A<"vmladav", "", UVTI, 1111480093f4SDimitry Andric sz, 0b1, 0b0, bit_8, 0b0>; 11120b57cec5SDimitry Andric} 11130b57cec5SDimitry Andric 1114480093f4SDimitry Andricmulticlass MVE_VMLSDAV_multi<MVEVectorVTInfo VTI, bit sz, bit bit_28> { 1115480093f4SDimitry Andric defm "" : MVE_VMLAMLSDAV_AX<"vmlsdav", VTI, 1116480093f4SDimitry Andric sz, bit_28, 0b0, 0b1>; 11170b57cec5SDimitry Andric} 11180b57cec5SDimitry Andric 1119480093f4SDimitry Andricdefm MVE_VMLADAV : MVE_VMLADAV_multi<MVE_v16s8, MVE_v16u8, 0b0, 0b1>; 1120480093f4SDimitry Andricdefm MVE_VMLADAV : MVE_VMLADAV_multi<MVE_v8s16, MVE_v8u16, 0b0, 0b0>; 1121480093f4SDimitry Andricdefm MVE_VMLADAV : MVE_VMLADAV_multi<MVE_v4s32, MVE_v4u32, 0b1, 0b0>; 11228bcb0991SDimitry Andric 1123480093f4SDimitry Andricdefm MVE_VMLSDAV : MVE_VMLSDAV_multi<MVE_v16s8, 0b0, 0b1>; 1124480093f4SDimitry Andricdefm MVE_VMLSDAV : MVE_VMLSDAV_multi<MVE_v8s16, 0b0, 0b0>; 1125480093f4SDimitry Andricdefm MVE_VMLSDAV : MVE_VMLSDAV_multi<MVE_v4s32, 0b1, 0b0>; 11268bcb0991SDimitry Andric 11275ffd83dbSDimitry Andricdef SDTVecReduce2 : SDTypeProfile<1, 2, [ // VMLAV 11285ffd83dbSDimitry Andric SDTCisInt<0>, SDTCisVec<1>, SDTCisVec<2> 11295ffd83dbSDimitry Andric]>; 11305ffd83dbSDimitry Andricdef SDTVecReduce2L : SDTypeProfile<2, 2, [ // VMLALV 11315ffd83dbSDimitry Andric SDTCisInt<0>, SDTCisInt<1>, SDTCisVec<2>, SDTCisVec<3> 11325ffd83dbSDimitry Andric]>; 11335ffd83dbSDimitry Andricdef SDTVecReduce2LA : SDTypeProfile<2, 4, [ // VMLALVA 11345ffd83dbSDimitry Andric SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>, SDTCisInt<3>, 11355ffd83dbSDimitry Andric SDTCisVec<4>, SDTCisVec<5> 11365ffd83dbSDimitry Andric]>; 1137e8d8bef9SDimitry Andricdef SDTVecReduce2P : SDTypeProfile<1, 3, [ // VMLAV 1138e8d8bef9SDimitry Andric SDTCisInt<0>, SDTCisVec<1>, SDTCisVec<2>, SDTCisVec<3> 1139e8d8bef9SDimitry Andric]>; 1140e8d8bef9SDimitry Andricdef SDTVecReduce2LP : SDTypeProfile<2, 3, [ // VMLALV 1141e8d8bef9SDimitry Andric SDTCisInt<0>, SDTCisInt<1>, SDTCisVec<2>, SDTCisVec<3>, SDTCisVec<4> 1142e8d8bef9SDimitry Andric]>; 1143e8d8bef9SDimitry Andricdef SDTVecReduce2LAP : SDTypeProfile<2, 5, [ // VMLALVA 1144e8d8bef9SDimitry Andric SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>, SDTCisInt<3>, 1145e8d8bef9SDimitry Andric SDTCisVec<4>, SDTCisVec<5>, SDTCisVec<6> 1146e8d8bef9SDimitry Andric]>; 11475ffd83dbSDimitry Andricdef ARMVMLAVs : SDNode<"ARMISD::VMLAVs", SDTVecReduce2>; 11485ffd83dbSDimitry Andricdef ARMVMLAVu : SDNode<"ARMISD::VMLAVu", SDTVecReduce2>; 11495ffd83dbSDimitry Andricdef ARMVMLALVs : SDNode<"ARMISD::VMLALVs", SDTVecReduce2L>; 11505ffd83dbSDimitry Andricdef ARMVMLALVu : SDNode<"ARMISD::VMLALVu", SDTVecReduce2L>; 11515ffd83dbSDimitry Andricdef ARMVMLALVAs : SDNode<"ARMISD::VMLALVAs", SDTVecReduce2LA>; 11525ffd83dbSDimitry Andricdef ARMVMLALVAu : SDNode<"ARMISD::VMLALVAu", SDTVecReduce2LA>; 1153e8d8bef9SDimitry Andricdef ARMVMLAVps : SDNode<"ARMISD::VMLAVps", SDTVecReduce2P>; 1154e8d8bef9SDimitry Andricdef ARMVMLAVpu : SDNode<"ARMISD::VMLAVpu", SDTVecReduce2P>; 1155e8d8bef9SDimitry Andricdef ARMVMLALVps : SDNode<"ARMISD::VMLALVps", SDTVecReduce2LP>; 1156e8d8bef9SDimitry Andricdef ARMVMLALVpu : SDNode<"ARMISD::VMLALVpu", SDTVecReduce2LP>; 1157e8d8bef9SDimitry Andricdef ARMVMLALVAps : SDNode<"ARMISD::VMLALVAps", SDTVecReduce2LAP>; 1158e8d8bef9SDimitry Andricdef ARMVMLALVApu : SDNode<"ARMISD::VMLALVApu", SDTVecReduce2LAP>; 11595ffd83dbSDimitry Andric 11605ffd83dbSDimitry Andriclet Predicates = [HasMVEInt] in { 11615ffd83dbSDimitry Andric def : Pat<(i32 (vecreduce_add (mul (v4i32 MQPR:$src1), (v4i32 MQPR:$src2)))), 11625ffd83dbSDimitry Andric (i32 (MVE_VMLADAVu32 $src1, $src2))>; 11635ffd83dbSDimitry Andric def : Pat<(i32 (vecreduce_add (mul (v8i16 MQPR:$src1), (v8i16 MQPR:$src2)))), 11645ffd83dbSDimitry Andric (i32 (MVE_VMLADAVu16 $src1, $src2))>; 11655ffd83dbSDimitry Andric def : Pat<(i32 (ARMVMLAVs (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), 11665ffd83dbSDimitry Andric (i32 (MVE_VMLADAVs16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; 11675ffd83dbSDimitry Andric def : Pat<(i32 (ARMVMLAVu (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), 11685ffd83dbSDimitry Andric (i32 (MVE_VMLADAVu16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; 11695ffd83dbSDimitry Andric def : Pat<(i32 (vecreduce_add (mul (v16i8 MQPR:$src1), (v16i8 MQPR:$src2)))), 11705ffd83dbSDimitry Andric (i32 (MVE_VMLADAVu8 $src1, $src2))>; 11715ffd83dbSDimitry Andric def : Pat<(i32 (ARMVMLAVs (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), 11725ffd83dbSDimitry Andric (i32 (MVE_VMLADAVs8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; 11735ffd83dbSDimitry Andric def : Pat<(i32 (ARMVMLAVu (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), 11745ffd83dbSDimitry Andric (i32 (MVE_VMLADAVu8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; 11755ffd83dbSDimitry Andric 11765ffd83dbSDimitry Andric def : Pat<(i32 (add (i32 (vecreduce_add (mul (v4i32 MQPR:$src1), (v4i32 MQPR:$src2)))), 11775ffd83dbSDimitry Andric (i32 tGPREven:$src3))), 11785ffd83dbSDimitry Andric (i32 (MVE_VMLADAVau32 $src3, $src1, $src2))>; 11795ffd83dbSDimitry Andric def : Pat<(i32 (add (i32 (vecreduce_add (mul (v8i16 MQPR:$src1), (v8i16 MQPR:$src2)))), 11805ffd83dbSDimitry Andric (i32 tGPREven:$src3))), 11815ffd83dbSDimitry Andric (i32 (MVE_VMLADAVau16 $src3, $src1, $src2))>; 11825ffd83dbSDimitry Andric def : Pat<(i32 (add (ARMVMLAVs (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)), tGPREven:$Rd)), 11835ffd83dbSDimitry Andric (i32 (MVE_VMLADAVas16 tGPREven:$Rd, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; 11845ffd83dbSDimitry Andric def : Pat<(i32 (add (ARMVMLAVu (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)), tGPREven:$Rd)), 11855ffd83dbSDimitry Andric (i32 (MVE_VMLADAVau16 tGPREven:$Rd, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; 11865ffd83dbSDimitry Andric def : Pat<(i32 (add (i32 (vecreduce_add (mul (v16i8 MQPR:$src1), (v16i8 MQPR:$src2)))), 11875ffd83dbSDimitry Andric (i32 tGPREven:$src3))), 11885ffd83dbSDimitry Andric (i32 (MVE_VMLADAVau8 $src3, $src1, $src2))>; 11895ffd83dbSDimitry Andric def : Pat<(i32 (add (ARMVMLAVs (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)), tGPREven:$Rd)), 11905ffd83dbSDimitry Andric (i32 (MVE_VMLADAVas8 tGPREven:$Rd, (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; 11915ffd83dbSDimitry Andric def : Pat<(i32 (add (ARMVMLAVu (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)), tGPREven:$Rd)), 11925ffd83dbSDimitry Andric (i32 (MVE_VMLADAVau8 tGPREven:$Rd, (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; 1193e8d8bef9SDimitry Andric 1194e8d8bef9SDimitry Andric // Predicated 1195e8d8bef9SDimitry Andric def : Pat<(i32 (vecreduce_add (vselect (v4i1 VCCR:$pred), 1196e8d8bef9SDimitry Andric (mul (v4i32 MQPR:$src1), (v4i32 MQPR:$src2)), 1197e8d8bef9SDimitry Andric (v4i32 ARMimmAllZerosV)))), 1198349cc55cSDimitry Andric (i32 (MVE_VMLADAVu32 $src1, $src2, ARMVCCThen, $pred, zero_reg))>; 1199e8d8bef9SDimitry Andric def : Pat<(i32 (vecreduce_add (vselect (v8i1 VCCR:$pred), 1200e8d8bef9SDimitry Andric (mul (v8i16 MQPR:$src1), (v8i16 MQPR:$src2)), 1201e8d8bef9SDimitry Andric (v8i16 ARMimmAllZerosV)))), 1202349cc55cSDimitry Andric (i32 (MVE_VMLADAVu16 $src1, $src2, ARMVCCThen, $pred, zero_reg))>; 1203e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMLAVps (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), (v8i1 VCCR:$pred))), 1204349cc55cSDimitry Andric (i32 (MVE_VMLADAVs16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), ARMVCCThen, $pred, zero_reg))>; 1205e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMLAVpu (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), (v8i1 VCCR:$pred))), 1206349cc55cSDimitry Andric (i32 (MVE_VMLADAVu16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), ARMVCCThen, $pred, zero_reg))>; 1207e8d8bef9SDimitry Andric def : Pat<(i32 (vecreduce_add (vselect (v16i1 VCCR:$pred), 1208e8d8bef9SDimitry Andric (mul (v16i8 MQPR:$src1), (v16i8 MQPR:$src2)), 1209e8d8bef9SDimitry Andric (v16i8 ARMimmAllZerosV)))), 1210349cc55cSDimitry Andric (i32 (MVE_VMLADAVu8 $src1, $src2, ARMVCCThen, $pred, zero_reg))>; 1211e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMLAVps (v16i8 MQPR:$val1), (v16i8 MQPR:$val2), (v16i1 VCCR:$pred))), 1212349cc55cSDimitry Andric (i32 (MVE_VMLADAVs8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2), ARMVCCThen, $pred, zero_reg))>; 1213e8d8bef9SDimitry Andric def : Pat<(i32 (ARMVMLAVpu (v16i8 MQPR:$val1), (v16i8 MQPR:$val2), (v16i1 VCCR:$pred))), 1214349cc55cSDimitry Andric (i32 (MVE_VMLADAVu8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2), ARMVCCThen, $pred, zero_reg))>; 1215e8d8bef9SDimitry Andric 1216e8d8bef9SDimitry Andric def : Pat<(i32 (add (i32 (vecreduce_add (vselect (v4i1 VCCR:$pred), 1217e8d8bef9SDimitry Andric (mul (v4i32 MQPR:$src1), (v4i32 MQPR:$src2)), 1218e8d8bef9SDimitry Andric (v4i32 ARMimmAllZerosV)))), 1219e8d8bef9SDimitry Andric (i32 tGPREven:$src3))), 1220349cc55cSDimitry Andric (i32 (MVE_VMLADAVau32 $src3, $src1, $src2, ARMVCCThen, $pred, zero_reg))>; 1221e8d8bef9SDimitry Andric def : Pat<(i32 (add (i32 (vecreduce_add (vselect (v8i1 VCCR:$pred), 1222e8d8bef9SDimitry Andric (mul (v8i16 MQPR:$src1), (v8i16 MQPR:$src2)), 1223e8d8bef9SDimitry Andric (v8i16 ARMimmAllZerosV)))), 1224e8d8bef9SDimitry Andric (i32 tGPREven:$src3))), 1225349cc55cSDimitry Andric (i32 (MVE_VMLADAVau16 $src3, $src1, $src2, ARMVCCThen, $pred, zero_reg))>; 1226e8d8bef9SDimitry Andric def : Pat<(i32 (add (ARMVMLAVps (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), (v8i1 VCCR:$pred)), tGPREven:$Rd)), 1227349cc55cSDimitry Andric (i32 (MVE_VMLADAVas16 tGPREven:$Rd, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), ARMVCCThen, $pred, zero_reg))>; 1228e8d8bef9SDimitry Andric def : Pat<(i32 (add (ARMVMLAVpu (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), (v8i1 VCCR:$pred)), tGPREven:$Rd)), 1229349cc55cSDimitry Andric (i32 (MVE_VMLADAVau16 tGPREven:$Rd, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), ARMVCCThen, $pred, zero_reg))>; 1230e8d8bef9SDimitry Andric def : Pat<(i32 (add (i32 (vecreduce_add (vselect (v16i1 VCCR:$pred), 1231e8d8bef9SDimitry Andric (mul (v16i8 MQPR:$src1), (v16i8 MQPR:$src2)), 1232e8d8bef9SDimitry Andric (v16i8 ARMimmAllZerosV)))), 1233e8d8bef9SDimitry Andric (i32 tGPREven:$src3))), 1234349cc55cSDimitry Andric (i32 (MVE_VMLADAVau8 $src3, $src1, $src2, ARMVCCThen, $pred, zero_reg))>; 1235e8d8bef9SDimitry Andric def : Pat<(i32 (add (ARMVMLAVps (v16i8 MQPR:$val1), (v16i8 MQPR:$val2), (v16i1 VCCR:$pred)), tGPREven:$Rd)), 1236349cc55cSDimitry Andric (i32 (MVE_VMLADAVas8 tGPREven:$Rd, (v16i8 MQPR:$val1), (v16i8 MQPR:$val2), ARMVCCThen, $pred, zero_reg))>; 1237e8d8bef9SDimitry Andric def : Pat<(i32 (add (ARMVMLAVpu (v16i8 MQPR:$val1), (v16i8 MQPR:$val2), (v16i1 VCCR:$pred)), tGPREven:$Rd)), 1238349cc55cSDimitry Andric (i32 (MVE_VMLADAVau8 tGPREven:$Rd, (v16i8 MQPR:$val1), (v16i8 MQPR:$val2), ARMVCCThen, $pred, zero_reg))>; 12395ffd83dbSDimitry Andric} 12405ffd83dbSDimitry Andric 12418bcb0991SDimitry Andric// vmlav aliases vmladav 12428bcb0991SDimitry Andricforeach acc = ["", "a"] in { 12438bcb0991SDimitry Andric foreach suffix = ["s8", "s16", "s32", "u8", "u16", "u32"] in { 12448bcb0991SDimitry Andric def : MVEInstAlias<"vmlav"#acc#"${vp}."#suffix#"\t$RdaDest, $Qn, $Qm", 12458bcb0991SDimitry Andric (!cast<Instruction>("MVE_VMLADAV"#acc#suffix) 12468bcb0991SDimitry Andric tGPREven:$RdaDest, MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; 12478bcb0991SDimitry Andric } 12488bcb0991SDimitry Andric} 12490b57cec5SDimitry Andric 12500b57cec5SDimitry Andric// Base class for VMLALDAV and VMLSLDAV, VRMLALDAVH, VRMLSLDAVH 12510b57cec5SDimitry Andricclass MVE_VMLALDAVBase<string iname, string suffix, dag iops, string cstr, 12520b57cec5SDimitry Andric bit sz, bit bit_28, bit A, bit X, bit bit_8, bit bit_0, 1253349cc55cSDimitry Andric bits<2> vecsize, list<dag> pattern=[]> 12540b57cec5SDimitry Andric : MVE_rDest<(outs tGPREven:$RdaLoDest, tGPROdd:$RdaHiDest), iops, NoItinerary, 1255349cc55cSDimitry Andric iname, suffix, "$RdaLoDest, $RdaHiDest, $Qn, $Qm", cstr, vecsize, pattern> { 12560b57cec5SDimitry Andric bits<4> RdaLoDest; 12570b57cec5SDimitry Andric bits<4> RdaHiDest; 12580b57cec5SDimitry Andric bits<3> Qm; 12590b57cec5SDimitry Andric bits<3> Qn; 12600b57cec5SDimitry Andric 12610b57cec5SDimitry Andric let Inst{28} = bit_28; 12620b57cec5SDimitry Andric let Inst{22-20} = RdaHiDest{3-1}; 12630b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 12640b57cec5SDimitry Andric let Inst{16} = sz; 12650b57cec5SDimitry Andric let Inst{15-13} = RdaLoDest{3-1}; 12660b57cec5SDimitry Andric let Inst{12} = X; 12670b57cec5SDimitry Andric let Inst{8} = bit_8; 12680b57cec5SDimitry Andric let Inst{7-6} = 0b00; 12690b57cec5SDimitry Andric let Inst{5} = A; 12700b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 12710b57cec5SDimitry Andric let Inst{0} = bit_0; 12725ffd83dbSDimitry Andric let horizontalReduction = 1; 12735ffd83dbSDimitry Andric // Allow tail predication for non-exchanging versions. As this is also a 12745ffd83dbSDimitry Andric // horizontalReduction, ARMLowOverheadLoops will also have to check that 12755ffd83dbSDimitry Andric // the vector operands contain zeros in their false lanes for the instruction 12765ffd83dbSDimitry Andric // to be properly valid. 12775ffd83dbSDimitry Andric let validForTailPredication = !eq(X, 0); 12785ffd83dbSDimitry Andric 12795ffd83dbSDimitry Andric let hasSideEffects = 0; 12800b57cec5SDimitry Andric} 12810b57cec5SDimitry Andric 12828bcb0991SDimitry Andricmulticlass MVE_VMLALDAVBase_A<string iname, string x, string suffix, 12838bcb0991SDimitry Andric bit sz, bit bit_28, bit X, bit bit_8, bit bit_0, 1284349cc55cSDimitry Andric bits<2> vecsize, list<dag> pattern=[]> { 12858bcb0991SDimitry Andric def ""#x#suffix : MVE_VMLALDAVBase< 12868bcb0991SDimitry Andric iname # x, suffix, (ins MQPR:$Qn, MQPR:$Qm), "", 1287349cc55cSDimitry Andric sz, bit_28, 0b0, X, bit_8, bit_0, vecsize, pattern>; 12888bcb0991SDimitry Andric def "a"#x#suffix : MVE_VMLALDAVBase< 12898bcb0991SDimitry Andric iname # "a" # x, suffix, 12908bcb0991SDimitry Andric (ins tGPREven:$RdaLoSrc, tGPROdd:$RdaHiSrc, MQPR:$Qn, MQPR:$Qm), 12910b57cec5SDimitry Andric "$RdaLoDest = $RdaLoSrc,$RdaHiDest = $RdaHiSrc", 1292349cc55cSDimitry Andric sz, bit_28, 0b1, X, bit_8, bit_0, vecsize, pattern>; 12930b57cec5SDimitry Andric} 12940b57cec5SDimitry Andric 12958bcb0991SDimitry Andric 12968bcb0991SDimitry Andricmulticlass MVE_VMLALDAVBase_AX<string iname, string suffix, bit sz, bit bit_28, 1297349cc55cSDimitry Andric bit bit_8, bit bit_0, bits<2> vecsize, list<dag> pattern=[]> { 12988bcb0991SDimitry Andric defm "" : MVE_VMLALDAVBase_A<iname, "", suffix, sz, 1299349cc55cSDimitry Andric bit_28, 0b0, bit_8, bit_0, vecsize, pattern>; 13008bcb0991SDimitry Andric defm "" : MVE_VMLALDAVBase_A<iname, "x", suffix, sz, 1301349cc55cSDimitry Andric bit_28, 0b1, bit_8, bit_0, vecsize, pattern>; 13020b57cec5SDimitry Andric} 13030b57cec5SDimitry Andric 1304349cc55cSDimitry Andricmulticlass MVE_VRMLALDAVH_multi<MVEVectorVTInfo VTI, list<dag> pattern=[]> { 1305349cc55cSDimitry Andric defm "" : MVE_VMLALDAVBase_AX<"vrmlaldavh", "s"#VTI.BitsSuffix, 1306349cc55cSDimitry Andric 0b0, 0b0, 0b1, 0b0, VTI.Size, pattern>; 1307349cc55cSDimitry Andric defm "" : MVE_VMLALDAVBase_A<"vrmlaldavh", "", "u"#VTI.BitsSuffix, 1308349cc55cSDimitry Andric 0b0, 0b1, 0b0, 0b1, 0b0, VTI.Size, pattern>; 13098bcb0991SDimitry Andric} 13108bcb0991SDimitry Andric 1311349cc55cSDimitry Andricdefm MVE_VRMLALDAVH : MVE_VRMLALDAVH_multi<MVE_v4i32>; 13120b57cec5SDimitry Andric 13130b57cec5SDimitry Andric// vrmlalvh aliases for vrmlaldavh 13140b57cec5SDimitry Andricdef : MVEInstAlias<"vrmlalvh${vp}.s32\t$RdaLo, $RdaHi, $Qn, $Qm", 13158bcb0991SDimitry Andric (MVE_VRMLALDAVHs32 13160b57cec5SDimitry Andric tGPREven:$RdaLo, tGPROdd:$RdaHi, 13170b57cec5SDimitry Andric MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; 13180b57cec5SDimitry Andricdef : MVEInstAlias<"vrmlalvha${vp}.s32\t$RdaLo, $RdaHi, $Qn, $Qm", 13198bcb0991SDimitry Andric (MVE_VRMLALDAVHas32 13200b57cec5SDimitry Andric tGPREven:$RdaLo, tGPROdd:$RdaHi, 13210b57cec5SDimitry Andric MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; 13220b57cec5SDimitry Andricdef : MVEInstAlias<"vrmlalvh${vp}.u32\t$RdaLo, $RdaHi, $Qn, $Qm", 13238bcb0991SDimitry Andric (MVE_VRMLALDAVHu32 13240b57cec5SDimitry Andric tGPREven:$RdaLo, tGPROdd:$RdaHi, 13250b57cec5SDimitry Andric MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; 13260b57cec5SDimitry Andricdef : MVEInstAlias<"vrmlalvha${vp}.u32\t$RdaLo, $RdaHi, $Qn, $Qm", 13278bcb0991SDimitry Andric (MVE_VRMLALDAVHau32 13280b57cec5SDimitry Andric tGPREven:$RdaLo, tGPROdd:$RdaHi, 13290b57cec5SDimitry Andric MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; 13300b57cec5SDimitry Andric 1331349cc55cSDimitry Andricmulticlass MVE_VMLALDAV_multi<MVEVectorVTInfo VTI, list<dag> pattern=[]> { 1332349cc55cSDimitry Andric defm "" : MVE_VMLALDAVBase_AX<"vmlaldav", "s"#VTI.BitsSuffix, 1333349cc55cSDimitry Andric VTI.Size{1}, 0b0, 0b0, 0b0, VTI.Size, pattern>; 1334349cc55cSDimitry Andric defm "" : MVE_VMLALDAVBase_A<"vmlaldav", "", "u"#VTI.BitsSuffix, 1335349cc55cSDimitry Andric VTI.Size{1}, 0b1, 0b0, 0b0, 0b0, VTI.Size, pattern>; 13360b57cec5SDimitry Andric} 13370b57cec5SDimitry Andric 1338349cc55cSDimitry Andricdefm MVE_VMLALDAV : MVE_VMLALDAV_multi<MVE_v8i16>; 1339349cc55cSDimitry Andricdefm MVE_VMLALDAV : MVE_VMLALDAV_multi<MVE_v4i32>; 13400b57cec5SDimitry Andric 13415ffd83dbSDimitry Andriclet Predicates = [HasMVEInt] in { 13425ffd83dbSDimitry Andric def : Pat<(ARMVMLALVs (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)), 13435ffd83dbSDimitry Andric (MVE_VMLALDAVs32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))>; 13445ffd83dbSDimitry Andric def : Pat<(ARMVMLALVu (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)), 13455ffd83dbSDimitry Andric (MVE_VMLALDAVu32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))>; 13465ffd83dbSDimitry Andric def : Pat<(ARMVMLALVs (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)), 13475ffd83dbSDimitry Andric (MVE_VMLALDAVs16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))>; 13485ffd83dbSDimitry Andric def : Pat<(ARMVMLALVu (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)), 13495ffd83dbSDimitry Andric (MVE_VMLALDAVu16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))>; 13505ffd83dbSDimitry Andric 13515ffd83dbSDimitry Andric def : Pat<(ARMVMLALVAs tGPREven:$Rda, tGPROdd:$Rdb, (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)), 13525ffd83dbSDimitry Andric (MVE_VMLALDAVas32 tGPREven:$Rda, tGPROdd:$Rdb, (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))>; 13535ffd83dbSDimitry Andric def : Pat<(ARMVMLALVAu tGPREven:$Rda, tGPROdd:$Rdb, (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)), 13545ffd83dbSDimitry Andric (MVE_VMLALDAVau32 tGPREven:$Rda, tGPROdd:$Rdb, (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))>; 13555ffd83dbSDimitry Andric def : Pat<(ARMVMLALVAs tGPREven:$Rda, tGPROdd:$Rdb, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)), 13565ffd83dbSDimitry Andric (MVE_VMLALDAVas16 tGPREven:$Rda, tGPROdd:$Rdb, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))>; 13575ffd83dbSDimitry Andric def : Pat<(ARMVMLALVAu tGPREven:$Rda, tGPROdd:$Rdb, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)), 13585ffd83dbSDimitry Andric (MVE_VMLALDAVau16 tGPREven:$Rda, tGPROdd:$Rdb, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))>; 1359e8d8bef9SDimitry Andric 1360e8d8bef9SDimitry Andric // Predicated 1361e8d8bef9SDimitry Andric def : Pat<(ARMVMLALVps (v4i32 MQPR:$val1), (v4i32 MQPR:$val2), (v4i1 VCCR:$pred)), 1362349cc55cSDimitry Andric (MVE_VMLALDAVs32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2), ARMVCCThen, $pred, zero_reg)>; 1363e8d8bef9SDimitry Andric def : Pat<(ARMVMLALVpu (v4i32 MQPR:$val1), (v4i32 MQPR:$val2), (v4i1 VCCR:$pred)), 1364349cc55cSDimitry Andric (MVE_VMLALDAVu32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2), ARMVCCThen, $pred, zero_reg)>; 1365e8d8bef9SDimitry Andric def : Pat<(ARMVMLALVps (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), (v8i1 VCCR:$pred)), 1366349cc55cSDimitry Andric (MVE_VMLALDAVs16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), ARMVCCThen, $pred, zero_reg)>; 1367e8d8bef9SDimitry Andric def : Pat<(ARMVMLALVpu (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), (v8i1 VCCR:$pred)), 1368349cc55cSDimitry Andric (MVE_VMLALDAVu16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), ARMVCCThen, $pred, zero_reg)>; 1369e8d8bef9SDimitry Andric 1370e8d8bef9SDimitry Andric def : Pat<(ARMVMLALVAps tGPREven:$Rda, tGPROdd:$Rdb, (v4i32 MQPR:$val1), (v4i32 MQPR:$val2), (v4i1 VCCR:$pred)), 1371349cc55cSDimitry Andric (MVE_VMLALDAVas32 tGPREven:$Rda, tGPROdd:$Rdb, (v4i32 MQPR:$val1), (v4i32 MQPR:$val2), ARMVCCThen, $pred, zero_reg)>; 1372e8d8bef9SDimitry Andric def : Pat<(ARMVMLALVApu tGPREven:$Rda, tGPROdd:$Rdb, (v4i32 MQPR:$val1), (v4i32 MQPR:$val2), (v4i1 VCCR:$pred)), 1373349cc55cSDimitry Andric (MVE_VMLALDAVau32 tGPREven:$Rda, tGPROdd:$Rdb, (v4i32 MQPR:$val1), (v4i32 MQPR:$val2), ARMVCCThen, $pred, zero_reg)>; 1374e8d8bef9SDimitry Andric def : Pat<(ARMVMLALVAps tGPREven:$Rda, tGPROdd:$Rdb, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), (v8i1 VCCR:$pred)), 1375349cc55cSDimitry Andric (MVE_VMLALDAVas16 tGPREven:$Rda, tGPROdd:$Rdb, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), ARMVCCThen, $pred, zero_reg)>; 1376e8d8bef9SDimitry Andric def : Pat<(ARMVMLALVApu tGPREven:$Rda, tGPROdd:$Rdb, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), (v8i1 VCCR:$pred)), 1377349cc55cSDimitry Andric (MVE_VMLALDAVau16 tGPREven:$Rda, tGPROdd:$Rdb, (v8i16 MQPR:$val1), (v8i16 MQPR:$val2), ARMVCCThen, $pred, zero_reg)>; 13785ffd83dbSDimitry Andric} 13795ffd83dbSDimitry Andric 13800b57cec5SDimitry Andric// vmlalv aliases vmlaldav 13818bcb0991SDimitry Andricforeach acc = ["", "a"] in { 13820b57cec5SDimitry Andric foreach suffix = ["s16", "s32", "u16", "u32"] in { 13838bcb0991SDimitry Andric def : MVEInstAlias<"vmlalv" # acc # "${vp}." # suffix # 13848bcb0991SDimitry Andric "\t$RdaLoDest, $RdaHiDest, $Qn, $Qm", 13858bcb0991SDimitry Andric (!cast<Instruction>("MVE_VMLALDAV"#acc#suffix) 13860b57cec5SDimitry Andric tGPREven:$RdaLoDest, tGPROdd:$RdaHiDest, 13870b57cec5SDimitry Andric MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; 13880b57cec5SDimitry Andric } 13890b57cec5SDimitry Andric} 13900b57cec5SDimitry Andric 13910b57cec5SDimitry Andricmulticlass MVE_VMLSLDAV_multi<string iname, string suffix, bit sz, 1392349cc55cSDimitry Andric bit bit_28, bits<2> vecsize, list<dag> pattern=[]> { 1393349cc55cSDimitry Andric defm "" : MVE_VMLALDAVBase_AX<iname, suffix, sz, bit_28, 0b0, 0b1, vecsize, pattern>; 13940b57cec5SDimitry Andric} 13950b57cec5SDimitry Andric 1396349cc55cSDimitry Andricdefm MVE_VMLSLDAV : MVE_VMLSLDAV_multi<"vmlsldav", "s16", 0b0, 0b0, 0b01>; 1397349cc55cSDimitry Andricdefm MVE_VMLSLDAV : MVE_VMLSLDAV_multi<"vmlsldav", "s32", 0b1, 0b0, 0b10>; 1398349cc55cSDimitry Andricdefm MVE_VRMLSLDAVH : MVE_VMLSLDAV_multi<"vrmlsldavh", "s32", 0b0, 0b1, 0b10>; 13990b57cec5SDimitry Andric 14000b57cec5SDimitry Andric// end of mve_rDest instructions 14010b57cec5SDimitry Andric 14020b57cec5SDimitry Andric// start of mve_comp instructions 14030b57cec5SDimitry Andric 14040b57cec5SDimitry Andricclass MVE_comp<InstrItinClass itin, string iname, string suffix, 1405349cc55cSDimitry Andric string cstr, bits<2> vecsize, list<dag> pattern=[]> 14060b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), itin, iname, suffix, 1407349cc55cSDimitry Andric "$Qd, $Qn, $Qm", vpred_r, cstr, vecsize, pattern> { 14080b57cec5SDimitry Andric bits<4> Qd; 14090b57cec5SDimitry Andric bits<4> Qn; 14100b57cec5SDimitry Andric bits<4> Qm; 14110b57cec5SDimitry Andric 14120b57cec5SDimitry Andric let Inst{22} = Qd{3}; 14130b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 14140b57cec5SDimitry Andric let Inst{16} = 0b0; 14150b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 14160b57cec5SDimitry Andric let Inst{12} = 0b0; 14170b57cec5SDimitry Andric let Inst{10-9} = 0b11; 14180b57cec5SDimitry Andric let Inst{7} = Qn{3}; 14190b57cec5SDimitry Andric let Inst{5} = Qm{3}; 14200b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 14210b57cec5SDimitry Andric let Inst{0} = 0b0; 14220b57cec5SDimitry Andric} 14230b57cec5SDimitry Andric 1424349cc55cSDimitry Andricclass MVE_VMINMAXNM<string iname, string suffix, bits<2> sz, bit bit_21, 14250b57cec5SDimitry Andric list<dag> pattern=[]> 1426349cc55cSDimitry Andric : MVE_comp<NoItinerary, iname, suffix, "", sz, pattern> { 14270b57cec5SDimitry Andric 14280b57cec5SDimitry Andric let Inst{28} = 0b1; 14290b57cec5SDimitry Andric let Inst{25-24} = 0b11; 14300b57cec5SDimitry Andric let Inst{23} = 0b0; 14310b57cec5SDimitry Andric let Inst{21} = bit_21; 1432349cc55cSDimitry Andric let Inst{20} = sz{0}; 14330b57cec5SDimitry Andric let Inst{11} = 0b1; 14340b57cec5SDimitry Andric let Inst{8} = 0b1; 14350b57cec5SDimitry Andric let Inst{6} = 0b1; 14360b57cec5SDimitry Andric let Inst{4} = 0b1; 14370b57cec5SDimitry Andric 14380b57cec5SDimitry Andric let Predicates = [HasMVEFloat]; 1439349cc55cSDimitry Andric let validForTailPredication = 1; 14400b57cec5SDimitry Andric} 14410b57cec5SDimitry Andric 1442e8d8bef9SDimitry Andricmulticlass MVE_VMINMAXNM_m<string iname, bit bit_4, MVEVectorVTInfo VTI, SDNode Op, Intrinsic PredInt> { 1443349cc55cSDimitry Andric def "" : MVE_VMINMAXNM<iname, VTI.Suffix, VTI.Size, bit_4>; 14440b57cec5SDimitry Andric 14450b57cec5SDimitry Andric let Predicates = [HasMVEFloat] in { 1446e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? (i32 0)), !cast<Instruction>(NAME)>; 1447e8d8bef9SDimitry Andric } 14480b57cec5SDimitry Andric} 14490b57cec5SDimitry Andric 1450e8d8bef9SDimitry Andricdefm MVE_VMAXNMf32 : MVE_VMINMAXNM_m<"vmaxnm", 0b0, MVE_v4f32, fmaxnum, int_arm_mve_max_predicated>; 1451e8d8bef9SDimitry Andricdefm MVE_VMAXNMf16 : MVE_VMINMAXNM_m<"vmaxnm", 0b0, MVE_v8f16, fmaxnum, int_arm_mve_max_predicated>; 1452e8d8bef9SDimitry Andricdefm MVE_VMINNMf32 : MVE_VMINMAXNM_m<"vminnm", 0b1, MVE_v4f32, fminnum, int_arm_mve_min_predicated>; 1453e8d8bef9SDimitry Andricdefm MVE_VMINNMf16 : MVE_VMINMAXNM_m<"vminnm", 0b1, MVE_v8f16, fminnum, int_arm_mve_min_predicated>; 14540b57cec5SDimitry Andric 14550b57cec5SDimitry Andric 14560b57cec5SDimitry Andricclass MVE_VMINMAX<string iname, string suffix, bit U, bits<2> size, 14570b57cec5SDimitry Andric bit bit_4, list<dag> pattern=[]> 1458349cc55cSDimitry Andric : MVE_comp<NoItinerary, iname, suffix, "", size, pattern> { 14590b57cec5SDimitry Andric 14600b57cec5SDimitry Andric let Inst{28} = U; 14610b57cec5SDimitry Andric let Inst{25-24} = 0b11; 14620b57cec5SDimitry Andric let Inst{23} = 0b0; 14630b57cec5SDimitry Andric let Inst{21-20} = size{1-0}; 14640b57cec5SDimitry Andric let Inst{11} = 0b0; 14650b57cec5SDimitry Andric let Inst{8} = 0b0; 14660b57cec5SDimitry Andric let Inst{6} = 0b1; 14670b57cec5SDimitry Andric let Inst{4} = bit_4; 1468480093f4SDimitry Andric let validForTailPredication = 1; 14690b57cec5SDimitry Andric} 14700b57cec5SDimitry Andric 1471480093f4SDimitry Andricmulticlass MVE_VMINMAX_m<string iname, bit bit_4, MVEVectorVTInfo VTI, 1472e8d8bef9SDimitry Andric SDNode Op, Intrinsic PredInt> { 1473480093f4SDimitry Andric def "" : MVE_VMINMAX<iname, VTI.Suffix, VTI.Unsigned, VTI.Size, bit_4>; 14740b57cec5SDimitry Andric 14750b57cec5SDimitry Andric let Predicates = [HasMVEInt] in { 1476e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? (i32 VTI.Unsigned)), !cast<Instruction>(NAME)>; 14770b57cec5SDimitry Andric } 1478480093f4SDimitry Andric} 1479480093f4SDimitry Andric 1480480093f4SDimitry Andricmulticlass MVE_VMAX<MVEVectorVTInfo VTI> 1481480093f4SDimitry Andric : MVE_VMINMAX_m<"vmax", 0b0, VTI, !if(VTI.Unsigned, umax, smax), int_arm_mve_max_predicated>; 1482480093f4SDimitry Andricmulticlass MVE_VMIN<MVEVectorVTInfo VTI> 1483480093f4SDimitry Andric : MVE_VMINMAX_m<"vmin", 0b1, VTI, !if(VTI.Unsigned, umin, smin), int_arm_mve_min_predicated>; 1484480093f4SDimitry Andric 1485480093f4SDimitry Andricdefm MVE_VMINs8 : MVE_VMIN<MVE_v16s8>; 1486480093f4SDimitry Andricdefm MVE_VMINs16 : MVE_VMIN<MVE_v8s16>; 1487480093f4SDimitry Andricdefm MVE_VMINs32 : MVE_VMIN<MVE_v4s32>; 1488480093f4SDimitry Andricdefm MVE_VMINu8 : MVE_VMIN<MVE_v16u8>; 1489480093f4SDimitry Andricdefm MVE_VMINu16 : MVE_VMIN<MVE_v8u16>; 1490480093f4SDimitry Andricdefm MVE_VMINu32 : MVE_VMIN<MVE_v4u32>; 1491480093f4SDimitry Andric 1492480093f4SDimitry Andricdefm MVE_VMAXs8 : MVE_VMAX<MVE_v16s8>; 1493480093f4SDimitry Andricdefm MVE_VMAXs16 : MVE_VMAX<MVE_v8s16>; 1494480093f4SDimitry Andricdefm MVE_VMAXs32 : MVE_VMAX<MVE_v4s32>; 1495480093f4SDimitry Andricdefm MVE_VMAXu8 : MVE_VMAX<MVE_v16u8>; 1496480093f4SDimitry Andricdefm MVE_VMAXu16 : MVE_VMAX<MVE_v8u16>; 1497480093f4SDimitry Andricdefm MVE_VMAXu32 : MVE_VMAX<MVE_v4u32>; 14980b57cec5SDimitry Andric 14990b57cec5SDimitry Andric// end of mve_comp instructions 15000b57cec5SDimitry Andric 15010b57cec5SDimitry Andric// start of mve_bit instructions 15020b57cec5SDimitry Andric 15030b57cec5SDimitry Andricclass MVE_bit_arith<dag oops, dag iops, string iname, string suffix, 1504349cc55cSDimitry Andric string ops, string cstr, bits<2> vecsize, list<dag> pattern=[]> 1505349cc55cSDimitry Andric : MVE_p<oops, iops, NoItinerary, iname, suffix, ops, vpred_r, cstr, vecsize, pattern> { 15060b57cec5SDimitry Andric bits<4> Qd; 15070b57cec5SDimitry Andric bits<4> Qm; 15080b57cec5SDimitry Andric 15090b57cec5SDimitry Andric let Inst{22} = Qd{3}; 15100b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 15110b57cec5SDimitry Andric let Inst{5} = Qm{3}; 15120b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 15130b57cec5SDimitry Andric} 15140b57cec5SDimitry Andric 15150b57cec5SDimitry Andricdef MVE_VBIC : MVE_bit_arith<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), 1516349cc55cSDimitry Andric "vbic", "", "$Qd, $Qn, $Qm", "", 0b00> { 15170b57cec5SDimitry Andric bits<4> Qn; 15180b57cec5SDimitry Andric 15190b57cec5SDimitry Andric let Inst{28} = 0b0; 15200b57cec5SDimitry Andric let Inst{25-23} = 0b110; 15210b57cec5SDimitry Andric let Inst{21-20} = 0b01; 15220b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 15230b57cec5SDimitry Andric let Inst{16} = 0b0; 15240b57cec5SDimitry Andric let Inst{12-8} = 0b00001; 15250b57cec5SDimitry Andric let Inst{7} = Qn{3}; 15260b57cec5SDimitry Andric let Inst{6} = 0b1; 15270b57cec5SDimitry Andric let Inst{4} = 0b1; 15280b57cec5SDimitry Andric let Inst{0} = 0b0; 15298bcb0991SDimitry Andric let validForTailPredication = 1; 15300b57cec5SDimitry Andric} 15310b57cec5SDimitry Andric 1532349cc55cSDimitry Andricclass MVE_VREV<string iname, string suffix, bits<2> size, bits<2> bit_8_7, 1533349cc55cSDimitry Andric bits<2> vecsize, string cstr=""> 15340b57cec5SDimitry Andric : MVE_bit_arith<(outs MQPR:$Qd), (ins MQPR:$Qm), iname, 1535349cc55cSDimitry Andric suffix, "$Qd, $Qm", cstr, vecsize> { 15360b57cec5SDimitry Andric 15370b57cec5SDimitry Andric let Inst{28} = 0b1; 15380b57cec5SDimitry Andric let Inst{25-23} = 0b111; 15390b57cec5SDimitry Andric let Inst{21-20} = 0b11; 15400b57cec5SDimitry Andric let Inst{19-18} = size; 15410b57cec5SDimitry Andric let Inst{17-16} = 0b00; 15420b57cec5SDimitry Andric let Inst{12-9} = 0b0000; 15430b57cec5SDimitry Andric let Inst{8-7} = bit_8_7; 15440b57cec5SDimitry Andric let Inst{6} = 0b1; 15450b57cec5SDimitry Andric let Inst{4} = 0b0; 15460b57cec5SDimitry Andric let Inst{0} = 0b0; 15470b57cec5SDimitry Andric} 15480b57cec5SDimitry Andric 1549349cc55cSDimitry Andricdef MVE_VREV64_8 : MVE_VREV<"vrev64", "8", 0b00, 0b00, 0b11, "@earlyclobber $Qd">; 1550349cc55cSDimitry Andricdef MVE_VREV64_16 : MVE_VREV<"vrev64", "16", 0b01, 0b00, 0b11, "@earlyclobber $Qd">; 1551349cc55cSDimitry Andricdef MVE_VREV64_32 : MVE_VREV<"vrev64", "32", 0b10, 0b00, 0b11, "@earlyclobber $Qd">; 15520b57cec5SDimitry Andric 1553349cc55cSDimitry Andricdef MVE_VREV32_8 : MVE_VREV<"vrev32", "8", 0b00, 0b01, 0b10>; 1554349cc55cSDimitry Andricdef MVE_VREV32_16 : MVE_VREV<"vrev32", "16", 0b01, 0b01, 0b10>; 15550b57cec5SDimitry Andric 1556349cc55cSDimitry Andricdef MVE_VREV16_8 : MVE_VREV<"vrev16", "8", 0b00, 0b10, 0b01>; 15570b57cec5SDimitry Andric 15580b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 15598bcb0991SDimitry Andric def : Pat<(v8i16 (bswap (v8i16 MQPR:$src))), 15608bcb0991SDimitry Andric (v8i16 (MVE_VREV16_8 (v8i16 MQPR:$src)))>; 15618bcb0991SDimitry Andric def : Pat<(v4i32 (bswap (v4i32 MQPR:$src))), 15628bcb0991SDimitry Andric (v4i32 (MVE_VREV32_8 (v4i32 MQPR:$src)))>; 15638bcb0991SDimitry Andric} 15648bcb0991SDimitry Andric 15655ffd83dbSDimitry Andricmulticlass MVE_VREV_basic_patterns<int revbits, list<MVEVectorVTInfo> VTIs, 15665ffd83dbSDimitry Andric Instruction Inst> { 15675ffd83dbSDimitry Andric defvar unpred_op = !cast<SDNode>("ARMvrev" # revbits); 15685ffd83dbSDimitry Andric 15695ffd83dbSDimitry Andric foreach VTI = VTIs in { 15705ffd83dbSDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$src))), 15715ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$src)))>; 15725ffd83dbSDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vrev_predicated (VTI.Vec MQPR:$src), 15735ffd83dbSDimitry Andric revbits, (VTI.Pred VCCR:$pred), (VTI.Vec MQPR:$inactive))), 15745ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$src), ARMVCCThen, 1575349cc55cSDimitry Andric (VTI.Pred VCCR:$pred), zero_reg, (VTI.Vec MQPR:$inactive)))>; 15765ffd83dbSDimitry Andric } 15775ffd83dbSDimitry Andric} 15785ffd83dbSDimitry Andric 15798bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 15805ffd83dbSDimitry Andric defm: MVE_VREV_basic_patterns<64, [MVE_v4i32, MVE_v4f32], MVE_VREV64_32>; 15815ffd83dbSDimitry Andric defm: MVE_VREV_basic_patterns<64, [MVE_v8i16, MVE_v8f16], MVE_VREV64_16>; 15825ffd83dbSDimitry Andric defm: MVE_VREV_basic_patterns<64, [MVE_v16i8 ], MVE_VREV64_8>; 15830b57cec5SDimitry Andric 15845ffd83dbSDimitry Andric defm: MVE_VREV_basic_patterns<32, [MVE_v8i16, MVE_v8f16], MVE_VREV32_16>; 15855ffd83dbSDimitry Andric defm: MVE_VREV_basic_patterns<32, [MVE_v16i8 ], MVE_VREV32_8>; 15860b57cec5SDimitry Andric 15875ffd83dbSDimitry Andric defm: MVE_VREV_basic_patterns<16, [MVE_v16i8 ], MVE_VREV16_8>; 15880b57cec5SDimitry Andric} 15890b57cec5SDimitry Andric 15900b57cec5SDimitry Andricdef MVE_VMVN : MVE_bit_arith<(outs MQPR:$Qd), (ins MQPR:$Qm), 1591349cc55cSDimitry Andric "vmvn", "", "$Qd, $Qm", "", 0b00> { 15920b57cec5SDimitry Andric let Inst{28} = 0b1; 15930b57cec5SDimitry Andric let Inst{25-23} = 0b111; 15940b57cec5SDimitry Andric let Inst{21-16} = 0b110000; 15950b57cec5SDimitry Andric let Inst{12-6} = 0b0010111; 15960b57cec5SDimitry Andric let Inst{4} = 0b0; 15970b57cec5SDimitry Andric let Inst{0} = 0b0; 15988bcb0991SDimitry Andric let validForTailPredication = 1; 15990b57cec5SDimitry Andric} 16000b57cec5SDimitry Andric 16010b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 16025ffd83dbSDimitry Andric foreach VTI = [ MVE_v16i8, MVE_v8i16, MVE_v4i32, MVE_v2i64 ] in { 16035ffd83dbSDimitry Andric def : Pat<(VTI.Vec (vnotq (VTI.Vec MQPR:$val1))), 16045ffd83dbSDimitry Andric (VTI.Vec (MVE_VMVN (VTI.Vec MQPR:$val1)))>; 16055ffd83dbSDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_mvn_predicated (VTI.Vec MQPR:$val1), 16065ffd83dbSDimitry Andric (VTI.Pred VCCR:$pred), (VTI.Vec MQPR:$inactive))), 16075ffd83dbSDimitry Andric (VTI.Vec (MVE_VMVN (VTI.Vec MQPR:$val1), ARMVCCThen, 1608349cc55cSDimitry Andric (VTI.Pred VCCR:$pred), zero_reg, (VTI.Vec MQPR:$inactive)))>; 16095ffd83dbSDimitry Andric } 16100b57cec5SDimitry Andric} 16110b57cec5SDimitry Andric 16120b57cec5SDimitry Andricclass MVE_bit_ops<string iname, bits<2> bit_21_20, bit bit_28> 16130b57cec5SDimitry Andric : MVE_bit_arith<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), 1614349cc55cSDimitry Andric iname, "", "$Qd, $Qn, $Qm", "", 0b00> { 16150b57cec5SDimitry Andric bits<4> Qn; 16160b57cec5SDimitry Andric 16170b57cec5SDimitry Andric let Inst{28} = bit_28; 16180b57cec5SDimitry Andric let Inst{25-23} = 0b110; 16190b57cec5SDimitry Andric let Inst{21-20} = bit_21_20; 16200b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 16210b57cec5SDimitry Andric let Inst{16} = 0b0; 16220b57cec5SDimitry Andric let Inst{12-8} = 0b00001; 16230b57cec5SDimitry Andric let Inst{7} = Qn{3}; 16240b57cec5SDimitry Andric let Inst{6} = 0b1; 16250b57cec5SDimitry Andric let Inst{4} = 0b1; 16260b57cec5SDimitry Andric let Inst{0} = 0b0; 16278bcb0991SDimitry Andric let validForTailPredication = 1; 16280b57cec5SDimitry Andric} 16290b57cec5SDimitry Andric 16300b57cec5SDimitry Andricdef MVE_VEOR : MVE_bit_ops<"veor", 0b00, 0b1>; 16310b57cec5SDimitry Andricdef MVE_VORN : MVE_bit_ops<"vorn", 0b11, 0b0>; 16320b57cec5SDimitry Andricdef MVE_VORR : MVE_bit_ops<"vorr", 0b10, 0b0>; 16330b57cec5SDimitry Andricdef MVE_VAND : MVE_bit_ops<"vand", 0b00, 0b0>; 16340b57cec5SDimitry Andric 16350b57cec5SDimitry Andric// add ignored suffixes as aliases 16360b57cec5SDimitry Andric 16370b57cec5SDimitry Andricforeach s=["s8", "s16", "s32", "u8", "u16", "u32", "i8", "i16", "i32", "f16", "f32"] in { 16380b57cec5SDimitry Andric def : MVEInstAlias<"vbic${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", 16390b57cec5SDimitry Andric (MVE_VBIC MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; 16400b57cec5SDimitry Andric def : MVEInstAlias<"veor${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", 16410b57cec5SDimitry Andric (MVE_VEOR MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; 16420b57cec5SDimitry Andric def : MVEInstAlias<"vorn${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", 16430b57cec5SDimitry Andric (MVE_VORN MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; 16440b57cec5SDimitry Andric def : MVEInstAlias<"vorr${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", 16450b57cec5SDimitry Andric (MVE_VORR MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; 16460b57cec5SDimitry Andric def : MVEInstAlias<"vand${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", 16470b57cec5SDimitry Andric (MVE_VAND MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; 16480b57cec5SDimitry Andric} 16490b57cec5SDimitry Andric 16500b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 1651e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v16i8, and, int_arm_mve_and_predicated, (? ), MVE_VAND, ARMimmAllOnesV>; 1652e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v8i16, and, int_arm_mve_and_predicated, (? ), MVE_VAND, ARMimmAllOnesV>; 1653e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v4i32, and, int_arm_mve_and_predicated, (? ), MVE_VAND, ARMimmAllOnesV>; 1654e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v2i64, and, int_arm_mve_and_predicated, (? ), MVE_VAND, ARMimmAllOnesV>; 1655e8d8bef9SDimitry Andric 1656e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v16i8, or, int_arm_mve_orr_predicated, (? ), MVE_VORR, ARMimmAllZerosV>; 1657e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v8i16, or, int_arm_mve_orr_predicated, (? ), MVE_VORR, ARMimmAllZerosV>; 1658e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v4i32, or, int_arm_mve_orr_predicated, (? ), MVE_VORR, ARMimmAllZerosV>; 1659e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v2i64, or, int_arm_mve_orr_predicated, (? ), MVE_VORR, ARMimmAllZerosV>; 1660e8d8bef9SDimitry Andric 1661e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v16i8, xor, int_arm_mve_eor_predicated, (? ), MVE_VEOR, ARMimmAllZerosV>; 1662e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v8i16, xor, int_arm_mve_eor_predicated, (? ), MVE_VEOR, ARMimmAllZerosV>; 1663e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v4i32, xor, int_arm_mve_eor_predicated, (? ), MVE_VEOR, ARMimmAllZerosV>; 1664e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v2i64, xor, int_arm_mve_eor_predicated, (? ), MVE_VEOR, ARMimmAllZerosV>; 1665e8d8bef9SDimitry Andric 1666e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v16i8, BinOpFrag<(and node:$LHS, (vnotq node:$RHS))>, 1667e8d8bef9SDimitry Andric int_arm_mve_bic_predicated, (? ), MVE_VBIC>; 1668e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v8i16, BinOpFrag<(and node:$LHS, (vnotq node:$RHS))>, 1669e8d8bef9SDimitry Andric int_arm_mve_bic_predicated, (? ), MVE_VBIC>; 1670e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v4i32, BinOpFrag<(and node:$LHS, (vnotq node:$RHS))>, 1671e8d8bef9SDimitry Andric int_arm_mve_bic_predicated, (? ), MVE_VBIC>; 1672e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v2i64, BinOpFrag<(and node:$LHS, (vnotq node:$RHS))>, 1673e8d8bef9SDimitry Andric int_arm_mve_bic_predicated, (? ), MVE_VBIC>; 1674e8d8bef9SDimitry Andric 1675e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v16i8, BinOpFrag<(or node:$LHS, (vnotq node:$RHS))>, 1676e8d8bef9SDimitry Andric int_arm_mve_orn_predicated, (? ), MVE_VORN>; 1677e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v8i16, BinOpFrag<(or node:$LHS, (vnotq node:$RHS))>, 1678e8d8bef9SDimitry Andric int_arm_mve_orn_predicated, (? ), MVE_VORN>; 1679e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v4i32, BinOpFrag<(or node:$LHS, (vnotq node:$RHS))>, 1680e8d8bef9SDimitry Andric int_arm_mve_orn_predicated, (? ), MVE_VORN>; 1681e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<MVE_v2i64, BinOpFrag<(or node:$LHS, (vnotq node:$RHS))>, 1682e8d8bef9SDimitry Andric int_arm_mve_orn_predicated, (? ), MVE_VORN>; 16830b57cec5SDimitry Andric} 16840b57cec5SDimitry Andric 1685349cc55cSDimitry Andricclass MVE_bit_cmode<string iname, string suffix, bit halfword, dag inOps, bits<2> vecsize> 16860b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd), inOps, NoItinerary, 1687349cc55cSDimitry Andric iname, suffix, "$Qd, $imm", vpred_n, "$Qd = $Qd_src", vecsize> { 16885ffd83dbSDimitry Andric bits<12> imm; 16890b57cec5SDimitry Andric bits<4> Qd; 16900b57cec5SDimitry Andric 16910b57cec5SDimitry Andric let Inst{28} = imm{7}; 16920b57cec5SDimitry Andric let Inst{27-23} = 0b11111; 16930b57cec5SDimitry Andric let Inst{22} = Qd{3}; 16940b57cec5SDimitry Andric let Inst{21-19} = 0b000; 16950b57cec5SDimitry Andric let Inst{18-16} = imm{6-4}; 16960b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 16970b57cec5SDimitry Andric let Inst{12} = 0b0; 16985ffd83dbSDimitry Andric let Inst{11} = halfword; 16995ffd83dbSDimitry Andric let Inst{10} = !if(halfword, 0, imm{10}); 17005ffd83dbSDimitry Andric let Inst{9} = imm{9}; 17015ffd83dbSDimitry Andric let Inst{8} = 0b1; 17020b57cec5SDimitry Andric let Inst{7-6} = 0b01; 17030b57cec5SDimitry Andric let Inst{4} = 0b1; 17040b57cec5SDimitry Andric let Inst{3-0} = imm{3-0}; 17050b57cec5SDimitry Andric} 17060b57cec5SDimitry Andric 17075ffd83dbSDimitry Andricmulticlass MVE_bit_cmode_p<string iname, bit opcode, 17085ffd83dbSDimitry Andric MVEVectorVTInfo VTI, Operand imm_type, SDNode op> { 17095ffd83dbSDimitry Andric def "" : MVE_bit_cmode<iname, VTI.Suffix, VTI.Size{0}, 1710349cc55cSDimitry Andric (ins MQPR:$Qd_src, imm_type:$imm), VTI.Size> { 17115ffd83dbSDimitry Andric let Inst{5} = opcode; 17128bcb0991SDimitry Andric let validForTailPredication = 1; 17130b57cec5SDimitry Andric } 17140b57cec5SDimitry Andric 17155ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 17165ffd83dbSDimitry Andric defvar UnpredPat = (VTI.Vec (op (VTI.Vec MQPR:$src), timm:$simm)); 17170b57cec5SDimitry Andric 17185ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 1719e8d8bef9SDimitry Andric def : Pat<UnpredPat, 1720e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$src), imm_type:$simm))>; 17215ffd83dbSDimitry Andric def : Pat<(VTI.Vec (vselect (VTI.Pred VCCR:$pred), 17225ffd83dbSDimitry Andric UnpredPat, (VTI.Vec MQPR:$src))), 17235ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$src), imm_type:$simm, 1724349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$pred), zero_reg))>; 17255ffd83dbSDimitry Andric } 17265ffd83dbSDimitry Andric} 17275ffd83dbSDimitry Andric 17285ffd83dbSDimitry Andricmulticlass MVE_VORRimm<MVEVectorVTInfo VTI, Operand imm_type> { 17295ffd83dbSDimitry Andric defm "": MVE_bit_cmode_p<"vorr", 0, VTI, imm_type, ARMvorrImm>; 17305ffd83dbSDimitry Andric} 17315ffd83dbSDimitry Andricmulticlass MVE_VBICimm<MVEVectorVTInfo VTI, Operand imm_type> { 17325ffd83dbSDimitry Andric defm "": MVE_bit_cmode_p<"vbic", 1, VTI, imm_type, ARMvbicImm>; 17335ffd83dbSDimitry Andric} 17345ffd83dbSDimitry Andric 17355ffd83dbSDimitry Andricdefm MVE_VORRimmi16 : MVE_VORRimm<MVE_v8i16, nImmSplatI16>; 17365ffd83dbSDimitry Andricdefm MVE_VORRimmi32 : MVE_VORRimm<MVE_v4i32, nImmSplatI32>; 17375ffd83dbSDimitry Andricdefm MVE_VBICimmi16 : MVE_VBICimm<MVE_v8i16, nImmSplatI16>; 17385ffd83dbSDimitry Andricdefm MVE_VBICimmi32 : MVE_VBICimm<MVE_v4i32, nImmSplatI32>; 17395ffd83dbSDimitry Andric 17405ffd83dbSDimitry Andricdef MVE_VORNimmi16 : MVEInstAlias<"vorn${vp}.i16\t$Qd, $imm", 17415ffd83dbSDimitry Andric (MVE_VORRimmi16 MQPR:$Qd, nImmSplatNotI16:$imm, vpred_n:$vp), 0>; 17425ffd83dbSDimitry Andricdef MVE_VORNimmi32 : MVEInstAlias<"vorn${vp}.i32\t$Qd, $imm", 17435ffd83dbSDimitry Andric (MVE_VORRimmi32 MQPR:$Qd, nImmSplatNotI32:$imm, vpred_n:$vp), 0>; 17445ffd83dbSDimitry Andric 17455ffd83dbSDimitry Andricdef MVE_VANDimmi16 : MVEInstAlias<"vand${vp}.i16\t$Qd, $imm", 17465ffd83dbSDimitry Andric (MVE_VBICimmi16 MQPR:$Qd, nImmSplatNotI16:$imm, vpred_n:$vp), 0>; 17475ffd83dbSDimitry Andricdef MVE_VANDimmi32 : MVEInstAlias<"vand${vp}.i32\t$Qd, $imm", 17485ffd83dbSDimitry Andric (MVE_VBICimmi32 MQPR:$Qd, nImmSplatNotI32:$imm, vpred_n:$vp), 0>; 17490b57cec5SDimitry Andric 17500b57cec5SDimitry Andricdef MVE_VMOV : MVEInstAlias<"vmov${vp}\t$Qd, $Qm", 17510b57cec5SDimitry Andric (MVE_VORR MQPR:$Qd, MQPR:$Qm, MQPR:$Qm, vpred_r:$vp)>; 17520b57cec5SDimitry Andric 17530b57cec5SDimitry Andricclass MVE_VMOV_lane_direction { 17540b57cec5SDimitry Andric bit bit_20; 17550b57cec5SDimitry Andric dag oops; 17560b57cec5SDimitry Andric dag iops; 17570b57cec5SDimitry Andric string ops; 17580b57cec5SDimitry Andric string cstr; 17590b57cec5SDimitry Andric} 17600b57cec5SDimitry Andricdef MVE_VMOV_from_lane : MVE_VMOV_lane_direction { 17610b57cec5SDimitry Andric let bit_20 = 0b1; 17620b57cec5SDimitry Andric let oops = (outs rGPR:$Rt); 17630b57cec5SDimitry Andric let iops = (ins MQPR:$Qd); 17640b57cec5SDimitry Andric let ops = "$Rt, $Qd$Idx"; 17650b57cec5SDimitry Andric let cstr = ""; 17660b57cec5SDimitry Andric} 17670b57cec5SDimitry Andricdef MVE_VMOV_to_lane : MVE_VMOV_lane_direction { 17680b57cec5SDimitry Andric let bit_20 = 0b0; 17690b57cec5SDimitry Andric let oops = (outs MQPR:$Qd); 17700b57cec5SDimitry Andric let iops = (ins MQPR:$Qd_src, rGPR:$Rt); 17710b57cec5SDimitry Andric let ops = "$Qd$Idx, $Rt"; 17720b57cec5SDimitry Andric let cstr = "$Qd = $Qd_src"; 17730b57cec5SDimitry Andric} 17740b57cec5SDimitry Andric 17750b57cec5SDimitry Andricclass MVE_VMOV_lane<string suffix, bit U, dag indexop, 17760b57cec5SDimitry Andric MVE_VMOV_lane_direction dir> 17770b57cec5SDimitry Andric : MVE_VMOV_lane_base<dir.oops, !con(dir.iops, indexop), NoItinerary, 17780b57cec5SDimitry Andric "vmov", suffix, dir.ops, dir.cstr, []> { 17790b57cec5SDimitry Andric bits<4> Qd; 17800b57cec5SDimitry Andric bits<4> Rt; 17810b57cec5SDimitry Andric 17820b57cec5SDimitry Andric let Inst{31-24} = 0b11101110; 17830b57cec5SDimitry Andric let Inst{23} = U; 17840b57cec5SDimitry Andric let Inst{20} = dir.bit_20; 17850b57cec5SDimitry Andric let Inst{19-17} = Qd{2-0}; 17860b57cec5SDimitry Andric let Inst{15-12} = Rt{3-0}; 17870b57cec5SDimitry Andric let Inst{11-8} = 0b1011; 17880b57cec5SDimitry Andric let Inst{7} = Qd{3}; 17890b57cec5SDimitry Andric let Inst{4-0} = 0b10000; 17905ffd83dbSDimitry Andric 17915ffd83dbSDimitry Andric let hasSideEffects = 0; 17920b57cec5SDimitry Andric} 17930b57cec5SDimitry Andric 17940b57cec5SDimitry Andricclass MVE_VMOV_lane_32<MVE_VMOV_lane_direction dir> 17950b57cec5SDimitry Andric : MVE_VMOV_lane<"32", 0b0, (ins MVEVectorIndex<4>:$Idx), dir> { 17960b57cec5SDimitry Andric bits<2> Idx; 17970b57cec5SDimitry Andric let Inst{22} = 0b0; 17980b57cec5SDimitry Andric let Inst{6-5} = 0b00; 17990b57cec5SDimitry Andric let Inst{16} = Idx{1}; 18000b57cec5SDimitry Andric let Inst{21} = Idx{0}; 18010b57cec5SDimitry Andric 1802349cc55cSDimitry Andric let VecSize = 0b10; 18030b57cec5SDimitry Andric let Predicates = [HasFPRegsV8_1M]; 18040b57cec5SDimitry Andric} 18050b57cec5SDimitry Andric 18060b57cec5SDimitry Andricclass MVE_VMOV_lane_16<string suffix, bit U, MVE_VMOV_lane_direction dir> 18070b57cec5SDimitry Andric : MVE_VMOV_lane<suffix, U, (ins MVEVectorIndex<8>:$Idx), dir> { 18080b57cec5SDimitry Andric bits<3> Idx; 18090b57cec5SDimitry Andric let Inst{22} = 0b0; 18100b57cec5SDimitry Andric let Inst{5} = 0b1; 18110b57cec5SDimitry Andric let Inst{16} = Idx{2}; 18120b57cec5SDimitry Andric let Inst{21} = Idx{1}; 18130b57cec5SDimitry Andric let Inst{6} = Idx{0}; 1814349cc55cSDimitry Andric 1815349cc55cSDimitry Andric let VecSize = 0b01; 18160b57cec5SDimitry Andric} 18170b57cec5SDimitry Andric 18180b57cec5SDimitry Andricclass MVE_VMOV_lane_8<string suffix, bit U, MVE_VMOV_lane_direction dir> 18190b57cec5SDimitry Andric : MVE_VMOV_lane<suffix, U, (ins MVEVectorIndex<16>:$Idx), dir> { 18200b57cec5SDimitry Andric bits<4> Idx; 18210b57cec5SDimitry Andric let Inst{22} = 0b1; 18220b57cec5SDimitry Andric let Inst{16} = Idx{3}; 18230b57cec5SDimitry Andric let Inst{21} = Idx{2}; 18240b57cec5SDimitry Andric let Inst{6} = Idx{1}; 18250b57cec5SDimitry Andric let Inst{5} = Idx{0}; 1826349cc55cSDimitry Andric 1827349cc55cSDimitry Andric let VecSize = 0b00; 18280b57cec5SDimitry Andric} 18290b57cec5SDimitry Andric 18300b57cec5SDimitry Andricdef MVE_VMOV_from_lane_32 : MVE_VMOV_lane_32< MVE_VMOV_from_lane>; 18310b57cec5SDimitry Andricdef MVE_VMOV_from_lane_s16 : MVE_VMOV_lane_16<"s16", 0b0, MVE_VMOV_from_lane>; 18320b57cec5SDimitry Andricdef MVE_VMOV_from_lane_u16 : MVE_VMOV_lane_16<"u16", 0b1, MVE_VMOV_from_lane>; 18330b57cec5SDimitry Andricdef MVE_VMOV_from_lane_s8 : MVE_VMOV_lane_8 < "s8", 0b0, MVE_VMOV_from_lane>; 18340b57cec5SDimitry Andricdef MVE_VMOV_from_lane_u8 : MVE_VMOV_lane_8 < "u8", 0b1, MVE_VMOV_from_lane>; 1835fe6060f1SDimitry Andriclet isInsertSubreg = 1 in 1836fe6060f1SDimitry Andricdef MVE_VMOV_to_lane_32 : MVE_VMOV_lane_32< MVE_VMOV_to_lane>; 1837fe6060f1SDimitry Andricdef MVE_VMOV_to_lane_16 : MVE_VMOV_lane_16< "16", 0b0, MVE_VMOV_to_lane>; 18380b57cec5SDimitry Andricdef MVE_VMOV_to_lane_8 : MVE_VMOV_lane_8 < "8", 0b0, MVE_VMOV_to_lane>; 18390b57cec5SDimitry Andric 1840fe6060f1SDimitry Andric// This is the same as insertelt but allows the inserted value to be an i32 as 1841fe6060f1SDimitry Andric// will be used when it is the only legal type. 1842fe6060f1SDimitry Andricdef ARMVecInsert : SDTypeProfile<1, 3, [ 1843fe6060f1SDimitry Andric SDTCisVT<2, i32>, SDTCisSameAs<0, 1>, SDTCisPtrTy<3> 1844fe6060f1SDimitry Andric]>; 1845fe6060f1SDimitry Andricdef ARMinsertelt : SDNode<"ISD::INSERT_VECTOR_ELT", ARMVecInsert>; 1846fe6060f1SDimitry Andric 18470b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 18480b57cec5SDimitry Andric def : Pat<(extractelt (v2f64 MQPR:$src), imm:$lane), 18490b57cec5SDimitry Andric (f64 (EXTRACT_SUBREG MQPR:$src, (DSubReg_f64_reg imm:$lane)))>; 18500b57cec5SDimitry Andric def : Pat<(insertelt (v2f64 MQPR:$src1), DPR:$src2, imm:$lane), 18510b57cec5SDimitry Andric (INSERT_SUBREG (v2f64 (COPY_TO_REGCLASS MQPR:$src1, MQPR)), DPR:$src2, (DSubReg_f64_reg imm:$lane))>; 18520b57cec5SDimitry Andric 18530b57cec5SDimitry Andric def : Pat<(extractelt (v4i32 MQPR:$src), imm:$lane), 18540b57cec5SDimitry Andric (COPY_TO_REGCLASS 18550b57cec5SDimitry Andric (i32 (EXTRACT_SUBREG MQPR:$src, (SSubReg_f32_reg imm:$lane))), rGPR)>; 18560b57cec5SDimitry Andric def : Pat<(insertelt (v4i32 MQPR:$src1), rGPR:$src2, imm:$lane), 18570b57cec5SDimitry Andric (MVE_VMOV_to_lane_32 MQPR:$src1, rGPR:$src2, imm:$lane)>; 1858fe6060f1SDimitry Andric // This tries to copy from one lane to another, without going via GPR regs 1859fe6060f1SDimitry Andric def : Pat<(insertelt (v4i32 MQPR:$src1), (extractelt (v4i32 MQPR:$src2), imm:$extlane), imm:$inslane), 1860fe6060f1SDimitry Andric (v4i32 (COPY_TO_REGCLASS 1861fe6060f1SDimitry Andric (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4i32 MQPR:$src1), MQPR)), 1862fe6060f1SDimitry Andric (f32 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4i32 MQPR:$src2), MQPR)), 1863fe6060f1SDimitry Andric (SSubReg_f32_reg imm:$extlane))), 1864fe6060f1SDimitry Andric (SSubReg_f32_reg imm:$inslane)), 1865fe6060f1SDimitry Andric MQPR))>; 18660b57cec5SDimitry Andric 18670b57cec5SDimitry Andric def : Pat<(vector_insert (v16i8 MQPR:$src1), rGPR:$src2, imm:$lane), 18680b57cec5SDimitry Andric (MVE_VMOV_to_lane_8 MQPR:$src1, rGPR:$src2, imm:$lane)>; 18690b57cec5SDimitry Andric def : Pat<(vector_insert (v8i16 MQPR:$src1), rGPR:$src2, imm:$lane), 18700b57cec5SDimitry Andric (MVE_VMOV_to_lane_16 MQPR:$src1, rGPR:$src2, imm:$lane)>; 18710b57cec5SDimitry Andric 18720b57cec5SDimitry Andric def : Pat<(ARMvgetlanes (v16i8 MQPR:$src), imm:$lane), 18730b57cec5SDimitry Andric (MVE_VMOV_from_lane_s8 MQPR:$src, imm:$lane)>; 18740b57cec5SDimitry Andric def : Pat<(ARMvgetlanes (v8i16 MQPR:$src), imm:$lane), 18750b57cec5SDimitry Andric (MVE_VMOV_from_lane_s16 MQPR:$src, imm:$lane)>; 18765ffd83dbSDimitry Andric def : Pat<(ARMvgetlanes (v8f16 MQPR:$src), imm:$lane), 18775ffd83dbSDimitry Andric (MVE_VMOV_from_lane_s16 MQPR:$src, imm:$lane)>; 18780b57cec5SDimitry Andric def : Pat<(ARMvgetlaneu (v16i8 MQPR:$src), imm:$lane), 18790b57cec5SDimitry Andric (MVE_VMOV_from_lane_u8 MQPR:$src, imm:$lane)>; 18800b57cec5SDimitry Andric def : Pat<(ARMvgetlaneu (v8i16 MQPR:$src), imm:$lane), 18810b57cec5SDimitry Andric (MVE_VMOV_from_lane_u16 MQPR:$src, imm:$lane)>; 18825ffd83dbSDimitry Andric def : Pat<(ARMvgetlaneu (v8f16 MQPR:$src), imm:$lane), 18835ffd83dbSDimitry Andric (MVE_VMOV_from_lane_u16 MQPR:$src, imm:$lane)>; 1884fe6060f1SDimitry Andric // For i16's inserts being extracted from low lanes, then may use VINS. 1885fcaf7f86SDimitry Andric let Predicates = [HasFullFP16] in { 1886fe6060f1SDimitry Andric def : Pat<(ARMinsertelt (v8i16 MQPR:$src1), 1887fe6060f1SDimitry Andric (ARMvgetlaneu (v8i16 MQPR:$src2), imm_even:$extlane), 1888fe6060f1SDimitry Andric imm_odd:$inslane), 1889fe6060f1SDimitry Andric (COPY_TO_REGCLASS (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS MQPR:$src1, MQPR)), 1890fe6060f1SDimitry Andric (VINSH (EXTRACT_SUBREG MQPR:$src1, (SSubReg_f16_reg imm_odd:$inslane)), 1891fe6060f1SDimitry Andric (EXTRACT_SUBREG MQPR:$src2, (SSubReg_f16_reg imm_even:$extlane))), 1892fe6060f1SDimitry Andric (SSubReg_f16_reg imm_odd:$inslane)), MQPR)>; 1893fcaf7f86SDimitry Andric } 18940b57cec5SDimitry Andric 18950b57cec5SDimitry Andric def : Pat<(v16i8 (scalar_to_vector GPR:$src)), 18960b57cec5SDimitry Andric (MVE_VMOV_to_lane_8 (v16i8 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; 18970b57cec5SDimitry Andric def : Pat<(v8i16 (scalar_to_vector GPR:$src)), 18980b57cec5SDimitry Andric (MVE_VMOV_to_lane_16 (v8i16 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; 18990b57cec5SDimitry Andric def : Pat<(v4i32 (scalar_to_vector GPR:$src)), 19000b57cec5SDimitry Andric (MVE_VMOV_to_lane_32 (v4i32 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; 19010b57cec5SDimitry Andric 19020b57cec5SDimitry Andric // Floating point patterns, still enabled under HasMVEInt 19030b57cec5SDimitry Andric def : Pat<(extractelt (v4f32 MQPR:$src), imm:$lane), 19040b57cec5SDimitry Andric (COPY_TO_REGCLASS (f32 (EXTRACT_SUBREG MQPR:$src, (SSubReg_f32_reg imm:$lane))), SPR)>; 19050b57cec5SDimitry Andric def : Pat<(insertelt (v4f32 MQPR:$src1), (f32 SPR:$src2), imm:$lane), 19060b57cec5SDimitry Andric (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS MQPR:$src1, MQPR)), SPR:$src2, (SSubReg_f32_reg imm:$lane))>; 19070b57cec5SDimitry Andric 1908fe6060f1SDimitry Andric def : Pat<(insertelt (v8f16 MQPR:$src1), (f16 HPR:$src2), imm_even:$lane), 19095ffd83dbSDimitry Andric (MVE_VMOV_to_lane_16 MQPR:$src1, (COPY_TO_REGCLASS (f16 HPR:$src2), rGPR), imm:$lane)>; 1910fcaf7f86SDimitry Andric let Predicates = [HasFullFP16] in { 1911fe6060f1SDimitry Andric def : Pat<(insertelt (v8f16 MQPR:$src1), (f16 HPR:$src2), imm_odd:$lane), 1912fe6060f1SDimitry Andric (COPY_TO_REGCLASS (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS MQPR:$src1, MQPR)), 1913fe6060f1SDimitry Andric (VINSH (EXTRACT_SUBREG MQPR:$src1, (SSubReg_f16_reg imm_odd:$lane)), 1914fe6060f1SDimitry Andric (COPY_TO_REGCLASS HPR:$src2, SPR)), 1915fe6060f1SDimitry Andric (SSubReg_f16_reg imm_odd:$lane)), MQPR)>; 1916fcaf7f86SDimitry Andric } 19178bcb0991SDimitry Andric def : Pat<(extractelt (v8f16 MQPR:$src), imm_even:$lane), 19188bcb0991SDimitry Andric (EXTRACT_SUBREG MQPR:$src, (SSubReg_f16_reg imm_even:$lane))>; 1919fcaf7f86SDimitry Andric let Predicates = [HasFullFP16] in { 19208bcb0991SDimitry Andric def : Pat<(extractelt (v8f16 MQPR:$src), imm_odd:$lane), 19218bcb0991SDimitry Andric (COPY_TO_REGCLASS 19228bcb0991SDimitry Andric (VMOVH (EXTRACT_SUBREG MQPR:$src, (SSubReg_f16_reg imm_odd:$lane))), 19238bcb0991SDimitry Andric HPR)>; 1924fcaf7f86SDimitry Andric } 19250b57cec5SDimitry Andric 1926fe6060f1SDimitry Andric def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), 1927fe6060f1SDimitry Andric (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>; 19280b57cec5SDimitry Andric def : Pat<(v4f32 (scalar_to_vector SPR:$src)), 19290b57cec5SDimitry Andric (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; 19300b57cec5SDimitry Andric def : Pat<(v4f32 (scalar_to_vector GPR:$src)), 19310b57cec5SDimitry Andric (MVE_VMOV_to_lane_32 (v4f32 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; 19325ffd83dbSDimitry Andric def : Pat<(v8f16 (scalar_to_vector (f16 HPR:$src))), 19335ffd83dbSDimitry Andric (INSERT_SUBREG (v8f16 (IMPLICIT_DEF)), (f16 HPR:$src), ssub_0)>; 19340b57cec5SDimitry Andric def : Pat<(v8f16 (scalar_to_vector GPR:$src)), 19350b57cec5SDimitry Andric (MVE_VMOV_to_lane_16 (v8f16 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; 19360b57cec5SDimitry Andric} 19370b57cec5SDimitry Andric 19380b57cec5SDimitry Andric// end of mve_bit instructions 19390b57cec5SDimitry Andric 19400b57cec5SDimitry Andric// start of MVE Integer instructions 19410b57cec5SDimitry Andric 19420b57cec5SDimitry Andricclass MVE_int<string iname, string suffix, bits<2> size, list<dag> pattern=[]> 19430b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), NoItinerary, 1944349cc55cSDimitry Andric iname, suffix, "$Qd, $Qn, $Qm", vpred_r, "", size, pattern> { 19450b57cec5SDimitry Andric bits<4> Qd; 19460b57cec5SDimitry Andric bits<4> Qn; 19470b57cec5SDimitry Andric bits<4> Qm; 19480b57cec5SDimitry Andric 19490b57cec5SDimitry Andric let Inst{22} = Qd{3}; 19500b57cec5SDimitry Andric let Inst{21-20} = size; 19510b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 19520b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 19530b57cec5SDimitry Andric let Inst{7} = Qn{3}; 19540b57cec5SDimitry Andric let Inst{6} = 0b1; 19550b57cec5SDimitry Andric let Inst{5} = Qm{3}; 19560b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 19570b57cec5SDimitry Andric} 19580b57cec5SDimitry Andric 1959480093f4SDimitry Andricclass MVE_VMULt1<string iname, string suffix, bits<2> size, 1960480093f4SDimitry Andric list<dag> pattern=[]> 1961480093f4SDimitry Andric : MVE_int<iname, suffix, size, pattern> { 19620b57cec5SDimitry Andric 19630b57cec5SDimitry Andric let Inst{28} = 0b0; 19640b57cec5SDimitry Andric let Inst{25-23} = 0b110; 19650b57cec5SDimitry Andric let Inst{16} = 0b0; 19660b57cec5SDimitry Andric let Inst{12-8} = 0b01001; 19670b57cec5SDimitry Andric let Inst{4} = 0b1; 19680b57cec5SDimitry Andric let Inst{0} = 0b0; 1969480093f4SDimitry Andric let validForTailPredication = 1; 19700b57cec5SDimitry Andric} 19710b57cec5SDimitry Andric 1972e8d8bef9SDimitry Andricmulticlass MVE_VMUL_m<MVEVectorVTInfo VTI> { 1973e8d8bef9SDimitry Andric def "" : MVE_VMULt1<"vmul", VTI.Suffix, VTI.Size>; 19740b57cec5SDimitry Andric 19750b57cec5SDimitry Andric let Predicates = [HasMVEInt] in { 1976e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<VTI, mul, int_arm_mve_mul_predicated, (? ), 1977e8d8bef9SDimitry Andric !cast<Instruction>(NAME), ARMimmOneV>; 1978480093f4SDimitry Andric } 19790b57cec5SDimitry Andric} 19800b57cec5SDimitry Andric 1981e8d8bef9SDimitry Andricdefm MVE_VMULi8 : MVE_VMUL_m<MVE_v16i8>; 1982e8d8bef9SDimitry Andricdefm MVE_VMULi16 : MVE_VMUL_m<MVE_v8i16>; 1983e8d8bef9SDimitry Andricdefm MVE_VMULi32 : MVE_VMUL_m<MVE_v4i32>; 1984480093f4SDimitry Andric 1985480093f4SDimitry Andricclass MVE_VQxDMULH_Base<string iname, string suffix, bits<2> size, bit rounding, 19860b57cec5SDimitry Andric list<dag> pattern=[]> 19870b57cec5SDimitry Andric : MVE_int<iname, suffix, size, pattern> { 19880b57cec5SDimitry Andric 19890b57cec5SDimitry Andric let Inst{28} = rounding; 19900b57cec5SDimitry Andric let Inst{25-23} = 0b110; 19910b57cec5SDimitry Andric let Inst{16} = 0b0; 19920b57cec5SDimitry Andric let Inst{12-8} = 0b01011; 19930b57cec5SDimitry Andric let Inst{4} = 0b0; 19940b57cec5SDimitry Andric let Inst{0} = 0b0; 1995e8d8bef9SDimitry Andric let validForTailPredication = 1; 19960b57cec5SDimitry Andric} 19970b57cec5SDimitry Andric 1998e8d8bef9SDimitry Andricdef MVEvqdmulh : SDNode<"ARMISD::VQDMULH", SDTIntBinOp>; 1999e8d8bef9SDimitry Andric 2000480093f4SDimitry Andricmulticlass MVE_VQxDMULH_m<string iname, MVEVectorVTInfo VTI, 2001e8d8bef9SDimitry Andric SDNode Op, Intrinsic unpred_int, Intrinsic pred_int, 2002480093f4SDimitry Andric bit rounding> { 2003480093f4SDimitry Andric def "" : MVE_VQxDMULH_Base<iname, VTI.Suffix, VTI.Size, rounding>; 2004480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 20050b57cec5SDimitry Andric 2006480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 2007e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, pred_int, (? ), Inst>; 20080b57cec5SDimitry Andric 2009e8d8bef9SDimitry Andric // Extra unpredicated multiply intrinsic patterns 2010e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (unpred_int (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn))), 2011e8d8bef9SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 2012480093f4SDimitry Andric } 2013480093f4SDimitry Andric} 2014480093f4SDimitry Andric 2015480093f4SDimitry Andricmulticlass MVE_VQxDMULH<string iname, MVEVectorVTInfo VTI, bit rounding> 2016e8d8bef9SDimitry Andric : MVE_VQxDMULH_m<iname, VTI, !if(rounding, null_frag, 2017e8d8bef9SDimitry Andric MVEvqdmulh), 2018e8d8bef9SDimitry Andric !if(rounding, int_arm_mve_vqrdmulh, 2019480093f4SDimitry Andric int_arm_mve_vqdmulh), 2020480093f4SDimitry Andric !if(rounding, int_arm_mve_qrdmulh_predicated, 2021480093f4SDimitry Andric int_arm_mve_qdmulh_predicated), 2022480093f4SDimitry Andric rounding>; 2023480093f4SDimitry Andric 2024480093f4SDimitry Andricdefm MVE_VQDMULHi8 : MVE_VQxDMULH<"vqdmulh", MVE_v16s8, 0b0>; 2025480093f4SDimitry Andricdefm MVE_VQDMULHi16 : MVE_VQxDMULH<"vqdmulh", MVE_v8s16, 0b0>; 2026480093f4SDimitry Andricdefm MVE_VQDMULHi32 : MVE_VQxDMULH<"vqdmulh", MVE_v4s32, 0b0>; 2027480093f4SDimitry Andric 2028480093f4SDimitry Andricdefm MVE_VQRDMULHi8 : MVE_VQxDMULH<"vqrdmulh", MVE_v16s8, 0b1>; 2029480093f4SDimitry Andricdefm MVE_VQRDMULHi16 : MVE_VQxDMULH<"vqrdmulh", MVE_v8s16, 0b1>; 2030480093f4SDimitry Andricdefm MVE_VQRDMULHi32 : MVE_VQxDMULH<"vqrdmulh", MVE_v4s32, 0b1>; 20310b57cec5SDimitry Andric 20320b57cec5SDimitry Andricclass MVE_VADDSUB<string iname, string suffix, bits<2> size, bit subtract, 20330b57cec5SDimitry Andric list<dag> pattern=[]> 20340b57cec5SDimitry Andric : MVE_int<iname, suffix, size, pattern> { 20350b57cec5SDimitry Andric 20360b57cec5SDimitry Andric let Inst{28} = subtract; 20370b57cec5SDimitry Andric let Inst{25-23} = 0b110; 20380b57cec5SDimitry Andric let Inst{16} = 0b0; 20390b57cec5SDimitry Andric let Inst{12-8} = 0b01000; 20400b57cec5SDimitry Andric let Inst{4} = 0b0; 20410b57cec5SDimitry Andric let Inst{0} = 0b0; 20428bcb0991SDimitry Andric let validForTailPredication = 1; 20430b57cec5SDimitry Andric} 20440b57cec5SDimitry Andric 2045480093f4SDimitry Andricmulticlass MVE_VADDSUB_m<string iname, MVEVectorVTInfo VTI, bit subtract, 2046e8d8bef9SDimitry Andric SDNode Op, Intrinsic PredInt> { 2047480093f4SDimitry Andric def "" : MVE_VADDSUB<iname, VTI.Suffix, VTI.Size, subtract>; 2048480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 20490b57cec5SDimitry Andric 20500b57cec5SDimitry Andric let Predicates = [HasMVEInt] in { 2051e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? ), !cast<Instruction>(NAME), ARMimmAllZerosV>; 2052480093f4SDimitry Andric } 20530b57cec5SDimitry Andric} 20540b57cec5SDimitry Andric 2055480093f4SDimitry Andricmulticlass MVE_VADD<MVEVectorVTInfo VTI> 2056480093f4SDimitry Andric : MVE_VADDSUB_m<"vadd", VTI, 0b0, add, int_arm_mve_add_predicated>; 2057480093f4SDimitry Andricmulticlass MVE_VSUB<MVEVectorVTInfo VTI> 2058480093f4SDimitry Andric : MVE_VADDSUB_m<"vsub", VTI, 0b1, sub, int_arm_mve_sub_predicated>; 20590b57cec5SDimitry Andric 2060480093f4SDimitry Andricdefm MVE_VADDi8 : MVE_VADD<MVE_v16i8>; 2061480093f4SDimitry Andricdefm MVE_VADDi16 : MVE_VADD<MVE_v8i16>; 2062480093f4SDimitry Andricdefm MVE_VADDi32 : MVE_VADD<MVE_v4i32>; 2063480093f4SDimitry Andric 2064480093f4SDimitry Andricdefm MVE_VSUBi8 : MVE_VSUB<MVE_v16i8>; 2065480093f4SDimitry Andricdefm MVE_VSUBi16 : MVE_VSUB<MVE_v8i16>; 2066480093f4SDimitry Andricdefm MVE_VSUBi32 : MVE_VSUB<MVE_v4i32>; 20670b57cec5SDimitry Andric 20680b57cec5SDimitry Andricclass MVE_VQADDSUB<string iname, string suffix, bit U, bit subtract, 2069480093f4SDimitry Andric bits<2> size> 20708bcb0991SDimitry Andric : MVE_int<iname, suffix, size, []> { 20710b57cec5SDimitry Andric 20720b57cec5SDimitry Andric let Inst{28} = U; 20730b57cec5SDimitry Andric let Inst{25-23} = 0b110; 20740b57cec5SDimitry Andric let Inst{16} = 0b0; 20750b57cec5SDimitry Andric let Inst{12-10} = 0b000; 20760b57cec5SDimitry Andric let Inst{9} = subtract; 20770b57cec5SDimitry Andric let Inst{8} = 0b0; 20780b57cec5SDimitry Andric let Inst{4} = 0b1; 20790b57cec5SDimitry Andric let Inst{0} = 0b0; 20808bcb0991SDimitry Andric let validForTailPredication = 1; 20810b57cec5SDimitry Andric} 20820b57cec5SDimitry Andric 2083480093f4SDimitry Andricclass MVE_VQADD_<string suffix, bit U, bits<2> size> 2084480093f4SDimitry Andric : MVE_VQADDSUB<"vqadd", suffix, U, 0b0, size>; 2085480093f4SDimitry Andricclass MVE_VQSUB_<string suffix, bit U, bits<2> size> 2086480093f4SDimitry Andric : MVE_VQADDSUB<"vqsub", suffix, U, 0b1, size>; 20870b57cec5SDimitry Andric 2088480093f4SDimitry Andricmulticlass MVE_VQADD_m<MVEVectorVTInfo VTI, 2089e8d8bef9SDimitry Andric SDNode Op, Intrinsic PredInt> { 2090480093f4SDimitry Andric def "" : MVE_VQADD_<VTI.Suffix, VTI.Unsigned, VTI.Size>; 2091480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 20928bcb0991SDimitry Andric 20938bcb0991SDimitry Andric let Predicates = [HasMVEInt] in { 2094e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? (i32 VTI.Unsigned)), 2095e8d8bef9SDimitry Andric !cast<Instruction>(NAME)>; 2096480093f4SDimitry Andric } 20978bcb0991SDimitry Andric} 20988bcb0991SDimitry Andric 2099480093f4SDimitry Andricmulticlass MVE_VQADD<MVEVectorVTInfo VTI, SDNode unpred_op> 2100480093f4SDimitry Andric : MVE_VQADD_m<VTI, unpred_op, int_arm_mve_qadd_predicated>; 21010b57cec5SDimitry Andric 2102480093f4SDimitry Andricdefm MVE_VQADDs8 : MVE_VQADD<MVE_v16s8, saddsat>; 2103480093f4SDimitry Andricdefm MVE_VQADDs16 : MVE_VQADD<MVE_v8s16, saddsat>; 2104480093f4SDimitry Andricdefm MVE_VQADDs32 : MVE_VQADD<MVE_v4s32, saddsat>; 2105480093f4SDimitry Andricdefm MVE_VQADDu8 : MVE_VQADD<MVE_v16u8, uaddsat>; 2106480093f4SDimitry Andricdefm MVE_VQADDu16 : MVE_VQADD<MVE_v8u16, uaddsat>; 2107480093f4SDimitry Andricdefm MVE_VQADDu32 : MVE_VQADD<MVE_v4u32, uaddsat>; 2108480093f4SDimitry Andric 2109480093f4SDimitry Andricmulticlass MVE_VQSUB_m<MVEVectorVTInfo VTI, 2110e8d8bef9SDimitry Andric SDNode Op, Intrinsic PredInt> { 2111480093f4SDimitry Andric def "" : MVE_VQSUB_<VTI.Suffix, VTI.Unsigned, VTI.Size>; 2112480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 2113480093f4SDimitry Andric 2114480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 2115e8d8bef9SDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? (i32 VTI.Unsigned)), 2116e8d8bef9SDimitry Andric !cast<Instruction>(NAME)>; 2117480093f4SDimitry Andric } 2118480093f4SDimitry Andric} 2119480093f4SDimitry Andric 2120480093f4SDimitry Andricmulticlass MVE_VQSUB<MVEVectorVTInfo VTI, SDNode unpred_op> 2121480093f4SDimitry Andric : MVE_VQSUB_m<VTI, unpred_op, int_arm_mve_qsub_predicated>; 2122480093f4SDimitry Andric 2123480093f4SDimitry Andricdefm MVE_VQSUBs8 : MVE_VQSUB<MVE_v16s8, ssubsat>; 2124480093f4SDimitry Andricdefm MVE_VQSUBs16 : MVE_VQSUB<MVE_v8s16, ssubsat>; 2125480093f4SDimitry Andricdefm MVE_VQSUBs32 : MVE_VQSUB<MVE_v4s32, ssubsat>; 2126480093f4SDimitry Andricdefm MVE_VQSUBu8 : MVE_VQSUB<MVE_v16u8, usubsat>; 2127480093f4SDimitry Andricdefm MVE_VQSUBu16 : MVE_VQSUB<MVE_v8u16, usubsat>; 2128480093f4SDimitry Andricdefm MVE_VQSUBu32 : MVE_VQSUB<MVE_v4u32, usubsat>; 2129480093f4SDimitry Andric 2130480093f4SDimitry Andricclass MVE_VABD_int<string suffix, bit U, bits<2> size, 2131480093f4SDimitry Andric list<dag> pattern=[]> 21320b57cec5SDimitry Andric : MVE_int<"vabd", suffix, size, pattern> { 21330b57cec5SDimitry Andric 21340b57cec5SDimitry Andric let Inst{28} = U; 21350b57cec5SDimitry Andric let Inst{25-23} = 0b110; 21360b57cec5SDimitry Andric let Inst{16} = 0b0; 21370b57cec5SDimitry Andric let Inst{12-8} = 0b00111; 21380b57cec5SDimitry Andric let Inst{4} = 0b0; 21390b57cec5SDimitry Andric let Inst{0} = 0b0; 21408bcb0991SDimitry Andric let validForTailPredication = 1; 21410b57cec5SDimitry Andric} 21420b57cec5SDimitry Andric 2143fe6060f1SDimitry Andricmulticlass MVE_VABD_m<MVEVectorVTInfo VTI, SDNode Op, 2144fe6060f1SDimitry Andric Intrinsic unpred_int, Intrinsic PredInt> { 2145480093f4SDimitry Andric def "" : MVE_VABD_int<VTI.Suffix, VTI.Unsigned, VTI.Size>; 2146480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 21470b57cec5SDimitry Andric 2148480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 2149fe6060f1SDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? (i32 VTI.Unsigned)), 2150fe6060f1SDimitry Andric !cast<Instruction>(NAME)>; 2151fe6060f1SDimitry Andric 2152480093f4SDimitry Andric // Unpredicated absolute difference 2153480093f4SDimitry Andric def : Pat<(VTI.Vec (unpred_int (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 2154480093f4SDimitry Andric (i32 VTI.Unsigned))), 2155480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 2156480093f4SDimitry Andric } 2157480093f4SDimitry Andric} 2158480093f4SDimitry Andric 2159fe6060f1SDimitry Andricmulticlass MVE_VABD<MVEVectorVTInfo VTI, SDNode Op> 2160fe6060f1SDimitry Andric : MVE_VABD_m<VTI, Op, int_arm_mve_vabd, int_arm_mve_abd_predicated>; 2161480093f4SDimitry Andric 2162fe6060f1SDimitry Andricdefm MVE_VABDs8 : MVE_VABD<MVE_v16s8, abds>; 2163fe6060f1SDimitry Andricdefm MVE_VABDs16 : MVE_VABD<MVE_v8s16, abds>; 2164fe6060f1SDimitry Andricdefm MVE_VABDs32 : MVE_VABD<MVE_v4s32, abds>; 2165fe6060f1SDimitry Andricdefm MVE_VABDu8 : MVE_VABD<MVE_v16u8, abdu>; 2166fe6060f1SDimitry Andricdefm MVE_VABDu16 : MVE_VABD<MVE_v8u16, abdu>; 2167fe6060f1SDimitry Andricdefm MVE_VABDu32 : MVE_VABD<MVE_v4u32, abdu>; 2168480093f4SDimitry Andric 2169480093f4SDimitry Andricclass MVE_VRHADD_Base<string suffix, bit U, bits<2> size, list<dag> pattern=[]> 21700b57cec5SDimitry Andric : MVE_int<"vrhadd", suffix, size, pattern> { 21710b57cec5SDimitry Andric 21720b57cec5SDimitry Andric let Inst{28} = U; 21730b57cec5SDimitry Andric let Inst{25-23} = 0b110; 21740b57cec5SDimitry Andric let Inst{16} = 0b0; 21750b57cec5SDimitry Andric let Inst{12-8} = 0b00001; 21760b57cec5SDimitry Andric let Inst{4} = 0b0; 21770b57cec5SDimitry Andric let Inst{0} = 0b0; 21788bcb0991SDimitry Andric let validForTailPredication = 1; 21790b57cec5SDimitry Andric} 21800b57cec5SDimitry Andric 21815ffd83dbSDimitry Andricdef addnuw : PatFrag<(ops node:$lhs, node:$rhs), 21825ffd83dbSDimitry Andric (add node:$lhs, node:$rhs), [{ 21835ffd83dbSDimitry Andric return N->getFlags().hasNoUnsignedWrap(); 21845ffd83dbSDimitry Andric}]>; 21855ffd83dbSDimitry Andric 21865ffd83dbSDimitry Andricdef addnsw : PatFrag<(ops node:$lhs, node:$rhs), 21875ffd83dbSDimitry Andric (add node:$lhs, node:$rhs), [{ 21885ffd83dbSDimitry Andric return N->getFlags().hasNoSignedWrap(); 21895ffd83dbSDimitry Andric}]>; 21905ffd83dbSDimitry Andric 21915ffd83dbSDimitry Andricdef subnuw : PatFrag<(ops node:$lhs, node:$rhs), 21925ffd83dbSDimitry Andric (sub node:$lhs, node:$rhs), [{ 21935ffd83dbSDimitry Andric return N->getFlags().hasNoUnsignedWrap(); 21945ffd83dbSDimitry Andric}]>; 21955ffd83dbSDimitry Andric 21965ffd83dbSDimitry Andricdef subnsw : PatFrag<(ops node:$lhs, node:$rhs), 21975ffd83dbSDimitry Andric (sub node:$lhs, node:$rhs), [{ 21985ffd83dbSDimitry Andric return N->getFlags().hasNoSignedWrap(); 21995ffd83dbSDimitry Andric}]>; 22005ffd83dbSDimitry Andric 220181ad6265SDimitry Andricmulticlass MVE_VRHADD_m<MVEVectorVTInfo VTI, SDNode Op, 220281ad6265SDimitry Andric SDNode unpred_op, Intrinsic PredInt> { 2203480093f4SDimitry Andric def "" : MVE_VRHADD_Base<VTI.Suffix, VTI.Unsigned, VTI.Size>; 2204480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 220581ad6265SDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? (i32 VTI.Unsigned)), !cast<Instruction>(NAME)>; 2206480093f4SDimitry Andric 2207480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 220881ad6265SDimitry Andric // Unpredicated rounding add-with-divide-by-two intrinsic 2209480093f4SDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 2210480093f4SDimitry Andric (i32 VTI.Unsigned))), 2211480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 2212480093f4SDimitry Andric } 2213480093f4SDimitry Andric} 2214480093f4SDimitry Andric 221581ad6265SDimitry Andricmulticlass MVE_VRHADD<MVEVectorVTInfo VTI, SDNode rhadd> 221681ad6265SDimitry Andric : MVE_VRHADD_m<VTI, rhadd, int_arm_mve_vrhadd, int_arm_mve_rhadd_predicated>; 2217480093f4SDimitry Andric 221881ad6265SDimitry Andricdefm MVE_VRHADDs8 : MVE_VRHADD<MVE_v16s8, avgceils>; 221981ad6265SDimitry Andricdefm MVE_VRHADDs16 : MVE_VRHADD<MVE_v8s16, avgceils>; 222081ad6265SDimitry Andricdefm MVE_VRHADDs32 : MVE_VRHADD<MVE_v4s32, avgceils>; 222181ad6265SDimitry Andricdefm MVE_VRHADDu8 : MVE_VRHADD<MVE_v16u8, avgceilu>; 222281ad6265SDimitry Andricdefm MVE_VRHADDu16 : MVE_VRHADD<MVE_v8u16, avgceilu>; 222381ad6265SDimitry Andricdefm MVE_VRHADDu32 : MVE_VRHADD<MVE_v4u32, avgceilu>; 22240b57cec5SDimitry Andric 22255ffd83dbSDimitry Andric// Rounding Halving Add perform the arithemtic operation with an extra bit of 22265ffd83dbSDimitry Andric// precision, before performing the shift, to void clipping errors. We're not 22275ffd83dbSDimitry Andric// modelling that here with these patterns, but we're using no wrap forms of 22285ffd83dbSDimitry Andric// add to ensure that the extra bit of information is not needed for the 22295ffd83dbSDimitry Andric// arithmetic or the rounding. 2230e8d8bef9SDimitry Andriclet Predicates = [HasMVEInt] in { 22315ffd83dbSDimitry Andric def : Pat<(v16i8 (ARMvshrsImm (addnsw (addnsw (v16i8 MQPR:$Qm), (v16i8 MQPR:$Qn)), 22325ffd83dbSDimitry Andric (v16i8 (ARMvmovImm (i32 3585)))), 22335ffd83dbSDimitry Andric (i32 1))), 22345ffd83dbSDimitry Andric (MVE_VRHADDs8 MQPR:$Qm, MQPR:$Qn)>; 22355ffd83dbSDimitry Andric def : Pat<(v8i16 (ARMvshrsImm (addnsw (addnsw (v8i16 MQPR:$Qm), (v8i16 MQPR:$Qn)), 22365ffd83dbSDimitry Andric (v8i16 (ARMvmovImm (i32 2049)))), 22375ffd83dbSDimitry Andric (i32 1))), 22385ffd83dbSDimitry Andric (MVE_VRHADDs16 MQPR:$Qm, MQPR:$Qn)>; 22395ffd83dbSDimitry Andric def : Pat<(v4i32 (ARMvshrsImm (addnsw (addnsw (v4i32 MQPR:$Qm), (v4i32 MQPR:$Qn)), 22405ffd83dbSDimitry Andric (v4i32 (ARMvmovImm (i32 1)))), 22415ffd83dbSDimitry Andric (i32 1))), 22425ffd83dbSDimitry Andric (MVE_VRHADDs32 MQPR:$Qm, MQPR:$Qn)>; 22435ffd83dbSDimitry Andric def : Pat<(v16i8 (ARMvshruImm (addnuw (addnuw (v16i8 MQPR:$Qm), (v16i8 MQPR:$Qn)), 22445ffd83dbSDimitry Andric (v16i8 (ARMvmovImm (i32 3585)))), 22455ffd83dbSDimitry Andric (i32 1))), 22465ffd83dbSDimitry Andric (MVE_VRHADDu8 MQPR:$Qm, MQPR:$Qn)>; 22475ffd83dbSDimitry Andric def : Pat<(v8i16 (ARMvshruImm (addnuw (addnuw (v8i16 MQPR:$Qm), (v8i16 MQPR:$Qn)), 22485ffd83dbSDimitry Andric (v8i16 (ARMvmovImm (i32 2049)))), 22495ffd83dbSDimitry Andric (i32 1))), 22505ffd83dbSDimitry Andric (MVE_VRHADDu16 MQPR:$Qm, MQPR:$Qn)>; 22515ffd83dbSDimitry Andric def : Pat<(v4i32 (ARMvshruImm (addnuw (addnuw (v4i32 MQPR:$Qm), (v4i32 MQPR:$Qn)), 22525ffd83dbSDimitry Andric (v4i32 (ARMvmovImm (i32 1)))), 22535ffd83dbSDimitry Andric (i32 1))), 22545ffd83dbSDimitry Andric (MVE_VRHADDu32 MQPR:$Qm, MQPR:$Qn)>; 22550eae32dcSDimitry Andric 22560eae32dcSDimitry Andric def : Pat<(v16i8 (ARMvshrsImm (addnsw (addnsw (v16i8 MQPR:$Qm), (v16i8 MQPR:$Qn)), 22570eae32dcSDimitry Andric (v16i8 (ARMvdup (i32 1)))), 22580eae32dcSDimitry Andric (i32 1))), 22590eae32dcSDimitry Andric (MVE_VRHADDs8 MQPR:$Qm, MQPR:$Qn)>; 22600eae32dcSDimitry Andric def : Pat<(v8i16 (ARMvshrsImm (addnsw (addnsw (v8i16 MQPR:$Qm), (v8i16 MQPR:$Qn)), 22610eae32dcSDimitry Andric (v8i16 (ARMvdup (i32 1)))), 22620eae32dcSDimitry Andric (i32 1))), 22630eae32dcSDimitry Andric (MVE_VRHADDs16 MQPR:$Qm, MQPR:$Qn)>; 22640eae32dcSDimitry Andric def : Pat<(v4i32 (ARMvshrsImm (addnsw (addnsw (v4i32 MQPR:$Qm), (v4i32 MQPR:$Qn)), 22650eae32dcSDimitry Andric (v4i32 (ARMvdup (i32 1)))), 22660eae32dcSDimitry Andric (i32 1))), 22670eae32dcSDimitry Andric (MVE_VRHADDs32 MQPR:$Qm, MQPR:$Qn)>; 22680eae32dcSDimitry Andric def : Pat<(v16i8 (ARMvshruImm (addnuw (addnuw (v16i8 MQPR:$Qm), (v16i8 MQPR:$Qn)), 22690eae32dcSDimitry Andric (v16i8 (ARMvdup (i32 1)))), 22700eae32dcSDimitry Andric (i32 1))), 22710eae32dcSDimitry Andric (MVE_VRHADDu8 MQPR:$Qm, MQPR:$Qn)>; 22720eae32dcSDimitry Andric def : Pat<(v8i16 (ARMvshruImm (addnuw (addnuw (v8i16 MQPR:$Qm), (v8i16 MQPR:$Qn)), 22730eae32dcSDimitry Andric (v8i16 (ARMvdup (i32 1)))), 22740eae32dcSDimitry Andric (i32 1))), 22750eae32dcSDimitry Andric (MVE_VRHADDu16 MQPR:$Qm, MQPR:$Qn)>; 22760eae32dcSDimitry Andric def : Pat<(v4i32 (ARMvshruImm (addnuw (addnuw (v4i32 MQPR:$Qm), (v4i32 MQPR:$Qn)), 22770eae32dcSDimitry Andric (v4i32 (ARMvdup (i32 1)))), 22780eae32dcSDimitry Andric (i32 1))), 22790eae32dcSDimitry Andric (MVE_VRHADDu32 MQPR:$Qm, MQPR:$Qn)>; 2280e8d8bef9SDimitry Andric} 22815ffd83dbSDimitry Andric 22825ffd83dbSDimitry Andric 22830b57cec5SDimitry Andricclass MVE_VHADDSUB<string iname, string suffix, bit U, bit subtract, 22840b57cec5SDimitry Andric bits<2> size, list<dag> pattern=[]> 22850b57cec5SDimitry Andric : MVE_int<iname, suffix, size, pattern> { 22860b57cec5SDimitry Andric 22870b57cec5SDimitry Andric let Inst{28} = U; 22880b57cec5SDimitry Andric let Inst{25-23} = 0b110; 22890b57cec5SDimitry Andric let Inst{16} = 0b0; 22900b57cec5SDimitry Andric let Inst{12-10} = 0b000; 22910b57cec5SDimitry Andric let Inst{9} = subtract; 22920b57cec5SDimitry Andric let Inst{8} = 0b0; 22930b57cec5SDimitry Andric let Inst{4} = 0b0; 22940b57cec5SDimitry Andric let Inst{0} = 0b0; 22958bcb0991SDimitry Andric let validForTailPredication = 1; 22960b57cec5SDimitry Andric} 22970b57cec5SDimitry Andric 2298480093f4SDimitry Andricclass MVE_VHADD_<string suffix, bit U, bits<2> size, 22990b57cec5SDimitry Andric list<dag> pattern=[]> 23000b57cec5SDimitry Andric : MVE_VHADDSUB<"vhadd", suffix, U, 0b0, size, pattern>; 2301480093f4SDimitry Andricclass MVE_VHSUB_<string suffix, bit U, bits<2> size, 23020b57cec5SDimitry Andric list<dag> pattern=[]> 23030b57cec5SDimitry Andric : MVE_VHADDSUB<"vhsub", suffix, U, 0b1, size, pattern>; 23040b57cec5SDimitry Andric 230581ad6265SDimitry Andricmulticlass MVE_VHADD_m<MVEVectorVTInfo VTI, SDNode Op, 230681ad6265SDimitry Andric SDNode unpred_op, Intrinsic PredInt, PatFrag add_op, 23075ffd83dbSDimitry Andric SDNode shift_op> { 2308480093f4SDimitry Andric def "" : MVE_VHADD_<VTI.Suffix, VTI.Unsigned, VTI.Size>; 2309480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 231081ad6265SDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? (i32 VTI.Unsigned)), !cast<Instruction>(NAME)>; 23110b57cec5SDimitry Andric 23128bcb0991SDimitry Andric let Predicates = [HasMVEInt] in { 2313480093f4SDimitry Andric // Unpredicated add-and-divide-by-two 2314480093f4SDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), (i32 VTI.Unsigned))), 2315480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 23168bcb0991SDimitry Andric 23175ffd83dbSDimitry Andric def : Pat<(VTI.Vec (shift_op (add_op (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)), (i32 1))), 23185ffd83dbSDimitry Andric (Inst MQPR:$Qm, MQPR:$Qn)>; 23198bcb0991SDimitry Andric } 2320480093f4SDimitry Andric} 2321480093f4SDimitry Andric 232281ad6265SDimitry Andricmulticlass MVE_VHADD<MVEVectorVTInfo VTI, SDNode Op, PatFrag add_op, SDNode shift_op> 232381ad6265SDimitry Andric : MVE_VHADD_m<VTI, Op, int_arm_mve_vhadd, int_arm_mve_hadd_predicated, add_op, 23245ffd83dbSDimitry Andric shift_op>; 2325480093f4SDimitry Andric 23265ffd83dbSDimitry Andric// Halving add/sub perform the arithemtic operation with an extra bit of 23275ffd83dbSDimitry Andric// precision, before performing the shift, to void clipping errors. We're not 23285ffd83dbSDimitry Andric// modelling that here with these patterns, but we're using no wrap forms of 23295ffd83dbSDimitry Andric// add/sub to ensure that the extra bit of information is not needed. 233081ad6265SDimitry Andricdefm MVE_VHADDs8 : MVE_VHADD<MVE_v16s8, avgfloors, addnsw, ARMvshrsImm>; 233181ad6265SDimitry Andricdefm MVE_VHADDs16 : MVE_VHADD<MVE_v8s16, avgfloors, addnsw, ARMvshrsImm>; 233281ad6265SDimitry Andricdefm MVE_VHADDs32 : MVE_VHADD<MVE_v4s32, avgfloors, addnsw, ARMvshrsImm>; 233381ad6265SDimitry Andricdefm MVE_VHADDu8 : MVE_VHADD<MVE_v16u8, avgflooru, addnuw, ARMvshruImm>; 233481ad6265SDimitry Andricdefm MVE_VHADDu16 : MVE_VHADD<MVE_v8u16, avgflooru, addnuw, ARMvshruImm>; 233581ad6265SDimitry Andricdefm MVE_VHADDu32 : MVE_VHADD<MVE_v4u32, avgflooru, addnuw, ARMvshruImm>; 2336480093f4SDimitry Andric 2337480093f4SDimitry Andricmulticlass MVE_VHSUB_m<MVEVectorVTInfo VTI, 23385ffd83dbSDimitry Andric SDNode unpred_op, Intrinsic pred_int, PatFrag sub_op, 23395ffd83dbSDimitry Andric SDNode shift_op> { 2340480093f4SDimitry Andric def "" : MVE_VHSUB_<VTI.Suffix, VTI.Unsigned, VTI.Size>; 2341480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 2342480093f4SDimitry Andric 2343480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 2344480093f4SDimitry Andric // Unpredicated subtract-and-divide-by-two 2345480093f4SDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 2346480093f4SDimitry Andric (i32 VTI.Unsigned))), 2347480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 2348480093f4SDimitry Andric 23495ffd83dbSDimitry Andric def : Pat<(VTI.Vec (shift_op (sub_op (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)), (i32 1))), 23505ffd83dbSDimitry Andric (Inst MQPR:$Qm, MQPR:$Qn)>; 23515ffd83dbSDimitry Andric 23525ffd83dbSDimitry Andric 2353480093f4SDimitry Andric // Predicated subtract-and-divide-by-two 2354480093f4SDimitry Andric def : Pat<(VTI.Vec (pred_int (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 2355480093f4SDimitry Andric (i32 VTI.Unsigned), (VTI.Pred VCCR:$mask), 2356480093f4SDimitry Andric (VTI.Vec MQPR:$inactive))), 2357480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 2358349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 2359480093f4SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 2360480093f4SDimitry Andric } 2361480093f4SDimitry Andric} 2362480093f4SDimitry Andric 23635ffd83dbSDimitry Andricmulticlass MVE_VHSUB<MVEVectorVTInfo VTI, PatFrag sub_op, SDNode shift_op> 23645ffd83dbSDimitry Andric : MVE_VHSUB_m<VTI, int_arm_mve_vhsub, int_arm_mve_hsub_predicated, sub_op, 23655ffd83dbSDimitry Andric shift_op>; 2366480093f4SDimitry Andric 23675ffd83dbSDimitry Andricdefm MVE_VHSUBs8 : MVE_VHSUB<MVE_v16s8, subnsw, ARMvshrsImm>; 23685ffd83dbSDimitry Andricdefm MVE_VHSUBs16 : MVE_VHSUB<MVE_v8s16, subnsw, ARMvshrsImm>; 23695ffd83dbSDimitry Andricdefm MVE_VHSUBs32 : MVE_VHSUB<MVE_v4s32, subnsw, ARMvshrsImm>; 23705ffd83dbSDimitry Andricdefm MVE_VHSUBu8 : MVE_VHSUB<MVE_v16u8, subnuw, ARMvshruImm>; 23715ffd83dbSDimitry Andricdefm MVE_VHSUBu16 : MVE_VHSUB<MVE_v8u16, subnuw, ARMvshruImm>; 23725ffd83dbSDimitry Andricdefm MVE_VHSUBu32 : MVE_VHSUB<MVE_v4u32, subnuw, ARMvshruImm>; 23738bcb0991SDimitry Andric 2374349cc55cSDimitry Andricclass MVE_VDUP<string suffix, bit B, bit E, bits<2> vecsize, list<dag> pattern=[]> 23750b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd), (ins rGPR:$Rt), NoItinerary, 2376349cc55cSDimitry Andric "vdup", suffix, "$Qd, $Rt", vpred_r, "", vecsize, pattern> { 23770b57cec5SDimitry Andric bits<4> Qd; 23780b57cec5SDimitry Andric bits<4> Rt; 23790b57cec5SDimitry Andric 23800b57cec5SDimitry Andric let Inst{28} = 0b0; 23810b57cec5SDimitry Andric let Inst{25-23} = 0b101; 23820b57cec5SDimitry Andric let Inst{22} = B; 23830b57cec5SDimitry Andric let Inst{21-20} = 0b10; 23840b57cec5SDimitry Andric let Inst{19-17} = Qd{2-0}; 23850b57cec5SDimitry Andric let Inst{16} = 0b0; 23860b57cec5SDimitry Andric let Inst{15-12} = Rt; 23870b57cec5SDimitry Andric let Inst{11-8} = 0b1011; 23880b57cec5SDimitry Andric let Inst{7} = Qd{3}; 23890b57cec5SDimitry Andric let Inst{6} = 0b0; 23900b57cec5SDimitry Andric let Inst{5} = E; 23910b57cec5SDimitry Andric let Inst{4-0} = 0b10000; 23928bcb0991SDimitry Andric let validForTailPredication = 1; 23930b57cec5SDimitry Andric} 23940b57cec5SDimitry Andric 2395349cc55cSDimitry Andricdef MVE_VDUP32 : MVE_VDUP<"32", 0b0, 0b0, 0b10>; 2396349cc55cSDimitry Andricdef MVE_VDUP16 : MVE_VDUP<"16", 0b0, 0b1, 0b01>; 2397349cc55cSDimitry Andricdef MVE_VDUP8 : MVE_VDUP<"8", 0b1, 0b0, 0b00>; 23980b57cec5SDimitry Andric 23990b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 24000b57cec5SDimitry Andric def : Pat<(v16i8 (ARMvdup (i32 rGPR:$elem))), 24010b57cec5SDimitry Andric (MVE_VDUP8 rGPR:$elem)>; 24020b57cec5SDimitry Andric def : Pat<(v8i16 (ARMvdup (i32 rGPR:$elem))), 24030b57cec5SDimitry Andric (MVE_VDUP16 rGPR:$elem)>; 24040b57cec5SDimitry Andric def : Pat<(v4i32 (ARMvdup (i32 rGPR:$elem))), 24050b57cec5SDimitry Andric (MVE_VDUP32 rGPR:$elem)>; 24060b57cec5SDimitry Andric 24075ffd83dbSDimitry Andric def : Pat<(v8f16 (ARMvdup (i32 rGPR:$elem))), 24085ffd83dbSDimitry Andric (MVE_VDUP16 rGPR:$elem)>; 24095ffd83dbSDimitry Andric def : Pat<(v4f32 (ARMvdup (i32 rGPR:$elem))), 24105ffd83dbSDimitry Andric (MVE_VDUP32 rGPR:$elem)>; 24110b57cec5SDimitry Andric 24125ffd83dbSDimitry Andric // Match a vselect with an ARMvdup as a predicated MVE_VDUP 24135ffd83dbSDimitry Andric def : Pat<(v16i8 (vselect (v16i1 VCCR:$pred), 24145ffd83dbSDimitry Andric (v16i8 (ARMvdup (i32 rGPR:$elem))), 24155ffd83dbSDimitry Andric (v16i8 MQPR:$inactive))), 2416349cc55cSDimitry Andric (MVE_VDUP8 rGPR:$elem, ARMVCCThen, (v16i1 VCCR:$pred), zero_reg, 24175ffd83dbSDimitry Andric (v16i8 MQPR:$inactive))>; 24185ffd83dbSDimitry Andric def : Pat<(v8i16 (vselect (v8i1 VCCR:$pred), 24195ffd83dbSDimitry Andric (v8i16 (ARMvdup (i32 rGPR:$elem))), 24205ffd83dbSDimitry Andric (v8i16 MQPR:$inactive))), 2421349cc55cSDimitry Andric (MVE_VDUP16 rGPR:$elem, ARMVCCThen, (v8i1 VCCR:$pred), zero_reg, 24225ffd83dbSDimitry Andric (v8i16 MQPR:$inactive))>; 24235ffd83dbSDimitry Andric def : Pat<(v4i32 (vselect (v4i1 VCCR:$pred), 24245ffd83dbSDimitry Andric (v4i32 (ARMvdup (i32 rGPR:$elem))), 24255ffd83dbSDimitry Andric (v4i32 MQPR:$inactive))), 2426349cc55cSDimitry Andric (MVE_VDUP32 rGPR:$elem, ARMVCCThen, (v4i1 VCCR:$pred), zero_reg, 24275ffd83dbSDimitry Andric (v4i32 MQPR:$inactive))>; 24285ffd83dbSDimitry Andric def : Pat<(v4f32 (vselect (v4i1 VCCR:$pred), 24295ffd83dbSDimitry Andric (v4f32 (ARMvdup (i32 rGPR:$elem))), 24305ffd83dbSDimitry Andric (v4f32 MQPR:$inactive))), 2431349cc55cSDimitry Andric (MVE_VDUP32 rGPR:$elem, ARMVCCThen, (v4i1 VCCR:$pred), zero_reg, 24325ffd83dbSDimitry Andric (v4f32 MQPR:$inactive))>; 24335ffd83dbSDimitry Andric def : Pat<(v8f16 (vselect (v8i1 VCCR:$pred), 24345ffd83dbSDimitry Andric (v8f16 (ARMvdup (i32 rGPR:$elem))), 24355ffd83dbSDimitry Andric (v8f16 MQPR:$inactive))), 2436349cc55cSDimitry Andric (MVE_VDUP16 rGPR:$elem, ARMVCCThen, (v8i1 VCCR:$pred), zero_reg, 24375ffd83dbSDimitry Andric (v8f16 MQPR:$inactive))>; 24380b57cec5SDimitry Andric} 24390b57cec5SDimitry Andric 24400b57cec5SDimitry Andric 24410b57cec5SDimitry Andricclass MVEIntSingleSrc<string iname, string suffix, bits<2> size, 24420b57cec5SDimitry Andric list<dag> pattern=[]> 24430b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qm), NoItinerary, 2444349cc55cSDimitry Andric iname, suffix, "$Qd, $Qm", vpred_r, "", size, pattern> { 24450b57cec5SDimitry Andric bits<4> Qd; 24460b57cec5SDimitry Andric bits<4> Qm; 24470b57cec5SDimitry Andric 24480b57cec5SDimitry Andric let Inst{22} = Qd{3}; 24490b57cec5SDimitry Andric let Inst{19-18} = size{1-0}; 24500b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 24510b57cec5SDimitry Andric let Inst{5} = Qm{3}; 24520b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 24530b57cec5SDimitry Andric} 24540b57cec5SDimitry Andric 24550b57cec5SDimitry Andricclass MVE_VCLSCLZ<string iname, string suffix, bits<2> size, 24560b57cec5SDimitry Andric bit count_zeroes, list<dag> pattern=[]> 24570b57cec5SDimitry Andric : MVEIntSingleSrc<iname, suffix, size, pattern> { 24580b57cec5SDimitry Andric 24590b57cec5SDimitry Andric let Inst{28} = 0b1; 24600b57cec5SDimitry Andric let Inst{25-23} = 0b111; 24610b57cec5SDimitry Andric let Inst{21-20} = 0b11; 24620b57cec5SDimitry Andric let Inst{17-16} = 0b00; 24630b57cec5SDimitry Andric let Inst{12-8} = 0b00100; 24640b57cec5SDimitry Andric let Inst{7} = count_zeroes; 24650b57cec5SDimitry Andric let Inst{6} = 0b1; 24660b57cec5SDimitry Andric let Inst{4} = 0b0; 24670b57cec5SDimitry Andric let Inst{0} = 0b0; 24688bcb0991SDimitry Andric let validForTailPredication = 1; 24690b57cec5SDimitry Andric} 24700b57cec5SDimitry Andric 24715ffd83dbSDimitry Andricmulticlass MVE_VCLSCLZ_p<string opname, bit opcode, MVEVectorVTInfo VTI, 2472fe6060f1SDimitry Andric SDPatternOperator unpred_op> { 24735ffd83dbSDimitry Andric def "": MVE_VCLSCLZ<"v"#opname, VTI.Suffix, VTI.Size, opcode>; 24740b57cec5SDimitry Andric 24755ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 24765ffd83dbSDimitry Andric defvar pred_int = !cast<Intrinsic>("int_arm_mve_"#opname#"_predicated"); 24770b57cec5SDimitry Andric 24788bcb0991SDimitry Andric let Predicates = [HasMVEInt] in { 24795ffd83dbSDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$val))), 24805ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$val)))>; 24815ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int (VTI.Vec MQPR:$val), (VTI.Pred VCCR:$pred), 24825ffd83dbSDimitry Andric (VTI.Vec MQPR:$inactive))), 24835ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$val), ARMVCCThen, 2484349cc55cSDimitry Andric (VTI.Pred VCCR:$pred), zero_reg, (VTI.Vec MQPR:$inactive)))>; 24858bcb0991SDimitry Andric } 24865ffd83dbSDimitry Andric} 24875ffd83dbSDimitry Andric 24885ffd83dbSDimitry Andricdefm MVE_VCLSs8 : MVE_VCLSCLZ_p<"cls", 0, MVE_v16s8, int_arm_mve_vcls>; 24895ffd83dbSDimitry Andricdefm MVE_VCLSs16 : MVE_VCLSCLZ_p<"cls", 0, MVE_v8s16, int_arm_mve_vcls>; 24905ffd83dbSDimitry Andricdefm MVE_VCLSs32 : MVE_VCLSCLZ_p<"cls", 0, MVE_v4s32, int_arm_mve_vcls>; 24915ffd83dbSDimitry Andric 24925ffd83dbSDimitry Andricdefm MVE_VCLZs8 : MVE_VCLSCLZ_p<"clz", 1, MVE_v16i8, ctlz>; 24935ffd83dbSDimitry Andricdefm MVE_VCLZs16 : MVE_VCLSCLZ_p<"clz", 1, MVE_v8i16, ctlz>; 24945ffd83dbSDimitry Andricdefm MVE_VCLZs32 : MVE_VCLSCLZ_p<"clz", 1, MVE_v4i32, ctlz>; 24958bcb0991SDimitry Andric 24960b57cec5SDimitry Andricclass MVE_VABSNEG_int<string iname, string suffix, bits<2> size, bit negate, 24975ffd83dbSDimitry Andric bit saturate, list<dag> pattern=[]> 24980b57cec5SDimitry Andric : MVEIntSingleSrc<iname, suffix, size, pattern> { 24990b57cec5SDimitry Andric 25000b57cec5SDimitry Andric let Inst{28} = 0b1; 25010b57cec5SDimitry Andric let Inst{25-23} = 0b111; 25020b57cec5SDimitry Andric let Inst{21-20} = 0b11; 25035ffd83dbSDimitry Andric let Inst{17} = 0b0; 25045ffd83dbSDimitry Andric let Inst{16} = !eq(saturate, 0); 25055ffd83dbSDimitry Andric let Inst{12-11} = 0b00; 25065ffd83dbSDimitry Andric let Inst{10} = saturate; 25075ffd83dbSDimitry Andric let Inst{9-8} = 0b11; 25080b57cec5SDimitry Andric let Inst{7} = negate; 25090b57cec5SDimitry Andric let Inst{6} = 0b1; 25100b57cec5SDimitry Andric let Inst{4} = 0b0; 25110b57cec5SDimitry Andric let Inst{0} = 0b0; 25128bcb0991SDimitry Andric let validForTailPredication = 1; 25130b57cec5SDimitry Andric} 25140b57cec5SDimitry Andric 25155ffd83dbSDimitry Andricmulticlass MVE_VABSNEG_int_m<string iname, bit negate, bit saturate, 2516fe6060f1SDimitry Andric SDPatternOperator unpred_op, Intrinsic pred_int, 25175ffd83dbSDimitry Andric MVEVectorVTInfo VTI> { 25185ffd83dbSDimitry Andric def "" : MVE_VABSNEG_int<iname, VTI.Suffix, VTI.Size, negate, saturate>; 25195ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 25200b57cec5SDimitry Andric 25210b57cec5SDimitry Andric let Predicates = [HasMVEInt] in { 25225ffd83dbSDimitry Andric // VQABS and VQNEG have more difficult isel patterns defined elsewhere 2523e8d8bef9SDimitry Andric if !not(saturate) then { 2524e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$v))), 2525e8d8bef9SDimitry Andric (VTI.Vec (Inst $v))>; 25260b57cec5SDimitry Andric } 25270b57cec5SDimitry Andric 25285ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int (VTI.Vec MQPR:$v), (VTI.Pred VCCR:$mask), 25295ffd83dbSDimitry Andric (VTI.Vec MQPR:$inactive))), 2530349cc55cSDimitry Andric (VTI.Vec (Inst $v, ARMVCCThen, $mask, zero_reg, $inactive))>; 25315ffd83dbSDimitry Andric } 25320b57cec5SDimitry Andric} 25330b57cec5SDimitry Andric 25345ffd83dbSDimitry Andricforeach VTI = [ MVE_v16s8, MVE_v8s16, MVE_v4s32 ] in { 25355ffd83dbSDimitry Andric defm "MVE_VABS" # VTI.Suffix : MVE_VABSNEG_int_m< 25365ffd83dbSDimitry Andric "vabs", 0, 0, abs, int_arm_mve_abs_predicated, VTI>; 25375ffd83dbSDimitry Andric defm "MVE_VQABS" # VTI.Suffix : MVE_VABSNEG_int_m< 25385ffd83dbSDimitry Andric "vqabs", 0, 1, ?, int_arm_mve_qabs_predicated, VTI>; 25395ffd83dbSDimitry Andric defm "MVE_VNEG" # VTI.Suffix : MVE_VABSNEG_int_m< 25405ffd83dbSDimitry Andric "vneg", 1, 0, vnegq, int_arm_mve_neg_predicated, VTI>; 25415ffd83dbSDimitry Andric defm "MVE_VQNEG" # VTI.Suffix : MVE_VABSNEG_int_m< 25425ffd83dbSDimitry Andric "vqneg", 1, 1, ?, int_arm_mve_qneg_predicated, VTI>; 25430b57cec5SDimitry Andric} 25440b57cec5SDimitry Andric 2545480093f4SDimitry Andric// int_min/int_max: vector containing INT_MIN/INT_MAX VTI.Size times 2546480093f4SDimitry Andric// zero_vec: v4i32-initialized zero vector, potentially wrapped in a bitconvert 2547480093f4SDimitry Andricmulticlass vqabsneg_pattern<MVEVectorVTInfo VTI, dag int_min, dag int_max, 25485ffd83dbSDimitry Andric dag zero_vec, MVE_VABSNEG_int vqabs_instruction, 25495ffd83dbSDimitry Andric MVE_VABSNEG_int vqneg_instruction> { 2550480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 2551480093f4SDimitry Andric // The below tree can be replaced by a vqabs instruction, as it represents 2552480093f4SDimitry Andric // the following vectorized expression (r being the value in $reg): 2553480093f4SDimitry Andric // r > 0 ? r : (r == INT_MIN ? INT_MAX : -r) 2554480093f4SDimitry Andric def : Pat<(VTI.Vec (vselect 2555480093f4SDimitry Andric (VTI.Pred (ARMvcmpz (VTI.Vec MQPR:$reg), ARMCCgt)), 2556480093f4SDimitry Andric (VTI.Vec MQPR:$reg), 2557480093f4SDimitry Andric (VTI.Vec (vselect 2558480093f4SDimitry Andric (VTI.Pred (ARMvcmp (VTI.Vec MQPR:$reg), int_min, ARMCCeq)), 2559480093f4SDimitry Andric int_max, 2560480093f4SDimitry Andric (sub (VTI.Vec zero_vec), (VTI.Vec MQPR:$reg)))))), 2561480093f4SDimitry Andric (VTI.Vec (vqabs_instruction (VTI.Vec MQPR:$reg)))>; 2562480093f4SDimitry Andric // Similarly, this tree represents vqneg, i.e. the following vectorized expression: 2563480093f4SDimitry Andric // r == INT_MIN ? INT_MAX : -r 2564480093f4SDimitry Andric def : Pat<(VTI.Vec (vselect 2565480093f4SDimitry Andric (VTI.Pred (ARMvcmp (VTI.Vec MQPR:$reg), int_min, ARMCCeq)), 2566480093f4SDimitry Andric int_max, 2567480093f4SDimitry Andric (sub (VTI.Vec zero_vec), (VTI.Vec MQPR:$reg)))), 2568480093f4SDimitry Andric (VTI.Vec (vqneg_instruction (VTI.Vec MQPR:$reg)))>; 2569480093f4SDimitry Andric } 2570480093f4SDimitry Andric} 2571480093f4SDimitry Andric 2572480093f4SDimitry Andricdefm MVE_VQABSNEG_Ps8 : vqabsneg_pattern<MVE_v16i8, 2573480093f4SDimitry Andric (v16i8 (ARMvmovImm (i32 3712))), 2574480093f4SDimitry Andric (v16i8 (ARMvmovImm (i32 3711))), 2575480093f4SDimitry Andric (bitconvert (v4i32 (ARMvmovImm (i32 0)))), 2576480093f4SDimitry Andric MVE_VQABSs8, MVE_VQNEGs8>; 2577480093f4SDimitry Andricdefm MVE_VQABSNEG_Ps16 : vqabsneg_pattern<MVE_v8i16, 2578480093f4SDimitry Andric (v8i16 (ARMvmovImm (i32 2688))), 2579480093f4SDimitry Andric (v8i16 (ARMvmvnImm (i32 2688))), 2580480093f4SDimitry Andric (bitconvert (v4i32 (ARMvmovImm (i32 0)))), 2581480093f4SDimitry Andric MVE_VQABSs16, MVE_VQNEGs16>; 2582480093f4SDimitry Andricdefm MVE_VQABSNEG_Ps32 : vqabsneg_pattern<MVE_v4i32, 2583480093f4SDimitry Andric (v4i32 (ARMvmovImm (i32 1664))), 2584480093f4SDimitry Andric (v4i32 (ARMvmvnImm (i32 1664))), 2585480093f4SDimitry Andric (ARMvmovImm (i32 0)), 2586480093f4SDimitry Andric MVE_VQABSs32, MVE_VQNEGs32>; 2587480093f4SDimitry Andric 25880b57cec5SDimitry Andricclass MVE_mod_imm<string iname, string suffix, bits<4> cmode, bit op, 2589349cc55cSDimitry Andric dag iops, bits<2> vecsize, list<dag> pattern=[]> 25900b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd), iops, NoItinerary, iname, suffix, "$Qd, $imm", 2591349cc55cSDimitry Andric vpred_r, "", vecsize, pattern> { 25920b57cec5SDimitry Andric bits<13> imm; 25930b57cec5SDimitry Andric bits<4> Qd; 25940b57cec5SDimitry Andric 25950b57cec5SDimitry Andric let Inst{28} = imm{7}; 25960b57cec5SDimitry Andric let Inst{25-23} = 0b111; 25970b57cec5SDimitry Andric let Inst{22} = Qd{3}; 25980b57cec5SDimitry Andric let Inst{21-19} = 0b000; 25990b57cec5SDimitry Andric let Inst{18-16} = imm{6-4}; 26000b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 26010b57cec5SDimitry Andric let Inst{12} = 0b0; 26020b57cec5SDimitry Andric let Inst{11-8} = cmode{3-0}; 26030b57cec5SDimitry Andric let Inst{7-6} = 0b01; 26040b57cec5SDimitry Andric let Inst{5} = op; 26050b57cec5SDimitry Andric let Inst{4} = 0b1; 26060b57cec5SDimitry Andric let Inst{3-0} = imm{3-0}; 26070b57cec5SDimitry Andric 26080b57cec5SDimitry Andric let DecoderMethod = "DecodeMVEModImmInstruction"; 26098bcb0991SDimitry Andric let validForTailPredication = 1; 26100b57cec5SDimitry Andric} 26110b57cec5SDimitry Andric 26120b57cec5SDimitry Andriclet isReMaterializable = 1 in { 26130b57cec5SDimitry Andriclet isAsCheapAsAMove = 1 in { 2614349cc55cSDimitry Andricdef MVE_VMOVimmi8 : MVE_mod_imm<"vmov", "i8", {1,1,1,0}, 0b0, (ins nImmSplatI8:$imm), 0b00>; 2615349cc55cSDimitry Andricdef MVE_VMOVimmi16 : MVE_mod_imm<"vmov", "i16", {1,0,?,0}, 0b0, (ins nImmSplatI16:$imm), 0b01> { 26160b57cec5SDimitry Andric let Inst{9} = imm{9}; 26170b57cec5SDimitry Andric} 2618349cc55cSDimitry Andricdef MVE_VMOVimmi32 : MVE_mod_imm<"vmov", "i32", {?,?,?,?}, 0b0, (ins nImmVMOVI32:$imm), 0b10> { 26190b57cec5SDimitry Andric let Inst{11-8} = imm{11-8}; 26200b57cec5SDimitry Andric} 2621349cc55cSDimitry Andricdef MVE_VMOVimmi64 : MVE_mod_imm<"vmov", "i64", {1,1,1,0}, 0b1, (ins nImmSplatI64:$imm), 0b11>; 2622349cc55cSDimitry Andricdef MVE_VMOVimmf32 : MVE_mod_imm<"vmov", "f32", {1,1,1,1}, 0b0, (ins nImmVMOVF32:$imm), 0b10>; 26230b57cec5SDimitry Andric} // let isAsCheapAsAMove = 1 26240b57cec5SDimitry Andric 2625349cc55cSDimitry Andricdef MVE_VMVNimmi16 : MVE_mod_imm<"vmvn", "i16", {1,0,?,0}, 0b1, (ins nImmSplatI16:$imm), 0b01> { 26260b57cec5SDimitry Andric let Inst{9} = imm{9}; 26270b57cec5SDimitry Andric} 2628349cc55cSDimitry Andricdef MVE_VMVNimmi32 : MVE_mod_imm<"vmvn", "i32", {?,?,?,?}, 0b1, (ins nImmVMOVI32:$imm), 0b10> { 26290b57cec5SDimitry Andric let Inst{11-8} = imm{11-8}; 26300b57cec5SDimitry Andric} 26310b57cec5SDimitry Andric} // let isReMaterializable = 1 26320b57cec5SDimitry Andric 26330b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 26340b57cec5SDimitry Andric def : Pat<(v16i8 (ARMvmovImm timm:$simm)), 26350b57cec5SDimitry Andric (v16i8 (MVE_VMOVimmi8 nImmSplatI8:$simm))>; 26360b57cec5SDimitry Andric def : Pat<(v8i16 (ARMvmovImm timm:$simm)), 26370b57cec5SDimitry Andric (v8i16 (MVE_VMOVimmi16 nImmSplatI16:$simm))>; 26380b57cec5SDimitry Andric def : Pat<(v4i32 (ARMvmovImm timm:$simm)), 26390b57cec5SDimitry Andric (v4i32 (MVE_VMOVimmi32 nImmVMOVI32:$simm))>; 26405ffd83dbSDimitry Andric def : Pat<(v2i64 (ARMvmovImm timm:$simm)), 26415ffd83dbSDimitry Andric (v2i64 (MVE_VMOVimmi64 nImmSplatI64:$simm))>; 26420b57cec5SDimitry Andric 26430b57cec5SDimitry Andric def : Pat<(v8i16 (ARMvmvnImm timm:$simm)), 26440b57cec5SDimitry Andric (v8i16 (MVE_VMVNimmi16 nImmSplatI16:$simm))>; 26450b57cec5SDimitry Andric def : Pat<(v4i32 (ARMvmvnImm timm:$simm)), 26460b57cec5SDimitry Andric (v4i32 (MVE_VMVNimmi32 nImmVMOVI32:$simm))>; 26470b57cec5SDimitry Andric 26480b57cec5SDimitry Andric def : Pat<(v4f32 (ARMvmovFPImm timm:$simm)), 26490b57cec5SDimitry Andric (v4f32 (MVE_VMOVimmf32 nImmVMOVF32:$simm))>; 26505ffd83dbSDimitry Andric 26515ffd83dbSDimitry Andric def : Pat<(v8i16 (vselect (v8i1 VCCR:$pred), (ARMvmvnImm timm:$simm), 26525ffd83dbSDimitry Andric MQPR:$inactive)), 26535ffd83dbSDimitry Andric (v8i16 (MVE_VMVNimmi16 nImmSplatI16:$simm, 2654349cc55cSDimitry Andric ARMVCCThen, VCCR:$pred, zero_reg, MQPR:$inactive))>; 26555ffd83dbSDimitry Andric def : Pat<(v4i32 (vselect (v4i1 VCCR:$pred), (ARMvmvnImm timm:$simm), 26565ffd83dbSDimitry Andric MQPR:$inactive)), 26575ffd83dbSDimitry Andric (v4i32 (MVE_VMVNimmi32 nImmSplatI32:$simm, 2658349cc55cSDimitry Andric ARMVCCThen, VCCR:$pred, zero_reg, MQPR:$inactive))>; 26590b57cec5SDimitry Andric} 26600b57cec5SDimitry Andric 26610b57cec5SDimitry Andricclass MVE_VMINMAXA<string iname, string suffix, bits<2> size, 26620b57cec5SDimitry Andric bit bit_12, list<dag> pattern=[]> 26630b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qd_src, MQPR:$Qm), 26640b57cec5SDimitry Andric NoItinerary, iname, suffix, "$Qd, $Qm", vpred_n, "$Qd = $Qd_src", 2665349cc55cSDimitry Andric size, pattern> { 26660b57cec5SDimitry Andric bits<4> Qd; 26670b57cec5SDimitry Andric bits<4> Qm; 26680b57cec5SDimitry Andric 26690b57cec5SDimitry Andric let Inst{28} = 0b0; 26700b57cec5SDimitry Andric let Inst{25-23} = 0b100; 26710b57cec5SDimitry Andric let Inst{22} = Qd{3}; 26720b57cec5SDimitry Andric let Inst{21-20} = 0b11; 26730b57cec5SDimitry Andric let Inst{19-18} = size; 26740b57cec5SDimitry Andric let Inst{17-16} = 0b11; 26750b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 26760b57cec5SDimitry Andric let Inst{12} = bit_12; 26770b57cec5SDimitry Andric let Inst{11-6} = 0b111010; 26780b57cec5SDimitry Andric let Inst{5} = Qm{3}; 26790b57cec5SDimitry Andric let Inst{4} = 0b0; 26800b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 26810b57cec5SDimitry Andric let Inst{0} = 0b1; 2682480093f4SDimitry Andric let validForTailPredication = 1; 26830b57cec5SDimitry Andric} 26840b57cec5SDimitry Andric 26855ffd83dbSDimitry Andricmulticlass MVE_VMINMAXA_m<string iname, MVEVectorVTInfo VTI, 26865ffd83dbSDimitry Andric SDNode unpred_op, Intrinsic pred_int, bit bit_12> { 26875ffd83dbSDimitry Andric def "" : MVE_VMINMAXA<iname, VTI.Suffix, VTI.Size, bit_12>; 26885ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 26890b57cec5SDimitry Andric 26905ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 26915ffd83dbSDimitry Andric // Unpredicated v(min|max)a 26925ffd83dbSDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$Qd), (abs (VTI.Vec MQPR:$Qm)))), 26935ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd), (VTI.Vec MQPR:$Qm)))>; 26945ffd83dbSDimitry Andric 26955ffd83dbSDimitry Andric // Predicated v(min|max)a 26965ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int (VTI.Vec MQPR:$Qd), (VTI.Vec MQPR:$Qm), 26975ffd83dbSDimitry Andric (VTI.Pred VCCR:$mask))), 26985ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd), (VTI.Vec MQPR:$Qm), 2699349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg))>; 27005ffd83dbSDimitry Andric } 27015ffd83dbSDimitry Andric} 27025ffd83dbSDimitry Andric 27035ffd83dbSDimitry Andricmulticlass MVE_VMINA<MVEVectorVTInfo VTI> 27045ffd83dbSDimitry Andric : MVE_VMINMAXA_m<"vmina", VTI, umin, int_arm_mve_vmina_predicated, 0b1>; 27055ffd83dbSDimitry Andric 27065ffd83dbSDimitry Andricdefm MVE_VMINAs8 : MVE_VMINA<MVE_v16s8>; 27075ffd83dbSDimitry Andricdefm MVE_VMINAs16 : MVE_VMINA<MVE_v8s16>; 27085ffd83dbSDimitry Andricdefm MVE_VMINAs32 : MVE_VMINA<MVE_v4s32>; 27095ffd83dbSDimitry Andric 27105ffd83dbSDimitry Andricmulticlass MVE_VMAXA<MVEVectorVTInfo VTI> 27115ffd83dbSDimitry Andric : MVE_VMINMAXA_m<"vmaxa", VTI, umax, int_arm_mve_vmaxa_predicated, 0b0>; 27125ffd83dbSDimitry Andric 27135ffd83dbSDimitry Andricdefm MVE_VMAXAs8 : MVE_VMAXA<MVE_v16s8>; 27145ffd83dbSDimitry Andricdefm MVE_VMAXAs16 : MVE_VMAXA<MVE_v8s16>; 27155ffd83dbSDimitry Andricdefm MVE_VMAXAs32 : MVE_VMAXA<MVE_v4s32>; 27160b57cec5SDimitry Andric 27170b57cec5SDimitry Andric// end of MVE Integer instructions 27180b57cec5SDimitry Andric 27190b57cec5SDimitry Andric// start of mve_imm_shift instructions 27200b57cec5SDimitry Andric 27210b57cec5SDimitry Andricdef MVE_VSHLC : MVE_p<(outs rGPR:$RdmDest, MQPR:$Qd), 27220b57cec5SDimitry Andric (ins MQPR:$QdSrc, rGPR:$RdmSrc, long_shift:$imm), 27230b57cec5SDimitry Andric NoItinerary, "vshlc", "", "$QdSrc, $RdmSrc, $imm", 2724349cc55cSDimitry Andric vpred_n, "$RdmDest = $RdmSrc,$Qd = $QdSrc", 0b10> { 27250b57cec5SDimitry Andric bits<5> imm; 27260b57cec5SDimitry Andric bits<4> Qd; 27270b57cec5SDimitry Andric bits<4> RdmDest; 27280b57cec5SDimitry Andric 27290b57cec5SDimitry Andric let Inst{28} = 0b0; 27300b57cec5SDimitry Andric let Inst{25-23} = 0b101; 27310b57cec5SDimitry Andric let Inst{22} = Qd{3}; 27320b57cec5SDimitry Andric let Inst{21} = 0b1; 27330b57cec5SDimitry Andric let Inst{20-16} = imm{4-0}; 27340b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 27350b57cec5SDimitry Andric let Inst{12-4} = 0b011111100; 27360b57cec5SDimitry Andric let Inst{3-0} = RdmDest{3-0}; 27370b57cec5SDimitry Andric} 27380b57cec5SDimitry Andric 27390b57cec5SDimitry Andricclass MVE_shift_imm<dag oops, dag iops, string iname, string suffix, 27400b57cec5SDimitry Andric string ops, vpred_ops vpred, string cstr, 2741349cc55cSDimitry Andric bits<2> vecsize, list<dag> pattern=[]> 2742349cc55cSDimitry Andric : MVE_p<oops, iops, NoItinerary, iname, suffix, ops, vpred, cstr, vecsize, pattern> { 27430b57cec5SDimitry Andric bits<4> Qd; 27440b57cec5SDimitry Andric bits<4> Qm; 27450b57cec5SDimitry Andric 27460b57cec5SDimitry Andric let Inst{22} = Qd{3}; 27470b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 27480b57cec5SDimitry Andric let Inst{5} = Qm{3}; 27490b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 27500b57cec5SDimitry Andric} 27510b57cec5SDimitry Andric 27525ffd83dbSDimitry Andricclass MVE_VMOVL<string iname, string suffix, bits<2> sz, bit U, bit top, 27530b57cec5SDimitry Andric list<dag> pattern=[]> 27540b57cec5SDimitry Andric : MVE_shift_imm<(outs MQPR:$Qd), (ins MQPR:$Qm), 27550b57cec5SDimitry Andric iname, suffix, "$Qd, $Qm", vpred_r, "", 2756349cc55cSDimitry Andric sz, pattern> { 27570b57cec5SDimitry Andric let Inst{28} = U; 27580b57cec5SDimitry Andric let Inst{25-23} = 0b101; 27590b57cec5SDimitry Andric let Inst{21} = 0b1; 27600b57cec5SDimitry Andric let Inst{20-19} = sz{1-0}; 27610b57cec5SDimitry Andric let Inst{18-16} = 0b000; 27625ffd83dbSDimitry Andric let Inst{12} = top; 27630b57cec5SDimitry Andric let Inst{11-6} = 0b111101; 27640b57cec5SDimitry Andric let Inst{4} = 0b0; 27650b57cec5SDimitry Andric let Inst{0} = 0b0; 27665ffd83dbSDimitry Andric let doubleWidthResult = 1; 27670b57cec5SDimitry Andric} 27680b57cec5SDimitry Andric 27695ffd83dbSDimitry Andricmulticlass MVE_VMOVL_m<bit top, string chr, MVEVectorVTInfo OutVTI, 27705ffd83dbSDimitry Andric MVEVectorVTInfo InVTI> { 27715ffd83dbSDimitry Andric def "": MVE_VMOVL<"vmovl" # chr, InVTI.Suffix, OutVTI.Size, 27725ffd83dbSDimitry Andric InVTI.Unsigned, top>; 27735ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 27745ffd83dbSDimitry Andric 27755ffd83dbSDimitry Andric def : Pat<(OutVTI.Vec (int_arm_mve_vmovl_predicated (InVTI.Vec MQPR:$src), 27765ffd83dbSDimitry Andric (i32 InVTI.Unsigned), (i32 top), 27775ffd83dbSDimitry Andric (OutVTI.Pred VCCR:$pred), 27785ffd83dbSDimitry Andric (OutVTI.Vec MQPR:$inactive))), 27795ffd83dbSDimitry Andric (OutVTI.Vec (Inst (InVTI.Vec MQPR:$src), ARMVCCThen, 2780349cc55cSDimitry Andric (OutVTI.Pred VCCR:$pred), zero_reg, 27815ffd83dbSDimitry Andric (OutVTI.Vec MQPR:$inactive)))>; 27820b57cec5SDimitry Andric} 27830b57cec5SDimitry Andric 27845ffd83dbSDimitry Andricdefm MVE_VMOVLs8bh : MVE_VMOVL_m<0, "b", MVE_v8s16, MVE_v16s8>; 27855ffd83dbSDimitry Andricdefm MVE_VMOVLs8th : MVE_VMOVL_m<1, "t", MVE_v8s16, MVE_v16s8>; 27865ffd83dbSDimitry Andricdefm MVE_VMOVLu8bh : MVE_VMOVL_m<0, "b", MVE_v8u16, MVE_v16u8>; 27875ffd83dbSDimitry Andricdefm MVE_VMOVLu8th : MVE_VMOVL_m<1, "t", MVE_v8u16, MVE_v16u8>; 27885ffd83dbSDimitry Andricdefm MVE_VMOVLs16bh : MVE_VMOVL_m<0, "b", MVE_v4s32, MVE_v8s16>; 27895ffd83dbSDimitry Andricdefm MVE_VMOVLs16th : MVE_VMOVL_m<1, "t", MVE_v4s32, MVE_v8s16>; 27905ffd83dbSDimitry Andricdefm MVE_VMOVLu16bh : MVE_VMOVL_m<0, "b", MVE_v4s32, MVE_v8u16>; 27915ffd83dbSDimitry Andricdefm MVE_VMOVLu16th : MVE_VMOVL_m<1, "t", MVE_v4s32, MVE_v8u16>; 27920b57cec5SDimitry Andric 27930b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 27940b57cec5SDimitry Andric def : Pat<(sext_inreg (v4i32 MQPR:$src), v4i16), 27950b57cec5SDimitry Andric (MVE_VMOVLs16bh MQPR:$src)>; 27960b57cec5SDimitry Andric def : Pat<(sext_inreg (v8i16 MQPR:$src), v8i8), 27970b57cec5SDimitry Andric (MVE_VMOVLs8bh MQPR:$src)>; 27980b57cec5SDimitry Andric def : Pat<(sext_inreg (v4i32 MQPR:$src), v4i8), 27990b57cec5SDimitry Andric (MVE_VMOVLs16bh (MVE_VMOVLs8bh MQPR:$src))>; 28000b57cec5SDimitry Andric 28015ffd83dbSDimitry Andric def : Pat<(sext_inreg (v8i16 (ARMVectorRegCast (ARMvrev16 (v16i8 MQPR:$src)))), v8i8), 28025ffd83dbSDimitry Andric (MVE_VMOVLs8th MQPR:$src)>; 28035ffd83dbSDimitry Andric def : Pat<(sext_inreg (v4i32 (ARMVectorRegCast (ARMvrev32 (v8i16 MQPR:$src)))), v4i16), 28045ffd83dbSDimitry Andric (MVE_VMOVLs16th MQPR:$src)>; 28055ffd83dbSDimitry Andric 28065ffd83dbSDimitry Andric // zext_inreg 8 -> 16 28075ffd83dbSDimitry Andric def : Pat<(ARMvbicImm (v8i16 MQPR:$src), (i32 0xAFF)), 28085ffd83dbSDimitry Andric (MVE_VMOVLu8bh MQPR:$src)>; 28090b57cec5SDimitry Andric // zext_inreg 16 -> 32 28100b57cec5SDimitry Andric def : Pat<(and (v4i32 MQPR:$src), (v4i32 (ARMvmovImm (i32 0xCFF)))), 28110b57cec5SDimitry Andric (MVE_VMOVLu16bh MQPR:$src)>; 28125ffd83dbSDimitry Andric // Same zext_inreg with vrevs, picking the top half 28135ffd83dbSDimitry Andric def : Pat<(ARMvbicImm (v8i16 (ARMVectorRegCast (ARMvrev16 (v16i8 MQPR:$src)))), (i32 0xAFF)), 28145ffd83dbSDimitry Andric (MVE_VMOVLu8th MQPR:$src)>; 28155ffd83dbSDimitry Andric def : Pat<(and (v4i32 (ARMVectorRegCast (ARMvrev32 (v8i16 MQPR:$src)))), 28165ffd83dbSDimitry Andric (v4i32 (ARMvmovImm (i32 0xCFF)))), 28175ffd83dbSDimitry Andric (MVE_VMOVLu16th MQPR:$src)>; 28180b57cec5SDimitry Andric} 28190b57cec5SDimitry Andric 28200b57cec5SDimitry Andric 28210b57cec5SDimitry Andricclass MVE_VSHLL_imm<string iname, string suffix, bit U, bit th, 2822349cc55cSDimitry Andric Operand immtype, bits<2> vecsize, list<dag> pattern=[]> 2823480093f4SDimitry Andric : MVE_shift_imm<(outs MQPR:$Qd), (ins MQPR:$Qm, immtype:$imm), 2824349cc55cSDimitry Andric iname, suffix, "$Qd, $Qm, $imm", vpred_r, "", vecsize, pattern> { 28250b57cec5SDimitry Andric let Inst{28} = U; 28260b57cec5SDimitry Andric let Inst{25-23} = 0b101; 28270b57cec5SDimitry Andric let Inst{21} = 0b1; 28280b57cec5SDimitry Andric let Inst{12} = th; 28290b57cec5SDimitry Andric let Inst{11-6} = 0b111101; 28300b57cec5SDimitry Andric let Inst{4} = 0b0; 28310b57cec5SDimitry Andric let Inst{0} = 0b0; 2832480093f4SDimitry Andric 2833480093f4SDimitry Andric // For the MVE_VSHLL_patterns multiclass to refer to 2834480093f4SDimitry Andric Operand immediateType = immtype; 28355ffd83dbSDimitry Andric 28365ffd83dbSDimitry Andric let doubleWidthResult = 1; 28370b57cec5SDimitry Andric} 28380b57cec5SDimitry Andric 28390b57cec5SDimitry Andric// The immediate VSHLL instructions accept shift counts from 1 up to 28400b57cec5SDimitry Andric// the lane width (8 or 16), but the full-width shifts have an 28410b57cec5SDimitry Andric// entirely separate encoding, given below with 'lw' in the name. 28420b57cec5SDimitry Andric 28430b57cec5SDimitry Andricclass MVE_VSHLL_imm8<string iname, string suffix, 28440b57cec5SDimitry Andric bit U, bit th, list<dag> pattern=[]> 2845349cc55cSDimitry Andric : MVE_VSHLL_imm<iname, suffix, U, th, mve_shift_imm1_7, 0b01, pattern> { 28460b57cec5SDimitry Andric bits<3> imm; 28470b57cec5SDimitry Andric let Inst{20-19} = 0b01; 28480b57cec5SDimitry Andric let Inst{18-16} = imm; 28490b57cec5SDimitry Andric} 28500b57cec5SDimitry Andric 28510b57cec5SDimitry Andricclass MVE_VSHLL_imm16<string iname, string suffix, 28520b57cec5SDimitry Andric bit U, bit th, list<dag> pattern=[]> 2853349cc55cSDimitry Andric : MVE_VSHLL_imm<iname, suffix, U, th, mve_shift_imm1_15, 0b10, pattern> { 28540b57cec5SDimitry Andric bits<4> imm; 28550b57cec5SDimitry Andric let Inst{20} = 0b1; 28560b57cec5SDimitry Andric let Inst{19-16} = imm; 28570b57cec5SDimitry Andric} 28580b57cec5SDimitry Andric 28590b57cec5SDimitry Andricdef MVE_VSHLL_imms8bh : MVE_VSHLL_imm8 <"vshllb", "s8", 0b0, 0b0>; 28600b57cec5SDimitry Andricdef MVE_VSHLL_imms8th : MVE_VSHLL_imm8 <"vshllt", "s8", 0b0, 0b1>; 28610b57cec5SDimitry Andricdef MVE_VSHLL_immu8bh : MVE_VSHLL_imm8 <"vshllb", "u8", 0b1, 0b0>; 28620b57cec5SDimitry Andricdef MVE_VSHLL_immu8th : MVE_VSHLL_imm8 <"vshllt", "u8", 0b1, 0b1>; 28630b57cec5SDimitry Andricdef MVE_VSHLL_imms16bh : MVE_VSHLL_imm16<"vshllb", "s16", 0b0, 0b0>; 28640b57cec5SDimitry Andricdef MVE_VSHLL_imms16th : MVE_VSHLL_imm16<"vshllt", "s16", 0b0, 0b1>; 28650b57cec5SDimitry Andricdef MVE_VSHLL_immu16bh : MVE_VSHLL_imm16<"vshllb", "u16", 0b1, 0b0>; 28660b57cec5SDimitry Andricdef MVE_VSHLL_immu16th : MVE_VSHLL_imm16<"vshllt", "u16", 0b1, 0b1>; 28670b57cec5SDimitry Andric 28680b57cec5SDimitry Andricclass MVE_VSHLL_by_lane_width<string iname, string suffix, bits<2> size, 28690b57cec5SDimitry Andric bit U, string ops, list<dag> pattern=[]> 28700b57cec5SDimitry Andric : MVE_shift_imm<(outs MQPR:$Qd), (ins MQPR:$Qm), 2871349cc55cSDimitry Andric iname, suffix, ops, vpred_r, "", !if(size, 0b10, 0b01), pattern> { 28720b57cec5SDimitry Andric let Inst{28} = U; 28730b57cec5SDimitry Andric let Inst{25-23} = 0b100; 28740b57cec5SDimitry Andric let Inst{21-20} = 0b11; 28750b57cec5SDimitry Andric let Inst{19-18} = size{1-0}; 28760b57cec5SDimitry Andric let Inst{17-16} = 0b01; 28770b57cec5SDimitry Andric let Inst{11-6} = 0b111000; 28780b57cec5SDimitry Andric let Inst{4} = 0b0; 28790b57cec5SDimitry Andric let Inst{0} = 0b1; 28805ffd83dbSDimitry Andric let doubleWidthResult = 1; 28810b57cec5SDimitry Andric} 28820b57cec5SDimitry Andric 28830b57cec5SDimitry Andricmulticlass MVE_VSHLL_lw<string iname, string suffix, bits<2> sz, bit U, 28840b57cec5SDimitry Andric string ops, list<dag> pattern=[]> { 28850b57cec5SDimitry Andric def bh : MVE_VSHLL_by_lane_width<iname#"b", suffix, sz, U, ops, pattern> { 28860b57cec5SDimitry Andric let Inst{12} = 0b0; 28870b57cec5SDimitry Andric } 28880b57cec5SDimitry Andric def th : MVE_VSHLL_by_lane_width<iname#"t", suffix, sz, U, ops, pattern> { 28890b57cec5SDimitry Andric let Inst{12} = 0b1; 28900b57cec5SDimitry Andric } 28910b57cec5SDimitry Andric} 28920b57cec5SDimitry Andric 28930b57cec5SDimitry Andricdefm MVE_VSHLL_lws8 : MVE_VSHLL_lw<"vshll", "s8", 0b00, 0b0, "$Qd, $Qm, #8">; 28940b57cec5SDimitry Andricdefm MVE_VSHLL_lws16 : MVE_VSHLL_lw<"vshll", "s16", 0b01, 0b0, "$Qd, $Qm, #16">; 28950b57cec5SDimitry Andricdefm MVE_VSHLL_lwu8 : MVE_VSHLL_lw<"vshll", "u8", 0b00, 0b1, "$Qd, $Qm, #8">; 28960b57cec5SDimitry Andricdefm MVE_VSHLL_lwu16 : MVE_VSHLL_lw<"vshll", "u16", 0b01, 0b1, "$Qd, $Qm, #16">; 28970b57cec5SDimitry Andric 2898480093f4SDimitry Andricmulticlass MVE_VSHLL_patterns<MVEVectorVTInfo VTI, int top> { 2899480093f4SDimitry Andric defvar suffix = !strconcat(VTI.Suffix, !if(top, "th", "bh")); 2900480093f4SDimitry Andric defvar inst_imm = !cast<MVE_VSHLL_imm>("MVE_VSHLL_imm" # suffix); 2901480093f4SDimitry Andric defvar inst_lw = !cast<MVE_VSHLL_by_lane_width>("MVE_VSHLL_lw" # suffix); 2902480093f4SDimitry Andric defvar unpred_int = int_arm_mve_vshll_imm; 2903480093f4SDimitry Andric defvar pred_int = int_arm_mve_vshll_imm_predicated; 2904480093f4SDimitry Andric defvar imm = inst_imm.immediateType; 2905480093f4SDimitry Andric 2906480093f4SDimitry Andric def : Pat<(VTI.DblVec (unpred_int (VTI.Vec MQPR:$src), imm:$imm, 2907480093f4SDimitry Andric (i32 VTI.Unsigned), (i32 top))), 2908480093f4SDimitry Andric (VTI.DblVec (inst_imm (VTI.Vec MQPR:$src), imm:$imm))>; 2909480093f4SDimitry Andric def : Pat<(VTI.DblVec (unpred_int (VTI.Vec MQPR:$src), (i32 VTI.LaneBits), 2910480093f4SDimitry Andric (i32 VTI.Unsigned), (i32 top))), 2911480093f4SDimitry Andric (VTI.DblVec (inst_lw (VTI.Vec MQPR:$src)))>; 2912480093f4SDimitry Andric 2913480093f4SDimitry Andric def : Pat<(VTI.DblVec (pred_int (VTI.Vec MQPR:$src), imm:$imm, 2914480093f4SDimitry Andric (i32 VTI.Unsigned), (i32 top), 29155ffd83dbSDimitry Andric (VTI.DblPred VCCR:$mask), 2916480093f4SDimitry Andric (VTI.DblVec MQPR:$inactive))), 2917480093f4SDimitry Andric (VTI.DblVec (inst_imm (VTI.Vec MQPR:$src), imm:$imm, 2918349cc55cSDimitry Andric ARMVCCThen, (VTI.DblPred VCCR:$mask), zero_reg, 2919480093f4SDimitry Andric (VTI.DblVec MQPR:$inactive)))>; 2920480093f4SDimitry Andric def : Pat<(VTI.DblVec (pred_int (VTI.Vec MQPR:$src), (i32 VTI.LaneBits), 2921480093f4SDimitry Andric (i32 VTI.Unsigned), (i32 top), 29225ffd83dbSDimitry Andric (VTI.DblPred VCCR:$mask), 2923480093f4SDimitry Andric (VTI.DblVec MQPR:$inactive))), 2924480093f4SDimitry Andric (VTI.DblVec (inst_lw (VTI.Vec MQPR:$src), ARMVCCThen, 2925349cc55cSDimitry Andric (VTI.DblPred VCCR:$mask), zero_reg, 2926480093f4SDimitry Andric (VTI.DblVec MQPR:$inactive)))>; 2927480093f4SDimitry Andric} 2928480093f4SDimitry Andric 2929480093f4SDimitry Andricforeach VTI = [MVE_v16s8, MVE_v8s16, MVE_v16u8, MVE_v8u16] in 2930480093f4SDimitry Andric foreach top = [0, 1] in 2931480093f4SDimitry Andric defm : MVE_VSHLL_patterns<VTI, top>; 2932480093f4SDimitry Andric 2933349cc55cSDimitry Andricclass MVE_shift_imm_partial<Operand imm, string iname, string suffix, bits<2> vecsize> 2934480093f4SDimitry Andric : MVE_shift_imm<(outs MQPR:$Qd), (ins MQPR:$QdSrc, MQPR:$Qm, imm:$imm), 2935349cc55cSDimitry Andric iname, suffix, "$Qd, $Qm, $imm", vpred_n, "$Qd = $QdSrc", vecsize> { 2936480093f4SDimitry Andric Operand immediateType = imm; 2937480093f4SDimitry Andric} 2938480093f4SDimitry Andric 29390b57cec5SDimitry Andricclass MVE_VxSHRN<string iname, string suffix, bit bit_12, bit bit_28, 2940349cc55cSDimitry Andric Operand imm, bits<2> vecsize> 2941349cc55cSDimitry Andric : MVE_shift_imm_partial<imm, iname, suffix, vecsize> { 29420b57cec5SDimitry Andric bits<5> imm; 29430b57cec5SDimitry Andric 29440b57cec5SDimitry Andric let Inst{28} = bit_28; 29450b57cec5SDimitry Andric let Inst{25-23} = 0b101; 29460b57cec5SDimitry Andric let Inst{21} = 0b0; 29470b57cec5SDimitry Andric let Inst{20-16} = imm{4-0}; 29480b57cec5SDimitry Andric let Inst{12} = bit_12; 29490b57cec5SDimitry Andric let Inst{11-6} = 0b111111; 29500b57cec5SDimitry Andric let Inst{4} = 0b0; 29510b57cec5SDimitry Andric let Inst{0} = 0b1; 29525ffd83dbSDimitry Andric let validForTailPredication = 1; 29535ffd83dbSDimitry Andric let retainsPreviousHalfElement = 1; 29540b57cec5SDimitry Andric} 29550b57cec5SDimitry Andric 2956349cc55cSDimitry Andricdef MVE_VRSHRNi16bh : MVE_VxSHRN<"vrshrnb", "i16", 0b0, 0b1, shr_imm8, 0b01> { 29570b57cec5SDimitry Andric let Inst{20-19} = 0b01; 29580b57cec5SDimitry Andric} 2959349cc55cSDimitry Andricdef MVE_VRSHRNi16th : MVE_VxSHRN<"vrshrnt", "i16", 0b1, 0b1, shr_imm8, 0b01> { 29600b57cec5SDimitry Andric let Inst{20-19} = 0b01; 29610b57cec5SDimitry Andric} 2962349cc55cSDimitry Andricdef MVE_VRSHRNi32bh : MVE_VxSHRN<"vrshrnb", "i32", 0b0, 0b1, shr_imm16, 0b10> { 29630b57cec5SDimitry Andric let Inst{20} = 0b1; 29640b57cec5SDimitry Andric} 2965349cc55cSDimitry Andricdef MVE_VRSHRNi32th : MVE_VxSHRN<"vrshrnt", "i32", 0b1, 0b1, shr_imm16, 0b10> { 29660b57cec5SDimitry Andric let Inst{20} = 0b1; 29670b57cec5SDimitry Andric} 29680b57cec5SDimitry Andric 2969349cc55cSDimitry Andricdef MVE_VSHRNi16bh : MVE_VxSHRN<"vshrnb", "i16", 0b0, 0b0, shr_imm8, 0b01> { 29700b57cec5SDimitry Andric let Inst{20-19} = 0b01; 29710b57cec5SDimitry Andric} 2972349cc55cSDimitry Andricdef MVE_VSHRNi16th : MVE_VxSHRN<"vshrnt", "i16", 0b1, 0b0, shr_imm8, 0b01> { 29730b57cec5SDimitry Andric let Inst{20-19} = 0b01; 29740b57cec5SDimitry Andric} 2975349cc55cSDimitry Andricdef MVE_VSHRNi32bh : MVE_VxSHRN<"vshrnb", "i32", 0b0, 0b0, shr_imm16, 0b10> { 29760b57cec5SDimitry Andric let Inst{20} = 0b1; 29770b57cec5SDimitry Andric} 2978349cc55cSDimitry Andricdef MVE_VSHRNi32th : MVE_VxSHRN<"vshrnt", "i32", 0b1, 0b0, shr_imm16, 0b10> { 29790b57cec5SDimitry Andric let Inst{20} = 0b1; 29800b57cec5SDimitry Andric} 29810b57cec5SDimitry Andric 2982480093f4SDimitry Andricclass MVE_VxQRSHRUN<string iname, string suffix, bit bit_28, bit bit_12, 2983349cc55cSDimitry Andric Operand imm, bits<2> vecsize> 2984349cc55cSDimitry Andric : MVE_shift_imm_partial<imm, iname, suffix, vecsize> { 29850b57cec5SDimitry Andric bits<5> imm; 29860b57cec5SDimitry Andric 29870b57cec5SDimitry Andric let Inst{28} = bit_28; 29880b57cec5SDimitry Andric let Inst{25-23} = 0b101; 29890b57cec5SDimitry Andric let Inst{21} = 0b0; 29900b57cec5SDimitry Andric let Inst{20-16} = imm{4-0}; 29910b57cec5SDimitry Andric let Inst{12} = bit_12; 29920b57cec5SDimitry Andric let Inst{11-6} = 0b111111; 29930b57cec5SDimitry Andric let Inst{4} = 0b0; 29940b57cec5SDimitry Andric let Inst{0} = 0b0; 29955ffd83dbSDimitry Andric let validForTailPredication = 1; 29965ffd83dbSDimitry Andric let retainsPreviousHalfElement = 1; 29970b57cec5SDimitry Andric} 29980b57cec5SDimitry Andric 29990b57cec5SDimitry Andricdef MVE_VQRSHRUNs16bh : MVE_VxQRSHRUN< 3000349cc55cSDimitry Andric "vqrshrunb", "s16", 0b1, 0b0, shr_imm8, 0b01> { 30010b57cec5SDimitry Andric let Inst{20-19} = 0b01; 30020b57cec5SDimitry Andric} 30030b57cec5SDimitry Andricdef MVE_VQRSHRUNs16th : MVE_VxQRSHRUN< 3004349cc55cSDimitry Andric "vqrshrunt", "s16", 0b1, 0b1, shr_imm8, 0b01> { 30050b57cec5SDimitry Andric let Inst{20-19} = 0b01; 30060b57cec5SDimitry Andric} 30070b57cec5SDimitry Andricdef MVE_VQRSHRUNs32bh : MVE_VxQRSHRUN< 3008349cc55cSDimitry Andric "vqrshrunb", "s32", 0b1, 0b0, shr_imm16, 0b10> { 30090b57cec5SDimitry Andric let Inst{20} = 0b1; 30100b57cec5SDimitry Andric} 30110b57cec5SDimitry Andricdef MVE_VQRSHRUNs32th : MVE_VxQRSHRUN< 3012349cc55cSDimitry Andric "vqrshrunt", "s32", 0b1, 0b1, shr_imm16, 0b10> { 30130b57cec5SDimitry Andric let Inst{20} = 0b1; 30140b57cec5SDimitry Andric} 30150b57cec5SDimitry Andric 30160b57cec5SDimitry Andricdef MVE_VQSHRUNs16bh : MVE_VxQRSHRUN< 3017349cc55cSDimitry Andric "vqshrunb", "s16", 0b0, 0b0, shr_imm8, 0b01> { 30180b57cec5SDimitry Andric let Inst{20-19} = 0b01; 30190b57cec5SDimitry Andric} 30200b57cec5SDimitry Andricdef MVE_VQSHRUNs16th : MVE_VxQRSHRUN< 3021349cc55cSDimitry Andric "vqshrunt", "s16", 0b0, 0b1, shr_imm8, 0b01> { 30220b57cec5SDimitry Andric let Inst{20-19} = 0b01; 30230b57cec5SDimitry Andric} 30240b57cec5SDimitry Andricdef MVE_VQSHRUNs32bh : MVE_VxQRSHRUN< 3025349cc55cSDimitry Andric "vqshrunb", "s32", 0b0, 0b0, shr_imm16, 0b10> { 30260b57cec5SDimitry Andric let Inst{20} = 0b1; 30270b57cec5SDimitry Andric} 30280b57cec5SDimitry Andricdef MVE_VQSHRUNs32th : MVE_VxQRSHRUN< 3029349cc55cSDimitry Andric "vqshrunt", "s32", 0b0, 0b1, shr_imm16, 0b10> { 30300b57cec5SDimitry Andric let Inst{20} = 0b1; 30310b57cec5SDimitry Andric} 30320b57cec5SDimitry Andric 30330b57cec5SDimitry Andricclass MVE_VxQRSHRN<string iname, string suffix, bit bit_0, bit bit_12, 3034349cc55cSDimitry Andric Operand imm, bits<2> vecsize> 3035349cc55cSDimitry Andric : MVE_shift_imm_partial<imm, iname, suffix, vecsize> { 30360b57cec5SDimitry Andric bits<5> imm; 30370b57cec5SDimitry Andric 30380b57cec5SDimitry Andric let Inst{25-23} = 0b101; 30390b57cec5SDimitry Andric let Inst{21} = 0b0; 30400b57cec5SDimitry Andric let Inst{20-16} = imm{4-0}; 30410b57cec5SDimitry Andric let Inst{12} = bit_12; 30420b57cec5SDimitry Andric let Inst{11-6} = 0b111101; 30430b57cec5SDimitry Andric let Inst{4} = 0b0; 30440b57cec5SDimitry Andric let Inst{0} = bit_0; 30455ffd83dbSDimitry Andric let validForTailPredication = 1; 30465ffd83dbSDimitry Andric let retainsPreviousHalfElement = 1; 30470b57cec5SDimitry Andric} 30480b57cec5SDimitry Andric 30490b57cec5SDimitry Andricmulticlass MVE_VxQRSHRN_types<string iname, bit bit_0, bit bit_12> { 3050349cc55cSDimitry Andric def s16 : MVE_VxQRSHRN<iname, "s16", bit_0, bit_12, shr_imm8, 0b01> { 30510b57cec5SDimitry Andric let Inst{28} = 0b0; 30520b57cec5SDimitry Andric let Inst{20-19} = 0b01; 30530b57cec5SDimitry Andric } 3054349cc55cSDimitry Andric def u16 : MVE_VxQRSHRN<iname, "u16", bit_0, bit_12, shr_imm8, 0b01> { 30550b57cec5SDimitry Andric let Inst{28} = 0b1; 30560b57cec5SDimitry Andric let Inst{20-19} = 0b01; 30570b57cec5SDimitry Andric } 3058349cc55cSDimitry Andric def s32 : MVE_VxQRSHRN<iname, "s32", bit_0, bit_12, shr_imm16, 0b10> { 30590b57cec5SDimitry Andric let Inst{28} = 0b0; 30600b57cec5SDimitry Andric let Inst{20} = 0b1; 30610b57cec5SDimitry Andric } 3062349cc55cSDimitry Andric def u32 : MVE_VxQRSHRN<iname, "u32", bit_0, bit_12, shr_imm16, 0b10> { 30630b57cec5SDimitry Andric let Inst{28} = 0b1; 30640b57cec5SDimitry Andric let Inst{20} = 0b1; 30650b57cec5SDimitry Andric } 30660b57cec5SDimitry Andric} 30670b57cec5SDimitry Andric 30680b57cec5SDimitry Andricdefm MVE_VQRSHRNbh : MVE_VxQRSHRN_types<"vqrshrnb", 0b1, 0b0>; 30690b57cec5SDimitry Andricdefm MVE_VQRSHRNth : MVE_VxQRSHRN_types<"vqrshrnt", 0b1, 0b1>; 30700b57cec5SDimitry Andricdefm MVE_VQSHRNbh : MVE_VxQRSHRN_types<"vqshrnb", 0b0, 0b0>; 30710b57cec5SDimitry Andricdefm MVE_VQSHRNth : MVE_VxQRSHRN_types<"vqshrnt", 0b0, 0b1>; 30720b57cec5SDimitry Andric 3073480093f4SDimitry Andricmulticlass MVE_VSHRN_patterns<MVE_shift_imm_partial inst, 3074480093f4SDimitry Andric MVEVectorVTInfo OutVTI, MVEVectorVTInfo InVTI, 3075480093f4SDimitry Andric bit q, bit r, bit top> { 3076480093f4SDimitry Andric defvar inparams = (? (OutVTI.Vec MQPR:$QdSrc), (InVTI.Vec MQPR:$Qm), 3077480093f4SDimitry Andric (inst.immediateType:$imm), (i32 q), (i32 r), 3078480093f4SDimitry Andric (i32 OutVTI.Unsigned), (i32 InVTI.Unsigned), (i32 top)); 3079480093f4SDimitry Andric defvar outparams = (inst (OutVTI.Vec MQPR:$QdSrc), (InVTI.Vec MQPR:$Qm), 3080480093f4SDimitry Andric (imm:$imm)); 3081480093f4SDimitry Andric 3082e8d8bef9SDimitry Andric def : Pat<(OutVTI.Vec !setdagop(inparams, int_arm_mve_vshrn)), 3083480093f4SDimitry Andric (OutVTI.Vec outparams)>; 3084480093f4SDimitry Andric def : Pat<(OutVTI.Vec !con(inparams, (int_arm_mve_vshrn_predicated 3085480093f4SDimitry Andric (InVTI.Pred VCCR:$pred)))), 3086349cc55cSDimitry Andric (OutVTI.Vec !con(outparams, (? ARMVCCThen, VCCR:$pred, zero_reg)))>; 3087480093f4SDimitry Andric} 3088480093f4SDimitry Andric 3089480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VSHRNi16bh, MVE_v16s8, MVE_v8s16, 0,0,0>; 3090480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VSHRNi16th, MVE_v16s8, MVE_v8s16, 0,0,1>; 3091480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VSHRNi32bh, MVE_v8s16, MVE_v4s32, 0,0,0>; 3092480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VSHRNi32th, MVE_v8s16, MVE_v4s32, 0,0,1>; 3093480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VSHRNi16bh, MVE_v16u8, MVE_v8u16, 0,0,0>; 3094480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VSHRNi16th, MVE_v16u8, MVE_v8u16, 0,0,1>; 3095480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VSHRNi32bh, MVE_v8u16, MVE_v4u32, 0,0,0>; 3096480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VSHRNi32th, MVE_v8u16, MVE_v4u32, 0,0,1>; 3097480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VRSHRNi16bh, MVE_v16s8, MVE_v8s16, 0,1,0>; 3098480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VRSHRNi16th, MVE_v16s8, MVE_v8s16, 0,1,1>; 3099480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VRSHRNi32bh, MVE_v8s16, MVE_v4s32, 0,1,0>; 3100480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VRSHRNi32th, MVE_v8s16, MVE_v4s32, 0,1,1>; 3101480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VRSHRNi16bh, MVE_v16u8, MVE_v8u16, 0,1,0>; 3102480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VRSHRNi16th, MVE_v16u8, MVE_v8u16, 0,1,1>; 3103480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VRSHRNi32bh, MVE_v8u16, MVE_v4u32, 0,1,0>; 3104480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VRSHRNi32th, MVE_v8u16, MVE_v4u32, 0,1,1>; 3105480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRNbhs16, MVE_v16s8, MVE_v8s16, 1,0,0>; 3106480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRNths16, MVE_v16s8, MVE_v8s16, 1,0,1>; 3107480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRNbhs32, MVE_v8s16, MVE_v4s32, 1,0,0>; 3108480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRNths32, MVE_v8s16, MVE_v4s32, 1,0,1>; 3109480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRNbhu16, MVE_v16u8, MVE_v8u16, 1,0,0>; 3110480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRNthu16, MVE_v16u8, MVE_v8u16, 1,0,1>; 3111480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRNbhu32, MVE_v8u16, MVE_v4u32, 1,0,0>; 3112480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRNthu32, MVE_v8u16, MVE_v4u32, 1,0,1>; 3113480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRNbhs16, MVE_v16s8, MVE_v8s16, 1,1,0>; 3114480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRNths16, MVE_v16s8, MVE_v8s16, 1,1,1>; 3115480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRNbhs32, MVE_v8s16, MVE_v4s32, 1,1,0>; 3116480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRNths32, MVE_v8s16, MVE_v4s32, 1,1,1>; 3117480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRNbhu16, MVE_v16u8, MVE_v8u16, 1,1,0>; 3118480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRNthu16, MVE_v16u8, MVE_v8u16, 1,1,1>; 3119480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRNbhu32, MVE_v8u16, MVE_v4u32, 1,1,0>; 3120480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRNthu32, MVE_v8u16, MVE_v4u32, 1,1,1>; 3121480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRUNs16bh, MVE_v16u8, MVE_v8s16, 1,0,0>; 3122480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRUNs16th, MVE_v16u8, MVE_v8s16, 1,0,1>; 3123480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRUNs32bh, MVE_v8u16, MVE_v4s32, 1,0,0>; 3124480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQSHRUNs32th, MVE_v8u16, MVE_v4s32, 1,0,1>; 3125480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRUNs16bh, MVE_v16u8, MVE_v8s16, 1,1,0>; 3126480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRUNs16th, MVE_v16u8, MVE_v8s16, 1,1,1>; 3127480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRUNs32bh, MVE_v8u16, MVE_v4s32, 1,1,0>; 3128480093f4SDimitry Andricdefm : MVE_VSHRN_patterns<MVE_VQRSHRUNs32th, MVE_v8u16, MVE_v4s32, 1,1,1>; 3129480093f4SDimitry Andric 31300b57cec5SDimitry Andric// end of mve_imm_shift instructions 31310b57cec5SDimitry Andric 31320b57cec5SDimitry Andric// start of mve_shift instructions 31330b57cec5SDimitry Andric 31340b57cec5SDimitry Andricclass MVE_shift_by_vec<string iname, string suffix, bit U, 31350b57cec5SDimitry Andric bits<2> size, bit bit_4, bit bit_8> 31360b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qm, MQPR:$Qn), NoItinerary, 3137349cc55cSDimitry Andric iname, suffix, "$Qd, $Qm, $Qn", vpred_r, "", size, []> { 31380b57cec5SDimitry Andric // Shift instructions which take a vector of shift counts 31390b57cec5SDimitry Andric bits<4> Qd; 31400b57cec5SDimitry Andric bits<4> Qm; 31410b57cec5SDimitry Andric bits<4> Qn; 31420b57cec5SDimitry Andric 31430b57cec5SDimitry Andric let Inst{28} = U; 31440b57cec5SDimitry Andric let Inst{25-24} = 0b11; 31450b57cec5SDimitry Andric let Inst{23} = 0b0; 31460b57cec5SDimitry Andric let Inst{22} = Qd{3}; 31470b57cec5SDimitry Andric let Inst{21-20} = size; 31480b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 31490b57cec5SDimitry Andric let Inst{16} = 0b0; 31500b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 31510b57cec5SDimitry Andric let Inst{12-9} = 0b0010; 31520b57cec5SDimitry Andric let Inst{8} = bit_8; 31530b57cec5SDimitry Andric let Inst{7} = Qn{3}; 31540b57cec5SDimitry Andric let Inst{6} = 0b1; 31550b57cec5SDimitry Andric let Inst{5} = Qm{3}; 31560b57cec5SDimitry Andric let Inst{4} = bit_4; 31570b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 31580b57cec5SDimitry Andric let Inst{0} = 0b0; 31598bcb0991SDimitry Andric let validForTailPredication = 1; 31600b57cec5SDimitry Andric} 31610b57cec5SDimitry Andric 3162480093f4SDimitry Andricmulticlass MVE_shift_by_vec_p<string iname, MVEVectorVTInfo VTI, bit q, bit r> { 3163480093f4SDimitry Andric def "" : MVE_shift_by_vec<iname, VTI.Suffix, VTI.Unsigned, VTI.Size, q, r>; 3164480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 3165480093f4SDimitry Andric 3166480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vshl_vector 3167480093f4SDimitry Andric (VTI.Vec MQPR:$in), (VTI.Vec MQPR:$sh), 3168480093f4SDimitry Andric (i32 q), (i32 r), (i32 VTI.Unsigned))), 3169480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$in), (VTI.Vec MQPR:$sh)))>; 3170480093f4SDimitry Andric 3171480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vshl_vector_predicated 3172480093f4SDimitry Andric (VTI.Vec MQPR:$in), (VTI.Vec MQPR:$sh), 3173480093f4SDimitry Andric (i32 q), (i32 r), (i32 VTI.Unsigned), 3174480093f4SDimitry Andric (VTI.Pred VCCR:$mask), (VTI.Vec MQPR:$inactive))), 3175480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$in), (VTI.Vec MQPR:$sh), 3176349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 3177480093f4SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 3178480093f4SDimitry Andric} 3179480093f4SDimitry Andric 31800b57cec5SDimitry Andricmulticlass mve_shift_by_vec_multi<string iname, bit bit_4, bit bit_8> { 3181480093f4SDimitry Andric defm s8 : MVE_shift_by_vec_p<iname, MVE_v16s8, bit_4, bit_8>; 3182480093f4SDimitry Andric defm s16 : MVE_shift_by_vec_p<iname, MVE_v8s16, bit_4, bit_8>; 3183480093f4SDimitry Andric defm s32 : MVE_shift_by_vec_p<iname, MVE_v4s32, bit_4, bit_8>; 3184480093f4SDimitry Andric defm u8 : MVE_shift_by_vec_p<iname, MVE_v16u8, bit_4, bit_8>; 3185480093f4SDimitry Andric defm u16 : MVE_shift_by_vec_p<iname, MVE_v8u16, bit_4, bit_8>; 3186480093f4SDimitry Andric defm u32 : MVE_shift_by_vec_p<iname, MVE_v4u32, bit_4, bit_8>; 31870b57cec5SDimitry Andric} 31880b57cec5SDimitry Andric 31890b57cec5SDimitry Andricdefm MVE_VSHL_by_vec : mve_shift_by_vec_multi<"vshl", 0b0, 0b0>; 31900b57cec5SDimitry Andricdefm MVE_VQSHL_by_vec : mve_shift_by_vec_multi<"vqshl", 0b1, 0b0>; 31910b57cec5SDimitry Andricdefm MVE_VQRSHL_by_vec : mve_shift_by_vec_multi<"vqrshl", 0b1, 0b1>; 31920b57cec5SDimitry Andricdefm MVE_VRSHL_by_vec : mve_shift_by_vec_multi<"vrshl", 0b0, 0b1>; 31930b57cec5SDimitry Andric 31940b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 319506c3fb27SDimitry Andric defm : MVE_TwoOpPattern<MVE_v16i8, ARMvshlu, int_arm_mve_vshl_vector_predicated, 319606c3fb27SDimitry Andric (? (i32 0), (i32 0), (i32 1)), MVE_VSHL_by_vecu8, null_frag>; 319706c3fb27SDimitry Andric defm : MVE_TwoOpPattern<MVE_v8i16, ARMvshlu, int_arm_mve_vshl_vector_predicated, 319806c3fb27SDimitry Andric (? (i32 0), (i32 0), (i32 1)), MVE_VSHL_by_vecu16, null_frag>; 319906c3fb27SDimitry Andric defm : MVE_TwoOpPattern<MVE_v4i32, ARMvshlu, int_arm_mve_vshl_vector_predicated, 320006c3fb27SDimitry Andric (? (i32 0), (i32 0), (i32 1)), MVE_VSHL_by_vecu32, null_frag>; 320106c3fb27SDimitry Andric defm : MVE_TwoOpPattern<MVE_v16i8, ARMvshls, int_arm_mve_vshl_vector_predicated, 320206c3fb27SDimitry Andric (? (i32 0), (i32 0), (i32 0)), MVE_VSHL_by_vecs8, null_frag>; 320306c3fb27SDimitry Andric defm : MVE_TwoOpPattern<MVE_v8i16, ARMvshls, int_arm_mve_vshl_vector_predicated, 320406c3fb27SDimitry Andric (? (i32 0), (i32 0), (i32 0)), MVE_VSHL_by_vecs16, null_frag>; 320506c3fb27SDimitry Andric defm : MVE_TwoOpPattern<MVE_v4i32, ARMvshls, int_arm_mve_vshl_vector_predicated, 320606c3fb27SDimitry Andric (? (i32 0), (i32 0), (i32 0)), MVE_VSHL_by_vecs32, null_frag>; 32070b57cec5SDimitry Andric} 32080b57cec5SDimitry Andric 32090b57cec5SDimitry Andricclass MVE_shift_with_imm<string iname, string suffix, dag oops, dag iops, 32100b57cec5SDimitry Andric string ops, vpred_ops vpred, string cstr, 3211349cc55cSDimitry Andric bits<2> vecsize, list<dag> pattern=[]> 3212349cc55cSDimitry Andric : MVE_p<oops, iops, NoItinerary, iname, suffix, ops, vpred, cstr, vecsize, pattern> { 32130b57cec5SDimitry Andric bits<4> Qd; 32140b57cec5SDimitry Andric bits<4> Qm; 32150b57cec5SDimitry Andric 32160b57cec5SDimitry Andric let Inst{23} = 0b1; 32170b57cec5SDimitry Andric let Inst{22} = Qd{3}; 32180b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 32190b57cec5SDimitry Andric let Inst{12-11} = 0b00; 32200b57cec5SDimitry Andric let Inst{7-6} = 0b01; 32210b57cec5SDimitry Andric let Inst{5} = Qm{3}; 32220b57cec5SDimitry Andric let Inst{4} = 0b1; 32230b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 32240b57cec5SDimitry Andric let Inst{0} = 0b0; 32258bcb0991SDimitry Andric let validForTailPredication = 1; 3226480093f4SDimitry Andric 3227480093f4SDimitry Andric // For the MVE_shift_imm_patterns multiclass to refer to 3228480093f4SDimitry Andric MVEVectorVTInfo VTI; 3229480093f4SDimitry Andric Operand immediateType; 3230480093f4SDimitry Andric Intrinsic unpred_int; 3231480093f4SDimitry Andric Intrinsic pred_int; 3232480093f4SDimitry Andric dag unsignedFlag = (?); 32330b57cec5SDimitry Andric} 32340b57cec5SDimitry Andric 3235349cc55cSDimitry Andricclass MVE_VSxI_imm<string iname, string suffix, bit bit_8, Operand immType, bits<2> vecsize> 32360b57cec5SDimitry Andric : MVE_shift_with_imm<iname, suffix, (outs MQPR:$Qd), 3237480093f4SDimitry Andric (ins MQPR:$Qd_src, MQPR:$Qm, immType:$imm), 3238349cc55cSDimitry Andric "$Qd, $Qm, $imm", vpred_n, "$Qd = $Qd_src", vecsize> { 32390b57cec5SDimitry Andric bits<6> imm; 32400b57cec5SDimitry Andric let Inst{28} = 0b1; 32410b57cec5SDimitry Andric let Inst{25-24} = 0b11; 32420b57cec5SDimitry Andric let Inst{21-16} = imm; 32430b57cec5SDimitry Andric let Inst{10-9} = 0b10; 32440b57cec5SDimitry Andric let Inst{8} = bit_8; 32458bcb0991SDimitry Andric let validForTailPredication = 1; 3246480093f4SDimitry Andric 3247480093f4SDimitry Andric Operand immediateType = immType; 32480b57cec5SDimitry Andric} 32490b57cec5SDimitry Andric 3250349cc55cSDimitry Andricdef MVE_VSRIimm8 : MVE_VSxI_imm<"vsri", "8", 0b0, shr_imm8, 0b00> { 32510b57cec5SDimitry Andric let Inst{21-19} = 0b001; 32520b57cec5SDimitry Andric} 32530b57cec5SDimitry Andric 3254349cc55cSDimitry Andricdef MVE_VSRIimm16 : MVE_VSxI_imm<"vsri", "16", 0b0, shr_imm16, 0b01> { 32550b57cec5SDimitry Andric let Inst{21-20} = 0b01; 32560b57cec5SDimitry Andric} 32570b57cec5SDimitry Andric 3258349cc55cSDimitry Andricdef MVE_VSRIimm32 : MVE_VSxI_imm<"vsri", "32", 0b0, shr_imm32, 0b10> { 32590b57cec5SDimitry Andric let Inst{21} = 0b1; 32600b57cec5SDimitry Andric} 32610b57cec5SDimitry Andric 3262349cc55cSDimitry Andricdef MVE_VSLIimm8 : MVE_VSxI_imm<"vsli", "8", 0b1, imm0_7, 0b00> { 32630b57cec5SDimitry Andric let Inst{21-19} = 0b001; 32640b57cec5SDimitry Andric} 32650b57cec5SDimitry Andric 3266349cc55cSDimitry Andricdef MVE_VSLIimm16 : MVE_VSxI_imm<"vsli", "16", 0b1, imm0_15, 0b01> { 32670b57cec5SDimitry Andric let Inst{21-20} = 0b01; 32680b57cec5SDimitry Andric} 32690b57cec5SDimitry Andric 3270349cc55cSDimitry Andricdef MVE_VSLIimm32 : MVE_VSxI_imm<"vsli", "32", 0b1,imm0_31, 0b10> { 32710b57cec5SDimitry Andric let Inst{21} = 0b1; 32720b57cec5SDimitry Andric} 32730b57cec5SDimitry Andric 3274480093f4SDimitry Andricmulticlass MVE_VSxI_patterns<MVE_VSxI_imm inst, string name, 3275480093f4SDimitry Andric MVEVectorVTInfo VTI> { 3276480093f4SDimitry Andric defvar inparams = (? (VTI.Vec MQPR:$QdSrc), (VTI.Vec MQPR:$Qm), 3277480093f4SDimitry Andric (inst.immediateType:$imm)); 3278480093f4SDimitry Andric defvar outparams = (inst (VTI.Vec MQPR:$QdSrc), (VTI.Vec MQPR:$Qm), 3279480093f4SDimitry Andric (inst.immediateType:$imm)); 3280480093f4SDimitry Andric defvar unpred_int = !cast<Intrinsic>("int_arm_mve_" # name); 3281480093f4SDimitry Andric defvar pred_int = !cast<Intrinsic>("int_arm_mve_" # name # "_predicated"); 3282480093f4SDimitry Andric 3283e8d8bef9SDimitry Andric def : Pat<(VTI.Vec !setdagop(inparams, unpred_int)), 3284480093f4SDimitry Andric (VTI.Vec outparams)>; 3285480093f4SDimitry Andric def : Pat<(VTI.Vec !con(inparams, (pred_int (VTI.Pred VCCR:$pred)))), 3286349cc55cSDimitry Andric (VTI.Vec !con(outparams, (? ARMVCCThen, VCCR:$pred, zero_reg)))>; 3287480093f4SDimitry Andric} 3288480093f4SDimitry Andric 3289480093f4SDimitry Andricdefm : MVE_VSxI_patterns<MVE_VSLIimm8, "vsli", MVE_v16i8>; 3290480093f4SDimitry Andricdefm : MVE_VSxI_patterns<MVE_VSLIimm16, "vsli", MVE_v8i16>; 3291480093f4SDimitry Andricdefm : MVE_VSxI_patterns<MVE_VSLIimm32, "vsli", MVE_v4i32>; 3292480093f4SDimitry Andricdefm : MVE_VSxI_patterns<MVE_VSRIimm8, "vsri", MVE_v16i8>; 3293480093f4SDimitry Andricdefm : MVE_VSxI_patterns<MVE_VSRIimm16, "vsri", MVE_v8i16>; 3294480093f4SDimitry Andricdefm : MVE_VSxI_patterns<MVE_VSRIimm32, "vsri", MVE_v4i32>; 3295480093f4SDimitry Andric 3296480093f4SDimitry Andricclass MVE_VQSHL_imm<MVEVectorVTInfo VTI_, Operand immType> 3297480093f4SDimitry Andric : MVE_shift_with_imm<"vqshl", VTI_.Suffix, (outs MQPR:$Qd), 3298480093f4SDimitry Andric (ins MQPR:$Qm, immType:$imm), "$Qd, $Qm, $imm", 3299349cc55cSDimitry Andric vpred_r, "", VTI_.Size> { 33000b57cec5SDimitry Andric bits<6> imm; 33010b57cec5SDimitry Andric 3302480093f4SDimitry Andric let Inst{28} = VTI_.Unsigned; 33030b57cec5SDimitry Andric let Inst{25-24} = 0b11; 33040b57cec5SDimitry Andric let Inst{21-16} = imm; 33050b57cec5SDimitry Andric let Inst{10-8} = 0b111; 3306480093f4SDimitry Andric 3307480093f4SDimitry Andric let VTI = VTI_; 3308480093f4SDimitry Andric let immediateType = immType; 3309480093f4SDimitry Andric let unsignedFlag = (? (i32 VTI.Unsigned)); 33100b57cec5SDimitry Andric} 33110b57cec5SDimitry Andric 3312480093f4SDimitry Andriclet unpred_int = int_arm_mve_vqshl_imm, 3313480093f4SDimitry Andric pred_int = int_arm_mve_vqshl_imm_predicated in { 3314480093f4SDimitry Andric def MVE_VQSHLimms8 : MVE_VQSHL_imm<MVE_v16s8, imm0_7> { 3315480093f4SDimitry Andric let Inst{21-19} = 0b001; 3316480093f4SDimitry Andric } 3317480093f4SDimitry Andric def MVE_VQSHLimmu8 : MVE_VQSHL_imm<MVE_v16u8, imm0_7> { 33180b57cec5SDimitry Andric let Inst{21-19} = 0b001; 33190b57cec5SDimitry Andric } 33200b57cec5SDimitry Andric 3321480093f4SDimitry Andric def MVE_VQSHLimms16 : MVE_VQSHL_imm<MVE_v8s16, imm0_15> { 3322480093f4SDimitry Andric let Inst{21-20} = 0b01; 33230b57cec5SDimitry Andric } 3324480093f4SDimitry Andric def MVE_VQSHLimmu16 : MVE_VQSHL_imm<MVE_v8u16, imm0_15> { 33250b57cec5SDimitry Andric let Inst{21-20} = 0b01; 33260b57cec5SDimitry Andric } 33270b57cec5SDimitry Andric 3328480093f4SDimitry Andric def MVE_VQSHLimms32 : MVE_VQSHL_imm<MVE_v4s32, imm0_31> { 33290b57cec5SDimitry Andric let Inst{21} = 0b1; 33300b57cec5SDimitry Andric } 3331480093f4SDimitry Andric def MVE_VQSHLimmu32 : MVE_VQSHL_imm<MVE_v4u32, imm0_31> { 33320b57cec5SDimitry Andric let Inst{21} = 0b1; 33330b57cec5SDimitry Andric } 3334480093f4SDimitry Andric} 33350b57cec5SDimitry Andric 3336480093f4SDimitry Andricclass MVE_VQSHLU_imm<MVEVectorVTInfo VTI_, Operand immType> 3337480093f4SDimitry Andric : MVE_shift_with_imm<"vqshlu", VTI_.Suffix, (outs MQPR:$Qd), 3338480093f4SDimitry Andric (ins MQPR:$Qm, immType:$imm), "$Qd, $Qm, $imm", 3339349cc55cSDimitry Andric vpred_r, "", VTI_.Size> { 33400b57cec5SDimitry Andric bits<6> imm; 33410b57cec5SDimitry Andric 33420b57cec5SDimitry Andric let Inst{28} = 0b1; 33430b57cec5SDimitry Andric let Inst{25-24} = 0b11; 33440b57cec5SDimitry Andric let Inst{21-16} = imm; 33450b57cec5SDimitry Andric let Inst{10-8} = 0b110; 3346480093f4SDimitry Andric 3347480093f4SDimitry Andric let VTI = VTI_; 3348480093f4SDimitry Andric let immediateType = immType; 33490b57cec5SDimitry Andric} 33500b57cec5SDimitry Andric 3351480093f4SDimitry Andriclet unpred_int = int_arm_mve_vqshlu_imm, 3352480093f4SDimitry Andric pred_int = int_arm_mve_vqshlu_imm_predicated in { 3353480093f4SDimitry Andric def MVE_VQSHLU_imms8 : MVE_VQSHLU_imm<MVE_v16s8, imm0_7> { 33540b57cec5SDimitry Andric let Inst{21-19} = 0b001; 33550b57cec5SDimitry Andric } 33560b57cec5SDimitry Andric 3357480093f4SDimitry Andric def MVE_VQSHLU_imms16 : MVE_VQSHLU_imm<MVE_v8s16, imm0_15> { 33580b57cec5SDimitry Andric let Inst{21-20} = 0b01; 33590b57cec5SDimitry Andric } 33600b57cec5SDimitry Andric 3361480093f4SDimitry Andric def MVE_VQSHLU_imms32 : MVE_VQSHLU_imm<MVE_v4s32, imm0_31> { 33620b57cec5SDimitry Andric let Inst{21} = 0b1; 33630b57cec5SDimitry Andric } 3364480093f4SDimitry Andric} 33650b57cec5SDimitry Andric 3366480093f4SDimitry Andricclass MVE_VRSHR_imm<MVEVectorVTInfo VTI_, Operand immType> 3367480093f4SDimitry Andric : MVE_shift_with_imm<"vrshr", VTI_.Suffix, (outs MQPR:$Qd), 3368480093f4SDimitry Andric (ins MQPR:$Qm, immType:$imm), "$Qd, $Qm, $imm", 3369349cc55cSDimitry Andric vpred_r, "", VTI_.Size> { 33700b57cec5SDimitry Andric bits<6> imm; 33710b57cec5SDimitry Andric 3372480093f4SDimitry Andric let Inst{28} = VTI_.Unsigned; 33730b57cec5SDimitry Andric let Inst{25-24} = 0b11; 33740b57cec5SDimitry Andric let Inst{21-16} = imm; 33750b57cec5SDimitry Andric let Inst{10-8} = 0b010; 3376480093f4SDimitry Andric 3377480093f4SDimitry Andric let VTI = VTI_; 3378480093f4SDimitry Andric let immediateType = immType; 3379480093f4SDimitry Andric let unsignedFlag = (? (i32 VTI.Unsigned)); 33800b57cec5SDimitry Andric} 33810b57cec5SDimitry Andric 3382480093f4SDimitry Andriclet unpred_int = int_arm_mve_vrshr_imm, 3383480093f4SDimitry Andric pred_int = int_arm_mve_vrshr_imm_predicated in { 3384480093f4SDimitry Andric def MVE_VRSHR_imms8 : MVE_VRSHR_imm<MVE_v16s8, shr_imm8> { 33850b57cec5SDimitry Andric let Inst{21-19} = 0b001; 33860b57cec5SDimitry Andric } 33870b57cec5SDimitry Andric 3388480093f4SDimitry Andric def MVE_VRSHR_immu8 : MVE_VRSHR_imm<MVE_v16u8, shr_imm8> { 33890b57cec5SDimitry Andric let Inst{21-19} = 0b001; 33900b57cec5SDimitry Andric } 33910b57cec5SDimitry Andric 3392480093f4SDimitry Andric def MVE_VRSHR_imms16 : MVE_VRSHR_imm<MVE_v8s16, shr_imm16> { 33930b57cec5SDimitry Andric let Inst{21-20} = 0b01; 33940b57cec5SDimitry Andric } 33950b57cec5SDimitry Andric 3396480093f4SDimitry Andric def MVE_VRSHR_immu16 : MVE_VRSHR_imm<MVE_v8u16, shr_imm16> { 33970b57cec5SDimitry Andric let Inst{21-20} = 0b01; 33980b57cec5SDimitry Andric } 33990b57cec5SDimitry Andric 3400480093f4SDimitry Andric def MVE_VRSHR_imms32 : MVE_VRSHR_imm<MVE_v4s32, shr_imm32> { 34010b57cec5SDimitry Andric let Inst{21} = 0b1; 34020b57cec5SDimitry Andric } 34030b57cec5SDimitry Andric 3404480093f4SDimitry Andric def MVE_VRSHR_immu32 : MVE_VRSHR_imm<MVE_v4u32, shr_imm32> { 34050b57cec5SDimitry Andric let Inst{21} = 0b1; 34060b57cec5SDimitry Andric } 3407480093f4SDimitry Andric} 3408480093f4SDimitry Andric 3409480093f4SDimitry Andricmulticlass MVE_shift_imm_patterns<MVE_shift_with_imm inst> { 3410480093f4SDimitry Andric def : Pat<(inst.VTI.Vec !con((inst.unpred_int (inst.VTI.Vec MQPR:$src), 3411480093f4SDimitry Andric inst.immediateType:$imm), 3412480093f4SDimitry Andric inst.unsignedFlag)), 3413480093f4SDimitry Andric (inst.VTI.Vec (inst (inst.VTI.Vec MQPR:$src), 3414480093f4SDimitry Andric inst.immediateType:$imm))>; 3415480093f4SDimitry Andric 3416480093f4SDimitry Andric def : Pat<(inst.VTI.Vec !con((inst.pred_int (inst.VTI.Vec MQPR:$src), 3417480093f4SDimitry Andric inst.immediateType:$imm), 3418480093f4SDimitry Andric inst.unsignedFlag, 3419480093f4SDimitry Andric (? (inst.VTI.Pred VCCR:$mask), 3420480093f4SDimitry Andric (inst.VTI.Vec MQPR:$inactive)))), 3421480093f4SDimitry Andric (inst.VTI.Vec (inst (inst.VTI.Vec MQPR:$src), 3422480093f4SDimitry Andric inst.immediateType:$imm, 3423349cc55cSDimitry Andric ARMVCCThen, (inst.VTI.Pred VCCR:$mask), zero_reg, 3424480093f4SDimitry Andric (inst.VTI.Vec MQPR:$inactive)))>; 3425480093f4SDimitry Andric} 3426480093f4SDimitry Andric 3427480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VQSHLimms8>; 3428480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VQSHLimmu8>; 3429480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VQSHLimms16>; 3430480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VQSHLimmu16>; 3431480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VQSHLimms32>; 3432480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VQSHLimmu32>; 3433480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VQSHLU_imms8>; 3434480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VQSHLU_imms16>; 3435480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VQSHLU_imms32>; 3436480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VRSHR_imms8>; 3437480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VRSHR_immu8>; 3438480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VRSHR_imms16>; 3439480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VRSHR_immu16>; 3440480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VRSHR_imms32>; 3441480093f4SDimitry Andricdefm : MVE_shift_imm_patterns<MVE_VRSHR_immu32>; 34420b57cec5SDimitry Andric 3443349cc55cSDimitry Andricclass MVE_VSHR_imm<string suffix, dag imm, bits<2> vecsize> 34440b57cec5SDimitry Andric : MVE_shift_with_imm<"vshr", suffix, (outs MQPR:$Qd), 34450b57cec5SDimitry Andric !con((ins MQPR:$Qm), imm), "$Qd, $Qm, $imm", 3446349cc55cSDimitry Andric vpred_r, "", vecsize> { 34470b57cec5SDimitry Andric bits<6> imm; 34480b57cec5SDimitry Andric 34490b57cec5SDimitry Andric let Inst{25-24} = 0b11; 34500b57cec5SDimitry Andric let Inst{21-16} = imm; 34510b57cec5SDimitry Andric let Inst{10-8} = 0b000; 34520b57cec5SDimitry Andric} 34530b57cec5SDimitry Andric 3454349cc55cSDimitry Andricdef MVE_VSHR_imms8 : MVE_VSHR_imm<"s8", (ins shr_imm8:$imm), 0b00> { 34550b57cec5SDimitry Andric let Inst{28} = 0b0; 34560b57cec5SDimitry Andric let Inst{21-19} = 0b001; 34570b57cec5SDimitry Andric} 34580b57cec5SDimitry Andric 3459349cc55cSDimitry Andricdef MVE_VSHR_immu8 : MVE_VSHR_imm<"u8", (ins shr_imm8:$imm), 0b00> { 34600b57cec5SDimitry Andric let Inst{28} = 0b1; 34610b57cec5SDimitry Andric let Inst{21-19} = 0b001; 34620b57cec5SDimitry Andric} 34630b57cec5SDimitry Andric 3464349cc55cSDimitry Andricdef MVE_VSHR_imms16 : MVE_VSHR_imm<"s16", (ins shr_imm16:$imm), 0b01> { 34650b57cec5SDimitry Andric let Inst{28} = 0b0; 34660b57cec5SDimitry Andric let Inst{21-20} = 0b01; 34670b57cec5SDimitry Andric} 34680b57cec5SDimitry Andric 3469349cc55cSDimitry Andricdef MVE_VSHR_immu16 : MVE_VSHR_imm<"u16", (ins shr_imm16:$imm), 0b01> { 34700b57cec5SDimitry Andric let Inst{28} = 0b1; 34710b57cec5SDimitry Andric let Inst{21-20} = 0b01; 34720b57cec5SDimitry Andric} 34730b57cec5SDimitry Andric 3474349cc55cSDimitry Andricdef MVE_VSHR_imms32 : MVE_VSHR_imm<"s32", (ins shr_imm32:$imm), 0b10> { 34750b57cec5SDimitry Andric let Inst{28} = 0b0; 34760b57cec5SDimitry Andric let Inst{21} = 0b1; 34770b57cec5SDimitry Andric} 34780b57cec5SDimitry Andric 3479349cc55cSDimitry Andricdef MVE_VSHR_immu32 : MVE_VSHR_imm<"u32", (ins shr_imm32:$imm), 0b10> { 34800b57cec5SDimitry Andric let Inst{28} = 0b1; 34810b57cec5SDimitry Andric let Inst{21} = 0b1; 34820b57cec5SDimitry Andric} 34830b57cec5SDimitry Andric 3484349cc55cSDimitry Andricclass MVE_VSHL_imm<string suffix, dag imm, bits<2> vecsize> 34850b57cec5SDimitry Andric : MVE_shift_with_imm<"vshl", suffix, (outs MQPR:$Qd), 34860b57cec5SDimitry Andric !con((ins MQPR:$Qm), imm), "$Qd, $Qm, $imm", 3487349cc55cSDimitry Andric vpred_r, "", vecsize> { 34880b57cec5SDimitry Andric bits<6> imm; 34890b57cec5SDimitry Andric 34900b57cec5SDimitry Andric let Inst{28} = 0b0; 34910b57cec5SDimitry Andric let Inst{25-24} = 0b11; 34920b57cec5SDimitry Andric let Inst{21-16} = imm; 34930b57cec5SDimitry Andric let Inst{10-8} = 0b101; 34940b57cec5SDimitry Andric} 34950b57cec5SDimitry Andric 3496349cc55cSDimitry Andricdef MVE_VSHL_immi8 : MVE_VSHL_imm<"i8", (ins imm0_7:$imm), 0b00> { 34970b57cec5SDimitry Andric let Inst{21-19} = 0b001; 34980b57cec5SDimitry Andric} 34990b57cec5SDimitry Andric 3500349cc55cSDimitry Andricdef MVE_VSHL_immi16 : MVE_VSHL_imm<"i16", (ins imm0_15:$imm), 0b01> { 35010b57cec5SDimitry Andric let Inst{21-20} = 0b01; 35020b57cec5SDimitry Andric} 35030b57cec5SDimitry Andric 3504349cc55cSDimitry Andricdef MVE_VSHL_immi32 : MVE_VSHL_imm<"i32", (ins imm0_31:$imm), 0b10> { 35050b57cec5SDimitry Andric let Inst{21} = 0b1; 35060b57cec5SDimitry Andric} 35070b57cec5SDimitry Andric 3508480093f4SDimitry Andricmulticlass MVE_immediate_shift_patterns_inner< 3509480093f4SDimitry Andric MVEVectorVTInfo VTI, Operand imm_operand_type, SDNode unpred_op, 3510480093f4SDimitry Andric Intrinsic pred_int, Instruction inst, list<int> unsignedFlag = []> { 3511480093f4SDimitry Andric 3512480093f4SDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$src), imm_operand_type:$imm)), 3513480093f4SDimitry Andric (VTI.Vec (inst (VTI.Vec MQPR:$src), imm_operand_type:$imm))>; 3514480093f4SDimitry Andric 3515480093f4SDimitry Andric def : Pat<(VTI.Vec !con((pred_int (VTI.Vec MQPR:$src), imm_operand_type:$imm), 3516480093f4SDimitry Andric !dag(pred_int, unsignedFlag, ?), 3517480093f4SDimitry Andric (pred_int (VTI.Pred VCCR:$mask), 3518480093f4SDimitry Andric (VTI.Vec MQPR:$inactive)))), 3519480093f4SDimitry Andric (VTI.Vec (inst (VTI.Vec MQPR:$src), imm_operand_type:$imm, 3520349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 3521480093f4SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 3522480093f4SDimitry Andric} 3523480093f4SDimitry Andric 3524480093f4SDimitry Andricmulticlass MVE_immediate_shift_patterns<MVEVectorVTInfo VTI, 3525480093f4SDimitry Andric Operand imm_operand_type> { 3526480093f4SDimitry Andric defm : MVE_immediate_shift_patterns_inner<VTI, imm_operand_type, 3527480093f4SDimitry Andric ARMvshlImm, int_arm_mve_shl_imm_predicated, 3528480093f4SDimitry Andric !cast<Instruction>("MVE_VSHL_immi" # VTI.BitsSuffix)>; 3529480093f4SDimitry Andric defm : MVE_immediate_shift_patterns_inner<VTI, imm_operand_type, 3530480093f4SDimitry Andric ARMvshruImm, int_arm_mve_shr_imm_predicated, 3531480093f4SDimitry Andric !cast<Instruction>("MVE_VSHR_immu" # VTI.BitsSuffix), [1]>; 3532480093f4SDimitry Andric defm : MVE_immediate_shift_patterns_inner<VTI, imm_operand_type, 3533480093f4SDimitry Andric ARMvshrsImm, int_arm_mve_shr_imm_predicated, 3534480093f4SDimitry Andric !cast<Instruction>("MVE_VSHR_imms" # VTI.BitsSuffix), [0]>; 3535480093f4SDimitry Andric} 3536480093f4SDimitry Andric 35370b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 3538480093f4SDimitry Andric defm : MVE_immediate_shift_patterns<MVE_v16i8, imm0_7>; 3539480093f4SDimitry Andric defm : MVE_immediate_shift_patterns<MVE_v8i16, imm0_15>; 3540480093f4SDimitry Andric defm : MVE_immediate_shift_patterns<MVE_v4i32, imm0_31>; 35410b57cec5SDimitry Andric} 35420b57cec5SDimitry Andric 35430b57cec5SDimitry Andric// end of mve_shift instructions 35440b57cec5SDimitry Andric 35450b57cec5SDimitry Andric// start of MVE Floating Point instructions 35460b57cec5SDimitry Andric 35470b57cec5SDimitry Andricclass MVE_float<string iname, string suffix, dag oops, dag iops, string ops, 3548349cc55cSDimitry Andric vpred_ops vpred, string cstr, bits<2> vecsize, list<dag> pattern=[]> 3549349cc55cSDimitry Andric : MVE_f<oops, iops, NoItinerary, iname, suffix, ops, vpred, cstr, vecsize, pattern> { 35500b57cec5SDimitry Andric bits<4> Qm; 35510b57cec5SDimitry Andric 35520b57cec5SDimitry Andric let Inst{12} = 0b0; 35530b57cec5SDimitry Andric let Inst{6} = 0b1; 35540b57cec5SDimitry Andric let Inst{5} = Qm{3}; 35550b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 35560b57cec5SDimitry Andric let Inst{0} = 0b0; 35570b57cec5SDimitry Andric} 35580b57cec5SDimitry Andric 35590b57cec5SDimitry Andricclass MVE_VRINT<string rmode, bits<3> op, string suffix, bits<2> size, 35600b57cec5SDimitry Andric list<dag> pattern=[]> 35610b57cec5SDimitry Andric : MVE_float<!strconcat("vrint", rmode), suffix, (outs MQPR:$Qd), 3562349cc55cSDimitry Andric (ins MQPR:$Qm), "$Qd, $Qm", vpred_r, "", size, pattern> { 35630b57cec5SDimitry Andric bits<4> Qd; 35640b57cec5SDimitry Andric 35650b57cec5SDimitry Andric let Inst{28} = 0b1; 35660b57cec5SDimitry Andric let Inst{25-23} = 0b111; 35670b57cec5SDimitry Andric let Inst{22} = Qd{3}; 35680b57cec5SDimitry Andric let Inst{21-20} = 0b11; 35690b57cec5SDimitry Andric let Inst{19-18} = size; 35700b57cec5SDimitry Andric let Inst{17-16} = 0b10; 35710b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 35720b57cec5SDimitry Andric let Inst{11-10} = 0b01; 35730b57cec5SDimitry Andric let Inst{9-7} = op{2-0}; 35740b57cec5SDimitry Andric let Inst{4} = 0b0; 35758bcb0991SDimitry Andric let validForTailPredication = 1; 35760b57cec5SDimitry Andric 35770b57cec5SDimitry Andric} 35780b57cec5SDimitry Andric 35795ffd83dbSDimitry Andricmulticlass MVE_VRINT_m<MVEVectorVTInfo VTI, string suffix, bits<3> opcode, 3580fe6060f1SDimitry Andric SDPatternOperator unpred_op> { 35815ffd83dbSDimitry Andric def "": MVE_VRINT<suffix, opcode, VTI.Suffix, VTI.Size>; 35825ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 35835ffd83dbSDimitry Andric defvar pred_int = !cast<Intrinsic>("int_arm_mve_vrint"#suffix#"_predicated"); 35840b57cec5SDimitry Andric 35850b57cec5SDimitry Andric let Predicates = [HasMVEFloat] in { 35865ffd83dbSDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$val))), 35875ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$val)))>; 35885ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int (VTI.Vec MQPR:$val), (VTI.Pred VCCR:$pred), 35895ffd83dbSDimitry Andric (VTI.Vec MQPR:$inactive))), 35905ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$val), ARMVCCThen, 3591349cc55cSDimitry Andric (VTI.Pred VCCR:$pred), zero_reg, (VTI.Vec MQPR:$inactive)))>; 35920b57cec5SDimitry Andric } 35935ffd83dbSDimitry Andric} 35945ffd83dbSDimitry Andric 35955ffd83dbSDimitry Andricmulticlass MVE_VRINT_ops<MVEVectorVTInfo VTI> { 35965ffd83dbSDimitry Andric defm N : MVE_VRINT_m<VTI, "n", 0b000, int_arm_mve_vrintn>; 35975ffd83dbSDimitry Andric defm X : MVE_VRINT_m<VTI, "x", 0b001, frint>; 35985ffd83dbSDimitry Andric defm A : MVE_VRINT_m<VTI, "a", 0b010, fround>; 35995ffd83dbSDimitry Andric defm Z : MVE_VRINT_m<VTI, "z", 0b011, ftrunc>; 36005ffd83dbSDimitry Andric defm M : MVE_VRINT_m<VTI, "m", 0b101, ffloor>; 36015ffd83dbSDimitry Andric defm P : MVE_VRINT_m<VTI, "p", 0b111, fceil>; 36025ffd83dbSDimitry Andric} 36035ffd83dbSDimitry Andric 36045ffd83dbSDimitry Andricdefm MVE_VRINTf16 : MVE_VRINT_ops<MVE_v8f16>; 36055ffd83dbSDimitry Andricdefm MVE_VRINTf32 : MVE_VRINT_ops<MVE_v4f32>; 36060b57cec5SDimitry Andric 36070b57cec5SDimitry Andricclass MVEFloatArithNeon<string iname, string suffix, bit size, 36080b57cec5SDimitry Andric dag oops, dag iops, string ops, 3609349cc55cSDimitry Andric vpred_ops vpred, string cstr, bits<2> vecsize, list<dag> pattern=[]> 3610349cc55cSDimitry Andric : MVE_float<iname, suffix, oops, iops, ops, vpred, cstr, vecsize, pattern> { 36110b57cec5SDimitry Andric let Inst{20} = size; 36120b57cec5SDimitry Andric let Inst{16} = 0b0; 36130b57cec5SDimitry Andric} 36140b57cec5SDimitry Andric 3615349cc55cSDimitry Andricclass MVE_VMUL_fp<string iname, string suffix, bits<2> size, list<dag> pattern=[]> 3616349cc55cSDimitry Andric : MVEFloatArithNeon<iname, suffix, size{0}, (outs MQPR:$Qd), 36170b57cec5SDimitry Andric (ins MQPR:$Qn, MQPR:$Qm), "$Qd, $Qn, $Qm", vpred_r, "", 3618349cc55cSDimitry Andric size, pattern> { 36190b57cec5SDimitry Andric bits<4> Qd; 36200b57cec5SDimitry Andric bits<4> Qn; 36210b57cec5SDimitry Andric 36220b57cec5SDimitry Andric let Inst{28} = 0b1; 36230b57cec5SDimitry Andric let Inst{25-23} = 0b110; 36240b57cec5SDimitry Andric let Inst{22} = Qd{3}; 36250b57cec5SDimitry Andric let Inst{21} = 0b0; 36260b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 36270b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 36280b57cec5SDimitry Andric let Inst{12-8} = 0b01101; 36290b57cec5SDimitry Andric let Inst{7} = Qn{3}; 36300b57cec5SDimitry Andric let Inst{4} = 0b1; 36318bcb0991SDimitry Andric let validForTailPredication = 1; 36320b57cec5SDimitry Andric} 36330b57cec5SDimitry Andric 36344824e7fdSDimitry Andricmulticlass MVE_VMULT_fp_m<string iname, MVEVectorVTInfo VTI, SDNode Op, 36354824e7fdSDimitry Andric Intrinsic PredInt, SDPatternOperator IdentityVec> { 3636349cc55cSDimitry Andric def "" : MVE_VMUL_fp<iname, VTI.Suffix, VTI.Size>; 3637480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 36380b57cec5SDimitry Andric 36390b57cec5SDimitry Andric let Predicates = [HasMVEFloat] in { 36404824e7fdSDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? ), !cast<Instruction>(NAME), IdentityVec>; 3641480093f4SDimitry Andric } 36420b57cec5SDimitry Andric} 36430b57cec5SDimitry Andric 36444824e7fdSDimitry Andricmulticlass MVE_VMUL_fp_m<MVEVectorVTInfo VTI, SDPatternOperator IdentityVec> 36454824e7fdSDimitry Andric : MVE_VMULT_fp_m<"vmul", VTI, fmul, int_arm_mve_mul_predicated, IdentityVec>; 3646480093f4SDimitry Andric 36474824e7fdSDimitry Andricdef ARMimmOneF: PatLeaf<(bitconvert (v4f32 (ARMvmovFPImm (i32 112))))>; // 1.0 float 36484824e7fdSDimitry Andricdef ARMimmOneH: PatLeaf<(bitconvert (v8i16 (ARMvmovImm (i32 2620))))>; // 1.0 half 36494824e7fdSDimitry Andric 36504824e7fdSDimitry Andricdefm MVE_VMULf32 : MVE_VMUL_fp_m<MVE_v4f32, ARMimmOneF>; 36514824e7fdSDimitry Andricdefm MVE_VMULf16 : MVE_VMUL_fp_m<MVE_v8f16, ARMimmOneH>; 3652480093f4SDimitry Andric 3653349cc55cSDimitry Andricclass MVE_VCMLA<string suffix, bits<2> size> 3654349cc55cSDimitry Andric : MVEFloatArithNeon<"vcmla", suffix, size{1}, (outs MQPR:$Qd), 36550b57cec5SDimitry Andric (ins MQPR:$Qd_src, MQPR:$Qn, MQPR:$Qm, complexrotateop:$rot), 3656349cc55cSDimitry Andric "$Qd, $Qn, $Qm, $rot", vpred_n, "$Qd = $Qd_src", size, []> { 36570b57cec5SDimitry Andric bits<4> Qd; 36580b57cec5SDimitry Andric bits<4> Qn; 36590b57cec5SDimitry Andric bits<2> rot; 36600b57cec5SDimitry Andric 36610b57cec5SDimitry Andric let Inst{28} = 0b1; 36620b57cec5SDimitry Andric let Inst{25} = 0b0; 36630b57cec5SDimitry Andric let Inst{24-23} = rot; 36640b57cec5SDimitry Andric let Inst{22} = Qd{3}; 36650b57cec5SDimitry Andric let Inst{21} = 0b1; 36660b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 36670b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 36680b57cec5SDimitry Andric let Inst{12-8} = 0b01000; 36690b57cec5SDimitry Andric let Inst{7} = Qn{3}; 36700b57cec5SDimitry Andric let Inst{4} = 0b0; 36710b57cec5SDimitry Andric} 36720b57cec5SDimitry Andric 3673349cc55cSDimitry Andricmulticlass MVE_VCMLA_m<MVEVectorVTInfo VTI> { 3674349cc55cSDimitry Andric def "" : MVE_VCMLA<VTI.Suffix, VTI.Size>; 3675480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 3676480093f4SDimitry Andric 3677480093f4SDimitry Andric let Predicates = [HasMVEFloat] in { 3678480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vcmlaq 3679480093f4SDimitry Andric imm:$rot, (VTI.Vec MQPR:$Qd_src), 3680480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm))), 3681480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd_src), 3682480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 3683480093f4SDimitry Andric imm:$rot))>; 3684480093f4SDimitry Andric 368506c3fb27SDimitry Andric def: Pat<(VTI.Vec (fadd_contract MQPR:$Qd_src, 368606c3fb27SDimitry Andric (int_arm_mve_vcmulq imm:$rot, 368706c3fb27SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm)))), 368806c3fb27SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd_src), 368906c3fb27SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 369006c3fb27SDimitry Andric imm:$rot))>; 369106c3fb27SDimitry Andric 3692480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vcmlaq_predicated 3693480093f4SDimitry Andric imm:$rot, (VTI.Vec MQPR:$Qd_src), 3694480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 3695480093f4SDimitry Andric (VTI.Pred VCCR:$mask))), 3696480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd_src), (VTI.Vec MQPR:$Qn), 3697480093f4SDimitry Andric (VTI.Vec MQPR:$Qm), imm:$rot, 3698349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg))>; 3699480093f4SDimitry Andric } 3700480093f4SDimitry Andric} 3701480093f4SDimitry Andric 3702349cc55cSDimitry Andricdefm MVE_VCMLAf16 : MVE_VCMLA_m<MVE_v8f16>; 3703349cc55cSDimitry Andricdefm MVE_VCMLAf32 : MVE_VCMLA_m<MVE_v4f32>; 37040b57cec5SDimitry Andric 3705349cc55cSDimitry Andricclass MVE_VADDSUBFMA_fp<string iname, string suffix, bits<2> size, bit bit_4, 37060b57cec5SDimitry Andric bit bit_8, bit bit_21, dag iops=(ins), 37070b57cec5SDimitry Andric vpred_ops vpred=vpred_r, string cstr="", 37080b57cec5SDimitry Andric list<dag> pattern=[]> 3709349cc55cSDimitry Andric : MVEFloatArithNeon<iname, suffix, size{0}, (outs MQPR:$Qd), 37100b57cec5SDimitry Andric !con(iops, (ins MQPR:$Qn, MQPR:$Qm)), "$Qd, $Qn, $Qm", 3711349cc55cSDimitry Andric vpred, cstr, size, pattern> { 37120b57cec5SDimitry Andric bits<4> Qd; 37130b57cec5SDimitry Andric bits<4> Qn; 37140b57cec5SDimitry Andric 37150b57cec5SDimitry Andric let Inst{28} = 0b0; 37160b57cec5SDimitry Andric let Inst{25-23} = 0b110; 37170b57cec5SDimitry Andric let Inst{22} = Qd{3}; 37180b57cec5SDimitry Andric let Inst{21} = bit_21; 37190b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 37200b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 37210b57cec5SDimitry Andric let Inst{11-9} = 0b110; 37220b57cec5SDimitry Andric let Inst{8} = bit_8; 37230b57cec5SDimitry Andric let Inst{7} = Qn{3}; 37240b57cec5SDimitry Andric let Inst{4} = bit_4; 37255ffd83dbSDimitry Andric let validForTailPredication = 1; 37260b57cec5SDimitry Andric} 37270b57cec5SDimitry Andric 37285ffd83dbSDimitry Andricmulticlass MVE_VFMA_fp_multi<string iname, bit fms, MVEVectorVTInfo VTI> { 3729349cc55cSDimitry Andric def "" : MVE_VADDSUBFMA_fp<iname, VTI.Suffix, VTI.Size, 0b1, 0b0, fms, 37300b57cec5SDimitry Andric (ins MQPR:$Qd_src), vpred_n, "$Qd = $Qd_src">; 37315ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 37325ffd83dbSDimitry Andric defvar pred_int = int_arm_mve_fma_predicated; 37335ffd83dbSDimitry Andric defvar m1 = (VTI.Vec MQPR:$m1); 37345ffd83dbSDimitry Andric defvar m2 = (VTI.Vec MQPR:$m2); 37355ffd83dbSDimitry Andric defvar add = (VTI.Vec MQPR:$add); 37365ffd83dbSDimitry Andric defvar pred = (VTI.Pred VCCR:$pred); 37370b57cec5SDimitry Andric 37388bcb0991SDimitry Andric let Predicates = [HasMVEFloat] in { 37395ffd83dbSDimitry Andric if fms then { 3740e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (fma (fneg m1), m2, add)), 3741e8d8bef9SDimitry Andric (Inst $add, $m1, $m2)>; 3742e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (vselect (VTI.Pred VCCR:$pred), 3743e8d8bef9SDimitry Andric (VTI.Vec (fma (fneg m1), m2, add)), 3744e8d8bef9SDimitry Andric add)), 3745349cc55cSDimitry Andric (Inst $add, $m1, $m2, ARMVCCThen, $pred, zero_reg)>; 37465ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int (fneg m1), m2, add, pred)), 3747349cc55cSDimitry Andric (Inst $add, $m1, $m2, ARMVCCThen, $pred, zero_reg)>; 37485ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int m1, (fneg m2), add, pred)), 3749349cc55cSDimitry Andric (Inst $add, $m1, $m2, ARMVCCThen, $pred, zero_reg)>; 37505ffd83dbSDimitry Andric } else { 3751e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (fma m1, m2, add)), 3752e8d8bef9SDimitry Andric (Inst $add, $m1, $m2)>; 3753e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (vselect (VTI.Pred VCCR:$pred), 3754e8d8bef9SDimitry Andric (VTI.Vec (fma m1, m2, add)), 3755e8d8bef9SDimitry Andric add)), 3756349cc55cSDimitry Andric (Inst $add, $m1, $m2, ARMVCCThen, $pred, zero_reg)>; 37575ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int m1, m2, add, pred)), 3758349cc55cSDimitry Andric (Inst $add, $m1, $m2, ARMVCCThen, $pred, zero_reg)>; 37598bcb0991SDimitry Andric } 37605ffd83dbSDimitry Andric } 37615ffd83dbSDimitry Andric} 37625ffd83dbSDimitry Andric 37635ffd83dbSDimitry Andricdefm MVE_VFMAf32 : MVE_VFMA_fp_multi<"vfma", 0, MVE_v4f32>; 37645ffd83dbSDimitry Andricdefm MVE_VFMAf16 : MVE_VFMA_fp_multi<"vfma", 0, MVE_v8f16>; 37655ffd83dbSDimitry Andricdefm MVE_VFMSf32 : MVE_VFMA_fp_multi<"vfms", 1, MVE_v4f32>; 37665ffd83dbSDimitry Andricdefm MVE_VFMSf16 : MVE_VFMA_fp_multi<"vfms", 1, MVE_v8f16>; 37678bcb0991SDimitry Andric 3768480093f4SDimitry Andricmulticlass MVE_VADDSUB_fp_m<string iname, bit bit_21, MVEVectorVTInfo VTI, 37694824e7fdSDimitry Andric SDNode Op, Intrinsic PredInt, SDPatternOperator IdentityVec> { 3770349cc55cSDimitry Andric def "" : MVE_VADDSUBFMA_fp<iname, VTI.Suffix, VTI.Size, 0, 1, bit_21> { 3771480093f4SDimitry Andric let validForTailPredication = 1; 37728bcb0991SDimitry Andric } 3773480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 37740b57cec5SDimitry Andric 37750b57cec5SDimitry Andric let Predicates = [HasMVEFloat] in { 37764824e7fdSDimitry Andric defm : MVE_TwoOpPattern<VTI, Op, PredInt, (? ), !cast<Instruction>(NAME), IdentityVec>; 3777480093f4SDimitry Andric } 37780b57cec5SDimitry Andric} 37790b57cec5SDimitry Andric 37804824e7fdSDimitry Andricmulticlass MVE_VADD_fp_m<MVEVectorVTInfo VTI, SDPatternOperator IdentityVec> 37814824e7fdSDimitry Andric : MVE_VADDSUB_fp_m<"vadd", 0, VTI, fadd, int_arm_mve_add_predicated, IdentityVec>; 37824824e7fdSDimitry Andricmulticlass MVE_VSUB_fp_m<MVEVectorVTInfo VTI, SDPatternOperator IdentityVec> 37834824e7fdSDimitry Andric : MVE_VADDSUB_fp_m<"vsub", 1, VTI, fsub, int_arm_mve_sub_predicated, IdentityVec>; 37848bcb0991SDimitry Andric 37854824e7fdSDimitry Andricdef ARMimmMinusZeroF: PatLeaf<(bitconvert (v4i32 (ARMvmovImm (i32 1664))))>; // -0.0 float 37864824e7fdSDimitry Andricdef ARMimmMinusZeroH: PatLeaf<(bitconvert (v8i16 (ARMvmovImm (i32 2688))))>; // -0.0 half 37870b57cec5SDimitry Andric 37884824e7fdSDimitry Andricdefm MVE_VADDf32 : MVE_VADD_fp_m<MVE_v4f32, ARMimmMinusZeroF>; 37894824e7fdSDimitry Andricdefm MVE_VADDf16 : MVE_VADD_fp_m<MVE_v8f16, ARMimmMinusZeroH>; 37904824e7fdSDimitry Andric 37914824e7fdSDimitry Andricdefm MVE_VSUBf32 : MVE_VSUB_fp_m<MVE_v4f32, ARMimmAllZerosV>; 37924824e7fdSDimitry Andricdefm MVE_VSUBf16 : MVE_VSUB_fp_m<MVE_v8f16, ARMimmAllZerosV>; 37930b57cec5SDimitry Andric 3794349cc55cSDimitry Andricclass MVE_VCADD<string suffix, bits<2> size, string cstr=""> 3795349cc55cSDimitry Andric : MVEFloatArithNeon<"vcadd", suffix, size{1}, (outs MQPR:$Qd), 37960b57cec5SDimitry Andric (ins MQPR:$Qn, MQPR:$Qm, complexrotateopodd:$rot), 3797349cc55cSDimitry Andric "$Qd, $Qn, $Qm, $rot", vpred_r, cstr, size, []> { 37980b57cec5SDimitry Andric bits<4> Qd; 37990b57cec5SDimitry Andric bits<4> Qn; 38000b57cec5SDimitry Andric bit rot; 38010b57cec5SDimitry Andric 38020b57cec5SDimitry Andric let Inst{28} = 0b1; 38030b57cec5SDimitry Andric let Inst{25} = 0b0; 38040b57cec5SDimitry Andric let Inst{24} = rot; 38050b57cec5SDimitry Andric let Inst{23} = 0b1; 38060b57cec5SDimitry Andric let Inst{22} = Qd{3}; 38070b57cec5SDimitry Andric let Inst{21} = 0b0; 38080b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 38090b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 38100b57cec5SDimitry Andric let Inst{12-8} = 0b01000; 38110b57cec5SDimitry Andric let Inst{7} = Qn{3}; 38120b57cec5SDimitry Andric let Inst{4} = 0b0; 38130b57cec5SDimitry Andric} 38140b57cec5SDimitry Andric 3815349cc55cSDimitry Andricmulticlass MVE_VCADD_m<MVEVectorVTInfo VTI, string cstr=""> { 3816349cc55cSDimitry Andric def "" : MVE_VCADD<VTI.Suffix, VTI.Size, cstr>; 3817480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 3818480093f4SDimitry Andric 3819480093f4SDimitry Andric let Predicates = [HasMVEFloat] in { 3820480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vcaddq (i32 1), 3821480093f4SDimitry Andric imm:$rot, (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm))), 3822480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 3823480093f4SDimitry Andric imm:$rot))>; 3824480093f4SDimitry Andric 3825480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vcaddq_predicated (i32 1), 3826480093f4SDimitry Andric imm:$rot, (VTI.Vec MQPR:$inactive), 3827480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 3828480093f4SDimitry Andric (VTI.Pred VCCR:$mask))), 3829480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 3830349cc55cSDimitry Andric imm:$rot, ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 3831480093f4SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 3832480093f4SDimitry Andric 3833480093f4SDimitry Andric } 3834480093f4SDimitry Andric} 3835480093f4SDimitry Andric 3836349cc55cSDimitry Andricdefm MVE_VCADDf16 : MVE_VCADD_m<MVE_v8f16>; 3837349cc55cSDimitry Andricdefm MVE_VCADDf32 : MVE_VCADD_m<MVE_v4f32, "@earlyclobber $Qd">; 38380b57cec5SDimitry Andric 3839349cc55cSDimitry Andricclass MVE_VABD_fp<string suffix, bits<2> size> 38400b57cec5SDimitry Andric : MVE_float<"vabd", suffix, (outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), 3841349cc55cSDimitry Andric "$Qd, $Qn, $Qm", vpred_r, "", size> { 38420b57cec5SDimitry Andric bits<4> Qd; 38430b57cec5SDimitry Andric bits<4> Qn; 38440b57cec5SDimitry Andric 38450b57cec5SDimitry Andric let Inst{28} = 0b1; 38460b57cec5SDimitry Andric let Inst{25-23} = 0b110; 38470b57cec5SDimitry Andric let Inst{22} = Qd{3}; 38480b57cec5SDimitry Andric let Inst{21} = 0b1; 3849349cc55cSDimitry Andric let Inst{20} = size{0}; 38500b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 38510b57cec5SDimitry Andric let Inst{16} = 0b0; 38520b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 38530b57cec5SDimitry Andric let Inst{11-8} = 0b1101; 38540b57cec5SDimitry Andric let Inst{7} = Qn{3}; 38550b57cec5SDimitry Andric let Inst{4} = 0b0; 38568bcb0991SDimitry Andric let validForTailPredication = 1; 38570b57cec5SDimitry Andric} 38580b57cec5SDimitry Andric 3859480093f4SDimitry Andricmulticlass MVE_VABDT_fp_m<MVEVectorVTInfo VTI, 3860480093f4SDimitry Andric Intrinsic unpred_int, Intrinsic pred_int> { 3861349cc55cSDimitry Andric def "" : MVE_VABD_fp<VTI.Suffix, VTI.Size>; 3862480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 3863480093f4SDimitry Andric 3864480093f4SDimitry Andric let Predicates = [HasMVEFloat] in { 3865480093f4SDimitry Andric def : Pat<(VTI.Vec (unpred_int (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 3866480093f4SDimitry Andric (i32 0))), 3867480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 3868480093f4SDimitry Andric def : Pat<(VTI.Vec (pred_int (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 3869480093f4SDimitry Andric (i32 0), (VTI.Pred VCCR:$mask), 3870480093f4SDimitry Andric (VTI.Vec MQPR:$inactive))), 3871480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 3872349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 3873480093f4SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 3874480093f4SDimitry Andric } 3875480093f4SDimitry Andric} 3876480093f4SDimitry Andric 3877480093f4SDimitry Andricmulticlass MVE_VABD_fp_m<MVEVectorVTInfo VTI> 3878480093f4SDimitry Andric : MVE_VABDT_fp_m<VTI, int_arm_mve_vabd, int_arm_mve_abd_predicated>; 3879480093f4SDimitry Andric 3880480093f4SDimitry Andricdefm MVE_VABDf32 : MVE_VABD_fp_m<MVE_v4f32>; 3881480093f4SDimitry Andricdefm MVE_VABDf16 : MVE_VABD_fp_m<MVE_v8f16>; 38820b57cec5SDimitry Andric 3883e8d8bef9SDimitry Andriclet Predicates = [HasMVEFloat] in { 3884e8d8bef9SDimitry Andric def : Pat<(v8f16 (fabs (fsub (v8f16 MQPR:$Qm), (v8f16 MQPR:$Qn)))), 3885e8d8bef9SDimitry Andric (MVE_VABDf16 MQPR:$Qm, MQPR:$Qn)>; 3886e8d8bef9SDimitry Andric def : Pat<(v4f32 (fabs (fsub (v4f32 MQPR:$Qm), (v4f32 MQPR:$Qn)))), 3887e8d8bef9SDimitry Andric (MVE_VABDf32 MQPR:$Qm, MQPR:$Qn)>; 3888e8d8bef9SDimitry Andric} 3889e8d8bef9SDimitry Andric 38900b57cec5SDimitry Andricclass MVE_VCVT_fix<string suffix, bit fsi, bit U, bit op, 38915ffd83dbSDimitry Andric Operand imm_operand_type> 38920b57cec5SDimitry Andric : MVE_float<"vcvt", suffix, 38930b57cec5SDimitry Andric (outs MQPR:$Qd), (ins MQPR:$Qm, imm_operand_type:$imm6), 3894349cc55cSDimitry Andric "$Qd, $Qm, $imm6", vpred_r, "", !if(fsi, 0b10, 0b01), []> { 38950b57cec5SDimitry Andric bits<4> Qd; 38960b57cec5SDimitry Andric bits<6> imm6; 38970b57cec5SDimitry Andric 38980b57cec5SDimitry Andric let Inst{28} = U; 38990b57cec5SDimitry Andric let Inst{25-23} = 0b111; 39000b57cec5SDimitry Andric let Inst{22} = Qd{3}; 39010b57cec5SDimitry Andric let Inst{21} = 0b1; 39020b57cec5SDimitry Andric let Inst{19-16} = imm6{3-0}; 39030b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 39040b57cec5SDimitry Andric let Inst{11-10} = 0b11; 39050b57cec5SDimitry Andric let Inst{9} = fsi; 39060b57cec5SDimitry Andric let Inst{8} = op; 39070b57cec5SDimitry Andric let Inst{7} = 0b0; 39080b57cec5SDimitry Andric let Inst{4} = 0b1; 39090b57cec5SDimitry Andric 39100b57cec5SDimitry Andric let DecoderMethod = "DecodeMVEVCVTt1fp"; 39118bcb0991SDimitry Andric let validForTailPredication = 1; 39120b57cec5SDimitry Andric} 39130b57cec5SDimitry Andric 39140b57cec5SDimitry Andricclass MVE_VCVT_imm_asmop<int Bits> : AsmOperandClass { 39150b57cec5SDimitry Andric let PredicateMethod = "isImmediate<1," # Bits # ">"; 39160b57cec5SDimitry Andric let DiagnosticString = 39170b57cec5SDimitry Andric "MVE fixed-point immediate operand must be between 1 and " # Bits; 39180b57cec5SDimitry Andric let Name = "MVEVcvtImm" # Bits; 39190b57cec5SDimitry Andric let RenderMethod = "addImmOperands"; 39200b57cec5SDimitry Andric} 39210b57cec5SDimitry Andricclass MVE_VCVT_imm<int Bits>: Operand<i32> { 39220b57cec5SDimitry Andric let ParserMatchClass = MVE_VCVT_imm_asmop<Bits>; 39230b57cec5SDimitry Andric let EncoderMethod = "getNEONVcvtImm32OpValue"; 39240b57cec5SDimitry Andric let DecoderMethod = "DecodeVCVTImmOperand"; 39250b57cec5SDimitry Andric} 39260b57cec5SDimitry Andric 39270b57cec5SDimitry Andricclass MVE_VCVT_fix_f32<string suffix, bit U, bit op> 39280b57cec5SDimitry Andric : MVE_VCVT_fix<suffix, 0b1, U, op, MVE_VCVT_imm<32>> { 39290b57cec5SDimitry Andric let Inst{20} = imm6{4}; 39300b57cec5SDimitry Andric} 39310b57cec5SDimitry Andricclass MVE_VCVT_fix_f16<string suffix, bit U, bit op> 39320b57cec5SDimitry Andric : MVE_VCVT_fix<suffix, 0b0, U, op, MVE_VCVT_imm<16>> { 39330b57cec5SDimitry Andric let Inst{20} = 0b1; 39340b57cec5SDimitry Andric} 39350b57cec5SDimitry Andric 39365ffd83dbSDimitry Andricmulticlass MVE_VCVT_fix_patterns<Instruction Inst, bit U, MVEVectorVTInfo DestVTI, 39375ffd83dbSDimitry Andric MVEVectorVTInfo SrcVTI> { 39385ffd83dbSDimitry Andric let Predicates = [HasMVEFloat] in { 39395ffd83dbSDimitry Andric def : Pat<(DestVTI.Vec (int_arm_mve_vcvt_fix 39405ffd83dbSDimitry Andric (i32 U), (SrcVTI.Vec MQPR:$Qm), imm:$scale)), 39415ffd83dbSDimitry Andric (DestVTI.Vec (Inst (SrcVTI.Vec MQPR:$Qm), imm:$scale))>; 39425ffd83dbSDimitry Andric def : Pat<(DestVTI.Vec (int_arm_mve_vcvt_fix_predicated (i32 U), 39435ffd83dbSDimitry Andric (DestVTI.Vec MQPR:$inactive), 39445ffd83dbSDimitry Andric (SrcVTI.Vec MQPR:$Qm), 39455ffd83dbSDimitry Andric imm:$scale, 39465ffd83dbSDimitry Andric (DestVTI.Pred VCCR:$mask))), 39475ffd83dbSDimitry Andric (DestVTI.Vec (Inst (SrcVTI.Vec MQPR:$Qm), imm:$scale, 3948349cc55cSDimitry Andric ARMVCCThen, (DestVTI.Pred VCCR:$mask), zero_reg, 39495ffd83dbSDimitry Andric (DestVTI.Vec MQPR:$inactive)))>; 39505ffd83dbSDimitry Andric } 39515ffd83dbSDimitry Andric} 39525ffd83dbSDimitry Andric 39535ffd83dbSDimitry Andricmulticlass MVE_VCVT_fix_f32_m<bit U, bit op, 39545ffd83dbSDimitry Andric MVEVectorVTInfo DestVTI, MVEVectorVTInfo SrcVTI> { 39555ffd83dbSDimitry Andric def "" : MVE_VCVT_fix_f32<DestVTI.Suffix#"."#SrcVTI.Suffix, U, op>; 39565ffd83dbSDimitry Andric defm : MVE_VCVT_fix_patterns<!cast<Instruction>(NAME), U, DestVTI, SrcVTI>; 39575ffd83dbSDimitry Andric} 39585ffd83dbSDimitry Andric 39595ffd83dbSDimitry Andricmulticlass MVE_VCVT_fix_f16_m<bit U, bit op, 39605ffd83dbSDimitry Andric MVEVectorVTInfo DestVTI, MVEVectorVTInfo SrcVTI> { 39615ffd83dbSDimitry Andric def "" : MVE_VCVT_fix_f16<DestVTI.Suffix#"."#SrcVTI.Suffix, U, op>; 39625ffd83dbSDimitry Andric defm : MVE_VCVT_fix_patterns<!cast<Instruction>(NAME), U, DestVTI, SrcVTI>; 39635ffd83dbSDimitry Andric} 39645ffd83dbSDimitry Andric 39655ffd83dbSDimitry Andricdefm MVE_VCVTf16s16_fix : MVE_VCVT_fix_f16_m<0b0, 0b0, MVE_v8f16, MVE_v8s16>; 39665ffd83dbSDimitry Andricdefm MVE_VCVTs16f16_fix : MVE_VCVT_fix_f16_m<0b0, 0b1, MVE_v8s16, MVE_v8f16>; 39675ffd83dbSDimitry Andricdefm MVE_VCVTf16u16_fix : MVE_VCVT_fix_f16_m<0b1, 0b0, MVE_v8f16, MVE_v8u16>; 39685ffd83dbSDimitry Andricdefm MVE_VCVTu16f16_fix : MVE_VCVT_fix_f16_m<0b1, 0b1, MVE_v8u16, MVE_v8f16>; 39695ffd83dbSDimitry Andricdefm MVE_VCVTf32s32_fix : MVE_VCVT_fix_f32_m<0b0, 0b0, MVE_v4f32, MVE_v4s32>; 39705ffd83dbSDimitry Andricdefm MVE_VCVTs32f32_fix : MVE_VCVT_fix_f32_m<0b0, 0b1, MVE_v4s32, MVE_v4f32>; 39715ffd83dbSDimitry Andricdefm MVE_VCVTf32u32_fix : MVE_VCVT_fix_f32_m<0b1, 0b0, MVE_v4f32, MVE_v4u32>; 39725ffd83dbSDimitry Andricdefm MVE_VCVTu32f32_fix : MVE_VCVT_fix_f32_m<0b1, 0b1, MVE_v4u32, MVE_v4f32>; 39730b57cec5SDimitry Andric 39740b57cec5SDimitry Andricclass MVE_VCVT_fp_int_anpm<string suffix, bits<2> size, bit op, string anpm, 39750b57cec5SDimitry Andric bits<2> rm, list<dag> pattern=[]> 39760b57cec5SDimitry Andric : MVE_float<!strconcat("vcvt", anpm), suffix, (outs MQPR:$Qd), 3977349cc55cSDimitry Andric (ins MQPR:$Qm), "$Qd, $Qm", vpred_r, "", size, pattern> { 39780b57cec5SDimitry Andric bits<4> Qd; 39790b57cec5SDimitry Andric 39800b57cec5SDimitry Andric let Inst{28} = 0b1; 39810b57cec5SDimitry Andric let Inst{25-23} = 0b111; 39820b57cec5SDimitry Andric let Inst{22} = Qd{3}; 39830b57cec5SDimitry Andric let Inst{21-20} = 0b11; 39840b57cec5SDimitry Andric let Inst{19-18} = size; 39850b57cec5SDimitry Andric let Inst{17-16} = 0b11; 39860b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 39870b57cec5SDimitry Andric let Inst{12-10} = 0b000; 39880b57cec5SDimitry Andric let Inst{9-8} = rm; 39890b57cec5SDimitry Andric let Inst{7} = op; 39900b57cec5SDimitry Andric let Inst{4} = 0b0; 39918bcb0991SDimitry Andric let validForTailPredication = 1; 39920b57cec5SDimitry Andric} 39930b57cec5SDimitry Andric 39945ffd83dbSDimitry Andricmulticlass MVE_VCVT_fp_int_anpm_inner<MVEVectorVTInfo Int, MVEVectorVTInfo Flt, 39955ffd83dbSDimitry Andric string anpm, bits<2> rm> { 39965ffd83dbSDimitry Andric def "": MVE_VCVT_fp_int_anpm<Int.Suffix # "." # Flt.Suffix, Int.Size, 39975ffd83dbSDimitry Andric Int.Unsigned, anpm, rm>; 39985ffd83dbSDimitry Andric 39995ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 40005ffd83dbSDimitry Andric defvar IntrBaseName = "int_arm_mve_vcvt" # anpm; 40015ffd83dbSDimitry Andric defvar UnpredIntr = !cast<Intrinsic>(IntrBaseName); 40025ffd83dbSDimitry Andric defvar PredIntr = !cast<Intrinsic>(IntrBaseName # "_predicated"); 40035ffd83dbSDimitry Andric 40045ffd83dbSDimitry Andric let Predicates = [HasMVEFloat] in { 40055ffd83dbSDimitry Andric def : Pat<(Int.Vec (UnpredIntr (i32 Int.Unsigned), (Flt.Vec MQPR:$in))), 40065ffd83dbSDimitry Andric (Int.Vec (Inst (Flt.Vec MQPR:$in)))>; 40075ffd83dbSDimitry Andric 40085ffd83dbSDimitry Andric def : Pat<(Int.Vec (PredIntr (i32 Int.Unsigned), (Int.Vec MQPR:$inactive), 40095ffd83dbSDimitry Andric (Flt.Vec MQPR:$in), (Flt.Pred VCCR:$pred))), 40105ffd83dbSDimitry Andric (Int.Vec (Inst (Flt.Vec MQPR:$in), ARMVCCThen, 4011349cc55cSDimitry Andric (Flt.Pred VCCR:$pred), zero_reg, (Int.Vec MQPR:$inactive)))>; 40125ffd83dbSDimitry Andric } 40135ffd83dbSDimitry Andric} 40145ffd83dbSDimitry Andric 40155ffd83dbSDimitry Andricmulticlass MVE_VCVT_fp_int_anpm_outer<MVEVectorVTInfo Int, 40165ffd83dbSDimitry Andric MVEVectorVTInfo Flt> { 40175ffd83dbSDimitry Andric defm a : MVE_VCVT_fp_int_anpm_inner<Int, Flt, "a", 0b00>; 40185ffd83dbSDimitry Andric defm n : MVE_VCVT_fp_int_anpm_inner<Int, Flt, "n", 0b01>; 40195ffd83dbSDimitry Andric defm p : MVE_VCVT_fp_int_anpm_inner<Int, Flt, "p", 0b10>; 40205ffd83dbSDimitry Andric defm m : MVE_VCVT_fp_int_anpm_inner<Int, Flt, "m", 0b11>; 40210b57cec5SDimitry Andric} 40220b57cec5SDimitry Andric 40230b57cec5SDimitry Andric// This defines instructions such as MVE_VCVTu16f16a, with an explicit 40240b57cec5SDimitry Andric// rounding-mode suffix on the mnemonic. The class below will define 40250b57cec5SDimitry Andric// the bare MVE_VCVTu16f16 (with implied rounding toward zero). 40265ffd83dbSDimitry Andricdefm MVE_VCVTs16f16 : MVE_VCVT_fp_int_anpm_outer<MVE_v8s16, MVE_v8f16>; 40275ffd83dbSDimitry Andricdefm MVE_VCVTu16f16 : MVE_VCVT_fp_int_anpm_outer<MVE_v8u16, MVE_v8f16>; 40285ffd83dbSDimitry Andricdefm MVE_VCVTs32f32 : MVE_VCVT_fp_int_anpm_outer<MVE_v4s32, MVE_v4f32>; 40295ffd83dbSDimitry Andricdefm MVE_VCVTu32f32 : MVE_VCVT_fp_int_anpm_outer<MVE_v4u32, MVE_v4f32>; 40300b57cec5SDimitry Andric 40315ffd83dbSDimitry Andricclass MVE_VCVT_fp_int<string suffix, bits<2> size, bit toint, bit unsigned, 40320b57cec5SDimitry Andric list<dag> pattern=[]> 40330b57cec5SDimitry Andric : MVE_float<"vcvt", suffix, (outs MQPR:$Qd), 4034349cc55cSDimitry Andric (ins MQPR:$Qm), "$Qd, $Qm", vpred_r, "", size, pattern> { 40350b57cec5SDimitry Andric bits<4> Qd; 40360b57cec5SDimitry Andric 40370b57cec5SDimitry Andric let Inst{28} = 0b1; 40380b57cec5SDimitry Andric let Inst{25-23} = 0b111; 40390b57cec5SDimitry Andric let Inst{22} = Qd{3}; 40400b57cec5SDimitry Andric let Inst{21-20} = 0b11; 40410b57cec5SDimitry Andric let Inst{19-18} = size; 40420b57cec5SDimitry Andric let Inst{17-16} = 0b11; 40430b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 40440b57cec5SDimitry Andric let Inst{12-9} = 0b0011; 40455ffd83dbSDimitry Andric let Inst{8} = toint; 40465ffd83dbSDimitry Andric let Inst{7} = unsigned; 40470b57cec5SDimitry Andric let Inst{4} = 0b0; 40488bcb0991SDimitry Andric let validForTailPredication = 1; 40490b57cec5SDimitry Andric} 40500b57cec5SDimitry Andric 40515ffd83dbSDimitry Andricmulticlass MVE_VCVT_fp_int_m<MVEVectorVTInfo Dest, MVEVectorVTInfo Src, 40525ffd83dbSDimitry Andric SDNode unpred_op> { 40535ffd83dbSDimitry Andric defvar Unsigned = !or(!eq(Dest.SuffixLetter,"u"), !eq(Src.SuffixLetter,"u")); 40545ffd83dbSDimitry Andric defvar ToInt = !eq(Src.SuffixLetter,"f"); 40555ffd83dbSDimitry Andric 40565ffd83dbSDimitry Andric def "" : MVE_VCVT_fp_int<Dest.Suffix # "." # Src.Suffix, Dest.Size, 40575ffd83dbSDimitry Andric ToInt, Unsigned>; 40585ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 40590b57cec5SDimitry Andric 40600b57cec5SDimitry Andric let Predicates = [HasMVEFloat] in { 40615ffd83dbSDimitry Andric def : Pat<(Dest.Vec (unpred_op (Src.Vec MQPR:$src))), 40625ffd83dbSDimitry Andric (Dest.Vec (Inst (Src.Vec MQPR:$src)))>; 40635ffd83dbSDimitry Andric def : Pat<(Dest.Vec (int_arm_mve_vcvt_fp_int_predicated 40645ffd83dbSDimitry Andric (Src.Vec MQPR:$src), (i32 Unsigned), 40655ffd83dbSDimitry Andric (Src.Pred VCCR:$mask), (Dest.Vec MQPR:$inactive))), 40665ffd83dbSDimitry Andric (Dest.Vec (Inst (Src.Vec MQPR:$src), ARMVCCThen, 4067349cc55cSDimitry Andric (Src.Pred VCCR:$mask), zero_reg, 40685ffd83dbSDimitry Andric (Dest.Vec MQPR:$inactive)))>; 40690b57cec5SDimitry Andric } 40705ffd83dbSDimitry Andric} 40715ffd83dbSDimitry Andric// The unsuffixed VCVT for float->int implicitly rounds toward zero, 40725ffd83dbSDimitry Andric// which I reflect here in the llvm instruction names 40735ffd83dbSDimitry Andricdefm MVE_VCVTs16f16z : MVE_VCVT_fp_int_m<MVE_v8s16, MVE_v8f16, fp_to_sint>; 40745ffd83dbSDimitry Andricdefm MVE_VCVTu16f16z : MVE_VCVT_fp_int_m<MVE_v8u16, MVE_v8f16, fp_to_uint>; 40755ffd83dbSDimitry Andricdefm MVE_VCVTs32f32z : MVE_VCVT_fp_int_m<MVE_v4s32, MVE_v4f32, fp_to_sint>; 40765ffd83dbSDimitry Andricdefm MVE_VCVTu32f32z : MVE_VCVT_fp_int_m<MVE_v4u32, MVE_v4f32, fp_to_uint>; 40775ffd83dbSDimitry Andric// Whereas VCVT for int->float rounds to nearest 40785ffd83dbSDimitry Andricdefm MVE_VCVTf16s16n : MVE_VCVT_fp_int_m<MVE_v8f16, MVE_v8s16, sint_to_fp>; 40795ffd83dbSDimitry Andricdefm MVE_VCVTf16u16n : MVE_VCVT_fp_int_m<MVE_v8f16, MVE_v8u16, uint_to_fp>; 40805ffd83dbSDimitry Andricdefm MVE_VCVTf32s32n : MVE_VCVT_fp_int_m<MVE_v4f32, MVE_v4s32, sint_to_fp>; 40815ffd83dbSDimitry Andricdefm MVE_VCVTf32u32n : MVE_VCVT_fp_int_m<MVE_v4f32, MVE_v4u32, uint_to_fp>; 40820b57cec5SDimitry Andric 4083349cc55cSDimitry Andriclet Predicates = [HasMVEFloat] in { 4084349cc55cSDimitry Andric def : Pat<(v4i32 (fp_to_sint_sat v4f32:$src, i32)), 4085349cc55cSDimitry Andric (MVE_VCVTs32f32z v4f32:$src)>; 4086349cc55cSDimitry Andric def : Pat<(v4i32 (fp_to_uint_sat v4f32:$src, i32)), 4087349cc55cSDimitry Andric (MVE_VCVTu32f32z v4f32:$src)>; 4088349cc55cSDimitry Andric def : Pat<(v8i16 (fp_to_sint_sat v8f16:$src, i16)), 4089349cc55cSDimitry Andric (MVE_VCVTs16f16z v8f16:$src)>; 4090349cc55cSDimitry Andric def : Pat<(v8i16 (fp_to_uint_sat v8f16:$src, i16)), 4091349cc55cSDimitry Andric (MVE_VCVTu16f16z v8f16:$src)>; 4092349cc55cSDimitry Andric} 4093349cc55cSDimitry Andric 40940b57cec5SDimitry Andricclass MVE_VABSNEG_fp<string iname, string suffix, bits<2> size, bit negate, 40950b57cec5SDimitry Andric list<dag> pattern=[]> 40960b57cec5SDimitry Andric : MVE_float<iname, suffix, (outs MQPR:$Qd), 4097349cc55cSDimitry Andric (ins MQPR:$Qm), "$Qd, $Qm", vpred_r, "", size, pattern> { 40980b57cec5SDimitry Andric bits<4> Qd; 40990b57cec5SDimitry Andric 41000b57cec5SDimitry Andric let Inst{28} = 0b1; 41010b57cec5SDimitry Andric let Inst{25-23} = 0b111; 41020b57cec5SDimitry Andric let Inst{22} = Qd{3}; 41030b57cec5SDimitry Andric let Inst{21-20} = 0b11; 41040b57cec5SDimitry Andric let Inst{19-18} = size; 41050b57cec5SDimitry Andric let Inst{17-16} = 0b01; 41060b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 41070b57cec5SDimitry Andric let Inst{11-8} = 0b0111; 41080b57cec5SDimitry Andric let Inst{7} = negate; 41090b57cec5SDimitry Andric let Inst{4} = 0b0; 41108bcb0991SDimitry Andric let validForTailPredication = 1; 41110b57cec5SDimitry Andric} 41120b57cec5SDimitry Andric 41135ffd83dbSDimitry Andricmulticlass MVE_VABSNEG_fp_m<string iname, SDNode unpred_op, Intrinsic pred_int, 41145ffd83dbSDimitry Andric MVEVectorVTInfo VTI, bit opcode> { 41155ffd83dbSDimitry Andric def "" : MVE_VABSNEG_fp<iname, VTI.Suffix, VTI.Size, opcode>; 41165ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 41170b57cec5SDimitry Andric 41185ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 4119e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$v))), 4120e8d8bef9SDimitry Andric (VTI.Vec (Inst $v))>; 41215ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int (VTI.Vec MQPR:$v), (VTI.Pred VCCR:$mask), 41225ffd83dbSDimitry Andric (VTI.Vec MQPR:$inactive))), 4123349cc55cSDimitry Andric (VTI.Vec (Inst $v, ARMVCCThen, $mask, zero_reg, $inactive))>; 41245ffd83dbSDimitry Andric } 41250b57cec5SDimitry Andric} 41260b57cec5SDimitry Andric 41275ffd83dbSDimitry Andricdefm MVE_VABSf16 : MVE_VABSNEG_fp_m<"vabs", fabs, int_arm_mve_abs_predicated, 41285ffd83dbSDimitry Andric MVE_v8f16, 0>; 41295ffd83dbSDimitry Andricdefm MVE_VABSf32 : MVE_VABSNEG_fp_m<"vabs", fabs, int_arm_mve_abs_predicated, 41305ffd83dbSDimitry Andric MVE_v4f32, 0>; 41315ffd83dbSDimitry Andricdefm MVE_VNEGf16 : MVE_VABSNEG_fp_m<"vneg", fneg, int_arm_mve_neg_predicated, 41325ffd83dbSDimitry Andric MVE_v8f16, 1>; 41335ffd83dbSDimitry Andricdefm MVE_VNEGf32 : MVE_VABSNEG_fp_m<"vneg", fneg, int_arm_mve_neg_predicated, 41345ffd83dbSDimitry Andric MVE_v4f32, 1>; 41350b57cec5SDimitry Andric 4136349cc55cSDimitry Andricclass MVE_VMAXMINNMA<string iname, string suffix, bits<2> size, bit bit_12, 41370b57cec5SDimitry Andric list<dag> pattern=[]> 41380b57cec5SDimitry Andric : MVE_f<(outs MQPR:$Qd), (ins MQPR:$Qd_src, MQPR:$Qm), 41390b57cec5SDimitry Andric NoItinerary, iname, suffix, "$Qd, $Qm", vpred_n, "$Qd = $Qd_src", 4140349cc55cSDimitry Andric size, pattern> { 41410b57cec5SDimitry Andric bits<4> Qd; 41420b57cec5SDimitry Andric bits<4> Qm; 41430b57cec5SDimitry Andric 4144349cc55cSDimitry Andric let Inst{28} = size{0}; 41450b57cec5SDimitry Andric let Inst{25-23} = 0b100; 41460b57cec5SDimitry Andric let Inst{22} = Qd{3}; 41470b57cec5SDimitry Andric let Inst{21-16} = 0b111111; 41480b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 41490b57cec5SDimitry Andric let Inst{12} = bit_12; 41500b57cec5SDimitry Andric let Inst{11-6} = 0b111010; 41510b57cec5SDimitry Andric let Inst{5} = Qm{3}; 41520b57cec5SDimitry Andric let Inst{4} = 0b0; 41530b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 41540b57cec5SDimitry Andric let Inst{0} = 0b1; 4155e8d8bef9SDimitry Andric 4156e8d8bef9SDimitry Andric let isCommutable = 1; 4157349cc55cSDimitry Andric let validForTailPredication = 1; 41580b57cec5SDimitry Andric} 41590b57cec5SDimitry Andric 41605ffd83dbSDimitry Andricmulticlass MVE_VMAXMINNMA_m<string iname, MVEVectorVTInfo VTI, 41615ffd83dbSDimitry Andric SDNode unpred_op, Intrinsic pred_int, 41625ffd83dbSDimitry Andric bit bit_12> { 4163349cc55cSDimitry Andric def "" : MVE_VMAXMINNMA<iname, VTI.Suffix, VTI.Size, bit_12>; 41645ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 41650b57cec5SDimitry Andric 41665ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 41675ffd83dbSDimitry Andric // Unpredicated v(max|min)nma 41685ffd83dbSDimitry Andric def : Pat<(VTI.Vec (unpred_op (fabs (VTI.Vec MQPR:$Qd)), 41695ffd83dbSDimitry Andric (fabs (VTI.Vec MQPR:$Qm)))), 41705ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd), (VTI.Vec MQPR:$Qm)))>; 41715ffd83dbSDimitry Andric 41725ffd83dbSDimitry Andric // Predicated v(max|min)nma 41735ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int (VTI.Vec MQPR:$Qd), (VTI.Vec MQPR:$Qm), 41745ffd83dbSDimitry Andric (VTI.Pred VCCR:$mask))), 41755ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd), (VTI.Vec MQPR:$Qm), 4176349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg))>; 41775ffd83dbSDimitry Andric } 41785ffd83dbSDimitry Andric} 41795ffd83dbSDimitry Andric 41805ffd83dbSDimitry Andricmulticlass MVE_VMAXNMA<MVEVectorVTInfo VTI, bit bit_12> 41815ffd83dbSDimitry Andric : MVE_VMAXMINNMA_m<"vmaxnma", VTI, fmaxnum, int_arm_mve_vmaxnma_predicated, bit_12>; 41825ffd83dbSDimitry Andric 41835ffd83dbSDimitry Andricdefm MVE_VMAXNMAf32 : MVE_VMAXNMA<MVE_v4f32, 0b0>; 41845ffd83dbSDimitry Andricdefm MVE_VMAXNMAf16 : MVE_VMAXNMA<MVE_v8f16, 0b0>; 41855ffd83dbSDimitry Andric 41865ffd83dbSDimitry Andricmulticlass MVE_VMINNMA<MVEVectorVTInfo VTI, bit bit_12> 41875ffd83dbSDimitry Andric : MVE_VMAXMINNMA_m<"vminnma", VTI, fminnum, int_arm_mve_vminnma_predicated, bit_12>; 41885ffd83dbSDimitry Andric 41895ffd83dbSDimitry Andricdefm MVE_VMINNMAf32 : MVE_VMINNMA<MVE_v4f32, 0b1>; 41905ffd83dbSDimitry Andricdefm MVE_VMINNMAf16 : MVE_VMINNMA<MVE_v8f16, 0b1>; 41910b57cec5SDimitry Andric 41920b57cec5SDimitry Andric// end of MVE Floating Point instructions 41930b57cec5SDimitry Andric 41940b57cec5SDimitry Andric// start of MVE compares 41950b57cec5SDimitry Andric 41960b57cec5SDimitry Andricclass MVE_VCMPqq<string suffix, bit bit_28, bits<2> bits_21_20, 4197349cc55cSDimitry Andric VCMPPredicateOperand predtype, bits<2> vecsize, list<dag> pattern=[]> 41980b57cec5SDimitry Andric : MVE_p<(outs VCCR:$P0), (ins MQPR:$Qn, MQPR:$Qm, predtype:$fc), 4199349cc55cSDimitry Andric NoItinerary, "vcmp", suffix, "$fc, $Qn, $Qm", vpred_n, "", vecsize, pattern> { 42000b57cec5SDimitry Andric // Base class for comparing two vector registers 42010b57cec5SDimitry Andric bits<3> fc; 42020b57cec5SDimitry Andric bits<4> Qn; 42030b57cec5SDimitry Andric bits<4> Qm; 42040b57cec5SDimitry Andric 42050b57cec5SDimitry Andric let Inst{28} = bit_28; 42060b57cec5SDimitry Andric let Inst{25-22} = 0b1000; 42070b57cec5SDimitry Andric let Inst{21-20} = bits_21_20; 42080b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 42090b57cec5SDimitry Andric let Inst{16-13} = 0b1000; 42100b57cec5SDimitry Andric let Inst{12} = fc{2}; 42110b57cec5SDimitry Andric let Inst{11-8} = 0b1111; 42120b57cec5SDimitry Andric let Inst{7} = fc{0}; 42130b57cec5SDimitry Andric let Inst{6} = 0b0; 42140b57cec5SDimitry Andric let Inst{5} = Qm{3}; 42150b57cec5SDimitry Andric let Inst{4} = 0b0; 42160b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 42170b57cec5SDimitry Andric let Inst{0} = fc{1}; 42180b57cec5SDimitry Andric 42190b57cec5SDimitry Andric let Constraints = ""; 42200b57cec5SDimitry Andric 42210b57cec5SDimitry Andric // We need a custom decoder method for these instructions because of 42220b57cec5SDimitry Andric // the output VCCR operand, which isn't encoded in the instruction 42230b57cec5SDimitry Andric // bits anywhere (there is only one choice for it) but has to be 42240b57cec5SDimitry Andric // included in the MC operands so that codegen will be able to track 42250b57cec5SDimitry Andric // its data flow between instructions, spill/reload it when 42260b57cec5SDimitry Andric // necessary, etc. There seems to be no way to get the Tablegen 42270b57cec5SDimitry Andric // decoder to emit an operand that isn't affected by any instruction 42280b57cec5SDimitry Andric // bit. 42290b57cec5SDimitry Andric let DecoderMethod = "DecodeMVEVCMP<false," # predtype.DecoderMethod # ">"; 42308bcb0991SDimitry Andric let validForTailPredication = 1; 42310b57cec5SDimitry Andric} 42320b57cec5SDimitry Andric 42330b57cec5SDimitry Andricclass MVE_VCMPqqf<string suffix, bit size> 4234349cc55cSDimitry Andric : MVE_VCMPqq<suffix, size, 0b11, pred_basic_fp, !if(size, 0b01, 0b10)> { 42350b57cec5SDimitry Andric let Predicates = [HasMVEFloat]; 42360b57cec5SDimitry Andric} 42370b57cec5SDimitry Andric 42380b57cec5SDimitry Andricclass MVE_VCMPqqi<string suffix, bits<2> size> 4239349cc55cSDimitry Andric : MVE_VCMPqq<suffix, 0b1, size, pred_basic_i, size> { 42400b57cec5SDimitry Andric let Inst{12} = 0b0; 42410b57cec5SDimitry Andric let Inst{0} = 0b0; 42420b57cec5SDimitry Andric} 42430b57cec5SDimitry Andric 42440b57cec5SDimitry Andricclass MVE_VCMPqqu<string suffix, bits<2> size> 4245349cc55cSDimitry Andric : MVE_VCMPqq<suffix, 0b1, size, pred_basic_u, size> { 42460b57cec5SDimitry Andric let Inst{12} = 0b0; 42470b57cec5SDimitry Andric let Inst{0} = 0b1; 42480b57cec5SDimitry Andric} 42490b57cec5SDimitry Andric 42500b57cec5SDimitry Andricclass MVE_VCMPqqs<string suffix, bits<2> size> 4251349cc55cSDimitry Andric : MVE_VCMPqq<suffix, 0b1, size, pred_basic_s, size> { 42520b57cec5SDimitry Andric let Inst{12} = 0b1; 42530b57cec5SDimitry Andric} 42540b57cec5SDimitry Andric 42550b57cec5SDimitry Andricdef MVE_VCMPf32 : MVE_VCMPqqf<"f32", 0b0>; 42560b57cec5SDimitry Andricdef MVE_VCMPf16 : MVE_VCMPqqf<"f16", 0b1>; 42570b57cec5SDimitry Andric 42580b57cec5SDimitry Andricdef MVE_VCMPi8 : MVE_VCMPqqi<"i8", 0b00>; 42590b57cec5SDimitry Andricdef MVE_VCMPi16 : MVE_VCMPqqi<"i16", 0b01>; 42600b57cec5SDimitry Andricdef MVE_VCMPi32 : MVE_VCMPqqi<"i32", 0b10>; 42610b57cec5SDimitry Andric 42620b57cec5SDimitry Andricdef MVE_VCMPu8 : MVE_VCMPqqu<"u8", 0b00>; 42630b57cec5SDimitry Andricdef MVE_VCMPu16 : MVE_VCMPqqu<"u16", 0b01>; 42640b57cec5SDimitry Andricdef MVE_VCMPu32 : MVE_VCMPqqu<"u32", 0b10>; 42650b57cec5SDimitry Andric 42660b57cec5SDimitry Andricdef MVE_VCMPs8 : MVE_VCMPqqs<"s8", 0b00>; 42670b57cec5SDimitry Andricdef MVE_VCMPs16 : MVE_VCMPqqs<"s16", 0b01>; 42680b57cec5SDimitry Andricdef MVE_VCMPs32 : MVE_VCMPqqs<"s32", 0b10>; 42690b57cec5SDimitry Andric 42700b57cec5SDimitry Andricclass MVE_VCMPqr<string suffix, bit bit_28, bits<2> bits_21_20, 4271349cc55cSDimitry Andric VCMPPredicateOperand predtype, bits<2> vecsize, list<dag> pattern=[]> 42720b57cec5SDimitry Andric : MVE_p<(outs VCCR:$P0), (ins MQPR:$Qn, GPRwithZR:$Rm, predtype:$fc), 4273349cc55cSDimitry Andric NoItinerary, "vcmp", suffix, "$fc, $Qn, $Rm", vpred_n, "", vecsize, pattern> { 42740b57cec5SDimitry Andric // Base class for comparing a vector register with a scalar 42750b57cec5SDimitry Andric bits<3> fc; 42760b57cec5SDimitry Andric bits<4> Qn; 42770b57cec5SDimitry Andric bits<4> Rm; 42780b57cec5SDimitry Andric 42790b57cec5SDimitry Andric let Inst{28} = bit_28; 42800b57cec5SDimitry Andric let Inst{25-22} = 0b1000; 42810b57cec5SDimitry Andric let Inst{21-20} = bits_21_20; 42820b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 42830b57cec5SDimitry Andric let Inst{16-13} = 0b1000; 42840b57cec5SDimitry Andric let Inst{12} = fc{2}; 42850b57cec5SDimitry Andric let Inst{11-8} = 0b1111; 42860b57cec5SDimitry Andric let Inst{7} = fc{0}; 42870b57cec5SDimitry Andric let Inst{6} = 0b1; 42880b57cec5SDimitry Andric let Inst{5} = fc{1}; 42890b57cec5SDimitry Andric let Inst{4} = 0b0; 42900b57cec5SDimitry Andric let Inst{3-0} = Rm{3-0}; 42910b57cec5SDimitry Andric 42920b57cec5SDimitry Andric let Constraints = ""; 42930b57cec5SDimitry Andric // Custom decoder method, for the same reason as MVE_VCMPqq 42940b57cec5SDimitry Andric let DecoderMethod = "DecodeMVEVCMP<true," # predtype.DecoderMethod # ">"; 42958bcb0991SDimitry Andric let validForTailPredication = 1; 42960b57cec5SDimitry Andric} 42970b57cec5SDimitry Andric 42980b57cec5SDimitry Andricclass MVE_VCMPqrf<string suffix, bit size> 4299349cc55cSDimitry Andric : MVE_VCMPqr<suffix, size, 0b11, pred_basic_fp, !if(size, 0b01, 0b10)> { 43000b57cec5SDimitry Andric let Predicates = [HasMVEFloat]; 43010b57cec5SDimitry Andric} 43020b57cec5SDimitry Andric 43030b57cec5SDimitry Andricclass MVE_VCMPqri<string suffix, bits<2> size> 4304349cc55cSDimitry Andric : MVE_VCMPqr<suffix, 0b1, size, pred_basic_i, size> { 43050b57cec5SDimitry Andric let Inst{12} = 0b0; 43060b57cec5SDimitry Andric let Inst{5} = 0b0; 43070b57cec5SDimitry Andric} 43080b57cec5SDimitry Andric 43090b57cec5SDimitry Andricclass MVE_VCMPqru<string suffix, bits<2> size> 4310349cc55cSDimitry Andric : MVE_VCMPqr<suffix, 0b1, size, pred_basic_u, size> { 43110b57cec5SDimitry Andric let Inst{12} = 0b0; 43120b57cec5SDimitry Andric let Inst{5} = 0b1; 43130b57cec5SDimitry Andric} 43140b57cec5SDimitry Andric 43150b57cec5SDimitry Andricclass MVE_VCMPqrs<string suffix, bits<2> size> 4316349cc55cSDimitry Andric : MVE_VCMPqr<suffix, 0b1, size, pred_basic_s, size> { 43170b57cec5SDimitry Andric let Inst{12} = 0b1; 43180b57cec5SDimitry Andric} 43190b57cec5SDimitry Andric 43200b57cec5SDimitry Andricdef MVE_VCMPf32r : MVE_VCMPqrf<"f32", 0b0>; 43210b57cec5SDimitry Andricdef MVE_VCMPf16r : MVE_VCMPqrf<"f16", 0b1>; 43220b57cec5SDimitry Andric 43230b57cec5SDimitry Andricdef MVE_VCMPi8r : MVE_VCMPqri<"i8", 0b00>; 43240b57cec5SDimitry Andricdef MVE_VCMPi16r : MVE_VCMPqri<"i16", 0b01>; 43250b57cec5SDimitry Andricdef MVE_VCMPi32r : MVE_VCMPqri<"i32", 0b10>; 43260b57cec5SDimitry Andric 43270b57cec5SDimitry Andricdef MVE_VCMPu8r : MVE_VCMPqru<"u8", 0b00>; 43280b57cec5SDimitry Andricdef MVE_VCMPu16r : MVE_VCMPqru<"u16", 0b01>; 43290b57cec5SDimitry Andricdef MVE_VCMPu32r : MVE_VCMPqru<"u32", 0b10>; 43300b57cec5SDimitry Andric 43310b57cec5SDimitry Andricdef MVE_VCMPs8r : MVE_VCMPqrs<"s8", 0b00>; 43320b57cec5SDimitry Andricdef MVE_VCMPs16r : MVE_VCMPqrs<"s16", 0b01>; 43330b57cec5SDimitry Andricdef MVE_VCMPs32r : MVE_VCMPqrs<"s32", 0b10>; 43340b57cec5SDimitry Andric 4335480093f4SDimitry Andricmulticlass unpred_vcmp_z<string suffix, PatLeaf fc> { 4336480093f4SDimitry Andric def i8 : Pat<(v16i1 (ARMvcmpz (v16i8 MQPR:$v1), fc)), 43378bcb0991SDimitry Andric (v16i1 (!cast<Instruction>("MVE_VCMP"#suffix#"8r") (v16i8 MQPR:$v1), ZR, fc))>; 4338480093f4SDimitry Andric def i16 : Pat<(v8i1 (ARMvcmpz (v8i16 MQPR:$v1), fc)), 43398bcb0991SDimitry Andric (v8i1 (!cast<Instruction>("MVE_VCMP"#suffix#"16r") (v8i16 MQPR:$v1), ZR, fc))>; 4340480093f4SDimitry Andric def i32 : Pat<(v4i1 (ARMvcmpz (v4i32 MQPR:$v1), fc)), 43418bcb0991SDimitry Andric (v4i1 (!cast<Instruction>("MVE_VCMP"#suffix#"32r") (v4i32 MQPR:$v1), ZR, fc))>; 43428bcb0991SDimitry Andric 4343480093f4SDimitry Andric def : Pat<(v16i1 (and (v16i1 VCCR:$p1), (v16i1 (ARMvcmpz (v16i8 MQPR:$v1), fc)))), 4344349cc55cSDimitry Andric (v16i1 (!cast<Instruction>("MVE_VCMP"#suffix#"8r") (v16i8 MQPR:$v1), ZR, fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 4345480093f4SDimitry Andric def : Pat<(v8i1 (and (v8i1 VCCR:$p1), (v8i1 (ARMvcmpz (v8i16 MQPR:$v1), fc)))), 4346349cc55cSDimitry Andric (v8i1 (!cast<Instruction>("MVE_VCMP"#suffix#"16r") (v8i16 MQPR:$v1), ZR, fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 4347480093f4SDimitry Andric def : Pat<(v4i1 (and (v4i1 VCCR:$p1), (v4i1 (ARMvcmpz (v4i32 MQPR:$v1), fc)))), 4348349cc55cSDimitry Andric (v4i1 (!cast<Instruction>("MVE_VCMP"#suffix#"32r") (v4i32 MQPR:$v1), ZR, fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 43498bcb0991SDimitry Andric} 43508bcb0991SDimitry Andric 4351480093f4SDimitry Andricmulticlass unpred_vcmp_r<string suffix, PatLeaf fc> { 4352480093f4SDimitry Andric def i8 : Pat<(v16i1 (ARMvcmp (v16i8 MQPR:$v1), (v16i8 MQPR:$v2), fc)), 43538bcb0991SDimitry Andric (v16i1 (!cast<Instruction>("MVE_VCMP"#suffix#"8") (v16i8 MQPR:$v1), (v16i8 MQPR:$v2), fc))>; 4354480093f4SDimitry Andric def i16 : Pat<(v8i1 (ARMvcmp (v8i16 MQPR:$v1), (v8i16 MQPR:$v2), fc)), 43558bcb0991SDimitry Andric (v8i1 (!cast<Instruction>("MVE_VCMP"#suffix#"16") (v8i16 MQPR:$v1), (v8i16 MQPR:$v2), fc))>; 4356480093f4SDimitry Andric def i32 : Pat<(v4i1 (ARMvcmp (v4i32 MQPR:$v1), (v4i32 MQPR:$v2), fc)), 43578bcb0991SDimitry Andric (v4i1 (!cast<Instruction>("MVE_VCMP"#suffix#"32") (v4i32 MQPR:$v1), (v4i32 MQPR:$v2), fc))>; 43588bcb0991SDimitry Andric 43595ffd83dbSDimitry Andric def i8r : Pat<(v16i1 (ARMvcmp (v16i8 MQPR:$v1), (v16i8 (ARMvdup rGPR:$v2)), fc)), 43605ffd83dbSDimitry Andric (v16i1 (!cast<Instruction>("MVE_VCMP"#suffix#"8r") (v16i8 MQPR:$v1), (i32 rGPR:$v2), fc))>; 43615ffd83dbSDimitry Andric def i16r : Pat<(v8i1 (ARMvcmp (v8i16 MQPR:$v1), (v8i16 (ARMvdup rGPR:$v2)), fc)), 43625ffd83dbSDimitry Andric (v8i1 (!cast<Instruction>("MVE_VCMP"#suffix#"16r") (v8i16 MQPR:$v1), (i32 rGPR:$v2), fc))>; 43635ffd83dbSDimitry Andric def i32r : Pat<(v4i1 (ARMvcmp (v4i32 MQPR:$v1), (v4i32 (ARMvdup rGPR:$v2)), fc)), 43645ffd83dbSDimitry Andric (v4i1 (!cast<Instruction>("MVE_VCMP"#suffix#"32r") (v4i32 MQPR:$v1), (i32 rGPR:$v2), fc))>; 43658bcb0991SDimitry Andric 4366480093f4SDimitry Andric def : Pat<(v16i1 (and (v16i1 VCCR:$p1), (v16i1 (ARMvcmp (v16i8 MQPR:$v1), (v16i8 MQPR:$v2), fc)))), 4367349cc55cSDimitry Andric (v16i1 (!cast<Instruction>("MVE_VCMP"#suffix#"8") (v16i8 MQPR:$v1), (v16i8 MQPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 4368480093f4SDimitry Andric def : Pat<(v8i1 (and (v8i1 VCCR:$p1), (v8i1 (ARMvcmp (v8i16 MQPR:$v1), (v8i16 MQPR:$v2), fc)))), 4369349cc55cSDimitry Andric (v8i1 (!cast<Instruction>("MVE_VCMP"#suffix#"16") (v8i16 MQPR:$v1), (v8i16 MQPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 4370480093f4SDimitry Andric def : Pat<(v4i1 (and (v4i1 VCCR:$p1), (v4i1 (ARMvcmp (v4i32 MQPR:$v1), (v4i32 MQPR:$v2), fc)))), 4371349cc55cSDimitry Andric (v4i1 (!cast<Instruction>("MVE_VCMP"#suffix#"32") (v4i32 MQPR:$v1), (v4i32 MQPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 43728bcb0991SDimitry Andric 43735ffd83dbSDimitry Andric def : Pat<(v16i1 (and (v16i1 VCCR:$p1), (v16i1 (ARMvcmp (v16i8 MQPR:$v1), (v16i8 (ARMvdup rGPR:$v2)), fc)))), 4374349cc55cSDimitry Andric (v16i1 (!cast<Instruction>("MVE_VCMP"#suffix#"8r") (v16i8 MQPR:$v1), (i32 rGPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 43755ffd83dbSDimitry Andric def : Pat<(v8i1 (and (v8i1 VCCR:$p1), (v8i1 (ARMvcmp (v8i16 MQPR:$v1), (v8i16 (ARMvdup rGPR:$v2)), fc)))), 4376349cc55cSDimitry Andric (v8i1 (!cast<Instruction>("MVE_VCMP"#suffix#"16r") (v8i16 MQPR:$v1), (i32 rGPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 43775ffd83dbSDimitry Andric def : Pat<(v4i1 (and (v4i1 VCCR:$p1), (v4i1 (ARMvcmp (v4i32 MQPR:$v1), (v4i32 (ARMvdup rGPR:$v2)), fc)))), 4378349cc55cSDimitry Andric (v4i1 (!cast<Instruction>("MVE_VCMP"#suffix#"32r") (v4i32 MQPR:$v1), (i32 rGPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 43798bcb0991SDimitry Andric} 43808bcb0991SDimitry Andric 4381480093f4SDimitry Andricmulticlass unpred_vcmpf_z<PatLeaf fc> { 4382480093f4SDimitry Andric def f16 : Pat<(v8i1 (ARMvcmpz (v8f16 MQPR:$v1), fc)), 43838bcb0991SDimitry Andric (v8i1 (MVE_VCMPf16r (v8f16 MQPR:$v1), ZR, fc))>; 4384480093f4SDimitry Andric def f32 : Pat<(v4i1 (ARMvcmpz (v4f32 MQPR:$v1), fc)), 43858bcb0991SDimitry Andric (v4i1 (MVE_VCMPf32r (v4f32 MQPR:$v1), ZR, fc))>; 43868bcb0991SDimitry Andric 4387480093f4SDimitry Andric def : Pat<(v8i1 (and (v8i1 VCCR:$p1), (v8i1 (ARMvcmpz (v8f16 MQPR:$v1), fc)))), 4388349cc55cSDimitry Andric (v8i1 (MVE_VCMPf16r (v8f16 MQPR:$v1), ZR, fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 4389480093f4SDimitry Andric def : Pat<(v4i1 (and (v4i1 VCCR:$p1), (v4i1 (ARMvcmpz (v4f32 MQPR:$v1), fc)))), 4390349cc55cSDimitry Andric (v4i1 (MVE_VCMPf32r (v4f32 MQPR:$v1), ZR, fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 43918bcb0991SDimitry Andric} 43928bcb0991SDimitry Andric 4393fe6060f1SDimitry Andricmulticlass unpred_vcmpf_r<PatLeaf fc> { 43945ffd83dbSDimitry Andric def : Pat<(v8i1 (ARMvcmp (v8f16 MQPR:$v1), (v8f16 MQPR:$v2), fc)), 43958bcb0991SDimitry Andric (v8i1 (MVE_VCMPf16 (v8f16 MQPR:$v1), (v8f16 MQPR:$v2), fc))>; 43965ffd83dbSDimitry Andric def : Pat<(v4i1 (ARMvcmp (v4f32 MQPR:$v1), (v4f32 MQPR:$v2), fc)), 43978bcb0991SDimitry Andric (v4i1 (MVE_VCMPf32 (v4f32 MQPR:$v1), (v4f32 MQPR:$v2), fc))>; 43988bcb0991SDimitry Andric 43995ffd83dbSDimitry Andric def : Pat<(v8i1 (ARMvcmp (v8f16 MQPR:$v1), (v8f16 (ARMvdup rGPR:$v2)), fc)), 44005ffd83dbSDimitry Andric (v8i1 (MVE_VCMPf16r (v8f16 MQPR:$v1), (i32 rGPR:$v2), fc))>; 44015ffd83dbSDimitry Andric def : Pat<(v4i1 (ARMvcmp (v4f32 MQPR:$v1), (v4f32 (ARMvdup rGPR:$v2)), fc)), 44025ffd83dbSDimitry Andric (v4i1 (MVE_VCMPf32r (v4f32 MQPR:$v1), (i32 rGPR:$v2), fc))>; 44038bcb0991SDimitry Andric 4404480093f4SDimitry Andric def : Pat<(v8i1 (and (v8i1 VCCR:$p1), (v8i1 (ARMvcmp (v8f16 MQPR:$v1), (v8f16 MQPR:$v2), fc)))), 4405349cc55cSDimitry Andric (v8i1 (MVE_VCMPf16 (v8f16 MQPR:$v1), (v8f16 MQPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 4406480093f4SDimitry Andric def : Pat<(v4i1 (and (v4i1 VCCR:$p1), (v4i1 (ARMvcmp (v4f32 MQPR:$v1), (v4f32 MQPR:$v2), fc)))), 4407349cc55cSDimitry Andric (v4i1 (MVE_VCMPf32 (v4f32 MQPR:$v1), (v4f32 MQPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 44088bcb0991SDimitry Andric 44095ffd83dbSDimitry Andric def : Pat<(v8i1 (and (v8i1 VCCR:$p1), (v8i1 (ARMvcmp (v8f16 MQPR:$v1), (v8f16 (ARMvdup rGPR:$v2)), fc)))), 4410349cc55cSDimitry Andric (v8i1 (MVE_VCMPf16r (v8f16 MQPR:$v1), (i32 rGPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 44115ffd83dbSDimitry Andric def : Pat<(v4i1 (and (v4i1 VCCR:$p1), (v4i1 (ARMvcmp (v4f32 MQPR:$v1), (v4f32 (ARMvdup rGPR:$v2)), fc)))), 4412349cc55cSDimitry Andric (v4i1 (MVE_VCMPf32r (v4f32 MQPR:$v1), (i32 rGPR:$v2), fc, ARMVCCThen, VCCR:$p1, zero_reg))>; 44138bcb0991SDimitry Andric} 44148bcb0991SDimitry Andric 44158bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 4416480093f4SDimitry Andric defm MVE_VCEQZ : unpred_vcmp_z<"i", ARMCCeq>; 4417480093f4SDimitry Andric defm MVE_VCNEZ : unpred_vcmp_z<"i", ARMCCne>; 4418480093f4SDimitry Andric defm MVE_VCGEZ : unpred_vcmp_z<"s", ARMCCge>; 4419480093f4SDimitry Andric defm MVE_VCLTZ : unpred_vcmp_z<"s", ARMCClt>; 4420480093f4SDimitry Andric defm MVE_VCGTZ : unpred_vcmp_z<"s", ARMCCgt>; 4421480093f4SDimitry Andric defm MVE_VCLEZ : unpred_vcmp_z<"s", ARMCCle>; 4422480093f4SDimitry Andric defm MVE_VCGTUZ : unpred_vcmp_z<"u", ARMCChi>; 4423480093f4SDimitry Andric defm MVE_VCGEUZ : unpred_vcmp_z<"u", ARMCChs>; 44248bcb0991SDimitry Andric 4425480093f4SDimitry Andric defm MVE_VCEQ : unpred_vcmp_r<"i", ARMCCeq>; 4426480093f4SDimitry Andric defm MVE_VCNE : unpred_vcmp_r<"i", ARMCCne>; 4427480093f4SDimitry Andric defm MVE_VCGE : unpred_vcmp_r<"s", ARMCCge>; 4428480093f4SDimitry Andric defm MVE_VCLT : unpred_vcmp_r<"s", ARMCClt>; 4429480093f4SDimitry Andric defm MVE_VCGT : unpred_vcmp_r<"s", ARMCCgt>; 4430480093f4SDimitry Andric defm MVE_VCLE : unpred_vcmp_r<"s", ARMCCle>; 4431480093f4SDimitry Andric defm MVE_VCGTU : unpred_vcmp_r<"u", ARMCChi>; 4432480093f4SDimitry Andric defm MVE_VCGEU : unpred_vcmp_r<"u", ARMCChs>; 44338bcb0991SDimitry Andric} 44348bcb0991SDimitry Andric 44358bcb0991SDimitry Andriclet Predicates = [HasMVEFloat] in { 4436480093f4SDimitry Andric defm MVE_VFCEQZ : unpred_vcmpf_z<ARMCCeq>; 4437480093f4SDimitry Andric defm MVE_VFCNEZ : unpred_vcmpf_z<ARMCCne>; 4438480093f4SDimitry Andric defm MVE_VFCGEZ : unpred_vcmpf_z<ARMCCge>; 4439480093f4SDimitry Andric defm MVE_VFCLTZ : unpred_vcmpf_z<ARMCClt>; 4440480093f4SDimitry Andric defm MVE_VFCGTZ : unpred_vcmpf_z<ARMCCgt>; 4441480093f4SDimitry Andric defm MVE_VFCLEZ : unpred_vcmpf_z<ARMCCle>; 44428bcb0991SDimitry Andric 4443480093f4SDimitry Andric defm MVE_VFCEQ : unpred_vcmpf_r<ARMCCeq>; 4444480093f4SDimitry Andric defm MVE_VFCNE : unpred_vcmpf_r<ARMCCne>; 4445480093f4SDimitry Andric defm MVE_VFCGE : unpred_vcmpf_r<ARMCCge>; 4446480093f4SDimitry Andric defm MVE_VFCLT : unpred_vcmpf_r<ARMCClt>; 4447480093f4SDimitry Andric defm MVE_VFCGT : unpred_vcmpf_r<ARMCCgt>; 4448480093f4SDimitry Andric defm MVE_VFCLE : unpred_vcmpf_r<ARMCCle>; 44498bcb0991SDimitry Andric} 44508bcb0991SDimitry Andric 44518bcb0991SDimitry Andric 44525ffd83dbSDimitry Andric// Extra "worst case" and/or/xor patterns, going into and out of GRP 44538bcb0991SDimitry Andricmulticlass two_predops<SDPatternOperator opnode, Instruction insn> { 44548bcb0991SDimitry Andric def v16i1 : Pat<(v16i1 (opnode (v16i1 VCCR:$p1), (v16i1 VCCR:$p2))), 44558bcb0991SDimitry Andric (v16i1 (COPY_TO_REGCLASS 44568bcb0991SDimitry Andric (insn (i32 (COPY_TO_REGCLASS (v16i1 VCCR:$p1), rGPR)), 44578bcb0991SDimitry Andric (i32 (COPY_TO_REGCLASS (v16i1 VCCR:$p2), rGPR))), 44588bcb0991SDimitry Andric VCCR))>; 44598bcb0991SDimitry Andric def v8i1 : Pat<(v8i1 (opnode (v8i1 VCCR:$p1), (v8i1 VCCR:$p2))), 44608bcb0991SDimitry Andric (v8i1 (COPY_TO_REGCLASS 44618bcb0991SDimitry Andric (insn (i32 (COPY_TO_REGCLASS (v8i1 VCCR:$p1), rGPR)), 44628bcb0991SDimitry Andric (i32 (COPY_TO_REGCLASS (v8i1 VCCR:$p2), rGPR))), 44638bcb0991SDimitry Andric VCCR))>; 44648bcb0991SDimitry Andric def v4i1 : Pat<(v4i1 (opnode (v4i1 VCCR:$p1), (v4i1 VCCR:$p2))), 44658bcb0991SDimitry Andric (v4i1 (COPY_TO_REGCLASS 44668bcb0991SDimitry Andric (insn (i32 (COPY_TO_REGCLASS (v4i1 VCCR:$p1), rGPR)), 44678bcb0991SDimitry Andric (i32 (COPY_TO_REGCLASS (v4i1 VCCR:$p2), rGPR))), 44688bcb0991SDimitry Andric VCCR))>; 44690eae32dcSDimitry Andric def v2i1 : Pat<(v2i1 (opnode (v2i1 VCCR:$p1), (v2i1 VCCR:$p2))), 44700eae32dcSDimitry Andric (v2i1 (COPY_TO_REGCLASS 44710eae32dcSDimitry Andric (insn (i32 (COPY_TO_REGCLASS (v2i1 VCCR:$p1), rGPR)), 44720eae32dcSDimitry Andric (i32 (COPY_TO_REGCLASS (v2i1 VCCR:$p2), rGPR))), 44730eae32dcSDimitry Andric VCCR))>; 44748bcb0991SDimitry Andric} 44758bcb0991SDimitry Andric 44768bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 44778bcb0991SDimitry Andric defm POR : two_predops<or, t2ORRrr>; 44788bcb0991SDimitry Andric defm PAND : two_predops<and, t2ANDrr>; 44798bcb0991SDimitry Andric defm PEOR : two_predops<xor, t2EORrr>; 44808bcb0991SDimitry Andric} 44818bcb0991SDimitry Andric 44828bcb0991SDimitry Andric// Occasionally we need to cast between a i32 and a boolean vector, for 44838bcb0991SDimitry Andric// example when moving between rGPR and VPR.P0 as part of predicate vector 44848bcb0991SDimitry Andric// shuffles. We also sometimes need to cast between different predicate 44858bcb0991SDimitry Andric// vector types (v4i1<>v8i1, etc.) also as part of lowering vector shuffles. 44868bcb0991SDimitry Andricdef predicate_cast : SDNode<"ARMISD::PREDICATE_CAST", SDTUnaryOp>; 44878bcb0991SDimitry Andric 4488e8d8bef9SDimitry Andricdef load_align4 : PatFrag<(ops node:$ptr), (load node:$ptr), [{ 4489bdd1243dSDimitry Andric return cast<LoadSDNode>(N)->getAlign() >= 4; 4490e8d8bef9SDimitry Andric}]>; 4491e8d8bef9SDimitry Andric 44928bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 44930eae32dcSDimitry Andric foreach VT = [ v2i1, v4i1, v8i1, v16i1 ] in { 44948bcb0991SDimitry Andric def : Pat<(i32 (predicate_cast (VT VCCR:$src))), 44958bcb0991SDimitry Andric (i32 (COPY_TO_REGCLASS (VT VCCR:$src), VCCR))>; 44968bcb0991SDimitry Andric def : Pat<(VT (predicate_cast (i32 VCCR:$src))), 44978bcb0991SDimitry Andric (VT (COPY_TO_REGCLASS (i32 VCCR:$src), VCCR))>; 44988bcb0991SDimitry Andric 44990eae32dcSDimitry Andric foreach VT2 = [ v2i1, v4i1, v8i1, v16i1 ] in 45008bcb0991SDimitry Andric def : Pat<(VT (predicate_cast (VT2 VCCR:$src))), 45018bcb0991SDimitry Andric (VT (COPY_TO_REGCLASS (VT2 VCCR:$src), VCCR))>; 45028bcb0991SDimitry Andric } 45035ffd83dbSDimitry Andric 4504e8d8bef9SDimitry Andric // If we happen to be casting from a load we can convert that straight 4505e8d8bef9SDimitry Andric // into a predicate load, so long as the load is of the correct type. 45060eae32dcSDimitry Andric foreach VT = [ v2i1, v4i1, v8i1, v16i1 ] in { 4507e8d8bef9SDimitry Andric def : Pat<(VT (predicate_cast (i32 (load_align4 taddrmode_imm7<2>:$addr)))), 4508e8d8bef9SDimitry Andric (VT (VLDR_P0_off taddrmode_imm7<2>:$addr))>; 4509e8d8bef9SDimitry Andric } 4510e8d8bef9SDimitry Andric 45115ffd83dbSDimitry Andric // Here we match the specific SDNode type 'ARMVectorRegCastImpl' 45125ffd83dbSDimitry Andric // rather than the more general 'ARMVectorRegCast' which would also 45135ffd83dbSDimitry Andric // match some bitconverts. If we use the latter in cases where the 45145ffd83dbSDimitry Andric // input and output types are the same, the bitconvert gets elided 45155ffd83dbSDimitry Andric // and we end up generating a nonsense match of nothing. 45165ffd83dbSDimitry Andric 45175ffd83dbSDimitry Andric foreach VT = [ v16i8, v8i16, v8f16, v4i32, v4f32, v2i64, v2f64 ] in 45185ffd83dbSDimitry Andric foreach VT2 = [ v16i8, v8i16, v8f16, v4i32, v4f32, v2i64, v2f64 ] in 4519e8d8bef9SDimitry Andric def : Pat<(VT (ARMVectorRegCastImpl (VT2 MQPR:$src))), 4520e8d8bef9SDimitry Andric (VT MQPR:$src)>; 45218bcb0991SDimitry Andric} 45228bcb0991SDimitry Andric 45230b57cec5SDimitry Andric// end of MVE compares 45240b57cec5SDimitry Andric 45250b57cec5SDimitry Andric// start of MVE_qDest_qSrc 45260b57cec5SDimitry Andric 45270b57cec5SDimitry Andricclass MVE_qDest_qSrc<string iname, string suffix, dag oops, dag iops, 45280b57cec5SDimitry Andric string ops, vpred_ops vpred, string cstr, 4529349cc55cSDimitry Andric bits<2> vecsize, list<dag> pattern=[]> 45300b57cec5SDimitry Andric : MVE_p<oops, iops, NoItinerary, iname, suffix, 4531349cc55cSDimitry Andric ops, vpred, cstr, vecsize, pattern> { 45320b57cec5SDimitry Andric bits<4> Qd; 45330b57cec5SDimitry Andric bits<4> Qm; 45340b57cec5SDimitry Andric 45350b57cec5SDimitry Andric let Inst{25-23} = 0b100; 45360b57cec5SDimitry Andric let Inst{22} = Qd{3}; 45370b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 45380b57cec5SDimitry Andric let Inst{11-9} = 0b111; 45390b57cec5SDimitry Andric let Inst{6} = 0b0; 45400b57cec5SDimitry Andric let Inst{5} = Qm{3}; 45410b57cec5SDimitry Andric let Inst{4} = 0b0; 45420b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 45430b57cec5SDimitry Andric} 45440b57cec5SDimitry Andric 45450b57cec5SDimitry Andricclass MVE_VQxDMLxDH<string iname, bit exch, bit round, bit subtract, 4546349cc55cSDimitry Andric string suffix, bits<2> size, string cstr="", 4547349cc55cSDimitry Andric list<dag> pattern=[]> 45480b57cec5SDimitry Andric : MVE_qDest_qSrc<iname, suffix, (outs MQPR:$Qd), 45490b57cec5SDimitry Andric (ins MQPR:$Qd_src, MQPR:$Qn, MQPR:$Qm), "$Qd, $Qn, $Qm", 4550349cc55cSDimitry Andric vpred_n, "$Qd = $Qd_src"#cstr, size, pattern> { 45510b57cec5SDimitry Andric bits<4> Qn; 45520b57cec5SDimitry Andric 45530b57cec5SDimitry Andric let Inst{28} = subtract; 45540b57cec5SDimitry Andric let Inst{21-20} = size; 45550b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 45560b57cec5SDimitry Andric let Inst{16} = 0b0; 45570b57cec5SDimitry Andric let Inst{12} = exch; 45580b57cec5SDimitry Andric let Inst{8} = 0b0; 45590b57cec5SDimitry Andric let Inst{7} = Qn{3}; 45600b57cec5SDimitry Andric let Inst{0} = round; 45610b57cec5SDimitry Andric} 45620b57cec5SDimitry Andric 45635ffd83dbSDimitry Andricmulticlass MVE_VQxDMLxDH_p<string iname, bit exch, bit round, bit subtract, 45645ffd83dbSDimitry Andric MVEVectorVTInfo VTI> { 45655ffd83dbSDimitry Andric def "": MVE_VQxDMLxDH<iname, exch, round, subtract, VTI.Suffix, VTI.Size, 45665ffd83dbSDimitry Andric !if(!eq(VTI.LaneBits, 32), ",@earlyclobber $Qd", "")>; 45675ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 45685ffd83dbSDimitry Andric defvar ConstParams = (? (i32 exch), (i32 round), (i32 subtract)); 45695ffd83dbSDimitry Andric defvar unpred_intr = int_arm_mve_vqdmlad; 45705ffd83dbSDimitry Andric defvar pred_intr = int_arm_mve_vqdmlad_predicated; 45715ffd83dbSDimitry Andric 45725ffd83dbSDimitry Andric def : Pat<(VTI.Vec !con((unpred_intr (VTI.Vec MQPR:$a), (VTI.Vec MQPR:$b), 45735ffd83dbSDimitry Andric (VTI.Vec MQPR:$c)), ConstParams)), 45745ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$a), (VTI.Vec MQPR:$b), 45755ffd83dbSDimitry Andric (VTI.Vec MQPR:$c)))>; 45765ffd83dbSDimitry Andric def : Pat<(VTI.Vec !con((pred_intr (VTI.Vec MQPR:$a), (VTI.Vec MQPR:$b), 45775ffd83dbSDimitry Andric (VTI.Vec MQPR:$c)), ConstParams, 45785ffd83dbSDimitry Andric (? (VTI.Pred VCCR:$pred)))), 45795ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$a), (VTI.Vec MQPR:$b), 45805ffd83dbSDimitry Andric (VTI.Vec MQPR:$c), 4581349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$pred), zero_reg))>; 45825ffd83dbSDimitry Andric} 45835ffd83dbSDimitry Andric 45840b57cec5SDimitry Andricmulticlass MVE_VQxDMLxDH_multi<string iname, bit exch, 45850b57cec5SDimitry Andric bit round, bit subtract> { 45865ffd83dbSDimitry Andric defm s8 : MVE_VQxDMLxDH_p<iname, exch, round, subtract, MVE_v16s8>; 45875ffd83dbSDimitry Andric defm s16 : MVE_VQxDMLxDH_p<iname, exch, round, subtract, MVE_v8s16>; 45885ffd83dbSDimitry Andric defm s32 : MVE_VQxDMLxDH_p<iname, exch, round, subtract, MVE_v4s32>; 45890b57cec5SDimitry Andric} 45900b57cec5SDimitry Andric 45910b57cec5SDimitry Andricdefm MVE_VQDMLADH : MVE_VQxDMLxDH_multi<"vqdmladh", 0b0, 0b0, 0b0>; 45920b57cec5SDimitry Andricdefm MVE_VQDMLADHX : MVE_VQxDMLxDH_multi<"vqdmladhx", 0b1, 0b0, 0b0>; 45930b57cec5SDimitry Andricdefm MVE_VQRDMLADH : MVE_VQxDMLxDH_multi<"vqrdmladh", 0b0, 0b1, 0b0>; 45940b57cec5SDimitry Andricdefm MVE_VQRDMLADHX : MVE_VQxDMLxDH_multi<"vqrdmladhx", 0b1, 0b1, 0b0>; 45950b57cec5SDimitry Andricdefm MVE_VQDMLSDH : MVE_VQxDMLxDH_multi<"vqdmlsdh", 0b0, 0b0, 0b1>; 45960b57cec5SDimitry Andricdefm MVE_VQDMLSDHX : MVE_VQxDMLxDH_multi<"vqdmlsdhx", 0b1, 0b0, 0b1>; 45970b57cec5SDimitry Andricdefm MVE_VQRDMLSDH : MVE_VQxDMLxDH_multi<"vqrdmlsdh", 0b0, 0b1, 0b1>; 45980b57cec5SDimitry Andricdefm MVE_VQRDMLSDHX : MVE_VQxDMLxDH_multi<"vqrdmlsdhx", 0b1, 0b1, 0b1>; 45990b57cec5SDimitry Andric 4600349cc55cSDimitry Andricclass MVE_VCMUL<string iname, string suffix, bits<2> size, string cstr=""> 46010b57cec5SDimitry Andric : MVE_qDest_qSrc<iname, suffix, (outs MQPR:$Qd), 46020b57cec5SDimitry Andric (ins MQPR:$Qn, MQPR:$Qm, complexrotateop:$rot), 4603349cc55cSDimitry Andric "$Qd, $Qn, $Qm, $rot", vpred_r, cstr, size, 4604349cc55cSDimitry Andric []> { 46050b57cec5SDimitry Andric bits<4> Qn; 46060b57cec5SDimitry Andric bits<2> rot; 46070b57cec5SDimitry Andric 4608349cc55cSDimitry Andric let Inst{28} = size{1}; 46090b57cec5SDimitry Andric let Inst{21-20} = 0b11; 46100b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 46110b57cec5SDimitry Andric let Inst{16} = 0b0; 46120b57cec5SDimitry Andric let Inst{12} = rot{1}; 46130b57cec5SDimitry Andric let Inst{8} = 0b0; 46140b57cec5SDimitry Andric let Inst{7} = Qn{3}; 46150b57cec5SDimitry Andric let Inst{0} = rot{0}; 46160b57cec5SDimitry Andric 46170b57cec5SDimitry Andric let Predicates = [HasMVEFloat]; 46180b57cec5SDimitry Andric} 46190b57cec5SDimitry Andric 4620480093f4SDimitry Andricmulticlass MVE_VCMUL_m<string iname, MVEVectorVTInfo VTI, 4621349cc55cSDimitry Andric string cstr=""> { 4622349cc55cSDimitry Andric def "" : MVE_VCMUL<iname, VTI.Suffix, VTI.Size, cstr>; 4623480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 4624480093f4SDimitry Andric 4625480093f4SDimitry Andric let Predicates = [HasMVEFloat] in { 4626480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vcmulq 4627480093f4SDimitry Andric imm:$rot, (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm))), 4628480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 4629480093f4SDimitry Andric imm:$rot))>; 4630480093f4SDimitry Andric 4631480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vcmulq_predicated 4632480093f4SDimitry Andric imm:$rot, (VTI.Vec MQPR:$inactive), 4633480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 4634480093f4SDimitry Andric (VTI.Pred VCCR:$mask))), 4635480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 4636349cc55cSDimitry Andric imm:$rot, ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 4637480093f4SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 4638480093f4SDimitry Andric 4639480093f4SDimitry Andric } 4640480093f4SDimitry Andric} 4641480093f4SDimitry Andric 4642349cc55cSDimitry Andricdefm MVE_VCMULf16 : MVE_VCMUL_m<"vcmul", MVE_v8f16>; 4643349cc55cSDimitry Andricdefm MVE_VCMULf32 : MVE_VCMUL_m<"vcmul", MVE_v4f32, "@earlyclobber $Qd">; 46440b57cec5SDimitry Andric 46450b57cec5SDimitry Andricclass MVE_VMULL<string iname, string suffix, bit bit_28, bits<2> bits_21_20, 4646349cc55cSDimitry Andric bit T, string cstr, bits<2> vecsize, list<dag> pattern=[]> 46470b57cec5SDimitry Andric : MVE_qDest_qSrc<iname, suffix, (outs MQPR:$Qd), 46480b57cec5SDimitry Andric (ins MQPR:$Qn, MQPR:$Qm), "$Qd, $Qn, $Qm", 4649349cc55cSDimitry Andric vpred_r, cstr, vecsize, pattern> { 46500b57cec5SDimitry Andric bits<4> Qd; 46510b57cec5SDimitry Andric bits<4> Qn; 46520b57cec5SDimitry Andric bits<4> Qm; 46530b57cec5SDimitry Andric 46540b57cec5SDimitry Andric let Inst{28} = bit_28; 46550b57cec5SDimitry Andric let Inst{21-20} = bits_21_20; 46560b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 46570b57cec5SDimitry Andric let Inst{16} = 0b1; 46580b57cec5SDimitry Andric let Inst{12} = T; 46590b57cec5SDimitry Andric let Inst{8} = 0b0; 46600b57cec5SDimitry Andric let Inst{7} = Qn{3}; 46610b57cec5SDimitry Andric let Inst{0} = 0b0; 4662480093f4SDimitry Andric let validForTailPredication = 1; 46635ffd83dbSDimitry Andric let doubleWidthResult = 1; 46640b57cec5SDimitry Andric} 46650b57cec5SDimitry Andric 4666480093f4SDimitry Andricmulticlass MVE_VMULL_m<MVEVectorVTInfo VTI, 4667fe6060f1SDimitry Andric SDPatternOperator unpred_op, Intrinsic pred_int, 4668349cc55cSDimitry Andric bit Top, bits<2> vecsize, string cstr=""> { 4669480093f4SDimitry Andric def "" : MVE_VMULL<"vmull" # !if(Top, "t", "b"), VTI.Suffix, VTI.Unsigned, 4670349cc55cSDimitry Andric VTI.Size, Top, cstr, vecsize>; 4671480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 4672480093f4SDimitry Andric 4673480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 4674480093f4SDimitry Andric defvar uflag = !if(!eq(VTI.SuffixLetter, "p"), (?), (? (i32 VTI.Unsigned))); 4675480093f4SDimitry Andric 4676480093f4SDimitry Andric // Unpredicated multiply 4677480093f4SDimitry Andric def : Pat<(VTI.DblVec !con((unpred_op (VTI.Vec MQPR:$Qm), 4678480093f4SDimitry Andric (VTI.Vec MQPR:$Qn)), 4679480093f4SDimitry Andric uflag, (? (i32 Top)))), 4680480093f4SDimitry Andric (VTI.DblVec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 4681480093f4SDimitry Andric 4682480093f4SDimitry Andric // Predicated multiply 4683480093f4SDimitry Andric def : Pat<(VTI.DblVec !con((pred_int (VTI.Vec MQPR:$Qm), 4684480093f4SDimitry Andric (VTI.Vec MQPR:$Qn)), 46855ffd83dbSDimitry Andric uflag, (? (i32 Top), (VTI.DblPred VCCR:$mask), 4686480093f4SDimitry Andric (VTI.DblVec MQPR:$inactive)))), 4687480093f4SDimitry Andric (VTI.DblVec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 4688349cc55cSDimitry Andric ARMVCCThen, (VTI.DblPred VCCR:$mask), zero_reg, 4689480093f4SDimitry Andric (VTI.DblVec MQPR:$inactive)))>; 4690480093f4SDimitry Andric } 46910b57cec5SDimitry Andric} 46920b57cec5SDimitry Andric 4693480093f4SDimitry Andric// For polynomial multiplies, the size bits take the unused value 0b11, and 4694480093f4SDimitry Andric// the unsigned bit switches to encoding the size. 46950b57cec5SDimitry Andric 4696480093f4SDimitry Andricdefm MVE_VMULLBs8 : MVE_VMULL_m<MVE_v16s8, int_arm_mve_vmull, 4697349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b0, 0b01>; 4698480093f4SDimitry Andricdefm MVE_VMULLTs8 : MVE_VMULL_m<MVE_v16s8, int_arm_mve_vmull, 4699349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b1, 0b01>; 4700480093f4SDimitry Andricdefm MVE_VMULLBs16 : MVE_VMULL_m<MVE_v8s16, int_arm_mve_vmull, 4701349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b0, 0b10>; 4702480093f4SDimitry Andricdefm MVE_VMULLTs16 : MVE_VMULL_m<MVE_v8s16, int_arm_mve_vmull, 4703349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b1, 0b10>; 4704480093f4SDimitry Andricdefm MVE_VMULLBs32 : MVE_VMULL_m<MVE_v4s32, int_arm_mve_vmull, 4705349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b0, 0b11, 4706480093f4SDimitry Andric "@earlyclobber $Qd">; 4707480093f4SDimitry Andricdefm MVE_VMULLTs32 : MVE_VMULL_m<MVE_v4s32, int_arm_mve_vmull, 4708349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b1, 0b11, 4709480093f4SDimitry Andric "@earlyclobber $Qd">; 47100b57cec5SDimitry Andric 4711480093f4SDimitry Andricdefm MVE_VMULLBu8 : MVE_VMULL_m<MVE_v16u8, int_arm_mve_vmull, 4712349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b0, 0b01>; 4713480093f4SDimitry Andricdefm MVE_VMULLTu8 : MVE_VMULL_m<MVE_v16u8, int_arm_mve_vmull, 4714349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b1, 0b01>; 4715480093f4SDimitry Andricdefm MVE_VMULLBu16 : MVE_VMULL_m<MVE_v8u16, int_arm_mve_vmull, 4716349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b0, 0b10>; 4717480093f4SDimitry Andricdefm MVE_VMULLTu16 : MVE_VMULL_m<MVE_v8u16, int_arm_mve_vmull, 4718349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b1, 0b10>; 4719480093f4SDimitry Andricdefm MVE_VMULLBu32 : MVE_VMULL_m<MVE_v4u32, int_arm_mve_vmull, 4720349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b0, 0b11, 4721480093f4SDimitry Andric "@earlyclobber $Qd">; 4722480093f4SDimitry Andricdefm MVE_VMULLTu32 : MVE_VMULL_m<MVE_v4u32, int_arm_mve_vmull, 4723349cc55cSDimitry Andric int_arm_mve_mull_int_predicated, 0b1, 0b11, 4724480093f4SDimitry Andric "@earlyclobber $Qd">; 4725480093f4SDimitry Andric 4726480093f4SDimitry Andricdefm MVE_VMULLBp8 : MVE_VMULL_m<MVE_v16p8, int_arm_mve_vmull_poly, 4727349cc55cSDimitry Andric int_arm_mve_mull_poly_predicated, 0b0, 0b01>; 4728480093f4SDimitry Andricdefm MVE_VMULLTp8 : MVE_VMULL_m<MVE_v16p8, int_arm_mve_vmull_poly, 4729349cc55cSDimitry Andric int_arm_mve_mull_poly_predicated, 0b1, 0b01>; 4730480093f4SDimitry Andricdefm MVE_VMULLBp16 : MVE_VMULL_m<MVE_v8p16, int_arm_mve_vmull_poly, 4731349cc55cSDimitry Andric int_arm_mve_mull_poly_predicated, 0b0, 0b10>; 4732480093f4SDimitry Andricdefm MVE_VMULLTp16 : MVE_VMULL_m<MVE_v8p16, int_arm_mve_vmull_poly, 4733349cc55cSDimitry Andric int_arm_mve_mull_poly_predicated, 0b1, 0b10>; 4734480093f4SDimitry Andric 47355ffd83dbSDimitry Andriclet Predicates = [HasMVEInt] in { 47365ffd83dbSDimitry Andric def : Pat<(v2i64 (ARMvmulls (v4i32 MQPR:$src1), (v4i32 MQPR:$src2))), 47375ffd83dbSDimitry Andric (MVE_VMULLBs32 MQPR:$src1, MQPR:$src2)>; 47385ffd83dbSDimitry Andric def : Pat<(v2i64 (ARMvmulls (v4i32 (ARMvrev64 (v4i32 MQPR:$src1))), 47395ffd83dbSDimitry Andric (v4i32 (ARMvrev64 (v4i32 MQPR:$src2))))), 47405ffd83dbSDimitry Andric (MVE_VMULLTs32 MQPR:$src1, MQPR:$src2)>; 47415ffd83dbSDimitry Andric 47425ffd83dbSDimitry Andric def : Pat<(mul (sext_inreg (v4i32 MQPR:$src1), v4i16), 47435ffd83dbSDimitry Andric (sext_inreg (v4i32 MQPR:$src2), v4i16)), 47445ffd83dbSDimitry Andric (MVE_VMULLBs16 MQPR:$src1, MQPR:$src2)>; 47455ffd83dbSDimitry Andric def : Pat<(mul (sext_inreg (v4i32 (ARMVectorRegCast (ARMvrev32 (v8i16 MQPR:$src1)))), v4i16), 47465ffd83dbSDimitry Andric (sext_inreg (v4i32 (ARMVectorRegCast (ARMvrev32 (v8i16 MQPR:$src2)))), v4i16)), 47475ffd83dbSDimitry Andric (MVE_VMULLTs16 MQPR:$src1, MQPR:$src2)>; 47485ffd83dbSDimitry Andric 47495ffd83dbSDimitry Andric def : Pat<(mul (sext_inreg (v8i16 MQPR:$src1), v8i8), 47505ffd83dbSDimitry Andric (sext_inreg (v8i16 MQPR:$src2), v8i8)), 47515ffd83dbSDimitry Andric (MVE_VMULLBs8 MQPR:$src1, MQPR:$src2)>; 47525ffd83dbSDimitry Andric def : Pat<(mul (sext_inreg (v8i16 (ARMVectorRegCast (ARMvrev16 (v16i8 MQPR:$src1)))), v8i8), 47535ffd83dbSDimitry Andric (sext_inreg (v8i16 (ARMVectorRegCast (ARMvrev16 (v16i8 MQPR:$src2)))), v8i8)), 47545ffd83dbSDimitry Andric (MVE_VMULLTs8 MQPR:$src1, MQPR:$src2)>; 47555ffd83dbSDimitry Andric 47565ffd83dbSDimitry Andric def : Pat<(v2i64 (ARMvmullu (v4i32 MQPR:$src1), (v4i32 MQPR:$src2))), 47575ffd83dbSDimitry Andric (MVE_VMULLBu32 MQPR:$src1, MQPR:$src2)>; 47585ffd83dbSDimitry Andric def : Pat<(v2i64 (ARMvmullu (v4i32 (ARMvrev64 (v4i32 MQPR:$src1))), 47595ffd83dbSDimitry Andric (v4i32 (ARMvrev64 (v4i32 MQPR:$src2))))), 47605ffd83dbSDimitry Andric (MVE_VMULLTu32 MQPR:$src1, MQPR:$src2)>; 47615ffd83dbSDimitry Andric 47625ffd83dbSDimitry Andric def : Pat<(mul (and (v4i32 MQPR:$src1), (v4i32 (ARMvmovImm (i32 0xCFF)))), 47635ffd83dbSDimitry Andric (and (v4i32 MQPR:$src2), (v4i32 (ARMvmovImm (i32 0xCFF))))), 47645ffd83dbSDimitry Andric (MVE_VMULLBu16 MQPR:$src1, MQPR:$src2)>; 47655ffd83dbSDimitry Andric def : Pat<(mul (and (v4i32 (ARMVectorRegCast (ARMvrev32 (v8i16 MQPR:$src1)))), 47665ffd83dbSDimitry Andric (v4i32 (ARMvmovImm (i32 0xCFF)))), 47675ffd83dbSDimitry Andric (and (v4i32 (ARMVectorRegCast (ARMvrev32 (v8i16 MQPR:$src2)))), 47685ffd83dbSDimitry Andric (v4i32 (ARMvmovImm (i32 0xCFF))))), 47695ffd83dbSDimitry Andric (MVE_VMULLTu16 MQPR:$src1, MQPR:$src2)>; 47705ffd83dbSDimitry Andric 47715ffd83dbSDimitry Andric def : Pat<(mul (ARMvbicImm (v8i16 MQPR:$src1), (i32 0xAFF)), 47725ffd83dbSDimitry Andric (ARMvbicImm (v8i16 MQPR:$src2), (i32 0xAFF))), 47735ffd83dbSDimitry Andric (MVE_VMULLBu8 MQPR:$src1, MQPR:$src2)>; 47745ffd83dbSDimitry Andric def : Pat<(mul (ARMvbicImm (v8i16 (ARMVectorRegCast (ARMvrev16 (v16i8 MQPR:$src1)))), (i32 0xAFF)), 47755ffd83dbSDimitry Andric (ARMvbicImm (v8i16 (ARMVectorRegCast (ARMvrev16 (v16i8 MQPR:$src2)))), (i32 0xAFF))), 47765ffd83dbSDimitry Andric (MVE_VMULLTu8 MQPR:$src1, MQPR:$src2)>; 47775ffd83dbSDimitry Andric} 47785ffd83dbSDimitry Andric 4779480093f4SDimitry Andricclass MVE_VxMULH<string iname, string suffix, bit U, bits<2> size, bit round, 4780480093f4SDimitry Andric list<dag> pattern=[]> 47810b57cec5SDimitry Andric : MVE_qDest_qSrc<iname, suffix, (outs MQPR:$Qd), 47820b57cec5SDimitry Andric (ins MQPR:$Qn, MQPR:$Qm), "$Qd, $Qn, $Qm", 4783349cc55cSDimitry Andric vpred_r, "", size, pattern> { 47840b57cec5SDimitry Andric bits<4> Qn; 47850b57cec5SDimitry Andric 47860b57cec5SDimitry Andric let Inst{28} = U; 47870b57cec5SDimitry Andric let Inst{21-20} = size; 47880b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 47890b57cec5SDimitry Andric let Inst{16} = 0b1; 47900b57cec5SDimitry Andric let Inst{12} = round; 47910b57cec5SDimitry Andric let Inst{8} = 0b0; 47920b57cec5SDimitry Andric let Inst{7} = Qn{3}; 47930b57cec5SDimitry Andric let Inst{0} = 0b1; 4794fe6060f1SDimitry Andric let validForTailPredication = 1; 47950b57cec5SDimitry Andric} 47960b57cec5SDimitry Andric 4797480093f4SDimitry Andricmulticlass MVE_VxMULH_m<string iname, MVEVectorVTInfo VTI, SDNode unpred_op, 4798fe6060f1SDimitry Andric Intrinsic PredInt, bit round> { 4799480093f4SDimitry Andric def "" : MVE_VxMULH<iname, VTI.Suffix, VTI.Unsigned, VTI.Size, round>; 4800480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 48010b57cec5SDimitry Andric 4802480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 4803fe6060f1SDimitry Andric if !eq(round, 0b0) then { 4804fe6060f1SDimitry Andric defvar mulh = !if(VTI.Unsigned, mulhu, mulhs); 4805fe6060f1SDimitry Andric defm : MVE_TwoOpPattern<VTI, mulh, PredInt, (? (i32 VTI.Unsigned)), 4806fe6060f1SDimitry Andric !cast<Instruction>(NAME)>; 4807fe6060f1SDimitry Andric } else { 4808480093f4SDimitry Andric // Predicated multiply returning high bits 4809fe6060f1SDimitry Andric def : Pat<(VTI.Vec (PredInt (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 4810480093f4SDimitry Andric (i32 VTI.Unsigned), (VTI.Pred VCCR:$mask), 4811480093f4SDimitry Andric (VTI.Vec MQPR:$inactive))), 4812480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 4813349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 4814480093f4SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 4815480093f4SDimitry Andric } 4816fe6060f1SDimitry Andric 4817fe6060f1SDimitry Andric // Unpredicated intrinsic 4818fe6060f1SDimitry Andric def : Pat<(VTI.Vec (unpred_op (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 4819fe6060f1SDimitry Andric (i32 VTI.Unsigned))), 4820fe6060f1SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 4821fe6060f1SDimitry Andric } 4822480093f4SDimitry Andric} 4823480093f4SDimitry Andric 4824480093f4SDimitry Andricmulticlass MVE_VMULT<string iname, MVEVectorVTInfo VTI, bit round> 4825480093f4SDimitry Andric : MVE_VxMULH_m<iname, VTI, !if(round, int_arm_mve_vrmulh, int_arm_mve_vmulh), 4826480093f4SDimitry Andric !if(round, int_arm_mve_rmulh_predicated, 4827480093f4SDimitry Andric int_arm_mve_mulh_predicated), 4828480093f4SDimitry Andric round>; 4829480093f4SDimitry Andric 4830480093f4SDimitry Andricdefm MVE_VMULHs8 : MVE_VMULT<"vmulh", MVE_v16s8, 0b0>; 4831480093f4SDimitry Andricdefm MVE_VMULHs16 : MVE_VMULT<"vmulh", MVE_v8s16, 0b0>; 4832480093f4SDimitry Andricdefm MVE_VMULHs32 : MVE_VMULT<"vmulh", MVE_v4s32, 0b0>; 4833480093f4SDimitry Andricdefm MVE_VMULHu8 : MVE_VMULT<"vmulh", MVE_v16u8, 0b0>; 4834480093f4SDimitry Andricdefm MVE_VMULHu16 : MVE_VMULT<"vmulh", MVE_v8u16, 0b0>; 4835480093f4SDimitry Andricdefm MVE_VMULHu32 : MVE_VMULT<"vmulh", MVE_v4u32, 0b0>; 4836480093f4SDimitry Andric 4837480093f4SDimitry Andricdefm MVE_VRMULHs8 : MVE_VMULT<"vrmulh", MVE_v16s8, 0b1>; 4838480093f4SDimitry Andricdefm MVE_VRMULHs16 : MVE_VMULT<"vrmulh", MVE_v8s16, 0b1>; 4839480093f4SDimitry Andricdefm MVE_VRMULHs32 : MVE_VMULT<"vrmulh", MVE_v4s32, 0b1>; 4840480093f4SDimitry Andricdefm MVE_VRMULHu8 : MVE_VMULT<"vrmulh", MVE_v16u8, 0b1>; 4841480093f4SDimitry Andricdefm MVE_VRMULHu16 : MVE_VMULT<"vrmulh", MVE_v8u16, 0b1>; 4842480093f4SDimitry Andricdefm MVE_VRMULHu32 : MVE_VMULT<"vrmulh", MVE_v4u32, 0b1>; 48430b57cec5SDimitry Andric 48440b57cec5SDimitry Andricclass MVE_VxMOVxN<string iname, string suffix, bit bit_28, bit bit_17, 48450b57cec5SDimitry Andric bits<2> size, bit T, list<dag> pattern=[]> 48460b57cec5SDimitry Andric : MVE_qDest_qSrc<iname, suffix, (outs MQPR:$Qd), 48470b57cec5SDimitry Andric (ins MQPR:$Qd_src, MQPR:$Qm), "$Qd, $Qm", 4848349cc55cSDimitry Andric vpred_n, "$Qd = $Qd_src", !if(size, 0b10, 0b01), pattern> { 48490b57cec5SDimitry Andric 48500b57cec5SDimitry Andric let Inst{28} = bit_28; 48510b57cec5SDimitry Andric let Inst{21-20} = 0b11; 48520b57cec5SDimitry Andric let Inst{19-18} = size; 48530b57cec5SDimitry Andric let Inst{17} = bit_17; 48540b57cec5SDimitry Andric let Inst{16} = 0b1; 48550b57cec5SDimitry Andric let Inst{12} = T; 48560b57cec5SDimitry Andric let Inst{8} = 0b0; 4857e8d8bef9SDimitry Andric let Inst{7} = !not(bit_17); 48580b57cec5SDimitry Andric let Inst{0} = 0b1; 48595ffd83dbSDimitry Andric let validForTailPredication = 1; 48605ffd83dbSDimitry Andric let retainsPreviousHalfElement = 1; 48610b57cec5SDimitry Andric} 48620b57cec5SDimitry Andric 48630b57cec5SDimitry Andricmulticlass MVE_VxMOVxN_halves<string iname, string suffix, 48640b57cec5SDimitry Andric bit bit_28, bit bit_17, bits<2> size> { 48650b57cec5SDimitry Andric def bh : MVE_VxMOVxN<iname # "b", suffix, bit_28, bit_17, size, 0b0>; 48660b57cec5SDimitry Andric def th : MVE_VxMOVxN<iname # "t", suffix, bit_28, bit_17, size, 0b1>; 48670b57cec5SDimitry Andric} 48680b57cec5SDimitry Andric 48690b57cec5SDimitry Andricdefm MVE_VMOVNi16 : MVE_VxMOVxN_halves<"vmovn", "i16", 0b1, 0b0, 0b00>; 48700b57cec5SDimitry Andricdefm MVE_VMOVNi32 : MVE_VxMOVxN_halves<"vmovn", "i32", 0b1, 0b0, 0b01>; 48710b57cec5SDimitry Andricdefm MVE_VQMOVNs16 : MVE_VxMOVxN_halves<"vqmovn", "s16", 0b0, 0b1, 0b00>; 48720b57cec5SDimitry Andricdefm MVE_VQMOVNs32 : MVE_VxMOVxN_halves<"vqmovn", "s32", 0b0, 0b1, 0b01>; 48730b57cec5SDimitry Andricdefm MVE_VQMOVNu16 : MVE_VxMOVxN_halves<"vqmovn", "u16", 0b1, 0b1, 0b00>; 48740b57cec5SDimitry Andricdefm MVE_VQMOVNu32 : MVE_VxMOVxN_halves<"vqmovn", "u32", 0b1, 0b1, 0b01>; 48750b57cec5SDimitry Andricdefm MVE_VQMOVUNs16 : MVE_VxMOVxN_halves<"vqmovun", "s16", 0b0, 0b0, 0b00>; 48760b57cec5SDimitry Andricdefm MVE_VQMOVUNs32 : MVE_VxMOVxN_halves<"vqmovun", "s32", 0b0, 0b0, 0b01>; 48770b57cec5SDimitry Andric 48788bcb0991SDimitry Andricdef MVEvmovn : SDNode<"ARMISD::VMOVN", SDTARMVEXT>; 48795ffd83dbSDimitry Andric 48805ffd83dbSDimitry Andricmulticlass MVE_VMOVN_p<Instruction Inst, bit top, 48815ffd83dbSDimitry Andric MVEVectorVTInfo VTI, MVEVectorVTInfo InVTI> { 48825ffd83dbSDimitry Andric // Match the most obvious MVEvmovn(a,b,t), which overwrites the odd or even 48835ffd83dbSDimitry Andric // lanes of a (depending on t) with the even lanes of b. 48845ffd83dbSDimitry Andric def : Pat<(VTI.Vec (MVEvmovn (VTI.Vec MQPR:$Qd_src), 48855ffd83dbSDimitry Andric (VTI.Vec MQPR:$Qm), (i32 top))), 48865ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd_src), (VTI.Vec MQPR:$Qm)))>; 48875ffd83dbSDimitry Andric 4888e8d8bef9SDimitry Andric if !not(top) then { 48895ffd83dbSDimitry Andric // If we see MVEvmovn(a,ARMvrev(b),1), that wants to overwrite the odd 48905ffd83dbSDimitry Andric // lanes of a with the odd lanes of b. In other words, the lanes we're 48915ffd83dbSDimitry Andric // _keeping_ from a are the even ones. So we can flip it round and say that 48925ffd83dbSDimitry Andric // this is the same as overwriting the even lanes of b with the even lanes 48935ffd83dbSDimitry Andric // of a, i.e. it's a VMOVNB with the operands reversed. 48945ffd83dbSDimitry Andric defvar vrev = !cast<SDNode>("ARMvrev" # InVTI.LaneBits); 48955ffd83dbSDimitry Andric def : Pat<(VTI.Vec (MVEvmovn (VTI.Vec MQPR:$Qm), 48965ffd83dbSDimitry Andric (VTI.Vec (vrev MQPR:$Qd_src)), (i32 1))), 48975ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd_src), (VTI.Vec MQPR:$Qm)))>; 48985ffd83dbSDimitry Andric } 48995ffd83dbSDimitry Andric 49005ffd83dbSDimitry Andric // Match the IR intrinsic for a predicated VMOVN. This regards the Qm input 49015ffd83dbSDimitry Andric // as having wider lanes that we're narrowing, instead of already-narrow 49025ffd83dbSDimitry Andric // lanes that we're taking every other one of. 49035ffd83dbSDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vmovn_predicated (VTI.Vec MQPR:$Qd_src), 49045ffd83dbSDimitry Andric (InVTI.Vec MQPR:$Qm), (i32 top), 49055ffd83dbSDimitry Andric (InVTI.Pred VCCR:$pred))), 49065ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd_src), 49075ffd83dbSDimitry Andric (InVTI.Vec MQPR:$Qm), 4908349cc55cSDimitry Andric ARMVCCThen, (InVTI.Pred VCCR:$pred), zero_reg))>; 49095ffd83dbSDimitry Andric} 49105ffd83dbSDimitry Andric 49115ffd83dbSDimitry Andricdefm : MVE_VMOVN_p<MVE_VMOVNi32bh, 0, MVE_v8i16, MVE_v4i32>; 49125ffd83dbSDimitry Andricdefm : MVE_VMOVN_p<MVE_VMOVNi32th, 1, MVE_v8i16, MVE_v4i32>; 49135ffd83dbSDimitry Andricdefm : MVE_VMOVN_p<MVE_VMOVNi16bh, 0, MVE_v16i8, MVE_v8i16>; 49145ffd83dbSDimitry Andricdefm : MVE_VMOVN_p<MVE_VMOVNi16th, 1, MVE_v16i8, MVE_v8i16>; 49155ffd83dbSDimitry Andric 49165ffd83dbSDimitry Andricmulticlass MVE_VQMOVN_p<Instruction Inst, bit outU, bit inU, bit top, 49175ffd83dbSDimitry Andric MVEVectorVTInfo VTI, MVEVectorVTInfo InVTI> { 49185ffd83dbSDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vqmovn (VTI.Vec MQPR:$Qd_src), 49195ffd83dbSDimitry Andric (InVTI.Vec MQPR:$Qm), 49205ffd83dbSDimitry Andric (i32 outU), (i32 inU), (i32 top))), 49215ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd_src), 49225ffd83dbSDimitry Andric (InVTI.Vec MQPR:$Qm)))>; 49235ffd83dbSDimitry Andric 49245ffd83dbSDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vqmovn_predicated (VTI.Vec MQPR:$Qd_src), 49255ffd83dbSDimitry Andric (InVTI.Vec MQPR:$Qm), 49265ffd83dbSDimitry Andric (i32 outU), (i32 inU), (i32 top), 49275ffd83dbSDimitry Andric (InVTI.Pred VCCR:$pred))), 49285ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qd_src), 49295ffd83dbSDimitry Andric (InVTI.Vec MQPR:$Qm), 4930349cc55cSDimitry Andric ARMVCCThen, (InVTI.Pred VCCR:$pred), zero_reg))>; 49315ffd83dbSDimitry Andric} 49325ffd83dbSDimitry Andric 49335ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVNs32bh, 0, 0, 0, MVE_v8i16, MVE_v4i32>; 49345ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVNs32th, 0, 0, 1, MVE_v8i16, MVE_v4i32>; 49355ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVNs16bh, 0, 0, 0, MVE_v16i8, MVE_v8i16>; 49365ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVNs16th, 0, 0, 1, MVE_v16i8, MVE_v8i16>; 49375ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVNu32bh, 1, 1, 0, MVE_v8i16, MVE_v4i32>; 49385ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVNu32th, 1, 1, 1, MVE_v8i16, MVE_v4i32>; 49395ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVNu16bh, 1, 1, 0, MVE_v16i8, MVE_v8i16>; 49405ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVNu16th, 1, 1, 1, MVE_v16i8, MVE_v8i16>; 49415ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVUNs32bh, 1, 0, 0, MVE_v8i16, MVE_v4i32>; 49425ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVUNs32th, 1, 0, 1, MVE_v8i16, MVE_v4i32>; 49435ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVUNs16bh, 1, 0, 0, MVE_v16i8, MVE_v8i16>; 49445ffd83dbSDimitry Andricdefm : MVE_VQMOVN_p<MVE_VQMOVUNs16th, 1, 0, 1, MVE_v16i8, MVE_v8i16>; 49455ffd83dbSDimitry Andric 49465ffd83dbSDimitry Andricdef SDTARMVMOVNQ : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, 49475ffd83dbSDimitry Andric SDTCisVec<2>, SDTCisVT<3, i32>]>; 49485ffd83dbSDimitry Andricdef MVEvqmovns : SDNode<"ARMISD::VQMOVNs", SDTARMVMOVNQ>; 49495ffd83dbSDimitry Andricdef MVEvqmovnu : SDNode<"ARMISD::VQMOVNu", SDTARMVMOVNQ>; 49505ffd83dbSDimitry Andric 49518bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 49525ffd83dbSDimitry Andric def : Pat<(v8i16 (MVEvqmovns (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm), (i32 0))), 49535ffd83dbSDimitry Andric (v8i16 (MVE_VQMOVNs32bh (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm)))>; 49545ffd83dbSDimitry Andric def : Pat<(v8i16 (MVEvqmovns (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm), (i32 1))), 49555ffd83dbSDimitry Andric (v8i16 (MVE_VQMOVNs32th (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm)))>; 49565ffd83dbSDimitry Andric def : Pat<(v16i8 (MVEvqmovns (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm), (i32 0))), 49575ffd83dbSDimitry Andric (v16i8 (MVE_VQMOVNs16bh (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm)))>; 49585ffd83dbSDimitry Andric def : Pat<(v16i8 (MVEvqmovns (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm), (i32 1))), 49595ffd83dbSDimitry Andric (v16i8 (MVE_VQMOVNs16th (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm)))>; 49605ffd83dbSDimitry Andric 49615ffd83dbSDimitry Andric def : Pat<(v8i16 (MVEvqmovnu (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm), (i32 0))), 49625ffd83dbSDimitry Andric (v8i16 (MVE_VQMOVNu32bh (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm)))>; 49635ffd83dbSDimitry Andric def : Pat<(v8i16 (MVEvqmovnu (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm), (i32 1))), 49645ffd83dbSDimitry Andric (v8i16 (MVE_VQMOVNu32th (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm)))>; 49655ffd83dbSDimitry Andric def : Pat<(v16i8 (MVEvqmovnu (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm), (i32 0))), 49665ffd83dbSDimitry Andric (v16i8 (MVE_VQMOVNu16bh (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm)))>; 49675ffd83dbSDimitry Andric def : Pat<(v16i8 (MVEvqmovnu (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm), (i32 1))), 49685ffd83dbSDimitry Andric (v16i8 (MVE_VQMOVNu16th (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm)))>; 49695ffd83dbSDimitry Andric 49705ffd83dbSDimitry Andric def : Pat<(v8i16 (MVEvqmovns (v8i16 MQPR:$Qd_src), (v4i32 (ARMvshrsImm (v4i32 MQPR:$Qm), imm0_31:$imm)), (i32 0))), 49715ffd83dbSDimitry Andric (v8i16 (MVE_VQSHRNbhs32 (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm), imm0_31:$imm))>; 49725ffd83dbSDimitry Andric def : Pat<(v16i8 (MVEvqmovns (v16i8 MQPR:$Qd_src), (v8i16 (ARMvshrsImm (v8i16 MQPR:$Qm), imm0_15:$imm)), (i32 0))), 49735ffd83dbSDimitry Andric (v16i8 (MVE_VQSHRNbhs16 (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm), imm0_15:$imm))>; 49745ffd83dbSDimitry Andric def : Pat<(v8i16 (MVEvqmovns (v8i16 MQPR:$Qd_src), (v4i32 (ARMvshrsImm (v4i32 MQPR:$Qm), imm0_31:$imm)), (i32 1))), 49755ffd83dbSDimitry Andric (v8i16 (MVE_VQSHRNths32 (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm), imm0_31:$imm))>; 49765ffd83dbSDimitry Andric def : Pat<(v16i8 (MVEvqmovns (v16i8 MQPR:$Qd_src), (v8i16 (ARMvshrsImm (v8i16 MQPR:$Qm), imm0_15:$imm)), (i32 1))), 49775ffd83dbSDimitry Andric (v16i8 (MVE_VQSHRNths16 (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm), imm0_15:$imm))>; 49785ffd83dbSDimitry Andric 49795ffd83dbSDimitry Andric def : Pat<(v8i16 (MVEvqmovnu (v8i16 MQPR:$Qd_src), (v4i32 (ARMvshruImm (v4i32 MQPR:$Qm), imm0_31:$imm)), (i32 0))), 49805ffd83dbSDimitry Andric (v8i16 (MVE_VQSHRNbhu32 (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm), imm0_31:$imm))>; 49815ffd83dbSDimitry Andric def : Pat<(v16i8 (MVEvqmovnu (v16i8 MQPR:$Qd_src), (v8i16 (ARMvshruImm (v8i16 MQPR:$Qm), imm0_15:$imm)), (i32 0))), 49825ffd83dbSDimitry Andric (v16i8 (MVE_VQSHRNbhu16 (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm), imm0_15:$imm))>; 49835ffd83dbSDimitry Andric def : Pat<(v8i16 (MVEvqmovnu (v8i16 MQPR:$Qd_src), (v4i32 (ARMvshruImm (v4i32 MQPR:$Qm), imm0_31:$imm)), (i32 1))), 49845ffd83dbSDimitry Andric (v8i16 (MVE_VQSHRNthu32 (v8i16 MQPR:$Qd_src), (v4i32 MQPR:$Qm), imm0_31:$imm))>; 49855ffd83dbSDimitry Andric def : Pat<(v16i8 (MVEvqmovnu (v16i8 MQPR:$Qd_src), (v8i16 (ARMvshruImm (v8i16 MQPR:$Qm), imm0_15:$imm)), (i32 1))), 49865ffd83dbSDimitry Andric (v16i8 (MVE_VQSHRNthu16 (v16i8 MQPR:$Qd_src), (v8i16 MQPR:$Qm), imm0_15:$imm))>; 49878bcb0991SDimitry Andric} 49888bcb0991SDimitry Andric 49890b57cec5SDimitry Andricclass MVE_VCVT_ff<string iname, string suffix, bit op, bit T, 49905ffd83dbSDimitry Andric dag iops_extra, vpred_ops vpred, string cstr> 49915ffd83dbSDimitry Andric : MVE_qDest_qSrc<iname, suffix, (outs MQPR:$Qd), 49925ffd83dbSDimitry Andric !con(iops_extra, (ins MQPR:$Qm)), "$Qd, $Qm", 4993349cc55cSDimitry Andric vpred, cstr, 0b10, []> { 49940b57cec5SDimitry Andric let Inst{28} = op; 49950b57cec5SDimitry Andric let Inst{21-16} = 0b111111; 49960b57cec5SDimitry Andric let Inst{12} = T; 49970b57cec5SDimitry Andric let Inst{8-7} = 0b00; 49980b57cec5SDimitry Andric let Inst{0} = 0b1; 49990b57cec5SDimitry Andric 50000b57cec5SDimitry Andric let Predicates = [HasMVEFloat]; 50015ffd83dbSDimitry Andric let retainsPreviousHalfElement = 1; 50020b57cec5SDimitry Andric} 50030b57cec5SDimitry Andric 50045ffd83dbSDimitry Andricdef SDTARMVCVTL : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, 50055ffd83dbSDimitry Andric SDTCisVT<2, i32>]>; 50065ffd83dbSDimitry Andricdef MVEvcvtn : SDNode<"ARMISD::VCVTN", SDTARMVMOVNQ>; 50075ffd83dbSDimitry Andricdef MVEvcvtl : SDNode<"ARMISD::VCVTL", SDTARMVCVTL>; 50085ffd83dbSDimitry Andric 5009480093f4SDimitry Andricmulticlass MVE_VCVT_f2h_m<string iname, int half> { 50105ffd83dbSDimitry Andric def "": MVE_VCVT_ff<iname, "f16.f32", 0b0, half, 50115ffd83dbSDimitry Andric (ins MQPR:$Qd_src), vpred_n, "$Qd = $Qd_src">; 5012480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 5013480093f4SDimitry Andric 5014480093f4SDimitry Andric let Predicates = [HasMVEFloat] in { 5015480093f4SDimitry Andric def : Pat<(v8f16 (int_arm_mve_vcvt_narrow 5016480093f4SDimitry Andric (v8f16 MQPR:$Qd_src), (v4f32 MQPR:$Qm), (i32 half))), 5017480093f4SDimitry Andric (v8f16 (Inst (v8f16 MQPR:$Qd_src), (v4f32 MQPR:$Qm)))>; 5018480093f4SDimitry Andric def : Pat<(v8f16 (int_arm_mve_vcvt_narrow_predicated 5019480093f4SDimitry Andric (v8f16 MQPR:$Qd_src), (v4f32 MQPR:$Qm), (i32 half), 5020480093f4SDimitry Andric (v4i1 VCCR:$mask))), 5021480093f4SDimitry Andric (v8f16 (Inst (v8f16 MQPR:$Qd_src), (v4f32 MQPR:$Qm), 5022349cc55cSDimitry Andric ARMVCCThen, (v4i1 VCCR:$mask), zero_reg))>; 50235ffd83dbSDimitry Andric 50245ffd83dbSDimitry Andric def : Pat<(v8f16 (MVEvcvtn (v8f16 MQPR:$Qd_src), (v4f32 MQPR:$Qm), (i32 half))), 50255ffd83dbSDimitry Andric (v8f16 (Inst (v8f16 MQPR:$Qd_src), (v4f32 MQPR:$Qm)))>; 5026480093f4SDimitry Andric } 50270b57cec5SDimitry Andric} 50280b57cec5SDimitry Andric 5029480093f4SDimitry Andricmulticlass MVE_VCVT_h2f_m<string iname, int half> { 50305ffd83dbSDimitry Andric def "": MVE_VCVT_ff<iname, "f32.f16", 0b1, half, (ins), vpred_r, "">; 50315ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 50325ffd83dbSDimitry Andric 50335ffd83dbSDimitry Andric let Predicates = [HasMVEFloat] in { 50345ffd83dbSDimitry Andric def : Pat<(v4f32 (int_arm_mve_vcvt_widen (v8f16 MQPR:$Qm), (i32 half))), 50355ffd83dbSDimitry Andric (v4f32 (Inst (v8f16 MQPR:$Qm)))>; 50365ffd83dbSDimitry Andric def : Pat<(v4f32 (int_arm_mve_vcvt_widen_predicated 50375ffd83dbSDimitry Andric (v4f32 MQPR:$inactive), (v8f16 MQPR:$Qm), (i32 half), 50385ffd83dbSDimitry Andric (v4i1 VCCR:$mask))), 50395ffd83dbSDimitry Andric (v4f32 (Inst (v8f16 MQPR:$Qm), ARMVCCThen, 5040349cc55cSDimitry Andric (v4i1 VCCR:$mask), zero_reg, (v4f32 MQPR:$inactive)))>; 50415ffd83dbSDimitry Andric 50425ffd83dbSDimitry Andric def : Pat<(v4f32 (MVEvcvtl (v8f16 MQPR:$Qm), (i32 half))), 50435ffd83dbSDimitry Andric (v4f32 (Inst (v8f16 MQPR:$Qm)))>; 50445ffd83dbSDimitry Andric } 5045480093f4SDimitry Andric} 5046480093f4SDimitry Andric 5047480093f4SDimitry Andricdefm MVE_VCVTf16f32bh : MVE_VCVT_f2h_m<"vcvtb", 0b0>; 5048480093f4SDimitry Andricdefm MVE_VCVTf16f32th : MVE_VCVT_f2h_m<"vcvtt", 0b1>; 5049480093f4SDimitry Andricdefm MVE_VCVTf32f16bh : MVE_VCVT_h2f_m<"vcvtb", 0b0>; 5050480093f4SDimitry Andricdefm MVE_VCVTf32f16th : MVE_VCVT_h2f_m<"vcvtt", 0b1>; 50510b57cec5SDimitry Andric 50520b57cec5SDimitry Andricclass MVE_VxCADD<string iname, string suffix, bits<2> size, bit halve, 5053480093f4SDimitry Andric string cstr=""> 50540b57cec5SDimitry Andric : MVE_qDest_qSrc<iname, suffix, (outs MQPR:$Qd), 50550b57cec5SDimitry Andric (ins MQPR:$Qn, MQPR:$Qm, complexrotateopodd:$rot), 5056349cc55cSDimitry Andric "$Qd, $Qn, $Qm, $rot", vpred_r, cstr, size, []> { 50570b57cec5SDimitry Andric bits<4> Qn; 50580b57cec5SDimitry Andric bit rot; 50590b57cec5SDimitry Andric 50600b57cec5SDimitry Andric let Inst{28} = halve; 50610b57cec5SDimitry Andric let Inst{21-20} = size; 50620b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 50630b57cec5SDimitry Andric let Inst{16} = 0b0; 50640b57cec5SDimitry Andric let Inst{12} = rot; 50650b57cec5SDimitry Andric let Inst{8} = 0b1; 50660b57cec5SDimitry Andric let Inst{7} = Qn{3}; 50670b57cec5SDimitry Andric let Inst{0} = 0b0; 50680b57cec5SDimitry Andric} 50690b57cec5SDimitry Andric 5070480093f4SDimitry Andricmulticlass MVE_VxCADD_m<string iname, MVEVectorVTInfo VTI, 5071480093f4SDimitry Andric bit halve, string cstr=""> { 5072480093f4SDimitry Andric def "" : MVE_VxCADD<iname, VTI.Suffix, VTI.Size, halve, cstr>; 5073480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 50740b57cec5SDimitry Andric 5075480093f4SDimitry Andric let Predicates = [HasMVEInt] in { 5076480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vcaddq halve, 5077480093f4SDimitry Andric imm:$rot, (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm))), 5078480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 5079480093f4SDimitry Andric imm:$rot))>; 5080480093f4SDimitry Andric 5081480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vcaddq_predicated halve, 5082480093f4SDimitry Andric imm:$rot, (VTI.Vec MQPR:$inactive), 5083480093f4SDimitry Andric (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 5084480093f4SDimitry Andric (VTI.Pred VCCR:$mask))), 5085480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qn), (VTI.Vec MQPR:$Qm), 5086349cc55cSDimitry Andric imm:$rot, ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 5087480093f4SDimitry Andric (VTI.Vec MQPR:$inactive)))>; 5088480093f4SDimitry Andric 5089480093f4SDimitry Andric } 5090480093f4SDimitry Andric} 5091480093f4SDimitry Andric 5092480093f4SDimitry Andricdefm MVE_VCADDi8 : MVE_VxCADD_m<"vcadd", MVE_v16i8, 0b1>; 5093480093f4SDimitry Andricdefm MVE_VCADDi16 : MVE_VxCADD_m<"vcadd", MVE_v8i16, 0b1>; 5094480093f4SDimitry Andricdefm MVE_VCADDi32 : MVE_VxCADD_m<"vcadd", MVE_v4i32, 0b1, "@earlyclobber $Qd">; 5095480093f4SDimitry Andric 5096480093f4SDimitry Andricdefm MVE_VHCADDs8 : MVE_VxCADD_m<"vhcadd", MVE_v16s8, 0b0>; 5097480093f4SDimitry Andricdefm MVE_VHCADDs16 : MVE_VxCADD_m<"vhcadd", MVE_v8s16, 0b0>; 5098480093f4SDimitry Andricdefm MVE_VHCADDs32 : MVE_VxCADD_m<"vhcadd", MVE_v4s32, 0b0, "@earlyclobber $Qd">; 50990b57cec5SDimitry Andric 51000b57cec5SDimitry Andricclass MVE_VADCSBC<string iname, bit I, bit subtract, 51010b57cec5SDimitry Andric dag carryin, list<dag> pattern=[]> 51020b57cec5SDimitry Andric : MVE_qDest_qSrc<iname, "i32", (outs MQPR:$Qd, cl_FPSCR_NZCV:$carryout), 51030b57cec5SDimitry Andric !con((ins MQPR:$Qn, MQPR:$Qm), carryin), 5104349cc55cSDimitry Andric "$Qd, $Qn, $Qm", vpred_r, "", 0b10, pattern> { 51050b57cec5SDimitry Andric bits<4> Qn; 51060b57cec5SDimitry Andric 51070b57cec5SDimitry Andric let Inst{28} = subtract; 51080b57cec5SDimitry Andric let Inst{21-20} = 0b11; 51090b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 51100b57cec5SDimitry Andric let Inst{16} = 0b0; 51110b57cec5SDimitry Andric let Inst{12} = I; 51120b57cec5SDimitry Andric let Inst{8} = 0b1; 51130b57cec5SDimitry Andric let Inst{7} = Qn{3}; 51140b57cec5SDimitry Andric let Inst{0} = 0b0; 51150b57cec5SDimitry Andric 51160b57cec5SDimitry Andric // Custom decoder method in order to add the FPSCR operand(s), which 51170b57cec5SDimitry Andric // Tablegen won't do right 51180b57cec5SDimitry Andric let DecoderMethod = "DecodeMVEVADCInstruction"; 51190b57cec5SDimitry Andric} 51200b57cec5SDimitry Andric 51210b57cec5SDimitry Andricdef MVE_VADC : MVE_VADCSBC<"vadc", 0b0, 0b0, (ins cl_FPSCR_NZCV:$carryin)>; 51220b57cec5SDimitry Andricdef MVE_VADCI : MVE_VADCSBC<"vadci", 0b1, 0b0, (ins)>; 51230b57cec5SDimitry Andric 51240b57cec5SDimitry Andricdef MVE_VSBC : MVE_VADCSBC<"vsbc", 0b0, 0b1, (ins cl_FPSCR_NZCV:$carryin)>; 51250b57cec5SDimitry Andricdef MVE_VSBCI : MVE_VADCSBC<"vsbci", 0b1, 0b1, (ins)>; 51260b57cec5SDimitry Andric 51270b57cec5SDimitry Andricclass MVE_VQDMULL<string iname, string suffix, bit size, bit T, 51288bcb0991SDimitry Andric string cstr="", list<dag> pattern=[]> 51290b57cec5SDimitry Andric : MVE_qDest_qSrc<iname, suffix, (outs MQPR:$Qd), 51300b57cec5SDimitry Andric (ins MQPR:$Qn, MQPR:$Qm), "$Qd, $Qn, $Qm", 5131349cc55cSDimitry Andric vpred_r, cstr, !if(size, 0b10, 0b01), pattern> { 51320b57cec5SDimitry Andric bits<4> Qn; 51330b57cec5SDimitry Andric 51340b57cec5SDimitry Andric let Inst{28} = size; 51350b57cec5SDimitry Andric let Inst{21-20} = 0b11; 51360b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 51370b57cec5SDimitry Andric let Inst{16} = 0b0; 51380b57cec5SDimitry Andric let Inst{12} = T; 51390b57cec5SDimitry Andric let Inst{8} = 0b1; 51400b57cec5SDimitry Andric let Inst{7} = Qn{3}; 51410b57cec5SDimitry Andric let Inst{0} = 0b1; 5142480093f4SDimitry Andric let validForTailPredication = 1; 51435ffd83dbSDimitry Andric let doubleWidthResult = 1; 51440b57cec5SDimitry Andric} 51450b57cec5SDimitry Andric 51465ffd83dbSDimitry Andricmulticlass MVE_VQDMULL_m<string iname, MVEVectorVTInfo VTI, bit size, bit T, 51475ffd83dbSDimitry Andric string cstr> { 51485ffd83dbSDimitry Andric def "" : MVE_VQDMULL<iname, VTI.Suffix, size, T, cstr>; 51495ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 51505ffd83dbSDimitry Andric 51515ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 51525ffd83dbSDimitry Andric // Unpredicated saturating multiply 51535ffd83dbSDimitry Andric def : Pat<(VTI.DblVec (int_arm_mve_vqdmull (VTI.Vec MQPR:$Qm), 51545ffd83dbSDimitry Andric (VTI.Vec MQPR:$Qn), (i32 T))), 51555ffd83dbSDimitry Andric (VTI.DblVec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn)))>; 51565ffd83dbSDimitry Andric // Predicated saturating multiply 51575ffd83dbSDimitry Andric def : Pat<(VTI.DblVec (int_arm_mve_vqdmull_predicated 51585ffd83dbSDimitry Andric (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 51595ffd83dbSDimitry Andric (i32 T), (VTI.DblPred VCCR:$mask), 51605ffd83dbSDimitry Andric (VTI.DblVec MQPR:$inactive))), 51615ffd83dbSDimitry Andric (VTI.DblVec (Inst (VTI.Vec MQPR:$Qm), (VTI.Vec MQPR:$Qn), 5162349cc55cSDimitry Andric ARMVCCThen, (VTI.DblPred VCCR:$mask), zero_reg, 51635ffd83dbSDimitry Andric (VTI.DblVec MQPR:$inactive)))>; 51645ffd83dbSDimitry Andric } 51650b57cec5SDimitry Andric} 51660b57cec5SDimitry Andric 51675ffd83dbSDimitry Andricmulticlass MVE_VQDMULL_halves<MVEVectorVTInfo VTI, bit size, string cstr=""> { 51685ffd83dbSDimitry Andric defm bh : MVE_VQDMULL_m<"vqdmullb", VTI, size, 0b0, cstr>; 51695ffd83dbSDimitry Andric defm th : MVE_VQDMULL_m<"vqdmullt", VTI, size, 0b1, cstr>; 51705ffd83dbSDimitry Andric} 51715ffd83dbSDimitry Andric 51725ffd83dbSDimitry Andricdefm MVE_VQDMULLs16 : MVE_VQDMULL_halves<MVE_v8s16, 0b0>; 51735ffd83dbSDimitry Andricdefm MVE_VQDMULLs32 : MVE_VQDMULL_halves<MVE_v4s32, 0b1, "@earlyclobber $Qd">; 51740b57cec5SDimitry Andric 51750b57cec5SDimitry Andric// end of mve_qDest_qSrc 51760b57cec5SDimitry Andric 51770b57cec5SDimitry Andric// start of mve_qDest_rSrc 51780b57cec5SDimitry Andric 5179349cc55cSDimitry Andricclass MVE_qr_base<dag oops, dag iops, string iname, string suffix, string ops, 5180349cc55cSDimitry Andric vpred_ops vpred, string cstr, bits<2> vecsize, list<dag> pattern=[]> 5181349cc55cSDimitry Andric : MVE_p<oops, iops, NoItinerary, iname, suffix, ops, vpred, cstr, vecsize, pattern> { 51820b57cec5SDimitry Andric bits<4> Qd; 51830b57cec5SDimitry Andric bits<4> Qn; 51840b57cec5SDimitry Andric bits<4> Rm; 51850b57cec5SDimitry Andric 51860b57cec5SDimitry Andric let Inst{25-23} = 0b100; 51870b57cec5SDimitry Andric let Inst{22} = Qd{3}; 51880b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 51890b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 51900b57cec5SDimitry Andric let Inst{11-9} = 0b111; 51910b57cec5SDimitry Andric let Inst{7} = Qn{3}; 51920b57cec5SDimitry Andric let Inst{6} = 0b1; 51930b57cec5SDimitry Andric let Inst{4} = 0b0; 51940b57cec5SDimitry Andric let Inst{3-0} = Rm{3-0}; 51950b57cec5SDimitry Andric} 51960b57cec5SDimitry Andric 5197349cc55cSDimitry Andricclass MVE_qDest_rSrc<string iname, string suffix, string cstr="", bits<2> vecsize, list<dag> pattern=[]> 51980b57cec5SDimitry Andric : MVE_qr_base<(outs MQPR:$Qd), (ins MQPR:$Qn, rGPR:$Rm), 5199349cc55cSDimitry Andric iname, suffix, "$Qd, $Qn, $Rm", vpred_r, cstr, 5200349cc55cSDimitry Andric vecsize, pattern>; 52010b57cec5SDimitry Andric 5202349cc55cSDimitry Andricclass MVE_qDestSrc_rSrc<string iname, string suffix, bits<2> vecsize, list<dag> pattern=[]> 52030b57cec5SDimitry Andric : MVE_qr_base<(outs MQPR:$Qd), (ins MQPR:$Qd_src, MQPR:$Qn, rGPR:$Rm), 5204349cc55cSDimitry Andric iname, suffix, "$Qd, $Qn, $Rm", vpred_n, "$Qd = $Qd_src", 5205349cc55cSDimitry Andric vecsize, pattern>; 52060b57cec5SDimitry Andric 5207349cc55cSDimitry Andricclass MVE_qDest_single_rSrc<string iname, string suffix, bits<2> vecsize, list<dag> pattern=[]> 52080b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qd_src, rGPR:$Rm), NoItinerary, iname, 5209349cc55cSDimitry Andric suffix, "$Qd, $Rm", vpred_n, "$Qd = $Qd_src", vecsize, pattern> { 52100b57cec5SDimitry Andric bits<4> Qd; 52110b57cec5SDimitry Andric bits<4> Rm; 52120b57cec5SDimitry Andric 52130b57cec5SDimitry Andric let Inst{22} = Qd{3}; 52140b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 52150b57cec5SDimitry Andric let Inst{3-0} = Rm{3-0}; 52160b57cec5SDimitry Andric} 52170b57cec5SDimitry Andric 52185ffd83dbSDimitry Andric// Patterns for vector-scalar instructions with integer operands 52195ffd83dbSDimitry Andricmulticlass MVE_vec_scalar_int_pat_m<Instruction inst, MVEVectorVTInfo VTI, 5220fe6060f1SDimitry Andric SDPatternOperator unpred_op, 5221fe6060f1SDimitry Andric SDPatternOperator pred_op, 52225ffd83dbSDimitry Andric bit unpred_has_sign = 0, 52235ffd83dbSDimitry Andric bit pred_has_sign = 0> { 52245ffd83dbSDimitry Andric defvar UnpredSign = !if(unpred_has_sign, (? (i32 VTI.Unsigned)), (?)); 52255ffd83dbSDimitry Andric defvar PredSign = !if(pred_has_sign, (? (i32 VTI.Unsigned)), (?)); 52265ffd83dbSDimitry Andric 52275ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 52285ffd83dbSDimitry Andric // Unpredicated version 52295ffd83dbSDimitry Andric def : Pat<(VTI.Vec !con((unpred_op (VTI.Vec MQPR:$Qm), 52305ffd83dbSDimitry Andric (VTI.Vec (ARMvdup rGPR:$val))), 52315ffd83dbSDimitry Andric UnpredSign)), 52325ffd83dbSDimitry Andric (VTI.Vec (inst (VTI.Vec MQPR:$Qm), (i32 rGPR:$val)))>; 52335ffd83dbSDimitry Andric // Predicated version 52345ffd83dbSDimitry Andric def : Pat<(VTI.Vec !con((pred_op (VTI.Vec MQPR:$Qm), 52355ffd83dbSDimitry Andric (VTI.Vec (ARMvdup rGPR:$val))), 52365ffd83dbSDimitry Andric PredSign, 52375ffd83dbSDimitry Andric (pred_op (VTI.Pred VCCR:$mask), 52385ffd83dbSDimitry Andric (VTI.Vec MQPR:$inactive)))), 52395ffd83dbSDimitry Andric (VTI.Vec (inst (VTI.Vec MQPR:$Qm), (i32 rGPR:$val), 5240349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 52415ffd83dbSDimitry Andric (VTI.Vec MQPR:$inactive)))>; 52425ffd83dbSDimitry Andric } 52435ffd83dbSDimitry Andric} 52445ffd83dbSDimitry Andric 52450b57cec5SDimitry Andricclass MVE_VADDSUB_qr<string iname, string suffix, bits<2> size, 52465ffd83dbSDimitry Andric bit bit_5, bit bit_12, bit bit_16, bit bit_28> 5247349cc55cSDimitry Andric : MVE_qDest_rSrc<iname, suffix, "", size> { 52480b57cec5SDimitry Andric 52490b57cec5SDimitry Andric let Inst{28} = bit_28; 52500b57cec5SDimitry Andric let Inst{21-20} = size; 52510b57cec5SDimitry Andric let Inst{16} = bit_16; 52520b57cec5SDimitry Andric let Inst{12} = bit_12; 52530b57cec5SDimitry Andric let Inst{8} = 0b1; 52540b57cec5SDimitry Andric let Inst{5} = bit_5; 52558bcb0991SDimitry Andric let validForTailPredication = 1; 52560b57cec5SDimitry Andric} 52570b57cec5SDimitry Andric 52585ffd83dbSDimitry Andric// Vector-scalar add/sub 52595ffd83dbSDimitry Andricmulticlass MVE_VADDSUB_qr_m<string iname, MVEVectorVTInfo VTI, bit subtract, 5260e8d8bef9SDimitry Andric SDNode Op, Intrinsic PredInt> { 52615ffd83dbSDimitry Andric def "" : MVE_VADDSUB_qr<iname, VTI.Suffix, VTI.Size, 0b0, subtract, 0b1, 0b0>; 5262e8d8bef9SDimitry Andric let Predicates = [HasMVEInt] in { 5263e8d8bef9SDimitry Andric defm : MVE_TwoOpPatternDup<VTI, Op, PredInt, (? ), !cast<Instruction>(NAME), ARMimmAllZerosV>; 5264e8d8bef9SDimitry Andric } 52650b57cec5SDimitry Andric} 52660b57cec5SDimitry Andric 52675ffd83dbSDimitry Andricmulticlass MVE_VADD_qr_m<MVEVectorVTInfo VTI> 52685ffd83dbSDimitry Andric : MVE_VADDSUB_qr_m<"vadd", VTI, 0b0, add, int_arm_mve_add_predicated>; 52690b57cec5SDimitry Andric 52705ffd83dbSDimitry Andricmulticlass MVE_VSUB_qr_m<MVEVectorVTInfo VTI> 52715ffd83dbSDimitry Andric : MVE_VADDSUB_qr_m<"vsub", VTI, 0b1, sub, int_arm_mve_sub_predicated>; 52720b57cec5SDimitry Andric 52735ffd83dbSDimitry Andricdefm MVE_VADD_qr_i8 : MVE_VADD_qr_m<MVE_v16i8>; 52745ffd83dbSDimitry Andricdefm MVE_VADD_qr_i16 : MVE_VADD_qr_m<MVE_v8i16>; 52755ffd83dbSDimitry Andricdefm MVE_VADD_qr_i32 : MVE_VADD_qr_m<MVE_v4i32>; 52765ffd83dbSDimitry Andric 52775ffd83dbSDimitry Andricdefm MVE_VSUB_qr_i8 : MVE_VSUB_qr_m<MVE_v16i8>; 52785ffd83dbSDimitry Andricdefm MVE_VSUB_qr_i16 : MVE_VSUB_qr_m<MVE_v8i16>; 52795ffd83dbSDimitry Andricdefm MVE_VSUB_qr_i32 : MVE_VSUB_qr_m<MVE_v4i32>; 52805ffd83dbSDimitry Andric 52815ffd83dbSDimitry Andric// Vector-scalar saturating add/sub 52825ffd83dbSDimitry Andricmulticlass MVE_VQADDSUB_qr_m<string iname, MVEVectorVTInfo VTI, bit subtract, 5283e8d8bef9SDimitry Andric SDNode Op, Intrinsic PredInt> { 52845ffd83dbSDimitry Andric def "" : MVE_VADDSUB_qr<iname, VTI.Suffix, VTI.Size, 0b1, subtract, 52855ffd83dbSDimitry Andric 0b0, VTI.Unsigned>; 5286e8d8bef9SDimitry Andric 5287e8d8bef9SDimitry Andric let Predicates = [HasMVEInt] in { 5288e8d8bef9SDimitry Andric defm : MVE_TwoOpPatternDup<VTI, Op, PredInt, (? (i32 VTI.Unsigned)), 5289e8d8bef9SDimitry Andric !cast<Instruction>(NAME)>; 5290e8d8bef9SDimitry Andric } 52918bcb0991SDimitry Andric} 52928bcb0991SDimitry Andric 5293e8d8bef9SDimitry Andricmulticlass MVE_VQADD_qr_m<MVEVectorVTInfo VTI, SDNode Op> 5294e8d8bef9SDimitry Andric : MVE_VQADDSUB_qr_m<"vqadd", VTI, 0b0, Op, int_arm_mve_qadd_predicated>; 52955ffd83dbSDimitry Andric 5296e8d8bef9SDimitry Andricmulticlass MVE_VQSUB_qr_m<MVEVectorVTInfo VTI, SDNode Op> 5297e8d8bef9SDimitry Andric : MVE_VQADDSUB_qr_m<"vqsub", VTI, 0b1, Op, int_arm_mve_qsub_predicated>; 52985ffd83dbSDimitry Andric 5299e8d8bef9SDimitry Andricdefm MVE_VQADD_qr_s8 : MVE_VQADD_qr_m<MVE_v16s8, saddsat>; 5300e8d8bef9SDimitry Andricdefm MVE_VQADD_qr_s16 : MVE_VQADD_qr_m<MVE_v8s16, saddsat>; 5301e8d8bef9SDimitry Andricdefm MVE_VQADD_qr_s32 : MVE_VQADD_qr_m<MVE_v4s32, saddsat>; 5302e8d8bef9SDimitry Andricdefm MVE_VQADD_qr_u8 : MVE_VQADD_qr_m<MVE_v16u8, uaddsat>; 5303e8d8bef9SDimitry Andricdefm MVE_VQADD_qr_u16 : MVE_VQADD_qr_m<MVE_v8u16, uaddsat>; 5304e8d8bef9SDimitry Andricdefm MVE_VQADD_qr_u32 : MVE_VQADD_qr_m<MVE_v4u32, uaddsat>; 53055ffd83dbSDimitry Andric 5306e8d8bef9SDimitry Andricdefm MVE_VQSUB_qr_s8 : MVE_VQSUB_qr_m<MVE_v16s8, ssubsat>; 5307e8d8bef9SDimitry Andricdefm MVE_VQSUB_qr_s16 : MVE_VQSUB_qr_m<MVE_v8s16, ssubsat>; 5308e8d8bef9SDimitry Andricdefm MVE_VQSUB_qr_s32 : MVE_VQSUB_qr_m<MVE_v4s32, ssubsat>; 5309e8d8bef9SDimitry Andricdefm MVE_VQSUB_qr_u8 : MVE_VQSUB_qr_m<MVE_v16u8, usubsat>; 5310e8d8bef9SDimitry Andricdefm MVE_VQSUB_qr_u16 : MVE_VQSUB_qr_m<MVE_v8u16, usubsat>; 5311e8d8bef9SDimitry Andricdefm MVE_VQSUB_qr_u32 : MVE_VQSUB_qr_m<MVE_v4u32, usubsat>; 53128bcb0991SDimitry Andric 53130b57cec5SDimitry Andricclass MVE_VQDMULL_qr<string iname, string suffix, bit size, 53148bcb0991SDimitry Andric bit T, string cstr="", list<dag> pattern=[]> 5315349cc55cSDimitry Andric : MVE_qDest_rSrc<iname, suffix, cstr, !if(size, 0b10, 0b01), pattern> { 53160b57cec5SDimitry Andric 53170b57cec5SDimitry Andric let Inst{28} = size; 53180b57cec5SDimitry Andric let Inst{21-20} = 0b11; 53190b57cec5SDimitry Andric let Inst{16} = 0b0; 53200b57cec5SDimitry Andric let Inst{12} = T; 53210b57cec5SDimitry Andric let Inst{8} = 0b1; 53220b57cec5SDimitry Andric let Inst{5} = 0b1; 5323480093f4SDimitry Andric let validForTailPredication = 1; 53245ffd83dbSDimitry Andric let doubleWidthResult = 1; 53250b57cec5SDimitry Andric} 53260b57cec5SDimitry Andric 53275ffd83dbSDimitry Andricmulticlass MVE_VQDMULL_qr_m<string iname, MVEVectorVTInfo VTI, bit size, 53285ffd83dbSDimitry Andric bit T, string cstr> { 53295ffd83dbSDimitry Andric def "" : MVE_VQDMULL_qr<iname, VTI.Suffix, size, T, cstr>; 53305ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 53315ffd83dbSDimitry Andric 53325ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 53335ffd83dbSDimitry Andric // Unpredicated saturating multiply 53345ffd83dbSDimitry Andric def : Pat<(VTI.DblVec (int_arm_mve_vqdmull (VTI.Vec MQPR:$Qm), 53355ffd83dbSDimitry Andric (VTI.Vec (ARMvdup rGPR:$val)), 53365ffd83dbSDimitry Andric (i32 T))), 53375ffd83dbSDimitry Andric (VTI.DblVec (Inst (VTI.Vec MQPR:$Qm), (i32 rGPR:$val)))>; 53385ffd83dbSDimitry Andric // Predicated saturating multiply 53395ffd83dbSDimitry Andric def : Pat<(VTI.DblVec (int_arm_mve_vqdmull_predicated 53405ffd83dbSDimitry Andric (VTI.Vec MQPR:$Qm), 53415ffd83dbSDimitry Andric (VTI.Vec (ARMvdup rGPR:$val)), 53425ffd83dbSDimitry Andric (i32 T), 53435ffd83dbSDimitry Andric (VTI.DblPred VCCR:$mask), 53445ffd83dbSDimitry Andric (VTI.DblVec MQPR:$inactive))), 53455ffd83dbSDimitry Andric (VTI.DblVec (Inst (VTI.Vec MQPR:$Qm), (i32 rGPR:$val), 5346349cc55cSDimitry Andric ARMVCCThen, (VTI.DblPred VCCR:$mask), zero_reg, 53475ffd83dbSDimitry Andric (VTI.DblVec MQPR:$inactive)))>; 53485ffd83dbSDimitry Andric } 53490b57cec5SDimitry Andric} 53500b57cec5SDimitry Andric 53515ffd83dbSDimitry Andricmulticlass MVE_VQDMULL_qr_halves<MVEVectorVTInfo VTI, bit size, string cstr=""> { 53525ffd83dbSDimitry Andric defm bh : MVE_VQDMULL_qr_m<"vqdmullb", VTI, size, 0b0, cstr>; 53535ffd83dbSDimitry Andric defm th : MVE_VQDMULL_qr_m<"vqdmullt", VTI, size, 0b1, cstr>; 53545ffd83dbSDimitry Andric} 53555ffd83dbSDimitry Andric 53565ffd83dbSDimitry Andricdefm MVE_VQDMULL_qr_s16 : MVE_VQDMULL_qr_halves<MVE_v8s16, 0b0>; 53575ffd83dbSDimitry Andricdefm MVE_VQDMULL_qr_s32 : MVE_VQDMULL_qr_halves<MVE_v4s32, 0b1, "@earlyclobber $Qd">; 53580b57cec5SDimitry Andric 53590b57cec5SDimitry Andricclass MVE_VxADDSUB_qr<string iname, string suffix, 5360349cc55cSDimitry Andric bit bit_28, bits<2> size, bit subtract, 5361349cc55cSDimitry Andric bits<2> vecsize, list<dag> pattern=[]> 5362349cc55cSDimitry Andric : MVE_qDest_rSrc<iname, suffix, "", vecsize, pattern> { 53630b57cec5SDimitry Andric 53640b57cec5SDimitry Andric let Inst{28} = bit_28; 5365349cc55cSDimitry Andric let Inst{21-20} = size; 53660b57cec5SDimitry Andric let Inst{16} = 0b0; 53670b57cec5SDimitry Andric let Inst{12} = subtract; 53680b57cec5SDimitry Andric let Inst{8} = 0b1; 53690b57cec5SDimitry Andric let Inst{5} = 0b0; 53708bcb0991SDimitry Andric let validForTailPredication = 1; 53710b57cec5SDimitry Andric} 53720b57cec5SDimitry Andric 537381ad6265SDimitry Andricmulticlass MVE_VHADDSUB_qr_m<string iname, MVEVectorVTInfo VTI, bit subtract, SDNode Op, 537481ad6265SDimitry Andric Intrinsic unpred_int, Intrinsic pred_int, PatFrag add_op, PatFrag shift_op> { 5375349cc55cSDimitry Andric def "" : MVE_VxADDSUB_qr<iname, VTI.Suffix, VTI.Unsigned, VTI.Size, subtract, VTI.Size>; 537681ad6265SDimitry Andric defm : MVE_TwoOpPatternDup<VTI, Op, pred_int, (? (i32 VTI.Unsigned)), !cast<Instruction>(NAME)>; 53775ffd83dbSDimitry Andric defm : MVE_vec_scalar_int_pat_m<!cast<Instruction>(NAME), 53785ffd83dbSDimitry Andric VTI, unpred_int, pred_int, 1, 1>; 53790eae32dcSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 53800eae32dcSDimitry Andric 53810eae32dcSDimitry Andric let Predicates = [HasMVEInt] in { 53820eae32dcSDimitry Andric def : Pat<(VTI.Vec (shift_op (add_op (VTI.Vec MQPR:$Qm), (VTI.Vec (ARMvdup rGPR:$Rn))), (i32 1))), 53830eae32dcSDimitry Andric (Inst MQPR:$Qm, rGPR:$Rn)>; 53840eae32dcSDimitry Andric } 53855ffd83dbSDimitry Andric} 53860b57cec5SDimitry Andric 538781ad6265SDimitry Andricmulticlass MVE_VHADD_qr_m<MVEVectorVTInfo VTI, PatFrag add_op, SDNode shift_op, SDNode Op> : 538881ad6265SDimitry Andric MVE_VHADDSUB_qr_m<"vhadd", VTI, 0b0, Op, int_arm_mve_vhadd, 538981ad6265SDimitry Andric int_arm_mve_hadd_predicated, add_op, shift_op>; 53905ffd83dbSDimitry Andric 53910eae32dcSDimitry Andricmulticlass MVE_VHSUB_qr_m<MVEVectorVTInfo VTI, PatFrag add_op, SDNode shift_op> : 539281ad6265SDimitry Andric MVE_VHADDSUB_qr_m<"vhsub", VTI, 0b1, null_frag, int_arm_mve_vhsub, 539381ad6265SDimitry Andric int_arm_mve_hsub_predicated, add_op, shift_op>; 53945ffd83dbSDimitry Andric 539581ad6265SDimitry Andricdefm MVE_VHADD_qr_s8 : MVE_VHADD_qr_m<MVE_v16s8, addnsw, ARMvshrsImm, avgfloors>; 539681ad6265SDimitry Andricdefm MVE_VHADD_qr_s16 : MVE_VHADD_qr_m<MVE_v8s16, addnsw, ARMvshrsImm, avgfloors>; 539781ad6265SDimitry Andricdefm MVE_VHADD_qr_s32 : MVE_VHADD_qr_m<MVE_v4s32, addnsw, ARMvshrsImm, avgfloors>; 539881ad6265SDimitry Andricdefm MVE_VHADD_qr_u8 : MVE_VHADD_qr_m<MVE_v16u8, addnuw, ARMvshruImm, avgflooru>; 539981ad6265SDimitry Andricdefm MVE_VHADD_qr_u16 : MVE_VHADD_qr_m<MVE_v8u16, addnuw, ARMvshruImm, avgflooru>; 540081ad6265SDimitry Andricdefm MVE_VHADD_qr_u32 : MVE_VHADD_qr_m<MVE_v4u32, addnuw, ARMvshruImm, avgflooru>; 54015ffd83dbSDimitry Andric 54020eae32dcSDimitry Andricdefm MVE_VHSUB_qr_s8 : MVE_VHSUB_qr_m<MVE_v16s8, subnsw, ARMvshrsImm>; 54030eae32dcSDimitry Andricdefm MVE_VHSUB_qr_s16 : MVE_VHSUB_qr_m<MVE_v8s16, subnsw, ARMvshrsImm>; 54040eae32dcSDimitry Andricdefm MVE_VHSUB_qr_s32 : MVE_VHSUB_qr_m<MVE_v4s32, subnsw, ARMvshrsImm>; 54050eae32dcSDimitry Andricdefm MVE_VHSUB_qr_u8 : MVE_VHSUB_qr_m<MVE_v16u8, subnuw, ARMvshruImm>; 54060eae32dcSDimitry Andricdefm MVE_VHSUB_qr_u16 : MVE_VHSUB_qr_m<MVE_v8u16, subnuw, ARMvshruImm>; 54070eae32dcSDimitry Andricdefm MVE_VHSUB_qr_u32 : MVE_VHSUB_qr_m<MVE_v4u32, subnuw, ARMvshruImm>; 54080b57cec5SDimitry Andric 5409e8d8bef9SDimitry Andricmulticlass MVE_VADDSUB_qr_f<string iname, MVEVectorVTInfo VTI, bit subtract, 54104824e7fdSDimitry Andric SDNode Op, Intrinsic PredInt, SDPatternOperator IdentityVec> { 5411349cc55cSDimitry Andric def "" : MVE_VxADDSUB_qr<iname, VTI.Suffix, VTI.Size{0}, 0b11, subtract, VTI.Size>; 5412e8d8bef9SDimitry Andric defm : MVE_TwoOpPatternDup<VTI, Op, PredInt, (? ), 54134824e7fdSDimitry Andric !cast<Instruction>(NAME), IdentityVec>; 54140b57cec5SDimitry Andric} 54150b57cec5SDimitry Andric 5416e8d8bef9SDimitry Andriclet Predicates = [HasMVEFloat] in { 5417e8d8bef9SDimitry Andric defm MVE_VADD_qr_f32 : MVE_VADDSUB_qr_f<"vadd", MVE_v4f32, 0b0, fadd, 54184824e7fdSDimitry Andric int_arm_mve_add_predicated, ARMimmMinusZeroF>; 5419e8d8bef9SDimitry Andric defm MVE_VADD_qr_f16 : MVE_VADDSUB_qr_f<"vadd", MVE_v8f16, 0b0, fadd, 54204824e7fdSDimitry Andric int_arm_mve_add_predicated, ARMimmMinusZeroH>; 5421e8d8bef9SDimitry Andric 5422e8d8bef9SDimitry Andric defm MVE_VSUB_qr_f32 : MVE_VADDSUB_qr_f<"vsub", MVE_v4f32, 0b1, fsub, 54234824e7fdSDimitry Andric int_arm_mve_sub_predicated, ARMimmAllZerosV>; 5424e8d8bef9SDimitry Andric defm MVE_VSUB_qr_f16 : MVE_VADDSUB_qr_f<"vsub", MVE_v8f16, 0b1, fsub, 54254824e7fdSDimitry Andric int_arm_mve_sub_predicated, ARMimmAllZerosV>; 5426e8d8bef9SDimitry Andric} 54275ffd83dbSDimitry Andric 54280b57cec5SDimitry Andricclass MVE_VxSHL_qr<string iname, string suffix, bit U, bits<2> size, 54290b57cec5SDimitry Andric bit bit_7, bit bit_17, list<dag> pattern=[]> 5430349cc55cSDimitry Andric : MVE_qDest_single_rSrc<iname, suffix, size, pattern> { 54310b57cec5SDimitry Andric 54320b57cec5SDimitry Andric let Inst{28} = U; 54330b57cec5SDimitry Andric let Inst{25-23} = 0b100; 54340b57cec5SDimitry Andric let Inst{21-20} = 0b11; 54350b57cec5SDimitry Andric let Inst{19-18} = size; 54360b57cec5SDimitry Andric let Inst{17} = bit_17; 54370b57cec5SDimitry Andric let Inst{16} = 0b1; 54380b57cec5SDimitry Andric let Inst{12-8} = 0b11110; 54390b57cec5SDimitry Andric let Inst{7} = bit_7; 54400b57cec5SDimitry Andric let Inst{6-4} = 0b110; 54418bcb0991SDimitry Andric let validForTailPredication = 1; 54420b57cec5SDimitry Andric} 54430b57cec5SDimitry Andric 5444480093f4SDimitry Andricmulticlass MVE_VxSHL_qr_p<string iname, MVEVectorVTInfo VTI, bit q, bit r> { 5445480093f4SDimitry Andric def "" : MVE_VxSHL_qr<iname, VTI.Suffix, VTI.Unsigned, VTI.Size, q, r>; 5446480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 5447480093f4SDimitry Andric 5448480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vshl_scalar 5449480093f4SDimitry Andric (VTI.Vec MQPR:$in), (i32 rGPR:$sh), 5450480093f4SDimitry Andric (i32 q), (i32 r), (i32 VTI.Unsigned))), 5451480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$in), (i32 rGPR:$sh)))>; 5452480093f4SDimitry Andric 5453480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vshl_scalar_predicated 5454480093f4SDimitry Andric (VTI.Vec MQPR:$in), (i32 rGPR:$sh), 5455480093f4SDimitry Andric (i32 q), (i32 r), (i32 VTI.Unsigned), 5456480093f4SDimitry Andric (VTI.Pred VCCR:$mask))), 5457480093f4SDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$in), (i32 rGPR:$sh), 5458349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg))>; 5459480093f4SDimitry Andric} 5460480093f4SDimitry Andric 54610b57cec5SDimitry Andricmulticlass MVE_VxSHL_qr_types<string iname, bit bit_7, bit bit_17> { 5462480093f4SDimitry Andric defm s8 : MVE_VxSHL_qr_p<iname, MVE_v16s8, bit_7, bit_17>; 5463480093f4SDimitry Andric defm s16 : MVE_VxSHL_qr_p<iname, MVE_v8s16, bit_7, bit_17>; 5464480093f4SDimitry Andric defm s32 : MVE_VxSHL_qr_p<iname, MVE_v4s32, bit_7, bit_17>; 5465480093f4SDimitry Andric defm u8 : MVE_VxSHL_qr_p<iname, MVE_v16u8, bit_7, bit_17>; 5466480093f4SDimitry Andric defm u16 : MVE_VxSHL_qr_p<iname, MVE_v8u16, bit_7, bit_17>; 5467480093f4SDimitry Andric defm u32 : MVE_VxSHL_qr_p<iname, MVE_v4u32, bit_7, bit_17>; 54680b57cec5SDimitry Andric} 54690b57cec5SDimitry Andric 54700b57cec5SDimitry Andricdefm MVE_VSHL_qr : MVE_VxSHL_qr_types<"vshl", 0b0, 0b0>; 54710b57cec5SDimitry Andricdefm MVE_VRSHL_qr : MVE_VxSHL_qr_types<"vrshl", 0b0, 0b1>; 54720b57cec5SDimitry Andricdefm MVE_VQSHL_qr : MVE_VxSHL_qr_types<"vqshl", 0b1, 0b0>; 54730b57cec5SDimitry Andricdefm MVE_VQRSHL_qr : MVE_VxSHL_qr_types<"vqrshl", 0b1, 0b1>; 54740b57cec5SDimitry Andric 54750b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 54765ffd83dbSDimitry Andric def : Pat<(v4i32 (ARMvshlu (v4i32 MQPR:$Qm), (v4i32 (ARMvdup rGPR:$Rm)))), 54775ffd83dbSDimitry Andric (v4i32 (MVE_VSHL_qru32 (v4i32 MQPR:$Qm), rGPR:$Rm))>; 54785ffd83dbSDimitry Andric def : Pat<(v8i16 (ARMvshlu (v8i16 MQPR:$Qm), (v8i16 (ARMvdup rGPR:$Rm)))), 54795ffd83dbSDimitry Andric (v8i16 (MVE_VSHL_qru16 (v8i16 MQPR:$Qm), rGPR:$Rm))>; 54805ffd83dbSDimitry Andric def : Pat<(v16i8 (ARMvshlu (v16i8 MQPR:$Qm), (v16i8 (ARMvdup rGPR:$Rm)))), 54815ffd83dbSDimitry Andric (v16i8 (MVE_VSHL_qru8 (v16i8 MQPR:$Qm), rGPR:$Rm))>; 54820b57cec5SDimitry Andric 54835ffd83dbSDimitry Andric def : Pat<(v4i32 (ARMvshls (v4i32 MQPR:$Qm), (v4i32 (ARMvdup rGPR:$Rm)))), 54845ffd83dbSDimitry Andric (v4i32 (MVE_VSHL_qrs32 (v4i32 MQPR:$Qm), rGPR:$Rm))>; 54855ffd83dbSDimitry Andric def : Pat<(v8i16 (ARMvshls (v8i16 MQPR:$Qm), (v8i16 (ARMvdup rGPR:$Rm)))), 54865ffd83dbSDimitry Andric (v8i16 (MVE_VSHL_qrs16 (v8i16 MQPR:$Qm), rGPR:$Rm))>; 54875ffd83dbSDimitry Andric def : Pat<(v16i8 (ARMvshls (v16i8 MQPR:$Qm), (v16i8 (ARMvdup rGPR:$Rm)))), 54885ffd83dbSDimitry Andric (v16i8 (MVE_VSHL_qrs8 (v16i8 MQPR:$Qm), rGPR:$Rm))>; 54890b57cec5SDimitry Andric} 54900b57cec5SDimitry Andric 54910b57cec5SDimitry Andricclass MVE_VBRSR<string iname, string suffix, bits<2> size, list<dag> pattern=[]> 5492349cc55cSDimitry Andric : MVE_qDest_rSrc<iname, suffix, "", size, pattern> { 54930b57cec5SDimitry Andric 54940b57cec5SDimitry Andric let Inst{28} = 0b1; 54950b57cec5SDimitry Andric let Inst{21-20} = size; 54960b57cec5SDimitry Andric let Inst{16} = 0b1; 54970b57cec5SDimitry Andric let Inst{12} = 0b1; 54980b57cec5SDimitry Andric let Inst{8} = 0b0; 54990b57cec5SDimitry Andric let Inst{5} = 0b1; 55008bcb0991SDimitry Andric let validForTailPredication = 1; 55010b57cec5SDimitry Andric} 55020b57cec5SDimitry Andric 55030b57cec5SDimitry Andricdef MVE_VBRSR8 : MVE_VBRSR<"vbrsr", "8", 0b00>; 55040b57cec5SDimitry Andricdef MVE_VBRSR16 : MVE_VBRSR<"vbrsr", "16", 0b01>; 55050b57cec5SDimitry Andricdef MVE_VBRSR32 : MVE_VBRSR<"vbrsr", "32", 0b10>; 55060b57cec5SDimitry Andric 55075ffd83dbSDimitry Andricmulticlass MVE_VBRSR_pat_m<MVEVectorVTInfo VTI, Instruction Inst> { 55085ffd83dbSDimitry Andric // Unpredicated 55095ffd83dbSDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vbrsr (VTI.Vec MQPR:$Qn), (i32 rGPR:$Rm))), 55105ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qn), (i32 rGPR:$Rm)))>; 55115ffd83dbSDimitry Andric // Predicated 55125ffd83dbSDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vbrsr_predicated 55135ffd83dbSDimitry Andric (VTI.Vec MQPR:$inactive), 55145ffd83dbSDimitry Andric (VTI.Vec MQPR:$Qn), (i32 rGPR:$Rm), 55155ffd83dbSDimitry Andric (VTI.Pred VCCR:$mask))), 55165ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$Qn), (i32 rGPR:$Rm), 5517349cc55cSDimitry Andric ARMVCCThen, (VTI.Pred VCCR:$mask), zero_reg, 55185ffd83dbSDimitry Andric (VTI.Vec MQPR:$inactive)))>; 55195ffd83dbSDimitry Andric} 55205ffd83dbSDimitry Andric 55218bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 55228bcb0991SDimitry Andric def : Pat<(v16i8 ( bitreverse (v16i8 MQPR:$val1))), 55238bcb0991SDimitry Andric (v16i8 ( MVE_VBRSR8 (v16i8 MQPR:$val1), (t2MOVi (i32 8)) ))>; 55248bcb0991SDimitry Andric 55258bcb0991SDimitry Andric def : Pat<(v4i32 ( bitreverse (v4i32 MQPR:$val1))), 55268bcb0991SDimitry Andric (v4i32 ( MVE_VBRSR32 (v4i32 MQPR:$val1), (t2MOVi (i32 32)) ))>; 55278bcb0991SDimitry Andric 55288bcb0991SDimitry Andric def : Pat<(v8i16 ( bitreverse (v8i16 MQPR:$val1))), 55298bcb0991SDimitry Andric (v8i16 ( MVE_VBRSR16 (v8i16 MQPR:$val1), (t2MOVi (i32 16)) ))>; 55305ffd83dbSDimitry Andric 55315ffd83dbSDimitry Andric defm : MVE_VBRSR_pat_m<MVE_v16i8, MVE_VBRSR8>; 55325ffd83dbSDimitry Andric defm : MVE_VBRSR_pat_m<MVE_v8i16, MVE_VBRSR16>; 55335ffd83dbSDimitry Andric defm : MVE_VBRSR_pat_m<MVE_v4i32, MVE_VBRSR32>; 55348bcb0991SDimitry Andric} 55358bcb0991SDimitry Andric 55365ffd83dbSDimitry Andriclet Predicates = [HasMVEFloat] in { 55375ffd83dbSDimitry Andric defm : MVE_VBRSR_pat_m<MVE_v8f16, MVE_VBRSR16>; 55385ffd83dbSDimitry Andric defm : MVE_VBRSR_pat_m<MVE_v4f32, MVE_VBRSR32>; 55395ffd83dbSDimitry Andric} 55405ffd83dbSDimitry Andric 55415ffd83dbSDimitry Andricclass MVE_VMUL_qr_int<string iname, string suffix, bits<2> size> 5542349cc55cSDimitry Andric : MVE_qDest_rSrc<iname, suffix, "", size> { 55430b57cec5SDimitry Andric 55440b57cec5SDimitry Andric let Inst{28} = 0b0; 55450b57cec5SDimitry Andric let Inst{21-20} = size; 55460b57cec5SDimitry Andric let Inst{16} = 0b1; 55470b57cec5SDimitry Andric let Inst{12} = 0b1; 55480b57cec5SDimitry Andric let Inst{8} = 0b0; 55490b57cec5SDimitry Andric let Inst{5} = 0b1; 55508bcb0991SDimitry Andric let validForTailPredication = 1; 55510b57cec5SDimitry Andric} 55520b57cec5SDimitry Andric 55535ffd83dbSDimitry Andricmulticlass MVE_VMUL_qr_int_m<MVEVectorVTInfo VTI> { 55545ffd83dbSDimitry Andric def "" : MVE_VMUL_qr_int<"vmul", VTI.Suffix, VTI.Size>; 5555e8d8bef9SDimitry Andric let Predicates = [HasMVEInt] in { 5556e8d8bef9SDimitry Andric defm : MVE_TwoOpPatternDup<VTI, mul, int_arm_mve_mul_predicated, (? ), 5557e8d8bef9SDimitry Andric !cast<Instruction>(NAME), ARMimmOneV>; 5558e8d8bef9SDimitry Andric } 55598bcb0991SDimitry Andric} 55608bcb0991SDimitry Andric 55615ffd83dbSDimitry Andricdefm MVE_VMUL_qr_i8 : MVE_VMUL_qr_int_m<MVE_v16i8>; 55625ffd83dbSDimitry Andricdefm MVE_VMUL_qr_i16 : MVE_VMUL_qr_int_m<MVE_v8i16>; 55635ffd83dbSDimitry Andricdefm MVE_VMUL_qr_i32 : MVE_VMUL_qr_int_m<MVE_v4i32>; 55645ffd83dbSDimitry Andric 55650b57cec5SDimitry Andricclass MVE_VxxMUL_qr<string iname, string suffix, 5566349cc55cSDimitry Andric bit bit_28, bits<2> size, bits<2> vecsize, list<dag> pattern=[]> 5567349cc55cSDimitry Andric : MVE_qDest_rSrc<iname, suffix, "", vecsize, pattern> { 55680b57cec5SDimitry Andric 55690b57cec5SDimitry Andric let Inst{28} = bit_28; 5570349cc55cSDimitry Andric let Inst{21-20} = size; 55710b57cec5SDimitry Andric let Inst{16} = 0b1; 55720b57cec5SDimitry Andric let Inst{12} = 0b0; 55730b57cec5SDimitry Andric let Inst{8} = 0b0; 55740b57cec5SDimitry Andric let Inst{5} = 0b1; 5575e8d8bef9SDimitry Andric let validForTailPredication = 1; 55760b57cec5SDimitry Andric} 55770b57cec5SDimitry Andric 55785ffd83dbSDimitry Andricmulticlass MVE_VxxMUL_qr_m<string iname, MVEVectorVTInfo VTI, bit bit_28, 5579e8d8bef9SDimitry Andric PatFrag Op, Intrinsic int_unpred, Intrinsic int_pred> { 5580349cc55cSDimitry Andric def "" : MVE_VxxMUL_qr<iname, VTI.Suffix, bit_28, VTI.Size, VTI.Size>; 5581e8d8bef9SDimitry Andric 5582e8d8bef9SDimitry Andric let Predicates = [HasMVEInt] in { 5583e8d8bef9SDimitry Andric defm : MVE_TwoOpPatternDup<VTI, Op, int_pred, (? ), !cast<Instruction>(NAME)>; 5584e8d8bef9SDimitry Andric } 5585e8d8bef9SDimitry Andric defm : MVE_vec_scalar_int_pat_m<!cast<Instruction>(NAME), VTI, int_unpred, int_pred>; 55865ffd83dbSDimitry Andric} 55870b57cec5SDimitry Andric 55885ffd83dbSDimitry Andricmulticlass MVE_VQDMULH_qr_m<MVEVectorVTInfo VTI> : 5589e8d8bef9SDimitry Andric MVE_VxxMUL_qr_m<"vqdmulh", VTI, 0b0, MVEvqdmulh, 55905ffd83dbSDimitry Andric int_arm_mve_vqdmulh, int_arm_mve_qdmulh_predicated>; 55915ffd83dbSDimitry Andric 55925ffd83dbSDimitry Andricmulticlass MVE_VQRDMULH_qr_m<MVEVectorVTInfo VTI> : 5593e8d8bef9SDimitry Andric MVE_VxxMUL_qr_m<"vqrdmulh", VTI, 0b1, null_frag, 55945ffd83dbSDimitry Andric int_arm_mve_vqrdmulh, int_arm_mve_qrdmulh_predicated>; 55955ffd83dbSDimitry Andric 55965ffd83dbSDimitry Andricdefm MVE_VQDMULH_qr_s8 : MVE_VQDMULH_qr_m<MVE_v16s8>; 55975ffd83dbSDimitry Andricdefm MVE_VQDMULH_qr_s16 : MVE_VQDMULH_qr_m<MVE_v8s16>; 55985ffd83dbSDimitry Andricdefm MVE_VQDMULH_qr_s32 : MVE_VQDMULH_qr_m<MVE_v4s32>; 55995ffd83dbSDimitry Andric 56005ffd83dbSDimitry Andricdefm MVE_VQRDMULH_qr_s8 : MVE_VQRDMULH_qr_m<MVE_v16s8>; 56015ffd83dbSDimitry Andricdefm MVE_VQRDMULH_qr_s16 : MVE_VQRDMULH_qr_m<MVE_v8s16>; 56025ffd83dbSDimitry Andricdefm MVE_VQRDMULH_qr_s32 : MVE_VQRDMULH_qr_m<MVE_v4s32>; 56030b57cec5SDimitry Andric 56044824e7fdSDimitry Andricmulticlass MVE_VxxMUL_qr_f_m<MVEVectorVTInfo VTI, SDPatternOperator IdentityVec> { 5605e8d8bef9SDimitry Andric let validForTailPredication = 1 in 5606349cc55cSDimitry Andric def "" : MVE_VxxMUL_qr<"vmul", VTI.Suffix, VTI.Size{0}, 0b11, VTI.Size>; 5607e8d8bef9SDimitry Andric defm : MVE_TwoOpPatternDup<VTI, fmul, int_arm_mve_mul_predicated, (? ), 56084824e7fdSDimitry Andric !cast<Instruction>(NAME), IdentityVec>; 56090b57cec5SDimitry Andric} 56100b57cec5SDimitry Andric 5611e8d8bef9SDimitry Andriclet Predicates = [HasMVEFloat] in { 56124824e7fdSDimitry Andric defm MVE_VMUL_qr_f16 : MVE_VxxMUL_qr_f_m<MVE_v8f16, ARMimmOneH>; 56134824e7fdSDimitry Andric defm MVE_VMUL_qr_f32 : MVE_VxxMUL_qr_f_m<MVE_v4f32, ARMimmOneF>; 5614e8d8bef9SDimitry Andric} 56155ffd83dbSDimitry Andric 56160b57cec5SDimitry Andricclass MVE_VFMAMLA_qr<string iname, string suffix, 56170b57cec5SDimitry Andric bit bit_28, bits<2> bits_21_20, bit S, 5618349cc55cSDimitry Andric bits<2> vecsize, list<dag> pattern=[]> 5619349cc55cSDimitry Andric : MVE_qDestSrc_rSrc<iname, suffix, vecsize, pattern> { 56200b57cec5SDimitry Andric 56210b57cec5SDimitry Andric let Inst{28} = bit_28; 56220b57cec5SDimitry Andric let Inst{21-20} = bits_21_20; 56230b57cec5SDimitry Andric let Inst{16} = 0b1; 56240b57cec5SDimitry Andric let Inst{12} = S; 56250b57cec5SDimitry Andric let Inst{8} = 0b0; 56260b57cec5SDimitry Andric let Inst{5} = 0b0; 56278bcb0991SDimitry Andric let validForTailPredication = 1; 56285ffd83dbSDimitry Andric let hasSideEffects = 0; 56290b57cec5SDimitry Andric} 56300b57cec5SDimitry Andric 56315ffd83dbSDimitry Andricmulticlass MVE_VMLA_qr_multi<string iname, MVEVectorVTInfo VTI, 56325ffd83dbSDimitry Andric bit scalar_addend> { 5633bdd1243dSDimitry Andric def "": MVE_VFMAMLA_qr<iname, VTI.Suffix, 0b0, VTI.Size, 5634349cc55cSDimitry Andric scalar_addend, VTI.Size>; 56355ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 56365ffd83dbSDimitry Andric defvar pred_int = !cast<Intrinsic>("int_arm_mve_" # iname # "_n_predicated"); 56375ffd83dbSDimitry Andric defvar v1 = (VTI.Vec MQPR:$v1); 56385ffd83dbSDimitry Andric defvar v2 = (VTI.Vec MQPR:$v2); 56395ffd83dbSDimitry Andric defvar vs = (VTI.Vec (ARMvdup rGPR:$s)); 56405ffd83dbSDimitry Andric defvar s = (i32 rGPR:$s); 56415ffd83dbSDimitry Andric defvar pred = (VTI.Pred VCCR:$pred); 56420b57cec5SDimitry Andric 5643bdd1243dSDimitry Andric let Predicates = [HasMVEInt] in { 56445ffd83dbSDimitry Andric if scalar_addend then { 56455ffd83dbSDimitry Andric def : Pat<(VTI.Vec (add (mul v1, v2), vs)), 56465ffd83dbSDimitry Andric (VTI.Vec (Inst v1, v2, s))>; 56475ffd83dbSDimitry Andric } else { 56485ffd83dbSDimitry Andric def : Pat<(VTI.Vec (add (mul v2, vs), v1)), 56495ffd83dbSDimitry Andric (VTI.Vec (Inst v1, v2, s))>; 56505ffd83dbSDimitry Andric } 56510b57cec5SDimitry Andric 56525ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int v1, v2, s, pred)), 5653349cc55cSDimitry Andric (VTI.Vec (Inst v1, v2, s, ARMVCCThen, pred, zero_reg))>; 56545ffd83dbSDimitry Andric } 56555ffd83dbSDimitry Andric} 56565ffd83dbSDimitry Andric 5657bdd1243dSDimitry Andricdefm MVE_VMLA_qr_i8 : MVE_VMLA_qr_multi<"vmla", MVE_v16i8, 0b0>; 5658bdd1243dSDimitry Andricdefm MVE_VMLA_qr_i16 : MVE_VMLA_qr_multi<"vmla", MVE_v8i16, 0b0>; 5659bdd1243dSDimitry Andricdefm MVE_VMLA_qr_i32 : MVE_VMLA_qr_multi<"vmla", MVE_v4i32, 0b0>; 56605ffd83dbSDimitry Andric 5661bdd1243dSDimitry Andricdefm MVE_VMLAS_qr_i8 : MVE_VMLA_qr_multi<"vmlas", MVE_v16i8, 0b1>; 5662bdd1243dSDimitry Andricdefm MVE_VMLAS_qr_i16 : MVE_VMLA_qr_multi<"vmlas", MVE_v8i16, 0b1>; 5663bdd1243dSDimitry Andricdefm MVE_VMLAS_qr_i32 : MVE_VMLA_qr_multi<"vmlas", MVE_v4i32, 0b1>; 56645ffd83dbSDimitry Andric 56655ffd83dbSDimitry Andricmulticlass MVE_VFMA_qr_multi<string iname, MVEVectorVTInfo VTI, 56665ffd83dbSDimitry Andric bit scalar_addend> { 5667349cc55cSDimitry Andric def "": MVE_VFMAMLA_qr<iname, VTI.Suffix, VTI.Size{0}, 0b11, scalar_addend, VTI.Size>; 56685ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 56695ffd83dbSDimitry Andric defvar pred_int = int_arm_mve_fma_predicated; 56705ffd83dbSDimitry Andric defvar v1 = (VTI.Vec MQPR:$v1); 56715ffd83dbSDimitry Andric defvar v2 = (VTI.Vec MQPR:$v2); 56725ffd83dbSDimitry Andric defvar vs = (VTI.Vec (ARMvdup (i32 rGPR:$s))); 56735ffd83dbSDimitry Andric defvar is = (i32 rGPR:$s); 56745ffd83dbSDimitry Andric defvar pred = (VTI.Pred VCCR:$pred); 56755ffd83dbSDimitry Andric 56765ffd83dbSDimitry Andric let Predicates = [HasMVEFloat] in { 56775ffd83dbSDimitry Andric if scalar_addend then { 56785ffd83dbSDimitry Andric def : Pat<(VTI.Vec (fma v1, v2, vs)), 56795ffd83dbSDimitry Andric (VTI.Vec (Inst v1, v2, is))>; 5680e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (vselect (VTI.Pred VCCR:$pred), 5681e8d8bef9SDimitry Andric (VTI.Vec (fma v1, v2, vs)), 5682e8d8bef9SDimitry Andric v1)), 5683349cc55cSDimitry Andric (VTI.Vec (Inst v1, v2, is, ARMVCCThen, $pred, zero_reg))>; 56845ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int v1, v2, vs, pred)), 5685349cc55cSDimitry Andric (VTI.Vec (Inst v1, v2, is, ARMVCCThen, pred, zero_reg))>; 56865ffd83dbSDimitry Andric } else { 56875ffd83dbSDimitry Andric def : Pat<(VTI.Vec (fma v1, vs, v2)), 56885ffd83dbSDimitry Andric (VTI.Vec (Inst v2, v1, is))>; 56895ffd83dbSDimitry Andric def : Pat<(VTI.Vec (fma vs, v1, v2)), 56905ffd83dbSDimitry Andric (VTI.Vec (Inst v2, v1, is))>; 5691e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (vselect (VTI.Pred VCCR:$pred), 5692e8d8bef9SDimitry Andric (VTI.Vec (fma vs, v2, v1)), 5693e8d8bef9SDimitry Andric v1)), 5694349cc55cSDimitry Andric (VTI.Vec (Inst v1, v2, is, ARMVCCThen, $pred, zero_reg))>; 5695e8d8bef9SDimitry Andric def : Pat<(VTI.Vec (vselect (VTI.Pred VCCR:$pred), 5696e8d8bef9SDimitry Andric (VTI.Vec (fma v2, vs, v1)), 5697e8d8bef9SDimitry Andric v1)), 5698349cc55cSDimitry Andric (VTI.Vec (Inst v1, v2, is, ARMVCCThen, $pred, zero_reg))>; 56995ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int v1, vs, v2, pred)), 5700349cc55cSDimitry Andric (VTI.Vec (Inst v2, v1, is, ARMVCCThen, pred, zero_reg))>; 57015ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int vs, v1, v2, pred)), 5702349cc55cSDimitry Andric (VTI.Vec (Inst v2, v1, is, ARMVCCThen, pred, zero_reg))>; 57035ffd83dbSDimitry Andric } 57045ffd83dbSDimitry Andric } 57058bcb0991SDimitry Andric} 57068bcb0991SDimitry Andric 57070b57cec5SDimitry Andriclet Predicates = [HasMVEFloat] in { 57085ffd83dbSDimitry Andric defm MVE_VFMA_qr_f16 : MVE_VFMA_qr_multi<"vfma", MVE_v8f16, 0>; 57095ffd83dbSDimitry Andric defm MVE_VFMA_qr_f32 : MVE_VFMA_qr_multi<"vfma", MVE_v4f32, 0>; 57105ffd83dbSDimitry Andric defm MVE_VFMA_qr_Sf16 : MVE_VFMA_qr_multi<"vfmas", MVE_v8f16, 1>; 57115ffd83dbSDimitry Andric defm MVE_VFMA_qr_Sf32 : MVE_VFMA_qr_multi<"vfmas", MVE_v4f32, 1>; 57120b57cec5SDimitry Andric} 57130b57cec5SDimitry Andric 57140b57cec5SDimitry Andricclass MVE_VQDMLAH_qr<string iname, string suffix, bit U, bits<2> size, 57150b57cec5SDimitry Andric bit bit_5, bit bit_12, list<dag> pattern=[]> 5716349cc55cSDimitry Andric : MVE_qDestSrc_rSrc<iname, suffix, size, pattern> { 57170b57cec5SDimitry Andric 57180b57cec5SDimitry Andric let Inst{28} = U; 57190b57cec5SDimitry Andric let Inst{21-20} = size; 57200b57cec5SDimitry Andric let Inst{16} = 0b0; 57210b57cec5SDimitry Andric let Inst{12} = bit_12; 57220b57cec5SDimitry Andric let Inst{8} = 0b0; 57230b57cec5SDimitry Andric let Inst{5} = bit_5; 57240b57cec5SDimitry Andric} 57250b57cec5SDimitry Andric 57265ffd83dbSDimitry Andricmulticlass MVE_VQDMLAH_qr_multi<string iname, MVEVectorVTInfo VTI, 57275ffd83dbSDimitry Andric bit bit_5, bit bit_12> { 57285ffd83dbSDimitry Andric def "": MVE_VQDMLAH_qr<iname, VTI.Suffix, 0b0, VTI.Size, bit_5, bit_12>; 57295ffd83dbSDimitry Andric defvar Inst = !cast<Instruction>(NAME); 57305ffd83dbSDimitry Andric defvar unpred_int = !cast<Intrinsic>("int_arm_mve_" # iname); 57315ffd83dbSDimitry Andric defvar pred_int = !cast<Intrinsic>("int_arm_mve_" # iname # "_predicated"); 57325ffd83dbSDimitry Andric 57335ffd83dbSDimitry Andric let Predicates = [HasMVEInt] in { 57345ffd83dbSDimitry Andric def : Pat<(VTI.Vec (unpred_int (VTI.Vec MQPR:$v1), (VTI.Vec MQPR:$v2), 57355ffd83dbSDimitry Andric (i32 rGPR:$s))), 57365ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$v1), (VTI.Vec MQPR:$v2), 57375ffd83dbSDimitry Andric (i32 rGPR:$s)))>; 57385ffd83dbSDimitry Andric def : Pat<(VTI.Vec (pred_int (VTI.Vec MQPR:$v1), (VTI.Vec MQPR:$v2), 57395ffd83dbSDimitry Andric (i32 rGPR:$s), (VTI.Pred VCCR:$pred))), 57405ffd83dbSDimitry Andric (VTI.Vec (Inst (VTI.Vec MQPR:$v1), (VTI.Vec MQPR:$v2), 57415ffd83dbSDimitry Andric (i32 rGPR:$s), ARMVCCThen, 5742349cc55cSDimitry Andric (VTI.Pred VCCR:$pred), zero_reg))>; 57435ffd83dbSDimitry Andric } 57445ffd83dbSDimitry Andric} 57455ffd83dbSDimitry Andric 57460b57cec5SDimitry Andricmulticlass MVE_VQDMLAH_qr_types<string iname, bit bit_5, bit bit_12> { 57475ffd83dbSDimitry Andric defm s8 : MVE_VQDMLAH_qr_multi<iname, MVE_v16s8, bit_5, bit_12>; 57485ffd83dbSDimitry Andric defm s16 : MVE_VQDMLAH_qr_multi<iname, MVE_v8s16, bit_5, bit_12>; 57495ffd83dbSDimitry Andric defm s32 : MVE_VQDMLAH_qr_multi<iname, MVE_v4s32, bit_5, bit_12>; 57500b57cec5SDimitry Andric} 57510b57cec5SDimitry Andric 57520b57cec5SDimitry Andricdefm MVE_VQDMLAH_qr : MVE_VQDMLAH_qr_types<"vqdmlah", 0b1, 0b0>; 57530b57cec5SDimitry Andricdefm MVE_VQRDMLAH_qr : MVE_VQDMLAH_qr_types<"vqrdmlah", 0b0, 0b0>; 57540b57cec5SDimitry Andricdefm MVE_VQDMLASH_qr : MVE_VQDMLAH_qr_types<"vqdmlash", 0b1, 0b1>; 57550b57cec5SDimitry Andricdefm MVE_VQRDMLASH_qr : MVE_VQDMLAH_qr_types<"vqrdmlash", 0b0, 0b1>; 57560b57cec5SDimitry Andric 57570b57cec5SDimitry Andricclass MVE_VxDUP<string iname, string suffix, bits<2> size, bit bit_12, 5758fe6060f1SDimitry Andric ValueType VT, SDPatternOperator vxdup> 57590b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd, tGPREven:$Rn), 57600b57cec5SDimitry Andric (ins tGPREven:$Rn_src, MVE_VIDUP_imm:$imm), NoItinerary, 5761349cc55cSDimitry Andric iname, suffix, "$Qd, $Rn, $imm", vpred_r, "$Rn = $Rn_src", size, 5762fe6060f1SDimitry Andric [(set (VT MQPR:$Qd), (i32 tGPREven:$Rn), 5763fe6060f1SDimitry Andric (vxdup (i32 tGPREven:$Rn_src), (i32 imm:$imm)))]> { 57640b57cec5SDimitry Andric bits<4> Qd; 57650b57cec5SDimitry Andric bits<4> Rn; 57660b57cec5SDimitry Andric bits<2> imm; 57670b57cec5SDimitry Andric 57680b57cec5SDimitry Andric let Inst{28} = 0b0; 57690b57cec5SDimitry Andric let Inst{25-23} = 0b100; 57700b57cec5SDimitry Andric let Inst{22} = Qd{3}; 57710b57cec5SDimitry Andric let Inst{21-20} = size; 57720b57cec5SDimitry Andric let Inst{19-17} = Rn{3-1}; 57730b57cec5SDimitry Andric let Inst{16} = 0b1; 57740b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 57750b57cec5SDimitry Andric let Inst{12} = bit_12; 57760b57cec5SDimitry Andric let Inst{11-8} = 0b1111; 57770b57cec5SDimitry Andric let Inst{7} = imm{1}; 57780b57cec5SDimitry Andric let Inst{6-1} = 0b110111; 57790b57cec5SDimitry Andric let Inst{0} = imm{0}; 57808bcb0991SDimitry Andric let validForTailPredication = 1; 57815ffd83dbSDimitry Andric let hasSideEffects = 0; 57820b57cec5SDimitry Andric} 57830b57cec5SDimitry Andric 5784fe6060f1SDimitry Andricdef MVE_VIDUPu8 : MVE_VxDUP<"vidup", "u8", 0b00, 0b0, v16i8, ARMvidup>; 5785fe6060f1SDimitry Andricdef MVE_VIDUPu16 : MVE_VxDUP<"vidup", "u16", 0b01, 0b0, v8i16, ARMvidup>; 5786fe6060f1SDimitry Andricdef MVE_VIDUPu32 : MVE_VxDUP<"vidup", "u32", 0b10, 0b0, v4i32, ARMvidup>; 57870b57cec5SDimitry Andric 5788fe6060f1SDimitry Andricdef MVE_VDDUPu8 : MVE_VxDUP<"vddup", "u8", 0b00, 0b1, v16i8, null_frag>; 5789fe6060f1SDimitry Andricdef MVE_VDDUPu16 : MVE_VxDUP<"vddup", "u16", 0b01, 0b1, v8i16, null_frag>; 5790fe6060f1SDimitry Andricdef MVE_VDDUPu32 : MVE_VxDUP<"vddup", "u32", 0b10, 0b1, v4i32, null_frag>; 57910b57cec5SDimitry Andric 57920b57cec5SDimitry Andricclass MVE_VxWDUP<string iname, string suffix, bits<2> size, bit bit_12, 57930b57cec5SDimitry Andric list<dag> pattern=[]> 57940b57cec5SDimitry Andric : MVE_p<(outs MQPR:$Qd, tGPREven:$Rn), 57950b57cec5SDimitry Andric (ins tGPREven:$Rn_src, tGPROdd:$Rm, MVE_VIDUP_imm:$imm), NoItinerary, 5796349cc55cSDimitry Andric iname, suffix, "$Qd, $Rn, $Rm, $imm", vpred_r, "$Rn = $Rn_src", size, 57970b57cec5SDimitry Andric pattern> { 57980b57cec5SDimitry Andric bits<4> Qd; 57990b57cec5SDimitry Andric bits<4> Rm; 58000b57cec5SDimitry Andric bits<4> Rn; 58010b57cec5SDimitry Andric bits<2> imm; 58020b57cec5SDimitry Andric 58030b57cec5SDimitry Andric let Inst{28} = 0b0; 58040b57cec5SDimitry Andric let Inst{25-23} = 0b100; 58050b57cec5SDimitry Andric let Inst{22} = Qd{3}; 58060b57cec5SDimitry Andric let Inst{21-20} = size; 58070b57cec5SDimitry Andric let Inst{19-17} = Rn{3-1}; 58080b57cec5SDimitry Andric let Inst{16} = 0b1; 58090b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 58100b57cec5SDimitry Andric let Inst{12} = bit_12; 58110b57cec5SDimitry Andric let Inst{11-8} = 0b1111; 58120b57cec5SDimitry Andric let Inst{7} = imm{1}; 58130b57cec5SDimitry Andric let Inst{6-4} = 0b110; 58140b57cec5SDimitry Andric let Inst{3-1} = Rm{3-1}; 58150b57cec5SDimitry Andric let Inst{0} = imm{0}; 58168bcb0991SDimitry Andric let validForTailPredication = 1; 58175ffd83dbSDimitry Andric let hasSideEffects = 0; 58180b57cec5SDimitry Andric} 58190b57cec5SDimitry Andric 58200b57cec5SDimitry Andricdef MVE_VIWDUPu8 : MVE_VxWDUP<"viwdup", "u8", 0b00, 0b0>; 58210b57cec5SDimitry Andricdef MVE_VIWDUPu16 : MVE_VxWDUP<"viwdup", "u16", 0b01, 0b0>; 58220b57cec5SDimitry Andricdef MVE_VIWDUPu32 : MVE_VxWDUP<"viwdup", "u32", 0b10, 0b0>; 58230b57cec5SDimitry Andric 58240b57cec5SDimitry Andricdef MVE_VDWDUPu8 : MVE_VxWDUP<"vdwdup", "u8", 0b00, 0b1>; 58250b57cec5SDimitry Andricdef MVE_VDWDUPu16 : MVE_VxWDUP<"vdwdup", "u16", 0b01, 0b1>; 58260b57cec5SDimitry Andricdef MVE_VDWDUPu32 : MVE_VxWDUP<"vdwdup", "u32", 0b10, 0b1>; 58270b57cec5SDimitry Andric 5828e8d8bef9SDimitry Andriclet isReMaterializable = 1 in 5829480093f4SDimitry Andricclass MVE_VCTPInst<string suffix, bits<2> size, list<dag> pattern=[]> 58300b57cec5SDimitry Andric : MVE_p<(outs VCCR:$P0), (ins rGPR:$Rn), NoItinerary, "vctp", suffix, 5831349cc55cSDimitry Andric "$Rn", vpred_n, "", size, pattern> { 58320b57cec5SDimitry Andric bits<4> Rn; 58330b57cec5SDimitry Andric 58340b57cec5SDimitry Andric let Inst{28-27} = 0b10; 58350b57cec5SDimitry Andric let Inst{26-22} = 0b00000; 58360b57cec5SDimitry Andric let Inst{21-20} = size; 58370b57cec5SDimitry Andric let Inst{19-16} = Rn{3-0}; 58380b57cec5SDimitry Andric let Inst{15-11} = 0b11101; 58390b57cec5SDimitry Andric let Inst{10-0} = 0b00000000001; 58400b57cec5SDimitry Andric let Unpredictable{10-0} = 0b11111111111; 58410b57cec5SDimitry Andric 58420b57cec5SDimitry Andric let Constraints = ""; 58430b57cec5SDimitry Andric let DecoderMethod = "DecodeMveVCTP"; 58448bcb0991SDimitry Andric let validForTailPredication = 1; 58450b57cec5SDimitry Andric} 58460b57cec5SDimitry Andric 5847480093f4SDimitry Andricmulticlass MVE_VCTP<MVEVectorVTInfo VTI, Intrinsic intr> { 5848480093f4SDimitry Andric def "": MVE_VCTPInst<VTI.BitsSuffix, VTI.Size>; 5849480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 58500b57cec5SDimitry Andric 58518bcb0991SDimitry Andric let Predicates = [HasMVEInt] in { 5852e8d8bef9SDimitry Andric def : Pat<(intr rGPR:$Rn), 5853e8d8bef9SDimitry Andric (VTI.Pred (Inst rGPR:$Rn))>; 5854480093f4SDimitry Andric def : Pat<(and (intr rGPR:$Rn), (VTI.Pred VCCR:$mask)), 5855349cc55cSDimitry Andric (VTI.Pred (Inst rGPR:$Rn, ARMVCCThen, VCCR:$mask, zero_reg))>; 58568bcb0991SDimitry Andric } 5857480093f4SDimitry Andric} 5858480093f4SDimitry Andric 5859480093f4SDimitry Andricdefm MVE_VCTP8 : MVE_VCTP<MVE_v16i8, int_arm_mve_vctp8>; 5860480093f4SDimitry Andricdefm MVE_VCTP16 : MVE_VCTP<MVE_v8i16, int_arm_mve_vctp16>; 5861480093f4SDimitry Andricdefm MVE_VCTP32 : MVE_VCTP<MVE_v4i32, int_arm_mve_vctp32>; 5862480093f4SDimitry Andricdefm MVE_VCTP64 : MVE_VCTP<MVE_v2i64, int_arm_mve_vctp64>; 58638bcb0991SDimitry Andric 58640b57cec5SDimitry Andric// end of mve_qDest_rSrc 58650b57cec5SDimitry Andric 58660b57cec5SDimitry Andric// start of coproc mov 58670b57cec5SDimitry Andric 58680b57cec5SDimitry Andricclass MVE_VMOV_64bit<dag oops, dag iops, bit to_qreg, string ops, string cstr> 58690b57cec5SDimitry Andric : MVE_VMOV_lane_base<oops, !con(iops, (ins MVEPairVectorIndex2:$idx, 58700b57cec5SDimitry Andric MVEPairVectorIndex0:$idx2)), 58710b57cec5SDimitry Andric NoItinerary, "vmov", "", ops, cstr, []> { 58720b57cec5SDimitry Andric bits<5> Rt; 58730b57cec5SDimitry Andric bits<5> Rt2; 58740b57cec5SDimitry Andric bits<4> Qd; 58750b57cec5SDimitry Andric bit idx; 58760b57cec5SDimitry Andric bit idx2; 58770b57cec5SDimitry Andric 58780b57cec5SDimitry Andric let Inst{31-23} = 0b111011000; 58790b57cec5SDimitry Andric let Inst{22} = Qd{3}; 58800b57cec5SDimitry Andric let Inst{21} = 0b0; 58810b57cec5SDimitry Andric let Inst{20} = to_qreg; 58820b57cec5SDimitry Andric let Inst{19-16} = Rt2{3-0}; 58830b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 58840b57cec5SDimitry Andric let Inst{12-5} = 0b01111000; 58850b57cec5SDimitry Andric let Inst{4} = idx2; 58860b57cec5SDimitry Andric let Inst{3-0} = Rt{3-0}; 58875ffd83dbSDimitry Andric 5888349cc55cSDimitry Andric let VecSize = 0b10; 58895ffd83dbSDimitry Andric let hasSideEffects = 0; 58900b57cec5SDimitry Andric} 58910b57cec5SDimitry Andric 58920b57cec5SDimitry Andric// The assembly syntax for these instructions mentions the vector 58930b57cec5SDimitry Andric// register name twice, e.g. 58940b57cec5SDimitry Andric// 58950b57cec5SDimitry Andric// vmov q2[2], q2[0], r0, r1 58960b57cec5SDimitry Andric// vmov r0, r1, q2[2], q2[0] 58970b57cec5SDimitry Andric// 58980b57cec5SDimitry Andric// which needs a bit of juggling with MC operand handling. 58990b57cec5SDimitry Andric// 59000b57cec5SDimitry Andric// For the move _into_ a vector register, the MC operand list also has 59010b57cec5SDimitry Andric// to mention the register name twice: once as the output, and once as 59020b57cec5SDimitry Andric// an extra input to represent where the unchanged half of the output 59030b57cec5SDimitry Andric// register comes from (when this instruction is used in code 59040b57cec5SDimitry Andric// generation). So we arrange that the first mention of the vector reg 59050b57cec5SDimitry Andric// in the instruction is considered by the AsmMatcher to be the output 59060b57cec5SDimitry Andric// ($Qd), and the second one is the input ($QdSrc). Binding them 59070b57cec5SDimitry Andric// together with the existing 'tie' constraint is enough to enforce at 59080b57cec5SDimitry Andric// register allocation time that they have to be the same register. 59090b57cec5SDimitry Andric// 59100b57cec5SDimitry Andric// For the move _from_ a vector register, there's no way to get round 59110b57cec5SDimitry Andric// the fact that both instances of that register name have to be 59120b57cec5SDimitry Andric// inputs. They have to be the same register again, but this time, we 59130b57cec5SDimitry Andric// can't use a tie constraint, because that has to be between an 59140b57cec5SDimitry Andric// output and an input operand. So this time, we have to arrange that 59150b57cec5SDimitry Andric// the q-reg appears just once in the MC operand list, in spite of 59160b57cec5SDimitry Andric// being mentioned twice in the asm syntax - which needs a custom 59170b57cec5SDimitry Andric// AsmMatchConverter. 59180b57cec5SDimitry Andric 59190b57cec5SDimitry Andricdef MVE_VMOV_q_rr : MVE_VMOV_64bit<(outs MQPR:$Qd), 59200b57cec5SDimitry Andric (ins MQPR:$QdSrc, rGPR:$Rt, rGPR:$Rt2), 59210b57cec5SDimitry Andric 0b1, "$Qd$idx, $QdSrc$idx2, $Rt, $Rt2", 59220b57cec5SDimitry Andric "$Qd = $QdSrc"> { 59230b57cec5SDimitry Andric let DecoderMethod = "DecodeMVEVMOVDRegtoQ"; 59240b57cec5SDimitry Andric} 59250b57cec5SDimitry Andric 59260b57cec5SDimitry Andricdef MVE_VMOV_rr_q : MVE_VMOV_64bit<(outs rGPR:$Rt, rGPR:$Rt2), (ins MQPR:$Qd), 59270b57cec5SDimitry Andric 0b0, "$Rt, $Rt2, $Qd$idx, $Qd$idx2", ""> { 59280b57cec5SDimitry Andric let DecoderMethod = "DecodeMVEVMOVQtoDReg"; 59290b57cec5SDimitry Andric let AsmMatchConverter = "cvtMVEVMOVQtoDReg"; 59300b57cec5SDimitry Andric} 59310b57cec5SDimitry Andric 5932e8d8bef9SDimitry Andriclet Predicates = [HasMVEInt] in { 5933e8d8bef9SDimitry Andric // Double lane moves. There are a number of patterns here. We know that the 5934e8d8bef9SDimitry Andric // insertelt's will be in descending order by index, and need to match the 5 5935e8d8bef9SDimitry Andric // patterns that might contain 2-0 or 3-1 pairs. These are: 5936e8d8bef9SDimitry Andric // 3 2 1 0 -> vmovqrr 31; vmovqrr 20 5937e8d8bef9SDimitry Andric // 3 2 1 -> vmovqrr 31; vmov 2 5938e8d8bef9SDimitry Andric // 3 1 -> vmovqrr 31 5939e8d8bef9SDimitry Andric // 2 1 0 -> vmovqrr 20; vmov 1 5940e8d8bef9SDimitry Andric // 2 0 -> vmovqrr 20 5941e8d8bef9SDimitry Andric // The other potential patterns will be handled by single lane inserts. 5942e8d8bef9SDimitry Andric def : Pat<(insertelt (insertelt (insertelt (insertelt (v4i32 MQPR:$src1), 5943e8d8bef9SDimitry Andric rGPR:$srcA, (i32 0)), 5944e8d8bef9SDimitry Andric rGPR:$srcB, (i32 1)), 5945e8d8bef9SDimitry Andric rGPR:$srcC, (i32 2)), 5946e8d8bef9SDimitry Andric rGPR:$srcD, (i32 3)), 5947e8d8bef9SDimitry Andric (MVE_VMOV_q_rr (MVE_VMOV_q_rr MQPR:$src1, rGPR:$srcA, rGPR:$srcC, (i32 2), (i32 0)), 5948e8d8bef9SDimitry Andric rGPR:$srcB, rGPR:$srcD, (i32 3), (i32 1))>; 5949e8d8bef9SDimitry Andric def : Pat<(insertelt (insertelt (insertelt (v4i32 MQPR:$src1), 5950e8d8bef9SDimitry Andric rGPR:$srcB, (i32 1)), 5951e8d8bef9SDimitry Andric rGPR:$srcC, (i32 2)), 5952e8d8bef9SDimitry Andric rGPR:$srcD, (i32 3)), 5953e8d8bef9SDimitry Andric (MVE_VMOV_q_rr (MVE_VMOV_to_lane_32 MQPR:$src1, rGPR:$srcC, (i32 2)), 5954e8d8bef9SDimitry Andric rGPR:$srcB, rGPR:$srcD, (i32 3), (i32 1))>; 5955e8d8bef9SDimitry Andric def : Pat<(insertelt (insertelt (v4i32 MQPR:$src1), rGPR:$srcA, (i32 1)), rGPR:$srcB, (i32 3)), 5956e8d8bef9SDimitry Andric (MVE_VMOV_q_rr MQPR:$src1, rGPR:$srcA, rGPR:$srcB, (i32 3), (i32 1))>; 5957e8d8bef9SDimitry Andric def : Pat<(insertelt (insertelt (insertelt (v4i32 MQPR:$src1), 5958e8d8bef9SDimitry Andric rGPR:$srcB, (i32 0)), 5959e8d8bef9SDimitry Andric rGPR:$srcC, (i32 1)), 5960e8d8bef9SDimitry Andric rGPR:$srcD, (i32 2)), 5961e8d8bef9SDimitry Andric (MVE_VMOV_q_rr (MVE_VMOV_to_lane_32 MQPR:$src1, rGPR:$srcC, (i32 1)), 5962e8d8bef9SDimitry Andric rGPR:$srcB, rGPR:$srcD, (i32 2), (i32 0))>; 5963e8d8bef9SDimitry Andric def : Pat<(insertelt (insertelt (v4i32 MQPR:$src1), rGPR:$srcA, (i32 0)), rGPR:$srcB, (i32 2)), 5964e8d8bef9SDimitry Andric (MVE_VMOV_q_rr MQPR:$src1, rGPR:$srcA, rGPR:$srcB, (i32 2), (i32 0))>; 5965e8d8bef9SDimitry Andric} 5966e8d8bef9SDimitry Andric 59670b57cec5SDimitry Andric// end of coproc mov 59680b57cec5SDimitry Andric 59690b57cec5SDimitry Andric// start of MVE interleaving load/store 59700b57cec5SDimitry Andric 59710b57cec5SDimitry Andric// Base class for the family of interleaving/deinterleaving 59720b57cec5SDimitry Andric// load/stores with names like VLD20.8 and VST43.32. 59730b57cec5SDimitry Andricclass MVE_vldst24_base<bit writeback, bit fourregs, bits<2> stage, bits<2> size, 59740b57cec5SDimitry Andric bit load, dag Oops, dag loadIops, dag wbIops, 59750b57cec5SDimitry Andric string iname, string ops, 59760b57cec5SDimitry Andric string cstr, list<dag> pattern=[]> 5977349cc55cSDimitry Andric : MVE_MI<Oops, !con(loadIops, wbIops), NoItinerary, iname, ops, cstr, size, pattern> { 59780b57cec5SDimitry Andric bits<4> VQd; 59790b57cec5SDimitry Andric bits<4> Rn; 59800b57cec5SDimitry Andric 59810b57cec5SDimitry Andric let Inst{31-22} = 0b1111110010; 59820b57cec5SDimitry Andric let Inst{21} = writeback; 59830b57cec5SDimitry Andric let Inst{20} = load; 59840b57cec5SDimitry Andric let Inst{19-16} = Rn; 59850b57cec5SDimitry Andric let Inst{15-13} = VQd{2-0}; 59860b57cec5SDimitry Andric let Inst{12-9} = 0b1111; 59870b57cec5SDimitry Andric let Inst{8-7} = size; 59880b57cec5SDimitry Andric let Inst{6-5} = stage; 59890b57cec5SDimitry Andric let Inst{4-1} = 0b0000; 59900b57cec5SDimitry Andric let Inst{0} = fourregs; 59910b57cec5SDimitry Andric 59920b57cec5SDimitry Andric let mayLoad = load; 59930b57cec5SDimitry Andric let mayStore = !eq(load,0); 59945ffd83dbSDimitry Andric let hasSideEffects = 0; 5995e8d8bef9SDimitry Andric let validForTailPredication = load; 59960b57cec5SDimitry Andric} 59970b57cec5SDimitry Andric 59980b57cec5SDimitry Andric// A parameter class used to encapsulate all the ways the writeback 59990b57cec5SDimitry Andric// variants of VLD20 and friends differ from the non-writeback ones. 60000b57cec5SDimitry Andricclass MVE_vldst24_writeback<bit b, dag Oo, dag Io, 60010b57cec5SDimitry Andric string sy="", string c="", string n=""> { 60020b57cec5SDimitry Andric bit writeback = b; 60030b57cec5SDimitry Andric dag Oops = Oo; 60040b57cec5SDimitry Andric dag Iops = Io; 60050b57cec5SDimitry Andric string syntax = sy; 60060b57cec5SDimitry Andric string cstr = c; 60070b57cec5SDimitry Andric string id_suffix = n; 60080b57cec5SDimitry Andric} 60090b57cec5SDimitry Andric 60100b57cec5SDimitry Andric// Another parameter class that encapsulates the differences between VLD2x 60110b57cec5SDimitry Andric// and VLD4x. 60120b57cec5SDimitry Andricclass MVE_vldst24_nvecs<int n, list<int> s, bit b, RegisterOperand vl> { 60130b57cec5SDimitry Andric int nvecs = n; 60140b57cec5SDimitry Andric list<int> stages = s; 60150b57cec5SDimitry Andric bit bit0 = b; 60160b57cec5SDimitry Andric RegisterOperand VecList = vl; 60170b57cec5SDimitry Andric} 60180b57cec5SDimitry Andric 60190b57cec5SDimitry Andric// A third parameter class that distinguishes VLDnn.8 from .16 from .32. 60200b57cec5SDimitry Andricclass MVE_vldst24_lanesize<int i, bits<2> b> { 60210b57cec5SDimitry Andric int lanesize = i; 60220b57cec5SDimitry Andric bits<2> sizebits = b; 60230b57cec5SDimitry Andric} 60240b57cec5SDimitry Andric 60250b57cec5SDimitry Andric// A base class for each direction of transfer: one for load, one for 60260b57cec5SDimitry Andric// store. I can't make these a fourth independent parametric tuple 60270b57cec5SDimitry Andric// class, because they have to take the nvecs tuple class as a 60280b57cec5SDimitry Andric// parameter, in order to find the right VecList operand type. 60290b57cec5SDimitry Andric 60300b57cec5SDimitry Andricclass MVE_vld24_base<MVE_vldst24_nvecs n, bits<2> pat, bits<2> size, 60310b57cec5SDimitry Andric MVE_vldst24_writeback wb, string iname, 60320b57cec5SDimitry Andric list<dag> pattern=[]> 60330b57cec5SDimitry Andric : MVE_vldst24_base<wb.writeback, n.bit0, pat, size, 1, 60340b57cec5SDimitry Andric !con((outs n.VecList:$VQd), wb.Oops), 60350b57cec5SDimitry Andric (ins n.VecList:$VQdSrc), wb.Iops, 60360b57cec5SDimitry Andric iname, "$VQd, $Rn" # wb.syntax, 60370b57cec5SDimitry Andric wb.cstr # ",$VQdSrc = $VQd", pattern>; 60380b57cec5SDimitry Andric 60390b57cec5SDimitry Andricclass MVE_vst24_base<MVE_vldst24_nvecs n, bits<2> pat, bits<2> size, 60400b57cec5SDimitry Andric MVE_vldst24_writeback wb, string iname, 60410b57cec5SDimitry Andric list<dag> pattern=[]> 60420b57cec5SDimitry Andric : MVE_vldst24_base<wb.writeback, n.bit0, pat, size, 0, 60430b57cec5SDimitry Andric wb.Oops, (ins n.VecList:$VQd), wb.Iops, 60440b57cec5SDimitry Andric iname, "$VQd, $Rn" # wb.syntax, 60450b57cec5SDimitry Andric wb.cstr, pattern>; 60460b57cec5SDimitry Andric 60470b57cec5SDimitry Andric// Actually define all the interleaving loads and stores, by a series 60480b57cec5SDimitry Andric// of nested foreaches over number of vectors (VLD2/VLD4); stage 60490b57cec5SDimitry Andric// within one of those series (VLDx0/VLDx1/VLDx2/VLDx3); size of 60500b57cec5SDimitry Andric// vector lane; writeback or no writeback. 60510b57cec5SDimitry Andricforeach n = [MVE_vldst24_nvecs<2, [0,1], 0, VecList2Q>, 60520b57cec5SDimitry Andric MVE_vldst24_nvecs<4, [0,1,2,3], 1, VecList4Q>] in 60530b57cec5SDimitry Andricforeach stage = n.stages in 60540b57cec5SDimitry Andricforeach s = [MVE_vldst24_lanesize< 8, 0b00>, 60550b57cec5SDimitry Andric MVE_vldst24_lanesize<16, 0b01>, 60560b57cec5SDimitry Andric MVE_vldst24_lanesize<32, 0b10>] in 60570b57cec5SDimitry Andricforeach wb = [MVE_vldst24_writeback< 60580b57cec5SDimitry Andric 1, (outs rGPR:$wb), (ins t2_nosp_addr_offset_none:$Rn), 60590b57cec5SDimitry Andric "!", "$Rn.base = $wb", "_wb">, 60600b57cec5SDimitry Andric MVE_vldst24_writeback<0, (outs), (ins t2_addr_offset_none:$Rn)>] in { 60610b57cec5SDimitry Andric 60620b57cec5SDimitry Andric // For each case within all of those foreaches, define the actual 60630b57cec5SDimitry Andric // instructions. The def names are made by gluing together pieces 60640b57cec5SDimitry Andric // from all the parameter classes, and will end up being things like 60650b57cec5SDimitry Andric // MVE_VLD20_8 and MVE_VST43_16_wb. 60660b57cec5SDimitry Andric 60670b57cec5SDimitry Andric def "MVE_VLD" # n.nvecs # stage # "_" # s.lanesize # wb.id_suffix 60680b57cec5SDimitry Andric : MVE_vld24_base<n, stage, s.sizebits, wb, 60690b57cec5SDimitry Andric "vld" # n.nvecs # stage # "." # s.lanesize>; 60700b57cec5SDimitry Andric 60710b57cec5SDimitry Andric def "MVE_VST" # n.nvecs # stage # "_" # s.lanesize # wb.id_suffix 60720b57cec5SDimitry Andric : MVE_vst24_base<n, stage, s.sizebits, wb, 60730b57cec5SDimitry Andric "vst" # n.nvecs # stage # "." # s.lanesize>; 60740b57cec5SDimitry Andric} 60750b57cec5SDimitry Andric 60765ffd83dbSDimitry Andricdef SDTARMVST2 : SDTypeProfile<1, 5, [SDTCisPtrTy<0>, SDTCisPtrTy<1>, SDTCisVT<2, i32>, SDTCisVec<3>, 60775ffd83dbSDimitry Andric SDTCisSameAs<3, 4>, SDTCisVT<5, i32>]>; 60785ffd83dbSDimitry Andricdef SDTARMVST4 : SDTypeProfile<1, 7, [SDTCisPtrTy<0>, SDTCisPtrTy<1>, SDTCisVT<2, i32>, SDTCisVec<3>, 60795ffd83dbSDimitry Andric SDTCisSameAs<3, 4>, SDTCisSameAs<3, 5>, 60805ffd83dbSDimitry Andric SDTCisSameAs<3, 6>, SDTCisVT<7, i32>]>; 6081fe6060f1SDimitry Andricdef MVEVST2UPD : SDNode<"ARMISD::VST2_UPD", SDTARMVST2, [SDNPHasChain, SDNPMemOperand]>; 6082fe6060f1SDimitry Andricdef MVEVST4UPD : SDNode<"ARMISD::VST4_UPD", SDTARMVST4, [SDNPHasChain, SDNPMemOperand]>; 60835ffd83dbSDimitry Andric 6084480093f4SDimitry Andricmulticlass MVE_vst24_patterns<int lanesize, ValueType VT> { 6085480093f4SDimitry Andric foreach stage = [0,1] in 6086480093f4SDimitry Andric def : Pat<(int_arm_mve_vst2q i32:$addr, 6087480093f4SDimitry Andric (VT MQPR:$v0), (VT MQPR:$v1), (i32 stage)), 6088480093f4SDimitry Andric (!cast<Instruction>("MVE_VST2"#stage#"_"#lanesize) 6089349cc55cSDimitry Andric (REG_SEQUENCE MQQPR, VT:$v0, qsub_0, VT:$v1, qsub_1), 6090480093f4SDimitry Andric t2_addr_offset_none:$addr)>; 60915ffd83dbSDimitry Andric foreach stage = [0,1] in 60925ffd83dbSDimitry Andric def : Pat<(i32 (MVEVST2UPD i32:$addr, (i32 32), 60935ffd83dbSDimitry Andric (VT MQPR:$v0), (VT MQPR:$v1), (i32 stage))), 60945ffd83dbSDimitry Andric (i32 (!cast<Instruction>("MVE_VST2"#stage#"_"#lanesize#_wb) 6095349cc55cSDimitry Andric (REG_SEQUENCE MQQPR, VT:$v0, qsub_0, VT:$v1, qsub_1), 60965ffd83dbSDimitry Andric t2_addr_offset_none:$addr))>; 6097480093f4SDimitry Andric 6098480093f4SDimitry Andric foreach stage = [0,1,2,3] in 6099480093f4SDimitry Andric def : Pat<(int_arm_mve_vst4q i32:$addr, 6100480093f4SDimitry Andric (VT MQPR:$v0), (VT MQPR:$v1), 6101480093f4SDimitry Andric (VT MQPR:$v2), (VT MQPR:$v3), (i32 stage)), 6102480093f4SDimitry Andric (!cast<Instruction>("MVE_VST4"#stage#"_"#lanesize) 6103349cc55cSDimitry Andric (REG_SEQUENCE MQQQQPR, VT:$v0, qsub_0, VT:$v1, qsub_1, 6104480093f4SDimitry Andric VT:$v2, qsub_2, VT:$v3, qsub_3), 6105480093f4SDimitry Andric t2_addr_offset_none:$addr)>; 61065ffd83dbSDimitry Andric foreach stage = [0,1,2,3] in 61075ffd83dbSDimitry Andric def : Pat<(i32 (MVEVST4UPD i32:$addr, (i32 64), 61085ffd83dbSDimitry Andric (VT MQPR:$v0), (VT MQPR:$v1), 61095ffd83dbSDimitry Andric (VT MQPR:$v2), (VT MQPR:$v3), (i32 stage))), 61105ffd83dbSDimitry Andric (i32 (!cast<Instruction>("MVE_VST4"#stage#"_"#lanesize#_wb) 6111349cc55cSDimitry Andric (REG_SEQUENCE MQQQQPR, VT:$v0, qsub_0, VT:$v1, qsub_1, 61125ffd83dbSDimitry Andric VT:$v2, qsub_2, VT:$v3, qsub_3), 61135ffd83dbSDimitry Andric t2_addr_offset_none:$addr))>; 6114480093f4SDimitry Andric} 6115480093f4SDimitry Andricdefm : MVE_vst24_patterns<8, v16i8>; 6116480093f4SDimitry Andricdefm : MVE_vst24_patterns<16, v8i16>; 6117480093f4SDimitry Andricdefm : MVE_vst24_patterns<32, v4i32>; 6118480093f4SDimitry Andricdefm : MVE_vst24_patterns<16, v8f16>; 6119480093f4SDimitry Andricdefm : MVE_vst24_patterns<32, v4f32>; 6120480093f4SDimitry Andric 61210b57cec5SDimitry Andric// end of MVE interleaving load/store 61220b57cec5SDimitry Andric 61230b57cec5SDimitry Andric// start of MVE predicable load/store 61240b57cec5SDimitry Andric 61250b57cec5SDimitry Andric// A parameter class for the direction of transfer. 61260b57cec5SDimitry Andricclass MVE_ldst_direction<bit b, dag Oo, dag Io, string c=""> { 61270b57cec5SDimitry Andric bit load = b; 61280b57cec5SDimitry Andric dag Oops = Oo; 61290b57cec5SDimitry Andric dag Iops = Io; 61300b57cec5SDimitry Andric string cstr = c; 61310b57cec5SDimitry Andric} 61320b57cec5SDimitry Andricdef MVE_ld: MVE_ldst_direction<1, (outs MQPR:$Qd), (ins), ",@earlyclobber $Qd">; 61330b57cec5SDimitry Andricdef MVE_st: MVE_ldst_direction<0, (outs), (ins MQPR:$Qd)>; 61340b57cec5SDimitry Andric 61350b57cec5SDimitry Andric// A parameter class for the size of memory access in a load. 61360b57cec5SDimitry Andricclass MVE_memsz<bits<2> e, int s, AddrMode m, string mn, list<string> types> { 61370b57cec5SDimitry Andric bits<2> encoding = e; // opcode bit(s) for encoding 61380b57cec5SDimitry Andric int shift = s; // shift applied to immediate load offset 61390b57cec5SDimitry Andric AddrMode AM = m; 61400b57cec5SDimitry Andric 61410b57cec5SDimitry Andric // For instruction aliases: define the complete list of type 61420b57cec5SDimitry Andric // suffixes at this size, and the canonical ones for loads and 61430b57cec5SDimitry Andric // stores. 61440b57cec5SDimitry Andric string MnemonicLetter = mn; 61450b57cec5SDimitry Andric int TypeBits = !shl(8, s); 61460b57cec5SDimitry Andric string CanonLoadSuffix = ".u" # TypeBits; 61470b57cec5SDimitry Andric string CanonStoreSuffix = "." # TypeBits; 61480b57cec5SDimitry Andric list<string> suffixes = !foreach(letter, types, "." # letter # TypeBits); 61490b57cec5SDimitry Andric} 61500b57cec5SDimitry Andric 61510b57cec5SDimitry Andric// Instances of MVE_memsz. 61520b57cec5SDimitry Andric// 61530b57cec5SDimitry Andric// (memD doesn't need an AddrMode, because those are only for 61540b57cec5SDimitry Andric// contiguous loads, and memD is only used by gather/scatters.) 61550b57cec5SDimitry Andricdef MVE_memB: MVE_memsz<0b00, 0, AddrModeT2_i7, "b", ["", "u", "s"]>; 61560b57cec5SDimitry Andricdef MVE_memH: MVE_memsz<0b01, 1, AddrModeT2_i7s2, "h", ["", "u", "s", "f"]>; 61570b57cec5SDimitry Andricdef MVE_memW: MVE_memsz<0b10, 2, AddrModeT2_i7s4, "w", ["", "u", "s", "f"]>; 61580b57cec5SDimitry Andricdef MVE_memD: MVE_memsz<0b11, 3, ?, "d", ["", "u", "s", "f"]>; 61590b57cec5SDimitry Andric 61600b57cec5SDimitry Andric// This is the base class for all the MVE loads and stores other than 61610b57cec5SDimitry Andric// the interleaving ones. All the non-interleaving loads/stores share 61620b57cec5SDimitry Andric// the characteristic that they operate on just one vector register, 61630b57cec5SDimitry Andric// so they are VPT-predicable. 61640b57cec5SDimitry Andric// 61650b57cec5SDimitry Andric// The predication operand is vpred_n, for both loads and stores. For 61660b57cec5SDimitry Andric// store instructions, the reason is obvious: if there is no output 61670b57cec5SDimitry Andric// register, there can't be a need for an input parameter giving the 61680b57cec5SDimitry Andric// output register's previous value. Load instructions also don't need 61690b57cec5SDimitry Andric// that input parameter, because unlike MVE data processing 61700b57cec5SDimitry Andric// instructions, predicated loads are defined to set the inactive 61710b57cec5SDimitry Andric// lanes of the output register to zero, instead of preserving their 61720b57cec5SDimitry Andric// input values. 61730b57cec5SDimitry Andricclass MVE_VLDRSTR_base<MVE_ldst_direction dir, bit U, bit P, bit W, bit opc, 61740b57cec5SDimitry Andric dag oops, dag iops, string asm, string suffix, 6175349cc55cSDimitry Andric string ops, string cstr, bits<2> vecsize, list<dag> pattern=[]> 6176349cc55cSDimitry Andric : MVE_p<oops, iops, NoItinerary, asm, suffix, ops, vpred_n, cstr, vecsize, pattern> { 61770b57cec5SDimitry Andric bits<3> Qd; 61780b57cec5SDimitry Andric 61790b57cec5SDimitry Andric let Inst{28} = U; 61800b57cec5SDimitry Andric let Inst{25} = 0b0; 61810b57cec5SDimitry Andric let Inst{24} = P; 61820b57cec5SDimitry Andric let Inst{22} = 0b0; 61830b57cec5SDimitry Andric let Inst{21} = W; 61840b57cec5SDimitry Andric let Inst{20} = dir.load; 61850b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 61860b57cec5SDimitry Andric let Inst{12} = opc; 61870b57cec5SDimitry Andric let Inst{11-9} = 0b111; 61880b57cec5SDimitry Andric 61890b57cec5SDimitry Andric let mayLoad = dir.load; 61900b57cec5SDimitry Andric let mayStore = !eq(dir.load,0); 61915ffd83dbSDimitry Andric let hasSideEffects = 0; 61928bcb0991SDimitry Andric let validForTailPredication = 1; 61930b57cec5SDimitry Andric} 61940b57cec5SDimitry Andric 61950b57cec5SDimitry Andric// Contiguous load and store instructions. These come in two main 61960b57cec5SDimitry Andric// categories: same-size loads/stores in which 128 bits of vector 61970b57cec5SDimitry Andric// register is transferred to or from 128 bits of memory in the most 61980b57cec5SDimitry Andric// obvious way, and widening loads / narrowing stores, in which the 61990b57cec5SDimitry Andric// size of memory accessed is less than the size of a vector register, 62000b57cec5SDimitry Andric// so the load instructions sign- or zero-extend each memory value 62010b57cec5SDimitry Andric// into a wider vector lane, and the store instructions truncate 62020b57cec5SDimitry Andric// correspondingly. 62030b57cec5SDimitry Andric// 62040b57cec5SDimitry Andric// The instruction mnemonics for these two classes look reasonably 62050b57cec5SDimitry Andric// similar, but the actual encodings are different enough to need two 62060b57cec5SDimitry Andric// separate base classes. 62070b57cec5SDimitry Andric 62080b57cec5SDimitry Andric// Contiguous, same size 62090b57cec5SDimitry Andricclass MVE_VLDRSTR_cs<MVE_ldst_direction dir, MVE_memsz memsz, bit P, bit W, 62100b57cec5SDimitry Andric dag oops, dag iops, string asm, string suffix, 62110b57cec5SDimitry Andric IndexMode im, string ops, string cstr> 6212349cc55cSDimitry Andric : MVE_VLDRSTR_base<dir, 0, P, W, 1, oops, iops, asm, suffix, ops, cstr, memsz.encoding> { 62130b57cec5SDimitry Andric bits<12> addr; 62140b57cec5SDimitry Andric let Inst{23} = addr{7}; 62150b57cec5SDimitry Andric let Inst{19-16} = addr{11-8}; 62160b57cec5SDimitry Andric let Inst{8-7} = memsz.encoding; 62170b57cec5SDimitry Andric let Inst{6-0} = addr{6-0}; 6218349cc55cSDimitry Andric 6219349cc55cSDimitry Andric let IM = im; 62200b57cec5SDimitry Andric} 62210b57cec5SDimitry Andric 62220b57cec5SDimitry Andric// Contiguous, widening/narrowing 62230b57cec5SDimitry Andricclass MVE_VLDRSTR_cw<MVE_ldst_direction dir, MVE_memsz memsz, bit U, 62240b57cec5SDimitry Andric bit P, bit W, bits<2> size, dag oops, dag iops, 62250b57cec5SDimitry Andric string asm, string suffix, IndexMode im, 62260b57cec5SDimitry Andric string ops, string cstr> 6227349cc55cSDimitry Andric : MVE_VLDRSTR_base<dir, U, P, W, 0, oops, iops, asm, suffix, ops, cstr, size> { 62280b57cec5SDimitry Andric bits<11> addr; 62290b57cec5SDimitry Andric let Inst{23} = addr{7}; 62300b57cec5SDimitry Andric let Inst{19} = memsz.encoding{0}; // enough to tell 16- from 32-bit 62310b57cec5SDimitry Andric let Inst{18-16} = addr{10-8}; 62320b57cec5SDimitry Andric let Inst{8-7} = size; 62330b57cec5SDimitry Andric let Inst{6-0} = addr{6-0}; 62340b57cec5SDimitry Andric 62350b57cec5SDimitry Andric let IM = im; 62360b57cec5SDimitry Andric} 62370b57cec5SDimitry Andric 62380b57cec5SDimitry Andric// Multiclass wrapper on each of the _cw and _cs base classes, to 62390b57cec5SDimitry Andric// generate three writeback modes (none, preindex, postindex). 62400b57cec5SDimitry Andric 62410b57cec5SDimitry Andricmulticlass MVE_VLDRSTR_cw_m<MVE_ldst_direction dir, MVE_memsz memsz, 62420b57cec5SDimitry Andric string asm, string suffix, bit U, bits<2> size> { 62430b57cec5SDimitry Andric let AM = memsz.AM in { 62440b57cec5SDimitry Andric def "" : MVE_VLDRSTR_cw< 62450b57cec5SDimitry Andric dir, memsz, U, 1, 0, size, 62460b57cec5SDimitry Andric dir.Oops, !con(dir.Iops, (ins taddrmode_imm7<memsz.shift>:$addr)), 62470b57cec5SDimitry Andric asm, suffix, IndexModeNone, "$Qd, $addr", "">; 62480b57cec5SDimitry Andric 62490b57cec5SDimitry Andric def _pre : MVE_VLDRSTR_cw< 62500b57cec5SDimitry Andric dir, memsz, U, 1, 1, size, 62510b57cec5SDimitry Andric !con((outs tGPR:$wb), dir.Oops), 62520b57cec5SDimitry Andric !con(dir.Iops, (ins taddrmode_imm7<memsz.shift>:$addr)), 62530b57cec5SDimitry Andric asm, suffix, IndexModePre, "$Qd, $addr!", "$addr.base = $wb"> { 62540b57cec5SDimitry Andric let DecoderMethod = "DecodeMVE_MEM_1_pre<"#memsz.shift#">"; 62550b57cec5SDimitry Andric } 62560b57cec5SDimitry Andric 62570b57cec5SDimitry Andric def _post : MVE_VLDRSTR_cw< 62580b57cec5SDimitry Andric dir, memsz, U, 0, 1, size, 62590b57cec5SDimitry Andric !con((outs tGPR:$wb), dir.Oops), 62600b57cec5SDimitry Andric !con(dir.Iops, (ins t_addr_offset_none:$Rn, 62610b57cec5SDimitry Andric t2am_imm7_offset<memsz.shift>:$addr)), 62620b57cec5SDimitry Andric asm, suffix, IndexModePost, "$Qd, $Rn$addr", "$Rn.base = $wb"> { 62630b57cec5SDimitry Andric bits<4> Rn; 62640b57cec5SDimitry Andric let Inst{18-16} = Rn{2-0}; 62650b57cec5SDimitry Andric } 62660b57cec5SDimitry Andric } 62670b57cec5SDimitry Andric} 62680b57cec5SDimitry Andric 62690b57cec5SDimitry Andricmulticlass MVE_VLDRSTR_cs_m<MVE_ldst_direction dir, MVE_memsz memsz, 62700b57cec5SDimitry Andric string asm, string suffix> { 62710b57cec5SDimitry Andric let AM = memsz.AM in { 62720b57cec5SDimitry Andric def "" : MVE_VLDRSTR_cs< 62730b57cec5SDimitry Andric dir, memsz, 1, 0, 62740b57cec5SDimitry Andric dir.Oops, !con(dir.Iops, (ins t2addrmode_imm7<memsz.shift>:$addr)), 62750b57cec5SDimitry Andric asm, suffix, IndexModeNone, "$Qd, $addr", "">; 62760b57cec5SDimitry Andric 62770b57cec5SDimitry Andric def _pre : MVE_VLDRSTR_cs< 62780b57cec5SDimitry Andric dir, memsz, 1, 1, 62790b57cec5SDimitry Andric !con((outs rGPR:$wb), dir.Oops), 62800b57cec5SDimitry Andric !con(dir.Iops, (ins t2addrmode_imm7_pre<memsz.shift>:$addr)), 62810b57cec5SDimitry Andric asm, suffix, IndexModePre, "$Qd, $addr!", "$addr.base = $wb"> { 62820b57cec5SDimitry Andric let DecoderMethod = "DecodeMVE_MEM_2_pre<"#memsz.shift#">"; 62830b57cec5SDimitry Andric } 62840b57cec5SDimitry Andric 62850b57cec5SDimitry Andric def _post : MVE_VLDRSTR_cs< 62860b57cec5SDimitry Andric dir, memsz, 0, 1, 62870b57cec5SDimitry Andric !con((outs rGPR:$wb), dir.Oops), 6288fe6060f1SDimitry Andric !con(dir.Iops, (ins t2_nosp_addr_offset_none:$Rn, 62890b57cec5SDimitry Andric t2am_imm7_offset<memsz.shift>:$addr)), 62900b57cec5SDimitry Andric asm, suffix, IndexModePost, "$Qd, $Rn$addr", "$Rn.base = $wb"> { 62910b57cec5SDimitry Andric bits<4> Rn; 62920b57cec5SDimitry Andric let Inst{19-16} = Rn{3-0}; 62930b57cec5SDimitry Andric } 62940b57cec5SDimitry Andric } 62950b57cec5SDimitry Andric} 62960b57cec5SDimitry Andric 62970b57cec5SDimitry Andric// Now actually declare all the contiguous load/stores, via those 62980b57cec5SDimitry Andric// multiclasses. The instruction ids coming out of this are the bare 62990b57cec5SDimitry Andric// names shown in the defm, with _pre or _post appended for writeback, 63000b57cec5SDimitry Andric// e.g. MVE_VLDRBS16, MVE_VSTRB16_pre, MVE_VSTRHU16_post. 63010b57cec5SDimitry Andric 63020b57cec5SDimitry Andricdefm MVE_VLDRBS16: MVE_VLDRSTR_cw_m<MVE_ld, MVE_memB, "vldrb", "s16", 0, 0b01>; 63030b57cec5SDimitry Andricdefm MVE_VLDRBS32: MVE_VLDRSTR_cw_m<MVE_ld, MVE_memB, "vldrb", "s32", 0, 0b10>; 63040b57cec5SDimitry Andricdefm MVE_VLDRBU16: MVE_VLDRSTR_cw_m<MVE_ld, MVE_memB, "vldrb", "u16", 1, 0b01>; 63050b57cec5SDimitry Andricdefm MVE_VLDRBU32: MVE_VLDRSTR_cw_m<MVE_ld, MVE_memB, "vldrb", "u32", 1, 0b10>; 63060b57cec5SDimitry Andricdefm MVE_VLDRHS32: MVE_VLDRSTR_cw_m<MVE_ld, MVE_memH, "vldrh", "s32", 0, 0b10>; 63070b57cec5SDimitry Andricdefm MVE_VLDRHU32: MVE_VLDRSTR_cw_m<MVE_ld, MVE_memH, "vldrh", "u32", 1, 0b10>; 63080b57cec5SDimitry Andric 63090b57cec5SDimitry Andricdefm MVE_VLDRBU8: MVE_VLDRSTR_cs_m<MVE_ld, MVE_memB, "vldrb", "u8">; 63100b57cec5SDimitry Andricdefm MVE_VLDRHU16: MVE_VLDRSTR_cs_m<MVE_ld, MVE_memH, "vldrh", "u16">; 63110b57cec5SDimitry Andricdefm MVE_VLDRWU32: MVE_VLDRSTR_cs_m<MVE_ld, MVE_memW, "vldrw", "u32">; 63120b57cec5SDimitry Andric 63130b57cec5SDimitry Andricdefm MVE_VSTRB16: MVE_VLDRSTR_cw_m<MVE_st, MVE_memB, "vstrb", "16", 0, 0b01>; 63140b57cec5SDimitry Andricdefm MVE_VSTRB32: MVE_VLDRSTR_cw_m<MVE_st, MVE_memB, "vstrb", "32", 0, 0b10>; 63150b57cec5SDimitry Andricdefm MVE_VSTRH32: MVE_VLDRSTR_cw_m<MVE_st, MVE_memH, "vstrh", "32", 0, 0b10>; 63160b57cec5SDimitry Andric 63170b57cec5SDimitry Andricdefm MVE_VSTRBU8 : MVE_VLDRSTR_cs_m<MVE_st, MVE_memB, "vstrb", "8">; 63180b57cec5SDimitry Andricdefm MVE_VSTRHU16: MVE_VLDRSTR_cs_m<MVE_st, MVE_memH, "vstrh", "16">; 63190b57cec5SDimitry Andricdefm MVE_VSTRWU32: MVE_VLDRSTR_cs_m<MVE_st, MVE_memW, "vstrw", "32">; 63200b57cec5SDimitry Andric 63210b57cec5SDimitry Andric// Gather loads / scatter stores whose address operand is of the form 63220b57cec5SDimitry Andric// [Rn,Qm], i.e. a single GPR as the common base address, plus a 63230b57cec5SDimitry Andric// vector of offset from it. ('Load/store this sequence of elements of 63240b57cec5SDimitry Andric// the same array.') 63250b57cec5SDimitry Andric// 63260b57cec5SDimitry Andric// Like the contiguous family, these loads and stores can widen the 63270b57cec5SDimitry Andric// loaded values / truncate the stored ones, or they can just 63280b57cec5SDimitry Andric// load/store the same size of memory and vector lane. But unlike the 63290b57cec5SDimitry Andric// contiguous family, there's no particular difference in encoding 63300b57cec5SDimitry Andric// between those two cases. 63310b57cec5SDimitry Andric// 63320b57cec5SDimitry Andric// This family also comes with the option to scale the offset values 63330b57cec5SDimitry Andric// in Qm by the size of the loaded memory (i.e. to treat them as array 63340b57cec5SDimitry Andric// indices), or not to scale them (to treat them as plain byte offsets 63350b57cec5SDimitry Andric// in memory, so that perhaps the loaded values are unaligned). The 63360b57cec5SDimitry Andric// scaled instructions' address operand in assembly looks like 63370b57cec5SDimitry Andric// [Rn,Qm,UXTW #2] or similar. 63380b57cec5SDimitry Andric 63390b57cec5SDimitry Andric// Base class. 63400b57cec5SDimitry Andricclass MVE_VLDRSTR_rq<MVE_ldst_direction dir, MVE_memsz memsz, bit U, 63410b57cec5SDimitry Andric bits<2> size, bit os, string asm, string suffix, int shift> 63420b57cec5SDimitry Andric : MVE_VLDRSTR_base<dir, U, 0b0, 0b0, 0, dir.Oops, 63430b57cec5SDimitry Andric !con(dir.Iops, (ins mve_addr_rq_shift<shift>:$addr)), 6344349cc55cSDimitry Andric asm, suffix, "$Qd, $addr", dir.cstr, size> { 63450b57cec5SDimitry Andric bits<7> addr; 63460b57cec5SDimitry Andric let Inst{23} = 0b1; 63470b57cec5SDimitry Andric let Inst{19-16} = addr{6-3}; 63480b57cec5SDimitry Andric let Inst{8-7} = size; 63490b57cec5SDimitry Andric let Inst{6} = memsz.encoding{1}; 63500b57cec5SDimitry Andric let Inst{5} = 0; 63510b57cec5SDimitry Andric let Inst{4} = memsz.encoding{0}; 63520b57cec5SDimitry Andric let Inst{3-1} = addr{2-0}; 63530b57cec5SDimitry Andric let Inst{0} = os; 63540b57cec5SDimitry Andric} 63550b57cec5SDimitry Andric 63560b57cec5SDimitry Andric// Multiclass that defines the scaled and unscaled versions of an 63570b57cec5SDimitry Andric// instruction, when the memory size is wider than a byte. The scaled 63580b57cec5SDimitry Andric// version gets the default name like MVE_VLDRBU16_rq; the unscaled / 63590b57cec5SDimitry Andric// potentially unaligned version gets a "_u" suffix, e.g. 63600b57cec5SDimitry Andric// MVE_VLDRBU16_rq_u. 63610b57cec5SDimitry Andricmulticlass MVE_VLDRSTR_rq_w<MVE_ldst_direction dir, MVE_memsz memsz, 63620b57cec5SDimitry Andric string asm, string suffix, bit U, bits<2> size> { 63630b57cec5SDimitry Andric def _u : MVE_VLDRSTR_rq<dir, memsz, U, size, 0, asm, suffix, 0>; 63640b57cec5SDimitry Andric def "" : MVE_VLDRSTR_rq<dir, memsz, U, size, 1, asm, suffix, memsz.shift>; 63650b57cec5SDimitry Andric} 63660b57cec5SDimitry Andric 63670b57cec5SDimitry Andric// Subclass of MVE_VLDRSTR_rq with the same API as that multiclass, 63680b57cec5SDimitry Andric// for use when the memory size is one byte, so there's no 'scaled' 63690b57cec5SDimitry Andric// version of the instruction at all. (This is encoded as if it were 63700b57cec5SDimitry Andric// unscaled, but named in the default way with no _u suffix.) 63710b57cec5SDimitry Andricclass MVE_VLDRSTR_rq_b<MVE_ldst_direction dir, MVE_memsz memsz, 63720b57cec5SDimitry Andric string asm, string suffix, bit U, bits<2> size> 63730b57cec5SDimitry Andric : MVE_VLDRSTR_rq<dir, memsz, U, size, 0, asm, suffix, 0>; 63740b57cec5SDimitry Andric 6375480093f4SDimitry Andric// Multiclasses wrapping that to add ISel patterns for intrinsics. 6376480093f4SDimitry Andricmulticlass MVE_VLDR_rq_w<MVE_memsz memsz, list<MVEVectorVTInfo> VTIs> { 6377480093f4SDimitry Andric defm "": MVE_VLDRSTR_rq_w<MVE_ld, memsz, "vldr" # memsz.MnemonicLetter, 6378480093f4SDimitry Andric VTIs[0].Suffix, VTIs[0].Unsigned, VTIs[0].Size>; 6379480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 6380480093f4SDimitry Andric defvar InstU = !cast<Instruction>(NAME # "_u"); 6381480093f4SDimitry Andric 6382480093f4SDimitry Andric foreach VTI = VTIs in 6383480093f4SDimitry Andric foreach UnsignedFlag = !if(!eq(VTI.Size, memsz.encoding), 6384480093f4SDimitry Andric [0,1], [VTI.Unsigned]) in { 6385480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vldr_gather_offset GPR:$base, (VTIs[0].Vec MQPR:$offsets), memsz.TypeBits, 0, UnsignedFlag)), 6386480093f4SDimitry Andric (VTI.Vec (InstU GPR:$base, MQPR:$offsets))>; 6387480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vldr_gather_offset GPR:$base, (VTIs[0].Vec MQPR:$offsets), memsz.TypeBits, memsz.shift, UnsignedFlag)), 6388480093f4SDimitry Andric (VTI.Vec (Inst GPR:$base, MQPR:$offsets))>; 6389480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vldr_gather_offset_predicated GPR:$base, (VTIs[0].Vec MQPR:$offsets), memsz.TypeBits, 0, UnsignedFlag, (VTI.Pred VCCR:$pred))), 6390349cc55cSDimitry Andric (VTI.Vec (InstU GPR:$base, MQPR:$offsets, ARMVCCThen, VCCR:$pred, zero_reg))>; 6391480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vldr_gather_offset_predicated GPR:$base, (VTIs[0].Vec MQPR:$offsets), memsz.TypeBits, memsz.shift, UnsignedFlag, (VTI.Pred VCCR:$pred))), 6392349cc55cSDimitry Andric (VTI.Vec (Inst GPR:$base, MQPR:$offsets, ARMVCCThen, VCCR:$pred, zero_reg))>; 6393480093f4SDimitry Andric } 6394480093f4SDimitry Andric} 6395480093f4SDimitry Andricmulticlass MVE_VLDR_rq_b<list<MVEVectorVTInfo> VTIs> { 6396480093f4SDimitry Andric def "": MVE_VLDRSTR_rq_b<MVE_ld, MVE_memB, "vldrb", 6397480093f4SDimitry Andric VTIs[0].Suffix, VTIs[0].Unsigned, VTIs[0].Size>; 6398480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 6399480093f4SDimitry Andric 6400480093f4SDimitry Andric foreach VTI = VTIs in { 6401480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vldr_gather_offset GPR:$base, (VTIs[0].Vec MQPR:$offsets), 8, 0, VTI.Unsigned)), 6402480093f4SDimitry Andric (VTI.Vec (Inst GPR:$base, MQPR:$offsets))>; 6403480093f4SDimitry Andric def : Pat<(VTI.Vec (int_arm_mve_vldr_gather_offset_predicated GPR:$base, (VTIs[0].Vec MQPR:$offsets), 8, 0, VTI.Unsigned, (VTI.Pred VCCR:$pred))), 6404349cc55cSDimitry Andric (VTI.Vec (Inst GPR:$base, MQPR:$offsets, ARMVCCThen, VCCR:$pred, zero_reg))>; 6405480093f4SDimitry Andric } 6406480093f4SDimitry Andric} 6407480093f4SDimitry Andricmulticlass MVE_VSTR_rq_w<MVE_memsz memsz, list<MVEVectorVTInfo> VTIs> { 6408480093f4SDimitry Andric defm "": MVE_VLDRSTR_rq_w<MVE_st, memsz, "vstr" # memsz.MnemonicLetter, 6409480093f4SDimitry Andric VTIs[0].BitsSuffix, 0, VTIs[0].Size>; 6410480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 6411480093f4SDimitry Andric defvar InstU = !cast<Instruction>(NAME # "_u"); 6412480093f4SDimitry Andric 6413480093f4SDimitry Andric foreach VTI = VTIs in { 6414480093f4SDimitry Andric def : Pat<(int_arm_mve_vstr_scatter_offset GPR:$base, (VTIs[0].Vec MQPR:$offsets), (VTI.Vec MQPR:$data), memsz.TypeBits, 0), 6415480093f4SDimitry Andric (InstU MQPR:$data, GPR:$base, MQPR:$offsets)>; 6416480093f4SDimitry Andric def : Pat<(int_arm_mve_vstr_scatter_offset GPR:$base, (VTIs[0].Vec MQPR:$offsets), (VTI.Vec MQPR:$data), memsz.TypeBits, memsz.shift), 6417480093f4SDimitry Andric (Inst MQPR:$data, GPR:$base, MQPR:$offsets)>; 6418480093f4SDimitry Andric def : Pat<(int_arm_mve_vstr_scatter_offset_predicated GPR:$base, (VTIs[0].Vec MQPR:$offsets), (VTI.Vec MQPR:$data), memsz.TypeBits, 0, (VTI.Pred VCCR:$pred)), 6419349cc55cSDimitry Andric (InstU MQPR:$data, GPR:$base, MQPR:$offsets, ARMVCCThen, VCCR:$pred, zero_reg)>; 6420480093f4SDimitry Andric def : Pat<(int_arm_mve_vstr_scatter_offset_predicated GPR:$base, (VTIs[0].Vec MQPR:$offsets), (VTI.Vec MQPR:$data), memsz.TypeBits, memsz.shift, (VTI.Pred VCCR:$pred)), 6421349cc55cSDimitry Andric (Inst MQPR:$data, GPR:$base, MQPR:$offsets, ARMVCCThen, VCCR:$pred, zero_reg)>; 6422480093f4SDimitry Andric } 6423480093f4SDimitry Andric} 6424480093f4SDimitry Andricmulticlass MVE_VSTR_rq_b<list<MVEVectorVTInfo> VTIs> { 6425480093f4SDimitry Andric def "": MVE_VLDRSTR_rq_b<MVE_st, MVE_memB, "vstrb", 6426480093f4SDimitry Andric VTIs[0].BitsSuffix, 0, VTIs[0].Size>; 6427480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 6428480093f4SDimitry Andric 6429480093f4SDimitry Andric foreach VTI = VTIs in { 6430480093f4SDimitry Andric def : Pat<(int_arm_mve_vstr_scatter_offset GPR:$base, (VTIs[0].Vec MQPR:$offsets), (VTI.Vec MQPR:$data), 8, 0), 6431480093f4SDimitry Andric (Inst MQPR:$data, GPR:$base, MQPR:$offsets)>; 6432480093f4SDimitry Andric def : Pat<(int_arm_mve_vstr_scatter_offset_predicated GPR:$base, (VTIs[0].Vec MQPR:$offsets), (VTI.Vec MQPR:$data), 8, 0, (VTI.Pred VCCR:$pred)), 6433349cc55cSDimitry Andric (Inst MQPR:$data, GPR:$base, MQPR:$offsets, ARMVCCThen, VCCR:$pred, zero_reg)>; 6434480093f4SDimitry Andric } 6435480093f4SDimitry Andric} 6436480093f4SDimitry Andric 64370b57cec5SDimitry Andric// Actually define all the loads and stores in this family. 64380b57cec5SDimitry Andric 6439480093f4SDimitry Andricdefm MVE_VLDRBU8_rq : MVE_VLDR_rq_b<[MVE_v16u8,MVE_v16s8]>; 6440480093f4SDimitry Andricdefm MVE_VLDRBU16_rq: MVE_VLDR_rq_b<[MVE_v8u16]>; 6441480093f4SDimitry Andricdefm MVE_VLDRBS16_rq: MVE_VLDR_rq_b<[MVE_v8s16]>; 6442480093f4SDimitry Andricdefm MVE_VLDRBU32_rq: MVE_VLDR_rq_b<[MVE_v4u32]>; 6443480093f4SDimitry Andricdefm MVE_VLDRBS32_rq: MVE_VLDR_rq_b<[MVE_v4s32]>; 64440b57cec5SDimitry Andric 6445480093f4SDimitry Andricdefm MVE_VLDRHU16_rq: MVE_VLDR_rq_w<MVE_memH, [MVE_v8u16,MVE_v8s16,MVE_v8f16]>; 6446480093f4SDimitry Andricdefm MVE_VLDRHU32_rq: MVE_VLDR_rq_w<MVE_memH, [MVE_v4u32]>; 6447480093f4SDimitry Andricdefm MVE_VLDRHS32_rq: MVE_VLDR_rq_w<MVE_memH, [MVE_v4s32]>; 6448480093f4SDimitry Andricdefm MVE_VLDRWU32_rq: MVE_VLDR_rq_w<MVE_memW, [MVE_v4u32,MVE_v4s32,MVE_v4f32]>; 6449480093f4SDimitry Andricdefm MVE_VLDRDU64_rq: MVE_VLDR_rq_w<MVE_memD, [MVE_v2u64,MVE_v2s64]>; 64500b57cec5SDimitry Andric 6451480093f4SDimitry Andricdefm MVE_VSTRB8_rq : MVE_VSTR_rq_b<[MVE_v16i8]>; 6452480093f4SDimitry Andricdefm MVE_VSTRB16_rq : MVE_VSTR_rq_b<[MVE_v8i16]>; 6453480093f4SDimitry Andricdefm MVE_VSTRB32_rq : MVE_VSTR_rq_b<[MVE_v4i32]>; 64540b57cec5SDimitry Andric 6455480093f4SDimitry Andricdefm MVE_VSTRH16_rq : MVE_VSTR_rq_w<MVE_memH, [MVE_v8i16,MVE_v8f16]>; 6456480093f4SDimitry Andricdefm MVE_VSTRH32_rq : MVE_VSTR_rq_w<MVE_memH, [MVE_v4i32]>; 6457480093f4SDimitry Andricdefm MVE_VSTRW32_rq : MVE_VSTR_rq_w<MVE_memW, [MVE_v4i32,MVE_v4f32]>; 6458480093f4SDimitry Andricdefm MVE_VSTRD64_rq : MVE_VSTR_rq_w<MVE_memD, [MVE_v2i64]>; 64590b57cec5SDimitry Andric 64600b57cec5SDimitry Andric// Gather loads / scatter stores whose address operand is of the form 64610b57cec5SDimitry Andric// [Qm,#imm], i.e. a vector containing a full base address for each 64620b57cec5SDimitry Andric// loaded item, plus an immediate offset applied consistently to all 64630b57cec5SDimitry Andric// of them. ('Load/store the same field from this vector of pointers 64640b57cec5SDimitry Andric// to a structure type.') 64650b57cec5SDimitry Andric// 64660b57cec5SDimitry Andric// This family requires the vector lane size to be at least 32 bits 64670b57cec5SDimitry Andric// (so there's room for an address in each lane at all). It has no 64680b57cec5SDimitry Andric// widening/narrowing variants. But it does support preindex 64690b57cec5SDimitry Andric// writeback, in which the address vector is updated to hold the 64700b57cec5SDimitry Andric// addresses actually loaded from. 64710b57cec5SDimitry Andric 64720b57cec5SDimitry Andric// Base class. 64730b57cec5SDimitry Andricclass MVE_VLDRSTR_qi<MVE_ldst_direction dir, MVE_memsz memsz, bit W, dag wbops, 64740b57cec5SDimitry Andric string asm, string wbAsm, string suffix, string cstr = ""> 64750b57cec5SDimitry Andric : MVE_VLDRSTR_base<dir, 1, 1, W, 1, !con(wbops, dir.Oops), 64760b57cec5SDimitry Andric !con(dir.Iops, (ins mve_addr_q_shift<memsz.shift>:$addr)), 6477349cc55cSDimitry Andric asm, suffix, "$Qd, $addr" # wbAsm, cstr # dir.cstr, memsz.encoding> { 64780b57cec5SDimitry Andric bits<11> addr; 64790b57cec5SDimitry Andric let Inst{23} = addr{7}; 64800b57cec5SDimitry Andric let Inst{19-17} = addr{10-8}; 64810b57cec5SDimitry Andric let Inst{16} = 0; 64820b57cec5SDimitry Andric let Inst{8} = memsz.encoding{0}; // enough to distinguish 32- from 64-bit 64830b57cec5SDimitry Andric let Inst{7} = 0; 64840b57cec5SDimitry Andric let Inst{6-0} = addr{6-0}; 64850b57cec5SDimitry Andric} 64860b57cec5SDimitry Andric 64870b57cec5SDimitry Andric// Multiclass that generates the non-writeback and writeback variants. 64880b57cec5SDimitry Andricmulticlass MVE_VLDRSTR_qi_m<MVE_ldst_direction dir, MVE_memsz memsz, 64890b57cec5SDimitry Andric string asm, string suffix> { 64900b57cec5SDimitry Andric def "" : MVE_VLDRSTR_qi<dir, memsz, 0, (outs), asm, "", suffix>; 64910b57cec5SDimitry Andric def _pre : MVE_VLDRSTR_qi<dir, memsz, 1, (outs MQPR:$wb), asm, "!", suffix, 64920b57cec5SDimitry Andric "$addr.base = $wb"> { 64930b57cec5SDimitry Andric let DecoderMethod="DecodeMVE_MEM_3_pre<"#memsz.shift#">"; 64940b57cec5SDimitry Andric } 64950b57cec5SDimitry Andric} 64960b57cec5SDimitry Andric 6497480093f4SDimitry Andric// Multiclasses wrapping that one, adding selection patterns for the 6498480093f4SDimitry Andric// non-writeback loads and all the stores. (The writeback loads must 6499480093f4SDimitry Andric// deliver multiple output values, so they have to be selected by C++ 6500480093f4SDimitry Andric// code.) 6501480093f4SDimitry Andricmulticlass MVE_VLDR_qi<MVE_memsz memsz, MVEVectorVTInfo AVTI, 6502480093f4SDimitry Andric list<MVEVectorVTInfo> DVTIs> { 6503480093f4SDimitry Andric defm "" : MVE_VLDRSTR_qi_m<MVE_ld, memsz, "vldr" # memsz.MnemonicLetter, 6504480093f4SDimitry Andric "u" # memsz.TypeBits>; 6505480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 6506480093f4SDimitry Andric 6507480093f4SDimitry Andric foreach DVTI = DVTIs in { 6508480093f4SDimitry Andric def : Pat<(DVTI.Vec (int_arm_mve_vldr_gather_base 6509480093f4SDimitry Andric (AVTI.Vec MQPR:$addr), (i32 imm:$offset))), 6510480093f4SDimitry Andric (DVTI.Vec (Inst (AVTI.Vec MQPR:$addr), (i32 imm:$offset)))>; 6511480093f4SDimitry Andric def : Pat<(DVTI.Vec (int_arm_mve_vldr_gather_base_predicated 6512480093f4SDimitry Andric (AVTI.Vec MQPR:$addr), (i32 imm:$offset), (AVTI.Pred VCCR:$pred))), 6513480093f4SDimitry Andric (DVTI.Vec (Inst (AVTI.Vec MQPR:$addr), (i32 imm:$offset), 6514349cc55cSDimitry Andric ARMVCCThen, VCCR:$pred, zero_reg))>; 6515480093f4SDimitry Andric } 6516480093f4SDimitry Andric} 6517480093f4SDimitry Andricmulticlass MVE_VSTR_qi<MVE_memsz memsz, MVEVectorVTInfo AVTI, 6518480093f4SDimitry Andric list<MVEVectorVTInfo> DVTIs> { 6519480093f4SDimitry Andric defm "" : MVE_VLDRSTR_qi_m<MVE_st, memsz, "vstr" # memsz.MnemonicLetter, 6520480093f4SDimitry Andric !cast<string>(memsz.TypeBits)>; 6521480093f4SDimitry Andric defvar Inst = !cast<Instruction>(NAME); 6522480093f4SDimitry Andric defvar InstPre = !cast<Instruction>(NAME # "_pre"); 6523480093f4SDimitry Andric 6524480093f4SDimitry Andric foreach DVTI = DVTIs in { 6525480093f4SDimitry Andric def : Pat<(int_arm_mve_vstr_scatter_base 6526480093f4SDimitry Andric (AVTI.Vec MQPR:$addr), (i32 imm:$offset), (DVTI.Vec MQPR:$data)), 6527480093f4SDimitry Andric (Inst (DVTI.Vec MQPR:$data), (AVTI.Vec MQPR:$addr), 6528480093f4SDimitry Andric (i32 imm:$offset))>; 6529480093f4SDimitry Andric def : Pat<(int_arm_mve_vstr_scatter_base_predicated 6530480093f4SDimitry Andric (AVTI.Vec MQPR:$addr), (i32 imm:$offset), (DVTI.Vec MQPR:$data), (AVTI.Pred VCCR:$pred)), 6531480093f4SDimitry Andric (Inst (DVTI.Vec MQPR:$data), (AVTI.Vec MQPR:$addr), 6532349cc55cSDimitry Andric (i32 imm:$offset), ARMVCCThen, VCCR:$pred, zero_reg)>; 6533480093f4SDimitry Andric def : Pat<(AVTI.Vec (int_arm_mve_vstr_scatter_base_wb 6534480093f4SDimitry Andric (AVTI.Vec MQPR:$addr), (i32 imm:$offset), (DVTI.Vec MQPR:$data))), 6535480093f4SDimitry Andric (AVTI.Vec (InstPre (DVTI.Vec MQPR:$data), (AVTI.Vec MQPR:$addr), 6536480093f4SDimitry Andric (i32 imm:$offset)))>; 6537480093f4SDimitry Andric def : Pat<(AVTI.Vec (int_arm_mve_vstr_scatter_base_wb_predicated 6538480093f4SDimitry Andric (AVTI.Vec MQPR:$addr), (i32 imm:$offset), (DVTI.Vec MQPR:$data), (AVTI.Pred VCCR:$pred))), 6539480093f4SDimitry Andric (AVTI.Vec (InstPre (DVTI.Vec MQPR:$data), (AVTI.Vec MQPR:$addr), 6540349cc55cSDimitry Andric (i32 imm:$offset), ARMVCCThen, VCCR:$pred, zero_reg))>; 6541480093f4SDimitry Andric } 6542480093f4SDimitry Andric} 6543480093f4SDimitry Andric 65440b57cec5SDimitry Andric// Actual instruction definitions. 6545480093f4SDimitry Andricdefm MVE_VLDRWU32_qi: MVE_VLDR_qi<MVE_memW, MVE_v4i32, [MVE_v4i32,MVE_v4f32]>; 6546480093f4SDimitry Andricdefm MVE_VLDRDU64_qi: MVE_VLDR_qi<MVE_memD, MVE_v2i64, [MVE_v2i64,MVE_v2f64]>; 6547480093f4SDimitry Andricdefm MVE_VSTRW32_qi: MVE_VSTR_qi<MVE_memW, MVE_v4i32, [MVE_v4i32,MVE_v4f32]>; 6548480093f4SDimitry Andricdefm MVE_VSTRD64_qi: MVE_VSTR_qi<MVE_memD, MVE_v2i64, [MVE_v2i64,MVE_v2f64]>; 65490b57cec5SDimitry Andric 65500b57cec5SDimitry Andric// Define aliases for all the instructions where memory size and 65510b57cec5SDimitry Andric// vector lane size are the same. These are mnemonic aliases, so they 65520b57cec5SDimitry Andric// apply consistently across all of the above families - contiguous 65530b57cec5SDimitry Andric// loads, and both the rq and qi types of gather/scatter. 65540b57cec5SDimitry Andric// 65550b57cec5SDimitry Andric// Rationale: As long as you're loading (for example) 16-bit memory 65560b57cec5SDimitry Andric// values into 16-bit vector lanes, you can think of them as signed or 65570b57cec5SDimitry Andric// unsigned integers, fp16 or just raw 16-bit blobs and it makes no 65580b57cec5SDimitry Andric// difference. So we permit all of vldrh.16, vldrh.u16, vldrh.s16, 65590b57cec5SDimitry Andric// vldrh.f16 and treat them all as equivalent to the canonical 65600b57cec5SDimitry Andric// spelling (which happens to be .u16 for loads, and just .16 for 65610b57cec5SDimitry Andric// stores). 65620b57cec5SDimitry Andric 65630b57cec5SDimitry Andricforeach vpt_cond = ["", "t", "e"] in 65640b57cec5SDimitry Andricforeach memsz = [MVE_memB, MVE_memH, MVE_memW, MVE_memD] in 65650b57cec5SDimitry Andricforeach suffix = memsz.suffixes in { 6566480093f4SDimitry Andric // Define an alias with every suffix in the list, except for the one 6567480093f4SDimitry Andric // used by the real Instruction record (i.e. the one that all the 6568480093f4SDimitry Andric // rest are aliases *for*). 65690b57cec5SDimitry Andric 6570480093f4SDimitry Andric if !ne(suffix, memsz.CanonLoadSuffix) then { 65710b57cec5SDimitry Andric def : MnemonicAlias< 65720b57cec5SDimitry Andric "vldr" # memsz.MnemonicLetter # vpt_cond # suffix, 65730b57cec5SDimitry Andric "vldr" # memsz.MnemonicLetter # vpt_cond # memsz.CanonLoadSuffix>; 6574480093f4SDimitry Andric } 65750b57cec5SDimitry Andric 6576480093f4SDimitry Andric if !ne(suffix, memsz.CanonStoreSuffix) then { 65770b57cec5SDimitry Andric def : MnemonicAlias< 65780b57cec5SDimitry Andric "vstr" # memsz.MnemonicLetter # vpt_cond # suffix, 65790b57cec5SDimitry Andric "vstr" # memsz.MnemonicLetter # vpt_cond # memsz.CanonStoreSuffix>; 65800b57cec5SDimitry Andric } 6581480093f4SDimitry Andric} 65820b57cec5SDimitry Andric 65830b57cec5SDimitry Andric// end of MVE predicable load/store 65840b57cec5SDimitry Andric 65850b57cec5SDimitry Andricclass MVE_VPT<string suffix, bits<2> size, dag iops, string asm, list<dag> pattern=[]> 6586349cc55cSDimitry Andric : MVE_MI<(outs ), iops, NoItinerary, !strconcat("vpt", "${Mk}", ".", suffix), asm, "", size, pattern> { 65870b57cec5SDimitry Andric bits<3> fc; 65880b57cec5SDimitry Andric bits<4> Mk; 65890b57cec5SDimitry Andric bits<3> Qn; 65900b57cec5SDimitry Andric 65910b57cec5SDimitry Andric let Inst{31-23} = 0b111111100; 65920b57cec5SDimitry Andric let Inst{22} = Mk{3}; 65930b57cec5SDimitry Andric let Inst{21-20} = size; 65940b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 65950b57cec5SDimitry Andric let Inst{16} = 0b1; 65960b57cec5SDimitry Andric let Inst{15-13} = Mk{2-0}; 65970b57cec5SDimitry Andric let Inst{12} = fc{2}; 65980b57cec5SDimitry Andric let Inst{11-8} = 0b1111; 65990b57cec5SDimitry Andric let Inst{7} = fc{0}; 66000b57cec5SDimitry Andric let Inst{4} = 0b0; 66010b57cec5SDimitry Andric 66028bcb0991SDimitry Andric let Defs = [VPR]; 6603e8d8bef9SDimitry Andric let validForTailPredication=1; 66040b57cec5SDimitry Andric} 66050b57cec5SDimitry Andric 66060b57cec5SDimitry Andricclass MVE_VPTt1<string suffix, bits<2> size, dag iops> 66070b57cec5SDimitry Andric : MVE_VPT<suffix, size, iops, "$fc, $Qn, $Qm"> { 66080b57cec5SDimitry Andric bits<4> Qm; 66090b57cec5SDimitry Andric bits<4> Mk; 66100b57cec5SDimitry Andric 66110b57cec5SDimitry Andric let Inst{6} = 0b0; 66120b57cec5SDimitry Andric let Inst{5} = Qm{3}; 66130b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 66140b57cec5SDimitry Andric let Inst{0} = fc{1}; 66150b57cec5SDimitry Andric} 66160b57cec5SDimitry Andric 66170b57cec5SDimitry Andricclass MVE_VPTt1i<string suffix, bits<2> size> 66180b57cec5SDimitry Andric : MVE_VPTt1<suffix, size, 66198bcb0991SDimitry Andric (ins vpt_mask:$Mk, MQPR:$Qn, MQPR:$Qm, pred_basic_i:$fc)> { 66200b57cec5SDimitry Andric let Inst{12} = 0b0; 66210b57cec5SDimitry Andric let Inst{0} = 0b0; 66220b57cec5SDimitry Andric} 66230b57cec5SDimitry Andric 66240b57cec5SDimitry Andricdef MVE_VPTv4i32 : MVE_VPTt1i<"i32", 0b10>; 66250b57cec5SDimitry Andricdef MVE_VPTv8i16 : MVE_VPTt1i<"i16", 0b01>; 66260b57cec5SDimitry Andricdef MVE_VPTv16i8 : MVE_VPTt1i<"i8", 0b00>; 66270b57cec5SDimitry Andric 66280b57cec5SDimitry Andricclass MVE_VPTt1u<string suffix, bits<2> size> 66290b57cec5SDimitry Andric : MVE_VPTt1<suffix, size, 66308bcb0991SDimitry Andric (ins vpt_mask:$Mk, MQPR:$Qn, MQPR:$Qm, pred_basic_u:$fc)> { 66310b57cec5SDimitry Andric let Inst{12} = 0b0; 66320b57cec5SDimitry Andric let Inst{0} = 0b1; 66330b57cec5SDimitry Andric} 66340b57cec5SDimitry Andric 66350b57cec5SDimitry Andricdef MVE_VPTv4u32 : MVE_VPTt1u<"u32", 0b10>; 66360b57cec5SDimitry Andricdef MVE_VPTv8u16 : MVE_VPTt1u<"u16", 0b01>; 66370b57cec5SDimitry Andricdef MVE_VPTv16u8 : MVE_VPTt1u<"u8", 0b00>; 66380b57cec5SDimitry Andric 66390b57cec5SDimitry Andricclass MVE_VPTt1s<string suffix, bits<2> size> 66400b57cec5SDimitry Andric : MVE_VPTt1<suffix, size, 66418bcb0991SDimitry Andric (ins vpt_mask:$Mk, MQPR:$Qn, MQPR:$Qm, pred_basic_s:$fc)> { 66420b57cec5SDimitry Andric let Inst{12} = 0b1; 66430b57cec5SDimitry Andric} 66440b57cec5SDimitry Andric 66450b57cec5SDimitry Andricdef MVE_VPTv4s32 : MVE_VPTt1s<"s32", 0b10>; 66460b57cec5SDimitry Andricdef MVE_VPTv8s16 : MVE_VPTt1s<"s16", 0b01>; 66470b57cec5SDimitry Andricdef MVE_VPTv16s8 : MVE_VPTt1s<"s8", 0b00>; 66480b57cec5SDimitry Andric 66490b57cec5SDimitry Andricclass MVE_VPTt2<string suffix, bits<2> size, dag iops> 66500b57cec5SDimitry Andric : MVE_VPT<suffix, size, iops, 66510b57cec5SDimitry Andric "$fc, $Qn, $Rm"> { 66520b57cec5SDimitry Andric bits<4> Rm; 66530b57cec5SDimitry Andric bits<3> fc; 66540b57cec5SDimitry Andric bits<4> Mk; 66550b57cec5SDimitry Andric 66560b57cec5SDimitry Andric let Inst{6} = 0b1; 66570b57cec5SDimitry Andric let Inst{5} = fc{1}; 66580b57cec5SDimitry Andric let Inst{3-0} = Rm{3-0}; 66590b57cec5SDimitry Andric} 66600b57cec5SDimitry Andric 66610b57cec5SDimitry Andricclass MVE_VPTt2i<string suffix, bits<2> size> 66620b57cec5SDimitry Andric : MVE_VPTt2<suffix, size, 66638bcb0991SDimitry Andric (ins vpt_mask:$Mk, MQPR:$Qn, GPRwithZR:$Rm, pred_basic_i:$fc)> { 66640b57cec5SDimitry Andric let Inst{12} = 0b0; 66650b57cec5SDimitry Andric let Inst{5} = 0b0; 66660b57cec5SDimitry Andric} 66670b57cec5SDimitry Andric 66680b57cec5SDimitry Andricdef MVE_VPTv4i32r : MVE_VPTt2i<"i32", 0b10>; 66690b57cec5SDimitry Andricdef MVE_VPTv8i16r : MVE_VPTt2i<"i16", 0b01>; 66700b57cec5SDimitry Andricdef MVE_VPTv16i8r : MVE_VPTt2i<"i8", 0b00>; 66710b57cec5SDimitry Andric 66720b57cec5SDimitry Andricclass MVE_VPTt2u<string suffix, bits<2> size> 66730b57cec5SDimitry Andric : MVE_VPTt2<suffix, size, 66748bcb0991SDimitry Andric (ins vpt_mask:$Mk, MQPR:$Qn, GPRwithZR:$Rm, pred_basic_u:$fc)> { 66750b57cec5SDimitry Andric let Inst{12} = 0b0; 66760b57cec5SDimitry Andric let Inst{5} = 0b1; 66770b57cec5SDimitry Andric} 66780b57cec5SDimitry Andric 66790b57cec5SDimitry Andricdef MVE_VPTv4u32r : MVE_VPTt2u<"u32", 0b10>; 66800b57cec5SDimitry Andricdef MVE_VPTv8u16r : MVE_VPTt2u<"u16", 0b01>; 66810b57cec5SDimitry Andricdef MVE_VPTv16u8r : MVE_VPTt2u<"u8", 0b00>; 66820b57cec5SDimitry Andric 66830b57cec5SDimitry Andricclass MVE_VPTt2s<string suffix, bits<2> size> 66840b57cec5SDimitry Andric : MVE_VPTt2<suffix, size, 66858bcb0991SDimitry Andric (ins vpt_mask:$Mk, MQPR:$Qn, GPRwithZR:$Rm, pred_basic_s:$fc)> { 66860b57cec5SDimitry Andric let Inst{12} = 0b1; 66870b57cec5SDimitry Andric} 66880b57cec5SDimitry Andric 66890b57cec5SDimitry Andricdef MVE_VPTv4s32r : MVE_VPTt2s<"s32", 0b10>; 66900b57cec5SDimitry Andricdef MVE_VPTv8s16r : MVE_VPTt2s<"s16", 0b01>; 66910b57cec5SDimitry Andricdef MVE_VPTv16s8r : MVE_VPTt2s<"s8", 0b00>; 66920b57cec5SDimitry Andric 66930b57cec5SDimitry Andric 66940b57cec5SDimitry Andricclass MVE_VPTf<string suffix, bit size, dag iops, string asm, list<dag> pattern=[]> 66950b57cec5SDimitry Andric : MVE_MI<(outs ), iops, NoItinerary, !strconcat("vpt", "${Mk}", ".", suffix), asm, 6696349cc55cSDimitry Andric "", !if(size, 0b01, 0b10), pattern> { 66970b57cec5SDimitry Andric bits<3> fc; 66980b57cec5SDimitry Andric bits<4> Mk; 66990b57cec5SDimitry Andric bits<3> Qn; 67000b57cec5SDimitry Andric 67010b57cec5SDimitry Andric let Inst{31-29} = 0b111; 67020b57cec5SDimitry Andric let Inst{28} = size; 67030b57cec5SDimitry Andric let Inst{27-23} = 0b11100; 67040b57cec5SDimitry Andric let Inst{22} = Mk{3}; 67050b57cec5SDimitry Andric let Inst{21-20} = 0b11; 67060b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 67070b57cec5SDimitry Andric let Inst{16} = 0b1; 67080b57cec5SDimitry Andric let Inst{15-13} = Mk{2-0}; 67090b57cec5SDimitry Andric let Inst{12} = fc{2}; 67100b57cec5SDimitry Andric let Inst{11-8} = 0b1111; 67110b57cec5SDimitry Andric let Inst{7} = fc{0}; 67120b57cec5SDimitry Andric let Inst{4} = 0b0; 67130b57cec5SDimitry Andric 67148bcb0991SDimitry Andric let Defs = [VPR]; 67150b57cec5SDimitry Andric let Predicates = [HasMVEFloat]; 6716e8d8bef9SDimitry Andric let validForTailPredication=1; 67170b57cec5SDimitry Andric} 67180b57cec5SDimitry Andric 67190b57cec5SDimitry Andricclass MVE_VPTft1<string suffix, bit size> 67208bcb0991SDimitry Andric : MVE_VPTf<suffix, size, (ins vpt_mask:$Mk, MQPR:$Qn, MQPR:$Qm, pred_basic_fp:$fc), 67210b57cec5SDimitry Andric "$fc, $Qn, $Qm"> { 67220b57cec5SDimitry Andric bits<3> fc; 67230b57cec5SDimitry Andric bits<4> Qm; 67240b57cec5SDimitry Andric 67250b57cec5SDimitry Andric let Inst{6} = 0b0; 67260b57cec5SDimitry Andric let Inst{5} = Qm{3}; 67270b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 67280b57cec5SDimitry Andric let Inst{0} = fc{1}; 67290b57cec5SDimitry Andric} 67300b57cec5SDimitry Andric 67310b57cec5SDimitry Andricdef MVE_VPTv4f32 : MVE_VPTft1<"f32", 0b0>; 67320b57cec5SDimitry Andricdef MVE_VPTv8f16 : MVE_VPTft1<"f16", 0b1>; 67330b57cec5SDimitry Andric 67340b57cec5SDimitry Andricclass MVE_VPTft2<string suffix, bit size> 67358bcb0991SDimitry Andric : MVE_VPTf<suffix, size, (ins vpt_mask:$Mk, MQPR:$Qn, GPRwithZR:$Rm, pred_basic_fp:$fc), 67360b57cec5SDimitry Andric "$fc, $Qn, $Rm"> { 67370b57cec5SDimitry Andric bits<3> fc; 67380b57cec5SDimitry Andric bits<4> Rm; 67390b57cec5SDimitry Andric 67400b57cec5SDimitry Andric let Inst{6} = 0b1; 67410b57cec5SDimitry Andric let Inst{5} = fc{1}; 67420b57cec5SDimitry Andric let Inst{3-0} = Rm{3-0}; 67430b57cec5SDimitry Andric} 67440b57cec5SDimitry Andric 67450b57cec5SDimitry Andricdef MVE_VPTv4f32r : MVE_VPTft2<"f32", 0b0>; 67460b57cec5SDimitry Andricdef MVE_VPTv8f16r : MVE_VPTft2<"f16", 0b1>; 67470b57cec5SDimitry Andric 67480b57cec5SDimitry Andricdef MVE_VPST : MVE_MI<(outs ), (ins vpt_mask:$Mk), NoItinerary, 6749349cc55cSDimitry Andric !strconcat("vpst", "${Mk}"), "", "", 0b00, []> { 67500b57cec5SDimitry Andric bits<4> Mk; 67510b57cec5SDimitry Andric 67520b57cec5SDimitry Andric let Inst{31-23} = 0b111111100; 67530b57cec5SDimitry Andric let Inst{22} = Mk{3}; 67540b57cec5SDimitry Andric let Inst{21-16} = 0b110001; 67550b57cec5SDimitry Andric let Inst{15-13} = Mk{2-0}; 67560b57cec5SDimitry Andric let Inst{12-0} = 0b0111101001101; 67570b57cec5SDimitry Andric let Unpredictable{12} = 0b1; 67580b57cec5SDimitry Andric let Unpredictable{7} = 0b1; 67590b57cec5SDimitry Andric let Unpredictable{5} = 0b1; 67600b57cec5SDimitry Andric 67618bcb0991SDimitry Andric let Uses = [VPR]; 67628bcb0991SDimitry Andric let validForTailPredication = 1; 67630b57cec5SDimitry Andric} 67640b57cec5SDimitry Andric 67650b57cec5SDimitry Andricdef MVE_VPSEL : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), NoItinerary, 6766349cc55cSDimitry Andric "vpsel", "", "$Qd, $Qn, $Qm", vpred_n, "", 0b00, []> { 67670b57cec5SDimitry Andric bits<4> Qn; 67680b57cec5SDimitry Andric bits<4> Qd; 67690b57cec5SDimitry Andric bits<4> Qm; 67700b57cec5SDimitry Andric 67710b57cec5SDimitry Andric let Inst{28} = 0b1; 67720b57cec5SDimitry Andric let Inst{25-23} = 0b100; 67730b57cec5SDimitry Andric let Inst{22} = Qd{3}; 67740b57cec5SDimitry Andric let Inst{21-20} = 0b11; 67750b57cec5SDimitry Andric let Inst{19-17} = Qn{2-0}; 67760b57cec5SDimitry Andric let Inst{16} = 0b1; 67770b57cec5SDimitry Andric let Inst{15-13} = Qd{2-0}; 67780b57cec5SDimitry Andric let Inst{12-9} = 0b0111; 67790b57cec5SDimitry Andric let Inst{8} = 0b1; 67800b57cec5SDimitry Andric let Inst{7} = Qn{3}; 67810b57cec5SDimitry Andric let Inst{6} = 0b0; 67820b57cec5SDimitry Andric let Inst{5} = Qm{3}; 67830b57cec5SDimitry Andric let Inst{4} = 0b0; 67840b57cec5SDimitry Andric let Inst{3-1} = Qm{2-0}; 67850b57cec5SDimitry Andric let Inst{0} = 0b1; 67860b57cec5SDimitry Andric} 67870b57cec5SDimitry Andric 67880b57cec5SDimitry Andricforeach suffix = ["s8", "s16", "s32", "u8", "u16", "u32", 67890b57cec5SDimitry Andric "i8", "i16", "i32", "f16", "f32"] in 67900b57cec5SDimitry Andricdef : MVEInstAlias<"vpsel${vp}." # suffix # "\t$Qd, $Qn, $Qm", 67910b57cec5SDimitry Andric (MVE_VPSEL MQPR:$Qd, MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; 67920b57cec5SDimitry Andric 67938bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 67948bcb0991SDimitry Andric def : Pat<(v16i8 (vselect (v16i1 VCCR:$pred), (v16i8 MQPR:$v1), (v16i8 MQPR:$v2))), 6795349cc55cSDimitry Andric (v16i8 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, VCCR:$pred, zero_reg))>; 67968bcb0991SDimitry Andric def : Pat<(v8i16 (vselect (v8i1 VCCR:$pred), (v8i16 MQPR:$v1), (v8i16 MQPR:$v2))), 6797349cc55cSDimitry Andric (v8i16 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, VCCR:$pred, zero_reg))>; 67988bcb0991SDimitry Andric def : Pat<(v4i32 (vselect (v4i1 VCCR:$pred), (v4i32 MQPR:$v1), (v4i32 MQPR:$v2))), 6799349cc55cSDimitry Andric (v4i32 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, VCCR:$pred, zero_reg))>; 68000eae32dcSDimitry Andric def : Pat<(v2i64 (vselect (v2i1 VCCR:$pred), (v2i64 MQPR:$v1), (v2i64 MQPR:$v2))), 68010eae32dcSDimitry Andric (v2i64 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, VCCR:$pred, zero_reg))>; 68028bcb0991SDimitry Andric 68038bcb0991SDimitry Andric def : Pat<(v8f16 (vselect (v8i1 VCCR:$pred), (v8f16 MQPR:$v1), (v8f16 MQPR:$v2))), 6804349cc55cSDimitry Andric (v8f16 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, VCCR:$pred, zero_reg))>; 68058bcb0991SDimitry Andric def : Pat<(v4f32 (vselect (v4i1 VCCR:$pred), (v4f32 MQPR:$v1), (v4f32 MQPR:$v2))), 6806349cc55cSDimitry Andric (v4f32 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, VCCR:$pred, zero_reg))>; 68070eae32dcSDimitry Andric def : Pat<(v2f64 (vselect (v2i1 VCCR:$pred), (v2f64 MQPR:$v1), (v2f64 MQPR:$v2))), 68080eae32dcSDimitry Andric (v2f64 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, VCCR:$pred, zero_reg))>; 68098bcb0991SDimitry Andric 68108bcb0991SDimitry Andric def : Pat<(v16i8 (vselect (v16i8 MQPR:$pred), (v16i8 MQPR:$v1), (v16i8 MQPR:$v2))), 6811480093f4SDimitry Andric (v16i8 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, 6812349cc55cSDimitry Andric (MVE_VCMPi8 (v16i8 MQPR:$pred), (MVE_VMOVimmi8 0), ARMCCne), zero_reg))>; 68138bcb0991SDimitry Andric def : Pat<(v8i16 (vselect (v8i16 MQPR:$pred), (v8i16 MQPR:$v1), (v8i16 MQPR:$v2))), 6814480093f4SDimitry Andric (v8i16 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, 6815349cc55cSDimitry Andric (MVE_VCMPi16 (v8i16 MQPR:$pred), (MVE_VMOVimmi16 0), ARMCCne), zero_reg))>; 68168bcb0991SDimitry Andric def : Pat<(v4i32 (vselect (v4i32 MQPR:$pred), (v4i32 MQPR:$v1), (v4i32 MQPR:$v2))), 6817480093f4SDimitry Andric (v4i32 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, 6818349cc55cSDimitry Andric (MVE_VCMPi32 (v4i32 MQPR:$pred), (MVE_VMOVimmi32 0), ARMCCne), zero_reg))>; 68198bcb0991SDimitry Andric 68208bcb0991SDimitry Andric def : Pat<(v8f16 (vselect (v8i16 MQPR:$pred), (v8f16 MQPR:$v1), (v8f16 MQPR:$v2))), 6821480093f4SDimitry Andric (v8f16 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, 6822349cc55cSDimitry Andric (MVE_VCMPi16 (v8i16 MQPR:$pred), (MVE_VMOVimmi16 0), ARMCCne), zero_reg))>; 68238bcb0991SDimitry Andric def : Pat<(v4f32 (vselect (v4i32 MQPR:$pred), (v4f32 MQPR:$v1), (v4f32 MQPR:$v2))), 6824480093f4SDimitry Andric (v4f32 (MVE_VPSEL MQPR:$v1, MQPR:$v2, ARMVCCNone, 6825349cc55cSDimitry Andric (MVE_VCMPi32 (v4i32 MQPR:$pred), (MVE_VMOVimmi32 0), ARMCCne), zero_reg))>; 68268bcb0991SDimitry Andric 68278bcb0991SDimitry Andric // Pred <-> Int 68288bcb0991SDimitry Andric def : Pat<(v16i8 (zext (v16i1 VCCR:$pred))), 6829349cc55cSDimitry Andric (v16i8 (MVE_VPSEL (MVE_VMOVimmi8 1), (MVE_VMOVimmi8 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68308bcb0991SDimitry Andric def : Pat<(v8i16 (zext (v8i1 VCCR:$pred))), 6831349cc55cSDimitry Andric (v8i16 (MVE_VPSEL (MVE_VMOVimmi16 1), (MVE_VMOVimmi16 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68328bcb0991SDimitry Andric def : Pat<(v4i32 (zext (v4i1 VCCR:$pred))), 6833349cc55cSDimitry Andric (v4i32 (MVE_VPSEL (MVE_VMOVimmi32 1), (MVE_VMOVimmi32 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68340eae32dcSDimitry Andric def : Pat<(v2i64 (zext (v2i1 VCCR:$pred))), 68350eae32dcSDimitry Andric (v2i64 (MVE_VPSEL (MVE_VMOVimmi64 1), (MVE_VMOVimmi32 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68368bcb0991SDimitry Andric 68378bcb0991SDimitry Andric def : Pat<(v16i8 (sext (v16i1 VCCR:$pred))), 6838349cc55cSDimitry Andric (v16i8 (MVE_VPSEL (MVE_VMOVimmi8 255), (MVE_VMOVimmi8 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68398bcb0991SDimitry Andric def : Pat<(v8i16 (sext (v8i1 VCCR:$pred))), 6840349cc55cSDimitry Andric (v8i16 (MVE_VPSEL (MVE_VMOVimmi8 255), (MVE_VMOVimmi16 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68418bcb0991SDimitry Andric def : Pat<(v4i32 (sext (v4i1 VCCR:$pred))), 6842349cc55cSDimitry Andric (v4i32 (MVE_VPSEL (MVE_VMOVimmi8 255), (MVE_VMOVimmi32 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68430eae32dcSDimitry Andric def : Pat<(v2i64 (sext (v2i1 VCCR:$pred))), 68440eae32dcSDimitry Andric (v2i64 (MVE_VPSEL (MVE_VMOVimmi8 255), (MVE_VMOVimmi32 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68458bcb0991SDimitry Andric 68468bcb0991SDimitry Andric def : Pat<(v16i8 (anyext (v16i1 VCCR:$pred))), 6847349cc55cSDimitry Andric (v16i8 (MVE_VPSEL (MVE_VMOVimmi8 1), (MVE_VMOVimmi8 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68488bcb0991SDimitry Andric def : Pat<(v8i16 (anyext (v8i1 VCCR:$pred))), 6849349cc55cSDimitry Andric (v8i16 (MVE_VPSEL (MVE_VMOVimmi16 1), (MVE_VMOVimmi16 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68508bcb0991SDimitry Andric def : Pat<(v4i32 (anyext (v4i1 VCCR:$pred))), 6851349cc55cSDimitry Andric (v4i32 (MVE_VPSEL (MVE_VMOVimmi32 1), (MVE_VMOVimmi32 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68520eae32dcSDimitry Andric def : Pat<(v2i64 (anyext (v2i1 VCCR:$pred))), 68530eae32dcSDimitry Andric (v2i64 (MVE_VPSEL (MVE_VMOVimmi64 1), (MVE_VMOVimmi32 0), ARMVCCNone, VCCR:$pred, zero_reg))>; 68548bcb0991SDimitry Andric} 68558bcb0991SDimitry Andric 68568bcb0991SDimitry Andriclet Predicates = [HasMVEFloat] in { 68578bcb0991SDimitry Andric // Pred <-> Float 68588bcb0991SDimitry Andric // 112 is 1.0 in float 68598bcb0991SDimitry Andric def : Pat<(v4f32 (uint_to_fp (v4i1 VCCR:$pred))), 6860349cc55cSDimitry Andric (v4f32 (MVE_VPSEL (v4f32 (MVE_VMOVimmf32 112)), (v4f32 (MVE_VMOVimmi32 0)), ARMVCCNone, VCCR:$pred, zero_reg))>; 68618bcb0991SDimitry Andric // 2620 in 1.0 in half 68628bcb0991SDimitry Andric def : Pat<(v8f16 (uint_to_fp (v8i1 VCCR:$pred))), 6863349cc55cSDimitry Andric (v8f16 (MVE_VPSEL (v8f16 (MVE_VMOVimmi16 2620)), (v8f16 (MVE_VMOVimmi16 0)), ARMVCCNone, VCCR:$pred, zero_reg))>; 68648bcb0991SDimitry Andric // 240 is -1.0 in float 68658bcb0991SDimitry Andric def : Pat<(v4f32 (sint_to_fp (v4i1 VCCR:$pred))), 6866349cc55cSDimitry Andric (v4f32 (MVE_VPSEL (v4f32 (MVE_VMOVimmf32 240)), (v4f32 (MVE_VMOVimmi32 0)), ARMVCCNone, VCCR:$pred, zero_reg))>; 68678bcb0991SDimitry Andric // 2748 is -1.0 in half 68688bcb0991SDimitry Andric def : Pat<(v8f16 (sint_to_fp (v8i1 VCCR:$pred))), 6869349cc55cSDimitry Andric (v8f16 (MVE_VPSEL (v8f16 (MVE_VMOVimmi16 2748)), (v8f16 (MVE_VMOVimmi16 0)), ARMVCCNone, VCCR:$pred, zero_reg))>; 68708bcb0991SDimitry Andric 68718bcb0991SDimitry Andric def : Pat<(v4i1 (fp_to_uint (v4f32 MQPR:$v1))), 6872480093f4SDimitry Andric (v4i1 (MVE_VCMPf32r (v4f32 MQPR:$v1), ZR, ARMCCne))>; 68738bcb0991SDimitry Andric def : Pat<(v8i1 (fp_to_uint (v8f16 MQPR:$v1))), 6874480093f4SDimitry Andric (v8i1 (MVE_VCMPf16r (v8f16 MQPR:$v1), ZR, ARMCCne))>; 68758bcb0991SDimitry Andric def : Pat<(v4i1 (fp_to_sint (v4f32 MQPR:$v1))), 6876480093f4SDimitry Andric (v4i1 (MVE_VCMPf32r (v4f32 MQPR:$v1), ZR, ARMCCne))>; 68778bcb0991SDimitry Andric def : Pat<(v8i1 (fp_to_sint (v8f16 MQPR:$v1))), 6878480093f4SDimitry Andric (v8i1 (MVE_VCMPf16r (v8f16 MQPR:$v1), ZR, ARMCCne))>; 68798bcb0991SDimitry Andric} 68808bcb0991SDimitry Andric 68818bcb0991SDimitry Andricdef MVE_VPNOT : MVE_p<(outs VCCR:$P0), (ins VCCR:$P0_in), NoItinerary, 6882349cc55cSDimitry Andric "vpnot", "", "", vpred_n, "", 0b00, []> { 68830b57cec5SDimitry Andric let Inst{31-0} = 0b11111110001100010000111101001101; 68840b57cec5SDimitry Andric let Unpredictable{19-17} = 0b111; 68850b57cec5SDimitry Andric let Unpredictable{12} = 0b1; 68860b57cec5SDimitry Andric let Unpredictable{7} = 0b1; 68870b57cec5SDimitry Andric let Unpredictable{5} = 0b1; 68880b57cec5SDimitry Andric 68890b57cec5SDimitry Andric let Constraints = ""; 68908bcb0991SDimitry Andric let DecoderMethod = "DecodeMVEVPNOT"; 68910b57cec5SDimitry Andric} 68920b57cec5SDimitry Andric 68938bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 68940eae32dcSDimitry Andric def : Pat<(v2i1 (xor (v2i1 VCCR:$pred), (v2i1 (predicate_cast (i32 65535))))), 68950eae32dcSDimitry Andric (v2i1 (MVE_VPNOT (v2i1 VCCR:$pred)))>; 68968bcb0991SDimitry Andric def : Pat<(v4i1 (xor (v4i1 VCCR:$pred), (v4i1 (predicate_cast (i32 65535))))), 68978bcb0991SDimitry Andric (v4i1 (MVE_VPNOT (v4i1 VCCR:$pred)))>; 68988bcb0991SDimitry Andric def : Pat<(v8i1 (xor (v8i1 VCCR:$pred), (v8i1 (predicate_cast (i32 65535))))), 68998bcb0991SDimitry Andric (v8i1 (MVE_VPNOT (v8i1 VCCR:$pred)))>; 69008bcb0991SDimitry Andric def : Pat<(v16i1 (xor (v16i1 VCCR:$pred), (v16i1 (predicate_cast (i32 65535))))), 69018bcb0991SDimitry Andric (v16i1 (MVE_VPNOT (v16i1 VCCR:$pred)))>; 69028bcb0991SDimitry Andric} 69038bcb0991SDimitry Andric 69048bcb0991SDimitry Andric 69050b57cec5SDimitry Andricclass MVE_loltp_start<dag iops, string asm, string ops, bits<2> size> 69060b57cec5SDimitry Andric : t2LOL<(outs GPRlr:$LR), iops, asm, ops> { 69070b57cec5SDimitry Andric bits<4> Rn; 69080b57cec5SDimitry Andric let Predicates = [HasMVEInt]; 69090b57cec5SDimitry Andric let Inst{22} = 0b0; 69100b57cec5SDimitry Andric let Inst{21-20} = size; 69110b57cec5SDimitry Andric let Inst{19-16} = Rn{3-0}; 69120b57cec5SDimitry Andric let Inst{12} = 0b0; 69130b57cec5SDimitry Andric} 69140b57cec5SDimitry Andric 69150b57cec5SDimitry Andricclass MVE_DLSTP<string asm, bits<2> size> 69160b57cec5SDimitry Andric : MVE_loltp_start<(ins rGPR:$Rn), asm, "$LR, $Rn", size> { 69170b57cec5SDimitry Andric let Inst{13} = 0b1; 69180b57cec5SDimitry Andric let Inst{11-1} = 0b00000000000; 69190b57cec5SDimitry Andric let Unpredictable{10-1} = 0b1111111111; 69200b57cec5SDimitry Andric} 69210b57cec5SDimitry Andric 69220b57cec5SDimitry Andricclass MVE_WLSTP<string asm, bits<2> size> 69230b57cec5SDimitry Andric : MVE_loltp_start<(ins rGPR:$Rn, wlslabel_u11:$label), 69240b57cec5SDimitry Andric asm, "$LR, $Rn, $label", size> { 69250b57cec5SDimitry Andric bits<11> label; 69260b57cec5SDimitry Andric let Inst{13} = 0b0; 69270b57cec5SDimitry Andric let Inst{11} = label{0}; 69280b57cec5SDimitry Andric let Inst{10-1} = label{10-1}; 6929480093f4SDimitry Andric let isBranch = 1; 6930480093f4SDimitry Andric let isTerminator = 1; 69310b57cec5SDimitry Andric} 69320b57cec5SDimitry Andric 6933fe6060f1SDimitry Andricdef SDT_MVEMEMCPYLOOPNODE 6934fe6060f1SDimitry Andric : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; 6935fe6060f1SDimitry Andricdef MVE_MEMCPYLOOPNODE : SDNode<"ARMISD::MEMCPYLOOP", SDT_MVEMEMCPYLOOPNODE, 6936fe6060f1SDimitry Andric [SDNPHasChain, SDNPMayStore, SDNPMayLoad]>; 6937fe6060f1SDimitry Andric 6938fe6060f1SDimitry Andriclet usesCustomInserter = 1, hasNoSchedulingInfo = 1, Defs = [CPSR] in { 6939fe6060f1SDimitry Andric def MVE_MEMCPYLOOPINST : PseudoInst<(outs), 6940fe6060f1SDimitry Andric (ins rGPR:$dst, rGPR:$src, rGPR:$sz), 6941fe6060f1SDimitry Andric NoItinerary, 6942fe6060f1SDimitry Andric [(MVE_MEMCPYLOOPNODE rGPR:$dst, rGPR:$src, rGPR:$sz)]>; 6943fe6060f1SDimitry Andric} 6944fe6060f1SDimitry Andric 6945fe6060f1SDimitry Andricdef SDT_MVEMEMSETLOOPNODE 6946fe6060f1SDimitry Andric : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisVT<1, v16i8>, SDTCisVT<2, i32>]>; 6947fe6060f1SDimitry Andricdef MVE_MEMSETLOOPNODE : SDNode<"ARMISD::MEMSETLOOP", SDT_MVEMEMSETLOOPNODE, 6948fe6060f1SDimitry Andric [SDNPHasChain, SDNPMayStore, SDNPMayLoad]>; 6949fe6060f1SDimitry Andric 6950fe6060f1SDimitry Andriclet usesCustomInserter = 1, hasNoSchedulingInfo = 1, Defs = [CPSR] in { 6951fe6060f1SDimitry Andric def MVE_MEMSETLOOPINST : PseudoInst<(outs), 6952fe6060f1SDimitry Andric (ins rGPR:$dst, MQPR:$src, rGPR:$sz), 6953fe6060f1SDimitry Andric NoItinerary, 6954fe6060f1SDimitry Andric [(MVE_MEMSETLOOPNODE rGPR:$dst, MQPR:$src, rGPR:$sz)]>; 6955fe6060f1SDimitry Andric} 6956fe6060f1SDimitry Andric 69570b57cec5SDimitry Andricdef MVE_DLSTP_8 : MVE_DLSTP<"dlstp.8", 0b00>; 69580b57cec5SDimitry Andricdef MVE_DLSTP_16 : MVE_DLSTP<"dlstp.16", 0b01>; 69590b57cec5SDimitry Andricdef MVE_DLSTP_32 : MVE_DLSTP<"dlstp.32", 0b10>; 69600b57cec5SDimitry Andricdef MVE_DLSTP_64 : MVE_DLSTP<"dlstp.64", 0b11>; 69610b57cec5SDimitry Andric 69620b57cec5SDimitry Andricdef MVE_WLSTP_8 : MVE_WLSTP<"wlstp.8", 0b00>; 69630b57cec5SDimitry Andricdef MVE_WLSTP_16 : MVE_WLSTP<"wlstp.16", 0b01>; 69640b57cec5SDimitry Andricdef MVE_WLSTP_32 : MVE_WLSTP<"wlstp.32", 0b10>; 69650b57cec5SDimitry Andricdef MVE_WLSTP_64 : MVE_WLSTP<"wlstp.64", 0b11>; 69660b57cec5SDimitry Andric 69670b57cec5SDimitry Andricclass MVE_loltp_end<dag oops, dag iops, string asm, string ops> 69680b57cec5SDimitry Andric : t2LOL<oops, iops, asm, ops> { 69690b57cec5SDimitry Andric let Predicates = [HasMVEInt]; 69700b57cec5SDimitry Andric let Inst{22-21} = 0b00; 69710b57cec5SDimitry Andric let Inst{19-16} = 0b1111; 69720b57cec5SDimitry Andric let Inst{12} = 0b0; 69730b57cec5SDimitry Andric} 69740b57cec5SDimitry Andric 69750b57cec5SDimitry Andricdef MVE_LETP : MVE_loltp_end<(outs GPRlr:$LRout), 69760b57cec5SDimitry Andric (ins GPRlr:$LRin, lelabel_u11:$label), 69770b57cec5SDimitry Andric "letp", "$LRin, $label"> { 69780b57cec5SDimitry Andric bits<11> label; 69790b57cec5SDimitry Andric let Inst{20} = 0b1; 69800b57cec5SDimitry Andric let Inst{13} = 0b0; 69810b57cec5SDimitry Andric let Inst{11} = label{0}; 69820b57cec5SDimitry Andric let Inst{10-1} = label{10-1}; 6983480093f4SDimitry Andric let isBranch = 1; 6984480093f4SDimitry Andric let isTerminator = 1; 69850b57cec5SDimitry Andric} 69860b57cec5SDimitry Andric 69870b57cec5SDimitry Andricdef MVE_LCTP : MVE_loltp_end<(outs), (ins pred:$p), "lctp${p}", ""> { 69880b57cec5SDimitry Andric let Inst{20} = 0b0; 69890b57cec5SDimitry Andric let Inst{13} = 0b1; 69900b57cec5SDimitry Andric let Inst{11-1} = 0b00000000000; 69910b57cec5SDimitry Andric let Unpredictable{21-20} = 0b11; 69920b57cec5SDimitry Andric let Unpredictable{11-1} = 0b11111111111; 69930b57cec5SDimitry Andric} 69940b57cec5SDimitry Andric 69950b57cec5SDimitry Andric 6996349cc55cSDimitry Andric// Pseudo instructions for lowering MQQPR and MQQQQPR stack spills and reloads. 6997349cc55cSDimitry Andric// They are equivalent to VLDMDIA/VSTMDIA with a single reg, as opposed to multiple 6998349cc55cSDimitry Andric// dreg subregs. 6999349cc55cSDimitry Andric 7000349cc55cSDimitry Andriclet Predicates = [HasMVEInt], AM = AddrMode4 in { 7001349cc55cSDimitry Andriclet mayStore = 1, hasSideEffects = 0 in { 7002349cc55cSDimitry Andric def MQQPRStore : t2PseudoInst<(outs), (ins MQQPR:$val, GPRnopc:$ptr), 7003349cc55cSDimitry Andric 4, NoItinerary, []>; 7004349cc55cSDimitry Andric def MQQQQPRStore : t2PseudoInst<(outs), (ins MQQQQPR:$val, GPRnopc:$ptr), 7005349cc55cSDimitry Andric 4, NoItinerary, []>; 7006349cc55cSDimitry Andric} 7007349cc55cSDimitry Andriclet mayLoad = 1, hasSideEffects = 0 in { 7008349cc55cSDimitry Andric def MQQPRLoad : t2PseudoInst<(outs MQQPR:$val), (ins GPRnopc:$ptr), 7009349cc55cSDimitry Andric 4, NoItinerary, []>; 7010349cc55cSDimitry Andric def MQQQQPRLoad : t2PseudoInst<(outs MQQQQPR:$val), (ins GPRnopc:$ptr), 7011349cc55cSDimitry Andric 4, NoItinerary, []>; 7012349cc55cSDimitry Andric} 7013349cc55cSDimitry Andric} 7014349cc55cSDimitry Andric 7015349cc55cSDimitry Andric// Pseudo for lowering MVE Q register COPYs. These will usually get converted 7016349cc55cSDimitry Andric// to a "MVE_VORR dst, src, src", but may behave differently in tail predicated 7017349cc55cSDimitry Andric// loops to ensure the whole register is copied, not a subset from a 7018349cc55cSDimitry Andric// tail-predicated MVE_VORR. In the event we cannot prove a MVE_VORR is valid, 7019349cc55cSDimitry Andric// it will become a pair of VMOVD instructions for each half of the Q register. 7020349cc55cSDimitry Andriclet Predicates = [HasMVEInt], hasSideEffects = 0, isMoveReg = 1, 7021349cc55cSDimitry Andric D = MVEDomain in { 7022349cc55cSDimitry Andric def MQPRCopy : t2PseudoInst<(outs MQPR:$dst), (ins MQPR:$src), 7023349cc55cSDimitry Andric 8, NoItinerary, []>; 7024349cc55cSDimitry Andric} 7025349cc55cSDimitry Andric 7026349cc55cSDimitry Andric 70270b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 70280b57cec5SDimitry Andric// Patterns 70290b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 70300b57cec5SDimitry Andric 7031480093f4SDimitry Andric// PatFrags for loads and stores. Often trying to keep semi-consistent names. 70328bcb0991SDimitry Andric 70338bcb0991SDimitry Andricdef aligned32_pre_store : PatFrag<(ops node:$val, node:$ptr, node:$offset), 70348bcb0991SDimitry Andric (pre_store node:$val, node:$ptr, node:$offset), [{ 7035bdd1243dSDimitry Andric return cast<StoreSDNode>(N)->getAlign() >= 4; 70368bcb0991SDimitry Andric}]>; 70378bcb0991SDimitry Andricdef aligned32_post_store : PatFrag<(ops node:$val, node:$ptr, node:$offset), 70388bcb0991SDimitry Andric (post_store node:$val, node:$ptr, node:$offset), [{ 7039bdd1243dSDimitry Andric return cast<StoreSDNode>(N)->getAlign() >= 4; 70408bcb0991SDimitry Andric}]>; 70418bcb0991SDimitry Andricdef aligned16_pre_store : PatFrag<(ops node:$val, node:$ptr, node:$offset), 70428bcb0991SDimitry Andric (pre_store node:$val, node:$ptr, node:$offset), [{ 7043bdd1243dSDimitry Andric return cast<StoreSDNode>(N)->getAlign() >= 2; 70448bcb0991SDimitry Andric}]>; 70458bcb0991SDimitry Andricdef aligned16_post_store : PatFrag<(ops node:$val, node:$ptr, node:$offset), 70468bcb0991SDimitry Andric (post_store node:$val, node:$ptr, node:$offset), [{ 7047bdd1243dSDimitry Andric return cast<StoreSDNode>(N)->getAlign() >= 2; 70488bcb0991SDimitry Andric}]>; 70498bcb0991SDimitry Andric 70508bcb0991SDimitry Andric 7051480093f4SDimitry Andricdef aligned_maskedloadvi8 : PatFrag<(ops node:$ptr, node:$pred, node:$passthru), 7052480093f4SDimitry Andric (masked_ld node:$ptr, undef, node:$pred, node:$passthru), [{ 70538bcb0991SDimitry Andric auto *Ld = cast<MaskedLoadSDNode>(N); 70548bcb0991SDimitry Andric return Ld->getMemoryVT().getScalarType() == MVT::i8; 70558bcb0991SDimitry Andric}]>; 7056480093f4SDimitry Andricdef aligned_sextmaskedloadvi8 : PatFrag<(ops node:$ptr, node:$pred, node:$passthru), 7057480093f4SDimitry Andric (aligned_maskedloadvi8 node:$ptr, node:$pred, node:$passthru), [{ 70588bcb0991SDimitry Andric return cast<MaskedLoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD; 70598bcb0991SDimitry Andric}]>; 7060480093f4SDimitry Andricdef aligned_zextmaskedloadvi8 : PatFrag<(ops node:$ptr, node:$pred, node:$passthru), 7061480093f4SDimitry Andric (aligned_maskedloadvi8 node:$ptr, node:$pred, node:$passthru), [{ 70628bcb0991SDimitry Andric return cast<MaskedLoadSDNode>(N)->getExtensionType() == ISD::ZEXTLOAD; 70638bcb0991SDimitry Andric}]>; 7064480093f4SDimitry Andricdef aligned_extmaskedloadvi8 : PatFrag<(ops node:$ptr, node:$pred, node:$passthru), 7065480093f4SDimitry Andric (aligned_maskedloadvi8 node:$ptr, node:$pred, node:$passthru), [{ 70668bcb0991SDimitry Andric auto *Ld = cast<MaskedLoadSDNode>(N); 70678bcb0991SDimitry Andric EVT ScalarVT = Ld->getMemoryVT().getScalarType(); 70688bcb0991SDimitry Andric return ScalarVT.isInteger() && Ld->getExtensionType() == ISD::EXTLOAD; 70698bcb0991SDimitry Andric}]>; 7070480093f4SDimitry Andricdef aligned_maskedloadvi16: PatFrag<(ops node:$ptr, node:$pred, node:$passthru), 7071480093f4SDimitry Andric (masked_ld node:$ptr, undef, node:$pred, node:$passthru), [{ 70728bcb0991SDimitry Andric auto *Ld = cast<MaskedLoadSDNode>(N); 70738bcb0991SDimitry Andric EVT ScalarVT = Ld->getMemoryVT().getScalarType(); 7074bdd1243dSDimitry Andric return (ScalarVT == MVT::i16 || ScalarVT == MVT::f16) && Ld->getAlign() >= 2; 70758bcb0991SDimitry Andric}]>; 7076480093f4SDimitry Andricdef aligned_sextmaskedloadvi16 : PatFrag<(ops node:$ptr, node:$pred, node:$passthru), 7077480093f4SDimitry Andric (aligned_maskedloadvi16 node:$ptr, node:$pred, node:$passthru), [{ 70788bcb0991SDimitry Andric return cast<MaskedLoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD; 70798bcb0991SDimitry Andric}]>; 7080480093f4SDimitry Andricdef aligned_zextmaskedloadvi16 : PatFrag<(ops node:$ptr, node:$pred, node:$passthru), 7081480093f4SDimitry Andric (aligned_maskedloadvi16 node:$ptr, node:$pred, node:$passthru), [{ 70828bcb0991SDimitry Andric return cast<MaskedLoadSDNode>(N)->getExtensionType() == ISD::ZEXTLOAD; 70838bcb0991SDimitry Andric}]>; 7084480093f4SDimitry Andricdef aligned_extmaskedloadvi16 : PatFrag<(ops node:$ptr, node:$pred, node:$passthru), 7085480093f4SDimitry Andric (aligned_maskedloadvi16 node:$ptr, node:$pred, node:$passthru), [{ 70868bcb0991SDimitry Andric auto *Ld = cast<MaskedLoadSDNode>(N); 70878bcb0991SDimitry Andric EVT ScalarVT = Ld->getMemoryVT().getScalarType(); 70888bcb0991SDimitry Andric return ScalarVT.isInteger() && Ld->getExtensionType() == ISD::EXTLOAD; 70898bcb0991SDimitry Andric}]>; 7090480093f4SDimitry Andricdef aligned_maskedloadvi32: PatFrag<(ops node:$ptr, node:$pred, node:$passthru), 7091480093f4SDimitry Andric (masked_ld node:$ptr, undef, node:$pred, node:$passthru), [{ 70928bcb0991SDimitry Andric auto *Ld = cast<MaskedLoadSDNode>(N); 70938bcb0991SDimitry Andric EVT ScalarVT = Ld->getMemoryVT().getScalarType(); 7094bdd1243dSDimitry Andric return (ScalarVT == MVT::i32 || ScalarVT == MVT::f32) && Ld->getAlign() >= 4; 70958bcb0991SDimitry Andric}]>; 70968bcb0991SDimitry Andric 7097480093f4SDimitry Andricdef aligned_maskedstvi8 : PatFrag<(ops node:$val, node:$ptr, node:$pred), 7098480093f4SDimitry Andric (masked_st node:$val, node:$ptr, undef, node:$pred), [{ 70998bcb0991SDimitry Andric return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8; 71008bcb0991SDimitry Andric}]>; 7101480093f4SDimitry Andricdef aligned_maskedstvi16 : PatFrag<(ops node:$val, node:$ptr, node:$pred), 7102480093f4SDimitry Andric (masked_st node:$val, node:$ptr, undef, node:$pred), [{ 7103480093f4SDimitry Andric auto *St = cast<MaskedStoreSDNode>(N); 7104480093f4SDimitry Andric EVT ScalarVT = St->getMemoryVT().getScalarType(); 7105bdd1243dSDimitry Andric return (ScalarVT == MVT::i16 || ScalarVT == MVT::f16) && St->getAlign() >= 2; 7106480093f4SDimitry Andric}]>; 7107480093f4SDimitry Andricdef aligned_maskedstvi32 : PatFrag<(ops node:$val, node:$ptr, node:$pred), 7108480093f4SDimitry Andric (masked_st node:$val, node:$ptr, undef, node:$pred), [{ 7109480093f4SDimitry Andric auto *St = cast<MaskedStoreSDNode>(N); 7110480093f4SDimitry Andric EVT ScalarVT = St->getMemoryVT().getScalarType(); 7111bdd1243dSDimitry Andric return (ScalarVT == MVT::i32 || ScalarVT == MVT::f32) && St->getAlign() >= 4; 7112480093f4SDimitry Andric}]>; 7113480093f4SDimitry Andric 7114480093f4SDimitry Andricdef pre_maskedstore : PatFrag<(ops node:$val, node:$base, node:$offset, node:$mask), 7115480093f4SDimitry Andric (masked_st node:$val, node:$base, node:$offset, node:$mask), [{ 7116480093f4SDimitry Andric ISD::MemIndexedMode AM = cast<MaskedStoreSDNode>(N)->getAddressingMode(); 7117480093f4SDimitry Andric return AM == ISD::PRE_INC || AM == ISD::PRE_DEC; 7118480093f4SDimitry Andric}]>; 7119480093f4SDimitry Andricdef post_maskedstore : PatFrag<(ops node:$val, node:$base, node:$offset, node:$mask), 7120480093f4SDimitry Andric (masked_st node:$val, node:$base, node:$offset, node:$mask), [{ 7121480093f4SDimitry Andric ISD::MemIndexedMode AM = cast<MaskedStoreSDNode>(N)->getAddressingMode(); 7122480093f4SDimitry Andric return AM == ISD::POST_INC || AM == ISD::POST_DEC; 7123480093f4SDimitry Andric}]>; 7124480093f4SDimitry Andricdef aligned_pre_maskedstorevi8 : PatFrag<(ops node:$val, node:$ptr, node:$offset, node:$mask), 7125480093f4SDimitry Andric (pre_maskedstore node:$val, node:$ptr, node:$offset, node:$mask), [{ 7126480093f4SDimitry Andric return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8; 7127480093f4SDimitry Andric}]>; 7128480093f4SDimitry Andricdef aligned_post_maskedstorevi8 : PatFrag<(ops node:$val, node:$ptr, node:$offset, node:$mask), 7129480093f4SDimitry Andric (post_maskedstore node:$val, node:$ptr, node:$offset, node:$mask), [{ 7130480093f4SDimitry Andric return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8; 7131480093f4SDimitry Andric}]>; 7132480093f4SDimitry Andricdef aligned_pre_maskedstorevi16 : PatFrag<(ops node:$val, node:$ptr, node:$offset, node:$mask), 7133480093f4SDimitry Andric (pre_maskedstore node:$val, node:$ptr, node:$offset, node:$mask), [{ 7134480093f4SDimitry Andric auto *St = cast<MaskedStoreSDNode>(N); 7135480093f4SDimitry Andric EVT ScalarVT = St->getMemoryVT().getScalarType(); 7136bdd1243dSDimitry Andric return (ScalarVT == MVT::i16 || ScalarVT == MVT::f16) && St->getAlign() >= 2; 7137480093f4SDimitry Andric}]>; 7138480093f4SDimitry Andricdef aligned_post_maskedstorevi16 : PatFrag<(ops node:$val, node:$ptr, node:$offset, node:$mask), 7139480093f4SDimitry Andric (post_maskedstore node:$val, node:$ptr, node:$offset, node:$mask), [{ 7140480093f4SDimitry Andric auto *St = cast<MaskedStoreSDNode>(N); 7141480093f4SDimitry Andric EVT ScalarVT = St->getMemoryVT().getScalarType(); 7142bdd1243dSDimitry Andric return (ScalarVT == MVT::i16 || ScalarVT == MVT::f16) && St->getAlign() >= 2; 7143480093f4SDimitry Andric}]>; 7144480093f4SDimitry Andricdef aligned_pre_maskedstorevi32 : PatFrag<(ops node:$val, node:$ptr, node:$offset, node:$mask), 7145480093f4SDimitry Andric (pre_maskedstore node:$val, node:$ptr, node:$offset, node:$mask), [{ 7146480093f4SDimitry Andric auto *St = cast<MaskedStoreSDNode>(N); 7147480093f4SDimitry Andric EVT ScalarVT = St->getMemoryVT().getScalarType(); 7148bdd1243dSDimitry Andric return (ScalarVT == MVT::i32 || ScalarVT == MVT::f32) && St->getAlign() >= 4; 7149480093f4SDimitry Andric}]>; 7150480093f4SDimitry Andricdef aligned_post_maskedstorevi32 : PatFrag<(ops node:$val, node:$ptr, node:$offset, node:$mask), 7151480093f4SDimitry Andric (post_maskedstore node:$val, node:$ptr, node:$offset, node:$mask), [{ 7152480093f4SDimitry Andric auto *St = cast<MaskedStoreSDNode>(N); 7153480093f4SDimitry Andric EVT ScalarVT = St->getMemoryVT().getScalarType(); 7154bdd1243dSDimitry Andric return (ScalarVT == MVT::i32 || ScalarVT == MVT::f32) && St->getAlign() >= 4; 7155480093f4SDimitry Andric}]>; 7156480093f4SDimitry Andric 7157480093f4SDimitry Andric 7158480093f4SDimitry Andric// PatFrags for "Aligned" extending / truncating 7159480093f4SDimitry Andric 7160480093f4SDimitry Andricdef aligned_extloadvi8 : PatFrag<(ops node:$ptr), (extloadvi8 node:$ptr)>; 7161480093f4SDimitry Andricdef aligned_sextloadvi8 : PatFrag<(ops node:$ptr), (sextloadvi8 node:$ptr)>; 7162480093f4SDimitry Andricdef aligned_zextloadvi8 : PatFrag<(ops node:$ptr), (zextloadvi8 node:$ptr)>; 7163480093f4SDimitry Andric 7164480093f4SDimitry Andricdef aligned_truncstvi8 : PatFrag<(ops node:$val, node:$ptr), 7165480093f4SDimitry Andric (truncstorevi8 node:$val, node:$ptr)>; 7166480093f4SDimitry Andricdef aligned_post_truncstvi8 : PatFrag<(ops node:$val, node:$base, node:$offset), 7167480093f4SDimitry Andric (post_truncstvi8 node:$val, node:$base, node:$offset)>; 7168480093f4SDimitry Andricdef aligned_pre_truncstvi8 : PatFrag<(ops node:$val, node:$base, node:$offset), 7169480093f4SDimitry Andric (pre_truncstvi8 node:$val, node:$base, node:$offset)>; 7170480093f4SDimitry Andric 7171480093f4SDimitry Andriclet MinAlignment = 2 in { 7172480093f4SDimitry Andric def aligned_extloadvi16 : PatFrag<(ops node:$ptr), (extloadvi16 node:$ptr)>; 7173480093f4SDimitry Andric def aligned_sextloadvi16 : PatFrag<(ops node:$ptr), (sextloadvi16 node:$ptr)>; 7174480093f4SDimitry Andric def aligned_zextloadvi16 : PatFrag<(ops node:$ptr), (zextloadvi16 node:$ptr)>; 7175480093f4SDimitry Andric 7176480093f4SDimitry Andric def aligned_truncstvi16 : PatFrag<(ops node:$val, node:$ptr), 7177480093f4SDimitry Andric (truncstorevi16 node:$val, node:$ptr)>; 7178480093f4SDimitry Andric def aligned_post_truncstvi16 : PatFrag<(ops node:$val, node:$base, node:$offset), 7179480093f4SDimitry Andric (post_truncstvi16 node:$val, node:$base, node:$offset)>; 7180480093f4SDimitry Andric def aligned_pre_truncstvi16 : PatFrag<(ops node:$val, node:$base, node:$offset), 7181480093f4SDimitry Andric (pre_truncstvi16 node:$val, node:$base, node:$offset)>; 7182480093f4SDimitry Andric} 7183480093f4SDimitry Andric 7184480093f4SDimitry Andricdef truncmaskedst : PatFrag<(ops node:$val, node:$base, node:$pred), 7185480093f4SDimitry Andric (masked_st node:$val, node:$base, undef, node:$pred), [{ 71868bcb0991SDimitry Andric return cast<MaskedStoreSDNode>(N)->isTruncatingStore(); 71878bcb0991SDimitry Andric}]>; 7188480093f4SDimitry Andricdef aligned_truncmaskedstvi8 : PatFrag<(ops node:$val, node:$base, node:$pred), 7189480093f4SDimitry Andric (truncmaskedst node:$val, node:$base, node:$pred), [{ 7190480093f4SDimitry Andric return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8; 7191480093f4SDimitry Andric}]>; 7192480093f4SDimitry Andricdef aligned_truncmaskedstvi16 : PatFrag<(ops node:$val, node:$base, node:$pred), 7193480093f4SDimitry Andric (truncmaskedst node:$val, node:$base, node:$pred), [{ 7194480093f4SDimitry Andric auto *St = cast<MaskedStoreSDNode>(N); 7195480093f4SDimitry Andric EVT ScalarVT = St->getMemoryVT().getScalarType(); 7196bdd1243dSDimitry Andric return (ScalarVT == MVT::i16 || ScalarVT == MVT::f16) && St->getAlign() >= 2; 7197480093f4SDimitry Andric}]>; 7198480093f4SDimitry Andricdef pre_truncmaskedst : PatFrag<(ops node:$val, node:$base, node:$offset, node:$pred), 7199480093f4SDimitry Andric (masked_st node:$val, node:$base, node:$offset, node:$pred), [{ 7200480093f4SDimitry Andric ISD::MemIndexedMode AM = cast<MaskedStoreSDNode>(N)->getAddressingMode(); 7201480093f4SDimitry Andric return cast<MaskedStoreSDNode>(N)->isTruncatingStore() && (AM == ISD::PRE_INC || AM == ISD::PRE_DEC); 7202480093f4SDimitry Andric}]>; 7203480093f4SDimitry Andricdef aligned_pre_truncmaskedstvi8 : PatFrag<(ops node:$val, node:$base, node:$offset, node:$pred), 7204480093f4SDimitry Andric (pre_truncmaskedst node:$val, node:$base, node:$offset, node:$pred), [{ 7205480093f4SDimitry Andric return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8; 7206480093f4SDimitry Andric}]>; 7207480093f4SDimitry Andricdef aligned_pre_truncmaskedstvi16 : PatFrag<(ops node:$val, node:$base, node:$offset, node:$pred), 7208480093f4SDimitry Andric (pre_truncmaskedst node:$val, node:$base, node:$offset, node:$pred), [{ 7209480093f4SDimitry Andric auto *St = cast<MaskedStoreSDNode>(N); 7210480093f4SDimitry Andric EVT ScalarVT = St->getMemoryVT().getScalarType(); 7211bdd1243dSDimitry Andric return (ScalarVT == MVT::i16 || ScalarVT == MVT::f16) && St->getAlign() >= 2; 7212480093f4SDimitry Andric}]>; 7213480093f4SDimitry Andricdef post_truncmaskedst : PatFrag<(ops node:$val, node:$base, node:$offset, node:$postd), 7214480093f4SDimitry Andric (masked_st node:$val, node:$base, node:$offset, node:$postd), [{ 7215480093f4SDimitry Andric ISD::MemIndexedMode AM = cast<MaskedStoreSDNode>(N)->getAddressingMode(); 7216480093f4SDimitry Andric return cast<MaskedStoreSDNode>(N)->isTruncatingStore() && (AM == ISD::POST_INC || AM == ISD::POST_DEC); 7217480093f4SDimitry Andric}]>; 7218480093f4SDimitry Andricdef aligned_post_truncmaskedstvi8 : PatFrag<(ops node:$val, node:$base, node:$offset, node:$postd), 7219480093f4SDimitry Andric (post_truncmaskedst node:$val, node:$base, node:$offset, node:$postd), [{ 7220480093f4SDimitry Andric return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8; 7221480093f4SDimitry Andric}]>; 7222480093f4SDimitry Andricdef aligned_post_truncmaskedstvi16 : PatFrag<(ops node:$val, node:$base, node:$offset, node:$postd), 7223480093f4SDimitry Andric (post_truncmaskedst node:$val, node:$base, node:$offset, node:$postd), [{ 72248bcb0991SDimitry Andric auto *St = cast<MaskedStoreSDNode>(N); 72258bcb0991SDimitry Andric EVT ScalarVT = St->getMemoryVT().getScalarType(); 7226bdd1243dSDimitry Andric return (ScalarVT == MVT::i16 || ScalarVT == MVT::f16) && St->getAlign() >= 2; 72278bcb0991SDimitry Andric}]>; 72288bcb0991SDimitry Andric 7229480093f4SDimitry Andric// Load/store patterns 7230480093f4SDimitry Andric 7231480093f4SDimitry Andricclass MVE_vector_store_typed<ValueType Ty, Instruction RegImmInst, 7232480093f4SDimitry Andric PatFrag StoreKind, int shift> 7233480093f4SDimitry Andric : Pat<(StoreKind (Ty MQPR:$val), t2addrmode_imm7<shift>:$addr), 7234480093f4SDimitry Andric (RegImmInst (Ty MQPR:$val), t2addrmode_imm7<shift>:$addr)>; 7235480093f4SDimitry Andric 7236480093f4SDimitry Andricclass MVE_vector_maskedstore_typed<ValueType Ty, Instruction RegImmInst, 7237480093f4SDimitry Andric PatFrag StoreKind, int shift> 7238480093f4SDimitry Andric : Pat<(StoreKind (Ty MQPR:$val), t2addrmode_imm7<shift>:$addr, VCCR:$pred), 7239349cc55cSDimitry Andric (RegImmInst (Ty MQPR:$val), t2addrmode_imm7<shift>:$addr, ARMVCCThen, VCCR:$pred, zero_reg)>; 7240480093f4SDimitry Andric 7241480093f4SDimitry Andricmulticlass MVE_vector_store<Instruction RegImmInst, PatFrag StoreKind, 7242480093f4SDimitry Andric int shift> { 7243480093f4SDimitry Andric def : MVE_vector_store_typed<v16i8, RegImmInst, StoreKind, shift>; 7244480093f4SDimitry Andric def : MVE_vector_store_typed<v8i16, RegImmInst, StoreKind, shift>; 7245480093f4SDimitry Andric def : MVE_vector_store_typed<v8f16, RegImmInst, StoreKind, shift>; 7246480093f4SDimitry Andric def : MVE_vector_store_typed<v4i32, RegImmInst, StoreKind, shift>; 7247480093f4SDimitry Andric def : MVE_vector_store_typed<v4f32, RegImmInst, StoreKind, shift>; 7248480093f4SDimitry Andric def : MVE_vector_store_typed<v2i64, RegImmInst, StoreKind, shift>; 7249480093f4SDimitry Andric def : MVE_vector_store_typed<v2f64, RegImmInst, StoreKind, shift>; 7250480093f4SDimitry Andric} 7251480093f4SDimitry Andric 7252480093f4SDimitry Andricclass MVE_vector_load_typed<ValueType Ty, Instruction RegImmInst, 7253480093f4SDimitry Andric PatFrag LoadKind, int shift> 7254480093f4SDimitry Andric : Pat<(Ty (LoadKind t2addrmode_imm7<shift>:$addr)), 7255480093f4SDimitry Andric (Ty (RegImmInst t2addrmode_imm7<shift>:$addr))>; 7256480093f4SDimitry Andric 7257480093f4SDimitry Andricclass MVE_vector_maskedload_typed<ValueType Ty, Instruction RegImmInst, 7258480093f4SDimitry Andric PatFrag LoadKind, int shift> 7259e8d8bef9SDimitry Andric : Pat<(Ty (LoadKind t2addrmode_imm7<shift>:$addr, VCCR:$pred, (Ty (ARMvmovImm (i32 0))))), 7260349cc55cSDimitry Andric (Ty (RegImmInst t2addrmode_imm7<shift>:$addr, ARMVCCThen, VCCR:$pred, zero_reg))>; 7261480093f4SDimitry Andric 7262480093f4SDimitry Andricmulticlass MVE_vector_load<Instruction RegImmInst, PatFrag LoadKind, 7263480093f4SDimitry Andric int shift> { 7264480093f4SDimitry Andric def : MVE_vector_load_typed<v16i8, RegImmInst, LoadKind, shift>; 7265480093f4SDimitry Andric def : MVE_vector_load_typed<v8i16, RegImmInst, LoadKind, shift>; 7266480093f4SDimitry Andric def : MVE_vector_load_typed<v8f16, RegImmInst, LoadKind, shift>; 7267480093f4SDimitry Andric def : MVE_vector_load_typed<v4i32, RegImmInst, LoadKind, shift>; 7268480093f4SDimitry Andric def : MVE_vector_load_typed<v4f32, RegImmInst, LoadKind, shift>; 7269480093f4SDimitry Andric def : MVE_vector_load_typed<v2i64, RegImmInst, LoadKind, shift>; 7270480093f4SDimitry Andric def : MVE_vector_load_typed<v2f64, RegImmInst, LoadKind, shift>; 7271480093f4SDimitry Andric} 7272480093f4SDimitry Andric 7273480093f4SDimitry Andricclass MVE_vector_offset_store_typed<ValueType Ty, Instruction Opcode, 7274480093f4SDimitry Andric PatFrag StoreKind, int shift> 7275480093f4SDimitry Andric : Pat<(StoreKind (Ty MQPR:$Rt), tGPR:$Rn, t2am_imm7_offset<shift>:$addr), 7276480093f4SDimitry Andric (Opcode MQPR:$Rt, tGPR:$Rn, t2am_imm7_offset<shift>:$addr)>; 7277480093f4SDimitry Andric 7278480093f4SDimitry Andricclass MVE_vector_offset_maskedstore_typed<ValueType Ty, Instruction Opcode, 7279480093f4SDimitry Andric PatFrag StoreKind, int shift> 7280480093f4SDimitry Andric : Pat<(StoreKind (Ty MQPR:$Rt), tGPR:$Rn, t2am_imm7_offset<shift>:$addr, VCCR:$pred), 7281349cc55cSDimitry Andric (Opcode MQPR:$Rt, tGPR:$Rn, t2am_imm7_offset<shift>:$addr, ARMVCCThen, VCCR:$pred, zero_reg)>; 7282480093f4SDimitry Andric 7283480093f4SDimitry Andricmulticlass MVE_vector_offset_store<Instruction RegImmInst, PatFrag StoreKind, 7284480093f4SDimitry Andric int shift> { 7285480093f4SDimitry Andric def : MVE_vector_offset_store_typed<v16i8, RegImmInst, StoreKind, shift>; 7286480093f4SDimitry Andric def : MVE_vector_offset_store_typed<v8i16, RegImmInst, StoreKind, shift>; 7287480093f4SDimitry Andric def : MVE_vector_offset_store_typed<v8f16, RegImmInst, StoreKind, shift>; 7288480093f4SDimitry Andric def : MVE_vector_offset_store_typed<v4i32, RegImmInst, StoreKind, shift>; 7289480093f4SDimitry Andric def : MVE_vector_offset_store_typed<v4f32, RegImmInst, StoreKind, shift>; 7290480093f4SDimitry Andric def : MVE_vector_offset_store_typed<v2i64, RegImmInst, StoreKind, shift>; 7291480093f4SDimitry Andric def : MVE_vector_offset_store_typed<v2f64, RegImmInst, StoreKind, shift>; 7292480093f4SDimitry Andric} 7293480093f4SDimitry Andric 72948bcb0991SDimitry Andric 72950b57cec5SDimitry Andriclet Predicates = [HasMVEInt, IsLE] in { 72968bcb0991SDimitry Andric // Stores 72978bcb0991SDimitry Andric defm : MVE_vector_store<MVE_VSTRBU8, byte_alignedstore, 0>; 72988bcb0991SDimitry Andric defm : MVE_vector_store<MVE_VSTRHU16, hword_alignedstore, 1>; 72998bcb0991SDimitry Andric defm : MVE_vector_store<MVE_VSTRWU32, alignedstore32, 2>; 73000b57cec5SDimitry Andric 73018bcb0991SDimitry Andric // Loads 73028bcb0991SDimitry Andric defm : MVE_vector_load<MVE_VLDRBU8, byte_alignedload, 0>; 73038bcb0991SDimitry Andric defm : MVE_vector_load<MVE_VLDRHU16, hword_alignedload, 1>; 73048bcb0991SDimitry Andric defm : MVE_vector_load<MVE_VLDRWU32, alignedload32, 2>; 73050b57cec5SDimitry Andric 73068bcb0991SDimitry Andric // Pre/post inc stores 73078bcb0991SDimitry Andric defm : MVE_vector_offset_store<MVE_VSTRBU8_pre, pre_store, 0>; 73088bcb0991SDimitry Andric defm : MVE_vector_offset_store<MVE_VSTRBU8_post, post_store, 0>; 73098bcb0991SDimitry Andric defm : MVE_vector_offset_store<MVE_VSTRHU16_pre, aligned16_pre_store, 1>; 73108bcb0991SDimitry Andric defm : MVE_vector_offset_store<MVE_VSTRHU16_post, aligned16_post_store, 1>; 73118bcb0991SDimitry Andric defm : MVE_vector_offset_store<MVE_VSTRWU32_pre, aligned32_pre_store, 2>; 73128bcb0991SDimitry Andric defm : MVE_vector_offset_store<MVE_VSTRWU32_post, aligned32_post_store, 2>; 73130b57cec5SDimitry Andric} 73140b57cec5SDimitry Andric 73150b57cec5SDimitry Andriclet Predicates = [HasMVEInt, IsBE] in { 73168bcb0991SDimitry Andric // Aligned Stores 73178bcb0991SDimitry Andric def : MVE_vector_store_typed<v16i8, MVE_VSTRBU8, store, 0>; 73188bcb0991SDimitry Andric def : MVE_vector_store_typed<v8i16, MVE_VSTRHU16, alignedstore16, 1>; 73198bcb0991SDimitry Andric def : MVE_vector_store_typed<v8f16, MVE_VSTRHU16, alignedstore16, 1>; 73208bcb0991SDimitry Andric def : MVE_vector_store_typed<v4i32, MVE_VSTRWU32, alignedstore32, 2>; 73218bcb0991SDimitry Andric def : MVE_vector_store_typed<v4f32, MVE_VSTRWU32, alignedstore32, 2>; 73220b57cec5SDimitry Andric 73238bcb0991SDimitry Andric // Aligned Loads 73248bcb0991SDimitry Andric def : MVE_vector_load_typed<v16i8, MVE_VLDRBU8, load, 0>; 73258bcb0991SDimitry Andric def : MVE_vector_load_typed<v8i16, MVE_VLDRHU16, alignedload16, 1>; 73268bcb0991SDimitry Andric def : MVE_vector_load_typed<v8f16, MVE_VLDRHU16, alignedload16, 1>; 73278bcb0991SDimitry Andric def : MVE_vector_load_typed<v4i32, MVE_VLDRWU32, alignedload32, 2>; 73288bcb0991SDimitry Andric def : MVE_vector_load_typed<v4f32, MVE_VLDRWU32, alignedload32, 2>; 73298bcb0991SDimitry Andric 73308bcb0991SDimitry Andric // Other unaligned loads/stores need to go though a VREV 73318bcb0991SDimitry Andric def : Pat<(v2f64 (load t2addrmode_imm7<0>:$addr)), 73328bcb0991SDimitry Andric (v2f64 (MVE_VREV64_8 (MVE_VLDRBU8 t2addrmode_imm7<0>:$addr)))>; 73338bcb0991SDimitry Andric def : Pat<(v2i64 (load t2addrmode_imm7<0>:$addr)), 73348bcb0991SDimitry Andric (v2i64 (MVE_VREV64_8 (MVE_VLDRBU8 t2addrmode_imm7<0>:$addr)))>; 73358bcb0991SDimitry Andric def : Pat<(v4i32 (load t2addrmode_imm7<0>:$addr)), 73368bcb0991SDimitry Andric (v4i32 (MVE_VREV32_8 (MVE_VLDRBU8 t2addrmode_imm7<0>:$addr)))>; 73378bcb0991SDimitry Andric def : Pat<(v4f32 (load t2addrmode_imm7<0>:$addr)), 73388bcb0991SDimitry Andric (v4f32 (MVE_VREV32_8 (MVE_VLDRBU8 t2addrmode_imm7<0>:$addr)))>; 73398bcb0991SDimitry Andric def : Pat<(v8i16 (load t2addrmode_imm7<0>:$addr)), 73408bcb0991SDimitry Andric (v8i16 (MVE_VREV16_8 (MVE_VLDRBU8 t2addrmode_imm7<0>:$addr)))>; 73418bcb0991SDimitry Andric def : Pat<(v8f16 (load t2addrmode_imm7<0>:$addr)), 73428bcb0991SDimitry Andric (v8f16 (MVE_VREV16_8 (MVE_VLDRBU8 t2addrmode_imm7<0>:$addr)))>; 73438bcb0991SDimitry Andric def : Pat<(store (v2f64 MQPR:$val), t2addrmode_imm7<0>:$addr), 73448bcb0991SDimitry Andric (MVE_VSTRBU8 (MVE_VREV64_8 MQPR:$val), t2addrmode_imm7<0>:$addr)>; 73458bcb0991SDimitry Andric def : Pat<(store (v2i64 MQPR:$val), t2addrmode_imm7<0>:$addr), 73468bcb0991SDimitry Andric (MVE_VSTRBU8 (MVE_VREV64_8 MQPR:$val), t2addrmode_imm7<0>:$addr)>; 73478bcb0991SDimitry Andric def : Pat<(store (v4i32 MQPR:$val), t2addrmode_imm7<0>:$addr), 73488bcb0991SDimitry Andric (MVE_VSTRBU8 (MVE_VREV32_8 MQPR:$val), t2addrmode_imm7<0>:$addr)>; 73498bcb0991SDimitry Andric def : Pat<(store (v4f32 MQPR:$val), t2addrmode_imm7<0>:$addr), 73508bcb0991SDimitry Andric (MVE_VSTRBU8 (MVE_VREV32_8 MQPR:$val), t2addrmode_imm7<0>:$addr)>; 73518bcb0991SDimitry Andric def : Pat<(store (v8i16 MQPR:$val), t2addrmode_imm7<0>:$addr), 73528bcb0991SDimitry Andric (MVE_VSTRBU8 (MVE_VREV16_8 MQPR:$val), t2addrmode_imm7<0>:$addr)>; 73538bcb0991SDimitry Andric def : Pat<(store (v8f16 MQPR:$val), t2addrmode_imm7<0>:$addr), 73548bcb0991SDimitry Andric (MVE_VSTRBU8 (MVE_VREV16_8 MQPR:$val), t2addrmode_imm7<0>:$addr)>; 73558bcb0991SDimitry Andric 73568bcb0991SDimitry Andric // Pre/Post inc stores 73578bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v16i8, MVE_VSTRBU8_pre, pre_store, 0>; 73588bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v16i8, MVE_VSTRBU8_post, post_store, 0>; 73598bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v8i16, MVE_VSTRHU16_pre, aligned16_pre_store, 1>; 73608bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v8i16, MVE_VSTRHU16_post, aligned16_post_store, 1>; 73618bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v8f16, MVE_VSTRHU16_pre, aligned16_pre_store, 1>; 73628bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v8f16, MVE_VSTRHU16_post, aligned16_post_store, 1>; 73638bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v4i32, MVE_VSTRWU32_pre, aligned32_pre_store, 2>; 73648bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v4i32, MVE_VSTRWU32_post, aligned32_post_store, 2>; 73658bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v4f32, MVE_VSTRWU32_pre, aligned32_pre_store, 2>; 73668bcb0991SDimitry Andric def : MVE_vector_offset_store_typed<v4f32, MVE_VSTRWU32_post, aligned32_post_store, 2>; 73670b57cec5SDimitry Andric} 73680b57cec5SDimitry Andric 73698bcb0991SDimitry Andriclet Predicates = [HasMVEInt] in { 73708bcb0991SDimitry Andric // Aligned masked store, shared between LE and BE 7371480093f4SDimitry Andric def : MVE_vector_maskedstore_typed<v16i8, MVE_VSTRBU8, aligned_maskedstvi8, 0>; 7372480093f4SDimitry Andric def : MVE_vector_maskedstore_typed<v8i16, MVE_VSTRHU16, aligned_maskedstvi16, 1>; 7373480093f4SDimitry Andric def : MVE_vector_maskedstore_typed<v8f16, MVE_VSTRHU16, aligned_maskedstvi16, 1>; 7374480093f4SDimitry Andric def : MVE_vector_maskedstore_typed<v4i32, MVE_VSTRWU32, aligned_maskedstvi32, 2>; 7375480093f4SDimitry Andric def : MVE_vector_maskedstore_typed<v4f32, MVE_VSTRWU32, aligned_maskedstvi32, 2>; 7376480093f4SDimitry Andric 7377480093f4SDimitry Andric // Pre/Post inc masked stores 7378480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v16i8, MVE_VSTRBU8_pre, aligned_pre_maskedstorevi8, 0>; 7379480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v16i8, MVE_VSTRBU8_post, aligned_post_maskedstorevi8, 0>; 7380480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v8i16, MVE_VSTRHU16_pre, aligned_pre_maskedstorevi16, 1>; 7381480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v8i16, MVE_VSTRHU16_post, aligned_post_maskedstorevi16, 1>; 7382480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v8f16, MVE_VSTRHU16_pre, aligned_pre_maskedstorevi16, 1>; 7383480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v8f16, MVE_VSTRHU16_post, aligned_post_maskedstorevi16, 1>; 7384480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v4i32, MVE_VSTRWU32_pre, aligned_pre_maskedstorevi32, 2>; 7385480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v4i32, MVE_VSTRWU32_post, aligned_post_maskedstorevi32, 2>; 7386480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v4f32, MVE_VSTRWU32_pre, aligned_pre_maskedstorevi32, 2>; 7387480093f4SDimitry Andric def : MVE_vector_offset_maskedstore_typed<v4f32, MVE_VSTRWU32_post, aligned_post_maskedstorevi32, 2>; 7388480093f4SDimitry Andric 73898bcb0991SDimitry Andric // Aligned masked loads 7390480093f4SDimitry Andric def : MVE_vector_maskedload_typed<v16i8, MVE_VLDRBU8, aligned_maskedloadvi8, 0>; 7391480093f4SDimitry Andric def : MVE_vector_maskedload_typed<v8i16, MVE_VLDRHU16, aligned_maskedloadvi16, 1>; 7392480093f4SDimitry Andric def : MVE_vector_maskedload_typed<v8f16, MVE_VLDRHU16, aligned_maskedloadvi16, 1>; 7393480093f4SDimitry Andric def : MVE_vector_maskedload_typed<v4i32, MVE_VLDRWU32, aligned_maskedloadvi32, 2>; 7394480093f4SDimitry Andric def : MVE_vector_maskedload_typed<v4f32, MVE_VLDRWU32, aligned_maskedloadvi32, 2>; 73958bcb0991SDimitry Andric} 73960b57cec5SDimitry Andric 73970b57cec5SDimitry Andric// Widening/Narrowing Loads/Stores 73980b57cec5SDimitry Andric 7399480093f4SDimitry Andricmulticlass MVEExtLoadStore<Instruction LoadSInst, Instruction LoadUInst, string StoreInst, 7400480093f4SDimitry Andric string Amble, ValueType VT, int Shift> { 7401480093f4SDimitry Andric // Trunc stores 7402480093f4SDimitry Andric def : Pat<(!cast<PatFrag>("aligned_truncst"#Amble) (VT MQPR:$val), taddrmode_imm7<Shift>:$addr), 7403480093f4SDimitry Andric (!cast<Instruction>(StoreInst) MQPR:$val, taddrmode_imm7<Shift>:$addr)>; 7404480093f4SDimitry Andric def : Pat<(!cast<PatFrag>("aligned_post_truncst"#Amble) (VT MQPR:$Rt), tGPR:$Rn, t2am_imm7_offset<Shift>:$addr), 7405480093f4SDimitry Andric (!cast<Instruction>(StoreInst#"_post") MQPR:$Rt, tGPR:$Rn, t2am_imm7_offset<Shift>:$addr)>; 7406480093f4SDimitry Andric def : Pat<(!cast<PatFrag>("aligned_pre_truncst"#Amble) (VT MQPR:$Rt), tGPR:$Rn, t2am_imm7_offset<Shift>:$addr), 7407480093f4SDimitry Andric (!cast<Instruction>(StoreInst#"_pre") MQPR:$Rt, tGPR:$Rn, t2am_imm7_offset<Shift>:$addr)>; 7408480093f4SDimitry Andric 7409480093f4SDimitry Andric // Masked trunc stores 7410480093f4SDimitry Andric def : Pat<(!cast<PatFrag>("aligned_truncmaskedst"#Amble) (VT MQPR:$val), taddrmode_imm7<Shift>:$addr, VCCR:$pred), 7411349cc55cSDimitry Andric (!cast<Instruction>(StoreInst) MQPR:$val, taddrmode_imm7<Shift>:$addr, ARMVCCThen, VCCR:$pred, zero_reg)>; 7412480093f4SDimitry Andric def : Pat<(!cast<PatFrag>("aligned_post_truncmaskedst"#Amble) (VT MQPR:$Rt), tGPR:$Rn, t2am_imm7_offset<Shift>:$addr, VCCR:$pred), 7413349cc55cSDimitry Andric (!cast<Instruction>(StoreInst#"_post") MQPR:$Rt, tGPR:$Rn, t2am_imm7_offset<Shift>:$addr, ARMVCCThen, VCCR:$pred, zero_reg)>; 7414480093f4SDimitry Andric def : Pat<(!cast<PatFrag>("aligned_pre_truncmaskedst"#Amble) (VT MQPR:$Rt), tGPR:$Rn, t2am_imm7_offset<Shift>:$addr, VCCR:$pred), 7415349cc55cSDimitry Andric (!cast<Instruction>(StoreInst#"_pre") MQPR:$Rt, tGPR:$Rn, t2am_imm7_offset<Shift>:$addr, ARMVCCThen, VCCR:$pred, zero_reg)>; 7416480093f4SDimitry Andric 7417480093f4SDimitry Andric // Ext loads 7418480093f4SDimitry Andric def : Pat<(VT (!cast<PatFrag>("aligned_extload"#Amble) taddrmode_imm7<Shift>:$addr)), 7419480093f4SDimitry Andric (VT (LoadUInst taddrmode_imm7<Shift>:$addr))>; 7420480093f4SDimitry Andric def : Pat<(VT (!cast<PatFrag>("aligned_sextload"#Amble) taddrmode_imm7<Shift>:$addr)), 7421480093f4SDimitry Andric (VT (LoadSInst taddrmode_imm7<Shift>:$addr))>; 7422480093f4SDimitry Andric def : Pat<(VT (!cast<PatFrag>("aligned_zextload"#Amble) taddrmode_imm7<Shift>:$addr)), 7423480093f4SDimitry Andric (VT (LoadUInst taddrmode_imm7<Shift>:$addr))>; 7424480093f4SDimitry Andric 7425480093f4SDimitry Andric // Masked ext loads 7426e8d8bef9SDimitry Andric def : Pat<(VT (!cast<PatFrag>("aligned_extmaskedload"#Amble) taddrmode_imm7<Shift>:$addr, VCCR:$pred, (VT (ARMvmovImm (i32 0))))), 7427349cc55cSDimitry Andric (VT (LoadUInst taddrmode_imm7<Shift>:$addr, ARMVCCThen, VCCR:$pred, zero_reg))>; 7428e8d8bef9SDimitry Andric def : Pat<(VT (!cast<PatFrag>("aligned_sextmaskedload"#Amble) taddrmode_imm7<Shift>:$addr, VCCR:$pred, (VT (ARMvmovImm (i32 0))))), 7429349cc55cSDimitry Andric (VT (LoadSInst taddrmode_imm7<Shift>:$addr, ARMVCCThen, VCCR:$pred, zero_reg))>; 7430e8d8bef9SDimitry Andric def : Pat<(VT (!cast<PatFrag>("aligned_zextmaskedload"#Amble) taddrmode_imm7<Shift>:$addr, VCCR:$pred, (VT (ARMvmovImm (i32 0))))), 7431349cc55cSDimitry Andric (VT (LoadUInst taddrmode_imm7<Shift>:$addr, ARMVCCThen, VCCR:$pred, zero_reg))>; 74328bcb0991SDimitry Andric} 74338bcb0991SDimitry Andric 74340b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 7435480093f4SDimitry Andric defm : MVEExtLoadStore<MVE_VLDRBS16, MVE_VLDRBU16, "MVE_VSTRB16", "vi8", v8i16, 0>; 7436480093f4SDimitry Andric defm : MVEExtLoadStore<MVE_VLDRBS32, MVE_VLDRBU32, "MVE_VSTRB32", "vi8", v4i32, 0>; 7437480093f4SDimitry Andric defm : MVEExtLoadStore<MVE_VLDRHS32, MVE_VLDRHU32, "MVE_VSTRH32", "vi16", v4i32, 1>; 74380b57cec5SDimitry Andric} 74390b57cec5SDimitry Andric 74400b57cec5SDimitry Andric 74410b57cec5SDimitry Andric// Bit convert patterns 74420b57cec5SDimitry Andric 74430b57cec5SDimitry Andriclet Predicates = [HasMVEInt] in { 74448bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v2i64 MQPR:$src))), (v2f64 MQPR:$src)>; 74458bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v2f64 MQPR:$src))), (v2i64 MQPR:$src)>; 74460b57cec5SDimitry Andric 74478bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v4f32 MQPR:$src))), (v4i32 MQPR:$src)>; 74488bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v4i32 MQPR:$src))), (v4f32 MQPR:$src)>; 74490b57cec5SDimitry Andric 74508bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v8f16 MQPR:$src))), (v8i16 MQPR:$src)>; 74518bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v8i16 MQPR:$src))), (v8f16 MQPR:$src)>; 74520b57cec5SDimitry Andric} 74530b57cec5SDimitry Andric 74540b57cec5SDimitry Andriclet Predicates = [IsLE,HasMVEInt] in { 74558bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v4f32 MQPR:$src))), (v2f64 MQPR:$src)>; 74568bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v4i32 MQPR:$src))), (v2f64 MQPR:$src)>; 74578bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v8f16 MQPR:$src))), (v2f64 MQPR:$src)>; 74588bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v8i16 MQPR:$src))), (v2f64 MQPR:$src)>; 74598bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v16i8 MQPR:$src))), (v2f64 MQPR:$src)>; 74600b57cec5SDimitry Andric 74618bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v4f32 MQPR:$src))), (v2i64 MQPR:$src)>; 74628bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v4i32 MQPR:$src))), (v2i64 MQPR:$src)>; 74638bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v8f16 MQPR:$src))), (v2i64 MQPR:$src)>; 74648bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v8i16 MQPR:$src))), (v2i64 MQPR:$src)>; 74658bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v16i8 MQPR:$src))), (v2i64 MQPR:$src)>; 74660b57cec5SDimitry Andric 74678bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v2f64 MQPR:$src))), (v4f32 MQPR:$src)>; 74688bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v2i64 MQPR:$src))), (v4f32 MQPR:$src)>; 74698bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v8f16 MQPR:$src))), (v4f32 MQPR:$src)>; 74708bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v8i16 MQPR:$src))), (v4f32 MQPR:$src)>; 74718bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v16i8 MQPR:$src))), (v4f32 MQPR:$src)>; 74720b57cec5SDimitry Andric 74738bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v2f64 MQPR:$src))), (v4i32 MQPR:$src)>; 74748bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v2i64 MQPR:$src))), (v4i32 MQPR:$src)>; 74758bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v8f16 MQPR:$src))), (v4i32 MQPR:$src)>; 74768bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v8i16 MQPR:$src))), (v4i32 MQPR:$src)>; 74778bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v16i8 MQPR:$src))), (v4i32 MQPR:$src)>; 74780b57cec5SDimitry Andric 74798bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v2f64 MQPR:$src))), (v8f16 MQPR:$src)>; 74808bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v2i64 MQPR:$src))), (v8f16 MQPR:$src)>; 74818bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v4f32 MQPR:$src))), (v8f16 MQPR:$src)>; 74828bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v4i32 MQPR:$src))), (v8f16 MQPR:$src)>; 74838bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v16i8 MQPR:$src))), (v8f16 MQPR:$src)>; 74840b57cec5SDimitry Andric 74858bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v2f64 MQPR:$src))), (v8i16 MQPR:$src)>; 74868bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v2i64 MQPR:$src))), (v8i16 MQPR:$src)>; 74878bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v4f32 MQPR:$src))), (v8i16 MQPR:$src)>; 74888bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v4i32 MQPR:$src))), (v8i16 MQPR:$src)>; 74898bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v16i8 MQPR:$src))), (v8i16 MQPR:$src)>; 74900b57cec5SDimitry Andric 74918bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v2f64 MQPR:$src))), (v16i8 MQPR:$src)>; 74928bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v2i64 MQPR:$src))), (v16i8 MQPR:$src)>; 74938bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v4f32 MQPR:$src))), (v16i8 MQPR:$src)>; 74948bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v4i32 MQPR:$src))), (v16i8 MQPR:$src)>; 74958bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v8f16 MQPR:$src))), (v16i8 MQPR:$src)>; 74968bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v8i16 MQPR:$src))), (v16i8 MQPR:$src)>; 74978bcb0991SDimitry Andric} 74988bcb0991SDimitry Andric 74998bcb0991SDimitry Andriclet Predicates = [IsBE,HasMVEInt] in { 75008bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v4f32 MQPR:$src))), (v2f64 (MVE_VREV64_32 MQPR:$src))>; 75018bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v4i32 MQPR:$src))), (v2f64 (MVE_VREV64_32 MQPR:$src))>; 75028bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v8f16 MQPR:$src))), (v2f64 (MVE_VREV64_16 MQPR:$src))>; 75038bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v8i16 MQPR:$src))), (v2f64 (MVE_VREV64_16 MQPR:$src))>; 75048bcb0991SDimitry Andric def : Pat<(v2f64 (bitconvert (v16i8 MQPR:$src))), (v2f64 (MVE_VREV64_8 MQPR:$src))>; 75058bcb0991SDimitry Andric 75068bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v4f32 MQPR:$src))), (v2i64 (MVE_VREV64_32 MQPR:$src))>; 75078bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v4i32 MQPR:$src))), (v2i64 (MVE_VREV64_32 MQPR:$src))>; 75088bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v8f16 MQPR:$src))), (v2i64 (MVE_VREV64_16 MQPR:$src))>; 75098bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v8i16 MQPR:$src))), (v2i64 (MVE_VREV64_16 MQPR:$src))>; 75108bcb0991SDimitry Andric def : Pat<(v2i64 (bitconvert (v16i8 MQPR:$src))), (v2i64 (MVE_VREV64_8 MQPR:$src))>; 75118bcb0991SDimitry Andric 75128bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v2f64 MQPR:$src))), (v4f32 (MVE_VREV64_32 MQPR:$src))>; 75138bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v2i64 MQPR:$src))), (v4f32 (MVE_VREV64_32 MQPR:$src))>; 75148bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v8f16 MQPR:$src))), (v4f32 (MVE_VREV32_16 MQPR:$src))>; 75158bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v8i16 MQPR:$src))), (v4f32 (MVE_VREV32_16 MQPR:$src))>; 75168bcb0991SDimitry Andric def : Pat<(v4f32 (bitconvert (v16i8 MQPR:$src))), (v4f32 (MVE_VREV32_8 MQPR:$src))>; 75178bcb0991SDimitry Andric 75188bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v2f64 MQPR:$src))), (v4i32 (MVE_VREV64_32 MQPR:$src))>; 75198bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v2i64 MQPR:$src))), (v4i32 (MVE_VREV64_32 MQPR:$src))>; 75208bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v8f16 MQPR:$src))), (v4i32 (MVE_VREV32_16 MQPR:$src))>; 75218bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v8i16 MQPR:$src))), (v4i32 (MVE_VREV32_16 MQPR:$src))>; 75228bcb0991SDimitry Andric def : Pat<(v4i32 (bitconvert (v16i8 MQPR:$src))), (v4i32 (MVE_VREV32_8 MQPR:$src))>; 75238bcb0991SDimitry Andric 75248bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v2f64 MQPR:$src))), (v8f16 (MVE_VREV64_16 MQPR:$src))>; 75258bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v2i64 MQPR:$src))), (v8f16 (MVE_VREV64_16 MQPR:$src))>; 75268bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v4f32 MQPR:$src))), (v8f16 (MVE_VREV32_16 MQPR:$src))>; 75278bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v4i32 MQPR:$src))), (v8f16 (MVE_VREV32_16 MQPR:$src))>; 75288bcb0991SDimitry Andric def : Pat<(v8f16 (bitconvert (v16i8 MQPR:$src))), (v8f16 (MVE_VREV16_8 MQPR:$src))>; 75298bcb0991SDimitry Andric 75308bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v2f64 MQPR:$src))), (v8i16 (MVE_VREV64_16 MQPR:$src))>; 75318bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v2i64 MQPR:$src))), (v8i16 (MVE_VREV64_16 MQPR:$src))>; 75328bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v4f32 MQPR:$src))), (v8i16 (MVE_VREV32_16 MQPR:$src))>; 75338bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v4i32 MQPR:$src))), (v8i16 (MVE_VREV32_16 MQPR:$src))>; 75348bcb0991SDimitry Andric def : Pat<(v8i16 (bitconvert (v16i8 MQPR:$src))), (v8i16 (MVE_VREV16_8 MQPR:$src))>; 75358bcb0991SDimitry Andric 75368bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v2f64 MQPR:$src))), (v16i8 (MVE_VREV64_8 MQPR:$src))>; 75378bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v2i64 MQPR:$src))), (v16i8 (MVE_VREV64_8 MQPR:$src))>; 75388bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v4f32 MQPR:$src))), (v16i8 (MVE_VREV32_8 MQPR:$src))>; 75398bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v4i32 MQPR:$src))), (v16i8 (MVE_VREV32_8 MQPR:$src))>; 75408bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v8f16 MQPR:$src))), (v16i8 (MVE_VREV16_8 MQPR:$src))>; 75418bcb0991SDimitry Andric def : Pat<(v16i8 (bitconvert (v8i16 MQPR:$src))), (v16i8 (MVE_VREV16_8 MQPR:$src))>; 75420b57cec5SDimitry Andric} 7543