10b57cec5SDimitry Andric //===-- R600RegisterInfo.cpp - R600 Register Information ------------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// R600 implementation of the TargetRegisterInfo class.
110b57cec5SDimitry Andric //
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric
140b57cec5SDimitry Andric #include "R600RegisterInfo.h"
15349cc55cSDimitry Andric #include "MCTargetDesc/R600MCTargetDesc.h"
16e8d8bef9SDimitry Andric #include "R600Defines.h"
17e8d8bef9SDimitry Andric #include "R600Subtarget.h"
180b57cec5SDimitry Andric
190b57cec5SDimitry Andric using namespace llvm;
200b57cec5SDimitry Andric
210b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC
220b57cec5SDimitry Andric #include "R600GenRegisterInfo.inc"
230b57cec5SDimitry Andric
getSubRegFromChannel(unsigned Channel)245ffd83dbSDimitry Andric unsigned R600RegisterInfo::getSubRegFromChannel(unsigned Channel) {
255ffd83dbSDimitry Andric static const uint16_t SubRegFromChannelTable[] = {
265ffd83dbSDimitry Andric R600::sub0, R600::sub1, R600::sub2, R600::sub3,
275ffd83dbSDimitry Andric R600::sub4, R600::sub5, R600::sub6, R600::sub7,
285ffd83dbSDimitry Andric R600::sub8, R600::sub9, R600::sub10, R600::sub11,
295ffd83dbSDimitry Andric R600::sub12, R600::sub13, R600::sub14, R600::sub15
305ffd83dbSDimitry Andric };
315ffd83dbSDimitry Andric
32*bdd1243dSDimitry Andric assert(Channel < std::size(SubRegFromChannelTable));
335ffd83dbSDimitry Andric return SubRegFromChannelTable[Channel];
345ffd83dbSDimitry Andric }
355ffd83dbSDimitry Andric
getReservedRegs(const MachineFunction & MF) const360b57cec5SDimitry Andric BitVector R600RegisterInfo::getReservedRegs(const MachineFunction &MF) const {
370b57cec5SDimitry Andric BitVector Reserved(getNumRegs());
380b57cec5SDimitry Andric
390b57cec5SDimitry Andric const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
400b57cec5SDimitry Andric const R600InstrInfo *TII = ST.getInstrInfo();
410b57cec5SDimitry Andric
420b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::ZERO);
430b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::HALF);
440b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::ONE);
450b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::ONE_INT);
460b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::NEG_HALF);
470b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::NEG_ONE);
480b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::PV_X);
490b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::ALU_LITERAL_X);
500b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::ALU_CONST);
510b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::PREDICATE_BIT);
520b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::PRED_SEL_OFF);
530b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::PRED_SEL_ZERO);
540b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::PRED_SEL_ONE);
550b57cec5SDimitry Andric reserveRegisterTuples(Reserved, R600::INDIRECT_BASE_ADDR);
560b57cec5SDimitry Andric
570eae32dcSDimitry Andric for (MCPhysReg R : R600::R600_AddrRegClass)
580eae32dcSDimitry Andric reserveRegisterTuples(Reserved, R);
590b57cec5SDimitry Andric
600b57cec5SDimitry Andric TII->reserveIndirectRegisters(Reserved, MF, *this);
610b57cec5SDimitry Andric
620b57cec5SDimitry Andric return Reserved;
630b57cec5SDimitry Andric }
640b57cec5SDimitry Andric
650b57cec5SDimitry Andric // Dummy to not crash RegisterClassInfo.
660b57cec5SDimitry Andric static const MCPhysReg CalleeSavedReg = R600::NoRegister;
670b57cec5SDimitry Andric
getCalleeSavedRegs(const MachineFunction *) const680b57cec5SDimitry Andric const MCPhysReg *R600RegisterInfo::getCalleeSavedRegs(
690b57cec5SDimitry Andric const MachineFunction *) const {
700b57cec5SDimitry Andric return &CalleeSavedReg;
710b57cec5SDimitry Andric }
720b57cec5SDimitry Andric
getFrameRegister(const MachineFunction & MF) const730b57cec5SDimitry Andric Register R600RegisterInfo::getFrameRegister(const MachineFunction &MF) const {
740b57cec5SDimitry Andric return R600::NoRegister;
750b57cec5SDimitry Andric }
760b57cec5SDimitry Andric
getHWRegChan(unsigned reg) const770b57cec5SDimitry Andric unsigned R600RegisterInfo::getHWRegChan(unsigned reg) const {
780b57cec5SDimitry Andric return this->getEncodingValue(reg) >> HW_CHAN_SHIFT;
790b57cec5SDimitry Andric }
800b57cec5SDimitry Andric
getHWRegIndex(unsigned Reg) const810b57cec5SDimitry Andric unsigned R600RegisterInfo::getHWRegIndex(unsigned Reg) const {
820b57cec5SDimitry Andric return GET_REG_INDEX(getEncodingValue(Reg));
830b57cec5SDimitry Andric }
840b57cec5SDimitry Andric
getCFGStructurizerRegClass(MVT VT) const850b57cec5SDimitry Andric const TargetRegisterClass * R600RegisterInfo::getCFGStructurizerRegClass(
860b57cec5SDimitry Andric MVT VT) const {
870b57cec5SDimitry Andric switch(VT.SimpleTy) {
880b57cec5SDimitry Andric default:
890b57cec5SDimitry Andric case MVT::i32: return &R600::R600_TReg32RegClass;
900b57cec5SDimitry Andric }
910b57cec5SDimitry Andric }
920b57cec5SDimitry Andric
isPhysRegLiveAcrossClauses(Register Reg) const93e8d8bef9SDimitry Andric bool R600RegisterInfo::isPhysRegLiveAcrossClauses(Register Reg) const {
94e8d8bef9SDimitry Andric assert(!Reg.isVirtual());
950b57cec5SDimitry Andric
960b57cec5SDimitry Andric switch (Reg) {
970b57cec5SDimitry Andric case R600::OQAP:
980b57cec5SDimitry Andric case R600::OQBP:
990b57cec5SDimitry Andric case R600::AR_X:
1000b57cec5SDimitry Andric return false;
1010b57cec5SDimitry Andric default:
1020b57cec5SDimitry Andric return true;
1030b57cec5SDimitry Andric }
1040b57cec5SDimitry Andric }
1050b57cec5SDimitry Andric
eliminateFrameIndex(MachineBasicBlock::iterator MI,int SPAdj,unsigned FIOperandNum,RegScavenger * RS) const106*bdd1243dSDimitry Andric bool R600RegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator MI,
1070b57cec5SDimitry Andric int SPAdj,
1080b57cec5SDimitry Andric unsigned FIOperandNum,
1090b57cec5SDimitry Andric RegScavenger *RS) const {
1100b57cec5SDimitry Andric llvm_unreachable("Subroutines not supported yet");
1110b57cec5SDimitry Andric }
1120b57cec5SDimitry Andric
reserveRegisterTuples(BitVector & Reserved,unsigned Reg) const1130b57cec5SDimitry Andric void R600RegisterInfo::reserveRegisterTuples(BitVector &Reserved, unsigned Reg) const {
1140b57cec5SDimitry Andric MCRegAliasIterator R(Reg, this, true);
1150b57cec5SDimitry Andric
1160b57cec5SDimitry Andric for (; R.isValid(); ++R)
1170b57cec5SDimitry Andric Reserved.set(*R);
1180b57cec5SDimitry Andric }
119