1*0b57cec5SDimitry Andric //===-- R600Defines.h - R600 Helper Macros ----------------------*- C++ -*-===// 2*0b57cec5SDimitry Andric // 3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*0b57cec5SDimitry Andric // 7*0b57cec5SDimitry Andric /// \file 8*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 9*0b57cec5SDimitry Andric 10*0b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_AMDGPU_R600DEFINES_H 11*0b57cec5SDimitry Andric #define LLVM_LIB_TARGET_AMDGPU_R600DEFINES_H 12*0b57cec5SDimitry Andric 13*0b57cec5SDimitry Andric // Operand Flags 14*0b57cec5SDimitry Andric #define MO_FLAG_CLAMP (1 << 0) 15*0b57cec5SDimitry Andric #define MO_FLAG_NEG (1 << 1) 16*0b57cec5SDimitry Andric #define MO_FLAG_ABS (1 << 2) 17*0b57cec5SDimitry Andric #define MO_FLAG_MASK (1 << 3) 18*0b57cec5SDimitry Andric #define MO_FLAG_PUSH (1 << 4) 19*0b57cec5SDimitry Andric #define MO_FLAG_NOT_LAST (1 << 5) 20*0b57cec5SDimitry Andric #define MO_FLAG_LAST (1 << 6) 21*0b57cec5SDimitry Andric #define NUM_MO_FLAGS 7 22*0b57cec5SDimitry Andric 23*0b57cec5SDimitry Andric /// Helper for getting the operand index for the instruction flags 24*0b57cec5SDimitry Andric /// operand. 25*0b57cec5SDimitry Andric #define GET_FLAG_OPERAND_IDX(Flags) (((Flags) >> 7) & 0x3) 26*0b57cec5SDimitry Andric 27*0b57cec5SDimitry Andric namespace R600_InstFlag { 28*0b57cec5SDimitry Andric enum TIF { 29*0b57cec5SDimitry Andric TRANS_ONLY = (1 << 0), 30*0b57cec5SDimitry Andric TEX = (1 << 1), 31*0b57cec5SDimitry Andric REDUCTION = (1 << 2), 32*0b57cec5SDimitry Andric FC = (1 << 3), 33*0b57cec5SDimitry Andric TRIG = (1 << 4), 34*0b57cec5SDimitry Andric OP3 = (1 << 5), 35*0b57cec5SDimitry Andric VECTOR = (1 << 6), 36*0b57cec5SDimitry Andric //FlagOperand bits 7, 8 37*0b57cec5SDimitry Andric NATIVE_OPERANDS = (1 << 9), 38*0b57cec5SDimitry Andric OP1 = (1 << 10), 39*0b57cec5SDimitry Andric OP2 = (1 << 11), 40*0b57cec5SDimitry Andric VTX_INST = (1 << 12), 41*0b57cec5SDimitry Andric TEX_INST = (1 << 13), 42*0b57cec5SDimitry Andric ALU_INST = (1 << 14), 43*0b57cec5SDimitry Andric LDS_1A = (1 << 15), 44*0b57cec5SDimitry Andric LDS_1A1D = (1 << 16), 45*0b57cec5SDimitry Andric IS_EXPORT = (1 << 17), 46*0b57cec5SDimitry Andric LDS_1A2D = (1 << 18) 47*0b57cec5SDimitry Andric }; 48*0b57cec5SDimitry Andric } 49*0b57cec5SDimitry Andric 50*0b57cec5SDimitry Andric #define HAS_NATIVE_OPERANDS(Flags) ((Flags) & R600_InstFlag::NATIVE_OPERANDS) 51*0b57cec5SDimitry Andric 52*0b57cec5SDimitry Andric /// Defines for extracting register information from register encoding 53*0b57cec5SDimitry Andric #define HW_REG_MASK 0x1ff 54*0b57cec5SDimitry Andric #define HW_CHAN_SHIFT 9 55*0b57cec5SDimitry Andric 56*0b57cec5SDimitry Andric #define GET_REG_CHAN(reg) ((reg) >> HW_CHAN_SHIFT) 57*0b57cec5SDimitry Andric #define GET_REG_INDEX(reg) ((reg) & HW_REG_MASK) 58*0b57cec5SDimitry Andric 59*0b57cec5SDimitry Andric #define IS_VTX(desc) ((desc).TSFlags & R600_InstFlag::VTX_INST) 60*0b57cec5SDimitry Andric #define IS_TEX(desc) ((desc).TSFlags & R600_InstFlag::TEX_INST) 61*0b57cec5SDimitry Andric 62*0b57cec5SDimitry Andric namespace OpName { 63*0b57cec5SDimitry Andric 64*0b57cec5SDimitry Andric enum VecOps { 65*0b57cec5SDimitry Andric UPDATE_EXEC_MASK_X, 66*0b57cec5SDimitry Andric UPDATE_PREDICATE_X, 67*0b57cec5SDimitry Andric WRITE_X, 68*0b57cec5SDimitry Andric OMOD_X, 69*0b57cec5SDimitry Andric DST_REL_X, 70*0b57cec5SDimitry Andric CLAMP_X, 71*0b57cec5SDimitry Andric SRC0_X, 72*0b57cec5SDimitry Andric SRC0_NEG_X, 73*0b57cec5SDimitry Andric SRC0_REL_X, 74*0b57cec5SDimitry Andric SRC0_ABS_X, 75*0b57cec5SDimitry Andric SRC0_SEL_X, 76*0b57cec5SDimitry Andric SRC1_X, 77*0b57cec5SDimitry Andric SRC1_NEG_X, 78*0b57cec5SDimitry Andric SRC1_REL_X, 79*0b57cec5SDimitry Andric SRC1_ABS_X, 80*0b57cec5SDimitry Andric SRC1_SEL_X, 81*0b57cec5SDimitry Andric PRED_SEL_X, 82*0b57cec5SDimitry Andric UPDATE_EXEC_MASK_Y, 83*0b57cec5SDimitry Andric UPDATE_PREDICATE_Y, 84*0b57cec5SDimitry Andric WRITE_Y, 85*0b57cec5SDimitry Andric OMOD_Y, 86*0b57cec5SDimitry Andric DST_REL_Y, 87*0b57cec5SDimitry Andric CLAMP_Y, 88*0b57cec5SDimitry Andric SRC0_Y, 89*0b57cec5SDimitry Andric SRC0_NEG_Y, 90*0b57cec5SDimitry Andric SRC0_REL_Y, 91*0b57cec5SDimitry Andric SRC0_ABS_Y, 92*0b57cec5SDimitry Andric SRC0_SEL_Y, 93*0b57cec5SDimitry Andric SRC1_Y, 94*0b57cec5SDimitry Andric SRC1_NEG_Y, 95*0b57cec5SDimitry Andric SRC1_REL_Y, 96*0b57cec5SDimitry Andric SRC1_ABS_Y, 97*0b57cec5SDimitry Andric SRC1_SEL_Y, 98*0b57cec5SDimitry Andric PRED_SEL_Y, 99*0b57cec5SDimitry Andric UPDATE_EXEC_MASK_Z, 100*0b57cec5SDimitry Andric UPDATE_PREDICATE_Z, 101*0b57cec5SDimitry Andric WRITE_Z, 102*0b57cec5SDimitry Andric OMOD_Z, 103*0b57cec5SDimitry Andric DST_REL_Z, 104*0b57cec5SDimitry Andric CLAMP_Z, 105*0b57cec5SDimitry Andric SRC0_Z, 106*0b57cec5SDimitry Andric SRC0_NEG_Z, 107*0b57cec5SDimitry Andric SRC0_REL_Z, 108*0b57cec5SDimitry Andric SRC0_ABS_Z, 109*0b57cec5SDimitry Andric SRC0_SEL_Z, 110*0b57cec5SDimitry Andric SRC1_Z, 111*0b57cec5SDimitry Andric SRC1_NEG_Z, 112*0b57cec5SDimitry Andric SRC1_REL_Z, 113*0b57cec5SDimitry Andric SRC1_ABS_Z, 114*0b57cec5SDimitry Andric SRC1_SEL_Z, 115*0b57cec5SDimitry Andric PRED_SEL_Z, 116*0b57cec5SDimitry Andric UPDATE_EXEC_MASK_W, 117*0b57cec5SDimitry Andric UPDATE_PREDICATE_W, 118*0b57cec5SDimitry Andric WRITE_W, 119*0b57cec5SDimitry Andric OMOD_W, 120*0b57cec5SDimitry Andric DST_REL_W, 121*0b57cec5SDimitry Andric CLAMP_W, 122*0b57cec5SDimitry Andric SRC0_W, 123*0b57cec5SDimitry Andric SRC0_NEG_W, 124*0b57cec5SDimitry Andric SRC0_REL_W, 125*0b57cec5SDimitry Andric SRC0_ABS_W, 126*0b57cec5SDimitry Andric SRC0_SEL_W, 127*0b57cec5SDimitry Andric SRC1_W, 128*0b57cec5SDimitry Andric SRC1_NEG_W, 129*0b57cec5SDimitry Andric SRC1_REL_W, 130*0b57cec5SDimitry Andric SRC1_ABS_W, 131*0b57cec5SDimitry Andric SRC1_SEL_W, 132*0b57cec5SDimitry Andric PRED_SEL_W, 133*0b57cec5SDimitry Andric IMM_0, 134*0b57cec5SDimitry Andric IMM_1, 135*0b57cec5SDimitry Andric VEC_COUNT 136*0b57cec5SDimitry Andric }; 137*0b57cec5SDimitry Andric 138*0b57cec5SDimitry Andric } 139*0b57cec5SDimitry Andric 140*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 141*0b57cec5SDimitry Andric // Config register definitions 142*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 143*0b57cec5SDimitry Andric 144*0b57cec5SDimitry Andric #define R_02880C_DB_SHADER_CONTROL 0x02880C 145*0b57cec5SDimitry Andric #define S_02880C_KILL_ENABLE(x) (((x) & 0x1) << 6) 146*0b57cec5SDimitry Andric 147*0b57cec5SDimitry Andric // These fields are the same for all shader types and families. 148*0b57cec5SDimitry Andric #define S_NUM_GPRS(x) (((x) & 0xFF) << 0) 149*0b57cec5SDimitry Andric #define S_STACK_SIZE(x) (((x) & 0xFF) << 8) 150*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 151*0b57cec5SDimitry Andric // R600, R700 Registers 152*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 153*0b57cec5SDimitry Andric 154*0b57cec5SDimitry Andric #define R_028850_SQ_PGM_RESOURCES_PS 0x028850 155*0b57cec5SDimitry Andric #define R_028868_SQ_PGM_RESOURCES_VS 0x028868 156*0b57cec5SDimitry Andric 157*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 158*0b57cec5SDimitry Andric // Evergreen, Northern Islands Registers 159*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 160*0b57cec5SDimitry Andric 161*0b57cec5SDimitry Andric #define R_028844_SQ_PGM_RESOURCES_PS 0x028844 162*0b57cec5SDimitry Andric #define R_028860_SQ_PGM_RESOURCES_VS 0x028860 163*0b57cec5SDimitry Andric #define R_028878_SQ_PGM_RESOURCES_GS 0x028878 164*0b57cec5SDimitry Andric #define R_0288D4_SQ_PGM_RESOURCES_LS 0x0288d4 165*0b57cec5SDimitry Andric 166*0b57cec5SDimitry Andric #define R_0288E8_SQ_LDS_ALLOC 0x0288E8 167*0b57cec5SDimitry Andric 168*0b57cec5SDimitry Andric #endif 169