10b57cec5SDimitry Andric //===- llvm/CodeGen/GlobalISel/InstructionSelect.cpp - InstructionSelect ---==// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric /// \file 90b57cec5SDimitry Andric /// This file implements the InstructionSelect class. 100b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 110b57cec5SDimitry Andric 120b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h" 130b57cec5SDimitry Andric #include "llvm/ADT/PostOrderIterator.h" 14fe6060f1SDimitry Andric #include "llvm/ADT/ScopeExit.h" 15fe6060f1SDimitry Andric #include "llvm/Analysis/LazyBlockFrequencyInfo.h" 16fe6060f1SDimitry Andric #include "llvm/Analysis/ProfileSummaryInfo.h" 178bcb0991SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h" 180b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelector.h" 190b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" 200b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Utils.h" 218bcb0991SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 22349cc55cSDimitry Andric #include "llvm/CodeGen/MachineOptimizationRemarkEmitter.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 240b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h" 2506c3fb27SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h" 280b57cec5SDimitry Andric #include "llvm/Config/config.h" 290b57cec5SDimitry Andric #include "llvm/IR/Function.h" 30349cc55cSDimitry Andric #include "llvm/MC/TargetRegistry.h" 3181ad6265SDimitry Andric #include "llvm/Support/CodeGenCoverage.h" 320b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 330b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 347a6dacacSDimitry Andric #include "llvm/Support/DebugCounter.h" 355ffd83dbSDimitry Andric #include "llvm/Target/TargetMachine.h" 360b57cec5SDimitry Andric 370b57cec5SDimitry Andric #define DEBUG_TYPE "instruction-select" 380b57cec5SDimitry Andric 390b57cec5SDimitry Andric using namespace llvm; 400b57cec5SDimitry Andric 417a6dacacSDimitry Andric DEBUG_COUNTER(GlobalISelCounter, "globalisel", 427a6dacacSDimitry Andric "Controls whether to select function with GlobalISel"); 437a6dacacSDimitry Andric 440b57cec5SDimitry Andric #ifdef LLVM_GISEL_COV_PREFIX 450b57cec5SDimitry Andric static cl::opt<std::string> 460b57cec5SDimitry Andric CoveragePrefix("gisel-coverage-prefix", cl::init(LLVM_GISEL_COV_PREFIX), 470b57cec5SDimitry Andric cl::desc("Record GlobalISel rule coverage files of this " 480b57cec5SDimitry Andric "prefix if instrumentation was generated")); 490b57cec5SDimitry Andric #else 50e8d8bef9SDimitry Andric static const std::string CoveragePrefix; 510b57cec5SDimitry Andric #endif 520b57cec5SDimitry Andric 530b57cec5SDimitry Andric char InstructionSelect::ID = 0; 540b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(InstructionSelect, DEBUG_TYPE, 550b57cec5SDimitry Andric "Select target instructions out of generic instructions", 560b57cec5SDimitry Andric false, false) 570b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(TargetPassConfig) 588bcb0991SDimitry Andric INITIALIZE_PASS_DEPENDENCY(GISelKnownBitsAnalysis) 59fe6060f1SDimitry Andric INITIALIZE_PASS_DEPENDENCY(ProfileSummaryInfoWrapperPass) 60fe6060f1SDimitry Andric INITIALIZE_PASS_DEPENDENCY(LazyBlockFrequencyInfoPass) 610b57cec5SDimitry Andric INITIALIZE_PASS_END(InstructionSelect, DEBUG_TYPE, 620b57cec5SDimitry Andric "Select target instructions out of generic instructions", 630b57cec5SDimitry Andric false, false) 640b57cec5SDimitry Andric 65*0fca6ea1SDimitry Andric InstructionSelect::InstructionSelect(CodeGenOptLevel OL, char &PassID) 66*0fca6ea1SDimitry Andric : MachineFunctionPass(PassID), OptLevel(OL) {} 670b57cec5SDimitry Andric 680b57cec5SDimitry Andric void InstructionSelect::getAnalysisUsage(AnalysisUsage &AU) const { 690b57cec5SDimitry Andric AU.addRequired<TargetPassConfig>(); 708bcb0991SDimitry Andric AU.addRequired<GISelKnownBitsAnalysis>(); 718bcb0991SDimitry Andric AU.addPreserved<GISelKnownBitsAnalysis>(); 7204eeddc0SDimitry Andric 735f757f3fSDimitry Andric if (OptLevel != CodeGenOptLevel::None) { 74fe6060f1SDimitry Andric AU.addRequired<ProfileSummaryInfoWrapperPass>(); 75fe6060f1SDimitry Andric LazyBlockFrequencyInfoPass::getLazyBFIAnalysisUsage(AU); 76fe6060f1SDimitry Andric } 770b57cec5SDimitry Andric getSelectionDAGFallbackAnalysisUsage(AU); 780b57cec5SDimitry Andric MachineFunctionPass::getAnalysisUsage(AU); 790b57cec5SDimitry Andric } 800b57cec5SDimitry Andric 810b57cec5SDimitry Andric bool InstructionSelect::runOnMachineFunction(MachineFunction &MF) { 820b57cec5SDimitry Andric // If the ISel pipeline failed, do not bother running that pass. 830b57cec5SDimitry Andric if (MF.getProperties().hasProperty( 840b57cec5SDimitry Andric MachineFunctionProperties::Property::FailedISel)) 850b57cec5SDimitry Andric return false; 860b57cec5SDimitry Andric 870b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Selecting function: " << MF.getName() << '\n'); 880b57cec5SDimitry Andric 890b57cec5SDimitry Andric const TargetPassConfig &TPC = getAnalysis<TargetPassConfig>(); 908bcb0991SDimitry Andric InstructionSelector *ISel = MF.getSubtarget().getInstructionSelector(); 915f757f3fSDimitry Andric ISel->setTargetPassConfig(&TPC); 92fe6060f1SDimitry Andric 935f757f3fSDimitry Andric CodeGenOptLevel OldOptLevel = OptLevel; 94fe6060f1SDimitry Andric auto RestoreOptLevel = make_scope_exit([=]() { OptLevel = OldOptLevel; }); 955f757f3fSDimitry Andric OptLevel = MF.getFunction().hasOptNone() ? CodeGenOptLevel::None 96fe6060f1SDimitry Andric : MF.getTarget().getOptLevel(); 97fe6060f1SDimitry Andric 9804eeddc0SDimitry Andric GISelKnownBits *KB = &getAnalysis<GISelKnownBitsAnalysis>().get(MF); 995f757f3fSDimitry Andric if (OptLevel != CodeGenOptLevel::None) { 100fe6060f1SDimitry Andric PSI = &getAnalysis<ProfileSummaryInfoWrapperPass>().getPSI(); 101fe6060f1SDimitry Andric if (PSI && PSI->hasProfileSummary()) 102fe6060f1SDimitry Andric BFI = &getAnalysis<LazyBlockFrequencyInfoPass>().getBFI(); 103fe6060f1SDimitry Andric } 104fe6060f1SDimitry Andric 1050b57cec5SDimitry Andric CodeGenCoverage CoverageInfo; 1060b57cec5SDimitry Andric assert(ISel && "Cannot work without InstructionSelector"); 10706c3fb27SDimitry Andric ISel->setupMF(MF, KB, &CoverageInfo, PSI, BFI); 1080b57cec5SDimitry Andric 1090b57cec5SDimitry Andric // An optimization remark emitter. Used to report failures. 1100b57cec5SDimitry Andric MachineOptimizationRemarkEmitter MORE(MF, /*MBFI=*/nullptr); 1115f757f3fSDimitry Andric ISel->setRemarkEmitter(&MORE); 1120b57cec5SDimitry Andric 1130b57cec5SDimitry Andric // FIXME: There are many other MF/MFI fields we need to initialize. 1140b57cec5SDimitry Andric 1150b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 1160b57cec5SDimitry Andric #ifndef NDEBUG 1170b57cec5SDimitry Andric // Check that our input is fully legal: we require the function to have the 1180b57cec5SDimitry Andric // Legalized property, so it should be. 1190b57cec5SDimitry Andric // FIXME: This should be in the MachineVerifier, as the RegBankSelected 1200b57cec5SDimitry Andric // property check already is. 1210b57cec5SDimitry Andric if (!DisableGISelLegalityCheck) 1220b57cec5SDimitry Andric if (const MachineInstr *MI = machineFunctionIsIllegal(MF)) { 1230b57cec5SDimitry Andric reportGISelFailure(MF, TPC, MORE, "gisel-select", 1240b57cec5SDimitry Andric "instruction is not legal", *MI); 1250b57cec5SDimitry Andric return false; 1260b57cec5SDimitry Andric } 1270b57cec5SDimitry Andric // FIXME: We could introduce new blocks and will need to fix the outer loop. 1280b57cec5SDimitry Andric // Until then, keep track of the number of blocks to assert that we don't. 1290b57cec5SDimitry Andric const size_t NumBlocks = MF.size(); 1300b57cec5SDimitry Andric #endif 131349cc55cSDimitry Andric // Keep track of selected blocks, so we can delete unreachable ones later. 132349cc55cSDimitry Andric DenseSet<MachineBasicBlock *> SelectedBlocks; 1330b57cec5SDimitry Andric 1340b57cec5SDimitry Andric for (MachineBasicBlock *MBB : post_order(&MF)) { 135fe6060f1SDimitry Andric ISel->CurMBB = MBB; 136349cc55cSDimitry Andric SelectedBlocks.insert(MBB); 1370b57cec5SDimitry Andric if (MBB->empty()) 1380b57cec5SDimitry Andric continue; 1390b57cec5SDimitry Andric 1400b57cec5SDimitry Andric // Select instructions in reverse block order. We permit erasing so have 1410b57cec5SDimitry Andric // to resort to manually iterating and recognizing the begin (rend) case. 1420b57cec5SDimitry Andric bool ReachedBegin = false; 1430b57cec5SDimitry Andric for (auto MII = std::prev(MBB->end()), Begin = MBB->begin(); 1440b57cec5SDimitry Andric !ReachedBegin;) { 1450b57cec5SDimitry Andric #ifndef NDEBUG 1460b57cec5SDimitry Andric // Keep track of the insertion range for debug printing. 1470b57cec5SDimitry Andric const auto AfterIt = std::next(MII); 1480b57cec5SDimitry Andric #endif 1490b57cec5SDimitry Andric // Select this instruction. 1500b57cec5SDimitry Andric MachineInstr &MI = *MII; 1510b57cec5SDimitry Andric 1520b57cec5SDimitry Andric // And have our iterator point to the next instruction, if there is one. 1530b57cec5SDimitry Andric if (MII == Begin) 1540b57cec5SDimitry Andric ReachedBegin = true; 1550b57cec5SDimitry Andric else 1560b57cec5SDimitry Andric --MII; 1570b57cec5SDimitry Andric 1580b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Selecting: \n " << MI); 1590b57cec5SDimitry Andric 1600b57cec5SDimitry Andric // We could have folded this instruction away already, making it dead. 1610b57cec5SDimitry Andric // If so, erase it. 1620b57cec5SDimitry Andric if (isTriviallyDead(MI, MRI)) { 1630b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Is dead; erasing.\n"); 164bdd1243dSDimitry Andric salvageDebugInfo(MRI, MI); 1650eae32dcSDimitry Andric MI.eraseFromParent(); 1660b57cec5SDimitry Andric continue; 1670b57cec5SDimitry Andric } 1680b57cec5SDimitry Andric 16906c3fb27SDimitry Andric // Eliminate hints or G_CONSTANT_FOLD_BARRIER. 17006c3fb27SDimitry Andric if (isPreISelGenericOptimizationHint(MI.getOpcode()) || 17106c3fb27SDimitry Andric MI.getOpcode() == TargetOpcode::G_CONSTANT_FOLD_BARRIER) { 17206c3fb27SDimitry Andric auto [DstReg, SrcReg] = MI.getFirst2Regs(); 173fe6060f1SDimitry Andric 17406c3fb27SDimitry Andric // At this point, the destination register class of the op may have 175fe6060f1SDimitry Andric // been decided. 176fe6060f1SDimitry Andric // 177fe6060f1SDimitry Andric // Propagate that through to the source register. 178fe6060f1SDimitry Andric const TargetRegisterClass *DstRC = MRI.getRegClassOrNull(DstReg); 179fe6060f1SDimitry Andric if (DstRC) 180fe6060f1SDimitry Andric MRI.setRegClass(SrcReg, DstRC); 181fe6060f1SDimitry Andric assert(canReplaceReg(DstReg, SrcReg, MRI) && 182fe6060f1SDimitry Andric "Must be able to replace dst with src!"); 183fe6060f1SDimitry Andric MI.eraseFromParent(); 184fe6060f1SDimitry Andric MRI.replaceRegWith(DstReg, SrcReg); 185fe6060f1SDimitry Andric continue; 186fe6060f1SDimitry Andric } 187fe6060f1SDimitry Andric 188bdd1243dSDimitry Andric if (MI.getOpcode() == TargetOpcode::G_INVOKE_REGION_START) { 189bdd1243dSDimitry Andric MI.eraseFromParent(); 190bdd1243dSDimitry Andric continue; 191bdd1243dSDimitry Andric } 192bdd1243dSDimitry Andric 1938bcb0991SDimitry Andric if (!ISel->select(MI)) { 1940b57cec5SDimitry Andric // FIXME: It would be nice to dump all inserted instructions. It's 1950b57cec5SDimitry Andric // not obvious how, esp. considering select() can insert after MI. 1960b57cec5SDimitry Andric reportGISelFailure(MF, TPC, MORE, "gisel-select", "cannot select", MI); 1970b57cec5SDimitry Andric return false; 1980b57cec5SDimitry Andric } 1990b57cec5SDimitry Andric 2000b57cec5SDimitry Andric // Dump the range of instructions that MI expanded into. 2010b57cec5SDimitry Andric LLVM_DEBUG({ 2020b57cec5SDimitry Andric auto InsertedBegin = ReachedBegin ? MBB->begin() : std::next(MII); 2030b57cec5SDimitry Andric dbgs() << "Into:\n"; 2040b57cec5SDimitry Andric for (auto &InsertedMI : make_range(InsertedBegin, AfterIt)) 2050b57cec5SDimitry Andric dbgs() << " " << InsertedMI; 2060b57cec5SDimitry Andric dbgs() << '\n'; 2070b57cec5SDimitry Andric }); 2080b57cec5SDimitry Andric } 2090b57cec5SDimitry Andric } 2100b57cec5SDimitry Andric 2110b57cec5SDimitry Andric for (MachineBasicBlock &MBB : MF) { 2120b57cec5SDimitry Andric if (MBB.empty()) 2130b57cec5SDimitry Andric continue; 2140b57cec5SDimitry Andric 215349cc55cSDimitry Andric if (!SelectedBlocks.contains(&MBB)) { 216349cc55cSDimitry Andric // This is an unreachable block and therefore hasn't been selected, since 217349cc55cSDimitry Andric // the main selection loop above uses a postorder block traversal. 218349cc55cSDimitry Andric // We delete all the instructions in this block since it's unreachable. 219349cc55cSDimitry Andric MBB.clear(); 220349cc55cSDimitry Andric // Don't delete the block in case the block has it's address taken or is 221349cc55cSDimitry Andric // still being referenced by a phi somewhere. 222349cc55cSDimitry Andric continue; 223349cc55cSDimitry Andric } 2240b57cec5SDimitry Andric // Try to find redundant copies b/w vregs of the same register class. 2250b57cec5SDimitry Andric bool ReachedBegin = false; 2260b57cec5SDimitry Andric for (auto MII = std::prev(MBB.end()), Begin = MBB.begin(); !ReachedBegin;) { 2270b57cec5SDimitry Andric // Select this instruction. 2280b57cec5SDimitry Andric MachineInstr &MI = *MII; 2290b57cec5SDimitry Andric 2300b57cec5SDimitry Andric // And have our iterator point to the next instruction, if there is one. 2310b57cec5SDimitry Andric if (MII == Begin) 2320b57cec5SDimitry Andric ReachedBegin = true; 2330b57cec5SDimitry Andric else 2340b57cec5SDimitry Andric --MII; 2350b57cec5SDimitry Andric if (MI.getOpcode() != TargetOpcode::COPY) 2360b57cec5SDimitry Andric continue; 2378bcb0991SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2388bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 239bdd1243dSDimitry Andric if (SrcReg.isVirtual() && DstReg.isVirtual()) { 2400b57cec5SDimitry Andric auto SrcRC = MRI.getRegClass(SrcReg); 2410b57cec5SDimitry Andric auto DstRC = MRI.getRegClass(DstReg); 2420b57cec5SDimitry Andric if (SrcRC == DstRC) { 2430b57cec5SDimitry Andric MRI.replaceRegWith(DstReg, SrcReg); 2445ffd83dbSDimitry Andric MI.eraseFromParent(); 2450b57cec5SDimitry Andric } 2460b57cec5SDimitry Andric } 2470b57cec5SDimitry Andric } 2480b57cec5SDimitry Andric } 2490b57cec5SDimitry Andric 2500b57cec5SDimitry Andric #ifndef NDEBUG 2510b57cec5SDimitry Andric const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 2520b57cec5SDimitry Andric // Now that selection is complete, there are no more generic vregs. Verify 2530b57cec5SDimitry Andric // that the size of the now-constrained vreg is unchanged and that it has a 2540b57cec5SDimitry Andric // register class. 2550b57cec5SDimitry Andric for (unsigned I = 0, E = MRI.getNumVirtRegs(); I != E; ++I) { 256bdd1243dSDimitry Andric Register VReg = Register::index2VirtReg(I); 2570b57cec5SDimitry Andric 2580b57cec5SDimitry Andric MachineInstr *MI = nullptr; 2590b57cec5SDimitry Andric if (!MRI.def_empty(VReg)) 2600b57cec5SDimitry Andric MI = &*MRI.def_instr_begin(VReg); 2610eae32dcSDimitry Andric else if (!MRI.use_empty(VReg)) { 2620b57cec5SDimitry Andric MI = &*MRI.use_instr_begin(VReg); 2630eae32dcSDimitry Andric // Debug value instruction is permitted to use undefined vregs. 2640eae32dcSDimitry Andric if (MI->isDebugValue()) 2650eae32dcSDimitry Andric continue; 2660eae32dcSDimitry Andric } 2670b57cec5SDimitry Andric if (!MI) 2680b57cec5SDimitry Andric continue; 2690b57cec5SDimitry Andric 2700b57cec5SDimitry Andric const TargetRegisterClass *RC = MRI.getRegClassOrNull(VReg); 2710b57cec5SDimitry Andric if (!RC) { 2720b57cec5SDimitry Andric reportGISelFailure(MF, TPC, MORE, "gisel-select", 2730b57cec5SDimitry Andric "VReg has no regclass after selection", *MI); 2740b57cec5SDimitry Andric return false; 2750b57cec5SDimitry Andric } 2760b57cec5SDimitry Andric 2770b57cec5SDimitry Andric const LLT Ty = MRI.getType(VReg); 278*0fca6ea1SDimitry Andric if (Ty.isValid() && 279*0fca6ea1SDimitry Andric TypeSize::isKnownGT(Ty.getSizeInBits(), TRI.getRegSizeInBits(*RC))) { 2800b57cec5SDimitry Andric reportGISelFailure( 2810b57cec5SDimitry Andric MF, TPC, MORE, "gisel-select", 2820b57cec5SDimitry Andric "VReg's low-level type and register class have different sizes", *MI); 2830b57cec5SDimitry Andric return false; 2840b57cec5SDimitry Andric } 2850b57cec5SDimitry Andric } 2860b57cec5SDimitry Andric 2870b57cec5SDimitry Andric if (MF.size() != NumBlocks) { 2880b57cec5SDimitry Andric MachineOptimizationRemarkMissed R("gisel-select", "GISelFailure", 2890b57cec5SDimitry Andric MF.getFunction().getSubprogram(), 2900b57cec5SDimitry Andric /*MBB=*/nullptr); 2910b57cec5SDimitry Andric R << "inserting blocks is not supported yet"; 2920b57cec5SDimitry Andric reportGISelFailure(MF, TPC, MORE, R); 2930b57cec5SDimitry Andric return false; 2940b57cec5SDimitry Andric } 2950b57cec5SDimitry Andric #endif 2967a6dacacSDimitry Andric 2977a6dacacSDimitry Andric if (!DebugCounter::shouldExecute(GlobalISelCounter)) { 2987a6dacacSDimitry Andric dbgs() << "Falling back for function " << MF.getName() << "\n"; 2997a6dacacSDimitry Andric MF.getProperties().set(MachineFunctionProperties::Property::FailedISel); 3007a6dacacSDimitry Andric return false; 3017a6dacacSDimitry Andric } 3027a6dacacSDimitry Andric 3038bcb0991SDimitry Andric // Determine if there are any calls in this machine function. Ported from 3048bcb0991SDimitry Andric // SelectionDAG. 3058bcb0991SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 3068bcb0991SDimitry Andric for (const auto &MBB : MF) { 3078bcb0991SDimitry Andric if (MFI.hasCalls() && MF.hasInlineAsm()) 3088bcb0991SDimitry Andric break; 3098bcb0991SDimitry Andric 3108bcb0991SDimitry Andric for (const auto &MI : MBB) { 3118bcb0991SDimitry Andric if ((MI.isCall() && !MI.isReturn()) || MI.isStackAligningInlineAsm()) 3128bcb0991SDimitry Andric MFI.setHasCalls(true); 3138bcb0991SDimitry Andric if (MI.isInlineAsm()) 3148bcb0991SDimitry Andric MF.setHasInlineAsm(true); 3158bcb0991SDimitry Andric } 3168bcb0991SDimitry Andric } 3178bcb0991SDimitry Andric 3185ffd83dbSDimitry Andric // FIXME: FinalizeISel pass calls finalizeLowering, so it's called twice. 3195ffd83dbSDimitry Andric auto &TLI = *MF.getSubtarget().getTargetLowering(); 3205ffd83dbSDimitry Andric TLI.finalizeLowering(MF); 3218bcb0991SDimitry Andric 3220b57cec5SDimitry Andric LLVM_DEBUG({ 3230b57cec5SDimitry Andric dbgs() << "Rules covered by selecting function: " << MF.getName() << ":"; 3240b57cec5SDimitry Andric for (auto RuleID : CoverageInfo.covered()) 3250b57cec5SDimitry Andric dbgs() << " id" << RuleID; 3260b57cec5SDimitry Andric dbgs() << "\n\n"; 3270b57cec5SDimitry Andric }); 3280b57cec5SDimitry Andric CoverageInfo.emit(CoveragePrefix, 3295ffd83dbSDimitry Andric TLI.getTargetMachine().getTarget().getBackendName()); 3300b57cec5SDimitry Andric 3310b57cec5SDimitry Andric // If we successfully selected the function nothing is going to use the vreg 3320b57cec5SDimitry Andric // types after us (otherwise MIRPrinter would need them). Make sure the types 3330b57cec5SDimitry Andric // disappear. 3340b57cec5SDimitry Andric MRI.clearVirtRegTypes(); 3350b57cec5SDimitry Andric 3360b57cec5SDimitry Andric // FIXME: Should we accurately track changes? 3370b57cec5SDimitry Andric return true; 3380b57cec5SDimitry Andric } 339