xref: /dpdk/drivers/net/qede/base/ecore_dev.c (revision 92c6786e85e87f9f5dc94e0296def438227de29f)
13126df22SRasesh Mody /* SPDX-License-Identifier: BSD-3-Clause
29adde217SRasesh Mody  * Copyright (c) 2016 - 2018 Cavium Inc.
3ec94dbc5SRasesh Mody  * All rights reserved.
49adde217SRasesh Mody  * www.cavium.com
5ec94dbc5SRasesh Mody  */
6ec94dbc5SRasesh Mody 
7ec94dbc5SRasesh Mody #include "bcm_osal.h"
8ec94dbc5SRasesh Mody #include "reg_addr.h"
9ec94dbc5SRasesh Mody #include "ecore_gtt_reg_addr.h"
10ec94dbc5SRasesh Mody #include "ecore.h"
11ec94dbc5SRasesh Mody #include "ecore_chain.h"
12ec94dbc5SRasesh Mody #include "ecore_status.h"
13ec94dbc5SRasesh Mody #include "ecore_hw.h"
14ec94dbc5SRasesh Mody #include "ecore_rt_defs.h"
15ec94dbc5SRasesh Mody #include "ecore_init_ops.h"
16ec94dbc5SRasesh Mody #include "ecore_int.h"
17ec94dbc5SRasesh Mody #include "ecore_cxt.h"
18ec94dbc5SRasesh Mody #include "ecore_spq.h"
19ec94dbc5SRasesh Mody #include "ecore_init_fw_funcs.h"
20ec94dbc5SRasesh Mody #include "ecore_sp_commands.h"
21ec94dbc5SRasesh Mody #include "ecore_dev_api.h"
2286a2265eSRasesh Mody #include "ecore_sriov.h"
2386a2265eSRasesh Mody #include "ecore_vf.h"
24ec94dbc5SRasesh Mody #include "ecore_mcp.h"
25ec94dbc5SRasesh Mody #include "ecore_hw_defs.h"
26ec94dbc5SRasesh Mody #include "mcp_public.h"
27ec94dbc5SRasesh Mody #include "ecore_iro.h"
28ec94dbc5SRasesh Mody #include "nvm_cfg.h"
2926ae839dSRasesh Mody #include "ecore_dcbx.h"
306b8962e0SRasesh Mody #include "ecore_l2.h"
31ec94dbc5SRasesh Mody 
3222d07d93SRasesh Mody /* TODO - there's a bug in DCBx re-configuration flows in MF, as the QM
3322d07d93SRasesh Mody  * registers involved are not split and thus configuration is a race where
3422d07d93SRasesh Mody  * some of the PFs configuration might be lost.
3522d07d93SRasesh Mody  * Eventually, this needs to move into a MFW-covered HW-lock as arbitration
3622d07d93SRasesh Mody  * mechanism as this doesn't cover some cases [E.g., PDA or scenarios where
3722d07d93SRasesh Mody  * there's more than a single compiled ecore component in system].
3822d07d93SRasesh Mody  */
3922d07d93SRasesh Mody static osal_spinlock_t qm_lock;
4098abf84eSRasesh Mody static u32 qm_lock_ref_cnt;
4122d07d93SRasesh Mody 
423b307c55SRasesh Mody #ifndef ASIC_ONLY
433b307c55SRasesh Mody static bool b_ptt_gtt_init;
443b307c55SRasesh Mody #endif
453b307c55SRasesh Mody 
46e916697fSRasesh Mody /******************** Doorbell Recovery *******************/
47e916697fSRasesh Mody /* The doorbell recovery mechanism consists of a list of entries which represent
48e916697fSRasesh Mody  * doorbelling entities (l2 queues, roce sq/rq/cqs, the slowpath spq, etc). Each
49e916697fSRasesh Mody  * entity needs to register with the mechanism and provide the parameters
50e916697fSRasesh Mody  * describing it's doorbell, including a location where last used doorbell data
51e916697fSRasesh Mody  * can be found. The doorbell execute function will traverse the list and
52e916697fSRasesh Mody  * doorbell all of the registered entries.
53e916697fSRasesh Mody  */
54e916697fSRasesh Mody struct ecore_db_recovery_entry {
55e916697fSRasesh Mody 	osal_list_entry_t	list_entry;
56e916697fSRasesh Mody 	void OSAL_IOMEM		*db_addr;
57e916697fSRasesh Mody 	void			*db_data;
58e916697fSRasesh Mody 	enum ecore_db_rec_width	db_width;
59e916697fSRasesh Mody 	enum ecore_db_rec_space	db_space;
60e916697fSRasesh Mody 	u8			hwfn_idx;
61e916697fSRasesh Mody };
62e916697fSRasesh Mody 
63e916697fSRasesh Mody /* display a single doorbell recovery entry */
ecore_db_recovery_dp_entry(struct ecore_hwfn * p_hwfn,struct ecore_db_recovery_entry * db_entry,const char * action)64e916697fSRasesh Mody void ecore_db_recovery_dp_entry(struct ecore_hwfn *p_hwfn,
65e916697fSRasesh Mody 				struct ecore_db_recovery_entry *db_entry,
66e916697fSRasesh Mody 				const char *action)
67e916697fSRasesh Mody {
68e916697fSRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "(%s: db_entry %p, addr %p, data %p, width %s, %s space, hwfn %d)\n",
69e916697fSRasesh Mody 		   action, db_entry, db_entry->db_addr, db_entry->db_data,
70e916697fSRasesh Mody 		   db_entry->db_width == DB_REC_WIDTH_32B ? "32b" : "64b",
71e916697fSRasesh Mody 		   db_entry->db_space == DB_REC_USER ? "user" : "kernel",
72e916697fSRasesh Mody 		   db_entry->hwfn_idx);
73e916697fSRasesh Mody }
74e916697fSRasesh Mody 
75e916697fSRasesh Mody /* doorbell address sanity (address within doorbell bar range) */
ecore_db_rec_sanity(struct ecore_dev * p_dev,void OSAL_IOMEM * db_addr,void * db_data)76e916697fSRasesh Mody bool ecore_db_rec_sanity(struct ecore_dev *p_dev, void OSAL_IOMEM *db_addr,
77e916697fSRasesh Mody 			 void *db_data)
78e916697fSRasesh Mody {
79e916697fSRasesh Mody 	/* make sure doorbell address  is within the doorbell bar */
80e916697fSRasesh Mody 	if (db_addr < p_dev->doorbells || (u8 *)db_addr >
81e916697fSRasesh Mody 			(u8 *)p_dev->doorbells + p_dev->db_size) {
82e916697fSRasesh Mody 		OSAL_WARN(true,
83e916697fSRasesh Mody 			  "Illegal doorbell address: %p. Legal range for doorbell addresses is [%p..%p]\n",
84e916697fSRasesh Mody 			  db_addr, p_dev->doorbells,
85e916697fSRasesh Mody 			  (u8 *)p_dev->doorbells + p_dev->db_size);
86e916697fSRasesh Mody 		return false;
87e916697fSRasesh Mody 	}
88e916697fSRasesh Mody 
89e916697fSRasesh Mody 	/* make sure doorbell data pointer is not null */
90e916697fSRasesh Mody 	if (!db_data) {
91e916697fSRasesh Mody 		OSAL_WARN(true, "Illegal doorbell data pointer: %p", db_data);
92e916697fSRasesh Mody 		return false;
93e916697fSRasesh Mody 	}
94e916697fSRasesh Mody 
95e916697fSRasesh Mody 	return true;
96e916697fSRasesh Mody }
97e916697fSRasesh Mody 
98e916697fSRasesh Mody /* find hwfn according to the doorbell address */
ecore_db_rec_find_hwfn(struct ecore_dev * p_dev,void OSAL_IOMEM * db_addr)99e916697fSRasesh Mody struct ecore_hwfn *ecore_db_rec_find_hwfn(struct ecore_dev *p_dev,
100e916697fSRasesh Mody 					  void OSAL_IOMEM *db_addr)
101e916697fSRasesh Mody {
102e916697fSRasesh Mody 	struct ecore_hwfn *p_hwfn;
103e916697fSRasesh Mody 
104e916697fSRasesh Mody 	/* In CMT doorbell bar is split down the middle between engine 0 and
105e916697fSRasesh Mody 	 * enigne 1
106e916697fSRasesh Mody 	 */
107c0845c33SRasesh Mody 	if (ECORE_IS_CMT(p_dev))
108e916697fSRasesh Mody 		p_hwfn = db_addr < p_dev->hwfns[1].doorbells ?
109e916697fSRasesh Mody 			&p_dev->hwfns[0] : &p_dev->hwfns[1];
110e916697fSRasesh Mody 	else
111e916697fSRasesh Mody 		p_hwfn = ECORE_LEADING_HWFN(p_dev);
112e916697fSRasesh Mody 
113e916697fSRasesh Mody 	return p_hwfn;
114e916697fSRasesh Mody }
115e916697fSRasesh Mody 
116e916697fSRasesh Mody /* add a new entry to the doorbell recovery mechanism */
ecore_db_recovery_add(struct ecore_dev * p_dev,void OSAL_IOMEM * db_addr,void * db_data,enum ecore_db_rec_width db_width,enum ecore_db_rec_space db_space)117e916697fSRasesh Mody enum _ecore_status_t ecore_db_recovery_add(struct ecore_dev *p_dev,
118e916697fSRasesh Mody 					   void OSAL_IOMEM *db_addr,
119e916697fSRasesh Mody 					   void *db_data,
120e916697fSRasesh Mody 					   enum ecore_db_rec_width db_width,
121e916697fSRasesh Mody 					   enum ecore_db_rec_space db_space)
122e916697fSRasesh Mody {
123e916697fSRasesh Mody 	struct ecore_db_recovery_entry *db_entry;
124e916697fSRasesh Mody 	struct ecore_hwfn *p_hwfn;
125e916697fSRasesh Mody 
126e916697fSRasesh Mody 	/* shortcircuit VFs, for now */
127e916697fSRasesh Mody 	if (IS_VF(p_dev)) {
128e916697fSRasesh Mody 		DP_VERBOSE(p_dev, ECORE_MSG_IOV, "db recovery - skipping VF doorbell\n");
129e916697fSRasesh Mody 		return ECORE_SUCCESS;
130e916697fSRasesh Mody 	}
131e916697fSRasesh Mody 
132e916697fSRasesh Mody 	/* sanitize doorbell address */
133e916697fSRasesh Mody 	if (!ecore_db_rec_sanity(p_dev, db_addr, db_data))
134e916697fSRasesh Mody 		return ECORE_INVAL;
135e916697fSRasesh Mody 
136e916697fSRasesh Mody 	/* obtain hwfn from doorbell address */
137e916697fSRasesh Mody 	p_hwfn = ecore_db_rec_find_hwfn(p_dev, db_addr);
138e916697fSRasesh Mody 
139e916697fSRasesh Mody 	/* create entry */
140e916697fSRasesh Mody 	db_entry = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL, sizeof(*db_entry));
141e916697fSRasesh Mody 	if (!db_entry) {
142e916697fSRasesh Mody 		DP_NOTICE(p_dev, false, "Failed to allocate a db recovery entry\n");
143e916697fSRasesh Mody 		return ECORE_NOMEM;
144e916697fSRasesh Mody 	}
145e916697fSRasesh Mody 
146e916697fSRasesh Mody 	/* populate entry */
147e916697fSRasesh Mody 	db_entry->db_addr = db_addr;
148e916697fSRasesh Mody 	db_entry->db_data = db_data;
149e916697fSRasesh Mody 	db_entry->db_width = db_width;
150e916697fSRasesh Mody 	db_entry->db_space = db_space;
151e916697fSRasesh Mody 	db_entry->hwfn_idx = p_hwfn->my_id;
152e916697fSRasesh Mody 
153e916697fSRasesh Mody 	/* display */
154e916697fSRasesh Mody 	ecore_db_recovery_dp_entry(p_hwfn, db_entry, "Adding");
155e916697fSRasesh Mody 
156e916697fSRasesh Mody 	/* protect the list */
157e916697fSRasesh Mody 	OSAL_SPIN_LOCK(&p_hwfn->db_recovery_info.lock);
158e916697fSRasesh Mody 	OSAL_LIST_PUSH_TAIL(&db_entry->list_entry,
159e916697fSRasesh Mody 			    &p_hwfn->db_recovery_info.list);
160e916697fSRasesh Mody 	OSAL_SPIN_UNLOCK(&p_hwfn->db_recovery_info.lock);
161e916697fSRasesh Mody 
162e916697fSRasesh Mody 	return ECORE_SUCCESS;
163e916697fSRasesh Mody }
164e916697fSRasesh Mody 
165e916697fSRasesh Mody /* remove an entry from the doorbell recovery mechanism */
ecore_db_recovery_del(struct ecore_dev * p_dev,void OSAL_IOMEM * db_addr,void * db_data)166e916697fSRasesh Mody enum _ecore_status_t ecore_db_recovery_del(struct ecore_dev *p_dev,
167e916697fSRasesh Mody 					   void OSAL_IOMEM *db_addr,
168e916697fSRasesh Mody 					   void *db_data)
169e916697fSRasesh Mody {
170e916697fSRasesh Mody 	struct ecore_db_recovery_entry *db_entry = OSAL_NULL;
171e916697fSRasesh Mody 	enum _ecore_status_t rc = ECORE_INVAL;
172e916697fSRasesh Mody 	struct ecore_hwfn *p_hwfn;
173e916697fSRasesh Mody 
174e916697fSRasesh Mody 	/* shortcircuit VFs, for now */
175e916697fSRasesh Mody 	if (IS_VF(p_dev)) {
176e916697fSRasesh Mody 		DP_VERBOSE(p_dev, ECORE_MSG_IOV, "db recovery - skipping VF doorbell\n");
177e916697fSRasesh Mody 		return ECORE_SUCCESS;
178e916697fSRasesh Mody 	}
179e916697fSRasesh Mody 
180e916697fSRasesh Mody 	/* sanitize doorbell address */
181e916697fSRasesh Mody 	if (!ecore_db_rec_sanity(p_dev, db_addr, db_data))
182e916697fSRasesh Mody 		return ECORE_INVAL;
183e916697fSRasesh Mody 
184e916697fSRasesh Mody 	/* obtain hwfn from doorbell address */
185e916697fSRasesh Mody 	p_hwfn = ecore_db_rec_find_hwfn(p_dev, db_addr);
186e916697fSRasesh Mody 
187e916697fSRasesh Mody 	/* protect the list */
188e916697fSRasesh Mody 	OSAL_SPIN_LOCK(&p_hwfn->db_recovery_info.lock);
189e916697fSRasesh Mody 	OSAL_LIST_FOR_EACH_ENTRY(db_entry,
190e916697fSRasesh Mody 				 &p_hwfn->db_recovery_info.list,
191e916697fSRasesh Mody 				 list_entry,
192e916697fSRasesh Mody 				 struct ecore_db_recovery_entry) {
193e916697fSRasesh Mody 		/* search according to db_data addr since db_addr is not unique
194e916697fSRasesh Mody 		 * (roce)
195e916697fSRasesh Mody 		 */
196e916697fSRasesh Mody 		if (db_entry->db_data == db_data) {
197e916697fSRasesh Mody 			ecore_db_recovery_dp_entry(p_hwfn, db_entry,
198e916697fSRasesh Mody 						   "Deleting");
199e916697fSRasesh Mody 			OSAL_LIST_REMOVE_ENTRY(&db_entry->list_entry,
200e916697fSRasesh Mody 					       &p_hwfn->db_recovery_info.list);
201e916697fSRasesh Mody 			rc = ECORE_SUCCESS;
202e916697fSRasesh Mody 			break;
203e916697fSRasesh Mody 		}
204e916697fSRasesh Mody 	}
205e916697fSRasesh Mody 
206e916697fSRasesh Mody 	OSAL_SPIN_UNLOCK(&p_hwfn->db_recovery_info.lock);
207e916697fSRasesh Mody 
208e916697fSRasesh Mody 	if (rc == ECORE_INVAL)
209e916697fSRasesh Mody 		/*OSAL_WARN(true,*/
210e916697fSRasesh Mody 		DP_NOTICE(p_hwfn, false,
211e916697fSRasesh Mody 			  "Failed to find element in list. Key (db_data addr) was %p. db_addr was %p\n",
212e916697fSRasesh Mody 			  db_data, db_addr);
213e916697fSRasesh Mody 	else
214e916697fSRasesh Mody 		OSAL_FREE(p_dev, db_entry);
215e916697fSRasesh Mody 
216e916697fSRasesh Mody 	return rc;
217e916697fSRasesh Mody }
218e916697fSRasesh Mody 
219e916697fSRasesh Mody /* initialize the doorbell recovery mechanism */
ecore_db_recovery_setup(struct ecore_hwfn * p_hwfn)220e916697fSRasesh Mody enum _ecore_status_t ecore_db_recovery_setup(struct ecore_hwfn *p_hwfn)
221e916697fSRasesh Mody {
222e916697fSRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "Setting up db recovery\n");
223e916697fSRasesh Mody 
224e916697fSRasesh Mody 	/* make sure db_size was set in p_dev */
225e916697fSRasesh Mody 	if (!p_hwfn->p_dev->db_size) {
226e916697fSRasesh Mody 		DP_ERR(p_hwfn->p_dev, "db_size not set\n");
227e916697fSRasesh Mody 		return ECORE_INVAL;
228e916697fSRasesh Mody 	}
229e916697fSRasesh Mody 
230e916697fSRasesh Mody 	OSAL_LIST_INIT(&p_hwfn->db_recovery_info.list);
231e916697fSRasesh Mody #ifdef CONFIG_ECORE_LOCK_ALLOC
23298abf84eSRasesh Mody 	if (OSAL_SPIN_LOCK_ALLOC(p_hwfn, &p_hwfn->db_recovery_info.lock))
23398abf84eSRasesh Mody 		return ECORE_NOMEM;
234e916697fSRasesh Mody #endif
235e916697fSRasesh Mody 	OSAL_SPIN_LOCK_INIT(&p_hwfn->db_recovery_info.lock);
236e916697fSRasesh Mody 	p_hwfn->db_recovery_info.db_recovery_counter = 0;
237e916697fSRasesh Mody 
238e916697fSRasesh Mody 	return ECORE_SUCCESS;
239e916697fSRasesh Mody }
240e916697fSRasesh Mody 
241e916697fSRasesh Mody /* destroy the doorbell recovery mechanism */
ecore_db_recovery_teardown(struct ecore_hwfn * p_hwfn)242e916697fSRasesh Mody void ecore_db_recovery_teardown(struct ecore_hwfn *p_hwfn)
243e916697fSRasesh Mody {
244e916697fSRasesh Mody 	struct ecore_db_recovery_entry *db_entry = OSAL_NULL;
245e916697fSRasesh Mody 
246e916697fSRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "Tearing down db recovery\n");
247e916697fSRasesh Mody 	if (!OSAL_LIST_IS_EMPTY(&p_hwfn->db_recovery_info.list)) {
248e916697fSRasesh Mody 		DP_VERBOSE(p_hwfn, false, "Doorbell Recovery teardown found the doorbell recovery list was not empty (Expected in disorderly driver unload (e.g. recovery) otherwise this probably means some flow forgot to db_recovery_del). Prepare to purge doorbell recovery list...\n");
249e916697fSRasesh Mody 		while (!OSAL_LIST_IS_EMPTY(&p_hwfn->db_recovery_info.list)) {
250e916697fSRasesh Mody 			db_entry = OSAL_LIST_FIRST_ENTRY(
251e916697fSRasesh Mody 						&p_hwfn->db_recovery_info.list,
252e916697fSRasesh Mody 						struct ecore_db_recovery_entry,
253e916697fSRasesh Mody 						list_entry);
254e916697fSRasesh Mody 			ecore_db_recovery_dp_entry(p_hwfn, db_entry, "Purging");
255e916697fSRasesh Mody 			OSAL_LIST_REMOVE_ENTRY(&db_entry->list_entry,
256e916697fSRasesh Mody 					       &p_hwfn->db_recovery_info.list);
257e916697fSRasesh Mody 			OSAL_FREE(p_hwfn->p_dev, db_entry);
258e916697fSRasesh Mody 		}
259e916697fSRasesh Mody 	}
260e916697fSRasesh Mody #ifdef CONFIG_ECORE_LOCK_ALLOC
261e916697fSRasesh Mody 	OSAL_SPIN_LOCK_DEALLOC(&p_hwfn->db_recovery_info.lock);
262e916697fSRasesh Mody #endif
263e916697fSRasesh Mody 	p_hwfn->db_recovery_info.db_recovery_counter = 0;
264e916697fSRasesh Mody }
265e916697fSRasesh Mody 
266e916697fSRasesh Mody /* print the content of the doorbell recovery mechanism */
ecore_db_recovery_dp(struct ecore_hwfn * p_hwfn)267e916697fSRasesh Mody void ecore_db_recovery_dp(struct ecore_hwfn *p_hwfn)
268e916697fSRasesh Mody {
269e916697fSRasesh Mody 	struct ecore_db_recovery_entry *db_entry = OSAL_NULL;
270e916697fSRasesh Mody 
271e916697fSRasesh Mody 	DP_NOTICE(p_hwfn, false,
272e916697fSRasesh Mody 		  "Dispalying doorbell recovery database. Counter was %d\n",
273e916697fSRasesh Mody 		  p_hwfn->db_recovery_info.db_recovery_counter);
274e916697fSRasesh Mody 
275e916697fSRasesh Mody 	/* protect the list */
276e916697fSRasesh Mody 	OSAL_SPIN_LOCK(&p_hwfn->db_recovery_info.lock);
277e916697fSRasesh Mody 	OSAL_LIST_FOR_EACH_ENTRY(db_entry,
278e916697fSRasesh Mody 				 &p_hwfn->db_recovery_info.list,
279e916697fSRasesh Mody 				 list_entry,
280e916697fSRasesh Mody 				 struct ecore_db_recovery_entry) {
281e916697fSRasesh Mody 		ecore_db_recovery_dp_entry(p_hwfn, db_entry, "Printing");
282e916697fSRasesh Mody 	}
283e916697fSRasesh Mody 
284e916697fSRasesh Mody 	OSAL_SPIN_UNLOCK(&p_hwfn->db_recovery_info.lock);
285e916697fSRasesh Mody }
286e916697fSRasesh Mody 
287e916697fSRasesh Mody /* ring the doorbell of a single doorbell recovery entry */
ecore_db_recovery_ring(struct ecore_hwfn * p_hwfn,struct ecore_db_recovery_entry * db_entry,enum ecore_db_rec_exec db_exec)288e916697fSRasesh Mody void ecore_db_recovery_ring(struct ecore_hwfn *p_hwfn,
289e916697fSRasesh Mody 			    struct ecore_db_recovery_entry *db_entry,
290e916697fSRasesh Mody 			    enum ecore_db_rec_exec db_exec)
291e916697fSRasesh Mody {
292e916697fSRasesh Mody 	/* Print according to width */
293e916697fSRasesh Mody 	if (db_entry->db_width == DB_REC_WIDTH_32B)
294e916697fSRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "%s doorbell address %p data %x\n",
295e916697fSRasesh Mody 			   db_exec == DB_REC_DRY_RUN ? "would have rung" : "ringing",
296e916697fSRasesh Mody 			   db_entry->db_addr, *(u32 *)db_entry->db_data);
297e916697fSRasesh Mody 	else
298e916697fSRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "%s doorbell address %p data %lx\n",
299e916697fSRasesh Mody 			   db_exec == DB_REC_DRY_RUN ? "would have rung" : "ringing",
300e916697fSRasesh Mody 			   db_entry->db_addr,
301e916697fSRasesh Mody 			   *(unsigned long *)(db_entry->db_data));
302e916697fSRasesh Mody 
303e916697fSRasesh Mody 	/* Sanity */
304e916697fSRasesh Mody 	if (!ecore_db_rec_sanity(p_hwfn->p_dev, db_entry->db_addr,
305e916697fSRasesh Mody 				 db_entry->db_data))
306e916697fSRasesh Mody 		return;
307e916697fSRasesh Mody 
308e916697fSRasesh Mody 	/* Flush the write combined buffer. Since there are multiple doorbelling
309e916697fSRasesh Mody 	 * entities using the same address, if we don't flush, a transaction
310e916697fSRasesh Mody 	 * could be lost.
311e916697fSRasesh Mody 	 */
312e916697fSRasesh Mody 	OSAL_WMB(p_hwfn->p_dev);
313e916697fSRasesh Mody 
314e916697fSRasesh Mody 	/* Ring the doorbell */
315e916697fSRasesh Mody 	if (db_exec == DB_REC_REAL_DEAL || db_exec == DB_REC_ONCE) {
316e916697fSRasesh Mody 		if (db_entry->db_width == DB_REC_WIDTH_32B)
317e916697fSRasesh Mody 			DIRECT_REG_WR(p_hwfn, db_entry->db_addr,
318e916697fSRasesh Mody 				      *(u32 *)(db_entry->db_data));
319e916697fSRasesh Mody 		else
320e916697fSRasesh Mody 			DIRECT_REG_WR64(p_hwfn, db_entry->db_addr,
321e916697fSRasesh Mody 					*(u64 *)(db_entry->db_data));
322e916697fSRasesh Mody 	}
323e916697fSRasesh Mody 
324e916697fSRasesh Mody 	/* Flush the write combined buffer. Next doorbell may come from a
325e916697fSRasesh Mody 	 * different entity to the same address...
326e916697fSRasesh Mody 	 */
327e916697fSRasesh Mody 	OSAL_WMB(p_hwfn->p_dev);
328e916697fSRasesh Mody }
329e916697fSRasesh Mody 
330e916697fSRasesh Mody /* traverse the doorbell recovery entry list and ring all the doorbells */
ecore_db_recovery_execute(struct ecore_hwfn * p_hwfn,enum ecore_db_rec_exec db_exec)331e916697fSRasesh Mody void ecore_db_recovery_execute(struct ecore_hwfn *p_hwfn,
332e916697fSRasesh Mody 			       enum ecore_db_rec_exec db_exec)
333e916697fSRasesh Mody {
334e916697fSRasesh Mody 	struct ecore_db_recovery_entry *db_entry = OSAL_NULL;
335e916697fSRasesh Mody 
336e916697fSRasesh Mody 	if (db_exec != DB_REC_ONCE) {
337e916697fSRasesh Mody 		DP_NOTICE(p_hwfn, false, "Executing doorbell recovery. Counter was %d\n",
338e916697fSRasesh Mody 			  p_hwfn->db_recovery_info.db_recovery_counter);
339e916697fSRasesh Mody 
340e916697fSRasesh Mody 		/* track amount of times recovery was executed */
341e916697fSRasesh Mody 		p_hwfn->db_recovery_info.db_recovery_counter++;
342e916697fSRasesh Mody 	}
343e916697fSRasesh Mody 
344e916697fSRasesh Mody 	/* protect the list */
345e916697fSRasesh Mody 	OSAL_SPIN_LOCK(&p_hwfn->db_recovery_info.lock);
346e916697fSRasesh Mody 	OSAL_LIST_FOR_EACH_ENTRY(db_entry,
347e916697fSRasesh Mody 				 &p_hwfn->db_recovery_info.list,
348e916697fSRasesh Mody 				 list_entry,
349e916697fSRasesh Mody 				 struct ecore_db_recovery_entry) {
350e916697fSRasesh Mody 		ecore_db_recovery_ring(p_hwfn, db_entry, db_exec);
351e916697fSRasesh Mody 		if (db_exec == DB_REC_ONCE)
352e916697fSRasesh Mody 			break;
353e916697fSRasesh Mody 	}
354e916697fSRasesh Mody 
355e916697fSRasesh Mody 	OSAL_SPIN_UNLOCK(&p_hwfn->db_recovery_info.lock);
356e916697fSRasesh Mody }
357e916697fSRasesh Mody /******************** Doorbell Recovery end ****************/
358e916697fSRasesh Mody 
3593eed444aSRasesh Mody /********************************** NIG LLH ***********************************/
3603eed444aSRasesh Mody 
3613eed444aSRasesh Mody enum ecore_llh_filter_type {
3623eed444aSRasesh Mody 	ECORE_LLH_FILTER_TYPE_MAC,
3633eed444aSRasesh Mody 	ECORE_LLH_FILTER_TYPE_PROTOCOL,
3643eed444aSRasesh Mody };
3653eed444aSRasesh Mody 
3663eed444aSRasesh Mody struct ecore_llh_mac_filter {
3673eed444aSRasesh Mody 	u8 addr[ETH_ALEN];
3683eed444aSRasesh Mody };
3693eed444aSRasesh Mody 
3703eed444aSRasesh Mody struct ecore_llh_protocol_filter {
3713eed444aSRasesh Mody 	enum ecore_llh_prot_filter_type_t type;
3723eed444aSRasesh Mody 	u16 source_port_or_eth_type;
3733eed444aSRasesh Mody 	u16 dest_port;
3743eed444aSRasesh Mody };
3753eed444aSRasesh Mody 
3763eed444aSRasesh Mody union ecore_llh_filter {
3773eed444aSRasesh Mody 	struct ecore_llh_mac_filter mac;
3783eed444aSRasesh Mody 	struct ecore_llh_protocol_filter protocol;
3793eed444aSRasesh Mody };
3803eed444aSRasesh Mody 
3813eed444aSRasesh Mody struct ecore_llh_filter_info {
3823eed444aSRasesh Mody 	bool b_enabled;
3833eed444aSRasesh Mody 	u32 ref_cnt;
3843eed444aSRasesh Mody 	enum ecore_llh_filter_type type;
3853eed444aSRasesh Mody 	union ecore_llh_filter filter;
3863eed444aSRasesh Mody };
3873eed444aSRasesh Mody 
3883eed444aSRasesh Mody struct ecore_llh_info {
3893eed444aSRasesh Mody 	/* Number of LLH filters banks */
3903eed444aSRasesh Mody 	u8 num_ppfid;
3913eed444aSRasesh Mody 
3923eed444aSRasesh Mody #define MAX_NUM_PPFID	8
3933eed444aSRasesh Mody 	u8 ppfid_array[MAX_NUM_PPFID];
3943eed444aSRasesh Mody 
3953eed444aSRasesh Mody 	/* Array of filters arrays:
3963eed444aSRasesh Mody 	 * "num_ppfid" elements of filters banks, where each is an array of
3973eed444aSRasesh Mody 	 * "NIG_REG_LLH_FUNC_FILTER_EN_SIZE" filters.
3983eed444aSRasesh Mody 	 */
3993eed444aSRasesh Mody 	struct ecore_llh_filter_info **pp_filters;
4003eed444aSRasesh Mody };
4013eed444aSRasesh Mody 
ecore_llh_free(struct ecore_dev * p_dev)4023eed444aSRasesh Mody static void ecore_llh_free(struct ecore_dev *p_dev)
4033eed444aSRasesh Mody {
4043eed444aSRasesh Mody 	struct ecore_llh_info *p_llh_info = p_dev->p_llh_info;
4053eed444aSRasesh Mody 	u32 i;
4063eed444aSRasesh Mody 
4073eed444aSRasesh Mody 	if (p_llh_info != OSAL_NULL) {
4083eed444aSRasesh Mody 		if (p_llh_info->pp_filters != OSAL_NULL) {
4093eed444aSRasesh Mody 			for (i = 0; i < p_llh_info->num_ppfid; i++)
4103eed444aSRasesh Mody 				OSAL_FREE(p_dev, p_llh_info->pp_filters[i]);
4113eed444aSRasesh Mody 		}
4123eed444aSRasesh Mody 
4133eed444aSRasesh Mody 		OSAL_FREE(p_dev, p_llh_info->pp_filters);
4143eed444aSRasesh Mody 	}
4153eed444aSRasesh Mody 
4163eed444aSRasesh Mody 	OSAL_FREE(p_dev, p_llh_info);
4173eed444aSRasesh Mody 	p_dev->p_llh_info = OSAL_NULL;
4183eed444aSRasesh Mody }
4193eed444aSRasesh Mody 
ecore_llh_alloc(struct ecore_dev * p_dev)4203eed444aSRasesh Mody static enum _ecore_status_t ecore_llh_alloc(struct ecore_dev *p_dev)
4213eed444aSRasesh Mody {
4223eed444aSRasesh Mody 	struct ecore_llh_info *p_llh_info;
4233eed444aSRasesh Mody 	u32 size;
4243eed444aSRasesh Mody 	u8 i;
4253eed444aSRasesh Mody 
4263eed444aSRasesh Mody 	p_llh_info = OSAL_ZALLOC(p_dev, GFP_KERNEL, sizeof(*p_llh_info));
4273eed444aSRasesh Mody 	if (!p_llh_info)
4283eed444aSRasesh Mody 		return ECORE_NOMEM;
4293eed444aSRasesh Mody 	p_dev->p_llh_info = p_llh_info;
4303eed444aSRasesh Mody 
4313eed444aSRasesh Mody 	for (i = 0; i < MAX_NUM_PPFID; i++) {
4323eed444aSRasesh Mody 		if (!(p_dev->ppfid_bitmap & (0x1 << i)))
4333eed444aSRasesh Mody 			continue;
4343eed444aSRasesh Mody 
4353eed444aSRasesh Mody 		p_llh_info->ppfid_array[p_llh_info->num_ppfid] = i;
4363eed444aSRasesh Mody 		DP_VERBOSE(p_dev, ECORE_MSG_SP, "ppfid_array[%d] = %hhd\n",
4373eed444aSRasesh Mody 			   p_llh_info->num_ppfid, i);
4383eed444aSRasesh Mody 		p_llh_info->num_ppfid++;
4393eed444aSRasesh Mody 	}
4403eed444aSRasesh Mody 
4413eed444aSRasesh Mody 	size = p_llh_info->num_ppfid * sizeof(*p_llh_info->pp_filters);
4423eed444aSRasesh Mody 	p_llh_info->pp_filters = OSAL_ZALLOC(p_dev, GFP_KERNEL, size);
4433eed444aSRasesh Mody 	if (!p_llh_info->pp_filters)
4443eed444aSRasesh Mody 		return ECORE_NOMEM;
4453eed444aSRasesh Mody 
4463eed444aSRasesh Mody 	size = NIG_REG_LLH_FUNC_FILTER_EN_SIZE *
4473eed444aSRasesh Mody 	       sizeof(**p_llh_info->pp_filters);
4483eed444aSRasesh Mody 	for (i = 0; i < p_llh_info->num_ppfid; i++) {
4493eed444aSRasesh Mody 		p_llh_info->pp_filters[i] = OSAL_ZALLOC(p_dev, GFP_KERNEL,
4503eed444aSRasesh Mody 							size);
4513eed444aSRasesh Mody 		if (!p_llh_info->pp_filters[i])
4523eed444aSRasesh Mody 			return ECORE_NOMEM;
4533eed444aSRasesh Mody 	}
4543eed444aSRasesh Mody 
4553eed444aSRasesh Mody 	return ECORE_SUCCESS;
4563eed444aSRasesh Mody }
4573eed444aSRasesh Mody 
ecore_llh_shadow_sanity(struct ecore_dev * p_dev,u8 ppfid,u8 filter_idx,const char * action)4583eed444aSRasesh Mody static enum _ecore_status_t ecore_llh_shadow_sanity(struct ecore_dev *p_dev,
4593eed444aSRasesh Mody 						    u8 ppfid, u8 filter_idx,
4603eed444aSRasesh Mody 						    const char *action)
4613eed444aSRasesh Mody {
4623eed444aSRasesh Mody 	struct ecore_llh_info *p_llh_info = p_dev->p_llh_info;
4633eed444aSRasesh Mody 
4643eed444aSRasesh Mody 	if (ppfid >= p_llh_info->num_ppfid) {
4653eed444aSRasesh Mody 		DP_NOTICE(p_dev, false,
4663eed444aSRasesh Mody 			  "LLH shadow [%s]: using ppfid %d while only %d ppfids are available\n",
4673eed444aSRasesh Mody 			  action, ppfid, p_llh_info->num_ppfid);
4683eed444aSRasesh Mody 		return ECORE_INVAL;
4693eed444aSRasesh Mody 	}
4703eed444aSRasesh Mody 
4713eed444aSRasesh Mody 	if (filter_idx >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
4723eed444aSRasesh Mody 		DP_NOTICE(p_dev, false,
4733eed444aSRasesh Mody 			  "LLH shadow [%s]: using filter_idx %d while only %d filters are available\n",
4743eed444aSRasesh Mody 			  action, filter_idx, NIG_REG_LLH_FUNC_FILTER_EN_SIZE);
4753eed444aSRasesh Mody 		return ECORE_INVAL;
4763eed444aSRasesh Mody 	}
4773eed444aSRasesh Mody 
4783eed444aSRasesh Mody 	return ECORE_SUCCESS;
4793eed444aSRasesh Mody }
4803eed444aSRasesh Mody 
4813eed444aSRasesh Mody #define ECORE_LLH_INVALID_FILTER_IDX	0xff
4823eed444aSRasesh Mody 
4833eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_shadow_search_filter(struct ecore_dev * p_dev,u8 ppfid,union ecore_llh_filter * p_filter,u8 * p_filter_idx)4843eed444aSRasesh Mody ecore_llh_shadow_search_filter(struct ecore_dev *p_dev, u8 ppfid,
4853eed444aSRasesh Mody 			       union ecore_llh_filter *p_filter,
4863eed444aSRasesh Mody 			       u8 *p_filter_idx)
4873eed444aSRasesh Mody {
4883eed444aSRasesh Mody 	struct ecore_llh_info *p_llh_info = p_dev->p_llh_info;
4893eed444aSRasesh Mody 	struct ecore_llh_filter_info *p_filters;
4903eed444aSRasesh Mody 	enum _ecore_status_t rc;
4913eed444aSRasesh Mody 	u8 i;
4923eed444aSRasesh Mody 
4933eed444aSRasesh Mody 	rc = ecore_llh_shadow_sanity(p_dev, ppfid, 0, "search");
4943eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
4953eed444aSRasesh Mody 		return rc;
4963eed444aSRasesh Mody 
4973eed444aSRasesh Mody 	*p_filter_idx = ECORE_LLH_INVALID_FILTER_IDX;
4983eed444aSRasesh Mody 
4993eed444aSRasesh Mody 	p_filters = p_llh_info->pp_filters[ppfid];
5003eed444aSRasesh Mody 	for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
5013eed444aSRasesh Mody 		if (!OSAL_MEMCMP(p_filter, &p_filters[i].filter,
5023eed444aSRasesh Mody 				 sizeof(*p_filter))) {
5033eed444aSRasesh Mody 			*p_filter_idx = i;
5043eed444aSRasesh Mody 			break;
5053eed444aSRasesh Mody 		}
5063eed444aSRasesh Mody 	}
5073eed444aSRasesh Mody 
5083eed444aSRasesh Mody 	return ECORE_SUCCESS;
5093eed444aSRasesh Mody }
5103eed444aSRasesh Mody 
5113eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_shadow_get_free_idx(struct ecore_dev * p_dev,u8 ppfid,u8 * p_filter_idx)5123eed444aSRasesh Mody ecore_llh_shadow_get_free_idx(struct ecore_dev *p_dev, u8 ppfid,
5133eed444aSRasesh Mody 			      u8 *p_filter_idx)
5143eed444aSRasesh Mody {
5153eed444aSRasesh Mody 	struct ecore_llh_info *p_llh_info = p_dev->p_llh_info;
5163eed444aSRasesh Mody 	struct ecore_llh_filter_info *p_filters;
5173eed444aSRasesh Mody 	enum _ecore_status_t rc;
5183eed444aSRasesh Mody 	u8 i;
5193eed444aSRasesh Mody 
5203eed444aSRasesh Mody 	rc = ecore_llh_shadow_sanity(p_dev, ppfid, 0, "get_free_idx");
5213eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
5223eed444aSRasesh Mody 		return rc;
5233eed444aSRasesh Mody 
5243eed444aSRasesh Mody 	*p_filter_idx = ECORE_LLH_INVALID_FILTER_IDX;
5253eed444aSRasesh Mody 
5263eed444aSRasesh Mody 	p_filters = p_llh_info->pp_filters[ppfid];
5273eed444aSRasesh Mody 	for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
5283eed444aSRasesh Mody 		if (!p_filters[i].b_enabled) {
5293eed444aSRasesh Mody 			*p_filter_idx = i;
5303eed444aSRasesh Mody 			break;
5313eed444aSRasesh Mody 		}
5323eed444aSRasesh Mody 	}
5333eed444aSRasesh Mody 
5343eed444aSRasesh Mody 	return ECORE_SUCCESS;
5353eed444aSRasesh Mody }
5363eed444aSRasesh Mody 
5373eed444aSRasesh Mody static enum _ecore_status_t
__ecore_llh_shadow_add_filter(struct ecore_dev * p_dev,u8 ppfid,u8 filter_idx,enum ecore_llh_filter_type type,union ecore_llh_filter * p_filter,u32 * p_ref_cnt)5383eed444aSRasesh Mody __ecore_llh_shadow_add_filter(struct ecore_dev *p_dev, u8 ppfid, u8 filter_idx,
5393eed444aSRasesh Mody 			      enum ecore_llh_filter_type type,
5403eed444aSRasesh Mody 			      union ecore_llh_filter *p_filter, u32 *p_ref_cnt)
5413eed444aSRasesh Mody {
5423eed444aSRasesh Mody 	struct ecore_llh_info *p_llh_info = p_dev->p_llh_info;
5433eed444aSRasesh Mody 	struct ecore_llh_filter_info *p_filters;
5443eed444aSRasesh Mody 	enum _ecore_status_t rc;
5453eed444aSRasesh Mody 
5463eed444aSRasesh Mody 	rc = ecore_llh_shadow_sanity(p_dev, ppfid, filter_idx, "add");
5473eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
5483eed444aSRasesh Mody 		return rc;
5493eed444aSRasesh Mody 
5503eed444aSRasesh Mody 	p_filters = p_llh_info->pp_filters[ppfid];
5513eed444aSRasesh Mody 	if (!p_filters[filter_idx].ref_cnt) {
5523eed444aSRasesh Mody 		p_filters[filter_idx].b_enabled = true;
5533eed444aSRasesh Mody 		p_filters[filter_idx].type = type;
5543eed444aSRasesh Mody 		OSAL_MEMCPY(&p_filters[filter_idx].filter, p_filter,
5553eed444aSRasesh Mody 			    sizeof(p_filters[filter_idx].filter));
5563eed444aSRasesh Mody 	}
5573eed444aSRasesh Mody 
5583eed444aSRasesh Mody 	*p_ref_cnt = ++p_filters[filter_idx].ref_cnt;
5593eed444aSRasesh Mody 
5603eed444aSRasesh Mody 	return ECORE_SUCCESS;
5613eed444aSRasesh Mody }
5623eed444aSRasesh Mody 
5633eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_shadow_add_filter(struct ecore_dev * p_dev,u8 ppfid,enum ecore_llh_filter_type type,union ecore_llh_filter * p_filter,u8 * p_filter_idx,u32 * p_ref_cnt)5643eed444aSRasesh Mody ecore_llh_shadow_add_filter(struct ecore_dev *p_dev, u8 ppfid,
5653eed444aSRasesh Mody 			    enum ecore_llh_filter_type type,
5663eed444aSRasesh Mody 			    union ecore_llh_filter *p_filter,
5673eed444aSRasesh Mody 			    u8 *p_filter_idx, u32 *p_ref_cnt)
5683eed444aSRasesh Mody {
5693eed444aSRasesh Mody 	enum _ecore_status_t rc;
5703eed444aSRasesh Mody 
5713eed444aSRasesh Mody 	/* Check if the same filter already exist */
5723eed444aSRasesh Mody 	rc = ecore_llh_shadow_search_filter(p_dev, ppfid, p_filter,
5733eed444aSRasesh Mody 					    p_filter_idx);
5743eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
5753eed444aSRasesh Mody 		return rc;
5763eed444aSRasesh Mody 
5773eed444aSRasesh Mody 	/* Find a new entry in case of a new filter */
5783eed444aSRasesh Mody 	if (*p_filter_idx == ECORE_LLH_INVALID_FILTER_IDX) {
5793eed444aSRasesh Mody 		rc = ecore_llh_shadow_get_free_idx(p_dev, ppfid, p_filter_idx);
5803eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
5813eed444aSRasesh Mody 			return rc;
5823eed444aSRasesh Mody 	}
5833eed444aSRasesh Mody 
5843eed444aSRasesh Mody 	/* No free entry was found */
5853eed444aSRasesh Mody 	if (*p_filter_idx == ECORE_LLH_INVALID_FILTER_IDX) {
5863eed444aSRasesh Mody 		DP_NOTICE(p_dev, false,
5873eed444aSRasesh Mody 			  "Failed to find an empty LLH filter to utilize [ppfid %d]\n",
5883eed444aSRasesh Mody 			  ppfid);
5893eed444aSRasesh Mody 		return ECORE_NORESOURCES;
5903eed444aSRasesh Mody 	}
5913eed444aSRasesh Mody 
5923eed444aSRasesh Mody 	return __ecore_llh_shadow_add_filter(p_dev, ppfid, *p_filter_idx, type,
5933eed444aSRasesh Mody 					     p_filter, p_ref_cnt);
5943eed444aSRasesh Mody }
5953eed444aSRasesh Mody 
5963eed444aSRasesh Mody static enum _ecore_status_t
__ecore_llh_shadow_remove_filter(struct ecore_dev * p_dev,u8 ppfid,u8 filter_idx,u32 * p_ref_cnt)5973eed444aSRasesh Mody __ecore_llh_shadow_remove_filter(struct ecore_dev *p_dev, u8 ppfid,
5983eed444aSRasesh Mody 				 u8 filter_idx, u32 *p_ref_cnt)
5993eed444aSRasesh Mody {
6003eed444aSRasesh Mody 	struct ecore_llh_info *p_llh_info = p_dev->p_llh_info;
6013eed444aSRasesh Mody 	struct ecore_llh_filter_info *p_filters;
6023eed444aSRasesh Mody 	enum _ecore_status_t rc;
6033eed444aSRasesh Mody 
6043eed444aSRasesh Mody 	rc = ecore_llh_shadow_sanity(p_dev, ppfid, filter_idx, "remove");
6053eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
6063eed444aSRasesh Mody 		return rc;
6073eed444aSRasesh Mody 
6083eed444aSRasesh Mody 	p_filters = p_llh_info->pp_filters[ppfid];
6093eed444aSRasesh Mody 	if (!p_filters[filter_idx].ref_cnt) {
6103eed444aSRasesh Mody 		DP_NOTICE(p_dev, false,
6113eed444aSRasesh Mody 			  "LLH shadow: trying to remove a filter with ref_cnt=0\n");
6123eed444aSRasesh Mody 		return ECORE_INVAL;
6133eed444aSRasesh Mody 	}
6143eed444aSRasesh Mody 
6153eed444aSRasesh Mody 	*p_ref_cnt = --p_filters[filter_idx].ref_cnt;
6163eed444aSRasesh Mody 	if (!p_filters[filter_idx].ref_cnt)
6173eed444aSRasesh Mody 		OSAL_MEM_ZERO(&p_filters[filter_idx],
6183eed444aSRasesh Mody 			      sizeof(p_filters[filter_idx]));
6193eed444aSRasesh Mody 
6203eed444aSRasesh Mody 	return ECORE_SUCCESS;
6213eed444aSRasesh Mody }
6223eed444aSRasesh Mody 
6233eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_shadow_remove_filter(struct ecore_dev * p_dev,u8 ppfid,union ecore_llh_filter * p_filter,u8 * p_filter_idx,u32 * p_ref_cnt)6243eed444aSRasesh Mody ecore_llh_shadow_remove_filter(struct ecore_dev *p_dev, u8 ppfid,
6253eed444aSRasesh Mody 			       union ecore_llh_filter *p_filter,
6263eed444aSRasesh Mody 			       u8 *p_filter_idx, u32 *p_ref_cnt)
6273eed444aSRasesh Mody {
6283eed444aSRasesh Mody 	enum _ecore_status_t rc;
6293eed444aSRasesh Mody 
6303eed444aSRasesh Mody 	rc = ecore_llh_shadow_search_filter(p_dev, ppfid, p_filter,
6313eed444aSRasesh Mody 					    p_filter_idx);
6323eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
6333eed444aSRasesh Mody 		return rc;
6343eed444aSRasesh Mody 
6353eed444aSRasesh Mody 	/* No matching filter was found */
6363eed444aSRasesh Mody 	if (*p_filter_idx == ECORE_LLH_INVALID_FILTER_IDX) {
6373eed444aSRasesh Mody 		DP_NOTICE(p_dev, false,
6383eed444aSRasesh Mody 			  "Failed to find a filter in the LLH shadow\n");
6393eed444aSRasesh Mody 		return ECORE_INVAL;
6403eed444aSRasesh Mody 	}
6413eed444aSRasesh Mody 
6423eed444aSRasesh Mody 	return __ecore_llh_shadow_remove_filter(p_dev, ppfid, *p_filter_idx,
6433eed444aSRasesh Mody 						p_ref_cnt);
6443eed444aSRasesh Mody }
6453eed444aSRasesh Mody 
6463eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_shadow_remove_all_filters(struct ecore_dev * p_dev,u8 ppfid)6473eed444aSRasesh Mody ecore_llh_shadow_remove_all_filters(struct ecore_dev *p_dev, u8 ppfid)
6483eed444aSRasesh Mody {
6493eed444aSRasesh Mody 	struct ecore_llh_info *p_llh_info = p_dev->p_llh_info;
6503eed444aSRasesh Mody 	struct ecore_llh_filter_info *p_filters;
6513eed444aSRasesh Mody 	enum _ecore_status_t rc;
6523eed444aSRasesh Mody 
6533eed444aSRasesh Mody 	rc = ecore_llh_shadow_sanity(p_dev, ppfid, 0, "remove_all");
6543eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
6553eed444aSRasesh Mody 		return rc;
6563eed444aSRasesh Mody 
6573eed444aSRasesh Mody 	p_filters = p_llh_info->pp_filters[ppfid];
6583eed444aSRasesh Mody 	OSAL_MEM_ZERO(p_filters,
6593eed444aSRasesh Mody 		      NIG_REG_LLH_FUNC_FILTER_EN_SIZE * sizeof(*p_filters));
6603eed444aSRasesh Mody 
6613eed444aSRasesh Mody 	return ECORE_SUCCESS;
6623eed444aSRasesh Mody }
6633eed444aSRasesh Mody 
ecore_abs_ppfid(struct ecore_dev * p_dev,u8 rel_ppfid,u8 * p_abs_ppfid)6643eed444aSRasesh Mody static enum _ecore_status_t ecore_abs_ppfid(struct ecore_dev *p_dev,
6653eed444aSRasesh Mody 					    u8 rel_ppfid, u8 *p_abs_ppfid)
6663eed444aSRasesh Mody {
6673eed444aSRasesh Mody 	struct ecore_llh_info *p_llh_info = p_dev->p_llh_info;
6683eed444aSRasesh Mody 	u8 ppfids = p_llh_info->num_ppfid - 1;
6693eed444aSRasesh Mody 
6703eed444aSRasesh Mody 	if (rel_ppfid >= p_llh_info->num_ppfid) {
6713eed444aSRasesh Mody 		DP_NOTICE(p_dev, false,
6723eed444aSRasesh Mody 			  "rel_ppfid %d is not valid, available indices are 0..%hhd\n",
6733eed444aSRasesh Mody 			  rel_ppfid, ppfids);
6743eed444aSRasesh Mody 		return ECORE_INVAL;
6753eed444aSRasesh Mody 	}
6763eed444aSRasesh Mody 
6773eed444aSRasesh Mody 	*p_abs_ppfid = p_llh_info->ppfid_array[rel_ppfid];
6783eed444aSRasesh Mody 
6793eed444aSRasesh Mody 	return ECORE_SUCCESS;
6803eed444aSRasesh Mody }
6813eed444aSRasesh Mody 
6823eed444aSRasesh Mody static enum _ecore_status_t
__ecore_llh_set_engine_affin(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)6833eed444aSRasesh Mody __ecore_llh_set_engine_affin(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt)
6843eed444aSRasesh Mody {
6853eed444aSRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
6863eed444aSRasesh Mody 	enum ecore_eng eng;
6873eed444aSRasesh Mody 	u8 ppfid;
6883eed444aSRasesh Mody 	enum _ecore_status_t rc;
6893eed444aSRasesh Mody 
6903eed444aSRasesh Mody 	rc = ecore_mcp_get_engine_config(p_hwfn, p_ptt);
6913eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS && rc != ECORE_NOTIMPL) {
6923eed444aSRasesh Mody 		DP_NOTICE(p_hwfn, false,
6933eed444aSRasesh Mody 			  "Failed to get the engine affinity configuration\n");
6943eed444aSRasesh Mody 		return rc;
6953eed444aSRasesh Mody 	}
6963eed444aSRasesh Mody 
6973eed444aSRasesh Mody 	/* RoCE PF is bound to a single engine */
6983eed444aSRasesh Mody 	if (ECORE_IS_ROCE_PERSONALITY(p_hwfn)) {
6993eed444aSRasesh Mody 		eng = p_dev->fir_affin ? ECORE_ENG1 : ECORE_ENG0;
7003eed444aSRasesh Mody 		rc = ecore_llh_set_roce_affinity(p_dev, eng);
7013eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS) {
7023eed444aSRasesh Mody 			DP_NOTICE(p_dev, false,
7033eed444aSRasesh Mody 				  "Failed to set the RoCE engine affinity\n");
7043eed444aSRasesh Mody 			return rc;
7053eed444aSRasesh Mody 		}
7063eed444aSRasesh Mody 
7073eed444aSRasesh Mody 		DP_VERBOSE(p_dev, ECORE_MSG_SP,
7083eed444aSRasesh Mody 			   "LLH: Set the engine affinity of RoCE packets as %d\n",
7093eed444aSRasesh Mody 			   eng);
7103eed444aSRasesh Mody 	}
7113eed444aSRasesh Mody 
7123eed444aSRasesh Mody 	/* Storage PF is bound to a single engine while L2 PF uses both */
7133eed444aSRasesh Mody 	if (ECORE_IS_FCOE_PERSONALITY(p_hwfn) ||
7143eed444aSRasesh Mody 	    ECORE_IS_ISCSI_PERSONALITY(p_hwfn))
7153eed444aSRasesh Mody 		eng = p_dev->fir_affin ? ECORE_ENG1 : ECORE_ENG0;
7163eed444aSRasesh Mody 	else /* L2_PERSONALITY */
7173eed444aSRasesh Mody 		eng = ECORE_BOTH_ENG;
7183eed444aSRasesh Mody 
7193eed444aSRasesh Mody 	for (ppfid = 0; ppfid < p_dev->p_llh_info->num_ppfid; ppfid++) {
7203eed444aSRasesh Mody 		rc = ecore_llh_set_ppfid_affinity(p_dev, ppfid, eng);
7213eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS) {
7223eed444aSRasesh Mody 			DP_NOTICE(p_dev, false,
7233eed444aSRasesh Mody 				  "Failed to set the engine affinity of ppfid %d\n",
7243eed444aSRasesh Mody 				  ppfid);
7253eed444aSRasesh Mody 			return rc;
7263eed444aSRasesh Mody 		}
7273eed444aSRasesh Mody 	}
7283eed444aSRasesh Mody 
7293eed444aSRasesh Mody 	DP_VERBOSE(p_dev, ECORE_MSG_SP,
7303eed444aSRasesh Mody 		   "LLH: Set the engine affinity of non-RoCE packets as %d\n",
7313eed444aSRasesh Mody 		   eng);
7323eed444aSRasesh Mody 
7333eed444aSRasesh Mody 	return ECORE_SUCCESS;
7343eed444aSRasesh Mody }
7353eed444aSRasesh Mody 
7363eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_set_engine_affin(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,bool avoid_eng_affin)7373eed444aSRasesh Mody ecore_llh_set_engine_affin(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt,
7383eed444aSRasesh Mody 			   bool avoid_eng_affin)
7393eed444aSRasesh Mody {
7403eed444aSRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
7413eed444aSRasesh Mody 	enum _ecore_status_t rc;
7423eed444aSRasesh Mody 
7433eed444aSRasesh Mody 	/* Backwards compatible mode:
7443eed444aSRasesh Mody 	 * - RoCE packets     - Use engine 0.
7453eed444aSRasesh Mody 	 * - Non-RoCE packets - Use connection based classification for L2 PFs,
7463eed444aSRasesh Mody 	 *                      and engine 0 otherwise.
7473eed444aSRasesh Mody 	 */
7483eed444aSRasesh Mody 	if (avoid_eng_affin) {
7493eed444aSRasesh Mody 		enum ecore_eng eng;
7503eed444aSRasesh Mody 		u8 ppfid;
7513eed444aSRasesh Mody 
7523eed444aSRasesh Mody 		if (ECORE_IS_ROCE_PERSONALITY(p_hwfn)) {
7533eed444aSRasesh Mody 			eng = ECORE_ENG0;
7543eed444aSRasesh Mody 			rc = ecore_llh_set_roce_affinity(p_dev, eng);
7553eed444aSRasesh Mody 			if (rc != ECORE_SUCCESS) {
7563eed444aSRasesh Mody 				DP_NOTICE(p_dev, false,
7573eed444aSRasesh Mody 					  "Failed to set the RoCE engine affinity\n");
7583eed444aSRasesh Mody 				return rc;
7593eed444aSRasesh Mody 			}
7603eed444aSRasesh Mody 
7613eed444aSRasesh Mody 			DP_VERBOSE(p_dev, ECORE_MSG_SP,
7623eed444aSRasesh Mody 				   "LLH [backwards compatible mode]: Set the engine affinity of RoCE packets as %d\n",
7633eed444aSRasesh Mody 				   eng);
7643eed444aSRasesh Mody 		}
7653eed444aSRasesh Mody 
7663eed444aSRasesh Mody 		eng = (ECORE_IS_FCOE_PERSONALITY(p_hwfn) ||
7673eed444aSRasesh Mody 		       ECORE_IS_ISCSI_PERSONALITY(p_hwfn)) ? ECORE_ENG0
7683eed444aSRasesh Mody 							   : ECORE_BOTH_ENG;
7693eed444aSRasesh Mody 		for (ppfid = 0; ppfid < p_dev->p_llh_info->num_ppfid; ppfid++) {
7703eed444aSRasesh Mody 			rc = ecore_llh_set_ppfid_affinity(p_dev, ppfid, eng);
7713eed444aSRasesh Mody 			if (rc != ECORE_SUCCESS) {
7723eed444aSRasesh Mody 				DP_NOTICE(p_dev, false,
7733eed444aSRasesh Mody 					  "Failed to set the engine affinity of ppfid %d\n",
7743eed444aSRasesh Mody 					  ppfid);
7753eed444aSRasesh Mody 				return rc;
7763eed444aSRasesh Mody 			}
7773eed444aSRasesh Mody 		}
7783eed444aSRasesh Mody 
7793eed444aSRasesh Mody 		DP_VERBOSE(p_dev, ECORE_MSG_SP,
7803eed444aSRasesh Mody 			   "LLH [backwards compatible mode]: Set the engine affinity of non-RoCE packets as %d\n",
7813eed444aSRasesh Mody 			   eng);
7823eed444aSRasesh Mody 
7833eed444aSRasesh Mody 		return ECORE_SUCCESS;
7843eed444aSRasesh Mody 	}
7853eed444aSRasesh Mody 
7863eed444aSRasesh Mody 	return __ecore_llh_set_engine_affin(p_hwfn, p_ptt);
7873eed444aSRasesh Mody }
7883eed444aSRasesh Mody 
ecore_llh_hw_init_pf(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,bool avoid_eng_affin)7893eed444aSRasesh Mody static enum _ecore_status_t ecore_llh_hw_init_pf(struct ecore_hwfn *p_hwfn,
7903eed444aSRasesh Mody 						 struct ecore_ptt *p_ptt,
7913eed444aSRasesh Mody 						 bool avoid_eng_affin)
7923eed444aSRasesh Mody {
7933eed444aSRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
7943eed444aSRasesh Mody 	u8 ppfid, abs_ppfid;
7953eed444aSRasesh Mody 	enum _ecore_status_t rc;
7963eed444aSRasesh Mody 
7973eed444aSRasesh Mody 	for (ppfid = 0; ppfid < p_dev->p_llh_info->num_ppfid; ppfid++) {
7983eed444aSRasesh Mody 		u32 addr;
7993eed444aSRasesh Mody 
8003eed444aSRasesh Mody 		rc = ecore_abs_ppfid(p_dev, ppfid, &abs_ppfid);
8013eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
8023eed444aSRasesh Mody 			return rc;
8033eed444aSRasesh Mody 
8043eed444aSRasesh Mody 		addr = NIG_REG_LLH_PPFID2PFID_TBL_0 + abs_ppfid * 0x4;
8053eed444aSRasesh Mody 		ecore_wr(p_hwfn, p_ptt, addr, p_hwfn->rel_pf_id);
8063eed444aSRasesh Mody 	}
8073eed444aSRasesh Mody 
8085018f1fcSJoyce Kong 	if (OSAL_GET_BIT(ECORE_MF_LLH_MAC_CLSS, &p_dev->mf_bits) &&
8093eed444aSRasesh Mody 	    !ECORE_IS_FCOE_PERSONALITY(p_hwfn)) {
8103eed444aSRasesh Mody 		rc = ecore_llh_add_mac_filter(p_dev, 0,
8113eed444aSRasesh Mody 					      p_hwfn->hw_info.hw_mac_addr);
8123eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
8133eed444aSRasesh Mody 			DP_NOTICE(p_dev, false,
8143eed444aSRasesh Mody 				  "Failed to add an LLH filter with the primary MAC\n");
8153eed444aSRasesh Mody 	}
8163eed444aSRasesh Mody 
8173eed444aSRasesh Mody 	if (ECORE_IS_CMT(p_dev)) {
8183eed444aSRasesh Mody 		rc = ecore_llh_set_engine_affin(p_hwfn, p_ptt, avoid_eng_affin);
8193eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
8203eed444aSRasesh Mody 			return rc;
8213eed444aSRasesh Mody 	}
8223eed444aSRasesh Mody 
8233eed444aSRasesh Mody 	return ECORE_SUCCESS;
8243eed444aSRasesh Mody }
8253eed444aSRasesh Mody 
ecore_llh_get_num_ppfid(struct ecore_dev * p_dev)8263eed444aSRasesh Mody u8 ecore_llh_get_num_ppfid(struct ecore_dev *p_dev)
8273eed444aSRasesh Mody {
8283eed444aSRasesh Mody 	return p_dev->p_llh_info->num_ppfid;
8293eed444aSRasesh Mody }
8303eed444aSRasesh Mody 
ecore_llh_get_l2_affinity_hint(struct ecore_dev * p_dev)8313eed444aSRasesh Mody enum ecore_eng ecore_llh_get_l2_affinity_hint(struct ecore_dev *p_dev)
8323eed444aSRasesh Mody {
8333eed444aSRasesh Mody 	return p_dev->l2_affin_hint ? ECORE_ENG1 : ECORE_ENG0;
8343eed444aSRasesh Mody }
8353eed444aSRasesh Mody 
8363eed444aSRasesh Mody /* TBD - should be removed when these definitions are available in reg_addr.h */
8373eed444aSRasesh Mody #define NIG_REG_PPF_TO_ENGINE_SEL_ROCE_MASK		0x3
8383eed444aSRasesh Mody #define NIG_REG_PPF_TO_ENGINE_SEL_ROCE_SHIFT		0
8393eed444aSRasesh Mody #define NIG_REG_PPF_TO_ENGINE_SEL_NON_ROCE_MASK		0x3
8403eed444aSRasesh Mody #define NIG_REG_PPF_TO_ENGINE_SEL_NON_ROCE_SHIFT	2
8413eed444aSRasesh Mody 
ecore_llh_set_ppfid_affinity(struct ecore_dev * p_dev,u8 ppfid,enum ecore_eng eng)8423eed444aSRasesh Mody enum _ecore_status_t ecore_llh_set_ppfid_affinity(struct ecore_dev *p_dev,
8433eed444aSRasesh Mody 						  u8 ppfid, enum ecore_eng eng)
8443eed444aSRasesh Mody {
8453eed444aSRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
8463eed444aSRasesh Mody 	struct ecore_ptt *p_ptt = ecore_ptt_acquire(p_hwfn);
8473eed444aSRasesh Mody 	u32 addr, val, eng_sel;
8483eed444aSRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
8493eed444aSRasesh Mody 	u8 abs_ppfid;
8503eed444aSRasesh Mody 
8513eed444aSRasesh Mody 	if (p_ptt == OSAL_NULL)
8523eed444aSRasesh Mody 		return ECORE_AGAIN;
8533eed444aSRasesh Mody 
8543eed444aSRasesh Mody 	if (!ECORE_IS_CMT(p_dev))
8553eed444aSRasesh Mody 		goto out;
8563eed444aSRasesh Mody 
8573eed444aSRasesh Mody 	rc = ecore_abs_ppfid(p_dev, ppfid, &abs_ppfid);
8583eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
8593eed444aSRasesh Mody 		goto out;
8603eed444aSRasesh Mody 
8613eed444aSRasesh Mody 	switch (eng) {
8623eed444aSRasesh Mody 	case ECORE_ENG0:
8633eed444aSRasesh Mody 		eng_sel = 0;
8643eed444aSRasesh Mody 		break;
8653eed444aSRasesh Mody 	case ECORE_ENG1:
8663eed444aSRasesh Mody 		eng_sel = 1;
8673eed444aSRasesh Mody 		break;
8683eed444aSRasesh Mody 	case ECORE_BOTH_ENG:
8693eed444aSRasesh Mody 		eng_sel = 2;
8703eed444aSRasesh Mody 		break;
8713eed444aSRasesh Mody 	default:
8723eed444aSRasesh Mody 		DP_NOTICE(p_dev, false,
8733eed444aSRasesh Mody 			  "Invalid affinity value for ppfid [%d]\n", eng);
8743eed444aSRasesh Mody 		rc = ECORE_INVAL;
8753eed444aSRasesh Mody 		goto out;
8763eed444aSRasesh Mody 	}
8773eed444aSRasesh Mody 
8783eed444aSRasesh Mody 	addr = NIG_REG_PPF_TO_ENGINE_SEL + abs_ppfid * 0x4;
8793eed444aSRasesh Mody 	val = ecore_rd(p_hwfn, p_ptt, addr);
8803eed444aSRasesh Mody 	SET_FIELD(val, NIG_REG_PPF_TO_ENGINE_SEL_NON_ROCE, eng_sel);
8813eed444aSRasesh Mody 	ecore_wr(p_hwfn, p_ptt, addr, val);
8823eed444aSRasesh Mody 
8833eed444aSRasesh Mody 	/* The iWARP affinity is set as the affinity of ppfid 0 */
8843eed444aSRasesh Mody 	if (!ppfid && ECORE_IS_IWARP_PERSONALITY(p_hwfn))
8853eed444aSRasesh Mody 		p_dev->iwarp_affin = (eng == ECORE_ENG1) ? 1 : 0;
8863eed444aSRasesh Mody out:
8873eed444aSRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
8883eed444aSRasesh Mody 
8893eed444aSRasesh Mody 	return rc;
8903eed444aSRasesh Mody }
8913eed444aSRasesh Mody 
ecore_llh_set_roce_affinity(struct ecore_dev * p_dev,enum ecore_eng eng)8923eed444aSRasesh Mody enum _ecore_status_t ecore_llh_set_roce_affinity(struct ecore_dev *p_dev,
8933eed444aSRasesh Mody 						 enum ecore_eng eng)
8943eed444aSRasesh Mody {
8953eed444aSRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
8963eed444aSRasesh Mody 	struct ecore_ptt *p_ptt = ecore_ptt_acquire(p_hwfn);
8973eed444aSRasesh Mody 	u32 addr, val, eng_sel;
8983eed444aSRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
8993eed444aSRasesh Mody 	u8 ppfid, abs_ppfid;
9003eed444aSRasesh Mody 
9013eed444aSRasesh Mody 	if (p_ptt == OSAL_NULL)
9023eed444aSRasesh Mody 		return ECORE_AGAIN;
9033eed444aSRasesh Mody 
9043eed444aSRasesh Mody 	if (!ECORE_IS_CMT(p_dev))
9053eed444aSRasesh Mody 		goto out;
9063eed444aSRasesh Mody 
9073eed444aSRasesh Mody 	switch (eng) {
9083eed444aSRasesh Mody 	case ECORE_ENG0:
9093eed444aSRasesh Mody 		eng_sel = 0;
9103eed444aSRasesh Mody 		break;
9113eed444aSRasesh Mody 	case ECORE_ENG1:
9123eed444aSRasesh Mody 		eng_sel = 1;
9133eed444aSRasesh Mody 		break;
9143eed444aSRasesh Mody 	case ECORE_BOTH_ENG:
9153eed444aSRasesh Mody 		eng_sel = 2;
9163eed444aSRasesh Mody 		ecore_wr(p_hwfn, p_ptt, NIG_REG_LLH_ENG_CLS_ROCE_QP_SEL,
9173eed444aSRasesh Mody 			 0xf /* QP bit 15 */);
9183eed444aSRasesh Mody 		break;
9193eed444aSRasesh Mody 	default:
9203eed444aSRasesh Mody 		DP_NOTICE(p_dev, false,
9213eed444aSRasesh Mody 			  "Invalid affinity value for RoCE [%d]\n", eng);
9223eed444aSRasesh Mody 		rc = ECORE_INVAL;
9233eed444aSRasesh Mody 		goto out;
9243eed444aSRasesh Mody 	}
9253eed444aSRasesh Mody 
9263eed444aSRasesh Mody 	for (ppfid = 0; ppfid < p_dev->p_llh_info->num_ppfid; ppfid++) {
9273eed444aSRasesh Mody 		rc = ecore_abs_ppfid(p_dev, ppfid, &abs_ppfid);
9283eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
9293eed444aSRasesh Mody 			goto out;
9303eed444aSRasesh Mody 
9313eed444aSRasesh Mody 		addr = NIG_REG_PPF_TO_ENGINE_SEL + abs_ppfid * 0x4;
9323eed444aSRasesh Mody 		val = ecore_rd(p_hwfn, p_ptt, addr);
9333eed444aSRasesh Mody 		SET_FIELD(val, NIG_REG_PPF_TO_ENGINE_SEL_ROCE, eng_sel);
9343eed444aSRasesh Mody 		ecore_wr(p_hwfn, p_ptt, addr, val);
9353eed444aSRasesh Mody 	}
9363eed444aSRasesh Mody out:
9373eed444aSRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
9383eed444aSRasesh Mody 
9393eed444aSRasesh Mody 	return rc;
9403eed444aSRasesh Mody }
9413eed444aSRasesh Mody 
94252fa735cSRasesh Mody struct ecore_llh_filter_details {
9433eed444aSRasesh Mody 	u64 value;
9443eed444aSRasesh Mody 	u32 mode;
9453eed444aSRasesh Mody 	u32 protocol_type;
9463eed444aSRasesh Mody 	u32 hdr_sel;
9473eed444aSRasesh Mody 	u32 enable;
9483eed444aSRasesh Mody };
9493eed444aSRasesh Mody 
9503eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_access_filter(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u8 abs_ppfid,u8 filter_idx,struct ecore_llh_filter_details * p_details,bool b_write_access)95152fa735cSRasesh Mody ecore_llh_access_filter(struct ecore_hwfn *p_hwfn,
9523eed444aSRasesh Mody 			struct ecore_ptt *p_ptt, u8 abs_ppfid, u8 filter_idx,
95352fa735cSRasesh Mody 			struct ecore_llh_filter_details *p_details,
9543eed444aSRasesh Mody 			bool b_write_access)
9553eed444aSRasesh Mody {
9563eed444aSRasesh Mody 	u8 pfid = ECORE_PFID_BY_PPFID(p_hwfn, abs_ppfid);
957ea85629fSRasesh Mody 	struct dmae_params params;
9583eed444aSRasesh Mody 	enum _ecore_status_t rc;
9593eed444aSRasesh Mody 	u32 addr;
9603eed444aSRasesh Mody 
9613eed444aSRasesh Mody 	/* The NIG/LLH registers that are accessed in this function have only 16
9623eed444aSRasesh Mody 	 * rows which are exposed to a PF. I.e. only the 16 filters of its
9633eed444aSRasesh Mody 	 * default ppfid
9643eed444aSRasesh Mody 	 * Accessing filters of other ppfids requires pretending to other PFs,
9653eed444aSRasesh Mody 	 * and thus the usage of the ecore_ppfid_rd/wr() functions.
9663eed444aSRasesh Mody 	 */
9673eed444aSRasesh Mody 
9683eed444aSRasesh Mody 	/* Filter enable - should be done first when removing a filter */
9693eed444aSRasesh Mody 	if (b_write_access && !p_details->enable) {
9703b307c55SRasesh Mody 		addr = NIG_REG_LLH_FUNC_FILTER_EN + filter_idx * 0x4;
9713eed444aSRasesh Mody 		ecore_ppfid_wr(p_hwfn, p_ptt, abs_ppfid, addr,
9723eed444aSRasesh Mody 			       p_details->enable);
9733eed444aSRasesh Mody 	}
9743eed444aSRasesh Mody 
9753eed444aSRasesh Mody 	/* Filter value */
9763b307c55SRasesh Mody 	addr = NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * filter_idx * 0x4;
9773eed444aSRasesh Mody 	OSAL_MEMSET(&params, 0, sizeof(params));
9783eed444aSRasesh Mody 
9793eed444aSRasesh Mody 	if (b_write_access) {
980ea85629fSRasesh Mody 		SET_FIELD(params.flags, DMAE_PARAMS_DST_PF_VALID, 0x1);
981ea85629fSRasesh Mody 		params.dst_pf_id = pfid;
9823eed444aSRasesh Mody 		rc = ecore_dmae_host2grc(p_hwfn, p_ptt,
9833eed444aSRasesh Mody 					 (u64)(osal_uintptr_t)&p_details->value,
9843eed444aSRasesh Mody 					 addr, 2 /* size_in_dwords */, &params);
9853eed444aSRasesh Mody 	} else {
986ea85629fSRasesh Mody 		SET_FIELD(params.flags, DMAE_PARAMS_SRC_PF_VALID, 0x1);
987ea85629fSRasesh Mody 		SET_FIELD(params.flags, DMAE_PARAMS_COMPLETION_DST, 0x1);
988ea85629fSRasesh Mody 		params.src_pf_id = pfid;
9893eed444aSRasesh Mody 		rc = ecore_dmae_grc2host(p_hwfn, p_ptt, addr,
9903eed444aSRasesh Mody 					 (u64)(osal_uintptr_t)&p_details->value,
9913eed444aSRasesh Mody 					 2 /* size_in_dwords */, &params);
9923eed444aSRasesh Mody 	}
9933eed444aSRasesh Mody 
9943eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
9953eed444aSRasesh Mody 		return rc;
9963eed444aSRasesh Mody 
9973eed444aSRasesh Mody 	/* Filter mode */
9983b307c55SRasesh Mody 	addr = NIG_REG_LLH_FUNC_FILTER_MODE + filter_idx * 0x4;
9993eed444aSRasesh Mody 	if (b_write_access)
10003eed444aSRasesh Mody 		ecore_ppfid_wr(p_hwfn, p_ptt, abs_ppfid, addr, p_details->mode);
10013eed444aSRasesh Mody 	else
10023eed444aSRasesh Mody 		p_details->mode = ecore_ppfid_rd(p_hwfn, p_ptt, abs_ppfid,
10033eed444aSRasesh Mody 						 addr);
10043eed444aSRasesh Mody 
10053eed444aSRasesh Mody 	/* Filter protocol type */
10063b307c55SRasesh Mody 	addr = NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE + filter_idx * 0x4;
10073eed444aSRasesh Mody 	if (b_write_access)
10083eed444aSRasesh Mody 		ecore_ppfid_wr(p_hwfn, p_ptt, abs_ppfid, addr,
10093eed444aSRasesh Mody 			       p_details->protocol_type);
10103eed444aSRasesh Mody 	else
10113eed444aSRasesh Mody 		p_details->protocol_type = ecore_ppfid_rd(p_hwfn, p_ptt,
10123eed444aSRasesh Mody 							  abs_ppfid, addr);
10133eed444aSRasesh Mody 
10143eed444aSRasesh Mody 	/* Filter header select */
101552fa735cSRasesh Mody 	addr = NIG_REG_LLH_FUNC_FILTER_HDR_SEL + filter_idx * 0x4;
10163eed444aSRasesh Mody 	if (b_write_access)
10173eed444aSRasesh Mody 		ecore_ppfid_wr(p_hwfn, p_ptt, abs_ppfid, addr,
10183eed444aSRasesh Mody 			       p_details->hdr_sel);
10193eed444aSRasesh Mody 	else
10203eed444aSRasesh Mody 		p_details->hdr_sel = ecore_ppfid_rd(p_hwfn, p_ptt, abs_ppfid,
10213eed444aSRasesh Mody 						    addr);
10223eed444aSRasesh Mody 
10233eed444aSRasesh Mody 	/* Filter enable - should be done last when adding a filter */
10243eed444aSRasesh Mody 	if (!b_write_access || p_details->enable) {
10253b307c55SRasesh Mody 		addr = NIG_REG_LLH_FUNC_FILTER_EN + filter_idx * 0x4;
10263eed444aSRasesh Mody 		if (b_write_access)
10273eed444aSRasesh Mody 			ecore_ppfid_wr(p_hwfn, p_ptt, abs_ppfid, addr,
10283eed444aSRasesh Mody 				       p_details->enable);
10293eed444aSRasesh Mody 		else
10303eed444aSRasesh Mody 			p_details->enable = ecore_ppfid_rd(p_hwfn, p_ptt,
10313eed444aSRasesh Mody 							   abs_ppfid, addr);
10323eed444aSRasesh Mody 	}
10333eed444aSRasesh Mody 
10343eed444aSRasesh Mody 	return ECORE_SUCCESS;
10353eed444aSRasesh Mody }
10363eed444aSRasesh Mody 
10373eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_add_filter(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u8 abs_ppfid,u8 filter_idx,u8 filter_prot_type,u32 high,u32 low)10383b307c55SRasesh Mody ecore_llh_add_filter(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt,
10393eed444aSRasesh Mody 			u8 abs_ppfid, u8 filter_idx, u8 filter_prot_type,
10403eed444aSRasesh Mody 			u32 high, u32 low)
10413eed444aSRasesh Mody {
104252fa735cSRasesh Mody 	struct ecore_llh_filter_details filter_details;
10433eed444aSRasesh Mody 
10443eed444aSRasesh Mody 	filter_details.enable = 1;
10453eed444aSRasesh Mody 	filter_details.value = ((u64)high << 32) | low;
10463eed444aSRasesh Mody 	filter_details.hdr_sel =
10475018f1fcSJoyce Kong 		OSAL_GET_BIT(ECORE_MF_OVLAN_CLSS, &p_hwfn->p_dev->mf_bits) ?
10483eed444aSRasesh Mody 		1 : /* inner/encapsulated header */
10493eed444aSRasesh Mody 		0;  /* outer/tunnel header */
10503eed444aSRasesh Mody 	filter_details.protocol_type = filter_prot_type;
10513eed444aSRasesh Mody 	filter_details.mode = filter_prot_type ?
10523eed444aSRasesh Mody 			      1 : /* protocol-based classification */
10533eed444aSRasesh Mody 			      0;  /* MAC-address based classification */
10543eed444aSRasesh Mody 
105552fa735cSRasesh Mody 	return ecore_llh_access_filter(p_hwfn, p_ptt, abs_ppfid, filter_idx,
10563eed444aSRasesh Mody 				&filter_details,
10573eed444aSRasesh Mody 				true /* write access */);
10583eed444aSRasesh Mody }
10593eed444aSRasesh Mody 
10603eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_remove_filter(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u8 abs_ppfid,u8 filter_idx)10613b307c55SRasesh Mody ecore_llh_remove_filter(struct ecore_hwfn *p_hwfn,
10623eed444aSRasesh Mody 			   struct ecore_ptt *p_ptt, u8 abs_ppfid, u8 filter_idx)
10633eed444aSRasesh Mody {
106452fa735cSRasesh Mody 	struct ecore_llh_filter_details filter_details;
10653eed444aSRasesh Mody 
10663eed444aSRasesh Mody 	OSAL_MEMSET(&filter_details, 0, sizeof(filter_details));
10673eed444aSRasesh Mody 
106852fa735cSRasesh Mody 	return ecore_llh_access_filter(p_hwfn, p_ptt, abs_ppfid, filter_idx,
10693eed444aSRasesh Mody 				       &filter_details,
10703eed444aSRasesh Mody 				       true /* write access */);
10713eed444aSRasesh Mody }
10723eed444aSRasesh Mody 
ecore_llh_add_mac_filter(struct ecore_dev * p_dev,u8 ppfid,u8 mac_addr[ETH_ALEN])10733eed444aSRasesh Mody enum _ecore_status_t ecore_llh_add_mac_filter(struct ecore_dev *p_dev, u8 ppfid,
10743eed444aSRasesh Mody 					      u8 mac_addr[ETH_ALEN])
10753eed444aSRasesh Mody {
10763eed444aSRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
10773eed444aSRasesh Mody 	struct ecore_ptt *p_ptt = ecore_ptt_acquire(p_hwfn);
10783eed444aSRasesh Mody 	union ecore_llh_filter filter;
10793eed444aSRasesh Mody 	u8 filter_idx, abs_ppfid;
10803eed444aSRasesh Mody 	u32 high, low, ref_cnt;
10813eed444aSRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
10823eed444aSRasesh Mody 
10833eed444aSRasesh Mody 	if (p_ptt == OSAL_NULL)
10843eed444aSRasesh Mody 		return ECORE_AGAIN;
10853eed444aSRasesh Mody 
10865018f1fcSJoyce Kong 	if (!OSAL_GET_BIT(ECORE_MF_LLH_MAC_CLSS, &p_dev->mf_bits))
10873eed444aSRasesh Mody 		goto out;
10883eed444aSRasesh Mody 
10893eed444aSRasesh Mody 	OSAL_MEM_ZERO(&filter, sizeof(filter));
10903eed444aSRasesh Mody 	OSAL_MEMCPY(filter.mac.addr, mac_addr, ETH_ALEN);
10913eed444aSRasesh Mody 	rc = ecore_llh_shadow_add_filter(p_dev, ppfid,
10923eed444aSRasesh Mody 					 ECORE_LLH_FILTER_TYPE_MAC,
10933eed444aSRasesh Mody 					 &filter, &filter_idx, &ref_cnt);
10943eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
10953eed444aSRasesh Mody 		goto err;
10963eed444aSRasesh Mody 
10973eed444aSRasesh Mody 	rc = ecore_abs_ppfid(p_dev, ppfid, &abs_ppfid);
10983eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
10993eed444aSRasesh Mody 		goto err;
11003eed444aSRasesh Mody 
11013eed444aSRasesh Mody 	/* Configure the LLH only in case of a new the filter */
11023eed444aSRasesh Mody 	if (ref_cnt == 1) {
11033eed444aSRasesh Mody 		high = mac_addr[1] | (mac_addr[0] << 8);
11043eed444aSRasesh Mody 		low = mac_addr[5] | (mac_addr[4] << 8) | (mac_addr[3] << 16) |
11053eed444aSRasesh Mody 		      (mac_addr[2] << 24);
11063eed444aSRasesh Mody 		rc = ecore_llh_add_filter(p_hwfn, p_ptt, abs_ppfid, filter_idx,
11073eed444aSRasesh Mody 					  0, high, low);
11083eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
11093eed444aSRasesh Mody 			goto err;
11103eed444aSRasesh Mody 	}
11113eed444aSRasesh Mody 
11123eed444aSRasesh Mody 	DP_VERBOSE(p_dev, ECORE_MSG_SP,
11133eed444aSRasesh Mody 		   "LLH: Added MAC filter [%02hhx:%02hhx:%02hhx:%02hhx:%02hhx:%02hhx] to ppfid %hhd [abs %hhd] at idx %hhd [ref_cnt %d]\n",
11143eed444aSRasesh Mody 		   mac_addr[0], mac_addr[1], mac_addr[2], mac_addr[3],
11153eed444aSRasesh Mody 		   mac_addr[4], mac_addr[5], ppfid, abs_ppfid, filter_idx,
11163eed444aSRasesh Mody 		   ref_cnt);
11173eed444aSRasesh Mody 
11183eed444aSRasesh Mody 	goto out;
11193eed444aSRasesh Mody 
11203eed444aSRasesh Mody err:
11213eed444aSRasesh Mody 	DP_NOTICE(p_dev, false,
11223eed444aSRasesh Mody 		  "LLH: Failed to add MAC filter [%02hhx:%02hhx:%02hhx:%02hhx:%02hhx:%02hhx] to ppfid %hhd\n",
11233eed444aSRasesh Mody 		  mac_addr[0], mac_addr[1], mac_addr[2], mac_addr[3],
11243eed444aSRasesh Mody 		  mac_addr[4], mac_addr[5], ppfid);
11253eed444aSRasesh Mody out:
11263eed444aSRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
11273eed444aSRasesh Mody 
11283eed444aSRasesh Mody 	return rc;
11293eed444aSRasesh Mody }
11303eed444aSRasesh Mody 
11313eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_protocol_filter_stringify(struct ecore_dev * p_dev,enum ecore_llh_prot_filter_type_t type,u16 source_port_or_eth_type,u16 dest_port,char * str,osal_size_t str_len)11323eed444aSRasesh Mody ecore_llh_protocol_filter_stringify(struct ecore_dev *p_dev,
11333eed444aSRasesh Mody 				    enum ecore_llh_prot_filter_type_t type,
11343eed444aSRasesh Mody 				    u16 source_port_or_eth_type, u16 dest_port,
11353eed444aSRasesh Mody 				    char *str, osal_size_t str_len)
11363eed444aSRasesh Mody {
11373eed444aSRasesh Mody 	switch (type) {
11383eed444aSRasesh Mody 	case ECORE_LLH_FILTER_ETHERTYPE:
11393eed444aSRasesh Mody 		OSAL_SNPRINTF(str, str_len, "Ethertype 0x%04x",
11403eed444aSRasesh Mody 			      source_port_or_eth_type);
11413eed444aSRasesh Mody 		break;
11423eed444aSRasesh Mody 	case ECORE_LLH_FILTER_TCP_SRC_PORT:
11433eed444aSRasesh Mody 		OSAL_SNPRINTF(str, str_len, "TCP src port 0x%04x",
11443eed444aSRasesh Mody 			      source_port_or_eth_type);
11453eed444aSRasesh Mody 		break;
11463eed444aSRasesh Mody 	case ECORE_LLH_FILTER_UDP_SRC_PORT:
11473eed444aSRasesh Mody 		OSAL_SNPRINTF(str, str_len, "UDP src port 0x%04x",
11483eed444aSRasesh Mody 			      source_port_or_eth_type);
11493eed444aSRasesh Mody 		break;
11503eed444aSRasesh Mody 	case ECORE_LLH_FILTER_TCP_DEST_PORT:
11513eed444aSRasesh Mody 		OSAL_SNPRINTF(str, str_len, "TCP dst port 0x%04x", dest_port);
11523eed444aSRasesh Mody 		break;
11533eed444aSRasesh Mody 	case ECORE_LLH_FILTER_UDP_DEST_PORT:
11543eed444aSRasesh Mody 		OSAL_SNPRINTF(str, str_len, "UDP dst port 0x%04x", dest_port);
11553eed444aSRasesh Mody 		break;
11563eed444aSRasesh Mody 	case ECORE_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
11573eed444aSRasesh Mody 		OSAL_SNPRINTF(str, str_len, "TCP src/dst ports 0x%04x/0x%04x",
11583eed444aSRasesh Mody 			      source_port_or_eth_type, dest_port);
11593eed444aSRasesh Mody 		break;
11603eed444aSRasesh Mody 	case ECORE_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
11613eed444aSRasesh Mody 		OSAL_SNPRINTF(str, str_len, "UDP src/dst ports 0x%04x/0x%04x",
11623eed444aSRasesh Mody 			      source_port_or_eth_type, dest_port);
11633eed444aSRasesh Mody 		break;
11643eed444aSRasesh Mody 	default:
11653eed444aSRasesh Mody 		DP_NOTICE(p_dev, true,
11663eed444aSRasesh Mody 			  "Non valid LLH protocol filter type %d\n", type);
11673eed444aSRasesh Mody 		return ECORE_INVAL;
11683eed444aSRasesh Mody 	}
11693eed444aSRasesh Mody 
11703eed444aSRasesh Mody 	return ECORE_SUCCESS;
11713eed444aSRasesh Mody }
11723eed444aSRasesh Mody 
11733eed444aSRasesh Mody static enum _ecore_status_t
ecore_llh_protocol_filter_to_hilo(struct ecore_dev * p_dev,enum ecore_llh_prot_filter_type_t type,u16 source_port_or_eth_type,u16 dest_port,u32 * p_high,u32 * p_low)11743eed444aSRasesh Mody ecore_llh_protocol_filter_to_hilo(struct ecore_dev *p_dev,
11753eed444aSRasesh Mody 				  enum ecore_llh_prot_filter_type_t type,
11763eed444aSRasesh Mody 				  u16 source_port_or_eth_type, u16 dest_port,
11773eed444aSRasesh Mody 				  u32 *p_high, u32 *p_low)
11783eed444aSRasesh Mody {
11793eed444aSRasesh Mody 	*p_high = 0;
11803eed444aSRasesh Mody 	*p_low = 0;
11813eed444aSRasesh Mody 
11823eed444aSRasesh Mody 	switch (type) {
11833eed444aSRasesh Mody 	case ECORE_LLH_FILTER_ETHERTYPE:
11843eed444aSRasesh Mody 		*p_high = source_port_or_eth_type;
11853eed444aSRasesh Mody 		break;
11863eed444aSRasesh Mody 	case ECORE_LLH_FILTER_TCP_SRC_PORT:
11873eed444aSRasesh Mody 	case ECORE_LLH_FILTER_UDP_SRC_PORT:
11883eed444aSRasesh Mody 		*p_low = source_port_or_eth_type << 16;
11893eed444aSRasesh Mody 		break;
11903eed444aSRasesh Mody 	case ECORE_LLH_FILTER_TCP_DEST_PORT:
11913eed444aSRasesh Mody 	case ECORE_LLH_FILTER_UDP_DEST_PORT:
11923eed444aSRasesh Mody 		*p_low = dest_port;
11933eed444aSRasesh Mody 		break;
11943eed444aSRasesh Mody 	case ECORE_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
11953eed444aSRasesh Mody 	case ECORE_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
11963eed444aSRasesh Mody 		*p_low = (source_port_or_eth_type << 16) | dest_port;
11973eed444aSRasesh Mody 		break;
11983eed444aSRasesh Mody 	default:
11993eed444aSRasesh Mody 		DP_NOTICE(p_dev, true,
12003eed444aSRasesh Mody 			  "Non valid LLH protocol filter type %d\n", type);
12013eed444aSRasesh Mody 		return ECORE_INVAL;
12023eed444aSRasesh Mody 	}
12033eed444aSRasesh Mody 
12043eed444aSRasesh Mody 	return ECORE_SUCCESS;
12053eed444aSRasesh Mody }
12063eed444aSRasesh Mody 
12073eed444aSRasesh Mody enum _ecore_status_t
ecore_llh_add_protocol_filter(struct ecore_dev * p_dev,u8 ppfid,enum ecore_llh_prot_filter_type_t type,u16 source_port_or_eth_type,u16 dest_port)12083eed444aSRasesh Mody ecore_llh_add_protocol_filter(struct ecore_dev *p_dev, u8 ppfid,
12093eed444aSRasesh Mody 			      enum ecore_llh_prot_filter_type_t type,
12103eed444aSRasesh Mody 			      u16 source_port_or_eth_type, u16 dest_port)
12113eed444aSRasesh Mody {
12123eed444aSRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
12133eed444aSRasesh Mody 	struct ecore_ptt *p_ptt = ecore_ptt_acquire(p_hwfn);
12143eed444aSRasesh Mody 	u8 filter_idx, abs_ppfid, type_bitmap;
12153eed444aSRasesh Mody 	char str[32];
12163eed444aSRasesh Mody 	union ecore_llh_filter filter;
12173eed444aSRasesh Mody 	u32 high, low, ref_cnt;
12183eed444aSRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
12193eed444aSRasesh Mody 
12203eed444aSRasesh Mody 	if (p_ptt == OSAL_NULL)
12213eed444aSRasesh Mody 		return ECORE_AGAIN;
12223eed444aSRasesh Mody 
12235018f1fcSJoyce Kong 	if (!OSAL_GET_BIT(ECORE_MF_LLH_PROTO_CLSS, &p_dev->mf_bits))
12243eed444aSRasesh Mody 		goto out;
12253eed444aSRasesh Mody 
12263eed444aSRasesh Mody 	rc = ecore_llh_protocol_filter_stringify(p_dev, type,
12273eed444aSRasesh Mody 						 source_port_or_eth_type,
12283eed444aSRasesh Mody 						 dest_port, str, sizeof(str));
12293eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
12303eed444aSRasesh Mody 		goto err;
12313eed444aSRasesh Mody 
12323eed444aSRasesh Mody 	OSAL_MEM_ZERO(&filter, sizeof(filter));
12333eed444aSRasesh Mody 	filter.protocol.type = type;
12343eed444aSRasesh Mody 	filter.protocol.source_port_or_eth_type = source_port_or_eth_type;
12353eed444aSRasesh Mody 	filter.protocol.dest_port = dest_port;
12363eed444aSRasesh Mody 	rc = ecore_llh_shadow_add_filter(p_dev, ppfid,
12373eed444aSRasesh Mody 					 ECORE_LLH_FILTER_TYPE_PROTOCOL,
12383eed444aSRasesh Mody 					 &filter, &filter_idx, &ref_cnt);
12393eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
12403eed444aSRasesh Mody 		goto err;
12413eed444aSRasesh Mody 
12423eed444aSRasesh Mody 	rc = ecore_abs_ppfid(p_dev, ppfid, &abs_ppfid);
12433eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
12443eed444aSRasesh Mody 		goto err;
12453eed444aSRasesh Mody 
12463eed444aSRasesh Mody 	/* Configure the LLH only in case of a new the filter */
12473eed444aSRasesh Mody 	if (ref_cnt == 1) {
12483eed444aSRasesh Mody 		rc = ecore_llh_protocol_filter_to_hilo(p_dev, type,
12493eed444aSRasesh Mody 						       source_port_or_eth_type,
12503eed444aSRasesh Mody 						       dest_port, &high, &low);
12513eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
12523eed444aSRasesh Mody 			goto err;
12533eed444aSRasesh Mody 
12543eed444aSRasesh Mody 		type_bitmap = 0x1 << type;
12553eed444aSRasesh Mody 		rc = ecore_llh_add_filter(p_hwfn, p_ptt, abs_ppfid, filter_idx,
12563eed444aSRasesh Mody 					  type_bitmap, high, low);
12573eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
12583eed444aSRasesh Mody 			goto err;
12593eed444aSRasesh Mody 	}
12603eed444aSRasesh Mody 
12613eed444aSRasesh Mody 	DP_VERBOSE(p_dev, ECORE_MSG_SP,
12623eed444aSRasesh Mody 		   "LLH: Added protocol filter [%s] to ppfid %hhd [abs %hhd] at idx %hhd [ref_cnt %d]\n",
12633eed444aSRasesh Mody 		   str, ppfid, abs_ppfid, filter_idx, ref_cnt);
12643eed444aSRasesh Mody 
12653eed444aSRasesh Mody 	goto out;
12663eed444aSRasesh Mody 
12673eed444aSRasesh Mody err:
12683eed444aSRasesh Mody 	DP_NOTICE(p_hwfn, false,
12693eed444aSRasesh Mody 		  "LLH: Failed to add protocol filter [%s] to ppfid %hhd\n",
12703eed444aSRasesh Mody 		  str, ppfid);
12713eed444aSRasesh Mody out:
12723eed444aSRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
12733eed444aSRasesh Mody 
12743eed444aSRasesh Mody 	return rc;
12753eed444aSRasesh Mody }
12763eed444aSRasesh Mody 
ecore_llh_remove_mac_filter(struct ecore_dev * p_dev,u8 ppfid,u8 mac_addr[ETH_ALEN])12773eed444aSRasesh Mody void ecore_llh_remove_mac_filter(struct ecore_dev *p_dev, u8 ppfid,
12783eed444aSRasesh Mody 				 u8 mac_addr[ETH_ALEN])
12793eed444aSRasesh Mody {
12803eed444aSRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
12813eed444aSRasesh Mody 	struct ecore_ptt *p_ptt = ecore_ptt_acquire(p_hwfn);
12823eed444aSRasesh Mody 	union ecore_llh_filter filter;
12833eed444aSRasesh Mody 	u8 filter_idx, abs_ppfid;
12843eed444aSRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
12853eed444aSRasesh Mody 	u32 ref_cnt;
12863eed444aSRasesh Mody 
12873eed444aSRasesh Mody 	if (p_ptt == OSAL_NULL)
12883eed444aSRasesh Mody 		return;
12893eed444aSRasesh Mody 
12905018f1fcSJoyce Kong 	if (!OSAL_GET_BIT(ECORE_MF_LLH_MAC_CLSS, &p_dev->mf_bits))
12913eed444aSRasesh Mody 		goto out;
12923eed444aSRasesh Mody 
12933eed444aSRasesh Mody 	OSAL_MEM_ZERO(&filter, sizeof(filter));
12943eed444aSRasesh Mody 	OSAL_MEMCPY(filter.mac.addr, mac_addr, ETH_ALEN);
12953eed444aSRasesh Mody 	rc = ecore_llh_shadow_remove_filter(p_dev, ppfid, &filter, &filter_idx,
12963eed444aSRasesh Mody 					    &ref_cnt);
12973eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
12983eed444aSRasesh Mody 		goto err;
12993eed444aSRasesh Mody 
13003eed444aSRasesh Mody 	rc = ecore_abs_ppfid(p_dev, ppfid, &abs_ppfid);
13013eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
13023eed444aSRasesh Mody 		goto err;
13033eed444aSRasesh Mody 
13043eed444aSRasesh Mody 	/* Remove from the LLH in case the filter is not in use */
13053eed444aSRasesh Mody 	if (!ref_cnt) {
13063eed444aSRasesh Mody 		rc = ecore_llh_remove_filter(p_hwfn, p_ptt, abs_ppfid,
13073eed444aSRasesh Mody 					     filter_idx);
13083eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
13093eed444aSRasesh Mody 			goto err;
13103eed444aSRasesh Mody 	}
13113eed444aSRasesh Mody 
13123eed444aSRasesh Mody 	DP_VERBOSE(p_dev, ECORE_MSG_SP,
13133eed444aSRasesh Mody 		   "LLH: Removed MAC filter [%02hhx:%02hhx:%02hhx:%02hhx:%02hhx:%02hhx] from ppfid %hhd [abs %hhd] at idx %hhd [ref_cnt %d]\n",
13143eed444aSRasesh Mody 		   mac_addr[0], mac_addr[1], mac_addr[2], mac_addr[3],
13153eed444aSRasesh Mody 		   mac_addr[4], mac_addr[5], ppfid, abs_ppfid, filter_idx,
13163eed444aSRasesh Mody 		   ref_cnt);
13173eed444aSRasesh Mody 
13183eed444aSRasesh Mody 	goto out;
13193eed444aSRasesh Mody 
13203eed444aSRasesh Mody err:
13213eed444aSRasesh Mody 	DP_NOTICE(p_dev, false,
13223eed444aSRasesh Mody 		  "LLH: Failed to remove MAC filter [%02hhx:%02hhx:%02hhx:%02hhx:%02hhx:%02hhx] from ppfid %hhd\n",
13233eed444aSRasesh Mody 		  mac_addr[0], mac_addr[1], mac_addr[2], mac_addr[3],
13243eed444aSRasesh Mody 		  mac_addr[4], mac_addr[5], ppfid);
13253eed444aSRasesh Mody out:
13263eed444aSRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
13273eed444aSRasesh Mody }
13283eed444aSRasesh Mody 
ecore_llh_remove_protocol_filter(struct ecore_dev * p_dev,u8 ppfid,enum ecore_llh_prot_filter_type_t type,u16 source_port_or_eth_type,u16 dest_port)13293eed444aSRasesh Mody void ecore_llh_remove_protocol_filter(struct ecore_dev *p_dev, u8 ppfid,
13303eed444aSRasesh Mody 				      enum ecore_llh_prot_filter_type_t type,
13313eed444aSRasesh Mody 				      u16 source_port_or_eth_type,
13323eed444aSRasesh Mody 				      u16 dest_port)
13333eed444aSRasesh Mody {
13343eed444aSRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
13353eed444aSRasesh Mody 	struct ecore_ptt *p_ptt = ecore_ptt_acquire(p_hwfn);
13363eed444aSRasesh Mody 	u8 filter_idx, abs_ppfid;
13373eed444aSRasesh Mody 	char str[32];
13383eed444aSRasesh Mody 	union ecore_llh_filter filter;
13393eed444aSRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
13403eed444aSRasesh Mody 	u32 ref_cnt;
13413eed444aSRasesh Mody 
13423eed444aSRasesh Mody 	if (p_ptt == OSAL_NULL)
13433eed444aSRasesh Mody 		return;
13443eed444aSRasesh Mody 
13455018f1fcSJoyce Kong 	if (!OSAL_GET_BIT(ECORE_MF_LLH_PROTO_CLSS, &p_dev->mf_bits))
13463eed444aSRasesh Mody 		goto out;
13473eed444aSRasesh Mody 
13483eed444aSRasesh Mody 	rc = ecore_llh_protocol_filter_stringify(p_dev, type,
13493eed444aSRasesh Mody 						 source_port_or_eth_type,
13503eed444aSRasesh Mody 						 dest_port, str, sizeof(str));
13513eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
13523eed444aSRasesh Mody 		goto err;
13533eed444aSRasesh Mody 
13543eed444aSRasesh Mody 	OSAL_MEM_ZERO(&filter, sizeof(filter));
13553eed444aSRasesh Mody 	filter.protocol.type = type;
13563eed444aSRasesh Mody 	filter.protocol.source_port_or_eth_type = source_port_or_eth_type;
13573eed444aSRasesh Mody 	filter.protocol.dest_port = dest_port;
13583eed444aSRasesh Mody 	rc = ecore_llh_shadow_remove_filter(p_dev, ppfid, &filter, &filter_idx,
13593eed444aSRasesh Mody 					    &ref_cnt);
13603eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
13613eed444aSRasesh Mody 		goto err;
13623eed444aSRasesh Mody 
13633eed444aSRasesh Mody 	rc = ecore_abs_ppfid(p_dev, ppfid, &abs_ppfid);
13643eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
13653eed444aSRasesh Mody 		goto err;
13663eed444aSRasesh Mody 
13673eed444aSRasesh Mody 	/* Remove from the LLH in case the filter is not in use */
13683eed444aSRasesh Mody 	if (!ref_cnt) {
13693eed444aSRasesh Mody 		rc = ecore_llh_remove_filter(p_hwfn, p_ptt, abs_ppfid,
13703eed444aSRasesh Mody 					     filter_idx);
13713eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
13723eed444aSRasesh Mody 			goto err;
13733eed444aSRasesh Mody 	}
13743eed444aSRasesh Mody 
13753eed444aSRasesh Mody 	DP_VERBOSE(p_dev, ECORE_MSG_SP,
13763eed444aSRasesh Mody 		   "LLH: Removed protocol filter [%s] from ppfid %hhd [abs %hhd] at idx %hhd [ref_cnt %d]\n",
13773eed444aSRasesh Mody 		   str, ppfid, abs_ppfid, filter_idx, ref_cnt);
13783eed444aSRasesh Mody 
13793eed444aSRasesh Mody 	goto out;
13803eed444aSRasesh Mody 
13813eed444aSRasesh Mody err:
13823eed444aSRasesh Mody 	DP_NOTICE(p_dev, false,
13833eed444aSRasesh Mody 		  "LLH: Failed to remove protocol filter [%s] from ppfid %hhd\n",
13843eed444aSRasesh Mody 		  str, ppfid);
13853eed444aSRasesh Mody out:
13863eed444aSRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
13873eed444aSRasesh Mody }
13883eed444aSRasesh Mody 
ecore_llh_clear_ppfid_filters(struct ecore_dev * p_dev,u8 ppfid)13893eed444aSRasesh Mody void ecore_llh_clear_ppfid_filters(struct ecore_dev *p_dev, u8 ppfid)
13903eed444aSRasesh Mody {
13913eed444aSRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
13923eed444aSRasesh Mody 	struct ecore_ptt *p_ptt = ecore_ptt_acquire(p_hwfn);
13933eed444aSRasesh Mody 	u8 filter_idx, abs_ppfid;
13943eed444aSRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
13953eed444aSRasesh Mody 
13963eed444aSRasesh Mody 	if (p_ptt == OSAL_NULL)
13973eed444aSRasesh Mody 		return;
13983eed444aSRasesh Mody 
13995018f1fcSJoyce Kong 	if (!OSAL_GET_BIT(ECORE_MF_LLH_PROTO_CLSS, &p_dev->mf_bits) &&
14005018f1fcSJoyce Kong 	    !OSAL_GET_BIT(ECORE_MF_LLH_MAC_CLSS, &p_dev->mf_bits))
14013eed444aSRasesh Mody 		goto out;
14023eed444aSRasesh Mody 
14033eed444aSRasesh Mody 	rc = ecore_abs_ppfid(p_dev, ppfid, &abs_ppfid);
14043eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
14053eed444aSRasesh Mody 		goto out;
14063eed444aSRasesh Mody 
14073eed444aSRasesh Mody 	rc = ecore_llh_shadow_remove_all_filters(p_dev, ppfid);
14083eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
14093eed444aSRasesh Mody 		goto out;
14103eed444aSRasesh Mody 
14113eed444aSRasesh Mody 	for (filter_idx = 0; filter_idx < NIG_REG_LLH_FUNC_FILTER_EN_SIZE;
14123eed444aSRasesh Mody 	     filter_idx++) {
14133b307c55SRasesh Mody 		rc = ecore_llh_remove_filter(p_hwfn, p_ptt,
14143eed444aSRasesh Mody 						abs_ppfid, filter_idx);
14153eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
14163eed444aSRasesh Mody 			goto out;
14173eed444aSRasesh Mody 	}
14183eed444aSRasesh Mody out:
14193eed444aSRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
14203eed444aSRasesh Mody }
14213eed444aSRasesh Mody 
ecore_llh_clear_all_filters(struct ecore_dev * p_dev)14223eed444aSRasesh Mody void ecore_llh_clear_all_filters(struct ecore_dev *p_dev)
14233eed444aSRasesh Mody {
14243eed444aSRasesh Mody 	u8 ppfid;
14253eed444aSRasesh Mody 
14265018f1fcSJoyce Kong 	if (!OSAL_GET_BIT(ECORE_MF_LLH_PROTO_CLSS, &p_dev->mf_bits) &&
14275018f1fcSJoyce Kong 	    !OSAL_GET_BIT(ECORE_MF_LLH_MAC_CLSS, &p_dev->mf_bits))
14283eed444aSRasesh Mody 		return;
14293eed444aSRasesh Mody 
14303eed444aSRasesh Mody 	for (ppfid = 0; ppfid < p_dev->p_llh_info->num_ppfid; ppfid++)
14313eed444aSRasesh Mody 		ecore_llh_clear_ppfid_filters(p_dev, ppfid);
14323eed444aSRasesh Mody }
14333eed444aSRasesh Mody 
ecore_all_ppfids_wr(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u32 addr,u32 val)14343eed444aSRasesh Mody enum _ecore_status_t ecore_all_ppfids_wr(struct ecore_hwfn *p_hwfn,
14353eed444aSRasesh Mody 					 struct ecore_ptt *p_ptt, u32 addr,
14363eed444aSRasesh Mody 					 u32 val)
14373eed444aSRasesh Mody {
14383eed444aSRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
14393eed444aSRasesh Mody 	u8 ppfid, abs_ppfid;
14403eed444aSRasesh Mody 	enum _ecore_status_t rc;
14413eed444aSRasesh Mody 
14423eed444aSRasesh Mody 	for (ppfid = 0; ppfid < p_dev->p_llh_info->num_ppfid; ppfid++) {
14433eed444aSRasesh Mody 		rc = ecore_abs_ppfid(p_dev, ppfid, &abs_ppfid);
14443eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
14453eed444aSRasesh Mody 			return rc;
14463eed444aSRasesh Mody 
14473eed444aSRasesh Mody 		ecore_ppfid_wr(p_hwfn, p_ptt, abs_ppfid, addr, val);
14483eed444aSRasesh Mody 	}
14493eed444aSRasesh Mody 
14503eed444aSRasesh Mody 	return ECORE_SUCCESS;
14513eed444aSRasesh Mody }
14523eed444aSRasesh Mody 
14533b307c55SRasesh Mody enum _ecore_status_t
ecore_llh_dump_ppfid(struct ecore_dev * p_dev,u8 ppfid)14543b307c55SRasesh Mody ecore_llh_dump_ppfid(struct ecore_dev *p_dev, u8 ppfid)
14553eed444aSRasesh Mody {
14563b307c55SRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
14573b307c55SRasesh Mody 	struct ecore_ptt *p_ptt = ecore_ptt_acquire(p_hwfn);
145852fa735cSRasesh Mody 	struct ecore_llh_filter_details filter_details;
14593eed444aSRasesh Mody 	u8 abs_ppfid, filter_idx;
14603eed444aSRasesh Mody 	u32 addr;
14613eed444aSRasesh Mody 	enum _ecore_status_t rc;
14623eed444aSRasesh Mody 
14633b307c55SRasesh Mody 	if (!p_ptt)
14643b307c55SRasesh Mody 		return ECORE_AGAIN;
14653b307c55SRasesh Mody 
14663eed444aSRasesh Mody 	rc = ecore_abs_ppfid(p_hwfn->p_dev, ppfid, &abs_ppfid);
14673eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
14683b307c55SRasesh Mody 		goto out;
14693eed444aSRasesh Mody 
14703eed444aSRasesh Mody 	addr = NIG_REG_PPF_TO_ENGINE_SEL + abs_ppfid * 0x4;
14713eed444aSRasesh Mody 	DP_NOTICE(p_hwfn, false,
14723eed444aSRasesh Mody 		  "[rel_pf_id %hhd, ppfid={rel %hhd, abs %hhd}, engine_sel 0x%x]\n",
14733eed444aSRasesh Mody 		  p_hwfn->rel_pf_id, ppfid, abs_ppfid,
14743eed444aSRasesh Mody 		  ecore_rd(p_hwfn, p_ptt, addr));
14753eed444aSRasesh Mody 
14763eed444aSRasesh Mody 	for (filter_idx = 0; filter_idx < NIG_REG_LLH_FUNC_FILTER_EN_SIZE;
14773eed444aSRasesh Mody 	     filter_idx++) {
14783eed444aSRasesh Mody 		OSAL_MEMSET(&filter_details, 0, sizeof(filter_details));
147952fa735cSRasesh Mody 		rc =  ecore_llh_access_filter(p_hwfn, p_ptt, abs_ppfid,
14803eed444aSRasesh Mody 					      filter_idx, &filter_details,
14813eed444aSRasesh Mody 					      false /* read access */);
14823eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
14833b307c55SRasesh Mody 			goto out;
14843eed444aSRasesh Mody 
14853eed444aSRasesh Mody 		DP_NOTICE(p_hwfn, false,
14863eed444aSRasesh Mody 			  "filter %2hhd: enable %d, value 0x%016lx, mode %d, protocol_type 0x%x, hdr_sel 0x%x\n",
14873eed444aSRasesh Mody 			  filter_idx, filter_details.enable,
14883eed444aSRasesh Mody 			  (unsigned long)filter_details.value,
14893eed444aSRasesh Mody 			  filter_details.mode,
14903eed444aSRasesh Mody 			  filter_details.protocol_type, filter_details.hdr_sel);
14913eed444aSRasesh Mody 	}
14923eed444aSRasesh Mody 
14933eed444aSRasesh Mody 
14943b307c55SRasesh Mody out:
14953eed444aSRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
14963eed444aSRasesh Mody 
14973eed444aSRasesh Mody 	return rc;
14983eed444aSRasesh Mody }
14993eed444aSRasesh Mody 
ecore_llh_dump_all(struct ecore_dev * p_dev)15003eed444aSRasesh Mody enum _ecore_status_t ecore_llh_dump_all(struct ecore_dev *p_dev)
15013eed444aSRasesh Mody {
15023eed444aSRasesh Mody 	u8 ppfid;
15033eed444aSRasesh Mody 	enum _ecore_status_t rc;
15043eed444aSRasesh Mody 
15053eed444aSRasesh Mody 	for (ppfid = 0; ppfid < p_dev->p_llh_info->num_ppfid; ppfid++) {
15063eed444aSRasesh Mody 		rc = ecore_llh_dump_ppfid(p_dev, ppfid);
15073eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
15083eed444aSRasesh Mody 			return rc;
15093eed444aSRasesh Mody 	}
15103eed444aSRasesh Mody 
15113eed444aSRasesh Mody 	return ECORE_SUCCESS;
15123eed444aSRasesh Mody }
15133eed444aSRasesh Mody 
15143eed444aSRasesh Mody /******************************* NIG LLH - End ********************************/
15153eed444aSRasesh Mody 
1516ec94dbc5SRasesh Mody /* Configurable */
151722d07d93SRasesh Mody #define ECORE_MIN_DPIS		(4)	/* The minimal num of DPIs required to
1518ec94dbc5SRasesh Mody 					 * load the driver. The number was
1519ec94dbc5SRasesh Mody 					 * arbitrarily set.
1520ec94dbc5SRasesh Mody 					 */
1521ec94dbc5SRasesh Mody 
1522ec94dbc5SRasesh Mody /* Derived */
1523eafbc6fcSRasesh Mody #define ECORE_MIN_PWM_REGION	(ECORE_WID_SIZE * ECORE_MIN_DPIS)
1524ec94dbc5SRasesh Mody 
ecore_hw_bar_size(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,enum BAR_ID bar_id)1525739a5b2fSRasesh Mody static u32 ecore_hw_bar_size(struct ecore_hwfn *p_hwfn,
1526739a5b2fSRasesh Mody 			     struct ecore_ptt *p_ptt,
1527739a5b2fSRasesh Mody 			     enum BAR_ID bar_id)
1528ec94dbc5SRasesh Mody {
1529ec94dbc5SRasesh Mody 	u32 bar_reg = (bar_id == BAR_ID_0 ?
1530ec94dbc5SRasesh Mody 		       PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE);
153122d07d93SRasesh Mody 	u32 val;
153222d07d93SRasesh Mody 
1533c73d7da7SRasesh Mody 	if (IS_VF(p_hwfn->p_dev))
1534c73d7da7SRasesh Mody 		return ecore_vf_hw_bar_size(p_hwfn, bar_id);
153522d07d93SRasesh Mody 
1536739a5b2fSRasesh Mody 	val = ecore_rd(p_hwfn, p_ptt, bar_reg);
153796ebe3b1SRasesh Mody 	if (val)
153896ebe3b1SRasesh Mody 		return 1 << (val + 15);
1539ec94dbc5SRasesh Mody 
1540ec94dbc5SRasesh Mody 	/* The above registers were updated in the past only in CMT mode. Since
1541ec94dbc5SRasesh Mody 	 * they were found to be useful MFW started updating them from 8.7.7.0.
1542ec94dbc5SRasesh Mody 	 * In older MFW versions they are set to 0 which means disabled.
1543ec94dbc5SRasesh Mody 	 */
1544c0845c33SRasesh Mody 	if (ECORE_IS_CMT(p_hwfn->p_dev)) {
1545739a5b2fSRasesh Mody 		DP_INFO(p_hwfn,
1546739a5b2fSRasesh Mody 			"BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n");
154796ebe3b1SRasesh Mody 		val = BAR_ID_0 ? 256 * 1024 : 512 * 1024;
154822d07d93SRasesh Mody 	} else {
1549739a5b2fSRasesh Mody 		DP_INFO(p_hwfn,
1550739a5b2fSRasesh Mody 			"BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n");
155196ebe3b1SRasesh Mody 		val = 512 * 1024;
155222d07d93SRasesh Mody 	}
1553ec94dbc5SRasesh Mody 
155496ebe3b1SRasesh Mody 	return val;
1555ec94dbc5SRasesh Mody }
1556ec94dbc5SRasesh Mody 
ecore_init_dp(struct ecore_dev * p_dev,u32 dp_module,u8 dp_level,void * dp_ctx)1557ec94dbc5SRasesh Mody void ecore_init_dp(struct ecore_dev *p_dev,
1558ec94dbc5SRasesh Mody 		   u32 dp_module, u8 dp_level, void *dp_ctx)
1559ec94dbc5SRasesh Mody {
1560ec94dbc5SRasesh Mody 	u32 i;
1561ec94dbc5SRasesh Mody 
1562ec94dbc5SRasesh Mody 	p_dev->dp_level = dp_level;
1563ec94dbc5SRasesh Mody 	p_dev->dp_module = dp_module;
1564ec94dbc5SRasesh Mody 	p_dev->dp_ctx = dp_ctx;
1565ec94dbc5SRasesh Mody 	for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
1566ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1567ec94dbc5SRasesh Mody 
1568ec94dbc5SRasesh Mody 		p_hwfn->dp_level = dp_level;
1569ec94dbc5SRasesh Mody 		p_hwfn->dp_module = dp_module;
1570ec94dbc5SRasesh Mody 		p_hwfn->dp_ctx = dp_ctx;
1571ec94dbc5SRasesh Mody 	}
1572ec94dbc5SRasesh Mody }
1573ec94dbc5SRasesh Mody 
ecore_init_struct(struct ecore_dev * p_dev)157498abf84eSRasesh Mody enum _ecore_status_t ecore_init_struct(struct ecore_dev *p_dev)
1575ec94dbc5SRasesh Mody {
1576ec94dbc5SRasesh Mody 	u8 i;
1577ec94dbc5SRasesh Mody 
1578ec94dbc5SRasesh Mody 	for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
1579ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1580ec94dbc5SRasesh Mody 
1581ec94dbc5SRasesh Mody 		p_hwfn->p_dev = p_dev;
1582ec94dbc5SRasesh Mody 		p_hwfn->my_id = i;
1583ec94dbc5SRasesh Mody 		p_hwfn->b_active = false;
1584ec94dbc5SRasesh Mody 
158522c99696SRasesh Mody #ifdef CONFIG_ECORE_LOCK_ALLOC
158698abf84eSRasesh Mody 		if (OSAL_SPIN_LOCK_ALLOC(p_hwfn, &p_hwfn->dmae_info.lock))
158798abf84eSRasesh Mody 			goto handle_err;
158822c99696SRasesh Mody #endif
158978e7fcefSRasesh Mody 		OSAL_SPIN_LOCK_INIT(&p_hwfn->dmae_info.lock);
1590ec94dbc5SRasesh Mody 	}
1591ec94dbc5SRasesh Mody 
1592ec94dbc5SRasesh Mody 	/* hwfn 0 is always active */
1593ec94dbc5SRasesh Mody 	p_dev->hwfns[0].b_active = true;
1594ec94dbc5SRasesh Mody 
1595ec94dbc5SRasesh Mody 	/* set the default cache alignment to 128 (may be overridden later) */
1596ec94dbc5SRasesh Mody 	p_dev->cache_shift = 7;
159798abf84eSRasesh Mody 	return ECORE_SUCCESS;
159898abf84eSRasesh Mody #ifdef CONFIG_ECORE_LOCK_ALLOC
159998abf84eSRasesh Mody handle_err:
160098abf84eSRasesh Mody 	while (--i) {
160198abf84eSRasesh Mody 		struct ecore_hwfn *p_hwfn = OSAL_NULL;
160298abf84eSRasesh Mody 
160398abf84eSRasesh Mody 		p_hwfn = &p_dev->hwfns[i];
160498abf84eSRasesh Mody 		OSAL_SPIN_LOCK_DEALLOC(&p_hwfn->dmae_info.lock);
160598abf84eSRasesh Mody 	}
160698abf84eSRasesh Mody 	return ECORE_NOMEM;
160798abf84eSRasesh Mody #endif
1608ec94dbc5SRasesh Mody }
1609ec94dbc5SRasesh Mody 
ecore_qm_info_free(struct ecore_hwfn * p_hwfn)1610ec94dbc5SRasesh Mody static void ecore_qm_info_free(struct ecore_hwfn *p_hwfn)
1611ec94dbc5SRasesh Mody {
1612ec94dbc5SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
1613ec94dbc5SRasesh Mody 
1614ec94dbc5SRasesh Mody 	OSAL_FREE(p_hwfn->p_dev, qm_info->qm_pq_params);
1615ec94dbc5SRasesh Mody 	OSAL_FREE(p_hwfn->p_dev, qm_info->qm_vport_params);
1616ec94dbc5SRasesh Mody 	OSAL_FREE(p_hwfn->p_dev, qm_info->qm_port_params);
1617ec94dbc5SRasesh Mody 	OSAL_FREE(p_hwfn->p_dev, qm_info->wfq_data);
1618ec94dbc5SRasesh Mody }
1619ec94dbc5SRasesh Mody 
ecore_dbg_user_data_free(struct ecore_hwfn * p_hwfn)16203c361686SRasesh Mody static void ecore_dbg_user_data_free(struct ecore_hwfn *p_hwfn)
16213c361686SRasesh Mody {
16223c361686SRasesh Mody 	OSAL_FREE(p_hwfn->p_dev, p_hwfn->dbg_user_info);
16233c361686SRasesh Mody 	p_hwfn->dbg_user_info = OSAL_NULL;
16243c361686SRasesh Mody }
16253c361686SRasesh Mody 
ecore_resc_free(struct ecore_dev * p_dev)1626ec94dbc5SRasesh Mody void ecore_resc_free(struct ecore_dev *p_dev)
1627ec94dbc5SRasesh Mody {
1628ec94dbc5SRasesh Mody 	int i;
1629ec94dbc5SRasesh Mody 
1630eb8e81adSRasesh Mody 	if (IS_VF(p_dev)) {
1631eb8e81adSRasesh Mody 		for_each_hwfn(p_dev, i)
1632eb8e81adSRasesh Mody 			ecore_l2_free(&p_dev->hwfns[i]);
163386a2265eSRasesh Mody 		return;
1634eb8e81adSRasesh Mody 	}
163586a2265eSRasesh Mody 
1636ec94dbc5SRasesh Mody 	OSAL_FREE(p_dev, p_dev->fw_data);
1637ec94dbc5SRasesh Mody 
1638ec94dbc5SRasesh Mody 	OSAL_FREE(p_dev, p_dev->reset_stats);
1639ec94dbc5SRasesh Mody 
16403eed444aSRasesh Mody 	ecore_llh_free(p_dev);
16413eed444aSRasesh Mody 
1642ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
1643ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1644ec94dbc5SRasesh Mody 
1645ec94dbc5SRasesh Mody 		ecore_cxt_mngr_free(p_hwfn);
1646ec94dbc5SRasesh Mody 		ecore_qm_info_free(p_hwfn);
1647ec94dbc5SRasesh Mody 		ecore_spq_free(p_hwfn);
1648d411a2b5SRasesh Mody 		ecore_eq_free(p_hwfn);
1649d411a2b5SRasesh Mody 		ecore_consq_free(p_hwfn);
1650ec94dbc5SRasesh Mody 		ecore_int_free(p_hwfn);
165186a2265eSRasesh Mody 		ecore_iov_free(p_hwfn);
1652eb8e81adSRasesh Mody 		ecore_l2_free(p_hwfn);
1653ec94dbc5SRasesh Mody 		ecore_dmae_info_free(p_hwfn);
16545f4504bfSRasesh Mody 		ecore_dcbx_info_free(p_hwfn);
16553c361686SRasesh Mody 		ecore_dbg_user_data_free(p_hwfn);
165658bb1ee4SRasesh Mody 		ecore_fw_overlay_mem_free(p_hwfn, p_hwfn->fw_overlay_mem);
1657ec94dbc5SRasesh Mody 		/* @@@TBD Flush work-queue ? */
1658e916697fSRasesh Mody 
1659e916697fSRasesh Mody 		/* destroy doorbell recovery mechanism */
1660e916697fSRasesh Mody 		ecore_db_recovery_teardown(p_hwfn);
1661ec94dbc5SRasesh Mody 	}
1662ec94dbc5SRasesh Mody }
1663ec94dbc5SRasesh Mody 
16645ef41193SRasesh Mody /******************** QM initialization *******************/
16655ef41193SRasesh Mody 
16665ef41193SRasesh Mody /* bitmaps for indicating active traffic classes.
16675ef41193SRasesh Mody  * Special case for Arrowhead 4 port
16685ef41193SRasesh Mody  */
16695ef41193SRasesh Mody /* 0..3 actualy used, 4 serves OOO, 7 serves high priority stuff (e.g. DCQCN) */
16705ef41193SRasesh Mody #define ACTIVE_TCS_BMAP 0x9f
16715ef41193SRasesh Mody /* 0..3 actually used, OOO and high priority stuff all use 3 */
16725ef41193SRasesh Mody #define ACTIVE_TCS_BMAP_4PORT_K2 0xf
16735ef41193SRasesh Mody 
16745ef41193SRasesh Mody /* determines the physical queue flags for a given PF. */
ecore_get_pq_flags(struct ecore_hwfn * p_hwfn)16755ef41193SRasesh Mody static u32 ecore_get_pq_flags(struct ecore_hwfn *p_hwfn)
1676ec94dbc5SRasesh Mody {
16775ef41193SRasesh Mody 	u32 flags;
1678ec94dbc5SRasesh Mody 
16795ef41193SRasesh Mody 	/* common flags */
16805ef41193SRasesh Mody 	flags = PQ_FLAGS_LB;
16815ef41193SRasesh Mody 
16825ef41193SRasesh Mody 	/* feature flags */
16835ef41193SRasesh Mody 	if (IS_ECORE_SRIOV(p_hwfn->p_dev))
16845ef41193SRasesh Mody 		flags |= PQ_FLAGS_VFS;
168576d37490SRasesh Mody 	if (IS_ECORE_PACING(p_hwfn))
168676d37490SRasesh Mody 		flags |= PQ_FLAGS_RLS;
16875ef41193SRasesh Mody 
16885ef41193SRasesh Mody 	/* protocol flags */
16895ef41193SRasesh Mody 	switch (p_hwfn->hw_info.personality) {
16905ef41193SRasesh Mody 	case ECORE_PCI_ETH:
169176d37490SRasesh Mody 		if (!IS_ECORE_PACING(p_hwfn))
16925ef41193SRasesh Mody 			flags |= PQ_FLAGS_MCOS;
16935ef41193SRasesh Mody 		break;
16945ef41193SRasesh Mody 	case ECORE_PCI_FCOE:
16955ef41193SRasesh Mody 		flags |= PQ_FLAGS_OFLD;
16965ef41193SRasesh Mody 		break;
16975ef41193SRasesh Mody 	case ECORE_PCI_ISCSI:
16985ef41193SRasesh Mody 		flags |= PQ_FLAGS_ACK | PQ_FLAGS_OOO | PQ_FLAGS_OFLD;
16995ef41193SRasesh Mody 		break;
17005ef41193SRasesh Mody 	case ECORE_PCI_ETH_ROCE:
170176d37490SRasesh Mody 		flags |= PQ_FLAGS_OFLD | PQ_FLAGS_LLT;
170276d37490SRasesh Mody 		if (!IS_ECORE_PACING(p_hwfn))
170376d37490SRasesh Mody 			flags |= PQ_FLAGS_MCOS;
17045ef41193SRasesh Mody 		break;
17055ef41193SRasesh Mody 	case ECORE_PCI_ETH_IWARP:
170676d37490SRasesh Mody 		flags |= PQ_FLAGS_ACK | PQ_FLAGS_OOO | PQ_FLAGS_OFLD;
170776d37490SRasesh Mody 		if (!IS_ECORE_PACING(p_hwfn))
170876d37490SRasesh Mody 			flags |= PQ_FLAGS_MCOS;
17095ef41193SRasesh Mody 		break;
17105ef41193SRasesh Mody 	default:
17115ef41193SRasesh Mody 		DP_ERR(p_hwfn, "unknown personality %d\n",
17125ef41193SRasesh Mody 		       p_hwfn->hw_info.personality);
17135ef41193SRasesh Mody 		return 0;
17145ef41193SRasesh Mody 	}
17155ef41193SRasesh Mody 	return flags;
17165ef41193SRasesh Mody }
17175ef41193SRasesh Mody 
17185ef41193SRasesh Mody /* Getters for resource amounts necessary for qm initialization */
ecore_init_qm_get_num_tcs(struct ecore_hwfn * p_hwfn)17195ef41193SRasesh Mody u8 ecore_init_qm_get_num_tcs(struct ecore_hwfn *p_hwfn)
17205ef41193SRasesh Mody {
17215ef41193SRasesh Mody 	return p_hwfn->hw_info.num_hw_tc;
17225ef41193SRasesh Mody }
17235ef41193SRasesh Mody 
ecore_init_qm_get_num_vfs(struct ecore_hwfn * p_hwfn)17245ef41193SRasesh Mody u16 ecore_init_qm_get_num_vfs(struct ecore_hwfn *p_hwfn)
17255ef41193SRasesh Mody {
17265ef41193SRasesh Mody 	return IS_ECORE_SRIOV(p_hwfn->p_dev) ?
17275ef41193SRasesh Mody 			p_hwfn->p_dev->p_iov_info->total_vfs : 0;
17285ef41193SRasesh Mody }
17295ef41193SRasesh Mody 
17305ef41193SRasesh Mody #define NUM_DEFAULT_RLS 1
17315ef41193SRasesh Mody 
ecore_init_qm_get_num_pf_rls(struct ecore_hwfn * p_hwfn)17325ef41193SRasesh Mody u16 ecore_init_qm_get_num_pf_rls(struct ecore_hwfn *p_hwfn)
17335ef41193SRasesh Mody {
17345ef41193SRasesh Mody 	u16 num_pf_rls, num_vfs = ecore_init_qm_get_num_vfs(p_hwfn);
17355ef41193SRasesh Mody 
17365ef41193SRasesh Mody 	/* num RLs can't exceed resource amount of rls or vports or the
17375ef41193SRasesh Mody 	 * dcqcn qps
173822d07d93SRasesh Mody 	 */
17395ef41193SRasesh Mody 	num_pf_rls = (u16)OSAL_MIN_T(u32, RESC_NUM(p_hwfn, ECORE_RL),
17407b49adeaSRasesh Mody 				     RESC_NUM(p_hwfn, ECORE_VPORT));
174122d07d93SRasesh Mody 
17425ef41193SRasesh Mody 	/* make sure after we reserve the default and VF rls we'll have
17435ef41193SRasesh Mody 	 * something left
17445ef41193SRasesh Mody 	 */
17455ef41193SRasesh Mody 	if (num_pf_rls < num_vfs + NUM_DEFAULT_RLS) {
1746ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, false,
17475ef41193SRasesh Mody 			  "no rate limiters left for PF rate limiting"
17485ef41193SRasesh Mody 			  " [num_pf_rls %d num_vfs %d]\n", num_pf_rls, num_vfs);
17495ef41193SRasesh Mody 		return 0;
1750ec94dbc5SRasesh Mody 	}
1751ec94dbc5SRasesh Mody 
17525ef41193SRasesh Mody 	/* subtract rls necessary for VFs and one default one for the PF */
17535ef41193SRasesh Mody 	num_pf_rls -= num_vfs + NUM_DEFAULT_RLS;
17545ef41193SRasesh Mody 
17555ef41193SRasesh Mody 	return num_pf_rls;
17565ef41193SRasesh Mody }
17575ef41193SRasesh Mody 
ecore_init_qm_get_num_vports(struct ecore_hwfn * p_hwfn)17585ef41193SRasesh Mody u16 ecore_init_qm_get_num_vports(struct ecore_hwfn *p_hwfn)
17595ef41193SRasesh Mody {
17605ef41193SRasesh Mody 	u32 pq_flags = ecore_get_pq_flags(p_hwfn);
17615ef41193SRasesh Mody 
17625ef41193SRasesh Mody 	/* all pqs share the same vport (hence the 1 below), except for vfs
17635ef41193SRasesh Mody 	 * and pf_rl pqs
176422d07d93SRasesh Mody 	 */
17655ef41193SRasesh Mody 	return (!!(PQ_FLAGS_RLS & pq_flags)) *
17665ef41193SRasesh Mody 		ecore_init_qm_get_num_pf_rls(p_hwfn) +
17675ef41193SRasesh Mody 	       (!!(PQ_FLAGS_VFS & pq_flags)) *
17685ef41193SRasesh Mody 		ecore_init_qm_get_num_vfs(p_hwfn) + 1;
176922d07d93SRasesh Mody }
177022d07d93SRasesh Mody 
17715ef41193SRasesh Mody /* calc amount of PQs according to the requested flags */
ecore_init_qm_get_num_pqs(struct ecore_hwfn * p_hwfn)17725ef41193SRasesh Mody u16 ecore_init_qm_get_num_pqs(struct ecore_hwfn *p_hwfn)
17735ef41193SRasesh Mody {
17745ef41193SRasesh Mody 	u32 pq_flags = ecore_get_pq_flags(p_hwfn);
17755ef41193SRasesh Mody 
17765ef41193SRasesh Mody 	return (!!(PQ_FLAGS_RLS & pq_flags)) *
17775ef41193SRasesh Mody 		ecore_init_qm_get_num_pf_rls(p_hwfn) +
17785ef41193SRasesh Mody 	       (!!(PQ_FLAGS_MCOS & pq_flags)) *
17795ef41193SRasesh Mody 		ecore_init_qm_get_num_tcs(p_hwfn) +
17805ef41193SRasesh Mody 	       (!!(PQ_FLAGS_LB & pq_flags)) +
17815ef41193SRasesh Mody 	       (!!(PQ_FLAGS_OOO & pq_flags)) +
17825ef41193SRasesh Mody 	       (!!(PQ_FLAGS_ACK & pq_flags)) +
17835ef41193SRasesh Mody 	       (!!(PQ_FLAGS_OFLD & pq_flags)) +
17845ef41193SRasesh Mody 	       (!!(PQ_FLAGS_VFS & pq_flags)) *
17855ef41193SRasesh Mody 		ecore_init_qm_get_num_vfs(p_hwfn);
178622d07d93SRasesh Mody }
178722d07d93SRasesh Mody 
17885ef41193SRasesh Mody /* initialize the top level QM params */
ecore_init_qm_params(struct ecore_hwfn * p_hwfn)17895ef41193SRasesh Mody static void ecore_init_qm_params(struct ecore_hwfn *p_hwfn)
17905ef41193SRasesh Mody {
17915ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
17920e9c6de3SRasesh Mody 	bool four_port;
17935ef41193SRasesh Mody 
17945ef41193SRasesh Mody 	/* pq and vport bases for this PF */
17955ef41193SRasesh Mody 	qm_info->start_pq = (u16)RESC_START(p_hwfn, ECORE_PQ);
17965ef41193SRasesh Mody 	qm_info->start_vport = (u8)RESC_START(p_hwfn, ECORE_VPORT);
17975ef41193SRasesh Mody 
17985ef41193SRasesh Mody 	/* rate limiting and weighted fair queueing are always enabled */
17995ef41193SRasesh Mody 	qm_info->vport_rl_en = 1;
18005ef41193SRasesh Mody 	qm_info->vport_wfq_en = 1;
18015ef41193SRasesh Mody 
18020e9c6de3SRasesh Mody 	/* TC config is different for AH 4 port */
1803dd7b6aadSRasesh Mody 	four_port = p_hwfn->p_dev->num_ports_in_engine == MAX_NUM_PORTS_K2;
18040e9c6de3SRasesh Mody 
18055ef41193SRasesh Mody 	/* in AH 4 port we have fewer TCs per port */
18060e9c6de3SRasesh Mody 	qm_info->max_phys_tcs_per_port = four_port ? NUM_PHYS_TCS_4PORT_K2 :
18070e9c6de3SRasesh Mody 						     NUM_OF_PHYS_TCS;
18080e9c6de3SRasesh Mody 
18090e9c6de3SRasesh Mody 	/* unless MFW indicated otherwise, ooo_tc should be 3 for AH 4 port and
18100e9c6de3SRasesh Mody 	 * 4 otherwise
18110e9c6de3SRasesh Mody 	 */
18120e9c6de3SRasesh Mody 	if (!qm_info->ooo_tc)
18130e9c6de3SRasesh Mody 		qm_info->ooo_tc = four_port ? DCBX_TCP_OOO_K2_4PORT_TC :
18140e9c6de3SRasesh Mody 					      DCBX_TCP_OOO_TC;
181522d07d93SRasesh Mody }
181622d07d93SRasesh Mody 
18175ef41193SRasesh Mody /* initialize qm vport params */
ecore_init_qm_vport_params(struct ecore_hwfn * p_hwfn)18185ef41193SRasesh Mody static void ecore_init_qm_vport_params(struct ecore_hwfn *p_hwfn)
18195ef41193SRasesh Mody {
18205ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
18215ef41193SRasesh Mody 	u8 i;
18225ef41193SRasesh Mody 
18235ef41193SRasesh Mody 	/* all vports participate in weighted fair queueing */
18245ef41193SRasesh Mody 	for (i = 0; i < ecore_init_qm_get_num_vports(p_hwfn); i++)
18257ed1cd53SRasesh Mody 		qm_info->qm_vport_params[i].wfq = 1;
182622d07d93SRasesh Mody }
182722d07d93SRasesh Mody 
18285ef41193SRasesh Mody /* initialize qm port params */
ecore_init_qm_port_params(struct ecore_hwfn * p_hwfn)18295ef41193SRasesh Mody static void ecore_init_qm_port_params(struct ecore_hwfn *p_hwfn)
18305ef41193SRasesh Mody {
1831ec94dbc5SRasesh Mody 	/* Initialize qm port parameters */
1832dd7b6aadSRasesh Mody 	u8 i, active_phys_tcs, num_ports = p_hwfn->p_dev->num_ports_in_engine;
18333b307c55SRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
18345ef41193SRasesh Mody 
18355ef41193SRasesh Mody 	/* indicate how ooo and high pri traffic is dealt with */
18365ef41193SRasesh Mody 	active_phys_tcs = num_ports == MAX_NUM_PORTS_K2 ?
18375ef41193SRasesh Mody 		ACTIVE_TCS_BMAP_4PORT_K2 : ACTIVE_TCS_BMAP;
18385ef41193SRasesh Mody 
1839ec94dbc5SRasesh Mody 	for (i = 0; i < num_ports; i++) {
18405ef41193SRasesh Mody 		struct init_qm_port_params *p_qm_port =
18415ef41193SRasesh Mody 			&p_hwfn->qm_info.qm_port_params[i];
18423b307c55SRasesh Mody 		u16 pbf_max_cmd_lines;
18435ef41193SRasesh Mody 
1844ec94dbc5SRasesh Mody 		p_qm_port->active = 1;
18455ef41193SRasesh Mody 		p_qm_port->active_phys_tcs = active_phys_tcs;
18463b307c55SRasesh Mody 		pbf_max_cmd_lines = (u16)NUM_OF_PBF_CMD_LINES(p_dev);
18473b307c55SRasesh Mody 		p_qm_port->num_pbf_cmd_lines = pbf_max_cmd_lines / num_ports;
18483b307c55SRasesh Mody 		p_qm_port->num_btb_blocks =
18493b307c55SRasesh Mody 			NUM_OF_BTB_BLOCKS(p_dev) / num_ports;
1850ec94dbc5SRasesh Mody 	}
18515ef41193SRasesh Mody }
1852ec94dbc5SRasesh Mody 
18535ef41193SRasesh Mody /* Reset the params which must be reset for qm init. QM init may be called as
18545ef41193SRasesh Mody  * a result of flows other than driver load (e.g. dcbx renegotiation). Other
18555ef41193SRasesh Mody  * params may be affected by the init but would simply recalculate to the same
18565ef41193SRasesh Mody  * values. The allocations made for QM init, ports, vports, pqs and vfqs are not
18575ef41193SRasesh Mody  * affected as these amounts stay the same.
18585ef41193SRasesh Mody  */
ecore_init_qm_reset_params(struct ecore_hwfn * p_hwfn)18595ef41193SRasesh Mody static void ecore_init_qm_reset_params(struct ecore_hwfn *p_hwfn)
18605ef41193SRasesh Mody {
18615ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
1862ec94dbc5SRasesh Mody 
18635ef41193SRasesh Mody 	qm_info->num_pqs = 0;
18645ef41193SRasesh Mody 	qm_info->num_vports = 0;
18655ef41193SRasesh Mody 	qm_info->num_pf_rls = 0;
18665ef41193SRasesh Mody 	qm_info->num_vf_pqs = 0;
18675ef41193SRasesh Mody 	qm_info->first_vf_pq = 0;
18685ef41193SRasesh Mody 	qm_info->first_mcos_pq = 0;
18695ef41193SRasesh Mody 	qm_info->first_rl_pq = 0;
18705ef41193SRasesh Mody }
18715ef41193SRasesh Mody 
ecore_init_qm_advance_vport(struct ecore_hwfn * p_hwfn)18725ef41193SRasesh Mody static void ecore_init_qm_advance_vport(struct ecore_hwfn *p_hwfn)
18735ef41193SRasesh Mody {
18745ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
18755ef41193SRasesh Mody 
18765ef41193SRasesh Mody 	qm_info->num_vports++;
18775ef41193SRasesh Mody 
18785ef41193SRasesh Mody 	if (qm_info->num_vports > ecore_init_qm_get_num_vports(p_hwfn))
18795ef41193SRasesh Mody 		DP_ERR(p_hwfn,
18805ef41193SRasesh Mody 		       "vport overflow! qm_info->num_vports %d,"
18815ef41193SRasesh Mody 		       " qm_init_get_num_vports() %d\n",
18825ef41193SRasesh Mody 		       qm_info->num_vports,
18835ef41193SRasesh Mody 		       ecore_init_qm_get_num_vports(p_hwfn));
18845ef41193SRasesh Mody }
18855ef41193SRasesh Mody 
18865ef41193SRasesh Mody /* initialize a single pq and manage qm_info resources accounting.
18875ef41193SRasesh Mody  * The pq_init_flags param determines whether the PQ is rate limited
18885ef41193SRasesh Mody  * (for VF or PF)
18895ef41193SRasesh Mody  * and whether a new vport is allocated to the pq or not (i.e. vport will be
18905ef41193SRasesh Mody  * shared)
18915ef41193SRasesh Mody  */
18925ef41193SRasesh Mody 
18935ef41193SRasesh Mody /* flags for pq init */
18945ef41193SRasesh Mody #define PQ_INIT_SHARE_VPORT	(1 << 0)
18955ef41193SRasesh Mody #define PQ_INIT_PF_RL		(1 << 1)
18965ef41193SRasesh Mody #define PQ_INIT_VF_RL		(1 << 2)
18975ef41193SRasesh Mody 
18985ef41193SRasesh Mody /* defines for pq init */
18995ef41193SRasesh Mody #define PQ_INIT_DEFAULT_WRR_GROUP	1
19005ef41193SRasesh Mody #define PQ_INIT_DEFAULT_TC		0
19015ef41193SRasesh Mody #define PQ_INIT_OFLD_TC			(p_hwfn->hw_info.offload_tc)
19025ef41193SRasesh Mody 
ecore_init_qm_pq(struct ecore_hwfn * p_hwfn,struct ecore_qm_info * qm_info,u8 tc,u32 pq_init_flags)19035ef41193SRasesh Mody static void ecore_init_qm_pq(struct ecore_hwfn *p_hwfn,
19045ef41193SRasesh Mody 			     struct ecore_qm_info *qm_info,
19055ef41193SRasesh Mody 			     u8 tc, u32 pq_init_flags)
19065ef41193SRasesh Mody {
19075ef41193SRasesh Mody 	u16 pq_idx = qm_info->num_pqs, max_pq =
19085ef41193SRasesh Mody 					ecore_init_qm_get_num_pqs(p_hwfn);
19095ef41193SRasesh Mody 
19105ef41193SRasesh Mody 	if (pq_idx > max_pq)
19115ef41193SRasesh Mody 		DP_ERR(p_hwfn,
19125ef41193SRasesh Mody 		       "pq overflow! pq %d, max pq %d\n", pq_idx, max_pq);
19135ef41193SRasesh Mody 
19145ef41193SRasesh Mody 	/* init pq params */
1915c2817ba4SRasesh Mody 	qm_info->qm_pq_params[pq_idx].port_id = p_hwfn->port_id;
19165ef41193SRasesh Mody 	qm_info->qm_pq_params[pq_idx].vport_id = qm_info->start_vport +
19175ef41193SRasesh Mody 						 qm_info->num_vports;
19185ef41193SRasesh Mody 	qm_info->qm_pq_params[pq_idx].tc_id = tc;
19195ef41193SRasesh Mody 	qm_info->qm_pq_params[pq_idx].wrr_group = PQ_INIT_DEFAULT_WRR_GROUP;
19205ef41193SRasesh Mody 	qm_info->qm_pq_params[pq_idx].rl_valid =
19215ef41193SRasesh Mody 		(pq_init_flags & PQ_INIT_PF_RL ||
19225ef41193SRasesh Mody 		 pq_init_flags & PQ_INIT_VF_RL);
19235ef41193SRasesh Mody 
19243b307c55SRasesh Mody 	/* The "rl_id" is set as the "vport_id" */
19253b307c55SRasesh Mody 	qm_info->qm_pq_params[pq_idx].rl_id =
19263b307c55SRasesh Mody 		qm_info->qm_pq_params[pq_idx].vport_id;
19273b307c55SRasesh Mody 
19285ef41193SRasesh Mody 	/* qm params accounting */
19295ef41193SRasesh Mody 	qm_info->num_pqs++;
19305ef41193SRasesh Mody 	if (!(pq_init_flags & PQ_INIT_SHARE_VPORT))
19315ef41193SRasesh Mody 		qm_info->num_vports++;
19325ef41193SRasesh Mody 
19335ef41193SRasesh Mody 	if (pq_init_flags & PQ_INIT_PF_RL)
19345ef41193SRasesh Mody 		qm_info->num_pf_rls++;
19355ef41193SRasesh Mody 
19365ef41193SRasesh Mody 	if (qm_info->num_vports > ecore_init_qm_get_num_vports(p_hwfn))
19375ef41193SRasesh Mody 		DP_ERR(p_hwfn,
19385ef41193SRasesh Mody 		       "vport overflow! qm_info->num_vports %d,"
19395ef41193SRasesh Mody 		       " qm_init_get_num_vports() %d\n",
19405ef41193SRasesh Mody 		       qm_info->num_vports,
19415ef41193SRasesh Mody 		       ecore_init_qm_get_num_vports(p_hwfn));
19425ef41193SRasesh Mody 
19435ef41193SRasesh Mody 	if (qm_info->num_pf_rls > ecore_init_qm_get_num_pf_rls(p_hwfn))
19445ef41193SRasesh Mody 		DP_ERR(p_hwfn, "rl overflow! qm_info->num_pf_rls %d,"
19455ef41193SRasesh Mody 		       " qm_init_get_num_pf_rls() %d\n",
19465ef41193SRasesh Mody 		       qm_info->num_pf_rls,
19475ef41193SRasesh Mody 		       ecore_init_qm_get_num_pf_rls(p_hwfn));
19485ef41193SRasesh Mody }
19495ef41193SRasesh Mody 
19505ef41193SRasesh Mody /* get pq index according to PQ_FLAGS */
ecore_init_qm_get_idx_from_flags(struct ecore_hwfn * p_hwfn,u32 pq_flags)19515ef41193SRasesh Mody static u16 *ecore_init_qm_get_idx_from_flags(struct ecore_hwfn *p_hwfn,
19525ef41193SRasesh Mody 					     u32 pq_flags)
19535ef41193SRasesh Mody {
19545ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
19555ef41193SRasesh Mody 
19565ef41193SRasesh Mody 	/* Can't have multiple flags set here */
19575ef41193SRasesh Mody 	if (OSAL_BITMAP_WEIGHT((unsigned long *)&pq_flags,
19585ef41193SRasesh Mody 				sizeof(pq_flags)) > 1)
19595ef41193SRasesh Mody 		goto err;
19605ef41193SRasesh Mody 
19615ef41193SRasesh Mody 	switch (pq_flags) {
19625ef41193SRasesh Mody 	case PQ_FLAGS_RLS:
19635ef41193SRasesh Mody 		return &qm_info->first_rl_pq;
19645ef41193SRasesh Mody 	case PQ_FLAGS_MCOS:
19655ef41193SRasesh Mody 		return &qm_info->first_mcos_pq;
19665ef41193SRasesh Mody 	case PQ_FLAGS_LB:
19675ef41193SRasesh Mody 		return &qm_info->pure_lb_pq;
19685ef41193SRasesh Mody 	case PQ_FLAGS_OOO:
19695ef41193SRasesh Mody 		return &qm_info->ooo_pq;
19705ef41193SRasesh Mody 	case PQ_FLAGS_ACK:
19715ef41193SRasesh Mody 		return &qm_info->pure_ack_pq;
19725ef41193SRasesh Mody 	case PQ_FLAGS_OFLD:
19735ef41193SRasesh Mody 		return &qm_info->offload_pq;
19745ef41193SRasesh Mody 	case PQ_FLAGS_VFS:
19755ef41193SRasesh Mody 		return &qm_info->first_vf_pq;
19765ef41193SRasesh Mody 	default:
19775ef41193SRasesh Mody 		goto err;
19785ef41193SRasesh Mody 	}
19795ef41193SRasesh Mody 
19805ef41193SRasesh Mody err:
19815ef41193SRasesh Mody 	DP_ERR(p_hwfn, "BAD pq flags %d\n", pq_flags);
19825ef41193SRasesh Mody 	return OSAL_NULL;
19835ef41193SRasesh Mody }
19845ef41193SRasesh Mody 
19855ef41193SRasesh Mody /* save pq index in qm info */
ecore_init_qm_set_idx(struct ecore_hwfn * p_hwfn,u32 pq_flags,u16 pq_val)19865ef41193SRasesh Mody static void ecore_init_qm_set_idx(struct ecore_hwfn *p_hwfn,
19875ef41193SRasesh Mody 				  u32 pq_flags, u16 pq_val)
19885ef41193SRasesh Mody {
19895ef41193SRasesh Mody 	u16 *base_pq_idx = ecore_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
19905ef41193SRasesh Mody 
19915ef41193SRasesh Mody 	*base_pq_idx = p_hwfn->qm_info.start_pq + pq_val;
19925ef41193SRasesh Mody }
19935ef41193SRasesh Mody 
19945ef41193SRasesh Mody /* get tx pq index, with the PQ TX base already set (ready for context init) */
ecore_get_cm_pq_idx(struct ecore_hwfn * p_hwfn,u32 pq_flags)19955ef41193SRasesh Mody u16 ecore_get_cm_pq_idx(struct ecore_hwfn *p_hwfn, u32 pq_flags)
19965ef41193SRasesh Mody {
19975ef41193SRasesh Mody 	u16 *base_pq_idx = ecore_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
19985ef41193SRasesh Mody 
19995ef41193SRasesh Mody 	return *base_pq_idx + CM_TX_PQ_BASE;
20005ef41193SRasesh Mody }
20015ef41193SRasesh Mody 
ecore_get_cm_pq_idx_mcos(struct ecore_hwfn * p_hwfn,u8 tc)20025ef41193SRasesh Mody u16 ecore_get_cm_pq_idx_mcos(struct ecore_hwfn *p_hwfn, u8 tc)
20035ef41193SRasesh Mody {
20045ef41193SRasesh Mody 	u8 max_tc = ecore_init_qm_get_num_tcs(p_hwfn);
20055ef41193SRasesh Mody 
20065ef41193SRasesh Mody 	if (tc > max_tc)
20075ef41193SRasesh Mody 		DP_ERR(p_hwfn, "tc %d must be smaller than %d\n", tc, max_tc);
20085ef41193SRasesh Mody 
20097b49adeaSRasesh Mody 	return ecore_get_cm_pq_idx(p_hwfn, PQ_FLAGS_MCOS) + (tc % max_tc);
20105ef41193SRasesh Mody }
20115ef41193SRasesh Mody 
ecore_get_cm_pq_idx_vf(struct ecore_hwfn * p_hwfn,u16 vf)20125ef41193SRasesh Mody u16 ecore_get_cm_pq_idx_vf(struct ecore_hwfn *p_hwfn, u16 vf)
20135ef41193SRasesh Mody {
20145ef41193SRasesh Mody 	u16 max_vf = ecore_init_qm_get_num_vfs(p_hwfn);
20155ef41193SRasesh Mody 
20165ef41193SRasesh Mody 	if (vf > max_vf)
20175ef41193SRasesh Mody 		DP_ERR(p_hwfn, "vf %d must be smaller than %d\n", vf, max_vf);
20185ef41193SRasesh Mody 
20197b49adeaSRasesh Mody 	return ecore_get_cm_pq_idx(p_hwfn, PQ_FLAGS_VFS) + (vf % max_vf);
20205ef41193SRasesh Mody }
20215ef41193SRasesh Mody 
ecore_get_cm_pq_idx_rl(struct ecore_hwfn * p_hwfn,u16 rl)202276d37490SRasesh Mody u16 ecore_get_cm_pq_idx_rl(struct ecore_hwfn *p_hwfn, u16 rl)
20235ef41193SRasesh Mody {
20245ef41193SRasesh Mody 	u16 max_rl = ecore_init_qm_get_num_pf_rls(p_hwfn);
20255ef41193SRasesh Mody 
20267b49adeaSRasesh Mody 	/* for rate limiters, it is okay to use the modulo behavior - no
20277b49adeaSRasesh Mody 	 * DP_ERR
20287b49adeaSRasesh Mody 	 */
20297b49adeaSRasesh Mody 	return ecore_get_cm_pq_idx(p_hwfn, PQ_FLAGS_RLS) + (rl % max_rl);
20305ef41193SRasesh Mody }
20315ef41193SRasesh Mody 
ecore_get_qm_vport_idx_rl(struct ecore_hwfn * p_hwfn,u16 rl)203276d37490SRasesh Mody u16 ecore_get_qm_vport_idx_rl(struct ecore_hwfn *p_hwfn, u16 rl)
203376d37490SRasesh Mody {
203476d37490SRasesh Mody 	u16 start_pq, pq, qm_pq_idx;
203576d37490SRasesh Mody 
203676d37490SRasesh Mody 	pq = ecore_get_cm_pq_idx_rl(p_hwfn, rl);
203776d37490SRasesh Mody 	start_pq = p_hwfn->qm_info.start_pq;
203876d37490SRasesh Mody 	qm_pq_idx = pq - start_pq - CM_TX_PQ_BASE;
203976d37490SRasesh Mody 
204076d37490SRasesh Mody 	if (qm_pq_idx > p_hwfn->qm_info.num_pqs) {
204176d37490SRasesh Mody 		DP_ERR(p_hwfn,
204276d37490SRasesh Mody 		       "qm_pq_idx %d must be smaller than %d\n",
204376d37490SRasesh Mody 			qm_pq_idx, p_hwfn->qm_info.num_pqs);
204476d37490SRasesh Mody 	}
204576d37490SRasesh Mody 
204676d37490SRasesh Mody 	return p_hwfn->qm_info.qm_pq_params[qm_pq_idx].vport_id;
204776d37490SRasesh Mody }
204876d37490SRasesh Mody 
20495ef41193SRasesh Mody /* Functions for creating specific types of pqs */
ecore_init_qm_lb_pq(struct ecore_hwfn * p_hwfn)20505ef41193SRasesh Mody static void ecore_init_qm_lb_pq(struct ecore_hwfn *p_hwfn)
20515ef41193SRasesh Mody {
20525ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
20535ef41193SRasesh Mody 
20545ef41193SRasesh Mody 	if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_LB))
20555ef41193SRasesh Mody 		return;
20565ef41193SRasesh Mody 
20575ef41193SRasesh Mody 	ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_LB, qm_info->num_pqs);
20585ef41193SRasesh Mody 	ecore_init_qm_pq(p_hwfn, qm_info, PURE_LB_TC, PQ_INIT_SHARE_VPORT);
20595ef41193SRasesh Mody }
20605ef41193SRasesh Mody 
ecore_init_qm_ooo_pq(struct ecore_hwfn * p_hwfn)20615ef41193SRasesh Mody static void ecore_init_qm_ooo_pq(struct ecore_hwfn *p_hwfn)
20625ef41193SRasesh Mody {
20635ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
20645ef41193SRasesh Mody 
20655ef41193SRasesh Mody 	if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_OOO))
20665ef41193SRasesh Mody 		return;
20675ef41193SRasesh Mody 
20685ef41193SRasesh Mody 	ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_OOO, qm_info->num_pqs);
20690e9c6de3SRasesh Mody 	ecore_init_qm_pq(p_hwfn, qm_info, qm_info->ooo_tc, PQ_INIT_SHARE_VPORT);
20705ef41193SRasesh Mody }
20715ef41193SRasesh Mody 
ecore_init_qm_pure_ack_pq(struct ecore_hwfn * p_hwfn)20725ef41193SRasesh Mody static void ecore_init_qm_pure_ack_pq(struct ecore_hwfn *p_hwfn)
20735ef41193SRasesh Mody {
20745ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
20755ef41193SRasesh Mody 
20765ef41193SRasesh Mody 	if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_ACK))
20775ef41193SRasesh Mody 		return;
20785ef41193SRasesh Mody 
20795ef41193SRasesh Mody 	ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_ACK, qm_info->num_pqs);
20805ef41193SRasesh Mody 	ecore_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
20815ef41193SRasesh Mody }
20825ef41193SRasesh Mody 
ecore_init_qm_offload_pq(struct ecore_hwfn * p_hwfn)20835ef41193SRasesh Mody static void ecore_init_qm_offload_pq(struct ecore_hwfn *p_hwfn)
20845ef41193SRasesh Mody {
20855ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
20865ef41193SRasesh Mody 
20875ef41193SRasesh Mody 	if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_OFLD))
20885ef41193SRasesh Mody 		return;
20895ef41193SRasesh Mody 
20905ef41193SRasesh Mody 	ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_OFLD, qm_info->num_pqs);
20915ef41193SRasesh Mody 	ecore_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
20925ef41193SRasesh Mody }
20935ef41193SRasesh Mody 
ecore_init_qm_mcos_pqs(struct ecore_hwfn * p_hwfn)20945ef41193SRasesh Mody static void ecore_init_qm_mcos_pqs(struct ecore_hwfn *p_hwfn)
20955ef41193SRasesh Mody {
20965ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
20975ef41193SRasesh Mody 	u8 tc_idx;
20985ef41193SRasesh Mody 
20995ef41193SRasesh Mody 	if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_MCOS))
21005ef41193SRasesh Mody 		return;
21015ef41193SRasesh Mody 
21025ef41193SRasesh Mody 	ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_MCOS, qm_info->num_pqs);
21035ef41193SRasesh Mody 	for (tc_idx = 0; tc_idx < ecore_init_qm_get_num_tcs(p_hwfn); tc_idx++)
21045ef41193SRasesh Mody 		ecore_init_qm_pq(p_hwfn, qm_info, tc_idx, PQ_INIT_SHARE_VPORT);
21055ef41193SRasesh Mody }
21065ef41193SRasesh Mody 
ecore_init_qm_vf_pqs(struct ecore_hwfn * p_hwfn)21075ef41193SRasesh Mody static void ecore_init_qm_vf_pqs(struct ecore_hwfn *p_hwfn)
21085ef41193SRasesh Mody {
21095ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
21105ef41193SRasesh Mody 	u16 vf_idx, num_vfs = ecore_init_qm_get_num_vfs(p_hwfn);
21115ef41193SRasesh Mody 
21125ef41193SRasesh Mody 	if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_VFS))
21135ef41193SRasesh Mody 		return;
21145ef41193SRasesh Mody 
21155ef41193SRasesh Mody 	ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_VFS, qm_info->num_pqs);
2116ec94dbc5SRasesh Mody 
2117ec94dbc5SRasesh Mody 	qm_info->num_vf_pqs = num_vfs;
21185ef41193SRasesh Mody 	for (vf_idx = 0; vf_idx < num_vfs; vf_idx++)
21195ef41193SRasesh Mody 		ecore_init_qm_pq(p_hwfn, qm_info, PQ_INIT_DEFAULT_TC,
21205ef41193SRasesh Mody 				 PQ_INIT_VF_RL);
21215ef41193SRasesh Mody }
2122ec94dbc5SRasesh Mody 
ecore_init_qm_rl_pqs(struct ecore_hwfn * p_hwfn)21235ef41193SRasesh Mody static void ecore_init_qm_rl_pqs(struct ecore_hwfn *p_hwfn)
21245ef41193SRasesh Mody {
21255ef41193SRasesh Mody 	u16 pf_rls_idx, num_pf_rls = ecore_init_qm_get_num_pf_rls(p_hwfn);
21265ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
2127ec94dbc5SRasesh Mody 
21285ef41193SRasesh Mody 	if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_RLS))
21295ef41193SRasesh Mody 		return;
21305ef41193SRasesh Mody 
21315ef41193SRasesh Mody 	ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_RLS, qm_info->num_pqs);
21325ef41193SRasesh Mody 	for (pf_rls_idx = 0; pf_rls_idx < num_pf_rls; pf_rls_idx++)
21335ef41193SRasesh Mody 		ecore_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC,
21345ef41193SRasesh Mody 				 PQ_INIT_PF_RL);
21355ef41193SRasesh Mody }
21365ef41193SRasesh Mody 
ecore_init_qm_pq_params(struct ecore_hwfn * p_hwfn)21375ef41193SRasesh Mody static void ecore_init_qm_pq_params(struct ecore_hwfn *p_hwfn)
21385ef41193SRasesh Mody {
21395ef41193SRasesh Mody 	/* rate limited pqs, must come first (FW assumption) */
21405ef41193SRasesh Mody 	ecore_init_qm_rl_pqs(p_hwfn);
21415ef41193SRasesh Mody 
21425ef41193SRasesh Mody 	/* pqs for multi cos */
21435ef41193SRasesh Mody 	ecore_init_qm_mcos_pqs(p_hwfn);
21445ef41193SRasesh Mody 
21455ef41193SRasesh Mody 	/* pure loopback pq */
21465ef41193SRasesh Mody 	ecore_init_qm_lb_pq(p_hwfn);
21475ef41193SRasesh Mody 
21485ef41193SRasesh Mody 	/* out of order pq */
21495ef41193SRasesh Mody 	ecore_init_qm_ooo_pq(p_hwfn);
21505ef41193SRasesh Mody 
21515ef41193SRasesh Mody 	/* pure ack pq */
21525ef41193SRasesh Mody 	ecore_init_qm_pure_ack_pq(p_hwfn);
21535ef41193SRasesh Mody 
21545ef41193SRasesh Mody 	/* pq for offloaded protocol */
21555ef41193SRasesh Mody 	ecore_init_qm_offload_pq(p_hwfn);
21565ef41193SRasesh Mody 
21575ef41193SRasesh Mody 	/* done sharing vports */
21585ef41193SRasesh Mody 	ecore_init_qm_advance_vport(p_hwfn);
21595ef41193SRasesh Mody 
21605ef41193SRasesh Mody 	/* pqs for vfs */
21615ef41193SRasesh Mody 	ecore_init_qm_vf_pqs(p_hwfn);
21625ef41193SRasesh Mody }
21635ef41193SRasesh Mody 
21645ef41193SRasesh Mody /* compare values of getters against resources amounts */
ecore_init_qm_sanity(struct ecore_hwfn * p_hwfn)21655ef41193SRasesh Mody static enum _ecore_status_t ecore_init_qm_sanity(struct ecore_hwfn *p_hwfn)
21665ef41193SRasesh Mody {
21675ef41193SRasesh Mody 	if (ecore_init_qm_get_num_vports(p_hwfn) >
21685ef41193SRasesh Mody 	    RESC_NUM(p_hwfn, ECORE_VPORT)) {
21695ef41193SRasesh Mody 		DP_ERR(p_hwfn, "requested amount of vports exceeds resource\n");
21705ef41193SRasesh Mody 		return ECORE_INVAL;
21715ef41193SRasesh Mody 	}
21725ef41193SRasesh Mody 
21735ef41193SRasesh Mody 	if (ecore_init_qm_get_num_pqs(p_hwfn) > RESC_NUM(p_hwfn, ECORE_PQ)) {
21745ef41193SRasesh Mody 		DP_ERR(p_hwfn, "requested amount of pqs exceeds resource\n");
21755ef41193SRasesh Mody 		return ECORE_INVAL;
21765ef41193SRasesh Mody 	}
2177ec94dbc5SRasesh Mody 
2178ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
21795ef41193SRasesh Mody }
2180ec94dbc5SRasesh Mody 
21815ef41193SRasesh Mody /*
21825ef41193SRasesh Mody  * Function for verbose printing of the qm initialization results
21835ef41193SRasesh Mody  */
ecore_dp_init_qm_params(struct ecore_hwfn * p_hwfn)21845ef41193SRasesh Mody static void ecore_dp_init_qm_params(struct ecore_hwfn *p_hwfn)
21855ef41193SRasesh Mody {
21865ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
21875ef41193SRasesh Mody 	struct init_qm_vport_params *vport;
21885ef41193SRasesh Mody 	struct init_qm_port_params *port;
21895ef41193SRasesh Mody 	struct init_qm_pq_params *pq;
21905ef41193SRasesh Mody 	int i, tc;
21915ef41193SRasesh Mody 
21925ef41193SRasesh Mody 	/* top level params */
21935ef41193SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
21945ef41193SRasesh Mody 		   "qm init top level params: start_pq %d, start_vport %d,"
21955ef41193SRasesh Mody 		   " pure_lb_pq %d, offload_pq %d, pure_ack_pq %d\n",
21965ef41193SRasesh Mody 		   qm_info->start_pq, qm_info->start_vport, qm_info->pure_lb_pq,
21975ef41193SRasesh Mody 		   qm_info->offload_pq, qm_info->pure_ack_pq);
21985ef41193SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
21995ef41193SRasesh Mody 		   "ooo_pq %d, first_vf_pq %d, num_pqs %d, num_vf_pqs %d,"
22005ef41193SRasesh Mody 		   " num_vports %d, max_phys_tcs_per_port %d\n",
22015ef41193SRasesh Mody 		   qm_info->ooo_pq, qm_info->first_vf_pq, qm_info->num_pqs,
22025ef41193SRasesh Mody 		   qm_info->num_vf_pqs, qm_info->num_vports,
22035ef41193SRasesh Mody 		   qm_info->max_phys_tcs_per_port);
22045ef41193SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
22055ef41193SRasesh Mody 		   "pf_rl_en %d, pf_wfq_en %d, vport_rl_en %d, vport_wfq_en %d,"
22065ef41193SRasesh Mody 		   " pf_wfq %d, pf_rl %d, num_pf_rls %d, pq_flags %x\n",
22075ef41193SRasesh Mody 		   qm_info->pf_rl_en, qm_info->pf_wfq_en, qm_info->vport_rl_en,
22085ef41193SRasesh Mody 		   qm_info->vport_wfq_en, qm_info->pf_wfq, qm_info->pf_rl,
22095ef41193SRasesh Mody 		   qm_info->num_pf_rls, ecore_get_pq_flags(p_hwfn));
22105ef41193SRasesh Mody 
22115ef41193SRasesh Mody 	/* port table */
2212dd7b6aadSRasesh Mody 	for (i = 0; i < p_hwfn->p_dev->num_ports_in_engine; i++) {
22135ef41193SRasesh Mody 		port = &qm_info->qm_port_params[i];
22145ef41193SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
22155ef41193SRasesh Mody 			   "port idx %d, active %d, active_phys_tcs %d,"
22165ef41193SRasesh Mody 			   " num_pbf_cmd_lines %d, num_btb_blocks %d,"
22175ef41193SRasesh Mody 			   " reserved %d\n",
22185ef41193SRasesh Mody 			   i, port->active, port->active_phys_tcs,
22195ef41193SRasesh Mody 			   port->num_pbf_cmd_lines, port->num_btb_blocks,
22205ef41193SRasesh Mody 			   port->reserved);
22215ef41193SRasesh Mody 	}
22225ef41193SRasesh Mody 
22235ef41193SRasesh Mody 	/* vport table */
22245ef41193SRasesh Mody 	for (i = 0; i < qm_info->num_vports; i++) {
22255ef41193SRasesh Mody 		vport = &qm_info->qm_vport_params[i];
22267ed1cd53SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_HW, "vport idx %d, wfq %d, first_tx_pq_id [ ",
22277ed1cd53SRasesh Mody 			   qm_info->start_vport + i, vport->wfq);
22285ef41193SRasesh Mody 		for (tc = 0; tc < NUM_OF_TCS; tc++)
22295ef41193SRasesh Mody 			DP_VERBOSE(p_hwfn, ECORE_MSG_HW, "%d ",
22305ef41193SRasesh Mody 				   vport->first_tx_pq_id[tc]);
22315ef41193SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_HW, "]\n");
22325ef41193SRasesh Mody 	}
22335ef41193SRasesh Mody 
22345ef41193SRasesh Mody 	/* pq table */
22355ef41193SRasesh Mody 	for (i = 0; i < qm_info->num_pqs; i++) {
22365ef41193SRasesh Mody 		pq = &qm_info->qm_pq_params[i];
22373b307c55SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
22383b307c55SRasesh Mody 			   "pq idx %d, port %d, vport_id %d, tc %d, wrr_grp %d, rl_valid %d, rl_id %d\n",
2239c2817ba4SRasesh Mody 			   qm_info->start_pq + i, pq->port_id, pq->vport_id,
22403b307c55SRasesh Mody 			   pq->tc_id, pq->wrr_group, pq->rl_valid, pq->rl_id);
22415ef41193SRasesh Mody 	}
22425ef41193SRasesh Mody }
22435ef41193SRasesh Mody 
ecore_init_qm_info(struct ecore_hwfn * p_hwfn)22445ef41193SRasesh Mody static void ecore_init_qm_info(struct ecore_hwfn *p_hwfn)
22455ef41193SRasesh Mody {
22465ef41193SRasesh Mody 	/* reset params required for init run */
22475ef41193SRasesh Mody 	ecore_init_qm_reset_params(p_hwfn);
22485ef41193SRasesh Mody 
22495ef41193SRasesh Mody 	/* init QM top level params */
22505ef41193SRasesh Mody 	ecore_init_qm_params(p_hwfn);
22515ef41193SRasesh Mody 
22525ef41193SRasesh Mody 	/* init QM port params */
22535ef41193SRasesh Mody 	ecore_init_qm_port_params(p_hwfn);
22545ef41193SRasesh Mody 
22555ef41193SRasesh Mody 	/* init QM vport params */
22565ef41193SRasesh Mody 	ecore_init_qm_vport_params(p_hwfn);
22575ef41193SRasesh Mody 
22585ef41193SRasesh Mody 	/* init QM physical queue params */
22595ef41193SRasesh Mody 	ecore_init_qm_pq_params(p_hwfn);
22605ef41193SRasesh Mody 
22615ef41193SRasesh Mody 	/* display all that init */
22625ef41193SRasesh Mody 	ecore_dp_init_qm_params(p_hwfn);
2263ec94dbc5SRasesh Mody }
2264ec94dbc5SRasesh Mody 
2265ec94dbc5SRasesh Mody /* This function reconfigures the QM pf on the fly.
2266ec94dbc5SRasesh Mody  * For this purpose we:
2267ec94dbc5SRasesh Mody  * 1. reconfigure the QM database
22685ef41193SRasesh Mody  * 2. set new values to runtime array
2269ec94dbc5SRasesh Mody  * 3. send an sdm_qm_cmd through the rbc interface to stop the QM
2270ec94dbc5SRasesh Mody  * 4. activate init tool in QM_PF stage
2271ec94dbc5SRasesh Mody  * 5. send an sdm_qm_cmd through rbc interface to release the QM
2272ec94dbc5SRasesh Mody  */
ecore_qm_reconf(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)2273ec94dbc5SRasesh Mody enum _ecore_status_t ecore_qm_reconf(struct ecore_hwfn *p_hwfn,
2274ec94dbc5SRasesh Mody 				     struct ecore_ptt *p_ptt)
2275ec94dbc5SRasesh Mody {
2276ec94dbc5SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
22775ef41193SRasesh Mody 	bool b_rc;
22788e950a86SRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
22798e950a86SRasesh Mody 
22808e950a86SRasesh Mody 	/* multiple flows can issue qm reconf. Need to lock */
22818e950a86SRasesh Mody 	OSAL_SPIN_LOCK(&qm_lock);
2282ec94dbc5SRasesh Mody 
2283ec94dbc5SRasesh Mody 	/* initialize ecore's qm data structure */
22845ef41193SRasesh Mody 	ecore_init_qm_info(p_hwfn);
2285ec94dbc5SRasesh Mody 
2286ec94dbc5SRasesh Mody 	/* stop PF's qm queues */
2287ec94dbc5SRasesh Mody 	b_rc = ecore_send_qm_stop_cmd(p_hwfn, p_ptt, false, true,
2288ec94dbc5SRasesh Mody 				      qm_info->start_pq, qm_info->num_pqs);
22898e950a86SRasesh Mody 	if (!b_rc) {
22908e950a86SRasesh Mody 		rc = ECORE_INVAL;
22918e950a86SRasesh Mody 		goto unlock;
22928e950a86SRasesh Mody 	}
2293ec94dbc5SRasesh Mody 
2294ec94dbc5SRasesh Mody 	/* clear the QM_PF runtime phase leftovers from previous init */
2295ec94dbc5SRasesh Mody 	ecore_init_clear_rt_data(p_hwfn);
2296ec94dbc5SRasesh Mody 
2297ec94dbc5SRasesh Mody 	/* prepare QM portion of runtime array */
2298c2817ba4SRasesh Mody 	ecore_qm_init_pf(p_hwfn, p_ptt, false);
2299ec94dbc5SRasesh Mody 
2300ec94dbc5SRasesh Mody 	/* activate init tool on runtime array */
2301ec94dbc5SRasesh Mody 	rc = ecore_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id,
2302ec94dbc5SRasesh Mody 			    p_hwfn->hw_info.hw_mode);
2303ec94dbc5SRasesh Mody 
2304ec94dbc5SRasesh Mody 	/* start PF's qm queues */
2305ec94dbc5SRasesh Mody 	b_rc = ecore_send_qm_stop_cmd(p_hwfn, p_ptt, true, true,
2306ec94dbc5SRasesh Mody 				      qm_info->start_pq, qm_info->num_pqs);
230722d07d93SRasesh Mody 	if (!b_rc)
23088e950a86SRasesh Mody 		rc = ECORE_INVAL;
2309ec94dbc5SRasesh Mody 
23108e950a86SRasesh Mody unlock:
23118e950a86SRasesh Mody 	OSAL_SPIN_UNLOCK(&qm_lock);
23128e950a86SRasesh Mody 
23138e950a86SRasesh Mody 	return rc;
2314ec94dbc5SRasesh Mody }
2315ec94dbc5SRasesh Mody 
ecore_alloc_qm_data(struct ecore_hwfn * p_hwfn)23165ef41193SRasesh Mody static enum _ecore_status_t ecore_alloc_qm_data(struct ecore_hwfn *p_hwfn)
23175ef41193SRasesh Mody {
23185ef41193SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
23195ef41193SRasesh Mody 	enum _ecore_status_t rc;
23205ef41193SRasesh Mody 
23215ef41193SRasesh Mody 	rc = ecore_init_qm_sanity(p_hwfn);
23225ef41193SRasesh Mody 	if (rc != ECORE_SUCCESS)
23235ef41193SRasesh Mody 		goto alloc_err;
23245ef41193SRasesh Mody 
23255ef41193SRasesh Mody 	qm_info->qm_pq_params = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL,
23265ef41193SRasesh Mody 					    sizeof(struct init_qm_pq_params) *
23275ef41193SRasesh Mody 					    ecore_init_qm_get_num_pqs(p_hwfn));
23285ef41193SRasesh Mody 	if (!qm_info->qm_pq_params)
23295ef41193SRasesh Mody 		goto alloc_err;
23305ef41193SRasesh Mody 
23315ef41193SRasesh Mody 	qm_info->qm_vport_params = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL,
23325ef41193SRasesh Mody 				       sizeof(struct init_qm_vport_params) *
23335ef41193SRasesh Mody 				       ecore_init_qm_get_num_vports(p_hwfn));
23345ef41193SRasesh Mody 	if (!qm_info->qm_vport_params)
23355ef41193SRasesh Mody 		goto alloc_err;
23365ef41193SRasesh Mody 
23375ef41193SRasesh Mody 	qm_info->qm_port_params = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL,
23385ef41193SRasesh Mody 				      sizeof(struct init_qm_port_params) *
2339dd7b6aadSRasesh Mody 				      p_hwfn->p_dev->num_ports_in_engine);
23405ef41193SRasesh Mody 	if (!qm_info->qm_port_params)
23415ef41193SRasesh Mody 		goto alloc_err;
23425ef41193SRasesh Mody 
23435ef41193SRasesh Mody 	qm_info->wfq_data = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL,
23445ef41193SRasesh Mody 					sizeof(struct ecore_wfq_data) *
23455ef41193SRasesh Mody 					ecore_init_qm_get_num_vports(p_hwfn));
23465ef41193SRasesh Mody 	if (!qm_info->wfq_data)
23475ef41193SRasesh Mody 		goto alloc_err;
23485ef41193SRasesh Mody 
23495ef41193SRasesh Mody 	return ECORE_SUCCESS;
23505ef41193SRasesh Mody 
23515ef41193SRasesh Mody alloc_err:
23525ef41193SRasesh Mody 	DP_NOTICE(p_hwfn, false, "Failed to allocate memory for QM params\n");
23535ef41193SRasesh Mody 	ecore_qm_info_free(p_hwfn);
23545ef41193SRasesh Mody 	return ECORE_NOMEM;
23555ef41193SRasesh Mody }
23565ef41193SRasesh Mody /******************** End QM initialization ***************/
23575ef41193SRasesh Mody 
ecore_resc_alloc(struct ecore_dev * p_dev)2358ec94dbc5SRasesh Mody enum _ecore_status_t ecore_resc_alloc(struct ecore_dev *p_dev)
2359ec94dbc5SRasesh Mody {
236022d07d93SRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
2361519438f7SRasesh Mody 	enum dbg_status debug_status = DBG_STATUS_OK;
2362ec94dbc5SRasesh Mody 	int i;
2363ec94dbc5SRasesh Mody 
2364eb8e81adSRasesh Mody 	if (IS_VF(p_dev)) {
2365eb8e81adSRasesh Mody 		for_each_hwfn(p_dev, i) {
2366eb8e81adSRasesh Mody 			rc = ecore_l2_alloc(&p_dev->hwfns[i]);
2367eb8e81adSRasesh Mody 			if (rc != ECORE_SUCCESS)
236886a2265eSRasesh Mody 				return rc;
2369eb8e81adSRasesh Mody 		}
2370eb8e81adSRasesh Mody 		return rc;
2371eb8e81adSRasesh Mody 	}
237286a2265eSRasesh Mody 
2373ec94dbc5SRasesh Mody 	p_dev->fw_data = OSAL_ZALLOC(p_dev, GFP_KERNEL,
237422d07d93SRasesh Mody 				     sizeof(*p_dev->fw_data));
2375ec94dbc5SRasesh Mody 	if (!p_dev->fw_data)
2376ec94dbc5SRasesh Mody 		return ECORE_NOMEM;
2377ec94dbc5SRasesh Mody 
2378ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
2379ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
238022d07d93SRasesh Mody 		u32 n_eqes, num_cons;
2381ec94dbc5SRasesh Mody 
2382e916697fSRasesh Mody 		/* initialize the doorbell recovery mechanism */
2383e916697fSRasesh Mody 		rc = ecore_db_recovery_setup(p_hwfn);
2384e916697fSRasesh Mody 		if (rc)
2385e916697fSRasesh Mody 			goto alloc_err;
2386e916697fSRasesh Mody 
2387ec94dbc5SRasesh Mody 		/* First allocate the context manager structure */
2388ec94dbc5SRasesh Mody 		rc = ecore_cxt_mngr_alloc(p_hwfn);
2389ec94dbc5SRasesh Mody 		if (rc)
2390ec94dbc5SRasesh Mody 			goto alloc_err;
2391ec94dbc5SRasesh Mody 
2392e916697fSRasesh Mody 		/* Set the HW cid/tid numbers (in the context manager)
2393ec94dbc5SRasesh Mody 		 * Must be done prior to any further computations.
2394ec94dbc5SRasesh Mody 		 */
2395ec94dbc5SRasesh Mody 		rc = ecore_cxt_set_pf_params(p_hwfn);
2396ec94dbc5SRasesh Mody 		if (rc)
2397ec94dbc5SRasesh Mody 			goto alloc_err;
2398ec94dbc5SRasesh Mody 
23995ef41193SRasesh Mody 		rc = ecore_alloc_qm_data(p_hwfn);
2400ec94dbc5SRasesh Mody 		if (rc)
2401ec94dbc5SRasesh Mody 			goto alloc_err;
2402ec94dbc5SRasesh Mody 
24035ef41193SRasesh Mody 		/* init qm info */
24045ef41193SRasesh Mody 		ecore_init_qm_info(p_hwfn);
24055ef41193SRasesh Mody 
2406ec94dbc5SRasesh Mody 		/* Compute the ILT client partition */
2407ec94dbc5SRasesh Mody 		rc = ecore_cxt_cfg_ilt_compute(p_hwfn);
2408ec94dbc5SRasesh Mody 		if (rc)
2409ec94dbc5SRasesh Mody 			goto alloc_err;
2410ec94dbc5SRasesh Mody 
2411ec94dbc5SRasesh Mody 		/* CID map / ILT shadow table / T2
2412ec94dbc5SRasesh Mody 		 * The talbes sizes are determined by the computations above
2413ec94dbc5SRasesh Mody 		 */
2414ec94dbc5SRasesh Mody 		rc = ecore_cxt_tables_alloc(p_hwfn);
2415ec94dbc5SRasesh Mody 		if (rc)
2416ec94dbc5SRasesh Mody 			goto alloc_err;
2417ec94dbc5SRasesh Mody 
2418ec94dbc5SRasesh Mody 		/* SPQ, must follow ILT because initializes SPQ context */
2419ec94dbc5SRasesh Mody 		rc = ecore_spq_alloc(p_hwfn);
2420ec94dbc5SRasesh Mody 		if (rc)
2421ec94dbc5SRasesh Mody 			goto alloc_err;
2422ec94dbc5SRasesh Mody 
2423ec94dbc5SRasesh Mody 		/* SP status block allocation */
2424ec94dbc5SRasesh Mody 		p_hwfn->p_dpc_ptt = ecore_get_reserved_ptt(p_hwfn,
2425ec94dbc5SRasesh Mody 							   RESERVED_PTT_DPC);
2426ec94dbc5SRasesh Mody 
2427ec94dbc5SRasesh Mody 		rc = ecore_int_alloc(p_hwfn, p_hwfn->p_main_ptt);
2428ec94dbc5SRasesh Mody 		if (rc)
2429ec94dbc5SRasesh Mody 			goto alloc_err;
2430ec94dbc5SRasesh Mody 
243186a2265eSRasesh Mody 		rc = ecore_iov_alloc(p_hwfn);
243286a2265eSRasesh Mody 		if (rc)
243386a2265eSRasesh Mody 			goto alloc_err;
243486a2265eSRasesh Mody 
2435ec94dbc5SRasesh Mody 		/* EQ */
243622d07d93SRasesh Mody 		n_eqes = ecore_chain_get_capacity(&p_hwfn->p_spq->chain);
2437bdf4267dSRasesh Mody 		if (ECORE_IS_RDMA_PERSONALITY(p_hwfn)) {
243822d07d93SRasesh Mody 			/* Calculate the EQ size
243922d07d93SRasesh Mody 			 * ---------------------
244022d07d93SRasesh Mody 			 * Each ICID may generate up to one event at a time i.e.
244122d07d93SRasesh Mody 			 * the event must be handled/cleared before a new one
244222d07d93SRasesh Mody 			 * can be generated. We calculate the sum of events per
244322d07d93SRasesh Mody 			 * protocol and create an EQ deep enough to handle the
244422d07d93SRasesh Mody 			 * worst case:
244522d07d93SRasesh Mody 			 * - Core - according to SPQ.
244622d07d93SRasesh Mody 			 * - RoCE - per QP there are a couple of ICIDs, one
244722d07d93SRasesh Mody 			 *	  responder and one requester, each can
244822d07d93SRasesh Mody 			 *	  generate an EQE => n_eqes_qp = 2 * n_qp.
244922d07d93SRasesh Mody 			 *	  Each CQ can generate an EQE. There are 2 CQs
245022d07d93SRasesh Mody 			 *	  per QP => n_eqes_cq = 2 * n_qp.
245122d07d93SRasesh Mody 			 *	  Hence the RoCE total is 4 * n_qp or
245222d07d93SRasesh Mody 			 *	  2 * num_cons.
245322d07d93SRasesh Mody 			 * - ENet - There can be up to two events per VF. One
245422d07d93SRasesh Mody 			 *	  for VF-PF channel and another for VF FLR
245522d07d93SRasesh Mody 			 *	  initial cleanup. The number of VFs is
245622d07d93SRasesh Mody 			 *	  bounded by MAX_NUM_VFS_BB, and is much
245722d07d93SRasesh Mody 			 *	  smaller than RoCE's so we avoid exact
245822d07d93SRasesh Mody 			 *	  calculation.
245922d07d93SRasesh Mody 			 */
2460bdf4267dSRasesh Mody 			if (ECORE_IS_ROCE_PERSONALITY(p_hwfn)) {
246122d07d93SRasesh Mody 				num_cons =
246222d07d93SRasesh Mody 				    ecore_cxt_get_proto_cid_count(
246322d07d93SRasesh Mody 						p_hwfn,
246422d07d93SRasesh Mody 						PROTOCOLID_ROCE,
2465f2b85216SRasesh Mody 						OSAL_NULL);
246622d07d93SRasesh Mody 				num_cons *= 2;
246722d07d93SRasesh Mody 			} else {
246822d07d93SRasesh Mody 				num_cons = ecore_cxt_get_proto_cid_count(
246922d07d93SRasesh Mody 						p_hwfn,
247022d07d93SRasesh Mody 						PROTOCOLID_IWARP,
2471f2b85216SRasesh Mody 						OSAL_NULL);
247222d07d93SRasesh Mody 			}
247322d07d93SRasesh Mody 			n_eqes += num_cons + 2 * MAX_NUM_VFS_BB;
247422d07d93SRasesh Mody 		} else if (p_hwfn->hw_info.personality == ECORE_PCI_ISCSI) {
247522d07d93SRasesh Mody 			num_cons =
247622d07d93SRasesh Mody 			    ecore_cxt_get_proto_cid_count(p_hwfn,
2477f2b85216SRasesh Mody 							  PROTOCOLID_ISCSI,
2478f2b85216SRasesh Mody 							  OSAL_NULL);
247922d07d93SRasesh Mody 			n_eqes += 2 * num_cons;
248022d07d93SRasesh Mody 		}
248122d07d93SRasesh Mody 
248222d07d93SRasesh Mody 		if (n_eqes > 0xFFFF) {
248322d07d93SRasesh Mody 			DP_ERR(p_hwfn, "Cannot allocate 0x%x EQ elements."
248422d07d93SRasesh Mody 				       "The maximum of a u16 chain is 0x%x\n",
248522d07d93SRasesh Mody 			       n_eqes, 0xFFFF);
248674cd0312SRasesh Mody 			goto alloc_no_mem;
248722d07d93SRasesh Mody 		}
248822d07d93SRasesh Mody 
2489d411a2b5SRasesh Mody 		rc = ecore_eq_alloc(p_hwfn, (u16)n_eqes);
2490d411a2b5SRasesh Mody 		if (rc)
2491d411a2b5SRasesh Mody 			goto alloc_err;
2492ec94dbc5SRasesh Mody 
2493d411a2b5SRasesh Mody 		rc = ecore_consq_alloc(p_hwfn);
2494d411a2b5SRasesh Mody 		if (rc)
2495d411a2b5SRasesh Mody 			goto alloc_err;
24969455b556SRasesh Mody 
2497eb8e81adSRasesh Mody 		rc = ecore_l2_alloc(p_hwfn);
2498eb8e81adSRasesh Mody 		if (rc != ECORE_SUCCESS)
2499eb8e81adSRasesh Mody 			goto alloc_err;
2500eb8e81adSRasesh Mody 
2501ec94dbc5SRasesh Mody 		/* DMA info initialization */
2502ec94dbc5SRasesh Mody 		rc = ecore_dmae_info_alloc(p_hwfn);
2503ec94dbc5SRasesh Mody 		if (rc) {
250498abf84eSRasesh Mody 			DP_NOTICE(p_hwfn, false, "Failed to allocate memory for dmae_info structure\n");
2505ec94dbc5SRasesh Mody 			goto alloc_err;
2506ec94dbc5SRasesh Mody 		}
250726ae839dSRasesh Mody 
250826ae839dSRasesh Mody 		/* DCBX initialization */
250926ae839dSRasesh Mody 		rc = ecore_dcbx_info_alloc(p_hwfn);
251026ae839dSRasesh Mody 		if (rc) {
251198abf84eSRasesh Mody 			DP_NOTICE(p_hwfn, false,
25129455b556SRasesh Mody 				  "Failed to allocate memory for dcbx structure\n");
251326ae839dSRasesh Mody 			goto alloc_err;
251426ae839dSRasesh Mody 		}
25153c361686SRasesh Mody 
2516519438f7SRasesh Mody 		debug_status = OSAL_DBG_ALLOC_USER_DATA(p_hwfn,
2517519438f7SRasesh Mody 							&p_hwfn->dbg_user_info);
2518519438f7SRasesh Mody 		if (debug_status) {
25193c361686SRasesh Mody 			DP_NOTICE(p_hwfn, false,
25203c361686SRasesh Mody 				  "Failed to allocate dbg user info structure\n");
2521519438f7SRasesh Mody 			rc = (enum _ecore_status_t)debug_status;
25223c361686SRasesh Mody 			goto alloc_err;
2523ec94dbc5SRasesh Mody 		}
25243b307c55SRasesh Mody 
2525519438f7SRasesh Mody 		debug_status = OSAL_DBG_ALLOC_USER_DATA(p_hwfn,
2526519438f7SRasesh Mody 							&p_hwfn->dbg_user_info);
2527519438f7SRasesh Mody 		if (debug_status) {
25283b307c55SRasesh Mody 			DP_NOTICE(p_hwfn, false,
25293b307c55SRasesh Mody 				  "Failed to allocate dbg user info structure\n");
2530519438f7SRasesh Mody 			rc = (enum _ecore_status_t)debug_status;
25313b307c55SRasesh Mody 			goto alloc_err;
25323b307c55SRasesh Mody 		}
25333c361686SRasesh Mody 	} /* hwfn loop */
2534ec94dbc5SRasesh Mody 
25353eed444aSRasesh Mody 	rc = ecore_llh_alloc(p_dev);
25363eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS) {
25373eed444aSRasesh Mody 		DP_NOTICE(p_dev, true,
25383eed444aSRasesh Mody 			  "Failed to allocate memory for the llh_info structure\n");
25393eed444aSRasesh Mody 		goto alloc_err;
25403eed444aSRasesh Mody 	}
25413eed444aSRasesh Mody 
2542ec94dbc5SRasesh Mody 	p_dev->reset_stats = OSAL_ZALLOC(p_dev, GFP_KERNEL,
2543869c47d0SRasesh Mody 					 sizeof(*p_dev->reset_stats));
2544ec94dbc5SRasesh Mody 	if (!p_dev->reset_stats) {
254598abf84eSRasesh Mody 		DP_NOTICE(p_dev, false, "Failed to allocate reset statistics\n");
2546ec94dbc5SRasesh Mody 		goto alloc_no_mem;
2547ec94dbc5SRasesh Mody 	}
2548ec94dbc5SRasesh Mody 
2549ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
2550ec94dbc5SRasesh Mody 
2551ec94dbc5SRasesh Mody alloc_no_mem:
2552ec94dbc5SRasesh Mody 	rc = ECORE_NOMEM;
2553ec94dbc5SRasesh Mody alloc_err:
2554ec94dbc5SRasesh Mody 	ecore_resc_free(p_dev);
2555ec94dbc5SRasesh Mody 	return rc;
2556ec94dbc5SRasesh Mody }
2557ec94dbc5SRasesh Mody 
ecore_resc_setup(struct ecore_dev * p_dev)2558ec94dbc5SRasesh Mody void ecore_resc_setup(struct ecore_dev *p_dev)
2559ec94dbc5SRasesh Mody {
2560ec94dbc5SRasesh Mody 	int i;
2561ec94dbc5SRasesh Mody 
2562eb8e81adSRasesh Mody 	if (IS_VF(p_dev)) {
2563eb8e81adSRasesh Mody 		for_each_hwfn(p_dev, i)
2564eb8e81adSRasesh Mody 			ecore_l2_setup(&p_dev->hwfns[i]);
256586a2265eSRasesh Mody 		return;
2566eb8e81adSRasesh Mody 	}
256786a2265eSRasesh Mody 
2568ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
2569ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
2570ec94dbc5SRasesh Mody 
2571ec94dbc5SRasesh Mody 		ecore_cxt_mngr_setup(p_hwfn);
2572ec94dbc5SRasesh Mody 		ecore_spq_setup(p_hwfn);
2573d411a2b5SRasesh Mody 		ecore_eq_setup(p_hwfn);
2574d411a2b5SRasesh Mody 		ecore_consq_setup(p_hwfn);
2575ec94dbc5SRasesh Mody 
2576ec94dbc5SRasesh Mody 		/* Read shadow of current MFW mailbox */
2577ec94dbc5SRasesh Mody 		ecore_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt);
2578ec94dbc5SRasesh Mody 		OSAL_MEMCPY(p_hwfn->mcp_info->mfw_mb_shadow,
2579ec94dbc5SRasesh Mody 			    p_hwfn->mcp_info->mfw_mb_cur,
2580ec94dbc5SRasesh Mody 			    p_hwfn->mcp_info->mfw_mb_length);
2581ec94dbc5SRasesh Mody 
2582ec94dbc5SRasesh Mody 		ecore_int_setup(p_hwfn, p_hwfn->p_main_ptt);
258386a2265eSRasesh Mody 
2584eb8e81adSRasesh Mody 		ecore_l2_setup(p_hwfn);
2585739a5b2fSRasesh Mody 		ecore_iov_setup(p_hwfn);
2586ec94dbc5SRasesh Mody 	}
2587ec94dbc5SRasesh Mody }
2588ec94dbc5SRasesh Mody 
2589ec94dbc5SRasesh Mody #define FINAL_CLEANUP_POLL_CNT	(100)
2590ec94dbc5SRasesh Mody #define FINAL_CLEANUP_POLL_TIME	(10)
ecore_final_cleanup(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u16 id,bool is_vf)2591ec94dbc5SRasesh Mody enum _ecore_status_t ecore_final_cleanup(struct ecore_hwfn *p_hwfn,
2592ec94dbc5SRasesh Mody 					 struct ecore_ptt *p_ptt,
2593ec94dbc5SRasesh Mody 					 u16 id, bool is_vf)
2594ec94dbc5SRasesh Mody {
2595ec94dbc5SRasesh Mody 	u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT;
2596ec94dbc5SRasesh Mody 	enum _ecore_status_t rc = ECORE_TIMEOUT;
2597ec94dbc5SRasesh Mody 
2598ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
2599ec94dbc5SRasesh Mody 	if (CHIP_REV_IS_TEDIBEAR(p_hwfn->p_dev) ||
2600ec94dbc5SRasesh Mody 	    CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
2601ec94dbc5SRasesh Mody 		DP_INFO(p_hwfn, "Skipping final cleanup for non-ASIC\n");
2602ec94dbc5SRasesh Mody 		return ECORE_SUCCESS;
2603ec94dbc5SRasesh Mody 	}
2604ec94dbc5SRasesh Mody #endif
2605ec94dbc5SRasesh Mody 
2606ec94dbc5SRasesh Mody 	addr = GTT_BAR0_MAP_REG_USDM_RAM +
2607ec94dbc5SRasesh Mody 	    USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id);
2608ec94dbc5SRasesh Mody 
2609ec94dbc5SRasesh Mody 	if (is_vf)
2610ec94dbc5SRasesh Mody 		id += 0x10;
2611ec94dbc5SRasesh Mody 
2612ec94dbc5SRasesh Mody 	command |= X_FINAL_CLEANUP_AGG_INT <<
2613ec94dbc5SRasesh Mody 	    SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT;
2614ec94dbc5SRasesh Mody 	command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT;
2615ec94dbc5SRasesh Mody 	command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT;
2616ec94dbc5SRasesh Mody 	command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT;
2617ec94dbc5SRasesh Mody 
2618ec94dbc5SRasesh Mody /* Make sure notification is not set before initiating final cleanup */
26199455b556SRasesh Mody 
2620ec94dbc5SRasesh Mody 	if (REG_RD(p_hwfn, addr)) {
2621ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, false,
26229455b556SRasesh Mody 			  "Unexpected; Found final cleanup notification");
26239455b556SRasesh Mody 		DP_NOTICE(p_hwfn, false,
2624ec94dbc5SRasesh Mody 			  " before initiating final cleanup\n");
2625ec94dbc5SRasesh Mody 		REG_WR(p_hwfn, addr, 0);
2626ec94dbc5SRasesh Mody 	}
2627ec94dbc5SRasesh Mody 
2628ec94dbc5SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_IOV,
262960c78a5eSRasesh Mody 		   "Sending final cleanup for PFVF[%d] [Command %08x]\n",
263032376ac6SRasesh Mody 		   id, command);
2631ec94dbc5SRasesh Mody 
263232376ac6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command);
2633ec94dbc5SRasesh Mody 
2634ec94dbc5SRasesh Mody 	/* Poll until completion */
2635ec94dbc5SRasesh Mody 	while (!REG_RD(p_hwfn, addr) && count--)
2636ec94dbc5SRasesh Mody 		OSAL_MSLEEP(FINAL_CLEANUP_POLL_TIME);
2637ec94dbc5SRasesh Mody 
2638ec94dbc5SRasesh Mody 	if (REG_RD(p_hwfn, addr))
2639ec94dbc5SRasesh Mody 		rc = ECORE_SUCCESS;
2640ec94dbc5SRasesh Mody 	else
2641ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true,
2642ec94dbc5SRasesh Mody 			  "Failed to receive FW final cleanup notification\n");
2643ec94dbc5SRasesh Mody 
2644ec94dbc5SRasesh Mody 	/* Cleanup afterwards */
2645ec94dbc5SRasesh Mody 	REG_WR(p_hwfn, addr, 0);
2646ec94dbc5SRasesh Mody 
2647ec94dbc5SRasesh Mody 	return rc;
2648ec94dbc5SRasesh Mody }
2649ec94dbc5SRasesh Mody 
ecore_calc_hw_mode(struct ecore_hwfn * p_hwfn)265022d07d93SRasesh Mody static enum _ecore_status_t ecore_calc_hw_mode(struct ecore_hwfn *p_hwfn)
2651ec94dbc5SRasesh Mody {
2652ec94dbc5SRasesh Mody 	int hw_mode = 0;
2653ec94dbc5SRasesh Mody 
26543b307c55SRasesh Mody 	if (ECORE_IS_BB(p_hwfn->p_dev)) {
2655806474a6SRasesh Mody 		hw_mode |= 1 << MODE_BB;
2656c018d2b4SRasesh Mody 	} else if (ECORE_IS_AH(p_hwfn->p_dev)) {
2657ec94dbc5SRasesh Mody 		hw_mode |= 1 << MODE_K2;
2658c018d2b4SRasesh Mody 	} else {
2659c018d2b4SRasesh Mody 		DP_NOTICE(p_hwfn, true, "Unknown chip type %#x\n",
2660c018d2b4SRasesh Mody 			  p_hwfn->p_dev->type);
266122d07d93SRasesh Mody 		return ECORE_INVAL;
2662ec94dbc5SRasesh Mody 	}
2663ec94dbc5SRasesh Mody 
2664ec94dbc5SRasesh Mody 	/* Ports per engine is based on the values in CNIG_REG_NW_PORT_MODE */
2665dd7b6aadSRasesh Mody 	switch (p_hwfn->p_dev->num_ports_in_engine) {
2666ec94dbc5SRasesh Mody 	case 1:
2667ec94dbc5SRasesh Mody 		hw_mode |= 1 << MODE_PORTS_PER_ENG_1;
2668ec94dbc5SRasesh Mody 		break;
2669ec94dbc5SRasesh Mody 	case 2:
2670ec94dbc5SRasesh Mody 		hw_mode |= 1 << MODE_PORTS_PER_ENG_2;
2671ec94dbc5SRasesh Mody 		break;
2672ec94dbc5SRasesh Mody 	case 4:
2673ec94dbc5SRasesh Mody 		hw_mode |= 1 << MODE_PORTS_PER_ENG_4;
2674ec94dbc5SRasesh Mody 		break;
2675ec94dbc5SRasesh Mody 	default:
2676ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true,
2677ec94dbc5SRasesh Mody 			  "num_ports_in_engine = %d not supported\n",
2678dd7b6aadSRasesh Mody 			  p_hwfn->p_dev->num_ports_in_engine);
267922d07d93SRasesh Mody 		return ECORE_INVAL;
2680ec94dbc5SRasesh Mody 	}
2681ec94dbc5SRasesh Mody 
26825018f1fcSJoyce Kong 	if (OSAL_GET_BIT(ECORE_MF_OVLAN_CLSS, &p_hwfn->p_dev->mf_bits))
2683ec94dbc5SRasesh Mody 		hw_mode |= 1 << MODE_MF_SD;
268447af7019SRasesh Mody 	else
2685ec94dbc5SRasesh Mody 		hw_mode |= 1 << MODE_MF_SI;
2686ec94dbc5SRasesh Mody 
2687ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
2688ec94dbc5SRasesh Mody 	if (CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
2689ec94dbc5SRasesh Mody 		if (CHIP_REV_IS_FPGA(p_hwfn->p_dev)) {
2690ec94dbc5SRasesh Mody 			hw_mode |= 1 << MODE_FPGA;
2691ec94dbc5SRasesh Mody 		} else {
2692ec94dbc5SRasesh Mody 			if (p_hwfn->p_dev->b_is_emul_full)
2693ec94dbc5SRasesh Mody 				hw_mode |= 1 << MODE_EMUL_FULL;
2694ec94dbc5SRasesh Mody 			else
2695ec94dbc5SRasesh Mody 				hw_mode |= 1 << MODE_EMUL_REDUCED;
2696ec94dbc5SRasesh Mody 		}
2697ec94dbc5SRasesh Mody 	} else
2698ec94dbc5SRasesh Mody #endif
2699ec94dbc5SRasesh Mody 		hw_mode |= 1 << MODE_ASIC;
2700ec94dbc5SRasesh Mody 
2701c0845c33SRasesh Mody 	if (ECORE_IS_CMT(p_hwfn->p_dev))
2702ec94dbc5SRasesh Mody 		hw_mode |= 1 << MODE_100G;
2703ec94dbc5SRasesh Mody 
2704ec94dbc5SRasesh Mody 	p_hwfn->hw_info.hw_mode = hw_mode;
2705ec94dbc5SRasesh Mody 
2706ec94dbc5SRasesh Mody 	DP_VERBOSE(p_hwfn, (ECORE_MSG_PROBE | ECORE_MSG_IFUP),
2707ec94dbc5SRasesh Mody 		   "Configuring function for hw_mode: 0x%08x\n",
2708ec94dbc5SRasesh Mody 		   p_hwfn->hw_info.hw_mode);
270922d07d93SRasesh Mody 
271022d07d93SRasesh Mody 	return ECORE_SUCCESS;
2711ec94dbc5SRasesh Mody }
2712ec94dbc5SRasesh Mody 
2713ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
27143b307c55SRasesh Mody /* MFW-replacement initializations for emulation */
ecore_hw_init_chip(struct ecore_dev * p_dev,struct ecore_ptt * p_ptt)27153b307c55SRasesh Mody static enum _ecore_status_t ecore_hw_init_chip(struct ecore_dev *p_dev,
2716ec94dbc5SRasesh Mody 					       struct ecore_ptt *p_ptt)
2717ec94dbc5SRasesh Mody {
27183b307c55SRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
27193b307c55SRasesh Mody 	u32 pl_hv, wr_mbs;
27203b307c55SRasesh Mody 	int i, pos;
27213b307c55SRasesh Mody 	u16 ctrl = 0;
2722ec94dbc5SRasesh Mody 
27233b307c55SRasesh Mody 	if (!CHIP_REV_IS_EMUL(p_dev)) {
27243b307c55SRasesh Mody 		DP_NOTICE(p_dev, false,
27253b307c55SRasesh Mody 			  "ecore_hw_init_chip() shouldn't be called in a non-emulation environment\n");
27263b307c55SRasesh Mody 		return ECORE_INVAL;
2727806474a6SRasesh Mody 	}
2728ec94dbc5SRasesh Mody 
27293b307c55SRasesh Mody 	pl_hv = ECORE_IS_BB(p_dev) ? 0x1 : 0x401;
2730ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, MISCS_REG_RESET_PL_HV + 4, pl_hv);
2731ec94dbc5SRasesh Mody 
273252fa735cSRasesh Mody 	if (ECORE_IS_AH(p_dev))
273352fa735cSRasesh Mody 		ecore_wr(p_hwfn, p_ptt, MISCS_REG_RESET_PL_HV_2_K2, 0x3ffffff);
2734ec94dbc5SRasesh Mody 
27353b307c55SRasesh Mody 	/* Initialize port mode to 4x10G_E (10G with 4x10 SERDES) */
27363b307c55SRasesh Mody 	if (ECORE_IS_BB(p_dev))
2737806474a6SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB, 4);
2738ec94dbc5SRasesh Mody 
2739806474a6SRasesh Mody 	if (ECORE_IS_AH(p_dev)) {
2740ec94dbc5SRasesh Mody 		/* 2 for 4-port, 1 for 2-port, 0 for 1-port */
2741ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, MISC_REG_PORT_MODE,
27423b307c55SRasesh Mody 			 p_dev->num_ports_in_engine >> 1);
2743ec94dbc5SRasesh Mody 
2744ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, MISC_REG_BLOCK_256B_EN,
2745dd7b6aadSRasesh Mody 			 p_dev->num_ports_in_engine == 4 ? 0 : 3);
2746806474a6SRasesh Mody 	}
2747ec94dbc5SRasesh Mody 
27483b307c55SRasesh Mody 	/* Signal the PSWRQ block to start initializing internal memories */
2749ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, PSWRQ2_REG_RBC_DONE, 1);
2750ec94dbc5SRasesh Mody 	for (i = 0; i < 100; i++) {
2751ec94dbc5SRasesh Mody 		OSAL_UDELAY(50);
2752ec94dbc5SRasesh Mody 		if (ecore_rd(p_hwfn, p_ptt, PSWRQ2_REG_CFG_DONE) == 1)
2753ec94dbc5SRasesh Mody 			break;
2754ec94dbc5SRasesh Mody 	}
27553b307c55SRasesh Mody 	if (i == 100) {
2756ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true,
2757ec94dbc5SRasesh Mody 			  "RBC done failed to complete in PSWRQ2\n");
27583b307c55SRasesh Mody 		return ECORE_TIMEOUT;
27593b307c55SRasesh Mody 	}
27603b307c55SRasesh Mody 
27613b307c55SRasesh Mody 	/* Indicate PSWRQ to initialize steering tag table with zeros */
27623b307c55SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, PSWRQ2_REG_RESET_STT, 1);
27633b307c55SRasesh Mody 	for (i = 0; i < 100; i++) {
27643b307c55SRasesh Mody 		OSAL_UDELAY(50);
27653b307c55SRasesh Mody 		if (!ecore_rd(p_hwfn, p_ptt, PSWRQ2_REG_RESET_STT))
27663b307c55SRasesh Mody 			break;
27673b307c55SRasesh Mody 	}
27683b307c55SRasesh Mody 	if (i == 100) {
27693b307c55SRasesh Mody 		DP_NOTICE(p_hwfn, true,
27703b307c55SRasesh Mody 			  "Steering tag table initialization failed to complete in PSWRQ2\n");
27713b307c55SRasesh Mody 		return ECORE_TIMEOUT;
27723b307c55SRasesh Mody 	}
27733b307c55SRasesh Mody 
27743b307c55SRasesh Mody 	/* Clear a possible PSWRQ2 STT parity which might have been generated by
27753b307c55SRasesh Mody 	 * a previous MSI-X read.
27763b307c55SRasesh Mody 	 */
27773b307c55SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, PSWRQ2_REG_PRTY_STS_WR_H_0, 0x8);
27783b307c55SRasesh Mody 
27793b307c55SRasesh Mody 	/* Configure PSWRQ2_REG_WR_MBS0 according to the MaxPayloadSize field in
27803b307c55SRasesh Mody 	 * the PCI configuration space. The value is common for all PFs, so it
27813b307c55SRasesh Mody 	 * is okay to do it according to the first loading PF.
27823b307c55SRasesh Mody 	 */
27833b307c55SRasesh Mody 	pos = OSAL_PCI_FIND_CAPABILITY(p_dev, PCI_CAP_ID_EXP);
27843b307c55SRasesh Mody 	if (!pos) {
27853b307c55SRasesh Mody 		DP_NOTICE(p_dev, true,
27863b307c55SRasesh Mody 			  "Failed to find the PCI Express Capability structure in the PCI config space\n");
27873b307c55SRasesh Mody 		return ECORE_IO;
27883b307c55SRasesh Mody 	}
27893b307c55SRasesh Mody 
2790*92c6786eSManish Chopra 	OSAL_PCI_READ_CONFIG_WORD(p_dev, pos + RTE_PCI_EXP_DEVCTL, &ctrl);
27913b307c55SRasesh Mody 	wr_mbs = (ctrl & PCI_EXP_DEVCTL_PAYLOAD) >> 5;
27923b307c55SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, PSWRQ2_REG_WR_MBS0, wr_mbs);
27933b307c55SRasesh Mody 
27943b307c55SRasesh Mody 	/* Configure the PGLUE_B to discard mode */
27953b307c55SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, PGLUE_B_REG_MASTER_DISCARD_NBLOCK, 0x3f);
279622d07d93SRasesh Mody 
279722d07d93SRasesh Mody 	return ECORE_SUCCESS;
2798ec94dbc5SRasesh Mody }
2799ec94dbc5SRasesh Mody #endif
2800ec94dbc5SRasesh Mody 
2801ec94dbc5SRasesh Mody /* Init run time data for all PFs and their VFs on an engine.
2802ec94dbc5SRasesh Mody  * TBD - for VFs - Once we have parent PF info for each VF in
2803ec94dbc5SRasesh Mody  * shmem available as CAU requires knowledge of parent PF for each VF.
2804ec94dbc5SRasesh Mody  */
ecore_init_cau_rt_data(struct ecore_dev * p_dev)2805ec94dbc5SRasesh Mody static void ecore_init_cau_rt_data(struct ecore_dev *p_dev)
2806ec94dbc5SRasesh Mody {
2807ec94dbc5SRasesh Mody 	u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET;
28083b307c55SRasesh Mody 	u32 igu_sb_id;
28093b307c55SRasesh Mody 	int i;
2810ec94dbc5SRasesh Mody 
2811ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
2812ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
2813ec94dbc5SRasesh Mody 		struct ecore_igu_info *p_igu_info;
2814ec94dbc5SRasesh Mody 		struct ecore_igu_block *p_block;
2815ec94dbc5SRasesh Mody 		struct cau_sb_entry sb_entry;
2816ec94dbc5SRasesh Mody 
2817ec94dbc5SRasesh Mody 		p_igu_info = p_hwfn->hw_info.p_igu_info;
2818ec94dbc5SRasesh Mody 
28196e4fcea9SRasesh Mody 		for (igu_sb_id = 0;
28206e4fcea9SRasesh Mody 		     igu_sb_id < ECORE_MAPPING_MEMORY_SIZE(p_dev);
28216e4fcea9SRasesh Mody 		     igu_sb_id++) {
28226e4fcea9SRasesh Mody 			p_block = &p_igu_info->entry[igu_sb_id];
2823ec94dbc5SRasesh Mody 
2824ec94dbc5SRasesh Mody 			if (!p_block->is_pf)
2825ec94dbc5SRasesh Mody 				continue;
2826ec94dbc5SRasesh Mody 
2827ec94dbc5SRasesh Mody 			ecore_init_cau_sb_entry(p_hwfn, &sb_entry,
2828ec94dbc5SRasesh Mody 						p_block->function_id, 0, 0);
28296e4fcea9SRasesh Mody 			STORE_RT_REG_AGG(p_hwfn, offset + igu_sb_id * 2,
28306e4fcea9SRasesh Mody 					 sb_entry);
2831ec94dbc5SRasesh Mody 		}
2832ec94dbc5SRasesh Mody 	}
2833ec94dbc5SRasesh Mody }
2834ec94dbc5SRasesh Mody 
ecore_init_cache_line_size(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)2835ab6bf1d7SRasesh Mody static void ecore_init_cache_line_size(struct ecore_hwfn *p_hwfn,
2836ab6bf1d7SRasesh Mody 				       struct ecore_ptt *p_ptt)
2837ab6bf1d7SRasesh Mody {
2838ab6bf1d7SRasesh Mody 	u32 val, wr_mbs, cache_line_size;
2839ab6bf1d7SRasesh Mody 
2840ab6bf1d7SRasesh Mody 	val = ecore_rd(p_hwfn, p_ptt, PSWRQ2_REG_WR_MBS0);
2841ab6bf1d7SRasesh Mody 	switch (val) {
2842ab6bf1d7SRasesh Mody 	case 0:
2843ab6bf1d7SRasesh Mody 		wr_mbs = 128;
2844ab6bf1d7SRasesh Mody 		break;
2845ab6bf1d7SRasesh Mody 	case 1:
2846ab6bf1d7SRasesh Mody 		wr_mbs = 256;
2847ab6bf1d7SRasesh Mody 		break;
2848ab6bf1d7SRasesh Mody 	case 2:
2849ab6bf1d7SRasesh Mody 		wr_mbs = 512;
2850ab6bf1d7SRasesh Mody 		break;
2851ab6bf1d7SRasesh Mody 	default:
2852ab6bf1d7SRasesh Mody 		DP_INFO(p_hwfn,
2853ab6bf1d7SRasesh Mody 			"Unexpected value of PSWRQ2_REG_WR_MBS0 [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
2854ab6bf1d7SRasesh Mody 			val);
2855ab6bf1d7SRasesh Mody 		return;
2856ab6bf1d7SRasesh Mody 	}
2857ab6bf1d7SRasesh Mody 
2858ab6bf1d7SRasesh Mody 	cache_line_size = OSAL_MIN_T(u32, OSAL_CACHE_LINE_SIZE, wr_mbs);
2859ab6bf1d7SRasesh Mody 	switch (cache_line_size) {
2860ab6bf1d7SRasesh Mody 	case 32:
2861ab6bf1d7SRasesh Mody 		val = 0;
2862ab6bf1d7SRasesh Mody 		break;
2863ab6bf1d7SRasesh Mody 	case 64:
2864ab6bf1d7SRasesh Mody 		val = 1;
2865ab6bf1d7SRasesh Mody 		break;
2866ab6bf1d7SRasesh Mody 	case 128:
2867ab6bf1d7SRasesh Mody 		val = 2;
2868ab6bf1d7SRasesh Mody 		break;
2869ab6bf1d7SRasesh Mody 	case 256:
2870ab6bf1d7SRasesh Mody 		val = 3;
2871ab6bf1d7SRasesh Mody 		break;
2872ab6bf1d7SRasesh Mody 	default:
2873ab6bf1d7SRasesh Mody 		DP_INFO(p_hwfn,
2874ab6bf1d7SRasesh Mody 			"Unexpected value of cache line size [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
2875ab6bf1d7SRasesh Mody 			cache_line_size);
2876ab6bf1d7SRasesh Mody 	}
2877ab6bf1d7SRasesh Mody 
2878ab6bf1d7SRasesh Mody 	if (wr_mbs < OSAL_CACHE_LINE_SIZE)
2879ab6bf1d7SRasesh Mody 		DP_INFO(p_hwfn,
2880ab6bf1d7SRasesh Mody 			"The cache line size for padding is suboptimal for performance [OS cache line size 0x%x, wr mbs 0x%x]\n",
2881ab6bf1d7SRasesh Mody 			OSAL_CACHE_LINE_SIZE, wr_mbs);
2882ab6bf1d7SRasesh Mody 
2883ab6bf1d7SRasesh Mody 	STORE_RT_REG(p_hwfn, PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET, val);
2884ab6bf1d7SRasesh Mody 	if (val > 0) {
2885ab6bf1d7SRasesh Mody 		STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET, val);
2886ab6bf1d7SRasesh Mody 		STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET, val);
2887ab6bf1d7SRasesh Mody 	}
2888ab6bf1d7SRasesh Mody }
2889ab6bf1d7SRasesh Mody 
ecore_hw_init_common(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,int hw_mode)2890ec94dbc5SRasesh Mody static enum _ecore_status_t ecore_hw_init_common(struct ecore_hwfn *p_hwfn,
2891ec94dbc5SRasesh Mody 						 struct ecore_ptt *p_ptt,
2892ec94dbc5SRasesh Mody 						 int hw_mode)
2893ec94dbc5SRasesh Mody {
2894ec94dbc5SRasesh Mody 	struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
2895ec94dbc5SRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
2896ec94dbc5SRasesh Mody 	u8 vf_id, max_num_vfs;
2897ec94dbc5SRasesh Mody 	u16 num_pfs, pf_id;
2898ec94dbc5SRasesh Mody 	u32 concrete_fid;
28999455b556SRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
2900ec94dbc5SRasesh Mody 
2901ec94dbc5SRasesh Mody 	ecore_init_cau_rt_data(p_dev);
2902ec94dbc5SRasesh Mody 
2903ec94dbc5SRasesh Mody 	/* Program GTT windows */
29047ed1cd53SRasesh Mody 	ecore_gtt_init(p_hwfn);
2905ec94dbc5SRasesh Mody 
2906ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
29073b307c55SRasesh Mody 	if (CHIP_REV_IS_EMUL(p_dev) && IS_LEAD_HWFN(p_hwfn)) {
29083b307c55SRasesh Mody 		rc = ecore_hw_init_chip(p_dev, p_ptt);
290922d07d93SRasesh Mody 		if (rc != ECORE_SUCCESS)
291022d07d93SRasesh Mody 			return rc;
291122d07d93SRasesh Mody 	}
2912ec94dbc5SRasesh Mody #endif
2913ec94dbc5SRasesh Mody 
2914ec94dbc5SRasesh Mody 	if (p_hwfn->mcp_info) {
2915ec94dbc5SRasesh Mody 		if (p_hwfn->mcp_info->func_info.bandwidth_max)
2916ec94dbc5SRasesh Mody 			qm_info->pf_rl_en = 1;
2917ec94dbc5SRasesh Mody 		if (p_hwfn->mcp_info->func_info.bandwidth_min)
2918ec94dbc5SRasesh Mody 			qm_info->pf_wfq_en = 1;
2919ec94dbc5SRasesh Mody 	}
2920ec94dbc5SRasesh Mody 
2921ec94dbc5SRasesh Mody 	ecore_qm_common_rt_init(p_hwfn,
2922dd7b6aadSRasesh Mody 				p_dev->num_ports_in_engine,
2923ec94dbc5SRasesh Mody 				qm_info->max_phys_tcs_per_port,
2924ec94dbc5SRasesh Mody 				qm_info->pf_rl_en, qm_info->pf_wfq_en,
2925ec94dbc5SRasesh Mody 				qm_info->vport_rl_en, qm_info->vport_wfq_en,
29263b307c55SRasesh Mody 				qm_info->qm_port_params,
29273b307c55SRasesh Mody 				OSAL_NULL /* global RLs are not configured */);
2928ec94dbc5SRasesh Mody 
2929ec94dbc5SRasesh Mody 	ecore_cxt_hw_init_common(p_hwfn);
2930ec94dbc5SRasesh Mody 
2931ab6bf1d7SRasesh Mody 	ecore_init_cache_line_size(p_hwfn, p_ptt);
2932ab6bf1d7SRasesh Mody 
293303be03ccSRasesh Mody 	rc = ecore_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ECORE_PATH_ID(p_hwfn),
293403be03ccSRasesh Mody 			    hw_mode);
2935ec94dbc5SRasesh Mody 	if (rc != ECORE_SUCCESS)
2936ec94dbc5SRasesh Mody 		return rc;
2937ec94dbc5SRasesh Mody 
2938ec94dbc5SRasesh Mody 	/* @@TBD MichalK - should add VALIDATE_VFID to init tool...
2939ec94dbc5SRasesh Mody 	 * need to decide with which value, maybe runtime
2940ec94dbc5SRasesh Mody 	 */
2941ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0);
2942ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1);
2943ec94dbc5SRasesh Mody 
2944869c47d0SRasesh Mody 	if (ECORE_IS_BB(p_dev)) {
294522d07d93SRasesh Mody 		/* Workaround clears ROCE search for all functions to prevent
294622d07d93SRasesh Mody 		 * involving non initialized function in processing ROCE packet.
294722d07d93SRasesh Mody 		 */
29483b307c55SRasesh Mody 		num_pfs = (u16)NUM_OF_ENG_PFS(p_dev);
294922d07d93SRasesh Mody 		for (pf_id = 0; pf_id < num_pfs; pf_id++) {
295022d07d93SRasesh Mody 			ecore_fid_pretend(p_hwfn, p_ptt, pf_id);
295122d07d93SRasesh Mody 			ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
295222d07d93SRasesh Mody 			ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
295322d07d93SRasesh Mody 		}
2954ec94dbc5SRasesh Mody 		/* pretend to original PF */
2955ec94dbc5SRasesh Mody 		ecore_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
2956ec94dbc5SRasesh Mody 	}
2957ec94dbc5SRasesh Mody 
2958ec94dbc5SRasesh Mody 	/* Workaround for avoiding CCFC execution error when getting packets
2959ec94dbc5SRasesh Mody 	 * with CRC errors, and allowing instead the invoking of the FW error
2960ec94dbc5SRasesh Mody 	 * handler.
2961ec94dbc5SRasesh Mody 	 * This is not done inside the init tool since it currently can't
2962ec94dbc5SRasesh Mody 	 * perform a pretending to VFs.
2963ec94dbc5SRasesh Mody 	 */
29643b307c55SRasesh Mody 	max_num_vfs = (u8)NUM_OF_VFS(p_dev);
2965ec94dbc5SRasesh Mody 	for (vf_id = 0; vf_id < max_num_vfs; vf_id++) {
2966ec94dbc5SRasesh Mody 		concrete_fid = ecore_vfid_to_concrete(p_hwfn, vf_id);
2967ec94dbc5SRasesh Mody 		ecore_fid_pretend(p_hwfn, p_ptt, (u16)concrete_fid);
2968ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1);
296922d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0);
297022d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1);
297122d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0);
2972ec94dbc5SRasesh Mody 	}
2973ec94dbc5SRasesh Mody 	/* pretend to original PF */
2974ec94dbc5SRasesh Mody 	ecore_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
2975ec94dbc5SRasesh Mody 
2976ec94dbc5SRasesh Mody 	return rc;
2977ec94dbc5SRasesh Mody }
2978ec94dbc5SRasesh Mody 
2979ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
2980ec94dbc5SRasesh Mody #define MISC_REG_RESET_REG_2_XMAC_BIT (1 << 4)
2981ec94dbc5SRasesh Mody #define MISC_REG_RESET_REG_2_XMAC_SOFT_BIT (1 << 5)
2982ec94dbc5SRasesh Mody 
2983ec94dbc5SRasesh Mody #define PMEG_IF_BYTE_COUNT	8
2984ec94dbc5SRasesh Mody 
ecore_wr_nw_port(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u32 addr,u64 data,u8 reg_type,u8 port)2985ec94dbc5SRasesh Mody static void ecore_wr_nw_port(struct ecore_hwfn *p_hwfn,
2986ec94dbc5SRasesh Mody 			     struct ecore_ptt *p_ptt,
2987ec94dbc5SRasesh Mody 			     u32 addr, u64 data, u8 reg_type, u8 port)
2988ec94dbc5SRasesh Mody {
2989ec94dbc5SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
2990ec94dbc5SRasesh Mody 		   "CMD: %08x, ADDR: 0x%08x, DATA: %08x:%08x\n",
2991806474a6SRasesh Mody 		   ecore_rd(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_CMD_BB) |
2992ec94dbc5SRasesh Mody 		   (8 << PMEG_IF_BYTE_COUNT),
2993ec94dbc5SRasesh Mody 		   (reg_type << 25) | (addr << 8) | port,
2994ec94dbc5SRasesh Mody 		   (u32)((data >> 32) & 0xffffffff),
2995ec94dbc5SRasesh Mody 		   (u32)(data & 0xffffffff));
2996ec94dbc5SRasesh Mody 
2997806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_CMD_BB,
2998806474a6SRasesh Mody 		 (ecore_rd(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_CMD_BB) &
2999ec94dbc5SRasesh Mody 		  0xffff00fe) | (8 << PMEG_IF_BYTE_COUNT));
3000806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_ADDR_BB,
3001ec94dbc5SRasesh Mody 		 (reg_type << 25) | (addr << 8) | port);
3002806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_WRDATA_BB, data & 0xffffffff);
3003806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_WRDATA_BB,
3004ec94dbc5SRasesh Mody 		 (data >> 32) & 0xffffffff);
3005ec94dbc5SRasesh Mody }
3006ec94dbc5SRasesh Mody 
3007ec94dbc5SRasesh Mody #define XLPORT_MODE_REG	(0x20a)
3008ec94dbc5SRasesh Mody #define XLPORT_MAC_CONTROL (0x210)
3009ec94dbc5SRasesh Mody #define XLPORT_FLOW_CONTROL_CONFIG (0x207)
3010ec94dbc5SRasesh Mody #define XLPORT_ENABLE_REG (0x20b)
3011ec94dbc5SRasesh Mody 
3012ec94dbc5SRasesh Mody #define XLMAC_CTRL (0x600)
3013ec94dbc5SRasesh Mody #define XLMAC_MODE (0x601)
3014ec94dbc5SRasesh Mody #define XLMAC_RX_MAX_SIZE (0x608)
3015ec94dbc5SRasesh Mody #define XLMAC_TX_CTRL (0x604)
3016ec94dbc5SRasesh Mody #define XLMAC_PAUSE_CTRL (0x60d)
3017ec94dbc5SRasesh Mody #define XLMAC_PFC_CTRL (0x60e)
3018ec94dbc5SRasesh Mody 
ecore_emul_link_init_bb(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)3019806474a6SRasesh Mody static void ecore_emul_link_init_bb(struct ecore_hwfn *p_hwfn,
3020ec94dbc5SRasesh Mody 				    struct ecore_ptt *p_ptt)
3021ec94dbc5SRasesh Mody {
3022ec94dbc5SRasesh Mody 	u8 loopback = 0, port = p_hwfn->port_id * 2;
3023ec94dbc5SRasesh Mody 
30249455b556SRasesh Mody 	/* XLPORT MAC MODE *//* 0 Quad, 4 Single... */
3025ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLPORT_MODE_REG, (0x4 << 4) | 0x4, 1,
3026ec94dbc5SRasesh Mody 			 port);
3027ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLPORT_MAC_CONTROL, 0, 1, port);
30289455b556SRasesh Mody 	/* XLMAC: SOFT RESET */
3029ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_CTRL, 0x40, 0, port);
30309455b556SRasesh Mody 	/* XLMAC: Port Speed >= 10Gbps */
3031ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_MODE, 0x40, 0, port);
30329455b556SRasesh Mody 	/* XLMAC: Max Size */
3033ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_RX_MAX_SIZE, 0x3fff, 0, port);
3034ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_TX_CTRL,
3035ec94dbc5SRasesh Mody 			 0x01000000800ULL | (0xa << 12) | ((u64)1 << 38),
3036ec94dbc5SRasesh Mody 			 0, port);
3037ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_PAUSE_CTRL, 0x7c000, 0, port);
3038ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_PFC_CTRL,
3039ec94dbc5SRasesh Mody 			 0x30ffffc000ULL, 0, port);
3040ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_CTRL, 0x3 | (loopback << 2), 0,
304122d07d93SRasesh Mody 			 port);	/* XLMAC: TX_EN, RX_EN */
304222d07d93SRasesh Mody 	/* XLMAC: TX_EN, RX_EN, SW_LINK_STATUS */
304322d07d93SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_CTRL,
304422d07d93SRasesh Mody 			 0x1003 | (loopback << 2), 0, port);
304522d07d93SRasesh Mody 	/* Enabled Parallel PFC interface */
3046ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLPORT_FLOW_CONTROL_CONFIG, 1, 0, port);
304722d07d93SRasesh Mody 
304822d07d93SRasesh Mody 	/* XLPORT port enable */
3049ec94dbc5SRasesh Mody 	ecore_wr_nw_port(p_hwfn, p_ptt, XLPORT_ENABLE_REG, 0xf, 1, port);
3050ec94dbc5SRasesh Mody }
3051ec94dbc5SRasesh Mody 
ecore_emul_link_init_ah(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)305252fa735cSRasesh Mody static void ecore_emul_link_init_ah(struct ecore_hwfn *p_hwfn,
3053806474a6SRasesh Mody 				       struct ecore_ptt *p_ptt)
3054806474a6SRasesh Mody {
305552fa735cSRasesh Mody 	u32 mac_base, mac_config_val = 0xa853;
3056806474a6SRasesh Mody 	u8 port = p_hwfn->port_id;
3057806474a6SRasesh Mody 
305852fa735cSRasesh Mody 	ecore_wr(p_hwfn, p_ptt, CNIG_REG_NIG_PORT0_CONF_K2 + (port << 2),
305952fa735cSRasesh Mody 		 (1 << CNIG_REG_NIG_PORT0_CONF_NIG_PORT_ENABLE_0_K2_SHIFT) |
3060806474a6SRasesh Mody 		 (port <<
306152fa735cSRasesh Mody 		  CNIG_REG_NIG_PORT0_CONF_NIG_PORT_NWM_PORT_MAP_0_K2_SHIFT) |
306252fa735cSRasesh Mody 		 (0 << CNIG_REG_NIG_PORT0_CONF_NIG_PORT_RATE_0_K2_SHIFT));
3063806474a6SRasesh Mody 
306452fa735cSRasesh Mody 	mac_base = NWM_REG_MAC0_K2 + (port << 2) * NWM_REG_MAC0_SIZE;
3065806474a6SRasesh Mody 
306652fa735cSRasesh Mody 	ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_XIF_MODE_K2,
306752fa735cSRasesh Mody 		 1 << ETH_MAC_REG_XIF_MODE_XGMII_K2_SHIFT);
3068806474a6SRasesh Mody 
306952fa735cSRasesh Mody 	ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_FRM_LENGTH_K2,
307052fa735cSRasesh Mody 		 9018 << ETH_MAC_REG_FRM_LENGTH_FRM_LENGTH_K2_SHIFT);
3071806474a6SRasesh Mody 
307252fa735cSRasesh Mody 	ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_TX_IPG_LENGTH_K2,
307352fa735cSRasesh Mody 		 0xc << ETH_MAC_REG_TX_IPG_LENGTH_TXIPG_K2_SHIFT);
3074806474a6SRasesh Mody 
307552fa735cSRasesh Mody 	ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_RX_FIFO_SECTIONS_K2,
307652fa735cSRasesh Mody 		 8 << ETH_MAC_REG_RX_FIFO_SECTIONS_RX_SECTION_FULL_K2_SHIFT);
307752fa735cSRasesh Mody 
307852fa735cSRasesh Mody 	ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_TX_FIFO_SECTIONS_K2,
3079806474a6SRasesh Mody 		 (0xA <<
308052fa735cSRasesh Mody 		  ETH_MAC_REG_TX_FIFO_SECTIONS_TX_SECTION_EMPTY_K2_SHIFT) |
3081806474a6SRasesh Mody 		 (8 <<
308252fa735cSRasesh Mody 		  ETH_MAC_REG_TX_FIFO_SECTIONS_TX_SECTION_FULL_K2_SHIFT));
3083806474a6SRasesh Mody 
308452fa735cSRasesh Mody 	/* Strip the CRC field from the frame */
308552fa735cSRasesh Mody 	mac_config_val &= ~ETH_MAC_REG_COMMAND_CONFIG_CRC_FWD_K2;
308652fa735cSRasesh Mody 	ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_COMMAND_CONFIG_K2,
308752fa735cSRasesh Mody 		 mac_config_val);
3088806474a6SRasesh Mody }
3089806474a6SRasesh Mody 
ecore_emul_link_init(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)3090806474a6SRasesh Mody static void ecore_emul_link_init(struct ecore_hwfn *p_hwfn,
3091806474a6SRasesh Mody 				 struct ecore_ptt *p_ptt)
3092806474a6SRasesh Mody {
309352fa735cSRasesh Mody 	u8 port = ECORE_IS_BB(p_hwfn->p_dev) ? p_hwfn->port_id * 2
309452fa735cSRasesh Mody 					     : p_hwfn->port_id;
309552fa735cSRasesh Mody 
309652fa735cSRasesh Mody 	DP_INFO(p_hwfn->p_dev, "Emulation: Configuring Link [port %02x]\n",
309752fa735cSRasesh Mody 		port);
309852fa735cSRasesh Mody 
309952fa735cSRasesh Mody 	if (ECORE_IS_BB(p_hwfn->p_dev))
3100806474a6SRasesh Mody 		ecore_emul_link_init_bb(p_hwfn, p_ptt);
310152fa735cSRasesh Mody 	else
310252fa735cSRasesh Mody 		ecore_emul_link_init_ah(p_hwfn, p_ptt);
310352fa735cSRasesh Mody 
310452fa735cSRasesh Mody 	return;
3105806474a6SRasesh Mody }
3106806474a6SRasesh Mody 
ecore_link_init_bb(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u8 port)3107806474a6SRasesh Mody static void ecore_link_init_bb(struct ecore_hwfn *p_hwfn,
3108ec94dbc5SRasesh Mody 			       struct ecore_ptt *p_ptt,  u8 port)
3109ec94dbc5SRasesh Mody {
3110ec94dbc5SRasesh Mody 	int port_offset = port ? 0x800 : 0;
3111ec94dbc5SRasesh Mody 	u32 xmac_rxctrl = 0;
3112ec94dbc5SRasesh Mody 
3113ec94dbc5SRasesh Mody 	/* Reset of XMAC */
3114ec94dbc5SRasesh Mody 	/* FIXME: move to common start */
3115ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, MISC_REG_RESET_PL_PDA_VAUX + 2 * sizeof(u32),
3116ec94dbc5SRasesh Mody 		 MISC_REG_RESET_REG_2_XMAC_BIT);	/* Clear */
3117ec94dbc5SRasesh Mody 	OSAL_MSLEEP(1);
3118ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, MISC_REG_RESET_PL_PDA_VAUX + sizeof(u32),
3119ec94dbc5SRasesh Mody 		 MISC_REG_RESET_REG_2_XMAC_BIT);	/* Set */
3120ec94dbc5SRasesh Mody 
3121806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, MISC_REG_XMAC_CORE_PORT_MODE_BB, 1);
3122ec94dbc5SRasesh Mody 
3123ec94dbc5SRasesh Mody 	/* Set the number of ports on the Warp Core to 10G */
3124806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, MISC_REG_XMAC_PHY_PORT_MODE_BB, 3);
3125ec94dbc5SRasesh Mody 
3126ec94dbc5SRasesh Mody 	/* Soft reset of XMAC */
3127ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, MISC_REG_RESET_PL_PDA_VAUX + 2 * sizeof(u32),
3128ec94dbc5SRasesh Mody 		 MISC_REG_RESET_REG_2_XMAC_SOFT_BIT);
3129ec94dbc5SRasesh Mody 	OSAL_MSLEEP(1);
3130ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, MISC_REG_RESET_PL_PDA_VAUX + sizeof(u32),
3131ec94dbc5SRasesh Mody 		 MISC_REG_RESET_REG_2_XMAC_SOFT_BIT);
3132ec94dbc5SRasesh Mody 
3133ec94dbc5SRasesh Mody 	/* FIXME: move to common end */
3134ec94dbc5SRasesh Mody 	if (CHIP_REV_IS_FPGA(p_hwfn->p_dev))
3135806474a6SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, XMAC_REG_MODE_BB + port_offset, 0x20);
3136ec94dbc5SRasesh Mody 
3137ec94dbc5SRasesh Mody 	/* Set Max packet size: initialize XMAC block register for port 0 */
3138806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, XMAC_REG_RX_MAX_SIZE_BB + port_offset, 0x2710);
3139ec94dbc5SRasesh Mody 
3140ec94dbc5SRasesh Mody 	/* CRC append for Tx packets: init XMAC block register for port 1 */
3141806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, XMAC_REG_TX_CTRL_LO_BB + port_offset, 0xC800);
3142ec94dbc5SRasesh Mody 
3143ec94dbc5SRasesh Mody 	/* Enable TX and RX: initialize XMAC block register for port 1 */
3144806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, XMAC_REG_CTRL_BB + port_offset,
3145806474a6SRasesh Mody 		 XMAC_REG_CTRL_TX_EN_BB | XMAC_REG_CTRL_RX_EN_BB);
3146806474a6SRasesh Mody 	xmac_rxctrl = ecore_rd(p_hwfn, p_ptt,
3147806474a6SRasesh Mody 			       XMAC_REG_RX_CTRL_BB + port_offset);
3148806474a6SRasesh Mody 	xmac_rxctrl |= XMAC_REG_RX_CTRL_PROCESS_VARIABLE_PREAMBLE_BB;
3149806474a6SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, XMAC_REG_RX_CTRL_BB + port_offset, xmac_rxctrl);
3150ec94dbc5SRasesh Mody }
3151ec94dbc5SRasesh Mody #endif
3152ec94dbc5SRasesh Mody 
ecore_hw_norm_region_conn(struct ecore_hwfn * p_hwfn)31533b307c55SRasesh Mody static u32 ecore_hw_norm_region_conn(struct ecore_hwfn *p_hwfn)
31543b307c55SRasesh Mody {
31553b307c55SRasesh Mody 	u32 norm_region_conn;
31563b307c55SRasesh Mody 
31573b307c55SRasesh Mody 	/* The order of CIDs allocation is according to the order of
31583b307c55SRasesh Mody 	 * 'enum protocol_type'. Therefore, the number of CIDs for the normal
31593b307c55SRasesh Mody 	 * region is calculated based on the CORE CIDs, in case of non-ETH
31603b307c55SRasesh Mody 	 * personality, and otherwise - based on the ETH CIDs.
31613b307c55SRasesh Mody 	 */
31623b307c55SRasesh Mody 	norm_region_conn =
31633b307c55SRasesh Mody 		ecore_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_CORE) +
31643b307c55SRasesh Mody 		ecore_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_CORE,
31653b307c55SRasesh Mody 					      OSAL_NULL) +
31663b307c55SRasesh Mody 		ecore_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_ETH,
31673b307c55SRasesh Mody 					      OSAL_NULL);
31683b307c55SRasesh Mody 
31693b307c55SRasesh Mody 	return norm_region_conn;
31703b307c55SRasesh Mody }
31713b307c55SRasesh Mody 
3172ec94dbc5SRasesh Mody static enum _ecore_status_t
ecore_hw_init_dpi_size(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u32 pwm_region_size,u32 n_cpus)317322d07d93SRasesh Mody ecore_hw_init_dpi_size(struct ecore_hwfn *p_hwfn,
317422d07d93SRasesh Mody 		       struct ecore_ptt *p_ptt, u32 pwm_region_size, u32 n_cpus)
317522d07d93SRasesh Mody {
31766844eac8SRasesh Mody 	u32 dpi_bit_shift, dpi_count, dpi_page_size;
317722d07d93SRasesh Mody 	u32 min_dpis;
31786844eac8SRasesh Mody 	u32 n_wids;
317922d07d93SRasesh Mody 
318022d07d93SRasesh Mody 	/* Calculate DPI size
318122d07d93SRasesh Mody 	 * ------------------
318222d07d93SRasesh Mody 	 * The PWM region contains Doorbell Pages. The first is reserverd for
318322d07d93SRasesh Mody 	 * the kernel for, e.g, L2. The others are free to be used by non-
318422d07d93SRasesh Mody 	 * trusted applications, typically from user space. Each page, called a
318522d07d93SRasesh Mody 	 * doorbell page is sectioned into windows that allow doorbells to be
318622d07d93SRasesh Mody 	 * issued in parallel by the kernel/application. The size of such a
318722d07d93SRasesh Mody 	 * window (a.k.a. WID) is 1kB.
318822d07d93SRasesh Mody 	 * Summary:
318922d07d93SRasesh Mody 	 *    1kB WID x N WIDS = DPI page size
319022d07d93SRasesh Mody 	 *    DPI page size x N DPIs = PWM region size
319122d07d93SRasesh Mody 	 * Notes:
319222d07d93SRasesh Mody 	 * The size of the DPI page size must be in multiples of OSAL_PAGE_SIZE
319322d07d93SRasesh Mody 	 * in order to ensure that two applications won't share the same page.
319422d07d93SRasesh Mody 	 * It also must contain at least one WID per CPU to allow parallelism.
319522d07d93SRasesh Mody 	 * It also must be a power of 2, since it is stored as a bit shift.
319622d07d93SRasesh Mody 	 *
319722d07d93SRasesh Mody 	 * The DPI page size is stored in a register as 'dpi_bit_shift' so that
319822d07d93SRasesh Mody 	 * 0 is 4kB, 1 is 8kB and etc. Hence the minimum size is 4,096
319922d07d93SRasesh Mody 	 * containing 4 WIDs.
320022d07d93SRasesh Mody 	 */
32016844eac8SRasesh Mody 	n_wids = OSAL_MAX_T(u32, ECORE_MIN_WIDS, n_cpus);
32026844eac8SRasesh Mody 	dpi_page_size = ECORE_WID_SIZE * OSAL_ROUNDUP_POW_OF_TWO(n_wids);
32036844eac8SRasesh Mody 	dpi_page_size = (dpi_page_size + OSAL_PAGE_SIZE - 1) &
32046844eac8SRasesh Mody 			~(OSAL_PAGE_SIZE - 1);
320522d07d93SRasesh Mody 	dpi_bit_shift = OSAL_LOG2(dpi_page_size / 4096);
320622d07d93SRasesh Mody 	dpi_count = pwm_region_size / dpi_page_size;
320722d07d93SRasesh Mody 
320822d07d93SRasesh Mody 	min_dpis = p_hwfn->pf_params.rdma_pf_params.min_dpis;
320922d07d93SRasesh Mody 	min_dpis = OSAL_MAX_T(u32, ECORE_MIN_DPIS, min_dpis);
321022d07d93SRasesh Mody 
321122d07d93SRasesh Mody 	/* Update hwfn */
321222d07d93SRasesh Mody 	p_hwfn->dpi_size = dpi_page_size;
321322d07d93SRasesh Mody 	p_hwfn->dpi_count = dpi_count;
321422d07d93SRasesh Mody 
321522d07d93SRasesh Mody 	/* Update registers */
321622d07d93SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPI_BIT_SHIFT, dpi_bit_shift);
321722d07d93SRasesh Mody 
321822d07d93SRasesh Mody 	if (dpi_count < min_dpis)
321922d07d93SRasesh Mody 		return ECORE_NORESOURCES;
322022d07d93SRasesh Mody 
322122d07d93SRasesh Mody 	return ECORE_SUCCESS;
322222d07d93SRasesh Mody }
322322d07d93SRasesh Mody 
322422d07d93SRasesh Mody enum ECORE_ROCE_EDPM_MODE {
322522d07d93SRasesh Mody 	ECORE_ROCE_EDPM_MODE_ENABLE = 0,
322622d07d93SRasesh Mody 	ECORE_ROCE_EDPM_MODE_FORCE_ON = 1,
322722d07d93SRasesh Mody 	ECORE_ROCE_EDPM_MODE_DISABLE = 2,
322822d07d93SRasesh Mody };
322922d07d93SRasesh Mody 
ecore_edpm_enabled(struct ecore_hwfn * p_hwfn)3230f32557f9SRasesh Mody bool ecore_edpm_enabled(struct ecore_hwfn *p_hwfn)
3231f32557f9SRasesh Mody {
3232f32557f9SRasesh Mody 	if (p_hwfn->dcbx_no_edpm || p_hwfn->db_bar_no_edpm)
3233f32557f9SRasesh Mody 		return false;
3234f32557f9SRasesh Mody 
3235f32557f9SRasesh Mody 	return true;
3236f32557f9SRasesh Mody }
3237f32557f9SRasesh Mody 
323822d07d93SRasesh Mody static enum _ecore_status_t
ecore_hw_init_pf_doorbell_bar(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)3239ec94dbc5SRasesh Mody ecore_hw_init_pf_doorbell_bar(struct ecore_hwfn *p_hwfn,
3240ec94dbc5SRasesh Mody 			      struct ecore_ptt *p_ptt)
3241ec94dbc5SRasesh Mody {
32423b307c55SRasesh Mody 	u32 norm_region_conn, min_addr_reg1;
3243ec94dbc5SRasesh Mody 	u32 pwm_regsize, norm_regsize;
3244ec94dbc5SRasesh Mody 	u32 db_bar_size, n_cpus;
324522d07d93SRasesh Mody 	u32 roce_edpm_mode;
3246ec94dbc5SRasesh Mody 	u32 pf_dems_shift;
32477a5dfdc1SRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
324822d07d93SRasesh Mody 	u8 cond;
3249ec94dbc5SRasesh Mody 
3250739a5b2fSRasesh Mody 	db_bar_size = ecore_hw_bar_size(p_hwfn, p_ptt, BAR_ID_1);
3251c0845c33SRasesh Mody 	if (ECORE_IS_CMT(p_hwfn->p_dev))
3252ec94dbc5SRasesh Mody 		db_bar_size /= 2;
3253ec94dbc5SRasesh Mody 
3254ec94dbc5SRasesh Mody 	/* Calculate doorbell regions
3255ec94dbc5SRasesh Mody 	 * -----------------------------------
3256ec94dbc5SRasesh Mody 	 * The doorbell BAR is made of two regions. The first is called normal
3257ec94dbc5SRasesh Mody 	 * region and the second is called PWM region. In the normal region
3258ec94dbc5SRasesh Mody 	 * each ICID has its own set of addresses so that writing to that
3259ec94dbc5SRasesh Mody 	 * specific address identifies the ICID. In the Process Window Mode
3260ec94dbc5SRasesh Mody 	 * region the ICID is given in the data written to the doorbell. The
3261ec94dbc5SRasesh Mody 	 * above per PF register denotes the offset in the doorbell BAR in which
3262ec94dbc5SRasesh Mody 	 * the PWM region begins.
3263ec94dbc5SRasesh Mody 	 * The normal region has ECORE_PF_DEMS_SIZE bytes per ICID, that is per
3264ec94dbc5SRasesh Mody 	 * non-PWM connection. The calculation below computes the total non-PWM
3265ec94dbc5SRasesh Mody 	 * connections. The DORQ_REG_PF_MIN_ADDR_REG1 register is
3266ec94dbc5SRasesh Mody 	 * in units of 4,096 bytes.
3267ec94dbc5SRasesh Mody 	 */
32683b307c55SRasesh Mody 	norm_region_conn = ecore_hw_norm_region_conn(p_hwfn);
32693b307c55SRasesh Mody 	norm_regsize = ROUNDUP(ECORE_PF_DEMS_SIZE * norm_region_conn,
32706844eac8SRasesh Mody 			       OSAL_PAGE_SIZE);
3271ec94dbc5SRasesh Mody 	min_addr_reg1 = norm_regsize / 4096;
3272ec94dbc5SRasesh Mody 	pwm_regsize = db_bar_size - norm_regsize;
3273ec94dbc5SRasesh Mody 
3274ec94dbc5SRasesh Mody 	/* Check that the normal and PWM sizes are valid */
3275ec94dbc5SRasesh Mody 	if (db_bar_size < norm_regsize) {
3276ec94dbc5SRasesh Mody 		DP_ERR(p_hwfn->p_dev,
327722d07d93SRasesh Mody 		       "Doorbell BAR size 0x%x is too small (normal region is 0x%0x )\n",
3278ec94dbc5SRasesh Mody 		       db_bar_size, norm_regsize);
3279ec94dbc5SRasesh Mody 		return ECORE_NORESOURCES;
3280ec94dbc5SRasesh Mody 	}
3281ec94dbc5SRasesh Mody 	if (pwm_regsize < ECORE_MIN_PWM_REGION) {
3282ec94dbc5SRasesh Mody 		DP_ERR(p_hwfn->p_dev,
328322d07d93SRasesh Mody 		       "PWM region size 0x%0x is too small. Should be at least 0x%0x (Doorbell BAR size is 0x%x and normal region size is 0x%0x)\n",
3284ec94dbc5SRasesh Mody 		       pwm_regsize, ECORE_MIN_PWM_REGION, db_bar_size,
3285ec94dbc5SRasesh Mody 		       norm_regsize);
3286ec94dbc5SRasesh Mody 		return ECORE_NORESOURCES;
3287ec94dbc5SRasesh Mody 	}
3288ec94dbc5SRasesh Mody 
328922d07d93SRasesh Mody 	/* Calculate number of DPIs */
329022d07d93SRasesh Mody 	roce_edpm_mode = p_hwfn->pf_params.rdma_pf_params.roce_edpm_mode;
329122d07d93SRasesh Mody 	if ((roce_edpm_mode == ECORE_ROCE_EDPM_MODE_ENABLE) ||
329222d07d93SRasesh Mody 	    ((roce_edpm_mode == ECORE_ROCE_EDPM_MODE_FORCE_ON))) {
329322d07d93SRasesh Mody 		/* Either EDPM is mandatory, or we are attempting to allocate a
329422d07d93SRasesh Mody 		 * WID per CPU.
3295ec94dbc5SRasesh Mody 		 */
329670f1a93dSRasesh Mody 		n_cpus = OSAL_NUM_CPUS();
329722d07d93SRasesh Mody 		rc = ecore_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
329822d07d93SRasesh Mody 	}
329922d07d93SRasesh Mody 
33007a5dfdc1SRasesh Mody 	cond = ((rc != ECORE_SUCCESS) &&
33017a5dfdc1SRasesh Mody 		(roce_edpm_mode == ECORE_ROCE_EDPM_MODE_ENABLE)) ||
330222d07d93SRasesh Mody 		(roce_edpm_mode == ECORE_ROCE_EDPM_MODE_DISABLE);
330322d07d93SRasesh Mody 	if (cond || p_hwfn->dcbx_no_edpm) {
330422d07d93SRasesh Mody 		/* Either EDPM is disabled from user configuration, or it is
330522d07d93SRasesh Mody 		 * disabled via DCBx, or it is not mandatory and we failed to
330622d07d93SRasesh Mody 		 * allocated a WID per CPU.
330722d07d93SRasesh Mody 		 */
330822d07d93SRasesh Mody 		n_cpus = 1;
330922d07d93SRasesh Mody 		rc = ecore_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
331022d07d93SRasesh Mody 
331122d07d93SRasesh Mody 		/* If we entered this flow due to DCBX then the DPM register is
331222d07d93SRasesh Mody 		 * already configured.
331322d07d93SRasesh Mody 		 */
331422d07d93SRasesh Mody 	}
331522d07d93SRasesh Mody 
331622d07d93SRasesh Mody 	DP_INFO(p_hwfn,
331722d07d93SRasesh Mody 		"doorbell bar: normal_region_size=%d, pwm_region_size=%d",
331822d07d93SRasesh Mody 		norm_regsize, pwm_regsize);
331922d07d93SRasesh Mody 	DP_INFO(p_hwfn,
332022d07d93SRasesh Mody 		" dpi_size=%d, dpi_count=%d, roce_edpm=%s\n",
332122d07d93SRasesh Mody 		p_hwfn->dpi_size, p_hwfn->dpi_count,
3322f32557f9SRasesh Mody 		(!ecore_edpm_enabled(p_hwfn)) ?
332322d07d93SRasesh Mody 		"disabled" : "enabled");
332422d07d93SRasesh Mody 
332522d07d93SRasesh Mody 	/* Check return codes from above calls */
33267a5dfdc1SRasesh Mody 	if (rc != ECORE_SUCCESS) {
332722d07d93SRasesh Mody 		DP_ERR(p_hwfn,
332822d07d93SRasesh Mody 		       "Failed to allocate enough DPIs\n");
332922d07d93SRasesh Mody 		return ECORE_NORESOURCES;
333022d07d93SRasesh Mody 	}
333122d07d93SRasesh Mody 
333222d07d93SRasesh Mody 	/* Update hwfn */
333322d07d93SRasesh Mody 	p_hwfn->dpi_start_offset = norm_regsize;
3334ec94dbc5SRasesh Mody 
3335ec94dbc5SRasesh Mody 	/* Update registers */
3336ec94dbc5SRasesh Mody 	/* DEMS size is configured log2 of DWORDs, hence the division by 4 */
3337ec94dbc5SRasesh Mody 	pf_dems_shift = OSAL_LOG2(ECORE_PF_DEMS_SIZE / 4);
3338ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, DORQ_REG_PF_ICID_BIT_SHIFT_NORM, pf_dems_shift);
3339ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, DORQ_REG_PF_MIN_ADDR_REG1, min_addr_reg1);
3340ec94dbc5SRasesh Mody 
3341ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
3342ec94dbc5SRasesh Mody }
3343ec94dbc5SRasesh Mody 
ecore_hw_init_port(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,int hw_mode)33447a5dfdc1SRasesh Mody static enum _ecore_status_t ecore_hw_init_port(struct ecore_hwfn *p_hwfn,
33457a5dfdc1SRasesh Mody 					       struct ecore_ptt *p_ptt,
33467a5dfdc1SRasesh Mody 					       int hw_mode)
33477a5dfdc1SRasesh Mody {
33483b307c55SRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
33497a5dfdc1SRasesh Mody 	enum _ecore_status_t rc	= ECORE_SUCCESS;
335040cf1e75SRasesh Mody 
335140cf1e75SRasesh Mody 	/* In CMT the gate should be cleared by the 2nd hwfn */
33523b307c55SRasesh Mody 	if (!ECORE_IS_CMT(p_dev) || !IS_LEAD_HWFN(p_hwfn))
335340cf1e75SRasesh Mody 		STORE_RT_REG(p_hwfn, NIG_REG_BRB_GATE_DNTFWD_PORT_RT_OFFSET, 0);
33547a5dfdc1SRasesh Mody 
33557a5dfdc1SRasesh Mody 	rc = ecore_init_run(p_hwfn, p_ptt, PHASE_PORT, p_hwfn->port_id,
33567a5dfdc1SRasesh Mody 			    hw_mode);
33577a5dfdc1SRasesh Mody 	if (rc != ECORE_SUCCESS)
33587a5dfdc1SRasesh Mody 		return rc;
3359ab6bf1d7SRasesh Mody 
3360ab6bf1d7SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, PGLUE_B_REG_MASTER_WRITE_PAD_ENABLE, 0);
3361ab6bf1d7SRasesh Mody 
33627a5dfdc1SRasesh Mody #ifndef ASIC_ONLY
33633b307c55SRasesh Mody 	if (CHIP_REV_IS_FPGA(p_dev) && ECORE_IS_BB(p_dev))
33647a5dfdc1SRasesh Mody 		ecore_link_init_bb(p_hwfn, p_ptt, p_hwfn->port_id);
33653b307c55SRasesh Mody 
33663b307c55SRasesh Mody 	if (CHIP_REV_IS_EMUL(p_dev)) {
33673b307c55SRasesh Mody 		if (ECORE_IS_CMT(p_dev)) {
33687a5dfdc1SRasesh Mody 			/* Activate OPTE in CMT */
33697a5dfdc1SRasesh Mody 			u32 val;
33707a5dfdc1SRasesh Mody 
33717a5dfdc1SRasesh Mody 			val = ecore_rd(p_hwfn, p_ptt, MISCS_REG_RESET_PL_HV);
33727a5dfdc1SRasesh Mody 			val |= 0x10;
33737a5dfdc1SRasesh Mody 			ecore_wr(p_hwfn, p_ptt, MISCS_REG_RESET_PL_HV, val);
33747a5dfdc1SRasesh Mody 			ecore_wr(p_hwfn, p_ptt, MISC_REG_CLK_100G_MODE, 1);
33757a5dfdc1SRasesh Mody 			ecore_wr(p_hwfn, p_ptt, MISCS_REG_CLK_100G_MODE, 1);
33767a5dfdc1SRasesh Mody 			ecore_wr(p_hwfn, p_ptt, MISC_REG_OPTE_MODE, 1);
33777a5dfdc1SRasesh Mody 			ecore_wr(p_hwfn, p_ptt,
33787a5dfdc1SRasesh Mody 				 NIG_REG_LLH_ENG_CLS_TCP_4_TUPLE_SEARCH, 1);
33797a5dfdc1SRasesh Mody 			ecore_wr(p_hwfn, p_ptt,
33807a5dfdc1SRasesh Mody 				 NIG_REG_LLH_ENG_CLS_ENG_ID_TBL, 0x55555555);
33817a5dfdc1SRasesh Mody 			ecore_wr(p_hwfn, p_ptt,
33827a5dfdc1SRasesh Mody 				 NIG_REG_LLH_ENG_CLS_ENG_ID_TBL + 0x4,
33837a5dfdc1SRasesh Mody 				 0x55555555);
33847a5dfdc1SRasesh Mody 		}
33857a5dfdc1SRasesh Mody 
33863b307c55SRasesh Mody 		/* Set the TAGMAC default function on the port if needed.
33873b307c55SRasesh Mody 		 * The ppfid should be set in the vector, except in BB which has
33883b307c55SRasesh Mody 		 * a bug in the LLH where the ppfid is actually engine based.
33893b307c55SRasesh Mody 		 */
33905018f1fcSJoyce Kong 		if (OSAL_GET_BIT(ECORE_MF_NEED_DEF_PF, &p_dev->mf_bits)) {
33913b307c55SRasesh Mody 			u8 pf_id = p_hwfn->rel_pf_id;
33923b307c55SRasesh Mody 
33933b307c55SRasesh Mody 			if (!ECORE_IS_BB(p_dev))
33943b307c55SRasesh Mody 				pf_id /= p_dev->num_ports_in_engine;
33953b307c55SRasesh Mody 			ecore_wr(p_hwfn, p_ptt,
33963b307c55SRasesh Mody 				 NIG_REG_LLH_TAGMAC_DEF_PF_VECTOR, 1 << pf_id);
33973b307c55SRasesh Mody 		}
33983b307c55SRasesh Mody 
33997a5dfdc1SRasesh Mody 		ecore_emul_link_init(p_hwfn, p_ptt);
34007a5dfdc1SRasesh Mody 	}
34017a5dfdc1SRasesh Mody #endif
34027a5dfdc1SRasesh Mody 
34033b307c55SRasesh Mody 	return ECORE_SUCCESS;
34047a5dfdc1SRasesh Mody }
34057a5dfdc1SRasesh Mody 
3406ec94dbc5SRasesh Mody static enum _ecore_status_t
ecore_hw_init_pf(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,int hw_mode,struct ecore_hw_init_params * p_params)34073eed444aSRasesh Mody ecore_hw_init_pf(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt,
34083eed444aSRasesh Mody 		 int hw_mode, struct ecore_hw_init_params *p_params)
3409ec94dbc5SRasesh Mody {
3410ec94dbc5SRasesh Mody 	u8 rel_pf_id = p_hwfn->rel_pf_id;
3411ec94dbc5SRasesh Mody 	u32 prs_reg;
34129455b556SRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
3413ec94dbc5SRasesh Mody 	u16 ctrl;
3414ec94dbc5SRasesh Mody 	int pos;
3415ec94dbc5SRasesh Mody 
3416ec94dbc5SRasesh Mody 	if (p_hwfn->mcp_info) {
3417ec94dbc5SRasesh Mody 		struct ecore_mcp_function_info *p_info;
3418ec94dbc5SRasesh Mody 
3419ec94dbc5SRasesh Mody 		p_info = &p_hwfn->mcp_info->func_info;
3420ec94dbc5SRasesh Mody 		if (p_info->bandwidth_min)
3421ec94dbc5SRasesh Mody 			p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min;
3422ec94dbc5SRasesh Mody 
3423ec94dbc5SRasesh Mody 		/* Update rate limit once we'll actually have a link */
342422d07d93SRasesh Mody 		p_hwfn->qm_info.pf_rl = 100000;
3425ec94dbc5SRasesh Mody 	}
3426739a5b2fSRasesh Mody 	ecore_cxt_hw_init_pf(p_hwfn, p_ptt);
3427ec94dbc5SRasesh Mody 
342822d07d93SRasesh Mody 	ecore_int_igu_init_rt(p_hwfn);
3429ec94dbc5SRasesh Mody 
3430ec94dbc5SRasesh Mody 	/* Set VLAN in NIG if needed */
3431ec94dbc5SRasesh Mody 	if (hw_mode & (1 << MODE_MF_SD)) {
3432ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_HW, "Configuring LLH_FUNC_TAG\n");
3433ec94dbc5SRasesh Mody 		STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1);
3434ec94dbc5SRasesh Mody 		STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET,
3435ec94dbc5SRasesh Mody 			     p_hwfn->hw_info.ovlan);
343647af7019SRasesh Mody 
343747af7019SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
343847af7019SRasesh Mody 			   "Configuring LLH_FUNC_FILTER_HDR_SEL\n");
343947af7019SRasesh Mody 		STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET,
344047af7019SRasesh Mody 			     1);
3441ec94dbc5SRasesh Mody 	}
3442ec94dbc5SRasesh Mody 
3443ec94dbc5SRasesh Mody 	/* Enable classification by MAC if needed */
3444ec94dbc5SRasesh Mody 	if (hw_mode & (1 << MODE_MF_SI)) {
3445ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
3446ec94dbc5SRasesh Mody 			   "Configuring TAGMAC_CLS_TYPE\n");
3447ec94dbc5SRasesh Mody 		STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET,
3448ec94dbc5SRasesh Mody 			     1);
3449ec94dbc5SRasesh Mody 	}
3450ec94dbc5SRasesh Mody 
3451ec94dbc5SRasesh Mody 	/* Protocl Configuration  - @@@TBD - should we set 0 otherwise? */
345222d07d93SRasesh Mody 	STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET,
345322d07d93SRasesh Mody 		     (p_hwfn->hw_info.personality == ECORE_PCI_ISCSI) ? 1 : 0);
345422d07d93SRasesh Mody 	STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET,
345522d07d93SRasesh Mody 		     (p_hwfn->hw_info.personality == ECORE_PCI_FCOE) ? 1 : 0);
345622d07d93SRasesh Mody 	STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0);
3457ec94dbc5SRasesh Mody 
3458ec94dbc5SRasesh Mody 	/* perform debug configuration when chip is out of reset */
3459ec94dbc5SRasesh Mody 	OSAL_BEFORE_PF_START((void *)p_hwfn->p_dev, p_hwfn->my_id);
3460ec94dbc5SRasesh Mody 
34611d86cc99SRasesh Mody 	/* Sanity check before the PF init sequence that uses DMAE */
34621d86cc99SRasesh Mody 	rc = ecore_dmae_sanity(p_hwfn, p_ptt, "pf_phase");
34631d86cc99SRasesh Mody 	if (rc)
34641d86cc99SRasesh Mody 		return rc;
34651d86cc99SRasesh Mody 
3466ec94dbc5SRasesh Mody 	/* PF Init sequence */
3467ec94dbc5SRasesh Mody 	rc = ecore_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode);
3468ec94dbc5SRasesh Mody 	if (rc)
3469ec94dbc5SRasesh Mody 		return rc;
3470ec94dbc5SRasesh Mody 
3471ec94dbc5SRasesh Mody 	/* QM_PF Init sequence (may be invoked separately e.g. for DCB) */
3472ec94dbc5SRasesh Mody 	rc = ecore_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode);
3473ec94dbc5SRasesh Mody 	if (rc)
3474ec94dbc5SRasesh Mody 		return rc;
3475ec94dbc5SRasesh Mody 
347658bb1ee4SRasesh Mody 	ecore_fw_overlay_init_ram(p_hwfn, p_ptt, p_hwfn->fw_overlay_mem);
347758bb1ee4SRasesh Mody 
3478ec94dbc5SRasesh Mody 	/* Pure runtime initializations - directly to the HW  */
3479ec94dbc5SRasesh Mody 	ecore_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true);
3480ec94dbc5SRasesh Mody 
3481ec94dbc5SRasesh Mody 	/* PCI relaxed ordering causes a decrease in the performance on some
3482ec94dbc5SRasesh Mody 	 * systems. Till a root cause is found, disable this attribute in the
3483ec94dbc5SRasesh Mody 	 * PCI config space.
3484ec94dbc5SRasesh Mody 	 */
3485ec94dbc5SRasesh Mody 	/* Not in use @DPDK
3486ec94dbc5SRasesh Mody 	* pos = OSAL_PCI_FIND_CAPABILITY(p_hwfn->p_dev, PCI_CAP_ID_EXP);
3487ec94dbc5SRasesh Mody 	* if (!pos) {
3488ec94dbc5SRasesh Mody 	*	DP_NOTICE(p_hwfn, true,
348922d07d93SRasesh Mody 	*		  "Failed to find the PCIe Cap\n");
3490ec94dbc5SRasesh Mody 	*	return ECORE_IO;
3491ec94dbc5SRasesh Mody 	* }
349222d07d93SRasesh Mody 	* OSAL_PCI_READ_CONFIG_WORD(p_hwfn->p_dev, pos + PCI_EXP_DEVCTL, &ctrl);
3493ec94dbc5SRasesh Mody 	* ctrl &= ~PCI_EXP_DEVCTL_RELAX_EN;
349422d07d93SRasesh Mody 	* OSAL_PCI_WRITE_CONFIG_WORD(p_hwfn->p_dev, pos + PCI_EXP_DEVCTL, ctrl);
3495ec94dbc5SRasesh Mody 	*/
3496ec94dbc5SRasesh Mody 
3497ec94dbc5SRasesh Mody 	rc = ecore_hw_init_pf_doorbell_bar(p_hwfn, p_ptt);
34983eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS)
3499ec94dbc5SRasesh Mody 		return rc;
35003eed444aSRasesh Mody 
350166c4904fSRasesh Mody 	/* Use the leading hwfn since in CMT only NIG #0 is operational */
350266c4904fSRasesh Mody 	if (IS_LEAD_HWFN(p_hwfn)) {
350366c4904fSRasesh Mody 		rc = ecore_llh_hw_init_pf(p_hwfn, p_ptt,
350466c4904fSRasesh Mody 					p_params->avoid_eng_affin);
350558bb1ee4SRasesh Mody 		if (rc != ECORE_SUCCESS)
350666c4904fSRasesh Mody 			return rc;
350766c4904fSRasesh Mody 	}
350866c4904fSRasesh Mody 
35093eed444aSRasesh Mody 	if (p_params->b_hw_start) {
3510ec94dbc5SRasesh Mody 		/* enable interrupts */
35113eed444aSRasesh Mody 		rc = ecore_int_igu_enable(p_hwfn, p_ptt, p_params->int_mode);
3512869c47d0SRasesh Mody 		if (rc != ECORE_SUCCESS)
3513869c47d0SRasesh Mody 			return rc;
3514ec94dbc5SRasesh Mody 
3515ec94dbc5SRasesh Mody 		/* send function start command */
35163eed444aSRasesh Mody 		rc = ecore_sp_pf_start(p_hwfn, p_ptt, p_params->p_tunn,
35173eed444aSRasesh Mody 				       p_params->allow_npar_tx_switch);
3518ec94dbc5SRasesh Mody 		if (rc) {
3519ec94dbc5SRasesh Mody 			DP_NOTICE(p_hwfn, true,
3520ec94dbc5SRasesh Mody 				  "Function start ramrod failed\n");
352198abf84eSRasesh Mody 			return rc;
352298abf84eSRasesh Mody 		}
3523ec94dbc5SRasesh Mody 		prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1);
3524ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
3525ec94dbc5SRasesh Mody 				"PRS_REG_SEARCH_TAG1: %x\n", prs_reg);
3526ec94dbc5SRasesh Mody 
352722d07d93SRasesh Mody 		if (p_hwfn->hw_info.personality == ECORE_PCI_FCOE) {
352822d07d93SRasesh Mody 			ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1,
352922d07d93SRasesh Mody 					(1 << 2));
353022d07d93SRasesh Mody 			ecore_wr(p_hwfn, p_ptt,
353122d07d93SRasesh Mody 				 PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST,
353222d07d93SRasesh Mody 				 0x100);
353322d07d93SRasesh Mody 		}
3534ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
353522d07d93SRasesh Mody 				"PRS_REG_SEARCH registers after start PFn\n");
3536ec94dbc5SRasesh Mody 		prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP);
3537ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
3538ec94dbc5SRasesh Mody 				"PRS_REG_SEARCH_TCP: %x\n", prs_reg);
3539ec94dbc5SRasesh Mody 		prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP);
3540ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
3541ec94dbc5SRasesh Mody 				"PRS_REG_SEARCH_UDP: %x\n", prs_reg);
354222d07d93SRasesh Mody 		prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE);
354322d07d93SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
354422d07d93SRasesh Mody 				"PRS_REG_SEARCH_FCOE: %x\n", prs_reg);
354522d07d93SRasesh Mody 		prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE);
354622d07d93SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
354722d07d93SRasesh Mody 				"PRS_REG_SEARCH_ROCE: %x\n", prs_reg);
3548ec94dbc5SRasesh Mody 		prs_reg = ecore_rd(p_hwfn, p_ptt,
3549ec94dbc5SRasesh Mody 				PRS_REG_SEARCH_TCP_FIRST_FRAG);
3550ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
3551ec94dbc5SRasesh Mody 				"PRS_REG_SEARCH_TCP_FIRST_FRAG: %x\n",
3552ec94dbc5SRasesh Mody 				prs_reg);
3553ec94dbc5SRasesh Mody 		prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1);
3554ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
3555ec94dbc5SRasesh Mody 				"PRS_REG_SEARCH_TAG1: %x\n", prs_reg);
3556ec94dbc5SRasesh Mody 	}
355798abf84eSRasesh Mody 	return ECORE_SUCCESS;
3558ec94dbc5SRasesh Mody }
3559ec94dbc5SRasesh Mody 
ecore_pglueb_set_pfid_enable(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,bool b_enable)356060c78a5eSRasesh Mody enum _ecore_status_t ecore_pglueb_set_pfid_enable(struct ecore_hwfn *p_hwfn,
356160c78a5eSRasesh Mody 						  struct ecore_ptt *p_ptt,
356260c78a5eSRasesh Mody 						  bool b_enable)
3563ec94dbc5SRasesh Mody {
356460c78a5eSRasesh Mody 	u32 delay_idx = 0, val, set_val = b_enable ? 1 : 0;
3565ec94dbc5SRasesh Mody 
356660c78a5eSRasesh Mody 	/* Configure the PF's internal FID_enable for master transactions */
3567ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt,
3568ec94dbc5SRasesh Mody 		 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val);
3569ec94dbc5SRasesh Mody 
357060c78a5eSRasesh Mody 	/* Wait until value is set - try for 1 second every 50us */
3571ec94dbc5SRasesh Mody 	for (delay_idx = 0; delay_idx < 20000; delay_idx++) {
3572ec94dbc5SRasesh Mody 		val = ecore_rd(p_hwfn, p_ptt,
3573ec94dbc5SRasesh Mody 			       PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
3574ec94dbc5SRasesh Mody 		if (val == set_val)
3575ec94dbc5SRasesh Mody 			break;
3576ec94dbc5SRasesh Mody 
3577ec94dbc5SRasesh Mody 		OSAL_UDELAY(50);
3578ec94dbc5SRasesh Mody 	}
3579ec94dbc5SRasesh Mody 
3580ec94dbc5SRasesh Mody 	if (val != set_val) {
3581ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true,
3582ec94dbc5SRasesh Mody 			  "PFID_ENABLE_MASTER wasn't changed after a second\n");
3583ec94dbc5SRasesh Mody 		return ECORE_UNKNOWN_ERROR;
3584ec94dbc5SRasesh Mody 	}
3585ec94dbc5SRasesh Mody 
3586ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
3587ec94dbc5SRasesh Mody }
3588ec94dbc5SRasesh Mody 
ecore_reset_mb_shadow(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_main_ptt)3589ec94dbc5SRasesh Mody static void ecore_reset_mb_shadow(struct ecore_hwfn *p_hwfn,
3590ec94dbc5SRasesh Mody 				  struct ecore_ptt *p_main_ptt)
3591ec94dbc5SRasesh Mody {
3592ec94dbc5SRasesh Mody 	/* Read shadow of current MFW mailbox */
3593ec94dbc5SRasesh Mody 	ecore_mcp_read_mb(p_hwfn, p_main_ptt);
3594ec94dbc5SRasesh Mody 	OSAL_MEMCPY(p_hwfn->mcp_info->mfw_mb_shadow,
3595ec94dbc5SRasesh Mody 		    p_hwfn->mcp_info->mfw_mb_cur,
3596ec94dbc5SRasesh Mody 		    p_hwfn->mcp_info->mfw_mb_length);
3597ec94dbc5SRasesh Mody }
3598ec94dbc5SRasesh Mody 
ecore_pglueb_clear_err(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)359960c78a5eSRasesh Mody static void ecore_pglueb_clear_err(struct ecore_hwfn *p_hwfn,
360060c78a5eSRasesh Mody 				   struct ecore_ptt *p_ptt)
360160c78a5eSRasesh Mody {
360260c78a5eSRasesh Mody 	ecore_wr(p_hwfn, p_ptt, PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR,
360360c78a5eSRasesh Mody 		 1 << p_hwfn->abs_pf_id);
360460c78a5eSRasesh Mody }
360560c78a5eSRasesh Mody 
36062d52085eSRasesh Mody static enum _ecore_status_t
ecore_fill_load_req_params(struct ecore_hwfn * p_hwfn,struct ecore_load_req_params * p_load_req,struct ecore_drv_load_params * p_drv_load)36072d52085eSRasesh Mody ecore_fill_load_req_params(struct ecore_hwfn *p_hwfn,
36082d52085eSRasesh Mody 			   struct ecore_load_req_params *p_load_req,
3609c5e11089SRasesh Mody 			   struct ecore_drv_load_params *p_drv_load)
3610c5e11089SRasesh Mody {
3611c5e11089SRasesh Mody 	/* Make sure that if ecore-client didn't provide inputs, all the
3612c5e11089SRasesh Mody 	 * expected defaults are indeed zero.
3613c5e11089SRasesh Mody 	 */
3614c5e11089SRasesh Mody 	OSAL_BUILD_BUG_ON(ECORE_DRV_ROLE_OS != 0);
3615c5e11089SRasesh Mody 	OSAL_BUILD_BUG_ON(ECORE_LOAD_REQ_LOCK_TO_DEFAULT != 0);
3616c5e11089SRasesh Mody 	OSAL_BUILD_BUG_ON(ECORE_OVERRIDE_FORCE_LOAD_NONE != 0);
3617c5e11089SRasesh Mody 
3618c5e11089SRasesh Mody 	OSAL_MEM_ZERO(p_load_req, sizeof(*p_load_req));
3619c5e11089SRasesh Mody 
36202d52085eSRasesh Mody 	if (p_drv_load == OSAL_NULL)
36212d52085eSRasesh Mody 		goto out;
36222d52085eSRasesh Mody 
3623c5e11089SRasesh Mody 	p_load_req->drv_role = p_drv_load->is_crash_kernel ?
3624c5e11089SRasesh Mody 			       ECORE_DRV_ROLE_KDUMP :
3625c5e11089SRasesh Mody 			       ECORE_DRV_ROLE_OS;
3626c5e11089SRasesh Mody 	p_load_req->avoid_eng_reset = p_drv_load->avoid_eng_reset;
36272d52085eSRasesh Mody 	p_load_req->override_force_load = p_drv_load->override_force_load;
36282d52085eSRasesh Mody 
36292d52085eSRasesh Mody 	/* Old MFW versions don't support timeout values other than default and
36302d52085eSRasesh Mody 	 * none, so these values are replaced according to the fall-back action.
36312d52085eSRasesh Mody 	 */
36322d52085eSRasesh Mody 
36332d52085eSRasesh Mody 	if (p_drv_load->mfw_timeout_val == ECORE_LOAD_REQ_LOCK_TO_DEFAULT ||
36342d52085eSRasesh Mody 	    p_drv_load->mfw_timeout_val == ECORE_LOAD_REQ_LOCK_TO_NONE ||
36352d52085eSRasesh Mody 	    (p_hwfn->mcp_info->capabilities &
36362d52085eSRasesh Mody 	     FW_MB_PARAM_FEATURE_SUPPORT_DRV_LOAD_TO)) {
36372d52085eSRasesh Mody 		p_load_req->timeout_val = p_drv_load->mfw_timeout_val;
36382d52085eSRasesh Mody 		goto out;
3639c5e11089SRasesh Mody 	}
36402d52085eSRasesh Mody 
36412d52085eSRasesh Mody 	switch (p_drv_load->mfw_timeout_fallback) {
36422d52085eSRasesh Mody 	case ECORE_TO_FALLBACK_TO_NONE:
36432d52085eSRasesh Mody 		p_load_req->timeout_val = ECORE_LOAD_REQ_LOCK_TO_NONE;
36442d52085eSRasesh Mody 		break;
36452d52085eSRasesh Mody 	case ECORE_TO_FALLBACK_TO_DEFAULT:
36462d52085eSRasesh Mody 		p_load_req->timeout_val = ECORE_LOAD_REQ_LOCK_TO_DEFAULT;
36472d52085eSRasesh Mody 		break;
36482d52085eSRasesh Mody 	case ECORE_TO_FALLBACK_FAIL_LOAD:
36492d52085eSRasesh Mody 		DP_NOTICE(p_hwfn, false,
36502d52085eSRasesh Mody 			  "Received %d as a value for MFW timeout while the MFW supports only default [%d] or none [%d]. Abort.\n",
36512d52085eSRasesh Mody 			  p_drv_load->mfw_timeout_val,
36522d52085eSRasesh Mody 			  ECORE_LOAD_REQ_LOCK_TO_DEFAULT,
36532d52085eSRasesh Mody 			  ECORE_LOAD_REQ_LOCK_TO_NONE);
36542d52085eSRasesh Mody 		return ECORE_ABORTED;
36552d52085eSRasesh Mody 	}
36562d52085eSRasesh Mody 
36572d52085eSRasesh Mody 	DP_INFO(p_hwfn,
36582d52085eSRasesh Mody 		"Modified the MFW timeout value from %d to %s [%d] due to lack of MFW support\n",
36592d52085eSRasesh Mody 		p_drv_load->mfw_timeout_val,
36602d52085eSRasesh Mody 		(p_load_req->timeout_val == ECORE_LOAD_REQ_LOCK_TO_DEFAULT) ?
36612d52085eSRasesh Mody 		"default" : "none",
36622d52085eSRasesh Mody 		p_load_req->timeout_val);
36632d52085eSRasesh Mody out:
36642d52085eSRasesh Mody 	return ECORE_SUCCESS;
3665c5e11089SRasesh Mody }
3666c5e11089SRasesh Mody 
ecore_vf_start(struct ecore_hwfn * p_hwfn,struct ecore_hw_init_params * p_params)3667c68f27a2SRasesh Mody enum _ecore_status_t ecore_vf_start(struct ecore_hwfn *p_hwfn,
3668c68f27a2SRasesh Mody 				    struct ecore_hw_init_params *p_params)
3669c68f27a2SRasesh Mody {
3670c68f27a2SRasesh Mody 	if (p_params->p_tunn) {
3671c68f27a2SRasesh Mody 		ecore_vf_set_vf_start_tunn_update_param(p_params->p_tunn);
3672c68f27a2SRasesh Mody 		ecore_vf_pf_tunnel_param_update(p_hwfn, p_params->p_tunn);
3673c68f27a2SRasesh Mody 	}
3674c68f27a2SRasesh Mody 
3675c68f27a2SRasesh Mody 	p_hwfn->b_int_enabled = 1;
3676c68f27a2SRasesh Mody 
3677c68f27a2SRasesh Mody 	return ECORE_SUCCESS;
3678c68f27a2SRasesh Mody }
3679c68f27a2SRasesh Mody 
ecore_hw_init(struct ecore_dev * p_dev,struct ecore_hw_init_params * p_params)3680ec94dbc5SRasesh Mody enum _ecore_status_t ecore_hw_init(struct ecore_dev *p_dev,
3681301ea2d7SRasesh Mody 				   struct ecore_hw_init_params *p_params)
3682ec94dbc5SRasesh Mody {
36830b6bf70dSRasesh Mody 	struct ecore_load_req_params load_req_params;
368460c78a5eSRasesh Mody 	u32 load_code, resp, param, drv_mb_param;
36850b6bf70dSRasesh Mody 	bool b_default_mtu = true;
36867a5dfdc1SRasesh Mody 	struct ecore_hwfn *p_hwfn;
368758bb1ee4SRasesh Mody 	const u32 *fw_overlays;
368858bb1ee4SRasesh Mody 	u32 fw_overlays_len;
368960c78a5eSRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
3690d5df6159SRasesh Mody 	u16 ether_type;
3691869c47d0SRasesh Mody 	int i;
3692ec94dbc5SRasesh Mody 
3693c0845c33SRasesh Mody 	if ((p_params->int_mode == ECORE_INT_MODE_MSI) && ECORE_IS_CMT(p_dev)) {
369422d07d93SRasesh Mody 		DP_NOTICE(p_dev, false,
369522d07d93SRasesh Mody 			  "MSI mode is not supported for CMT devices\n");
369622d07d93SRasesh Mody 		return ECORE_INVAL;
369722d07d93SRasesh Mody 	}
369822d07d93SRasesh Mody 
369986a2265eSRasesh Mody 	if (IS_PF(p_dev)) {
3700301ea2d7SRasesh Mody 		rc = ecore_init_fw_data(p_dev, p_params->bin_fw_data);
3701ec94dbc5SRasesh Mody 		if (rc != ECORE_SUCCESS)
3702ec94dbc5SRasesh Mody 			return rc;
370386a2265eSRasesh Mody 	}
3704ec94dbc5SRasesh Mody 
3705ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
370660c78a5eSRasesh Mody 		p_hwfn = &p_dev->hwfns[i];
3707ec94dbc5SRasesh Mody 
370887643677SRasesh Mody 		/* If management didn't provide a default, set one of our own */
370987643677SRasesh Mody 		if (!p_hwfn->hw_info.mtu) {
371087643677SRasesh Mody 			p_hwfn->hw_info.mtu = 1500;
371187643677SRasesh Mody 			b_default_mtu = false;
371287643677SRasesh Mody 		}
371387643677SRasesh Mody 
371486a2265eSRasesh Mody 		if (IS_VF(p_dev)) {
37150b090fd3SRasesh Mody 			ecore_vf_start(p_hwfn, p_params);
371686a2265eSRasesh Mody 			continue;
371786a2265eSRasesh Mody 		}
371886a2265eSRasesh Mody 
371922d07d93SRasesh Mody 		rc = ecore_calc_hw_mode(p_hwfn);
372022d07d93SRasesh Mody 		if (rc != ECORE_SUCCESS)
372122d07d93SRasesh Mody 			return rc;
372222d07d93SRasesh Mody 
37235018f1fcSJoyce Kong 		if (IS_PF(p_dev) && (OSAL_GET_BIT(ECORE_MF_8021Q_TAGGING,
3724d5df6159SRasesh Mody 						   &p_dev->mf_bits) ||
37255018f1fcSJoyce Kong 				     OSAL_GET_BIT(ECORE_MF_8021AD_TAGGING,
3726d5df6159SRasesh Mody 						   &p_dev->mf_bits))) {
37275018f1fcSJoyce Kong 			if (OSAL_GET_BIT(ECORE_MF_8021Q_TAGGING,
3728d5df6159SRasesh Mody 					  &p_dev->mf_bits))
3729d5df6159SRasesh Mody 				ether_type = ETHER_TYPE_VLAN;
3730d5df6159SRasesh Mody 			else
3731d5df6159SRasesh Mody 				ether_type = ETHER_TYPE_QINQ;
3732d5df6159SRasesh Mody 			STORE_RT_REG(p_hwfn, PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET,
3733d5df6159SRasesh Mody 				     ether_type);
3734d5df6159SRasesh Mody 			STORE_RT_REG(p_hwfn, NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET,
3735d5df6159SRasesh Mody 				     ether_type);
3736d5df6159SRasesh Mody 			STORE_RT_REG(p_hwfn, PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET,
3737d5df6159SRasesh Mody 				     ether_type);
3738d5df6159SRasesh Mody 			STORE_RT_REG(p_hwfn, DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET,
3739d5df6159SRasesh Mody 				     ether_type);
3740d5df6159SRasesh Mody 		}
3741d5df6159SRasesh Mody 
37422d52085eSRasesh Mody 		ecore_set_spq_block_timeout(p_hwfn, p_params->spq_timeout_ms);
37432d52085eSRasesh Mody 
37442d52085eSRasesh Mody 		rc = ecore_fill_load_req_params(p_hwfn, &load_req_params,
3745c5e11089SRasesh Mody 						p_params->p_drv_load_params);
37462d52085eSRasesh Mody 		if (rc != ECORE_SUCCESS)
37472d52085eSRasesh Mody 			return rc;
37482d52085eSRasesh Mody 
37490b6bf70dSRasesh Mody 		rc = ecore_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt,
37500b6bf70dSRasesh Mody 					&load_req_params);
37510b6bf70dSRasesh Mody 		if (rc != ECORE_SUCCESS) {
375298abf84eSRasesh Mody 			DP_NOTICE(p_hwfn, false,
37530b6bf70dSRasesh Mody 				  "Failed sending a LOAD_REQ command\n");
3754ec94dbc5SRasesh Mody 			return rc;
3755ec94dbc5SRasesh Mody 		}
3756ec94dbc5SRasesh Mody 
37570b6bf70dSRasesh Mody 		load_code = load_req_params.load_code;
37580b6bf70dSRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
37590b6bf70dSRasesh Mody 			   "Load request was sent. Load code: 0x%x\n",
37600b6bf70dSRasesh Mody 			   load_code);
37610b6bf70dSRasesh Mody 
3762652ee28aSRasesh Mody 		ecore_mcp_set_capabilities(p_hwfn, p_hwfn->p_main_ptt);
3763652ee28aSRasesh Mody 
3764ec94dbc5SRasesh Mody 		/* CQ75580:
3765ec94dbc5SRasesh Mody 		 * When coming back from hiberbate state, the registers from
3766ec94dbc5SRasesh Mody 		 * which shadow is read initially are not initialized. It turns
3767ec94dbc5SRasesh Mody 		 * out that these registers get initialized during the call to
3768ec94dbc5SRasesh Mody 		 * ecore_mcp_load_req request. So we need to reread them here
3769ec94dbc5SRasesh Mody 		 * to get the proper shadow register value.
3770806474a6SRasesh Mody 		 * Note: This is a workaround for the missing MFW
3771ec94dbc5SRasesh Mody 		 * initialization. It may be removed once the implementation
3772ec94dbc5SRasesh Mody 		 * is done.
3773ec94dbc5SRasesh Mody 		 */
3774ec94dbc5SRasesh Mody 		ecore_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt);
3775ec94dbc5SRasesh Mody 
3776ec94dbc5SRasesh Mody 		/* Only relevant for recovery:
3777ec94dbc5SRasesh Mody 		 * Clear the indication after the LOAD_REQ command is responded
3778ec94dbc5SRasesh Mody 		 * by the MFW.
3779ec94dbc5SRasesh Mody 		 */
3780ec94dbc5SRasesh Mody 		p_dev->recov_in_prog = false;
3781ec94dbc5SRasesh Mody 
3782ec94dbc5SRasesh Mody 		p_hwfn->first_on_engine = (load_code ==
3783ec94dbc5SRasesh Mody 					   FW_MSG_CODE_DRV_LOAD_ENGINE);
3784ec94dbc5SRasesh Mody 
378598abf84eSRasesh Mody 		if (!qm_lock_ref_cnt) {
378698abf84eSRasesh Mody #ifdef CONFIG_ECORE_LOCK_ALLOC
378798abf84eSRasesh Mody 			rc = OSAL_SPIN_LOCK_ALLOC(p_hwfn, &qm_lock);
378898abf84eSRasesh Mody 			if (rc) {
378998abf84eSRasesh Mody 				DP_ERR(p_hwfn, "qm_lock allocation failed\n");
379098abf84eSRasesh Mody 				goto qm_lock_fail;
379122d07d93SRasesh Mody 			}
379298abf84eSRasesh Mody #endif
379398abf84eSRasesh Mody 			OSAL_SPIN_LOCK_INIT(&qm_lock);
379498abf84eSRasesh Mody 		}
379598abf84eSRasesh Mody 		++qm_lock_ref_cnt;
379622d07d93SRasesh Mody 
379760c78a5eSRasesh Mody 		/* Clean up chip from previous driver if such remains exist.
379860c78a5eSRasesh Mody 		 * This is not needed when the PF is the first one on the
379960c78a5eSRasesh Mody 		 * engine, since afterwards we are going to init the FW.
380060c78a5eSRasesh Mody 		 */
380160c78a5eSRasesh Mody 		if (load_code != FW_MSG_CODE_DRV_LOAD_ENGINE) {
380260c78a5eSRasesh Mody 			rc = ecore_final_cleanup(p_hwfn, p_hwfn->p_main_ptt,
380360c78a5eSRasesh Mody 						 p_hwfn->rel_pf_id, false);
380460c78a5eSRasesh Mody 			if (rc != ECORE_SUCCESS) {
380560c78a5eSRasesh Mody 				ecore_hw_err_notify(p_hwfn,
380660c78a5eSRasesh Mody 						    ECORE_HW_ERR_RAMROD_FAIL);
380760c78a5eSRasesh Mody 				goto load_err;
380860c78a5eSRasesh Mody 			}
380960c78a5eSRasesh Mody 		}
381060c78a5eSRasesh Mody 
3811c8dbf681SRasesh Mody 		/* Log and clear previous pglue_b errors if such exist */
381252c5f7b5SRasesh Mody 		ecore_pglueb_rbc_attn_handler(p_hwfn, p_hwfn->p_main_ptt, true);
381360c78a5eSRasesh Mody 
381460c78a5eSRasesh Mody 		/* Enable the PF's internal FID_enable in the PXP */
381560c78a5eSRasesh Mody 		rc = ecore_pglueb_set_pfid_enable(p_hwfn, p_hwfn->p_main_ptt,
381660c78a5eSRasesh Mody 						  true);
381760c78a5eSRasesh Mody 		if (rc != ECORE_SUCCESS)
381860c78a5eSRasesh Mody 			goto load_err;
381960c78a5eSRasesh Mody 
3820c8dbf681SRasesh Mody 		/* Clear the pglue_b was_error indication.
38213b307c55SRasesh Mody 		 * It must be done after the BME and the internal FID_enable for
38223b307c55SRasesh Mody 		 * the PF are set, since VDMs may cause the indication to be set
38233b307c55SRasesh Mody 		 * again.
3824c8dbf681SRasesh Mody 		 */
3825c8dbf681SRasesh Mody 		ecore_pglueb_clear_err(p_hwfn, p_hwfn->p_main_ptt);
3826c8dbf681SRasesh Mody 
382758bb1ee4SRasesh Mody 		fw_overlays = p_dev->fw_data->fw_overlays;
382858bb1ee4SRasesh Mody 		fw_overlays_len = p_dev->fw_data->fw_overlays_len;
382958bb1ee4SRasesh Mody 		p_hwfn->fw_overlay_mem =
383058bb1ee4SRasesh Mody 			ecore_fw_overlay_mem_alloc(p_hwfn, fw_overlays,
383158bb1ee4SRasesh Mody 						   fw_overlays_len);
383258bb1ee4SRasesh Mody 		if (!p_hwfn->fw_overlay_mem) {
383358bb1ee4SRasesh Mody 			DP_NOTICE(p_hwfn, false,
383458bb1ee4SRasesh Mody 				  "Failed to allocate fw overlay memory\n");
383558bb1ee4SRasesh Mody 			goto load_err;
383658bb1ee4SRasesh Mody 		}
383758bb1ee4SRasesh Mody 
3838ec94dbc5SRasesh Mody 		switch (load_code) {
3839ec94dbc5SRasesh Mody 		case FW_MSG_CODE_DRV_LOAD_ENGINE:
3840ec94dbc5SRasesh Mody 			rc = ecore_hw_init_common(p_hwfn, p_hwfn->p_main_ptt,
3841ec94dbc5SRasesh Mody 						  p_hwfn->hw_info.hw_mode);
38420b6bf70dSRasesh Mody 			if (rc != ECORE_SUCCESS)
3843ec94dbc5SRasesh Mody 				break;
3844ec94dbc5SRasesh Mody 			/* Fall into */
3845ec94dbc5SRasesh Mody 		case FW_MSG_CODE_DRV_LOAD_PORT:
3846ec94dbc5SRasesh Mody 			rc = ecore_hw_init_port(p_hwfn, p_hwfn->p_main_ptt,
3847ec94dbc5SRasesh Mody 						p_hwfn->hw_info.hw_mode);
38480b6bf70dSRasesh Mody 			if (rc != ECORE_SUCCESS)
3849ec94dbc5SRasesh Mody 				break;
38509455b556SRasesh Mody 			/* Fall into */
3851ec94dbc5SRasesh Mody 		case FW_MSG_CODE_DRV_LOAD_FUNCTION:
3852ec94dbc5SRasesh Mody 			rc = ecore_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt,
3853301ea2d7SRasesh Mody 					      p_hwfn->hw_info.hw_mode,
38543eed444aSRasesh Mody 					      p_params);
3855ec94dbc5SRasesh Mody 			break;
3856ec94dbc5SRasesh Mody 		default:
38570b6bf70dSRasesh Mody 			DP_NOTICE(p_hwfn, false,
38580b6bf70dSRasesh Mody 				  "Unexpected load code [0x%08x]", load_code);
3859ec94dbc5SRasesh Mody 			rc = ECORE_NOTIMPL;
3860ec94dbc5SRasesh Mody 			break;
3861ec94dbc5SRasesh Mody 		}
3862ec94dbc5SRasesh Mody 
386360c78a5eSRasesh Mody 		if (rc != ECORE_SUCCESS) {
386498abf84eSRasesh Mody 			DP_NOTICE(p_hwfn, false,
38659455b556SRasesh Mody 				  "init phase failed for loadcode 0x%x (rc %d)\n",
3866ec94dbc5SRasesh Mody 				  load_code, rc);
386760c78a5eSRasesh Mody 			goto load_err;
386860c78a5eSRasesh Mody 		}
3869ec94dbc5SRasesh Mody 
387060c78a5eSRasesh Mody 		rc = ecore_mcp_load_done(p_hwfn, p_hwfn->p_main_ptt);
387198abf84eSRasesh Mody 		if (rc != ECORE_SUCCESS) {
387298abf84eSRasesh Mody 			DP_NOTICE(p_hwfn, false,
387398abf84eSRasesh Mody 				  "Sending load done failed, rc = %d\n", rc);
387498abf84eSRasesh Mody 			if (rc == ECORE_NOMEM) {
387598abf84eSRasesh Mody 				DP_NOTICE(p_hwfn, false,
387698abf84eSRasesh Mody 					  "Sending load done was failed due to memory allocation failure\n");
387798abf84eSRasesh Mody 				goto load_err;
387898abf84eSRasesh Mody 			}
3879ec94dbc5SRasesh Mody 			return rc;
388098abf84eSRasesh Mody 		}
38810b6bf70dSRasesh Mody 
388226ae839dSRasesh Mody 		/* send DCBX attention request command */
388326ae839dSRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_DCB,
38849455b556SRasesh Mody 			   "sending phony dcbx set command to trigger DCBx attention handling\n");
388560c78a5eSRasesh Mody 		rc = ecore_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
388626ae839dSRasesh Mody 				   DRV_MSG_CODE_SET_DCBX,
388704b00049SRasesh Mody 				   1 << DRV_MB_PARAM_DCBX_NOTIFY_OFFSET, &resp,
388860c78a5eSRasesh Mody 				   &param);
388960c78a5eSRasesh Mody 		if (rc != ECORE_SUCCESS) {
389098abf84eSRasesh Mody 			DP_NOTICE(p_hwfn, false,
389126ae839dSRasesh Mody 				  "Failed to send DCBX attention request\n");
389260c78a5eSRasesh Mody 			return rc;
389326ae839dSRasesh Mody 		}
389426ae839dSRasesh Mody 
3895ec94dbc5SRasesh Mody 		p_hwfn->hw_init_done = true;
3896ec94dbc5SRasesh Mody 	}
3897ec94dbc5SRasesh Mody 
38983ca097bbSRasesh Mody 	if (IS_PF(p_dev)) {
38994fe58a3eSRasesh Mody 		/* Get pre-negotiated values for stag, bandwidth etc. */
39004fe58a3eSRasesh Mody 		p_hwfn = ECORE_LEADING_HWFN(p_dev);
39014fe58a3eSRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ,
39024fe58a3eSRasesh Mody 			   "Sending GET_OEM_UPDATES command to trigger stag/bandwidth attention handling\n");
39034fe58a3eSRasesh Mody 		rc = ecore_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
39044fe58a3eSRasesh Mody 				   DRV_MSG_CODE_GET_OEM_UPDATES,
39054fe58a3eSRasesh Mody 				   1 << DRV_MB_PARAM_DUMMY_OEM_UPDATES_OFFSET,
39064fe58a3eSRasesh Mody 				   &resp, &param);
39074fe58a3eSRasesh Mody 		if (rc != ECORE_SUCCESS)
39084fe58a3eSRasesh Mody 			DP_NOTICE(p_hwfn, false,
39094fe58a3eSRasesh Mody 				  "Failed to send GET_OEM_UPDATES attention request\n");
39104fe58a3eSRasesh Mody 	}
39114fe58a3eSRasesh Mody 
39124fe58a3eSRasesh Mody 	if (IS_PF(p_dev)) {
391354f74d6aSRasesh Mody 		/* Get pre-negotiated values for stag, bandwidth etc. */
391454f74d6aSRasesh Mody 		p_hwfn = ECORE_LEADING_HWFN(p_dev);
391554f74d6aSRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ,
391654f74d6aSRasesh Mody 			   "Sending GET_OEM_UPDATES command to trigger stag/bandwidth attention handling\n");
391754f74d6aSRasesh Mody 		rc = ecore_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
391854f74d6aSRasesh Mody 				   DRV_MSG_CODE_GET_OEM_UPDATES,
391954f74d6aSRasesh Mody 				   1 << DRV_MB_PARAM_DUMMY_OEM_UPDATES_OFFSET,
392054f74d6aSRasesh Mody 				   &resp, &param);
392154f74d6aSRasesh Mody 		if (rc != ECORE_SUCCESS)
392254f74d6aSRasesh Mody 			DP_NOTICE(p_hwfn, false,
392354f74d6aSRasesh Mody 				  "Failed to send GET_OEM_UPDATES attention request\n");
392454f74d6aSRasesh Mody 	}
392554f74d6aSRasesh Mody 
392654f74d6aSRasesh Mody 	if (IS_PF(p_dev)) {
39273ca097bbSRasesh Mody 		p_hwfn = ECORE_LEADING_HWFN(p_dev);
39280b6bf70dSRasesh Mody 		drv_mb_param = STORM_FW_VERSION;
39293ca097bbSRasesh Mody 		rc = ecore_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
39303ca097bbSRasesh Mody 				   DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER,
393160c78a5eSRasesh Mody 				   drv_mb_param, &resp, &param);
3932f60ec688SRasesh Mody 		if (rc != ECORE_SUCCESS)
3933f60ec688SRasesh Mody 			DP_INFO(p_hwfn, "Failed to update firmware version\n");
39343ca097bbSRasesh Mody 
3935ebbc55b8SRasesh Mody 		if (!b_default_mtu) {
3936f60ec688SRasesh Mody 			rc = ecore_mcp_ov_update_mtu(p_hwfn, p_hwfn->p_main_ptt,
393787643677SRasesh Mody 						      p_hwfn->hw_info.mtu);
3938f60ec688SRasesh Mody 			if (rc != ECORE_SUCCESS)
3939f60ec688SRasesh Mody 				DP_INFO(p_hwfn, "Failed to update default mtu\n");
3940ebbc55b8SRasesh Mody 		}
394187643677SRasesh Mody 
39423ca097bbSRasesh Mody 		rc = ecore_mcp_ov_update_driver_state(p_hwfn,
39433ca097bbSRasesh Mody 						      p_hwfn->p_main_ptt,
39443ca097bbSRasesh Mody 						ECORE_OV_DRIVER_STATE_DISABLED);
3945f60ec688SRasesh Mody 		if (rc != ECORE_SUCCESS)
3946f60ec688SRasesh Mody 			DP_INFO(p_hwfn, "Failed to update driver state\n");
3947ebbc55b8SRasesh Mody 
3948ebbc55b8SRasesh Mody 		rc = ecore_mcp_ov_update_eswitch(p_hwfn, p_hwfn->p_main_ptt,
3949ebbc55b8SRasesh Mody 						 ECORE_OV_ESWITCH_NONE);
3950ebbc55b8SRasesh Mody 		if (rc != ECORE_SUCCESS)
3951ebbc55b8SRasesh Mody 			DP_INFO(p_hwfn, "Failed to update eswitch mode\n");
39523ca097bbSRasesh Mody 	}
39533ca097bbSRasesh Mody 
39543ca097bbSRasesh Mody 	return rc;
395560c78a5eSRasesh Mody 
395660c78a5eSRasesh Mody load_err:
395798abf84eSRasesh Mody 	--qm_lock_ref_cnt;
395898abf84eSRasesh Mody #ifdef CONFIG_ECORE_LOCK_ALLOC
395998abf84eSRasesh Mody 	if (!qm_lock_ref_cnt)
396098abf84eSRasesh Mody 		OSAL_SPIN_LOCK_DEALLOC(&qm_lock);
396198abf84eSRasesh Mody qm_lock_fail:
396298abf84eSRasesh Mody #endif
396360c78a5eSRasesh Mody 	/* The MFW load lock should be released regardless of success or failure
396460c78a5eSRasesh Mody 	 * of initialization.
396560c78a5eSRasesh Mody 	 * TODO: replace this with an attempt to send cancel_load.
396660c78a5eSRasesh Mody 	 */
396760c78a5eSRasesh Mody 	ecore_mcp_load_done(p_hwfn, p_hwfn->p_main_ptt);
396860c78a5eSRasesh Mody 	return rc;
3969ec94dbc5SRasesh Mody }
3970ec94dbc5SRasesh Mody 
3971ec94dbc5SRasesh Mody #define ECORE_HW_STOP_RETRY_LIMIT	(10)
ecore_hw_timers_stop(struct ecore_dev * p_dev,struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)397222d07d93SRasesh Mody static void ecore_hw_timers_stop(struct ecore_dev *p_dev,
3973ec94dbc5SRasesh Mody 				 struct ecore_hwfn *p_hwfn,
3974ec94dbc5SRasesh Mody 				 struct ecore_ptt *p_ptt)
3975ec94dbc5SRasesh Mody {
3976ec94dbc5SRasesh Mody 	int i;
3977ec94dbc5SRasesh Mody 
3978ec94dbc5SRasesh Mody 	/* close timers */
3979ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0);
3980ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0);
39819455b556SRasesh Mody 	for (i = 0; i < ECORE_HW_STOP_RETRY_LIMIT && !p_dev->recov_in_prog;
39829455b556SRasesh Mody 									i++) {
3983ec94dbc5SRasesh Mody 		if ((!ecore_rd(p_hwfn, p_ptt,
3984ec94dbc5SRasesh Mody 			       TM_REG_PF_SCAN_ACTIVE_CONN)) &&
3985ec94dbc5SRasesh Mody 		    (!ecore_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)))
3986ec94dbc5SRasesh Mody 			break;
3987ec94dbc5SRasesh Mody 
3988ec94dbc5SRasesh Mody 		/* Dependent on number of connection/tasks, possibly
3989ec94dbc5SRasesh Mody 		 * 1ms sleep is required between polls
3990ec94dbc5SRasesh Mody 		 */
3991ec94dbc5SRasesh Mody 		OSAL_MSLEEP(1);
3992ec94dbc5SRasesh Mody 	}
3993869c47d0SRasesh Mody 
3994869c47d0SRasesh Mody 	if (i < ECORE_HW_STOP_RETRY_LIMIT)
3995869c47d0SRasesh Mody 		return;
3996869c47d0SRasesh Mody 
399798abf84eSRasesh Mody 	DP_NOTICE(p_hwfn, false,
399898abf84eSRasesh Mody 		  "Timers linear scans are not over [Connection %02x Tasks %02x]\n",
3999869c47d0SRasesh Mody 		  (u8)ecore_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN),
4000869c47d0SRasesh Mody 		  (u8)ecore_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK));
4001ec94dbc5SRasesh Mody }
4002ec94dbc5SRasesh Mody 
ecore_hw_timers_stop_all(struct ecore_dev * p_dev)4003ec94dbc5SRasesh Mody void ecore_hw_timers_stop_all(struct ecore_dev *p_dev)
4004ec94dbc5SRasesh Mody {
4005ec94dbc5SRasesh Mody 	int j;
4006ec94dbc5SRasesh Mody 
4007ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, j) {
4008ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[j];
4009ec94dbc5SRasesh Mody 		struct ecore_ptt *p_ptt = p_hwfn->p_main_ptt;
4010ec94dbc5SRasesh Mody 
4011ec94dbc5SRasesh Mody 		ecore_hw_timers_stop(p_dev, p_hwfn, p_ptt);
4012ec94dbc5SRasesh Mody 	}
4013ec94dbc5SRasesh Mody }
4014ec94dbc5SRasesh Mody 
ecore_verify_reg_val(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u32 addr,u32 expected_val)401539f0eb3bSRasesh Mody static enum _ecore_status_t ecore_verify_reg_val(struct ecore_hwfn *p_hwfn,
401639f0eb3bSRasesh Mody 						 struct ecore_ptt *p_ptt,
401739f0eb3bSRasesh Mody 						 u32 addr, u32 expected_val)
401839f0eb3bSRasesh Mody {
401939f0eb3bSRasesh Mody 	u32 val = ecore_rd(p_hwfn, p_ptt, addr);
402039f0eb3bSRasesh Mody 
402139f0eb3bSRasesh Mody 	if (val != expected_val) {
402239f0eb3bSRasesh Mody 		DP_NOTICE(p_hwfn, true,
402339f0eb3bSRasesh Mody 			  "Value at address 0x%08x is 0x%08x while the expected value is 0x%08x\n",
402439f0eb3bSRasesh Mody 			  addr, val, expected_val);
402539f0eb3bSRasesh Mody 		return ECORE_UNKNOWN_ERROR;
402639f0eb3bSRasesh Mody 	}
402739f0eb3bSRasesh Mody 
402839f0eb3bSRasesh Mody 	return ECORE_SUCCESS;
402939f0eb3bSRasesh Mody }
403039f0eb3bSRasesh Mody 
ecore_hw_stop(struct ecore_dev * p_dev)4031ec94dbc5SRasesh Mody enum _ecore_status_t ecore_hw_stop(struct ecore_dev *p_dev)
4032ec94dbc5SRasesh Mody {
403339f0eb3bSRasesh Mody 	struct ecore_hwfn *p_hwfn;
403439f0eb3bSRasesh Mody 	struct ecore_ptt *p_ptt;
403539f0eb3bSRasesh Mody 	enum _ecore_status_t rc, rc2 = ECORE_SUCCESS;
4036ec94dbc5SRasesh Mody 	int j;
4037ec94dbc5SRasesh Mody 
4038ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, j) {
403939f0eb3bSRasesh Mody 		p_hwfn = &p_dev->hwfns[j];
404039f0eb3bSRasesh Mody 		p_ptt = p_hwfn->p_main_ptt;
4041ec94dbc5SRasesh Mody 
4042ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_IFDOWN, "Stopping hw/fw\n");
4043ec94dbc5SRasesh Mody 
404486a2265eSRasesh Mody 		if (IS_VF(p_dev)) {
404586a2265eSRasesh Mody 			ecore_vf_pf_int_cleanup(p_hwfn);
404639f0eb3bSRasesh Mody 			rc = ecore_vf_pf_reset(p_hwfn);
404739f0eb3bSRasesh Mody 			if (rc != ECORE_SUCCESS) {
404839f0eb3bSRasesh Mody 				DP_NOTICE(p_hwfn, true,
404939f0eb3bSRasesh Mody 					  "ecore_vf_pf_reset failed. rc = %d.\n",
405039f0eb3bSRasesh Mody 					  rc);
405139f0eb3bSRasesh Mody 				rc2 = ECORE_UNKNOWN_ERROR;
405239f0eb3bSRasesh Mody 			}
405386a2265eSRasesh Mody 			continue;
405486a2265eSRasesh Mody 		}
405586a2265eSRasesh Mody 
4056ec94dbc5SRasesh Mody 		/* mark the hw as uninitialized... */
4057ec94dbc5SRasesh Mody 		p_hwfn->hw_init_done = false;
4058ec94dbc5SRasesh Mody 
405939f0eb3bSRasesh Mody 		/* Send unload command to MCP */
406039f0eb3bSRasesh Mody 		if (!p_dev->recov_in_prog) {
406139f0eb3bSRasesh Mody 			rc = ecore_mcp_unload_req(p_hwfn, p_ptt);
406239f0eb3bSRasesh Mody 			if (rc != ECORE_SUCCESS) {
406398abf84eSRasesh Mody 				DP_NOTICE(p_hwfn, false,
406439f0eb3bSRasesh Mody 					  "Failed sending a UNLOAD_REQ command. rc = %d.\n",
406539f0eb3bSRasesh Mody 					  rc);
406639f0eb3bSRasesh Mody 				rc2 = ECORE_UNKNOWN_ERROR;
406739f0eb3bSRasesh Mody 			}
406839f0eb3bSRasesh Mody 		}
406939f0eb3bSRasesh Mody 
407039f0eb3bSRasesh Mody 		OSAL_DPC_SYNC(p_hwfn);
407139f0eb3bSRasesh Mody 
407239f0eb3bSRasesh Mody 		/* After this point no MFW attentions are expected, e.g. prevent
407339f0eb3bSRasesh Mody 		 * race between pf stop and dcbx pf update.
407439f0eb3bSRasesh Mody 		 */
407539f0eb3bSRasesh Mody 
407639f0eb3bSRasesh Mody 		rc = ecore_sp_pf_stop(p_hwfn);
407739f0eb3bSRasesh Mody 		if (rc != ECORE_SUCCESS) {
407898abf84eSRasesh Mody 			DP_NOTICE(p_hwfn, false,
407939f0eb3bSRasesh Mody 				  "Failed to close PF against FW [rc = %d]. Continue to stop HW to prevent illegal host access by the device.\n",
408039f0eb3bSRasesh Mody 				  rc);
408139f0eb3bSRasesh Mody 			rc2 = ECORE_UNKNOWN_ERROR;
408239f0eb3bSRasesh Mody 		}
4083ec94dbc5SRasesh Mody 
4084cbc23596SRasesh Mody 		OSAL_DPC_SYNC(p_hwfn);
4085cbc23596SRasesh Mody 
4086cbc23596SRasesh Mody 		/* After this point we don't expect the FW to send us async
4087cbc23596SRasesh Mody 		 * events
4088cbc23596SRasesh Mody 		 */
4089cbc23596SRasesh Mody 
4090ec94dbc5SRasesh Mody 		/* perform debug action after PF stop was sent */
409139f0eb3bSRasesh Mody 		OSAL_AFTER_PF_STOP((void *)p_dev, p_hwfn->my_id);
4092ec94dbc5SRasesh Mody 
4093ec94dbc5SRasesh Mody 		/* close NIG to BRB gate */
4094ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt,
4095ec94dbc5SRasesh Mody 			 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
4096ec94dbc5SRasesh Mody 
4097ec94dbc5SRasesh Mody 		/* close parser */
4098ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
4099ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
410022d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
410122d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
4102ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
4103ec94dbc5SRasesh Mody 
4104ec94dbc5SRasesh Mody 		/* @@@TBD - clean transmission queues (5.b) */
4105ec94dbc5SRasesh Mody 		/* @@@TBD - clean BTB (5.c) */
4106ec94dbc5SRasesh Mody 
4107ec94dbc5SRasesh Mody 		ecore_hw_timers_stop(p_dev, p_hwfn, p_ptt);
4108ec94dbc5SRasesh Mody 
4109ec94dbc5SRasesh Mody 		/* @@@TBD - verify DMAE requests are done (8) */
4110ec94dbc5SRasesh Mody 
4111ec94dbc5SRasesh Mody 		/* Disable Attention Generation */
4112ec94dbc5SRasesh Mody 		ecore_int_igu_disable_int(p_hwfn, p_ptt);
4113ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0);
4114ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0);
4115ec94dbc5SRasesh Mody 		ecore_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true);
41166e4fcea9SRasesh Mody 		rc = ecore_int_igu_reset_cam_default(p_hwfn, p_ptt);
41176e4fcea9SRasesh Mody 		if (rc != ECORE_SUCCESS) {
41186e4fcea9SRasesh Mody 			DP_NOTICE(p_hwfn, true,
41196e4fcea9SRasesh Mody 				  "Failed to return IGU CAM to default\n");
41206e4fcea9SRasesh Mody 			rc2 = ECORE_UNKNOWN_ERROR;
41216e4fcea9SRasesh Mody 		}
41226e4fcea9SRasesh Mody 
4123ec94dbc5SRasesh Mody 		/* Need to wait 1ms to guarantee SBs are cleared */
4124ec94dbc5SRasesh Mody 		OSAL_MSLEEP(1);
412539f0eb3bSRasesh Mody 
41263eed444aSRasesh Mody 		if (IS_LEAD_HWFN(p_hwfn) &&
41275018f1fcSJoyce Kong 		    OSAL_GET_BIT(ECORE_MF_LLH_MAC_CLSS, &p_dev->mf_bits) &&
41283eed444aSRasesh Mody 		    !ECORE_IS_FCOE_PERSONALITY(p_hwfn))
41293eed444aSRasesh Mody 			ecore_llh_remove_mac_filter(p_dev, 0,
41303eed444aSRasesh Mody 						   p_hwfn->hw_info.hw_mac_addr);
41313eed444aSRasesh Mody 
413239f0eb3bSRasesh Mody 		if (!p_dev->recov_in_prog) {
413339f0eb3bSRasesh Mody 			ecore_verify_reg_val(p_hwfn, p_ptt,
413439f0eb3bSRasesh Mody 					     QM_REG_USG_CNT_PF_TX, 0);
413539f0eb3bSRasesh Mody 			ecore_verify_reg_val(p_hwfn, p_ptt,
413639f0eb3bSRasesh Mody 					     QM_REG_USG_CNT_PF_OTHER, 0);
413739f0eb3bSRasesh Mody 			/* @@@TBD - assert on incorrect xCFC values (10.b) */
4138ec94dbc5SRasesh Mody 		}
4139ec94dbc5SRasesh Mody 
414039f0eb3bSRasesh Mody 		/* Disable PF in HW blocks */
414139f0eb3bSRasesh Mody 		ecore_wr(p_hwfn, p_ptt, DORQ_REG_PF_DB_ENABLE, 0);
414239f0eb3bSRasesh Mody 		ecore_wr(p_hwfn, p_ptt, QM_REG_PF_EN, 0);
414339f0eb3bSRasesh Mody 
414498abf84eSRasesh Mody 		--qm_lock_ref_cnt;
414598abf84eSRasesh Mody #ifdef CONFIG_ECORE_LOCK_ALLOC
414698abf84eSRasesh Mody 		if (!qm_lock_ref_cnt)
414798abf84eSRasesh Mody 			OSAL_SPIN_LOCK_DEALLOC(&qm_lock);
414898abf84eSRasesh Mody #endif
414998abf84eSRasesh Mody 
415039f0eb3bSRasesh Mody 		if (!p_dev->recov_in_prog) {
415198abf84eSRasesh Mody 			rc = ecore_mcp_unload_done(p_hwfn, p_ptt);
415298abf84eSRasesh Mody 			if (rc == ECORE_NOMEM) {
415398abf84eSRasesh Mody 				DP_NOTICE(p_hwfn, false,
415498abf84eSRasesh Mody 					 "Failed sending an UNLOAD_DONE command due to a memory allocation failure. Resending.\n");
415598abf84eSRasesh Mody 				rc = ecore_mcp_unload_done(p_hwfn, p_ptt);
415698abf84eSRasesh Mody 			}
415739f0eb3bSRasesh Mody 			if (rc != ECORE_SUCCESS) {
415898abf84eSRasesh Mody 				DP_NOTICE(p_hwfn, false,
415939f0eb3bSRasesh Mody 					  "Failed sending a UNLOAD_DONE command. rc = %d.\n",
416039f0eb3bSRasesh Mody 					  rc);
416139f0eb3bSRasesh Mody 				rc2 = ECORE_UNKNOWN_ERROR;
416239f0eb3bSRasesh Mody 			}
416339f0eb3bSRasesh Mody 		}
416439f0eb3bSRasesh Mody 	} /* hwfn loop */
416539f0eb3bSRasesh Mody 
416660c78a5eSRasesh Mody 	if (IS_PF(p_dev) && !p_dev->recov_in_prog) {
416739f0eb3bSRasesh Mody 		p_hwfn = ECORE_LEADING_HWFN(p_dev);
416839f0eb3bSRasesh Mody 		p_ptt = ECORE_LEADING_HWFN(p_dev)->p_main_ptt;
416939f0eb3bSRasesh Mody 
417060c78a5eSRasesh Mody 		 /* Clear the PF's internal FID_enable in the PXP.
417160c78a5eSRasesh Mody 		  * In CMT this should only be done for first hw-function, and
417260c78a5eSRasesh Mody 		  * only after all transactions have stopped for all active
417360c78a5eSRasesh Mody 		  * hw-functions.
4174ec94dbc5SRasesh Mody 		  */
417560c78a5eSRasesh Mody 		rc = ecore_pglueb_set_pfid_enable(p_hwfn, p_hwfn->p_main_ptt,
417660c78a5eSRasesh Mody 						  false);
417739f0eb3bSRasesh Mody 		if (rc != ECORE_SUCCESS) {
417839f0eb3bSRasesh Mody 			DP_NOTICE(p_hwfn, true,
417960c78a5eSRasesh Mody 				  "ecore_pglueb_set_pfid_enable() failed. rc = %d.\n",
418039f0eb3bSRasesh Mody 				  rc);
418139f0eb3bSRasesh Mody 			rc2 = ECORE_UNKNOWN_ERROR;
418239f0eb3bSRasesh Mody 		}
418386a2265eSRasesh Mody 	}
4184ec94dbc5SRasesh Mody 
418539f0eb3bSRasesh Mody 	return rc2;
4186ec94dbc5SRasesh Mody }
4187ec94dbc5SRasesh Mody 
ecore_hw_stop_fastpath(struct ecore_dev * p_dev)4188739a5b2fSRasesh Mody enum _ecore_status_t ecore_hw_stop_fastpath(struct ecore_dev *p_dev)
4189ec94dbc5SRasesh Mody {
4190ec94dbc5SRasesh Mody 	int j;
4191ec94dbc5SRasesh Mody 
4192ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, j) {
4193ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[j];
4194739a5b2fSRasesh Mody 		struct ecore_ptt *p_ptt;
4195ec94dbc5SRasesh Mody 
419686a2265eSRasesh Mody 		if (IS_VF(p_dev)) {
419786a2265eSRasesh Mody 			ecore_vf_pf_int_cleanup(p_hwfn);
419886a2265eSRasesh Mody 			continue;
419986a2265eSRasesh Mody 		}
4200739a5b2fSRasesh Mody 		p_ptt = ecore_ptt_acquire(p_hwfn);
4201739a5b2fSRasesh Mody 		if (!p_ptt)
4202739a5b2fSRasesh Mody 			return ECORE_AGAIN;
420386a2265eSRasesh Mody 
4204ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_IFDOWN,
4205ec94dbc5SRasesh Mody 			   "Shutting down the fastpath\n");
4206ec94dbc5SRasesh Mody 
4207ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt,
4208ec94dbc5SRasesh Mody 			 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
4209ec94dbc5SRasesh Mody 
4210ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
4211ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
421222d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
421322d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
4214ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
4215ec94dbc5SRasesh Mody 
4216ec94dbc5SRasesh Mody 		/* @@@TBD - clean transmission queues (5.b) */
4217ec94dbc5SRasesh Mody 		/* @@@TBD - clean BTB (5.c) */
4218ec94dbc5SRasesh Mody 
4219ec94dbc5SRasesh Mody 		/* @@@TBD - verify DMAE requests are done (8) */
4220ec94dbc5SRasesh Mody 
4221ec94dbc5SRasesh Mody 		ecore_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false);
4222ec94dbc5SRasesh Mody 		/* Need to wait 1ms to guarantee SBs are cleared */
4223ec94dbc5SRasesh Mody 		OSAL_MSLEEP(1);
4224739a5b2fSRasesh Mody 		ecore_ptt_release(p_hwfn, p_ptt);
4225ec94dbc5SRasesh Mody 	}
4226ec94dbc5SRasesh Mody 
4227739a5b2fSRasesh Mody 	return ECORE_SUCCESS;
4228739a5b2fSRasesh Mody }
4229739a5b2fSRasesh Mody 
ecore_hw_start_fastpath(struct ecore_hwfn * p_hwfn)4230739a5b2fSRasesh Mody enum _ecore_status_t ecore_hw_start_fastpath(struct ecore_hwfn *p_hwfn)
4231ec94dbc5SRasesh Mody {
4232739a5b2fSRasesh Mody 	struct ecore_ptt *p_ptt;
4233ec94dbc5SRasesh Mody 
423486a2265eSRasesh Mody 	if (IS_VF(p_hwfn->p_dev))
4235739a5b2fSRasesh Mody 		return ECORE_SUCCESS;
4236739a5b2fSRasesh Mody 
4237739a5b2fSRasesh Mody 	p_ptt = ecore_ptt_acquire(p_hwfn);
4238739a5b2fSRasesh Mody 	if (!p_ptt)
4239739a5b2fSRasesh Mody 		return ECORE_AGAIN;
424086a2265eSRasesh Mody 
424122d07d93SRasesh Mody 	/* If roce info is allocated it means roce is initialized and should
424222d07d93SRasesh Mody 	 * be enabled in searcher.
424322d07d93SRasesh Mody 	 */
424422d07d93SRasesh Mody 	if (p_hwfn->p_rdma_info) {
424522d07d93SRasesh Mody 		if (p_hwfn->b_rdma_enabled_in_prs)
424622d07d93SRasesh Mody 			ecore_wr(p_hwfn, p_ptt,
424722d07d93SRasesh Mody 				 p_hwfn->rdma_prs_search_reg, 0x1);
424822d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x1);
424922d07d93SRasesh Mody 	}
425022d07d93SRasesh Mody 
4251ec94dbc5SRasesh Mody 	/* Re-open incoming traffic */
4252739a5b2fSRasesh Mody 	ecore_wr(p_hwfn, p_ptt,
4253ec94dbc5SRasesh Mody 		 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0);
4254739a5b2fSRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
4255739a5b2fSRasesh Mody 
4256739a5b2fSRasesh Mody 	return ECORE_SUCCESS;
4257ec94dbc5SRasesh Mody }
4258ec94dbc5SRasesh Mody 
4259ec94dbc5SRasesh Mody /* Free hwfn memory and resources acquired in hw_hwfn_prepare */
ecore_hw_hwfn_free(struct ecore_hwfn * p_hwfn)4260ec94dbc5SRasesh Mody static void ecore_hw_hwfn_free(struct ecore_hwfn *p_hwfn)
4261ec94dbc5SRasesh Mody {
4262ec94dbc5SRasesh Mody 	ecore_ptt_pool_free(p_hwfn);
4263ec94dbc5SRasesh Mody 	OSAL_FREE(p_hwfn->p_dev, p_hwfn->hw_info.p_igu_info);
4264ec94dbc5SRasesh Mody }
4265ec94dbc5SRasesh Mody 
4266ec94dbc5SRasesh Mody /* Setup bar access */
ecore_hw_hwfn_prepare(struct ecore_hwfn * p_hwfn)4267ec94dbc5SRasesh Mody static void ecore_hw_hwfn_prepare(struct ecore_hwfn *p_hwfn)
4268ec94dbc5SRasesh Mody {
4269ec94dbc5SRasesh Mody 	/* clear indirect access */
427022d07d93SRasesh Mody 	if (ECORE_IS_AH(p_hwfn->p_dev)) {
427122d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
427252fa735cSRasesh Mody 			 PGLUE_B_REG_PGL_ADDR_E8_F0_K2, 0);
427322d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
427452fa735cSRasesh Mody 			 PGLUE_B_REG_PGL_ADDR_EC_F0_K2, 0);
427522d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
427652fa735cSRasesh Mody 			 PGLUE_B_REG_PGL_ADDR_F0_F0_K2, 0);
427722d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
427852fa735cSRasesh Mody 			 PGLUE_B_REG_PGL_ADDR_F4_F0_K2, 0);
427922d07d93SRasesh Mody 	} else {
428022d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
4281806474a6SRasesh Mody 			 PGLUE_B_REG_PGL_ADDR_88_F0_BB, 0);
428222d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
4283806474a6SRasesh Mody 			 PGLUE_B_REG_PGL_ADDR_8C_F0_BB, 0);
428422d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
4285806474a6SRasesh Mody 			 PGLUE_B_REG_PGL_ADDR_90_F0_BB, 0);
428622d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
4287806474a6SRasesh Mody 			 PGLUE_B_REG_PGL_ADDR_94_F0_BB, 0);
428822d07d93SRasesh Mody 	}
4289ec94dbc5SRasesh Mody 
429060c78a5eSRasesh Mody 	/* Clean previous pglue_b errors if such exist */
429160c78a5eSRasesh Mody 	ecore_pglueb_clear_err(p_hwfn, p_hwfn->p_main_ptt);
4292ec94dbc5SRasesh Mody 
4293ec94dbc5SRasesh Mody 	/* enable internal target-read */
4294ec94dbc5SRasesh Mody 	ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
4295ec94dbc5SRasesh Mody 		 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
4296ec94dbc5SRasesh Mody }
4297ec94dbc5SRasesh Mody 
get_function_id(struct ecore_hwfn * p_hwfn)4298ec94dbc5SRasesh Mody static void get_function_id(struct ecore_hwfn *p_hwfn)
4299ec94dbc5SRasesh Mody {
4300ec94dbc5SRasesh Mody 	/* ME Register */
4301ec94dbc5SRasesh Mody 	p_hwfn->hw_info.opaque_fid = (u16)REG_RD(p_hwfn,
4302ec94dbc5SRasesh Mody 						  PXP_PF_ME_OPAQUE_ADDR);
4303ec94dbc5SRasesh Mody 
4304ec94dbc5SRasesh Mody 	p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR);
4305ec94dbc5SRasesh Mody 
4306ec94dbc5SRasesh Mody 	/* Bits 16-19 from the ME registers are the pf_num */
4307ec94dbc5SRasesh Mody 	p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf;
4308ec94dbc5SRasesh Mody 	p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
4309ec94dbc5SRasesh Mody 				      PXP_CONCRETE_FID_PFID);
4310ec94dbc5SRasesh Mody 	p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
4311ec94dbc5SRasesh Mody 				    PXP_CONCRETE_FID_PORT);
4312ec94dbc5SRasesh Mody 
4313ec94dbc5SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE,
4314ec94dbc5SRasesh Mody 		   "Read ME register: Concrete 0x%08x Opaque 0x%04x\n",
4315ec94dbc5SRasesh Mody 		   p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid);
4316ec94dbc5SRasesh Mody }
4317ec94dbc5SRasesh Mody 
ecore_hw_set_feat(struct ecore_hwfn * p_hwfn)4318ec94dbc5SRasesh Mody static void ecore_hw_set_feat(struct ecore_hwfn *p_hwfn)
4319ec94dbc5SRasesh Mody {
4320ec94dbc5SRasesh Mody 	u32 *feat_num = p_hwfn->hw_info.feat_num;
43216e4fcea9SRasesh Mody 	struct ecore_sb_cnt_info sb_cnt;
4322e41266b5SRasesh Mody 	u32 non_l2_sbs = 0;
4323ec94dbc5SRasesh Mody 
43246e4fcea9SRasesh Mody 	OSAL_MEM_ZERO(&sb_cnt, sizeof(sb_cnt));
43256e4fcea9SRasesh Mody 	ecore_int_get_num_sbs(p_hwfn, &sb_cnt);
43266e4fcea9SRasesh Mody 
4327ec94dbc5SRasesh Mody 	/* L2 Queues require each: 1 status block. 1 L2 queue */
4328e41266b5SRasesh Mody 	if (ECORE_IS_L2_PERSONALITY(p_hwfn)) {
4329e41266b5SRasesh Mody 		/* Start by allocating VF queues, then PF's */
4330d9237ae2SRasesh Mody 		feat_num[ECORE_VF_L2_QUE] =
4331d9237ae2SRasesh Mody 			OSAL_MIN_T(u32,
4332e41266b5SRasesh Mody 				   RESC_NUM(p_hwfn, ECORE_L2_QUEUE),
43336e4fcea9SRasesh Mody 				   sb_cnt.iov_cnt);
4334e41266b5SRasesh Mody 		feat_num[ECORE_PF_L2_QUE] =
4335e41266b5SRasesh Mody 			OSAL_MIN_T(u32,
43366e4fcea9SRasesh Mody 				   sb_cnt.cnt - non_l2_sbs,
4337e41266b5SRasesh Mody 				   RESC_NUM(p_hwfn, ECORE_L2_QUEUE) -
4338e41266b5SRasesh Mody 				   FEAT_NUM(p_hwfn, ECORE_VF_L2_QUE));
4339e41266b5SRasesh Mody 	}
4340d9237ae2SRasesh Mody 
43413f11cf06SRasesh Mody 	if (ECORE_IS_FCOE_PERSONALITY(p_hwfn) ||
43423f11cf06SRasesh Mody 	    ECORE_IS_ISCSI_PERSONALITY(p_hwfn)) {
43433f11cf06SRasesh Mody 		u32 *p_storage_feat = ECORE_IS_FCOE_PERSONALITY(p_hwfn) ?
43443f11cf06SRasesh Mody 				      &feat_num[ECORE_FCOE_CQ] :
43453f11cf06SRasesh Mody 				      &feat_num[ECORE_ISCSI_CQ];
43463f11cf06SRasesh Mody 		u32 limit = sb_cnt.cnt;
4347955770f2SRasesh Mody 
43483f11cf06SRasesh Mody 		/* The number of queues should not exceed the number of FP SBs.
43493f11cf06SRasesh Mody 		 * In storage target, the queues are divided into pairs of a CQ
43503f11cf06SRasesh Mody 		 * and a CmdQ, and each pair uses a single SB. The limit in
43513f11cf06SRasesh Mody 		 * this case should allow a max ratio of 2:1 instead of 1:1.
43523f11cf06SRasesh Mody 		 */
43533f11cf06SRasesh Mody 		if (p_hwfn->p_dev->b_is_target)
43543f11cf06SRasesh Mody 			limit *= 2;
43553f11cf06SRasesh Mody 		*p_storage_feat = OSAL_MIN_T(u32, limit,
43563f11cf06SRasesh Mody 					     RESC_NUM(p_hwfn, ECORE_CMDQS_CQS));
43573f11cf06SRasesh Mody 
43583f11cf06SRasesh Mody 		/* @DPDK */
43593f11cf06SRasesh Mody 		/* The size of "cq_cmdq_sb_num_arr" in the fcoe/iscsi init
43603f11cf06SRasesh Mody 		 * ramrod is limited to "NUM_OF_GLOBAL_QUEUES / 2".
43613f11cf06SRasesh Mody 		 */
43623f11cf06SRasesh Mody 		*p_storage_feat = OSAL_MIN_T(u32, *p_storage_feat,
43633f11cf06SRasesh Mody 					     (NUM_OF_GLOBAL_QUEUES / 2));
43643f11cf06SRasesh Mody 	}
4365978580d8SRasesh Mody 
4366ec94dbc5SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE,
4367978580d8SRasesh Mody 		   "#PF_L2_QUEUE=%d VF_L2_QUEUES=%d #ROCE_CNQ=%d #FCOE_CQ=%d #ISCSI_CQ=%d #SB=%d\n",
4368d9237ae2SRasesh Mody 		   (int)FEAT_NUM(p_hwfn, ECORE_PF_L2_QUE),
4369d9237ae2SRasesh Mody 		   (int)FEAT_NUM(p_hwfn, ECORE_VF_L2_QUE),
4370d9237ae2SRasesh Mody 		   (int)FEAT_NUM(p_hwfn, ECORE_RDMA_CNQ),
4371978580d8SRasesh Mody 		   (int)FEAT_NUM(p_hwfn, ECORE_FCOE_CQ),
4372978580d8SRasesh Mody 		   (int)FEAT_NUM(p_hwfn, ECORE_ISCSI_CQ),
43736e4fcea9SRasesh Mody 		   (int)sb_cnt.cnt);
4374ec94dbc5SRasesh Mody }
4375ec94dbc5SRasesh Mody 
ecore_hw_get_resc_name(enum ecore_resources res_id)437649ca6a7bSRasesh Mody const char *ecore_hw_get_resc_name(enum ecore_resources res_id)
4377ec94dbc5SRasesh Mody {
437822d07d93SRasesh Mody 	switch (res_id) {
437922d07d93SRasesh Mody 	case ECORE_L2_QUEUE:
438049ca6a7bSRasesh Mody 		return "L2_QUEUE";
438122d07d93SRasesh Mody 	case ECORE_VPORT:
438249ca6a7bSRasesh Mody 		return "VPORT";
438322d07d93SRasesh Mody 	case ECORE_RSS_ENG:
438449ca6a7bSRasesh Mody 		return "RSS_ENG";
438522d07d93SRasesh Mody 	case ECORE_PQ:
438649ca6a7bSRasesh Mody 		return "PQ";
438722d07d93SRasesh Mody 	case ECORE_RL:
438849ca6a7bSRasesh Mody 		return "RL";
438922d07d93SRasesh Mody 	case ECORE_MAC:
439049ca6a7bSRasesh Mody 		return "MAC";
439122d07d93SRasesh Mody 	case ECORE_VLAN:
439249ca6a7bSRasesh Mody 		return "VLAN";
439322d07d93SRasesh Mody 	case ECORE_RDMA_CNQ_RAM:
439449ca6a7bSRasesh Mody 		return "RDMA_CNQ_RAM";
439549ca6a7bSRasesh Mody 	case ECORE_ILT:
439649ca6a7bSRasesh Mody 		return "ILT";
439749ca6a7bSRasesh Mody 	case ECORE_LL2_QUEUE:
439849ca6a7bSRasesh Mody 		return "LL2_QUEUE";
439922d07d93SRasesh Mody 	case ECORE_CMDQS_CQS:
440049ca6a7bSRasesh Mody 		return "CMDQS_CQS";
440122d07d93SRasesh Mody 	case ECORE_RDMA_STATS_QUEUE:
440249ca6a7bSRasesh Mody 		return "RDMA_STATS_QUEUE";
4403619618b9SRasesh Mody 	case ECORE_BDQ:
440449ca6a7bSRasesh Mody 		return "BDQ";
44056e4fcea9SRasesh Mody 	case ECORE_SB:
44066e4fcea9SRasesh Mody 		return "SB";
440722d07d93SRasesh Mody 	default:
440849ca6a7bSRasesh Mody 		return "UNKNOWN_RESOURCE";
440949ca6a7bSRasesh Mody 	}
441022d07d93SRasesh Mody }
441122d07d93SRasesh Mody 
441249ca6a7bSRasesh Mody static enum _ecore_status_t
__ecore_hw_set_soft_resc_size(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,enum ecore_resources res_id,u32 resc_max_val,u32 * p_mcp_resp)441349ca6a7bSRasesh Mody __ecore_hw_set_soft_resc_size(struct ecore_hwfn *p_hwfn,
4414739a5b2fSRasesh Mody 			      struct ecore_ptt *p_ptt,
4415739a5b2fSRasesh Mody 			      enum ecore_resources res_id,
4416739a5b2fSRasesh Mody 			      u32 resc_max_val,
441749ca6a7bSRasesh Mody 			      u32 *p_mcp_resp)
441849ca6a7bSRasesh Mody {
441949ca6a7bSRasesh Mody 	enum _ecore_status_t rc;
442049ca6a7bSRasesh Mody 
4421739a5b2fSRasesh Mody 	rc = ecore_mcp_set_resc_max_val(p_hwfn, p_ptt, res_id,
442249ca6a7bSRasesh Mody 					resc_max_val, p_mcp_resp);
442349ca6a7bSRasesh Mody 	if (rc != ECORE_SUCCESS) {
442498abf84eSRasesh Mody 		DP_NOTICE(p_hwfn, false,
442549ca6a7bSRasesh Mody 			  "MFW response failure for a max value setting of resource %d [%s]\n",
442649ca6a7bSRasesh Mody 			  res_id, ecore_hw_get_resc_name(res_id));
442749ca6a7bSRasesh Mody 		return rc;
442849ca6a7bSRasesh Mody 	}
442949ca6a7bSRasesh Mody 
443049ca6a7bSRasesh Mody 	if (*p_mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK)
443149ca6a7bSRasesh Mody 		DP_INFO(p_hwfn,
443249ca6a7bSRasesh Mody 			"Failed to set the max value of resource %d [%s]. mcp_resp = 0x%08x.\n",
443349ca6a7bSRasesh Mody 			res_id, ecore_hw_get_resc_name(res_id), *p_mcp_resp);
443449ca6a7bSRasesh Mody 
443549ca6a7bSRasesh Mody 	return ECORE_SUCCESS;
443649ca6a7bSRasesh Mody }
443749ca6a7bSRasesh Mody 
44383b307c55SRasesh Mody #define RDMA_NUM_STATISTIC_COUNTERS_K2                  MAX_NUM_VPORTS_K2
44393b307c55SRasesh Mody #define RDMA_NUM_STATISTIC_COUNTERS_BB                  MAX_NUM_VPORTS_BB
44403b307c55SRasesh Mody 
44413b307c55SRasesh Mody static u32 ecore_hsi_def_val[][MAX_CHIP_IDS] = {
44423b307c55SRasesh Mody 	{MAX_NUM_VFS_BB, MAX_NUM_VFS_K2},
44433b307c55SRasesh Mody 	{MAX_NUM_L2_QUEUES_BB, MAX_NUM_L2_QUEUES_K2},
44443b307c55SRasesh Mody 	{MAX_NUM_PORTS_BB, MAX_NUM_PORTS_K2},
44453b307c55SRasesh Mody 	{MAX_SB_PER_PATH_BB, MAX_SB_PER_PATH_K2, },
44463b307c55SRasesh Mody 	{MAX_NUM_PFS_BB, MAX_NUM_PFS_K2},
44473b307c55SRasesh Mody 	{MAX_NUM_VPORTS_BB, MAX_NUM_VPORTS_K2},
44483b307c55SRasesh Mody 	{ETH_RSS_ENGINE_NUM_BB, ETH_RSS_ENGINE_NUM_K2},
44493b307c55SRasesh Mody 	{MAX_QM_TX_QUEUES_BB, MAX_QM_TX_QUEUES_K2},
44503b307c55SRasesh Mody 	{PXP_NUM_ILT_RECORDS_BB, PXP_NUM_ILT_RECORDS_K2},
44513b307c55SRasesh Mody 	{RDMA_NUM_STATISTIC_COUNTERS_BB, RDMA_NUM_STATISTIC_COUNTERS_K2},
44523b307c55SRasesh Mody 	{MAX_QM_GLOBAL_RLS, MAX_QM_GLOBAL_RLS},
44533b307c55SRasesh Mody 	{PBF_MAX_CMD_LINES, PBF_MAX_CMD_LINES},
44543b307c55SRasesh Mody 	{BTB_MAX_BLOCKS_BB, BTB_MAX_BLOCKS_K2},
44553b307c55SRasesh Mody };
44563b307c55SRasesh Mody 
ecore_get_hsi_def_val(struct ecore_dev * p_dev,enum ecore_hsi_def_type type)44573b307c55SRasesh Mody u32 ecore_get_hsi_def_val(struct ecore_dev *p_dev, enum ecore_hsi_def_type type)
44583b307c55SRasesh Mody {
44593b307c55SRasesh Mody 	enum chip_ids chip_id = ECORE_IS_BB(p_dev) ? CHIP_BB : CHIP_K2;
44603b307c55SRasesh Mody 
44613b307c55SRasesh Mody 	if (type >= ECORE_NUM_HSI_DEFS) {
44623b307c55SRasesh Mody 		DP_ERR(p_dev, "Unexpected HSI definition type [%d]\n", type);
44633b307c55SRasesh Mody 		return 0;
44643b307c55SRasesh Mody 	}
44653b307c55SRasesh Mody 
44663b307c55SRasesh Mody 	return ecore_hsi_def_val[type][chip_id];
44673b307c55SRasesh Mody }
44683b307c55SRasesh Mody 
446949ca6a7bSRasesh Mody static enum _ecore_status_t
ecore_hw_set_soft_resc_size(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)4470739a5b2fSRasesh Mody ecore_hw_set_soft_resc_size(struct ecore_hwfn *p_hwfn,
4471739a5b2fSRasesh Mody 			    struct ecore_ptt *p_ptt)
447249ca6a7bSRasesh Mody {
447349ca6a7bSRasesh Mody 	u32 resc_max_val, mcp_resp;
447449ca6a7bSRasesh Mody 	u8 res_id;
447549ca6a7bSRasesh Mody 	enum _ecore_status_t rc;
447649ca6a7bSRasesh Mody 
447749ca6a7bSRasesh Mody 	for (res_id = 0; res_id < ECORE_MAX_RESC; res_id++) {
447849ca6a7bSRasesh Mody 		/* @DPDK */
447949ca6a7bSRasesh Mody 		switch (res_id) {
448049ca6a7bSRasesh Mody 		case ECORE_LL2_QUEUE:
448149ca6a7bSRasesh Mody 		case ECORE_RDMA_CNQ_RAM:
448249ca6a7bSRasesh Mody 		case ECORE_RDMA_STATS_QUEUE:
448349ca6a7bSRasesh Mody 		case ECORE_BDQ:
448449ca6a7bSRasesh Mody 			resc_max_val = 0;
448549ca6a7bSRasesh Mody 			break;
448649ca6a7bSRasesh Mody 		default:
448749ca6a7bSRasesh Mody 			continue;
448849ca6a7bSRasesh Mody 		}
448949ca6a7bSRasesh Mody 
4490739a5b2fSRasesh Mody 		rc = __ecore_hw_set_soft_resc_size(p_hwfn, p_ptt, res_id,
449149ca6a7bSRasesh Mody 						   resc_max_val, &mcp_resp);
449249ca6a7bSRasesh Mody 		if (rc != ECORE_SUCCESS)
449349ca6a7bSRasesh Mody 			return rc;
449449ca6a7bSRasesh Mody 
449549ca6a7bSRasesh Mody 		/* There's no point to continue to the next resource if the
449649ca6a7bSRasesh Mody 		 * command is not supported by the MFW.
449749ca6a7bSRasesh Mody 		 * We do continue if the command is supported but the resource
449849ca6a7bSRasesh Mody 		 * is unknown to the MFW. Such a resource will be later
449949ca6a7bSRasesh Mody 		 * configured with the default allocation values.
450049ca6a7bSRasesh Mody 		 */
450149ca6a7bSRasesh Mody 		if (mcp_resp == FW_MSG_CODE_UNSUPPORTED)
450249ca6a7bSRasesh Mody 			return ECORE_NOTIMPL;
450349ca6a7bSRasesh Mody 	}
450449ca6a7bSRasesh Mody 
450549ca6a7bSRasesh Mody 	return ECORE_SUCCESS;
450622d07d93SRasesh Mody }
450722d07d93SRasesh Mody 
4508619618b9SRasesh Mody static
ecore_hw_get_dflt_resc(struct ecore_hwfn * p_hwfn,enum ecore_resources res_id,u32 * p_resc_num,u32 * p_resc_start)4509619618b9SRasesh Mody enum _ecore_status_t ecore_hw_get_dflt_resc(struct ecore_hwfn *p_hwfn,
4510619618b9SRasesh Mody 					    enum ecore_resources res_id,
451149ca6a7bSRasesh Mody 					    u32 *p_resc_num, u32 *p_resc_start)
451222d07d93SRasesh Mody {
4513ec94dbc5SRasesh Mody 	u8 num_funcs = p_hwfn->num_funcs_on_engine;
45143b307c55SRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
4515ec94dbc5SRasesh Mody 
451622d07d93SRasesh Mody 	switch (res_id) {
451722d07d93SRasesh Mody 	case ECORE_L2_QUEUE:
45183b307c55SRasesh Mody 		*p_resc_num = NUM_OF_L2_QUEUES(p_dev) / num_funcs;
451922d07d93SRasesh Mody 		break;
452022d07d93SRasesh Mody 	case ECORE_VPORT:
45213b307c55SRasesh Mody 		*p_resc_num = NUM_OF_VPORTS(p_dev) / num_funcs;
452222d07d93SRasesh Mody 		break;
452322d07d93SRasesh Mody 	case ECORE_RSS_ENG:
45243b307c55SRasesh Mody 		*p_resc_num = NUM_OF_RSS_ENGINES(p_dev) / num_funcs;
452522d07d93SRasesh Mody 		break;
452622d07d93SRasesh Mody 	case ECORE_PQ:
45273b307c55SRasesh Mody 		*p_resc_num = NUM_OF_QM_TX_QUEUES(p_dev) / num_funcs;
45283b307c55SRasesh Mody 		*p_resc_num &= ~0x7; /* The granularity of the PQs is 8 */
452922d07d93SRasesh Mody 		break;
453022d07d93SRasesh Mody 	case ECORE_RL:
45313b307c55SRasesh Mody 		*p_resc_num = NUM_OF_QM_GLOBAL_RLS(p_dev) / num_funcs;
453222d07d93SRasesh Mody 		break;
453322d07d93SRasesh Mody 	case ECORE_MAC:
453422d07d93SRasesh Mody 	case ECORE_VLAN:
453522d07d93SRasesh Mody 		/* Each VFC resource can accommodate both a MAC and a VLAN */
4536619618b9SRasesh Mody 		*p_resc_num = ETH_NUM_MAC_FILTERS / num_funcs;
453722d07d93SRasesh Mody 		break;
453822d07d93SRasesh Mody 	case ECORE_ILT:
45393b307c55SRasesh Mody 		*p_resc_num = NUM_OF_PXP_ILT_RECORDS(p_dev) / num_funcs;
454022d07d93SRasesh Mody 		break;
454122d07d93SRasesh Mody 	case ECORE_LL2_QUEUE:
45423b307c55SRasesh Mody 		*p_resc_num = MAX_NUM_LL2_RX_RAM_QUEUES / num_funcs;
454322d07d93SRasesh Mody 		break;
454422d07d93SRasesh Mody 	case ECORE_RDMA_CNQ_RAM:
454522d07d93SRasesh Mody 	case ECORE_CMDQS_CQS:
454622d07d93SRasesh Mody 		/* CNQ/CMDQS are the same resource */
454722d07d93SRasesh Mody 		/* @DPDK */
4548619618b9SRasesh Mody 		*p_resc_num = (NUM_OF_GLOBAL_QUEUES / 2) / num_funcs;
454922d07d93SRasesh Mody 		break;
455022d07d93SRasesh Mody 	case ECORE_RDMA_STATS_QUEUE:
45513b307c55SRasesh Mody 		*p_resc_num = NUM_OF_RDMA_STATISTIC_COUNTERS(p_dev) / num_funcs;
455222d07d93SRasesh Mody 		break;
4553619618b9SRasesh Mody 	case ECORE_BDQ:
4554619618b9SRasesh Mody 		/* @DPDK */
4555619618b9SRasesh Mody 		*p_resc_num = 0;
4556619618b9SRasesh Mody 		break;
455722d07d93SRasesh Mody 	default:
455822d07d93SRasesh Mody 		break;
455922d07d93SRasesh Mody 	}
4560ec94dbc5SRasesh Mody 
4561619618b9SRasesh Mody 
4562619618b9SRasesh Mody 	switch (res_id) {
4563619618b9SRasesh Mody 	case ECORE_BDQ:
4564619618b9SRasesh Mody 		if (!*p_resc_num)
4565619618b9SRasesh Mody 			*p_resc_start = 0;
4566619618b9SRasesh Mody 		break;
45676e4fcea9SRasesh Mody 	case ECORE_SB:
45686e4fcea9SRasesh Mody 		/* Since we want its value to reflect whether MFW supports
45696e4fcea9SRasesh Mody 		 * the new scheme, have a default of 0.
45706e4fcea9SRasesh Mody 		 */
45716e4fcea9SRasesh Mody 		*p_resc_num = 0;
45726e4fcea9SRasesh Mody 		break;
4573619618b9SRasesh Mody 	default:
4574619618b9SRasesh Mody 		*p_resc_start = *p_resc_num * p_hwfn->enabled_func_idx;
4575619618b9SRasesh Mody 		break;
4576619618b9SRasesh Mody 	}
4577619618b9SRasesh Mody 
4578619618b9SRasesh Mody 	return ECORE_SUCCESS;
457922d07d93SRasesh Mody }
458022d07d93SRasesh Mody 
458149ca6a7bSRasesh Mody static enum _ecore_status_t
__ecore_hw_set_resc_info(struct ecore_hwfn * p_hwfn,enum ecore_resources res_id,bool drv_resc_alloc)458249ca6a7bSRasesh Mody __ecore_hw_set_resc_info(struct ecore_hwfn *p_hwfn, enum ecore_resources res_id,
45830b3cdba8SRasesh Mody 			 bool drv_resc_alloc)
45840b3cdba8SRasesh Mody {
458549ca6a7bSRasesh Mody 	u32 dflt_resc_num = 0, dflt_resc_start = 0;
458649ca6a7bSRasesh Mody 	u32 mcp_resp, *p_resc_num, *p_resc_start;
45870b3cdba8SRasesh Mody 	enum _ecore_status_t rc;
45880b3cdba8SRasesh Mody 
45890b3cdba8SRasesh Mody 	p_resc_num = &RESC_NUM(p_hwfn, res_id);
45900b3cdba8SRasesh Mody 	p_resc_start = &RESC_START(p_hwfn, res_id);
45910b3cdba8SRasesh Mody 
459249ca6a7bSRasesh Mody 	rc = ecore_hw_get_dflt_resc(p_hwfn, res_id, &dflt_resc_num,
459349ca6a7bSRasesh Mody 				    &dflt_resc_start);
4594619618b9SRasesh Mody 	if (rc != ECORE_SUCCESS) {
45950b3cdba8SRasesh Mody 		DP_ERR(p_hwfn,
45960b3cdba8SRasesh Mody 		       "Failed to get default amount for resource %d [%s]\n",
45970b3cdba8SRasesh Mody 			res_id, ecore_hw_get_resc_name(res_id));
4598619618b9SRasesh Mody 		return rc;
45990b3cdba8SRasesh Mody 	}
46000b3cdba8SRasesh Mody 
46010b3cdba8SRasesh Mody #ifndef ASIC_ONLY
46020b3cdba8SRasesh Mody 	if (CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
46030b3cdba8SRasesh Mody 		*p_resc_num = dflt_resc_num;
46040b3cdba8SRasesh Mody 		*p_resc_start = dflt_resc_start;
46050b3cdba8SRasesh Mody 		goto out;
46060b3cdba8SRasesh Mody 	}
46070b3cdba8SRasesh Mody #endif
46080b3cdba8SRasesh Mody 
460949ca6a7bSRasesh Mody 	rc = ecore_mcp_get_resc_info(p_hwfn, p_hwfn->p_main_ptt, res_id,
461049ca6a7bSRasesh Mody 				     &mcp_resp, p_resc_num, p_resc_start);
46110b3cdba8SRasesh Mody 	if (rc != ECORE_SUCCESS) {
46120b3cdba8SRasesh Mody 		DP_NOTICE(p_hwfn, true,
46130b3cdba8SRasesh Mody 			  "MFW response failure for an allocation request for"
46140b3cdba8SRasesh Mody 			  " resource %d [%s]\n",
46150b3cdba8SRasesh Mody 			  res_id, ecore_hw_get_resc_name(res_id));
46160b3cdba8SRasesh Mody 		return rc;
46170b3cdba8SRasesh Mody 	}
46180b3cdba8SRasesh Mody 
46190b3cdba8SRasesh Mody 	/* Default driver values are applied in the following cases:
46200b3cdba8SRasesh Mody 	 * - The resource allocation MB command is not supported by the MFW
46210b3cdba8SRasesh Mody 	 * - There is an internal error in the MFW while processing the request
46220b3cdba8SRasesh Mody 	 * - The resource ID is unknown to the MFW
46230b3cdba8SRasesh Mody 	 */
462449ca6a7bSRasesh Mody 	if (mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK) {
46250b3cdba8SRasesh Mody 		DP_INFO(p_hwfn,
462649ca6a7bSRasesh Mody 			"Failed to receive allocation info for resource %d [%s]."
462749ca6a7bSRasesh Mody 			" mcp_resp = 0x%x. Applying default values"
462849ca6a7bSRasesh Mody 			" [%d,%d].\n",
46290b3cdba8SRasesh Mody 			res_id, ecore_hw_get_resc_name(res_id), mcp_resp,
46300b3cdba8SRasesh Mody 			dflt_resc_num, dflt_resc_start);
46310b3cdba8SRasesh Mody 
46320b3cdba8SRasesh Mody 		*p_resc_num = dflt_resc_num;
46330b3cdba8SRasesh Mody 		*p_resc_start = dflt_resc_start;
46340b3cdba8SRasesh Mody 		goto out;
46350b3cdba8SRasesh Mody 	}
46360b3cdba8SRasesh Mody 
46376e4fcea9SRasesh Mody 	if ((*p_resc_num != dflt_resc_num ||
46386e4fcea9SRasesh Mody 	     *p_resc_start != dflt_resc_start) &&
46396e4fcea9SRasesh Mody 	    res_id != ECORE_SB) {
4640e0d26cd2SRasesh Mody 		DP_INFO(p_hwfn,
464149ca6a7bSRasesh Mody 			"MFW allocation for resource %d [%s] differs from default values [%d,%d vs. %d,%d]%s\n",
46420b3cdba8SRasesh Mody 			res_id, ecore_hw_get_resc_name(res_id), *p_resc_num,
46430b3cdba8SRasesh Mody 			*p_resc_start, dflt_resc_num, dflt_resc_start,
46440b3cdba8SRasesh Mody 			drv_resc_alloc ? " - Applying default values" : "");
46450b3cdba8SRasesh Mody 		if (drv_resc_alloc) {
46460b3cdba8SRasesh Mody 			*p_resc_num = dflt_resc_num;
46470b3cdba8SRasesh Mody 			*p_resc_start = dflt_resc_start;
46480b3cdba8SRasesh Mody 		}
46490b3cdba8SRasesh Mody 	}
46500b3cdba8SRasesh Mody out:
46510b3cdba8SRasesh Mody 	return ECORE_SUCCESS;
46520b3cdba8SRasesh Mody }
46530b3cdba8SRasesh Mody 
ecore_hw_set_resc_info(struct ecore_hwfn * p_hwfn,bool drv_resc_alloc)465449ca6a7bSRasesh Mody static enum _ecore_status_t ecore_hw_set_resc_info(struct ecore_hwfn *p_hwfn,
465549ca6a7bSRasesh Mody 						   bool drv_resc_alloc)
465649ca6a7bSRasesh Mody {
465749ca6a7bSRasesh Mody 	enum _ecore_status_t rc;
465849ca6a7bSRasesh Mody 	u8 res_id;
465949ca6a7bSRasesh Mody 
466049ca6a7bSRasesh Mody 	for (res_id = 0; res_id < ECORE_MAX_RESC; res_id++) {
466149ca6a7bSRasesh Mody 		rc = __ecore_hw_set_resc_info(p_hwfn, res_id, drv_resc_alloc);
466249ca6a7bSRasesh Mody 		if (rc != ECORE_SUCCESS)
466349ca6a7bSRasesh Mody 			return rc;
466449ca6a7bSRasesh Mody 	}
466549ca6a7bSRasesh Mody 
466649ca6a7bSRasesh Mody 	return ECORE_SUCCESS;
466749ca6a7bSRasesh Mody }
466849ca6a7bSRasesh Mody 
46693eed444aSRasesh Mody #define ECORE_NONUSED_PPFID_MASK_BB_4P_LO_PORTS	0xaa
46703eed444aSRasesh Mody #define ECORE_NONUSED_PPFID_MASK_BB_4P_HI_PORTS	0x55
46713eed444aSRasesh Mody #define ECORE_NONUSED_PPFID_MASK_AH_4P		0xf0
46723eed444aSRasesh Mody 
ecore_hw_get_ppfid_bitmap(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)46733eed444aSRasesh Mody static enum _ecore_status_t ecore_hw_get_ppfid_bitmap(struct ecore_hwfn *p_hwfn,
46743eed444aSRasesh Mody 						      struct ecore_ptt *p_ptt)
46753eed444aSRasesh Mody {
46763eed444aSRasesh Mody 	u8 native_ppfid_idx = ECORE_PPFID_BY_PFID(p_hwfn), new_bitmap;
46773eed444aSRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
46783eed444aSRasesh Mody 	enum _ecore_status_t rc;
46793eed444aSRasesh Mody 
46803eed444aSRasesh Mody 	rc = ecore_mcp_get_ppfid_bitmap(p_hwfn, p_ptt);
46813eed444aSRasesh Mody 	if (rc != ECORE_SUCCESS && rc != ECORE_NOTIMPL)
46823eed444aSRasesh Mody 		return rc;
46833eed444aSRasesh Mody 	else if (rc == ECORE_NOTIMPL)
46843eed444aSRasesh Mody 		p_dev->ppfid_bitmap = 0x1 << native_ppfid_idx;
46853eed444aSRasesh Mody 
46863eed444aSRasesh Mody 	/* 4-ports mode has limitations that should be enforced:
46873eed444aSRasesh Mody 	 * - BB: the MFW can access only PPFIDs which their corresponding PFIDs
46883eed444aSRasesh Mody 	 *       belong to this certain port.
46893b307c55SRasesh Mody 	 * - AH: only 4 PPFIDs per port are available.
46903eed444aSRasesh Mody 	 */
46913eed444aSRasesh Mody 	if (ecore_device_num_ports(p_dev) == 4) {
46923eed444aSRasesh Mody 		u8 mask;
46933eed444aSRasesh Mody 
46943eed444aSRasesh Mody 		if (ECORE_IS_BB(p_dev))
46953eed444aSRasesh Mody 			mask = MFW_PORT(p_hwfn) > 1 ?
46963eed444aSRasesh Mody 			       ECORE_NONUSED_PPFID_MASK_BB_4P_HI_PORTS :
46973eed444aSRasesh Mody 			       ECORE_NONUSED_PPFID_MASK_BB_4P_LO_PORTS;
46983eed444aSRasesh Mody 		else
46993eed444aSRasesh Mody 			mask = ECORE_NONUSED_PPFID_MASK_AH_4P;
47003eed444aSRasesh Mody 
47013eed444aSRasesh Mody 		if (p_dev->ppfid_bitmap & mask) {
47023eed444aSRasesh Mody 			new_bitmap = p_dev->ppfid_bitmap & ~mask;
47033eed444aSRasesh Mody 			DP_INFO(p_hwfn,
47043eed444aSRasesh Mody 				"Fix the PPFID bitmap for 4-ports mode: 0x%hhx -> 0x%hhx\n",
47053eed444aSRasesh Mody 				p_dev->ppfid_bitmap, new_bitmap);
47063eed444aSRasesh Mody 			p_dev->ppfid_bitmap = new_bitmap;
47073eed444aSRasesh Mody 		}
47083eed444aSRasesh Mody 	}
47093eed444aSRasesh Mody 
47103eed444aSRasesh Mody 	/* The native PPFID is expected to be part of the allocated bitmap */
47113eed444aSRasesh Mody 	if (!(p_dev->ppfid_bitmap & (0x1 << native_ppfid_idx))) {
47123eed444aSRasesh Mody 		new_bitmap = 0x1 << native_ppfid_idx;
47133eed444aSRasesh Mody 		DP_INFO(p_hwfn,
47143eed444aSRasesh Mody 			"Fix the PPFID bitmap to inculde the native PPFID: %hhd -> 0x%hhx\n",
47153eed444aSRasesh Mody 			p_dev->ppfid_bitmap, new_bitmap);
47163eed444aSRasesh Mody 		p_dev->ppfid_bitmap = new_bitmap;
47173eed444aSRasesh Mody 	}
47183eed444aSRasesh Mody 
47193eed444aSRasesh Mody 	return ECORE_SUCCESS;
47203eed444aSRasesh Mody }
47213eed444aSRasesh Mody 
ecore_hw_get_resc(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,bool drv_resc_alloc)472222d07d93SRasesh Mody static enum _ecore_status_t ecore_hw_get_resc(struct ecore_hwfn *p_hwfn,
4723739a5b2fSRasesh Mody 					      struct ecore_ptt *p_ptt,
472422d07d93SRasesh Mody 					      bool drv_resc_alloc)
472522d07d93SRasesh Mody {
472649ca6a7bSRasesh Mody 	struct ecore_resc_unlock_params resc_unlock_params;
472749ca6a7bSRasesh Mody 	struct ecore_resc_lock_params resc_lock_params;
47283b307c55SRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
47293b307c55SRasesh Mody 	u32 max_ilt_lines;
473022d07d93SRasesh Mody 	u8 res_id;
473149ca6a7bSRasesh Mody 	enum _ecore_status_t rc;
473222d07d93SRasesh Mody #ifndef ASIC_ONLY
473322d07d93SRasesh Mody 	u32 *resc_start = p_hwfn->hw_info.resc_start;
473422d07d93SRasesh Mody 	u32 *resc_num = p_hwfn->hw_info.resc_num;
473522d07d93SRasesh Mody 	/* For AH, an equal share of the ILT lines between the maximal number of
473622d07d93SRasesh Mody 	 * PFs is not enough for RoCE. This would be solved by the future
473722d07d93SRasesh Mody 	 * resource allocation scheme, but isn't currently present for
473822d07d93SRasesh Mody 	 * FPGA/emulation. For now we keep a number that is sufficient for RoCE
473922d07d93SRasesh Mody 	 * to work - the BB number of ILT lines divided by its max PFs number.
474022d07d93SRasesh Mody 	 */
474122d07d93SRasesh Mody 	u32 roce_min_ilt_lines = PXP_NUM_ILT_RECORDS_BB / MAX_NUM_PFS_BB;
474222d07d93SRasesh Mody #endif
474322d07d93SRasesh Mody 
474449ca6a7bSRasesh Mody 	/* Setting the max values of the soft resources and the following
474549ca6a7bSRasesh Mody 	 * resources allocation queries should be atomic. Since several PFs can
474649ca6a7bSRasesh Mody 	 * run in parallel - a resource lock is needed.
474749ca6a7bSRasesh Mody 	 * If either the resource lock or resource set value commands are not
47488f87ba70SThierry Herbelot 	 * supported - skip the max values setting, release the lock if
474949ca6a7bSRasesh Mody 	 * needed, and proceed to the queries. Other failures, including a
475049ca6a7bSRasesh Mody 	 * failure to acquire the lock, will cause this function to fail.
475149ca6a7bSRasesh Mody 	 * Old drivers that don't acquire the lock can run in parallel, and
475249ca6a7bSRasesh Mody 	 * their allocation values won't be affected by the updated max values.
475349ca6a7bSRasesh Mody 	 */
475430ecf673SRasesh Mody 	ecore_mcp_resc_lock_default_init(&resc_lock_params, &resc_unlock_params,
475540a373fcSRasesh Mody 					 ECORE_RESC_LOCK_RESC_ALLOC, false);
475649ca6a7bSRasesh Mody 
4757739a5b2fSRasesh Mody 	rc = ecore_mcp_resc_lock(p_hwfn, p_ptt, &resc_lock_params);
475849ca6a7bSRasesh Mody 	if (rc != ECORE_SUCCESS && rc != ECORE_NOTIMPL) {
475922d07d93SRasesh Mody 		return rc;
476049ca6a7bSRasesh Mody 	} else if (rc == ECORE_NOTIMPL) {
476149ca6a7bSRasesh Mody 		DP_INFO(p_hwfn,
476249ca6a7bSRasesh Mody 			"Skip the max values setting of the soft resources since the resource lock is not supported by the MFW\n");
476349ca6a7bSRasesh Mody 	} else if (rc == ECORE_SUCCESS && !resc_lock_params.b_granted) {
476449ca6a7bSRasesh Mody 		DP_NOTICE(p_hwfn, false,
476549ca6a7bSRasesh Mody 			  "Failed to acquire the resource lock for the resource allocation commands\n");
476649ca6a7bSRasesh Mody 		rc = ECORE_BUSY;
476749ca6a7bSRasesh Mody 		goto unlock_and_exit;
476849ca6a7bSRasesh Mody 	} else {
4769739a5b2fSRasesh Mody 		rc = ecore_hw_set_soft_resc_size(p_hwfn, p_ptt);
477049ca6a7bSRasesh Mody 		if (rc != ECORE_SUCCESS && rc != ECORE_NOTIMPL) {
477149ca6a7bSRasesh Mody 			DP_NOTICE(p_hwfn, false,
477249ca6a7bSRasesh Mody 				  "Failed to set the max values of the soft resources\n");
477349ca6a7bSRasesh Mody 			goto unlock_and_exit;
477449ca6a7bSRasesh Mody 		} else if (rc == ECORE_NOTIMPL) {
477549ca6a7bSRasesh Mody 			DP_INFO(p_hwfn,
477649ca6a7bSRasesh Mody 				"Skip the max values setting of the soft resources since it is not supported by the MFW\n");
4777739a5b2fSRasesh Mody 			rc = ecore_mcp_resc_unlock(p_hwfn, p_ptt,
477849ca6a7bSRasesh Mody 						   &resc_unlock_params);
477949ca6a7bSRasesh Mody 			if (rc != ECORE_SUCCESS)
478049ca6a7bSRasesh Mody 				DP_INFO(p_hwfn,
478149ca6a7bSRasesh Mody 					"Failed to release the resource lock for the resource allocation commands\n");
478249ca6a7bSRasesh Mody 		}
478349ca6a7bSRasesh Mody 	}
478449ca6a7bSRasesh Mody 
478549ca6a7bSRasesh Mody 	rc = ecore_hw_set_resc_info(p_hwfn, drv_resc_alloc);
478649ca6a7bSRasesh Mody 	if (rc != ECORE_SUCCESS)
478749ca6a7bSRasesh Mody 		goto unlock_and_exit;
478849ca6a7bSRasesh Mody 
478949ca6a7bSRasesh Mody 	if (resc_lock_params.b_granted && !resc_unlock_params.b_released) {
4790739a5b2fSRasesh Mody 		rc = ecore_mcp_resc_unlock(p_hwfn, p_ptt,
479149ca6a7bSRasesh Mody 					   &resc_unlock_params);
479249ca6a7bSRasesh Mody 		if (rc != ECORE_SUCCESS)
479349ca6a7bSRasesh Mody 			DP_INFO(p_hwfn,
479449ca6a7bSRasesh Mody 				"Failed to release the resource lock for the resource allocation commands\n");
479522d07d93SRasesh Mody 	}
4796ec94dbc5SRasesh Mody 
47973eed444aSRasesh Mody 	/* PPFID bitmap */
47983eed444aSRasesh Mody 	if (IS_LEAD_HWFN(p_hwfn)) {
47993eed444aSRasesh Mody 		rc = ecore_hw_get_ppfid_bitmap(p_hwfn, p_ptt);
48003eed444aSRasesh Mody 		if (rc != ECORE_SUCCESS)
48013eed444aSRasesh Mody 			return rc;
48023eed444aSRasesh Mody 	}
48033eed444aSRasesh Mody 
4804ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
48053b307c55SRasesh Mody 	if (CHIP_REV_IS_EMUL(p_dev)) {
4806ec94dbc5SRasesh Mody 		/* Reduced build contains less PQs */
48073b307c55SRasesh Mody 		if (!(p_dev->b_is_emul_full)) {
4808ec94dbc5SRasesh Mody 			resc_num[ECORE_PQ] = 32;
480922d07d93SRasesh Mody 			resc_start[ECORE_PQ] = resc_num[ECORE_PQ] *
481022d07d93SRasesh Mody 			    p_hwfn->enabled_func_idx;
481122d07d93SRasesh Mody 		}
4812ec94dbc5SRasesh Mody 
4813ec94dbc5SRasesh Mody 		/* For AH emulation, since we have a possible maximal number of
4814ec94dbc5SRasesh Mody 		 * 16 enabled PFs, in case there are not enough ILT lines -
48153b307c55SRasesh Mody 		 * allocate only first PF as RoCE and have all the other as
48163b307c55SRasesh Mody 		 * ETH-only with less ILT lines.
48173b307c55SRasesh Mody 		 * In case we increase the number of ILT lines for PF0, we need
48183b307c55SRasesh Mody 		 * also to correct the start value for PF1-15.
4819ec94dbc5SRasesh Mody 		 */
48203b307c55SRasesh Mody 		if (ECORE_IS_AH(p_dev) && p_dev->b_is_emul_full) {
48213b307c55SRasesh Mody 			if (!p_hwfn->rel_pf_id) {
48223b307c55SRasesh Mody 				resc_num[ECORE_ILT] =
48233b307c55SRasesh Mody 					OSAL_MAX_T(u32, resc_num[ECORE_ILT],
482422d07d93SRasesh Mody 							 roce_min_ilt_lines);
48253b307c55SRasesh Mody 			} else if (resc_num[ECORE_ILT] < roce_min_ilt_lines) {
482622d07d93SRasesh Mody 				resc_start[ECORE_ILT] += roce_min_ilt_lines -
482722d07d93SRasesh Mody 							 resc_num[ECORE_ILT];
48283b307c55SRasesh Mody 			}
48293b307c55SRasesh Mody 		}
48303b307c55SRasesh Mody 	}
4831ec94dbc5SRasesh Mody #endif
4832ec94dbc5SRasesh Mody 
4833ec94dbc5SRasesh Mody 	/* Sanity for ILT */
48343b307c55SRasesh Mody 	max_ilt_lines = NUM_OF_PXP_ILT_RECORDS(p_dev);
48353b307c55SRasesh Mody 	if (RESC_END(p_hwfn, ECORE_ILT) > max_ilt_lines) {
4836ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true,
4837ec94dbc5SRasesh Mody 			  "Can't assign ILT pages [%08x,...,%08x]\n",
4838ec94dbc5SRasesh Mody 			  RESC_START(p_hwfn, ECORE_ILT), RESC_END(p_hwfn,
4839ec94dbc5SRasesh Mody 								  ECORE_ILT) -
4840ec94dbc5SRasesh Mody 			  1);
4841ec94dbc5SRasesh Mody 		return ECORE_INVAL;
4842ec94dbc5SRasesh Mody 	}
4843ec94dbc5SRasesh Mody 
48446e4fcea9SRasesh Mody 	/* This will also learn the number of SBs from MFW */
4845739a5b2fSRasesh Mody 	if (ecore_int_igu_reset_cam(p_hwfn, p_ptt))
48466e4fcea9SRasesh Mody 		return ECORE_INVAL;
48476e4fcea9SRasesh Mody 
4848ec94dbc5SRasesh Mody 	ecore_hw_set_feat(p_hwfn);
4849ec94dbc5SRasesh Mody 
4850ec94dbc5SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE,
485122d07d93SRasesh Mody 		   "The numbers for each resource are:\n");
485222d07d93SRasesh Mody 	for (res_id = 0; res_id < ECORE_MAX_RESC; res_id++)
485322d07d93SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE, "%s = %d start = %d\n",
485422d07d93SRasesh Mody 			   ecore_hw_get_resc_name(res_id),
485522d07d93SRasesh Mody 			   RESC_NUM(p_hwfn, res_id),
485622d07d93SRasesh Mody 			   RESC_START(p_hwfn, res_id));
4857ec94dbc5SRasesh Mody 
4858ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
485949ca6a7bSRasesh Mody 
486049ca6a7bSRasesh Mody unlock_and_exit:
4861739a5b2fSRasesh Mody 	if (resc_lock_params.b_granted && !resc_unlock_params.b_released)
4862739a5b2fSRasesh Mody 		ecore_mcp_resc_unlock(p_hwfn, p_ptt,
4863739a5b2fSRasesh Mody 				      &resc_unlock_params);
486449ca6a7bSRasesh Mody 	return rc;
4865ec94dbc5SRasesh Mody }
4866ec94dbc5SRasesh Mody 
48673b307c55SRasesh Mody #ifndef ASIC_ONLY
48683b307c55SRasesh Mody static enum _ecore_status_t
ecore_emul_hw_get_nvm_info(struct ecore_hwfn * p_hwfn)48693b307c55SRasesh Mody ecore_emul_hw_get_nvm_info(struct ecore_hwfn *p_hwfn)
48703b307c55SRasesh Mody {
48713b307c55SRasesh Mody 	if (IS_LEAD_HWFN(p_hwfn)) {
48723b307c55SRasesh Mody 		struct ecore_dev *p_dev = p_hwfn->p_dev;
48733b307c55SRasesh Mody 
48743b307c55SRasesh Mody 		/* The MF mode on emulation is either default or NPAR 1.0 */
48753b307c55SRasesh Mody 		p_dev->mf_bits = 1 << ECORE_MF_LLH_MAC_CLSS |
48763b307c55SRasesh Mody 				 1 << ECORE_MF_LLH_PROTO_CLSS |
48773b307c55SRasesh Mody 				 1 << ECORE_MF_LL2_NON_UNICAST;
48783b307c55SRasesh Mody 		if (p_hwfn->num_funcs_on_port > 1)
48793b307c55SRasesh Mody 			p_dev->mf_bits |= 1 << ECORE_MF_INTER_PF_SWITCH |
48803b307c55SRasesh Mody 					  1 << ECORE_MF_DISABLE_ARFS;
48813b307c55SRasesh Mody 		else
48823b307c55SRasesh Mody 			p_dev->mf_bits |= 1 << ECORE_MF_NEED_DEF_PF;
48833b307c55SRasesh Mody 	}
48843b307c55SRasesh Mody 
48853b307c55SRasesh Mody 	return ECORE_SUCCESS;
48863b307c55SRasesh Mody }
48873b307c55SRasesh Mody #endif
48883b307c55SRasesh Mody 
488986030347SRasesh Mody static enum _ecore_status_t
ecore_hw_get_nvm_info(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,struct ecore_hw_prepare_params * p_params)489086030347SRasesh Mody ecore_hw_get_nvm_info(struct ecore_hwfn *p_hwfn,
489186030347SRasesh Mody 		      struct ecore_ptt *p_ptt,
489286030347SRasesh Mody 		      struct ecore_hw_prepare_params *p_params)
4893ec94dbc5SRasesh Mody {
48943d1babcaSRasesh Mody 	u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg, dcbx_mode;
489522d07d93SRasesh Mody 	u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities;
4896652ee28aSRasesh Mody 	struct ecore_mcp_link_capabilities *p_caps;
4897ec94dbc5SRasesh Mody 	struct ecore_mcp_link_params *link;
489886030347SRasesh Mody 	enum _ecore_status_t rc;
4899ec94dbc5SRasesh Mody 
49003b307c55SRasesh Mody #ifndef ASIC_ONLY
49013b307c55SRasesh Mody 	if (CHIP_REV_IS_SLOW(p_hwfn->p_dev))
49023b307c55SRasesh Mody 		return ecore_emul_hw_get_nvm_info(p_hwfn);
49033b307c55SRasesh Mody #endif
49043b307c55SRasesh Mody 
4905ec94dbc5SRasesh Mody 	/* Read global nvm_cfg address */
490622d07d93SRasesh Mody 	nvm_cfg_addr = ecore_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
4907ec94dbc5SRasesh Mody 
4908ec94dbc5SRasesh Mody 	/* Verify MCP has initialized it */
490922d07d93SRasesh Mody 	if (!nvm_cfg_addr) {
4910ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, false, "Shared memory not initialized\n");
491186030347SRasesh Mody 		if (p_params->b_relaxed_probe)
491286030347SRasesh Mody 			p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_NVM;
4913ec94dbc5SRasesh Mody 		return ECORE_INVAL;
4914ec94dbc5SRasesh Mody 	}
4915ec94dbc5SRasesh Mody 
4916ec94dbc5SRasesh Mody /* Read nvm_cfg1  (Notice this is just offset, and not offsize (TBD) */
491722d07d93SRasesh Mody 
4918ec94dbc5SRasesh Mody 	nvm_cfg1_offset = ecore_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
4919ec94dbc5SRasesh Mody 
4920ec94dbc5SRasesh Mody 	addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
49212fdeb693SRasesh Mody 		   OFFSETOF(struct nvm_cfg1, glob) +
49222fdeb693SRasesh Mody 		   OFFSETOF(struct nvm_cfg1_glob, core_cfg);
4923ec94dbc5SRasesh Mody 
4924ec94dbc5SRasesh Mody 	core_cfg = ecore_rd(p_hwfn, p_ptt, addr);
4925ec94dbc5SRasesh Mody 
4926ec94dbc5SRasesh Mody 	switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >>
4927ec94dbc5SRasesh Mody 		NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) {
492822d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G:
4929ec94dbc5SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_2X40G;
4930ec94dbc5SRasesh Mody 		break;
493122d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G:
4932ec94dbc5SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_2X50G;
4933ec94dbc5SRasesh Mody 		break;
493422d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G:
4935ec94dbc5SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_1X100G;
4936ec94dbc5SRasesh Mody 		break;
493722d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F:
4938ec94dbc5SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_4X10G_F;
4939ec94dbc5SRasesh Mody 		break;
494022d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E:
4941ec94dbc5SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_4X10G_E;
4942ec94dbc5SRasesh Mody 		break;
494322d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G:
4944ec94dbc5SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_4X20G;
4945ec94dbc5SRasesh Mody 		break;
494622d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G:
4947ec94dbc5SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_1X40G;
4948ec94dbc5SRasesh Mody 		break;
494922d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G:
4950ec94dbc5SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_2X25G;
4951ec94dbc5SRasesh Mody 		break;
49520b46a4e6SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G:
49530b46a4e6SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_2X10G;
49540b46a4e6SRasesh Mody 		break;
495522d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G:
4956ec94dbc5SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_1X25G;
4957ec94dbc5SRasesh Mody 		break;
495822d07d93SRasesh Mody 	case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G:
495922d07d93SRasesh Mody 		p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_4X25G;
496022d07d93SRasesh Mody 		break;
4961ec94dbc5SRasesh Mody 	default:
4962ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true, "Unknown port mode in 0x%08x\n",
4963ec94dbc5SRasesh Mody 			  core_cfg);
4964ec94dbc5SRasesh Mody 		break;
4965ec94dbc5SRasesh Mody 	}
4966ec94dbc5SRasesh Mody 
49673d1babcaSRasesh Mody 	/* Read DCBX configuration */
49683d1babcaSRasesh Mody 	port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
49693d1babcaSRasesh Mody 			OFFSETOF(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
49703d1babcaSRasesh Mody 	dcbx_mode = ecore_rd(p_hwfn, p_ptt,
49713d1babcaSRasesh Mody 			     port_cfg_addr +
49723d1babcaSRasesh Mody 			     OFFSETOF(struct nvm_cfg1_port, generic_cont0));
49733d1babcaSRasesh Mody 	dcbx_mode = (dcbx_mode & NVM_CFG1_PORT_DCBX_MODE_MASK)
49743d1babcaSRasesh Mody 		>> NVM_CFG1_PORT_DCBX_MODE_OFFSET;
49753d1babcaSRasesh Mody 	switch (dcbx_mode) {
49763d1babcaSRasesh Mody 	case NVM_CFG1_PORT_DCBX_MODE_DYNAMIC:
49773d1babcaSRasesh Mody 		p_hwfn->hw_info.dcbx_mode = ECORE_DCBX_VERSION_DYNAMIC;
49783d1babcaSRasesh Mody 		break;
49793d1babcaSRasesh Mody 	case NVM_CFG1_PORT_DCBX_MODE_CEE:
49803d1babcaSRasesh Mody 		p_hwfn->hw_info.dcbx_mode = ECORE_DCBX_VERSION_CEE;
49813d1babcaSRasesh Mody 		break;
49823d1babcaSRasesh Mody 	case NVM_CFG1_PORT_DCBX_MODE_IEEE:
49833d1babcaSRasesh Mody 		p_hwfn->hw_info.dcbx_mode = ECORE_DCBX_VERSION_IEEE;
49843d1babcaSRasesh Mody 		break;
49853d1babcaSRasesh Mody 	default:
49863d1babcaSRasesh Mody 		p_hwfn->hw_info.dcbx_mode = ECORE_DCBX_VERSION_DISABLED;
49873d1babcaSRasesh Mody 	}
49883d1babcaSRasesh Mody 
4989ec94dbc5SRasesh Mody 	/* Read default link configuration */
4990ec94dbc5SRasesh Mody 	link = &p_hwfn->mcp_info->link_input;
4991652ee28aSRasesh Mody 	p_caps = &p_hwfn->mcp_info->link_capabilities;
4992ec94dbc5SRasesh Mody 	port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
4993ec94dbc5SRasesh Mody 	    OFFSETOF(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
4994ec94dbc5SRasesh Mody 	link_temp = ecore_rd(p_hwfn, p_ptt,
4995ec94dbc5SRasesh Mody 			     port_cfg_addr +
4996ec94dbc5SRasesh Mody 			     OFFSETOF(struct nvm_cfg1_port, speed_cap_mask));
4997ec94dbc5SRasesh Mody 	link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK;
4998ec94dbc5SRasesh Mody 	link->speed.advertised_speeds = link_temp;
4999652ee28aSRasesh Mody 	p_caps->speed_capabilities = link->speed.advertised_speeds;
5000ec94dbc5SRasesh Mody 
5001ec94dbc5SRasesh Mody 	link_temp = ecore_rd(p_hwfn, p_ptt,
5002ec94dbc5SRasesh Mody 				 port_cfg_addr +
5003ec94dbc5SRasesh Mody 				 OFFSETOF(struct nvm_cfg1_port, link_settings));
5004ec94dbc5SRasesh Mody 	switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >>
5005ec94dbc5SRasesh Mody 		NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) {
5006ec94dbc5SRasesh Mody 	case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG:
5007ec94dbc5SRasesh Mody 		link->speed.autoneg = true;
5008ec94dbc5SRasesh Mody 		break;
5009ec94dbc5SRasesh Mody 	case NVM_CFG1_PORT_DRV_LINK_SPEED_1G:
5010ec94dbc5SRasesh Mody 		link->speed.forced_speed = 1000;
5011ec94dbc5SRasesh Mody 		break;
5012ec94dbc5SRasesh Mody 	case NVM_CFG1_PORT_DRV_LINK_SPEED_10G:
5013ec94dbc5SRasesh Mody 		link->speed.forced_speed = 10000;
5014ec94dbc5SRasesh Mody 		break;
5015ec94dbc5SRasesh Mody 	case NVM_CFG1_PORT_DRV_LINK_SPEED_25G:
5016ec94dbc5SRasesh Mody 		link->speed.forced_speed = 25000;
5017ec94dbc5SRasesh Mody 		break;
5018ec94dbc5SRasesh Mody 	case NVM_CFG1_PORT_DRV_LINK_SPEED_40G:
5019ec94dbc5SRasesh Mody 		link->speed.forced_speed = 40000;
5020ec94dbc5SRasesh Mody 		break;
5021ec94dbc5SRasesh Mody 	case NVM_CFG1_PORT_DRV_LINK_SPEED_50G:
5022ec94dbc5SRasesh Mody 		link->speed.forced_speed = 50000;
5023ec94dbc5SRasesh Mody 		break;
502422d07d93SRasesh Mody 	case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G:
5025ec94dbc5SRasesh Mody 		link->speed.forced_speed = 100000;
5026ec94dbc5SRasesh Mody 		break;
5027ec94dbc5SRasesh Mody 	default:
5028ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true, "Unknown Speed in 0x%08x\n", link_temp);
5029ec94dbc5SRasesh Mody 	}
5030ec94dbc5SRasesh Mody 
5031652ee28aSRasesh Mody 	p_caps->default_speed = link->speed.forced_speed;
5032652ee28aSRasesh Mody 	p_caps->default_speed_autoneg = link->speed.autoneg;
503322d07d93SRasesh Mody 
5034ec94dbc5SRasesh Mody 	link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK;
5035ec94dbc5SRasesh Mody 	link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET;
5036ec94dbc5SRasesh Mody 	link->pause.autoneg = !!(link_temp &
5037ec94dbc5SRasesh Mody 				  NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG);
5038ec94dbc5SRasesh Mody 	link->pause.forced_rx = !!(link_temp &
5039ec94dbc5SRasesh Mody 				    NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX);
5040ec94dbc5SRasesh Mody 	link->pause.forced_tx = !!(link_temp &
5041ec94dbc5SRasesh Mody 				    NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX);
5042ec94dbc5SRasesh Mody 	link->loopback_mode = 0;
5043ec94dbc5SRasesh Mody 
50443c6a3cf6SRasesh Mody 	if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE) {
50453c6a3cf6SRasesh Mody 		link_temp = ecore_rd(p_hwfn, p_ptt, port_cfg_addr +
50463c6a3cf6SRasesh Mody 				     OFFSETOF(struct nvm_cfg1_port, ext_phy));
50473c6a3cf6SRasesh Mody 		link_temp &= NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_MASK;
50483c6a3cf6SRasesh Mody 		link_temp >>= NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_OFFSET;
50493c6a3cf6SRasesh Mody 		p_caps->default_eee = ECORE_MCP_EEE_ENABLED;
50503c6a3cf6SRasesh Mody 		link->eee.enable = true;
50513c6a3cf6SRasesh Mody 		switch (link_temp) {
50523c6a3cf6SRasesh Mody 		case NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_DISABLED:
50533c6a3cf6SRasesh Mody 			p_caps->default_eee = ECORE_MCP_EEE_DISABLED;
50543c6a3cf6SRasesh Mody 			link->eee.enable = false;
50553c6a3cf6SRasesh Mody 			break;
50563c6a3cf6SRasesh Mody 		case NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_BALANCED:
50573c6a3cf6SRasesh Mody 			p_caps->eee_lpi_timer = EEE_TX_TIMER_USEC_BALANCED_TIME;
50583c6a3cf6SRasesh Mody 			break;
50593c6a3cf6SRasesh Mody 		case NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_AGGRESSIVE:
50603c6a3cf6SRasesh Mody 			p_caps->eee_lpi_timer =
50613c6a3cf6SRasesh Mody 				EEE_TX_TIMER_USEC_AGGRESSIVE_TIME;
50623c6a3cf6SRasesh Mody 			break;
50633c6a3cf6SRasesh Mody 		case NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_LOW_LATENCY:
50643c6a3cf6SRasesh Mody 			p_caps->eee_lpi_timer = EEE_TX_TIMER_USEC_LATENCY_TIME;
50653c6a3cf6SRasesh Mody 			break;
50663c6a3cf6SRasesh Mody 		}
50673c6a3cf6SRasesh Mody 
50683c6a3cf6SRasesh Mody 		link->eee.tx_lpi_timer = p_caps->eee_lpi_timer;
50693c6a3cf6SRasesh Mody 		link->eee.tx_lpi_enable = link->eee.enable;
50703c6a3cf6SRasesh Mody 		link->eee.adv_caps = ECORE_EEE_1G_ADV | ECORE_EEE_10G_ADV;
50713c6a3cf6SRasesh Mody 	} else {
50723c6a3cf6SRasesh Mody 		p_caps->default_eee = ECORE_MCP_EEE_UNSUPPORTED;
50733c6a3cf6SRasesh Mody 	}
50743c6a3cf6SRasesh Mody 
5075ec94dbc5SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
50763c6a3cf6SRasesh Mody 		   "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n EEE: %02x [%08x usec]",
5077ec94dbc5SRasesh Mody 		   link->speed.forced_speed, link->speed.advertised_speeds,
50783c6a3cf6SRasesh Mody 		   link->speed.autoneg, link->pause.autoneg,
50793c6a3cf6SRasesh Mody 		   p_caps->default_eee, p_caps->eee_lpi_timer);
5080ec94dbc5SRasesh Mody 
5081ec94dbc5SRasesh Mody 	/* Read Multi-function information from shmem */
5082ec94dbc5SRasesh Mody 	addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
5083ec94dbc5SRasesh Mody 		   OFFSETOF(struct nvm_cfg1, glob) +
5084ec94dbc5SRasesh Mody 		   OFFSETOF(struct nvm_cfg1_glob, generic_cont0);
5085ec94dbc5SRasesh Mody 
5086ec94dbc5SRasesh Mody 	generic_cont0 = ecore_rd(p_hwfn, p_ptt, addr);
5087ec94dbc5SRasesh Mody 
5088ec94dbc5SRasesh Mody 	mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >>
5089ec94dbc5SRasesh Mody 	    NVM_CFG1_GLOB_MF_MODE_OFFSET;
5090ec94dbc5SRasesh Mody 
5091ec94dbc5SRasesh Mody 	switch (mf_mode) {
5092ec94dbc5SRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
509347af7019SRasesh Mody 		p_hwfn->p_dev->mf_bits = 1 << ECORE_MF_OVLAN_CLSS;
509447af7019SRasesh Mody 		break;
509547af7019SRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_UFP:
509647af7019SRasesh Mody 		p_hwfn->p_dev->mf_bits = 1 << ECORE_MF_OVLAN_CLSS |
509736f45bceSRasesh Mody 					 1 << ECORE_MF_UFP_SPECIFIC |
509836f45bceSRasesh Mody 					 1 << ECORE_MF_8021Q_TAGGING;
509947af7019SRasesh Mody 		break;
510036f45bceSRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_BD:
510136f45bceSRasesh Mody 		p_hwfn->p_dev->mf_bits = 1 << ECORE_MF_OVLAN_CLSS |
510236f45bceSRasesh Mody 					 1 << ECORE_MF_LLH_PROTO_CLSS |
5103bf03492aSRasesh Mody 					 1 << ECORE_MF_8021AD_TAGGING |
5104bf03492aSRasesh Mody 					 1 << ECORE_MF_FIP_SPECIAL;
510536f45bceSRasesh Mody 		break;
510647af7019SRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
510747af7019SRasesh Mody 		p_hwfn->p_dev->mf_bits = 1 << ECORE_MF_LLH_MAC_CLSS |
510847af7019SRasesh Mody 					 1 << ECORE_MF_LLH_PROTO_CLSS |
510947af7019SRasesh Mody 					 1 << ECORE_MF_LL2_NON_UNICAST |
5110a2dc43f3SRasesh Mody 					 1 << ECORE_MF_INTER_PF_SWITCH |
5111a2dc43f3SRasesh Mody 					 1 << ECORE_MF_DISABLE_ARFS;
511247af7019SRasesh Mody 		break;
511347af7019SRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
511447af7019SRasesh Mody 		p_hwfn->p_dev->mf_bits = 1 << ECORE_MF_LLH_MAC_CLSS |
511547af7019SRasesh Mody 					 1 << ECORE_MF_LLH_PROTO_CLSS |
511647af7019SRasesh Mody 					 1 << ECORE_MF_LL2_NON_UNICAST;
511747af7019SRasesh Mody 		if (ECORE_IS_BB(p_hwfn->p_dev))
511847af7019SRasesh Mody 			p_hwfn->p_dev->mf_bits |= 1 << ECORE_MF_NEED_DEF_PF;
511947af7019SRasesh Mody 		break;
512047af7019SRasesh Mody 	}
51215018f1fcSJoyce Kong 	DP_INFO(p_hwfn, "Multi function mode is 0x%x\n",
512247af7019SRasesh Mody 		p_hwfn->p_dev->mf_bits);
512347af7019SRasesh Mody 
5124a2dc43f3SRasesh Mody 	if (ECORE_IS_CMT(p_hwfn->p_dev))
5125a2dc43f3SRasesh Mody 		p_hwfn->p_dev->mf_bits |= (1 << ECORE_MF_DISABLE_ARFS);
5126a2dc43f3SRasesh Mody 
512747af7019SRasesh Mody 	/* It's funny since we have another switch, but it's easier
512847af7019SRasesh Mody 	 * to throw this away in linux this way. Long term, it might be
512947af7019SRasesh Mody 	 * better to have have getters for needed ECORE_MF_* fields,
513047af7019SRasesh Mody 	 * convert client code and eliminate this.
513147af7019SRasesh Mody 	 */
513247af7019SRasesh Mody 	switch (mf_mode) {
513347af7019SRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
513436f45bceSRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_BD:
5135ec94dbc5SRasesh Mody 		p_hwfn->p_dev->mf_mode = ECORE_MF_OVLAN;
5136ec94dbc5SRasesh Mody 		break;
5137ec94dbc5SRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
5138ec94dbc5SRasesh Mody 		p_hwfn->p_dev->mf_mode = ECORE_MF_NPAR;
5139ec94dbc5SRasesh Mody 		break;
5140ec94dbc5SRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
5141ec94dbc5SRasesh Mody 		p_hwfn->p_dev->mf_mode = ECORE_MF_DEFAULT;
5142ec94dbc5SRasesh Mody 		break;
514347af7019SRasesh Mody 	case NVM_CFG1_GLOB_MF_MODE_UFP:
514447af7019SRasesh Mody 		p_hwfn->p_dev->mf_mode = ECORE_MF_UFP;
514547af7019SRasesh Mody 		break;
5146ec94dbc5SRasesh Mody 	}
5147ec94dbc5SRasesh Mody 
5148ec94dbc5SRasesh Mody 	/* Read Multi-function information from shmem */
5149ec94dbc5SRasesh Mody 	addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
5150ec94dbc5SRasesh Mody 		   OFFSETOF(struct nvm_cfg1, glob) +
5151ec94dbc5SRasesh Mody 		   OFFSETOF(struct nvm_cfg1_glob, device_capabilities);
5152ec94dbc5SRasesh Mody 
5153ec94dbc5SRasesh Mody 	device_capabilities = ecore_rd(p_hwfn, p_ptt, addr);
5154ec94dbc5SRasesh Mody 	if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET)
5155ec94dbc5SRasesh Mody 		OSAL_SET_BIT(ECORE_DEV_CAP_ETH,
5156ec94dbc5SRasesh Mody 				&p_hwfn->hw_info.device_capabilities);
515722d07d93SRasesh Mody 	if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE)
515822d07d93SRasesh Mody 		OSAL_SET_BIT(ECORE_DEV_CAP_FCOE,
515922d07d93SRasesh Mody 				&p_hwfn->hw_info.device_capabilities);
516022d07d93SRasesh Mody 	if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI)
516122d07d93SRasesh Mody 		OSAL_SET_BIT(ECORE_DEV_CAP_ISCSI,
516222d07d93SRasesh Mody 				&p_hwfn->hw_info.device_capabilities);
516322d07d93SRasesh Mody 	if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE)
516422d07d93SRasesh Mody 		OSAL_SET_BIT(ECORE_DEV_CAP_ROCE,
516522d07d93SRasesh Mody 				&p_hwfn->hw_info.device_capabilities);
516622d07d93SRasesh Mody 	if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_IWARP)
516722d07d93SRasesh Mody 		OSAL_SET_BIT(ECORE_DEV_CAP_IWARP,
516822d07d93SRasesh Mody 				&p_hwfn->hw_info.device_capabilities);
5169ec94dbc5SRasesh Mody 
517086030347SRasesh Mody 	rc = ecore_mcp_fill_shmem_func_info(p_hwfn, p_ptt);
517186030347SRasesh Mody 	if (rc != ECORE_SUCCESS && p_params->b_relaxed_probe) {
517286030347SRasesh Mody 		rc = ECORE_SUCCESS;
517386030347SRasesh Mody 		p_params->p_relaxed_res = ECORE_HW_PREPARE_BAD_MCP;
517486030347SRasesh Mody 	}
517586030347SRasesh Mody 
517686030347SRasesh Mody 	return rc;
5177ec94dbc5SRasesh Mody }
5178ec94dbc5SRasesh Mody 
ecore_get_num_funcs(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)5179ec94dbc5SRasesh Mody static void ecore_get_num_funcs(struct ecore_hwfn *p_hwfn,
5180ec94dbc5SRasesh Mody 				struct ecore_ptt *p_ptt)
5181ec94dbc5SRasesh Mody {
518222d07d93SRasesh Mody 	u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id;
518322d07d93SRasesh Mody 	u32 reg_function_hide, tmp, eng_mask, low_pfs_mask;
518422d07d93SRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
5185ec94dbc5SRasesh Mody 
518622d07d93SRasesh Mody 	num_funcs = ECORE_IS_AH(p_dev) ? MAX_NUM_PFS_K2 : MAX_NUM_PFS_BB;
5187ec94dbc5SRasesh Mody 
5188ec94dbc5SRasesh Mody 	/* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values
5189ec94dbc5SRasesh Mody 	 * in the other bits are selected.
5190ec94dbc5SRasesh Mody 	 * Bits 1-15 are for functions 1-15, respectively, and their value is
5191ec94dbc5SRasesh Mody 	 * '0' only for enabled functions (function 0 always exists and
5192ec94dbc5SRasesh Mody 	 * enabled).
519322d07d93SRasesh Mody 	 * In case of CMT in BB, only the "even" functions are enabled, and thus
519422d07d93SRasesh Mody 	 * the number of functions for both hwfns is learnt from the same bits.
5195ec94dbc5SRasesh Mody 	 */
5196806474a6SRasesh Mody 	if (ECORE_IS_BB(p_dev) || ECORE_IS_AH(p_dev)) {
5197806474a6SRasesh Mody 		reg_function_hide = ecore_rd(p_hwfn, p_ptt,
5198806474a6SRasesh Mody 					     MISCS_REG_FUNCTION_HIDE_BB_K2);
5199806474a6SRasesh Mody 	} else { /* E5 */
5200806474a6SRasesh Mody 		reg_function_hide = 0;
5201806474a6SRasesh Mody 	}
5202ec94dbc5SRasesh Mody 
520322d07d93SRasesh Mody 	if (reg_function_hide & 0x1) {
520422d07d93SRasesh Mody 		if (ECORE_IS_BB(p_dev)) {
5205c0845c33SRasesh Mody 			if (ECORE_PATH_ID(p_hwfn) && !ECORE_IS_CMT(p_dev)) {
5206ec94dbc5SRasesh Mody 				num_funcs = 0;
520722d07d93SRasesh Mody 				eng_mask = 0xaaaa;
5208ec94dbc5SRasesh Mody 			} else {
5209ec94dbc5SRasesh Mody 				num_funcs = 1;
521022d07d93SRasesh Mody 				eng_mask = 0x5554;
521122d07d93SRasesh Mody 			}
521222d07d93SRasesh Mody 		} else {
521322d07d93SRasesh Mody 			num_funcs = 1;
521422d07d93SRasesh Mody 			eng_mask = 0xfffe;
5215ec94dbc5SRasesh Mody 		}
5216ec94dbc5SRasesh Mody 
521722d07d93SRasesh Mody 		/* Get the number of the enabled functions on the engine */
521822d07d93SRasesh Mody 		tmp = (reg_function_hide ^ 0xffffffff) & eng_mask;
5219ec94dbc5SRasesh Mody 		while (tmp) {
5220ec94dbc5SRasesh Mody 			if (tmp & 0x1)
5221ec94dbc5SRasesh Mody 				num_funcs++;
5222ec94dbc5SRasesh Mody 			tmp >>= 0x1;
5223ec94dbc5SRasesh Mody 		}
522422d07d93SRasesh Mody 
522522d07d93SRasesh Mody 		/* Get the PF index within the enabled functions */
522622d07d93SRasesh Mody 		low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1;
522722d07d93SRasesh Mody 		tmp = reg_function_hide & eng_mask & low_pfs_mask;
522822d07d93SRasesh Mody 		while (tmp) {
522922d07d93SRasesh Mody 			if (tmp & 0x1)
523022d07d93SRasesh Mody 				enabled_func_idx--;
523122d07d93SRasesh Mody 			tmp >>= 0x1;
523222d07d93SRasesh Mody 		}
5233ec94dbc5SRasesh Mody 	}
5234ec94dbc5SRasesh Mody 
5235ec94dbc5SRasesh Mody 	p_hwfn->num_funcs_on_engine = num_funcs;
523622d07d93SRasesh Mody 	p_hwfn->enabled_func_idx = enabled_func_idx;
5237ec94dbc5SRasesh Mody 
5238ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
523922d07d93SRasesh Mody 	if (CHIP_REV_IS_FPGA(p_dev)) {
5240ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, false,
524122d07d93SRasesh Mody 			  "FPGA: Limit number of PFs to 4 [would affect resource allocation, needed for IOV]\n");
5242ec94dbc5SRasesh Mody 		p_hwfn->num_funcs_on_engine = 4;
5243ec94dbc5SRasesh Mody 	}
5244ec94dbc5SRasesh Mody #endif
5245ec94dbc5SRasesh Mody 
524622d07d93SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE,
524722d07d93SRasesh Mody 		   "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n",
524822d07d93SRasesh Mody 		   p_hwfn->rel_pf_id, p_hwfn->abs_pf_id,
524922d07d93SRasesh Mody 		   p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine);
5250ec94dbc5SRasesh Mody }
5251ec94dbc5SRasesh Mody 
52523b307c55SRasesh Mody #ifndef ASIC_ONLY
ecore_emul_hw_info_port_num(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)52533b307c55SRasesh Mody static void ecore_emul_hw_info_port_num(struct ecore_hwfn *p_hwfn,
5254ec94dbc5SRasesh Mody 					 struct ecore_ptt *p_ptt)
5255ec94dbc5SRasesh Mody {
5256dd7b6aadSRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
52573b307c55SRasesh Mody 	u32 eco_reserved;
5258ec94dbc5SRasesh Mody 
52593b307c55SRasesh Mody 	/* MISCS_REG_ECO_RESERVED[15:12]: num of ports in an engine */
52603b307c55SRasesh Mody 	eco_reserved = ecore_rd(p_hwfn, p_ptt, MISCS_REG_ECO_RESERVED);
52613b307c55SRasesh Mody 	switch ((eco_reserved & 0xf000) >> 12) {
526222d07d93SRasesh Mody 		case 1:
5263dd7b6aadSRasesh Mody 			p_dev->num_ports_in_engine = 1;
526422d07d93SRasesh Mody 			break;
526522d07d93SRasesh Mody 		case 3:
5266dd7b6aadSRasesh Mody 			p_dev->num_ports_in_engine = 2;
526722d07d93SRasesh Mody 			break;
526822d07d93SRasesh Mody 		case 0xf:
5269dd7b6aadSRasesh Mody 			p_dev->num_ports_in_engine = 4;
527022d07d93SRasesh Mody 			break;
527122d07d93SRasesh Mody 		default:
527222d07d93SRasesh Mody 			DP_NOTICE(p_hwfn, false,
52733b307c55SRasesh Mody 			  "Emulation: Unknown port mode [ECO_RESERVED 0x%08x]\n",
52743b307c55SRasesh Mody 			  eco_reserved);
5275117e4a77SRasesh Mody 		p_dev->num_ports_in_engine = 1; /* Default to something */
52763b307c55SRasesh Mody 		break;
527722d07d93SRasesh Mody 		}
52783b307c55SRasesh Mody 
52793b307c55SRasesh Mody 	p_dev->num_ports = p_dev->num_ports_in_engine *
52803b307c55SRasesh Mody 			   ecore_device_num_engines(p_dev);
52813b307c55SRasesh Mody }
528222d07d93SRasesh Mody #endif
5283dd7b6aadSRasesh Mody 
52843b307c55SRasesh Mody /* Determine the number of ports of the device and per engine */
ecore_hw_info_port_num(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)5285ec94dbc5SRasesh Mody static void ecore_hw_info_port_num(struct ecore_hwfn *p_hwfn,
5286ec94dbc5SRasesh Mody 				   struct ecore_ptt *p_ptt)
5287ec94dbc5SRasesh Mody {
5288117e4a77SRasesh Mody 	u32 addr, global_offsize, global_addr, port_mode;
5289dd7b6aadSRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
5290dd7b6aadSRasesh Mody 
52913b307c55SRasesh Mody #ifndef ASIC_ONLY
52923b307c55SRasesh Mody 	if (CHIP_REV_IS_TEDIBEAR(p_dev)) {
52933b307c55SRasesh Mody 		p_dev->num_ports_in_engine = 1;
52943b307c55SRasesh Mody 		p_dev->num_ports = 2;
52953b307c55SRasesh Mody 		return;
52963b307c55SRasesh Mody 	}
52973b307c55SRasesh Mody 
52983b307c55SRasesh Mody 	if (CHIP_REV_IS_EMUL(p_dev)) {
52993b307c55SRasesh Mody 		ecore_emul_hw_info_port_num(p_hwfn, p_ptt);
53003b307c55SRasesh Mody 		return;
53013b307c55SRasesh Mody 	}
53023b307c55SRasesh Mody #endif
53033b307c55SRasesh Mody 
53043b307c55SRasesh Mody 		/* In CMT there is always only one port */
53053b307c55SRasesh Mody 	if (ECORE_IS_CMT(p_dev)) {
53063b307c55SRasesh Mody 		p_dev->num_ports_in_engine = 1;
53073b307c55SRasesh Mody 		p_dev->num_ports = 1;
53083b307c55SRasesh Mody 		return;
53093b307c55SRasesh Mody 	}
53103b307c55SRasesh Mody 
5311117e4a77SRasesh Mody 	/* Determine the number of ports per engine */
5312117e4a77SRasesh Mody 	port_mode = ecore_rd(p_hwfn, p_ptt, MISC_REG_PORT_MODE);
5313117e4a77SRasesh Mody 	switch (port_mode) {
5314117e4a77SRasesh Mody 	case 0x0:
5315117e4a77SRasesh Mody 		p_dev->num_ports_in_engine = 1;
5316117e4a77SRasesh Mody 		break;
5317117e4a77SRasesh Mody 	case 0x1:
5318117e4a77SRasesh Mody 		p_dev->num_ports_in_engine = 2;
5319117e4a77SRasesh Mody 		break;
5320117e4a77SRasesh Mody 	case 0x2:
5321117e4a77SRasesh Mody 		p_dev->num_ports_in_engine = 4;
5322117e4a77SRasesh Mody 		break;
5323117e4a77SRasesh Mody 	default:
5324117e4a77SRasesh Mody 		DP_NOTICE(p_hwfn, false, "Unknown port mode 0x%08x\n",
5325117e4a77SRasesh Mody 			  port_mode);
5326117e4a77SRasesh Mody 		p_dev->num_ports_in_engine = 1; /* Default to something */
5327117e4a77SRasesh Mody 		break;
5328117e4a77SRasesh Mody 	}
5329117e4a77SRasesh Mody 
5330117e4a77SRasesh Mody 	/* Get the total number of ports of the device */
5331dd7b6aadSRasesh Mody 	addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
5332dd7b6aadSRasesh Mody 				    PUBLIC_GLOBAL);
5333dd7b6aadSRasesh Mody 	global_offsize = ecore_rd(p_hwfn, p_ptt, addr);
5334dd7b6aadSRasesh Mody 	global_addr = SECTION_ADDR(global_offsize, 0);
5335dd7b6aadSRasesh Mody 	addr = global_addr + OFFSETOF(struct public_global, max_ports);
5336dd7b6aadSRasesh Mody 	p_dev->num_ports = (u8)ecore_rd(p_hwfn, p_ptt, addr);
5337ec94dbc5SRasesh Mody }
5338ec94dbc5SRasesh Mody 
ecore_mcp_get_eee_caps(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)53393c6a3cf6SRasesh Mody static void ecore_mcp_get_eee_caps(struct ecore_hwfn *p_hwfn,
53403c6a3cf6SRasesh Mody 				   struct ecore_ptt *p_ptt)
53413c6a3cf6SRasesh Mody {
53423c6a3cf6SRasesh Mody 	struct ecore_mcp_link_capabilities *p_caps;
53433c6a3cf6SRasesh Mody 	u32 eee_status;
53443c6a3cf6SRasesh Mody 
53453c6a3cf6SRasesh Mody 	p_caps = &p_hwfn->mcp_info->link_capabilities;
53463c6a3cf6SRasesh Mody 	if (p_caps->default_eee == ECORE_MCP_EEE_UNSUPPORTED)
53473c6a3cf6SRasesh Mody 		return;
53483c6a3cf6SRasesh Mody 
53493c6a3cf6SRasesh Mody 	p_caps->eee_speed_caps = 0;
53503c6a3cf6SRasesh Mody 	eee_status = ecore_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
53513c6a3cf6SRasesh Mody 			      OFFSETOF(struct public_port, eee_status));
53523c6a3cf6SRasesh Mody 	eee_status = (eee_status & EEE_SUPPORTED_SPEED_MASK) >>
53533c6a3cf6SRasesh Mody 			EEE_SUPPORTED_SPEED_OFFSET;
53543c6a3cf6SRasesh Mody 	if (eee_status & EEE_1G_SUPPORTED)
53553c6a3cf6SRasesh Mody 		p_caps->eee_speed_caps |= ECORE_EEE_1G_ADV;
53563c6a3cf6SRasesh Mody 	if (eee_status & EEE_10G_ADV)
53573c6a3cf6SRasesh Mody 		p_caps->eee_speed_caps |= ECORE_EEE_10G_ADV;
53583c6a3cf6SRasesh Mody }
53593c6a3cf6SRasesh Mody 
5360ec94dbc5SRasesh Mody static enum _ecore_status_t
ecore_get_hw_info(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,enum ecore_pci_personality personality,struct ecore_hw_prepare_params * p_params)536122d07d93SRasesh Mody ecore_get_hw_info(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt,
536286030347SRasesh Mody 		  enum ecore_pci_personality personality,
536386030347SRasesh Mody 		  struct ecore_hw_prepare_params *p_params)
5364ec94dbc5SRasesh Mody {
536586030347SRasesh Mody 	bool drv_resc_alloc = p_params->drv_resc_alloc;
5366ec94dbc5SRasesh Mody 	enum _ecore_status_t rc;
5367ec94dbc5SRasesh Mody 
536876d37490SRasesh Mody 	if (IS_ECORE_PACING(p_hwfn)) {
536976d37490SRasesh Mody 		DP_VERBOSE(p_hwfn->p_dev, ECORE_MSG_IOV,
537076d37490SRasesh Mody 			   "Skipping IOV as packet pacing is requested\n");
537176d37490SRasesh Mody 	}
537276d37490SRasesh Mody 
537322d07d93SRasesh Mody 	/* Since all information is common, only first hwfns should do this */
537476d37490SRasesh Mody 	if (IS_LEAD_HWFN(p_hwfn) && !IS_ECORE_PACING(p_hwfn)) {
537522d07d93SRasesh Mody 		rc = ecore_iov_hw_info(p_hwfn);
537686030347SRasesh Mody 		if (rc != ECORE_SUCCESS) {
537786030347SRasesh Mody 			if (p_params->b_relaxed_probe)
537886030347SRasesh Mody 				p_params->p_relaxed_res =
537986030347SRasesh Mody 						ECORE_HW_PREPARE_BAD_IOV;
538086030347SRasesh Mody 			else
538186a2265eSRasesh Mody 				return rc;
538222d07d93SRasesh Mody 		}
538386030347SRasesh Mody 	}
538486a2265eSRasesh Mody 
5385dd7b6aadSRasesh Mody 	if (IS_LEAD_HWFN(p_hwfn))
5386ec94dbc5SRasesh Mody 		ecore_hw_info_port_num(p_hwfn, p_ptt);
5387ec94dbc5SRasesh Mody 
5388652ee28aSRasesh Mody 	ecore_mcp_get_capabilities(p_hwfn, p_ptt);
5389652ee28aSRasesh Mody 
539086030347SRasesh Mody 	rc = ecore_hw_get_nvm_info(p_hwfn, p_ptt, p_params);
5391db288034SRasesh Mody 	if (rc != ECORE_SUCCESS)
5392db288034SRasesh Mody 		return rc;
5393ec94dbc5SRasesh Mody 
5394ec94dbc5SRasesh Mody 	rc = ecore_int_igu_read_cam(p_hwfn, p_ptt);
539586030347SRasesh Mody 	if (rc != ECORE_SUCCESS) {
539686030347SRasesh Mody 		if (p_params->b_relaxed_probe)
539786030347SRasesh Mody 			p_params->p_relaxed_res = ECORE_HW_PREPARE_BAD_IGU;
539886030347SRasesh Mody 		else
5399ec94dbc5SRasesh Mody 			return rc;
540086030347SRasesh Mody 	}
5401ec94dbc5SRasesh Mody 
5402ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
5403ec94dbc5SRasesh Mody 	if (CHIP_REV_IS_ASIC(p_hwfn->p_dev) && ecore_mcp_is_init(p_hwfn)) {
5404ec94dbc5SRasesh Mody #endif
5405ec94dbc5SRasesh Mody 		OSAL_MEMCPY(p_hwfn->hw_info.hw_mac_addr,
5406ec94dbc5SRasesh Mody 			    p_hwfn->mcp_info->func_info.mac, ETH_ALEN);
5407ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
5408ec94dbc5SRasesh Mody 	} else {
5409ec94dbc5SRasesh Mody 		static u8 mcp_hw_mac[6] = { 0, 2, 3, 4, 5, 6 };
5410ec94dbc5SRasesh Mody 
5411ec94dbc5SRasesh Mody 		OSAL_MEMCPY(p_hwfn->hw_info.hw_mac_addr, mcp_hw_mac, ETH_ALEN);
5412ec94dbc5SRasesh Mody 		p_hwfn->hw_info.hw_mac_addr[5] = p_hwfn->abs_pf_id;
5413ec94dbc5SRasesh Mody 	}
5414ec94dbc5SRasesh Mody #endif
5415ec94dbc5SRasesh Mody 
5416ec94dbc5SRasesh Mody 	if (ecore_mcp_is_init(p_hwfn)) {
5417ec94dbc5SRasesh Mody 		if (p_hwfn->mcp_info->func_info.ovlan != ECORE_MCP_VLAN_UNSET)
5418ec94dbc5SRasesh Mody 			p_hwfn->hw_info.ovlan =
5419ec94dbc5SRasesh Mody 			    p_hwfn->mcp_info->func_info.ovlan;
5420ec94dbc5SRasesh Mody 
5421ec94dbc5SRasesh Mody 		ecore_mcp_cmd_port_init(p_hwfn, p_ptt);
54223c6a3cf6SRasesh Mody 
54233c6a3cf6SRasesh Mody 		ecore_mcp_get_eee_caps(p_hwfn, p_ptt);
542447af7019SRasesh Mody 
542547af7019SRasesh Mody 		ecore_mcp_read_ufp_config(p_hwfn, p_ptt);
5426ec94dbc5SRasesh Mody 	}
5427ec94dbc5SRasesh Mody 
542896ebe3b1SRasesh Mody 	if (personality != ECORE_PCI_DEFAULT) {
5429ec94dbc5SRasesh Mody 		p_hwfn->hw_info.personality = personality;
543096ebe3b1SRasesh Mody 	} else if (ecore_mcp_is_init(p_hwfn)) {
543196ebe3b1SRasesh Mody 		enum ecore_pci_personality protocol;
543296ebe3b1SRasesh Mody 
543396ebe3b1SRasesh Mody 		protocol = p_hwfn->mcp_info->func_info.protocol;
543496ebe3b1SRasesh Mody 		p_hwfn->hw_info.personality = protocol;
543596ebe3b1SRasesh Mody 	}
5436ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
54373b307c55SRasesh Mody 	else if (CHIP_REV_IS_EMUL(p_hwfn->p_dev)) {
54383b307c55SRasesh Mody 		/* AH emulation:
54393b307c55SRasesh Mody 		 * Allow only PF0 to be RoCE to overcome a lack of ILT lines.
5440ec94dbc5SRasesh Mody 	 */
54413b307c55SRasesh Mody 		if (ECORE_IS_AH(p_hwfn->p_dev) && p_hwfn->rel_pf_id)
5442ec94dbc5SRasesh Mody 			p_hwfn->hw_info.personality = ECORE_PCI_ETH;
54433b307c55SRasesh Mody 		else
54443b307c55SRasesh Mody 			p_hwfn->hw_info.personality = ECORE_PCI_ETH_ROCE;
544522d07d93SRasesh Mody 	}
5446ec94dbc5SRasesh Mody #endif
5447ec94dbc5SRasesh Mody 
544822d07d93SRasesh Mody 	/* although in BB some constellations may support more than 4 tcs,
544922d07d93SRasesh Mody 	 * that can result in performance penalty in some cases. 4
545022d07d93SRasesh Mody 	 * represents a good tradeoff between performance and flexibility.
545122d07d93SRasesh Mody 	 */
545276d37490SRasesh Mody 	if (IS_ECORE_PACING(p_hwfn))
545376d37490SRasesh Mody 		p_hwfn->hw_info.num_hw_tc = 1;
545476d37490SRasesh Mody 	else
545522d07d93SRasesh Mody 		p_hwfn->hw_info.num_hw_tc = NUM_PHYS_TCS_4PORT_K2;
545622d07d93SRasesh Mody 
545722d07d93SRasesh Mody 	/* start out with a single active tc. This can be increased either
545822d07d93SRasesh Mody 	 * by dcbx negotiation or by upper layer driver
545922d07d93SRasesh Mody 	 */
546022d07d93SRasesh Mody 	p_hwfn->hw_info.num_active_tc = 1;
546122d07d93SRasesh Mody 
5462ec94dbc5SRasesh Mody 	ecore_get_num_funcs(p_hwfn, p_ptt);
5463ec94dbc5SRasesh Mody 
54645c11b706SRasesh Mody 	if (ecore_mcp_is_init(p_hwfn))
54655c11b706SRasesh Mody 		p_hwfn->hw_info.mtu = p_hwfn->mcp_info->func_info.mtu;
54665c11b706SRasesh Mody 
546722d07d93SRasesh Mody 	/* In case of forcing the driver's default resource allocation, calling
546822d07d93SRasesh Mody 	 * ecore_hw_get_resc() should come after initializing the personality
546922d07d93SRasesh Mody 	 * and after getting the number of functions, since the calculation of
547022d07d93SRasesh Mody 	 * the resources/features depends on them.
547122d07d93SRasesh Mody 	 * This order is not harmful if not forcing.
5472ec94dbc5SRasesh Mody 	 */
5473739a5b2fSRasesh Mody 	rc = ecore_hw_get_resc(p_hwfn, p_ptt, drv_resc_alloc);
547486030347SRasesh Mody 	if (rc != ECORE_SUCCESS && p_params->b_relaxed_probe) {
547586030347SRasesh Mody 		rc = ECORE_SUCCESS;
547686030347SRasesh Mody 		p_params->p_relaxed_res = ECORE_HW_PREPARE_BAD_MCP;
547786030347SRasesh Mody 	}
547886030347SRasesh Mody 
547986030347SRasesh Mody 	return rc;
5480ec94dbc5SRasesh Mody }
5481ec94dbc5SRasesh Mody 
54823b307c55SRasesh Mody #define ECORE_MAX_DEVICE_NAME_LEN (8)
54833b307c55SRasesh Mody 
ecore_get_dev_name(struct ecore_dev * p_dev,u8 * name,u8 max_chars)54843b307c55SRasesh Mody void ecore_get_dev_name(struct ecore_dev *p_dev, u8 *name, u8 max_chars)
54853b307c55SRasesh Mody {
54863b307c55SRasesh Mody 	u8 n;
54873b307c55SRasesh Mody 
54883b307c55SRasesh Mody 	n = OSAL_MIN_T(u8, max_chars, ECORE_MAX_DEVICE_NAME_LEN);
54893b307c55SRasesh Mody 	OSAL_SNPRINTF((char *)name, n, "%s %c%d",
54903b307c55SRasesh Mody 		      ECORE_IS_BB(p_dev) ? "BB" : "AH",
54913b307c55SRasesh Mody 		      'A' + p_dev->chip_rev, (int)p_dev->chip_metal);
54923b307c55SRasesh Mody }
54933b307c55SRasesh Mody 
ecore_get_dev_info(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)5494739a5b2fSRasesh Mody static enum _ecore_status_t ecore_get_dev_info(struct ecore_hwfn *p_hwfn,
5495739a5b2fSRasesh Mody 					       struct ecore_ptt *p_ptt)
5496ec94dbc5SRasesh Mody {
5497739a5b2fSRasesh Mody 	struct ecore_dev *p_dev = p_hwfn->p_dev;
5498dc8eba81SRasesh Mody 	u16 device_id_mask;
5499ec94dbc5SRasesh Mody 	u32 tmp;
5500ec94dbc5SRasesh Mody 
5501ec94dbc5SRasesh Mody 	/* Read Vendor Id / Device Id */
5502*92c6786eSManish Chopra 	OSAL_PCI_READ_CONFIG_WORD(p_dev, RTE_PCI_VENDOR_ID,
5503ec94dbc5SRasesh Mody 				  &p_dev->vendor_id);
5504*92c6786eSManish Chopra 	OSAL_PCI_READ_CONFIG_WORD(p_dev, RTE_PCI_DEVICE_ID,
5505ec94dbc5SRasesh Mody 				  &p_dev->device_id);
5506ec94dbc5SRasesh Mody 
550722d07d93SRasesh Mody 	/* Determine type */
5508dc8eba81SRasesh Mody 	device_id_mask = p_dev->device_id & ECORE_DEV_ID_MASK;
5509dc8eba81SRasesh Mody 	switch (device_id_mask) {
5510dc8eba81SRasesh Mody 	case ECORE_DEV_ID_MASK_BB:
551122d07d93SRasesh Mody 		p_dev->type = ECORE_DEV_TYPE_BB;
5512dc8eba81SRasesh Mody 		break;
5513dc8eba81SRasesh Mody 	case ECORE_DEV_ID_MASK_AH:
5514dc8eba81SRasesh Mody 		p_dev->type = ECORE_DEV_TYPE_AH;
5515dc8eba81SRasesh Mody 		break;
5516dc8eba81SRasesh Mody 	default:
5517dc8eba81SRasesh Mody 		DP_NOTICE(p_hwfn, true, "Unknown device id 0x%x\n",
5518dc8eba81SRasesh Mody 			  p_dev->device_id);
5519dc8eba81SRasesh Mody 		return ECORE_ABORTED;
5520dc8eba81SRasesh Mody 	}
552122d07d93SRasesh Mody 
55223b212853SRasesh Mody 	tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_NUM);
55233b212853SRasesh Mody 	p_dev->chip_num = (u16)GET_FIELD(tmp, CHIP_NUM);
55243b212853SRasesh Mody 	tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_REV);
55253b212853SRasesh Mody 	p_dev->chip_rev = (u8)GET_FIELD(tmp, CHIP_REV);
5526ec94dbc5SRasesh Mody 
5527ec94dbc5SRasesh Mody 	/* Learn number of HW-functions */
5528739a5b2fSRasesh Mody 	tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CMT_ENABLED_FOR_PAIR);
5529ec94dbc5SRasesh Mody 
5530ec94dbc5SRasesh Mody 	if (tmp & (1 << p_hwfn->rel_pf_id)) {
5531ec94dbc5SRasesh Mody 		DP_NOTICE(p_dev->hwfns, false, "device in CMT mode\n");
5532ec94dbc5SRasesh Mody 		p_dev->num_hwfns = 2;
5533ec94dbc5SRasesh Mody 	} else {
5534ec94dbc5SRasesh Mody 		p_dev->num_hwfns = 1;
5535ec94dbc5SRasesh Mody 	}
5536ec94dbc5SRasesh Mody 
5537ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
55383b307c55SRasesh Mody 	if (CHIP_REV_IS_EMUL(p_dev) && ECORE_IS_BB(p_dev)) {
5539ec94dbc5SRasesh Mody 		/* For some reason we have problems with this register
55403b307c55SRasesh Mody 		 * in BB B0 emulation; Simply assume no CMT
5541ec94dbc5SRasesh Mody 		 */
5542ec94dbc5SRasesh Mody 		DP_NOTICE(p_dev->hwfns, false,
5543ec94dbc5SRasesh Mody 			  "device on emul - assume no CMT\n");
5544ec94dbc5SRasesh Mody 		p_dev->num_hwfns = 1;
5545ec94dbc5SRasesh Mody 	}
5546ec94dbc5SRasesh Mody #endif
5547ec94dbc5SRasesh Mody 
55483b212853SRasesh Mody 	tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_TEST_REG);
55493b212853SRasesh Mody 	p_dev->chip_bond_id = (u8)GET_FIELD(tmp, CHIP_BOND_ID);
55503b212853SRasesh Mody 	tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_METAL);
55513b212853SRasesh Mody 	p_dev->chip_metal = (u8)GET_FIELD(tmp, CHIP_METAL);
55523b212853SRasesh Mody 
5553ec94dbc5SRasesh Mody 	DP_INFO(p_dev->hwfns,
55543b212853SRasesh Mody 		"Chip details - %s %c%d, Num: %04x Rev: %02x Bond id: %02x Metal: %02x\n",
5555ec94dbc5SRasesh Mody 		ECORE_IS_BB(p_dev) ? "BB" : "AH",
5556d843caffSRasesh Mody 		'A' + p_dev->chip_rev, (int)p_dev->chip_metal,
5557ec94dbc5SRasesh Mody 		p_dev->chip_num, p_dev->chip_rev, p_dev->chip_bond_id,
5558ec94dbc5SRasesh Mody 		p_dev->chip_metal);
5559ec94dbc5SRasesh Mody 
55603b212853SRasesh Mody 	if (ECORE_IS_BB_A0(p_dev)) {
5561ec94dbc5SRasesh Mody 		DP_NOTICE(p_dev->hwfns, false,
5562ec94dbc5SRasesh Mody 			  "The chip type/rev (BB A0) is not supported!\n");
5563ec94dbc5SRasesh Mody 		return ECORE_ABORTED;
5564ec94dbc5SRasesh Mody 	}
5565ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
5566ec94dbc5SRasesh Mody 	if (CHIP_REV_IS_EMUL(p_dev) && ECORE_IS_AH(p_dev))
5567739a5b2fSRasesh Mody 		ecore_wr(p_hwfn, p_ptt, MISCS_REG_PLL_MAIN_CTRL_4, 0x1);
5568ec94dbc5SRasesh Mody 
5569ec94dbc5SRasesh Mody 	if (CHIP_REV_IS_EMUL(p_dev)) {
5570739a5b2fSRasesh Mody 		tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_ECO_RESERVED);
55713b307c55SRasesh Mody 
55723b307c55SRasesh Mody 		/* MISCS_REG_ECO_RESERVED[29]: full/reduced emulation build */
55733b307c55SRasesh Mody 		p_dev->b_is_emul_full = !!(tmp & (1 << 29));
55743b307c55SRasesh Mody 
55753b307c55SRasesh Mody 		/* MISCS_REG_ECO_RESERVED[28]: emulation build w/ or w/o MAC */
55763b307c55SRasesh Mody 		p_dev->b_is_emul_mac = !!(tmp & (1 << 28));
55773b307c55SRasesh Mody 
5578ec94dbc5SRasesh Mody 			DP_NOTICE(p_hwfn, false,
55793b307c55SRasesh Mody 			  "Emulation: Running on a %s build %s MAC\n",
55803b307c55SRasesh Mody 			  p_dev->b_is_emul_full ? "full" : "reduced",
55813b307c55SRasesh Mody 			  p_dev->b_is_emul_mac ? "with" : "without");
5582ec94dbc5SRasesh Mody 	}
5583ec94dbc5SRasesh Mody #endif
5584ec94dbc5SRasesh Mody 
5585ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
5586ec94dbc5SRasesh Mody }
5587ec94dbc5SRasesh Mody 
558822d07d93SRasesh Mody #ifndef LINUX_REMOVE
ecore_prepare_hibernate(struct ecore_dev * p_dev)5589ec94dbc5SRasesh Mody void ecore_prepare_hibernate(struct ecore_dev *p_dev)
5590ec94dbc5SRasesh Mody {
5591ec94dbc5SRasesh Mody 	int j;
5592ec94dbc5SRasesh Mody 
559386a2265eSRasesh Mody 	if (IS_VF(p_dev))
559486a2265eSRasesh Mody 		return;
559586a2265eSRasesh Mody 
5596ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, j) {
5597ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[j];
5598ec94dbc5SRasesh Mody 
5599ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_IFDOWN,
5600ec94dbc5SRasesh Mody 			   "Mark hw/fw uninitialized\n");
5601ec94dbc5SRasesh Mody 
5602ec94dbc5SRasesh Mody 		p_hwfn->hw_init_done = false;
560322d07d93SRasesh Mody 
560422d07d93SRasesh Mody 		ecore_ptt_invalidate(p_hwfn);
5605ec94dbc5SRasesh Mody 	}
5606ec94dbc5SRasesh Mody }
560722d07d93SRasesh Mody #endif
5608ec94dbc5SRasesh Mody 
5609ec94dbc5SRasesh Mody static enum _ecore_status_t
ecore_hw_prepare_single(struct ecore_hwfn * p_hwfn,void OSAL_IOMEM * p_regview,void OSAL_IOMEM * p_doorbells,u64 db_phys_addr,struct ecore_hw_prepare_params * p_params)56103eed444aSRasesh Mody ecore_hw_prepare_single(struct ecore_hwfn *p_hwfn, void OSAL_IOMEM *p_regview,
56113eed444aSRasesh Mody 			void OSAL_IOMEM *p_doorbells, u64 db_phys_addr,
561222d07d93SRasesh Mody 			struct ecore_hw_prepare_params *p_params)
5613ec94dbc5SRasesh Mody {
5614a064d7d2SRasesh Mody 	struct ecore_mdump_retain_data mdump_retain;
561540c926baSHarish Patil 	struct ecore_dev *p_dev = p_hwfn->p_dev;
5616f8da0cd6SRasesh Mody 	struct ecore_mdump_info mdump_info;
5617ec94dbc5SRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
5618ec94dbc5SRasesh Mody 
5619ec94dbc5SRasesh Mody 	/* Split PCI bars evenly between hwfns */
5620ec94dbc5SRasesh Mody 	p_hwfn->regview = p_regview;
5621ec94dbc5SRasesh Mody 	p_hwfn->doorbells = p_doorbells;
56223eed444aSRasesh Mody 	p_hwfn->db_phys_addr = db_phys_addr;
5623ec94dbc5SRasesh Mody 
562440c926baSHarish Patil 	if (IS_VF(p_dev))
5625f44ca48cSManish Chopra 		return ecore_vf_hw_prepare(p_hwfn, p_params);
562622d07d93SRasesh Mody 
5627ec94dbc5SRasesh Mody 	/* Validate that chip access is feasible */
5628ec94dbc5SRasesh Mody 	if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) {
5629ec94dbc5SRasesh Mody 		DP_ERR(p_hwfn,
563022d07d93SRasesh Mody 		       "Reading the ME register returns all Fs; Preventing further chip access\n");
563186030347SRasesh Mody 		if (p_params->b_relaxed_probe)
563286030347SRasesh Mody 			p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_ME;
5633ec94dbc5SRasesh Mody 		return ECORE_INVAL;
5634ec94dbc5SRasesh Mody 	}
5635ec94dbc5SRasesh Mody 
5636ec94dbc5SRasesh Mody 	get_function_id(p_hwfn);
5637ec94dbc5SRasesh Mody 
5638ec94dbc5SRasesh Mody 	/* Allocate PTT pool */
5639ec94dbc5SRasesh Mody 	rc = ecore_ptt_pool_alloc(p_hwfn);
5640ec94dbc5SRasesh Mody 	if (rc) {
564198abf84eSRasesh Mody 		DP_NOTICE(p_hwfn, false, "Failed to prepare hwfn's hw\n");
564286030347SRasesh Mody 		if (p_params->b_relaxed_probe)
564386030347SRasesh Mody 			p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_MEM;
5644ec94dbc5SRasesh Mody 		goto err0;
5645ec94dbc5SRasesh Mody 	}
5646ec94dbc5SRasesh Mody 
5647ec94dbc5SRasesh Mody 	/* Allocate the main PTT */
5648ec94dbc5SRasesh Mody 	p_hwfn->p_main_ptt = ecore_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN);
5649ec94dbc5SRasesh Mody 
5650ec94dbc5SRasesh Mody 	/* First hwfn learns basic information, e.g., number of hwfns */
56513b307c55SRasesh Mody 	if (IS_LEAD_HWFN(p_hwfn)) {
5652739a5b2fSRasesh Mody 		rc = ecore_get_dev_info(p_hwfn, p_hwfn->p_main_ptt);
565386030347SRasesh Mody 		if (rc != ECORE_SUCCESS) {
565486030347SRasesh Mody 			if (p_params->b_relaxed_probe)
565586030347SRasesh Mody 				p_params->p_relaxed_res =
565686030347SRasesh Mody 					ECORE_HW_PREPARE_FAILED_DEV;
5657ec94dbc5SRasesh Mody 			goto err1;
5658ec94dbc5SRasesh Mody 		}
565986030347SRasesh Mody 	}
5660ec94dbc5SRasesh Mody 
56613b307c55SRasesh Mody #ifndef ASIC_ONLY
56623b307c55SRasesh Mody 	if (CHIP_REV_IS_SLOW(p_hwfn->p_dev) && !b_ptt_gtt_init) {
56633b307c55SRasesh Mody 		struct ecore_ptt *p_ptt = p_hwfn->p_main_ptt;
56643b307c55SRasesh Mody 		u32 val;
56653b307c55SRasesh Mody 
56663b307c55SRasesh Mody 		/* Initialize PTT/GTT (done by MFW on ASIC) */
56673b307c55SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PGLUE_B_REG_START_INIT_PTT_GTT, 1);
56683b307c55SRasesh Mody 		OSAL_MSLEEP(10);
56693b307c55SRasesh Mody 		ecore_ptt_invalidate(p_hwfn);
56703b307c55SRasesh Mody 		val = ecore_rd(p_hwfn, p_ptt, PGLUE_B_REG_INIT_DONE_PTT_GTT);
56713b307c55SRasesh Mody 		if (val != 1) {
56723b307c55SRasesh Mody 			DP_ERR(p_hwfn,
56733b307c55SRasesh Mody 			       "PTT and GTT init in PGLUE_B didn't complete\n");
56743b307c55SRasesh Mody 			goto err1;
56753b307c55SRasesh Mody 		}
56763b307c55SRasesh Mody 
56773b307c55SRasesh Mody 		/* Clear a possible PGLUE_B parity from a previous GRC access */
56783b307c55SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PGLUE_B_REG_PRTY_STS_WR_H_0, 0x380);
56793b307c55SRasesh Mody 
56803b307c55SRasesh Mody 		b_ptt_gtt_init = true;
56813b307c55SRasesh Mody 	}
56823b307c55SRasesh Mody #endif
56833b307c55SRasesh Mody 
56843b307c55SRasesh Mody 	/* Store the precompiled init data ptrs */
56853b307c55SRasesh Mody 	if (IS_LEAD_HWFN(p_hwfn))
56863b307c55SRasesh Mody 		ecore_init_iro_array(p_hwfn->p_dev);
56873b307c55SRasesh Mody 
5688ec94dbc5SRasesh Mody 	ecore_hw_hwfn_prepare(p_hwfn);
5689ec94dbc5SRasesh Mody 
5690ec94dbc5SRasesh Mody 	/* Initialize MCP structure */
5691ec94dbc5SRasesh Mody 	rc = ecore_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt);
5692ec94dbc5SRasesh Mody 	if (rc) {
569398abf84eSRasesh Mody 		DP_NOTICE(p_hwfn, false, "Failed initializing mcp command\n");
569486030347SRasesh Mody 		if (p_params->b_relaxed_probe)
569586030347SRasesh Mody 			p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_MEM;
5696ec94dbc5SRasesh Mody 		goto err1;
5697ec94dbc5SRasesh Mody 	}
5698ec94dbc5SRasesh Mody 
5699ec94dbc5SRasesh Mody 	/* Read the device configuration information from the HW and SHMEM */
570022d07d93SRasesh Mody 	rc = ecore_get_hw_info(p_hwfn, p_hwfn->p_main_ptt,
570186030347SRasesh Mody 			       p_params->personality, p_params);
5702ec94dbc5SRasesh Mody 	if (rc) {
570398abf84eSRasesh Mody 		DP_NOTICE(p_hwfn, false, "Failed to get HW information\n");
5704ec94dbc5SRasesh Mody 		goto err2;
5705ec94dbc5SRasesh Mody 	}
5706ec94dbc5SRasesh Mody 
57079e2f08a4SRasesh Mody 	/* Sending a mailbox to the MFW should be after ecore_get_hw_info() is
57089e2f08a4SRasesh Mody 	 * called, since among others it sets the ports number in an engine.
57099e2f08a4SRasesh Mody 	 */
5710a064d7d2SRasesh Mody 	if (p_params->initiate_pf_flr && IS_LEAD_HWFN(p_hwfn) &&
57119e2f08a4SRasesh Mody 	    !p_dev->recov_in_prog) {
57129e2f08a4SRasesh Mody 		rc = ecore_mcp_initiate_pf_flr(p_hwfn, p_hwfn->p_main_ptt);
57139e2f08a4SRasesh Mody 		if (rc != ECORE_SUCCESS)
57149e2f08a4SRasesh Mody 			DP_NOTICE(p_hwfn, false, "Failed to initiate PF FLR\n");
5715797ce8eeSShahed Shaikh 
5716797ce8eeSShahed Shaikh 		/* Workaround for MFW issue where PF FLR does not cleanup
5717797ce8eeSShahed Shaikh 		 * IGU block
5718797ce8eeSShahed Shaikh 		 */
5719797ce8eeSShahed Shaikh 		if (!(p_hwfn->mcp_info->capabilities &
5720797ce8eeSShahed Shaikh 		      FW_MB_PARAM_FEATURE_SUPPORT_IGU_CLEANUP))
5721797ce8eeSShahed Shaikh 			ecore_pf_flr_igu_cleanup(p_hwfn);
57229e2f08a4SRasesh Mody 	}
57239e2f08a4SRasesh Mody 
5724a064d7d2SRasesh Mody 	/* Check if mdump logs/data are present and update the epoch value */
5725a064d7d2SRasesh Mody 	if (IS_LEAD_HWFN(p_hwfn)) {
5726f8da0cd6SRasesh Mody 		rc = ecore_mcp_mdump_get_info(p_hwfn, p_hwfn->p_main_ptt,
5727f8da0cd6SRasesh Mody 					      &mdump_info);
5728a064d7d2SRasesh Mody 		if (rc == ECORE_SUCCESS && mdump_info.num_of_logs)
5729f8da0cd6SRasesh Mody 			DP_NOTICE(p_hwfn, false,
5730f8da0cd6SRasesh Mody 				  "* * * IMPORTANT - HW ERROR register dump captured by device * * *\n");
5731a064d7d2SRasesh Mody 
5732a064d7d2SRasesh Mody 		rc = ecore_mcp_mdump_get_retain(p_hwfn, p_hwfn->p_main_ptt,
5733a064d7d2SRasesh Mody 						&mdump_retain);
5734a064d7d2SRasesh Mody 		if (rc == ECORE_SUCCESS && mdump_retain.valid)
5735a064d7d2SRasesh Mody 			DP_NOTICE(p_hwfn, false,
5736a064d7d2SRasesh Mody 				  "mdump retained data: epoch 0x%08x, pf 0x%x, status 0x%08x\n",
5737a064d7d2SRasesh Mody 				  mdump_retain.epoch, mdump_retain.pf,
5738a064d7d2SRasesh Mody 				  mdump_retain.status);
5739f8da0cd6SRasesh Mody 
5740f8da0cd6SRasesh Mody 		ecore_mcp_mdump_set_values(p_hwfn, p_hwfn->p_main_ptt,
5741f8da0cd6SRasesh Mody 					   p_params->epoch);
5742f8da0cd6SRasesh Mody 	}
5743f8da0cd6SRasesh Mody 
5744ec94dbc5SRasesh Mody 	/* Allocate the init RT array and initialize the init-ops engine */
5745ec94dbc5SRasesh Mody 	rc = ecore_init_alloc(p_hwfn);
5746ec94dbc5SRasesh Mody 	if (rc) {
574798abf84eSRasesh Mody 		DP_NOTICE(p_hwfn, false, "Failed to allocate the init array\n");
574886030347SRasesh Mody 		if (p_params->b_relaxed_probe)
574986030347SRasesh Mody 			p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_MEM;
5750ec94dbc5SRasesh Mody 		goto err2;
5751ec94dbc5SRasesh Mody 	}
5752ec94dbc5SRasesh Mody #ifndef ASIC_ONLY
575340c926baSHarish Patil 	if (CHIP_REV_IS_FPGA(p_dev)) {
57543b307c55SRasesh Mody 		if (ECORE_IS_AH(p_dev)) {
5755ec94dbc5SRasesh Mody 			DP_NOTICE(p_hwfn, false,
5756ec94dbc5SRasesh Mody 				  "FPGA: workaround; Prevent DMAE parities\n");
57573b307c55SRasesh Mody 			ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
57583b307c55SRasesh Mody 				 PCIE_REG_PRTY_MASK_K2, 7);
57593b307c55SRasesh Mody 		}
5760ec94dbc5SRasesh Mody 
5761ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, false,
5762ec94dbc5SRasesh Mody 			  "FPGA: workaround: Set VF bar0 size\n");
5763ec94dbc5SRasesh Mody 		ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
576452fa735cSRasesh Mody 			 PGLUE_B_REG_VF_BAR0_SIZE_K2, 4);
5765ec94dbc5SRasesh Mody 	}
5766ec94dbc5SRasesh Mody #endif
5767ec94dbc5SRasesh Mody 
5768ec94dbc5SRasesh Mody 	return rc;
5769ec94dbc5SRasesh Mody err2:
577022d07d93SRasesh Mody 	if (IS_LEAD_HWFN(p_hwfn))
577140c926baSHarish Patil 		ecore_iov_free_hw_info(p_dev);
5772ec94dbc5SRasesh Mody 	ecore_mcp_free(p_hwfn);
5773ec94dbc5SRasesh Mody err1:
5774ec94dbc5SRasesh Mody 	ecore_hw_hwfn_free(p_hwfn);
5775ec94dbc5SRasesh Mody err0:
5776ec94dbc5SRasesh Mody 	return rc;
5777ec94dbc5SRasesh Mody }
5778ec94dbc5SRasesh Mody 
ecore_hw_prepare(struct ecore_dev * p_dev,struct ecore_hw_prepare_params * p_params)577922d07d93SRasesh Mody enum _ecore_status_t ecore_hw_prepare(struct ecore_dev *p_dev,
578022d07d93SRasesh Mody 				      struct ecore_hw_prepare_params *p_params)
5781ec94dbc5SRasesh Mody {
5782ec94dbc5SRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
5783ec94dbc5SRasesh Mody 	enum _ecore_status_t rc;
5784ec94dbc5SRasesh Mody 
578522d07d93SRasesh Mody 	p_dev->chk_reg_fifo = p_params->chk_reg_fifo;
57863d5083f2SRasesh Mody 	p_dev->allow_mdump = p_params->allow_mdump;
578776d37490SRasesh Mody 	p_hwfn->b_en_pacing = p_params->b_en_pacing;
57883f11cf06SRasesh Mody 	p_dev->b_is_target = p_params->b_is_target;
578986a2265eSRasesh Mody 
579086030347SRasesh Mody 	if (p_params->b_relaxed_probe)
579186030347SRasesh Mody 		p_params->p_relaxed_res = ECORE_HW_PREPARE_SUCCESS;
579286030347SRasesh Mody 
5793ec94dbc5SRasesh Mody 	/* Initialize the first hwfn - will learn number of hwfns */
57943eed444aSRasesh Mody 	rc = ecore_hw_prepare_single(p_hwfn, p_dev->regview,
57953eed444aSRasesh Mody 				     p_dev->doorbells, p_dev->db_phys_addr,
57963eed444aSRasesh Mody 				     p_params);
5797ec94dbc5SRasesh Mody 	if (rc != ECORE_SUCCESS)
5798ec94dbc5SRasesh Mody 		return rc;
5799ec94dbc5SRasesh Mody 
580022d07d93SRasesh Mody 	p_params->personality = p_hwfn->hw_info.personality;
5801ec94dbc5SRasesh Mody 
58023b307c55SRasesh Mody 	/* Initialize 2nd hwfn if necessary */
5803c0845c33SRasesh Mody 	if (ECORE_IS_CMT(p_dev)) {
5804ec94dbc5SRasesh Mody 		void OSAL_IOMEM *p_regview, *p_doorbell;
5805ec94dbc5SRasesh Mody 		u8 OSAL_IOMEM *addr;
58063eed444aSRasesh Mody 		u64 db_phys_addr;
58073eed444aSRasesh Mody 		u32 offset;
5808ec94dbc5SRasesh Mody 
5809ec94dbc5SRasesh Mody 		/* adjust bar offset for second engine */
58103eed444aSRasesh Mody 		offset = ecore_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt,
5811739a5b2fSRasesh Mody 					   BAR_ID_0) / 2;
58123eed444aSRasesh Mody 		addr = (u8 OSAL_IOMEM *)p_dev->regview + offset;
5813ec94dbc5SRasesh Mody 		p_regview = (void OSAL_IOMEM *)addr;
5814ec94dbc5SRasesh Mody 
58153eed444aSRasesh Mody 		offset = ecore_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt,
5816739a5b2fSRasesh Mody 					   BAR_ID_1) / 2;
58173eed444aSRasesh Mody 		addr = (u8 OSAL_IOMEM *)p_dev->doorbells + offset;
5818ec94dbc5SRasesh Mody 		p_doorbell = (void OSAL_IOMEM *)addr;
58193eed444aSRasesh Mody 		db_phys_addr = p_dev->db_phys_addr + offset;
5820ec94dbc5SRasesh Mody 
582176d37490SRasesh Mody 		p_dev->hwfns[1].b_en_pacing = p_params->b_en_pacing;
5822ec94dbc5SRasesh Mody 		/* prepare second hw function */
5823ec94dbc5SRasesh Mody 		rc = ecore_hw_prepare_single(&p_dev->hwfns[1], p_regview,
58243eed444aSRasesh Mody 					     p_doorbell, db_phys_addr,
58253eed444aSRasesh Mody 					     p_params);
5826ec94dbc5SRasesh Mody 
5827ec94dbc5SRasesh Mody 		/* in case of error, need to free the previously
582822d07d93SRasesh Mody 		 * initiliazed hwfn 0.
5829ec94dbc5SRasesh Mody 		 */
5830ec94dbc5SRasesh Mody 		if (rc != ECORE_SUCCESS) {
583186030347SRasesh Mody 			if (p_params->b_relaxed_probe)
583286030347SRasesh Mody 				p_params->p_relaxed_res =
583386030347SRasesh Mody 						ECORE_HW_PREPARE_FAILED_ENG2;
583486030347SRasesh Mody 
583522d07d93SRasesh Mody 			if (IS_PF(p_dev)) {
5836ec94dbc5SRasesh Mody 				ecore_init_free(p_hwfn);
5837ec94dbc5SRasesh Mody 				ecore_mcp_free(p_hwfn);
5838ec94dbc5SRasesh Mody 				ecore_hw_hwfn_free(p_hwfn);
583922d07d93SRasesh Mody 			} else {
584098abf84eSRasesh Mody 				DP_NOTICE(p_dev, false, "What do we need to free when VF hwfn1 init fails\n");
584122d07d93SRasesh Mody 			}
5842ec94dbc5SRasesh Mody 			return rc;
5843ec94dbc5SRasesh Mody 		}
5844ec94dbc5SRasesh Mody 	}
5845ec94dbc5SRasesh Mody 
5846869c47d0SRasesh Mody 	return rc;
5847ec94dbc5SRasesh Mody }
5848ec94dbc5SRasesh Mody 
ecore_hw_remove(struct ecore_dev * p_dev)5849ec94dbc5SRasesh Mody void ecore_hw_remove(struct ecore_dev *p_dev)
5850ec94dbc5SRasesh Mody {
58513ca097bbSRasesh Mody 	struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
5852ec94dbc5SRasesh Mody 	int i;
5853ec94dbc5SRasesh Mody 
58543ca097bbSRasesh Mody 	if (IS_PF(p_dev))
58553ca097bbSRasesh Mody 		ecore_mcp_ov_update_driver_state(p_hwfn, p_hwfn->p_main_ptt,
58563ca097bbSRasesh Mody 					ECORE_OV_DRIVER_STATE_NOT_LOADED);
58573ca097bbSRasesh Mody 
5858ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
5859ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
5860ec94dbc5SRasesh Mody 
586186a2265eSRasesh Mody 		if (IS_VF(p_dev)) {
586286a2265eSRasesh Mody 			ecore_vf_pf_release(p_hwfn);
586386a2265eSRasesh Mody 			continue;
586486a2265eSRasesh Mody 		}
586586a2265eSRasesh Mody 
5866ec94dbc5SRasesh Mody 		ecore_init_free(p_hwfn);
5867ec94dbc5SRasesh Mody 		ecore_hw_hwfn_free(p_hwfn);
5868ec94dbc5SRasesh Mody 		ecore_mcp_free(p_hwfn);
5869ec94dbc5SRasesh Mody 
587022c99696SRasesh Mody #ifdef CONFIG_ECORE_LOCK_ALLOC
587178e7fcefSRasesh Mody 		OSAL_SPIN_LOCK_DEALLOC(&p_hwfn->dmae_info.lock);
587222c99696SRasesh Mody #endif
5873ec94dbc5SRasesh Mody 	}
587422d07d93SRasesh Mody 
587522d07d93SRasesh Mody 	ecore_iov_free_hw_info(p_dev);
5876ec94dbc5SRasesh Mody }
5877ec94dbc5SRasesh Mody 
ecore_chain_free_next_ptr(struct ecore_dev * p_dev,struct ecore_chain * p_chain)5878ec94dbc5SRasesh Mody static void ecore_chain_free_next_ptr(struct ecore_dev *p_dev,
5879ec94dbc5SRasesh Mody 				      struct ecore_chain *p_chain)
5880ec94dbc5SRasesh Mody {
5881ec94dbc5SRasesh Mody 	void *p_virt = p_chain->p_virt_addr, *p_virt_next = OSAL_NULL;
5882ec94dbc5SRasesh Mody 	dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0;
5883ec94dbc5SRasesh Mody 	struct ecore_chain_next *p_next;
5884ec94dbc5SRasesh Mody 	u32 size, i;
5885ec94dbc5SRasesh Mody 
5886ec94dbc5SRasesh Mody 	if (!p_virt)
5887ec94dbc5SRasesh Mody 		return;
5888ec94dbc5SRasesh Mody 
5889ec94dbc5SRasesh Mody 	size = p_chain->elem_size * p_chain->usable_per_page;
5890ec94dbc5SRasesh Mody 
5891ec94dbc5SRasesh Mody 	for (i = 0; i < p_chain->page_cnt; i++) {
5892ec94dbc5SRasesh Mody 		if (!p_virt)
5893ec94dbc5SRasesh Mody 			break;
5894ec94dbc5SRasesh Mody 
5895ec94dbc5SRasesh Mody 		p_next = (struct ecore_chain_next *)((u8 *)p_virt + size);
5896ec94dbc5SRasesh Mody 		p_virt_next = p_next->next_virt;
5897ec94dbc5SRasesh Mody 		p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys);
5898ec94dbc5SRasesh Mody 
5899ec94dbc5SRasesh Mody 		OSAL_DMA_FREE_COHERENT(p_dev, p_virt, p_phys,
5900ec94dbc5SRasesh Mody 				       ECORE_CHAIN_PAGE_SIZE);
5901ec94dbc5SRasesh Mody 
5902ec94dbc5SRasesh Mody 		p_virt = p_virt_next;
5903ec94dbc5SRasesh Mody 		p_phys = p_phys_next;
5904ec94dbc5SRasesh Mody 	}
5905ec94dbc5SRasesh Mody }
5906ec94dbc5SRasesh Mody 
ecore_chain_free_single(struct ecore_dev * p_dev,struct ecore_chain * p_chain)5907ec94dbc5SRasesh Mody static void ecore_chain_free_single(struct ecore_dev *p_dev,
5908ec94dbc5SRasesh Mody 				    struct ecore_chain *p_chain)
5909ec94dbc5SRasesh Mody {
5910ec94dbc5SRasesh Mody 	if (!p_chain->p_virt_addr)
5911ec94dbc5SRasesh Mody 		return;
5912ec94dbc5SRasesh Mody 
5913ec94dbc5SRasesh Mody 	OSAL_DMA_FREE_COHERENT(p_dev, p_chain->p_virt_addr,
5914ec94dbc5SRasesh Mody 			       p_chain->p_phys_addr, ECORE_CHAIN_PAGE_SIZE);
5915ec94dbc5SRasesh Mody }
5916ec94dbc5SRasesh Mody 
ecore_chain_free_pbl(struct ecore_dev * p_dev,struct ecore_chain * p_chain)5917ec94dbc5SRasesh Mody static void ecore_chain_free_pbl(struct ecore_dev *p_dev,
5918ec94dbc5SRasesh Mody 				 struct ecore_chain *p_chain)
5919ec94dbc5SRasesh Mody {
5920ec94dbc5SRasesh Mody 	void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl;
59216a0f9f5cSRasesh Mody 	u8 *p_pbl_virt = (u8 *)p_chain->pbl_sp.p_virt_table;
5922ec94dbc5SRasesh Mody 	u32 page_cnt = p_chain->page_cnt, i, pbl_size;
5923ec94dbc5SRasesh Mody 
5924ec94dbc5SRasesh Mody 	if (!pp_virt_addr_tbl)
5925ec94dbc5SRasesh Mody 		return;
5926ec94dbc5SRasesh Mody 
59276a0f9f5cSRasesh Mody 	if (!p_pbl_virt)
5928ec94dbc5SRasesh Mody 		goto out;
5929ec94dbc5SRasesh Mody 
5930ec94dbc5SRasesh Mody 	for (i = 0; i < page_cnt; i++) {
5931ec94dbc5SRasesh Mody 		if (!pp_virt_addr_tbl[i])
5932ec94dbc5SRasesh Mody 			break;
5933ec94dbc5SRasesh Mody 
5934ec94dbc5SRasesh Mody 		OSAL_DMA_FREE_COHERENT(p_dev, pp_virt_addr_tbl[i],
5935ec94dbc5SRasesh Mody 				       *(dma_addr_t *)p_pbl_virt,
5936ec94dbc5SRasesh Mody 				       ECORE_CHAIN_PAGE_SIZE);
5937ec94dbc5SRasesh Mody 
5938ec94dbc5SRasesh Mody 		p_pbl_virt += ECORE_CHAIN_PBL_ENTRY_SIZE;
5939ec94dbc5SRasesh Mody 	}
5940ec94dbc5SRasesh Mody 
5941ec94dbc5SRasesh Mody 	pbl_size = page_cnt * ECORE_CHAIN_PBL_ENTRY_SIZE;
5942fe96c1e8SRasesh Mody 
59436a0f9f5cSRasesh Mody 	if (!p_chain->b_external_pbl)
59446a0f9f5cSRasesh Mody 		OSAL_DMA_FREE_COHERENT(p_dev, p_chain->pbl_sp.p_virt_table,
59456a0f9f5cSRasesh Mody 				       p_chain->pbl_sp.p_phys_table, pbl_size);
5946ec94dbc5SRasesh Mody out:
5947ec94dbc5SRasesh Mody 	OSAL_VFREE(p_dev, p_chain->pbl.pp_virt_addr_tbl);
5948ec94dbc5SRasesh Mody }
5949ec94dbc5SRasesh Mody 
ecore_chain_free(struct ecore_dev * p_dev,struct ecore_chain * p_chain)5950ec94dbc5SRasesh Mody void ecore_chain_free(struct ecore_dev *p_dev, struct ecore_chain *p_chain)
5951ec94dbc5SRasesh Mody {
5952ec94dbc5SRasesh Mody 	switch (p_chain->mode) {
5953ec94dbc5SRasesh Mody 	case ECORE_CHAIN_MODE_NEXT_PTR:
5954ec94dbc5SRasesh Mody 		ecore_chain_free_next_ptr(p_dev, p_chain);
5955ec94dbc5SRasesh Mody 		break;
5956ec94dbc5SRasesh Mody 	case ECORE_CHAIN_MODE_SINGLE:
5957ec94dbc5SRasesh Mody 		ecore_chain_free_single(p_dev, p_chain);
5958ec94dbc5SRasesh Mody 		break;
5959ec94dbc5SRasesh Mody 	case ECORE_CHAIN_MODE_PBL:
5960ec94dbc5SRasesh Mody 		ecore_chain_free_pbl(p_dev, p_chain);
5961ec94dbc5SRasesh Mody 		break;
5962ec94dbc5SRasesh Mody 	}
5963ec94dbc5SRasesh Mody }
5964ec94dbc5SRasesh Mody 
5965ec94dbc5SRasesh Mody static enum _ecore_status_t
ecore_chain_alloc_sanity_check(struct ecore_dev * p_dev,enum ecore_chain_cnt_type cnt_type,osal_size_t elem_size,u32 page_cnt)5966ec94dbc5SRasesh Mody ecore_chain_alloc_sanity_check(struct ecore_dev *p_dev,
5967ec94dbc5SRasesh Mody 			       enum ecore_chain_cnt_type cnt_type,
5968ec94dbc5SRasesh Mody 			       osal_size_t elem_size, u32 page_cnt)
5969ec94dbc5SRasesh Mody {
5970ec94dbc5SRasesh Mody 	u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt;
5971ec94dbc5SRasesh Mody 
5972ec94dbc5SRasesh Mody 	/* The actual chain size can be larger than the maximal possible value
5973ec94dbc5SRasesh Mody 	 * after rounding up the requested elements number to pages, and after
5974ec94dbc5SRasesh Mody 	 * taking into acount the unusuable elements (next-ptr elements).
5975ec94dbc5SRasesh Mody 	 * The size of a "u16" chain can be (U16_MAX + 1) since the chain
5976ec94dbc5SRasesh Mody 	 * size/capacity fields are of a u32 type.
5977ec94dbc5SRasesh Mody 	 */
5978ec94dbc5SRasesh Mody 	if ((cnt_type == ECORE_CHAIN_CNT_TYPE_U16 &&
5979ec94dbc5SRasesh Mody 	     chain_size > ((u32)ECORE_U16_MAX + 1)) ||
5980ec94dbc5SRasesh Mody 	    (cnt_type == ECORE_CHAIN_CNT_TYPE_U32 &&
5981ec94dbc5SRasesh Mody 	     chain_size > ECORE_U32_MAX)) {
5982ec94dbc5SRasesh Mody 		DP_NOTICE(p_dev, true,
59839455b556SRasesh Mody 			  "The actual chain size (0x%lx) is larger than the maximal possible value\n",
5984ec94dbc5SRasesh Mody 			  (unsigned long)chain_size);
5985ec94dbc5SRasesh Mody 		return ECORE_INVAL;
5986ec94dbc5SRasesh Mody 	}
5987ec94dbc5SRasesh Mody 
5988ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
5989ec94dbc5SRasesh Mody }
5990ec94dbc5SRasesh Mody 
5991ec94dbc5SRasesh Mody static enum _ecore_status_t
ecore_chain_alloc_next_ptr(struct ecore_dev * p_dev,struct ecore_chain * p_chain)5992ec94dbc5SRasesh Mody ecore_chain_alloc_next_ptr(struct ecore_dev *p_dev, struct ecore_chain *p_chain)
5993ec94dbc5SRasesh Mody {
5994ec94dbc5SRasesh Mody 	void *p_virt = OSAL_NULL, *p_virt_prev = OSAL_NULL;
5995ec94dbc5SRasesh Mody 	dma_addr_t p_phys = 0;
5996ec94dbc5SRasesh Mody 	u32 i;
5997ec94dbc5SRasesh Mody 
5998ec94dbc5SRasesh Mody 	for (i = 0; i < p_chain->page_cnt; i++) {
5999ec94dbc5SRasesh Mody 		p_virt = OSAL_DMA_ALLOC_COHERENT(p_dev, &p_phys,
6000ec94dbc5SRasesh Mody 						 ECORE_CHAIN_PAGE_SIZE);
6001ec94dbc5SRasesh Mody 		if (!p_virt) {
600298abf84eSRasesh Mody 			DP_NOTICE(p_dev, false,
6003ec94dbc5SRasesh Mody 				  "Failed to allocate chain memory\n");
6004ec94dbc5SRasesh Mody 			return ECORE_NOMEM;
6005ec94dbc5SRasesh Mody 		}
6006ec94dbc5SRasesh Mody 
6007ec94dbc5SRasesh Mody 		if (i == 0) {
6008ec94dbc5SRasesh Mody 			ecore_chain_init_mem(p_chain, p_virt, p_phys);
6009ec94dbc5SRasesh Mody 			ecore_chain_reset(p_chain);
6010ec94dbc5SRasesh Mody 		} else {
6011ec94dbc5SRasesh Mody 			ecore_chain_init_next_ptr_elem(p_chain, p_virt_prev,
6012ec94dbc5SRasesh Mody 						       p_virt, p_phys);
6013ec94dbc5SRasesh Mody 		}
6014ec94dbc5SRasesh Mody 
6015ec94dbc5SRasesh Mody 		p_virt_prev = p_virt;
6016ec94dbc5SRasesh Mody 	}
6017ec94dbc5SRasesh Mody 	/* Last page's next element should point to the beginning of the
6018ec94dbc5SRasesh Mody 	 * chain.
6019ec94dbc5SRasesh Mody 	 */
6020ec94dbc5SRasesh Mody 	ecore_chain_init_next_ptr_elem(p_chain, p_virt_prev,
6021ec94dbc5SRasesh Mody 				       p_chain->p_virt_addr,
6022ec94dbc5SRasesh Mody 				       p_chain->p_phys_addr);
6023ec94dbc5SRasesh Mody 
6024ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
6025ec94dbc5SRasesh Mody }
6026ec94dbc5SRasesh Mody 
6027ec94dbc5SRasesh Mody static enum _ecore_status_t
ecore_chain_alloc_single(struct ecore_dev * p_dev,struct ecore_chain * p_chain)6028ec94dbc5SRasesh Mody ecore_chain_alloc_single(struct ecore_dev *p_dev, struct ecore_chain *p_chain)
6029ec94dbc5SRasesh Mody {
6030ec94dbc5SRasesh Mody 	dma_addr_t p_phys = 0;
6031ababb520SRasesh Mody 	void *p_virt = OSAL_NULL;
6032ec94dbc5SRasesh Mody 
6033ec94dbc5SRasesh Mody 	p_virt = OSAL_DMA_ALLOC_COHERENT(p_dev, &p_phys, ECORE_CHAIN_PAGE_SIZE);
6034ec94dbc5SRasesh Mody 	if (!p_virt) {
603598abf84eSRasesh Mody 		DP_NOTICE(p_dev, false, "Failed to allocate chain memory\n");
6036ec94dbc5SRasesh Mody 		return ECORE_NOMEM;
6037ec94dbc5SRasesh Mody 	}
6038ec94dbc5SRasesh Mody 
6039ec94dbc5SRasesh Mody 	ecore_chain_init_mem(p_chain, p_virt, p_phys);
6040ec94dbc5SRasesh Mody 	ecore_chain_reset(p_chain);
6041ec94dbc5SRasesh Mody 
6042ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
6043ec94dbc5SRasesh Mody }
6044ec94dbc5SRasesh Mody 
6045fe96c1e8SRasesh Mody static enum _ecore_status_t
ecore_chain_alloc_pbl(struct ecore_dev * p_dev,struct ecore_chain * p_chain,struct ecore_chain_ext_pbl * ext_pbl)6046fe96c1e8SRasesh Mody ecore_chain_alloc_pbl(struct ecore_dev *p_dev,
6047fe96c1e8SRasesh Mody 		      struct ecore_chain *p_chain,
6048fe96c1e8SRasesh Mody 		      struct ecore_chain_ext_pbl *ext_pbl)
6049ec94dbc5SRasesh Mody {
6050ec94dbc5SRasesh Mody 	u32 page_cnt = p_chain->page_cnt, size, i;
6051c68f27a2SRasesh Mody 	dma_addr_t p_phys = 0, p_pbl_phys = 0;
6052c68f27a2SRasesh Mody 	void **pp_virt_addr_tbl = OSAL_NULL;
6053c68f27a2SRasesh Mody 	u8 *p_pbl_virt = OSAL_NULL;
6054c68f27a2SRasesh Mody 	void *p_virt = OSAL_NULL;
6055ec94dbc5SRasesh Mody 
6056ec94dbc5SRasesh Mody 	size = page_cnt * sizeof(*pp_virt_addr_tbl);
6057a261b214SRasesh Mody 	pp_virt_addr_tbl = (void **)OSAL_VZALLOC(p_dev, size);
6058ec94dbc5SRasesh Mody 	if (!pp_virt_addr_tbl) {
605998abf84eSRasesh Mody 		DP_NOTICE(p_dev, false,
606022d07d93SRasesh Mody 			  "Failed to allocate memory for the chain virtual addresses table\n");
6061ec94dbc5SRasesh Mody 		return ECORE_NOMEM;
6062ec94dbc5SRasesh Mody 	}
6063ec94dbc5SRasesh Mody 
6064ec94dbc5SRasesh Mody 	/* The allocation of the PBL table is done with its full size, since it
6065ec94dbc5SRasesh Mody 	 * is expected to be successive.
606622d07d93SRasesh Mody 	 * ecore_chain_init_pbl_mem() is called even in a case of an allocation
606722d07d93SRasesh Mody 	 * failure, since pp_virt_addr_tbl was previously allocated, and it
606822d07d93SRasesh Mody 	 * should be saved to allow its freeing during the error flow.
6069ec94dbc5SRasesh Mody 	 */
6070ec94dbc5SRasesh Mody 	size = page_cnt * ECORE_CHAIN_PBL_ENTRY_SIZE;
6071fe96c1e8SRasesh Mody 
6072fe96c1e8SRasesh Mody 	if (ext_pbl == OSAL_NULL) {
6073ec94dbc5SRasesh Mody 		p_pbl_virt = OSAL_DMA_ALLOC_COHERENT(p_dev, &p_pbl_phys, size);
6074fe96c1e8SRasesh Mody 	} else {
6075fe96c1e8SRasesh Mody 		p_pbl_virt = ext_pbl->p_pbl_virt;
6076fe96c1e8SRasesh Mody 		p_pbl_phys = ext_pbl->p_pbl_phys;
60776a0f9f5cSRasesh Mody 		p_chain->b_external_pbl = true;
6078fe96c1e8SRasesh Mody 	}
6079fe96c1e8SRasesh Mody 
608022d07d93SRasesh Mody 	ecore_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys,
608122d07d93SRasesh Mody 				 pp_virt_addr_tbl);
6082ec94dbc5SRasesh Mody 	if (!p_pbl_virt) {
608398abf84eSRasesh Mody 		DP_NOTICE(p_dev, false, "Failed to allocate chain pbl memory\n");
6084ec94dbc5SRasesh Mody 		return ECORE_NOMEM;
6085ec94dbc5SRasesh Mody 	}
6086ec94dbc5SRasesh Mody 
6087ec94dbc5SRasesh Mody 	for (i = 0; i < page_cnt; i++) {
6088ec94dbc5SRasesh Mody 		p_virt = OSAL_DMA_ALLOC_COHERENT(p_dev, &p_phys,
6089ec94dbc5SRasesh Mody 						 ECORE_CHAIN_PAGE_SIZE);
6090ec94dbc5SRasesh Mody 		if (!p_virt) {
609198abf84eSRasesh Mody 			DP_NOTICE(p_dev, false,
6092ec94dbc5SRasesh Mody 				  "Failed to allocate chain memory\n");
6093ec94dbc5SRasesh Mody 			return ECORE_NOMEM;
6094ec94dbc5SRasesh Mody 		}
6095ec94dbc5SRasesh Mody 
6096ec94dbc5SRasesh Mody 		if (i == 0) {
6097ec94dbc5SRasesh Mody 			ecore_chain_init_mem(p_chain, p_virt, p_phys);
6098ec94dbc5SRasesh Mody 			ecore_chain_reset(p_chain);
6099ec94dbc5SRasesh Mody 		}
6100ec94dbc5SRasesh Mody 
6101ec94dbc5SRasesh Mody 		/* Fill the PBL table with the physical address of the page */
6102ec94dbc5SRasesh Mody 		*(dma_addr_t *)p_pbl_virt = p_phys;
6103ec94dbc5SRasesh Mody 		/* Keep the virtual address of the page */
6104ec94dbc5SRasesh Mody 		p_chain->pbl.pp_virt_addr_tbl[i] = p_virt;
6105ec94dbc5SRasesh Mody 
6106ec94dbc5SRasesh Mody 		p_pbl_virt += ECORE_CHAIN_PBL_ENTRY_SIZE;
6107ec94dbc5SRasesh Mody 	}
6108ec94dbc5SRasesh Mody 
6109ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
6110ec94dbc5SRasesh Mody }
6111ec94dbc5SRasesh Mody 
ecore_chain_alloc(struct ecore_dev * p_dev,enum ecore_chain_use_mode intended_use,enum ecore_chain_mode mode,enum ecore_chain_cnt_type cnt_type,u32 num_elems,osal_size_t elem_size,struct ecore_chain * p_chain,struct ecore_chain_ext_pbl * ext_pbl)6112ec94dbc5SRasesh Mody enum _ecore_status_t ecore_chain_alloc(struct ecore_dev *p_dev,
6113ec94dbc5SRasesh Mody 				       enum ecore_chain_use_mode intended_use,
6114ec94dbc5SRasesh Mody 				       enum ecore_chain_mode mode,
6115ec94dbc5SRasesh Mody 				       enum ecore_chain_cnt_type cnt_type,
6116ec94dbc5SRasesh Mody 				       u32 num_elems, osal_size_t elem_size,
6117fe96c1e8SRasesh Mody 				       struct ecore_chain *p_chain,
6118fe96c1e8SRasesh Mody 				       struct ecore_chain_ext_pbl *ext_pbl)
6119ec94dbc5SRasesh Mody {
6120ec94dbc5SRasesh Mody 	u32 page_cnt;
6121ec94dbc5SRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
6122ec94dbc5SRasesh Mody 
6123ec94dbc5SRasesh Mody 	if (mode == ECORE_CHAIN_MODE_SINGLE)
6124ec94dbc5SRasesh Mody 		page_cnt = 1;
6125ec94dbc5SRasesh Mody 	else
6126ec94dbc5SRasesh Mody 		page_cnt = ECORE_CHAIN_PAGE_CNT(num_elems, elem_size, mode);
6127ec94dbc5SRasesh Mody 
6128ec94dbc5SRasesh Mody 	rc = ecore_chain_alloc_sanity_check(p_dev, cnt_type, elem_size,
6129ec94dbc5SRasesh Mody 					    page_cnt);
6130ec94dbc5SRasesh Mody 	if (rc) {
613198abf84eSRasesh Mody 		DP_NOTICE(p_dev, false,
6132ec94dbc5SRasesh Mody 			  "Cannot allocate a chain with the given arguments:\n"
613322d07d93SRasesh Mody 			  "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n",
6134ec94dbc5SRasesh Mody 			  intended_use, mode, cnt_type, num_elems, elem_size);
6135ec94dbc5SRasesh Mody 		return rc;
6136ec94dbc5SRasesh Mody 	}
6137ec94dbc5SRasesh Mody 
6138ec94dbc5SRasesh Mody 	ecore_chain_init_params(p_chain, page_cnt, (u8)elem_size, intended_use,
613922d07d93SRasesh Mody 				mode, cnt_type, p_dev->dp_ctx);
6140ec94dbc5SRasesh Mody 
6141ec94dbc5SRasesh Mody 	switch (mode) {
6142ec94dbc5SRasesh Mody 	case ECORE_CHAIN_MODE_NEXT_PTR:
6143ec94dbc5SRasesh Mody 		rc = ecore_chain_alloc_next_ptr(p_dev, p_chain);
6144ec94dbc5SRasesh Mody 		break;
6145ec94dbc5SRasesh Mody 	case ECORE_CHAIN_MODE_SINGLE:
6146ec94dbc5SRasesh Mody 		rc = ecore_chain_alloc_single(p_dev, p_chain);
6147ec94dbc5SRasesh Mody 		break;
6148ec94dbc5SRasesh Mody 	case ECORE_CHAIN_MODE_PBL:
6149fe96c1e8SRasesh Mody 		rc = ecore_chain_alloc_pbl(p_dev, p_chain, ext_pbl);
6150ec94dbc5SRasesh Mody 		break;
6151ec94dbc5SRasesh Mody 	}
6152ec94dbc5SRasesh Mody 	if (rc)
6153ec94dbc5SRasesh Mody 		goto nomem;
6154ec94dbc5SRasesh Mody 
6155ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
6156ec94dbc5SRasesh Mody 
6157ec94dbc5SRasesh Mody nomem:
6158ec94dbc5SRasesh Mody 	ecore_chain_free(p_dev, p_chain);
6159ec94dbc5SRasesh Mody 	return rc;
6160ec94dbc5SRasesh Mody }
6161ec94dbc5SRasesh Mody 
ecore_fw_l2_queue(struct ecore_hwfn * p_hwfn,u16 src_id,u16 * dst_id)6162ec94dbc5SRasesh Mody enum _ecore_status_t ecore_fw_l2_queue(struct ecore_hwfn *p_hwfn,
6163ec94dbc5SRasesh Mody 				       u16 src_id, u16 *dst_id)
6164ec94dbc5SRasesh Mody {
6165ec94dbc5SRasesh Mody 	if (src_id >= RESC_NUM(p_hwfn, ECORE_L2_QUEUE)) {
6166ec94dbc5SRasesh Mody 		u16 min, max;
6167ec94dbc5SRasesh Mody 
6168ec94dbc5SRasesh Mody 		min = (u16)RESC_START(p_hwfn, ECORE_L2_QUEUE);
6169ec94dbc5SRasesh Mody 		max = min + RESC_NUM(p_hwfn, ECORE_L2_QUEUE);
6170ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true,
61719455b556SRasesh Mody 			  "l2_queue id [%d] is not valid, available indices [%d - %d]\n",
6172ec94dbc5SRasesh Mody 			  src_id, min, max);
6173ec94dbc5SRasesh Mody 
6174ec94dbc5SRasesh Mody 		return ECORE_INVAL;
6175ec94dbc5SRasesh Mody 	}
6176ec94dbc5SRasesh Mody 
6177ec94dbc5SRasesh Mody 	*dst_id = RESC_START(p_hwfn, ECORE_L2_QUEUE) + src_id;
6178ec94dbc5SRasesh Mody 
6179ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
6180ec94dbc5SRasesh Mody }
6181ec94dbc5SRasesh Mody 
ecore_fw_vport(struct ecore_hwfn * p_hwfn,u8 src_id,u8 * dst_id)6182ec94dbc5SRasesh Mody enum _ecore_status_t ecore_fw_vport(struct ecore_hwfn *p_hwfn,
6183ec94dbc5SRasesh Mody 				    u8 src_id, u8 *dst_id)
6184ec94dbc5SRasesh Mody {
6185ec94dbc5SRasesh Mody 	if (src_id >= RESC_NUM(p_hwfn, ECORE_VPORT)) {
6186ec94dbc5SRasesh Mody 		u8 min, max;
6187ec94dbc5SRasesh Mody 
6188ec94dbc5SRasesh Mody 		min = (u8)RESC_START(p_hwfn, ECORE_VPORT);
6189ec94dbc5SRasesh Mody 		max = min + RESC_NUM(p_hwfn, ECORE_VPORT);
6190ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true,
61919455b556SRasesh Mody 			  "vport id [%d] is not valid, available indices [%d - %d]\n",
6192ec94dbc5SRasesh Mody 			  src_id, min, max);
6193ec94dbc5SRasesh Mody 
6194ec94dbc5SRasesh Mody 		return ECORE_INVAL;
6195ec94dbc5SRasesh Mody 	}
6196ec94dbc5SRasesh Mody 
6197ec94dbc5SRasesh Mody 	*dst_id = RESC_START(p_hwfn, ECORE_VPORT) + src_id;
6198ec94dbc5SRasesh Mody 
6199ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
6200ec94dbc5SRasesh Mody }
6201ec94dbc5SRasesh Mody 
ecore_fw_rss_eng(struct ecore_hwfn * p_hwfn,u8 src_id,u8 * dst_id)6202ec94dbc5SRasesh Mody enum _ecore_status_t ecore_fw_rss_eng(struct ecore_hwfn *p_hwfn,
6203ec94dbc5SRasesh Mody 				      u8 src_id, u8 *dst_id)
6204ec94dbc5SRasesh Mody {
6205ec94dbc5SRasesh Mody 	if (src_id >= RESC_NUM(p_hwfn, ECORE_RSS_ENG)) {
6206ec94dbc5SRasesh Mody 		u8 min, max;
6207ec94dbc5SRasesh Mody 
6208ec94dbc5SRasesh Mody 		min = (u8)RESC_START(p_hwfn, ECORE_RSS_ENG);
6209ec94dbc5SRasesh Mody 		max = min + RESC_NUM(p_hwfn, ECORE_RSS_ENG);
6210ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true,
62119455b556SRasesh Mody 			  "rss_eng id [%d] is not valid, available indices [%d - %d]\n",
6212ec94dbc5SRasesh Mody 			  src_id, min, max);
6213ec94dbc5SRasesh Mody 
6214ec94dbc5SRasesh Mody 		return ECORE_INVAL;
6215ec94dbc5SRasesh Mody 	}
6216ec94dbc5SRasesh Mody 
6217ec94dbc5SRasesh Mody 	*dst_id = RESC_START(p_hwfn, ECORE_RSS_ENG) + src_id;
6218ec94dbc5SRasesh Mody 
6219ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
6220ec94dbc5SRasesh Mody }
6221ec94dbc5SRasesh Mody 
622222d07d93SRasesh Mody enum _ecore_status_t
ecore_llh_set_function_as_default(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)622322d07d93SRasesh Mody ecore_llh_set_function_as_default(struct ecore_hwfn *p_hwfn,
6224ec94dbc5SRasesh Mody 				  struct ecore_ptt *p_ptt)
6225ec94dbc5SRasesh Mody {
62265018f1fcSJoyce Kong 	if (OSAL_GET_BIT(ECORE_MF_NEED_DEF_PF, &p_hwfn->p_dev->mf_bits)) {
622722d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt,
622822d07d93SRasesh Mody 			 NIG_REG_LLH_TAGMAC_DEF_PF_VECTOR,
622922d07d93SRasesh Mody 			 1 << p_hwfn->abs_pf_id / 2);
623022d07d93SRasesh Mody 		ecore_wr(p_hwfn, p_ptt, PRS_REG_MSG_INFO, 0);
6231ec94dbc5SRasesh Mody 		return ECORE_SUCCESS;
6232ec94dbc5SRasesh Mody 	}
6233ec94dbc5SRasesh Mody 
623422d07d93SRasesh Mody 	DP_NOTICE(p_hwfn, false,
623522d07d93SRasesh Mody 		  "This function can't be set as default\n");
623622d07d93SRasesh Mody 	return ECORE_INVAL;
623722d07d93SRasesh Mody }
623822d07d93SRasesh Mody 
ecore_set_coalesce(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u32 hw_addr,void * p_eth_qzone,osal_size_t eth_qzone_size,u8 timeset)6239ec94dbc5SRasesh Mody static enum _ecore_status_t ecore_set_coalesce(struct ecore_hwfn *p_hwfn,
6240ec94dbc5SRasesh Mody 					       struct ecore_ptt *p_ptt,
624122d07d93SRasesh Mody 					       u32 hw_addr, void *p_eth_qzone,
624222d07d93SRasesh Mody 					       osal_size_t eth_qzone_size,
6243ec94dbc5SRasesh Mody 					       u8 timeset)
6244ec94dbc5SRasesh Mody {
624522d07d93SRasesh Mody 	struct coalescing_timeset *p_coal_timeset;
6246ec94dbc5SRasesh Mody 
6247ec94dbc5SRasesh Mody 	if (p_hwfn->p_dev->int_coalescing_mode != ECORE_COAL_MODE_ENABLE) {
6248ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, true,
6249ec94dbc5SRasesh Mody 			  "Coalescing configuration not enabled\n");
6250ec94dbc5SRasesh Mody 		return ECORE_INVAL;
6251ec94dbc5SRasesh Mody 	}
6252ec94dbc5SRasesh Mody 
625322d07d93SRasesh Mody 	p_coal_timeset = p_eth_qzone;
6254869c47d0SRasesh Mody 	OSAL_MEMSET(p_eth_qzone, 0, eth_qzone_size);
625522d07d93SRasesh Mody 	SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset);
625622d07d93SRasesh Mody 	SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1);
625722d07d93SRasesh Mody 	ecore_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size);
6258ec94dbc5SRasesh Mody 
6259ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
6260ec94dbc5SRasesh Mody }
6261ec94dbc5SRasesh Mody 
ecore_set_queue_coalesce(struct ecore_hwfn * p_hwfn,u16 rx_coal,u16 tx_coal,void * p_handle)62626b8962e0SRasesh Mody enum _ecore_status_t ecore_set_queue_coalesce(struct ecore_hwfn *p_hwfn,
62636b8962e0SRasesh Mody 					      u16 rx_coal, u16 tx_coal,
62646b8962e0SRasesh Mody 					      void *p_handle)
62656b8962e0SRasesh Mody {
62666b8962e0SRasesh Mody 	struct ecore_queue_cid *p_cid = (struct ecore_queue_cid *)p_handle;
62676b8962e0SRasesh Mody 	enum _ecore_status_t rc = ECORE_SUCCESS;
62686b8962e0SRasesh Mody 	struct ecore_ptt *p_ptt;
62696b8962e0SRasesh Mody 
62706b8962e0SRasesh Mody 	/* TODO - Configuring a single queue's coalescing but
62716b8962e0SRasesh Mody 	 * claiming all queues are abiding same configuration
62726b8962e0SRasesh Mody 	 * for PF and VF both.
62736b8962e0SRasesh Mody 	 */
62746b8962e0SRasesh Mody 
62756b8962e0SRasesh Mody 	if (IS_VF(p_hwfn->p_dev))
62766b8962e0SRasesh Mody 		return ecore_vf_pf_set_coalesce(p_hwfn, rx_coal,
62776b8962e0SRasesh Mody 						tx_coal, p_cid);
62786b8962e0SRasesh Mody 
62796b8962e0SRasesh Mody 	p_ptt = ecore_ptt_acquire(p_hwfn);
62806b8962e0SRasesh Mody 	if (!p_ptt)
62816b8962e0SRasesh Mody 		return ECORE_AGAIN;
62826b8962e0SRasesh Mody 
62836b8962e0SRasesh Mody 	if (rx_coal) {
62846b8962e0SRasesh Mody 		rc = ecore_set_rxq_coalesce(p_hwfn, p_ptt, rx_coal, p_cid);
62856b8962e0SRasesh Mody 		if (rc)
62866b8962e0SRasesh Mody 			goto out;
62876b8962e0SRasesh Mody 		p_hwfn->p_dev->rx_coalesce_usecs = rx_coal;
62886b8962e0SRasesh Mody 	}
62896b8962e0SRasesh Mody 
62906b8962e0SRasesh Mody 	if (tx_coal) {
62916b8962e0SRasesh Mody 		rc = ecore_set_txq_coalesce(p_hwfn, p_ptt, tx_coal, p_cid);
62926b8962e0SRasesh Mody 		if (rc)
62936b8962e0SRasesh Mody 			goto out;
62946b8962e0SRasesh Mody 		p_hwfn->p_dev->tx_coalesce_usecs = tx_coal;
62956b8962e0SRasesh Mody 	}
62966b8962e0SRasesh Mody out:
62976b8962e0SRasesh Mody 	ecore_ptt_release(p_hwfn, p_ptt);
62986b8962e0SRasesh Mody 
62996b8962e0SRasesh Mody 	return rc;
63006b8962e0SRasesh Mody }
63016b8962e0SRasesh Mody 
ecore_set_rxq_coalesce(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u16 coalesce,struct ecore_queue_cid * p_cid)6302ec94dbc5SRasesh Mody enum _ecore_status_t ecore_set_rxq_coalesce(struct ecore_hwfn *p_hwfn,
6303ec94dbc5SRasesh Mody 					    struct ecore_ptt *p_ptt,
63046b8962e0SRasesh Mody 					    u16 coalesce,
63056b8962e0SRasesh Mody 					    struct ecore_queue_cid *p_cid)
6306ec94dbc5SRasesh Mody {
630722d07d93SRasesh Mody 	struct ustorm_eth_queue_zone eth_qzone;
6308ababb520SRasesh Mody 	u8 timeset, timer_res;
6309ec94dbc5SRasesh Mody 	u32 address;
6310ec94dbc5SRasesh Mody 	enum _ecore_status_t rc;
631122d07d93SRasesh Mody 
631222d07d93SRasesh Mody 	/* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
631322d07d93SRasesh Mody 	if (coalesce <= 0x7F) {
631422d07d93SRasesh Mody 		timer_res = 0;
631522d07d93SRasesh Mody 	} else if (coalesce <= 0xFF) {
631622d07d93SRasesh Mody 		timer_res = 1;
631722d07d93SRasesh Mody 	} else if (coalesce <= 0x1FF) {
631822d07d93SRasesh Mody 		timer_res = 2;
631922d07d93SRasesh Mody 	} else {
632022d07d93SRasesh Mody 		DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
632122d07d93SRasesh Mody 		return ECORE_INVAL;
632222d07d93SRasesh Mody 	}
632322d07d93SRasesh Mody 	timeset = (u8)(coalesce >> timer_res);
6324ec94dbc5SRasesh Mody 
63256b8962e0SRasesh Mody 	rc = ecore_int_set_timer_res(p_hwfn, p_ptt, timer_res,
63266e4fcea9SRasesh Mody 				     p_cid->sb_igu_id, false);
632722d07d93SRasesh Mody 	if (rc != ECORE_SUCCESS)
632822d07d93SRasesh Mody 		goto out;
6329ec94dbc5SRasesh Mody 
63306b8962e0SRasesh Mody 	address = BAR0_MAP_REG_USDM_RAM +
63316b8962e0SRasesh Mody 		  USTORM_ETH_QUEUE_ZONE_OFFSET(p_cid->abs.queue_id);
633222d07d93SRasesh Mody 
633322d07d93SRasesh Mody 	rc = ecore_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
6334ec94dbc5SRasesh Mody 				sizeof(struct ustorm_eth_queue_zone), timeset);
6335ec94dbc5SRasesh Mody 	if (rc != ECORE_SUCCESS)
6336ec94dbc5SRasesh Mody 		goto out;
6337ec94dbc5SRasesh Mody 
6338ec94dbc5SRasesh Mody out:
6339ec94dbc5SRasesh Mody 	return rc;
6340ec94dbc5SRasesh Mody }
6341ec94dbc5SRasesh Mody 
ecore_set_txq_coalesce(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u16 coalesce,struct ecore_queue_cid * p_cid)6342ec94dbc5SRasesh Mody enum _ecore_status_t ecore_set_txq_coalesce(struct ecore_hwfn *p_hwfn,
6343ec94dbc5SRasesh Mody 					    struct ecore_ptt *p_ptt,
63446b8962e0SRasesh Mody 					    u16 coalesce,
63456b8962e0SRasesh Mody 					    struct ecore_queue_cid *p_cid)
6346ec94dbc5SRasesh Mody {
634722d07d93SRasesh Mody 	struct xstorm_eth_queue_zone eth_qzone;
6348ababb520SRasesh Mody 	u8 timeset, timer_res;
6349ec94dbc5SRasesh Mody 	u32 address;
6350ec94dbc5SRasesh Mody 	enum _ecore_status_t rc;
635122d07d93SRasesh Mody 
635222d07d93SRasesh Mody 	/* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
635322d07d93SRasesh Mody 	if (coalesce <= 0x7F) {
635422d07d93SRasesh Mody 		timer_res = 0;
635522d07d93SRasesh Mody 	} else if (coalesce <= 0xFF) {
635622d07d93SRasesh Mody 		timer_res = 1;
635722d07d93SRasesh Mody 	} else if (coalesce <= 0x1FF) {
635822d07d93SRasesh Mody 		timer_res = 2;
635922d07d93SRasesh Mody 	} else {
636022d07d93SRasesh Mody 		DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
636122d07d93SRasesh Mody 		return ECORE_INVAL;
636222d07d93SRasesh Mody 	}
636322d07d93SRasesh Mody 
636422d07d93SRasesh Mody 	timeset = (u8)(coalesce >> timer_res);
6365ec94dbc5SRasesh Mody 
63666b8962e0SRasesh Mody 	rc = ecore_int_set_timer_res(p_hwfn, p_ptt, timer_res,
63676e4fcea9SRasesh Mody 				     p_cid->sb_igu_id, true);
636822d07d93SRasesh Mody 	if (rc != ECORE_SUCCESS)
636922d07d93SRasesh Mody 		goto out;
6370ec94dbc5SRasesh Mody 
63716b8962e0SRasesh Mody 	address = BAR0_MAP_REG_XSDM_RAM +
63726b8962e0SRasesh Mody 		  XSTORM_ETH_QUEUE_ZONE_OFFSET(p_cid->abs.queue_id);
637322d07d93SRasesh Mody 
637422d07d93SRasesh Mody 	rc = ecore_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
637522d07d93SRasesh Mody 				sizeof(struct xstorm_eth_queue_zone), timeset);
6376ec94dbc5SRasesh Mody out:
6377ec94dbc5SRasesh Mody 	return rc;
6378ec94dbc5SRasesh Mody }
6379ec94dbc5SRasesh Mody 
6380ec94dbc5SRasesh Mody /* Calculate final WFQ values for all vports and configure it.
6381ec94dbc5SRasesh Mody  * After this configuration each vport must have
63827ed1cd53SRasesh Mody  * approx min rate =  wfq * min_pf_rate / ECORE_WFQ_UNIT
6383ec94dbc5SRasesh Mody  */
ecore_configure_wfq_for_all_vports(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u32 min_pf_rate)6384ec94dbc5SRasesh Mody static void ecore_configure_wfq_for_all_vports(struct ecore_hwfn *p_hwfn,
6385ec94dbc5SRasesh Mody 					       struct ecore_ptt *p_ptt,
6386ec94dbc5SRasesh Mody 					       u32 min_pf_rate)
6387ec94dbc5SRasesh Mody {
6388ec94dbc5SRasesh Mody 	struct init_qm_vport_params *vport_params;
638922d07d93SRasesh Mody 	int i;
6390ec94dbc5SRasesh Mody 
6391ec94dbc5SRasesh Mody 	vport_params = p_hwfn->qm_info.qm_vport_params;
6392ec94dbc5SRasesh Mody 
639322d07d93SRasesh Mody 	for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
6394ec94dbc5SRasesh Mody 		u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
6395ec94dbc5SRasesh Mody 
63967ed1cd53SRasesh Mody 		vport_params[i].wfq = (wfq_speed * ECORE_WFQ_UNIT) /
639722d07d93SRasesh Mody 		    min_pf_rate;
6398ec94dbc5SRasesh Mody 		ecore_init_vport_wfq(p_hwfn, p_ptt,
6399ec94dbc5SRasesh Mody 				     vport_params[i].first_tx_pq_id,
64007ed1cd53SRasesh Mody 				     vport_params[i].wfq);
6401ec94dbc5SRasesh Mody 	}
6402ec94dbc5SRasesh Mody }
6403ec94dbc5SRasesh Mody 
ecore_init_wfq_default_param(struct ecore_hwfn * p_hwfn)640430ecf673SRasesh Mody static void ecore_init_wfq_default_param(struct ecore_hwfn *p_hwfn)
6405ec94dbc5SRasesh Mody {
640622d07d93SRasesh Mody 	int i;
6407ec94dbc5SRasesh Mody 
640822d07d93SRasesh Mody 	for (i = 0; i < p_hwfn->qm_info.num_vports; i++)
64097ed1cd53SRasesh Mody 		p_hwfn->qm_info.qm_vport_params[i].wfq = 1;
6410ec94dbc5SRasesh Mody }
6411ec94dbc5SRasesh Mody 
ecore_disable_wfq_for_all_vports(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)6412ec94dbc5SRasesh Mody static void ecore_disable_wfq_for_all_vports(struct ecore_hwfn *p_hwfn,
641330ecf673SRasesh Mody 					     struct ecore_ptt *p_ptt)
6414ec94dbc5SRasesh Mody {
6415ec94dbc5SRasesh Mody 	struct init_qm_vport_params *vport_params;
641622d07d93SRasesh Mody 	int i;
6417ec94dbc5SRasesh Mody 
6418ec94dbc5SRasesh Mody 	vport_params = p_hwfn->qm_info.qm_vport_params;
6419ec94dbc5SRasesh Mody 
642022d07d93SRasesh Mody 	for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
642130ecf673SRasesh Mody 		ecore_init_wfq_default_param(p_hwfn);
6422ec94dbc5SRasesh Mody 		ecore_init_vport_wfq(p_hwfn, p_ptt,
6423ec94dbc5SRasesh Mody 				     vport_params[i].first_tx_pq_id,
64247ed1cd53SRasesh Mody 				     vport_params[i].wfq);
6425ec94dbc5SRasesh Mody 	}
6426ec94dbc5SRasesh Mody }
6427ec94dbc5SRasesh Mody 
642822d07d93SRasesh Mody /* This function performs several validations for WFQ
642922d07d93SRasesh Mody  * configuration and required min rate for a given vport
643022d07d93SRasesh Mody  * 1. req_rate must be greater than one percent of min_pf_rate.
643122d07d93SRasesh Mody  * 2. req_rate should not cause other vports [not configured for WFQ explicitly]
643222d07d93SRasesh Mody  *    rates to get less than one percent of min_pf_rate.
643322d07d93SRasesh Mody  * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate.
643422d07d93SRasesh Mody  */
ecore_init_wfq_param(struct ecore_hwfn * p_hwfn,u16 vport_id,u32 req_rate,u32 min_pf_rate)6435ec94dbc5SRasesh Mody static enum _ecore_status_t ecore_init_wfq_param(struct ecore_hwfn *p_hwfn,
6436ec94dbc5SRasesh Mody 						 u16 vport_id, u32 req_rate,
6437ec94dbc5SRasesh Mody 						 u32 min_pf_rate)
6438ec94dbc5SRasesh Mody {
6439ec94dbc5SRasesh Mody 	u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0;
6440ec94dbc5SRasesh Mody 	int non_requested_count = 0, req_count = 0, i, num_vports;
6441ec94dbc5SRasesh Mody 
6442ec94dbc5SRasesh Mody 	num_vports = p_hwfn->qm_info.num_vports;
6443ec94dbc5SRasesh Mody 
644422d07d93SRasesh Mody /* Accounting for the vports which are configured for WFQ explicitly */
644522d07d93SRasesh Mody 
6446ec94dbc5SRasesh Mody 	for (i = 0; i < num_vports; i++) {
6447ec94dbc5SRasesh Mody 		u32 tmp_speed;
6448ec94dbc5SRasesh Mody 
6449ec94dbc5SRasesh Mody 		if ((i != vport_id) && p_hwfn->qm_info.wfq_data[i].configured) {
6450ec94dbc5SRasesh Mody 			req_count++;
6451ec94dbc5SRasesh Mody 			tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
6452ec94dbc5SRasesh Mody 			total_req_min_rate += tmp_speed;
6453ec94dbc5SRasesh Mody 		}
6454ec94dbc5SRasesh Mody 	}
6455ec94dbc5SRasesh Mody 
6456ec94dbc5SRasesh Mody 	/* Include current vport data as well */
6457ec94dbc5SRasesh Mody 	req_count++;
6458ec94dbc5SRasesh Mody 	total_req_min_rate += req_rate;
645922d07d93SRasesh Mody 	non_requested_count = num_vports - req_count;
6460ec94dbc5SRasesh Mody 
6461ec94dbc5SRasesh Mody 	/* validate possible error cases */
646222d07d93SRasesh Mody 	if (req_rate < min_pf_rate / ECORE_WFQ_UNIT) {
6463ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
646422d07d93SRasesh Mody 			   "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
6465ec94dbc5SRasesh Mody 			   vport_id, req_rate, min_pf_rate);
6466ec94dbc5SRasesh Mody 		return ECORE_INVAL;
6467ec94dbc5SRasesh Mody 	}
6468ec94dbc5SRasesh Mody 
6469ec94dbc5SRasesh Mody 	/* TBD - for number of vports greater than 100 */
647022d07d93SRasesh Mody 	if (num_vports > ECORE_WFQ_UNIT) {
6471ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
647222d07d93SRasesh Mody 			   "Number of vports is greater than %d\n",
647322d07d93SRasesh Mody 			   ECORE_WFQ_UNIT);
6474ec94dbc5SRasesh Mody 		return ECORE_INVAL;
6475ec94dbc5SRasesh Mody 	}
6476ec94dbc5SRasesh Mody 
6477ec94dbc5SRasesh Mody 	if (total_req_min_rate > min_pf_rate) {
6478ec94dbc5SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
647922d07d93SRasesh Mody 			   "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
6480ec94dbc5SRasesh Mody 			   total_req_min_rate, min_pf_rate);
6481ec94dbc5SRasesh Mody 		return ECORE_INVAL;
6482ec94dbc5SRasesh Mody 	}
6483ec94dbc5SRasesh Mody 
6484ec94dbc5SRasesh Mody 	/* Data left for non requested vports */
6485ec94dbc5SRasesh Mody 	total_left_rate = min_pf_rate - total_req_min_rate;
6486ec94dbc5SRasesh Mody 	left_rate_per_vp = total_left_rate / non_requested_count;
6487ec94dbc5SRasesh Mody 
6488ec94dbc5SRasesh Mody 	/* validate if non requested get < 1% of min bw */
648922d07d93SRasesh Mody 	if (left_rate_per_vp < min_pf_rate / ECORE_WFQ_UNIT) {
649022d07d93SRasesh Mody 		DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
649122d07d93SRasesh Mody 			   "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
649222d07d93SRasesh Mody 			   left_rate_per_vp, min_pf_rate);
6493ec94dbc5SRasesh Mody 		return ECORE_INVAL;
649422d07d93SRasesh Mody 	}
6495ec94dbc5SRasesh Mody 
6496ec94dbc5SRasesh Mody 	/* now req_rate for given vport passes all scenarios.
6497ec94dbc5SRasesh Mody 	 * assign final wfq rates to all vports.
6498ec94dbc5SRasesh Mody 	 */
6499ec94dbc5SRasesh Mody 	p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate;
6500ec94dbc5SRasesh Mody 	p_hwfn->qm_info.wfq_data[vport_id].configured = true;
6501ec94dbc5SRasesh Mody 
6502ec94dbc5SRasesh Mody 	for (i = 0; i < num_vports; i++) {
6503ec94dbc5SRasesh Mody 		if (p_hwfn->qm_info.wfq_data[i].configured)
6504ec94dbc5SRasesh Mody 			continue;
6505ec94dbc5SRasesh Mody 
6506ec94dbc5SRasesh Mody 		p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp;
6507ec94dbc5SRasesh Mody 	}
6508ec94dbc5SRasesh Mody 
6509ec94dbc5SRasesh Mody 	return ECORE_SUCCESS;
6510ec94dbc5SRasesh Mody }
6511ec94dbc5SRasesh Mody 
__ecore_configure_vport_wfq(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u16 vp_id,u32 rate)6512ec94dbc5SRasesh Mody static int __ecore_configure_vport_wfq(struct ecore_hwfn *p_hwfn,
6513ec94dbc5SRasesh Mody 				       struct ecore_ptt *p_ptt,
6514ec94dbc5SRasesh Mody 				       u16 vp_id, u32 rate)
6515ec94dbc5SRasesh Mody {
6516ec94dbc5SRasesh Mody 	struct ecore_mcp_link_state *p_link;
6517ec94dbc5SRasesh Mody 	int rc = ECORE_SUCCESS;
6518ec94dbc5SRasesh Mody 
65193b307c55SRasesh Mody 	p_link = &ECORE_LEADING_HWFN(p_hwfn->p_dev)->mcp_info->link_output;
6520ec94dbc5SRasesh Mody 
6521ec94dbc5SRasesh Mody 	if (!p_link->min_pf_rate) {
6522ec94dbc5SRasesh Mody 		p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate;
6523ec94dbc5SRasesh Mody 		p_hwfn->qm_info.wfq_data[vp_id].configured = true;
6524ec94dbc5SRasesh Mody 		return rc;
6525ec94dbc5SRasesh Mody 	}
6526ec94dbc5SRasesh Mody 
6527ec94dbc5SRasesh Mody 	rc = ecore_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate);
6528ec94dbc5SRasesh Mody 
6529ec94dbc5SRasesh Mody 	if (rc == ECORE_SUCCESS)
6530ec94dbc5SRasesh Mody 		ecore_configure_wfq_for_all_vports(p_hwfn, p_ptt,
6531ec94dbc5SRasesh Mody 						   p_link->min_pf_rate);
6532ec94dbc5SRasesh Mody 	else
6533ec94dbc5SRasesh Mody 		DP_NOTICE(p_hwfn, false,
6534ec94dbc5SRasesh Mody 			  "Validation failed while configuring min rate\n");
6535ec94dbc5SRasesh Mody 
6536ec94dbc5SRasesh Mody 	return rc;
6537ec94dbc5SRasesh Mody }
6538ec94dbc5SRasesh Mody 
__ecore_configure_vp_wfq_on_link_change(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u32 min_pf_rate)6539ec94dbc5SRasesh Mody static int __ecore_configure_vp_wfq_on_link_change(struct ecore_hwfn *p_hwfn,
6540ec94dbc5SRasesh Mody 						   struct ecore_ptt *p_ptt,
6541ec94dbc5SRasesh Mody 						   u32 min_pf_rate)
6542ec94dbc5SRasesh Mody {
6543ec94dbc5SRasesh Mody 	bool use_wfq = false;
654422d07d93SRasesh Mody 	int rc = ECORE_SUCCESS;
654522d07d93SRasesh Mody 	u16 i;
6546ec94dbc5SRasesh Mody 
6547ec94dbc5SRasesh Mody 	/* Validate all pre configured vports for wfq */
654822d07d93SRasesh Mody 	for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
654922d07d93SRasesh Mody 		u32 rate;
6550ec94dbc5SRasesh Mody 
655122d07d93SRasesh Mody 		if (!p_hwfn->qm_info.wfq_data[i].configured)
655222d07d93SRasesh Mody 			continue;
655322d07d93SRasesh Mody 
655422d07d93SRasesh Mody 		rate = p_hwfn->qm_info.wfq_data[i].min_speed;
6555ec94dbc5SRasesh Mody 		use_wfq = true;
655622d07d93SRasesh Mody 
6557ec94dbc5SRasesh Mody 		rc = ecore_init_wfq_param(p_hwfn, i, rate, min_pf_rate);
655822d07d93SRasesh Mody 		if (rc != ECORE_SUCCESS) {
6559ec94dbc5SRasesh Mody 			DP_NOTICE(p_hwfn, false,
656022d07d93SRasesh Mody 				  "WFQ validation failed while configuring min rate\n");
6561ec94dbc5SRasesh Mody 			break;
6562ec94dbc5SRasesh Mody 		}
6563ec94dbc5SRasesh Mody 	}
6564ec94dbc5SRasesh Mody 
6565ec94dbc5SRasesh Mody 	if (rc == ECORE_SUCCESS && use_wfq)
6566ec94dbc5SRasesh Mody 		ecore_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
6567ec94dbc5SRasesh Mody 	else
656830ecf673SRasesh Mody 		ecore_disable_wfq_for_all_vports(p_hwfn, p_ptt);
6569ec94dbc5SRasesh Mody 
6570ec94dbc5SRasesh Mody 	return rc;
6571ec94dbc5SRasesh Mody }
6572ec94dbc5SRasesh Mody 
6573ec94dbc5SRasesh Mody /* Main API for ecore clients to configure vport min rate.
6574ec94dbc5SRasesh Mody  * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)]
6575ec94dbc5SRasesh Mody  * rate - Speed in Mbps needs to be assigned to a given vport.
6576ec94dbc5SRasesh Mody  */
ecore_configure_vport_wfq(struct ecore_dev * p_dev,u16 vp_id,u32 rate)6577ec94dbc5SRasesh Mody int ecore_configure_vport_wfq(struct ecore_dev *p_dev, u16 vp_id, u32 rate)
6578ec94dbc5SRasesh Mody {
6579ec94dbc5SRasesh Mody 	int i, rc = ECORE_INVAL;
6580ec94dbc5SRasesh Mody 
6581ec94dbc5SRasesh Mody 	/* TBD - for multiple hardware functions - that is 100 gig */
6582c0845c33SRasesh Mody 	if (ECORE_IS_CMT(p_dev)) {
6583ec94dbc5SRasesh Mody 		DP_NOTICE(p_dev, false,
65849455b556SRasesh Mody 			  "WFQ configuration is not supported for this device\n");
6585ec94dbc5SRasesh Mody 		return rc;
6586ec94dbc5SRasesh Mody 	}
6587ec94dbc5SRasesh Mody 
6588ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
6589ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
6590ec94dbc5SRasesh Mody 		struct ecore_ptt *p_ptt;
6591ec94dbc5SRasesh Mody 
6592ec94dbc5SRasesh Mody 		p_ptt = ecore_ptt_acquire(p_hwfn);
6593ec94dbc5SRasesh Mody 		if (!p_ptt)
6594ec94dbc5SRasesh Mody 			return ECORE_TIMEOUT;
6595ec94dbc5SRasesh Mody 
6596ec94dbc5SRasesh Mody 		rc = __ecore_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate);
6597ec94dbc5SRasesh Mody 
6598ec94dbc5SRasesh Mody 		if (rc != ECORE_SUCCESS) {
6599ec94dbc5SRasesh Mody 			ecore_ptt_release(p_hwfn, p_ptt);
6600ec94dbc5SRasesh Mody 			return rc;
6601ec94dbc5SRasesh Mody 		}
6602ec94dbc5SRasesh Mody 
6603ec94dbc5SRasesh Mody 		ecore_ptt_release(p_hwfn, p_ptt);
6604ec94dbc5SRasesh Mody 	}
6605ec94dbc5SRasesh Mody 
6606ec94dbc5SRasesh Mody 	return rc;
6607ec94dbc5SRasesh Mody }
6608ec94dbc5SRasesh Mody 
6609ec94dbc5SRasesh Mody /* API to configure WFQ from mcp link change */
ecore_configure_vp_wfq_on_link_change(struct ecore_dev * p_dev,struct ecore_ptt * p_ptt,u32 min_pf_rate)6610ec94dbc5SRasesh Mody void ecore_configure_vp_wfq_on_link_change(struct ecore_dev *p_dev,
6611544927f9SRasesh Mody 					   struct ecore_ptt *p_ptt,
6612ec94dbc5SRasesh Mody 					   u32 min_pf_rate)
6613ec94dbc5SRasesh Mody {
6614ec94dbc5SRasesh Mody 	int i;
6615ec94dbc5SRasesh Mody 
6616ec94dbc5SRasesh Mody 	/* TBD - for multiple hardware functions - that is 100 gig */
6617c0845c33SRasesh Mody 	if (ECORE_IS_CMT(p_dev)) {
6618ec94dbc5SRasesh Mody 		DP_VERBOSE(p_dev, ECORE_MSG_LINK,
66199455b556SRasesh Mody 			   "WFQ configuration is not supported for this device\n");
6620ec94dbc5SRasesh Mody 		return;
6621ec94dbc5SRasesh Mody 	}
6622ec94dbc5SRasesh Mody 
6623ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
6624ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
6625ec94dbc5SRasesh Mody 
6626544927f9SRasesh Mody 		__ecore_configure_vp_wfq_on_link_change(p_hwfn, p_ptt,
6627ec94dbc5SRasesh Mody 							min_pf_rate);
6628ec94dbc5SRasesh Mody 	}
6629ec94dbc5SRasesh Mody }
6630ec94dbc5SRasesh Mody 
__ecore_configure_pf_max_bandwidth(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,struct ecore_mcp_link_state * p_link,u8 max_bw)6631ec94dbc5SRasesh Mody int __ecore_configure_pf_max_bandwidth(struct ecore_hwfn *p_hwfn,
6632ec94dbc5SRasesh Mody 				       struct ecore_ptt *p_ptt,
6633ec94dbc5SRasesh Mody 				       struct ecore_mcp_link_state *p_link,
6634ec94dbc5SRasesh Mody 				       u8 max_bw)
6635ec94dbc5SRasesh Mody {
6636ec94dbc5SRasesh Mody 	int rc = ECORE_SUCCESS;
6637ec94dbc5SRasesh Mody 
6638ec94dbc5SRasesh Mody 	p_hwfn->mcp_info->func_info.bandwidth_max = max_bw;
6639ec94dbc5SRasesh Mody 
664022d07d93SRasesh Mody 	if (!p_link->line_speed && (max_bw != 100))
6641ec94dbc5SRasesh Mody 		return rc;
6642ec94dbc5SRasesh Mody 
6643ec94dbc5SRasesh Mody 	p_link->speed = (p_link->line_speed * max_bw) / 100;
664422d07d93SRasesh Mody 	p_hwfn->qm_info.pf_rl = p_link->speed;
6645ec94dbc5SRasesh Mody 
664622d07d93SRasesh Mody 	/* Since the limiter also affects Tx-switched traffic, we don't want it
664722d07d93SRasesh Mody 	 * to limit such traffic in case there's no actual limit.
664822d07d93SRasesh Mody 	 * In that case, set limit to imaginary high boundary.
664922d07d93SRasesh Mody 	 */
665022d07d93SRasesh Mody 	if (max_bw == 100)
665122d07d93SRasesh Mody 		p_hwfn->qm_info.pf_rl = 100000;
665222d07d93SRasesh Mody 
665322d07d93SRasesh Mody 	rc = ecore_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
665422d07d93SRasesh Mody 			      p_hwfn->qm_info.pf_rl);
6655ec94dbc5SRasesh Mody 
6656ec94dbc5SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
6657ec94dbc5SRasesh Mody 		   "Configured MAX bandwidth to be %08x Mb/sec\n",
6658ec94dbc5SRasesh Mody 		   p_link->speed);
6659ec94dbc5SRasesh Mody 
6660ec94dbc5SRasesh Mody 	return rc;
6661ec94dbc5SRasesh Mody }
6662ec94dbc5SRasesh Mody 
6663ec94dbc5SRasesh Mody /* Main API to configure PF max bandwidth where bw range is [1 - 100] */
ecore_configure_pf_max_bandwidth(struct ecore_dev * p_dev,u8 max_bw)6664ec94dbc5SRasesh Mody int ecore_configure_pf_max_bandwidth(struct ecore_dev *p_dev, u8 max_bw)
6665ec94dbc5SRasesh Mody {
6666ec94dbc5SRasesh Mody 	int i, rc = ECORE_INVAL;
6667ec94dbc5SRasesh Mody 
6668ec94dbc5SRasesh Mody 	if (max_bw < 1 || max_bw > 100) {
6669ec94dbc5SRasesh Mody 		DP_NOTICE(p_dev, false, "PF max bw valid range is [1-100]\n");
6670ec94dbc5SRasesh Mody 		return rc;
6671ec94dbc5SRasesh Mody 	}
6672ec94dbc5SRasesh Mody 
6673ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
6674ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
6675ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_lead = ECORE_LEADING_HWFN(p_dev);
6676ec94dbc5SRasesh Mody 		struct ecore_mcp_link_state *p_link;
6677ec94dbc5SRasesh Mody 		struct ecore_ptt *p_ptt;
6678ec94dbc5SRasesh Mody 
6679ec94dbc5SRasesh Mody 		p_link = &p_lead->mcp_info->link_output;
6680ec94dbc5SRasesh Mody 
6681ec94dbc5SRasesh Mody 		p_ptt = ecore_ptt_acquire(p_hwfn);
6682ec94dbc5SRasesh Mody 		if (!p_ptt)
6683ec94dbc5SRasesh Mody 			return ECORE_TIMEOUT;
6684ec94dbc5SRasesh Mody 
6685ec94dbc5SRasesh Mody 		rc = __ecore_configure_pf_max_bandwidth(p_hwfn, p_ptt,
6686ec94dbc5SRasesh Mody 							p_link, max_bw);
6687ec94dbc5SRasesh Mody 
6688ec94dbc5SRasesh Mody 		ecore_ptt_release(p_hwfn, p_ptt);
668922d07d93SRasesh Mody 
669022d07d93SRasesh Mody 		if (rc != ECORE_SUCCESS)
669122d07d93SRasesh Mody 			break;
6692ec94dbc5SRasesh Mody 	}
6693ec94dbc5SRasesh Mody 
6694ec94dbc5SRasesh Mody 	return rc;
6695ec94dbc5SRasesh Mody }
6696ec94dbc5SRasesh Mody 
__ecore_configure_pf_min_bandwidth(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,struct ecore_mcp_link_state * p_link,u8 min_bw)6697ec94dbc5SRasesh Mody int __ecore_configure_pf_min_bandwidth(struct ecore_hwfn *p_hwfn,
6698ec94dbc5SRasesh Mody 				       struct ecore_ptt *p_ptt,
6699ec94dbc5SRasesh Mody 				       struct ecore_mcp_link_state *p_link,
6700ec94dbc5SRasesh Mody 				       u8 min_bw)
6701ec94dbc5SRasesh Mody {
6702ec94dbc5SRasesh Mody 	int rc = ECORE_SUCCESS;
6703ec94dbc5SRasesh Mody 
6704ec94dbc5SRasesh Mody 	p_hwfn->mcp_info->func_info.bandwidth_min = min_bw;
670522d07d93SRasesh Mody 	p_hwfn->qm_info.pf_wfq = min_bw;
6706ec94dbc5SRasesh Mody 
6707ec94dbc5SRasesh Mody 	if (!p_link->line_speed)
6708ec94dbc5SRasesh Mody 		return rc;
6709ec94dbc5SRasesh Mody 
6710ec94dbc5SRasesh Mody 	p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100;
6711ec94dbc5SRasesh Mody 
6712ec94dbc5SRasesh Mody 	rc = ecore_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw);
6713ec94dbc5SRasesh Mody 
6714ec94dbc5SRasesh Mody 	DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
6715ec94dbc5SRasesh Mody 		   "Configured MIN bandwidth to be %d Mb/sec\n",
6716ec94dbc5SRasesh Mody 		   p_link->min_pf_rate);
6717ec94dbc5SRasesh Mody 
6718ec94dbc5SRasesh Mody 	return rc;
6719ec94dbc5SRasesh Mody }
6720ec94dbc5SRasesh Mody 
6721ec94dbc5SRasesh Mody /* Main API to configure PF min bandwidth where bw range is [1-100] */
ecore_configure_pf_min_bandwidth(struct ecore_dev * p_dev,u8 min_bw)6722ec94dbc5SRasesh Mody int ecore_configure_pf_min_bandwidth(struct ecore_dev *p_dev, u8 min_bw)
6723ec94dbc5SRasesh Mody {
6724ec94dbc5SRasesh Mody 	int i, rc = ECORE_INVAL;
6725ec94dbc5SRasesh Mody 
6726ec94dbc5SRasesh Mody 	if (min_bw < 1 || min_bw > 100) {
6727ec94dbc5SRasesh Mody 		DP_NOTICE(p_dev, false, "PF min bw valid range is [1-100]\n");
6728ec94dbc5SRasesh Mody 		return rc;
6729ec94dbc5SRasesh Mody 	}
6730ec94dbc5SRasesh Mody 
6731ec94dbc5SRasesh Mody 	for_each_hwfn(p_dev, i) {
6732ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
6733ec94dbc5SRasesh Mody 		struct ecore_hwfn *p_lead = ECORE_LEADING_HWFN(p_dev);
6734ec94dbc5SRasesh Mody 		struct ecore_mcp_link_state *p_link;
6735ec94dbc5SRasesh Mody 		struct ecore_ptt *p_ptt;
6736ec94dbc5SRasesh Mody 
6737ec94dbc5SRasesh Mody 		p_link = &p_lead->mcp_info->link_output;
6738ec94dbc5SRasesh Mody 
6739ec94dbc5SRasesh Mody 		p_ptt = ecore_ptt_acquire(p_hwfn);
6740ec94dbc5SRasesh Mody 		if (!p_ptt)
6741ec94dbc5SRasesh Mody 			return ECORE_TIMEOUT;
6742ec94dbc5SRasesh Mody 
6743ec94dbc5SRasesh Mody 		rc = __ecore_configure_pf_min_bandwidth(p_hwfn, p_ptt,
6744ec94dbc5SRasesh Mody 							p_link, min_bw);
6745ec94dbc5SRasesh Mody 		if (rc != ECORE_SUCCESS) {
6746ec94dbc5SRasesh Mody 			ecore_ptt_release(p_hwfn, p_ptt);
6747ec94dbc5SRasesh Mody 			return rc;
6748ec94dbc5SRasesh Mody 		}
6749ec94dbc5SRasesh Mody 
6750ec94dbc5SRasesh Mody 		if (p_link->min_pf_rate) {
6751ec94dbc5SRasesh Mody 			u32 min_rate = p_link->min_pf_rate;
6752ec94dbc5SRasesh Mody 
6753ec94dbc5SRasesh Mody 			rc = __ecore_configure_vp_wfq_on_link_change(p_hwfn,
6754ec94dbc5SRasesh Mody 								     p_ptt,
6755ec94dbc5SRasesh Mody 								     min_rate);
6756ec94dbc5SRasesh Mody 		}
6757ec94dbc5SRasesh Mody 
6758ec94dbc5SRasesh Mody 		ecore_ptt_release(p_hwfn, p_ptt);
6759ec94dbc5SRasesh Mody 	}
6760ec94dbc5SRasesh Mody 
6761ec94dbc5SRasesh Mody 	return rc;
6762ec94dbc5SRasesh Mody }
6763ec94dbc5SRasesh Mody 
ecore_clean_wfq_db(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)6764ec94dbc5SRasesh Mody void ecore_clean_wfq_db(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt)
6765ec94dbc5SRasesh Mody {
6766ec94dbc5SRasesh Mody 	struct ecore_mcp_link_state *p_link;
6767ec94dbc5SRasesh Mody 
6768ec94dbc5SRasesh Mody 	p_link = &p_hwfn->mcp_info->link_output;
6769ec94dbc5SRasesh Mody 
6770ec94dbc5SRasesh Mody 	if (p_link->min_pf_rate)
677130ecf673SRasesh Mody 		ecore_disable_wfq_for_all_vports(p_hwfn, p_ptt);
6772ec94dbc5SRasesh Mody 
6773ec94dbc5SRasesh Mody 	OSAL_MEMSET(p_hwfn->qm_info.wfq_data, 0,
6774ec94dbc5SRasesh Mody 		    sizeof(*p_hwfn->qm_info.wfq_data) *
6775ec94dbc5SRasesh Mody 		    p_hwfn->qm_info.num_vports);
6776ec94dbc5SRasesh Mody }
6777ec94dbc5SRasesh Mody 
ecore_device_num_engines(struct ecore_dev * p_dev)6778ec94dbc5SRasesh Mody int ecore_device_num_engines(struct ecore_dev *p_dev)
6779ec94dbc5SRasesh Mody {
6780ec94dbc5SRasesh Mody 	return ECORE_IS_BB(p_dev) ? 2 : 1;
6781ec94dbc5SRasesh Mody }
6782ec94dbc5SRasesh Mody 
ecore_device_num_ports(struct ecore_dev * p_dev)6783ec94dbc5SRasesh Mody int ecore_device_num_ports(struct ecore_dev *p_dev)
6784ec94dbc5SRasesh Mody {
6785dd7b6aadSRasesh Mody 	return p_dev->num_ports;
6786ec94dbc5SRasesh Mody }
6787e0685050SRasesh Mody 
ecore_set_fw_mac_addr(__le16 * fw_msb,__le16 * fw_mid,__le16 * fw_lsb,u8 * mac)6788e0685050SRasesh Mody void ecore_set_fw_mac_addr(__le16 *fw_msb,
6789e0685050SRasesh Mody 			  __le16 *fw_mid,
6790e0685050SRasesh Mody 			  __le16 *fw_lsb,
6791e0685050SRasesh Mody 			  u8 *mac)
6792e0685050SRasesh Mody {
6793e0685050SRasesh Mody 	((u8 *)fw_msb)[0] = mac[1];
6794e0685050SRasesh Mody 	((u8 *)fw_msb)[1] = mac[0];
6795e0685050SRasesh Mody 	((u8 *)fw_mid)[0] = mac[3];
6796e0685050SRasesh Mody 	((u8 *)fw_mid)[1] = mac[2];
6797e0685050SRasesh Mody 	((u8 *)fw_lsb)[0] = mac[5];
6798e0685050SRasesh Mody 	((u8 *)fw_lsb)[1] = mac[4];
6799e0685050SRasesh Mody }
6800bf03492aSRasesh Mody 
ecore_set_platform_str(struct ecore_hwfn * p_hwfn,char * buf_str,u32 buf_size)68012352f348SRasesh Mody void ecore_set_platform_str(struct ecore_hwfn *p_hwfn,
68022352f348SRasesh Mody 			    char *buf_str, u32 buf_size)
68032352f348SRasesh Mody {
68042352f348SRasesh Mody 	u32 len;
68052352f348SRasesh Mody 
68062352f348SRasesh Mody 	OSAL_SNPRINTF(buf_str, buf_size, "Ecore %d.%d.%d.%d. ",
68072352f348SRasesh Mody 		      ECORE_MAJOR_VERSION, ECORE_MINOR_VERSION,
68082352f348SRasesh Mody 		      ECORE_REVISION_VERSION, ECORE_ENGINEERING_VERSION);
68092352f348SRasesh Mody 
68102352f348SRasesh Mody 	len = OSAL_STRLEN(buf_str);
68112352f348SRasesh Mody 	OSAL_SET_PLATFORM_STR(p_hwfn, &buf_str[len], buf_size - len);
68122352f348SRasesh Mody }
68132352f348SRasesh Mody 
ecore_is_mf_fip_special(struct ecore_dev * p_dev)6814bf03492aSRasesh Mody bool ecore_is_mf_fip_special(struct ecore_dev *p_dev)
6815bf03492aSRasesh Mody {
68165018f1fcSJoyce Kong 	return !!OSAL_GET_BIT(ECORE_MF_FIP_SPECIAL, &p_dev->mf_bits);
6817bf03492aSRasesh Mody }
6818