17c125393SAlfredo Cardigliano /* SPDX-License-Identifier: (BSD-3-Clause OR GPL-2.0) 27c125393SAlfredo Cardigliano * Copyright(c) 2018-2019 Pensando Systems, Inc. All rights reserved. 37c125393SAlfredo Cardigliano */ 47c125393SAlfredo Cardigliano 55ef51809SAlfredo Cardigliano #include <rte_pci.h> 65ef51809SAlfredo Cardigliano #include <rte_bus_pci.h> 75ef51809SAlfredo Cardigliano #include <rte_ethdev.h> 85ef51809SAlfredo Cardigliano #include <rte_ethdev_driver.h> 95ef51809SAlfredo Cardigliano #include <rte_malloc.h> 10669c8de6SAlfredo Cardigliano #include <rte_ethdev_pci.h> 115ef51809SAlfredo Cardigliano 127c125393SAlfredo Cardigliano #include "ionic_logs.h" 135ef51809SAlfredo Cardigliano #include "ionic.h" 145ef51809SAlfredo Cardigliano #include "ionic_dev.h" 155ef51809SAlfredo Cardigliano #include "ionic_mac_api.h" 16669c8de6SAlfredo Cardigliano #include "ionic_lif.h" 17669c8de6SAlfredo Cardigliano #include "ionic_ethdev.h" 18a27d9013SAlfredo Cardigliano #include "ionic_rxtx.h" 19669c8de6SAlfredo Cardigliano 20669c8de6SAlfredo Cardigliano static int eth_ionic_dev_init(struct rte_eth_dev *eth_dev, void *init_params); 21669c8de6SAlfredo Cardigliano static int eth_ionic_dev_uninit(struct rte_eth_dev *eth_dev); 22598f6726SAlfredo Cardigliano static int ionic_dev_info_get(struct rte_eth_dev *eth_dev, 23598f6726SAlfredo Cardigliano struct rte_eth_dev_info *dev_info); 24598f6726SAlfredo Cardigliano static int ionic_dev_configure(struct rte_eth_dev *dev); 25598f6726SAlfredo Cardigliano static int ionic_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 26598f6726SAlfredo Cardigliano static int ionic_dev_start(struct rte_eth_dev *dev); 2762024eb8SIvan Ilchenko static int ionic_dev_stop(struct rte_eth_dev *dev); 28b142387bSThomas Monjalon static int ionic_dev_close(struct rte_eth_dev *dev); 29598f6726SAlfredo Cardigliano static int ionic_dev_set_link_up(struct rte_eth_dev *dev); 30598f6726SAlfredo Cardigliano static int ionic_dev_set_link_down(struct rte_eth_dev *dev); 31598f6726SAlfredo Cardigliano static int ionic_dev_link_update(struct rte_eth_dev *eth_dev, 32598f6726SAlfredo Cardigliano int wait_to_complete); 33ec15c66bSAlfredo Cardigliano static int ionic_flow_ctrl_get(struct rte_eth_dev *eth_dev, 34ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf); 35ec15c66bSAlfredo Cardigliano static int ionic_flow_ctrl_set(struct rte_eth_dev *eth_dev, 36ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf); 37a27d9013SAlfredo Cardigliano static int ionic_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask); 3822e7171bSAlfredo Cardigliano static int ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev, 3922e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, uint16_t reta_size); 4022e7171bSAlfredo Cardigliano static int ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev, 4122e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, uint16_t reta_size); 4222e7171bSAlfredo Cardigliano static int ionic_dev_rss_hash_conf_get(struct rte_eth_dev *eth_dev, 4322e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf); 4422e7171bSAlfredo Cardigliano static int ionic_dev_rss_hash_update(struct rte_eth_dev *eth_dev, 4522e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf); 463cdfd905SAlfredo Cardigliano static int ionic_dev_stats_get(struct rte_eth_dev *eth_dev, 473cdfd905SAlfredo Cardigliano struct rte_eth_stats *stats); 483cdfd905SAlfredo Cardigliano static int ionic_dev_stats_reset(struct rte_eth_dev *eth_dev); 493cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get(struct rte_eth_dev *dev, 503cdfd905SAlfredo Cardigliano struct rte_eth_xstat *xstats, unsigned int n); 513cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get_by_id(struct rte_eth_dev *dev, 523cdfd905SAlfredo Cardigliano const uint64_t *ids, uint64_t *values, unsigned int n); 533cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_reset(struct rte_eth_dev *dev); 543cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get_names(struct rte_eth_dev *dev, 553cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, unsigned int size); 563cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *dev, 573cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, const uint64_t *ids, 583cdfd905SAlfredo Cardigliano unsigned int limit); 59eec10fb0SAlfredo Cardigliano static int ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev, 60eec10fb0SAlfredo Cardigliano char *fw_version, size_t fw_size); 617c125393SAlfredo Cardigliano 625ef51809SAlfredo Cardigliano static const struct rte_pci_id pci_id_ionic_map[] = { 635ef51809SAlfredo Cardigliano { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_PF) }, 645ef51809SAlfredo Cardigliano { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_VF) }, 655ef51809SAlfredo Cardigliano { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_MGMT) }, 665ef51809SAlfredo Cardigliano { .vendor_id = 0, /* sentinel */ }, 675ef51809SAlfredo Cardigliano }; 685ef51809SAlfredo Cardigliano 69a27d9013SAlfredo Cardigliano static const struct rte_eth_desc_lim rx_desc_lim = { 70a27d9013SAlfredo Cardigliano .nb_max = IONIC_MAX_RING_DESC, 71a27d9013SAlfredo Cardigliano .nb_min = IONIC_MIN_RING_DESC, 72a27d9013SAlfredo Cardigliano .nb_align = 1, 73a27d9013SAlfredo Cardigliano }; 74a27d9013SAlfredo Cardigliano 75a27d9013SAlfredo Cardigliano static const struct rte_eth_desc_lim tx_desc_lim = { 76a27d9013SAlfredo Cardigliano .nb_max = IONIC_MAX_RING_DESC, 77a27d9013SAlfredo Cardigliano .nb_min = IONIC_MIN_RING_DESC, 78a27d9013SAlfredo Cardigliano .nb_align = 1, 79a27d9013SAlfredo Cardigliano .nb_seg_max = IONIC_TX_MAX_SG_ELEMS, 80a27d9013SAlfredo Cardigliano .nb_mtu_seg_max = IONIC_TX_MAX_SG_ELEMS, 81a27d9013SAlfredo Cardigliano }; 82a27d9013SAlfredo Cardigliano 83669c8de6SAlfredo Cardigliano static const struct eth_dev_ops ionic_eth_dev_ops = { 84598f6726SAlfredo Cardigliano .dev_infos_get = ionic_dev_info_get, 85598f6726SAlfredo Cardigliano .dev_configure = ionic_dev_configure, 86598f6726SAlfredo Cardigliano .mtu_set = ionic_dev_mtu_set, 87598f6726SAlfredo Cardigliano .dev_start = ionic_dev_start, 88598f6726SAlfredo Cardigliano .dev_stop = ionic_dev_stop, 89598f6726SAlfredo Cardigliano .dev_close = ionic_dev_close, 90598f6726SAlfredo Cardigliano .link_update = ionic_dev_link_update, 91598f6726SAlfredo Cardigliano .dev_set_link_up = ionic_dev_set_link_up, 92598f6726SAlfredo Cardigliano .dev_set_link_down = ionic_dev_set_link_down, 9354fe083fSAlfredo Cardigliano .mac_addr_add = ionic_dev_add_mac, 9454fe083fSAlfredo Cardigliano .mac_addr_remove = ionic_dev_remove_mac, 9554fe083fSAlfredo Cardigliano .mac_addr_set = ionic_dev_set_mac, 9654fe083fSAlfredo Cardigliano .vlan_filter_set = ionic_dev_vlan_filter_set, 9754fe083fSAlfredo Cardigliano .promiscuous_enable = ionic_dev_promiscuous_enable, 9854fe083fSAlfredo Cardigliano .promiscuous_disable = ionic_dev_promiscuous_disable, 9954fe083fSAlfredo Cardigliano .allmulticast_enable = ionic_dev_allmulticast_enable, 10054fe083fSAlfredo Cardigliano .allmulticast_disable = ionic_dev_allmulticast_disable, 101ec15c66bSAlfredo Cardigliano .flow_ctrl_get = ionic_flow_ctrl_get, 102ec15c66bSAlfredo Cardigliano .flow_ctrl_set = ionic_flow_ctrl_set, 103a27d9013SAlfredo Cardigliano .rxq_info_get = ionic_rxq_info_get, 104a27d9013SAlfredo Cardigliano .txq_info_get = ionic_txq_info_get, 105a27d9013SAlfredo Cardigliano .rx_queue_setup = ionic_dev_rx_queue_setup, 106a27d9013SAlfredo Cardigliano .rx_queue_release = ionic_dev_rx_queue_release, 107a27d9013SAlfredo Cardigliano .rx_queue_start = ionic_dev_rx_queue_start, 108a27d9013SAlfredo Cardigliano .rx_queue_stop = ionic_dev_rx_queue_stop, 109a27d9013SAlfredo Cardigliano .tx_queue_setup = ionic_dev_tx_queue_setup, 110a27d9013SAlfredo Cardigliano .tx_queue_release = ionic_dev_tx_queue_release, 111a27d9013SAlfredo Cardigliano .tx_queue_start = ionic_dev_tx_queue_start, 112a27d9013SAlfredo Cardigliano .tx_queue_stop = ionic_dev_tx_queue_stop, 113a27d9013SAlfredo Cardigliano .vlan_offload_set = ionic_vlan_offload_set, 11422e7171bSAlfredo Cardigliano .reta_update = ionic_dev_rss_reta_update, 11522e7171bSAlfredo Cardigliano .reta_query = ionic_dev_rss_reta_query, 11622e7171bSAlfredo Cardigliano .rss_hash_conf_get = ionic_dev_rss_hash_conf_get, 11722e7171bSAlfredo Cardigliano .rss_hash_update = ionic_dev_rss_hash_update, 1183cdfd905SAlfredo Cardigliano .stats_get = ionic_dev_stats_get, 1193cdfd905SAlfredo Cardigliano .stats_reset = ionic_dev_stats_reset, 1203cdfd905SAlfredo Cardigliano .xstats_get = ionic_dev_xstats_get, 1213cdfd905SAlfredo Cardigliano .xstats_get_by_id = ionic_dev_xstats_get_by_id, 1223cdfd905SAlfredo Cardigliano .xstats_reset = ionic_dev_xstats_reset, 1233cdfd905SAlfredo Cardigliano .xstats_get_names = ionic_dev_xstats_get_names, 1243cdfd905SAlfredo Cardigliano .xstats_get_names_by_id = ionic_dev_xstats_get_names_by_id, 125eec10fb0SAlfredo Cardigliano .fw_version_get = ionic_dev_fw_version_get, 126669c8de6SAlfredo Cardigliano }; 127669c8de6SAlfredo Cardigliano 1283cdfd905SAlfredo Cardigliano struct rte_ionic_xstats_name_off { 1293cdfd905SAlfredo Cardigliano char name[RTE_ETH_XSTATS_NAME_SIZE]; 1303cdfd905SAlfredo Cardigliano unsigned int offset; 1313cdfd905SAlfredo Cardigliano }; 1323cdfd905SAlfredo Cardigliano 1333cdfd905SAlfredo Cardigliano static const struct rte_ionic_xstats_name_off rte_ionic_xstats_strings[] = { 1343cdfd905SAlfredo Cardigliano /* RX */ 1353cdfd905SAlfredo Cardigliano {"rx_ucast_bytes", offsetof(struct ionic_lif_stats, 1363cdfd905SAlfredo Cardigliano rx_ucast_bytes)}, 1373cdfd905SAlfredo Cardigliano {"rx_ucast_packets", offsetof(struct ionic_lif_stats, 1383cdfd905SAlfredo Cardigliano rx_ucast_packets)}, 1393cdfd905SAlfredo Cardigliano {"rx_mcast_bytes", offsetof(struct ionic_lif_stats, 1403cdfd905SAlfredo Cardigliano rx_mcast_bytes)}, 1413cdfd905SAlfredo Cardigliano {"rx_mcast_packets", offsetof(struct ionic_lif_stats, 1423cdfd905SAlfredo Cardigliano rx_mcast_packets)}, 1433cdfd905SAlfredo Cardigliano {"rx_bcast_bytes", offsetof(struct ionic_lif_stats, 1443cdfd905SAlfredo Cardigliano rx_bcast_bytes)}, 1453cdfd905SAlfredo Cardigliano {"rx_bcast_packets", offsetof(struct ionic_lif_stats, 1463cdfd905SAlfredo Cardigliano rx_bcast_packets)}, 1473cdfd905SAlfredo Cardigliano /* RX drops */ 1483cdfd905SAlfredo Cardigliano {"rx_ucast_drop_bytes", offsetof(struct ionic_lif_stats, 1493cdfd905SAlfredo Cardigliano rx_ucast_drop_bytes)}, 1503cdfd905SAlfredo Cardigliano {"rx_ucast_drop_packets", offsetof(struct ionic_lif_stats, 1513cdfd905SAlfredo Cardigliano rx_ucast_drop_packets)}, 1523cdfd905SAlfredo Cardigliano {"rx_mcast_drop_bytes", offsetof(struct ionic_lif_stats, 1533cdfd905SAlfredo Cardigliano rx_mcast_drop_bytes)}, 1543cdfd905SAlfredo Cardigliano {"rx_mcast_drop_packets", offsetof(struct ionic_lif_stats, 1553cdfd905SAlfredo Cardigliano rx_mcast_drop_packets)}, 1563cdfd905SAlfredo Cardigliano {"rx_bcast_drop_bytes", offsetof(struct ionic_lif_stats, 1573cdfd905SAlfredo Cardigliano rx_bcast_drop_bytes)}, 1583cdfd905SAlfredo Cardigliano {"rx_bcast_drop_packets", offsetof(struct ionic_lif_stats, 1593cdfd905SAlfredo Cardigliano rx_bcast_drop_packets)}, 1603cdfd905SAlfredo Cardigliano {"rx_dma_error", offsetof(struct ionic_lif_stats, 1613cdfd905SAlfredo Cardigliano rx_dma_error)}, 1623cdfd905SAlfredo Cardigliano /* TX */ 1633cdfd905SAlfredo Cardigliano {"tx_ucast_bytes", offsetof(struct ionic_lif_stats, 1643cdfd905SAlfredo Cardigliano tx_ucast_bytes)}, 1653cdfd905SAlfredo Cardigliano {"tx_ucast_packets", offsetof(struct ionic_lif_stats, 1663cdfd905SAlfredo Cardigliano tx_ucast_packets)}, 1673cdfd905SAlfredo Cardigliano {"tx_mcast_bytes", offsetof(struct ionic_lif_stats, 1683cdfd905SAlfredo Cardigliano tx_mcast_bytes)}, 1693cdfd905SAlfredo Cardigliano {"tx_mcast_packets", offsetof(struct ionic_lif_stats, 1703cdfd905SAlfredo Cardigliano tx_mcast_packets)}, 1713cdfd905SAlfredo Cardigliano {"tx_bcast_bytes", offsetof(struct ionic_lif_stats, 1723cdfd905SAlfredo Cardigliano tx_bcast_bytes)}, 1733cdfd905SAlfredo Cardigliano {"tx_bcast_packets", offsetof(struct ionic_lif_stats, 1743cdfd905SAlfredo Cardigliano tx_bcast_packets)}, 1753cdfd905SAlfredo Cardigliano /* TX drops */ 1763cdfd905SAlfredo Cardigliano {"tx_ucast_drop_bytes", offsetof(struct ionic_lif_stats, 1773cdfd905SAlfredo Cardigliano tx_ucast_drop_bytes)}, 1783cdfd905SAlfredo Cardigliano {"tx_ucast_drop_packets", offsetof(struct ionic_lif_stats, 1793cdfd905SAlfredo Cardigliano tx_ucast_drop_packets)}, 1803cdfd905SAlfredo Cardigliano {"tx_mcast_drop_bytes", offsetof(struct ionic_lif_stats, 1813cdfd905SAlfredo Cardigliano tx_mcast_drop_bytes)}, 1823cdfd905SAlfredo Cardigliano {"tx_mcast_drop_packets", offsetof(struct ionic_lif_stats, 1833cdfd905SAlfredo Cardigliano tx_mcast_drop_packets)}, 1843cdfd905SAlfredo Cardigliano {"tx_bcast_drop_bytes", offsetof(struct ionic_lif_stats, 1853cdfd905SAlfredo Cardigliano tx_bcast_drop_bytes)}, 1863cdfd905SAlfredo Cardigliano {"tx_bcast_drop_packets", offsetof(struct ionic_lif_stats, 1873cdfd905SAlfredo Cardigliano tx_bcast_drop_packets)}, 1883cdfd905SAlfredo Cardigliano {"tx_dma_error", offsetof(struct ionic_lif_stats, 1893cdfd905SAlfredo Cardigliano tx_dma_error)}, 1903cdfd905SAlfredo Cardigliano /* Rx Queue/Ring drops */ 1913cdfd905SAlfredo Cardigliano {"rx_queue_disabled", offsetof(struct ionic_lif_stats, 1923cdfd905SAlfredo Cardigliano rx_queue_disabled)}, 1933cdfd905SAlfredo Cardigliano {"rx_queue_empty", offsetof(struct ionic_lif_stats, 1943cdfd905SAlfredo Cardigliano rx_queue_empty)}, 1953cdfd905SAlfredo Cardigliano {"rx_queue_error", offsetof(struct ionic_lif_stats, 1963cdfd905SAlfredo Cardigliano rx_queue_error)}, 1973cdfd905SAlfredo Cardigliano {"rx_desc_fetch_error", offsetof(struct ionic_lif_stats, 1983cdfd905SAlfredo Cardigliano rx_desc_fetch_error)}, 1993cdfd905SAlfredo Cardigliano {"rx_desc_data_error", offsetof(struct ionic_lif_stats, 2003cdfd905SAlfredo Cardigliano rx_desc_data_error)}, 2013cdfd905SAlfredo Cardigliano /* Tx Queue/Ring drops */ 2023cdfd905SAlfredo Cardigliano {"tx_queue_disabled", offsetof(struct ionic_lif_stats, 2033cdfd905SAlfredo Cardigliano tx_queue_disabled)}, 2043cdfd905SAlfredo Cardigliano {"tx_queue_error", offsetof(struct ionic_lif_stats, 2053cdfd905SAlfredo Cardigliano tx_queue_error)}, 2063cdfd905SAlfredo Cardigliano {"tx_desc_fetch_error", offsetof(struct ionic_lif_stats, 2073cdfd905SAlfredo Cardigliano tx_desc_fetch_error)}, 2083cdfd905SAlfredo Cardigliano {"tx_desc_data_error", offsetof(struct ionic_lif_stats, 2093cdfd905SAlfredo Cardigliano tx_desc_data_error)}, 2103cdfd905SAlfredo Cardigliano }; 2113cdfd905SAlfredo Cardigliano 2123cdfd905SAlfredo Cardigliano #define IONIC_NB_HW_STATS (sizeof(rte_ionic_xstats_strings) / \ 2133cdfd905SAlfredo Cardigliano sizeof(rte_ionic_xstats_strings[0])) 2143cdfd905SAlfredo Cardigliano 215eec10fb0SAlfredo Cardigliano static int 216eec10fb0SAlfredo Cardigliano ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev, 217eec10fb0SAlfredo Cardigliano char *fw_version, size_t fw_size) 218eec10fb0SAlfredo Cardigliano { 219eec10fb0SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 220eec10fb0SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 221eec10fb0SAlfredo Cardigliano 222eec10fb0SAlfredo Cardigliano if (fw_version == NULL || fw_size <= 0) 223eec10fb0SAlfredo Cardigliano return -EINVAL; 224eec10fb0SAlfredo Cardigliano 225eec10fb0SAlfredo Cardigliano snprintf(fw_version, fw_size, "%s", 226eec10fb0SAlfredo Cardigliano adapter->fw_version); 227eec10fb0SAlfredo Cardigliano fw_version[fw_size - 1] = '\0'; 228eec10fb0SAlfredo Cardigliano 229eec10fb0SAlfredo Cardigliano return 0; 230eec10fb0SAlfredo Cardigliano } 231eec10fb0SAlfredo Cardigliano 232598f6726SAlfredo Cardigliano /* 233598f6726SAlfredo Cardigliano * Set device link up, enable tx. 234598f6726SAlfredo Cardigliano */ 235598f6726SAlfredo Cardigliano static int 236598f6726SAlfredo Cardigliano ionic_dev_set_link_up(struct rte_eth_dev *eth_dev) 237598f6726SAlfredo Cardigliano { 238598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 239598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 240598f6726SAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 241598f6726SAlfredo Cardigliano int err; 242598f6726SAlfredo Cardigliano 243598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 244598f6726SAlfredo Cardigliano 245598f6726SAlfredo Cardigliano ionic_dev_cmd_port_state(idev, IONIC_PORT_ADMIN_STATE_UP); 246598f6726SAlfredo Cardigliano 247598f6726SAlfredo Cardigliano err = ionic_dev_cmd_wait_check(idev, IONIC_DEVCMD_TIMEOUT); 248598f6726SAlfredo Cardigliano if (err) { 249598f6726SAlfredo Cardigliano IONIC_PRINT(WARNING, "Failed to bring port UP"); 250598f6726SAlfredo Cardigliano return err; 251598f6726SAlfredo Cardigliano } 252598f6726SAlfredo Cardigliano 253598f6726SAlfredo Cardigliano return 0; 254598f6726SAlfredo Cardigliano } 255598f6726SAlfredo Cardigliano 256598f6726SAlfredo Cardigliano /* 257598f6726SAlfredo Cardigliano * Set device link down, disable tx. 258598f6726SAlfredo Cardigliano */ 259598f6726SAlfredo Cardigliano static int 260598f6726SAlfredo Cardigliano ionic_dev_set_link_down(struct rte_eth_dev *eth_dev) 261598f6726SAlfredo Cardigliano { 262598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 263598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 264598f6726SAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 265598f6726SAlfredo Cardigliano int err; 266598f6726SAlfredo Cardigliano 267598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 268598f6726SAlfredo Cardigliano 269598f6726SAlfredo Cardigliano ionic_dev_cmd_port_state(idev, IONIC_PORT_ADMIN_STATE_DOWN); 270598f6726SAlfredo Cardigliano 271598f6726SAlfredo Cardigliano err = ionic_dev_cmd_wait_check(idev, IONIC_DEVCMD_TIMEOUT); 272598f6726SAlfredo Cardigliano if (err) { 273598f6726SAlfredo Cardigliano IONIC_PRINT(WARNING, "Failed to bring port DOWN"); 274598f6726SAlfredo Cardigliano return err; 275598f6726SAlfredo Cardigliano } 276598f6726SAlfredo Cardigliano 277598f6726SAlfredo Cardigliano return 0; 278598f6726SAlfredo Cardigliano } 279598f6726SAlfredo Cardigliano 280598f6726SAlfredo Cardigliano static int 281598f6726SAlfredo Cardigliano ionic_dev_link_update(struct rte_eth_dev *eth_dev, 282598f6726SAlfredo Cardigliano int wait_to_complete __rte_unused) 283598f6726SAlfredo Cardigliano { 284598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 285598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 286598f6726SAlfredo Cardigliano struct rte_eth_link link; 287598f6726SAlfredo Cardigliano 288598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 289598f6726SAlfredo Cardigliano 290598f6726SAlfredo Cardigliano /* Initialize */ 291598f6726SAlfredo Cardigliano memset(&link, 0, sizeof(link)); 292598f6726SAlfredo Cardigliano link.link_autoneg = ETH_LINK_AUTONEG; 293598f6726SAlfredo Cardigliano 294598f6726SAlfredo Cardigliano if (!adapter->link_up) { 295598f6726SAlfredo Cardigliano /* Interface is down */ 296598f6726SAlfredo Cardigliano link.link_status = ETH_LINK_DOWN; 297598f6726SAlfredo Cardigliano link.link_duplex = ETH_LINK_HALF_DUPLEX; 298598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_NONE; 299598f6726SAlfredo Cardigliano } else { 300598f6726SAlfredo Cardigliano /* Interface is up */ 301598f6726SAlfredo Cardigliano link.link_status = ETH_LINK_UP; 302598f6726SAlfredo Cardigliano link.link_duplex = ETH_LINK_FULL_DUPLEX; 303598f6726SAlfredo Cardigliano switch (adapter->link_speed) { 304598f6726SAlfredo Cardigliano case 10000: 305598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_10G; 306598f6726SAlfredo Cardigliano break; 307598f6726SAlfredo Cardigliano case 25000: 308598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_25G; 309598f6726SAlfredo Cardigliano break; 310598f6726SAlfredo Cardigliano case 40000: 311598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_40G; 312598f6726SAlfredo Cardigliano break; 313598f6726SAlfredo Cardigliano case 50000: 314598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_50G; 315598f6726SAlfredo Cardigliano break; 316598f6726SAlfredo Cardigliano case 100000: 317598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_100G; 318598f6726SAlfredo Cardigliano break; 319598f6726SAlfredo Cardigliano default: 320598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_NONE; 321598f6726SAlfredo Cardigliano break; 322598f6726SAlfredo Cardigliano } 323598f6726SAlfredo Cardigliano } 324598f6726SAlfredo Cardigliano 325598f6726SAlfredo Cardigliano return rte_eth_linkstatus_set(eth_dev, &link); 326598f6726SAlfredo Cardigliano } 327598f6726SAlfredo Cardigliano 32827b942c8SAlfredo Cardigliano /** 32927b942c8SAlfredo Cardigliano * Interrupt handler triggered by NIC for handling 33027b942c8SAlfredo Cardigliano * specific interrupt. 33127b942c8SAlfredo Cardigliano * 33227b942c8SAlfredo Cardigliano * @param param 33327b942c8SAlfredo Cardigliano * The address of parameter registered before. 33427b942c8SAlfredo Cardigliano * 33527b942c8SAlfredo Cardigliano * @return 33627b942c8SAlfredo Cardigliano * void 33727b942c8SAlfredo Cardigliano */ 33827b942c8SAlfredo Cardigliano static void 33927b942c8SAlfredo Cardigliano ionic_dev_interrupt_handler(void *param) 34027b942c8SAlfredo Cardigliano { 34127b942c8SAlfredo Cardigliano struct ionic_adapter *adapter = (struct ionic_adapter *)param; 34227b942c8SAlfredo Cardigliano 34327b942c8SAlfredo Cardigliano IONIC_PRINT(DEBUG, "->"); 34427b942c8SAlfredo Cardigliano 345*00b65da5SAndrew Boyer if (adapter->lif) 346*00b65da5SAndrew Boyer ionic_notifyq_handler(adapter->lif, -1); 34727b942c8SAlfredo Cardigliano } 34827b942c8SAlfredo Cardigliano 349669c8de6SAlfredo Cardigliano static int 350598f6726SAlfredo Cardigliano ionic_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu) 351598f6726SAlfredo Cardigliano { 352598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 353598f6726SAlfredo Cardigliano uint32_t max_frame_size; 354598f6726SAlfredo Cardigliano int err; 355598f6726SAlfredo Cardigliano 356598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 357598f6726SAlfredo Cardigliano 358598f6726SAlfredo Cardigliano /* 359598f6726SAlfredo Cardigliano * Note: mtu check against IONIC_MIN_MTU, IONIC_MAX_MTU 360598f6726SAlfredo Cardigliano * is done by the the API. 361598f6726SAlfredo Cardigliano */ 362598f6726SAlfredo Cardigliano 363598f6726SAlfredo Cardigliano /* 364598f6726SAlfredo Cardigliano * Max frame size is MTU + Ethernet header + VLAN + QinQ 365598f6726SAlfredo Cardigliano * (plus ETHER_CRC_LEN if the adapter is able to keep CRC) 366598f6726SAlfredo Cardigliano */ 367598f6726SAlfredo Cardigliano max_frame_size = mtu + RTE_ETHER_HDR_LEN + 4 + 4; 368598f6726SAlfredo Cardigliano 369598f6726SAlfredo Cardigliano if (eth_dev->data->dev_conf.rxmode.max_rx_pkt_len < max_frame_size) 370598f6726SAlfredo Cardigliano return -EINVAL; 371598f6726SAlfredo Cardigliano 372598f6726SAlfredo Cardigliano err = ionic_lif_change_mtu(lif, mtu); 373598f6726SAlfredo Cardigliano if (err) 374598f6726SAlfredo Cardigliano return err; 375598f6726SAlfredo Cardigliano 376598f6726SAlfredo Cardigliano return 0; 377598f6726SAlfredo Cardigliano } 378598f6726SAlfredo Cardigliano 379598f6726SAlfredo Cardigliano static int 380598f6726SAlfredo Cardigliano ionic_dev_info_get(struct rte_eth_dev *eth_dev, 381598f6726SAlfredo Cardigliano struct rte_eth_dev_info *dev_info) 382598f6726SAlfredo Cardigliano { 383598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 384598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 385598f6726SAlfredo Cardigliano struct ionic_identity *ident = &adapter->ident; 386598f6726SAlfredo Cardigliano 387598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 388598f6726SAlfredo Cardigliano 389598f6726SAlfredo Cardigliano dev_info->max_rx_queues = (uint16_t) 390598f6726SAlfredo Cardigliano ident->lif.eth.config.queue_count[IONIC_QTYPE_RXQ]; 391598f6726SAlfredo Cardigliano dev_info->max_tx_queues = (uint16_t) 392598f6726SAlfredo Cardigliano ident->lif.eth.config.queue_count[IONIC_QTYPE_TXQ]; 393598f6726SAlfredo Cardigliano /* Also add ETHER_CRC_LEN if the adapter is able to keep CRC */ 394598f6726SAlfredo Cardigliano dev_info->min_rx_bufsize = IONIC_MIN_MTU + RTE_ETHER_HDR_LEN; 395598f6726SAlfredo Cardigliano dev_info->max_rx_pktlen = IONIC_MAX_MTU + RTE_ETHER_HDR_LEN; 396598f6726SAlfredo Cardigliano dev_info->max_mac_addrs = adapter->max_mac_addrs; 397598f6726SAlfredo Cardigliano dev_info->min_mtu = IONIC_MIN_MTU; 398598f6726SAlfredo Cardigliano dev_info->max_mtu = IONIC_MAX_MTU; 399598f6726SAlfredo Cardigliano 40022e7171bSAlfredo Cardigliano dev_info->hash_key_size = IONIC_RSS_HASH_KEY_SIZE; 40122e7171bSAlfredo Cardigliano dev_info->reta_size = ident->lif.eth.rss_ind_tbl_sz; 40222e7171bSAlfredo Cardigliano dev_info->flow_type_rss_offloads = IONIC_ETH_RSS_OFFLOAD_ALL; 40322e7171bSAlfredo Cardigliano 404598f6726SAlfredo Cardigliano dev_info->speed_capa = 405598f6726SAlfredo Cardigliano ETH_LINK_SPEED_10G | 406598f6726SAlfredo Cardigliano ETH_LINK_SPEED_25G | 407598f6726SAlfredo Cardigliano ETH_LINK_SPEED_40G | 408598f6726SAlfredo Cardigliano ETH_LINK_SPEED_50G | 409598f6726SAlfredo Cardigliano ETH_LINK_SPEED_100G; 410598f6726SAlfredo Cardigliano 411a27d9013SAlfredo Cardigliano /* 412a27d9013SAlfredo Cardigliano * Per-queue capabilities. Actually most of the offloads are enabled 413a27d9013SAlfredo Cardigliano * by default on the port and can be used on selected queues (by adding 414a27d9013SAlfredo Cardigliano * packet flags at runtime when required) 415a27d9013SAlfredo Cardigliano */ 416a27d9013SAlfredo Cardigliano 417a27d9013SAlfredo Cardigliano dev_info->rx_queue_offload_capa = 418a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_IPV4_CKSUM | 419a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_UDP_CKSUM | 420a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_TCP_CKSUM | 421a27d9013SAlfredo Cardigliano 0; 422a27d9013SAlfredo Cardigliano 423a27d9013SAlfredo Cardigliano dev_info->tx_queue_offload_capa = 42464b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_IPV4_CKSUM | 42564b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_UDP_CKSUM | 42664b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_TCP_CKSUM | 427a27d9013SAlfredo Cardigliano DEV_TX_OFFLOAD_VLAN_INSERT | 42864b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 42964b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_OUTER_UDP_CKSUM | 430a27d9013SAlfredo Cardigliano 0; 431a27d9013SAlfredo Cardigliano 432a27d9013SAlfredo Cardigliano /* 433a27d9013SAlfredo Cardigliano * Per-port capabilities 434a27d9013SAlfredo Cardigliano * See ionic_set_features to request and check supported features 435a27d9013SAlfredo Cardigliano */ 436a27d9013SAlfredo Cardigliano 437a27d9013SAlfredo Cardigliano dev_info->rx_offload_capa = dev_info->rx_queue_offload_capa | 438a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_JUMBO_FRAME | 439a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_VLAN_FILTER | 440a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_VLAN_STRIP | 441a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_SCATTER | 442a27d9013SAlfredo Cardigliano 0; 443a27d9013SAlfredo Cardigliano 444a27d9013SAlfredo Cardigliano dev_info->tx_offload_capa = dev_info->tx_queue_offload_capa | 445a27d9013SAlfredo Cardigliano DEV_TX_OFFLOAD_MULTI_SEGS | 446a27d9013SAlfredo Cardigliano DEV_TX_OFFLOAD_TCP_TSO | 447a27d9013SAlfredo Cardigliano 0; 448a27d9013SAlfredo Cardigliano 449a27d9013SAlfredo Cardigliano dev_info->rx_desc_lim = rx_desc_lim; 450a27d9013SAlfredo Cardigliano dev_info->tx_desc_lim = tx_desc_lim; 451a27d9013SAlfredo Cardigliano 452a27d9013SAlfredo Cardigliano /* Driver-preferred Rx/Tx parameters */ 453a27d9013SAlfredo Cardigliano dev_info->default_rxportconf.burst_size = 32; 454a27d9013SAlfredo Cardigliano dev_info->default_txportconf.burst_size = 32; 455a27d9013SAlfredo Cardigliano dev_info->default_rxportconf.nb_queues = 1; 456a27d9013SAlfredo Cardigliano dev_info->default_txportconf.nb_queues = 1; 457a27d9013SAlfredo Cardigliano dev_info->default_rxportconf.ring_size = IONIC_DEF_TXRX_DESC; 458a27d9013SAlfredo Cardigliano dev_info->default_txportconf.ring_size = IONIC_DEF_TXRX_DESC; 459a27d9013SAlfredo Cardigliano 460598f6726SAlfredo Cardigliano return 0; 461598f6726SAlfredo Cardigliano } 462598f6726SAlfredo Cardigliano 463598f6726SAlfredo Cardigliano static int 464ec15c66bSAlfredo Cardigliano ionic_flow_ctrl_get(struct rte_eth_dev *eth_dev, 465ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf) 466ec15c66bSAlfredo Cardigliano { 467ec15c66bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 468ec15c66bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 469ec15c66bSAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 470ec15c66bSAlfredo Cardigliano 471ec15c66bSAlfredo Cardigliano if (idev->port_info) { 472ec15c66bSAlfredo Cardigliano fc_conf->autoneg = idev->port_info->config.an_enable; 473ec15c66bSAlfredo Cardigliano 474ec15c66bSAlfredo Cardigliano if (idev->port_info->config.pause_type) 475ec15c66bSAlfredo Cardigliano fc_conf->mode = RTE_FC_FULL; 476ec15c66bSAlfredo Cardigliano else 477ec15c66bSAlfredo Cardigliano fc_conf->mode = RTE_FC_NONE; 478ec15c66bSAlfredo Cardigliano } 479ec15c66bSAlfredo Cardigliano 480ec15c66bSAlfredo Cardigliano return 0; 481ec15c66bSAlfredo Cardigliano } 482ec15c66bSAlfredo Cardigliano 483ec15c66bSAlfredo Cardigliano static int 484ec15c66bSAlfredo Cardigliano ionic_flow_ctrl_set(struct rte_eth_dev *eth_dev, 485ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf) 486ec15c66bSAlfredo Cardigliano { 487ec15c66bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 488ec15c66bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 489ec15c66bSAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 490ec15c66bSAlfredo Cardigliano uint8_t pause_type = IONIC_PORT_PAUSE_TYPE_NONE; 491ec15c66bSAlfredo Cardigliano uint8_t an_enable; 492ec15c66bSAlfredo Cardigliano 493ec15c66bSAlfredo Cardigliano switch (fc_conf->mode) { 494ec15c66bSAlfredo Cardigliano case RTE_FC_NONE: 495ec15c66bSAlfredo Cardigliano pause_type = IONIC_PORT_PAUSE_TYPE_NONE; 496ec15c66bSAlfredo Cardigliano break; 497ec15c66bSAlfredo Cardigliano case RTE_FC_FULL: 498ec15c66bSAlfredo Cardigliano pause_type = IONIC_PORT_PAUSE_TYPE_LINK; 499ec15c66bSAlfredo Cardigliano break; 500ec15c66bSAlfredo Cardigliano case RTE_FC_RX_PAUSE: 501ec15c66bSAlfredo Cardigliano case RTE_FC_TX_PAUSE: 502ec15c66bSAlfredo Cardigliano return -ENOTSUP; 503ec15c66bSAlfredo Cardigliano } 504ec15c66bSAlfredo Cardigliano 505ec15c66bSAlfredo Cardigliano an_enable = fc_conf->autoneg; 506ec15c66bSAlfredo Cardigliano 507ec15c66bSAlfredo Cardigliano ionic_dev_cmd_port_pause(idev, pause_type); 508ec15c66bSAlfredo Cardigliano ionic_dev_cmd_port_autoneg(idev, an_enable); 509ec15c66bSAlfredo Cardigliano 510ec15c66bSAlfredo Cardigliano return 0; 511ec15c66bSAlfredo Cardigliano } 512ec15c66bSAlfredo Cardigliano 513ec15c66bSAlfredo Cardigliano static int 514a27d9013SAlfredo Cardigliano ionic_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask) 515a27d9013SAlfredo Cardigliano { 516a27d9013SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 517a27d9013SAlfredo Cardigliano struct rte_eth_rxmode *rxmode; 518a27d9013SAlfredo Cardigliano rxmode = ð_dev->data->dev_conf.rxmode; 519a27d9013SAlfredo Cardigliano int i; 520a27d9013SAlfredo Cardigliano 521a27d9013SAlfredo Cardigliano if (mask & ETH_VLAN_STRIP_MASK) { 522a27d9013SAlfredo Cardigliano if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) { 523a27d9013SAlfredo Cardigliano for (i = 0; i < eth_dev->data->nb_rx_queues; i++) { 524a27d9013SAlfredo Cardigliano struct ionic_qcq *rxq = 525a27d9013SAlfredo Cardigliano eth_dev->data->rx_queues[i]; 526a27d9013SAlfredo Cardigliano rxq->offloads |= DEV_RX_OFFLOAD_VLAN_STRIP; 527a27d9013SAlfredo Cardigliano } 528a27d9013SAlfredo Cardigliano lif->features |= IONIC_ETH_HW_VLAN_RX_STRIP; 529a27d9013SAlfredo Cardigliano } else { 530a27d9013SAlfredo Cardigliano for (i = 0; i < eth_dev->data->nb_rx_queues; i++) { 531a27d9013SAlfredo Cardigliano struct ionic_qcq *rxq = 532a27d9013SAlfredo Cardigliano eth_dev->data->rx_queues[i]; 533a27d9013SAlfredo Cardigliano rxq->offloads &= ~DEV_RX_OFFLOAD_VLAN_STRIP; 534a27d9013SAlfredo Cardigliano } 535a27d9013SAlfredo Cardigliano lif->features &= ~IONIC_ETH_HW_VLAN_RX_STRIP; 536a27d9013SAlfredo Cardigliano } 537a27d9013SAlfredo Cardigliano } 538a27d9013SAlfredo Cardigliano 539a27d9013SAlfredo Cardigliano if (mask & ETH_VLAN_FILTER_MASK) { 540a27d9013SAlfredo Cardigliano if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER) 541a27d9013SAlfredo Cardigliano lif->features |= IONIC_ETH_HW_VLAN_RX_FILTER; 542a27d9013SAlfredo Cardigliano else 543a27d9013SAlfredo Cardigliano lif->features &= ~IONIC_ETH_HW_VLAN_RX_FILTER; 544a27d9013SAlfredo Cardigliano } 545a27d9013SAlfredo Cardigliano 546a27d9013SAlfredo Cardigliano ionic_lif_set_features(lif); 547a27d9013SAlfredo Cardigliano 548a27d9013SAlfredo Cardigliano return 0; 549a27d9013SAlfredo Cardigliano } 550a27d9013SAlfredo Cardigliano 551a27d9013SAlfredo Cardigliano static int 55222e7171bSAlfredo Cardigliano ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev, 55322e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, 55422e7171bSAlfredo Cardigliano uint16_t reta_size) 55522e7171bSAlfredo Cardigliano { 55622e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 55722e7171bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 55822e7171bSAlfredo Cardigliano struct ionic_identity *ident = &adapter->ident; 55922e7171bSAlfredo Cardigliano uint32_t i, j, index, num; 56022e7171bSAlfredo Cardigliano 56122e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 56222e7171bSAlfredo Cardigliano 56322e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) { 56422e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "RSS RETA not initialized, " 56522e7171bSAlfredo Cardigliano "can't update the table"); 56622e7171bSAlfredo Cardigliano return -EINVAL; 56722e7171bSAlfredo Cardigliano } 56822e7171bSAlfredo Cardigliano 56922e7171bSAlfredo Cardigliano if (reta_size != ident->lif.eth.rss_ind_tbl_sz) { 57022e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "The size of hash lookup table configured " 5714ae96cb8SAndrew Boyer "(%d) does not match the number hardware can support " 57222e7171bSAlfredo Cardigliano "(%d)", 57322e7171bSAlfredo Cardigliano reta_size, ident->lif.eth.rss_ind_tbl_sz); 57422e7171bSAlfredo Cardigliano return -EINVAL; 57522e7171bSAlfredo Cardigliano } 57622e7171bSAlfredo Cardigliano 57722e7171bSAlfredo Cardigliano num = lif->adapter->ident.lif.eth.rss_ind_tbl_sz / RTE_RETA_GROUP_SIZE; 57822e7171bSAlfredo Cardigliano 57922e7171bSAlfredo Cardigliano for (i = 0; i < num; i++) { 58022e7171bSAlfredo Cardigliano for (j = 0; j < RTE_RETA_GROUP_SIZE; j++) { 58122e7171bSAlfredo Cardigliano if (reta_conf[i].mask & ((uint64_t)1 << j)) { 58222e7171bSAlfredo Cardigliano index = (i * RTE_RETA_GROUP_SIZE) + j; 58322e7171bSAlfredo Cardigliano lif->rss_ind_tbl[index] = reta_conf[i].reta[j]; 58422e7171bSAlfredo Cardigliano } 58522e7171bSAlfredo Cardigliano } 58622e7171bSAlfredo Cardigliano } 58722e7171bSAlfredo Cardigliano 58822e7171bSAlfredo Cardigliano return ionic_lif_rss_config(lif, lif->rss_types, NULL, NULL); 58922e7171bSAlfredo Cardigliano } 59022e7171bSAlfredo Cardigliano 59122e7171bSAlfredo Cardigliano static int 59222e7171bSAlfredo Cardigliano ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev, 59322e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, 59422e7171bSAlfredo Cardigliano uint16_t reta_size) 59522e7171bSAlfredo Cardigliano { 59622e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 59722e7171bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 59822e7171bSAlfredo Cardigliano struct ionic_identity *ident = &adapter->ident; 59922e7171bSAlfredo Cardigliano int i, num; 60022e7171bSAlfredo Cardigliano 60122e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 60222e7171bSAlfredo Cardigliano 60322e7171bSAlfredo Cardigliano if (reta_size != ident->lif.eth.rss_ind_tbl_sz) { 60422e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "The size of hash lookup table configured " 6054ae96cb8SAndrew Boyer "(%d) does not match the number hardware can support " 60622e7171bSAlfredo Cardigliano "(%d)", 60722e7171bSAlfredo Cardigliano reta_size, ident->lif.eth.rss_ind_tbl_sz); 60822e7171bSAlfredo Cardigliano return -EINVAL; 60922e7171bSAlfredo Cardigliano } 61022e7171bSAlfredo Cardigliano 61122e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) { 61222e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "RSS RETA has not been built yet"); 61322e7171bSAlfredo Cardigliano return -EINVAL; 61422e7171bSAlfredo Cardigliano } 61522e7171bSAlfredo Cardigliano 61622e7171bSAlfredo Cardigliano num = reta_size / RTE_RETA_GROUP_SIZE; 61722e7171bSAlfredo Cardigliano 61822e7171bSAlfredo Cardigliano for (i = 0; i < num; i++) { 61922e7171bSAlfredo Cardigliano memcpy(reta_conf->reta, 62022e7171bSAlfredo Cardigliano &lif->rss_ind_tbl[i * RTE_RETA_GROUP_SIZE], 62122e7171bSAlfredo Cardigliano RTE_RETA_GROUP_SIZE); 62222e7171bSAlfredo Cardigliano reta_conf++; 62322e7171bSAlfredo Cardigliano } 62422e7171bSAlfredo Cardigliano 62522e7171bSAlfredo Cardigliano return 0; 62622e7171bSAlfredo Cardigliano } 62722e7171bSAlfredo Cardigliano 62822e7171bSAlfredo Cardigliano static int 62922e7171bSAlfredo Cardigliano ionic_dev_rss_hash_conf_get(struct rte_eth_dev *eth_dev, 63022e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf) 63122e7171bSAlfredo Cardigliano { 63222e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 63322e7171bSAlfredo Cardigliano uint64_t rss_hf = 0; 63422e7171bSAlfredo Cardigliano 63522e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 63622e7171bSAlfredo Cardigliano 63722e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) { 63822e7171bSAlfredo Cardigliano IONIC_PRINT(NOTICE, "RSS not enabled"); 63922e7171bSAlfredo Cardigliano return 0; 64022e7171bSAlfredo Cardigliano } 64122e7171bSAlfredo Cardigliano 64222e7171bSAlfredo Cardigliano /* Get key value (if not null, rss_key is 40-byte) */ 64322e7171bSAlfredo Cardigliano if (rss_conf->rss_key != NULL && 64422e7171bSAlfredo Cardigliano rss_conf->rss_key_len >= IONIC_RSS_HASH_KEY_SIZE) 64522e7171bSAlfredo Cardigliano memcpy(rss_conf->rss_key, lif->rss_hash_key, 64622e7171bSAlfredo Cardigliano IONIC_RSS_HASH_KEY_SIZE); 64722e7171bSAlfredo Cardigliano 64822e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV4) 64922e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_IPV4; 65022e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV4_TCP) 65122e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP; 65222e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV4_UDP) 65322e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP; 65422e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV6) 65522e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_IPV6; 65622e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV6_TCP) 65722e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV6_TCP; 65822e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV6_UDP) 65922e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV6_UDP; 66022e7171bSAlfredo Cardigliano 66122e7171bSAlfredo Cardigliano rss_conf->rss_hf = rss_hf; 66222e7171bSAlfredo Cardigliano 66322e7171bSAlfredo Cardigliano return 0; 66422e7171bSAlfredo Cardigliano } 66522e7171bSAlfredo Cardigliano 66622e7171bSAlfredo Cardigliano static int 66722e7171bSAlfredo Cardigliano ionic_dev_rss_hash_update(struct rte_eth_dev *eth_dev, 66822e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf) 66922e7171bSAlfredo Cardigliano { 67022e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 67122e7171bSAlfredo Cardigliano uint32_t rss_types = 0; 67222e7171bSAlfredo Cardigliano uint8_t *key = NULL; 67322e7171bSAlfredo Cardigliano 67422e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 67522e7171bSAlfredo Cardigliano 67622e7171bSAlfredo Cardigliano if (rss_conf->rss_key) 67722e7171bSAlfredo Cardigliano key = rss_conf->rss_key; 67822e7171bSAlfredo Cardigliano 67922e7171bSAlfredo Cardigliano if ((rss_conf->rss_hf & IONIC_ETH_RSS_OFFLOAD_ALL) == 0) { 68022e7171bSAlfredo Cardigliano /* 68122e7171bSAlfredo Cardigliano * Can't disable rss through hash flags, 68222e7171bSAlfredo Cardigliano * if it is enabled by default during init 68322e7171bSAlfredo Cardigliano */ 68422e7171bSAlfredo Cardigliano if (lif->rss_ind_tbl) 68522e7171bSAlfredo Cardigliano return -EINVAL; 68622e7171bSAlfredo Cardigliano } else { 68722e7171bSAlfredo Cardigliano /* Can't enable rss if disabled by default during init */ 68822e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) 68922e7171bSAlfredo Cardigliano return -EINVAL; 69022e7171bSAlfredo Cardigliano 69122e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_IPV4) 69222e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV4; 69322e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_TCP) 69422e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV4_TCP; 69522e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_UDP) 69622e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV4_UDP; 69722e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_IPV6) 69822e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV6; 69922e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_TCP) 70022e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV6_TCP; 70122e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_UDP) 70222e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV6_UDP; 70322e7171bSAlfredo Cardigliano 70422e7171bSAlfredo Cardigliano ionic_lif_rss_config(lif, rss_types, key, NULL); 70522e7171bSAlfredo Cardigliano } 70622e7171bSAlfredo Cardigliano 70722e7171bSAlfredo Cardigliano return 0; 70822e7171bSAlfredo Cardigliano } 70922e7171bSAlfredo Cardigliano 71022e7171bSAlfredo Cardigliano static int 7113cdfd905SAlfredo Cardigliano ionic_dev_stats_get(struct rte_eth_dev *eth_dev, 7123cdfd905SAlfredo Cardigliano struct rte_eth_stats *stats) 7133cdfd905SAlfredo Cardigliano { 7143cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 7153cdfd905SAlfredo Cardigliano 7163cdfd905SAlfredo Cardigliano ionic_lif_get_stats(lif, stats); 7173cdfd905SAlfredo Cardigliano 7183cdfd905SAlfredo Cardigliano return 0; 7193cdfd905SAlfredo Cardigliano } 7203cdfd905SAlfredo Cardigliano 7213cdfd905SAlfredo Cardigliano static int 7223cdfd905SAlfredo Cardigliano ionic_dev_stats_reset(struct rte_eth_dev *eth_dev) 7233cdfd905SAlfredo Cardigliano { 7243cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 7253cdfd905SAlfredo Cardigliano 7263cdfd905SAlfredo Cardigliano IONIC_PRINT_CALL(); 7273cdfd905SAlfredo Cardigliano 7283cdfd905SAlfredo Cardigliano ionic_lif_reset_stats(lif); 7293cdfd905SAlfredo Cardigliano 7303cdfd905SAlfredo Cardigliano return 0; 7313cdfd905SAlfredo Cardigliano } 7323cdfd905SAlfredo Cardigliano 7333cdfd905SAlfredo Cardigliano static int 7343cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_names(__rte_unused struct rte_eth_dev *eth_dev, 7353cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, 7363cdfd905SAlfredo Cardigliano __rte_unused unsigned int size) 7373cdfd905SAlfredo Cardigliano { 7383cdfd905SAlfredo Cardigliano unsigned int i; 7393cdfd905SAlfredo Cardigliano 7403cdfd905SAlfredo Cardigliano if (xstats_names != NULL) { 7413cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 7423cdfd905SAlfredo Cardigliano snprintf(xstats_names[i].name, 7433cdfd905SAlfredo Cardigliano sizeof(xstats_names[i].name), 7443cdfd905SAlfredo Cardigliano "%s", rte_ionic_xstats_strings[i].name); 7453cdfd905SAlfredo Cardigliano } 7463cdfd905SAlfredo Cardigliano } 7473cdfd905SAlfredo Cardigliano 7483cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7493cdfd905SAlfredo Cardigliano } 7503cdfd905SAlfredo Cardigliano 7513cdfd905SAlfredo Cardigliano static int 7523cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *eth_dev, 7533cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, const uint64_t *ids, 7543cdfd905SAlfredo Cardigliano unsigned int limit) 7553cdfd905SAlfredo Cardigliano { 7563cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name xstats_names_copy[IONIC_NB_HW_STATS]; 7573cdfd905SAlfredo Cardigliano uint16_t i; 7583cdfd905SAlfredo Cardigliano 7593cdfd905SAlfredo Cardigliano if (!ids) { 7603cdfd905SAlfredo Cardigliano if (xstats_names != NULL) { 7613cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 7623cdfd905SAlfredo Cardigliano snprintf(xstats_names[i].name, 7633cdfd905SAlfredo Cardigliano sizeof(xstats_names[i].name), 7643cdfd905SAlfredo Cardigliano "%s", rte_ionic_xstats_strings[i].name); 7653cdfd905SAlfredo Cardigliano } 7663cdfd905SAlfredo Cardigliano } 7673cdfd905SAlfredo Cardigliano 7683cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7693cdfd905SAlfredo Cardigliano } 7703cdfd905SAlfredo Cardigliano 7713cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_names_by_id(eth_dev, xstats_names_copy, NULL, 7723cdfd905SAlfredo Cardigliano IONIC_NB_HW_STATS); 7733cdfd905SAlfredo Cardigliano 7743cdfd905SAlfredo Cardigliano for (i = 0; i < limit; i++) { 7753cdfd905SAlfredo Cardigliano if (ids[i] >= IONIC_NB_HW_STATS) { 7763cdfd905SAlfredo Cardigliano IONIC_PRINT(ERR, "id value isn't valid"); 7773cdfd905SAlfredo Cardigliano return -1; 7783cdfd905SAlfredo Cardigliano } 7793cdfd905SAlfredo Cardigliano 7803cdfd905SAlfredo Cardigliano strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 7813cdfd905SAlfredo Cardigliano } 7823cdfd905SAlfredo Cardigliano 7833cdfd905SAlfredo Cardigliano return limit; 7843cdfd905SAlfredo Cardigliano } 7853cdfd905SAlfredo Cardigliano 7863cdfd905SAlfredo Cardigliano static int 7873cdfd905SAlfredo Cardigliano ionic_dev_xstats_get(struct rte_eth_dev *eth_dev, struct rte_eth_xstat *xstats, 7883cdfd905SAlfredo Cardigliano unsigned int n) 7893cdfd905SAlfredo Cardigliano { 7903cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 7913cdfd905SAlfredo Cardigliano struct ionic_lif_stats hw_stats; 7923cdfd905SAlfredo Cardigliano uint16_t i; 7933cdfd905SAlfredo Cardigliano 7943cdfd905SAlfredo Cardigliano if (n < IONIC_NB_HW_STATS) 7953cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7963cdfd905SAlfredo Cardigliano 7973cdfd905SAlfredo Cardigliano ionic_lif_get_hw_stats(lif, &hw_stats); 7983cdfd905SAlfredo Cardigliano 7993cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 8003cdfd905SAlfredo Cardigliano xstats[i].value = *(uint64_t *)(((char *)&hw_stats) + 8013cdfd905SAlfredo Cardigliano rte_ionic_xstats_strings[i].offset); 8023cdfd905SAlfredo Cardigliano xstats[i].id = i; 8033cdfd905SAlfredo Cardigliano } 8043cdfd905SAlfredo Cardigliano 8053cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 8063cdfd905SAlfredo Cardigliano } 8073cdfd905SAlfredo Cardigliano 8083cdfd905SAlfredo Cardigliano static int 8093cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_by_id(struct rte_eth_dev *eth_dev, const uint64_t *ids, 8103cdfd905SAlfredo Cardigliano uint64_t *values, unsigned int n) 8113cdfd905SAlfredo Cardigliano { 8123cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 8133cdfd905SAlfredo Cardigliano struct ionic_lif_stats hw_stats; 8143cdfd905SAlfredo Cardigliano uint64_t values_copy[IONIC_NB_HW_STATS]; 8153cdfd905SAlfredo Cardigliano uint16_t i; 8163cdfd905SAlfredo Cardigliano 8173cdfd905SAlfredo Cardigliano if (!ids) { 8183cdfd905SAlfredo Cardigliano if (!ids && n < IONIC_NB_HW_STATS) 8193cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 8203cdfd905SAlfredo Cardigliano 8213cdfd905SAlfredo Cardigliano ionic_lif_get_hw_stats(lif, &hw_stats); 8223cdfd905SAlfredo Cardigliano 8233cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 8243cdfd905SAlfredo Cardigliano values[i] = *(uint64_t *)(((char *)&hw_stats) + 8253cdfd905SAlfredo Cardigliano rte_ionic_xstats_strings[i].offset); 8263cdfd905SAlfredo Cardigliano } 8273cdfd905SAlfredo Cardigliano 8283cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 8293cdfd905SAlfredo Cardigliano } 8303cdfd905SAlfredo Cardigliano 8313cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_by_id(eth_dev, NULL, values_copy, 8323cdfd905SAlfredo Cardigliano IONIC_NB_HW_STATS); 8333cdfd905SAlfredo Cardigliano 8343cdfd905SAlfredo Cardigliano for (i = 0; i < n; i++) { 8353cdfd905SAlfredo Cardigliano if (ids[i] >= IONIC_NB_HW_STATS) { 8363cdfd905SAlfredo Cardigliano IONIC_PRINT(ERR, "id value isn't valid"); 8373cdfd905SAlfredo Cardigliano return -1; 8383cdfd905SAlfredo Cardigliano } 8393cdfd905SAlfredo Cardigliano 8403cdfd905SAlfredo Cardigliano values[i] = values_copy[ids[i]]; 8413cdfd905SAlfredo Cardigliano } 8423cdfd905SAlfredo Cardigliano 8433cdfd905SAlfredo Cardigliano return n; 8443cdfd905SAlfredo Cardigliano } 8453cdfd905SAlfredo Cardigliano 8463cdfd905SAlfredo Cardigliano static int 8473cdfd905SAlfredo Cardigliano ionic_dev_xstats_reset(struct rte_eth_dev *eth_dev) 8483cdfd905SAlfredo Cardigliano { 8493cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 8503cdfd905SAlfredo Cardigliano 8513cdfd905SAlfredo Cardigliano ionic_lif_reset_hw_stats(lif); 8523cdfd905SAlfredo Cardigliano 8533cdfd905SAlfredo Cardigliano return 0; 8543cdfd905SAlfredo Cardigliano } 8553cdfd905SAlfredo Cardigliano 8563cdfd905SAlfredo Cardigliano static int 857598f6726SAlfredo Cardigliano ionic_dev_configure(struct rte_eth_dev *eth_dev) 858598f6726SAlfredo Cardigliano { 859598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 860598f6726SAlfredo Cardigliano int err; 861598f6726SAlfredo Cardigliano 862598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 863598f6726SAlfredo Cardigliano 864598f6726SAlfredo Cardigliano err = ionic_lif_configure(lif); 865598f6726SAlfredo Cardigliano if (err) { 866598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot configure LIF: %d", err); 867598f6726SAlfredo Cardigliano return err; 868598f6726SAlfredo Cardigliano } 869598f6726SAlfredo Cardigliano 870598f6726SAlfredo Cardigliano return 0; 871598f6726SAlfredo Cardigliano } 872598f6726SAlfredo Cardigliano 873598f6726SAlfredo Cardigliano static inline uint32_t 874598f6726SAlfredo Cardigliano ionic_parse_link_speeds(uint16_t link_speeds) 875598f6726SAlfredo Cardigliano { 876598f6726SAlfredo Cardigliano if (link_speeds & ETH_LINK_SPEED_100G) 877598f6726SAlfredo Cardigliano return 100000; 878598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_50G) 879598f6726SAlfredo Cardigliano return 50000; 880598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_40G) 881598f6726SAlfredo Cardigliano return 40000; 882598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_25G) 883598f6726SAlfredo Cardigliano return 25000; 884598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_10G) 885598f6726SAlfredo Cardigliano return 10000; 886598f6726SAlfredo Cardigliano else 887598f6726SAlfredo Cardigliano return 0; 888598f6726SAlfredo Cardigliano } 889598f6726SAlfredo Cardigliano 890598f6726SAlfredo Cardigliano /* 891598f6726SAlfredo Cardigliano * Configure device link speed and setup link. 892598f6726SAlfredo Cardigliano * It returns 0 on success. 893598f6726SAlfredo Cardigliano */ 894598f6726SAlfredo Cardigliano static int 895598f6726SAlfredo Cardigliano ionic_dev_start(struct rte_eth_dev *eth_dev) 896598f6726SAlfredo Cardigliano { 897598f6726SAlfredo Cardigliano struct rte_eth_conf *dev_conf = ð_dev->data->dev_conf; 898598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 899598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 900598f6726SAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 901598f6726SAlfredo Cardigliano uint32_t allowed_speeds; 902598f6726SAlfredo Cardigliano int err; 903598f6726SAlfredo Cardigliano 904598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 905598f6726SAlfredo Cardigliano 906598f6726SAlfredo Cardigliano allowed_speeds = 907598f6726SAlfredo Cardigliano ETH_LINK_SPEED_FIXED | 908598f6726SAlfredo Cardigliano ETH_LINK_SPEED_10G | 909598f6726SAlfredo Cardigliano ETH_LINK_SPEED_25G | 910598f6726SAlfredo Cardigliano ETH_LINK_SPEED_40G | 911598f6726SAlfredo Cardigliano ETH_LINK_SPEED_50G | 912598f6726SAlfredo Cardigliano ETH_LINK_SPEED_100G; 913598f6726SAlfredo Cardigliano 914598f6726SAlfredo Cardigliano if (dev_conf->link_speeds & ~allowed_speeds) { 915598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Invalid link setting"); 916598f6726SAlfredo Cardigliano return -EINVAL; 917598f6726SAlfredo Cardigliano } 918598f6726SAlfredo Cardigliano 91920e577e4SAndrew Boyer if (dev_conf->lpbk_mode) 92020e577e4SAndrew Boyer IONIC_PRINT(WARNING, "Loopback mode not supported"); 92120e577e4SAndrew Boyer 922598f6726SAlfredo Cardigliano err = ionic_lif_start(lif); 923598f6726SAlfredo Cardigliano if (err) { 924598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot start LIF: %d", err); 925598f6726SAlfredo Cardigliano return err; 926598f6726SAlfredo Cardigliano } 927598f6726SAlfredo Cardigliano 928598f6726SAlfredo Cardigliano if (eth_dev->data->dev_conf.link_speeds & ETH_LINK_SPEED_FIXED) { 929598f6726SAlfredo Cardigliano uint32_t speed = ionic_parse_link_speeds(dev_conf->link_speeds); 930598f6726SAlfredo Cardigliano 931598f6726SAlfredo Cardigliano if (speed) 932598f6726SAlfredo Cardigliano ionic_dev_cmd_port_speed(idev, speed); 933598f6726SAlfredo Cardigliano } 934598f6726SAlfredo Cardigliano 935598f6726SAlfredo Cardigliano ionic_dev_link_update(eth_dev, 0); 936598f6726SAlfredo Cardigliano 937598f6726SAlfredo Cardigliano return 0; 938598f6726SAlfredo Cardigliano } 939598f6726SAlfredo Cardigliano 940598f6726SAlfredo Cardigliano /* 941598f6726SAlfredo Cardigliano * Stop device: disable rx and tx functions to allow for reconfiguring. 942598f6726SAlfredo Cardigliano */ 94362024eb8SIvan Ilchenko static int 944598f6726SAlfredo Cardigliano ionic_dev_stop(struct rte_eth_dev *eth_dev) 945598f6726SAlfredo Cardigliano { 946598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 947598f6726SAlfredo Cardigliano int err; 948598f6726SAlfredo Cardigliano 949598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 950598f6726SAlfredo Cardigliano 951598f6726SAlfredo Cardigliano err = ionic_lif_stop(lif); 952598f6726SAlfredo Cardigliano if (err) 953598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot stop LIF: %d", err); 95462024eb8SIvan Ilchenko 95562024eb8SIvan Ilchenko return err; 956598f6726SAlfredo Cardigliano } 957598f6726SAlfredo Cardigliano 958598f6726SAlfredo Cardigliano /* 959598f6726SAlfredo Cardigliano * Reset and stop device. 960598f6726SAlfredo Cardigliano */ 961b142387bSThomas Monjalon static int 962598f6726SAlfredo Cardigliano ionic_dev_close(struct rte_eth_dev *eth_dev) 963598f6726SAlfredo Cardigliano { 964598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 965598f6726SAlfredo Cardigliano int err; 966598f6726SAlfredo Cardigliano 967598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 96830410493SThomas Monjalon if (rte_eal_process_type() != RTE_PROC_PRIMARY) 96930410493SThomas Monjalon return 0; 970598f6726SAlfredo Cardigliano 971598f6726SAlfredo Cardigliano err = ionic_lif_stop(lif); 972598f6726SAlfredo Cardigliano if (err) { 973598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot stop LIF: %d", err); 974b142387bSThomas Monjalon return -1; 975598f6726SAlfredo Cardigliano } 976598f6726SAlfredo Cardigliano 977598f6726SAlfredo Cardigliano err = eth_ionic_dev_uninit(eth_dev); 978598f6726SAlfredo Cardigliano if (err) { 979598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot destroy LIF: %d", err); 980b142387bSThomas Monjalon return -1; 981598f6726SAlfredo Cardigliano } 982b142387bSThomas Monjalon 983b142387bSThomas Monjalon return 0; 984598f6726SAlfredo Cardigliano } 985598f6726SAlfredo Cardigliano 986598f6726SAlfredo Cardigliano static int 987669c8de6SAlfredo Cardigliano eth_ionic_dev_init(struct rte_eth_dev *eth_dev, void *init_params) 988669c8de6SAlfredo Cardigliano { 989669c8de6SAlfredo Cardigliano struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 990669c8de6SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 991669c8de6SAlfredo Cardigliano struct ionic_adapter *adapter = (struct ionic_adapter *)init_params; 992669c8de6SAlfredo Cardigliano int err; 993669c8de6SAlfredo Cardigliano 994669c8de6SAlfredo Cardigliano IONIC_PRINT_CALL(); 995669c8de6SAlfredo Cardigliano 996669c8de6SAlfredo Cardigliano eth_dev->dev_ops = &ionic_eth_dev_ops; 997a27d9013SAlfredo Cardigliano eth_dev->rx_pkt_burst = &ionic_recv_pkts; 998a27d9013SAlfredo Cardigliano eth_dev->tx_pkt_burst = &ionic_xmit_pkts; 999a27d9013SAlfredo Cardigliano eth_dev->tx_pkt_prepare = &ionic_prep_pkts; 1000669c8de6SAlfredo Cardigliano 1001669c8de6SAlfredo Cardigliano /* Multi-process not supported, primary does initialization anyway */ 1002669c8de6SAlfredo Cardigliano if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1003669c8de6SAlfredo Cardigliano return 0; 1004669c8de6SAlfredo Cardigliano 1005669c8de6SAlfredo Cardigliano rte_eth_copy_pci_info(eth_dev, pci_dev); 1006f30e69b4SFerruh Yigit eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS; 1007669c8de6SAlfredo Cardigliano 1008669c8de6SAlfredo Cardigliano lif->eth_dev = eth_dev; 1009669c8de6SAlfredo Cardigliano lif->adapter = adapter; 1010*00b65da5SAndrew Boyer adapter->lif = lif; 1011669c8de6SAlfredo Cardigliano 1012598f6726SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Up to %u MAC addresses supported", 1013598f6726SAlfredo Cardigliano adapter->max_mac_addrs); 1014598f6726SAlfredo Cardigliano 1015598f6726SAlfredo Cardigliano /* Allocate memory for storing MAC addresses */ 1016598f6726SAlfredo Cardigliano eth_dev->data->mac_addrs = rte_zmalloc("ionic", 1017598f6726SAlfredo Cardigliano RTE_ETHER_ADDR_LEN * adapter->max_mac_addrs, 0); 1018598f6726SAlfredo Cardigliano 1019598f6726SAlfredo Cardigliano if (eth_dev->data->mac_addrs == NULL) { 1020598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Failed to allocate %u bytes needed to " 1021598f6726SAlfredo Cardigliano "store MAC addresses", 1022598f6726SAlfredo Cardigliano RTE_ETHER_ADDR_LEN * adapter->max_mac_addrs); 1023598f6726SAlfredo Cardigliano err = -ENOMEM; 1024598f6726SAlfredo Cardigliano goto err; 1025598f6726SAlfredo Cardigliano } 1026598f6726SAlfredo Cardigliano 1027669c8de6SAlfredo Cardigliano err = ionic_lif_alloc(lif); 1028669c8de6SAlfredo Cardigliano if (err) { 1029669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot allocate LIFs: %d, aborting", 1030669c8de6SAlfredo Cardigliano err); 1031669c8de6SAlfredo Cardigliano goto err; 1032669c8de6SAlfredo Cardigliano } 1033669c8de6SAlfredo Cardigliano 1034669c8de6SAlfredo Cardigliano err = ionic_lif_init(lif); 1035669c8de6SAlfredo Cardigliano if (err) { 1036669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot init LIFs: %d, aborting", err); 1037669c8de6SAlfredo Cardigliano goto err_free_lif; 1038669c8de6SAlfredo Cardigliano } 1039669c8de6SAlfredo Cardigliano 1040598f6726SAlfredo Cardigliano /* Copy the MAC address */ 1041598f6726SAlfredo Cardigliano rte_ether_addr_copy((struct rte_ether_addr *)lif->mac_addr, 1042598f6726SAlfredo Cardigliano ð_dev->data->mac_addrs[0]); 1043598f6726SAlfredo Cardigliano 1044669c8de6SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Port %u initialized", eth_dev->data->port_id); 1045669c8de6SAlfredo Cardigliano 1046669c8de6SAlfredo Cardigliano return 0; 1047669c8de6SAlfredo Cardigliano 1048669c8de6SAlfredo Cardigliano err_free_lif: 1049669c8de6SAlfredo Cardigliano ionic_lif_free(lif); 1050669c8de6SAlfredo Cardigliano err: 1051669c8de6SAlfredo Cardigliano return err; 1052669c8de6SAlfredo Cardigliano } 1053669c8de6SAlfredo Cardigliano 1054669c8de6SAlfredo Cardigliano static int 1055669c8de6SAlfredo Cardigliano eth_ionic_dev_uninit(struct rte_eth_dev *eth_dev) 1056669c8de6SAlfredo Cardigliano { 1057669c8de6SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 1058669c8de6SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 1059669c8de6SAlfredo Cardigliano 1060669c8de6SAlfredo Cardigliano IONIC_PRINT_CALL(); 1061669c8de6SAlfredo Cardigliano 1062669c8de6SAlfredo Cardigliano if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1063669c8de6SAlfredo Cardigliano return 0; 1064669c8de6SAlfredo Cardigliano 1065*00b65da5SAndrew Boyer adapter->lif = NULL; 1066669c8de6SAlfredo Cardigliano 1067669c8de6SAlfredo Cardigliano ionic_lif_deinit(lif); 1068669c8de6SAlfredo Cardigliano ionic_lif_free(lif); 1069669c8de6SAlfredo Cardigliano 1070669c8de6SAlfredo Cardigliano return 0; 1071669c8de6SAlfredo Cardigliano } 1072669c8de6SAlfredo Cardigliano 10735ef51809SAlfredo Cardigliano static int 107427b942c8SAlfredo Cardigliano ionic_configure_intr(struct ionic_adapter *adapter) 107527b942c8SAlfredo Cardigliano { 107627b942c8SAlfredo Cardigliano struct rte_pci_device *pci_dev = adapter->pci_dev; 107727b942c8SAlfredo Cardigliano struct rte_intr_handle *intr_handle = &pci_dev->intr_handle; 107827b942c8SAlfredo Cardigliano int err; 107927b942c8SAlfredo Cardigliano 108027b942c8SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Configuring %u intrs", adapter->nintrs); 108127b942c8SAlfredo Cardigliano 108227b942c8SAlfredo Cardigliano if (rte_intr_efd_enable(intr_handle, adapter->nintrs)) { 108327b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Fail to create eventfd"); 108427b942c8SAlfredo Cardigliano return -1; 108527b942c8SAlfredo Cardigliano } 108627b942c8SAlfredo Cardigliano 108727b942c8SAlfredo Cardigliano if (rte_intr_dp_is_en(intr_handle)) 108827b942c8SAlfredo Cardigliano IONIC_PRINT(DEBUG, 108927b942c8SAlfredo Cardigliano "Packet I/O interrupt on datapath is enabled"); 109027b942c8SAlfredo Cardigliano 109127b942c8SAlfredo Cardigliano if (!intr_handle->intr_vec) { 109227b942c8SAlfredo Cardigliano intr_handle->intr_vec = rte_zmalloc("intr_vec", 109327b942c8SAlfredo Cardigliano adapter->nintrs * sizeof(int), 0); 109427b942c8SAlfredo Cardigliano 109527b942c8SAlfredo Cardigliano if (!intr_handle->intr_vec) { 109627b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Failed to allocate %u vectors", 109727b942c8SAlfredo Cardigliano adapter->nintrs); 109827b942c8SAlfredo Cardigliano return -ENOMEM; 109927b942c8SAlfredo Cardigliano } 110027b942c8SAlfredo Cardigliano } 110127b942c8SAlfredo Cardigliano 110227b942c8SAlfredo Cardigliano err = rte_intr_callback_register(intr_handle, 110327b942c8SAlfredo Cardigliano ionic_dev_interrupt_handler, 110427b942c8SAlfredo Cardigliano adapter); 110527b942c8SAlfredo Cardigliano 110627b942c8SAlfredo Cardigliano if (err) { 110727b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, 110827b942c8SAlfredo Cardigliano "Failure registering interrupts handler (%d)", 110927b942c8SAlfredo Cardigliano err); 111027b942c8SAlfredo Cardigliano return err; 111127b942c8SAlfredo Cardigliano } 111227b942c8SAlfredo Cardigliano 111327b942c8SAlfredo Cardigliano /* enable intr mapping */ 111427b942c8SAlfredo Cardigliano err = rte_intr_enable(intr_handle); 111527b942c8SAlfredo Cardigliano 111627b942c8SAlfredo Cardigliano if (err) { 111727b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Failure enabling interrupts (%d)", err); 111827b942c8SAlfredo Cardigliano return err; 111927b942c8SAlfredo Cardigliano } 112027b942c8SAlfredo Cardigliano 112127b942c8SAlfredo Cardigliano return 0; 112227b942c8SAlfredo Cardigliano } 112327b942c8SAlfredo Cardigliano 112427b942c8SAlfredo Cardigliano static void 112527b942c8SAlfredo Cardigliano ionic_unconfigure_intr(struct ionic_adapter *adapter) 112627b942c8SAlfredo Cardigliano { 112727b942c8SAlfredo Cardigliano struct rte_pci_device *pci_dev = adapter->pci_dev; 112827b942c8SAlfredo Cardigliano struct rte_intr_handle *intr_handle = &pci_dev->intr_handle; 112927b942c8SAlfredo Cardigliano 113027b942c8SAlfredo Cardigliano rte_intr_disable(intr_handle); 113127b942c8SAlfredo Cardigliano 113227b942c8SAlfredo Cardigliano rte_intr_callback_unregister(intr_handle, 113327b942c8SAlfredo Cardigliano ionic_dev_interrupt_handler, 113427b942c8SAlfredo Cardigliano adapter); 113527b942c8SAlfredo Cardigliano } 113627b942c8SAlfredo Cardigliano 113727b942c8SAlfredo Cardigliano static int 11385ef51809SAlfredo Cardigliano eth_ionic_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 11395ef51809SAlfredo Cardigliano struct rte_pci_device *pci_dev) 11405ef51809SAlfredo Cardigliano { 1141669c8de6SAlfredo Cardigliano char name[RTE_ETH_NAME_MAX_LEN]; 11425ef51809SAlfredo Cardigliano struct rte_mem_resource *resource; 11435ef51809SAlfredo Cardigliano struct ionic_adapter *adapter; 11445ef51809SAlfredo Cardigliano struct ionic_hw *hw; 11455ef51809SAlfredo Cardigliano unsigned long i; 11465ef51809SAlfredo Cardigliano int err; 11475ef51809SAlfredo Cardigliano 11485ef51809SAlfredo Cardigliano /* Check structs (trigger error at compilation time) */ 11495ef51809SAlfredo Cardigliano ionic_struct_size_checks(); 11505ef51809SAlfredo Cardigliano 11515ef51809SAlfredo Cardigliano /* Multi-process not supported */ 11525ef51809SAlfredo Cardigliano if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 11535ef51809SAlfredo Cardigliano err = -EPERM; 11545ef51809SAlfredo Cardigliano goto err; 11555ef51809SAlfredo Cardigliano } 11565ef51809SAlfredo Cardigliano 11575ef51809SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Initializing device %s", 11585ef51809SAlfredo Cardigliano pci_dev->device.name); 11595ef51809SAlfredo Cardigliano 11605ef51809SAlfredo Cardigliano adapter = rte_zmalloc("ionic", sizeof(*adapter), 0); 11615ef51809SAlfredo Cardigliano if (!adapter) { 11625ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "OOM"); 11635ef51809SAlfredo Cardigliano err = -ENOMEM; 11645ef51809SAlfredo Cardigliano goto err; 11655ef51809SAlfredo Cardigliano } 11665ef51809SAlfredo Cardigliano 11675ef51809SAlfredo Cardigliano adapter->pci_dev = pci_dev; 11685ef51809SAlfredo Cardigliano hw = &adapter->hw; 11695ef51809SAlfredo Cardigliano 11705ef51809SAlfredo Cardigliano hw->device_id = pci_dev->id.device_id; 11715ef51809SAlfredo Cardigliano hw->vendor_id = pci_dev->id.vendor_id; 11725ef51809SAlfredo Cardigliano 11735ef51809SAlfredo Cardigliano err = ionic_init_mac(hw); 11745ef51809SAlfredo Cardigliano if (err != 0) { 11755ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Mac init failed: %d", err); 11765ef51809SAlfredo Cardigliano err = -EIO; 11775ef51809SAlfredo Cardigliano goto err_free_adapter; 11785ef51809SAlfredo Cardigliano } 11795ef51809SAlfredo Cardigliano 11805ef51809SAlfredo Cardigliano adapter->num_bars = 0; 11815ef51809SAlfredo Cardigliano for (i = 0; i < PCI_MAX_RESOURCE && i < IONIC_BARS_MAX; i++) { 11825ef51809SAlfredo Cardigliano resource = &pci_dev->mem_resource[i]; 11835ef51809SAlfredo Cardigliano if (resource->phys_addr == 0 || resource->len == 0) 11845ef51809SAlfredo Cardigliano continue; 11855ef51809SAlfredo Cardigliano adapter->bars[adapter->num_bars].vaddr = resource->addr; 11865ef51809SAlfredo Cardigliano adapter->bars[adapter->num_bars].bus_addr = resource->phys_addr; 11875ef51809SAlfredo Cardigliano adapter->bars[adapter->num_bars].len = resource->len; 11885ef51809SAlfredo Cardigliano adapter->num_bars++; 11895ef51809SAlfredo Cardigliano } 11905ef51809SAlfredo Cardigliano 11915ef51809SAlfredo Cardigliano /* Discover ionic dev resources */ 11925ef51809SAlfredo Cardigliano 11935ef51809SAlfredo Cardigliano err = ionic_setup(adapter); 11945ef51809SAlfredo Cardigliano if (err) { 11955ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot setup device: %d, aborting", err); 11965ef51809SAlfredo Cardigliano goto err_free_adapter; 11975ef51809SAlfredo Cardigliano } 11985ef51809SAlfredo Cardigliano 11995ef51809SAlfredo Cardigliano err = ionic_identify(adapter); 12005ef51809SAlfredo Cardigliano if (err) { 12015ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot identify device: %d, aborting", 12025ef51809SAlfredo Cardigliano err); 12035ef51809SAlfredo Cardigliano goto err_free_adapter; 12045ef51809SAlfredo Cardigliano } 12055ef51809SAlfredo Cardigliano 12065ef51809SAlfredo Cardigliano err = ionic_init(adapter); 12075ef51809SAlfredo Cardigliano if (err) { 12085ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot init device: %d, aborting", err); 12095ef51809SAlfredo Cardigliano goto err_free_adapter; 12105ef51809SAlfredo Cardigliano } 12115ef51809SAlfredo Cardigliano 121223bf4ddbSAlfredo Cardigliano /* Configure the ports */ 121323bf4ddbSAlfredo Cardigliano err = ionic_port_identify(adapter); 121423bf4ddbSAlfredo Cardigliano if (err) { 121523bf4ddbSAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot identify port: %d, aborting", 121623bf4ddbSAlfredo Cardigliano err); 121723bf4ddbSAlfredo Cardigliano goto err_free_adapter; 121823bf4ddbSAlfredo Cardigliano } 121923bf4ddbSAlfredo Cardigliano 122023bf4ddbSAlfredo Cardigliano err = ionic_port_init(adapter); 122123bf4ddbSAlfredo Cardigliano if (err) { 122223bf4ddbSAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot init port: %d, aborting", err); 122323bf4ddbSAlfredo Cardigliano goto err_free_adapter; 122423bf4ddbSAlfredo Cardigliano } 122523bf4ddbSAlfredo Cardigliano 1226669c8de6SAlfredo Cardigliano /* Configure LIFs */ 1227669c8de6SAlfredo Cardigliano err = ionic_lif_identify(adapter); 1228669c8de6SAlfredo Cardigliano if (err) { 1229669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot identify lif: %d, aborting", err); 1230669c8de6SAlfredo Cardigliano goto err_free_adapter; 1231669c8de6SAlfredo Cardigliano } 1232669c8de6SAlfredo Cardigliano 1233669c8de6SAlfredo Cardigliano /* Allocate and init LIFs */ 1234669c8de6SAlfredo Cardigliano err = ionic_lifs_size(adapter); 1235669c8de6SAlfredo Cardigliano if (err) { 1236669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot size LIFs: %d, aborting", err); 1237669c8de6SAlfredo Cardigliano goto err_free_adapter; 1238669c8de6SAlfredo Cardigliano } 1239669c8de6SAlfredo Cardigliano 1240598f6726SAlfredo Cardigliano adapter->max_mac_addrs = adapter->ident.lif.eth.max_ucast_filters; 1241598f6726SAlfredo Cardigliano 1242*00b65da5SAndrew Boyer if (adapter->ident.dev.nlifs != 1) { 1243*00b65da5SAndrew Boyer IONIC_PRINT(ERR, "Unexpected request for %d LIFs", 1244*00b65da5SAndrew Boyer adapter->ident.dev.nlifs); 1245*00b65da5SAndrew Boyer goto err_free_adapter; 1246669c8de6SAlfredo Cardigliano } 1247669c8de6SAlfredo Cardigliano 1248*00b65da5SAndrew Boyer snprintf(name, sizeof(name), "%s_lif", pci_dev->device.name); 1249*00b65da5SAndrew Boyer err = rte_eth_dev_create(&pci_dev->device, 1250*00b65da5SAndrew Boyer name, sizeof(struct ionic_lif), 1251*00b65da5SAndrew Boyer NULL, NULL, eth_ionic_dev_init, adapter); 1252*00b65da5SAndrew Boyer if (err) { 1253*00b65da5SAndrew Boyer IONIC_PRINT(ERR, "Cannot create eth device for %s", name); 1254*00b65da5SAndrew Boyer goto err_free_adapter; 1255669c8de6SAlfredo Cardigliano } 1256669c8de6SAlfredo Cardigliano 125727b942c8SAlfredo Cardigliano err = ionic_configure_intr(adapter); 125827b942c8SAlfredo Cardigliano 125927b942c8SAlfredo Cardigliano if (err) { 126027b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Failed to configure interrupts"); 126127b942c8SAlfredo Cardigliano goto err_free_adapter; 126227b942c8SAlfredo Cardigliano } 126327b942c8SAlfredo Cardigliano 12645ef51809SAlfredo Cardigliano return 0; 12655ef51809SAlfredo Cardigliano 12665ef51809SAlfredo Cardigliano err_free_adapter: 12675ef51809SAlfredo Cardigliano rte_free(adapter); 12685ef51809SAlfredo Cardigliano err: 12695ef51809SAlfredo Cardigliano return err; 12705ef51809SAlfredo Cardigliano } 12715ef51809SAlfredo Cardigliano 12725ef51809SAlfredo Cardigliano static int 12735ef51809SAlfredo Cardigliano eth_ionic_pci_remove(struct rte_pci_device *pci_dev __rte_unused) 12745ef51809SAlfredo Cardigliano { 1275669c8de6SAlfredo Cardigliano char name[RTE_ETH_NAME_MAX_LEN]; 1276669c8de6SAlfredo Cardigliano struct ionic_adapter *adapter = NULL; 1277669c8de6SAlfredo Cardigliano struct rte_eth_dev *eth_dev; 1278669c8de6SAlfredo Cardigliano struct ionic_lif *lif; 1279669c8de6SAlfredo Cardigliano 1280*00b65da5SAndrew Boyer /* Adapter lookup is using the eth_dev name */ 1281*00b65da5SAndrew Boyer snprintf(name, sizeof(name), "%s_lif", pci_dev->device.name); 1282669c8de6SAlfredo Cardigliano 1283669c8de6SAlfredo Cardigliano eth_dev = rte_eth_dev_allocated(name); 1284669c8de6SAlfredo Cardigliano if (eth_dev) { 1285669c8de6SAlfredo Cardigliano lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 1286669c8de6SAlfredo Cardigliano adapter = lif->adapter; 1287669c8de6SAlfredo Cardigliano } 1288669c8de6SAlfredo Cardigliano 1289669c8de6SAlfredo Cardigliano if (adapter) { 129027b942c8SAlfredo Cardigliano ionic_unconfigure_intr(adapter); 129127b942c8SAlfredo Cardigliano 1292*00b65da5SAndrew Boyer rte_eth_dev_destroy(eth_dev, eth_ionic_dev_uninit); 1293669c8de6SAlfredo Cardigliano 1294669c8de6SAlfredo Cardigliano rte_free(adapter); 1295669c8de6SAlfredo Cardigliano } 1296669c8de6SAlfredo Cardigliano 12975ef51809SAlfredo Cardigliano return 0; 12985ef51809SAlfredo Cardigliano } 12995ef51809SAlfredo Cardigliano 13005ef51809SAlfredo Cardigliano static struct rte_pci_driver rte_ionic_pmd = { 13015ef51809SAlfredo Cardigliano .id_table = pci_id_ionic_map, 13025ef51809SAlfredo Cardigliano .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC, 13035ef51809SAlfredo Cardigliano .probe = eth_ionic_pci_probe, 13045ef51809SAlfredo Cardigliano .remove = eth_ionic_pci_remove, 13055ef51809SAlfredo Cardigliano }; 13065ef51809SAlfredo Cardigliano 13075ef51809SAlfredo Cardigliano RTE_PMD_REGISTER_PCI(net_ionic, rte_ionic_pmd); 13085ef51809SAlfredo Cardigliano RTE_PMD_REGISTER_PCI_TABLE(net_ionic, pci_id_ionic_map); 13095ef51809SAlfredo Cardigliano RTE_PMD_REGISTER_KMOD_DEP(net_ionic, "* igb_uio | uio_pci_generic | vfio-pci"); 13109c99878aSJerin Jacob RTE_LOG_REGISTER(ionic_logtype, pmd.net.ionic, NOTICE); 1311