xref: /dpdk/drivers/net/bnx2x/ecore_fw_defs.h (revision 23f3dac43237d5de18f9544c6e3f932c70c39e27)
1688654bfSRasesh Mody /* SPDX-License-Identifier: BSD-3-Clause
29eb5dc09SRasesh Mody  * Copyright (c) 2007-2013 Broadcom Corporation.
3b5bf7719SStephen Hemminger  *
4b5bf7719SStephen Hemminger  * Eric Davis        <edavis@broadcom.com>
5b5bf7719SStephen Hemminger  * David Christensen <davidch@broadcom.com>
6b5bf7719SStephen Hemminger  * Gary Zambrano     <zambrano@broadcom.com>
7b5bf7719SStephen Hemminger  *
8e3de5dadSRasesh Mody  * Copyright (c) 2014-2018 Cavium Inc.
9059113ccSRasesh Mody  * All rights reserved.
10e3de5dadSRasesh Mody  * www.cavium.com
11b5bf7719SStephen Hemminger  */
12b5bf7719SStephen Hemminger 
13b5bf7719SStephen Hemminger #ifndef ECORE_FW_DEFS_H
14b5bf7719SStephen Hemminger #define ECORE_FW_DEFS_H
15b5bf7719SStephen Hemminger 
16924e6b76SThomas Monjalon #include <rte_eal_paging.h>
17924e6b76SThomas Monjalon 
180cb4150fSRasesh Mody #define CSTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[152].base)
19b5bf7719SStephen Hemminger #define CSTORM_ASSERT_LIST_OFFSET(assertListEntry) \
200cb4150fSRasesh Mody 	(IRO[151].base + ((assertListEntry) * IRO[151].m1))
21b5bf7719SStephen Hemminger #define CSTORM_EVENT_RING_DATA_OFFSET(pfId) \
220cb4150fSRasesh Mody 	(IRO[157].base + (((pfId)>>1) * IRO[157].m1) + (((pfId)&1) * \
230cb4150fSRasesh Mody 	IRO[157].m2))
24b5bf7719SStephen Hemminger #define CSTORM_EVENT_RING_PROD_OFFSET(pfId) \
250cb4150fSRasesh Mody 	(IRO[158].base + (((pfId)>>1) * IRO[158].m1) + (((pfId)&1) * \
260cb4150fSRasesh Mody 	IRO[158].m2))
27b5bf7719SStephen Hemminger #define CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(funcId) \
280cb4150fSRasesh Mody 	(IRO[163].base + ((funcId) * IRO[163].m1))
29b5bf7719SStephen Hemminger #define CSTORM_FUNC_EN_OFFSET(funcId) \
300cb4150fSRasesh Mody 	(IRO[153].base + ((funcId) * IRO[153].m1))
31b5bf7719SStephen Hemminger #define CSTORM_HC_SYNC_LINE_INDEX_E1X_OFFSET(hcIndex, sbId) \
320cb4150fSRasesh Mody 	(IRO[143].base + ((hcIndex) * IRO[143].m1) + ((sbId) * IRO[143].m2))
33b5bf7719SStephen Hemminger #define CSTORM_HC_SYNC_LINE_INDEX_E2_OFFSET(hcIndex, sbId) \
340cb4150fSRasesh Mody 	(IRO[142].base + (((hcIndex)>>2) * IRO[142].m1) + (((hcIndex)&3) \
350cb4150fSRasesh Mody 	* IRO[142].m2) + ((sbId) * IRO[142].m3))
360cb4150fSRasesh Mody #define CSTORM_IGU_MODE_OFFSET (IRO[161].base)
37b5bf7719SStephen Hemminger #define CSTORM_ISCSI_CQ_SIZE_OFFSET(pfId) \
380cb4150fSRasesh Mody 	(IRO[323].base + ((pfId) * IRO[323].m1))
39b5bf7719SStephen Hemminger #define CSTORM_ISCSI_CQ_SQN_SIZE_OFFSET(pfId) \
400cb4150fSRasesh Mody 	(IRO[324].base + ((pfId) * IRO[324].m1))
41b5bf7719SStephen Hemminger #define CSTORM_ISCSI_EQ_CONS_OFFSET(pfId, iscsiEqId) \
420cb4150fSRasesh Mody 	(IRO[316].base + ((pfId) * IRO[316].m1) + ((iscsiEqId) * IRO[316].m2))
43b5bf7719SStephen Hemminger #define CSTORM_ISCSI_EQ_NEXT_EQE_ADDR_OFFSET(pfId, iscsiEqId) \
440cb4150fSRasesh Mody 	(IRO[318].base + ((pfId) * IRO[318].m1) + ((iscsiEqId) * IRO[318].m2))
45b5bf7719SStephen Hemminger #define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_OFFSET(pfId, iscsiEqId) \
460cb4150fSRasesh Mody 	(IRO[317].base + ((pfId) * IRO[317].m1) + ((iscsiEqId) * IRO[317].m2))
47b5bf7719SStephen Hemminger #define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_VALID_OFFSET(pfId, iscsiEqId) \
480cb4150fSRasesh Mody 	(IRO[319].base + ((pfId) * IRO[319].m1) + ((iscsiEqId) * IRO[319].m2))
49b5bf7719SStephen Hemminger #define CSTORM_ISCSI_EQ_PROD_OFFSET(pfId, iscsiEqId) \
50b5bf7719SStephen Hemminger 	(IRO[315].base + ((pfId) * IRO[315].m1) + ((iscsiEqId) * IRO[315].m2))
510cb4150fSRasesh Mody #define CSTORM_ISCSI_EQ_SB_INDEX_OFFSET(pfId, iscsiEqId) \
520cb4150fSRasesh Mody 	(IRO[321].base + ((pfId) * IRO[321].m1) + ((iscsiEqId) * IRO[321].m2))
53b5bf7719SStephen Hemminger #define CSTORM_ISCSI_EQ_SB_NUM_OFFSET(pfId, iscsiEqId) \
540cb4150fSRasesh Mody 	(IRO[320].base + ((pfId) * IRO[320].m1) + ((iscsiEqId) * IRO[320].m2))
55b5bf7719SStephen Hemminger #define CSTORM_ISCSI_HQ_SIZE_OFFSET(pfId) \
560cb4150fSRasesh Mody 	(IRO[322].base + ((pfId) * IRO[322].m1))
57b5bf7719SStephen Hemminger #define CSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
580cb4150fSRasesh Mody 	(IRO[314].base + ((pfId) * IRO[314].m1))
59b5bf7719SStephen Hemminger #define CSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
600cb4150fSRasesh Mody 	(IRO[313].base + ((pfId) * IRO[313].m1))
61b5bf7719SStephen Hemminger #define CSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
620cb4150fSRasesh Mody 	(IRO[312].base + ((pfId) * IRO[312].m1))
63b5bf7719SStephen Hemminger #define CSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
640cb4150fSRasesh Mody 	(IRO[155].base + ((funcId) * IRO[155].m1))
65b5bf7719SStephen Hemminger #define CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(pfId) \
660cb4150fSRasesh Mody 	(IRO[146].base + ((pfId) * IRO[146].m1))
67b5bf7719SStephen Hemminger #define CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(pfId) \
680cb4150fSRasesh Mody 	(IRO[147].base + ((pfId) * IRO[147].m1))
69b5bf7719SStephen Hemminger #define CSTORM_SP_STATUS_BLOCK_OFFSET(pfId) \
700cb4150fSRasesh Mody 	(IRO[145].base + ((pfId) * IRO[145].m1))
710cb4150fSRasesh Mody #define CSTORM_SP_STATUS_BLOCK_SIZE (IRO[145].size)
72b5bf7719SStephen Hemminger #define CSTORM_SP_SYNC_BLOCK_OFFSET(pfId) \
730cb4150fSRasesh Mody 	(IRO[148].base + ((pfId) * IRO[148].m1))
740cb4150fSRasesh Mody #define CSTORM_SP_SYNC_BLOCK_SIZE (IRO[148].size)
75b5bf7719SStephen Hemminger #define CSTORM_STATUS_BLOCK_DATA_FLAGS_OFFSET(sbId, hcIndex) \
760cb4150fSRasesh Mody 	(IRO[140].base + ((sbId) * IRO[140].m1) + ((hcIndex) * IRO[140].m2))
77b5bf7719SStephen Hemminger #define CSTORM_STATUS_BLOCK_DATA_OFFSET(sbId) \
78b5bf7719SStephen Hemminger 	(IRO[137].base + ((sbId) * IRO[137].m1))
790cb4150fSRasesh Mody #define CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(sbId) \
800cb4150fSRasesh Mody 	(IRO[138].base + ((sbId) * IRO[138].m1))
810cb4150fSRasesh Mody #define CSTORM_STATUS_BLOCK_DATA_TIMEOUT_OFFSET(sbId, hcIndex) \
820cb4150fSRasesh Mody 	(IRO[139].base + ((sbId) * IRO[139].m1) + ((hcIndex) * IRO[139].m2))
830cb4150fSRasesh Mody #define CSTORM_STATUS_BLOCK_OFFSET(sbId) \
840cb4150fSRasesh Mody 	(IRO[136].base + ((sbId) * IRO[136].m1))
850cb4150fSRasesh Mody #define CSTORM_STATUS_BLOCK_SIZE (IRO[136].size)
860cb4150fSRasesh Mody #define CSTORM_SYNC_BLOCK_OFFSET(sbId) \
870cb4150fSRasesh Mody 	(IRO[141].base + ((sbId) * IRO[141].m1))
880cb4150fSRasesh Mody #define CSTORM_SYNC_BLOCK_SIZE (IRO[141].size)
890cb4150fSRasesh Mody #define CSTORM_VF_PF_CHANNEL_STATE_OFFSET(vfId) \
900cb4150fSRasesh Mody 	(IRO[159].base + ((vfId) * IRO[159].m1))
910cb4150fSRasesh Mody #define CSTORM_VF_PF_CHANNEL_VALID_OFFSET(vfId) \
920cb4150fSRasesh Mody 	(IRO[160].base + ((vfId) * IRO[160].m1))
93b5bf7719SStephen Hemminger #define CSTORM_VF_TO_PF_OFFSET(funcId) \
940cb4150fSRasesh Mody 	(IRO[154].base + ((funcId) * IRO[154].m1))
95b5bf7719SStephen Hemminger #define TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(pfId) \
960cb4150fSRasesh Mody 	(IRO[207].base + ((pfId) * IRO[207].m1))
97b5bf7719SStephen Hemminger #define TSTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[102].base)
98b5bf7719SStephen Hemminger #define TSTORM_ASSERT_LIST_OFFSET(assertListEntry) \
99b5bf7719SStephen Hemminger 	(IRO[101].base + ((assertListEntry) * IRO[101].m1))
100b5bf7719SStephen Hemminger #define TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(pfId) \
1010cb4150fSRasesh Mody 	(IRO[205].base + ((pfId) * IRO[205].m1))
102b5bf7719SStephen Hemminger #define TSTORM_FUNC_EN_OFFSET(funcId) \
1030cb4150fSRasesh Mody 	(IRO[107].base + ((funcId) * IRO[107].m1))
104b5bf7719SStephen Hemminger #define TSTORM_ISCSI_ERROR_BITMAP_OFFSET(pfId) \
105b5bf7719SStephen Hemminger 	(IRO[278].base + ((pfId) * IRO[278].m1))
1060cb4150fSRasesh Mody #define TSTORM_ISCSI_L2_ISCSI_OOO_CID_TABLE_OFFSET(pfId) \
107b5bf7719SStephen Hemminger 	(IRO[279].base + ((pfId) * IRO[279].m1))
1080cb4150fSRasesh Mody #define TSTORM_ISCSI_L2_ISCSI_OOO_CLIENT_ID_TABLE_OFFSET(pfId) \
1090cb4150fSRasesh Mody 	(IRO[280].base + ((pfId) * IRO[280].m1))
1100cb4150fSRasesh Mody #define TSTORM_ISCSI_L2_ISCSI_OOO_PROD_OFFSET(pfId) \
1110cb4150fSRasesh Mody 	(IRO[281].base + ((pfId) * IRO[281].m1))
1120cb4150fSRasesh Mody #define TSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
1130cb4150fSRasesh Mody 	(IRO[277].base + ((pfId) * IRO[277].m1))
1140cb4150fSRasesh Mody #define TSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
1150cb4150fSRasesh Mody 	(IRO[276].base + ((pfId) * IRO[276].m1))
1160cb4150fSRasesh Mody #define TSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
1170cb4150fSRasesh Mody 	(IRO[275].base + ((pfId) * IRO[275].m1))
1180cb4150fSRasesh Mody #define TSTORM_ISCSI_RQ_SIZE_OFFSET(pfId) \
1190cb4150fSRasesh Mody 	(IRO[274].base + ((pfId) * IRO[274].m1))
1200cb4150fSRasesh Mody #define TSTORM_ISCSI_TCP_LOCAL_ADV_WND_OFFSET(pfId) \
1210cb4150fSRasesh Mody 	(IRO[284].base + ((pfId) * IRO[284].m1))
1220cb4150fSRasesh Mody #define TSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(pfId) \
1230cb4150fSRasesh Mody 	(IRO[270].base + ((pfId) * IRO[270].m1))
1240cb4150fSRasesh Mody #define TSTORM_ISCSI_TCP_VARS_LSB_LOCAL_MAC_ADDR_OFFSET(pfId) \
1250cb4150fSRasesh Mody 	(IRO[271].base + ((pfId) * IRO[271].m1))
1260cb4150fSRasesh Mody #define TSTORM_ISCSI_TCP_VARS_MID_LOCAL_MAC_ADDR_OFFSET(pfId) \
1270cb4150fSRasesh Mody 	(IRO[272].base + ((pfId) * IRO[272].m1))
1280cb4150fSRasesh Mody #define TSTORM_ISCSI_TCP_VARS_MSB_LOCAL_MAC_ADDR_OFFSET(pfId) \
1290cb4150fSRasesh Mody 	(IRO[273].base + ((pfId) * IRO[273].m1))
1300cb4150fSRasesh Mody #define TSTORM_MAC_FILTER_CONFIG_OFFSET(pfId) \
1310cb4150fSRasesh Mody 	(IRO[206].base + ((pfId) * IRO[206].m1))
1320cb4150fSRasesh Mody #define TSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
1330cb4150fSRasesh Mody 	(IRO[109].base + ((funcId) * IRO[109].m1))
1340cb4150fSRasesh Mody #define TSTORM_TCP_MAX_CWND_OFFSET(pfId) \
1350cb4150fSRasesh Mody 	(IRO[223].base + ((pfId) * IRO[223].m1))
1360cb4150fSRasesh Mody #define TSTORM_VF_TO_PF_OFFSET(funcId) \
1370cb4150fSRasesh Mody 	(IRO[108].base + ((funcId) * IRO[108].m1))
1380cb4150fSRasesh Mody #define USTORM_AGG_DATA_OFFSET (IRO[212].base)
1390cb4150fSRasesh Mody #define USTORM_AGG_DATA_SIZE (IRO[212].size)
1400cb4150fSRasesh Mody #define USTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[181].base)
1410cb4150fSRasesh Mody #define USTORM_ASSERT_LIST_OFFSET(assertListEntry) \
1420cb4150fSRasesh Mody 	(IRO[180].base + ((assertListEntry) * IRO[180].m1))
1430cb4150fSRasesh Mody #define USTORM_ETH_PAUSE_ENABLED_OFFSET(portId) \
1440cb4150fSRasesh Mody 	(IRO[187].base + ((portId) * IRO[187].m1))
1450cb4150fSRasesh Mody #define USTORM_FCOE_EQ_PROD_OFFSET(pfId) \
1460cb4150fSRasesh Mody 	(IRO[325].base + ((pfId) * IRO[325].m1))
1470cb4150fSRasesh Mody #define USTORM_FUNC_EN_OFFSET(funcId) \
1480cb4150fSRasesh Mody 	(IRO[182].base + ((funcId) * IRO[182].m1))
1490cb4150fSRasesh Mody #define USTORM_ISCSI_CQ_SIZE_OFFSET(pfId) \
1500cb4150fSRasesh Mody 	(IRO[289].base + ((pfId) * IRO[289].m1))
1510cb4150fSRasesh Mody #define USTORM_ISCSI_CQ_SQN_SIZE_OFFSET(pfId) \
1520cb4150fSRasesh Mody 	(IRO[290].base + ((pfId) * IRO[290].m1))
1530cb4150fSRasesh Mody #define USTORM_ISCSI_ERROR_BITMAP_OFFSET(pfId) \
1540cb4150fSRasesh Mody 	(IRO[294].base + ((pfId) * IRO[294].m1))
1550cb4150fSRasesh Mody #define USTORM_ISCSI_GLOBAL_BUF_PHYS_ADDR_OFFSET(pfId) \
1560cb4150fSRasesh Mody 	(IRO[291].base + ((pfId) * IRO[291].m1))
1570cb4150fSRasesh Mody #define USTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
158b5bf7719SStephen Hemminger 	(IRO[287].base + ((pfId) * IRO[287].m1))
1590cb4150fSRasesh Mody #define USTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
1600cb4150fSRasesh Mody 	(IRO[286].base + ((pfId) * IRO[286].m1))
1610cb4150fSRasesh Mody #define USTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
1620cb4150fSRasesh Mody 	(IRO[285].base + ((pfId) * IRO[285].m1))
1630cb4150fSRasesh Mody #define USTORM_ISCSI_R2TQ_SIZE_OFFSET(pfId) \
1640cb4150fSRasesh Mody 	(IRO[288].base + ((pfId) * IRO[288].m1))
1650cb4150fSRasesh Mody #define USTORM_ISCSI_RQ_BUFFER_SIZE_OFFSET(pfId) \
1660cb4150fSRasesh Mody 	(IRO[292].base + ((pfId) * IRO[292].m1))
1670cb4150fSRasesh Mody #define USTORM_ISCSI_RQ_SIZE_OFFSET(pfId) \
1680cb4150fSRasesh Mody 	(IRO[293].base + ((pfId) * IRO[293].m1))
169b5bf7719SStephen Hemminger #define USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(pfId) \
1700cb4150fSRasesh Mody 	(IRO[186].base + ((pfId) * IRO[186].m1))
171b5bf7719SStephen Hemminger #define USTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
1720cb4150fSRasesh Mody 	(IRO[184].base + ((funcId) * IRO[184].m1))
173b5bf7719SStephen Hemminger #define USTORM_RX_PRODS_E1X_OFFSET(portId, clientId) \
1740cb4150fSRasesh Mody 	(IRO[215].base + ((portId) * IRO[215].m1) + ((clientId) * \
1750cb4150fSRasesh Mody 	IRO[215].m2))
176b5bf7719SStephen Hemminger #define USTORM_RX_PRODS_E2_OFFSET(qzoneId) \
1770cb4150fSRasesh Mody 	(IRO[216].base + ((qzoneId) * IRO[216].m1))
1780cb4150fSRasesh Mody #define USTORM_TPA_BTR_OFFSET (IRO[213].base)
1790cb4150fSRasesh Mody #define USTORM_TPA_BTR_SIZE (IRO[213].size)
180b5bf7719SStephen Hemminger #define USTORM_VF_TO_PF_OFFSET(funcId) \
1810cb4150fSRasesh Mody 	(IRO[183].base + ((funcId) * IRO[183].m1))
182b5bf7719SStephen Hemminger #define XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE (IRO[67].base)
183b5bf7719SStephen Hemminger #define XSTORM_AGG_INT_FINAL_CLEANUP_INDEX (IRO[66].base)
184b5bf7719SStephen Hemminger #define XSTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[51].base)
185b5bf7719SStephen Hemminger #define XSTORM_ASSERT_LIST_OFFSET(assertListEntry) \
186b5bf7719SStephen Hemminger 	(IRO[50].base + ((assertListEntry) * IRO[50].m1))
187b5bf7719SStephen Hemminger #define XSTORM_CMNG_PER_PORT_VARS_OFFSET(portId) \
188b5bf7719SStephen Hemminger 	(IRO[43].base + ((portId) * IRO[43].m1))
189b5bf7719SStephen Hemminger #define XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(pfId) \
190b5bf7719SStephen Hemminger 	(IRO[45].base + ((pfId) * IRO[45].m1))
191b5bf7719SStephen Hemminger #define XSTORM_FUNC_EN_OFFSET(funcId) \
192b5bf7719SStephen Hemminger 	(IRO[47].base + ((funcId) * IRO[47].m1))
193b5bf7719SStephen Hemminger #define XSTORM_ISCSI_HQ_SIZE_OFFSET(pfId) \
194b5bf7719SStephen Hemminger 	(IRO[302].base + ((pfId) * IRO[302].m1))
1950cb4150fSRasesh Mody #define XSTORM_ISCSI_LOCAL_MAC_ADDR0_OFFSET(pfId) \
196b5bf7719SStephen Hemminger 	(IRO[305].base + ((pfId) * IRO[305].m1))
1970cb4150fSRasesh Mody #define XSTORM_ISCSI_LOCAL_MAC_ADDR1_OFFSET(pfId) \
1980cb4150fSRasesh Mody 	(IRO[306].base + ((pfId) * IRO[306].m1))
1990cb4150fSRasesh Mody #define XSTORM_ISCSI_LOCAL_MAC_ADDR2_OFFSET(pfId) \
2000cb4150fSRasesh Mody 	(IRO[307].base + ((pfId) * IRO[307].m1))
2010cb4150fSRasesh Mody #define XSTORM_ISCSI_LOCAL_MAC_ADDR3_OFFSET(pfId) \
2020cb4150fSRasesh Mody 	(IRO[308].base + ((pfId) * IRO[308].m1))
2030cb4150fSRasesh Mody #define XSTORM_ISCSI_LOCAL_MAC_ADDR4_OFFSET(pfId) \
2040cb4150fSRasesh Mody 	(IRO[309].base + ((pfId) * IRO[309].m1))
2050cb4150fSRasesh Mody #define XSTORM_ISCSI_LOCAL_MAC_ADDR5_OFFSET(pfId) \
2060cb4150fSRasesh Mody 	(IRO[310].base + ((pfId) * IRO[310].m1))
2070cb4150fSRasesh Mody #define XSTORM_ISCSI_LOCAL_VLAN_OFFSET(pfId) \
2080cb4150fSRasesh Mody 	(IRO[311].base + ((pfId) * IRO[311].m1))
209b5bf7719SStephen Hemminger #define XSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
2100cb4150fSRasesh Mody 	(IRO[301].base + ((pfId) * IRO[301].m1))
211b5bf7719SStephen Hemminger #define XSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
2120cb4150fSRasesh Mody 	(IRO[300].base + ((pfId) * IRO[300].m1))
213b5bf7719SStephen Hemminger #define XSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
2140cb4150fSRasesh Mody 	(IRO[299].base + ((pfId) * IRO[299].m1))
215b5bf7719SStephen Hemminger #define XSTORM_ISCSI_R2TQ_SIZE_OFFSET(pfId) \
2160cb4150fSRasesh Mody 	(IRO[304].base + ((pfId) * IRO[304].m1))
217b5bf7719SStephen Hemminger #define XSTORM_ISCSI_SQ_SIZE_OFFSET(pfId) \
2180cb4150fSRasesh Mody 	(IRO[303].base + ((pfId) * IRO[303].m1))
219b5bf7719SStephen Hemminger #define XSTORM_ISCSI_TCP_VARS_ADV_WND_SCL_OFFSET(pfId) \
2200cb4150fSRasesh Mody 	(IRO[298].base + ((pfId) * IRO[298].m1))
221b5bf7719SStephen Hemminger #define XSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(pfId) \
2220cb4150fSRasesh Mody 	(IRO[297].base + ((pfId) * IRO[297].m1))
223b5bf7719SStephen Hemminger #define XSTORM_ISCSI_TCP_VARS_TOS_OFFSET(pfId) \
2240cb4150fSRasesh Mody 	(IRO[296].base + ((pfId) * IRO[296].m1))
225b5bf7719SStephen Hemminger #define XSTORM_ISCSI_TCP_VARS_TTL_OFFSET(pfId) \
2260cb4150fSRasesh Mody 	(IRO[295].base + ((pfId) * IRO[295].m1))
227b5bf7719SStephen Hemminger #define XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(pfId) \
228b5bf7719SStephen Hemminger 	(IRO[44].base + ((pfId) * IRO[44].m1))
229b5bf7719SStephen Hemminger #define XSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
230b5bf7719SStephen Hemminger 	(IRO[49].base + ((funcId) * IRO[49].m1))
231b5bf7719SStephen Hemminger #define XSTORM_SPQ_DATA_OFFSET(funcId) \
232b5bf7719SStephen Hemminger 	(IRO[32].base + ((funcId) * IRO[32].m1))
233b5bf7719SStephen Hemminger #define XSTORM_SPQ_DATA_SIZE (IRO[32].size)
234b5bf7719SStephen Hemminger #define XSTORM_SPQ_PAGE_BASE_OFFSET(funcId) \
235b5bf7719SStephen Hemminger 	(IRO[30].base + ((funcId) * IRO[30].m1))
236b5bf7719SStephen Hemminger #define XSTORM_SPQ_PROD_OFFSET(funcId) \
237b5bf7719SStephen Hemminger 	(IRO[31].base + ((funcId) * IRO[31].m1))
238b5bf7719SStephen Hemminger #define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_ENABLED_OFFSET(portId) \
2390cb4150fSRasesh Mody 	(IRO[217].base + ((portId) * IRO[217].m1))
240b5bf7719SStephen Hemminger #define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_MAX_COUNT_OFFSET(portId) \
2410cb4150fSRasesh Mody 	(IRO[218].base + ((portId) * IRO[218].m1))
242b5bf7719SStephen Hemminger #define XSTORM_TCP_TX_SWS_TIMER_VAL_OFFSET(pfId) \
2430cb4150fSRasesh Mody 	(IRO[220].base + (((pfId)>>1) * IRO[220].m1) + (((pfId)&1) * \
2440cb4150fSRasesh Mody 	IRO[220].m2))
245b5bf7719SStephen Hemminger #define XSTORM_VF_TO_PF_OFFSET(funcId) \
246b5bf7719SStephen Hemminger 	(IRO[48].base + ((funcId) * IRO[48].m1))
2470cb4150fSRasesh Mody #define COMMON_ASM_INVALID_ASSERT_OPCODE 0x0
2480cb4150fSRasesh Mody 
2490cb4150fSRasesh Mody /* eth hsi version */
2500cb4150fSRasesh Mody #define ETH_FP_HSI_VERSION (ETH_FP_HSI_VER_2)
251b5bf7719SStephen Hemminger 
252b5bf7719SStephen Hemminger 
253b5bf7719SStephen Hemminger /* Ethernet Ring parameters */
254b5bf7719SStephen Hemminger #define X_ETH_LOCAL_RING_SIZE 13
255b5bf7719SStephen Hemminger #define FIRST_BD_IN_PKT	0
256b5bf7719SStephen Hemminger #define PARSE_BD_INDEX 1
257924e6b76SThomas Monjalon #define NUM_OF_ETH_BDS_IN_PAGE \
258924e6b76SThomas Monjalon 	(rte_mem_page_size() / (STRUCT_SIZE(eth_tx_bd) / 8))
2590cb4150fSRasesh Mody #define U_ETH_NUM_OF_SGES_TO_FETCH 8
2600cb4150fSRasesh Mody #define U_ETH_MAX_SGES_FOR_PACKET 3
261b5bf7719SStephen Hemminger 
262b5bf7719SStephen Hemminger /* Rx ring params */
263b5bf7719SStephen Hemminger #define U_ETH_LOCAL_BD_RING_SIZE 8
2640cb4150fSRasesh Mody #define U_ETH_LOCAL_SGE_RING_SIZE 10
265b5bf7719SStephen Hemminger #define U_ETH_SGL_SIZE 8
266b5bf7719SStephen Hemminger 	/* The fw will padd the buffer with this value, so the IP header \
267b5bf7719SStephen Hemminger 	will be align to 4 Byte */
268b5bf7719SStephen Hemminger #define IP_HEADER_ALIGNMENT_PADDING 2
269b5bf7719SStephen Hemminger 
2700cb4150fSRasesh Mody #define U_ETH_SGES_PER_PAGE_INVERSE_MASK \
271924e6b76SThomas Monjalon 	(0xFFFF - ((rte_mem_page_size() / ((STRUCT_SIZE(eth_rx_sge)) / 8)) - 1))
2720cb4150fSRasesh Mody 
273924e6b76SThomas Monjalon #define TU_ETH_CQES_PER_PAGE \
274924e6b76SThomas Monjalon 	(rte_mem_page_size() / (STRUCT_SIZE(eth_rx_cqe) / 8))
275924e6b76SThomas Monjalon #define U_ETH_BDS_PER_PAGE \
276924e6b76SThomas Monjalon 	(rte_mem_page_size() / (STRUCT_SIZE(eth_rx_bd) / 8))
277924e6b76SThomas Monjalon #define U_ETH_SGES_PER_PAGE \
278924e6b76SThomas Monjalon 	(rte_mem_page_size() / (STRUCT_SIZE(eth_rx_sge) / 8))
279b5bf7719SStephen Hemminger 
280b5bf7719SStephen Hemminger #define U_ETH_BDS_PER_PAGE_MASK	(U_ETH_BDS_PER_PAGE-1)
281b5bf7719SStephen Hemminger #define U_ETH_CQE_PER_PAGE_MASK	(TU_ETH_CQES_PER_PAGE-1)
2820cb4150fSRasesh Mody #define U_ETH_SGES_PER_PAGE_MASK (U_ETH_SGES_PER_PAGE-1)
283b5bf7719SStephen Hemminger 
284b5bf7719SStephen Hemminger #define U_ETH_UNDEFINED_Q 0xFF
285b5bf7719SStephen Hemminger 
286b5bf7719SStephen Hemminger #define T_ETH_INDIRECTION_TABLE_SIZE 128
287b5bf7719SStephen Hemminger #define T_ETH_RSS_KEY 10
288b5bf7719SStephen Hemminger #define ETH_NUM_OF_RSS_ENGINES_E2 72
289b5bf7719SStephen Hemminger 
290b5bf7719SStephen Hemminger #define FILTER_RULES_COUNT 16
291b5bf7719SStephen Hemminger #define MULTICAST_RULES_COUNT 16
292b5bf7719SStephen Hemminger #define CLASSIFY_RULES_COUNT 16
293b5bf7719SStephen Hemminger 
294b5bf7719SStephen Hemminger /*The CRC32 seed, that is used for the hash(reduction) multicast address */
295b5bf7719SStephen Hemminger #define ETH_CRC32_HASH_SEED 0x00000000
296b5bf7719SStephen Hemminger 
297b5bf7719SStephen Hemminger #define ETH_CRC32_HASH_BIT_SIZE	(8)
298b5bf7719SStephen Hemminger #define ETH_CRC32_HASH_MASK EVAL((1<<ETH_CRC32_HASH_BIT_SIZE)-1)
299b5bf7719SStephen Hemminger 
300b5bf7719SStephen Hemminger /* Maximal L2 clients supported */
3010cb4150fSRasesh Mody #define ETH_MAX_RX_CLIENTS_E1 18
302b5bf7719SStephen Hemminger #define ETH_MAX_RX_CLIENTS_E1H 28
303b5bf7719SStephen Hemminger #define ETH_MAX_RX_CLIENTS_E2 152
304b5bf7719SStephen Hemminger 
305b5bf7719SStephen Hemminger /* Maximal statistics client Ids */
3060cb4150fSRasesh Mody #define MAX_STAT_COUNTER_ID_E1 36
307b5bf7719SStephen Hemminger #define MAX_STAT_COUNTER_ID_E1H	56
308b5bf7719SStephen Hemminger #define MAX_STAT_COUNTER_ID_E2 140
309b5bf7719SStephen Hemminger 
3100cb4150fSRasesh Mody #define MAX_MAC_CREDIT_E1 192 /* Per Chip */
311b5bf7719SStephen Hemminger #define MAX_MAC_CREDIT_E1H 256 /* Per Chip */
312b5bf7719SStephen Hemminger #define MAX_MAC_CREDIT_E2 272 /* Per Path */
3130cb4150fSRasesh Mody #define MAX_VLAN_CREDIT_E1 0 /* Per Chip */
314b5bf7719SStephen Hemminger #define MAX_VLAN_CREDIT_E1H 0 /* Per Chip */
315b5bf7719SStephen Hemminger #define MAX_VLAN_CREDIT_E2 272 /* Per Path */
316b5bf7719SStephen Hemminger 
317b5bf7719SStephen Hemminger 
318b5bf7719SStephen Hemminger /* Maximal aggregation queues supported */
3190cb4150fSRasesh Mody #define ETH_MAX_AGGREGATION_QUEUES_E1 32
320b5bf7719SStephen Hemminger #define ETH_MAX_AGGREGATION_QUEUES_E1H_E2 64
321b5bf7719SStephen Hemminger 
322b5bf7719SStephen Hemminger 
323b5bf7719SStephen Hemminger #define ETH_NUM_OF_MCAST_BINS 256
324b5bf7719SStephen Hemminger #define ETH_NUM_OF_MCAST_ENGINES_E2 72
325b5bf7719SStephen Hemminger 
326b5bf7719SStephen Hemminger #define ETH_MIN_RX_CQES_WITHOUT_TPA (MAX_RAMRODS_PER_PORT + 3)
3270cb4150fSRasesh Mody #define ETH_MIN_RX_CQES_WITH_TPA_E1 \
3280cb4150fSRasesh Mody 	(ETH_MAX_AGGREGATION_QUEUES_E1 + ETH_MIN_RX_CQES_WITHOUT_TPA)
329b5bf7719SStephen Hemminger #define ETH_MIN_RX_CQES_WITH_TPA_E1H_E2 \
330b5bf7719SStephen Hemminger 	(ETH_MAX_AGGREGATION_QUEUES_E1H_E2 + ETH_MIN_RX_CQES_WITHOUT_TPA)
331b5bf7719SStephen Hemminger 
332b5bf7719SStephen Hemminger #define DISABLE_STATISTIC_COUNTER_ID_VALUE 0
333b5bf7719SStephen Hemminger 
334b5bf7719SStephen Hemminger 
335b5bf7719SStephen Hemminger /* This file defines HSI constants common to all microcode flows */
336b5bf7719SStephen Hemminger 
337b5bf7719SStephen Hemminger /* offset in bits of protocol in the state context parameter */
338b5bf7719SStephen Hemminger #define PROTOCOL_STATE_BIT_OFFSET 6
339b5bf7719SStephen Hemminger 
340b5bf7719SStephen Hemminger #define ETH_STATE (ETH_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
341b5bf7719SStephen Hemminger #define TOE_STATE (TOE_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
342b5bf7719SStephen Hemminger #define RDMA_STATE (RDMA_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
343b5bf7719SStephen Hemminger 
344*23f3dac4SStephen Hemminger /* microcode fixed page size 4K (chains and ring segments) */
345b5bf7719SStephen Hemminger #define MC_PAGE_SIZE 4096
346b5bf7719SStephen Hemminger 
347b5bf7719SStephen Hemminger /* Number of indices per slow-path SB */
348b5bf7719SStephen Hemminger #define HC_SP_SB_MAX_INDICES 16 /* The Maximum of all */
349b5bf7719SStephen Hemminger 
350b5bf7719SStephen Hemminger /* Number of indices per SB */
351b5bf7719SStephen Hemminger #define HC_SB_MAX_INDICES_E1X 8 /* Multiple of 4 */
352b5bf7719SStephen Hemminger #define HC_SB_MAX_INDICES_E2 8 /* Multiple of 4 */
353b5bf7719SStephen Hemminger 
354b5bf7719SStephen Hemminger /* Number of SB */
355b5bf7719SStephen Hemminger #define HC_SB_MAX_SB_E1X 32
356b5bf7719SStephen Hemminger #define HC_SB_MAX_SB_E2	136 /* include PF */
357b5bf7719SStephen Hemminger 
358b5bf7719SStephen Hemminger /* ID of slow path status block */
359b5bf7719SStephen Hemminger #define HC_SP_SB_ID 0xde
360b5bf7719SStephen Hemminger 
361b5bf7719SStephen Hemminger /* Num of State machines */
362b5bf7719SStephen Hemminger #define HC_SB_MAX_SM 2 /* Fixed */
363b5bf7719SStephen Hemminger 
364b5bf7719SStephen Hemminger /* Num of dynamic indices */
365b5bf7719SStephen Hemminger #define HC_SB_MAX_DYNAMIC_INDICES 4 /* 0..3 fixed */
366b5bf7719SStephen Hemminger 
367b5bf7719SStephen Hemminger /* max number of slow path commands per port */
368b5bf7719SStephen Hemminger #define MAX_RAMRODS_PER_PORT 8
369b5bf7719SStephen Hemminger 
370b5bf7719SStephen Hemminger 
371b5bf7719SStephen Hemminger /**** DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
372b5bf7719SStephen Hemminger 
373b5bf7719SStephen Hemminger /* chip timers frequency constants */
374b5bf7719SStephen Hemminger #define TIMERS_TICK_SIZE_CHIP (1e-3)
375b5bf7719SStephen Hemminger 
376b5bf7719SStephen Hemminger /* used in toe: TsRecentAge, MaxRt, and temporarily RTT */
377b5bf7719SStephen Hemminger #define TSEMI_CLK1_RESUL_CHIP (1e-3)
378b5bf7719SStephen Hemminger 
379b5bf7719SStephen Hemminger /* temporarily used for RTT */
380b5bf7719SStephen Hemminger #define XSEMI_CLK1_RESUL_CHIP (1e-3)
381b5bf7719SStephen Hemminger 
3827be78d02SJosh Soref /* used for Host Coalescing */
383b5bf7719SStephen Hemminger #define SDM_TIMER_TICK_RESUL_CHIP (4 * (1e-6))
3840cb4150fSRasesh Mody #define TSDM_TIMER_TICK_RESUL_CHIP (1 * (1e-6))
385b5bf7719SStephen Hemminger 
386b5bf7719SStephen Hemminger /**** END DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
387b5bf7719SStephen Hemminger 
388b5bf7719SStephen Hemminger #define XSTORM_IP_ID_ROLL_HALF 0x8000
389b5bf7719SStephen Hemminger #define XSTORM_IP_ID_ROLL_ALL 0
390b5bf7719SStephen Hemminger 
391b5bf7719SStephen Hemminger /* assert list: number of entries */
392b5bf7719SStephen Hemminger #define FW_LOG_LIST_SIZE 50
393b5bf7719SStephen Hemminger 
394b5bf7719SStephen Hemminger #define NUM_OF_SAFC_BITS 16
395b5bf7719SStephen Hemminger #define MAX_COS_NUMBER 4
396b5bf7719SStephen Hemminger #define MAX_TRAFFIC_TYPES 8
397b5bf7719SStephen Hemminger #define MAX_PFC_PRIORITIES 8
3980cb4150fSRasesh Mody #define MAX_VLAN_PRIORITIES 8
399b5bf7719SStephen Hemminger 	/* used by array traffic_type_to_priority[] to mark traffic type \
400b5bf7719SStephen Hemminger 	that is not mapped to priority*/
401b5bf7719SStephen Hemminger #define LLFC_TRAFFIC_TYPE_TO_PRIORITY_UNMAPPED 0xFF
402b5bf7719SStephen Hemminger 
403b5bf7719SStephen Hemminger /* Event Ring definitions */
404b5bf7719SStephen Hemminger #define C_ERES_PER_PAGE \
405924e6b76SThomas Monjalon 	(rte_mem_page_size() / BITS_TO_BYTES(STRUCT_SIZE(event_ring_elem)))
406b5bf7719SStephen Hemminger #define C_ERE_PER_PAGE_MASK (C_ERES_PER_PAGE - 1)
407b5bf7719SStephen Hemminger 
408b5bf7719SStephen Hemminger /* number of statistic command */
409b5bf7719SStephen Hemminger #define STATS_QUERY_CMD_COUNT 16
410b5bf7719SStephen Hemminger 
411b5bf7719SStephen Hemminger /* niv list table size */
412b5bf7719SStephen Hemminger #define AFEX_LIST_TABLE_SIZE 4096
413b5bf7719SStephen Hemminger 
414b5bf7719SStephen Hemminger /* invalid VNIC Id. used in VNIC classification */
415b5bf7719SStephen Hemminger #define INVALID_VNIC_ID	0xFF
416b5bf7719SStephen Hemminger 
417b5bf7719SStephen Hemminger /* used for indicating an undefined RAM offset in the IRO arrays */
418b5bf7719SStephen Hemminger #define UNDEF_IRO 0x80000000
419b5bf7719SStephen Hemminger 
420b5bf7719SStephen Hemminger /* used for defining the amount of FCoE tasks supported for PF */
421b5bf7719SStephen Hemminger #define MAX_FCOE_FUNCS_PER_ENGINE 2
422b5bf7719SStephen Hemminger #define MAX_NUM_FCOE_TASKS_PER_ENGINE \
423b5bf7719SStephen Hemminger 	4096 /*Each port can have at max 1 function*/
424b5bf7719SStephen Hemminger 
425b5bf7719SStephen Hemminger #endif /* ECORE_FW_DEFS_H */
426