xref: /dpdk/drivers/common/sfc_efx/base/siena_flash.h (revision 672386c1e9e1f64f7aa3b1360ad22dc737ea8d72)
15e111ed8SAndrew Rybchenko /* SPDX-License-Identifier: BSD-3-Clause
25e111ed8SAndrew Rybchenko  *
3*672386c1SAndrew Rybchenko  * Copyright(c) 2019-2021 Xilinx, Inc.
45e111ed8SAndrew Rybchenko  * Copyright(c) 2007-2019 Solarflare Communications Inc.
55e111ed8SAndrew Rybchenko  */
65e111ed8SAndrew Rybchenko 
75e111ed8SAndrew Rybchenko #ifndef	_SYS_SIENA_FLASH_H
85e111ed8SAndrew Rybchenko #define	_SYS_SIENA_FLASH_H
95e111ed8SAndrew Rybchenko 
105e111ed8SAndrew Rybchenko #pragma pack(1)
115e111ed8SAndrew Rybchenko 
125e111ed8SAndrew Rybchenko /* Fixed locations near the start of flash (which may be in the internal PHY
135e111ed8SAndrew Rybchenko  * firmware header) point to the boot header.
145e111ed8SAndrew Rybchenko  *
155e111ed8SAndrew Rybchenko  * - parsed by MC boot ROM and firmware
165e111ed8SAndrew Rybchenko  * - reserved (but not parsed) by PHY firmware
175e111ed8SAndrew Rybchenko  * - opaque to driver
185e111ed8SAndrew Rybchenko  */
195e111ed8SAndrew Rybchenko 
205e111ed8SAndrew Rybchenko #define	SIENA_MC_BOOT_PHY_FW_HDR_LEN (0x20)
215e111ed8SAndrew Rybchenko 
225e111ed8SAndrew Rybchenko #define	SIENA_MC_BOOT_PTR_LOCATION (0x18)      /* First thing we try to boot */
235e111ed8SAndrew Rybchenko #define	SIENA_MC_BOOT_ALT_PTR_LOCATION (0x1c)  /* Alternative if that fails */
245e111ed8SAndrew Rybchenko 
255e111ed8SAndrew Rybchenko #define	SIENA_MC_BOOT_HDR_LEN (0x200)
265e111ed8SAndrew Rybchenko 
275e111ed8SAndrew Rybchenko #define	SIENA_MC_BOOT_MAGIC (0x51E4A001)
285e111ed8SAndrew Rybchenko #define	SIENA_MC_BOOT_VERSION (1)
295e111ed8SAndrew Rybchenko 
305e111ed8SAndrew Rybchenko 
315e111ed8SAndrew Rybchenko /*Structures supporting an arbitrary number of binary blobs in the flash image
325e111ed8SAndrew Rybchenko   intended to house code and tables for the satellite cpus*/
335e111ed8SAndrew Rybchenko /*thanks to random.org for:*/
345e111ed8SAndrew Rybchenko #define	BLOBS_HEADER_MAGIC (0xBDA3BBD4)
355e111ed8SAndrew Rybchenko #define	BLOB_HEADER_MAGIC  (0xA1478A91)
365e111ed8SAndrew Rybchenko 
375e111ed8SAndrew Rybchenko typedef struct blobs_hdr_s {			/* GENERATED BY scripts/genfwdef */
385e111ed8SAndrew Rybchenko 	efx_dword_t	magic;
395e111ed8SAndrew Rybchenko 	efx_dword_t	no_of_blobs;
405e111ed8SAndrew Rybchenko } blobs_hdr_t;
415e111ed8SAndrew Rybchenko 
425e111ed8SAndrew Rybchenko typedef struct blob_hdr_s {			/* GENERATED BY scripts/genfwdef */
435e111ed8SAndrew Rybchenko 	efx_dword_t	magic;
445e111ed8SAndrew Rybchenko 	efx_dword_t	cpu_type;
455e111ed8SAndrew Rybchenko 	efx_dword_t	build_variant;
465e111ed8SAndrew Rybchenko 	efx_dword_t	offset;
475e111ed8SAndrew Rybchenko 	efx_dword_t	length;
485e111ed8SAndrew Rybchenko 	efx_dword_t	checksum;
495e111ed8SAndrew Rybchenko } blob_hdr_t;
505e111ed8SAndrew Rybchenko 
515e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_TXDI_TEXT (0)
525e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_RXDI_TEXT (1)
535e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_TXDP_TEXT (2)
545e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_RXDP_TEXT (3)
555e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_RXHRSL_HR_LUT (4)
565e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_RXHRSL_HR_LUT_CFG (5)
575e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_TXHRSL_HR_LUT (6)
585e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_TXHRSL_HR_LUT_CFG (7)
595e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_RXHRSL_HR_PGM  (8)
605e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_RXHRSL_SL_PGM  (9)
615e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_TXHRSL_HR_PGM  (10)
625e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_TXHRSL_SL_PGM  (11)
635e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_RXDI_VTBL0 (12)
645e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_TXDI_VTBL0 (13)
655e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_RXDI_VTBL1 (14)
665e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_TXDI_VTBL1 (15)
675e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_DUMPSPEC (32)
685e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_MC_XIP   (33)
695e111ed8SAndrew Rybchenko 
705e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_INVALID (31)
715e111ed8SAndrew Rybchenko 
725e111ed8SAndrew Rybchenko /*
735e111ed8SAndrew Rybchenko  * The upper four bits of the CPU type field specify the compression
745e111ed8SAndrew Rybchenko  * algorithm used for this blob.
755e111ed8SAndrew Rybchenko  */
765e111ed8SAndrew Rybchenko #define	BLOB_COMPRESSION_MASK (0xf0000000)
775e111ed8SAndrew Rybchenko #define	BLOB_CPU_TYPE_MASK    (0x0fffffff)
785e111ed8SAndrew Rybchenko 
795e111ed8SAndrew Rybchenko #define	BLOB_COMPRESSION_NONE (0x00000000) /* Stored as is */
805e111ed8SAndrew Rybchenko #define	BLOB_COMPRESSION_LZ   (0x10000000) /* see lib/lzdecoder.c */
815e111ed8SAndrew Rybchenko 
825e111ed8SAndrew Rybchenko typedef struct siena_mc_boot_hdr_s {		/* GENERATED BY scripts/genfwdef */
835e111ed8SAndrew Rybchenko 	efx_dword_t	magic;			/* = SIENA_MC_BOOT_MAGIC */
845e111ed8SAndrew Rybchenko 	efx_word_t	hdr_version;		/* this structure definition is version 1 */
855e111ed8SAndrew Rybchenko 	efx_byte_t	board_type;
865e111ed8SAndrew Rybchenko 	efx_byte_t	firmware_version_a;
875e111ed8SAndrew Rybchenko 	efx_byte_t	firmware_version_b;
885e111ed8SAndrew Rybchenko 	efx_byte_t	firmware_version_c;
895e111ed8SAndrew Rybchenko 	efx_word_t	checksum;		/* of whole header area + firmware image */
905e111ed8SAndrew Rybchenko 	efx_word_t	firmware_version_d;
915e111ed8SAndrew Rybchenko 	efx_byte_t	mcfw_subtype;
925e111ed8SAndrew Rybchenko 	efx_byte_t	generation;		/* MC (Medford and later): MC partition generation when */
935e111ed8SAndrew Rybchenko 						/* written to NVRAM. */
945e111ed8SAndrew Rybchenko 						/* MUM & SUC images: subtype. */
955e111ed8SAndrew Rybchenko 						/* (Otherwise set to 0) */
965e111ed8SAndrew Rybchenko 	efx_dword_t	firmware_text_offset;	/* offset to firmware .text */
975e111ed8SAndrew Rybchenko 	efx_dword_t	firmware_text_size;	/* length of firmware .text, in bytes */
985e111ed8SAndrew Rybchenko 	efx_dword_t	firmware_data_offset;	/* offset to firmware .data */
995e111ed8SAndrew Rybchenko 	efx_dword_t	firmware_data_size;	/* length of firmware .data, in bytes */
1005e111ed8SAndrew Rybchenko 	efx_byte_t	spi_rate;		/* SPI rate for reading image, 0 is BootROM default */
1015e111ed8SAndrew Rybchenko 	efx_byte_t	spi_phase_adj;		/* SPI SDO/SCL phase adjustment, 0 is default (no adj) */
1025e111ed8SAndrew Rybchenko 	efx_word_t	xpm_sector;		/* XPM (MEDFORD and later): The sector that contains */
1035e111ed8SAndrew Rybchenko 						/* the key, or 0xffff if unsigned. (Otherwise set to 0) */
1045e111ed8SAndrew Rybchenko 	efx_byte_t	mumfw_subtype;		/* MUM & SUC images: subtype. (Otherwise set to 0) */
1055e111ed8SAndrew Rybchenko 	efx_byte_t	reserved_b[3];		/* (set to 0) */
1065e111ed8SAndrew Rybchenko 	efx_dword_t	security_level;		/* This number increases every time a serious security flaw */
1075e111ed8SAndrew Rybchenko 						/* is fixed. A secure NIC may not downgrade to any image */
1085e111ed8SAndrew Rybchenko 						/* with a lower security level than the current image. */
1095e111ed8SAndrew Rybchenko 						/* Note: The number in this header should only be used for */
1105e111ed8SAndrew Rybchenko 						/* determining the level of new images, not to determine */
1115e111ed8SAndrew Rybchenko 						/* the level of the current image as this header is not */
1125e111ed8SAndrew Rybchenko 						/* protected by a CMAC. */
1135e111ed8SAndrew Rybchenko 	efx_dword_t	reserved_c[5];		/* (set to 0) */
1145e111ed8SAndrew Rybchenko } siena_mc_boot_hdr_t;
1155e111ed8SAndrew Rybchenko 
1165e111ed8SAndrew Rybchenko #define	SIENA_MC_BOOT_HDR_PADDING \
1175e111ed8SAndrew Rybchenko 	(SIENA_MC_BOOT_HDR_LEN - sizeof(siena_mc_boot_hdr_t))
1185e111ed8SAndrew Rybchenko 
1195e111ed8SAndrew Rybchenko #define	SIENA_MC_STATIC_CONFIG_MAGIC (0xBDCF5555)
1205e111ed8SAndrew Rybchenko #define	SIENA_MC_STATIC_CONFIG_VERSION (0)
1215e111ed8SAndrew Rybchenko 
1225e111ed8SAndrew Rybchenko typedef struct siena_mc_static_config_hdr_s {	/* GENERATED BY scripts/genfwdef */
1235e111ed8SAndrew Rybchenko 	efx_dword_t	magic;			/* = SIENA_MC_STATIC_CONFIG_MAGIC */
1245e111ed8SAndrew Rybchenko 	efx_word_t	length;			/* of header area (i.e. not including VPD) */
1255e111ed8SAndrew Rybchenko 	efx_byte_t	version;
1265e111ed8SAndrew Rybchenko 	efx_byte_t	csum;			/* over header area (i.e. not including VPD) */
1275e111ed8SAndrew Rybchenko 	efx_dword_t	static_vpd_offset;
1285e111ed8SAndrew Rybchenko 	efx_dword_t	static_vpd_length;
1295e111ed8SAndrew Rybchenko 	efx_dword_t	capabilities;
1305e111ed8SAndrew Rybchenko 	efx_byte_t	mac_addr_base[6];
1315e111ed8SAndrew Rybchenko 	efx_byte_t	green_mode_cal;		/* Green mode calibration result */
1325e111ed8SAndrew Rybchenko 	efx_byte_t	green_mode_valid;	/* Whether cal holds a valid value */
1335e111ed8SAndrew Rybchenko 	efx_word_t	mac_addr_count;
1345e111ed8SAndrew Rybchenko 	efx_word_t	mac_addr_stride;
1355e111ed8SAndrew Rybchenko 	efx_word_t	calibrated_vref;	/* Vref as measured during production */
1365e111ed8SAndrew Rybchenko 	efx_word_t	adc_vref;		/* Vref as read by ADC */
1375e111ed8SAndrew Rybchenko 	efx_dword_t	reserved2[1];		/* (write as zero) */
1385e111ed8SAndrew Rybchenko 	efx_dword_t	num_dbi_items;
1395e111ed8SAndrew Rybchenko 	struct {
1405e111ed8SAndrew Rybchenko 		efx_word_t	addr;
1415e111ed8SAndrew Rybchenko 		efx_word_t	byte_enables;
1425e111ed8SAndrew Rybchenko 		efx_dword_t	value;
1435e111ed8SAndrew Rybchenko 	} dbi[];
1445e111ed8SAndrew Rybchenko } siena_mc_static_config_hdr_t;
1455e111ed8SAndrew Rybchenko 
1465e111ed8SAndrew Rybchenko /* This prefixes a valid XIP partition */
1475e111ed8SAndrew Rybchenko #define XIP_PARTITION_MAGIC (0x51DEC0DE)
1485e111ed8SAndrew Rybchenko 
1495e111ed8SAndrew Rybchenko #define	SIENA_MC_DYNAMIC_CONFIG_MAGIC (0xBDCFDDDD)
1505e111ed8SAndrew Rybchenko #define	SIENA_MC_DYNAMIC_CONFIG_VERSION (0)
1515e111ed8SAndrew Rybchenko 
1525e111ed8SAndrew Rybchenko typedef struct siena_mc_fw_version_s {		/* GENERATED BY scripts/genfwdef */
1535e111ed8SAndrew Rybchenko 	efx_dword_t	fw_subtype;
1545e111ed8SAndrew Rybchenko 	efx_word_t	version_w;
1555e111ed8SAndrew Rybchenko 	efx_word_t	version_x;
1565e111ed8SAndrew Rybchenko 	efx_word_t	version_y;
1575e111ed8SAndrew Rybchenko 	efx_word_t	version_z;
1585e111ed8SAndrew Rybchenko } siena_mc_fw_version_t;
1595e111ed8SAndrew Rybchenko 
1605e111ed8SAndrew Rybchenko typedef struct siena_mc_dynamic_config_hdr_s {	/* GENERATED BY scripts/genfwdef */
1615e111ed8SAndrew Rybchenko 	efx_dword_t	magic;			/* = SIENA_MC_DYNAMIC_CONFIG_MAGIC */
1625e111ed8SAndrew Rybchenko 	efx_word_t	length;			/* of header area (i.e. not including VPD) */
1635e111ed8SAndrew Rybchenko 	efx_byte_t	version;
1645e111ed8SAndrew Rybchenko 	efx_byte_t	csum;			/* over header area (i.e. not including VPD) */
1655e111ed8SAndrew Rybchenko 	efx_dword_t	dynamic_vpd_offset;
1665e111ed8SAndrew Rybchenko 	efx_dword_t	dynamic_vpd_length;
1675e111ed8SAndrew Rybchenko 	efx_dword_t	num_fw_version_items;
1685e111ed8SAndrew Rybchenko 	siena_mc_fw_version_t	fw_version[];
1695e111ed8SAndrew Rybchenko } siena_mc_dynamic_config_hdr_t;
1705e111ed8SAndrew Rybchenko 
1715e111ed8SAndrew Rybchenko #define	SIENA_MC_EXPROM_SINGLE_MAGIC (0xAA55)  /* little-endian uint16_t */
1725e111ed8SAndrew Rybchenko 
1735e111ed8SAndrew Rybchenko #define	SIENA_MC_EXPROM_COMBO_MAGIC (0xB0070102)  /* little-endian uint32_t */
1745e111ed8SAndrew Rybchenko #define	SIENA_MC_EXPROM_COMBO_V2_MAGIC (0xB0070103)  /* little-endian uint32_t */
1755e111ed8SAndrew Rybchenko 
1765e111ed8SAndrew Rybchenko typedef struct siena_mc_combo_rom_hdr_s {	/* GENERATED BY scripts/genfwdef */
1775e111ed8SAndrew Rybchenko 	efx_dword_t	magic;			/* = SIENA_MC_EXPROM_COMBO_MAGIC or SIENA_MC_EXPROM_COMBO_V2_MAGIC */
1785e111ed8SAndrew Rybchenko 	union		{
1795e111ed8SAndrew Rybchenko 		struct {
1805e111ed8SAndrew Rybchenko 			efx_dword_t	len1;	/* length of first image */
1815e111ed8SAndrew Rybchenko 			efx_dword_t	len2;	/* length of second image */
1825e111ed8SAndrew Rybchenko 			efx_dword_t	off1;	/* offset of first byte to edit to combine images */
1835e111ed8SAndrew Rybchenko 			efx_dword_t	off2;	/* offset of second byte to edit to combine images */
1845e111ed8SAndrew Rybchenko 			efx_word_t	infoblk0_off;/* infoblk offset */
1855e111ed8SAndrew Rybchenko 			efx_word_t	infoblk1_off;/* infoblk offset */
1865e111ed8SAndrew Rybchenko 			efx_byte_t	infoblk_len;/* length of space reserved for one infoblk structure */
1875e111ed8SAndrew Rybchenko 			efx_byte_t	reserved[7];/* (set to 0) */
1885e111ed8SAndrew Rybchenko 		} v1;
1895e111ed8SAndrew Rybchenko 		struct {
1905e111ed8SAndrew Rybchenko 			efx_dword_t	len1;	/* length of first image */
1915e111ed8SAndrew Rybchenko 			efx_dword_t	len2;	/* length of second image */
1925e111ed8SAndrew Rybchenko 			efx_dword_t	off1;	/* offset of first byte to edit to combine images */
1935e111ed8SAndrew Rybchenko 			efx_dword_t	off2;	/* offset of second byte to edit to combine images */
1945e111ed8SAndrew Rybchenko 			efx_word_t	infoblk_off;/* infoblk start offset */
1955e111ed8SAndrew Rybchenko 			efx_word_t	infoblk_count;/* infoblk count  */
1965e111ed8SAndrew Rybchenko 			efx_byte_t	infoblk_len;/* length of space reserved for one infoblk structure */
1975e111ed8SAndrew Rybchenko 			efx_byte_t	reserved[7];/* (set to 0) */
1985e111ed8SAndrew Rybchenko 		} v2;
1995e111ed8SAndrew Rybchenko 	} data;
2005e111ed8SAndrew Rybchenko } siena_mc_combo_rom_hdr_t;
2015e111ed8SAndrew Rybchenko 
2025e111ed8SAndrew Rybchenko #pragma pack()
2035e111ed8SAndrew Rybchenko 
2045e111ed8SAndrew Rybchenko #endif	/* _SYS_SIENA_FLASH_H */
205