1394324d3SSascha Wildner /*-
2394324d3SSascha Wildner * BSD LICENSE
3394324d3SSascha Wildner *
4394324d3SSascha Wildner * Copyright (c) 2015-2017 Amazon.com, Inc. or its affiliates.
5394324d3SSascha Wildner * All rights reserved.
6394324d3SSascha Wildner *
7394324d3SSascha Wildner * Redistribution and use in source and binary forms, with or without
8394324d3SSascha Wildner * modification, are permitted provided that the following conditions
9394324d3SSascha Wildner * are met:
10394324d3SSascha Wildner *
11394324d3SSascha Wildner * 1. Redistributions of source code must retain the above copyright
12394324d3SSascha Wildner * notice, this list of conditions and the following disclaimer.
13394324d3SSascha Wildner *
14394324d3SSascha Wildner * 2. Redistributions in binary form must reproduce the above copyright
15394324d3SSascha Wildner * notice, this list of conditions and the following disclaimer in the
16394324d3SSascha Wildner * documentation and/or other materials provided with the distribution.
17394324d3SSascha Wildner *
18394324d3SSascha Wildner * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
19394324d3SSascha Wildner * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
20394324d3SSascha Wildner * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
21394324d3SSascha Wildner * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
22394324d3SSascha Wildner * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
23394324d3SSascha Wildner * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
24394324d3SSascha Wildner * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
25394324d3SSascha Wildner * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
26394324d3SSascha Wildner * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27394324d3SSascha Wildner * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
28394324d3SSascha Wildner * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29394324d3SSascha Wildner *
30394324d3SSascha Wildner * $FreeBSD: head/sys/dev/ena/ena.h 325592 2017-11-09 13:36:42Z mw $
31394324d3SSascha Wildner *
32394324d3SSascha Wildner */
33394324d3SSascha Wildner
34394324d3SSascha Wildner #ifndef ENA_H
35394324d3SSascha Wildner #define ENA_H
36394324d3SSascha Wildner
37394324d3SSascha Wildner #include <sys/types.h>
38*82a3fa28SBrad Hoffman #include <sys/_timeval.h>
39394324d3SSascha Wildner
40394324d3SSascha Wildner #include "ena-com/ena_com.h"
41394324d3SSascha Wildner #include "ena-com/ena_eth_com.h"
42394324d3SSascha Wildner
43394324d3SSascha Wildner #define DRV_MODULE_VER_MAJOR 0
44394324d3SSascha Wildner #define DRV_MODULE_VER_MINOR 8
45394324d3SSascha Wildner #define DRV_MODULE_VER_SUBMINOR 0
46394324d3SSascha Wildner
47394324d3SSascha Wildner #define DRV_MODULE_NAME "ena"
48394324d3SSascha Wildner
49394324d3SSascha Wildner #ifndef DRV_MODULE_VERSION
50394324d3SSascha Wildner #define DRV_MODULE_VERSION \
51394324d3SSascha Wildner __XSTRING(DRV_MODULE_VER_MAJOR) "." \
52394324d3SSascha Wildner __XSTRING(DRV_MODULE_VER_MINOR) "." \
53394324d3SSascha Wildner __XSTRING(DRV_MODULE_VER_SUBMINOR)
54394324d3SSascha Wildner #endif
55394324d3SSascha Wildner #define DEVICE_NAME "Elastic Network Adapter (ENA)"
56394324d3SSascha Wildner #define DEVICE_DESC "ENA adapter"
57394324d3SSascha Wildner
58*82a3fa28SBrad Hoffman #ifdef __DragonFly__
59*82a3fa28SBrad Hoffman #define SBT_1S ((__int64_t)1 << 32) /* XXX this should not be needed */
60*82a3fa28SBrad Hoffman typedef struct ifnet * if_t;
61*82a3fa28SBrad Hoffman #endif
62*82a3fa28SBrad Hoffman
63394324d3SSascha Wildner /* Calculate DMA mask - width for ena cannot exceed 48, so it is safe */
64394324d3SSascha Wildner #define ENA_DMA_BIT_MASK(x) ((1ULL << (x)) - 1ULL)
65394324d3SSascha Wildner
66394324d3SSascha Wildner /* 1 for AENQ + ADMIN */
67394324d3SSascha Wildner #define ENA_ADMIN_MSIX_VEC 1
68394324d3SSascha Wildner #define ENA_MAX_MSIX_VEC(io_queues) (ENA_ADMIN_MSIX_VEC + (io_queues))
69394324d3SSascha Wildner
70394324d3SSascha Wildner #define ENA_REG_BAR 0
71394324d3SSascha Wildner #define ENA_MEM_BAR 2
72394324d3SSascha Wildner
73394324d3SSascha Wildner #define ENA_BUS_DMA_SEGS 32
74394324d3SSascha Wildner
75394324d3SSascha Wildner #define ENA_DEFAULT_RING_SIZE 1024
76394324d3SSascha Wildner
77394324d3SSascha Wildner #define ENA_RX_REFILL_THRESH_DIVIDER 8
78394324d3SSascha Wildner
79394324d3SSascha Wildner #define ENA_IRQNAME_SIZE 40
80394324d3SSascha Wildner
81394324d3SSascha Wildner #define ENA_PKT_MAX_BUFS 19
82394324d3SSascha Wildner
83394324d3SSascha Wildner #define ENA_RX_RSS_TABLE_LOG_SIZE 7
84394324d3SSascha Wildner #define ENA_RX_RSS_TABLE_SIZE (1 << ENA_RX_RSS_TABLE_LOG_SIZE)
85394324d3SSascha Wildner
86394324d3SSascha Wildner #define ENA_HASH_KEY_SIZE 40
87394324d3SSascha Wildner
88394324d3SSascha Wildner #define ENA_MAX_FRAME_LEN 10000
89394324d3SSascha Wildner #define ENA_MIN_FRAME_LEN 60
90394324d3SSascha Wildner
91394324d3SSascha Wildner #define ENA_TX_CLEANUP_THRESHOLD 128
92394324d3SSascha Wildner
93394324d3SSascha Wildner #define DB_THRESHOLD 64
94394324d3SSascha Wildner
95394324d3SSascha Wildner #define TX_COMMIT 32
96394324d3SSascha Wildner /*
97394324d3SSascha Wildner * TX budget for cleaning. It should be half of the RX budget to reduce amount
98394324d3SSascha Wildner * of TCP retransmissions.
99394324d3SSascha Wildner */
100394324d3SSascha Wildner #define TX_BUDGET 128
101394324d3SSascha Wildner /* RX cleanup budget. -1 stands for infinity. */
102394324d3SSascha Wildner #define RX_BUDGET 256
103394324d3SSascha Wildner /*
104394324d3SSascha Wildner * How many times we can repeat cleanup in the io irq handling routine if the
105394324d3SSascha Wildner * RX or TX budget was depleted.
106394324d3SSascha Wildner */
107394324d3SSascha Wildner #define CLEAN_BUDGET 8
108394324d3SSascha Wildner
109394324d3SSascha Wildner #define RX_IRQ_INTERVAL 20
110394324d3SSascha Wildner #define TX_IRQ_INTERVAL 50
111394324d3SSascha Wildner
112394324d3SSascha Wildner #define ENA_MIN_MTU 128
113394324d3SSascha Wildner
114394324d3SSascha Wildner #define ENA_TSO_MAXSIZE 65536
115394324d3SSascha Wildner
116394324d3SSascha Wildner #define ENA_MMIO_DISABLE_REG_READ BIT(0)
117394324d3SSascha Wildner
118394324d3SSascha Wildner #define ENA_TX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
119394324d3SSascha Wildner
120394324d3SSascha Wildner #define ENA_RX_RING_IDX_NEXT(idx, ring_size) (((idx) + 1) & ((ring_size) - 1))
121394324d3SSascha Wildner
122394324d3SSascha Wildner #define ENA_IO_TXQ_IDX(q) (2 * (q))
123394324d3SSascha Wildner #define ENA_IO_RXQ_IDX(q) (2 * (q) + 1)
124394324d3SSascha Wildner
125394324d3SSascha Wildner #define ENA_MGMNT_IRQ_IDX 0
126394324d3SSascha Wildner #define ENA_IO_IRQ_FIRST_IDX 1
127394324d3SSascha Wildner #define ENA_IO_IRQ_IDX(q) (ENA_IO_IRQ_FIRST_IDX + (q))
128394324d3SSascha Wildner
129394324d3SSascha Wildner /*
130394324d3SSascha Wildner * ENA device should send keep alive msg every 1 sec.
131394324d3SSascha Wildner * We wait for 6 sec just to be on the safe side.
132394324d3SSascha Wildner */
133394324d3SSascha Wildner #define DEFAULT_KEEP_ALIVE_TO (SBT_1S * 6)
134394324d3SSascha Wildner
135394324d3SSascha Wildner /* Time in jiffies before concluding the transmitter is hung. */
136394324d3SSascha Wildner #define DEFAULT_TX_CMP_TO (SBT_1S * 5)
137394324d3SSascha Wildner
138394324d3SSascha Wildner /* Number of queues to check for missing queues per timer tick */
139394324d3SSascha Wildner #define DEFAULT_TX_MONITORED_QUEUES (4)
140394324d3SSascha Wildner
141394324d3SSascha Wildner /* Max number of timeouted packets before device reset */
142394324d3SSascha Wildner #define DEFAULT_TX_CMP_THRESHOLD (128)
143394324d3SSascha Wildner
144394324d3SSascha Wildner /*
145394324d3SSascha Wildner * Supported PCI vendor and devices IDs
146394324d3SSascha Wildner */
147394324d3SSascha Wildner #define PCI_VENDOR_ID_AMAZON 0x1d0f
148394324d3SSascha Wildner
149394324d3SSascha Wildner #define PCI_DEV_ID_ENA_PF 0x0ec2
150394324d3SSascha Wildner #define PCI_DEV_ID_ENA_LLQ_PF 0x1ec2
151394324d3SSascha Wildner #define PCI_DEV_ID_ENA_VF 0xec20
152394324d3SSascha Wildner #define PCI_DEV_ID_ENA_LLQ_VF 0xec21
153394324d3SSascha Wildner
154394324d3SSascha Wildner struct msix_entry {
155394324d3SSascha Wildner int entry;
156394324d3SSascha Wildner int vector;
157394324d3SSascha Wildner };
158394324d3SSascha Wildner
159394324d3SSascha Wildner typedef struct _ena_vendor_info_t {
160394324d3SSascha Wildner unsigned int vendor_id;
161394324d3SSascha Wildner unsigned int device_id;
162394324d3SSascha Wildner unsigned int index;
163394324d3SSascha Wildner } ena_vendor_info_t;
164394324d3SSascha Wildner
165394324d3SSascha Wildner struct ena_irq {
166394324d3SSascha Wildner /* Interrupt resources */
167394324d3SSascha Wildner struct resource *res;
168394324d3SSascha Wildner driver_intr_t *handler;
169394324d3SSascha Wildner void *data;
170394324d3SSascha Wildner void *cookie;
171394324d3SSascha Wildner unsigned int vector;
172394324d3SSascha Wildner bool requested;
173394324d3SSascha Wildner int cpu;
174394324d3SSascha Wildner char name[ENA_IRQNAME_SIZE];
175394324d3SSascha Wildner };
176394324d3SSascha Wildner
177394324d3SSascha Wildner struct ena_que {
178394324d3SSascha Wildner struct ena_adapter *adapter;
179394324d3SSascha Wildner struct ena_ring *tx_ring;
180394324d3SSascha Wildner struct ena_ring *rx_ring;
181394324d3SSascha Wildner uint32_t id;
182394324d3SSascha Wildner int cpu;
183394324d3SSascha Wildner };
184394324d3SSascha Wildner
185394324d3SSascha Wildner struct ena_tx_buffer {
186394324d3SSascha Wildner struct mbuf *mbuf;
187394324d3SSascha Wildner /* # of ena desc for this specific mbuf
188394324d3SSascha Wildner * (includes data desc and metadata desc) */
189394324d3SSascha Wildner unsigned int tx_descs;
190394324d3SSascha Wildner /* # of buffers used by this mbuf */
191394324d3SSascha Wildner unsigned int num_of_bufs;
192394324d3SSascha Wildner bus_dmamap_t map;
193394324d3SSascha Wildner
194394324d3SSascha Wildner /* Used to detect missing tx packets */
195*82a3fa28SBrad Hoffman struct timeval timestamp;
196394324d3SSascha Wildner bool print_once;
197394324d3SSascha Wildner
198394324d3SSascha Wildner struct ena_com_buf bufs[ENA_PKT_MAX_BUFS];
199*82a3fa28SBrad Hoffman } __cachealign;
200394324d3SSascha Wildner
201394324d3SSascha Wildner struct ena_rx_buffer {
202394324d3SSascha Wildner struct mbuf *mbuf;
203394324d3SSascha Wildner bus_dmamap_t map;
204394324d3SSascha Wildner struct ena_com_buf ena_buf;
205*82a3fa28SBrad Hoffman } __cachealign;
206394324d3SSascha Wildner
207*82a3fa28SBrad Hoffman #if 0 /* XXX swildner counters */
208394324d3SSascha Wildner struct ena_stats_tx {
209394324d3SSascha Wildner counter_u64_t cnt;
210394324d3SSascha Wildner counter_u64_t bytes;
211394324d3SSascha Wildner counter_u64_t prepare_ctx_err;
212394324d3SSascha Wildner counter_u64_t dma_mapping_err;
213394324d3SSascha Wildner counter_u64_t doorbells;
214394324d3SSascha Wildner counter_u64_t missing_tx_comp;
215394324d3SSascha Wildner counter_u64_t bad_req_id;
216394324d3SSascha Wildner counter_u64_t collapse;
217394324d3SSascha Wildner counter_u64_t collapse_err;
218394324d3SSascha Wildner };
219394324d3SSascha Wildner
220394324d3SSascha Wildner struct ena_stats_rx {
221394324d3SSascha Wildner counter_u64_t cnt;
222394324d3SSascha Wildner counter_u64_t bytes;
223394324d3SSascha Wildner counter_u64_t refil_partial;
224394324d3SSascha Wildner counter_u64_t bad_csum;
225394324d3SSascha Wildner counter_u64_t mjum_alloc_fail;
226394324d3SSascha Wildner counter_u64_t mbuf_alloc_fail;
227394324d3SSascha Wildner counter_u64_t dma_mapping_err;
228394324d3SSascha Wildner counter_u64_t bad_desc_num;
229394324d3SSascha Wildner counter_u64_t bad_req_id;
230394324d3SSascha Wildner counter_u64_t empty_rx_ring;
231394324d3SSascha Wildner };
232*82a3fa28SBrad Hoffman #endif
233394324d3SSascha Wildner
234394324d3SSascha Wildner struct ena_ring {
235394324d3SSascha Wildner /* Holds the empty requests for TX/RX out of order completions */
236394324d3SSascha Wildner union {
237394324d3SSascha Wildner uint16_t *free_tx_ids;
238394324d3SSascha Wildner uint16_t *free_rx_ids;
239394324d3SSascha Wildner };
240394324d3SSascha Wildner struct ena_com_dev *ena_dev;
241394324d3SSascha Wildner struct ena_adapter *adapter;
242394324d3SSascha Wildner struct ena_com_io_cq *ena_com_io_cq;
243394324d3SSascha Wildner struct ena_com_io_sq *ena_com_io_sq;
244394324d3SSascha Wildner
245394324d3SSascha Wildner uint16_t qid;
246394324d3SSascha Wildner
247394324d3SSascha Wildner /* Determines if device will use LLQ or normal mode for TX */
248394324d3SSascha Wildner enum ena_admin_placement_policy_type tx_mem_queue_type;
249394324d3SSascha Wildner /* The maximum length the driver can push to the device (For LLQ) */
250394324d3SSascha Wildner uint8_t tx_max_header_size;
251394324d3SSascha Wildner
252394324d3SSascha Wildner struct ena_com_rx_buf_info ena_bufs[ENA_PKT_MAX_BUFS];
253394324d3SSascha Wildner
254394324d3SSascha Wildner /*
255394324d3SSascha Wildner * Fields used for Adaptive Interrupt Modulation - to be implemented in
256394324d3SSascha Wildner * the future releases
257394324d3SSascha Wildner */
258394324d3SSascha Wildner uint32_t smoothed_interval;
259394324d3SSascha Wildner enum ena_intr_moder_level moder_tbl_idx;
260394324d3SSascha Wildner
261394324d3SSascha Wildner struct ena_que *que;
262*82a3fa28SBrad Hoffman #if 0 /* XXX LRO */
263394324d3SSascha Wildner struct lro_ctrl lro;
264*82a3fa28SBrad Hoffman #endif
265394324d3SSascha Wildner
266394324d3SSascha Wildner uint16_t next_to_use;
267394324d3SSascha Wildner uint16_t next_to_clean;
268394324d3SSascha Wildner
269394324d3SSascha Wildner union {
270394324d3SSascha Wildner struct ena_tx_buffer *tx_buffer_info; /* contex of tx packet */
271394324d3SSascha Wildner struct ena_rx_buffer *rx_buffer_info; /* contex of rx packet */
272394324d3SSascha Wildner };
273394324d3SSascha Wildner int ring_size; /* number of tx/rx_buffer_info's entries */
274394324d3SSascha Wildner
275*82a3fa28SBrad Hoffman struct lock ring_lock;
276*82a3fa28SBrad Hoffman char lock_name[16];
277394324d3SSascha Wildner
278394324d3SSascha Wildner union {
279394324d3SSascha Wildner struct {
280394324d3SSascha Wildner struct task cmpl_task;
281394324d3SSascha Wildner struct taskqueue *cmpl_tq;
282394324d3SSascha Wildner };
283394324d3SSascha Wildner };
284394324d3SSascha Wildner
285*82a3fa28SBrad Hoffman #if 0 /* XXX swildner counters */
286394324d3SSascha Wildner union {
287394324d3SSascha Wildner struct ena_stats_tx tx_stats;
288394324d3SSascha Wildner struct ena_stats_rx rx_stats;
289394324d3SSascha Wildner };
290*82a3fa28SBrad Hoffman #endif
291394324d3SSascha Wildner
292394324d3SSascha Wildner int empty_rx_queue;
293*82a3fa28SBrad Hoffman } __cachealign;
294394324d3SSascha Wildner
295*82a3fa28SBrad Hoffman #if 0 /* XXX swildner counters */
296394324d3SSascha Wildner struct ena_stats_dev {
297394324d3SSascha Wildner counter_u64_t wd_expired;
298394324d3SSascha Wildner counter_u64_t interface_up;
299394324d3SSascha Wildner counter_u64_t interface_down;
300394324d3SSascha Wildner counter_u64_t admin_q_pause;
301394324d3SSascha Wildner };
302394324d3SSascha Wildner
303394324d3SSascha Wildner struct ena_hw_stats {
304394324d3SSascha Wildner counter_u64_t rx_packets;
305394324d3SSascha Wildner counter_u64_t tx_packets;
306394324d3SSascha Wildner
307394324d3SSascha Wildner counter_u64_t rx_bytes;
308394324d3SSascha Wildner counter_u64_t tx_bytes;
309394324d3SSascha Wildner
310394324d3SSascha Wildner counter_u64_t rx_drops;
311394324d3SSascha Wildner };
312*82a3fa28SBrad Hoffman #endif
313394324d3SSascha Wildner
314394324d3SSascha Wildner /* Board specific private data structure */
315394324d3SSascha Wildner struct ena_adapter {
316394324d3SSascha Wildner struct ena_com_dev *ena_dev;
317394324d3SSascha Wildner
318394324d3SSascha Wildner /* OS defined structs */
319394324d3SSascha Wildner if_t ifp;
320394324d3SSascha Wildner device_t pdev;
321394324d3SSascha Wildner struct ifmedia media;
322394324d3SSascha Wildner
323394324d3SSascha Wildner /* OS resources */
324394324d3SSascha Wildner struct resource *memory;
325394324d3SSascha Wildner struct resource *registers;
326394324d3SSascha Wildner
327*82a3fa28SBrad Hoffman struct lock global_lock;
328*82a3fa28SBrad Hoffman struct lock ioctl_lock;
329394324d3SSascha Wildner
330394324d3SSascha Wildner /* MSI-X */
331394324d3SSascha Wildner uint32_t msix_enabled;
332394324d3SSascha Wildner struct msix_entry *msix_entries;
333394324d3SSascha Wildner int msix_vecs;
334394324d3SSascha Wildner
335394324d3SSascha Wildner /* DMA tags used throughout the driver adapter for Tx and Rx */
336394324d3SSascha Wildner bus_dma_tag_t tx_buf_tag;
337394324d3SSascha Wildner bus_dma_tag_t rx_buf_tag;
338394324d3SSascha Wildner int dma_width;
339394324d3SSascha Wildner
340394324d3SSascha Wildner uint32_t max_mtu;
341394324d3SSascha Wildner
342394324d3SSascha Wildner uint16_t max_tx_sgl_size;
343394324d3SSascha Wildner uint16_t max_rx_sgl_size;
344394324d3SSascha Wildner
345394324d3SSascha Wildner uint32_t tx_offload_cap;
346394324d3SSascha Wildner
347394324d3SSascha Wildner /* Tx fast path data */
348394324d3SSascha Wildner int num_queues;
349394324d3SSascha Wildner
350394324d3SSascha Wildner unsigned int tx_ring_size;
351394324d3SSascha Wildner unsigned int rx_ring_size;
352394324d3SSascha Wildner
353394324d3SSascha Wildner /* RSS*/
354394324d3SSascha Wildner uint8_t rss_ind_tbl[ENA_RX_RSS_TABLE_SIZE];
355394324d3SSascha Wildner bool rss_support;
356394324d3SSascha Wildner
357394324d3SSascha Wildner uint8_t mac_addr[ETHER_ADDR_LEN];
358394324d3SSascha Wildner /* mdio and phy*/
359394324d3SSascha Wildner
360394324d3SSascha Wildner bool link_status;
361394324d3SSascha Wildner bool trigger_reset;
362394324d3SSascha Wildner bool up;
363394324d3SSascha Wildner bool running;
364394324d3SSascha Wildner
365394324d3SSascha Wildner /* Queue will represent one TX and one RX ring */
366394324d3SSascha Wildner struct ena_que que[ENA_MAX_NUM_IO_QUEUES]
367*82a3fa28SBrad Hoffman __cachealign;
368394324d3SSascha Wildner
369394324d3SSascha Wildner /* TX */
370394324d3SSascha Wildner struct ena_ring tx_ring[ENA_MAX_NUM_IO_QUEUES]
371*82a3fa28SBrad Hoffman __cachealign;
372394324d3SSascha Wildner
373394324d3SSascha Wildner /* RX */
374394324d3SSascha Wildner struct ena_ring rx_ring[ENA_MAX_NUM_IO_QUEUES]
375*82a3fa28SBrad Hoffman __cachealign;
376394324d3SSascha Wildner
377394324d3SSascha Wildner struct ena_irq irq_tbl[ENA_MAX_MSIX_VEC(ENA_MAX_NUM_IO_QUEUES)];
378394324d3SSascha Wildner
379394324d3SSascha Wildner /* Timer service */
380394324d3SSascha Wildner struct callout timer_service;
381*82a3fa28SBrad Hoffman struct timeval keep_alive_timestamp;
382394324d3SSascha Wildner uint32_t next_monitored_tx_qid;
383394324d3SSascha Wildner struct task reset_task;
384394324d3SSascha Wildner struct taskqueue *reset_tq;
385394324d3SSascha Wildner int wd_active;
386*82a3fa28SBrad Hoffman time_t keep_alive_timeout;
387*82a3fa28SBrad Hoffman time_t missing_tx_timeout;
388394324d3SSascha Wildner uint32_t missing_tx_max_queues;
389394324d3SSascha Wildner uint32_t missing_tx_threshold;
390394324d3SSascha Wildner
391*82a3fa28SBrad Hoffman #if 0 /* XXX swildner counters */
392394324d3SSascha Wildner /* Statistics */
393394324d3SSascha Wildner struct ena_stats_dev dev_stats;
394394324d3SSascha Wildner struct ena_hw_stats hw_stats;
395*82a3fa28SBrad Hoffman #endif
396394324d3SSascha Wildner
397394324d3SSascha Wildner enum ena_regs_reset_reason_types reset_reason;
398394324d3SSascha Wildner };
399394324d3SSascha Wildner
400*82a3fa28SBrad Hoffman #define ENA_RING_MTX_LOCK(_ring) lockmgr(&(_ring)->ring_lock, LK_EXCLUSIVE)
401*82a3fa28SBrad Hoffman #define ENA_RING_MTX_TRYLOCK(_ring) lockmgr_try(&(_ring)->ring_lock, LK_EXCLUSIVE)
402*82a3fa28SBrad Hoffman #define ENA_RING_MTX_UNLOCK(_ring) lockmgr(&(_ring)->ring_lock, LK_RELEASE)
403394324d3SSascha Wildner
ena_mbuf_count(struct mbuf * mbuf)404394324d3SSascha Wildner static inline int ena_mbuf_count(struct mbuf *mbuf)
405394324d3SSascha Wildner {
406394324d3SSascha Wildner int count = 1;
407394324d3SSascha Wildner
408394324d3SSascha Wildner while ((mbuf = mbuf->m_next) != NULL)
409394324d3SSascha Wildner ++count;
410394324d3SSascha Wildner
411394324d3SSascha Wildner return count;
412394324d3SSascha Wildner }
413394324d3SSascha Wildner
414394324d3SSascha Wildner #endif /* !(ENA_H) */
415