xref: /dflybsd-src/sys/dev/powermng/intpm/intpm.c (revision d147c94391cf5cc415970d2b885fcc931026c34e)
1a9656fbcSSascha Wildner /*-
2a9656fbcSSascha Wildner  * Copyright (c) 1998, 1999 Takanori Watanabe
3a9656fbcSSascha Wildner  * All rights reserved.
4a9656fbcSSascha Wildner  *
5a9656fbcSSascha Wildner  * Redistribution and use in source and binary forms, with or without
6a9656fbcSSascha Wildner  * modification, are permitted provided that the following conditions
7a9656fbcSSascha Wildner  * are met:
8a9656fbcSSascha Wildner  * 1. Redistributions of source code must retain the above copyright
9a9656fbcSSascha Wildner  *        notice, this list of conditions and the following disclaimer.
10a9656fbcSSascha Wildner  * 2. Redistributions in binary form must reproduce the above copyright
11a9656fbcSSascha Wildner  *        notice, this list of conditions and the following disclaimer in the
12a9656fbcSSascha Wildner  *        documentation and/or other materials provided with the distribution.
13a9656fbcSSascha Wildner  *
14a9656fbcSSascha Wildner  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15a9656fbcSSascha Wildner  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16a9656fbcSSascha Wildner  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17a9656fbcSSascha Wildner  * ARE DISCLAIMED.    IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18a9656fbcSSascha Wildner  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19a9656fbcSSascha Wildner  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20a9656fbcSSascha Wildner  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21a9656fbcSSascha Wildner  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22a9656fbcSSascha Wildner  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23a9656fbcSSascha Wildner  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24a9656fbcSSascha Wildner  * SUCH DAMAGE.
25a9656fbcSSascha Wildner  *
26a9656fbcSSascha Wildner  * $FreeBSD: src/sys/pci/intpm.c,v 1.45 2009/09/19 08:56:28 avg Exp $
27a9656fbcSSascha Wildner  */
28a9656fbcSSascha Wildner 
29a9656fbcSSascha Wildner #include <sys/param.h>
30a9656fbcSSascha Wildner #include <sys/systm.h>
31a9656fbcSSascha Wildner #include <sys/bus.h>
32a9656fbcSSascha Wildner #include <sys/globaldata.h>
33a9656fbcSSascha Wildner #include <sys/kernel.h>
34a9656fbcSSascha Wildner #include <sys/lock.h>
35a9656fbcSSascha Wildner #include <sys/module.h>
36a9656fbcSSascha Wildner #include <sys/rman.h>
37b47b3275SSepherosa Ziehau #include <sys/machintr.h>
38a9656fbcSSascha Wildner #include <bus/smbus/smbconf.h>
39a9656fbcSSascha Wildner 
40a9656fbcSSascha Wildner #include "smbus_if.h"
41a9656fbcSSascha Wildner 
42a9656fbcSSascha Wildner #include <bus/pci/pcireg.h>
43a9656fbcSSascha Wildner #include <bus/pci/pcivar.h>
44a9656fbcSSascha Wildner #include <dev/powermng/intpm/intpmreg.h>
45*15879860SMatthew Dillon #include <dev/misc/amdsbwd/amd_chipset.h>
46a9656fbcSSascha Wildner 
47a9656fbcSSascha Wildner #include "opt_intpm.h"
48a9656fbcSSascha Wildner 
49a9656fbcSSascha Wildner struct intsmb_softc {
50a9656fbcSSascha Wildner 	device_t		dev;
51a9656fbcSSascha Wildner 	struct resource		*io_res;
52a9656fbcSSascha Wildner 	struct resource		*irq_res;
53a9656fbcSSascha Wildner 	void			*irq_hand;
54a9656fbcSSascha Wildner 	device_t		smbus;
55*15879860SMatthew Dillon 	int			io_rid;
56a9656fbcSSascha Wildner 	int			isbusy;
57a9656fbcSSascha Wildner 	int			cfg_irq9;
58*15879860SMatthew Dillon 	int			sb8xx;
59a9656fbcSSascha Wildner 	int			poll;
60a9656fbcSSascha Wildner 	struct lock		lock;
61a9656fbcSSascha Wildner };
62a9656fbcSSascha Wildner 
63a9656fbcSSascha Wildner #define	INTSMB_LOCK(sc)		lockmgr(&(sc)->lock, LK_EXCLUSIVE)
64a9656fbcSSascha Wildner #define	INTSMB_UNLOCK(sc)	lockmgr(&(sc)->lock, LK_RELEASE)
65a9656fbcSSascha Wildner #define	INTSMB_LOCK_ASSERT(sc)	KKASSERT(lockstatus(&(sc)->lock, curthread) != 0)
66a9656fbcSSascha Wildner 
67a9656fbcSSascha Wildner static int intsmb_probe(device_t);
68a9656fbcSSascha Wildner static int intsmb_attach(device_t);
69a9656fbcSSascha Wildner static int intsmb_detach(device_t);
70a9656fbcSSascha Wildner static int intsmb_intr(struct intsmb_softc *sc);
71a9656fbcSSascha Wildner static int intsmb_slvintr(struct intsmb_softc *sc);
72a9656fbcSSascha Wildner static void intsmb_alrintr(struct intsmb_softc *sc);
73a9656fbcSSascha Wildner static int intsmb_callback(device_t dev, int index, void *data);
74a9656fbcSSascha Wildner static int intsmb_quick(device_t dev, u_char slave, int how);
75a9656fbcSSascha Wildner static int intsmb_sendb(device_t dev, u_char slave, char byte);
76a9656fbcSSascha Wildner static int intsmb_recvb(device_t dev, u_char slave, char *byte);
77a9656fbcSSascha Wildner static int intsmb_writeb(device_t dev, u_char slave, char cmd, char byte);
78a9656fbcSSascha Wildner static int intsmb_writew(device_t dev, u_char slave, char cmd, short word);
79a9656fbcSSascha Wildner static int intsmb_readb(device_t dev, u_char slave, char cmd, char *byte);
80a9656fbcSSascha Wildner static int intsmb_readw(device_t dev, u_char slave, char cmd, short *word);
81a9656fbcSSascha Wildner static int intsmb_pcall(device_t dev, u_char slave, char cmd, short sdata, short *rdata);
82a9656fbcSSascha Wildner static int intsmb_bwrite(device_t dev, u_char slave, char cmd, u_char count, char *buf);
83a9656fbcSSascha Wildner static int intsmb_bread(device_t dev, u_char slave, char cmd, u_char *count, char *buf);
84a9656fbcSSascha Wildner static void intsmb_start(struct intsmb_softc *sc, u_char cmd, int nointr);
85a9656fbcSSascha Wildner static int intsmb_stop(struct intsmb_softc *sc);
86a9656fbcSSascha Wildner static int intsmb_stop_poll(struct intsmb_softc *sc);
87a9656fbcSSascha Wildner static int intsmb_free(struct intsmb_softc *sc);
88a9656fbcSSascha Wildner static void intsmb_rawintr(void *arg);
89a9656fbcSSascha Wildner 
90*15879860SMatthew Dillon const struct intsmb_device {
91*15879860SMatthew Dillon        uint32_t devid;
92*15879860SMatthew Dillon        const char *description;
93*15879860SMatthew Dillon } intsmb_products[] = {
94*15879860SMatthew Dillon 	{ 0x71138086, "Intel PIIX4 SMBUS Interface" },
95*15879860SMatthew Dillon 	{ 0x719b8086, "Intel PIIX4 SMBUS Interface" },
96*15879860SMatthew Dillon #if 0
97*15879860SMatthew Dillon 	/* Not a good idea yet, this stops isab0 functioning */
98*15879860SMatthew Dillon 	{ 0x02001166, "ServerWorks OSB4" },
99*15879860SMatthew Dillon #endif
100*15879860SMatthew Dillon 	{ 0x43721002, "ATI IXP400 SMBus Controller" },
101*15879860SMatthew Dillon 	{ AMDSB_SMBUS_DEVID, "AMD SB600/7xx/8xx/9xx SMBus Controller" },
102*15879860SMatthew Dillon 	{ AMDFCH_SMBUS_DEVID, "AMD FCH SMBus Controller" },
103*15879860SMatthew Dillon 	{ AMDCZ_SMBUS_DEVID, "AMD FCH SMBus Controller" },
104*15879860SMatthew Dillon };
105*15879860SMatthew Dillon 
106a9656fbcSSascha Wildner static int
intsmb_probe(device_t dev)107a9656fbcSSascha Wildner intsmb_probe(device_t dev)
108a9656fbcSSascha Wildner {
109*15879860SMatthew Dillon 	const struct intsmb_device *isd;
110*15879860SMatthew Dillon 	uint32_t devid;
111*15879860SMatthew Dillon 	size_t i;
112a9656fbcSSascha Wildner 
113*15879860SMatthew Dillon 	devid = pci_get_devid(dev);
114*15879860SMatthew Dillon 	for (i = 0; i < nitems(intsmb_products); i++) {
115*15879860SMatthew Dillon 		isd = &intsmb_products[i];
116*15879860SMatthew Dillon 		if (isd->devid == devid) {
117*15879860SMatthew Dillon 			device_set_desc(dev, isd->description);
118*15879860SMatthew Dillon 			return (BUS_PROBE_DEFAULT);
119*15879860SMatthew Dillon 		}
120*15879860SMatthew Dillon 	}
121a9656fbcSSascha Wildner 	return (ENXIO);
122a9656fbcSSascha Wildner }
123a9656fbcSSascha Wildner 
124*15879860SMatthew Dillon static uint8_t
amd_pmio_read(struct resource * res,uint8_t reg)125*15879860SMatthew Dillon amd_pmio_read(struct resource *res, uint8_t reg)
126*15879860SMatthew Dillon {
127*15879860SMatthew Dillon 	bus_write_1(res, 0, reg);       /* Index */
128*15879860SMatthew Dillon 	return (bus_read_1(res, 1));    /* Data */
129*15879860SMatthew Dillon }
130*15879860SMatthew Dillon 
131*15879860SMatthew Dillon static int
sb8xx_attach(device_t dev)132*15879860SMatthew Dillon sb8xx_attach(device_t dev)
133*15879860SMatthew Dillon {
134*15879860SMatthew Dillon 	static const int	AMDSB_SMBIO_WIDTH = 0x10;
135*15879860SMatthew Dillon 	struct intsmb_softc	*sc;
136*15879860SMatthew Dillon 	struct resource		*res;
137*15879860SMatthew Dillon 	uint32_t		devid;
138*15879860SMatthew Dillon 	uint8_t			revid;
139*15879860SMatthew Dillon 	uint16_t		addr;
140*15879860SMatthew Dillon 	int			rid;
141*15879860SMatthew Dillon 	int			rc;
142*15879860SMatthew Dillon 	bool			enabled;
143*15879860SMatthew Dillon 
144*15879860SMatthew Dillon 	sc = device_get_softc(dev);
145*15879860SMatthew Dillon 	rid = 0;
146*15879860SMatthew Dillon 	rc = bus_set_resource(dev, SYS_RES_IOPORT, rid, AMDSB_PMIO_INDEX,
147*15879860SMatthew Dillon 			      AMDSB_PMIO_WIDTH, -1);
148*15879860SMatthew Dillon 	if (rc != 0) {
149*15879860SMatthew Dillon 		device_printf(dev, "bus_set_resource for PM IO failed\n");
150*15879860SMatthew Dillon 		return (ENXIO);
151*15879860SMatthew Dillon 	}
152*15879860SMatthew Dillon 	res = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &rid,
153*15879860SMatthew Dillon 				     RF_ACTIVE);
154*15879860SMatthew Dillon 	if (res == NULL) {
155*15879860SMatthew Dillon 		device_printf(dev, "bus_alloc_resource for PM IO failed\n");
156*15879860SMatthew Dillon 		return (ENXIO);
157*15879860SMatthew Dillon 	}
158*15879860SMatthew Dillon 
159*15879860SMatthew Dillon 	devid = pci_get_devid(dev);
160*15879860SMatthew Dillon 	revid = pci_get_revid(dev);
161*15879860SMatthew Dillon 	if (devid == AMDSB_SMBUS_DEVID ||
162*15879860SMatthew Dillon 	    (devid == AMDFCH_SMBUS_DEVID && revid < AMDFCH41_SMBUS_REVID) ||
163*15879860SMatthew Dillon 	    (devid == AMDCZ_SMBUS_DEVID  && revid < AMDCZ49_SMBUS_REVID)) {
164*15879860SMatthew Dillon 		addr = amd_pmio_read(res, AMDSB8_PM_SMBUS_EN + 1);
165*15879860SMatthew Dillon 		addr <<= 8;
166*15879860SMatthew Dillon 		addr |= amd_pmio_read(res, AMDSB8_PM_SMBUS_EN);
167*15879860SMatthew Dillon 		enabled = (addr & AMDSB8_SMBUS_EN) != 0;
168*15879860SMatthew Dillon 		addr &= AMDSB8_SMBUS_ADDR_MASK;
169*15879860SMatthew Dillon 	} else {
170*15879860SMatthew Dillon 		addr = amd_pmio_read(res, AMDFCH41_PM_DECODE_EN0);
171*15879860SMatthew Dillon 		enabled = (addr & AMDFCH41_SMBUS_EN) != 0;
172*15879860SMatthew Dillon 		addr = amd_pmio_read(res, AMDFCH41_PM_DECODE_EN1);
173*15879860SMatthew Dillon 		addr <<= 8;
174*15879860SMatthew Dillon 	}
175*15879860SMatthew Dillon 
176*15879860SMatthew Dillon 	bus_release_resource(dev, SYS_RES_IOPORT, rid, res);
177*15879860SMatthew Dillon 	bus_delete_resource(dev, SYS_RES_IOPORT, rid);
178*15879860SMatthew Dillon 
179*15879860SMatthew Dillon 	if (!enabled) {
180*15879860SMatthew Dillon 		device_printf(dev, "SB8xx/SB9xx/FCH SMBus not enabled\n");
181*15879860SMatthew Dillon 		return (ENXIO);
182*15879860SMatthew Dillon 	}
183*15879860SMatthew Dillon 
184*15879860SMatthew Dillon 	sc->io_rid = 0;
185*15879860SMatthew Dillon 	rc = bus_set_resource(dev, SYS_RES_IOPORT, sc->io_rid, addr,
186*15879860SMatthew Dillon 			      AMDSB_SMBIO_WIDTH, -1);
187*15879860SMatthew Dillon 	if (rc != 0) {
188*15879860SMatthew Dillon 		device_printf(dev, "bus_set_resource for SMBus IO failed\n");
189*15879860SMatthew Dillon 		return (ENXIO);
190*15879860SMatthew Dillon 	}
191*15879860SMatthew Dillon 	sc->io_res = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &sc->io_rid,
192*15879860SMatthew Dillon 					    RF_ACTIVE);
193*15879860SMatthew Dillon 	if (sc->io_res == NULL) {
194*15879860SMatthew Dillon 		device_printf(dev, "Could not allocate I/O space\n");
195*15879860SMatthew Dillon 		return (ENXIO);
196*15879860SMatthew Dillon 	}
197*15879860SMatthew Dillon 	sc->poll = 1;
198*15879860SMatthew Dillon 	return (0);
199*15879860SMatthew Dillon }
200*15879860SMatthew Dillon 
201*15879860SMatthew Dillon static void
intsmb_release_resources(device_t dev)202*15879860SMatthew Dillon intsmb_release_resources(device_t dev)
203*15879860SMatthew Dillon {
204*15879860SMatthew Dillon 	struct intsmb_softc *sc = device_get_softc(dev);
205*15879860SMatthew Dillon 
206*15879860SMatthew Dillon 	if (sc->smbus)
207*15879860SMatthew Dillon 		device_delete_child(dev, sc->smbus);
208*15879860SMatthew Dillon 	if (sc->irq_hand)
209*15879860SMatthew Dillon 		bus_teardown_intr(dev, sc->irq_res, sc->irq_hand);
210*15879860SMatthew Dillon 	if (sc->irq_res)
211*15879860SMatthew Dillon 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->irq_res);
212*15879860SMatthew Dillon 	if (sc->io_res)
213*15879860SMatthew Dillon 		bus_release_resource(dev, SYS_RES_IOPORT, sc->io_rid,
214*15879860SMatthew Dillon 		    sc->io_res);
215*15879860SMatthew Dillon 	lockuninit(&sc->lock);
216a9656fbcSSascha Wildner }
217a9656fbcSSascha Wildner 
218a9656fbcSSascha Wildner static int
intsmb_attach(device_t dev)219a9656fbcSSascha Wildner intsmb_attach(device_t dev)
220a9656fbcSSascha Wildner {
221a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
222a9656fbcSSascha Wildner 	int error, rid, value;
223a9656fbcSSascha Wildner 	int intr;
224a9656fbcSSascha Wildner 	char *str;
225a9656fbcSSascha Wildner 
226a9656fbcSSascha Wildner 	sc->dev = dev;
227a9656fbcSSascha Wildner 
228a9656fbcSSascha Wildner 	lockinit(&sc->lock, "intsmb", 0, LK_CANRECURSE);
229a9656fbcSSascha Wildner 
230a9656fbcSSascha Wildner 	sc->cfg_irq9 = 0;
231a9656fbcSSascha Wildner 	switch (pci_get_devid(dev)) {
232*15879860SMatthew Dillon #ifndef NO_CHANGE_PCICONF
233a9656fbcSSascha Wildner 	case 0x71138086:	/* Intel 82371AB */
234a9656fbcSSascha Wildner 	case 0x719b8086:	/* Intel 82443MX */
235a9656fbcSSascha Wildner 		/* Changing configuration is allowed. */
236a9656fbcSSascha Wildner 		sc->cfg_irq9 = 1;
237a9656fbcSSascha Wildner 		break;
238a9656fbcSSascha Wildner #endif
239*15879860SMatthew Dillon 	case AMDSB_SMBUS_DEVID:
240*15879860SMatthew Dillon 		if (pci_get_revid(dev) >= AMDSB8_SMBUS_REVID)
241*15879860SMatthew Dillon 			sc->sb8xx = 1;
242*15879860SMatthew Dillon 		break;
243*15879860SMatthew Dillon 	case AMDFCH_SMBUS_DEVID:
244*15879860SMatthew Dillon 	case AMDCZ_SMBUS_DEVID:
245*15879860SMatthew Dillon 		sc->sb8xx = 1;
246*15879860SMatthew Dillon 		break;
247*15879860SMatthew Dillon 	}
248a9656fbcSSascha Wildner 
249*15879860SMatthew Dillon 	if (sc->sb8xx) {
250*15879860SMatthew Dillon 		error = sb8xx_attach(dev);
251*15879860SMatthew Dillon 		if (error != 0)
252*15879860SMatthew Dillon 			goto fail;
253*15879860SMatthew Dillon 		else
254*15879860SMatthew Dillon 			goto no_intr;
255*15879860SMatthew Dillon 	}
256*15879860SMatthew Dillon 
257*15879860SMatthew Dillon 	sc->io_rid = PCI_BASE_ADDR_SMB;
258*15879860SMatthew Dillon 	sc->io_res = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &sc->io_rid,
259a9656fbcSSascha Wildner 					    RF_ACTIVE);
260a9656fbcSSascha Wildner 	if (sc->io_res == NULL) {
261a9656fbcSSascha Wildner 		device_printf(dev, "Could not allocate I/O space\n");
262a9656fbcSSascha Wildner 		error = ENXIO;
263a9656fbcSSascha Wildner 		goto fail;
264a9656fbcSSascha Wildner 	}
265a9656fbcSSascha Wildner 
266a9656fbcSSascha Wildner 	if (sc->cfg_irq9) {
267a9656fbcSSascha Wildner 		pci_write_config(dev, PCIR_INTLINE, 0x9, 1);
268a9656fbcSSascha Wildner 		pci_write_config(dev, PCI_HST_CFG_SMB,
269a9656fbcSSascha Wildner 				 PCI_INTR_SMB_IRQ9 | PCI_INTR_SMB_ENABLE, 1);
270a9656fbcSSascha Wildner 	}
271a9656fbcSSascha Wildner 	value = pci_read_config(dev, PCI_HST_CFG_SMB, 1);
272a9656fbcSSascha Wildner 	sc->poll = (value & PCI_INTR_SMB_ENABLE) == 0;
273a9656fbcSSascha Wildner 	intr = value & PCI_INTR_SMB_MASK;
274a9656fbcSSascha Wildner 	switch (intr) {
275a9656fbcSSascha Wildner 	case PCI_INTR_SMB_SMI:
276a9656fbcSSascha Wildner 		str = "SMI";
277a9656fbcSSascha Wildner 		break;
278a9656fbcSSascha Wildner 	case PCI_INTR_SMB_IRQ9:
279a9656fbcSSascha Wildner 		str = "IRQ 9";
280a9656fbcSSascha Wildner 		break;
281a9656fbcSSascha Wildner 	case PCI_INTR_SMB_IRQ_PCI:
282a9656fbcSSascha Wildner 		str = "PCI IRQ";
283a9656fbcSSascha Wildner 		break;
284a9656fbcSSascha Wildner 	default:
285a9656fbcSSascha Wildner 		str = "BOGUS";
286a9656fbcSSascha Wildner 	}
287a9656fbcSSascha Wildner 
288a9656fbcSSascha Wildner 	device_printf(dev, "intr %s %s ", str,
289a9656fbcSSascha Wildner 	    sc->poll == 0 ? "enabled" : "disabled");
290a9656fbcSSascha Wildner 	kprintf("revision %d\n", pci_read_config(dev, PCI_REVID_SMB, 1));
291a9656fbcSSascha Wildner 
292a9656fbcSSascha Wildner 	if (!sc->poll && intr == PCI_INTR_SMB_SMI) {
293a9656fbcSSascha Wildner 		device_printf(dev,
294a9656fbcSSascha Wildner 		    "using polling mode when configured interrupt is SMI\n");
295a9656fbcSSascha Wildner 		sc->poll = 1;
296a9656fbcSSascha Wildner 	}
297a9656fbcSSascha Wildner 
298a9656fbcSSascha Wildner 	if (sc->poll)
299a9656fbcSSascha Wildner 	    goto no_intr;
300a9656fbcSSascha Wildner 
301a9656fbcSSascha Wildner 	if (intr != PCI_INTR_SMB_IRQ9 && intr != PCI_INTR_SMB_IRQ_PCI) {
302a9656fbcSSascha Wildner 		device_printf(dev, "Unsupported interrupt mode\n");
303a9656fbcSSascha Wildner 		error = ENXIO;
304a9656fbcSSascha Wildner 		goto fail;
305a9656fbcSSascha Wildner 	}
306a9656fbcSSascha Wildner 
307a9656fbcSSascha Wildner 	/* Force IRQ 9. */
308a9656fbcSSascha Wildner 	rid = 0;
309b47b3275SSepherosa Ziehau 	if (sc->cfg_irq9) {
310b47b3275SSepherosa Ziehau 		bus_set_resource(dev, SYS_RES_IRQ, rid, 9, 1,
311bec969afSSepherosa Ziehau 				 machintr_legacy_intr_cpuid(9));
312b47b3275SSepherosa Ziehau 	}
313a9656fbcSSascha Wildner 
314a9656fbcSSascha Wildner 	sc->irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
315a9656fbcSSascha Wildner 					     RF_SHAREABLE | RF_ACTIVE);
316a9656fbcSSascha Wildner 	if (sc->irq_res == NULL) {
317a9656fbcSSascha Wildner 		device_printf(dev, "Could not allocate irq\n");
318a9656fbcSSascha Wildner 		error = ENXIO;
319a9656fbcSSascha Wildner 		goto fail;
320a9656fbcSSascha Wildner 	}
321a9656fbcSSascha Wildner 
322*15879860SMatthew Dillon 	error = bus_setup_intr(dev, sc->irq_res, INTR_MPSAFE,
323a9656fbcSSascha Wildner 			       intsmb_rawintr, sc, &sc->irq_hand, NULL);
324a9656fbcSSascha Wildner 	if (error) {
325a9656fbcSSascha Wildner 		device_printf(dev, "Failed to map intr\n");
326a9656fbcSSascha Wildner 		goto fail;
327a9656fbcSSascha Wildner 	}
328a9656fbcSSascha Wildner 
329a9656fbcSSascha Wildner no_intr:
330a9656fbcSSascha Wildner 	sc->isbusy = 0;
331a9656fbcSSascha Wildner 	sc->smbus = device_add_child(dev, "smbus", -1);
332a9656fbcSSascha Wildner 	if (sc->smbus == NULL) {
333*15879860SMatthew Dillon 		device_printf(dev, "failed to add smbus child\n");
334a9656fbcSSascha Wildner 		error = ENXIO;
335a9656fbcSSascha Wildner 		goto fail;
336a9656fbcSSascha Wildner 	}
337a9656fbcSSascha Wildner 	error = device_probe_and_attach(sc->smbus);
338*15879860SMatthew Dillon 	if (error) {
339*15879860SMatthew Dillon 		device_printf(dev, "failed to probe+attach smbus child\n");
340a9656fbcSSascha Wildner 		goto fail;
341*15879860SMatthew Dillon 	}
342a9656fbcSSascha Wildner 
343a9656fbcSSascha Wildner #ifdef ENABLE_ALART
344a9656fbcSSascha Wildner 	/* Enable Arart */
345a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBSLVCNT, PIIX4_SMBSLVCNT_ALTEN);
346a9656fbcSSascha Wildner #endif
347a9656fbcSSascha Wildner 	return (0);
348a9656fbcSSascha Wildner 
349a9656fbcSSascha Wildner fail:
350*15879860SMatthew Dillon 	intsmb_release_resources(dev);
351*15879860SMatthew Dillon 
352a9656fbcSSascha Wildner 	return (error);
353a9656fbcSSascha Wildner }
354a9656fbcSSascha Wildner 
355a9656fbcSSascha Wildner static int
intsmb_detach(device_t dev)356a9656fbcSSascha Wildner intsmb_detach(device_t dev)
357a9656fbcSSascha Wildner {
358a9656fbcSSascha Wildner 	int error;
359a9656fbcSSascha Wildner 
360a9656fbcSSascha Wildner 	error = bus_generic_detach(dev);
361*15879860SMatthew Dillon 	if (error) {
362*15879860SMatthew Dillon 		device_printf(dev, "bus detach failed\n");
363a9656fbcSSascha Wildner 		return (error);
364*15879860SMatthew Dillon 	}
365*15879860SMatthew Dillon 	intsmb_release_resources(dev);
366a9656fbcSSascha Wildner 	return (0);
367a9656fbcSSascha Wildner }
368a9656fbcSSascha Wildner 
369a9656fbcSSascha Wildner static void
intsmb_rawintr(void * arg)370a9656fbcSSascha Wildner intsmb_rawintr(void *arg)
371a9656fbcSSascha Wildner {
372a9656fbcSSascha Wildner 	struct intsmb_softc *sc = arg;
373a9656fbcSSascha Wildner 
374a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
375a9656fbcSSascha Wildner 	intsmb_intr(sc);
376a9656fbcSSascha Wildner 	intsmb_slvintr(sc);
377a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
378a9656fbcSSascha Wildner }
379a9656fbcSSascha Wildner 
380a9656fbcSSascha Wildner static int
intsmb_callback(device_t dev,int index,void * data)381a9656fbcSSascha Wildner intsmb_callback(device_t dev, int index, void *data)
382a9656fbcSSascha Wildner {
383a9656fbcSSascha Wildner 	int error = 0;
384a9656fbcSSascha Wildner 
385a9656fbcSSascha Wildner 	switch (index) {
386a9656fbcSSascha Wildner 	case SMB_REQUEST_BUS:
387a9656fbcSSascha Wildner 		break;
388a9656fbcSSascha Wildner 	case SMB_RELEASE_BUS:
389a9656fbcSSascha Wildner 		break;
390a9656fbcSSascha Wildner 	default:
391*15879860SMatthew Dillon 		error = SMB_EINVAL;
392a9656fbcSSascha Wildner 	}
393a9656fbcSSascha Wildner 
394a9656fbcSSascha Wildner 	return (error);
395a9656fbcSSascha Wildner }
396a9656fbcSSascha Wildner 
397a9656fbcSSascha Wildner /* Counterpart of smbtx_smb_free(). */
398a9656fbcSSascha Wildner static int
intsmb_free(struct intsmb_softc * sc)399a9656fbcSSascha Wildner intsmb_free(struct intsmb_softc *sc)
400a9656fbcSSascha Wildner {
401a9656fbcSSascha Wildner 
402a9656fbcSSascha Wildner 	INTSMB_LOCK_ASSERT(sc);
403a9656fbcSSascha Wildner 	if ((bus_read_1(sc->io_res, PIIX4_SMBHSTSTS) & PIIX4_SMBHSTSTAT_BUSY) ||
404a9656fbcSSascha Wildner #ifdef ENABLE_ALART
405a9656fbcSSascha Wildner 	    (bus_read_1(sc->io_res, PIIX4_SMBSLVSTS) & PIIX4_SMBSLVSTS_BUSY) ||
406a9656fbcSSascha Wildner #endif
407a9656fbcSSascha Wildner 	    sc->isbusy)
408a9656fbcSSascha Wildner 		return (SMB_EBUSY);
409a9656fbcSSascha Wildner 
410a9656fbcSSascha Wildner 	sc->isbusy = 1;
411a9656fbcSSascha Wildner 	/* Disable Interrupt in slave part. */
412a9656fbcSSascha Wildner #ifndef ENABLE_ALART
413a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBSLVCNT, 0);
414a9656fbcSSascha Wildner #endif
415a9656fbcSSascha Wildner 	/* Reset INTR Flag to prepare INTR. */
416a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTSTS,
417a9656fbcSSascha Wildner 	    PIIX4_SMBHSTSTAT_INTR | PIIX4_SMBHSTSTAT_ERR |
418a9656fbcSSascha Wildner 	    PIIX4_SMBHSTSTAT_BUSC | PIIX4_SMBHSTSTAT_FAIL);
419a9656fbcSSascha Wildner 	return (0);
420a9656fbcSSascha Wildner }
421a9656fbcSSascha Wildner 
422a9656fbcSSascha Wildner static int
intsmb_intr(struct intsmb_softc * sc)423a9656fbcSSascha Wildner intsmb_intr(struct intsmb_softc *sc)
424a9656fbcSSascha Wildner {
425a9656fbcSSascha Wildner 	int status, tmp;
426a9656fbcSSascha Wildner 
427a9656fbcSSascha Wildner 	status = bus_read_1(sc->io_res, PIIX4_SMBHSTSTS);
428a9656fbcSSascha Wildner 	if (status & PIIX4_SMBHSTSTAT_BUSY)
429a9656fbcSSascha Wildner 		return (1);
430a9656fbcSSascha Wildner 
431a9656fbcSSascha Wildner 	if (status & (PIIX4_SMBHSTSTAT_INTR | PIIX4_SMBHSTSTAT_ERR |
432a9656fbcSSascha Wildner 	    PIIX4_SMBHSTSTAT_BUSC | PIIX4_SMBHSTSTAT_FAIL)) {
433a9656fbcSSascha Wildner 
434a9656fbcSSascha Wildner 		tmp = bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
435a9656fbcSSascha Wildner 		bus_write_1(sc->io_res, PIIX4_SMBHSTCNT,
436a9656fbcSSascha Wildner 		    tmp & ~PIIX4_SMBHSTCNT_INTREN);
437a9656fbcSSascha Wildner 		if (sc->isbusy) {
438a9656fbcSSascha Wildner 			sc->isbusy = 0;
439a9656fbcSSascha Wildner 			wakeup(sc);
440a9656fbcSSascha Wildner 		}
441a9656fbcSSascha Wildner 		return (0);
442a9656fbcSSascha Wildner 	}
443a9656fbcSSascha Wildner 	return (1); /* Not Completed */
444a9656fbcSSascha Wildner }
445a9656fbcSSascha Wildner 
446a9656fbcSSascha Wildner static int
intsmb_slvintr(struct intsmb_softc * sc)447a9656fbcSSascha Wildner intsmb_slvintr(struct intsmb_softc *sc)
448a9656fbcSSascha Wildner {
449a9656fbcSSascha Wildner 	int status;
450a9656fbcSSascha Wildner 
451a9656fbcSSascha Wildner 	status = bus_read_1(sc->io_res, PIIX4_SMBSLVSTS);
452a9656fbcSSascha Wildner 	if (status & PIIX4_SMBSLVSTS_BUSY)
453a9656fbcSSascha Wildner 		return (1);
454a9656fbcSSascha Wildner 	if (status & PIIX4_SMBSLVSTS_ALART)
455a9656fbcSSascha Wildner 		intsmb_alrintr(sc);
456a9656fbcSSascha Wildner 	else if (status & ~(PIIX4_SMBSLVSTS_ALART | PIIX4_SMBSLVSTS_SDW2
457a9656fbcSSascha Wildner 		| PIIX4_SMBSLVSTS_SDW1)) {
458a9656fbcSSascha Wildner 	}
459a9656fbcSSascha Wildner 
460a9656fbcSSascha Wildner 	/* Reset Status Register */
461a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBSLVSTS,
462a9656fbcSSascha Wildner 	    PIIX4_SMBSLVSTS_ALART | PIIX4_SMBSLVSTS_SDW2 |
463a9656fbcSSascha Wildner 	    PIIX4_SMBSLVSTS_SDW1 | PIIX4_SMBSLVSTS_SLV);
464a9656fbcSSascha Wildner 	return (0);
465a9656fbcSSascha Wildner }
466a9656fbcSSascha Wildner 
467a9656fbcSSascha Wildner static void
intsmb_alrintr(struct intsmb_softc * sc)468a9656fbcSSascha Wildner intsmb_alrintr(struct intsmb_softc *sc)
469a9656fbcSSascha Wildner {
470a9656fbcSSascha Wildner 	int slvcnt;
471a9656fbcSSascha Wildner #ifdef ENABLE_ALART
472a9656fbcSSascha Wildner 	int error;
473a9656fbcSSascha Wildner 	uint8_t addr;
474a9656fbcSSascha Wildner #endif
475a9656fbcSSascha Wildner 
476a9656fbcSSascha Wildner 	/* Stop generating INTR from ALART. */
477a9656fbcSSascha Wildner 	slvcnt = bus_read_1(sc->io_res, PIIX4_SMBSLVCNT);
478a9656fbcSSascha Wildner #ifdef ENABLE_ALART
479a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBSLVCNT,
480a9656fbcSSascha Wildner 	    slvcnt & ~PIIX4_SMBSLVCNT_ALTEN);
481a9656fbcSSascha Wildner #endif
482a9656fbcSSascha Wildner 	DELAY(5);
483a9656fbcSSascha Wildner 
484a9656fbcSSascha Wildner 	/* Ask bus who asserted it and then ask it what's the matter. */
485a9656fbcSSascha Wildner #ifdef ENABLE_ALART
486a9656fbcSSascha Wildner 	error = intsmb_free(sc);
487a9656fbcSSascha Wildner 	if (error)
488a9656fbcSSascha Wildner 		return;
489a9656fbcSSascha Wildner 
490a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, SMBALTRESP | LSB);
491a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BYTE, 1);
492a9656fbcSSascha Wildner 	error = intsmb_stop_poll(sc);
493a9656fbcSSascha Wildner 	if (error)
494a9656fbcSSascha Wildner 		device_printf(sc->dev, "ALART: ERROR\n");
495a9656fbcSSascha Wildner 	else {
496a9656fbcSSascha Wildner 		addr = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
497a9656fbcSSascha Wildner 		device_printf(sc->dev, "ALART_RESPONSE: 0x%x\n", addr);
498a9656fbcSSascha Wildner 	}
499a9656fbcSSascha Wildner 
500a9656fbcSSascha Wildner 	/* Re-enable INTR from ALART. */
501a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBSLVCNT,
502a9656fbcSSascha Wildner 	    slvcnt | PIIX4_SMBSLVCNT_ALTEN);
503a9656fbcSSascha Wildner 	DELAY(5);
504a9656fbcSSascha Wildner #endif
505a9656fbcSSascha Wildner }
506a9656fbcSSascha Wildner 
507a9656fbcSSascha Wildner static void
intsmb_start(struct intsmb_softc * sc,unsigned char cmd,int nointr)508a9656fbcSSascha Wildner intsmb_start(struct intsmb_softc *sc, unsigned char cmd, int nointr)
509a9656fbcSSascha Wildner {
510a9656fbcSSascha Wildner 	unsigned char tmp;
511a9656fbcSSascha Wildner 
512a9656fbcSSascha Wildner 	INTSMB_LOCK_ASSERT(sc);
513a9656fbcSSascha Wildner 	tmp = bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
514a9656fbcSSascha Wildner 	tmp &= 0xe0;
515a9656fbcSSascha Wildner 	tmp |= cmd;
516a9656fbcSSascha Wildner 	tmp |= PIIX4_SMBHSTCNT_START;
517a9656fbcSSascha Wildner 
518a9656fbcSSascha Wildner 	/* While not in autoconfiguration enable interrupts. */
519a9656fbcSSascha Wildner 	if (!sc->poll && !cold && !nointr)
520a9656fbcSSascha Wildner 		tmp |= PIIX4_SMBHSTCNT_INTREN;
521a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTCNT, tmp);
522a9656fbcSSascha Wildner }
523a9656fbcSSascha Wildner 
524a9656fbcSSascha Wildner static int
intsmb_error(device_t dev,int status)525a9656fbcSSascha Wildner intsmb_error(device_t dev, int status)
526a9656fbcSSascha Wildner {
527a9656fbcSSascha Wildner 	int error = 0;
528a9656fbcSSascha Wildner 
529*15879860SMatthew Dillon 	/*
530*15879860SMatthew Dillon 	 * PIIX4_SMBHSTSTAT_ERR can mean either of
531*15879860SMatthew Dillon 	 * - SMB_ENOACK ("Unclaimed cycle"),
532*15879860SMatthew Dillon 	 * - SMB_ETIMEOUT ("Host device time-out"),
533*15879860SMatthew Dillon 	 * - SMB_EINVAL ("Illegal command field").
534*15879860SMatthew Dillon 	 * SMB_ENOACK seems to be most typical.
535*15879860SMatthew Dillon 	 */
536a9656fbcSSascha Wildner 	if (status & PIIX4_SMBHSTSTAT_ERR)
537*15879860SMatthew Dillon 		error |= SMB_ENOACK;
538a9656fbcSSascha Wildner 	if (status & PIIX4_SMBHSTSTAT_BUSC)
539a9656fbcSSascha Wildner 		error |= SMB_ECOLLI;
540a9656fbcSSascha Wildner 	if (status & PIIX4_SMBHSTSTAT_FAIL)
541*15879860SMatthew Dillon 		error |= SMB_EABORT;
542a9656fbcSSascha Wildner 
543a9656fbcSSascha Wildner 	if (error != 0 && bootverbose)
544a9656fbcSSascha Wildner 		device_printf(dev, "error = %d, status = %#x\n", error, status);
545a9656fbcSSascha Wildner 
546a9656fbcSSascha Wildner 	return (error);
547a9656fbcSSascha Wildner }
548a9656fbcSSascha Wildner 
549a9656fbcSSascha Wildner /*
550a9656fbcSSascha Wildner  * Polling Code.
551a9656fbcSSascha Wildner  *
552a9656fbcSSascha Wildner  * Polling is not encouraged because it requires waiting for the
553a9656fbcSSascha Wildner  * device if it is busy.
554a9656fbcSSascha Wildner  * (29063505.pdf from Intel) But during boot, interrupt cannot be used, so use
555a9656fbcSSascha Wildner  * polling code then.
556a9656fbcSSascha Wildner  */
557a9656fbcSSascha Wildner static int
intsmb_stop_poll(struct intsmb_softc * sc)558a9656fbcSSascha Wildner intsmb_stop_poll(struct intsmb_softc *sc)
559a9656fbcSSascha Wildner {
560a9656fbcSSascha Wildner 	int error, i, status, tmp;
561a9656fbcSSascha Wildner 
562a9656fbcSSascha Wildner 	INTSMB_LOCK_ASSERT(sc);
563a9656fbcSSascha Wildner 
564a9656fbcSSascha Wildner 	/* First, wait for busy to be set. */
565a9656fbcSSascha Wildner 	for (i = 0; i < 0x7fff; i++)
566a9656fbcSSascha Wildner 		if (bus_read_1(sc->io_res, PIIX4_SMBHSTSTS) &
567a9656fbcSSascha Wildner 		    PIIX4_SMBHSTSTAT_BUSY)
568a9656fbcSSascha Wildner 			break;
569a9656fbcSSascha Wildner 
570a9656fbcSSascha Wildner 	/* Wait for busy to clear. */
571a9656fbcSSascha Wildner 	for (i = 0; i < 0x7fff; i++) {
572a9656fbcSSascha Wildner 		status = bus_read_1(sc->io_res, PIIX4_SMBHSTSTS);
573a9656fbcSSascha Wildner 		if (!(status & PIIX4_SMBHSTSTAT_BUSY)) {
574a9656fbcSSascha Wildner 			sc->isbusy = 0;
575a9656fbcSSascha Wildner 			error = intsmb_error(sc->dev, status);
576a9656fbcSSascha Wildner 			return (error);
577a9656fbcSSascha Wildner 		}
578a9656fbcSSascha Wildner 	}
579a9656fbcSSascha Wildner 
580a9656fbcSSascha Wildner 	/* Timed out waiting for busy to clear. */
581a9656fbcSSascha Wildner 	sc->isbusy = 0;
582a9656fbcSSascha Wildner 	tmp = bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
583a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTCNT, tmp & ~PIIX4_SMBHSTCNT_INTREN);
584a9656fbcSSascha Wildner 	return (SMB_ETIMEOUT);
585a9656fbcSSascha Wildner }
586a9656fbcSSascha Wildner 
587a9656fbcSSascha Wildner /*
588a9656fbcSSascha Wildner  * Wait for completion and return result.
589a9656fbcSSascha Wildner  */
590a9656fbcSSascha Wildner static int
intsmb_stop(struct intsmb_softc * sc)591a9656fbcSSascha Wildner intsmb_stop(struct intsmb_softc *sc)
592a9656fbcSSascha Wildner {
593a9656fbcSSascha Wildner 	int error, status;
594a9656fbcSSascha Wildner 
595a9656fbcSSascha Wildner 	INTSMB_LOCK_ASSERT(sc);
596a9656fbcSSascha Wildner 
597a9656fbcSSascha Wildner 	if (sc->poll || cold)
598a9656fbcSSascha Wildner 		/* So that it can use device during device probe on SMBus. */
599a9656fbcSSascha Wildner 		return (intsmb_stop_poll(sc));
600a9656fbcSSascha Wildner 
601a9656fbcSSascha Wildner 	error = lksleep(sc, &sc->lock, PCATCH, "SMBWAI", hz / 8);
602a9656fbcSSascha Wildner 	if (error == 0) {
603a9656fbcSSascha Wildner 		status = bus_read_1(sc->io_res, PIIX4_SMBHSTSTS);
604a9656fbcSSascha Wildner 		if (!(status & PIIX4_SMBHSTSTAT_BUSY)) {
605a9656fbcSSascha Wildner 			error = intsmb_error(sc->dev, status);
606a9656fbcSSascha Wildner 			if (error == 0 && !(status & PIIX4_SMBHSTSTAT_INTR))
607a9656fbcSSascha Wildner 				device_printf(sc->dev, "unknown cause why?\n");
608a9656fbcSSascha Wildner #ifdef ENABLE_ALART
609a9656fbcSSascha Wildner 			bus_write_1(sc->io_res, PIIX4_SMBSLVCNT,
610a9656fbcSSascha Wildner 			    PIIX4_SMBSLVCNT_ALTEN);
611a9656fbcSSascha Wildner #endif
612a9656fbcSSascha Wildner 			return (error);
613a9656fbcSSascha Wildner 		}
614a9656fbcSSascha Wildner 	}
615a9656fbcSSascha Wildner 
616a9656fbcSSascha Wildner 	/* Timeout Procedure. */
617a9656fbcSSascha Wildner 	sc->isbusy = 0;
618a9656fbcSSascha Wildner 
619*15879860SMatthew Dillon 	/* Re-enable suppressed interrupt from slave part. */
620a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBSLVCNT, PIIX4_SMBSLVCNT_ALTEN);
621a9656fbcSSascha Wildner 	if (error == EWOULDBLOCK)
622a9656fbcSSascha Wildner 		return (SMB_ETIMEOUT);
623a9656fbcSSascha Wildner 	else
624a9656fbcSSascha Wildner 		return (SMB_EABORT);
625a9656fbcSSascha Wildner }
626a9656fbcSSascha Wildner 
627a9656fbcSSascha Wildner static int
intsmb_quick(device_t dev,u_char slave,int how)628a9656fbcSSascha Wildner intsmb_quick(device_t dev, u_char slave, int how)
629a9656fbcSSascha Wildner {
630a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
631a9656fbcSSascha Wildner 	int error;
632a9656fbcSSascha Wildner 	u_char data;
633a9656fbcSSascha Wildner 
634a9656fbcSSascha Wildner 	data = slave;
635a9656fbcSSascha Wildner 
636a9656fbcSSascha Wildner 	/* Quick command is part of Address, I think. */
637a9656fbcSSascha Wildner 	switch(how) {
638a9656fbcSSascha Wildner 	case SMB_QWRITE:
639a9656fbcSSascha Wildner 		data &= ~LSB;
640a9656fbcSSascha Wildner 		break;
641a9656fbcSSascha Wildner 	case SMB_QREAD:
642a9656fbcSSascha Wildner 		data |= LSB;
643a9656fbcSSascha Wildner 		break;
644a9656fbcSSascha Wildner 	default:
645*15879860SMatthew Dillon 		return (SMB_EINVAL);
646a9656fbcSSascha Wildner 	}
647a9656fbcSSascha Wildner 
648a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
649a9656fbcSSascha Wildner 	error = intsmb_free(sc);
650a9656fbcSSascha Wildner 	if (error) {
651a9656fbcSSascha Wildner 		INTSMB_UNLOCK(sc);
652a9656fbcSSascha Wildner 		return (error);
653a9656fbcSSascha Wildner 	}
654a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, data);
655a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_QUICK, 0);
656a9656fbcSSascha Wildner 	error = intsmb_stop(sc);
657a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
658a9656fbcSSascha Wildner 	return (error);
659a9656fbcSSascha Wildner }
660a9656fbcSSascha Wildner 
661a9656fbcSSascha Wildner static int
intsmb_sendb(device_t dev,u_char slave,char byte)662a9656fbcSSascha Wildner intsmb_sendb(device_t dev, u_char slave, char byte)
663a9656fbcSSascha Wildner {
664a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
665a9656fbcSSascha Wildner 	int error;
666a9656fbcSSascha Wildner 
667a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
668a9656fbcSSascha Wildner 	error = intsmb_free(sc);
669a9656fbcSSascha Wildner 	if (error) {
670a9656fbcSSascha Wildner 		INTSMB_UNLOCK(sc);
671a9656fbcSSascha Wildner 		return (error);
672a9656fbcSSascha Wildner 	}
673a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave & ~LSB);
674a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, byte);
675a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BYTE, 0);
676a9656fbcSSascha Wildner 	error = intsmb_stop(sc);
677a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
678a9656fbcSSascha Wildner 	return (error);
679a9656fbcSSascha Wildner }
680a9656fbcSSascha Wildner 
681a9656fbcSSascha Wildner static int
intsmb_recvb(device_t dev,u_char slave,char * byte)682a9656fbcSSascha Wildner intsmb_recvb(device_t dev, u_char slave, char *byte)
683a9656fbcSSascha Wildner {
684a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
685a9656fbcSSascha Wildner 	int error;
686a9656fbcSSascha Wildner 
687a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
688a9656fbcSSascha Wildner 	error = intsmb_free(sc);
689a9656fbcSSascha Wildner 	if (error) {
690a9656fbcSSascha Wildner 		INTSMB_UNLOCK(sc);
691a9656fbcSSascha Wildner 		return (error);
692a9656fbcSSascha Wildner 	}
693a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave | LSB);
694a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BYTE, 0);
695a9656fbcSSascha Wildner 	error = intsmb_stop(sc);
696a9656fbcSSascha Wildner 	if (error == 0) {
697a9656fbcSSascha Wildner #ifdef RECV_IS_IN_CMD
698a9656fbcSSascha Wildner 		/*
699a9656fbcSSascha Wildner 		 * Linux SMBus stuff also troubles
700a9656fbcSSascha Wildner 		 * Because Intel's datasheet does not make clear.
701a9656fbcSSascha Wildner 		 */
702a9656fbcSSascha Wildner 		*byte = bus_read_1(sc->io_res, PIIX4_SMBHSTCMD);
703a9656fbcSSascha Wildner #else
704a9656fbcSSascha Wildner 		*byte = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
705a9656fbcSSascha Wildner #endif
706a9656fbcSSascha Wildner 	}
707a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
708a9656fbcSSascha Wildner 	return (error);
709a9656fbcSSascha Wildner }
710a9656fbcSSascha Wildner 
711a9656fbcSSascha Wildner static int
intsmb_writeb(device_t dev,u_char slave,char cmd,char byte)712a9656fbcSSascha Wildner intsmb_writeb(device_t dev, u_char slave, char cmd, char byte)
713a9656fbcSSascha Wildner {
714a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
715a9656fbcSSascha Wildner 	int error;
716a9656fbcSSascha Wildner 
717a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
718a9656fbcSSascha Wildner 	error = intsmb_free(sc);
719a9656fbcSSascha Wildner 	if (error) {
720a9656fbcSSascha Wildner 		INTSMB_UNLOCK(sc);
721a9656fbcSSascha Wildner 		return (error);
722a9656fbcSSascha Wildner 	}
723a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave & ~LSB);
724a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
725a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTDAT0, byte);
726a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BDATA, 0);
727a9656fbcSSascha Wildner 	error = intsmb_stop(sc);
728a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
729a9656fbcSSascha Wildner 	return (error);
730a9656fbcSSascha Wildner }
731a9656fbcSSascha Wildner 
732a9656fbcSSascha Wildner static int
intsmb_writew(device_t dev,u_char slave,char cmd,short word)733a9656fbcSSascha Wildner intsmb_writew(device_t dev, u_char slave, char cmd, short word)
734a9656fbcSSascha Wildner {
735a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
736a9656fbcSSascha Wildner 	int error;
737a9656fbcSSascha Wildner 
738a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
739a9656fbcSSascha Wildner 	error = intsmb_free(sc);
740a9656fbcSSascha Wildner 	if (error) {
741a9656fbcSSascha Wildner 		INTSMB_UNLOCK(sc);
742a9656fbcSSascha Wildner 		return (error);
743a9656fbcSSascha Wildner 	}
744a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave & ~LSB);
745a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
746a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTDAT0, word & 0xff);
747a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTDAT1, (word >> 8) & 0xff);
748a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_WDATA, 0);
749a9656fbcSSascha Wildner 	error = intsmb_stop(sc);
750a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
751a9656fbcSSascha Wildner 	return (error);
752a9656fbcSSascha Wildner }
753a9656fbcSSascha Wildner 
754a9656fbcSSascha Wildner static int
intsmb_readb(device_t dev,u_char slave,char cmd,char * byte)755a9656fbcSSascha Wildner intsmb_readb(device_t dev, u_char slave, char cmd, char *byte)
756a9656fbcSSascha Wildner {
757a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
758a9656fbcSSascha Wildner 	int error;
759a9656fbcSSascha Wildner 
760a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
761a9656fbcSSascha Wildner 	error = intsmb_free(sc);
762a9656fbcSSascha Wildner 	if (error) {
763a9656fbcSSascha Wildner 		INTSMB_UNLOCK(sc);
764a9656fbcSSascha Wildner 		return (error);
765a9656fbcSSascha Wildner 	}
766a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave | LSB);
767a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
768a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BDATA, 0);
769a9656fbcSSascha Wildner 	error = intsmb_stop(sc);
770a9656fbcSSascha Wildner 	if (error == 0)
771a9656fbcSSascha Wildner 		*byte = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
772a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
773a9656fbcSSascha Wildner 	return (error);
774a9656fbcSSascha Wildner }
775a9656fbcSSascha Wildner 
776a9656fbcSSascha Wildner static int
intsmb_readw(device_t dev,u_char slave,char cmd,short * word)777a9656fbcSSascha Wildner intsmb_readw(device_t dev, u_char slave, char cmd, short *word)
778a9656fbcSSascha Wildner {
779a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
780a9656fbcSSascha Wildner 	int error;
781a9656fbcSSascha Wildner 
782a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
783a9656fbcSSascha Wildner 	error = intsmb_free(sc);
784a9656fbcSSascha Wildner 	if (error) {
785a9656fbcSSascha Wildner 		INTSMB_UNLOCK(sc);
786a9656fbcSSascha Wildner 		return (error);
787a9656fbcSSascha Wildner 	}
788a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave | LSB);
789a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
790a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_WDATA, 0);
791a9656fbcSSascha Wildner 	error = intsmb_stop(sc);
792a9656fbcSSascha Wildner 	if (error == 0) {
793a9656fbcSSascha Wildner 		*word = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
794a9656fbcSSascha Wildner 		*word |= bus_read_1(sc->io_res, PIIX4_SMBHSTDAT1) << 8;
795a9656fbcSSascha Wildner 	}
796a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
797a9656fbcSSascha Wildner 	return (error);
798a9656fbcSSascha Wildner }
799a9656fbcSSascha Wildner 
800a9656fbcSSascha Wildner static int
intsmb_pcall(device_t dev,u_char slave,char cmd,short sdata,short * rdata)801a9656fbcSSascha Wildner intsmb_pcall(device_t dev, u_char slave, char cmd, short sdata, short *rdata)
802a9656fbcSSascha Wildner {
803a9656fbcSSascha Wildner 	return (SMB_ENOTSUPP);
804a9656fbcSSascha Wildner }
805a9656fbcSSascha Wildner 
806a9656fbcSSascha Wildner static int
intsmb_bwrite(device_t dev,u_char slave,char cmd,u_char count,char * buf)807a9656fbcSSascha Wildner intsmb_bwrite(device_t dev, u_char slave, char cmd, u_char count, char *buf)
808a9656fbcSSascha Wildner {
809a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
810a9656fbcSSascha Wildner 	int error, i;
811a9656fbcSSascha Wildner 
812a9656fbcSSascha Wildner 	if (count > SMBBLOCKTRANS_MAX || count == 0)
813a9656fbcSSascha Wildner 		return (SMB_EINVAL);
814a9656fbcSSascha Wildner 
815a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
816a9656fbcSSascha Wildner 	error = intsmb_free(sc);
817a9656fbcSSascha Wildner 	if (error) {
818a9656fbcSSascha Wildner 		INTSMB_UNLOCK(sc);
819a9656fbcSSascha Wildner 		return (error);
820a9656fbcSSascha Wildner 	}
821a9656fbcSSascha Wildner 
822a9656fbcSSascha Wildner 	/* Reset internal array index. */
823a9656fbcSSascha Wildner 	bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
824a9656fbcSSascha Wildner 
825a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave & ~LSB);
826a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
827a9656fbcSSascha Wildner 	for (i = 0; i < count; i++)
828a9656fbcSSascha Wildner 		bus_write_1(sc->io_res, PIIX4_SMBBLKDAT, buf[i]);
829a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTDAT0, count);
830a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BLOCK, 0);
831a9656fbcSSascha Wildner 	error = intsmb_stop(sc);
832a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
833a9656fbcSSascha Wildner 	return (error);
834a9656fbcSSascha Wildner }
835a9656fbcSSascha Wildner 
836a9656fbcSSascha Wildner static int
intsmb_bread(device_t dev,u_char slave,char cmd,u_char * count,char * buf)837a9656fbcSSascha Wildner intsmb_bread(device_t dev, u_char slave, char cmd, u_char *count, char *buf)
838a9656fbcSSascha Wildner {
839a9656fbcSSascha Wildner 	struct intsmb_softc *sc = device_get_softc(dev);
840a9656fbcSSascha Wildner 	int error, i;
841a9656fbcSSascha Wildner 	u_char data, nread;
842a9656fbcSSascha Wildner 
843a9656fbcSSascha Wildner 	INTSMB_LOCK(sc);
844a9656fbcSSascha Wildner 	error = intsmb_free(sc);
845a9656fbcSSascha Wildner 	if (error) {
846a9656fbcSSascha Wildner 		INTSMB_UNLOCK(sc);
847a9656fbcSSascha Wildner 		return (error);
848a9656fbcSSascha Wildner 	}
849a9656fbcSSascha Wildner 
850a9656fbcSSascha Wildner 	/* Reset internal array index. */
851a9656fbcSSascha Wildner 	bus_read_1(sc->io_res, PIIX4_SMBHSTCNT);
852a9656fbcSSascha Wildner 
853a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTADD, slave | LSB);
854a9656fbcSSascha Wildner 	bus_write_1(sc->io_res, PIIX4_SMBHSTCMD, cmd);
855*15879860SMatthew Dillon 	/*bus_write_1(sc->io_res, PIIX4_SMBHSTDAT0, *count);*/
856a9656fbcSSascha Wildner 	intsmb_start(sc, PIIX4_SMBHSTCNT_PROT_BLOCK, 0);
857a9656fbcSSascha Wildner 	error = intsmb_stop(sc);
858a9656fbcSSascha Wildner 	if (error == 0) {
859a9656fbcSSascha Wildner 		nread = bus_read_1(sc->io_res, PIIX4_SMBHSTDAT0);
860a9656fbcSSascha Wildner 		if (nread != 0 && nread <= SMBBLOCKTRANS_MAX) {
861a9656fbcSSascha Wildner 			*count = nread;
862*15879860SMatthew Dillon 			for (i = 0; i < nread; i++)
863*15879860SMatthew Dillon 				data = bus_read_1(sc->io_res, PIIX4_SMBBLKDAT);
864*15879860SMatthew Dillon 		} else {
865*15879860SMatthew Dillon 			error = SMB_EBUSERR;
866*15879860SMatthew Dillon 		}
867a9656fbcSSascha Wildner 	}
868a9656fbcSSascha Wildner 	INTSMB_UNLOCK(sc);
869a9656fbcSSascha Wildner 	return (error);
870a9656fbcSSascha Wildner }
871a9656fbcSSascha Wildner 
872a9656fbcSSascha Wildner static devclass_t intsmb_devclass;
873a9656fbcSSascha Wildner 
874a9656fbcSSascha Wildner static device_method_t intsmb_methods[] = {
875a9656fbcSSascha Wildner 	/* Device interface */
876a9656fbcSSascha Wildner 	DEVMETHOD(device_probe,		intsmb_probe),
877a9656fbcSSascha Wildner 	DEVMETHOD(device_attach,	intsmb_attach),
878a9656fbcSSascha Wildner 	DEVMETHOD(device_detach,	intsmb_detach),
879a9656fbcSSascha Wildner 
880a9656fbcSSascha Wildner 	/* SMBus interface */
881a9656fbcSSascha Wildner 	DEVMETHOD(smbus_callback,	intsmb_callback),
882a9656fbcSSascha Wildner 	DEVMETHOD(smbus_quick,		intsmb_quick),
883a9656fbcSSascha Wildner 	DEVMETHOD(smbus_sendb,		intsmb_sendb),
884a9656fbcSSascha Wildner 	DEVMETHOD(smbus_recvb,		intsmb_recvb),
885a9656fbcSSascha Wildner 	DEVMETHOD(smbus_writeb,		intsmb_writeb),
886a9656fbcSSascha Wildner 	DEVMETHOD(smbus_writew,		intsmb_writew),
887a9656fbcSSascha Wildner 	DEVMETHOD(smbus_readb,		intsmb_readb),
888a9656fbcSSascha Wildner 	DEVMETHOD(smbus_readw,		intsmb_readw),
889a9656fbcSSascha Wildner 	DEVMETHOD(smbus_pcall,		intsmb_pcall),
890a9656fbcSSascha Wildner 	DEVMETHOD(smbus_bwrite,		intsmb_bwrite),
891a9656fbcSSascha Wildner 	DEVMETHOD(smbus_bread,		intsmb_bread),
892a9656fbcSSascha Wildner 
893d3c9c58eSSascha Wildner 	DEVMETHOD_END
894a9656fbcSSascha Wildner };
895a9656fbcSSascha Wildner 
896a9656fbcSSascha Wildner static driver_t intsmb_driver = {
897a9656fbcSSascha Wildner 	"intsmb",
898a9656fbcSSascha Wildner 	intsmb_methods,
899a9656fbcSSascha Wildner 	sizeof(struct intsmb_softc),
900a9656fbcSSascha Wildner };
901a9656fbcSSascha Wildner 
902aa2b9d05SSascha Wildner DRIVER_MODULE(intsmb, pci, intsmb_driver, intsmb_devclass, NULL, NULL);
903aa2b9d05SSascha Wildner DRIVER_MODULE(smbus, intsmb, smbus_driver, smbus_devclass, NULL, NULL);
904a9656fbcSSascha Wildner MODULE_DEPEND(intsmb, smbus, SMBUS_MINVER, SMBUS_PREFVER, SMBUS_MAXVER);
905a9656fbcSSascha Wildner MODULE_VERSION(intsmb, 1);
906