14cd92098Szrj /*
24cd92098Szrj * Copyright 2013 Advanced Micro Devices, Inc.
34cd92098Szrj *
44cd92098Szrj * Permission is hereby granted, free of charge, to any person obtaining a
54cd92098Szrj * copy of this software and associated documentation files (the "Software"),
64cd92098Szrj * to deal in the Software without restriction, including without limitation
74cd92098Szrj * the rights to use, copy, modify, merge, publish, distribute, sublicense,
84cd92098Szrj * and/or sell copies of the Software, and to permit persons to whom the
94cd92098Szrj * Software is furnished to do so, subject to the following conditions:
104cd92098Szrj *
114cd92098Szrj * The above copyright notice and this permission notice shall be included in
124cd92098Szrj * all copies or substantial portions of the Software.
134cd92098Szrj *
144cd92098Szrj * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
154cd92098Szrj * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
164cd92098Szrj * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
174cd92098Szrj * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
184cd92098Szrj * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
194cd92098Szrj * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
204cd92098Szrj * OTHER DEALINGS IN THE SOFTWARE.
214cd92098Szrj *
224cd92098Szrj * Authors: Christian König <christian.koenig@amd.com>
234cd92098Szrj */
244cd92098Szrj
254cd92098Szrj #include <linux/firmware.h>
264cd92098Szrj #include <drm/drmP.h>
274cd92098Szrj #include "radeon.h"
284cd92098Szrj #include "radeon_asic.h"
294cd92098Szrj #include "cikd.h"
304cd92098Szrj
314cd92098Szrj /**
324cd92098Szrj * uvd_v4_2_resume - memory controller programming
334cd92098Szrj *
344cd92098Szrj * @rdev: radeon_device pointer
354cd92098Szrj *
364cd92098Szrj * Let the UVD memory controller know it's offsets
374cd92098Szrj */
uvd_v4_2_resume(struct radeon_device * rdev)384cd92098Szrj int uvd_v4_2_resume(struct radeon_device *rdev)
394cd92098Szrj {
404cd92098Szrj uint64_t addr;
414cd92098Szrj uint32_t size;
424cd92098Szrj
434cd92098Szrj /* programm the VCPU memory controller bits 0-27 */
44*d78d3a22SFrançois Tigeot
45*d78d3a22SFrançois Tigeot /* skip over the header of the new firmware format */
46*d78d3a22SFrançois Tigeot if (rdev->uvd.fw_header_present)
47*d78d3a22SFrançois Tigeot addr = (rdev->uvd.gpu_addr + 0x200) >> 3;
48*d78d3a22SFrançois Tigeot else
494cd92098Szrj addr = rdev->uvd.gpu_addr >> 3;
50*d78d3a22SFrançois Tigeot
514cd92098Szrj size = RADEON_GPU_PAGE_ALIGN(rdev->uvd_fw->datasize + 4) >> 3;
524cd92098Szrj WREG32(UVD_VCPU_CACHE_OFFSET0, addr);
534cd92098Szrj WREG32(UVD_VCPU_CACHE_SIZE0, size);
544cd92098Szrj
554cd92098Szrj addr += size;
56*d78d3a22SFrançois Tigeot size = RADEON_UVD_HEAP_SIZE >> 3;
574cd92098Szrj WREG32(UVD_VCPU_CACHE_OFFSET1, addr);
584cd92098Szrj WREG32(UVD_VCPU_CACHE_SIZE1, size);
594cd92098Szrj
604cd92098Szrj addr += size;
61*d78d3a22SFrançois Tigeot size = (RADEON_UVD_STACK_SIZE +
62*d78d3a22SFrançois Tigeot (RADEON_UVD_SESSION_SIZE * rdev->uvd.max_handles)) >> 3;
634cd92098Szrj WREG32(UVD_VCPU_CACHE_OFFSET2, addr);
644cd92098Szrj WREG32(UVD_VCPU_CACHE_SIZE2, size);
654cd92098Szrj
664cd92098Szrj /* bits 28-31 */
674cd92098Szrj addr = (rdev->uvd.gpu_addr >> 28) & 0xF;
684cd92098Szrj WREG32(UVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
694cd92098Szrj
704cd92098Szrj /* bits 32-39 */
714cd92098Szrj addr = (rdev->uvd.gpu_addr >> 32) & 0xFF;
724cd92098Szrj WREG32(UVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
734cd92098Szrj
74*d78d3a22SFrançois Tigeot if (rdev->uvd.fw_header_present)
75*d78d3a22SFrançois Tigeot WREG32(UVD_GP_SCRATCH4, rdev->uvd.max_handles);
76*d78d3a22SFrançois Tigeot
774cd92098Szrj return 0;
784cd92098Szrj }
79