1*b843c749SSergey Zigachev /*
2*b843c749SSergey Zigachev * Copyright 2016 Advanced Micro Devices, Inc.
3*b843c749SSergey Zigachev *
4*b843c749SSergey Zigachev * Permission is hereby granted, free of charge, to any person obtaining a
5*b843c749SSergey Zigachev * copy of this software and associated documentation files (the "Software"),
6*b843c749SSergey Zigachev * to deal in the Software without restriction, including without limitation
7*b843c749SSergey Zigachev * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*b843c749SSergey Zigachev * and/or sell copies of the Software, and to permit persons to whom the
9*b843c749SSergey Zigachev * Software is furnished to do so, subject to the following conditions:
10*b843c749SSergey Zigachev *
11*b843c749SSergey Zigachev * The above copyright notice and this permission notice shall be included in
12*b843c749SSergey Zigachev * all copies or substantial portions of the Software.
13*b843c749SSergey Zigachev *
14*b843c749SSergey Zigachev * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*b843c749SSergey Zigachev * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*b843c749SSergey Zigachev * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*b843c749SSergey Zigachev * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*b843c749SSergey Zigachev * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*b843c749SSergey Zigachev * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*b843c749SSergey Zigachev * OTHER DEALINGS IN THE SOFTWARE.
21*b843c749SSergey Zigachev *
22*b843c749SSergey Zigachev */
23*b843c749SSergey Zigachev #include "amdgpu.h"
24*b843c749SSergey Zigachev #include "mmhub_v1_0.h"
25*b843c749SSergey Zigachev
26*b843c749SSergey Zigachev #include "mmhub/mmhub_1_0_offset.h"
27*b843c749SSergey Zigachev #include "mmhub/mmhub_1_0_sh_mask.h"
28*b843c749SSergey Zigachev #include "mmhub/mmhub_1_0_default.h"
29*b843c749SSergey Zigachev #include "athub/athub_1_0_offset.h"
30*b843c749SSergey Zigachev #include "athub/athub_1_0_sh_mask.h"
31*b843c749SSergey Zigachev #include "vega10_enum.h"
32*b843c749SSergey Zigachev
33*b843c749SSergey Zigachev #include "soc15_common.h"
34*b843c749SSergey Zigachev
35*b843c749SSergey Zigachev #define mmDAGB0_CNTL_MISC2_RV 0x008f
36*b843c749SSergey Zigachev #define mmDAGB0_CNTL_MISC2_RV_BASE_IDX 0
37*b843c749SSergey Zigachev
mmhub_v1_0_get_fb_location(struct amdgpu_device * adev)38*b843c749SSergey Zigachev u64 mmhub_v1_0_get_fb_location(struct amdgpu_device *adev)
39*b843c749SSergey Zigachev {
40*b843c749SSergey Zigachev u64 base = RREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE);
41*b843c749SSergey Zigachev
42*b843c749SSergey Zigachev base &= MC_VM_FB_LOCATION_BASE__FB_BASE_MASK;
43*b843c749SSergey Zigachev base <<= 24;
44*b843c749SSergey Zigachev
45*b843c749SSergey Zigachev return base;
46*b843c749SSergey Zigachev }
47*b843c749SSergey Zigachev
mmhub_v1_0_init_gart_pt_regs(struct amdgpu_device * adev)48*b843c749SSergey Zigachev static void mmhub_v1_0_init_gart_pt_regs(struct amdgpu_device *adev)
49*b843c749SSergey Zigachev {
50*b843c749SSergey Zigachev uint64_t value;
51*b843c749SSergey Zigachev
52*b843c749SSergey Zigachev BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
53*b843c749SSergey Zigachev value = adev->gart.table_addr - adev->gmc.vram_start +
54*b843c749SSergey Zigachev adev->vm_manager.vram_base_offset;
55*b843c749SSergey Zigachev value &= 0x0000FFFFFFFFF000ULL;
56*b843c749SSergey Zigachev value |= 0x1; /* valid bit */
57*b843c749SSergey Zigachev
58*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32,
59*b843c749SSergey Zigachev lower_32_bits(value));
60*b843c749SSergey Zigachev
61*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32,
62*b843c749SSergey Zigachev upper_32_bits(value));
63*b843c749SSergey Zigachev }
64*b843c749SSergey Zigachev
mmhub_v1_0_init_gart_aperture_regs(struct amdgpu_device * adev)65*b843c749SSergey Zigachev static void mmhub_v1_0_init_gart_aperture_regs(struct amdgpu_device *adev)
66*b843c749SSergey Zigachev {
67*b843c749SSergey Zigachev mmhub_v1_0_init_gart_pt_regs(adev);
68*b843c749SSergey Zigachev
69*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32,
70*b843c749SSergey Zigachev (u32)(adev->gmc.gart_start >> 12));
71*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32,
72*b843c749SSergey Zigachev (u32)(adev->gmc.gart_start >> 44));
73*b843c749SSergey Zigachev
74*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32,
75*b843c749SSergey Zigachev (u32)(adev->gmc.gart_end >> 12));
76*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32,
77*b843c749SSergey Zigachev (u32)(adev->gmc.gart_end >> 44));
78*b843c749SSergey Zigachev }
79*b843c749SSergey Zigachev
mmhub_v1_0_init_system_aperture_regs(struct amdgpu_device * adev)80*b843c749SSergey Zigachev static void mmhub_v1_0_init_system_aperture_regs(struct amdgpu_device *adev)
81*b843c749SSergey Zigachev {
82*b843c749SSergey Zigachev uint64_t value;
83*b843c749SSergey Zigachev uint32_t tmp;
84*b843c749SSergey Zigachev
85*b843c749SSergey Zigachev /* Disable AGP. */
86*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_BASE, 0);
87*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_TOP, 0);
88*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_BOT, 0x00FFFFFF);
89*b843c749SSergey Zigachev
90*b843c749SSergey Zigachev /* Program the system aperture low logical page number. */
91*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
92*b843c749SSergey Zigachev adev->gmc.vram_start >> 18);
93*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
94*b843c749SSergey Zigachev adev->gmc.vram_end >> 18);
95*b843c749SSergey Zigachev
96*b843c749SSergey Zigachev /* Set default page address. */
97*b843c749SSergey Zigachev value = adev->vram_scratch.gpu_addr - adev->gmc.vram_start +
98*b843c749SSergey Zigachev adev->vm_manager.vram_base_offset;
99*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB,
100*b843c749SSergey Zigachev (u32)(value >> 12));
101*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB,
102*b843c749SSergey Zigachev (u32)(value >> 44));
103*b843c749SSergey Zigachev
104*b843c749SSergey Zigachev /* Program "protection fault". */
105*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32,
106*b843c749SSergey Zigachev (u32)(adev->dummy_page_addr >> 12));
107*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32,
108*b843c749SSergey Zigachev (u32)((u64)adev->dummy_page_addr >> 44));
109*b843c749SSergey Zigachev
110*b843c749SSergey Zigachev tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2);
111*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
112*b843c749SSergey Zigachev ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
113*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2, tmp);
114*b843c749SSergey Zigachev }
115*b843c749SSergey Zigachev
mmhub_v1_0_init_tlb_regs(struct amdgpu_device * adev)116*b843c749SSergey Zigachev static void mmhub_v1_0_init_tlb_regs(struct amdgpu_device *adev)
117*b843c749SSergey Zigachev {
118*b843c749SSergey Zigachev uint32_t tmp;
119*b843c749SSergey Zigachev
120*b843c749SSergey Zigachev /* Setup TLB control */
121*b843c749SSergey Zigachev tmp = RREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL);
122*b843c749SSergey Zigachev
123*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
124*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
125*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
126*b843c749SSergey Zigachev ENABLE_ADVANCED_DRIVER_MODEL, 1);
127*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
128*b843c749SSergey Zigachev SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
129*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ECO_BITS, 0);
130*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
131*b843c749SSergey Zigachev MTYPE, MTYPE_UC);/* XXX for emulation. */
132*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ATC_EN, 1);
133*b843c749SSergey Zigachev
134*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
135*b843c749SSergey Zigachev }
136*b843c749SSergey Zigachev
mmhub_v1_0_init_cache_regs(struct amdgpu_device * adev)137*b843c749SSergey Zigachev static void mmhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
138*b843c749SSergey Zigachev {
139*b843c749SSergey Zigachev uint32_t tmp;
140*b843c749SSergey Zigachev
141*b843c749SSergey Zigachev /* Setup L2 cache */
142*b843c749SSergey Zigachev tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL);
143*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
144*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
145*b843c749SSergey Zigachev /* XXX for emulation, Refer to closed source code.*/
146*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
147*b843c749SSergey Zigachev 0);
148*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
149*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
150*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
151*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL, tmp);
152*b843c749SSergey Zigachev
153*b843c749SSergey Zigachev tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL2);
154*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
155*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
156*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL2, tmp);
157*b843c749SSergey Zigachev
158*b843c749SSergey Zigachev if (adev->gmc.translate_further) {
159*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 12);
160*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
161*b843c749SSergey Zigachev L2_CACHE_BIGK_FRAGMENT_SIZE, 9);
162*b843c749SSergey Zigachev } else {
163*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 9);
164*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
165*b843c749SSergey Zigachev L2_CACHE_BIGK_FRAGMENT_SIZE, 6);
166*b843c749SSergey Zigachev }
167*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL3, tmp);
168*b843c749SSergey Zigachev
169*b843c749SSergey Zigachev tmp = mmVM_L2_CNTL4_DEFAULT;
170*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
171*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
172*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL4, tmp);
173*b843c749SSergey Zigachev }
174*b843c749SSergey Zigachev
mmhub_v1_0_enable_system_domain(struct amdgpu_device * adev)175*b843c749SSergey Zigachev static void mmhub_v1_0_enable_system_domain(struct amdgpu_device *adev)
176*b843c749SSergey Zigachev {
177*b843c749SSergey Zigachev uint32_t tmp;
178*b843c749SSergey Zigachev
179*b843c749SSergey Zigachev tmp = RREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_CNTL);
180*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
181*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
182*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_CNTL, tmp);
183*b843c749SSergey Zigachev }
184*b843c749SSergey Zigachev
mmhub_v1_0_disable_identity_aperture(struct amdgpu_device * adev)185*b843c749SSergey Zigachev static void mmhub_v1_0_disable_identity_aperture(struct amdgpu_device *adev)
186*b843c749SSergey Zigachev {
187*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32,
188*b843c749SSergey Zigachev 0XFFFFFFFF);
189*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32,
190*b843c749SSergey Zigachev 0x0000000F);
191*b843c749SSergey Zigachev
192*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0,
193*b843c749SSergey Zigachev mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32, 0);
194*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0,
195*b843c749SSergey Zigachev mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32, 0);
196*b843c749SSergey Zigachev
197*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32,
198*b843c749SSergey Zigachev 0);
199*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32,
200*b843c749SSergey Zigachev 0);
201*b843c749SSergey Zigachev }
202*b843c749SSergey Zigachev
mmhub_v1_0_setup_vmid_config(struct amdgpu_device * adev)203*b843c749SSergey Zigachev static void mmhub_v1_0_setup_vmid_config(struct amdgpu_device *adev)
204*b843c749SSergey Zigachev {
205*b843c749SSergey Zigachev unsigned num_level, block_size;
206*b843c749SSergey Zigachev uint32_t tmp;
207*b843c749SSergey Zigachev int i;
208*b843c749SSergey Zigachev
209*b843c749SSergey Zigachev num_level = adev->vm_manager.num_level;
210*b843c749SSergey Zigachev block_size = adev->vm_manager.block_size;
211*b843c749SSergey Zigachev if (adev->gmc.translate_further)
212*b843c749SSergey Zigachev num_level -= 1;
213*b843c749SSergey Zigachev else
214*b843c749SSergey Zigachev block_size -= 9;
215*b843c749SSergey Zigachev
216*b843c749SSergey Zigachev for (i = 0; i <= 14; i++) {
217*b843c749SSergey Zigachev tmp = RREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL, i);
218*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
219*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH,
220*b843c749SSergey Zigachev num_level);
221*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
222*b843c749SSergey Zigachev RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
223*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
224*b843c749SSergey Zigachev DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT,
225*b843c749SSergey Zigachev 1);
226*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
227*b843c749SSergey Zigachev PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
228*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
229*b843c749SSergey Zigachev VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
230*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
231*b843c749SSergey Zigachev READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
232*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
233*b843c749SSergey Zigachev WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
234*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
235*b843c749SSergey Zigachev EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
236*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
237*b843c749SSergey Zigachev PAGE_TABLE_BLOCK_SIZE,
238*b843c749SSergey Zigachev block_size);
239*b843c749SSergey Zigachev /* Send no-retry XNACK on fault to suppress VM fault storm. */
240*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
241*b843c749SSergey Zigachev RETRY_PERMISSION_OR_INVALID_PAGE_FAULT, 0);
242*b843c749SSergey Zigachev WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL, i, tmp);
243*b843c749SSergey Zigachev WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32, i*2, 0);
244*b843c749SSergey Zigachev WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32, i*2, 0);
245*b843c749SSergey Zigachev WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32, i*2,
246*b843c749SSergey Zigachev lower_32_bits(adev->vm_manager.max_pfn - 1));
247*b843c749SSergey Zigachev WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32, i*2,
248*b843c749SSergey Zigachev upper_32_bits(adev->vm_manager.max_pfn - 1));
249*b843c749SSergey Zigachev }
250*b843c749SSergey Zigachev }
251*b843c749SSergey Zigachev
mmhub_v1_0_program_invalidation(struct amdgpu_device * adev)252*b843c749SSergey Zigachev static void mmhub_v1_0_program_invalidation(struct amdgpu_device *adev)
253*b843c749SSergey Zigachev {
254*b843c749SSergey Zigachev unsigned i;
255*b843c749SSergey Zigachev
256*b843c749SSergey Zigachev for (i = 0; i < 18; ++i) {
257*b843c749SSergey Zigachev WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32,
258*b843c749SSergey Zigachev 2 * i, 0xffffffff);
259*b843c749SSergey Zigachev WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32,
260*b843c749SSergey Zigachev 2 * i, 0x1f);
261*b843c749SSergey Zigachev }
262*b843c749SSergey Zigachev }
263*b843c749SSergey Zigachev
264*b843c749SSergey Zigachev struct pctl_data {
265*b843c749SSergey Zigachev uint32_t index;
266*b843c749SSergey Zigachev uint32_t data;
267*b843c749SSergey Zigachev };
268*b843c749SSergey Zigachev
269*b843c749SSergey Zigachev static const struct pctl_data pctl0_data[] = {
270*b843c749SSergey Zigachev {0x0, 0x7a640},
271*b843c749SSergey Zigachev {0x9, 0x2a64a},
272*b843c749SSergey Zigachev {0xd, 0x2a680},
273*b843c749SSergey Zigachev {0x11, 0x6a684},
274*b843c749SSergey Zigachev {0x19, 0xea68e},
275*b843c749SSergey Zigachev {0x29, 0xa69e},
276*b843c749SSergey Zigachev {0x2b, 0x0010a6c0},
277*b843c749SSergey Zigachev {0x3d, 0x83a707},
278*b843c749SSergey Zigachev {0xc2, 0x8a7a4},
279*b843c749SSergey Zigachev {0xcc, 0x1a7b8},
280*b843c749SSergey Zigachev {0xcf, 0xfa7cc},
281*b843c749SSergey Zigachev {0xe0, 0x17a7dd},
282*b843c749SSergey Zigachev {0xf9, 0xa7dc},
283*b843c749SSergey Zigachev {0xfb, 0x12a7f5},
284*b843c749SSergey Zigachev {0x10f, 0xa808},
285*b843c749SSergey Zigachev {0x111, 0x12a810},
286*b843c749SSergey Zigachev {0x125, 0x7a82c}
287*b843c749SSergey Zigachev };
288*b843c749SSergey Zigachev #define PCTL0_DATA_LEN (ARRAY_SIZE(pctl0_data))
289*b843c749SSergey Zigachev
290*b843c749SSergey Zigachev #define PCTL0_RENG_EXEC_END_PTR 0x12d
291*b843c749SSergey Zigachev #define PCTL0_STCTRL_REG_SAVE_RANGE0_BASE 0xa640
292*b843c749SSergey Zigachev #define PCTL0_STCTRL_REG_SAVE_RANGE0_LIMIT 0xa833
293*b843c749SSergey Zigachev
294*b843c749SSergey Zigachev static const struct pctl_data pctl1_data[] = {
295*b843c749SSergey Zigachev {0x0, 0x39a000},
296*b843c749SSergey Zigachev {0x3b, 0x44a040},
297*b843c749SSergey Zigachev {0x81, 0x2a08d},
298*b843c749SSergey Zigachev {0x85, 0x6ba094},
299*b843c749SSergey Zigachev {0xf2, 0x18a100},
300*b843c749SSergey Zigachev {0x10c, 0x4a132},
301*b843c749SSergey Zigachev {0x112, 0xca141},
302*b843c749SSergey Zigachev {0x120, 0x2fa158},
303*b843c749SSergey Zigachev {0x151, 0x17a1d0},
304*b843c749SSergey Zigachev {0x16a, 0x1a1e9},
305*b843c749SSergey Zigachev {0x16d, 0x13a1ec},
306*b843c749SSergey Zigachev {0x182, 0x7a201},
307*b843c749SSergey Zigachev {0x18b, 0x3a20a},
308*b843c749SSergey Zigachev {0x190, 0x7a580},
309*b843c749SSergey Zigachev {0x199, 0xa590},
310*b843c749SSergey Zigachev {0x19b, 0x4a594},
311*b843c749SSergey Zigachev {0x1a1, 0x1a59c},
312*b843c749SSergey Zigachev {0x1a4, 0x7a82c},
313*b843c749SSergey Zigachev {0x1ad, 0xfa7cc},
314*b843c749SSergey Zigachev {0x1be, 0x17a7dd},
315*b843c749SSergey Zigachev {0x1d7, 0x12a810},
316*b843c749SSergey Zigachev {0x1eb, 0x4000a7e1},
317*b843c749SSergey Zigachev {0x1ec, 0x5000a7f5},
318*b843c749SSergey Zigachev {0x1ed, 0x4000a7e2},
319*b843c749SSergey Zigachev {0x1ee, 0x5000a7dc},
320*b843c749SSergey Zigachev {0x1ef, 0x4000a7e3},
321*b843c749SSergey Zigachev {0x1f0, 0x5000a7f6},
322*b843c749SSergey Zigachev {0x1f1, 0x5000a7e4}
323*b843c749SSergey Zigachev };
324*b843c749SSergey Zigachev #define PCTL1_DATA_LEN (ARRAY_SIZE(pctl1_data))
325*b843c749SSergey Zigachev
326*b843c749SSergey Zigachev #define PCTL1_RENG_EXEC_END_PTR 0x1f1
327*b843c749SSergey Zigachev #define PCTL1_STCTRL_REG_SAVE_RANGE0_BASE 0xa000
328*b843c749SSergey Zigachev #define PCTL1_STCTRL_REG_SAVE_RANGE0_LIMIT 0xa20d
329*b843c749SSergey Zigachev #define PCTL1_STCTRL_REG_SAVE_RANGE1_BASE 0xa580
330*b843c749SSergey Zigachev #define PCTL1_STCTRL_REG_SAVE_RANGE1_LIMIT 0xa59d
331*b843c749SSergey Zigachev #define PCTL1_STCTRL_REG_SAVE_RANGE2_BASE 0xa82c
332*b843c749SSergey Zigachev #define PCTL1_STCTRL_REG_SAVE_RANGE2_LIMIT 0xa833
333*b843c749SSergey Zigachev
mmhub_v1_0_power_gating_write_save_ranges(struct amdgpu_device * adev)334*b843c749SSergey Zigachev static void mmhub_v1_0_power_gating_write_save_ranges(struct amdgpu_device *adev)
335*b843c749SSergey Zigachev {
336*b843c749SSergey Zigachev uint32_t tmp = 0;
337*b843c749SSergey Zigachev
338*b843c749SSergey Zigachev /* PCTL0_STCTRL_REGISTER_SAVE_RANGE0 */
339*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, PCTL0_STCTRL_REGISTER_SAVE_RANGE0,
340*b843c749SSergey Zigachev STCTRL_REGISTER_SAVE_BASE,
341*b843c749SSergey Zigachev PCTL0_STCTRL_REG_SAVE_RANGE0_BASE);
342*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, PCTL0_STCTRL_REGISTER_SAVE_RANGE0,
343*b843c749SSergey Zigachev STCTRL_REGISTER_SAVE_LIMIT,
344*b843c749SSergey Zigachev PCTL0_STCTRL_REG_SAVE_RANGE0_LIMIT);
345*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL0_STCTRL_REGISTER_SAVE_RANGE0, tmp);
346*b843c749SSergey Zigachev
347*b843c749SSergey Zigachev /* PCTL1_STCTRL_REGISTER_SAVE_RANGE0 */
348*b843c749SSergey Zigachev tmp = 0;
349*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE0,
350*b843c749SSergey Zigachev STCTRL_REGISTER_SAVE_BASE,
351*b843c749SSergey Zigachev PCTL1_STCTRL_REG_SAVE_RANGE0_BASE);
352*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE0,
353*b843c749SSergey Zigachev STCTRL_REGISTER_SAVE_LIMIT,
354*b843c749SSergey Zigachev PCTL1_STCTRL_REG_SAVE_RANGE0_LIMIT);
355*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_STCTRL_REGISTER_SAVE_RANGE0, tmp);
356*b843c749SSergey Zigachev
357*b843c749SSergey Zigachev /* PCTL1_STCTRL_REGISTER_SAVE_RANGE1 */
358*b843c749SSergey Zigachev tmp = 0;
359*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE1,
360*b843c749SSergey Zigachev STCTRL_REGISTER_SAVE_BASE,
361*b843c749SSergey Zigachev PCTL1_STCTRL_REG_SAVE_RANGE1_BASE);
362*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE1,
363*b843c749SSergey Zigachev STCTRL_REGISTER_SAVE_LIMIT,
364*b843c749SSergey Zigachev PCTL1_STCTRL_REG_SAVE_RANGE1_LIMIT);
365*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_STCTRL_REGISTER_SAVE_RANGE1, tmp);
366*b843c749SSergey Zigachev
367*b843c749SSergey Zigachev /* PCTL1_STCTRL_REGISTER_SAVE_RANGE2 */
368*b843c749SSergey Zigachev tmp = 0;
369*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE2,
370*b843c749SSergey Zigachev STCTRL_REGISTER_SAVE_BASE,
371*b843c749SSergey Zigachev PCTL1_STCTRL_REG_SAVE_RANGE2_BASE);
372*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE2,
373*b843c749SSergey Zigachev STCTRL_REGISTER_SAVE_LIMIT,
374*b843c749SSergey Zigachev PCTL1_STCTRL_REG_SAVE_RANGE2_LIMIT);
375*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_STCTRL_REGISTER_SAVE_RANGE2, tmp);
376*b843c749SSergey Zigachev }
377*b843c749SSergey Zigachev
mmhub_v1_0_initialize_power_gating(struct amdgpu_device * adev)378*b843c749SSergey Zigachev void mmhub_v1_0_initialize_power_gating(struct amdgpu_device *adev)
379*b843c749SSergey Zigachev {
380*b843c749SSergey Zigachev uint32_t pctl0_misc = 0;
381*b843c749SSergey Zigachev uint32_t pctl0_reng_execute = 0;
382*b843c749SSergey Zigachev uint32_t pctl1_misc = 0;
383*b843c749SSergey Zigachev uint32_t pctl1_reng_execute = 0;
384*b843c749SSergey Zigachev int i = 0;
385*b843c749SSergey Zigachev
386*b843c749SSergey Zigachev if (amdgpu_sriov_vf(adev))
387*b843c749SSergey Zigachev return;
388*b843c749SSergey Zigachev
389*b843c749SSergey Zigachev /****************** pctl0 **********************/
390*b843c749SSergey Zigachev pctl0_misc = RREG32_SOC15(MMHUB, 0, mmPCTL0_MISC);
391*b843c749SSergey Zigachev pctl0_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE);
392*b843c749SSergey Zigachev
393*b843c749SSergey Zigachev /* Light sleep must be disabled before writing to pctl0 registers */
394*b843c749SSergey Zigachev pctl0_misc &= ~PCTL0_MISC__RENG_MEM_LS_ENABLE_MASK;
395*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL0_MISC, pctl0_misc);
396*b843c749SSergey Zigachev
397*b843c749SSergey Zigachev /* Write data used to access ram of register engine */
398*b843c749SSergey Zigachev for (i = 0; i < PCTL0_DATA_LEN; i++) {
399*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_RAM_INDEX,
400*b843c749SSergey Zigachev pctl0_data[i].index);
401*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_RAM_DATA,
402*b843c749SSergey Zigachev pctl0_data[i].data);
403*b843c749SSergey Zigachev }
404*b843c749SSergey Zigachev
405*b843c749SSergey Zigachev /* Re-enable light sleep */
406*b843c749SSergey Zigachev pctl0_misc |= PCTL0_MISC__RENG_MEM_LS_ENABLE_MASK;
407*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL0_MISC, pctl0_misc);
408*b843c749SSergey Zigachev
409*b843c749SSergey Zigachev /****************** pctl1 **********************/
410*b843c749SSergey Zigachev pctl1_misc = RREG32_SOC15(MMHUB, 0, mmPCTL1_MISC);
411*b843c749SSergey Zigachev pctl1_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE);
412*b843c749SSergey Zigachev
413*b843c749SSergey Zigachev /* Light sleep must be disabled before writing to pctl1 registers */
414*b843c749SSergey Zigachev pctl1_misc &= ~PCTL1_MISC__RENG_MEM_LS_ENABLE_MASK;
415*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_MISC, pctl1_misc);
416*b843c749SSergey Zigachev
417*b843c749SSergey Zigachev /* Write data used to access ram of register engine */
418*b843c749SSergey Zigachev for (i = 0; i < PCTL1_DATA_LEN; i++) {
419*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_RAM_INDEX,
420*b843c749SSergey Zigachev pctl1_data[i].index);
421*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_RAM_DATA,
422*b843c749SSergey Zigachev pctl1_data[i].data);
423*b843c749SSergey Zigachev }
424*b843c749SSergey Zigachev
425*b843c749SSergey Zigachev /* Re-enable light sleep */
426*b843c749SSergey Zigachev pctl1_misc |= PCTL1_MISC__RENG_MEM_LS_ENABLE_MASK;
427*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_MISC, pctl1_misc);
428*b843c749SSergey Zigachev
429*b843c749SSergey Zigachev mmhub_v1_0_power_gating_write_save_ranges(adev);
430*b843c749SSergey Zigachev
431*b843c749SSergey Zigachev /* Set the reng execute end ptr for pctl0 */
432*b843c749SSergey Zigachev pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
433*b843c749SSergey Zigachev PCTL0_RENG_EXECUTE,
434*b843c749SSergey Zigachev RENG_EXECUTE_END_PTR,
435*b843c749SSergey Zigachev PCTL0_RENG_EXEC_END_PTR);
436*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE, pctl0_reng_execute);
437*b843c749SSergey Zigachev
438*b843c749SSergey Zigachev /* Set the reng execute end ptr for pctl1 */
439*b843c749SSergey Zigachev pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
440*b843c749SSergey Zigachev PCTL1_RENG_EXECUTE,
441*b843c749SSergey Zigachev RENG_EXECUTE_END_PTR,
442*b843c749SSergey Zigachev PCTL1_RENG_EXEC_END_PTR);
443*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE, pctl1_reng_execute);
444*b843c749SSergey Zigachev }
445*b843c749SSergey Zigachev
mmhub_v1_0_update_power_gating(struct amdgpu_device * adev,bool enable)446*b843c749SSergey Zigachev void mmhub_v1_0_update_power_gating(struct amdgpu_device *adev,
447*b843c749SSergey Zigachev bool enable)
448*b843c749SSergey Zigachev {
449*b843c749SSergey Zigachev uint32_t pctl0_reng_execute = 0;
450*b843c749SSergey Zigachev uint32_t pctl1_reng_execute = 0;
451*b843c749SSergey Zigachev
452*b843c749SSergey Zigachev if (amdgpu_sriov_vf(adev))
453*b843c749SSergey Zigachev return;
454*b843c749SSergey Zigachev
455*b843c749SSergey Zigachev pctl0_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE);
456*b843c749SSergey Zigachev pctl1_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE);
457*b843c749SSergey Zigachev
458*b843c749SSergey Zigachev if (enable && adev->pg_flags & AMD_PG_SUPPORT_MMHUB) {
459*b843c749SSergey Zigachev pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
460*b843c749SSergey Zigachev PCTL0_RENG_EXECUTE,
461*b843c749SSergey Zigachev RENG_EXECUTE_ON_PWR_UP, 1);
462*b843c749SSergey Zigachev pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
463*b843c749SSergey Zigachev PCTL0_RENG_EXECUTE,
464*b843c749SSergey Zigachev RENG_EXECUTE_ON_REG_UPDATE, 1);
465*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE, pctl0_reng_execute);
466*b843c749SSergey Zigachev
467*b843c749SSergey Zigachev pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
468*b843c749SSergey Zigachev PCTL1_RENG_EXECUTE,
469*b843c749SSergey Zigachev RENG_EXECUTE_ON_PWR_UP, 1);
470*b843c749SSergey Zigachev pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
471*b843c749SSergey Zigachev PCTL1_RENG_EXECUTE,
472*b843c749SSergey Zigachev RENG_EXECUTE_ON_REG_UPDATE, 1);
473*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE, pctl1_reng_execute);
474*b843c749SSergey Zigachev
475*b843c749SSergey Zigachev if (adev->powerplay.pp_funcs->set_powergating_by_smu)
476*b843c749SSergey Zigachev amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GMC, true);
477*b843c749SSergey Zigachev
478*b843c749SSergey Zigachev } else {
479*b843c749SSergey Zigachev pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
480*b843c749SSergey Zigachev PCTL0_RENG_EXECUTE,
481*b843c749SSergey Zigachev RENG_EXECUTE_ON_PWR_UP, 0);
482*b843c749SSergey Zigachev pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
483*b843c749SSergey Zigachev PCTL0_RENG_EXECUTE,
484*b843c749SSergey Zigachev RENG_EXECUTE_ON_REG_UPDATE, 0);
485*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE, pctl0_reng_execute);
486*b843c749SSergey Zigachev
487*b843c749SSergey Zigachev pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
488*b843c749SSergey Zigachev PCTL1_RENG_EXECUTE,
489*b843c749SSergey Zigachev RENG_EXECUTE_ON_PWR_UP, 0);
490*b843c749SSergey Zigachev pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
491*b843c749SSergey Zigachev PCTL1_RENG_EXECUTE,
492*b843c749SSergey Zigachev RENG_EXECUTE_ON_REG_UPDATE, 0);
493*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE, pctl1_reng_execute);
494*b843c749SSergey Zigachev }
495*b843c749SSergey Zigachev }
496*b843c749SSergey Zigachev
mmhub_v1_0_gart_enable(struct amdgpu_device * adev)497*b843c749SSergey Zigachev int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
498*b843c749SSergey Zigachev {
499*b843c749SSergey Zigachev if (amdgpu_sriov_vf(adev)) {
500*b843c749SSergey Zigachev /*
501*b843c749SSergey Zigachev * MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
502*b843c749SSergey Zigachev * VF copy registers so vbios post doesn't program them, for
503*b843c749SSergey Zigachev * SRIOV driver need to program them
504*b843c749SSergey Zigachev */
505*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE,
506*b843c749SSergey Zigachev adev->gmc.vram_start >> 24);
507*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_TOP,
508*b843c749SSergey Zigachev adev->gmc.vram_end >> 24);
509*b843c749SSergey Zigachev }
510*b843c749SSergey Zigachev
511*b843c749SSergey Zigachev /* GART Enable. */
512*b843c749SSergey Zigachev mmhub_v1_0_init_gart_aperture_regs(adev);
513*b843c749SSergey Zigachev mmhub_v1_0_init_system_aperture_regs(adev);
514*b843c749SSergey Zigachev mmhub_v1_0_init_tlb_regs(adev);
515*b843c749SSergey Zigachev mmhub_v1_0_init_cache_regs(adev);
516*b843c749SSergey Zigachev
517*b843c749SSergey Zigachev mmhub_v1_0_enable_system_domain(adev);
518*b843c749SSergey Zigachev mmhub_v1_0_disable_identity_aperture(adev);
519*b843c749SSergey Zigachev mmhub_v1_0_setup_vmid_config(adev);
520*b843c749SSergey Zigachev mmhub_v1_0_program_invalidation(adev);
521*b843c749SSergey Zigachev
522*b843c749SSergey Zigachev return 0;
523*b843c749SSergey Zigachev }
524*b843c749SSergey Zigachev
mmhub_v1_0_gart_disable(struct amdgpu_device * adev)525*b843c749SSergey Zigachev void mmhub_v1_0_gart_disable(struct amdgpu_device *adev)
526*b843c749SSergey Zigachev {
527*b843c749SSergey Zigachev u32 tmp;
528*b843c749SSergey Zigachev u32 i;
529*b843c749SSergey Zigachev
530*b843c749SSergey Zigachev /* Disable all tables */
531*b843c749SSergey Zigachev for (i = 0; i < 16; i++)
532*b843c749SSergey Zigachev WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL, i, 0);
533*b843c749SSergey Zigachev
534*b843c749SSergey Zigachev /* Setup TLB control */
535*b843c749SSergey Zigachev tmp = RREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL);
536*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
537*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp,
538*b843c749SSergey Zigachev MC_VM_MX_L1_TLB_CNTL,
539*b843c749SSergey Zigachev ENABLE_ADVANCED_DRIVER_MODEL,
540*b843c749SSergey Zigachev 0);
541*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
542*b843c749SSergey Zigachev
543*b843c749SSergey Zigachev /* Setup L2 cache */
544*b843c749SSergey Zigachev tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL);
545*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
546*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL, tmp);
547*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL3, 0);
548*b843c749SSergey Zigachev }
549*b843c749SSergey Zigachev
550*b843c749SSergey Zigachev /**
551*b843c749SSergey Zigachev * mmhub_v1_0_set_fault_enable_default - update GART/VM fault handling
552*b843c749SSergey Zigachev *
553*b843c749SSergey Zigachev * @adev: amdgpu_device pointer
554*b843c749SSergey Zigachev * @value: true redirects VM faults to the default page
555*b843c749SSergey Zigachev */
mmhub_v1_0_set_fault_enable_default(struct amdgpu_device * adev,bool value)556*b843c749SSergey Zigachev void mmhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev, bool value)
557*b843c749SSergey Zigachev {
558*b843c749SSergey Zigachev u32 tmp;
559*b843c749SSergey Zigachev tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
560*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
561*b843c749SSergey Zigachev RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
562*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
563*b843c749SSergey Zigachev PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
564*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
565*b843c749SSergey Zigachev PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
566*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
567*b843c749SSergey Zigachev PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
568*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp,
569*b843c749SSergey Zigachev VM_L2_PROTECTION_FAULT_CNTL,
570*b843c749SSergey Zigachev TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
571*b843c749SSergey Zigachev value);
572*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
573*b843c749SSergey Zigachev NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
574*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
575*b843c749SSergey Zigachev DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
576*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
577*b843c749SSergey Zigachev VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
578*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
579*b843c749SSergey Zigachev READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
580*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
581*b843c749SSergey Zigachev WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
582*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
583*b843c749SSergey Zigachev EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
584*b843c749SSergey Zigachev if (!value) {
585*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
586*b843c749SSergey Zigachev CRASH_ON_NO_RETRY_FAULT, 1);
587*b843c749SSergey Zigachev tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
588*b843c749SSergey Zigachev CRASH_ON_RETRY_FAULT, 1);
589*b843c749SSergey Zigachev }
590*b843c749SSergey Zigachev
591*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL, tmp);
592*b843c749SSergey Zigachev }
593*b843c749SSergey Zigachev
mmhub_v1_0_init(struct amdgpu_device * adev)594*b843c749SSergey Zigachev void mmhub_v1_0_init(struct amdgpu_device *adev)
595*b843c749SSergey Zigachev {
596*b843c749SSergey Zigachev struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB];
597*b843c749SSergey Zigachev
598*b843c749SSergey Zigachev hub->ctx0_ptb_addr_lo32 =
599*b843c749SSergey Zigachev SOC15_REG_OFFSET(MMHUB, 0,
600*b843c749SSergey Zigachev mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
601*b843c749SSergey Zigachev hub->ctx0_ptb_addr_hi32 =
602*b843c749SSergey Zigachev SOC15_REG_OFFSET(MMHUB, 0,
603*b843c749SSergey Zigachev mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
604*b843c749SSergey Zigachev hub->vm_inv_eng0_req =
605*b843c749SSergey Zigachev SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_REQ);
606*b843c749SSergey Zigachev hub->vm_inv_eng0_ack =
607*b843c749SSergey Zigachev SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ACK);
608*b843c749SSergey Zigachev hub->vm_context0_cntl =
609*b843c749SSergey Zigachev SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
610*b843c749SSergey Zigachev hub->vm_l2_pro_fault_status =
611*b843c749SSergey Zigachev SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
612*b843c749SSergey Zigachev hub->vm_l2_pro_fault_cntl =
613*b843c749SSergey Zigachev SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
614*b843c749SSergey Zigachev
615*b843c749SSergey Zigachev }
616*b843c749SSergey Zigachev
mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device * adev,bool enable)617*b843c749SSergey Zigachev static void mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
618*b843c749SSergey Zigachev bool enable)
619*b843c749SSergey Zigachev {
620*b843c749SSergey Zigachev uint32_t def, data, def1, data1, def2 = 0, data2 = 0;
621*b843c749SSergey Zigachev
622*b843c749SSergey Zigachev def = data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
623*b843c749SSergey Zigachev
624*b843c749SSergey Zigachev if (adev->asic_type != CHIP_RAVEN) {
625*b843c749SSergey Zigachev def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2);
626*b843c749SSergey Zigachev def2 = data2 = RREG32_SOC15(MMHUB, 0, mmDAGB1_CNTL_MISC2);
627*b843c749SSergey Zigachev } else
628*b843c749SSergey Zigachev def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV);
629*b843c749SSergey Zigachev
630*b843c749SSergey Zigachev if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
631*b843c749SSergey Zigachev data |= ATC_L2_MISC_CG__ENABLE_MASK;
632*b843c749SSergey Zigachev
633*b843c749SSergey Zigachev data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
634*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
635*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
636*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
637*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
638*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
639*b843c749SSergey Zigachev
640*b843c749SSergey Zigachev if (adev->asic_type != CHIP_RAVEN)
641*b843c749SSergey Zigachev data2 &= ~(DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
642*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
643*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
644*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
645*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
646*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
647*b843c749SSergey Zigachev } else {
648*b843c749SSergey Zigachev data &= ~ATC_L2_MISC_CG__ENABLE_MASK;
649*b843c749SSergey Zigachev
650*b843c749SSergey Zigachev data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
651*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
652*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
653*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
654*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
655*b843c749SSergey Zigachev DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
656*b843c749SSergey Zigachev
657*b843c749SSergey Zigachev if (adev->asic_type != CHIP_RAVEN)
658*b843c749SSergey Zigachev data2 |= (DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
659*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
660*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
661*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
662*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
663*b843c749SSergey Zigachev DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
664*b843c749SSergey Zigachev }
665*b843c749SSergey Zigachev
666*b843c749SSergey Zigachev if (def != data)
667*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG, data);
668*b843c749SSergey Zigachev
669*b843c749SSergey Zigachev if (def1 != data1) {
670*b843c749SSergey Zigachev if (adev->asic_type != CHIP_RAVEN)
671*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2, data1);
672*b843c749SSergey Zigachev else
673*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV, data1);
674*b843c749SSergey Zigachev }
675*b843c749SSergey Zigachev
676*b843c749SSergey Zigachev if (adev->asic_type != CHIP_RAVEN && def2 != data2)
677*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmDAGB1_CNTL_MISC2, data2);
678*b843c749SSergey Zigachev }
679*b843c749SSergey Zigachev
athub_update_medium_grain_clock_gating(struct amdgpu_device * adev,bool enable)680*b843c749SSergey Zigachev static void athub_update_medium_grain_clock_gating(struct amdgpu_device *adev,
681*b843c749SSergey Zigachev bool enable)
682*b843c749SSergey Zigachev {
683*b843c749SSergey Zigachev uint32_t def, data;
684*b843c749SSergey Zigachev
685*b843c749SSergey Zigachev def = data = RREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL);
686*b843c749SSergey Zigachev
687*b843c749SSergey Zigachev if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
688*b843c749SSergey Zigachev data |= ATHUB_MISC_CNTL__CG_ENABLE_MASK;
689*b843c749SSergey Zigachev else
690*b843c749SSergey Zigachev data &= ~ATHUB_MISC_CNTL__CG_ENABLE_MASK;
691*b843c749SSergey Zigachev
692*b843c749SSergey Zigachev if (def != data)
693*b843c749SSergey Zigachev WREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL, data);
694*b843c749SSergey Zigachev }
695*b843c749SSergey Zigachev
mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device * adev,bool enable)696*b843c749SSergey Zigachev static void mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
697*b843c749SSergey Zigachev bool enable)
698*b843c749SSergey Zigachev {
699*b843c749SSergey Zigachev uint32_t def, data;
700*b843c749SSergey Zigachev
701*b843c749SSergey Zigachev def = data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
702*b843c749SSergey Zigachev
703*b843c749SSergey Zigachev if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
704*b843c749SSergey Zigachev data |= ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
705*b843c749SSergey Zigachev else
706*b843c749SSergey Zigachev data &= ~ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
707*b843c749SSergey Zigachev
708*b843c749SSergey Zigachev if (def != data)
709*b843c749SSergey Zigachev WREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG, data);
710*b843c749SSergey Zigachev }
711*b843c749SSergey Zigachev
athub_update_medium_grain_light_sleep(struct amdgpu_device * adev,bool enable)712*b843c749SSergey Zigachev static void athub_update_medium_grain_light_sleep(struct amdgpu_device *adev,
713*b843c749SSergey Zigachev bool enable)
714*b843c749SSergey Zigachev {
715*b843c749SSergey Zigachev uint32_t def, data;
716*b843c749SSergey Zigachev
717*b843c749SSergey Zigachev def = data = RREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL);
718*b843c749SSergey Zigachev
719*b843c749SSergey Zigachev if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) &&
720*b843c749SSergey Zigachev (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
721*b843c749SSergey Zigachev data |= ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
722*b843c749SSergey Zigachev else
723*b843c749SSergey Zigachev data &= ~ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
724*b843c749SSergey Zigachev
725*b843c749SSergey Zigachev if(def != data)
726*b843c749SSergey Zigachev WREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL, data);
727*b843c749SSergey Zigachev }
728*b843c749SSergey Zigachev
mmhub_v1_0_set_clockgating(struct amdgpu_device * adev,enum amd_clockgating_state state)729*b843c749SSergey Zigachev int mmhub_v1_0_set_clockgating(struct amdgpu_device *adev,
730*b843c749SSergey Zigachev enum amd_clockgating_state state)
731*b843c749SSergey Zigachev {
732*b843c749SSergey Zigachev if (amdgpu_sriov_vf(adev))
733*b843c749SSergey Zigachev return 0;
734*b843c749SSergey Zigachev
735*b843c749SSergey Zigachev switch (adev->asic_type) {
736*b843c749SSergey Zigachev case CHIP_VEGA10:
737*b843c749SSergey Zigachev case CHIP_VEGA12:
738*b843c749SSergey Zigachev case CHIP_VEGA20:
739*b843c749SSergey Zigachev case CHIP_RAVEN:
740*b843c749SSergey Zigachev mmhub_v1_0_update_medium_grain_clock_gating(adev,
741*b843c749SSergey Zigachev state == AMD_CG_STATE_GATE ? true : false);
742*b843c749SSergey Zigachev athub_update_medium_grain_clock_gating(adev,
743*b843c749SSergey Zigachev state == AMD_CG_STATE_GATE ? true : false);
744*b843c749SSergey Zigachev mmhub_v1_0_update_medium_grain_light_sleep(adev,
745*b843c749SSergey Zigachev state == AMD_CG_STATE_GATE ? true : false);
746*b843c749SSergey Zigachev athub_update_medium_grain_light_sleep(adev,
747*b843c749SSergey Zigachev state == AMD_CG_STATE_GATE ? true : false);
748*b843c749SSergey Zigachev break;
749*b843c749SSergey Zigachev default:
750*b843c749SSergey Zigachev break;
751*b843c749SSergey Zigachev }
752*b843c749SSergey Zigachev
753*b843c749SSergey Zigachev return 0;
754*b843c749SSergey Zigachev }
755*b843c749SSergey Zigachev
mmhub_v1_0_get_clockgating(struct amdgpu_device * adev,u32 * flags)756*b843c749SSergey Zigachev void mmhub_v1_0_get_clockgating(struct amdgpu_device *adev, u32 *flags)
757*b843c749SSergey Zigachev {
758*b843c749SSergey Zigachev int data;
759*b843c749SSergey Zigachev
760*b843c749SSergey Zigachev if (amdgpu_sriov_vf(adev))
761*b843c749SSergey Zigachev *flags = 0;
762*b843c749SSergey Zigachev
763*b843c749SSergey Zigachev /* AMD_CG_SUPPORT_MC_MGCG */
764*b843c749SSergey Zigachev data = RREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL);
765*b843c749SSergey Zigachev if (data & ATHUB_MISC_CNTL__CG_ENABLE_MASK)
766*b843c749SSergey Zigachev *flags |= AMD_CG_SUPPORT_MC_MGCG;
767*b843c749SSergey Zigachev
768*b843c749SSergey Zigachev /* AMD_CG_SUPPORT_MC_LS */
769*b843c749SSergey Zigachev data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
770*b843c749SSergey Zigachev if (data & ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK)
771*b843c749SSergey Zigachev *flags |= AMD_CG_SUPPORT_MC_LS;
772*b843c749SSergey Zigachev }
773