Searched refs:UndefReg (Results 1 – 8 of 8) sorted by relevance
| /openbsd-src/gnu/llvm/llvm/lib/Target/AMDGPU/ |
| H A D | R600OptimizeVectorRegisters.cpp | 53 std::vector<Register> UndefReg; member in __anon62c3a9ae0111::RegSeqInfo 61 UndefReg.push_back(Chan); in RegSeqInfo() 161 if (CurrentUndexIdx >= Untouched->UndefReg.size()) in tryMergeVector() 164 It.second, Untouched->UndefReg[CurrentUndexIdx++])); in tryMergeVector() 191 std::vector<Register> UpdatedUndef = BaseRSI->UndefReg; in RebuildVector() 229 RSI->UndefReg = UpdatedUndef; in RebuildVector() 295 unsigned NeededUndefs = 4 - RSI.UndefReg.size(); in tryMergeUsingFreeSlot() 310 PreviousRegSeqByUndefCount[RSI.UndefReg.size()].push_back(RSI.Instr); in trackRSI()
|
| H A D | SIOptimizeVGPRLiveRange.cpp | 508 Register UndefReg = MRI->createVirtualRegister(RC); in optimizeLiveRange() local 515 PHI.addReg(UndefReg, RegState::Undef).addMBB(Pred); in optimizeLiveRange() 551 Register UndefReg = MRI->createVirtualRegister(RC); in optimizeWaterfallLiveRange() local 568 PHI.addReg(UndefReg, RegState::Undef).addMBB(Pred); in optimizeWaterfallLiveRange()
|
| H A D | SILowerI1Copies.cpp | 419 unsigned UndefReg = createLaneMaskReg(MF); in insertUndefLaneMask() local 421 UndefReg); in insertUndefLaneMask() 422 return UndefReg; in insertUndefLaneMask()
|
| H A D | AMDGPUInstructionSelector.cpp | 2315 Register UndefReg = MRI->createVirtualRegister(SrcRC); in selectG_SZA_EXT() local 2316 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); in selectG_SZA_EXT() 2320 .addReg(UndefReg) in selectG_SZA_EXT() 2397 Register UndefReg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); in selectG_SZA_EXT() local 2400 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg); in selectG_SZA_EXT() 2404 .addReg(UndefReg) in selectG_SZA_EXT()
|
| H A D | SIISelLowering.cpp | 11976 SDValue UndefReg = DAG.getRegister(MRI.createVirtualRegister(RC), VT); in PostISelFolding() local 11979 UndefReg, Src0, SDValue()); in PostISelFolding() 11993 Src0 = UndefReg; in PostISelFolding() 11994 Src1 = UndefReg; in PostISelFolding()
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/X86/ |
| H A D | X86CallFrameOptimization.cpp | 543 Register UndefReg = MRI->createVirtualRegister(&X86::GR64RegClass); in adjustCallSequence() local 545 BuildMI(MBB, Context.Call, DL, TII->get(X86::IMPLICIT_DEF), UndefReg); in adjustCallSequence() 547 .addReg(UndefReg) in adjustCallSequence()
|
| /openbsd-src/gnu/llvm/llvm/lib/CodeGen/GlobalISel/ |
| H A D | CombinerHelper.cpp | 366 Register UndefReg; in matchCombineShuffleVector() local 370 if (!UndefReg) { in matchCombineShuffleVector() 372 UndefReg = Builder.buildUndef(SrcType).getReg(0); in matchCombineShuffleVector() 374 Ops.push_back(UndefReg); in matchCombineShuffleVector() 2689 Register UndefReg; in applyCombineInsertVecElts() local 2691 if (UndefReg) in applyCombineInsertVecElts() 2692 return UndefReg; in applyCombineInsertVecElts() 2694 UndefReg = Builder.buildUndef(DstTy.getScalarType()).getReg(0); in applyCombineInsertVecElts() 2695 return UndefReg; in applyCombineInsertVecElts()
|
| H A D | LegalizerHelper.cpp | 1596 Register UndefReg = MIRBuilder.buildUndef(GCDTy).getReg(0); in widenScalarMergeValues() local 1598 Unmerges.push_back(UndefReg); in widenScalarMergeValues()
|