Home
last modified time | relevance | path

Searched refs:OrigReg (Results 1 – 10 of 10) sorted by relevance

/openbsd-src/gnu/llvm/llvm/lib/Target/X86/
H A DX86FastPreTileConfig.cpp220 Register OrigReg, MachineOperand *RowMO, in reload() argument
222 int FI = getStackSpaceFor(OrigReg); in reload()
223 const TargetRegisterClass &RC = *MRI->getRegClass(OrigReg); in reload()
262 if (MO.isReg() && MO.getReg() == OrigReg) in reload()
268 LLVM_DEBUG(dbgs() << "Reloading " << printReg(OrigReg, TRI) << " into " in reload()
/openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/
H A DAArch64A57FPLoadBalancing.cpp555 Register OrigReg = U.getReg(); in colorChain() local
556 U.setReg(Substs[OrigReg]); in colorChain()
560 ToErase.push_back(OrigReg); in colorChain()
/openbsd-src/gnu/llvm/llvm/include/llvm/CodeGen/
H A DTailDuplicator.h101 void addSSAUpdateEntry(Register OrigReg, Register NewReg,
/openbsd-src/gnu/llvm/llvm/lib/CodeGen/
H A DTailDuplicator.cpp331 void TailDuplicator::addSSAUpdateEntry(Register OrigReg, Register NewReg, in addSSAUpdateEntry() argument
334 SSAUpdateVals.find(OrigReg); in addSSAUpdateEntry()
340 SSAUpdateVals.insert(std::make_pair(OrigReg, Vals)); in addSSAUpdateEntry()
341 SSAUpdateVRs.push_back(OrigReg); in addSSAUpdateEntry()
H A DRegisterBankInfo.cpp467 Register OrigReg = MO.getReg(); in applyDefaultMapping() local
469 LLVM_DEBUG(dbgs() << " changed, replace " << printReg(OrigReg, nullptr)); in applyDefaultMapping()
475 LLT OrigTy = MRI.getType(OrigReg); in applyDefaultMapping()
H A DInlineSpiller.cpp1290 Register OrigReg = OrigLI.reg(); in isSpillCandBB() local
1291 SmallSetVector<Register, 16> &Siblings = Virt2SiblingsMap[OrigReg]; in isSpillCandBB()
H A DSplitKit.cpp325 Register OrigReg = VRM.getOriginal(CurLI->reg()); in isOriginalEndpoint() local
326 const LiveInterval &Orig = LIS.getInterval(OrigReg); in isOriginalEndpoint()
/openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/GISel/
H A DAArch64CallLowering.cpp583 Register OrigReg = OrigArg.Regs[0]; in lowerFormalArguments() local
586 BoolArgs.push_back({OrigReg, WideReg}); in lowerFormalArguments()
612 Register OrigReg = KV.first; in lowerFormalArguments() local
615 assert(MRI.getType(OrigReg).getScalarSizeInBits() == 1 && in lowerFormalArguments()
618 OrigReg, MIRBuilder.buildAssertZExt(WideTy, WideReg, 1).getReg(0)); in lowerFormalArguments()
/openbsd-src/gnu/llvm/llvm/lib/Transforms/Scalar/
H A DLoopStrengthReduce.cpp4204 const SCEV *OrigReg; member
4207 : LUIdx(LI), Imm(I), OrigReg(R) {} in WorkItem()
4217 OS << "in formulae referencing " << *OrigReg << " in use " << LUIdx in print()
4266 const SCEV *OrigReg = J->second; in GenerateCrossUseConstantOffsets() local
4269 const SmallBitVector &UsedByIndices = RegUses.getUsedByIndices(OrigReg); in GenerateCrossUseConstantOffsets()
4271 if (!isa<SCEVConstant>(OrigReg) && in GenerateCrossUseConstantOffsets()
4273 LLVM_DEBUG(dbgs() << "Skipping cross-use reuse for " << *OrigReg in GenerateCrossUseConstantOffsets()
4299 WorkItems.push_back(WorkItem(LUIdx, Imm, OrigReg)); in GenerateCrossUseConstantOffsets()
4314 const SCEV *OrigReg = WI.OrigReg; in GenerateCrossUseConstantOffsets() local
4316 Type *IntTy = SE.getEffectiveSCEVType(OrigReg->getType()); in GenerateCrossUseConstantOffsets()
[all …]
/openbsd-src/gnu/llvm/llvm/lib/Target/X86/AsmParser/
H A DX86AsmParser.cpp1681 unsigned OrigReg = OrigOp.Mem.BaseReg; in VerifyAndAdjustOperands() local
1687 !X86MCRegisterClasses[RegClassID].contains(OrigReg)) { in VerifyAndAdjustOperands()
1692 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(OrigReg)) in VerifyAndAdjustOperands()
1694 else if (X86MCRegisterClasses[X86::GR32RegClassID].contains(OrigReg)) in VerifyAndAdjustOperands()
1696 else if (X86MCRegisterClasses[X86::GR16RegClassID].contains(OrigReg)) in VerifyAndAdjustOperands()
1706 if (FinalReg != OrigReg) { in VerifyAndAdjustOperands()