Searched refs:MCRegisterClass (Results 1 – 18 of 18) sorted by relevance
66 const MCRegisterClass *GPR32RegClass;67 const MCRegisterClass *GPR64RegClass;68 const MCRegisterClass *FGR32RegClass;69 const MCRegisterClass *FGR64RegClass;70 const MCRegisterClass *AFGR64RegClass;71 const MCRegisterClass *MSA128BRegClass;72 const MCRegisterClass *COP0RegClass;73 const MCRegisterClass *COP2RegClass;74 const MCRegisterClass *COP3RegClass;
31 class MCRegisterClass {137 using regclass_iterator = const MCRegisterClass *;160 const MCRegisterClass *Classes; // Pointer to the regclass array355 const MCRegisterClass *C, unsigned NC, in InitMCRegisterInfo()466 const MCRegisterClass *RC) const;543 const MCRegisterClass& getRegClass(unsigned i) const { in getRegClass()548 const char *getRegClassName(const MCRegisterClass *Class) const { in getRegClassName()
45 const MCRegisterClass &RegClass);
33 const MCRegisterClass &RegClass) in RegisterAliasingTracker()
25 const MCRegisterClass *RC) const { in getMatchingSuperReg()
108 const MCRegisterClass *GPR64RegClass = in hasLiveDefs()
80 const MCRegisterClass &RC = X86MCRegisterClasses[RegClassID]; in isMemOperand()533 const MCRegisterClass &GR32RC = MRI.getRegClass(X86::GR32RegClassID); in clearsSuperRegisters()534 const MCRegisterClass &VR128XRC = MRI.getRegClass(X86::VR128XRegClassID); in clearsSuperRegisters()535 const MCRegisterClass &VR256XRC = MRI.getRegClass(X86::VR256XRegClassID); in clearsSuperRegisters()
30 class MCRegisterClass; variable1163 unsigned getRegBitWidth(const MCRegisterClass &RC);
2044 const MCRegisterClass SGPRClass = TRI->getRegClass(AMDGPU::SReg_32RegClassID); in isSGPR()2349 unsigned getRegBitWidth(const MCRegisterClass &RC) { in getRegBitWidth()
52 const MCRegisterClass *MC;
169 const MCRegisterClass &RC = MRI.getRegClass(RCE.RegisterClassID); in addRegisterFile()
84 MCRegisterClass const *Class = &AVRMCRegisterClasses[AVR::DREGSRegClassID]; in toDREG()
2655 const MCRegisterClass RC = TRI->getRegClass(RCID); in getRegularReg()4345 const MCRegisterClass &AGPR32 = MRI->getRegClass(AMDGPU::AGPR_32RegClassID); in IsAGPROperand()4385 const MCRegisterClass &VGPR32 = MRI->getRegClass(AMDGPU::VGPR_32RegClassID); in validateVGPRAlign()4386 const MCRegisterClass &AGPR32 = MRI->getRegClass(AMDGPU::AGPR_32RegClassID); in validateVGPRAlign()4482 const MCRegisterClass &VGPR32 = MRI->getRegClass(AMDGPU::VGPR_32RegClassID); in validateGWS()
676 const MCRegisterClass RC = MRI.getRegClass(RCID); in printRegularOperand()
263 const MCRegisterClass &MRC = MRI.getRegClass(ARM::GPRRegClassID); in printInst()
3362 const MCRegisterClass *RC_in = &ARMMCRegisterClasses[ARM::MQPRRegClassID]; in addMVEVecListOperands()3363 const MCRegisterClass *RC_out = in addMVEVecListOperands()4504 const MCRegisterClass *RC; in parseRegisterList()4934 const MCRegisterClass *RC = (Spacing == 1) ? in parseVectorList()6991 const MCRegisterClass &GPR = MRI->getRegClass(ARM::GPRRegClassID); in fixupGNULDRDAlias()7447 const MCRegisterClass &MRC = MRI->getRegClass(ARM::GPRRegClassID); in ParseInstruction()
1674 const MCRegisterClass &FPR128RC = in printVectorList()
7721 const MCRegisterClass &WRegClass = in tryParseGPRSeqPair()7723 const MCRegisterClass &XRegClass = in tryParseGPRSeqPair()