Home
last modified time | relevance | path

Searched refs:BasePtrReg (Results 1 – 3 of 3) sorted by relevance

/openbsd-src/gnu/llvm/llvm/lib/Target/AMDGPU/
H A DSIFrameLowering.cpp1078 Register BasePtrReg = in emitPrologue() local
1170 BuildMI(MBB, MBBI, DL, TII->get(AMDGPU::COPY), BasePtrReg) in emitPrologue()
1193 bool BPSaved = FuncInfo->hasPrologEpilogSGPRSpillEntry(BasePtrReg); in emitPrologue()
1484 Register BasePtrReg = TRI->getBaseRegister(); in determinePrologEpilogSGPRSaves() local
1485 assert(!MFI->hasPrologEpilogSGPRSpillEntry(BasePtrReg) && in determinePrologEpilogSGPRSaves()
1487 getVGPRSpillLaneOrTempRegister(MF, LiveRegs, BasePtrReg); in determinePrologEpilogSGPRSaves()
1602 Register BasePtrReg = RI->getBaseRegister(); in assignCalleeSavedSpillSlots() local
1606 FuncInfo->getScratchSGPRCopyDstReg(BasePtrReg); in assignCalleeSavedSpillSlots()
1622 } else if (CS.getReg() == BasePtrReg && SGPRForBPSaveRestoreCopy) { in assignCalleeSavedSpillSlots()
H A DSIRegisterInfo.cpp644 MCRegister BasePtrReg = getBaseRegister(); in getReservedRegs() local
645 reserveRegisterTuples(Reserved, BasePtrReg); in getReservedRegs()
646 assert(!isSubRegister(ScratchRSrcReg, BasePtrReg)); in getReservedRegs()
H A DAMDGPURegisterBankInfo.cpp1140 Register BasePtrReg = SrcRegs[0]; in applyMappingLoad() local
1142 MRI.setType(BasePtrReg, PtrTy); in applyMappingLoad()