Searched refs:InsertReg (Results 1 – 3 of 3) sorted by relevance
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/X86/ |
| H A D | X86InstructionSelector.cpp | 1233 const Register InsertReg = I.getOperand(2).getReg(); in selectInsert() local 1237 const LLT InsertRegTy = MRI.getType(InsertReg); in selectInsert() 1248 if (!emitInsertSubreg(DstReg, InsertReg, I, MRI, MF)) in selectInsert()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AArch64/GISel/ |
| H A D | AArch64InstructionSelector.cpp | 3779 Register InsertReg = VecReg; in emitExtractVectorElt() local 3798 InsertReg = ScalarToVector->getOperand(0).getReg(); in emitExtractVectorElt() 3802 MIRBuilder.buildInstr(CopyOpc, {*DstReg}, {InsertReg}).addImm(LaneIdx); in emitExtractVectorElt() 3938 Register InsertReg = MRI.createVirtualRegister(&AArch64::FPR128RegClass); in selectUnmergeValues() local 3941 TII.get(TargetOpcode::INSERT_SUBREG), InsertReg) in selectUnmergeValues() 3950 InsertRegs.push_back(InsertReg); in selectUnmergeValues()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/CodeGen/GlobalISel/ |
| H A D | LegalizerHelper.cpp | 2625 Register TargetReg, Register InsertReg, in buildBitFieldInsert() argument 2628 LLT InsertTy = B.getMRI()->getType(InsertReg); in buildBitFieldInsert() 2629 auto ZextVal = B.buildZExt(TargetTy, InsertReg); in buildBitFieldInsert()
|